gpio-omap.c 39.7 KB
Newer Older
1 2 3
/*
 * Support functions for OMAP GPIO
 *
4
 * Copyright (C) 2003-2005 Nokia Corporation
5
 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
6
 *
7 8 9
 * Copyright (C) 2009 Texas Instruments
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
10 11 12 13 14 15 16 17
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/interrupt.h>
18
#include <linux/syscore_ops.h>
19
#include <linux/err.h>
20
#include <linux/clk.h>
21
#include <linux/io.h>
22
#include <linux/device.h>
23
#include <linux/pm_runtime.h>
24
#include <linux/pm.h>
25 26 27
#include <linux/of.h>
#include <linux/of_device.h>
#include <linux/irqdomain.h>
28 29
#include <linux/gpio.h>
#include <linux/platform_data/gpio-omap.h>
30 31 32

#include <asm/mach/irq.h>

33 34
#define OFF_MODE	1

35 36
static LIST_HEAD(omap_gpio_list);

37 38 39 40 41 42 43 44 45 46 47
struct gpio_regs {
	u32 irqenable1;
	u32 irqenable2;
	u32 wake_en;
	u32 ctrl;
	u32 oe;
	u32 leveldetect0;
	u32 leveldetect1;
	u32 risingdetect;
	u32 fallingdetect;
	u32 dataout;
48 49
	u32 debounce;
	u32 debounce_en;
50 51
};

52
struct gpio_bank {
53
	struct list_head node;
54
	void __iomem *base;
55
	u16 irq;
56 57
	int irq_base;
	struct irq_domain *domain;
58 59
	u32 non_wakeup_gpios;
	u32 enabled_non_wakeup_gpios;
60
	struct gpio_regs context;
61
	u32 saved_datain;
62
	u32 level_mask;
63
	u32 toggle_mask;
64
	spinlock_t lock;
D
David Brownell 已提交
65
	struct gpio_chip chip;
66
	struct clk *dbck;
C
Charulatha V 已提交
67
	u32 mod_usage;
68
	u32 dbck_enable_mask;
69
	bool dbck_enabled;
70
	struct device *dev;
71
	bool is_mpuio;
72
	bool dbck_flag;
73
	bool loses_context;
74
	int stride;
75
	u32 width;
76
	int context_loss_count;
77 78
	int power_mode;
	bool workaround_enabled;
79 80

	void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);
81
	int (*get_context_loss_count)(struct device *dev);
82 83

	struct omap_gpio_reg_offs *regs;
84 85
};

86 87
#define GPIO_INDEX(bank, gpio) (gpio % bank->width)
#define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio))
88
#define GPIO_MOD_CTRL_BIT	BIT(0)
89

90 91 92 93 94
static int irq_to_gpio(struct gpio_bank *bank, unsigned int gpio_irq)
{
	return gpio_irq - bank->irq_base + bank->chip.base;
}

95 96
static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
{
97
	void __iomem *reg = bank->base;
98 99
	u32 l;

100
	reg += bank->regs->direction;
101 102 103 104 105 106
	l = __raw_readl(reg);
	if (is_input)
		l |= 1 << gpio;
	else
		l &= ~(1 << gpio);
	__raw_writel(l, reg);
107
	bank->context.oe = l;
108 109
}

110 111 112

/* set data out value using dedicate set/clear register */
static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable)
113
{
114
	void __iomem *reg = bank->base;
115
	u32 l = GPIO_BIT(bank, gpio);
116

117
	if (enable) {
118
		reg += bank->regs->set_dataout;
119 120
		bank->context.dataout |= l;
	} else {
121
		reg += bank->regs->clr_dataout;
122 123
		bank->context.dataout &= ~l;
	}
124 125 126 127

	__raw_writel(l, reg);
}

128 129
/* set data out value using mask register */
static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable)
130
{
131 132 133
	void __iomem *reg = bank->base + bank->regs->dataout;
	u32 gpio_bit = GPIO_BIT(bank, gpio);
	u32 l;
134

135 136 137 138 139
	l = __raw_readl(reg);
	if (enable)
		l |= gpio_bit;
	else
		l &= ~gpio_bit;
140
	__raw_writel(l, reg);
141
	bank->context.dataout = l;
142 143
}

144
static int _get_gpio_datain(struct gpio_bank *bank, int offset)
145
{
146
	void __iomem *reg = bank->base + bank->regs->datain;
147

148
	return (__raw_readl(reg) & (1 << offset)) != 0;
149
}
150

151
static int _get_gpio_dataout(struct gpio_bank *bank, int offset)
152
{
153
	void __iomem *reg = bank->base + bank->regs->dataout;
154

155
	return (__raw_readl(reg) & (1 << offset)) != 0;
156 157
}

158 159 160 161
static inline void _gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
{
	int l = __raw_readl(base + reg);

162
	if (set)
163 164 165 166 167 168
		l |= mask;
	else
		l &= ~mask;

	__raw_writel(l, base + reg);
}
169

170 171 172 173 174
static inline void _gpio_dbck_enable(struct gpio_bank *bank)
{
	if (bank->dbck_enable_mask && !bank->dbck_enabled) {
		clk_enable(bank->dbck);
		bank->dbck_enabled = true;
175 176 177

		__raw_writel(bank->dbck_enable_mask,
			     bank->base + bank->regs->debounce_en);
178 179 180 181 182 183
	}
}

static inline void _gpio_dbck_disable(struct gpio_bank *bank)
{
	if (bank->dbck_enable_mask && bank->dbck_enabled) {
184 185 186 187 188 189 190
		/*
		 * Disable debounce before cutting it's clock. If debounce is
		 * enabled but the clock is not, GPIO module seems to be unable
		 * to detect events and generate interrupts at least on OMAP3.
		 */
		__raw_writel(0, bank->base + bank->regs->debounce_en);

191 192 193 194 195
		clk_disable(bank->dbck);
		bank->dbck_enabled = false;
	}
}

196 197 198 199 200 201 202 203 204 205 206 207
/**
 * _set_gpio_debounce - low level gpio debounce time
 * @bank: the gpio bank we're acting upon
 * @gpio: the gpio number on this @gpio
 * @debounce: debounce time to use
 *
 * OMAP's debounce time is in 31us steps so we need
 * to convert and round up to the closest unit.
 */
static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
		unsigned debounce)
{
208
	void __iomem		*reg;
209 210 211
	u32			val;
	u32			l;

212 213 214
	if (!bank->dbck_flag)
		return;

215 216 217 218 219 220 221
	if (debounce < 32)
		debounce = 0x01;
	else if (debounce > 7936)
		debounce = 0xff;
	else
		debounce = (debounce / 0x1f) - 1;

222
	l = GPIO_BIT(bank, gpio);
223

224
	clk_enable(bank->dbck);
225
	reg = bank->base + bank->regs->debounce;
226 227
	__raw_writel(debounce, reg);

228
	reg = bank->base + bank->regs->debounce_en;
229 230
	val = __raw_readl(reg);

231
	if (debounce)
232
		val |= l;
233
	else
234
		val &= ~l;
235
	bank->dbck_enable_mask = val;
236 237

	__raw_writel(val, reg);
238 239 240 241 242 243 244 245 246 247
	clk_disable(bank->dbck);
	/*
	 * Enable debounce clock per module.
	 * This call is mandatory because in omap_gpio_request() when
	 * *_runtime_get_sync() is called,  _gpio_dbck_enable() within
	 * runtime callbck fails to turn on dbck because dbck_enable_mask
	 * used within _gpio_dbck_enable() is still not initialized at
	 * that point. Therefore we have to enable dbck here.
	 */
	_gpio_dbck_enable(bank);
248 249 250 251
	if (bank->dbck_enable_mask) {
		bank->context.debounce = debounce;
		bank->context.debounce_en = val;
	}
252 253
}

254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287
/**
 * _clear_gpio_debounce - clear debounce settings for a gpio
 * @bank: the gpio bank we're acting upon
 * @gpio: the gpio number on this @gpio
 *
 * If a gpio is using debounce, then clear the debounce enable bit and if
 * this is the only gpio in this bank using debounce, then clear the debounce
 * time too. The debounce clock will also be disabled when calling this function
 * if this is the only gpio in the bank using debounce.
 */
static void _clear_gpio_debounce(struct gpio_bank *bank, unsigned gpio)
{
	u32 gpio_bit = GPIO_BIT(bank, gpio);

	if (!bank->dbck_flag)
		return;

	if (!(bank->dbck_enable_mask & gpio_bit))
		return;

	bank->dbck_enable_mask &= ~gpio_bit;
	bank->context.debounce_en &= ~gpio_bit;
	__raw_writel(bank->context.debounce_en,
		     bank->base + bank->regs->debounce_en);

	if (!bank->dbck_enable_mask) {
		bank->context.debounce = 0;
		__raw_writel(bank->context.debounce, bank->base +
			     bank->regs->debounce);
		clk_disable(bank->dbck);
		bank->dbck_enabled = false;
	}
}

288
static inline void set_gpio_trigger(struct gpio_bank *bank, int gpio,
289
						unsigned trigger)
290
{
291
	void __iomem *base = bank->base;
292 293
	u32 gpio_bit = 1 << gpio;

294 295 296 297 298 299 300 301 302
	_gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
		  trigger & IRQ_TYPE_LEVEL_LOW);
	_gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
		  trigger & IRQ_TYPE_LEVEL_HIGH);
	_gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
		  trigger & IRQ_TYPE_EDGE_RISING);
	_gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
		  trigger & IRQ_TYPE_EDGE_FALLING);

303 304 305 306 307 308 309 310 311 312
	bank->context.leveldetect0 =
			__raw_readl(bank->base + bank->regs->leveldetect0);
	bank->context.leveldetect1 =
			__raw_readl(bank->base + bank->regs->leveldetect1);
	bank->context.risingdetect =
			__raw_readl(bank->base + bank->regs->risingdetect);
	bank->context.fallingdetect =
			__raw_readl(bank->base + bank->regs->fallingdetect);

	if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
313
		_gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
314 315 316
		bank->context.wake_en =
			__raw_readl(bank->base + bank->regs->wkup_en);
	}
317

318
	/* This part needs to be executed always for OMAP{34xx, 44xx} */
319 320 321 322 323 324 325
	if (!bank->regs->irqctrl) {
		/* On omap24xx proceed only when valid GPIO bit is set */
		if (bank->non_wakeup_gpios) {
			if (!(bank->non_wakeup_gpios & gpio_bit))
				goto exit;
		}

326 327 328 329 330 331 332
		/*
		 * Log the edge gpio and manually trigger the IRQ
		 * after resume if the input level changes
		 * to avoid irq lost during PER RET/OFF mode
		 * Applies for omap2 non-wakeup gpio and all omap3 gpios
		 */
		if (trigger & IRQ_TYPE_EDGE_BOTH)
333 334 335 336
			bank->enabled_non_wakeup_gpios |= gpio_bit;
		else
			bank->enabled_non_wakeup_gpios &= ~gpio_bit;
	}
337

338
exit:
339 340 341
	bank->level_mask =
		__raw_readl(bank->base + bank->regs->leveldetect0) |
		__raw_readl(bank->base + bank->regs->leveldetect1);
342 343
}

344
#ifdef CONFIG_ARCH_OMAP1
345 346 347 348 349 350 351 352 353
/*
 * This only applies to chips that can't do both rising and falling edge
 * detection at once.  For all other chips, this function is a noop.
 */
static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
{
	void __iomem *reg = bank->base;
	u32 l = 0;

354
	if (!bank->regs->irqctrl)
355
		return;
356 357

	reg += bank->regs->irqctrl;
358 359 360 361 362 363 364 365 366

	l = __raw_readl(reg);
	if ((l >> gpio) & 1)
		l &= ~(1 << gpio);
	else
		l |= 1 << gpio;

	__raw_writel(l, reg);
}
367 368
#else
static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
369
#endif
370

371 372
static int _set_gpio_triggering(struct gpio_bank *bank, int gpio,
							unsigned trigger)
373 374
{
	void __iomem *reg = bank->base;
375
	void __iomem *base = bank->base;
376
	u32 l = 0;
377

378 379 380 381 382
	if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
		set_gpio_trigger(bank, gpio, trigger);
	} else if (bank->regs->irqctrl) {
		reg += bank->regs->irqctrl;

383
		l = __raw_readl(reg);
384
		if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
385
			bank->toggle_mask |= 1 << gpio;
386
		if (trigger & IRQ_TYPE_EDGE_RISING)
387
			l |= 1 << gpio;
388
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
389
			l &= ~(1 << gpio);
390
		else
391 392 393 394
			return -EINVAL;

		__raw_writel(l, reg);
	} else if (bank->regs->edgectrl1) {
395
		if (gpio & 0x08)
396
			reg += bank->regs->edgectrl2;
397
		else
398 399
			reg += bank->regs->edgectrl1;

400 401 402
		gpio &= 0x07;
		l = __raw_readl(reg);
		l &= ~(3 << (gpio << 1));
403
		if (trigger & IRQ_TYPE_EDGE_RISING)
404
			l |= 2 << (gpio << 1);
405
		if (trigger & IRQ_TYPE_EDGE_FALLING)
406
			l |= 1 << (gpio << 1);
407 408 409

		/* Enable wake-up during idle for dynamic tick */
		_gpio_rmw(base, bank->regs->wkup_en, 1 << gpio, trigger);
410 411
		bank->context.wake_en =
			__raw_readl(bank->base + bank->regs->wkup_en);
412
		__raw_writel(l, reg);
413
	}
414
	return 0;
415 416
}

417
static int gpio_irq_type(struct irq_data *d, unsigned type)
418
{
419
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
420
	unsigned gpio = 0;
421
	int retval;
D
David Brownell 已提交
422
	unsigned long flags;
423

424 425
#ifdef CONFIG_ARCH_OMAP1
	if (d->irq > IH_MPUIO_BASE)
426
		gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
427 428 429
#endif

	if (!gpio)
430
		gpio = irq_to_gpio(bank, d->irq);
431

432
	if (type & ~IRQ_TYPE_SENSE_MASK)
433
		return -EINVAL;
434

435 436
	if (!bank->regs->leveldetect0 &&
		(type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
437 438
		return -EINVAL;

D
David Brownell 已提交
439
	spin_lock_irqsave(&bank->lock, flags);
440
	retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type);
D
David Brownell 已提交
441
	spin_unlock_irqrestore(&bank->lock, flags);
442 443

	if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
T
Thomas Gleixner 已提交
444
		__irq_set_handler_locked(d->irq, handle_level_irq);
445
	else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
T
Thomas Gleixner 已提交
446
		__irq_set_handler_locked(d->irq, handle_edge_irq);
447

448
	return retval;
449 450 451 452
}

static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
{
453
	void __iomem *reg = bank->base;
454

455
	reg += bank->regs->irqstatus;
456
	__raw_writel(gpio_mask, reg);
457 458

	/* Workaround for clearing DSP GPIO interrupts to allow retention */
459 460
	if (bank->regs->irqstatus2) {
		reg = bank->base + bank->regs->irqstatus2;
461
		__raw_writel(gpio_mask, reg);
462
	}
463 464 465

	/* Flush posted write for the irq status to avoid spurious interrupts */
	__raw_readl(reg);
466 467 468 469
}

static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
{
470
	_clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
471 472
}

473 474 475
static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
{
	void __iomem *reg = bank->base;
476
	u32 l;
477
	u32 mask = (1 << bank->width) - 1;
478

479
	reg += bank->regs->irqenable;
480
	l = __raw_readl(reg);
481
	if (bank->regs->irqenable_inv)
482 483 484
		l = ~l;
	l &= mask;
	return l;
485 486
}

487
static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
488
{
489
	void __iomem *reg = bank->base;
490 491
	u32 l;

492 493 494
	if (bank->regs->set_irqenable) {
		reg += bank->regs->set_irqenable;
		l = gpio_mask;
495
		bank->context.irqenable1 |= gpio_mask;
496 497
	} else {
		reg += bank->regs->irqenable;
498
		l = __raw_readl(reg);
499 500
		if (bank->regs->irqenable_inv)
			l &= ~gpio_mask;
501 502
		else
			l |= gpio_mask;
503
		bank->context.irqenable1 = l;
504 505 506 507 508 509 510 511 512 513 514 515
	}

	__raw_writel(l, reg);
}

static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
{
	void __iomem *reg = bank->base;
	u32 l;

	if (bank->regs->clr_irqenable) {
		reg += bank->regs->clr_irqenable;
516
		l = gpio_mask;
517
		bank->context.irqenable1 &= ~gpio_mask;
518 519
	} else {
		reg += bank->regs->irqenable;
520
		l = __raw_readl(reg);
521
		if (bank->regs->irqenable_inv)
522
			l |= gpio_mask;
523
		else
524
			l &= ~gpio_mask;
525
		bank->context.irqenable1 = l;
526
	}
527

528 529 530 531 532
	__raw_writel(l, reg);
}

static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
{
533 534 535 536
	if (enable)
		_enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
	else
		_disable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
537 538
}

539 540 541 542 543 544 545 546 547 548
/*
 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
 * 1510 does not seem to have a wake-up register. If JTAG is connected
 * to the target, system will wake up always on GPIO events. While
 * system is running all registered GPIO interrupts need to have wake-up
 * enabled. When system is suspended, only selected GPIO interrupts need
 * to have wake-up enabled.
 */
static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
{
549 550
	u32 gpio_bit = GPIO_BIT(bank, gpio);
	unsigned long flags;
D
David Brownell 已提交
551

552
	if (bank->non_wakeup_gpios & gpio_bit) {
553
		dev_err(bank->dev,
554
			"Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
555 556
		return -EINVAL;
	}
557 558 559

	spin_lock_irqsave(&bank->lock, flags);
	if (enable)
560
		bank->context.wake_en |= gpio_bit;
561
	else
562
		bank->context.wake_en &= ~gpio_bit;
563

564
	__raw_writel(bank->context.wake_en, bank->base + bank->regs->wkup_en);
565 566 567
	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
568 569
}

570 571
static void _reset_gpio(struct gpio_bank *bank, int gpio)
{
572
	_set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
573 574
	_set_gpio_irqenable(bank, gpio, 0);
	_clear_gpio_irqstatus(bank, gpio);
575
	_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
576
	_clear_gpio_debounce(bank, gpio);
577 578
}

579
/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
580
static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
581
{
582 583
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
	unsigned int gpio = irq_to_gpio(bank, d->irq);
584

585
	return _set_gpio_wakeup(bank, gpio, enable);
586 587
}

588
static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
589
{
590
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
591
	unsigned long flags;
D
David Brownell 已提交
592

593 594 595 596 597 598
	/*
	 * If this is the first gpio_request for the bank,
	 * enable the bank module.
	 */
	if (!bank->mod_usage)
		pm_runtime_get_sync(bank->dev);
599

600
	spin_lock_irqsave(&bank->lock, flags);
601 602 603
	/* Set trigger to none. You need to enable the desired trigger with
	 * request_irq() or set_irq_type().
	 */
604
	_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
605

606 607
	if (bank->regs->pinctrl) {
		void __iomem *reg = bank->base + bank->regs->pinctrl;
608

609
		/* Claim the pin for MPU */
610
		__raw_writel(__raw_readl(reg) | (1 << offset), reg);
611
	}
612

613 614 615 616 617 618 619 620
	if (bank->regs->ctrl && !bank->mod_usage) {
		void __iomem *reg = bank->base + bank->regs->ctrl;
		u32 ctrl;

		ctrl = __raw_readl(reg);
		/* Module is enabled, clocks are not gated */
		ctrl &= ~GPIO_MOD_CTRL_BIT;
		__raw_writel(ctrl, reg);
621
		bank->context.ctrl = ctrl;
C
Charulatha V 已提交
622
	}
623 624 625

	bank->mod_usage |= 1 << offset;

D
David Brownell 已提交
626
	spin_unlock_irqrestore(&bank->lock, flags);
627 628 629 630

	return 0;
}

631
static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
632
{
633
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
634
	void __iomem *base = bank->base;
D
David Brownell 已提交
635
	unsigned long flags;
636

D
David Brownell 已提交
637
	spin_lock_irqsave(&bank->lock, flags);
638

639
	if (bank->regs->wkup_en) {
640
		/* Disable wake-up during idle for dynamic tick */
641
		_gpio_rmw(base, bank->regs->wkup_en, 1 << offset, 0);
642 643 644
		bank->context.wake_en =
			__raw_readl(bank->base + bank->regs->wkup_en);
	}
645

646 647 648 649 650 651 652 653 654 655
	bank->mod_usage &= ~(1 << offset);

	if (bank->regs->ctrl && !bank->mod_usage) {
		void __iomem *reg = bank->base + bank->regs->ctrl;
		u32 ctrl;

		ctrl = __raw_readl(reg);
		/* Module is disabled, clocks are gated */
		ctrl |= GPIO_MOD_CTRL_BIT;
		__raw_writel(ctrl, reg);
656
		bank->context.ctrl = ctrl;
C
Charulatha V 已提交
657
	}
658

659
	_reset_gpio(bank, bank->chip.base + offset);
D
David Brownell 已提交
660
	spin_unlock_irqrestore(&bank->lock, flags);
661 662 663 664 665 666 667

	/*
	 * If this is the last gpio to be freed in the bank,
	 * disable the bank module.
	 */
	if (!bank->mod_usage)
		pm_runtime_put(bank->dev);
668 669 670 671 672 673 674 675 676 677 678
}

/*
 * We need to unmask the GPIO bank interrupt as soon as possible to
 * avoid missing GPIO interrupts for other lines in the bank.
 * Then we need to mask-read-clear-unmask the triggered GPIO lines
 * in the bank to avoid missing nested interrupts for a GPIO line.
 * If we wait to unmask individual GPIO lines in the bank after the
 * line's interrupt handler has been run, we may miss some nested
 * interrupts.
 */
679
static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
680
{
681
	void __iomem *isr_reg = NULL;
682
	u32 isr;
683
	unsigned int gpio_irq, gpio_index;
684
	struct gpio_bank *bank;
685
	int unmasked = 0;
686
	struct irq_chip *chip = irq_desc_get_chip(desc);
687

688
	chained_irq_enter(chip, desc);
689

T
Thomas Gleixner 已提交
690
	bank = irq_get_handler_data(irq);
691
	isr_reg = bank->base + bank->regs->irqstatus;
692
	pm_runtime_get_sync(bank->dev);
693 694 695 696

	if (WARN_ON(!isr_reg))
		goto exit;

697
	while(1) {
698
		u32 isr_saved, level_mask = 0;
699
		u32 enabled;
700

701 702
		enabled = _get_gpio_irqbank_mask(bank);
		isr_saved = isr = __raw_readl(isr_reg) & enabled;
703

704
		if (bank->level_mask)
705
			level_mask = bank->level_mask & enabled;
706 707 708 709

		/* clear edge sensitive interrupts before handler(s) are
		called so that we don't miss any interrupt occurred while
		executing them */
710
		_disable_gpio_irqbank(bank, isr_saved & ~level_mask);
711
		_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
712
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask);
713 714 715

		/* if there is only edge sensitive GPIO pin interrupts
		configured, we could unmask GPIO bank interrupt immediately */
716 717
		if (!level_mask && !unmasked) {
			unmasked = 1;
718
			chained_irq_exit(chip, desc);
719
		}
720 721 722 723

		if (!isr)
			break;

724
		gpio_irq = bank->irq_base;
725
		for (; isr != 0; isr >>= 1, gpio_irq++) {
726
			int gpio = irq_to_gpio(bank, gpio_irq);
727

728 729
			if (!(isr & 1))
				continue;
730

731 732
			gpio_index = GPIO_INDEX(bank, gpio);

733 734 735 736 737 738 739 740 741 742
			/*
			 * Some chips can't respond to both rising and falling
			 * at the same time.  If this irq was requested with
			 * both flags, we need to flip the ICR data for the IRQ
			 * to respond to the IRQ for the opposite direction.
			 * This will be indicated in the bank toggle_mask.
			 */
			if (bank->toggle_mask & (1 << gpio_index))
				_toggle_gpio_edge_triggering(bank, gpio_index);

743
			generic_handle_irq(gpio_irq);
744
		}
745
	}
746 747 748 749
	/* if bank has any level sensitive GPIO pin interrupt
	configured, we must unmask the bank interrupt only after
	handler(s) are executed in order to avoid spurious bank
	interrupt */
750
exit:
751
	if (!unmasked)
752
		chained_irq_exit(chip, desc);
753
	pm_runtime_put(bank->dev);
754 755
}

756
static void gpio_irq_shutdown(struct irq_data *d)
757
{
758
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
759
	unsigned int gpio = irq_to_gpio(bank, d->irq);
760
	unsigned long flags;
761

762
	spin_lock_irqsave(&bank->lock, flags);
763
	_reset_gpio(bank, gpio);
764
	spin_unlock_irqrestore(&bank->lock, flags);
765 766
}

767
static void gpio_ack_irq(struct irq_data *d)
768
{
769
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
770
	unsigned int gpio = irq_to_gpio(bank, d->irq);
771 772 773 774

	_clear_gpio_irqstatus(bank, gpio);
}

775
static void gpio_mask_irq(struct irq_data *d)
776
{
777
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
778
	unsigned int gpio = irq_to_gpio(bank, d->irq);
779
	unsigned long flags;
780

781
	spin_lock_irqsave(&bank->lock, flags);
782
	_set_gpio_irqenable(bank, gpio, 0);
783
	_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
784
	spin_unlock_irqrestore(&bank->lock, flags);
785 786
}

787
static void gpio_unmask_irq(struct irq_data *d)
788
{
789
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
790
	unsigned int gpio = irq_to_gpio(bank, d->irq);
791
	unsigned int irq_mask = GPIO_BIT(bank, gpio);
792
	u32 trigger = irqd_get_trigger_type(d);
793
	unsigned long flags;
794

795
	spin_lock_irqsave(&bank->lock, flags);
796
	if (trigger)
797
		_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
798 799 800 801 802 803 804

	/* For level-triggered GPIOs, the clearing must be done after
	 * the HW source is cleared, thus after the handler has run */
	if (bank->level_mask & irq_mask) {
		_set_gpio_irqenable(bank, gpio, 0);
		_clear_gpio_irqstatus(bank, gpio);
	}
805

K
Kevin Hilman 已提交
806
	_set_gpio_irqenable(bank, gpio, 1);
807
	spin_unlock_irqrestore(&bank->lock, flags);
808 809
}

810 811
static struct irq_chip gpio_irq_chip = {
	.name		= "GPIO",
812 813 814 815 816 817
	.irq_shutdown	= gpio_irq_shutdown,
	.irq_ack	= gpio_ack_irq,
	.irq_mask	= gpio_mask_irq,
	.irq_unmask	= gpio_unmask_irq,
	.irq_set_type	= gpio_irq_type,
	.irq_set_wake	= gpio_wake_enable,
818 819 820 821
};

/*---------------------------------------------------------------------*/

822
static int omap_mpuio_suspend_noirq(struct device *dev)
D
David Brownell 已提交
823
{
824
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
825
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
826 827
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
828
	unsigned long		flags;
D
David Brownell 已提交
829

D
David Brownell 已提交
830
	spin_lock_irqsave(&bank->lock, flags);
831
	__raw_writel(0xffff & ~bank->context.wake_en, mask_reg);
D
David Brownell 已提交
832
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
833 834 835 836

	return 0;
}

837
static int omap_mpuio_resume_noirq(struct device *dev)
D
David Brownell 已提交
838
{
839
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
840
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
841 842
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
843
	unsigned long		flags;
D
David Brownell 已提交
844

D
David Brownell 已提交
845
	spin_lock_irqsave(&bank->lock, flags);
846
	__raw_writel(bank->context.wake_en, mask_reg);
D
David Brownell 已提交
847
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
848 849 850 851

	return 0;
}

852
static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
853 854 855 856
	.suspend_noirq = omap_mpuio_suspend_noirq,
	.resume_noirq = omap_mpuio_resume_noirq,
};

857
/* use platform_driver for this. */
D
David Brownell 已提交
858 859 860
static struct platform_driver omap_mpuio_driver = {
	.driver		= {
		.name	= "mpuio",
861
		.pm	= &omap_mpuio_dev_pm_ops,
D
David Brownell 已提交
862 863 864 865 866 867 868 869 870 871 872 873
	},
};

static struct platform_device omap_mpuio_device = {
	.name		= "mpuio",
	.id		= -1,
	.dev = {
		.driver = &omap_mpuio_driver.driver,
	}
	/* could list the /proc/iomem resources */
};

874
static inline void mpuio_init(struct gpio_bank *bank)
D
David Brownell 已提交
875
{
876
	platform_set_drvdata(&omap_mpuio_device, bank);
877

D
David Brownell 已提交
878 879 880 881
	if (platform_driver_register(&omap_mpuio_driver) == 0)
		(void) platform_device_register(&omap_mpuio_device);
}

882
/*---------------------------------------------------------------------*/
883

D
David Brownell 已提交
884 885 886 887 888 889 890 891 892 893 894 895
static int gpio_input(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_direction(bank, offset, 1);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

896 897
static int gpio_is_input(struct gpio_bank *bank, int mask)
{
898
	void __iomem *reg = bank->base + bank->regs->direction;
899 900 901 902

	return __raw_readl(reg) & mask;
}

D
David Brownell 已提交
903 904
static int gpio_get(struct gpio_chip *chip, unsigned offset)
{
905 906 907
	struct gpio_bank *bank;
	u32 mask;

C
Charulatha V 已提交
908
	bank = container_of(chip, struct gpio_bank, chip);
909
	mask = (1 << offset);
910 911

	if (gpio_is_input(bank, mask))
912
		return _get_gpio_datain(bank, offset);
913
	else
914
		return _get_gpio_dataout(bank, offset);
D
David Brownell 已提交
915 916 917 918 919 920 921 922 923
}

static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
924
	bank->set_dataout(bank, offset, value);
D
David Brownell 已提交
925 926 927 928 929
	_set_gpio_direction(bank, offset, 0);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

930 931 932 933 934 935 936
static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
		unsigned debounce)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
937

938 939 940 941 942 943 944
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_debounce(bank, offset, debounce);
	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
}

D
David Brownell 已提交
945 946 947 948 949 950 951
static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
952
	bank->set_dataout(bank, offset, value);
D
David Brownell 已提交
953 954 955
	spin_unlock_irqrestore(&bank->lock, flags);
}

956 957 958 959 960
static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;

	bank = container_of(chip, struct gpio_bank, chip);
961
	return bank->irq_base + offset;
962 963
}

D
David Brownell 已提交
964 965
/*---------------------------------------------------------------------*/

966
static void __init omap_gpio_show_rev(struct gpio_bank *bank)
T
Tony Lindgren 已提交
967
{
968
	static bool called;
T
Tony Lindgren 已提交
969 970
	u32 rev;

971
	if (called || bank->regs->revision == USHRT_MAX)
T
Tony Lindgren 已提交
972 973
		return;

974 975
	rev = __raw_readw(bank->base + bank->regs->revision);
	pr_info("OMAP GPIO hardware version %d.%d\n",
T
Tony Lindgren 已提交
976
		(rev >> 4) & 0x0f, rev & 0x0f);
977 978

	called = true;
T
Tony Lindgren 已提交
979 980
}

981 982 983 984 985
/* This lock class tells lockdep that GPIO irqs are in a different
 * category than their parents, so it won't report false recursion.
 */
static struct lock_class_key gpio_lock_class;

986
static void omap_gpio_mod_init(struct gpio_bank *bank)
987
{
988 989
	void __iomem *base = bank->base;
	u32 l = 0xffffffff;
990

991 992 993
	if (bank->width == 16)
		l = 0xffff;

994
	if (bank->is_mpuio) {
995 996
		__raw_writel(l, bank->base + bank->regs->irqenable);
		return;
997
	}
998 999

	_gpio_rmw(base, bank->regs->irqenable, l, bank->regs->irqenable_inv);
1000
	_gpio_rmw(base, bank->regs->irqstatus, l, !bank->regs->irqenable_inv);
1001
	if (bank->regs->debounce_en)
1002
		__raw_writel(0, base + bank->regs->debounce_en);
1003

1004 1005
	/* Save OE default value (0xffffffff) in the context */
	bank->context.oe = __raw_readl(bank->base + bank->regs->direction);
1006 1007
	 /* Initialize interface clk ungated, module enabled */
	if (bank->regs->ctrl)
1008
		__raw_writel(0, base + bank->regs->ctrl);
1009 1010 1011 1012

	bank->dbck = clk_get(bank->dev, "dbclk");
	if (IS_ERR(bank->dbck))
		dev_err(bank->dev, "Could not get gpio dbck\n");
1013 1014
}

B
Bill Pemberton 已提交
1015
static void
1016 1017 1018 1019 1020 1021 1022 1023
omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
		    unsigned int num)
{
	struct irq_chip_generic *gc;
	struct irq_chip_type *ct;

	gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
				    handle_simple_irq);
1024 1025 1026 1027 1028
	if (!gc) {
		dev_err(bank->dev, "Memory alloc failed for gc\n");
		return;
	}

1029 1030 1031 1032 1033 1034
	ct = gc->chip_types;

	/* NOTE: No ack required, reading IRQ status clears it. */
	ct->chip.irq_mask = irq_gc_mask_set_bit;
	ct->chip.irq_unmask = irq_gc_mask_clr_bit;
	ct->chip.irq_set_type = gpio_irq_type;
1035 1036

	if (bank->regs->wkup_en)
1037 1038 1039 1040 1041 1042 1043
		ct->chip.irq_set_wake = gpio_wake_enable,

	ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
	irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
			       IRQ_NOREQUEST | IRQ_NOPROBE, 0);
}

B
Bill Pemberton 已提交
1044
static void omap_gpio_chip_init(struct gpio_bank *bank)
1045
{
1046
	int j;
1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060
	static int gpio;

	/*
	 * REVISIT eventually switch from OMAP-specific gpio structs
	 * over to the generic ones
	 */
	bank->chip.request = omap_gpio_request;
	bank->chip.free = omap_gpio_free;
	bank->chip.direction_input = gpio_input;
	bank->chip.get = gpio_get;
	bank->chip.direction_output = gpio_output;
	bank->chip.set_debounce = gpio_debounce;
	bank->chip.set = gpio_set;
	bank->chip.to_irq = gpio_2irq;
1061
	if (bank->is_mpuio) {
1062
		bank->chip.label = "mpuio";
1063 1064
		if (bank->regs->wkup_en)
			bank->chip.dev = &omap_mpuio_device.dev;
1065 1066 1067 1068
		bank->chip.base = OMAP_MPUIO(0);
	} else {
		bank->chip.label = "gpio";
		bank->chip.base = gpio;
1069
		gpio += bank->width;
1070
	}
1071
	bank->chip.ngpio = bank->width;
1072 1073 1074

	gpiochip_add(&bank->chip);

1075
	for (j = bank->irq_base; j < bank->irq_base + bank->width; j++) {
1076
		irq_set_lockdep_class(j, &gpio_lock_class);
T
Thomas Gleixner 已提交
1077
		irq_set_chip_data(j, bank);
1078
		if (bank->is_mpuio) {
1079 1080
			omap_mpuio_alloc_gc(bank, j, bank->width);
		} else {
T
Thomas Gleixner 已提交
1081
			irq_set_chip(j, &gpio_irq_chip);
1082 1083 1084
			irq_set_handler(j, handle_simple_irq);
			set_irq_flags(j, IRQF_VALID);
		}
1085
	}
T
Thomas Gleixner 已提交
1086 1087
	irq_set_chained_handler(bank->irq, gpio_irq_handler);
	irq_set_handler_data(bank->irq, bank);
1088 1089
}

1090 1091
static const struct of_device_id omap_gpio_match[];

B
Bill Pemberton 已提交
1092
static int omap_gpio_probe(struct platform_device *pdev)
1093
{
1094
	struct device *dev = &pdev->dev;
1095 1096
	struct device_node *node = dev->of_node;
	const struct of_device_id *match;
1097
	const struct omap_gpio_platform_data *pdata;
1098
	struct resource *res;
1099
	struct gpio_bank *bank;
1100
	int ret = 0;
1101

1102 1103 1104 1105
	match = of_match_device(of_match_ptr(omap_gpio_match), dev);

	pdata = match ? match->data : dev->platform_data;
	if (!pdata)
1106
		return -EINVAL;
1107

1108
	bank = devm_kzalloc(dev, sizeof(struct gpio_bank), GFP_KERNEL);
1109
	if (!bank) {
1110
		dev_err(dev, "Memory alloc failed\n");
1111
		return -ENOMEM;
1112
	}
1113

1114 1115
	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
	if (unlikely(!res)) {
1116
		dev_err(dev, "Invalid IRQ resource\n");
1117
		return -ENODEV;
1118
	}
1119

1120
	bank->irq = res->start;
1121
	bank->dev = dev;
1122
	bank->dbck_flag = pdata->dbck_flag;
1123
	bank->stride = pdata->bank_stride;
1124
	bank->width = pdata->bank_width;
1125
	bank->is_mpuio = pdata->is_mpuio;
1126
	bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
1127
	bank->loses_context = pdata->loses_context;
1128
	bank->regs = pdata->regs;
1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140
#ifdef CONFIG_OF_GPIO
	bank->chip.of_node = of_node_get(node);
#endif

	bank->irq_base = irq_alloc_descs(-1, 0, bank->width, 0);
	if (bank->irq_base < 0) {
		dev_err(dev, "Couldn't allocate IRQ numbers\n");
		return -ENODEV;
	}

	bank->domain = irq_domain_add_legacy(node, bank->width, bank->irq_base,
					     0, &irq_domain_simple_ops, NULL);
1141 1142 1143 1144 1145

	if (bank->regs->set_dataout && bank->regs->clr_dataout)
		bank->set_dataout = _set_gpio_dataout_reg;
	else
		bank->set_dataout = _set_gpio_dataout_mask;
T
Tony Lindgren 已提交
1146

1147
	spin_lock_init(&bank->lock);
T
Tony Lindgren 已提交
1148

1149 1150 1151
	/* Static mapping, never released */
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (unlikely(!res)) {
1152
		dev_err(dev, "Invalid mem resource\n");
1153 1154 1155 1156 1157 1158 1159
		return -ENODEV;
	}

	if (!devm_request_mem_region(dev, res->start, resource_size(res),
				     pdev->name)) {
		dev_err(dev, "Region already claimed\n");
		return -EBUSY;
1160
	}
1161

1162
	bank->base = devm_ioremap(dev, res->start, resource_size(res));
1163
	if (!bank->base) {
1164
		dev_err(dev, "Could not ioremap\n");
1165
		return -ENOMEM;
1166 1167
	}

1168 1169
	platform_set_drvdata(pdev, bank);

1170
	pm_runtime_enable(bank->dev);
1171
	pm_runtime_irq_safe(bank->dev);
1172 1173
	pm_runtime_get_sync(bank->dev);

1174
	if (bank->is_mpuio)
1175 1176
		mpuio_init(bank);

1177
	omap_gpio_mod_init(bank);
1178
	omap_gpio_chip_init(bank);
1179
	omap_gpio_show_rev(bank);
T
Tony Lindgren 已提交
1180

1181 1182 1183
	if (bank->loses_context)
		bank->get_context_loss_count = pdata->get_context_loss_count;

1184 1185
	pm_runtime_put(bank->dev);

1186
	list_add_tail(&bank->node, &omap_gpio_list);
1187

1188
	return ret;
1189 1190
}

1191 1192
#ifdef CONFIG_ARCH_OMAP2PLUS

1193
#if defined(CONFIG_PM_RUNTIME)
1194
static void omap_gpio_restore_context(struct gpio_bank *bank);
1195

1196
static int omap_gpio_runtime_suspend(struct device *dev)
1197
{
1198 1199 1200 1201
	struct platform_device *pdev = to_platform_device(dev);
	struct gpio_bank *bank = platform_get_drvdata(pdev);
	u32 l1 = 0, l2 = 0;
	unsigned long flags;
1202
	u32 wake_low, wake_hi;
1203

1204
	spin_lock_irqsave(&bank->lock, flags);
1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225

	/*
	 * Only edges can generate a wakeup event to the PRCM.
	 *
	 * Therefore, ensure any wake-up capable GPIOs have
	 * edge-detection enabled before going idle to ensure a wakeup
	 * to the PRCM is generated on a GPIO transition. (c.f. 34xx
	 * NDA TRM 25.5.3.1)
	 *
	 * The normal values will be restored upon ->runtime_resume()
	 * by writing back the values saved in bank->context.
	 */
	wake_low = bank->context.leveldetect0 & bank->context.wake_en;
	if (wake_low)
		__raw_writel(wake_low | bank->context.fallingdetect,
			     bank->base + bank->regs->fallingdetect);
	wake_hi = bank->context.leveldetect1 & bank->context.wake_en;
	if (wake_hi)
		__raw_writel(wake_hi | bank->context.risingdetect,
			     bank->base + bank->regs->risingdetect);

1226 1227 1228
	if (!bank->enabled_non_wakeup_gpios)
		goto update_gpio_context_count;

1229 1230
	if (bank->power_mode != OFF_MODE) {
		bank->power_mode = 0;
1231
		goto update_gpio_context_count;
1232 1233 1234 1235 1236 1237 1238 1239
	}
	/*
	 * If going to OFF, remove triggering for all
	 * non-wakeup GPIOs.  Otherwise spurious IRQs will be
	 * generated.  See OMAP2420 Errata item 1.101.
	 */
	bank->saved_datain = __raw_readl(bank->base +
						bank->regs->datain);
1240 1241
	l1 = bank->context.fallingdetect;
	l2 = bank->context.risingdetect;
1242

1243 1244
	l1 &= ~bank->enabled_non_wakeup_gpios;
	l2 &= ~bank->enabled_non_wakeup_gpios;
1245

1246 1247
	__raw_writel(l1, bank->base + bank->regs->fallingdetect);
	__raw_writel(l2, bank->base + bank->regs->risingdetect);
1248

1249
	bank->workaround_enabled = true;
1250

1251
update_gpio_context_count:
1252 1253
	if (bank->get_context_loss_count)
		bank->context_loss_count =
1254 1255
				bank->get_context_loss_count(bank->dev);

1256
	_gpio_dbck_disable(bank);
1257
	spin_unlock_irqrestore(&bank->lock, flags);
1258

1259
	return 0;
1260 1261
}

1262
static int omap_gpio_runtime_resume(struct device *dev)
1263
{
1264 1265 1266 1267 1268
	struct platform_device *pdev = to_platform_device(dev);
	struct gpio_bank *bank = platform_get_drvdata(pdev);
	int context_lost_cnt_after;
	u32 l = 0, gen, gen0, gen1;
	unsigned long flags;
1269

1270
	spin_lock_irqsave(&bank->lock, flags);
1271
	_gpio_dbck_enable(bank);
1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283

	/*
	 * In ->runtime_suspend(), level-triggered, wakeup-enabled
	 * GPIOs were set to edge trigger also in order to be able to
	 * generate a PRCM wakeup.  Here we restore the
	 * pre-runtime_suspend() values for edge triggering.
	 */
	__raw_writel(bank->context.fallingdetect,
		     bank->base + bank->regs->fallingdetect);
	__raw_writel(bank->context.risingdetect,
		     bank->base + bank->regs->risingdetect);

1284 1285 1286
	if (bank->get_context_loss_count) {
		context_lost_cnt_after =
			bank->get_context_loss_count(bank->dev);
1287
		if (context_lost_cnt_after != bank->context_loss_count) {
1288 1289 1290 1291
			omap_gpio_restore_context(bank);
		} else {
			spin_unlock_irqrestore(&bank->lock, flags);
			return 0;
1292
		}
1293
	}
1294

1295 1296 1297 1298 1299
	if (!bank->workaround_enabled) {
		spin_unlock_irqrestore(&bank->lock, flags);
		return 0;
	}

1300
	__raw_writel(bank->context.fallingdetect,
1301
			bank->base + bank->regs->fallingdetect);
1302
	__raw_writel(bank->context.risingdetect,
1303 1304
			bank->base + bank->regs->risingdetect);
	l = __raw_readl(bank->base + bank->regs->datain);
1305

1306 1307 1308 1309 1310 1311 1312 1313
	/*
	 * Check if any of the non-wakeup interrupt GPIOs have changed
	 * state.  If so, generate an IRQ by software.  This is
	 * horribly racy, but it's the best we can do to work around
	 * this silicon bug.
	 */
	l ^= bank->saved_datain;
	l &= bank->enabled_non_wakeup_gpios;
1314

1315 1316 1317 1318
	/*
	 * No need to generate IRQs for the rising edge for gpio IRQs
	 * configured with falling edge only; and vice versa.
	 */
1319
	gen0 = l & bank->context.fallingdetect;
1320
	gen0 &= bank->saved_datain;
1321

1322
	gen1 = l & bank->context.risingdetect;
1323
	gen1 &= ~(bank->saved_datain);
1324

1325
	/* FIXME: Consider GPIO IRQs with level detections properly! */
1326 1327
	gen = l & (~(bank->context.fallingdetect) &
					 ~(bank->context.risingdetect));
1328 1329
	/* Consider all GPIO IRQs needed to be updated */
	gen |= gen0 | gen1;
1330

1331 1332
	if (gen) {
		u32 old0, old1;
1333

1334 1335
		old0 = __raw_readl(bank->base + bank->regs->leveldetect0);
		old1 = __raw_readl(bank->base + bank->regs->leveldetect1);
1336

1337
		if (!bank->regs->irqstatus_raw0) {
1338
			__raw_writel(old0 | gen, bank->base +
1339
						bank->regs->leveldetect0);
1340
			__raw_writel(old1 | gen, bank->base +
1341
						bank->regs->leveldetect1);
1342
		}
1343

1344
		if (bank->regs->irqstatus_raw0) {
1345
			__raw_writel(old0 | l, bank->base +
1346
						bank->regs->leveldetect0);
1347
			__raw_writel(old1 | l, bank->base +
1348
						bank->regs->leveldetect1);
1349
		}
1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383
		__raw_writel(old0, bank->base + bank->regs->leveldetect0);
		__raw_writel(old1, bank->base + bank->regs->leveldetect1);
	}

	bank->workaround_enabled = false;
	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
}
#endif /* CONFIG_PM_RUNTIME */

void omap2_gpio_prepare_for_idle(int pwr_mode)
{
	struct gpio_bank *bank;

	list_for_each_entry(bank, &omap_gpio_list, node) {
		if (!bank->mod_usage || !bank->loses_context)
			continue;

		bank->power_mode = pwr_mode;

		pm_runtime_put_sync_suspend(bank->dev);
	}
}

void omap2_gpio_resume_after_idle(void)
{
	struct gpio_bank *bank;

	list_for_each_entry(bank, &omap_gpio_list, node) {
		if (!bank->mod_usage || !bank->loses_context)
			continue;

		pm_runtime_get_sync(bank->dev);
1384 1385 1386
	}
}

1387
#if defined(CONFIG_PM_RUNTIME)
1388
static void omap_gpio_restore_context(struct gpio_bank *bank)
1389
{
1390
	__raw_writel(bank->context.wake_en,
1391 1392
				bank->base + bank->regs->wkup_en);
	__raw_writel(bank->context.ctrl, bank->base + bank->regs->ctrl);
1393
	__raw_writel(bank->context.leveldetect0,
1394
				bank->base + bank->regs->leveldetect0);
1395
	__raw_writel(bank->context.leveldetect1,
1396
				bank->base + bank->regs->leveldetect1);
1397
	__raw_writel(bank->context.risingdetect,
1398
				bank->base + bank->regs->risingdetect);
1399
	__raw_writel(bank->context.fallingdetect,
1400
				bank->base + bank->regs->fallingdetect);
1401 1402 1403 1404 1405 1406
	if (bank->regs->set_dataout && bank->regs->clr_dataout)
		__raw_writel(bank->context.dataout,
				bank->base + bank->regs->set_dataout);
	else
		__raw_writel(bank->context.dataout,
				bank->base + bank->regs->dataout);
1407 1408
	__raw_writel(bank->context.oe, bank->base + bank->regs->direction);

1409 1410 1411 1412 1413 1414
	if (bank->dbck_enable_mask) {
		__raw_writel(bank->context.debounce, bank->base +
					bank->regs->debounce);
		__raw_writel(bank->context.debounce_en,
					bank->base + bank->regs->debounce_en);
	}
1415 1416 1417 1418 1419

	__raw_writel(bank->context.irqenable1,
				bank->base + bank->regs->irqenable);
	__raw_writel(bank->context.irqenable2,
				bank->base + bank->regs->irqenable2);
1420
}
1421
#endif /* CONFIG_PM_RUNTIME */
1422
#else
1423 1424
#define omap_gpio_runtime_suspend NULL
#define omap_gpio_runtime_resume NULL
1425 1426
#endif

1427
static const struct dev_pm_ops gpio_pm_ops = {
1428 1429
	SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
									NULL)
1430 1431
};

1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478
#if defined(CONFIG_OF)
static struct omap_gpio_reg_offs omap2_gpio_regs = {
	.revision =		OMAP24XX_GPIO_REVISION,
	.direction =		OMAP24XX_GPIO_OE,
	.datain =		OMAP24XX_GPIO_DATAIN,
	.dataout =		OMAP24XX_GPIO_DATAOUT,
	.set_dataout =		OMAP24XX_GPIO_SETDATAOUT,
	.clr_dataout =		OMAP24XX_GPIO_CLEARDATAOUT,
	.irqstatus =		OMAP24XX_GPIO_IRQSTATUS1,
	.irqstatus2 =		OMAP24XX_GPIO_IRQSTATUS2,
	.irqenable =		OMAP24XX_GPIO_IRQENABLE1,
	.irqenable2 =		OMAP24XX_GPIO_IRQENABLE2,
	.set_irqenable =	OMAP24XX_GPIO_SETIRQENABLE1,
	.clr_irqenable =	OMAP24XX_GPIO_CLEARIRQENABLE1,
	.debounce =		OMAP24XX_GPIO_DEBOUNCE_VAL,
	.debounce_en =		OMAP24XX_GPIO_DEBOUNCE_EN,
	.ctrl =			OMAP24XX_GPIO_CTRL,
	.wkup_en =		OMAP24XX_GPIO_WAKE_EN,
	.leveldetect0 =		OMAP24XX_GPIO_LEVELDETECT0,
	.leveldetect1 =		OMAP24XX_GPIO_LEVELDETECT1,
	.risingdetect =		OMAP24XX_GPIO_RISINGDETECT,
	.fallingdetect =	OMAP24XX_GPIO_FALLINGDETECT,
};

static struct omap_gpio_reg_offs omap4_gpio_regs = {
	.revision =		OMAP4_GPIO_REVISION,
	.direction =		OMAP4_GPIO_OE,
	.datain =		OMAP4_GPIO_DATAIN,
	.dataout =		OMAP4_GPIO_DATAOUT,
	.set_dataout =		OMAP4_GPIO_SETDATAOUT,
	.clr_dataout =		OMAP4_GPIO_CLEARDATAOUT,
	.irqstatus =		OMAP4_GPIO_IRQSTATUS0,
	.irqstatus2 =		OMAP4_GPIO_IRQSTATUS1,
	.irqenable =		OMAP4_GPIO_IRQSTATUSSET0,
	.irqenable2 =		OMAP4_GPIO_IRQSTATUSSET1,
	.set_irqenable =	OMAP4_GPIO_IRQSTATUSSET0,
	.clr_irqenable =	OMAP4_GPIO_IRQSTATUSCLR0,
	.debounce =		OMAP4_GPIO_DEBOUNCINGTIME,
	.debounce_en =		OMAP4_GPIO_DEBOUNCENABLE,
	.ctrl =			OMAP4_GPIO_CTRL,
	.wkup_en =		OMAP4_GPIO_IRQWAKEN0,
	.leveldetect0 =		OMAP4_GPIO_LEVELDETECT0,
	.leveldetect1 =		OMAP4_GPIO_LEVELDETECT1,
	.risingdetect =		OMAP4_GPIO_RISINGDETECT,
	.fallingdetect =	OMAP4_GPIO_FALLINGDETECT,
};

1479
static const struct omap_gpio_platform_data omap2_pdata = {
1480 1481 1482 1483 1484
	.regs = &omap2_gpio_regs,
	.bank_width = 32,
	.dbck_flag = false,
};

1485
static const struct omap_gpio_platform_data omap3_pdata = {
1486 1487 1488 1489 1490
	.regs = &omap2_gpio_regs,
	.bank_width = 32,
	.dbck_flag = true,
};

1491
static const struct omap_gpio_platform_data omap4_pdata = {
1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514
	.regs = &omap4_gpio_regs,
	.bank_width = 32,
	.dbck_flag = true,
};

static const struct of_device_id omap_gpio_match[] = {
	{
		.compatible = "ti,omap4-gpio",
		.data = &omap4_pdata,
	},
	{
		.compatible = "ti,omap3-gpio",
		.data = &omap3_pdata,
	},
	{
		.compatible = "ti,omap2-gpio",
		.data = &omap2_pdata,
	},
	{ },
};
MODULE_DEVICE_TABLE(of, omap_gpio_match);
#endif

1515 1516 1517 1518
static struct platform_driver omap_gpio_driver = {
	.probe		= omap_gpio_probe,
	.driver		= {
		.name	= "omap_gpio",
1519
		.pm	= &gpio_pm_ops,
1520
		.of_match_table = of_match_ptr(omap_gpio_match),
1521 1522 1523
	},
};

1524
/*
1525 1526 1527
 * gpio driver register needs to be done before
 * machine_init functions access gpio APIs.
 * Hence omap_gpio_drv_reg() is a postcore_initcall.
1528
 */
1529
static int __init omap_gpio_drv_reg(void)
1530
{
1531
	return platform_driver_register(&omap_gpio_driver);
1532
}
1533
postcore_initcall(omap_gpio_drv_reg);