intel_drv.h 41.3 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
 * Copyright (c) 2007-2008 Intel Corporation
 *   Jesse Barnes <jesse.barnes@intel.com>
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */
#ifndef __INTEL_DRV_H__
#define __INTEL_DRV_H__

28
#include <linux/async.h>
J
Jesse Barnes 已提交
29
#include <linux/i2c.h>
30
#include <linux/hdmi.h>
31
#include <drm/i915_drm.h>
32
#include "i915_drv.h"
33 34 35
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_fb_helper.h>
36
#include <drm/drm_dp_mst_helper.h>
37
#include <drm/drm_rect.h>
38

39 40 41
#define DIV_ROUND_CLOSEST_ULL(ll, d)	\
({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })

D
Daniel Vetter 已提交
42 43 44 45 46 47 48 49
/**
 * _wait_for - magic (register) wait macro
 *
 * Does the right thing for modeset paths when run under kdgb or similar atomic
 * contexts. Note that it's important that we check the condition again after
 * having timed out, since the timeout could be due to preemption or similar and
 * we've never had a chance to check the condition before the timeout.
 */
50
#define _wait_for(COND, MS, W) ({ \
D
Daniel Vetter 已提交
51
	unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1;	\
52
	int ret__ = 0;							\
53
	while (!(COND)) {						\
54
		if (time_after(jiffies, timeout__)) {			\
D
Daniel Vetter 已提交
55 56
			if (!(COND))					\
				ret__ = -ETIMEDOUT;			\
57 58
			break;						\
		}							\
59 60 61 62 63
		if (W && drm_can_sleep())  {				\
			msleep(W);					\
		} else {						\
			cpu_relax();					\
		}							\
64 65 66 67
	}								\
	ret__;								\
})

68 69
#define wait_for(COND, MS) _wait_for(COND, MS, 1)
#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
70 71
#define wait_for_atomic_us(COND, US) _wait_for((COND), \
					       DIV_ROUND_UP((US), 1000), 0)
72

73 74
#define KHz(x) (1000 * (x))
#define MHz(x) KHz(1000 * (x))
75

J
Jesse Barnes 已提交
76 77 78 79 80 81 82 83 84 85
/*
 * Display related stuff
 */

/* store information about an Ixxx DVO */
/* The i830->i865 use multiple DVOs with multiple i2cs */
/* the i915, i945 have a single sDVO i2c bus - which is different */
#define MAX_OUTPUTS 6
/* maximum connectors per crtcs in the mode set */

86 87 88
/* Maximum cursor sizes */
#define GEN2_CURSOR_WIDTH 64
#define GEN2_CURSOR_HEIGHT 64
89 90
#define MAX_CURSOR_WIDTH 256
#define MAX_CURSOR_HEIGHT 256
91

J
Jesse Barnes 已提交
92 93 94 95 96
#define INTEL_I2C_BUS_DVO 1
#define INTEL_I2C_BUS_SDVO 2

/* these are outputs from the chip - integrated only
   external chips are via DVO or SDVO output */
97 98 99 100 101 102 103 104 105 106 107 108 109 110
enum intel_output_type {
	INTEL_OUTPUT_UNUSED = 0,
	INTEL_OUTPUT_ANALOG = 1,
	INTEL_OUTPUT_DVO = 2,
	INTEL_OUTPUT_SDVO = 3,
	INTEL_OUTPUT_LVDS = 4,
	INTEL_OUTPUT_TVOUT = 5,
	INTEL_OUTPUT_HDMI = 6,
	INTEL_OUTPUT_DISPLAYPORT = 7,
	INTEL_OUTPUT_EDP = 8,
	INTEL_OUTPUT_DSI = 9,
	INTEL_OUTPUT_UNKNOWN = 10,
	INTEL_OUTPUT_DP_MST = 11,
};
J
Jesse Barnes 已提交
111 112 113 114 115 116

#define INTEL_DVO_CHIP_NONE 0
#define INTEL_DVO_CHIP_LVDS 1
#define INTEL_DVO_CHIP_TMDS 2
#define INTEL_DVO_CHIP_TVOUT 4

117 118
#define INTEL_DSI_VIDEO_MODE	0
#define INTEL_DSI_COMMAND_MODE	1
119

J
Jesse Barnes 已提交
120 121
struct intel_framebuffer {
	struct drm_framebuffer base;
122
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
123 124
};

125 126
struct intel_fbdev {
	struct drm_fb_helper helper;
127
	struct intel_framebuffer *fb;
128 129
	struct list_head fbdev_list;
	struct drm_display_mode *our_mode;
130
	int preferred_bpp;
131
};
J
Jesse Barnes 已提交
132

133
struct intel_encoder {
134
	struct drm_encoder base;
135 136 137 138 139 140
	/*
	 * The new crtc this encoder will be driven from. Only differs from
	 * base->crtc while a modeset is in progress.
	 */
	struct intel_crtc *new_crtc;

141
	enum intel_output_type type;
142
	unsigned int cloneable;
143
	bool connectors_active;
144
	void (*hot_plug)(struct intel_encoder *);
145 146
	bool (*compute_config)(struct intel_encoder *,
			       struct intel_crtc_config *);
147
	void (*pre_pll_enable)(struct intel_encoder *);
148
	void (*pre_enable)(struct intel_encoder *);
149
	void (*enable)(struct intel_encoder *);
150
	void (*mode_set)(struct intel_encoder *intel_encoder);
151
	void (*disable)(struct intel_encoder *);
152
	void (*post_disable)(struct intel_encoder *);
153 154 155 156
	/* Read out the current hw state of this connector, returning true if
	 * the encoder is active. If the encoder is enabled it also set the pipe
	 * it is connected to in the pipe parameter. */
	bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
157
	/* Reconstructs the equivalent mode flags for the current hardware
158
	 * state. This must be called _after_ display->get_pipe_config has
159 160
	 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
	 * be set correctly before calling this function. */
161 162
	void (*get_config)(struct intel_encoder *,
			   struct intel_crtc_config *pipe_config);
163 164 165 166 167 168
	/*
	 * Called during system suspend after all pending requests for the
	 * encoder are flushed (for example for DP AUX transactions) and
	 * device interrupts are disabled.
	 */
	void (*suspend)(struct intel_encoder *);
169
	int crtc_mask;
170
	enum hpd_pin hpd_pin;
J
Jesse Barnes 已提交
171 172
};

173
struct intel_panel {
174
	struct drm_display_mode *fixed_mode;
175
	struct drm_display_mode *downclock_mode;
176
	int fitting_mode;
177 178 179

	/* backlight */
	struct {
180
		bool present;
181
		u32 level;
182
		u32 min;
183
		u32 max;
184
		bool enabled;
185 186
		bool combination_mode;	/* gen 2/4 only */
		bool active_low_pwm;
187 188
		struct backlight_device *device;
	} backlight;
189 190

	void (*backlight_power)(struct intel_connector *, bool enable);
191 192
};

193 194
struct intel_connector {
	struct drm_connector base;
195 196 197
	/*
	 * The fixed encoder this connector is connected to.
	 */
198
	struct intel_encoder *encoder;
199 200 201 202 203 204 205

	/*
	 * The new encoder this connector will be driven. Only differs from
	 * encoder while a modeset is in progress.
	 */
	struct intel_encoder *new_encoder;

206 207 208
	/* Reads out the current hw, returning true if the connector is enabled
	 * and active (i.e. dpms ON state). */
	bool (*get_hw_state)(struct intel_connector *);
209

210 211 212 213 214 215 216 217
	/*
	 * Removes all interfaces through which the connector is accessible
	 * - like sysfs, debugfs entries -, so that no new operations can be
	 * started on the connector. Also makes sure all currently pending
	 * operations finish before returing.
	 */
	void (*unregister)(struct intel_connector *);

218 219
	/* Panel info for eDP and LVDS */
	struct intel_panel panel;
220 221 222

	/* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
	struct edid *edid;
223
	struct edid *detect_edid;
224 225 226 227

	/* since POLL and HPD connectors may use the same HPD line keep the native
	   state of connector->polled in case hotplug storm detection changes it */
	u8 polled;
228 229 230 231

	void *port; /* store this opaque as its illegal to dereference it */

	struct intel_dp *mst_port;
232 233
};

234 235 236 237 238 239 240 241 242 243 244 245
typedef struct dpll {
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
} intel_clock_t;

246
struct intel_plane_state {
247
	struct drm_plane_state base;
248 249 250 251 252 253
	struct drm_rect src;
	struct drm_rect dst;
	struct drm_rect clip;
	struct drm_rect orig_src;
	struct drm_rect orig_dst;
	bool visible;
254 255 256 257 258 259

	/*
	 * used only for sprite planes to determine when to implicitly
	 * enable/disable the primary plane
	 */
	bool hides_primary;
260 261
};

262 263 264 265 266 267
struct intel_plane_config {
	bool tiled;
	int size;
	u32 base;
};

268
struct intel_crtc_config {
269 270 271 272 273 274 275 276
	/**
	 * quirks - bitfield with hw state readout quirks
	 *
	 * For various reasons the hw state readout code might not be able to
	 * completely faithfully read out the current state. These cases are
	 * tracked with quirk flags so that fastboot and state checker can act
	 * accordingly.
	 */
277 278
#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS	(1<<0) /* unreliable sync mode.flags */
#define PIPE_CONFIG_QUIRK_INHERITED_MODE	(1<<1) /* mode inherited from firmware */
279 280
	unsigned long quirks;

281 282 283 284 285
	/* User requested mode, only valid as a starting point to
	 * compute adjusted_mode, except in the case of (S)DVO where
	 * it's also for the output timings of the (S)DVO chip.
	 * adjusted_mode will then correspond to the S(DVO) chip's
	 * preferred input timings. */
286
	struct drm_display_mode requested_mode;
287
	/* Actual pipe timings ie. what we program into the pipe timing
288
	 * registers. adjusted_mode.crtc_clock is the pipe pixel clock. */
289
	struct drm_display_mode adjusted_mode;
290 291 292 293 294 295

	/* Pipe source size (ie. panel fitter input size)
	 * All planes will be positioned inside this space,
	 * and get clipped at the edges. */
	int pipe_src_w, pipe_src_h;

296 297 298
	/* Whether to set up the PCH/FDI. Note that we never allow sharing
	 * between pch encoders and cpu encoders. */
	bool has_pch_encoder;
299

300 301 302
	/* Are we sending infoframes on the attached port */
	bool has_infoframe;

303 304 305 306
	/* CPU Transcoder for the pipe. Currently this can only differ from the
	 * pipe on Haswell (where we have a special eDP transcoder). */
	enum transcoder cpu_transcoder;

307 308 309 310 311 312
	/*
	 * Use reduced/limited/broadcast rbg range, compressing from the full
	 * range fed into the crtcs.
	 */
	bool limited_color_range;

313 314 315
	/* DP has a bunch of special case unfortunately, so mark the pipe
	 * accordingly. */
	bool has_dp_encoder;
316

317 318 319
	/* Whether we should send NULL infoframes. Required for audio. */
	bool has_hdmi_sink;

320 321 322 323
	/* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
	 * has_dp_encoder is set. */
	bool has_audio;

324 325 326 327
	/*
	 * Enable dithering, used when the selected pipe bpp doesn't match the
	 * plane bpp.
	 */
328
	bool dither;
329 330 331 332

	/* Controls for the clock computation, to override various stages. */
	bool clock_set;

333 334 335 336
	/* SDVO TV has a bunch of special case. To make multifunction encoders
	 * work correctly, we need to track this at runtime.*/
	bool sdvo_tv_clock;

337 338 339 340 341 342 343
	/*
	 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
	 * required. This is set in the 2nd loop of calling encoder's
	 * ->compute_config if the first pick doesn't work out.
	 */
	bool bw_constrained;

344 345
	/* Settings for the intel dpll used on pretty much everything but
	 * haswell. */
346
	struct dpll dpll;
347

348 349 350
	/* Selected dpll when shared or DPLL_ID_PRIVATE. */
	enum intel_dpll_id shared_dpll;

351 352 353 354
	/*
	 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
	 * - enum skl_dpll on SKL
	 */
355 356
	uint32_t ddi_pll_sel;

357 358 359
	/* Actual register state of the dpll, for shared dpll cross-checking. */
	struct intel_dpll_hw_state dpll_hw_state;

360
	int pipe_bpp;
361
	struct intel_link_m_n dp_m_n;
362

363 364
	/* m2_n2 for eDP downclock */
	struct intel_link_m_n dp_m2_n2;
365
	bool has_drrs;
366

367 368
	/*
	 * Frequence the dpll for the port should run at. Differs from the
369 370
	 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
	 * already multiplied by pixel_multiplier.
371
	 */
372 373
	int port_clock;

374 375
	/* Used by SDVO (and if we ever fix it, HDMI). */
	unsigned pixel_multiplier;
376 377

	/* Panel fitter controls for gen2-gen4 + VLV */
378 379 380
	struct {
		u32 control;
		u32 pgm_ratios;
381
		u32 lvds_border_bits;
382 383 384 385 386 387
	} gmch_pfit;

	/* Panel fitter placement and size for Ironlake+ */
	struct {
		u32 pos;
		u32 size;
388
		bool enabled;
389
		bool force_thru;
390
	} pch_pfit;
391

392
	/* FDI configuration, only valid if has_pch_encoder is set. */
393
	int fdi_lanes;
394
	struct intel_link_m_n fdi_m_n;
P
Paulo Zanoni 已提交
395 396

	bool ips_enabled;
397 398

	bool double_wide;
399 400 401

	bool dp_encoder_is_mst;
	int pbn;
402 403
};

404 405 406 407
struct intel_pipe_wm {
	struct intel_wm_level wm[5];
	uint32_t linetime;
	bool fbc_wm_enabled;
408 409 410
	bool pipe_enabled;
	bool sprites_enabled;
	bool sprites_scaled;
411 412
};

413
struct intel_mmio_flip {
414
	struct drm_i915_gem_request *req;
415
	struct work_struct work;
416 417
};

418 419 420 421 422 423
struct skl_pipe_wm {
	struct skl_wm_level wm[8];
	struct skl_wm_level trans_wm;
	uint32_t linetime;
};

424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444
/*
 * Tracking of operations that need to be performed at the beginning/end of an
 * atomic commit, outside the atomic section where interrupts are disabled.
 * These are generally operations that grab mutexes or might otherwise sleep
 * and thus can't be run with interrupts disabled.
 */
struct intel_crtc_atomic_commit {
	/* Sleepable operations to perform before commit */
	bool wait_for_flips;
	bool disable_fbc;
	bool pre_disable_primary;
	bool update_wm;

	/* Sleepable operations to perform after commit */
	unsigned fb_bits;
	bool wait_vblank;
	bool update_fbc;
	bool post_enable_primary;
	unsigned update_sprite_watermarks;
};

J
Jesse Barnes 已提交
445 446
struct intel_crtc {
	struct drm_crtc base;
447 448
	enum pipe pipe;
	enum plane plane;
J
Jesse Barnes 已提交
449
	u8 lut_r[256], lut_g[256], lut_b[256];
450 451 452 453 454 455
	/*
	 * Whether the crtc and the connected output pipeline is active. Implies
	 * that crtc->enabled is set, i.e. the current mode configuration has
	 * some outputs connected to this crtc.
	 */
	bool active;
456
	unsigned long enabled_power_domains;
457
	bool primary_enabled; /* is the primary plane (partially) visible? */
458
	bool lowfreq_avail;
459
	struct intel_overlay *overlay;
460
	struct intel_unpin_work *unpin_work;
461

462 463
	atomic_t unpin_work_count;

464 465 466 467 468
	/* Display surface base address adjustement for pageflips. Note that on
	 * gen4+ this only adjusts up to a tile, offsets within a tile are
	 * handled in the hw itself (with the TILEOFF register). */
	unsigned long dspaddr_offset;

469
	struct drm_i915_gem_object *cursor_bo;
470 471
	uint32_t cursor_addr;
	int16_t cursor_width, cursor_height;
472
	uint32_t cursor_cntl;
473
	uint32_t cursor_size;
474
	uint32_t cursor_base;
475

476
	struct intel_plane_config plane_config;
477
	struct intel_crtc_config config;
478
	struct intel_crtc_config *new_config;
479
	bool new_enabled;
480

481 482
	/* reset counter value when the last flip was submitted */
	unsigned int reset_counter;
483 484 485 486

	/* Access to these should be protected by dev_priv->irq_lock. */
	bool cpu_fifo_underrun_disabled;
	bool pch_fifo_underrun_disabled;
487 488 489 490 491

	/* per-pipe watermark state */
	struct {
		/* watermarks currently being used  */
		struct intel_pipe_wm active;
492 493
		/* SKL wm values currently in use */
		struct skl_pipe_wm skl_active;
494
	} wm;
495

496
	int scanline_offset;
497
	struct intel_mmio_flip mmio_flip;
498 499

	struct intel_crtc_atomic_commit atomic;
J
Jesse Barnes 已提交
500 501
};

502 503
struct intel_plane_wm_parameters {
	uint32_t horiz_pixels;
504
	uint32_t vert_pixels;
505 506 507 508 509
	uint8_t bytes_per_pixel;
	bool enabled;
	bool scaled;
};

510 511
struct intel_plane {
	struct drm_plane base;
512
	int plane;
513 514
	enum pipe pipe;
	struct drm_i915_gem_object *obj;
515
	bool can_scale;
516
	int max_downscale;
517 518 519 520
	int crtc_x, crtc_y;
	unsigned int crtc_w, crtc_h;
	uint32_t src_x, src_y;
	uint32_t src_w, src_h;
521
	unsigned int rotation;
522 523 524 525 526 527

	/* Since we need to change the watermarks before/after
	 * enabling/disabling the planes, we need to store the parameters here
	 * as the other pieces of the struct may not reflect the values we want
	 * for the watermark calculations. Currently only Haswell uses this.
	 */
528
	struct intel_plane_wm_parameters wm;
529

530
	void (*update_plane)(struct drm_plane *plane,
531
			     struct drm_crtc *crtc,
532 533 534 535 536 537
			     struct drm_framebuffer *fb,
			     struct drm_i915_gem_object *obj,
			     int crtc_x, int crtc_y,
			     unsigned int crtc_w, unsigned int crtc_h,
			     uint32_t x, uint32_t y,
			     uint32_t src_w, uint32_t src_h);
538 539
	void (*disable_plane)(struct drm_plane *plane,
			      struct drm_crtc *crtc);
540 541 542 543
	int (*check_plane)(struct drm_plane *plane,
			   struct intel_plane_state *state);
	void (*commit_plane)(struct drm_plane *plane,
			     struct intel_plane_state *state);
544 545 546 547
	int (*update_colorkey)(struct drm_plane *plane,
			       struct drm_intel_sprite_colorkey *key);
	void (*get_colorkey)(struct drm_plane *plane,
			     struct drm_intel_sprite_colorkey *key);
548 549
};

550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568
struct intel_watermark_params {
	unsigned long fifo_size;
	unsigned long max_wm;
	unsigned long default_wm;
	unsigned long guard_size;
	unsigned long cacheline_size;
};

struct cxsr_latency {
	int is_desktop;
	int is_ddr3;
	unsigned long fsb_freq;
	unsigned long mem_freq;
	unsigned long display_sr;
	unsigned long display_hpll_disable;
	unsigned long cursor_sr;
	unsigned long cursor_hpll_disable;
};

J
Jesse Barnes 已提交
569
#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
570
#define to_intel_connector(x) container_of(x, struct intel_connector, base)
571
#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
J
Jesse Barnes 已提交
572
#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
573
#define to_intel_plane(x) container_of(x, struct intel_plane, base)
574
#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
J
Jesse Barnes 已提交
575

576
struct intel_hdmi {
577
	u32 hdmi_reg;
578 579
	int ddc_bus;
	uint32_t color_range;
580
	bool color_range_auto;
581 582 583
	bool has_hdmi_sink;
	bool has_audio;
	enum hdmi_force_audio force_audio;
584
	bool rgb_quant_range_selectable;
585
	enum hdmi_picture_aspect aspect_ratio;
586
	void (*write_infoframe)(struct drm_encoder *encoder,
587
				enum hdmi_infoframe_type type,
588
				const void *frame, ssize_t len);
589
	void (*set_infoframes)(struct drm_encoder *encoder,
590
			       bool enable,
591
			       struct drm_display_mode *adjusted_mode);
592
	bool (*infoframe_enabled)(struct drm_encoder *encoder);
593 594
};

595
struct intel_dp_mst_encoder;
596
#define DP_MAX_DOWNSTREAM_PORTS		0x10
597

598 599 600 601 602 603 604 605 606 607 608
/**
 * HIGH_RR is the highest eDP panel refresh rate read from EDID
 * LOW_RR is the lowest eDP panel refresh rate found from EDID
 * parsing for same resolution.
 */
enum edp_drrs_refresh_rate_type {
	DRRS_HIGH_RR,
	DRRS_LOW_RR,
	DRRS_MAX_RR, /* RR count */
};

609 610
struct intel_dp {
	uint32_t output_reg;
611
	uint32_t aux_ch_ctl_reg;
612 613 614 615
	uint32_t DP;
	bool has_audio;
	enum hdmi_force_audio force_audio;
	uint32_t color_range;
616
	bool color_range_auto;
617 618 619
	uint8_t link_bw;
	uint8_t lane_count;
	uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
620
	uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
621
	uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
622
	struct drm_dp_aux aux;
623 624 625 626 627 628 629 630
	uint8_t train_set[4];
	int panel_power_up_delay;
	int panel_power_down_delay;
	int panel_power_cycle_delay;
	int backlight_on_delay;
	int backlight_off_delay;
	struct delayed_work panel_vdd_work;
	bool want_panel_vdd;
631 632 633
	unsigned long last_power_cycle;
	unsigned long last_power_on;
	unsigned long last_backlight_off;
D
Dave Airlie 已提交
634

635 636
	struct notifier_block edp_notifier;

637 638 639 640 641
	/*
	 * Pipe whose power sequencer is currently locked into
	 * this port. Only relevant on VLV/CHV.
	 */
	enum pipe pps_pipe;
642
	struct edp_power_seq pps_delays;
643

644
	bool use_tps3;
645 646 647 648
	bool can_mst; /* this port supports mst */
	bool is_mst;
	int active_mst_links;
	/* connector directly attached - won't be use for modeset in mst world */
649
	struct intel_connector *attached_connector;
650

651 652 653 654
	/* mst connector list */
	struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
	struct drm_dp_mst_topology_mgr mst_mgr;

655
	uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
656 657 658 659 660 661 662 663
	/*
	 * This function returns the value we have to program the AUX_CTL
	 * register with to kick off an AUX transaction.
	 */
	uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider);
664 665 666
	struct {
		enum drrs_support_type type;
		enum edp_drrs_refresh_rate_type refresh_rate_type;
667
		struct mutex mutex;
668 669
	} drrs_state;

670 671
};

672 673
struct intel_digital_port {
	struct intel_encoder base;
674
	enum port port;
675
	u32 saved_port_bits;
676 677
	struct intel_dp dp;
	struct intel_hdmi hdmi;
678
	bool (*hpd_pulse)(struct intel_digital_port *, bool);
679 680
};

681 682 683 684 685 686 687
struct intel_dp_mst_encoder {
	struct intel_encoder base;
	enum pipe pipe;
	struct intel_digital_port *primary;
	void *port; /* store this opaque as its illegal to dereference it */
};

688 689 690 691 692
static inline int
vlv_dport_to_channel(struct intel_digital_port *dport)
{
	switch (dport->port) {
	case PORT_B:
693
	case PORT_D:
694
		return DPIO_CH0;
695
	case PORT_C:
696
		return DPIO_CH1;
697 698 699 700 701
	default:
		BUG();
	}
}

702 703 704 705 706 707 708 709 710 711 712 713 714 715
static inline int
vlv_pipe_to_channel(enum pipe pipe)
{
	switch (pipe) {
	case PIPE_A:
	case PIPE_C:
		return DPIO_CH0;
	case PIPE_B:
		return DPIO_CH1;
	default:
		BUG();
	}
}

716 717 718 719 720 721 722
static inline struct drm_crtc *
intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->pipe_to_crtc_mapping[pipe];
}

723 724 725 726 727 728 729
static inline struct drm_crtc *
intel_get_crtc_for_plane(struct drm_device *dev, int plane)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->plane_to_crtc_mapping[plane];
}

730 731
struct intel_unpin_work {
	struct work_struct work;
732
	struct drm_crtc *crtc;
733 734
	struct drm_i915_gem_object *old_fb_obj;
	struct drm_i915_gem_object *pending_flip_obj;
735
	struct drm_pending_vblank_event *event;
736 737 738 739
	atomic_t pending;
#define INTEL_FLIP_INACTIVE	0
#define INTEL_FLIP_PENDING	1
#define INTEL_FLIP_COMPLETE	2
740 741
	u32 flip_count;
	u32 gtt_offset;
742
	struct drm_i915_gem_request *flip_queued_req;
743 744
	int flip_queued_vblank;
	int flip_ready_vblank;
745 746 747
	bool enable_stall_check;
};

748
struct intel_set_config {
749 750
	struct drm_encoder **save_connector_encoders;
	struct drm_crtc **save_encoder_crtcs;
751
	bool *save_crtc_enabled;
752 753 754

	bool fb_changed;
	bool mode_changed;
755 756
};

P
Paulo Zanoni 已提交
757 758 759 760 761
struct intel_load_detect_pipe {
	struct drm_framebuffer *release_fb;
	bool load_detect_temp;
	int dpms_mode;
};
J
Jesse Barnes 已提交
762

P
Paulo Zanoni 已提交
763 764
static inline struct intel_encoder *
intel_attached_encoder(struct drm_connector *connector)
765 766 767 768
{
	return to_intel_connector(connector)->encoder;
}

769 770 771 772
static inline struct intel_digital_port *
enc_to_dig_port(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_digital_port, base.base);
773 774
}

775 776 777 778 779 780
static inline struct intel_dp_mst_encoder *
enc_to_mst(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_dp_mst_encoder, base.base);
}

781 782 783
static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
	return &enc_to_dig_port(encoder)->dp;
784 785 786 787 788 789 790 791 792 793 794 795
}

static inline struct intel_digital_port *
dp_to_dig_port(struct intel_dp *intel_dp)
{
	return container_of(intel_dp, struct intel_digital_port, dp);
}

static inline struct intel_digital_port *
hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
{
	return container_of(intel_hdmi, struct intel_digital_port, hdmi);
796 797
}

798 799 800 801 802 803 804 805
/*
 * Returns the number of planes for this pipe, ie the number of sprites + 1
 * (primary plane). This doesn't count the cursor plane then.
 */
static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
{
	return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
}
P
Paulo Zanoni 已提交
806

807
/* intel_fifo_underrun.c */
808
bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
809
					   enum pipe pipe, bool enable);
810
bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
811 812
					   enum transcoder pch_transcoder,
					   bool enable);
813 814 815 816
void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe);
void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum transcoder pch_transcoder);
817
void i9xx_check_fifo_underruns(struct drm_i915_private *dev_priv);
818 819

/* i915_irq.c */
820 821 822 823
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
I
Imre Deak 已提交
824
void gen6_reset_rps_interrupts(struct drm_device *dev);
825 826
void gen6_enable_rps_interrupts(struct drm_device *dev);
void gen6_disable_rps_interrupts(struct drm_device *dev);
827 828
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
829 830 831 832 833 834
static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
{
	/*
	 * We only use drm_irq_uninstall() at unload and VT switch, so
	 * this is the only thing we need to check.
	 */
835
	return dev_priv->pm.irqs_enabled;
836 837
}

838
int intel_get_crtc_scanline(struct intel_crtc *crtc);
839
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
840 841

/* intel_crt.c */
842
void intel_crt_init(struct drm_device *dev);
P
Paulo Zanoni 已提交
843 844 845


/* intel_ddi.c */
846 847 848 849 850 851 852 853 854 855 856 857
void intel_prepare_ddi(struct drm_device *dev);
void hsw_fdi_link_train(struct drm_crtc *crtc);
void intel_ddi_init(struct drm_device *dev, enum port port);
enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv);
void intel_ddi_pll_init(struct drm_device *dev);
void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder);
void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
858
bool intel_ddi_pll_select(struct intel_crtc *crtc);
859 860 861 862 863 864
void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
void intel_ddi_fdi_disable(struct drm_crtc *crtc);
void intel_ddi_get_config(struct intel_encoder *encoder,
			  struct intel_crtc_config *pipe_config);
P
Paulo Zanoni 已提交
865

866
void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
867 868 869
void intel_ddi_clock_get(struct intel_encoder *encoder,
			 struct intel_crtc_config *pipe_config);
void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
P
Paulo Zanoni 已提交
870

871
/* intel_frontbuffer.c */
872 873 874 875 876 877 878 879 880
void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
			     struct intel_engine_cs *ring);
void intel_frontbuffer_flip_prepare(struct drm_device *dev,
				    unsigned frontbuffer_bits);
void intel_frontbuffer_flip_complete(struct drm_device *dev,
				     unsigned frontbuffer_bits);
void intel_frontbuffer_flush(struct drm_device *dev,
			     unsigned frontbuffer_bits);
/**
881
 * intel_frontbuffer_flip - synchronous frontbuffer flip
882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898
 * @dev: DRM device
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
 * This function gets called after scheduling a flip on @obj. This is for
 * synchronous plane updates which will happen on the next vblank and which will
 * not get delayed by pending gpu rendering.
 *
 * Can be called without any locks held.
 */
static inline
void intel_frontbuffer_flip(struct drm_device *dev,
			    unsigned frontbuffer_bits)
{
	intel_frontbuffer_flush(dev, frontbuffer_bits);
}

void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire);
899 900


901 902
/* intel_audio.c */
void intel_init_audio(struct drm_device *dev);
903 904
void intel_audio_codec_enable(struct intel_encoder *encoder);
void intel_audio_codec_disable(struct intel_encoder *encoder);
I
Imre Deak 已提交
905 906
void i915_audio_component_init(struct drm_i915_private *dev_priv);
void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
907

908 909 910 911
/* intel_display.c */
bool intel_has_pending_fb_unpin(struct drm_device *dev);
int intel_pch_rawclk(struct drm_device *dev);
void intel_mark_busy(struct drm_device *dev);
912 913
void intel_mark_idle(struct drm_device *dev);
void intel_crtc_restore_mode(struct drm_crtc *crtc);
914
void intel_crtc_control(struct drm_crtc *crtc, bool enable);
915 916 917 918 919
void intel_crtc_update_dpms(struct drm_crtc *crtc);
void intel_encoder_destroy(struct drm_encoder *encoder);
void intel_connector_dpms(struct drm_connector *, int mode);
bool intel_connector_get_hw_state(struct intel_connector *connector);
void intel_modeset_check_state(struct drm_device *dev);
920 921
bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				struct intel_digital_port *port);
922 923 924 925 926
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder);
struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc);
927
enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
928 929
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
930 931
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe);
932
bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
933 934 935 936 937
static inline void
intel_wait_for_vblank(struct drm_device *dev, int pipe)
{
	drm_wait_one_vblank(dev, pipe);
}
938
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
939 940
void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
			 struct intel_digital_port *dport);
941 942
bool intel_get_load_detect_pipe(struct drm_connector *connector,
				struct drm_display_mode *mode,
943 944
				struct intel_load_detect_pipe *old,
				struct drm_modeset_acquire_ctx *ctx);
945
void intel_release_load_detect_pipe(struct drm_connector *connector,
946
				    struct intel_load_detect_pipe *old);
947 948
int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
			       struct drm_framebuffer *fb,
949
			       struct intel_engine_cs *pipelined);
950
void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
951 952
struct drm_framebuffer *
__intel_framebuffer_create(struct drm_device *dev,
953 954 955 956 957
			   struct drm_mode_fb_cmd2 *mode_cmd,
			   struct drm_i915_gem_object *obj);
void intel_prepare_page_flip(struct drm_device *dev, int plane);
void intel_finish_page_flip(struct drm_device *dev, int pipe);
void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
958
void intel_check_page_flip(struct drm_device *dev, int pipe);
959 960
int intel_prepare_plane_fb(struct drm_plane *plane,
			   struct drm_framebuffer *fb);
961 962
void intel_cleanup_plane_fb(struct drm_plane *plane,
			    struct drm_framebuffer *fb);
963 964

/* shared dpll functions */
P
Paulo Zanoni 已提交
965
struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
966 967 968 969 970
void assert_shared_dpll(struct drm_i915_private *dev_priv,
			struct intel_shared_dpll *pll,
			bool state);
#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
971 972 973
struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc);
void intel_put_shared_dpll(struct intel_crtc *crtc);

974 975 976 977
void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
		      const struct dpll *dpll);
void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);

978
/* modesetting asserts */
979 980
void assert_panel_unlocked(struct drm_i915_private *dev_priv,
			   enum pipe pipe);
981 982 983 984 985 986 987 988
void assert_pll(struct drm_i915_private *dev_priv,
		enum pipe pipe, bool state);
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)
void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state);
#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
989
void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
990 991
#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
992 993 994 995
unsigned long intel_gen4_compute_page_offset(int *x, int *y,
					     unsigned int tiling_mode,
					     unsigned int bpp,
					     unsigned int pitch);
996 997
void intel_prepare_reset(struct drm_device *dev);
void intel_finish_reset(struct drm_device *dev);
998 999
void hsw_enable_pc8(struct drm_i915_private *dev_priv);
void hsw_disable_pc8(struct drm_i915_private *dev_priv);
1000 1001
void intel_dp_get_m_n(struct intel_crtc *crtc,
		      struct intel_crtc_config *pipe_config);
1002
void intel_dp_set_m_n(struct intel_crtc *crtc);
1003 1004
int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
void
P
Paulo Zanoni 已提交
1005 1006
ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
				int dotclock);
1007
bool intel_crtc_active(struct drm_crtc *crtc);
1008 1009
void hsw_enable_ips(struct intel_crtc *crtc);
void hsw_disable_ips(struct intel_crtc *crtc);
I
Imre Deak 已提交
1010 1011
enum intel_display_power_domain
intel_display_port_power_domain(struct intel_encoder *intel_encoder);
1012 1013
void intel_mode_from_pipe_config(struct drm_display_mode *mode,
				 struct intel_crtc_config *pipe_config);
1014
int intel_format_to_fourcc(int format);
1015
void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
1016
void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
1017

P
Paulo Zanoni 已提交
1018
/* intel_dp.c */
1019 1020 1021 1022 1023 1024 1025 1026 1027
void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			     struct intel_connector *intel_connector);
void intel_dp_start_link_train(struct intel_dp *intel_dp);
void intel_dp_complete_link_train(struct intel_dp *intel_dp);
void intel_dp_stop_link_train(struct intel_dp *intel_dp);
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
void intel_dp_encoder_destroy(struct drm_encoder *encoder);
void intel_dp_check_link_status(struct intel_dp *intel_dp);
1028
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
1029 1030
bool intel_dp_compute_config(struct intel_encoder *encoder,
			     struct intel_crtc_config *pipe_config);
1031
bool intel_dp_is_edp(struct drm_device *dev, enum port port);
1032 1033
bool intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
			bool long_hpd);
1034 1035
void intel_edp_backlight_on(struct intel_dp *intel_dp);
void intel_edp_backlight_off(struct intel_dp *intel_dp);
1036
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
1037 1038
void intel_edp_panel_on(struct intel_dp *intel_dp);
void intel_edp_panel_off(struct intel_dp *intel_dp);
1039
void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate);
1040 1041 1042 1043 1044
void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
void intel_dp_mst_suspend(struct drm_device *dev);
void intel_dp_mst_resume(struct drm_device *dev);
int intel_dp_max_link_bw(struct intel_dp *intel_dp);
void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1045
void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
R
Rodrigo Vivi 已提交
1046 1047
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes);
1048 1049 1050 1051 1052
int intel_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
		       struct drm_framebuffer *fb, int crtc_x, int crtc_y,
		       unsigned int crtc_w, unsigned int crtc_h,
		       uint32_t src_x, uint32_t src_y,
		       uint32_t src_w, uint32_t src_h);
1053
int intel_disable_plane(struct drm_plane *plane);
R
Rodrigo Vivi 已提交
1054

1055 1056 1057
/* intel_dp_mst.c */
int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
P
Paulo Zanoni 已提交
1058
/* intel_dsi.c */
1059
void intel_dsi_init(struct drm_device *dev);
P
Paulo Zanoni 已提交
1060 1061 1062


/* intel_dvo.c */
1063
void intel_dvo_init(struct drm_device *dev);
P
Paulo Zanoni 已提交
1064 1065


1066
/* legacy fbdev emulation in intel_fbdev.c */
1067 1068
#ifdef CONFIG_DRM_I915_FBDEV
extern int intel_fbdev_init(struct drm_device *dev);
1069
extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
1070
extern void intel_fbdev_fini(struct drm_device *dev);
1071
extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
1072 1073
extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
extern void intel_fbdev_restore_mode(struct drm_device *dev);
1074 1075 1076 1077 1078
#else
static inline int intel_fbdev_init(struct drm_device *dev)
{
	return 0;
}
P
Paulo Zanoni 已提交
1079

1080
static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
1081 1082 1083 1084 1085 1086 1087
{
}

static inline void intel_fbdev_fini(struct drm_device *dev)
{
}

1088
static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
1089 1090 1091
{
}

1092
static inline void intel_fbdev_restore_mode(struct drm_device *dev)
1093 1094 1095
{
}
#endif
P
Paulo Zanoni 已提交
1096

1097 1098 1099 1100 1101 1102 1103
/* intel_fbc.c */
bool intel_fbc_enabled(struct drm_device *dev);
void intel_fbc_update(struct drm_device *dev);
void intel_fbc_init(struct drm_i915_private *dev_priv);
void intel_fbc_disable(struct drm_device *dev);
void bdw_fbc_sw_flush(struct drm_device *dev, u32 value);

P
Paulo Zanoni 已提交
1104
/* intel_hdmi.c */
1105 1106 1107 1108 1109 1110
void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector);
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
bool intel_hdmi_compute_config(struct intel_encoder *encoder,
			       struct intel_crtc_config *pipe_config);
P
Paulo Zanoni 已提交
1111 1112 1113


/* intel_lvds.c */
1114 1115
void intel_lvds_init(struct drm_device *dev);
bool intel_is_dual_link_lvds(struct drm_device *dev);
P
Paulo Zanoni 已提交
1116 1117 1118 1119


/* intel_modes.c */
int intel_connector_update_modes(struct drm_connector *connector,
1120
				 struct edid *edid);
P
Paulo Zanoni 已提交
1121
int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
1122 1123
void intel_attach_force_audio_property(struct drm_connector *connector);
void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
P
Paulo Zanoni 已提交
1124 1125 1126


/* intel_overlay.c */
1127 1128 1129 1130 1131 1132 1133
void intel_setup_overlay(struct drm_device *dev);
void intel_cleanup_overlay(struct drm_device *dev);
int intel_overlay_switch_off(struct intel_overlay *overlay);
int intel_overlay_put_image(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
int intel_overlay_attrs(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1134
void intel_overlay_reset(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1135 1136 1137


/* intel_panel.c */
1138
int intel_panel_init(struct intel_panel *panel,
1139 1140
		     struct drm_display_mode *fixed_mode,
		     struct drm_display_mode *downclock_mode);
1141 1142 1143 1144 1145 1146 1147 1148 1149
void intel_panel_fini(struct intel_panel *panel);
void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
			    struct drm_display_mode *adjusted_mode);
void intel_pch_panel_fitting(struct intel_crtc *crtc,
			     struct intel_crtc_config *pipe_config,
			     int fitting_mode);
void intel_gmch_panel_fitting(struct intel_crtc *crtc,
			      struct intel_crtc_config *pipe_config,
			      int fitting_mode);
1150 1151
void intel_panel_set_backlight_acpi(struct intel_connector *connector,
				    u32 level, u32 max);
1152
int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
1153 1154
void intel_panel_enable_backlight(struct intel_connector *connector);
void intel_panel_disable_backlight(struct intel_connector *connector);
1155
void intel_panel_destroy_backlight(struct drm_connector *connector);
1156
void intel_panel_init_backlight_funcs(struct drm_device *dev);
1157
enum drm_connector_status intel_panel_detect(struct drm_device *dev);
1158 1159 1160 1161
extern struct drm_display_mode *intel_find_panel_downclock(
				struct drm_device *dev,
				struct drm_display_mode *fixed_mode,
				struct drm_connector *connector);
1162 1163 1164
void intel_backlight_register(struct drm_device *dev);
void intel_backlight_unregister(struct drm_device *dev);

P
Paulo Zanoni 已提交
1165

R
Rodrigo Vivi 已提交
1166 1167 1168 1169 1170 1171 1172 1173 1174
/* intel_psr.c */
void intel_psr_enable(struct intel_dp *intel_dp);
void intel_psr_disable(struct intel_dp *intel_dp);
void intel_psr_invalidate(struct drm_device *dev,
			      unsigned frontbuffer_bits);
void intel_psr_flush(struct drm_device *dev,
			 unsigned frontbuffer_bits);
void intel_psr_init(struct drm_device *dev);

1175 1176
/* intel_runtime_pm.c */
int intel_power_domains_init(struct drm_i915_private *);
1177
void intel_power_domains_fini(struct drm_i915_private *);
1178
void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
1179
void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
1180

1181 1182 1183 1184
bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				    enum intel_display_power_domain domain);
bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				      enum intel_display_power_domain domain);
1185 1186 1187 1188 1189 1190 1191 1192 1193 1194
void intel_display_power_get(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
void intel_display_power_put(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
void intel_runtime_pm_put(struct drm_i915_private *dev_priv);

1195 1196
void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);

P
Paulo Zanoni 已提交
1197
/* intel_pm.c */
1198 1199
void intel_init_clock_gating(struct drm_device *dev);
void intel_suspend_hw(struct drm_device *dev);
1200
int ilk_wm_max_level(const struct drm_device *dev);
1201 1202 1203
void intel_update_watermarks(struct drm_crtc *crtc);
void intel_update_sprite_watermarks(struct drm_plane *plane,
				    struct drm_crtc *crtc,
1204 1205 1206
				    uint32_t sprite_width,
				    uint32_t sprite_height,
				    int pixel_size,
1207 1208
				    bool enabled, bool scaled);
void intel_init_pm(struct drm_device *dev);
D
Daniel Vetter 已提交
1209
void intel_pm_setup(struct drm_device *dev);
1210 1211
void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
void intel_gpu_ips_teardown(void);
1212 1213
void intel_init_gt_powersave(struct drm_device *dev);
void intel_cleanup_gt_powersave(struct drm_device *dev);
1214 1215
void intel_enable_gt_powersave(struct drm_device *dev);
void intel_disable_gt_powersave(struct drm_device *dev);
1216
void intel_suspend_gt_powersave(struct drm_device *dev);
1217
void intel_reset_gt_powersave(struct drm_device *dev);
1218
void ironlake_teardown_rc6(struct drm_device *dev);
1219
void gen6_update_ring_freq(struct drm_device *dev);
D
Daniel Vetter 已提交
1220 1221
void gen6_rps_idle(struct drm_i915_private *dev_priv);
void gen6_rps_boost(struct drm_i915_private *dev_priv);
1222
void ilk_wm_get_hw_state(struct drm_device *dev);
1223
void skl_wm_get_hw_state(struct drm_device *dev);
1224 1225
void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
			  struct skl_ddb_allocation *ddb /* out */);
1226

1227

P
Paulo Zanoni 已提交
1228
/* intel_sdvo.c */
1229
bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
1230

R
Rodrigo Vivi 已提交
1231

P
Paulo Zanoni 已提交
1232
/* intel_sprite.c */
1233
int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
1234
void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1235
			       enum plane plane);
1236 1237 1238
int intel_plane_set_property(struct drm_plane *plane,
			     struct drm_property *prop,
			     uint64_t val);
1239
int intel_plane_restore(struct drm_plane *plane);
1240 1241 1242 1243
int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
1244 1245 1246
bool intel_pipe_update_start(struct intel_crtc *crtc,
			     uint32_t *start_vbl_count);
void intel_pipe_update_end(struct intel_crtc *crtc, u32 start_vbl_count);
1247 1248
void intel_post_enable_primary(struct drm_crtc *crtc);
void intel_pre_disable_primary(struct drm_crtc *crtc);
P
Paulo Zanoni 已提交
1249 1250

/* intel_tv.c */
1251
void intel_tv_init(struct drm_device *dev);
1252

J
Jesse Barnes 已提交
1253
#endif /* __INTEL_DRV_H__ */