stm32f429.dtsi 18.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48
/*
 * Copyright 2015 - Maxime Coquelin <mcoquelin.stm32@gmail.com>
 *
 * This file is dual-licensed: you can use it either under the terms
 * of the GPL or the X11 license, at your option. Note that this dual
 * licensing only applies to this file, and not this project as a
 * whole.
 *
 *  a) This file is free software; you can redistribute it and/or
 *     modify it under the terms of the GNU General Public License as
 *     published by the Free Software Foundation; either version 2 of the
 *     License, or (at your option) any later version.
 *
 *     This file is distributed in the hope that it will be useful,
 *     but WITHOUT ANY WARRANTY; without even the implied warranty of
 *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *     GNU General Public License for more details.
 *
 *     You should have received a copy of the GNU General Public
 *     License along with this file; if not, write to the Free
 *     Software Foundation, Inc., 51 Franklin St, Fifth Floor, Boston,
 *     MA 02110-1301 USA
 *
 * Or, alternatively,
 *
 *  b) Permission is hereby granted, free of charge, to any person
 *     obtaining a copy of this software and associated documentation
 *     files (the "Software"), to deal in the Software without
 *     restriction, including without limitation the rights to use,
 *     copy, modify, merge, publish, distribute, sublicense, and/or
 *     sell copies of the Software, and to permit persons to whom the
 *     Software is furnished to do so, subject to the following
 *     conditions:
 *
 *     The above copyright notice and this permission notice shall be
 *     included in all copies or substantial portions of the Software.
 *
 *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
 *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
 *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
 *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 *     OTHER DEALINGS IN THE SOFTWARE.
 */

#include "armv7-m.dtsi"
49
#include <dt-bindings/clock/stm32fx-clock.h>
50
#include <dt-bindings/mfd/stm32f4-rcc.h>
51 52

/ {
53 54 55
	#address-cells = <1>;
	#size-cells = <1>;

56
	clocks {
57
		clk_hse: clk-hse {
58 59
			#clock-cells = <0>;
			compatible = "fixed-clock";
60
			clock-frequency = <0>;
61
		};
62

63
		clk_lse: clk-lse {
64 65 66 67 68
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <32768>;
		};

69
		clk_lsi: clk-lsi {
70 71 72 73
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <32000>;
		};
74 75 76 77 78 79

		clk_i2s_ckin: i2s-ckin {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <0>;
		};
80 81 82
	};

	soc {
83 84 85 86 87 88 89 90 91 92 93 94 95
		romem: nvmem@1fff7800 {
			compatible = "st,stm32f4-otp";
			reg = <0x1fff7800 0x400>;
			#address-cells = <1>;
			#size-cells = <1>;
			ts_cal1: calib@22c {
				reg = <0x22c 0x2>;
			};
			ts_cal2: calib@22e {
				reg = <0x22e 0x2>;
			};
		};

96 97 98 99
		timer2: timer@40000000 {
			compatible = "st,stm32-timer";
			reg = <0x40000000 0x400>;
			interrupts = <28>;
100
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM2)>;
101 102 103
			status = "disabled";
		};

104 105 106 107 108
		timers2: timers@40000000 {
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "st,stm32-timers";
			reg = <0x40000000 0x400>;
109
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM2)>;
110 111 112 113 114 115 116 117 118 119 120 121 122 123 124
			clock-names = "int";
			status = "disabled";

			pwm {
				compatible = "st,stm32-pwm";
				status = "disabled";
			};

			timer@1 {
				compatible = "st,stm32-timer-trigger";
				reg = <1>;
				status = "disabled";
			};
		};

125 126 127 128
		timer3: timer@40000400 {
			compatible = "st,stm32-timer";
			reg = <0x40000400 0x400>;
			interrupts = <29>;
129
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM3)>;
130 131 132
			status = "disabled";
		};

133 134 135 136 137
		timers3: timers@40000400 {
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "st,stm32-timers";
			reg = <0x40000400 0x400>;
138
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM3)>;
139 140 141 142 143 144 145 146 147 148 149 150 151 152 153
			clock-names = "int";
			status = "disabled";

			pwm {
				compatible = "st,stm32-pwm";
				status = "disabled";
			};

			timer@2 {
				compatible = "st,stm32-timer-trigger";
				reg = <2>;
				status = "disabled";
			};
		};

154 155 156 157
		timer4: timer@40000800 {
			compatible = "st,stm32-timer";
			reg = <0x40000800 0x400>;
			interrupts = <30>;
158
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM4)>;
159 160 161
			status = "disabled";
		};

162 163 164 165 166
		timers4: timers@40000800 {
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "st,stm32-timers";
			reg = <0x40000800 0x400>;
167
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM4)>;
168 169 170 171 172 173 174 175 176 177 178 179 180 181 182
			clock-names = "int";
			status = "disabled";

			pwm {
				compatible = "st,stm32-pwm";
				status = "disabled";
			};

			timer@3 {
				compatible = "st,stm32-timer-trigger";
				reg = <3>;
				status = "disabled";
			};
		};

183 184 185 186
		timer5: timer@40000c00 {
			compatible = "st,stm32-timer";
			reg = <0x40000c00 0x400>;
			interrupts = <50>;
187
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM5)>;
188 189
		};

190 191 192 193 194
		timers5: timers@40000c00 {
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "st,stm32-timers";
			reg = <0x40000C00 0x400>;
195
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM5)>;
196 197 198 199 200 201 202 203 204 205 206 207 208 209 210
			clock-names = "int";
			status = "disabled";

			pwm {
				compatible = "st,stm32-pwm";
				status = "disabled";
			};

			timer@4 {
				compatible = "st,stm32-timer-trigger";
				reg = <4>;
				status = "disabled";
			};
		};

211 212 213 214
		timer6: timer@40001000 {
			compatible = "st,stm32-timer";
			reg = <0x40001000 0x400>;
			interrupts = <54>;
215
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM6)>;
216 217 218
			status = "disabled";
		};

219 220 221 222 223
		timers6: timers@40001000 {
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "st,stm32-timers";
			reg = <0x40001000 0x400>;
224
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM6)>;
225 226 227 228 229 230 231 232 233 234
			clock-names = "int";
			status = "disabled";

			timer@5 {
				compatible = "st,stm32-timer-trigger";
				reg = <5>;
				status = "disabled";
			};
		};

235 236 237 238
		timer7: timer@40001400 {
			compatible = "st,stm32-timer";
			reg = <0x40001400 0x400>;
			interrupts = <55>;
239
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM7)>;
240 241 242
			status = "disabled";
		};

243 244 245 246 247
		timers7: timers@40001400 {
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "st,stm32-timers";
			reg = <0x40001400 0x400>;
248
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM7)>;
249 250 251 252 253 254 255 256 257 258 259 260 261 262 263
			clock-names = "int";
			status = "disabled";

			timer@6 {
				compatible = "st,stm32-timer-trigger";
				reg = <6>;
				status = "disabled";
			};
		};

		timers12: timers@40001800 {
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "st,stm32-timers";
			reg = <0x40001800 0x400>;
264
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM12)>;
265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284
			clock-names = "int";
			status = "disabled";

			pwm {
				compatible = "st,stm32-pwm";
				status = "disabled";
			};

			timer@11 {
				compatible = "st,stm32-timer-trigger";
				reg = <11>;
				status = "disabled";
			};
		};

		timers13: timers@40001c00 {
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "st,stm32-timers";
			reg = <0x40001C00 0x400>;
285
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM13)>;
286 287 288 289 290 291 292 293 294 295 296 297 298 299
			clock-names = "int";
			status = "disabled";

			pwm {
				compatible = "st,stm32-pwm";
				status = "disabled";
			};
		};

		timers14: timers@40002000 {
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "st,stm32-timers";
			reg = <0x40002000 0x400>;
300
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM14)>;
301 302 303 304 305 306 307 308 309
			clock-names = "int";
			status = "disabled";

			pwm {
				compatible = "st,stm32-pwm";
				status = "disabled";
			};
		};

310 311 312 313 314 315 316 317 318 319
		rtc: rtc@40002800 {
			compatible = "st,stm32-rtc";
			reg = <0x40002800 0x400>;
			clocks = <&rcc 1 CLK_RTC>;
			clock-names = "ck_rtc";
			assigned-clocks = <&rcc 1 CLK_RTC>;
			assigned-clock-parents = <&rcc 1 CLK_LSE>;
			interrupt-parent = <&exti>;
			interrupts = <17 1>;
			interrupt-names = "alarm";
320
			st,syscfg = <&pwrcfg 0x00 0x100>;
321 322 323
			status = "disabled";
		};

324 325 326 327
		iwdg: watchdog@40003000 {
			compatible = "st,stm32-iwdg";
			reg = <0x40003000 0x400>;
			clocks = <&clk_lsi>;
328
			clock-names = "lsi";
329 330 331
			status = "disabled";
		};

332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351
		spi2: spi@40003800 {
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "st,stm32f4-spi";
			reg = <0x40003800 0x400>;
			interrupts = <36>;
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(SPI2)>;
			status = "disabled";
		};

		spi3: spi@40003c00 {
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "st,stm32f4-spi";
			reg = <0x40003c00 0x400>;
			interrupts = <51>;
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(SPI3)>;
			status = "disabled";
		};

352
		usart2: serial@40004400 {
353
			compatible = "st,stm32-uart";
354 355
			reg = <0x40004400 0x400>;
			interrupts = <38>;
356
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(UART2)>;
357 358 359 360
			status = "disabled";
		};

		usart3: serial@40004800 {
361
			compatible = "st,stm32-uart";
362 363
			reg = <0x40004800 0x400>;
			interrupts = <39>;
364
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(UART3)>;
365
			status = "disabled";
366 367 368
			dmas = <&dma1 1 4 0x400 0x0>,
			       <&dma1 3 4 0x400 0x0>;
			dma-names = "rx", "tx";
369 370 371 372 373 374
		};

		usart4: serial@40004c00 {
			compatible = "st,stm32-uart";
			reg = <0x40004c00 0x400>;
			interrupts = <52>;
375
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(UART4)>;
376 377 378 379 380 381 382
			status = "disabled";
		};

		usart5: serial@40005000 {
			compatible = "st,stm32-uart";
			reg = <0x40005000 0x400>;
			interrupts = <53>;
383
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(UART5)>;
384 385 386
			status = "disabled";
		};

387 388 389 390 391 392 393 394 395 396 397 398
		i2c1: i2c@40005400 {
			compatible = "st,stm32f4-i2c";
			reg = <0x40005400 0x400>;
			interrupts = <31>,
				     <32>;
			resets = <&rcc STM32F4_APB1_RESET(I2C1)>;
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(I2C1)>;
			#address-cells = <1>;
			#size-cells = <0>;
			status = "disabled";
		};

399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423
		dac: dac@40007400 {
			compatible = "st,stm32f4-dac-core";
			reg = <0x40007400 0x400>;
			resets = <&rcc STM32F4_APB1_RESET(DAC)>;
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(DAC)>;
			clock-names = "pclk";
			#address-cells = <1>;
			#size-cells = <0>;
			status = "disabled";

			dac1: dac@1 {
				compatible = "st,stm32-dac";
				#io-channels-cells = <1>;
				reg = <1>;
				status = "disabled";
			};

			dac2: dac@2 {
				compatible = "st,stm32-dac";
				#io-channels-cells = <1>;
				reg = <2>;
				status = "disabled";
			};
		};

424
		usart7: serial@40007800 {
425
			compatible = "st,stm32-uart";
426 427
			reg = <0x40007800 0x400>;
			interrupts = <82>;
428
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(UART7)>;
429 430 431 432
			status = "disabled";
		};

		usart8: serial@40007c00 {
433
			compatible = "st,stm32-uart";
434 435
			reg = <0x40007c00 0x400>;
			interrupts = <83>;
436
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(UART8)>;
437 438 439
			status = "disabled";
		};

440 441 442 443 444
		timers1: timers@40010000 {
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "st,stm32-timers";
			reg = <0x40010000 0x400>;
445
			clocks = <&rcc 0 STM32F4_APB2_CLOCK(TIM1)>;
446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465
			clock-names = "int";
			status = "disabled";

			pwm {
				compatible = "st,stm32-pwm";
				status = "disabled";
			};

			timer@0 {
				compatible = "st,stm32-timer-trigger";
				reg = <0>;
				status = "disabled";
			};
		};

		timers8: timers@40010400 {
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "st,stm32-timers";
			reg = <0x40010400 0x400>;
466
			clocks = <&rcc 0 STM32F4_APB2_CLOCK(TIM8)>;
467 468 469 470 471 472 473 474 475 476 477 478 479 480 481
			clock-names = "int";
			status = "disabled";

			pwm {
				compatible = "st,stm32-pwm";
				status = "disabled";
			};

			timer@7 {
				compatible = "st,stm32-timer-trigger";
				reg = <7>;
				status = "disabled";
			};
		};

482
		usart1: serial@40011000 {
483
			compatible = "st,stm32-uart";
484 485
			reg = <0x40011000 0x400>;
			interrupts = <37>;
486
			clocks = <&rcc 0 STM32F4_APB2_CLOCK(USART1)>;
487
			status = "disabled";
488 489 490
			dmas = <&dma2 2 4 0x400 0x0>,
			       <&dma2 7 4 0x400 0x0>;
			dma-names = "rx", "tx";
491 492 493
		};

		usart6: serial@40011400 {
494
			compatible = "st,stm32-uart";
495 496
			reg = <0x40011400 0x400>;
			interrupts = <71>;
497
			clocks = <&rcc 0 STM32F4_APB2_CLOCK(USART6)>;
498 499
			status = "disabled";
		};
500

501 502 503 504
		adc: adc@40012000 {
			compatible = "st,stm32f4-adc-core";
			reg = <0x40012000 0x400>;
			interrupts = <18>;
505
			clocks = <&rcc 0 STM32F4_APB2_CLOCK(ADC1)>;
506 507 508 509 510 511 512 513 514 515 516
			clock-names = "adc";
			interrupt-controller;
			#interrupt-cells = <1>;
			#address-cells = <1>;
			#size-cells = <0>;
			status = "disabled";

			adc1: adc@0 {
				compatible = "st,stm32f4-adc";
				#io-channel-cells = <1>;
				reg = <0x0>;
517
				clocks = <&rcc 0 STM32F4_APB2_CLOCK(ADC1)>;
518 519
				interrupt-parent = <&adc>;
				interrupts = <0>;
520 521
				dmas = <&dma2 0 0 0x400 0x0>;
				dma-names = "rx";
522 523 524 525 526 527 528
				status = "disabled";
			};

			adc2: adc@100 {
				compatible = "st,stm32f4-adc";
				#io-channel-cells = <1>;
				reg = <0x100>;
529
				clocks = <&rcc 0 STM32F4_APB2_CLOCK(ADC2)>;
530 531
				interrupt-parent = <&adc>;
				interrupts = <1>;
532 533
				dmas = <&dma2 3 1 0x400 0x0>;
				dma-names = "rx";
534 535 536 537 538 539 540
				status = "disabled";
			};

			adc3: adc@200 {
				compatible = "st,stm32f4-adc";
				#io-channel-cells = <1>;
				reg = <0x200>;
541
				clocks = <&rcc 0 STM32F4_APB2_CLOCK(ADC3)>;
542 543
				interrupt-parent = <&adc>;
				interrupts = <2>;
544 545
				dmas = <&dma2 1 2 0x400 0x0>;
				dma-names = "rx";
546 547 548 549
				status = "disabled";
			};
		};

550 551 552 553 554 555 556 557 558 559 560
		sdio: sdio@40012c00 {
			compatible = "arm,pl180", "arm,primecell";
			arm,primecell-periphid = <0x00880180>;
			reg = <0x40012c00 0x400>;
			clocks = <&rcc 0 STM32F4_APB2_CLOCK(SDIO)>;
			clock-names = "apb_pclk";
			interrupts = <49>;
			max-frequency = <48000000>;
			status = "disabled";
		};

561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580
		spi1: spi@40013000 {
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "st,stm32f4-spi";
			reg = <0x40013000 0x400>;
			interrupts = <35>;
			clocks = <&rcc 0 STM32F4_APB2_CLOCK(SPI1)>;
			status = "disabled";
		};

		spi4: spi@40013400 {
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "st,stm32f4-spi";
			reg = <0x40013400 0x400>;
			interrupts = <84>;
			clocks = <&rcc 0 STM32F4_APB2_CLOCK(SPI4)>;
			status = "disabled";
		};

581 582 583 584 585
		syscfg: system-config@40013800 {
			compatible = "syscon";
			reg = <0x40013800 0x400>;
		};

586 587 588 589 590 591 592 593
		exti: interrupt-controller@40013c00 {
			compatible = "st,stm32-exti";
			interrupt-controller;
			#interrupt-cells = <2>;
			reg = <0x40013C00 0x400>;
			interrupts = <1>, <2>, <3>, <6>, <7>, <8>, <9>, <10>, <23>, <40>, <41>, <42>, <62>, <76>;
		};

594 595 596 597 598
		timers9: timers@40014000 {
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "st,stm32-timers";
			reg = <0x40014000 0x400>;
599
			clocks = <&rcc 0 STM32F4_APB2_CLOCK(TIM9)>;
600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619
			clock-names = "int";
			status = "disabled";

			pwm {
				compatible = "st,stm32-pwm";
				status = "disabled";
			};

			timer@8 {
				compatible = "st,stm32-timer-trigger";
				reg = <8>;
				status = "disabled";
			};
		};

		timers10: timers@40014400 {
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "st,stm32-timers";
			reg = <0x40014400 0x400>;
620
			clocks = <&rcc 0 STM32F4_APB2_CLOCK(TIM10)>;
621 622 623 624 625 626 627 628 629 630 631 632 633 634
			clock-names = "int";
			status = "disabled";

			pwm {
				compatible = "st,stm32-pwm";
				status = "disabled";
			};
		};

		timers11: timers@40014800 {
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "st,stm32-timers";
			reg = <0x40014800 0x400>;
635
			clocks = <&rcc 0 STM32F4_APB2_CLOCK(TIM11)>;
636 637 638 639 640 641 642 643 644
			clock-names = "int";
			status = "disabled";

			pwm {
				compatible = "st,stm32-pwm";
				status = "disabled";
			};
		};

645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664
		spi5: spi@40015000 {
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "st,stm32f4-spi";
			reg = <0x40015000 0x400>;
			interrupts = <85>;
			clocks = <&rcc 0 STM32F4_APB2_CLOCK(SPI5)>;
			status = "disabled";
		};

		spi6: spi@40015400 {
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "st,stm32f4-spi";
			reg = <0x40015400 0x400>;
			interrupts = <86>;
			clocks = <&rcc 0 STM32F4_APB2_CLOCK(SPI6)>;
			status = "disabled";
		};

665 666 667 668 669
		pwrcfg: power-config@40007000 {
			compatible = "syscon";
			reg = <0x40007000 0x400>;
		};

670 671 672 673 674 675 676 677 678 679
		ltdc: display-controller@40016800 {
			compatible = "st,stm32-ltdc";
			reg = <0x40016800 0x200>;
			interrupts = <88>, <89>;
			resets = <&rcc STM32F4_APB2_RESET(LTDC)>;
			clocks = <&rcc 1 CLK_LCD>;
			clock-names = "lcd";
			status = "disabled";
		};

680 681 682 683 684 685 686
		crc: crc@40023000 {
			compatible = "st,stm32f4-crc";
			reg = <0x40023000 0x400>;
			clocks = <&rcc 0 STM32F4_AHB1_CLOCK(CRC)>;
			status = "disabled";
		};

687
		rcc: rcc@40023810 {
688
			#reset-cells = <1>;
689 690 691
			#clock-cells = <2>;
			compatible = "st,stm32f42xx-rcc", "st,stm32-rcc";
			reg = <0x40023800 0x400>;
692
			clocks = <&clk_hse>, <&clk_i2s_ckin>;
693
			st,syscfg = <&pwrcfg>;
694 695
			assigned-clocks = <&rcc 1 CLK_HSE_RTC>;
			assigned-clock-rates = <1000000>;
696
		};
697

698 699 700 701 702 703 704 705 706 707 708
		dma1: dma-controller@40026000 {
			compatible = "st,stm32-dma";
			reg = <0x40026000 0x400>;
			interrupts = <11>,
				     <12>,
				     <13>,
				     <14>,
				     <15>,
				     <16>,
				     <17>,
				     <47>;
709
			clocks = <&rcc 0 STM32F4_AHB1_CLOCK(DMA1)>;
710 711 712 713 714 715 716 717 718 719 720 721 722 723
			#dma-cells = <4>;
		};

		dma2: dma-controller@40026400 {
			compatible = "st,stm32-dma";
			reg = <0x40026400 0x400>;
			interrupts = <56>,
				     <57>,
				     <58>,
				     <59>,
				     <60>,
				     <68>,
				     <69>,
				     <70>;
724
			clocks = <&rcc 0 STM32F4_AHB1_CLOCK(DMA2)>;
725 726 727 728
			#dma-cells = <4>;
			st,mem2mem;
		};

729
		mac: ethernet@40028000 {
730 731 732
			compatible = "st,stm32-dwmac", "snps,dwmac-3.50a";
			reg = <0x40028000 0x8000>;
			reg-names = "stmmaceth";
733 734
			interrupts = <61>;
			interrupt-names = "macirq";
735
			clock-names = "stmmaceth", "mac-clk-tx", "mac-clk-rx";
736 737 738
			clocks = <&rcc 0 STM32F4_AHB1_CLOCK(ETHMAC)>,
					<&rcc 0 STM32F4_AHB1_CLOCK(ETHMACTX)>,
					<&rcc 0 STM32F4_AHB1_CLOCK(ETHMACRX)>;
739 740 741 742 743 744
			st,syscon = <&syscfg 0x4>;
			snps,pbl = <8>;
			snps,mixed-burst;
			status = "disabled";
		};

745 746 747 748
		usbotg_hs: usb@40040000 {
			compatible = "snps,dwc2";
			reg = <0x40040000 0x40000>;
			interrupts = <77>;
749
			clocks = <&rcc 0 STM32F4_AHB1_CLOCK(OTGHS)>;
750 751 752 753
			clock-names = "otg";
			status = "disabled";
		};

754 755 756 757 758 759 760 761 762
		usbotg_fs: usb@50000000 {
			compatible = "st,stm32f4x9-fsotg";
			reg = <0x50000000 0x40000>;
			interrupts = <67>;
			clocks = <&rcc 0 39>;
			clock-names = "otg";
			status = "disabled";
		};

763 764 765 766 767 768 769 770 771 772 773 774 775 776
		dcmi: dcmi@50050000 {
			compatible = "st,stm32-dcmi";
			reg = <0x50050000 0x400>;
			interrupts = <78>;
			resets = <&rcc STM32F4_AHB2_RESET(DCMI)>;
			clocks = <&rcc 0 STM32F4_AHB2_CLOCK(DCMI)>;
			clock-names = "mclk";
			pinctrl-names = "default";
			pinctrl-0 = <&dcmi_pins>;
			dmas = <&dma2 1 1 0x414 0x3>;
			dma-names = "tx";
			status = "disabled";
		};

777 778 779 780
		rng: rng@50060800 {
			compatible = "st,stm32-rng";
			reg = <0x50060800 0x400>;
			interrupts = <80>;
781 782
			clocks = <&rcc 0 STM32F4_AHB2_CLOCK(RNG)>;

783
		};
784 785 786 787
	};
};

&systick {
788
	clocks = <&rcc 1 SYSTICK>;
789 790
	status = "okay";
};