stm32f429.dtsi 16.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47
/*
 * Copyright 2015 - Maxime Coquelin <mcoquelin.stm32@gmail.com>
 *
 * This file is dual-licensed: you can use it either under the terms
 * of the GPL or the X11 license, at your option. Note that this dual
 * licensing only applies to this file, and not this project as a
 * whole.
 *
 *  a) This file is free software; you can redistribute it and/or
 *     modify it under the terms of the GNU General Public License as
 *     published by the Free Software Foundation; either version 2 of the
 *     License, or (at your option) any later version.
 *
 *     This file is distributed in the hope that it will be useful,
 *     but WITHOUT ANY WARRANTY; without even the implied warranty of
 *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *     GNU General Public License for more details.
 *
 *     You should have received a copy of the GNU General Public
 *     License along with this file; if not, write to the Free
 *     Software Foundation, Inc., 51 Franklin St, Fifth Floor, Boston,
 *     MA 02110-1301 USA
 *
 * Or, alternatively,
 *
 *  b) Permission is hereby granted, free of charge, to any person
 *     obtaining a copy of this software and associated documentation
 *     files (the "Software"), to deal in the Software without
 *     restriction, including without limitation the rights to use,
 *     copy, modify, merge, publish, distribute, sublicense, and/or
 *     sell copies of the Software, and to permit persons to whom the
 *     Software is furnished to do so, subject to the following
 *     conditions:
 *
 *     The above copyright notice and this permission notice shall be
 *     included in all copies or substantial portions of the Software.
 *
 *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
 *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
 *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
 *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 *     OTHER DEALINGS IN THE SOFTWARE.
 */

48
#include "skeleton.dtsi"
49
#include "armv7-m.dtsi"
50
#include <dt-bindings/clock/stm32fx-clock.h>
51
#include <dt-bindings/mfd/stm32f4-rcc.h>
52 53 54

/ {
	clocks {
55
		clk_hse: clk-hse {
56 57
			#clock-cells = <0>;
			compatible = "fixed-clock";
58
			clock-frequency = <0>;
59
		};
60 61 62 63 64 65 66

		clk-lse {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <32768>;
		};

67
		clk_lsi: clk-lsi {
68 69 70 71
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <32000>;
		};
72 73 74 75 76 77

		clk_i2s_ckin: i2s-ckin {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <0>;
		};
78 79 80 81 82 83 84
	};

	soc {
		timer2: timer@40000000 {
			compatible = "st,stm32-timer";
			reg = <0x40000000 0x400>;
			interrupts = <28>;
85
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM2)>;
86 87 88
			status = "disabled";
		};

89 90 91 92 93
		timers2: timers@40000000 {
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "st,stm32-timers";
			reg = <0x40000000 0x400>;
94
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM2)>;
95 96 97 98 99 100 101 102 103 104 105 106 107 108 109
			clock-names = "int";
			status = "disabled";

			pwm {
				compatible = "st,stm32-pwm";
				status = "disabled";
			};

			timer@1 {
				compatible = "st,stm32-timer-trigger";
				reg = <1>;
				status = "disabled";
			};
		};

110 111 112 113
		timer3: timer@40000400 {
			compatible = "st,stm32-timer";
			reg = <0x40000400 0x400>;
			interrupts = <29>;
114
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM3)>;
115 116 117
			status = "disabled";
		};

118 119 120 121 122
		timers3: timers@40000400 {
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "st,stm32-timers";
			reg = <0x40000400 0x400>;
123
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM3)>;
124 125 126 127 128 129 130 131 132 133 134 135 136 137 138
			clock-names = "int";
			status = "disabled";

			pwm {
				compatible = "st,stm32-pwm";
				status = "disabled";
			};

			timer@2 {
				compatible = "st,stm32-timer-trigger";
				reg = <2>;
				status = "disabled";
			};
		};

139 140 141 142
		timer4: timer@40000800 {
			compatible = "st,stm32-timer";
			reg = <0x40000800 0x400>;
			interrupts = <30>;
143
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM4)>;
144 145 146
			status = "disabled";
		};

147 148 149 150 151
		timers4: timers@40000800 {
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "st,stm32-timers";
			reg = <0x40000800 0x400>;
152
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM4)>;
153 154 155 156 157 158 159 160 161 162 163 164 165 166 167
			clock-names = "int";
			status = "disabled";

			pwm {
				compatible = "st,stm32-pwm";
				status = "disabled";
			};

			timer@3 {
				compatible = "st,stm32-timer-trigger";
				reg = <3>;
				status = "disabled";
			};
		};

168 169 170 171
		timer5: timer@40000c00 {
			compatible = "st,stm32-timer";
			reg = <0x40000c00 0x400>;
			interrupts = <50>;
172
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM5)>;
173 174
		};

175 176 177 178 179
		timers5: timers@40000c00 {
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "st,stm32-timers";
			reg = <0x40000C00 0x400>;
180
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM5)>;
181 182 183 184 185 186 187 188 189 190 191 192 193 194 195
			clock-names = "int";
			status = "disabled";

			pwm {
				compatible = "st,stm32-pwm";
				status = "disabled";
			};

			timer@4 {
				compatible = "st,stm32-timer-trigger";
				reg = <4>;
				status = "disabled";
			};
		};

196 197 198 199
		timer6: timer@40001000 {
			compatible = "st,stm32-timer";
			reg = <0x40001000 0x400>;
			interrupts = <54>;
200
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM6)>;
201 202 203
			status = "disabled";
		};

204 205 206 207 208
		timers6: timers@40001000 {
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "st,stm32-timers";
			reg = <0x40001000 0x400>;
209
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM6)>;
210 211 212 213 214 215 216 217 218 219
			clock-names = "int";
			status = "disabled";

			timer@5 {
				compatible = "st,stm32-timer-trigger";
				reg = <5>;
				status = "disabled";
			};
		};

220 221 222 223
		timer7: timer@40001400 {
			compatible = "st,stm32-timer";
			reg = <0x40001400 0x400>;
			interrupts = <55>;
224
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM7)>;
225 226 227
			status = "disabled";
		};

228 229 230 231 232
		timers7: timers@40001400 {
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "st,stm32-timers";
			reg = <0x40001400 0x400>;
233
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM7)>;
234 235 236 237 238 239 240 241 242 243 244 245 246 247 248
			clock-names = "int";
			status = "disabled";

			timer@6 {
				compatible = "st,stm32-timer-trigger";
				reg = <6>;
				status = "disabled";
			};
		};

		timers12: timers@40001800 {
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "st,stm32-timers";
			reg = <0x40001800 0x400>;
249
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM12)>;
250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269
			clock-names = "int";
			status = "disabled";

			pwm {
				compatible = "st,stm32-pwm";
				status = "disabled";
			};

			timer@11 {
				compatible = "st,stm32-timer-trigger";
				reg = <11>;
				status = "disabled";
			};
		};

		timers13: timers@40001c00 {
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "st,stm32-timers";
			reg = <0x40001C00 0x400>;
270
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM13)>;
271 272 273 274 275 276 277 278 279 280 281 282 283 284
			clock-names = "int";
			status = "disabled";

			pwm {
				compatible = "st,stm32-pwm";
				status = "disabled";
			};
		};

		timers14: timers@40002000 {
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "st,stm32-timers";
			reg = <0x40002000 0x400>;
285
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM14)>;
286 287 288 289 290 291 292 293 294
			clock-names = "int";
			status = "disabled";

			pwm {
				compatible = "st,stm32-pwm";
				status = "disabled";
			};
		};

295 296 297 298 299 300 301 302 303 304
		rtc: rtc@40002800 {
			compatible = "st,stm32-rtc";
			reg = <0x40002800 0x400>;
			clocks = <&rcc 1 CLK_RTC>;
			clock-names = "ck_rtc";
			assigned-clocks = <&rcc 1 CLK_RTC>;
			assigned-clock-parents = <&rcc 1 CLK_LSE>;
			interrupt-parent = <&exti>;
			interrupts = <17 1>;
			interrupt-names = "alarm";
305
			st,syscfg = <&pwrcfg 0x00 0x100>;
306 307 308
			status = "disabled";
		};

309 310 311 312
		iwdg: watchdog@40003000 {
			compatible = "st,stm32-iwdg";
			reg = <0x40003000 0x400>;
			clocks = <&clk_lsi>;
313
			clock-names = "lsi";
314 315 316
			status = "disabled";
		};

317
		usart2: serial@40004400 {
318
			compatible = "st,stm32-uart";
319 320
			reg = <0x40004400 0x400>;
			interrupts = <38>;
321
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(UART2)>;
322 323 324 325
			status = "disabled";
		};

		usart3: serial@40004800 {
326
			compatible = "st,stm32-uart";
327 328
			reg = <0x40004800 0x400>;
			interrupts = <39>;
329
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(UART3)>;
330
			status = "disabled";
331 332 333
			dmas = <&dma1 1 4 0x400 0x0>,
			       <&dma1 3 4 0x400 0x0>;
			dma-names = "rx", "tx";
334 335 336 337 338 339
		};

		usart4: serial@40004c00 {
			compatible = "st,stm32-uart";
			reg = <0x40004c00 0x400>;
			interrupts = <52>;
340
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(UART4)>;
341 342 343 344 345 346 347
			status = "disabled";
		};

		usart5: serial@40005000 {
			compatible = "st,stm32-uart";
			reg = <0x40005000 0x400>;
			interrupts = <53>;
348
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(UART5)>;
349 350 351
			status = "disabled";
		};

352 353 354 355 356 357 358 359 360 361 362 363
		i2c1: i2c@40005400 {
			compatible = "st,stm32f4-i2c";
			reg = <0x40005400 0x400>;
			interrupts = <31>,
				     <32>;
			resets = <&rcc STM32F4_APB1_RESET(I2C1)>;
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(I2C1)>;
			#address-cells = <1>;
			#size-cells = <0>;
			status = "disabled";
		};

364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388
		dac: dac@40007400 {
			compatible = "st,stm32f4-dac-core";
			reg = <0x40007400 0x400>;
			resets = <&rcc STM32F4_APB1_RESET(DAC)>;
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(DAC)>;
			clock-names = "pclk";
			#address-cells = <1>;
			#size-cells = <0>;
			status = "disabled";

			dac1: dac@1 {
				compatible = "st,stm32-dac";
				#io-channels-cells = <1>;
				reg = <1>;
				status = "disabled";
			};

			dac2: dac@2 {
				compatible = "st,stm32-dac";
				#io-channels-cells = <1>;
				reg = <2>;
				status = "disabled";
			};
		};

389
		usart7: serial@40007800 {
390
			compatible = "st,stm32-uart";
391 392
			reg = <0x40007800 0x400>;
			interrupts = <82>;
393
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(UART7)>;
394 395 396 397
			status = "disabled";
		};

		usart8: serial@40007c00 {
398
			compatible = "st,stm32-uart";
399 400
			reg = <0x40007c00 0x400>;
			interrupts = <83>;
401
			clocks = <&rcc 0 STM32F4_APB1_CLOCK(UART8)>;
402 403 404
			status = "disabled";
		};

405 406 407 408 409
		timers1: timers@40010000 {
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "st,stm32-timers";
			reg = <0x40010000 0x400>;
410
			clocks = <&rcc 0 STM32F4_APB2_CLOCK(TIM1)>;
411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430
			clock-names = "int";
			status = "disabled";

			pwm {
				compatible = "st,stm32-pwm";
				status = "disabled";
			};

			timer@0 {
				compatible = "st,stm32-timer-trigger";
				reg = <0>;
				status = "disabled";
			};
		};

		timers8: timers@40010400 {
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "st,stm32-timers";
			reg = <0x40010400 0x400>;
431
			clocks = <&rcc 0 STM32F4_APB2_CLOCK(TIM8)>;
432 433 434 435 436 437 438 439 440 441 442 443 444 445 446
			clock-names = "int";
			status = "disabled";

			pwm {
				compatible = "st,stm32-pwm";
				status = "disabled";
			};

			timer@7 {
				compatible = "st,stm32-timer-trigger";
				reg = <7>;
				status = "disabled";
			};
		};

447
		usart1: serial@40011000 {
448
			compatible = "st,stm32-uart";
449 450
			reg = <0x40011000 0x400>;
			interrupts = <37>;
451
			clocks = <&rcc 0 STM32F4_APB2_CLOCK(USART1)>;
452
			status = "disabled";
453 454 455
			dmas = <&dma2 2 4 0x400 0x0>,
			       <&dma2 7 4 0x400 0x0>;
			dma-names = "rx", "tx";
456 457 458
		};

		usart6: serial@40011400 {
459
			compatible = "st,stm32-uart";
460 461
			reg = <0x40011400 0x400>;
			interrupts = <71>;
462
			clocks = <&rcc 0 STM32F4_APB2_CLOCK(USART6)>;
463 464
			status = "disabled";
		};
465

466 467 468 469
		adc: adc@40012000 {
			compatible = "st,stm32f4-adc-core";
			reg = <0x40012000 0x400>;
			interrupts = <18>;
470
			clocks = <&rcc 0 STM32F4_APB2_CLOCK(ADC1)>;
471 472 473 474 475 476 477 478 479 480 481
			clock-names = "adc";
			interrupt-controller;
			#interrupt-cells = <1>;
			#address-cells = <1>;
			#size-cells = <0>;
			status = "disabled";

			adc1: adc@0 {
				compatible = "st,stm32f4-adc";
				#io-channel-cells = <1>;
				reg = <0x0>;
482
				clocks = <&rcc 0 STM32F4_APB2_CLOCK(ADC1)>;
483 484
				interrupt-parent = <&adc>;
				interrupts = <0>;
485 486
				dmas = <&dma2 0 0 0x400 0x0>;
				dma-names = "rx";
487 488 489 490 491 492 493
				status = "disabled";
			};

			adc2: adc@100 {
				compatible = "st,stm32f4-adc";
				#io-channel-cells = <1>;
				reg = <0x100>;
494
				clocks = <&rcc 0 STM32F4_APB2_CLOCK(ADC2)>;
495 496
				interrupt-parent = <&adc>;
				interrupts = <1>;
497 498
				dmas = <&dma2 3 1 0x400 0x0>;
				dma-names = "rx";
499 500 501 502 503 504 505
				status = "disabled";
			};

			adc3: adc@200 {
				compatible = "st,stm32f4-adc";
				#io-channel-cells = <1>;
				reg = <0x200>;
506
				clocks = <&rcc 0 STM32F4_APB2_CLOCK(ADC3)>;
507 508
				interrupt-parent = <&adc>;
				interrupts = <2>;
509 510
				dmas = <&dma2 1 2 0x400 0x0>;
				dma-names = "rx";
511 512 513 514
				status = "disabled";
			};
		};

515 516 517 518 519 520 521 522 523 524 525
		sdio: sdio@40012c00 {
			compatible = "arm,pl180", "arm,primecell";
			arm,primecell-periphid = <0x00880180>;
			reg = <0x40012c00 0x400>;
			clocks = <&rcc 0 STM32F4_APB2_CLOCK(SDIO)>;
			clock-names = "apb_pclk";
			interrupts = <49>;
			max-frequency = <48000000>;
			status = "disabled";
		};

526 527 528 529 530
		syscfg: system-config@40013800 {
			compatible = "syscon";
			reg = <0x40013800 0x400>;
		};

531 532 533 534 535 536 537 538
		exti: interrupt-controller@40013c00 {
			compatible = "st,stm32-exti";
			interrupt-controller;
			#interrupt-cells = <2>;
			reg = <0x40013C00 0x400>;
			interrupts = <1>, <2>, <3>, <6>, <7>, <8>, <9>, <10>, <23>, <40>, <41>, <42>, <62>, <76>;
		};

539 540 541 542 543
		timers9: timers@40014000 {
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "st,stm32-timers";
			reg = <0x40014000 0x400>;
544
			clocks = <&rcc 0 STM32F4_APB2_CLOCK(TIM9)>;
545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564
			clock-names = "int";
			status = "disabled";

			pwm {
				compatible = "st,stm32-pwm";
				status = "disabled";
			};

			timer@8 {
				compatible = "st,stm32-timer-trigger";
				reg = <8>;
				status = "disabled";
			};
		};

		timers10: timers@40014400 {
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "st,stm32-timers";
			reg = <0x40014400 0x400>;
565
			clocks = <&rcc 0 STM32F4_APB2_CLOCK(TIM10)>;
566 567 568 569 570 571 572 573 574 575 576 577 578 579
			clock-names = "int";
			status = "disabled";

			pwm {
				compatible = "st,stm32-pwm";
				status = "disabled";
			};
		};

		timers11: timers@40014800 {
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "st,stm32-timers";
			reg = <0x40014800 0x400>;
580
			clocks = <&rcc 0 STM32F4_APB2_CLOCK(TIM11)>;
581 582 583 584 585 586 587 588 589
			clock-names = "int";
			status = "disabled";

			pwm {
				compatible = "st,stm32-pwm";
				status = "disabled";
			};
		};

590 591 592 593 594
		pwrcfg: power-config@40007000 {
			compatible = "syscon";
			reg = <0x40007000 0x400>;
		};

595 596 597 598 599 600 601 602 603 604
		ltdc: display-controller@40016800 {
			compatible = "st,stm32-ltdc";
			reg = <0x40016800 0x200>;
			interrupts = <88>, <89>;
			resets = <&rcc STM32F4_APB2_RESET(LTDC)>;
			clocks = <&rcc 1 CLK_LCD>;
			clock-names = "lcd";
			status = "disabled";
		};

605 606 607 608 609 610 611
		crc: crc@40023000 {
			compatible = "st,stm32f4-crc";
			reg = <0x40023000 0x400>;
			clocks = <&rcc 0 STM32F4_AHB1_CLOCK(CRC)>;
			status = "disabled";
		};

612
		rcc: rcc@40023810 {
613
			#reset-cells = <1>;
614 615 616
			#clock-cells = <2>;
			compatible = "st,stm32f42xx-rcc", "st,stm32-rcc";
			reg = <0x40023800 0x400>;
617
			clocks = <&clk_hse>, <&clk_i2s_ckin>;
618
			st,syscfg = <&pwrcfg>;
619 620
			assigned-clocks = <&rcc 1 CLK_HSE_RTC>;
			assigned-clock-rates = <1000000>;
621
		};
622

623 624 625 626 627 628 629 630 631 632 633
		dma1: dma-controller@40026000 {
			compatible = "st,stm32-dma";
			reg = <0x40026000 0x400>;
			interrupts = <11>,
				     <12>,
				     <13>,
				     <14>,
				     <15>,
				     <16>,
				     <17>,
				     <47>;
634
			clocks = <&rcc 0 STM32F4_AHB1_CLOCK(DMA1)>;
635 636 637 638 639 640 641 642 643 644 645 646 647 648
			#dma-cells = <4>;
		};

		dma2: dma-controller@40026400 {
			compatible = "st,stm32-dma";
			reg = <0x40026400 0x400>;
			interrupts = <56>,
				     <57>,
				     <58>,
				     <59>,
				     <60>,
				     <68>,
				     <69>,
				     <70>;
649
			clocks = <&rcc 0 STM32F4_AHB1_CLOCK(DMA2)>;
650 651 652 653
			#dma-cells = <4>;
			st,mem2mem;
		};

654
		mac: ethernet@40028000 {
655 656 657
			compatible = "st,stm32-dwmac", "snps,dwmac-3.50a";
			reg = <0x40028000 0x8000>;
			reg-names = "stmmaceth";
658 659
			interrupts = <61>;
			interrupt-names = "macirq";
660
			clock-names = "stmmaceth", "mac-clk-tx", "mac-clk-rx";
661 662 663
			clocks = <&rcc 0 STM32F4_AHB1_CLOCK(ETHMAC)>,
					<&rcc 0 STM32F4_AHB1_CLOCK(ETHMACTX)>,
					<&rcc 0 STM32F4_AHB1_CLOCK(ETHMACRX)>;
664 665 666 667 668 669
			st,syscon = <&syscfg 0x4>;
			snps,pbl = <8>;
			snps,mixed-burst;
			status = "disabled";
		};

670 671 672 673
		usbotg_hs: usb@40040000 {
			compatible = "snps,dwc2";
			reg = <0x40040000 0x40000>;
			interrupts = <77>;
674
			clocks = <&rcc 0 STM32F4_AHB1_CLOCK(OTGHS)>;
675 676 677 678
			clock-names = "otg";
			status = "disabled";
		};

679 680 681 682 683 684 685 686 687
		usbotg_fs: usb@50000000 {
			compatible = "st,stm32f4x9-fsotg";
			reg = <0x50000000 0x40000>;
			interrupts = <67>;
			clocks = <&rcc 0 39>;
			clock-names = "otg";
			status = "disabled";
		};

688 689 690 691 692 693 694 695 696 697 698 699 700 701
		dcmi: dcmi@50050000 {
			compatible = "st,stm32-dcmi";
			reg = <0x50050000 0x400>;
			interrupts = <78>;
			resets = <&rcc STM32F4_AHB2_RESET(DCMI)>;
			clocks = <&rcc 0 STM32F4_AHB2_CLOCK(DCMI)>;
			clock-names = "mclk";
			pinctrl-names = "default";
			pinctrl-0 = <&dcmi_pins>;
			dmas = <&dma2 1 1 0x414 0x3>;
			dma-names = "tx";
			status = "disabled";
		};

702 703 704 705
		rng: rng@50060800 {
			compatible = "st,stm32-rng";
			reg = <0x50060800 0x400>;
			interrupts = <80>;
706 707
			clocks = <&rcc 0 STM32F4_AHB2_CLOCK(RNG)>;

708
		};
709 710 711 712
	};
};

&systick {
713
	clocks = <&rcc 1 SYSTICK>;
714 715
	status = "okay";
};