kfd_device_queue_manager.c 49.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright 2014 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 */

24 25
#include <linux/ratelimit.h>
#include <linux/printk.h>
26 27 28 29
#include <linux/slab.h>
#include <linux/list.h>
#include <linux/types.h>
#include <linux/bitops.h>
30
#include <linux/sched.h>
31 32 33 34 35
#include "kfd_priv.h"
#include "kfd_device_queue_manager.h"
#include "kfd_mqd_manager.h"
#include "cik_regs.h"
#include "kfd_kernel_queue.h"
A
Amber Lin 已提交
36
#include "amdgpu_amdkfd.h"
37 38 39 40 41 42 43 44

/* Size of the per-pipe EOP queue */
#define CIK_HPD_EOP_BYTES_LOG2 11
#define CIK_HPD_EOP_BYTES (1U << CIK_HPD_EOP_BYTES_LOG2)

static int set_pasid_vmid_mapping(struct device_queue_manager *dqm,
					unsigned int pasid, unsigned int vmid);

45 46 47
static int execute_queues_cpsch(struct device_queue_manager *dqm,
				enum kfd_unmap_queues_filter filter,
				uint32_t filter_param);
48
static int unmap_queues_cpsch(struct device_queue_manager *dqm,
49 50
				enum kfd_unmap_queues_filter filter,
				uint32_t filter_param);
51

F
Felix Kuehling 已提交
52 53
static int map_queues_cpsch(struct device_queue_manager *dqm);

54
static void deallocate_sdma_queue(struct device_queue_manager *dqm,
55
				struct queue *q);
56

57 58 59 60 61
static inline void deallocate_hqd(struct device_queue_manager *dqm,
				struct queue *q);
static int allocate_hqd(struct device_queue_manager *dqm, struct queue *q);
static int allocate_sdma_queue(struct device_queue_manager *dqm,
				struct queue *q);
62 63
static void kfd_process_hw_exception(struct work_struct *work);

64 65
static inline
enum KFD_MQD_TYPE get_mqd_type_from_queue_type(enum kfd_queue_type type)
66
{
67
	if (type == KFD_QUEUE_TYPE_SDMA || type == KFD_QUEUE_TYPE_SDMA_XGMI)
68 69
		return KFD_MQD_TYPE_SDMA;
	return KFD_MQD_TYPE_CP;
70 71
}

72 73 74 75 76 77 78 79 80 81 82 83 84 85 86
static bool is_pipe_enabled(struct device_queue_manager *dqm, int mec, int pipe)
{
	int i;
	int pipe_offset = mec * dqm->dev->shared_resources.num_pipe_per_mec
		+ pipe * dqm->dev->shared_resources.num_queue_per_pipe;

	/* queue is available for KFD usage if bit is 1 */
	for (i = 0; i <  dqm->dev->shared_resources.num_queue_per_pipe; ++i)
		if (test_bit(pipe_offset + i,
			      dqm->dev->shared_resources.queue_bitmap))
			return true;
	return false;
}

unsigned int get_queues_num(struct device_queue_manager *dqm)
87
{
88 89
	return bitmap_weight(dqm->dev->shared_resources.queue_bitmap,
				KGD_MAX_QUEUES);
90 91
}

92
unsigned int get_queues_per_pipe(struct device_queue_manager *dqm)
93
{
94 95 96 97 98 99
	return dqm->dev->shared_resources.num_queue_per_pipe;
}

unsigned int get_pipes_per_mec(struct device_queue_manager *dqm)
{
	return dqm->dev->shared_resources.num_pipe_per_mec;
100 101
}

102 103 104 105 106
static unsigned int get_num_sdma_engines(struct device_queue_manager *dqm)
{
	return dqm->dev->device_info->num_sdma_engines;
}

107 108 109 110 111
static unsigned int get_num_xgmi_sdma_engines(struct device_queue_manager *dqm)
{
	return dqm->dev->device_info->num_xgmi_sdma_engines;
}

112 113 114
unsigned int get_num_sdma_queues(struct device_queue_manager *dqm)
{
	return dqm->dev->device_info->num_sdma_engines
115
			* dqm->dev->device_info->num_sdma_queues_per_engine;
116 117
}

118 119 120 121 122 123
unsigned int get_num_xgmi_sdma_queues(struct device_queue_manager *dqm)
{
	return dqm->dev->device_info->num_xgmi_sdma_engines
			* dqm->dev->device_info->num_sdma_queues_per_engine;
}

124
void program_sh_mem_settings(struct device_queue_manager *dqm,
125 126
					struct qcm_process_device *qpd)
{
127 128
	return dqm->dev->kfd2kgd->program_sh_mem_settings(
						dqm->dev->kgd, qpd->vmid,
129 130 131 132 133 134
						qpd->sh_mem_config,
						qpd->sh_mem_ape1_base,
						qpd->sh_mem_ape1_limit,
						qpd->sh_mem_bases);
}

135 136 137 138 139 140 141 142 143
static int allocate_doorbell(struct qcm_process_device *qpd, struct queue *q)
{
	struct kfd_dev *dev = qpd->dqm->dev;

	if (!KFD_IS_SOC15(dev->device_info->asic_family)) {
		/* On pre-SOC15 chips we need to use the queue ID to
		 * preserve the user mode ABI.
		 */
		q->doorbell_id = q->properties.queue_id;
144 145
	} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
			q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
146 147 148 149
		/* For SDMA queues on SOC15 with 8-byte doorbell, use static
		 * doorbell assignments based on the engine and queue id.
		 * The doobell index distance between RLC (2*i) and (2*i+1)
		 * for a SDMA engine is 512.
150
		 */
151 152 153 154 155 156 157
		uint32_t *idx_offset =
				dev->shared_resources.sdma_doorbell_idx;

		q->doorbell_id = idx_offset[q->properties.sdma_engine_id]
			+ (q->properties.sdma_queue_id & 1)
			* KFD_QUEUE_DOORBELL_MIRROR_OFFSET
			+ (q->properties.sdma_queue_id >> 1);
158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185
	} else {
		/* For CP queues on SOC15 reserve a free doorbell ID */
		unsigned int found;

		found = find_first_zero_bit(qpd->doorbell_bitmap,
					    KFD_MAX_NUM_OF_QUEUES_PER_PROCESS);
		if (found >= KFD_MAX_NUM_OF_QUEUES_PER_PROCESS) {
			pr_debug("No doorbells available");
			return -EBUSY;
		}
		set_bit(found, qpd->doorbell_bitmap);
		q->doorbell_id = found;
	}

	q->properties.doorbell_off =
		kfd_doorbell_id_to_offset(dev, q->process,
					  q->doorbell_id);

	return 0;
}

static void deallocate_doorbell(struct qcm_process_device *qpd,
				struct queue *q)
{
	unsigned int old;
	struct kfd_dev *dev = qpd->dqm->dev;

	if (!KFD_IS_SOC15(dev->device_info->asic_family) ||
186 187
	    q->properties.type == KFD_QUEUE_TYPE_SDMA ||
	    q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
188 189 190 191 192 193
		return;

	old = test_and_clear_bit(q->doorbell_id, qpd->doorbell_bitmap);
	WARN_ON(!old);
}

194 195 196 197 198 199 200 201 202
static int allocate_vmid(struct device_queue_manager *dqm,
			struct qcm_process_device *qpd,
			struct queue *q)
{
	int bit, allocated_vmid;

	if (dqm->vmid_bitmap == 0)
		return -ENOMEM;

203 204
	bit = ffs(dqm->vmid_bitmap) - 1;
	dqm->vmid_bitmap &= ~(1 << bit);
205

206
	allocated_vmid = bit + dqm->dev->vm_info.first_vmid_kfd;
207
	pr_debug("vmid allocation %d\n", allocated_vmid);
208 209 210 211 212 213
	qpd->vmid = allocated_vmid;
	q->properties.vmid = allocated_vmid;

	set_pasid_vmid_mapping(dqm, q->process->pasid, q->properties.vmid);
	program_sh_mem_settings(dqm, qpd);

214 215 216 217 218 219 220 221 222
	/* qpd->page_table_base is set earlier when register_process()
	 * is called, i.e. when the first queue is created.
	 */
	dqm->dev->kfd2kgd->set_vm_context_page_table_base(dqm->dev->kgd,
			qpd->vmid,
			qpd->page_table_base);
	/* invalidate the VM context after pasid and vmid mapping is set up */
	kfd_flush_tlb(qpd_to_pdd(qpd));

223 224 225
	dqm->dev->kfd2kgd->set_scratch_backing_va(
		dqm->dev->kgd, qpd->sh_hidden_private_base, qpd->vmid);

226 227 228
	return 0;
}

229 230 231
static int flush_texture_cache_nocpsch(struct kfd_dev *kdev,
				struct qcm_process_device *qpd)
{
232 233
	const struct packet_manager_funcs *pmf = qpd->dqm->packets.pmf;
	int ret;
234 235 236 237

	if (!qpd->ib_kaddr)
		return -ENOMEM;

238 239 240
	ret = pmf->release_mem(qpd->ib_base, (uint32_t *)qpd->ib_kaddr);
	if (ret)
		return ret;
241

A
Amber Lin 已提交
242
	return amdgpu_amdkfd_submit_ib(kdev->kgd, KGD_ENGINE_MEC1, qpd->vmid,
243 244
				qpd->ib_base, (uint32_t *)qpd->ib_kaddr,
				pmf->release_mem_size / sizeof(uint32_t));
245 246
}

247 248 249 250
static void deallocate_vmid(struct device_queue_manager *dqm,
				struct qcm_process_device *qpd,
				struct queue *q)
{
251
	int bit = qpd->vmid - dqm->dev->vm_info.first_vmid_kfd;
252

253 254 255 256 257
	/* On GFX v7, CP doesn't flush TC at dequeue */
	if (q->device->device_info->asic_family == CHIP_HAWAII)
		if (flush_texture_cache_nocpsch(q->device, qpd))
			pr_err("Failed to flush TC\n");

258 259
	kfd_flush_tlb(qpd_to_pdd(qpd));

260 261 262
	/* Release the vmid mapping */
	set_pasid_vmid_mapping(dqm, 0, qpd->vmid);

263
	dqm->vmid_bitmap |= (1 << bit);
264 265 266 267 268 269
	qpd->vmid = 0;
	q->properties.vmid = 0;
}

static int create_queue_nocpsch(struct device_queue_manager *dqm,
				struct queue *q,
270
				struct qcm_process_device *qpd)
271
{
272
	struct mqd_manager *mqd_mgr;
273 274 275 276
	int retval;

	print_queue(q);

277
	dqm_lock(dqm);
278

279
	if (dqm->total_queue_count >= max_num_of_queues_per_device) {
280
		pr_warn("Can't create new usermode queue because %d queues were already created\n",
281
				dqm->total_queue_count);
K
Kent Russell 已提交
282 283
		retval = -EPERM;
		goto out_unlock;
284 285
	}

286 287
	if (list_empty(&qpd->queues_list)) {
		retval = allocate_vmid(dqm, qpd, q);
K
Kent Russell 已提交
288 289
		if (retval)
			goto out_unlock;
290 291
	}
	q->properties.vmid = qpd->vmid;
292
	/*
293 294 295
	 * Eviction state logic: mark all queues as evicted, even ones
	 * not currently active. Restoring inactive queues later only
	 * updates the is_evicted flag but is a no-op otherwise.
296
	 */
297
	q->properties.is_evicted = !!qpd->evicted;
298

F
Felix Kuehling 已提交
299 300 301
	q->properties.tba_addr = qpd->tba_addr;
	q->properties.tma_addr = qpd->tma_addr;

302 303
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321
	if (q->properties.type == KFD_QUEUE_TYPE_COMPUTE) {
		retval = allocate_hqd(dqm, q);
		if (retval)
			goto deallocate_vmid;
		pr_debug("Loading mqd to hqd on pipe %d, queue %d\n",
			q->pipe, q->queue);
	} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
		retval = allocate_sdma_queue(dqm, q);
		if (retval)
			goto deallocate_vmid;
		dqm->asic_ops.init_sdma_vm(dqm, q, qpd);
	}

	retval = allocate_doorbell(qpd, q);
	if (retval)
		goto out_deallocate_hqd;

322 323
	/* Temporarily release dqm lock to avoid a circular lock dependency */
	dqm_unlock(dqm);
324
	q->mqd_mem_obj = mqd_mgr->allocate_mqd(mqd_mgr->dev, &q->properties);
325 326
	dqm_lock(dqm);

327 328 329 330
	if (!q->mqd_mem_obj) {
		retval = -ENOMEM;
		goto out_deallocate_doorbell;
	}
331 332
	mqd_mgr->init_mqd(mqd_mgr, &q->mqd, q->mqd_mem_obj,
				&q->gart_mqd_addr, &q->properties);
333 334 335 336 337 338 339 340 341
	if (q->properties.is_active) {

		if (WARN(q->process->mm != current->mm,
					"should only run in user thread"))
			retval = -EFAULT;
		else
			retval = mqd_mgr->load_mqd(mqd_mgr, q->mqd, q->pipe,
					q->queue, &q->properties, current->mm);
		if (retval)
342
			goto out_free_mqd;
343 344 345
	}

	list_add(&q->list, &qpd->queues_list);
346
	qpd->queue_count++;
347 348
	if (q->properties.is_active)
		dqm->queue_count++;
349

350 351
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA)
		dqm->sdma_queue_count++;
352 353
	else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
		dqm->xgmi_sdma_queue_count++;
354

355 356 357 358 359 360 361
	/*
	 * Unconditionally increment this counter, regardless of the queue's
	 * type or whether the queue is active.
	 */
	dqm->total_queue_count++;
	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);
362
	goto out_unlock;
363

364 365
out_free_mqd:
	mqd_mgr->free_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);
366 367 368 369 370 371 372 373 374 375 376
out_deallocate_doorbell:
	deallocate_doorbell(qpd, q);
out_deallocate_hqd:
	if (q->properties.type == KFD_QUEUE_TYPE_COMPUTE)
		deallocate_hqd(dqm, q);
	else if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
		deallocate_sdma_queue(dqm, q);
deallocate_vmid:
	if (list_empty(&qpd->queues_list))
		deallocate_vmid(dqm, qpd, q);
K
Kent Russell 已提交
377
out_unlock:
378
	dqm_unlock(dqm);
K
Kent Russell 已提交
379
	return retval;
380 381 382 383 384
}

static int allocate_hqd(struct device_queue_manager *dqm, struct queue *q)
{
	bool set;
385
	int pipe, bit, i;
386 387 388

	set = false;

389 390
	for (pipe = dqm->next_pipe_to_allocate, i = 0;
			i < get_pipes_per_mec(dqm);
391 392 393 394 395
			pipe = ((pipe + 1) % get_pipes_per_mec(dqm)), ++i) {

		if (!is_pipe_enabled(dqm, 0, pipe))
			continue;

396
		if (dqm->allocated_queues[pipe] != 0) {
397 398
			bit = ffs(dqm->allocated_queues[pipe]) - 1;
			dqm->allocated_queues[pipe] &= ~(1 << bit);
399 400 401 402 403 404 405
			q->pipe = pipe;
			q->queue = bit;
			set = true;
			break;
		}
	}

406
	if (!set)
407 408
		return -EBUSY;

409
	pr_debug("hqd slot - pipe %d, queue %d\n", q->pipe, q->queue);
410
	/* horizontal hqd allocation */
411
	dqm->next_pipe_to_allocate = (pipe + 1) % get_pipes_per_mec(dqm);
412 413 414 415 416 417 418

	return 0;
}

static inline void deallocate_hqd(struct device_queue_manager *dqm,
				struct queue *q)
{
419
	dqm->allocated_queues[q->pipe] |= (1 << q->queue);
420 421
}

422 423 424 425
/* Access to DQM has to be locked before calling destroy_queue_nocpsch_locked
 * to avoid asynchronized access
 */
static int destroy_queue_nocpsch_locked(struct device_queue_manager *dqm,
426 427 428 429
				struct qcm_process_device *qpd,
				struct queue *q)
{
	int retval;
430
	struct mqd_manager *mqd_mgr;
431

432 433
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
434

435 436 437 438
	if (q->properties.type == KFD_QUEUE_TYPE_COMPUTE) {
		deallocate_hqd(dqm, q);
	} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA) {
		dqm->sdma_queue_count--;
439 440 441 442
		deallocate_sdma_queue(dqm, q);
	} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
		dqm->xgmi_sdma_queue_count--;
		deallocate_sdma_queue(dqm, q);
443
	} else {
444
		pr_debug("q->properties.type %d is invalid\n",
445
				q->properties.type);
446
		return -EINVAL;
447
	}
448
	dqm->total_queue_count--;
449

450 451
	deallocate_doorbell(qpd, q);

452
	retval = mqd_mgr->destroy_mqd(mqd_mgr, q->mqd,
453
				KFD_PREEMPT_TYPE_WAVEFRONT_RESET,
454
				KFD_UNMAP_LATENCY_MS,
455
				q->pipe, q->queue);
456 457
	if (retval == -ETIME)
		qpd->reset_wavefronts = true;
458

459
	mqd_mgr->free_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);
460 461

	list_del(&q->list);
462 463 464 465 466 467 468 469 470 471 472 473
	if (list_empty(&qpd->queues_list)) {
		if (qpd->reset_wavefronts) {
			pr_warn("Resetting wave fronts (nocpsch) on dev %p\n",
					dqm->dev);
			/* dbgdev_wave_reset_wavefronts has to be called before
			 * deallocate_vmid(), i.e. when vmid is still in use.
			 */
			dbgdev_wave_reset_wavefronts(dqm->dev,
					qpd->pqm->process);
			qpd->reset_wavefronts = false;
		}

474
		deallocate_vmid(dqm, qpd, q);
475
	}
476
	qpd->queue_count--;
477 478
	if (q->properties.is_active)
		dqm->queue_count--;
479

480 481
	return retval;
}
482

483 484 485 486 487 488
static int destroy_queue_nocpsch(struct device_queue_manager *dqm,
				struct qcm_process_device *qpd,
				struct queue *q)
{
	int retval;

489
	dqm_lock(dqm);
490
	retval = destroy_queue_nocpsch_locked(dqm, qpd, q);
491
	dqm_unlock(dqm);
492

493 494 495 496 497
	return retval;
}

static int update_queue(struct device_queue_manager *dqm, struct queue *q)
{
498
	int retval = 0;
499
	struct mqd_manager *mqd_mgr;
500
	struct kfd_process_device *pdd;
501
	bool prev_active = false;
502

503
	dqm_lock(dqm);
504 505 506 507 508
	pdd = kfd_get_process_device_data(q->device, q->process);
	if (!pdd) {
		retval = -ENODEV;
		goto out_unlock;
	}
509 510
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
511

F
Felix Kuehling 已提交
512 513 514 515
	/* Save previous activity state for counters */
	prev_active = q->properties.is_active;

	/* Make sure the queue is unmapped before updating the MQD */
516
	if (dqm->sched_policy != KFD_SCHED_POLICY_NO_HWS) {
F
Felix Kuehling 已提交
517 518
		retval = unmap_queues_cpsch(dqm,
				KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
F
Felix Kuehling 已提交
519
		if (retval) {
F
Felix Kuehling 已提交
520 521 522
			pr_err("unmap queue failed\n");
			goto out_unlock;
		}
F
Felix Kuehling 已提交
523
	} else if (prev_active &&
F
Felix Kuehling 已提交
524
		   (q->properties.type == KFD_QUEUE_TYPE_COMPUTE ||
525 526
		    q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		    q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)) {
527
		retval = mqd_mgr->destroy_mqd(mqd_mgr, q->mqd,
F
Felix Kuehling 已提交
528 529 530 531 532 533 534 535
				KFD_PREEMPT_TYPE_WAVEFRONT_DRAIN,
				KFD_UNMAP_LATENCY_MS, q->pipe, q->queue);
		if (retval) {
			pr_err("destroy mqd failed\n");
			goto out_unlock;
		}
	}

536
	mqd_mgr->update_mqd(mqd_mgr, q->mqd, &q->properties);
F
Felix Kuehling 已提交
537

538 539 540 541 542 543 544 545 546 547 548
	/*
	 * check active state vs. the previous state and modify
	 * counter accordingly. map_queues_cpsch uses the
	 * dqm->queue_count to determine whether a new runlist must be
	 * uploaded.
	 */
	if (q->properties.is_active && !prev_active)
		dqm->queue_count++;
	else if (!q->properties.is_active && prev_active)
		dqm->queue_count--;

549
	if (dqm->sched_policy != KFD_SCHED_POLICY_NO_HWS)
F
Felix Kuehling 已提交
550
		retval = map_queues_cpsch(dqm);
F
Felix Kuehling 已提交
551
	else if (q->properties.is_active &&
F
Felix Kuehling 已提交
552
		 (q->properties.type == KFD_QUEUE_TYPE_COMPUTE ||
553 554
		  q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		  q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)) {
555 556 557 558 559 560 561 562
		if (WARN(q->process->mm != current->mm,
			 "should only run in user thread"))
			retval = -EFAULT;
		else
			retval = mqd_mgr->load_mqd(mqd_mgr, q->mqd,
						   q->pipe, q->queue,
						   &q->properties, current->mm);
	}
563

K
Kent Russell 已提交
564
out_unlock:
565
	dqm_unlock(dqm);
566 567 568
	return retval;
}

569 570 571 572
static int evict_process_queues_nocpsch(struct device_queue_manager *dqm,
					struct qcm_process_device *qpd)
{
	struct queue *q;
573
	struct mqd_manager *mqd_mgr;
574
	struct kfd_process_device *pdd;
575
	int retval, ret = 0;
576

577
	dqm_lock(dqm);
578 579 580 581 582 583 584
	if (qpd->evicted++ > 0) /* already evicted, do nothing */
		goto out;

	pdd = qpd_to_pdd(qpd);
	pr_info_ratelimited("Evicting PASID %u queues\n",
			    pdd->process->pasid);

585 586 587
	/* Mark all queues as evicted. Deactivate all active queues on
	 * the qpd.
	 */
588
	list_for_each_entry(q, &qpd->queues_list, list) {
589
		q->properties.is_evicted = true;
590 591
		if (!q->properties.is_active)
			continue;
592

593 594
		mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
				q->properties.type)];
595
		q->properties.is_active = false;
596
		retval = mqd_mgr->destroy_mqd(mqd_mgr, q->mqd,
597 598
				KFD_PREEMPT_TYPE_WAVEFRONT_DRAIN,
				KFD_UNMAP_LATENCY_MS, q->pipe, q->queue);
599 600 601 602 603
		if (retval && !ret)
			/* Return the first error, but keep going to
			 * maintain a consistent eviction state
			 */
			ret = retval;
604 605 606 607
		dqm->queue_count--;
	}

out:
608
	dqm_unlock(dqm);
609
	return ret;
610 611 612 613 614 615 616 617 618
}

static int evict_process_queues_cpsch(struct device_queue_manager *dqm,
				      struct qcm_process_device *qpd)
{
	struct queue *q;
	struct kfd_process_device *pdd;
	int retval = 0;

619
	dqm_lock(dqm);
620 621 622 623 624 625 626
	if (qpd->evicted++ > 0) /* already evicted, do nothing */
		goto out;

	pdd = qpd_to_pdd(qpd);
	pr_info_ratelimited("Evicting PASID %u queues\n",
			    pdd->process->pasid);

627 628 629
	/* Mark all queues as evicted. Deactivate all active queues on
	 * the qpd.
	 */
630
	list_for_each_entry(q, &qpd->queues_list, list) {
631
		q->properties.is_evicted = true;
632 633
		if (!q->properties.is_active)
			continue;
634

635 636 637 638 639 640 641 642 643
		q->properties.is_active = false;
		dqm->queue_count--;
	}
	retval = execute_queues_cpsch(dqm,
				qpd->is_debug ?
				KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES :
				KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);

out:
644
	dqm_unlock(dqm);
645 646 647 648 649 650
	return retval;
}

static int restore_process_queues_nocpsch(struct device_queue_manager *dqm,
					  struct qcm_process_device *qpd)
{
651
	struct mm_struct *mm = NULL;
652
	struct queue *q;
653
	struct mqd_manager *mqd_mgr;
654
	struct kfd_process_device *pdd;
655
	uint64_t pd_base;
656
	int retval, ret = 0;
657 658 659

	pdd = qpd_to_pdd(qpd);
	/* Retrieve PD base */
A
Amber Lin 已提交
660
	pd_base = amdgpu_amdkfd_gpuvm_get_process_page_dir(pdd->vm);
661

662
	dqm_lock(dqm);
663 664 665 666 667 668 669 670 671 672 673 674
	if (WARN_ON_ONCE(!qpd->evicted)) /* already restored, do nothing */
		goto out;
	if (qpd->evicted > 1) { /* ref count still > 0, decrement & quit */
		qpd->evicted--;
		goto out;
	}

	pr_info_ratelimited("Restoring PASID %u queues\n",
			    pdd->process->pasid);

	/* Update PD Base in QPD */
	qpd->page_table_base = pd_base;
675
	pr_debug("Updated PD address to 0x%llx\n", pd_base);
676 677 678 679 680 681 682 683 684

	if (!list_empty(&qpd->queues_list)) {
		dqm->dev->kfd2kgd->set_vm_context_page_table_base(
				dqm->dev->kgd,
				qpd->vmid,
				qpd->page_table_base);
		kfd_flush_tlb(pdd);
	}

685 686 687 688 689
	/* Take a safe reference to the mm_struct, which may otherwise
	 * disappear even while the kfd_process is still referenced.
	 */
	mm = get_task_mm(pdd->process->lead_thread);
	if (!mm) {
690
		ret = -EFAULT;
691 692 693
		goto out;
	}

694 695 696
	/* Remove the eviction flags. Activate queues that are not
	 * inactive for other reasons.
	 */
697
	list_for_each_entry(q, &qpd->queues_list, list) {
698 699
		q->properties.is_evicted = false;
		if (!QUEUE_IS_ACTIVE(q->properties))
700
			continue;
701

702 703
		mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
				q->properties.type)];
704
		q->properties.is_active = true;
705
		retval = mqd_mgr->load_mqd(mqd_mgr, q->mqd, q->pipe,
706
				       q->queue, &q->properties, mm);
707 708 709 710 711
		if (retval && !ret)
			/* Return the first error, but keep going to
			 * maintain a consistent eviction state
			 */
			ret = retval;
712 713 714 715
		dqm->queue_count++;
	}
	qpd->evicted = 0;
out:
716 717
	if (mm)
		mmput(mm);
718
	dqm_unlock(dqm);
719
	return ret;
720 721 722 723 724 725 726
}

static int restore_process_queues_cpsch(struct device_queue_manager *dqm,
					struct qcm_process_device *qpd)
{
	struct queue *q;
	struct kfd_process_device *pdd;
727
	uint64_t pd_base;
728 729 730 731
	int retval = 0;

	pdd = qpd_to_pdd(qpd);
	/* Retrieve PD base */
A
Amber Lin 已提交
732
	pd_base = amdgpu_amdkfd_gpuvm_get_process_page_dir(pdd->vm);
733

734
	dqm_lock(dqm);
735 736 737 738 739 740 741 742 743 744 745 746
	if (WARN_ON_ONCE(!qpd->evicted)) /* already restored, do nothing */
		goto out;
	if (qpd->evicted > 1) { /* ref count still > 0, decrement & quit */
		qpd->evicted--;
		goto out;
	}

	pr_info_ratelimited("Restoring PASID %u queues\n",
			    pdd->process->pasid);

	/* Update PD Base in QPD */
	qpd->page_table_base = pd_base;
747
	pr_debug("Updated PD address to 0x%llx\n", pd_base);
748 749 750 751

	/* activate all active queues on the qpd */
	list_for_each_entry(q, &qpd->queues_list, list) {
		q->properties.is_evicted = false;
752 753 754
		if (!QUEUE_IS_ACTIVE(q->properties))
			continue;

755 756 757 758 759
		q->properties.is_active = true;
		dqm->queue_count++;
	}
	retval = execute_queues_cpsch(dqm,
				KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
760
	qpd->evicted = 0;
761
out:
762
	dqm_unlock(dqm);
763 764 765
	return retval;
}

766
static int register_process(struct device_queue_manager *dqm,
767 768 769
					struct qcm_process_device *qpd)
{
	struct device_process_node *n;
770
	struct kfd_process_device *pdd;
771
	uint64_t pd_base;
772
	int retval;
773

774
	n = kzalloc(sizeof(*n), GFP_KERNEL);
775 776 777 778 779
	if (!n)
		return -ENOMEM;

	n->qpd = qpd;

780 781
	pdd = qpd_to_pdd(qpd);
	/* Retrieve PD base */
A
Amber Lin 已提交
782
	pd_base = amdgpu_amdkfd_gpuvm_get_process_page_dir(pdd->vm);
783

784
	dqm_lock(dqm);
785 786
	list_add(&n->list, &dqm->queues);

787 788
	/* Update PD Base in QPD */
	qpd->page_table_base = pd_base;
789
	pr_debug("Updated PD address to 0x%llx\n", pd_base);
790

791
	retval = dqm->asic_ops.update_qpd(dqm, qpd);
792

793
	dqm->processes_count++;
794

795
	dqm_unlock(dqm);
796

797 798 799 800 801
	/* Outside the DQM lock because under the DQM lock we can't do
	 * reclaim or take other locks that others hold while reclaiming.
	 */
	kfd_inc_compute_active(dqm->dev);

802
	return retval;
803 804
}

805
static int unregister_process(struct device_queue_manager *dqm,
806 807 808 809 810
					struct qcm_process_device *qpd)
{
	int retval;
	struct device_process_node *cur, *next;

811 812
	pr_debug("qpd->queues_list is %s\n",
			list_empty(&qpd->queues_list) ? "empty" : "not empty");
813 814

	retval = 0;
815
	dqm_lock(dqm);
816 817 818 819

	list_for_each_entry_safe(cur, next, &dqm->queues, list) {
		if (qpd == cur->qpd) {
			list_del(&cur->list);
820
			kfree(cur);
821
			dqm->processes_count--;
822 823 824 825 826 827
			goto out;
		}
	}
	/* qpd not found in dqm list */
	retval = 1;
out:
828
	dqm_unlock(dqm);
829 830 831 832 833 834 835

	/* Outside the DQM lock because under the DQM lock we can't do
	 * reclaim or take other locks that others hold while reclaiming.
	 */
	if (!retval)
		kfd_dec_compute_active(dqm->dev);

836 837 838 839 840 841 842
	return retval;
}

static int
set_pasid_vmid_mapping(struct device_queue_manager *dqm, unsigned int pasid,
			unsigned int vmid)
{
843
	return dqm->dev->kfd2kgd->set_pasid_vmid_mapping(
844
						dqm->dev->kgd, pasid, vmid);
845 846
}

847 848 849 850
static void init_interrupts(struct device_queue_manager *dqm)
{
	unsigned int i;

851 852 853
	for (i = 0 ; i < get_pipes_per_mec(dqm) ; i++)
		if (is_pipe_enabled(dqm, 0, i))
			dqm->dev->kfd2kgd->init_interrupts(dqm->dev->kgd, i);
854 855
}

856 857
static int initialize_nocpsch(struct device_queue_manager *dqm)
{
858
	int pipe, queue;
859

860
	pr_debug("num of pipes: %d\n", get_pipes_per_mec(dqm));
861

K
Kent Russell 已提交
862 863 864 865 866
	dqm->allocated_queues = kcalloc(get_pipes_per_mec(dqm),
					sizeof(unsigned int), GFP_KERNEL);
	if (!dqm->allocated_queues)
		return -ENOMEM;

867
	mutex_init(&dqm->lock_hidden);
868 869
	INIT_LIST_HEAD(&dqm->queues);
	dqm->queue_count = dqm->next_pipe_to_allocate = 0;
870
	dqm->sdma_queue_count = 0;
871
	dqm->xgmi_sdma_queue_count = 0;
872

873 874 875 876 877 878 879 880
	for (pipe = 0; pipe < get_pipes_per_mec(dqm); pipe++) {
		int pipe_offset = pipe * get_queues_per_pipe(dqm);

		for (queue = 0; queue < get_queues_per_pipe(dqm); queue++)
			if (test_bit(pipe_offset + queue,
				     dqm->dev->shared_resources.queue_bitmap))
				dqm->allocated_queues[pipe] |= 1 << queue;
	}
881

882
	dqm->vmid_bitmap = (1 << dqm->dev->vm_info.vmid_num_kfd) - 1;
O
Oak Zeng 已提交
883
	dqm->sdma_bitmap = (1ULL << get_num_sdma_queues(dqm)) - 1;
884
	dqm->xgmi_sdma_bitmap = (1ULL << get_num_xgmi_sdma_queues(dqm)) - 1;
885 886 887 888

	return 0;
}

889
static void uninitialize(struct device_queue_manager *dqm)
890
{
891 892
	int i;

893
	WARN_ON(dqm->queue_count > 0 || dqm->processes_count > 0);
894 895

	kfree(dqm->allocated_queues);
896
	for (i = 0 ; i < KFD_MQD_TYPE_MAX ; i++)
897
		kfree(dqm->mqd_mgrs[i]);
898
	mutex_destroy(&dqm->lock_hidden);
899
	kfd_gtt_sa_free(dqm->dev, dqm->pipeline_mem);
900 901 902 903
}

static int start_nocpsch(struct device_queue_manager *dqm)
{
904
	init_interrupts(dqm);
905
	return pm_init(&dqm->packets, dqm);
906 907 908 909
}

static int stop_nocpsch(struct device_queue_manager *dqm)
{
910
	pm_uninit(&dqm->packets);
911 912 913
	return 0;
}

914
static int allocate_sdma_queue(struct device_queue_manager *dqm,
915
				struct queue *q)
916 917 918
{
	int bit;

919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA) {
		if (dqm->sdma_bitmap == 0)
			return -ENOMEM;
		bit = __ffs64(dqm->sdma_bitmap);
		dqm->sdma_bitmap &= ~(1ULL << bit);
		q->sdma_id = bit;
		q->properties.sdma_engine_id = q->sdma_id %
				get_num_sdma_engines(dqm);
		q->properties.sdma_queue_id = q->sdma_id /
				get_num_sdma_engines(dqm);
	} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
		if (dqm->xgmi_sdma_bitmap == 0)
			return -ENOMEM;
		bit = __ffs64(dqm->xgmi_sdma_bitmap);
		dqm->xgmi_sdma_bitmap &= ~(1ULL << bit);
		q->sdma_id = bit;
		/* sdma_engine_id is sdma id including
		 * both PCIe-optimized SDMAs and XGMI-
		 * optimized SDMAs. The calculation below
		 * assumes the first N engines are always
		 * PCIe-optimized ones
		 */
		q->properties.sdma_engine_id = get_num_sdma_engines(dqm) +
				q->sdma_id % get_num_xgmi_sdma_engines(dqm);
		q->properties.sdma_queue_id = q->sdma_id /
				get_num_xgmi_sdma_engines(dqm);
	}
946 947 948

	pr_debug("SDMA engine id: %d\n", q->properties.sdma_engine_id);
	pr_debug("SDMA queue id: %d\n", q->properties.sdma_queue_id);
949 950 951 952 953

	return 0;
}

static void deallocate_sdma_queue(struct device_queue_manager *dqm,
954
				struct queue *q)
955
{
956 957 958 959 960 961 962 963 964
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA) {
		if (q->sdma_id >= get_num_sdma_queues(dqm))
			return;
		dqm->sdma_bitmap |= (1ULL << q->sdma_id);
	} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
		if (q->sdma_id >= get_num_xgmi_sdma_queues(dqm))
			return;
		dqm->xgmi_sdma_bitmap |= (1ULL << q->sdma_id);
	}
965 966
}

967 968 969 970 971 972
/*
 * Device Queue Manager implementation for cp scheduler
 */

static int set_sched_resources(struct device_queue_manager *dqm)
{
973
	int i, mec;
974 975
	struct scheduling_resources res;

976
	res.vmid_mask = dqm->dev->shared_resources.compute_vmid_bitmap;
977 978 979 980 981 982 983 984 985 986 987 988 989 990 991

	res.queue_mask = 0;
	for (i = 0; i < KGD_MAX_QUEUES; ++i) {
		mec = (i / dqm->dev->shared_resources.num_queue_per_pipe)
			/ dqm->dev->shared_resources.num_pipe_per_mec;

		if (!test_bit(i, dqm->dev->shared_resources.queue_bitmap))
			continue;

		/* only acquire queues from the first MEC */
		if (mec > 0)
			continue;

		/* This situation may be hit in the future if a new HW
		 * generation exposes more than 64 queues. If so, the
992 993
		 * definition of res.queue_mask needs updating
		 */
994
		if (WARN_ON(i >= (sizeof(res.queue_mask)*8))) {
995 996 997 998 999 1000
			pr_err("Invalid queue enabled by amdgpu: %d\n", i);
			break;
		}

		res.queue_mask |= (1ull << i);
	}
O
Oak Zeng 已提交
1001 1002
	res.gws_mask = ~0ull;
	res.oac_mask = res.gds_heap_base = res.gds_heap_size = 0;
1003

1004 1005 1006
	pr_debug("Scheduling resources:\n"
			"vmid mask: 0x%8X\n"
			"queue mask: 0x%8llX\n",
1007 1008 1009 1010 1011 1012 1013
			res.vmid_mask, res.queue_mask);

	return pm_send_set_resources(&dqm->packets, &res);
}

static int initialize_cpsch(struct device_queue_manager *dqm)
{
1014
	pr_debug("num of pipes: %d\n", get_pipes_per_mec(dqm));
1015

1016
	mutex_init(&dqm->lock_hidden);
1017 1018
	INIT_LIST_HEAD(&dqm->queues);
	dqm->queue_count = dqm->processes_count = 0;
1019
	dqm->sdma_queue_count = 0;
1020
	dqm->xgmi_sdma_queue_count = 0;
1021
	dqm->active_runlist = false;
O
Oak Zeng 已提交
1022
	dqm->sdma_bitmap = (1ULL << get_num_sdma_queues(dqm)) - 1;
1023
	dqm->xgmi_sdma_bitmap = (1ULL << get_num_xgmi_sdma_queues(dqm)) - 1;
1024

1025 1026
	INIT_WORK(&dqm->hw_exception_work, kfd_process_hw_exception);

1027
	return 0;
1028 1029 1030 1031 1032 1033 1034 1035 1036
}

static int start_cpsch(struct device_queue_manager *dqm)
{
	int retval;

	retval = 0;

	retval = pm_init(&dqm->packets, dqm);
1037
	if (retval)
1038 1039 1040
		goto fail_packet_manager_init;

	retval = set_sched_resources(dqm);
1041
	if (retval)
1042 1043
		goto fail_set_sched_resources;

1044
	pr_debug("Allocating fence memory\n");
1045 1046

	/* allocate fence memory on the gart */
1047 1048
	retval = kfd_gtt_sa_allocate(dqm->dev, sizeof(*dqm->fence_addr),
					&dqm->fence_mem);
1049

1050
	if (retval)
1051 1052 1053 1054
		goto fail_allocate_vidmem;

	dqm->fence_addr = dqm->fence_mem->cpu_ptr;
	dqm->fence_gpu_addr = dqm->fence_mem->gpu_addr;
1055 1056 1057

	init_interrupts(dqm);

1058
	dqm_lock(dqm);
1059 1060
	/* clear hang status when driver try to start the hw scheduler */
	dqm->is_hws_hang = false;
1061
	execute_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
1062
	dqm_unlock(dqm);
1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073

	return 0;
fail_allocate_vidmem:
fail_set_sched_resources:
	pm_uninit(&dqm->packets);
fail_packet_manager_init:
	return retval;
}

static int stop_cpsch(struct device_queue_manager *dqm)
{
1074
	dqm_lock(dqm);
1075
	unmap_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES, 0);
1076
	dqm_unlock(dqm);
1077

1078
	kfd_gtt_sa_free(dqm->dev, dqm->fence_mem);
1079 1080 1081 1082 1083 1084 1085 1086 1087
	pm_uninit(&dqm->packets);

	return 0;
}

static int create_kernel_queue_cpsch(struct device_queue_manager *dqm,
					struct kernel_queue *kq,
					struct qcm_process_device *qpd)
{
1088
	dqm_lock(dqm);
1089
	if (dqm->total_queue_count >= max_num_of_queues_per_device) {
1090
		pr_warn("Can't create new kernel queue because %d queues were already created\n",
1091
				dqm->total_queue_count);
1092
		dqm_unlock(dqm);
1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103
		return -EPERM;
	}

	/*
	 * Unconditionally increment this counter, regardless of the queue's
	 * type or whether the queue is active.
	 */
	dqm->total_queue_count++;
	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);

1104 1105 1106
	list_add(&kq->list, &qpd->priv_queue_list);
	dqm->queue_count++;
	qpd->is_debug = true;
1107
	execute_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
1108
	dqm_unlock(dqm);
1109 1110 1111 1112 1113 1114 1115 1116

	return 0;
}

static void destroy_kernel_queue_cpsch(struct device_queue_manager *dqm,
					struct kernel_queue *kq,
					struct qcm_process_device *qpd)
{
1117
	dqm_lock(dqm);
1118 1119 1120
	list_del(&kq->list);
	dqm->queue_count--;
	qpd->is_debug = false;
1121
	execute_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES, 0);
1122 1123 1124 1125
	/*
	 * Unconditionally decrement this counter, regardless of the queue's
	 * type.
	 */
1126
	dqm->total_queue_count--;
1127 1128
	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);
1129
	dqm_unlock(dqm);
1130 1131 1132
}

static int create_queue_cpsch(struct device_queue_manager *dqm, struct queue *q,
1133
			struct qcm_process_device *qpd)
1134 1135
{
	int retval;
1136
	struct mqd_manager *mqd_mgr;
1137

1138
	if (dqm->total_queue_count >= max_num_of_queues_per_device) {
1139
		pr_warn("Can't create new usermode queue because %d queues were already created\n",
1140
				dqm->total_queue_count);
1141 1142
		retval = -EPERM;
		goto out;
1143 1144
	}

1145 1146
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
1147
		dqm_lock(dqm);
1148
		retval = allocate_sdma_queue(dqm, q);
1149
		dqm_unlock(dqm);
F
Felix Kuehling 已提交
1150
		if (retval)
1151
			goto out;
1152
	}
1153 1154 1155 1156 1157

	retval = allocate_doorbell(qpd, q);
	if (retval)
		goto out_deallocate_sdma_queue;

1158 1159
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
1160
	/*
1161 1162 1163
	 * Eviction state logic: mark all queues as evicted, even ones
	 * not currently active. Restoring inactive queues later only
	 * updates the is_evicted flag but is a no-op otherwise.
1164
	 */
1165
	q->properties.is_evicted = !!qpd->evicted;
1166 1167 1168
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
		dqm->asic_ops.init_sdma_vm(dqm, q, qpd);
F
Felix Kuehling 已提交
1169 1170
	q->properties.tba_addr = qpd->tba_addr;
	q->properties.tma_addr = qpd->tma_addr;
1171 1172 1173 1174 1175
	q->mqd_mem_obj = mqd_mgr->allocate_mqd(mqd_mgr->dev, &q->properties);
	if (!q->mqd_mem_obj) {
		retval = -ENOMEM;
		goto out_deallocate_doorbell;
	}
1176 1177
	mqd_mgr->init_mqd(mqd_mgr, &q->mqd, q->mqd_mem_obj,
				&q->gart_mqd_addr, &q->properties);
1178
	dqm_lock(dqm);
1179

1180
	list_add(&q->list, &qpd->queues_list);
1181
	qpd->queue_count++;
1182 1183
	if (q->properties.is_active) {
		dqm->queue_count++;
1184 1185
		retval = execute_queues_cpsch(dqm,
				KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
1186 1187
	}

1188
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA)
1189
		dqm->sdma_queue_count++;
1190 1191
	else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI)
		dqm->xgmi_sdma_queue_count++;
1192 1193 1194 1195 1196 1197 1198 1199 1200
	/*
	 * Unconditionally increment this counter, regardless of the queue's
	 * type or whether the queue is active.
	 */
	dqm->total_queue_count++;

	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);

1201
	dqm_unlock(dqm);
1202 1203
	return retval;

1204 1205
out_deallocate_doorbell:
	deallocate_doorbell(qpd, q);
1206
out_deallocate_sdma_queue:
1207
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA ||
1208 1209
		q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
		dqm_lock(dqm);
1210
		deallocate_sdma_queue(dqm, q);
1211 1212
		dqm_unlock(dqm);
	}
1213
out:
1214 1215 1216
	return retval;
}

1217
int amdkfd_fence_wait_timeout(unsigned int *fence_addr,
1218
				unsigned int fence_value,
1219
				unsigned int timeout_ms)
1220
{
1221
	unsigned long end_jiffies = msecs_to_jiffies(timeout_ms) + jiffies;
1222 1223

	while (*fence_addr != fence_value) {
1224
		if (time_after(jiffies, end_jiffies)) {
1225
			pr_err("qcm fence wait loop timeout expired\n");
1226 1227 1228 1229 1230 1231 1232
			/* In HWS case, this is used to halt the driver thread
			 * in order not to mess up CP states before doing
			 * scandumps for FW debugging.
			 */
			while (halt_if_hws_hang)
				schedule();

1233 1234
			return -ETIME;
		}
1235
		schedule();
1236 1237 1238 1239 1240
	}

	return 0;
}

O
Oak Zeng 已提交
1241
static int unmap_sdma_queues(struct device_queue_manager *dqm)
1242
{
O
Oak Zeng 已提交
1243 1244
	int i, retval = 0;

1245 1246
	for (i = 0; i < dqm->dev->device_info->num_sdma_engines +
		dqm->dev->device_info->num_xgmi_sdma_engines; i++) {
O
Oak Zeng 已提交
1247 1248 1249 1250 1251 1252
		retval = pm_send_unmap_queue(&dqm->packets, KFD_QUEUE_TYPE_SDMA,
			KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0, false, i);
		if (retval)
			return retval;
	}
	return retval;
1253 1254
}

F
Felix Kuehling 已提交
1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266
/* dqm->lock mutex has to be locked before calling this function */
static int map_queues_cpsch(struct device_queue_manager *dqm)
{
	int retval;

	if (dqm->queue_count <= 0 || dqm->processes_count <= 0)
		return 0;

	if (dqm->active_runlist)
		return 0;

	retval = pm_send_runlist(&dqm->packets, &dqm->queues);
1267
	pr_debug("%s sent runlist\n", __func__);
F
Felix Kuehling 已提交
1268 1269 1270 1271 1272 1273 1274 1275 1276
	if (retval) {
		pr_err("failed to execute runlist\n");
		return retval;
	}
	dqm->active_runlist = true;

	return retval;
}

1277
/* dqm->lock mutex has to be locked before calling this function */
1278
static int unmap_queues_cpsch(struct device_queue_manager *dqm,
1279 1280
				enum kfd_unmap_queues_filter filter,
				uint32_t filter_param)
1281
{
1282
	int retval = 0;
1283

1284 1285
	if (dqm->is_hws_hang)
		return -EIO;
1286
	if (!dqm->active_runlist)
1287
		return retval;
1288

1289 1290
	pr_debug("Before destroying queues, sdma queue count is : %u, xgmi sdma queue count is : %u\n",
		dqm->sdma_queue_count, dqm->xgmi_sdma_queue_count);
1291

1292
	if (dqm->sdma_queue_count > 0 || dqm->xgmi_sdma_queue_count)
O
Oak Zeng 已提交
1293
		unmap_sdma_queues(dqm);
1294

1295
	retval = pm_send_unmap_queue(&dqm->packets, KFD_QUEUE_TYPE_COMPUTE,
1296
			filter, filter_param, false, 0);
1297
	if (retval)
1298
		return retval;
1299 1300 1301 1302 1303

	*dqm->fence_addr = KFD_FENCE_INIT;
	pm_send_query_status(&dqm->packets, dqm->fence_gpu_addr,
				KFD_FENCE_COMPLETED);
	/* should be timed out */
1304
	retval = amdkfd_fence_wait_timeout(dqm->fence_addr, KFD_FENCE_COMPLETED,
1305
				queue_preemption_timeout_ms);
1306
	if (retval)
1307
		return retval;
1308

1309 1310 1311 1312 1313 1314
	pm_release_ib(&dqm->packets);
	dqm->active_runlist = false;

	return retval;
}

1315
/* dqm->lock mutex has to be locked before calling this function */
1316 1317 1318
static int execute_queues_cpsch(struct device_queue_manager *dqm,
				enum kfd_unmap_queues_filter filter,
				uint32_t filter_param)
1319 1320 1321
{
	int retval;

1322 1323
	if (dqm->is_hws_hang)
		return -EIO;
1324
	retval = unmap_queues_cpsch(dqm, filter, filter_param);
1325
	if (retval) {
1326
		pr_err("The cp might be in an unrecoverable state due to an unsuccessful queues preemption\n");
1327 1328
		dqm->is_hws_hang = true;
		schedule_work(&dqm->hw_exception_work);
1329
		return retval;
1330 1331
	}

F
Felix Kuehling 已提交
1332
	return map_queues_cpsch(dqm);
1333 1334 1335 1336 1337 1338 1339
}

static int destroy_queue_cpsch(struct device_queue_manager *dqm,
				struct qcm_process_device *qpd,
				struct queue *q)
{
	int retval;
1340
	struct mqd_manager *mqd_mgr;
1341

1342 1343 1344
	retval = 0;

	/* remove queue from list to prevent rescheduling after preemption */
1345
	dqm_lock(dqm);
1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356

	if (qpd->is_debug) {
		/*
		 * error, currently we do not allow to destroy a queue
		 * of a currently debugged process
		 */
		retval = -EBUSY;
		goto failed_try_destroy_debugged_queue;

	}

1357 1358
	mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
			q->properties.type)];
1359

1360 1361
	deallocate_doorbell(qpd, q);

1362
	if (q->properties.type == KFD_QUEUE_TYPE_SDMA) {
1363
		dqm->sdma_queue_count--;
1364 1365 1366 1367
		deallocate_sdma_queue(dqm, q);
	} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
		dqm->xgmi_sdma_queue_count--;
		deallocate_sdma_queue(dqm, q);
1368
	}
1369

1370
	list_del(&q->list);
1371
	qpd->queue_count--;
1372
	if (q->properties.is_active) {
1373
		dqm->queue_count--;
1374
		retval = execute_queues_cpsch(dqm,
1375
				KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES, 0);
1376 1377 1378
		if (retval == -ETIME)
			qpd->reset_wavefronts = true;
	}
1379

1380 1381 1382 1383 1384 1385 1386
	/*
	 * Unconditionally decrement this counter, regardless of the queue's
	 * type
	 */
	dqm->total_queue_count--;
	pr_debug("Total of %d queues are accountable so far\n",
			dqm->total_queue_count);
1387

1388
	dqm_unlock(dqm);
1389

1390 1391
	/* Do free_mqd after dqm_unlock(dqm) to avoid circular locking */
	mqd_mgr->free_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);
1392

1393
	return retval;
1394

1395 1396
failed_try_destroy_debugged_queue:

1397
	dqm_unlock(dqm);
1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415
	return retval;
}

/*
 * Low bits must be 0000/FFFF as required by HW, high bits must be 0 to
 * stay in user mode.
 */
#define APE1_FIXED_BITS_MASK 0xFFFF80000000FFFFULL
/* APE1 limit is inclusive and 64K aligned. */
#define APE1_LIMIT_ALIGNMENT 0xFFFF

static bool set_cache_memory_policy(struct device_queue_manager *dqm,
				   struct qcm_process_device *qpd,
				   enum cache_policy default_policy,
				   enum cache_policy alternate_policy,
				   void __user *alternate_aperture_base,
				   uint64_t alternate_aperture_size)
{
1416 1417 1418 1419
	bool retval = true;

	if (!dqm->asic_ops.set_cache_memory_policy)
		return retval;
1420

1421
	dqm_lock(dqm);
1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440

	if (alternate_aperture_size == 0) {
		/* base > limit disables APE1 */
		qpd->sh_mem_ape1_base = 1;
		qpd->sh_mem_ape1_limit = 0;
	} else {
		/*
		 * In FSA64, APE1_Base[63:0] = { 16{SH_MEM_APE1_BASE[31]},
		 *			SH_MEM_APE1_BASE[31:0], 0x0000 }
		 * APE1_Limit[63:0] = { 16{SH_MEM_APE1_LIMIT[31]},
		 *			SH_MEM_APE1_LIMIT[31:0], 0xFFFF }
		 * Verify that the base and size parameters can be
		 * represented in this format and convert them.
		 * Additionally restrict APE1 to user-mode addresses.
		 */

		uint64_t base = (uintptr_t)alternate_aperture_base;
		uint64_t limit = base + alternate_aperture_size - 1;

K
Kent Russell 已提交
1441 1442 1443
		if (limit <= base || (base & APE1_FIXED_BITS_MASK) != 0 ||
		   (limit & APE1_FIXED_BITS_MASK) != APE1_LIMIT_ALIGNMENT) {
			retval = false;
1444
			goto out;
K
Kent Russell 已提交
1445
		}
1446 1447 1448 1449 1450

		qpd->sh_mem_ape1_base = base >> 16;
		qpd->sh_mem_ape1_limit = limit >> 16;
	}

1451
	retval = dqm->asic_ops.set_cache_memory_policy(
1452 1453 1454 1455 1456 1457
			dqm,
			qpd,
			default_policy,
			alternate_policy,
			alternate_aperture_base,
			alternate_aperture_size);
1458

1459
	if ((dqm->sched_policy == KFD_SCHED_POLICY_NO_HWS) && (qpd->vmid != 0))
1460 1461
		program_sh_mem_settings(dqm, qpd);

1462
	pr_debug("sh_mem_config: 0x%x, ape1_base: 0x%x, ape1_limit: 0x%x\n",
1463 1464 1465 1466
		qpd->sh_mem_config, qpd->sh_mem_ape1_base,
		qpd->sh_mem_ape1_limit);

out:
1467
	dqm_unlock(dqm);
K
Kent Russell 已提交
1468
	return retval;
1469 1470
}

1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490
static int set_trap_handler(struct device_queue_manager *dqm,
				struct qcm_process_device *qpd,
				uint64_t tba_addr,
				uint64_t tma_addr)
{
	uint64_t *tma;

	if (dqm->dev->cwsr_enabled) {
		/* Jump from CWSR trap handler to user trap */
		tma = (uint64_t *)(qpd->cwsr_kaddr + KFD_CWSR_TMA_OFFSET);
		tma[0] = tba_addr;
		tma[1] = tma_addr;
	} else {
		qpd->tba_addr = tba_addr;
		qpd->tma_addr = tma_addr;
	}

	return 0;
}

1491 1492 1493 1494 1495 1496
static int process_termination_nocpsch(struct device_queue_manager *dqm,
		struct qcm_process_device *qpd)
{
	struct queue *q, *next;
	struct device_process_node *cur, *next_dpn;
	int retval = 0;
1497
	bool found = false;
1498

1499
	dqm_lock(dqm);
1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515

	/* Clear all user mode queues */
	list_for_each_entry_safe(q, next, &qpd->queues_list, list) {
		int ret;

		ret = destroy_queue_nocpsch_locked(dqm, qpd, q);
		if (ret)
			retval = ret;
	}

	/* Unregister process */
	list_for_each_entry_safe(cur, next_dpn, &dqm->queues, list) {
		if (qpd == cur->qpd) {
			list_del(&cur->list);
			kfree(cur);
			dqm->processes_count--;
1516
			found = true;
1517 1518 1519 1520
			break;
		}
	}

1521
	dqm_unlock(dqm);
1522 1523 1524 1525 1526 1527 1528

	/* Outside the DQM lock because under the DQM lock we can't do
	 * reclaim or take other locks that others hold while reclaiming.
	 */
	if (found)
		kfd_dec_compute_active(dqm->dev);

1529 1530 1531
	return retval;
}

1532 1533 1534 1535 1536 1537
static int get_wave_state(struct device_queue_manager *dqm,
			  struct queue *q,
			  void __user *ctl_stack,
			  u32 *ctl_stack_used_size,
			  u32 *save_area_used_size)
{
1538
	struct mqd_manager *mqd_mgr;
1539 1540 1541 1542 1543 1544 1545 1546 1547 1548
	int r;

	dqm_lock(dqm);

	if (q->properties.type != KFD_QUEUE_TYPE_COMPUTE ||
	    q->properties.is_active || !q->device->cwsr_enabled) {
		r = -EINVAL;
		goto dqm_unlock;
	}

1549
	mqd_mgr = dqm->mqd_mgrs[KFD_MQD_TYPE_COMPUTE];
1550

1551
	if (!mqd_mgr->get_wave_state) {
1552 1553 1554 1555
		r = -EINVAL;
		goto dqm_unlock;
	}

1556 1557
	r = mqd_mgr->get_wave_state(mqd_mgr, q->mqd, ctl_stack,
			ctl_stack_used_size, save_area_used_size);
1558 1559 1560 1561 1562

dqm_unlock:
	dqm_unlock(dqm);
	return r;
}
1563 1564 1565 1566 1567 1568 1569

static int process_termination_cpsch(struct device_queue_manager *dqm,
		struct qcm_process_device *qpd)
{
	int retval;
	struct queue *q, *next;
	struct kernel_queue *kq, *kq_next;
1570
	struct mqd_manager *mqd_mgr;
1571 1572 1573
	struct device_process_node *cur, *next_dpn;
	enum kfd_unmap_queues_filter filter =
		KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES;
1574
	bool found = false;
1575 1576 1577

	retval = 0;

1578
	dqm_lock(dqm);
1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590

	/* Clean all kernel queues */
	list_for_each_entry_safe(kq, kq_next, &qpd->priv_queue_list, list) {
		list_del(&kq->list);
		dqm->queue_count--;
		qpd->is_debug = false;
		dqm->total_queue_count--;
		filter = KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES;
	}

	/* Clear all user mode queues */
	list_for_each_entry(q, &qpd->queues_list, list) {
1591
		if (q->properties.type == KFD_QUEUE_TYPE_SDMA) {
1592
			dqm->sdma_queue_count--;
1593 1594 1595 1596
			deallocate_sdma_queue(dqm, q);
		} else if (q->properties.type == KFD_QUEUE_TYPE_SDMA_XGMI) {
			dqm->xgmi_sdma_queue_count--;
			deallocate_sdma_queue(dqm, q);
1597
		}
1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610

		if (q->properties.is_active)
			dqm->queue_count--;

		dqm->total_queue_count--;
	}

	/* Unregister process */
	list_for_each_entry_safe(cur, next_dpn, &dqm->queues, list) {
		if (qpd == cur->qpd) {
			list_del(&cur->list);
			kfree(cur);
			dqm->processes_count--;
1611
			found = true;
1612 1613 1614 1615 1616
			break;
		}
	}

	retval = execute_queues_cpsch(dqm, filter, 0);
1617
	if ((!dqm->is_hws_hang) && (retval || qpd->reset_wavefronts)) {
1618 1619 1620 1621 1622
		pr_warn("Resetting wave fronts (cpsch) on dev %p\n", dqm->dev);
		dbgdev_wave_reset_wavefronts(dqm->dev, qpd->pqm->process);
		qpd->reset_wavefronts = false;
	}

1623 1624
	dqm_unlock(dqm);

1625 1626 1627 1628 1629 1630
	/* Outside the DQM lock because under the DQM lock we can't do
	 * reclaim or take other locks that others hold while reclaiming.
	 */
	if (found)
		kfd_dec_compute_active(dqm->dev);

1631
	/* Lastly, free mqd resources.
1632
	 * Do free_mqd() after dqm_unlock to avoid circular locking.
1633
	 */
1634
	list_for_each_entry_safe(q, next, &qpd->queues_list, list) {
1635 1636
		mqd_mgr = dqm->mqd_mgrs[get_mqd_type_from_queue_type(
				q->properties.type)];
1637
		list_del(&q->list);
1638
		qpd->queue_count--;
1639
		mqd_mgr->free_mqd(mqd_mgr, q->mqd, q->mqd_mem_obj);
1640 1641 1642 1643 1644
	}

	return retval;
}

1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668
static int init_mqd_managers(struct device_queue_manager *dqm)
{
	int i, j;
	struct mqd_manager *mqd_mgr;

	for (i = 0; i < KFD_MQD_TYPE_MAX; i++) {
		mqd_mgr = dqm->asic_ops.mqd_manager_init(i, dqm->dev);
		if (!mqd_mgr) {
			pr_err("mqd manager [%d] initialization failed\n", i);
			goto out_free;
		}
		dqm->mqd_mgrs[i] = mqd_mgr;
	}

	return 0;

out_free:
	for (j = 0; j < i; j++) {
		kfree(dqm->mqd_mgrs[j]);
		dqm->mqd_mgrs[j] = NULL;
	}

	return -ENOMEM;
}
1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687

/* Allocate one hiq mqd (HWS) and all SDMA mqd in a continuous trunk*/
static int allocate_hiq_sdma_mqd(struct device_queue_manager *dqm)
{
	int retval;
	struct kfd_dev *dev = dqm->dev;
	struct kfd_mem_obj *mem_obj = &dqm->hiq_sdma_mqd;
	uint32_t size = dqm->mqd_mgrs[KFD_MQD_TYPE_SDMA]->mqd_size *
		dev->device_info->num_sdma_engines *
		dev->device_info->num_sdma_queues_per_engine +
		dqm->mqd_mgrs[KFD_MQD_TYPE_HIQ]->mqd_size;

	retval = amdgpu_amdkfd_alloc_gtt_mem(dev->kgd, size,
		&(mem_obj->gtt_mem), &(mem_obj->gpu_addr),
		(void *)&(mem_obj->cpu_ptr), true);

	return retval;
}

1688 1689 1690 1691
struct device_queue_manager *device_queue_manager_init(struct kfd_dev *dev)
{
	struct device_queue_manager *dqm;

1692
	pr_debug("Loading device queue manager\n");
1693

1694
	dqm = kzalloc(sizeof(*dqm), GFP_KERNEL);
1695 1696 1697
	if (!dqm)
		return NULL;

1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713
	switch (dev->device_info->asic_family) {
	/* HWS is not available on Hawaii. */
	case CHIP_HAWAII:
	/* HWS depends on CWSR for timely dequeue. CWSR is not
	 * available on Tonga.
	 *
	 * FIXME: This argument also applies to Kaveri.
	 */
	case CHIP_TONGA:
		dqm->sched_policy = KFD_SCHED_POLICY_NO_HWS;
		break;
	default:
		dqm->sched_policy = sched_policy;
		break;
	}

1714
	dqm->dev = dev;
1715
	switch (dqm->sched_policy) {
1716 1717 1718
	case KFD_SCHED_POLICY_HWS:
	case KFD_SCHED_POLICY_HWS_NO_OVERSUBSCRIPTION:
		/* initialize dqm for cp scheduling */
1719 1720 1721 1722 1723 1724
		dqm->ops.create_queue = create_queue_cpsch;
		dqm->ops.initialize = initialize_cpsch;
		dqm->ops.start = start_cpsch;
		dqm->ops.stop = stop_cpsch;
		dqm->ops.destroy_queue = destroy_queue_cpsch;
		dqm->ops.update_queue = update_queue;
1725 1726 1727
		dqm->ops.register_process = register_process;
		dqm->ops.unregister_process = unregister_process;
		dqm->ops.uninitialize = uninitialize;
1728 1729 1730
		dqm->ops.create_kernel_queue = create_kernel_queue_cpsch;
		dqm->ops.destroy_kernel_queue = destroy_kernel_queue_cpsch;
		dqm->ops.set_cache_memory_policy = set_cache_memory_policy;
1731
		dqm->ops.set_trap_handler = set_trap_handler;
1732
		dqm->ops.process_termination = process_termination_cpsch;
1733 1734
		dqm->ops.evict_process_queues = evict_process_queues_cpsch;
		dqm->ops.restore_process_queues = restore_process_queues_cpsch;
1735
		dqm->ops.get_wave_state = get_wave_state;
1736 1737 1738
		break;
	case KFD_SCHED_POLICY_NO_HWS:
		/* initialize dqm for no cp scheduling */
1739 1740 1741 1742 1743
		dqm->ops.start = start_nocpsch;
		dqm->ops.stop = stop_nocpsch;
		dqm->ops.create_queue = create_queue_nocpsch;
		dqm->ops.destroy_queue = destroy_queue_nocpsch;
		dqm->ops.update_queue = update_queue;
1744 1745
		dqm->ops.register_process = register_process;
		dqm->ops.unregister_process = unregister_process;
1746
		dqm->ops.initialize = initialize_nocpsch;
1747
		dqm->ops.uninitialize = uninitialize;
1748
		dqm->ops.set_cache_memory_policy = set_cache_memory_policy;
1749
		dqm->ops.set_trap_handler = set_trap_handler;
1750
		dqm->ops.process_termination = process_termination_nocpsch;
1751 1752 1753
		dqm->ops.evict_process_queues = evict_process_queues_nocpsch;
		dqm->ops.restore_process_queues =
			restore_process_queues_nocpsch;
1754
		dqm->ops.get_wave_state = get_wave_state;
1755 1756
		break;
	default:
1757
		pr_err("Invalid scheduling policy %d\n", dqm->sched_policy);
1758
		goto out_free;
1759 1760
	}

1761 1762
	switch (dev->device_info->asic_family) {
	case CHIP_CARRIZO:
1763
		device_queue_manager_init_vi(&dqm->asic_ops);
1764 1765
		break;

1766
	case CHIP_KAVERI:
1767
		device_queue_manager_init_cik(&dqm->asic_ops);
1768
		break;
1769 1770 1771 1772 1773 1774 1775 1776 1777

	case CHIP_HAWAII:
		device_queue_manager_init_cik_hawaii(&dqm->asic_ops);
		break;

	case CHIP_TONGA:
	case CHIP_FIJI:
	case CHIP_POLARIS10:
	case CHIP_POLARIS11:
1778
	case CHIP_POLARIS12:
K
Kent Russell 已提交
1779
	case CHIP_VEGAM:
1780 1781
		device_queue_manager_init_vi_tonga(&dqm->asic_ops);
		break;
1782 1783

	case CHIP_VEGA10:
1784
	case CHIP_VEGA12:
1785
	case CHIP_VEGA20:
1786 1787 1788
	case CHIP_RAVEN:
		device_queue_manager_init_v9(&dqm->asic_ops);
		break;
1789 1790 1791
	case CHIP_NAVI10:
		device_queue_manager_init_v10_navi10(&dqm->asic_ops);
		break;
1792 1793 1794 1795
	default:
		WARN(1, "Unexpected ASIC family %u",
		     dev->device_info->asic_family);
		goto out_free;
1796 1797
	}

1798 1799 1800
	if (init_mqd_managers(dqm))
		goto out_free;

1801 1802 1803 1804 1805
	if (allocate_hiq_sdma_mqd(dqm)) {
		pr_err("Failed to allocate hiq sdma mqd trunk buffer\n");
		goto out_free;
	}

1806 1807
	if (!dqm->ops.initialize(dqm))
		return dqm;
1808

1809 1810 1811
out_free:
	kfree(dqm);
	return NULL;
1812 1813
}

1814 1815 1816 1817 1818 1819 1820
void deallocate_hiq_sdma_mqd(struct kfd_dev *dev, struct kfd_mem_obj *mqd)
{
	WARN(!mqd, "No hiq sdma mqd trunk to free");

	amdgpu_amdkfd_free_gtt_mem(dev->kgd, mqd->gtt_mem);
}

1821 1822
void device_queue_manager_uninit(struct device_queue_manager *dqm)
{
1823
	dqm->ops.uninitialize(dqm);
1824
	deallocate_hiq_sdma_mqd(dqm->dev, &dqm->hiq_sdma_mqd);
1825 1826
	kfree(dqm);
}
1827

S
shaoyunl 已提交
1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844
int kfd_process_vm_fault(struct device_queue_manager *dqm,
			 unsigned int pasid)
{
	struct kfd_process_device *pdd;
	struct kfd_process *p = kfd_lookup_process_by_pasid(pasid);
	int ret = 0;

	if (!p)
		return -EINVAL;
	pdd = kfd_get_process_device_data(dqm->dev, p);
	if (pdd)
		ret = dqm->ops.evict_process_queues(dqm, &pdd->qpd);
	kfd_unref_process(p);

	return ret;
}

1845 1846 1847 1848
static void kfd_process_hw_exception(struct work_struct *work)
{
	struct device_queue_manager *dqm = container_of(work,
			struct device_queue_manager, hw_exception_work);
A
Amber Lin 已提交
1849
	amdgpu_amdkfd_gpu_reset(dqm->dev->kgd);
1850 1851
}

1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881
#if defined(CONFIG_DEBUG_FS)

static void seq_reg_dump(struct seq_file *m,
			 uint32_t (*dump)[2], uint32_t n_regs)
{
	uint32_t i, count;

	for (i = 0, count = 0; i < n_regs; i++) {
		if (count == 0 ||
		    dump[i-1][0] + sizeof(uint32_t) != dump[i][0]) {
			seq_printf(m, "%s    %08x: %08x",
				   i ? "\n" : "",
				   dump[i][0], dump[i][1]);
			count = 7;
		} else {
			seq_printf(m, " %08x", dump[i][1]);
			count--;
		}
	}

	seq_puts(m, "\n");
}

int dqm_debugfs_hqds(struct seq_file *m, void *data)
{
	struct device_queue_manager *dqm = data;
	uint32_t (*dump)[2], n_regs;
	int pipe, queue;
	int r = 0;

O
Oak Zeng 已提交
1882
	r = dqm->dev->kfd2kgd->hqd_dump(dqm->dev->kgd,
1883 1884
					KFD_CIK_HIQ_PIPE, KFD_CIK_HIQ_QUEUE,
					&dump, &n_regs);
O
Oak Zeng 已提交
1885 1886
	if (!r) {
		seq_printf(m, "  HIQ on MEC %d Pipe %d Queue %d\n",
1887 1888 1889
			   KFD_CIK_HIQ_PIPE/get_pipes_per_mec(dqm)+1,
			   KFD_CIK_HIQ_PIPE%get_pipes_per_mec(dqm),
			   KFD_CIK_HIQ_QUEUE);
O
Oak Zeng 已提交
1890 1891 1892 1893 1894
		seq_reg_dump(m, dump, n_regs);

		kfree(dump);
	}

1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915
	for (pipe = 0; pipe < get_pipes_per_mec(dqm); pipe++) {
		int pipe_offset = pipe * get_queues_per_pipe(dqm);

		for (queue = 0; queue < get_queues_per_pipe(dqm); queue++) {
			if (!test_bit(pipe_offset + queue,
				      dqm->dev->shared_resources.queue_bitmap))
				continue;

			r = dqm->dev->kfd2kgd->hqd_dump(
				dqm->dev->kgd, pipe, queue, &dump, &n_regs);
			if (r)
				break;

			seq_printf(m, "  CP Pipe %d, Queue %d\n",
				  pipe, queue);
			seq_reg_dump(m, dump, n_regs);

			kfree(dump);
		}
	}

1916
	for (pipe = 0; pipe < get_num_sdma_engines(dqm); pipe++) {
1917 1918 1919
		for (queue = 0;
		     queue < dqm->dev->device_info->num_sdma_queues_per_engine;
		     queue++) {
1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935
			r = dqm->dev->kfd2kgd->hqd_sdma_dump(
				dqm->dev->kgd, pipe, queue, &dump, &n_regs);
			if (r)
				break;

			seq_printf(m, "  SDMA Engine %d, RLC %d\n",
				  pipe, queue);
			seq_reg_dump(m, dump, n_regs);

			kfree(dump);
		}
	}

	return r;
}

1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947
int dqm_debugfs_execute_queues(struct device_queue_manager *dqm)
{
	int r = 0;

	dqm_lock(dqm);
	dqm->active_runlist = true;
	r = execute_queues_cpsch(dqm, KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES, 0);
	dqm_unlock(dqm);

	return r;
}

1948
#endif