intel_display.c 329.1 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright © 2006-2007 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 */

27
#include <linux/dmi.h>
28 29
#include <linux/module.h>
#include <linux/input.h>
J
Jesse Barnes 已提交
30
#include <linux/i2c.h>
31
#include <linux/kernel.h>
32
#include <linux/slab.h>
33
#include <linux/vgaarb.h>
34
#include <drm/drm_edid.h>
35
#include <drm/drmP.h>
J
Jesse Barnes 已提交
36
#include "intel_drv.h"
37
#include <drm/i915_drm.h>
J
Jesse Barnes 已提交
38
#include "i915_drv.h"
39
#include "i915_trace.h"
40 41
#include <drm/drm_dp_helper.h>
#include <drm/drm_crtc_helper.h>
42
#include <linux/dma_remapping.h>
J
Jesse Barnes 已提交
43

44
static void intel_increase_pllclock(struct drm_crtc *crtc);
45
static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
J
Jesse Barnes 已提交
46

47 48
static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
				struct intel_crtc_config *pipe_config);
49 50
static void ironlake_pch_clock_get(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config);
51

52 53
static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
			  int x, int y, struct drm_framebuffer *old_fb);
54 55 56 57
static int intel_framebuffer_init(struct drm_device *dev,
				  struct intel_framebuffer *ifb,
				  struct drm_mode_fb_cmd2 *mode_cmd,
				  struct drm_i915_gem_object *obj);
58

J
Jesse Barnes 已提交
59
typedef struct {
60
	int	min, max;
J
Jesse Barnes 已提交
61 62 63
} intel_range_t;

typedef struct {
64 65
	int	dot_limit;
	int	p2_slow, p2_fast;
J
Jesse Barnes 已提交
66 67
} intel_p2_t;

68 69
typedef struct intel_limit intel_limit_t;
struct intel_limit {
70 71
	intel_range_t   dot, vco, n, m, m1, m2, p, p1;
	intel_p2_t	    p2;
72
};
J
Jesse Barnes 已提交
73

74 75 76 77 78 79 80 81 82 83
int
intel_pch_rawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	WARN_ON(!HAS_PCH_SPLIT(dev));

	return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
}

84 85 86
static inline u32 /* units of 100MHz */
intel_fdi_link_freq(struct drm_device *dev)
{
87 88 89 90 91
	if (IS_GEN5(dev)) {
		struct drm_i915_private *dev_priv = dev->dev_private;
		return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
	} else
		return 27;
92 93
}

94
static const intel_limit_t intel_limits_i8xx_dac = {
95
	.dot = { .min = 25000, .max = 350000 },
96
	.vco = { .min = 908000, .max = 1512000 },
97
	.n = { .min = 2, .max = 16 },
98 99 100 101 102
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 2, .max = 33 },
103 104
	.p2 = { .dot_limit = 165000,
		.p2_slow = 4, .p2_fast = 2 },
105 106
};

107 108
static const intel_limit_t intel_limits_i8xx_dvo = {
	.dot = { .min = 25000, .max = 350000 },
109
	.vco = { .min = 908000, .max = 1512000 },
110
	.n = { .min = 2, .max = 16 },
111 112 113 114 115 116 117 118 119
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 2, .max = 33 },
	.p2 = { .dot_limit = 165000,
		.p2_slow = 4, .p2_fast = 4 },
};

120
static const intel_limit_t intel_limits_i8xx_lvds = {
121
	.dot = { .min = 25000, .max = 350000 },
122
	.vco = { .min = 908000, .max = 1512000 },
123
	.n = { .min = 2, .max = 16 },
124 125 126 127 128
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 1, .max = 6 },
129 130
	.p2 = { .dot_limit = 165000,
		.p2_slow = 14, .p2_fast = 7 },
131
};
132

133
static const intel_limit_t intel_limits_i9xx_sdvo = {
134 135 136 137
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1400000, .max = 2800000 },
	.n = { .min = 1, .max = 6 },
	.m = { .min = 70, .max = 120 },
138 139
	.m1 = { .min = 8, .max = 18 },
	.m2 = { .min = 3, .max = 7 },
140 141
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
142 143
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
144 145 146
};

static const intel_limit_t intel_limits_i9xx_lvds = {
147 148 149 150
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1400000, .max = 2800000 },
	.n = { .min = 1, .max = 6 },
	.m = { .min = 70, .max = 120 },
151 152
	.m1 = { .min = 8, .max = 18 },
	.m2 = { .min = 3, .max = 7 },
153 154
	.p = { .min = 7, .max = 98 },
	.p1 = { .min = 1, .max = 8 },
155 156
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 7 },
157 158
};

159

160
static const intel_limit_t intel_limits_g4x_sdvo = {
161 162 163 164 165 166 167 168 169 170 171
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 1, .max = 3},
	.p2 = { .dot_limit = 270000,
		.p2_slow = 10,
		.p2_fast = 10
172
	},
173 174 175
};

static const intel_limit_t intel_limits_g4x_hdmi = {
176 177 178 179 180 181 182 183 184 185
	.dot = { .min = 22000, .max = 400000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 16, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8},
	.p2 = { .dot_limit = 165000,
		.p2_slow = 10, .p2_fast = 5 },
186 187 188
};

static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
189 190 191 192 193 194 195 196 197 198
	.dot = { .min = 20000, .max = 115000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 14, .p2_fast = 14
199
	},
200 201 202
};

static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
203 204 205 206 207 208 209 210 211 212
	.dot = { .min = 80000, .max = 224000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 14, .max = 42 },
	.p1 = { .min = 2, .max = 6 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 7, .p2_fast = 7
213
	},
214 215
};

216
static const intel_limit_t intel_limits_pineview_sdvo = {
217 218
	.dot = { .min = 20000, .max = 400000},
	.vco = { .min = 1700000, .max = 3500000 },
219
	/* Pineview's Ncounter is a ring counter */
220 221
	.n = { .min = 3, .max = 6 },
	.m = { .min = 2, .max = 256 },
222
	/* Pineview only has one combined m divider, which we treat as m2. */
223 224 225 226
	.m1 = { .min = 0, .max = 0 },
	.m2 = { .min = 0, .max = 254 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
227 228
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
229 230
};

231
static const intel_limit_t intel_limits_pineview_lvds = {
232 233 234 235 236 237 238 239
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1700000, .max = 3500000 },
	.n = { .min = 3, .max = 6 },
	.m = { .min = 2, .max = 256 },
	.m1 = { .min = 0, .max = 0 },
	.m2 = { .min = 0, .max = 254 },
	.p = { .min = 7, .max = 112 },
	.p1 = { .min = 1, .max = 8 },
240 241
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 14 },
242 243
};

244 245 246 247 248
/* Ironlake / Sandybridge
 *
 * We calculate clock using (register_value + 2) for N/M1/M2, so here
 * the range value for them is (actual_value - 2).
 */
249
static const intel_limit_t intel_limits_ironlake_dac = {
250 251 252 253 254 255 256 257 258 259
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 5 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 10, .p2_fast = 5 },
260 261
};

262
static const intel_limit_t intel_limits_ironlake_single_lvds = {
263 264 265 266 267 268 269 270 271 272
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 118 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
273 274 275
};

static const intel_limit_t intel_limits_ironlake_dual_lvds = {
276 277 278 279 280 281 282 283 284 285
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 56 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
286 287
};

288
/* LVDS 100mhz refclk limits. */
289
static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
290 291 292 293 294 295 296
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 2 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
297
	.p1 = { .min = 2, .max = 8 },
298 299
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
300 301 302
};

static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
303 304 305 306 307 308 309
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 42 },
310
	.p1 = { .min = 2, .max = 6 },
311 312
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
313 314
};

315
static const intel_limit_t intel_limits_vlv = {
316 317 318 319 320 321 322
	 /*
	  * These are the data rate limits (measured in fast clocks)
	  * since those are the strictest limits we have. The fast
	  * clock and actual rate limits are more relaxed, so checking
	  * them would make no difference.
	  */
	.dot = { .min = 25000 * 5, .max = 270000 * 5 },
D
Daniel Vetter 已提交
323
	.vco = { .min = 4000000, .max = 6000000 },
324 325 326
	.n = { .min = 1, .max = 7 },
	.m1 = { .min = 2, .max = 3 },
	.m2 = { .min = 11, .max = 156 },
327
	.p1 = { .min = 2, .max = 3 },
328
	.p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
329 330
};

331 332 333 334
static void vlv_clock(int refclk, intel_clock_t *clock)
{
	clock->m = clock->m1 * clock->m2;
	clock->p = clock->p1 * clock->p2;
335 336
	if (WARN_ON(clock->n == 0 || clock->p == 0))
		return;
337 338
	clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
	clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
339 340
}

341 342 343 344 345 346 347 348 349 350 351 352 353 354 355
/**
 * Returns whether any output on the specified pipe is of the specified type
 */
static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
{
	struct drm_device *dev = crtc->dev;
	struct intel_encoder *encoder;

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->type == type)
			return true;

	return false;
}

356 357
static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
						int refclk)
358
{
359
	struct drm_device *dev = crtc->dev;
360
	const intel_limit_t *limit;
361 362

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
363
		if (intel_is_dual_link_lvds(dev)) {
364
			if (refclk == 100000)
365 366 367 368
				limit = &intel_limits_ironlake_dual_lvds_100m;
			else
				limit = &intel_limits_ironlake_dual_lvds;
		} else {
369
			if (refclk == 100000)
370 371 372 373
				limit = &intel_limits_ironlake_single_lvds_100m;
			else
				limit = &intel_limits_ironlake_single_lvds;
		}
374
	} else
375
		limit = &intel_limits_ironlake_dac;
376 377 378 379

	return limit;
}

380 381 382 383 384 385
static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	const intel_limit_t *limit;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
386
		if (intel_is_dual_link_lvds(dev))
387
			limit = &intel_limits_g4x_dual_channel_lvds;
388
		else
389
			limit = &intel_limits_g4x_single_channel_lvds;
390 391
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
		   intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
392
		limit = &intel_limits_g4x_hdmi;
393
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
394
		limit = &intel_limits_g4x_sdvo;
395
	} else /* The option is for other outputs */
396
		limit = &intel_limits_i9xx_sdvo;
397 398 399 400

	return limit;
}

401
static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
J
Jesse Barnes 已提交
402 403 404 405
{
	struct drm_device *dev = crtc->dev;
	const intel_limit_t *limit;

406
	if (HAS_PCH_SPLIT(dev))
407
		limit = intel_ironlake_limit(crtc, refclk);
408
	else if (IS_G4X(dev)) {
409
		limit = intel_g4x_limit(crtc);
410
	} else if (IS_PINEVIEW(dev)) {
411
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
412
			limit = &intel_limits_pineview_lvds;
413
		else
414
			limit = &intel_limits_pineview_sdvo;
415
	} else if (IS_VALLEYVIEW(dev)) {
416
		limit = &intel_limits_vlv;
417 418 419 420 421
	} else if (!IS_GEN2(dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
			limit = &intel_limits_i9xx_lvds;
		else
			limit = &intel_limits_i9xx_sdvo;
J
Jesse Barnes 已提交
422 423
	} else {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
424
			limit = &intel_limits_i8xx_lvds;
425
		else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
426
			limit = &intel_limits_i8xx_dvo;
427 428
		else
			limit = &intel_limits_i8xx_dac;
J
Jesse Barnes 已提交
429 430 431 432
	}
	return limit;
}

433 434
/* m1 is reserved as 0 in Pineview, n is a ring counter */
static void pineview_clock(int refclk, intel_clock_t *clock)
J
Jesse Barnes 已提交
435
{
436 437
	clock->m = clock->m2 + 2;
	clock->p = clock->p1 * clock->p2;
438 439
	if (WARN_ON(clock->n == 0 || clock->p == 0))
		return;
440 441
	clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
	clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
442 443
}

444 445 446 447 448
static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
{
	return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
}

449
static void i9xx_clock(int refclk, intel_clock_t *clock)
450
{
451
	clock->m = i9xx_dpll_compute_m(clock);
J
Jesse Barnes 已提交
452
	clock->p = clock->p1 * clock->p2;
453 454
	if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
		return;
455 456
	clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
	clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
J
Jesse Barnes 已提交
457 458
}

459
#define INTELPllInvalid(s)   do { /* DRM_DEBUG(s); */ return false; } while (0)
J
Jesse Barnes 已提交
460 461 462 463 464
/**
 * Returns whether the given set of divisors are valid for a given refclk with
 * the given connectors.
 */

465 466 467
static bool intel_PLL_is_valid(struct drm_device *dev,
			       const intel_limit_t *limit,
			       const intel_clock_t *clock)
J
Jesse Barnes 已提交
468
{
469 470
	if (clock->n   < limit->n.min   || limit->n.max   < clock->n)
		INTELPllInvalid("n out of range\n");
J
Jesse Barnes 已提交
471
	if (clock->p1  < limit->p1.min  || limit->p1.max  < clock->p1)
472
		INTELPllInvalid("p1 out of range\n");
J
Jesse Barnes 已提交
473
	if (clock->m2  < limit->m2.min  || limit->m2.max  < clock->m2)
474
		INTELPllInvalid("m2 out of range\n");
J
Jesse Barnes 已提交
475
	if (clock->m1  < limit->m1.min  || limit->m1.max  < clock->m1)
476
		INTELPllInvalid("m1 out of range\n");
477 478 479 480 481 482 483 484 485 486 487 488

	if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
		if (clock->m1 <= clock->m2)
			INTELPllInvalid("m1 <= m2\n");

	if (!IS_VALLEYVIEW(dev)) {
		if (clock->p < limit->p.min || limit->p.max < clock->p)
			INTELPllInvalid("p out of range\n");
		if (clock->m < limit->m.min || limit->m.max < clock->m)
			INTELPllInvalid("m out of range\n");
	}

J
Jesse Barnes 已提交
489
	if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
490
		INTELPllInvalid("vco out of range\n");
J
Jesse Barnes 已提交
491 492 493 494
	/* XXX: We may need to be checking "Dot clock" depending on the multiplier,
	 * connector, etc., rather than just a single range.
	 */
	if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
495
		INTELPllInvalid("dot out of range\n");
J
Jesse Barnes 已提交
496 497 498 499

	return true;
}

500
static bool
501
i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
502 503
		    int target, int refclk, intel_clock_t *match_clock,
		    intel_clock_t *best_clock)
J
Jesse Barnes 已提交
504 505 506 507 508
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
	int err = target;

509
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
J
Jesse Barnes 已提交
510
		/*
511 512 513
		 * For LVDS just rely on its current settings for dual-channel.
		 * We haven't figured out how to reliably set up different
		 * single/dual channel state, if we even can.
J
Jesse Barnes 已提交
514
		 */
515
		if (intel_is_dual_link_lvds(dev))
J
Jesse Barnes 已提交
516 517 518 519 520 521 522 523 524 525
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

526
	memset(best_clock, 0, sizeof(*best_clock));
J
Jesse Barnes 已提交
527

528 529 530 531
	for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
	     clock.m1++) {
		for (clock.m2 = limit->m2.min;
		     clock.m2 <= limit->m2.max; clock.m2++) {
532
			if (clock.m2 >= clock.m1)
533 534 535 536 537
				break;
			for (clock.n = limit->n.min;
			     clock.n <= limit->n.max; clock.n++) {
				for (clock.p1 = limit->p1.min;
					clock.p1 <= limit->p1.max; clock.p1++) {
J
Jesse Barnes 已提交
538 539
					int this_err;

540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561
					i9xx_clock(refclk, &clock);
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
						continue;
					if (match_clock &&
					    clock.p != match_clock->p)
						continue;

					this_err = abs(clock.dot - target);
					if (this_err < err) {
						*best_clock = clock;
						err = this_err;
					}
				}
			}
		}
	}

	return (err != target);
}

static bool
562 563 564
pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
		   int target, int refclk, intel_clock_t *match_clock,
		   intel_clock_t *best_clock)
J
Jesse Barnes 已提交
565 566 567 568 569
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
	int err = target;

570
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
J
Jesse Barnes 已提交
571
		/*
572 573 574
		 * For LVDS just rely on its current settings for dual-channel.
		 * We haven't figured out how to reliably set up different
		 * single/dual channel state, if we even can.
J
Jesse Barnes 已提交
575
		 */
576
		if (intel_is_dual_link_lvds(dev))
J
Jesse Barnes 已提交
577 578 579 580 581 582 583 584 585 586
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

587
	memset(best_clock, 0, sizeof(*best_clock));
J
Jesse Barnes 已提交
588

589 590 591 592 593 594 595 596
	for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
	     clock.m1++) {
		for (clock.m2 = limit->m2.min;
		     clock.m2 <= limit->m2.max; clock.m2++) {
			for (clock.n = limit->n.min;
			     clock.n <= limit->n.max; clock.n++) {
				for (clock.p1 = limit->p1.min;
					clock.p1 <= limit->p1.max; clock.p1++) {
J
Jesse Barnes 已提交
597 598
					int this_err;

599
					pineview_clock(refclk, &clock);
600 601
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
J
Jesse Barnes 已提交
602
						continue;
603 604 605
					if (match_clock &&
					    clock.p != match_clock->p)
						continue;
J
Jesse Barnes 已提交
606 607 608 609 610 611 612 613 614 615 616 617 618 619

					this_err = abs(clock.dot - target);
					if (this_err < err) {
						*best_clock = clock;
						err = this_err;
					}
				}
			}
		}
	}

	return (err != target);
}

620
static bool
621 622 623
g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
		   int target, int refclk, intel_clock_t *match_clock,
		   intel_clock_t *best_clock)
624 625 626 627 628
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
	int max_n;
	bool found;
629 630
	/* approximately equals target * 0.00585 */
	int err_most = (target >> 8) + (target >> 9);
631 632 633
	found = false;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
634
		if (intel_is_dual_link_lvds(dev))
635 636 637 638 639 640 641 642 643 644 645 646
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

	memset(best_clock, 0, sizeof(*best_clock));
	max_n = limit->n.max;
647
	/* based on hardware requirement, prefer smaller n to precision */
648
	for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
649
		/* based on hardware requirement, prefere larger m1,m2 */
650 651 652 653 654 655 656 657
		for (clock.m1 = limit->m1.max;
		     clock.m1 >= limit->m1.min; clock.m1--) {
			for (clock.m2 = limit->m2.max;
			     clock.m2 >= limit->m2.min; clock.m2--) {
				for (clock.p1 = limit->p1.max;
				     clock.p1 >= limit->p1.min; clock.p1--) {
					int this_err;

658
					i9xx_clock(refclk, &clock);
659 660
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
661
						continue;
662 663

					this_err = abs(clock.dot - target);
664 665 666 667 668 669 670 671 672 673
					if (this_err < err_most) {
						*best_clock = clock;
						err_most = this_err;
						max_n = clock.n;
						found = true;
					}
				}
			}
		}
	}
674 675 676
	return found;
}

677
static bool
678 679 680
vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
		   int target, int refclk, intel_clock_t *match_clock,
		   intel_clock_t *best_clock)
681
{
682
	struct drm_device *dev = crtc->dev;
683
	intel_clock_t clock;
684
	unsigned int bestppm = 1000000;
685 686
	/* min update 19.2 MHz */
	int max_n = min(limit->n.max, refclk / 19200);
687
	bool found = false;
688

689 690 691
	target *= 5; /* fast clock */

	memset(best_clock, 0, sizeof(*best_clock));
692 693

	/* based on hardware requirement, prefer smaller n to precision */
694
	for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
695
		for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
696
			for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
697
			     clock.p2 -= clock.p2 > 10 ? 2 : 1) {
698
				clock.p = clock.p1 * clock.p2;
699
				/* based on hardware requirement, prefer bigger m1,m2 values */
700
				for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
701 702
					unsigned int ppm, diff;

703 704 705 706
					clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
								     refclk * clock.m1);

					vlv_clock(refclk, &clock);
707

708 709
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
710 711
						continue;

712 713 714 715
					diff = abs(clock.dot - target);
					ppm = div_u64(1000000ULL * diff, target);

					if (ppm < 100 && clock.p > best_clock->p) {
716
						bestppm = 0;
717
						*best_clock = clock;
718
						found = true;
719
					}
720

721
					if (bestppm >= 10 && ppm < bestppm - 10) {
722
						bestppm = ppm;
723
						*best_clock = clock;
724
						found = true;
725 726 727 728 729 730
					}
				}
			}
		}
	}

731
	return found;
732
}
733

734 735 736 737 738 739 740
bool intel_crtc_active(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	/* Be paranoid as we can arrive here with only partial
	 * state retrieved from the hardware during setup.
	 *
741
	 * We can ditch the adjusted_mode.crtc_clock check as soon
742 743 744 745 746 747
	 * as Haswell has gained clock readout/fastboot support.
	 *
	 * We can ditch the crtc->fb check as soon as we can
	 * properly reconstruct framebuffers.
	 */
	return intel_crtc->active && crtc->fb &&
748
		intel_crtc->config.adjusted_mode.crtc_clock;
749 750
}

P
Paulo Zanoni 已提交
751 752 753 754 755 756
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe)
{
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

757
	return intel_crtc->config.cpu_transcoder;
P
Paulo Zanoni 已提交
758 759
}

760
static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
761 762
{
	struct drm_i915_private *dev_priv = dev->dev_private;
763
	u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
764 765 766 767 768 769 770

	frame = I915_READ(frame_reg);

	if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
		DRM_DEBUG_KMS("vblank wait timed out\n");
}

771 772 773 774 775 776 777 778 779
/**
 * intel_wait_for_vblank - wait for vblank on a given pipe
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * Wait for vblank to occur on a given pipe.  Needed for various bits of
 * mode setting code.
 */
void intel_wait_for_vblank(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
780
{
781
	struct drm_i915_private *dev_priv = dev->dev_private;
782
	int pipestat_reg = PIPESTAT(pipe);
783

784 785
	if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
		g4x_wait_for_vblank(dev, pipe);
786 787 788
		return;
	}

789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804
	/* Clear existing vblank status. Note this will clear any other
	 * sticky status fields as well.
	 *
	 * This races with i915_driver_irq_handler() with the result
	 * that either function could miss a vblank event.  Here it is not
	 * fatal, as we will either wait upon the next vblank interrupt or
	 * timeout.  Generally speaking intel_wait_for_vblank() is only
	 * called during modeset at which time the GPU should be idle and
	 * should *not* be performing page flips and thus not waiting on
	 * vblanks...
	 * Currently, the result of us stealing a vblank from the irq
	 * handler is that a single frame will be skipped during swapbuffers.
	 */
	I915_WRITE(pipestat_reg,
		   I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);

805
	/* Wait for vblank interrupt bit to set */
806 807 808
	if (wait_for(I915_READ(pipestat_reg) &
		     PIPE_VBLANK_INTERRUPT_STATUS,
		     50))
809 810 811
		DRM_DEBUG_KMS("vblank wait timed out\n");
}

812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830
static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 reg = PIPEDSL(pipe);
	u32 line1, line2;
	u32 line_mask;

	if (IS_GEN2(dev))
		line_mask = DSL_LINEMASK_GEN2;
	else
		line_mask = DSL_LINEMASK_GEN3;

	line1 = I915_READ(reg) & line_mask;
	mdelay(5);
	line2 = I915_READ(reg) & line_mask;

	return line1 == line2;
}

831 832
/*
 * intel_wait_for_pipe_off - wait for pipe to turn off
833 834 835 836 837 838 839
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * After disabling a pipe, we can't wait for vblank in the usual way,
 * spinning on the vblank interrupt status bit, since we won't actually
 * see an interrupt when the pipe is disabled.
 *
840 841 842 843 844 845
 * On Gen4 and above:
 *   wait for the pipe register state bit to turn off
 *
 * Otherwise:
 *   wait for the display line value to settle (it usually
 *   ends up stopping at the start of the next frame).
846
 *
847
 */
848
void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
849 850
{
	struct drm_i915_private *dev_priv = dev->dev_private;
851 852
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
853 854

	if (INTEL_INFO(dev)->gen >= 4) {
855
		int reg = PIPECONF(cpu_transcoder);
856 857

		/* Wait for the Pipe State to go off */
858 859
		if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
			     100))
860
			WARN(1, "pipe_off wait timed out\n");
861 862
	} else {
		/* Wait for the display line to settle */
863
		if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
864
			WARN(1, "pipe_off wait timed out\n");
865
	}
J
Jesse Barnes 已提交
866 867
}

868 869 870 871 872 873 874 875 876 877 878 879
/*
 * ibx_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Returns true if @port is connected, false otherwise.
 */
bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				struct intel_digital_port *port)
{
	u32 bit;

880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907
	if (HAS_PCH_IBX(dev_priv->dev)) {
		switch(port->port) {
		case PORT_B:
			bit = SDE_PORTB_HOTPLUG;
			break;
		case PORT_C:
			bit = SDE_PORTC_HOTPLUG;
			break;
		case PORT_D:
			bit = SDE_PORTD_HOTPLUG;
			break;
		default:
			return true;
		}
	} else {
		switch(port->port) {
		case PORT_B:
			bit = SDE_PORTB_HOTPLUG_CPT;
			break;
		case PORT_C:
			bit = SDE_PORTC_HOTPLUG_CPT;
			break;
		case PORT_D:
			bit = SDE_PORTD_HOTPLUG_CPT;
			break;
		default:
			return true;
		}
908 909 910 911 912
	}

	return I915_READ(SDEISR) & bit;
}

913 914 915 916 917 918
static const char *state_string(bool enabled)
{
	return enabled ? "on" : "off";
}

/* Only for pre-ILK configs */
919 920
void assert_pll(struct drm_i915_private *dev_priv,
		enum pipe pipe, bool state)
921 922 923 924 925 926 927 928 929 930 931 932 933
{
	int reg;
	u32 val;
	bool cur_state;

	reg = DPLL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & DPLL_VCO_ENABLE);
	WARN(cur_state != state,
	     "PLL state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}

934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951
/* XXX: the dsi pll is shared between MIPI DSI ports */
static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
{
	u32 val;
	bool cur_state;

	mutex_lock(&dev_priv->dpio_lock);
	val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
	mutex_unlock(&dev_priv->dpio_lock);

	cur_state = val & DSI_PLL_VCO_EN;
	WARN(cur_state != state,
	     "DSI PLL state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)

952
struct intel_shared_dpll *
953 954 955 956
intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;

957
	if (crtc->config.shared_dpll < 0)
958 959
		return NULL;

960
	return &dev_priv->shared_dplls[crtc->config.shared_dpll];
961 962
}

963
/* For ILK+ */
964 965 966
void assert_shared_dpll(struct drm_i915_private *dev_priv,
			struct intel_shared_dpll *pll,
			bool state)
967 968
{
	bool cur_state;
969
	struct intel_dpll_hw_state hw_state;
970

E
Eugeni Dodonov 已提交
971 972 973 974 975
	if (HAS_PCH_LPT(dev_priv->dev)) {
		DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
		return;
	}

976
	if (WARN (!pll,
977
		  "asserting DPLL %s with no DPLL\n", state_string(state)))
978 979
		return;

980
	cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
981
	WARN(cur_state != state,
982 983
	     "%s assertion failure (expected %s, current %s)\n",
	     pll->name, state_string(state), state_string(cur_state));
984 985 986 987 988 989 990 991
}

static void assert_fdi_tx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;
992 993
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
994

P
Paulo Zanoni 已提交
995 996
	if (HAS_DDI(dev_priv->dev)) {
		/* DDI does not have a specific FDI_TX register */
997
		reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
998
		val = I915_READ(reg);
999
		cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
1000 1001 1002 1003 1004
	} else {
		reg = FDI_TX_CTL(pipe);
		val = I915_READ(reg);
		cur_state = !!(val & FDI_TX_ENABLE);
	}
1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018
	WARN(cur_state != state,
	     "FDI TX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)

static void assert_fdi_rx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

1019 1020 1021
	reg = FDI_RX_CTL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & FDI_RX_ENABLE);
1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
	WARN(cur_state != state,
	     "FDI RX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)

static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

	/* ILK FDI PLL is always enabled */
1036
	if (INTEL_INFO(dev_priv->dev)->gen == 5)
1037 1038
		return;

1039
	/* On Haswell, DDI ports are responsible for the FDI PLL setup */
P
Paulo Zanoni 已提交
1040
	if (HAS_DDI(dev_priv->dev))
1041 1042
		return;

1043 1044 1045 1046 1047
	reg = FDI_TX_CTL(pipe);
	val = I915_READ(reg);
	WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
}

1048 1049
void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state)
1050 1051 1052
{
	int reg;
	u32 val;
1053
	bool cur_state;
1054 1055 1056

	reg = FDI_RX_CTL(pipe);
	val = I915_READ(reg);
1057 1058 1059 1060
	cur_state = !!(val & FDI_RX_PLL_ENABLE);
	WARN(cur_state != state,
	     "FDI RX PLL assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
1061 1062
}

1063 1064 1065 1066 1067 1068
static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
				  enum pipe pipe)
{
	int pp_reg, lvds_reg;
	u32 val;
	enum pipe panel_pipe = PIPE_A;
1069
	bool locked = true;
1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088

	if (HAS_PCH_SPLIT(dev_priv->dev)) {
		pp_reg = PCH_PP_CONTROL;
		lvds_reg = PCH_LVDS;
	} else {
		pp_reg = PP_CONTROL;
		lvds_reg = LVDS;
	}

	val = I915_READ(pp_reg);
	if (!(val & PANEL_POWER_ON) ||
	    ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
		locked = false;

	if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
		panel_pipe = PIPE_B;

	WARN(panel_pipe == pipe && locked,
	     "panel assertion failure, pipe %c regs locked\n",
1089
	     pipe_name(pipe));
1090 1091
}

1092 1093 1094 1095 1096 1097
static void assert_cursor(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	struct drm_device *dev = dev_priv->dev;
	bool cur_state;

1098
	if (IS_845G(dev) || IS_I865G(dev))
1099
		cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
1100
	else if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev))
1101
		cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
1102 1103
	else
		cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
1104 1105 1106 1107 1108 1109 1110 1111

	WARN(cur_state != state,
	     "cursor on pipe %c assertion failure (expected %s, current %s)\n",
	     pipe_name(pipe), state_string(state), state_string(cur_state));
}
#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)

1112 1113
void assert_pipe(struct drm_i915_private *dev_priv,
		 enum pipe pipe, bool state)
1114 1115 1116
{
	int reg;
	u32 val;
1117
	bool cur_state;
1118 1119
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
1120

1121 1122 1123 1124
	/* if we need the pipe A quirk it must be always on */
	if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
		state = true;

1125
	if (!intel_display_power_enabled(dev_priv,
1126
				POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
1127 1128 1129 1130 1131 1132 1133
		cur_state = false;
	} else {
		reg = PIPECONF(cpu_transcoder);
		val = I915_READ(reg);
		cur_state = !!(val & PIPECONF_ENABLE);
	}

1134 1135
	WARN(cur_state != state,
	     "pipe %c assertion failure (expected %s, current %s)\n",
1136
	     pipe_name(pipe), state_string(state), state_string(cur_state));
1137 1138
}

1139 1140
static void assert_plane(struct drm_i915_private *dev_priv,
			 enum plane plane, bool state)
1141 1142 1143
{
	int reg;
	u32 val;
1144
	bool cur_state;
1145 1146 1147

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1148 1149 1150 1151
	cur_state = !!(val & DISPLAY_PLANE_ENABLE);
	WARN(cur_state != state,
	     "plane %c assertion failure (expected %s, current %s)\n",
	     plane_name(plane), state_string(state), state_string(cur_state));
1152 1153
}

1154 1155 1156
#define assert_plane_enabled(d, p) assert_plane(d, p, true)
#define assert_plane_disabled(d, p) assert_plane(d, p, false)

1157 1158 1159
static void assert_planes_disabled(struct drm_i915_private *dev_priv,
				   enum pipe pipe)
{
1160
	struct drm_device *dev = dev_priv->dev;
1161 1162 1163 1164
	int reg, i;
	u32 val;
	int cur_pipe;

1165 1166
	/* Primary planes are fixed to pipes on gen4+ */
	if (INTEL_INFO(dev)->gen >= 4) {
1167 1168
		reg = DSPCNTR(pipe);
		val = I915_READ(reg);
1169
		WARN(val & DISPLAY_PLANE_ENABLE,
1170 1171
		     "plane %c assertion failure, should be disabled but not\n",
		     plane_name(pipe));
1172
		return;
1173
	}
1174

1175
	/* Need to check both planes against the pipe */
1176
	for_each_pipe(i) {
1177 1178 1179 1180 1181
		reg = DSPCNTR(i);
		val = I915_READ(reg);
		cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
			DISPPLANE_SEL_PIPE_SHIFT;
		WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
1182 1183
		     "plane %c assertion failure, should be off on pipe %c but is still active\n",
		     plane_name(i), pipe_name(pipe));
1184 1185 1186
	}
}

1187 1188 1189
static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
				    enum pipe pipe)
{
1190
	struct drm_device *dev = dev_priv->dev;
1191
	int reg, sprite;
1192 1193
	u32 val;

1194
	if (IS_VALLEYVIEW(dev)) {
1195 1196
		for_each_sprite(pipe, sprite) {
			reg = SPCNTR(pipe, sprite);
1197
			val = I915_READ(reg);
1198
			WARN(val & SP_ENABLE,
1199
			     "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1200
			     sprite_name(pipe, sprite), pipe_name(pipe));
1201 1202 1203
		}
	} else if (INTEL_INFO(dev)->gen >= 7) {
		reg = SPRCTL(pipe);
1204
		val = I915_READ(reg);
1205
		WARN(val & SPRITE_ENABLE,
1206
		     "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1207 1208 1209
		     plane_name(pipe), pipe_name(pipe));
	} else if (INTEL_INFO(dev)->gen >= 5) {
		reg = DVSCNTR(pipe);
1210
		val = I915_READ(reg);
1211
		WARN(val & DVS_ENABLE,
1212
		     "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1213
		     plane_name(pipe), pipe_name(pipe));
1214 1215 1216
	}
}

1217
static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1218 1219 1220 1221
{
	u32 val;
	bool enabled;

1222
	WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
E
Eugeni Dodonov 已提交
1223

1224 1225 1226 1227 1228 1229
	val = I915_READ(PCH_DREF_CONTROL);
	enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
			    DREF_SUPERSPREAD_SOURCE_MASK));
	WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
}

1230 1231
static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
					   enum pipe pipe)
1232 1233 1234 1235 1236
{
	int reg;
	u32 val;
	bool enabled;

1237
	reg = PCH_TRANSCONF(pipe);
1238 1239
	val = I915_READ(reg);
	enabled = !!(val & TRANS_ENABLE);
1240 1241 1242
	WARN(enabled,
	     "transcoder assertion failed, should be off on pipe %c but is still active\n",
	     pipe_name(pipe));
1243 1244
}

1245 1246
static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
			    enum pipe pipe, u32 port_sel, u32 val)
1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262
{
	if ((val & DP_PORT_EN) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		u32	trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
		u32	trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
		if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
			return false;
	} else {
		if ((val & DP_PIPE_MASK) != (pipe << 30))
			return false;
	}
	return true;
}

1263 1264 1265
static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
1266
	if ((val & SDVO_ENABLE) == 0)
1267 1268 1269
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
1270
		if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1271 1272
			return false;
	} else {
1273
		if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309
			return false;
	}
	return true;
}

static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & LVDS_PORT_EN) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
			return false;
	}
	return true;
}

static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & ADPA_DAC_ENABLE) == 0)
		return false;
	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
			return false;
	}
	return true;
}

1310
static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
1311
				   enum pipe pipe, int reg, u32 port_sel)
1312
{
1313
	u32 val = I915_READ(reg);
1314
	WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
1315
	     "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
1316
	     reg, pipe_name(pipe));
1317

1318 1319
	WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
	     && (val & DP_PIPEB_SELECT),
1320
	     "IBX PCH dp port still using transcoder B\n");
1321 1322 1323 1324 1325
}

static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
				     enum pipe pipe, int reg)
{
1326
	u32 val = I915_READ(reg);
1327
	WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
1328
	     "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
1329
	     reg, pipe_name(pipe));
1330

1331
	WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
1332
	     && (val & SDVO_PIPE_B_SELECT),
1333
	     "IBX PCH hdmi port still using transcoder B\n");
1334 1335 1336 1337 1338 1339 1340 1341
}

static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

1342 1343 1344
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
1345 1346 1347

	reg = PCH_ADPA;
	val = I915_READ(reg);
1348
	WARN(adpa_pipe_enabled(dev_priv, pipe, val),
1349
	     "PCH VGA enabled on transcoder %c, should be disabled\n",
1350
	     pipe_name(pipe));
1351 1352 1353

	reg = PCH_LVDS;
	val = I915_READ(reg);
1354
	WARN(lvds_pipe_enabled(dev_priv, pipe, val),
1355
	     "PCH LVDS enabled on transcoder %c, should be disabled\n",
1356
	     pipe_name(pipe));
1357

1358 1359 1360
	assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
	assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
	assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
1361 1362
}

1363 1364 1365 1366 1367 1368 1369
static void intel_init_dpio(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!IS_VALLEYVIEW(dev))
		return;

1370
	DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1371 1372 1373 1374 1375 1376 1377 1378 1379
}

static void intel_reset_dpio(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!IS_VALLEYVIEW(dev))
		return;

1380 1381 1382 1383
	/*
	 * Enable the CRI clock source so we can get at the display and the
	 * reference clock for VGA hotplug / manual detection.
	 */
1384
	I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
1385
		   DPLL_REFA_CLK_ENABLE_VLV |
1386 1387
		   DPLL_INTEGRATED_CRI_CLK_VLV);

1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400
	/*
	 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
	 *  6.	De-assert cmn_reset/side_reset. Same as VLV X0.
	 *   a.	GUnit 0x2110 bit[0] set to 1 (def 0)
	 *   b.	The other bits such as sfr settings / modesel may all be set
	 *      to 0.
	 *
	 * This should only be done on init and resume from S3 with both
	 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
	 */
	I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
}

1401
static void vlv_enable_pll(struct intel_crtc *crtc)
1402
{
1403 1404 1405 1406
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int reg = DPLL(crtc->pipe);
	u32 dpll = crtc->config.dpll_hw_state.dpll;
1407

1408
	assert_pipe_disabled(dev_priv, crtc->pipe);
1409 1410 1411 1412 1413 1414

	/* No really, not for ILK+ */
	BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));

	/* PLL is protected by panel, make sure we can write it */
	if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1415
		assert_panel_unlocked(dev_priv, crtc->pipe);
1416

1417 1418 1419 1420 1421 1422 1423 1424 1425
	I915_WRITE(reg, dpll);
	POSTING_READ(reg);
	udelay(150);

	if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
		DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);

	I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
	POSTING_READ(DPLL_MD(crtc->pipe));
1426 1427

	/* We do this three times for luck */
1428
	I915_WRITE(reg, dpll);
1429 1430
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
1431
	I915_WRITE(reg, dpll);
1432 1433
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
1434
	I915_WRITE(reg, dpll);
1435 1436 1437 1438
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
}

1439
static void i9xx_enable_pll(struct intel_crtc *crtc)
1440
{
1441 1442 1443 1444
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int reg = DPLL(crtc->pipe);
	u32 dpll = crtc->config.dpll_hw_state.dpll;
1445

1446
	assert_pipe_disabled(dev_priv, crtc->pipe);
1447

1448
	/* No really, not for ILK+ */
1449
	BUG_ON(INTEL_INFO(dev)->gen >= 5);
1450 1451

	/* PLL is protected by panel, make sure we can write it */
1452 1453
	if (IS_MOBILE(dev) && !IS_I830(dev))
		assert_panel_unlocked(dev_priv, crtc->pipe);
1454

1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471
	I915_WRITE(reg, dpll);

	/* Wait for the clocks to stabilize. */
	POSTING_READ(reg);
	udelay(150);

	if (INTEL_INFO(dev)->gen >= 4) {
		I915_WRITE(DPLL_MD(crtc->pipe),
			   crtc->config.dpll_hw_state.dpll_md);
	} else {
		/* The pixel multiplier can only be updated once the
		 * DPLL is enabled and the clocks are stable.
		 *
		 * So write it again.
		 */
		I915_WRITE(reg, dpll);
	}
1472 1473

	/* We do this three times for luck */
1474
	I915_WRITE(reg, dpll);
1475 1476
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
1477
	I915_WRITE(reg, dpll);
1478 1479
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
1480
	I915_WRITE(reg, dpll);
1481 1482 1483 1484 1485
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
}

/**
1486
 * i9xx_disable_pll - disable a PLL
1487 1488 1489 1490 1491 1492 1493
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to disable
 *
 * Disable the PLL for @pipe, making sure the pipe is off first.
 *
 * Note!  This is for pre-ILK only.
 */
1494
static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1495 1496 1497 1498 1499 1500 1501 1502
{
	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

	/* Make sure the pipe isn't still relying on us */
	assert_pipe_disabled(dev_priv, pipe);

1503 1504
	I915_WRITE(DPLL(pipe), 0);
	POSTING_READ(DPLL(pipe));
1505 1506
}

1507 1508 1509 1510 1511 1512 1513
static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	u32 val = 0;

	/* Make sure the pipe isn't still relying on us */
	assert_pipe_disabled(dev_priv, pipe);

1514 1515 1516 1517
	/*
	 * Leave integrated clock source and reference clock enabled for pipe B.
	 * The latter is needed for VGA hotplug / manual detection.
	 */
1518
	if (pipe == PIPE_B)
1519
		val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
1520 1521 1522 1523
	I915_WRITE(DPLL(pipe), val);
	POSTING_READ(DPLL(pipe));
}

1524 1525
void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
		struct intel_digital_port *dport)
1526 1527 1528
{
	u32 port_mask;

1529 1530
	switch (dport->port) {
	case PORT_B:
1531
		port_mask = DPLL_PORTB_READY_MASK;
1532 1533
		break;
	case PORT_C:
1534
		port_mask = DPLL_PORTC_READY_MASK;
1535 1536 1537 1538
		break;
	default:
		BUG();
	}
1539 1540 1541

	if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
		WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1542
		     port_name(dport->port), I915_READ(DPLL(0)));
1543 1544
}

1545
/**
D
Daniel Vetter 已提交
1546
 * ironlake_enable_shared_dpll - enable PCH PLL
1547 1548 1549 1550 1551 1552
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to enable
 *
 * The PCH PLL needs to be enabled before the PCH transcoder, since it
 * drives the transcoder clock.
 */
1553
static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
1554
{
1555 1556
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1557
	struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1558

1559
	/* PCH PLLs only available on ILK, SNB and IVB */
1560
	BUG_ON(INTEL_INFO(dev)->gen < 5);
1561
	if (WARN_ON(pll == NULL))
1562 1563 1564 1565
		return;

	if (WARN_ON(pll->refcount == 0))
		return;
1566

1567 1568
	DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
		      pll->name, pll->active, pll->on,
1569
		      crtc->base.base.id);
1570

1571 1572
	if (pll->active++) {
		WARN_ON(!pll->on);
1573
		assert_shared_dpll_enabled(dev_priv, pll);
1574 1575
		return;
	}
1576
	WARN_ON(pll->on);
1577

1578
	DRM_DEBUG_KMS("enabling %s\n", pll->name);
1579
	pll->enable(dev_priv, pll);
1580
	pll->on = true;
1581 1582
}

1583
static void intel_disable_shared_dpll(struct intel_crtc *crtc)
1584
{
1585 1586
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1587
	struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1588

1589
	/* PCH only available on ILK+ */
1590
	BUG_ON(INTEL_INFO(dev)->gen < 5);
1591
	if (WARN_ON(pll == NULL))
1592
	       return;
1593

1594 1595
	if (WARN_ON(pll->refcount == 0))
		return;
1596

1597 1598
	DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
		      pll->name, pll->active, pll->on,
1599
		      crtc->base.base.id);
1600

1601
	if (WARN_ON(pll->active == 0)) {
1602
		assert_shared_dpll_disabled(dev_priv, pll);
1603 1604 1605
		return;
	}

1606
	assert_shared_dpll_enabled(dev_priv, pll);
1607
	WARN_ON(!pll->on);
1608
	if (--pll->active)
1609
		return;
1610

1611
	DRM_DEBUG_KMS("disabling %s\n", pll->name);
1612
	pll->disable(dev_priv, pll);
1613
	pll->on = false;
1614 1615
}

1616 1617
static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
					   enum pipe pipe)
1618
{
1619
	struct drm_device *dev = dev_priv->dev;
1620
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1621
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1622
	uint32_t reg, val, pipeconf_val;
1623 1624

	/* PCH only available on ILK+ */
1625
	BUG_ON(INTEL_INFO(dev)->gen < 5);
1626 1627

	/* Make sure PCH DPLL is enabled */
D
Daniel Vetter 已提交
1628
	assert_shared_dpll_enabled(dev_priv,
1629
				   intel_crtc_to_shared_dpll(intel_crtc));
1630 1631 1632 1633 1634

	/* FDI must be feeding us bits for PCH ports */
	assert_fdi_tx_enabled(dev_priv, pipe);
	assert_fdi_rx_enabled(dev_priv, pipe);

1635 1636 1637 1638 1639 1640 1641
	if (HAS_PCH_CPT(dev)) {
		/* Workaround: Set the timing override bit before enabling the
		 * pch transcoder. */
		reg = TRANS_CHICKEN2(pipe);
		val = I915_READ(reg);
		val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
		I915_WRITE(reg, val);
1642
	}
1643

1644
	reg = PCH_TRANSCONF(pipe);
1645
	val = I915_READ(reg);
1646
	pipeconf_val = I915_READ(PIPECONF(pipe));
1647 1648 1649 1650 1651 1652

	if (HAS_PCH_IBX(dev_priv->dev)) {
		/*
		 * make the BPC in transcoder be consistent with
		 * that in pipeconf reg.
		 */
1653 1654
		val &= ~PIPECONF_BPC_MASK;
		val |= pipeconf_val & PIPECONF_BPC_MASK;
1655
	}
1656 1657 1658

	val &= ~TRANS_INTERLACE_MASK;
	if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
1659 1660 1661 1662 1663
		if (HAS_PCH_IBX(dev_priv->dev) &&
		    intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
			val |= TRANS_LEGACY_INTERLACED_ILK;
		else
			val |= TRANS_INTERLACED;
1664 1665 1666
	else
		val |= TRANS_PROGRESSIVE;

1667 1668
	I915_WRITE(reg, val | TRANS_ENABLE);
	if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1669
		DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
1670 1671
}

1672
static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1673
				      enum transcoder cpu_transcoder)
1674
{
1675 1676 1677
	u32 val, pipeconf_val;

	/* PCH only available on ILK+ */
1678
	BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
1679 1680

	/* FDI must be feeding us bits for PCH ports */
D
Daniel Vetter 已提交
1681
	assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
1682
	assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
1683

1684 1685
	/* Workaround: set timing override bit. */
	val = I915_READ(_TRANSA_CHICKEN2);
1686
	val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1687 1688
	I915_WRITE(_TRANSA_CHICKEN2, val);

1689
	val = TRANS_ENABLE;
1690
	pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
1691

1692 1693
	if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
	    PIPECONF_INTERLACED_ILK)
1694
		val |= TRANS_INTERLACED;
1695 1696 1697
	else
		val |= TRANS_PROGRESSIVE;

1698 1699
	I915_WRITE(LPT_TRANSCONF, val);
	if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
1700
		DRM_ERROR("Failed to enable PCH transcoder\n");
1701 1702
}

1703 1704
static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
					    enum pipe pipe)
1705
{
1706 1707
	struct drm_device *dev = dev_priv->dev;
	uint32_t reg, val;
1708 1709 1710 1711 1712

	/* FDI relies on the transcoder */
	assert_fdi_tx_disabled(dev_priv, pipe);
	assert_fdi_rx_disabled(dev_priv, pipe);

1713 1714 1715
	/* Ports must be off as well */
	assert_pch_ports_disabled(dev_priv, pipe);

1716
	reg = PCH_TRANSCONF(pipe);
1717 1718 1719 1720 1721
	val = I915_READ(reg);
	val &= ~TRANS_ENABLE;
	I915_WRITE(reg, val);
	/* wait for PCH transcoder off, transcoder state */
	if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1722
		DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
1723 1724 1725 1726 1727 1728 1729 1730

	if (!HAS_PCH_IBX(dev)) {
		/* Workaround: Clear the timing override chicken bit again. */
		reg = TRANS_CHICKEN2(pipe);
		val = I915_READ(reg);
		val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
		I915_WRITE(reg, val);
	}
1731 1732
}

1733
static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
1734 1735 1736
{
	u32 val;

1737
	val = I915_READ(LPT_TRANSCONF);
1738
	val &= ~TRANS_ENABLE;
1739
	I915_WRITE(LPT_TRANSCONF, val);
1740
	/* wait for PCH transcoder off, transcoder state */
1741
	if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
1742
		DRM_ERROR("Failed to disable PCH transcoder\n");
1743 1744 1745

	/* Workaround: clear timing override bit. */
	val = I915_READ(_TRANSA_CHICKEN2);
1746
	val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1747
	I915_WRITE(_TRANSA_CHICKEN2, val);
1748 1749
}

1750
/**
1751
 * intel_enable_pipe - enable a pipe, asserting requirements
1752
 * @crtc: crtc responsible for the pipe
1753
 *
1754
 * Enable @crtc's pipe, making sure that various hardware specific requirements
1755 1756
 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
 */
1757
static void intel_enable_pipe(struct intel_crtc *crtc)
1758
{
1759 1760 1761
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = crtc->pipe;
1762 1763
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
D
Daniel Vetter 已提交
1764
	enum pipe pch_transcoder;
1765 1766 1767
	int reg;
	u32 val;

1768
	assert_planes_disabled(dev_priv, pipe);
1769
	assert_cursor_disabled(dev_priv, pipe);
1770 1771
	assert_sprites_disabled(dev_priv, pipe);

1772
	if (HAS_PCH_LPT(dev_priv->dev))
1773 1774 1775 1776
		pch_transcoder = TRANSCODER_A;
	else
		pch_transcoder = pipe;

1777 1778 1779 1780 1781 1782
	/*
	 * A pipe without a PLL won't actually be able to drive bits from
	 * a plane.  On ILK+ the pipe PLLs are integrated, so we don't
	 * need the check.
	 */
	if (!HAS_PCH_SPLIT(dev_priv->dev))
1783
		if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
1784 1785 1786
			assert_dsi_pll_enabled(dev_priv);
		else
			assert_pll_enabled(dev_priv, pipe);
1787
	else {
1788
		if (crtc->config.has_pch_encoder) {
1789
			/* if driving the PCH, we need FDI enabled */
1790
			assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
D
Daniel Vetter 已提交
1791 1792
			assert_fdi_tx_pll_enabled(dev_priv,
						  (enum pipe) cpu_transcoder);
1793 1794 1795
		}
		/* FIXME: assert CPU port conditions for SNB+ */
	}
1796

1797
	reg = PIPECONF(cpu_transcoder);
1798
	val = I915_READ(reg);
1799 1800 1801
	if (val & PIPECONF_ENABLE) {
		WARN_ON(!(pipe == PIPE_A &&
			  dev_priv->quirks & QUIRK_PIPEA_FORCE));
1802
		return;
1803
	}
1804 1805

	I915_WRITE(reg, val | PIPECONF_ENABLE);
1806
	POSTING_READ(reg);
1807 1808 1809 1810 1811 1812 1813 1814 1815

	/*
	 * There's no guarantee the pipe will really start running now. It
	 * depends on the Gen, the output type and the relative order between
	 * pipe and plane enabling. Avoid waiting on HSW+ since it's not
	 * necessary.
	 * TODO: audit the previous gens.
	 */
	if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
1816
		intel_wait_for_vblank(dev_priv->dev, pipe);
1817 1818 1819
}

/**
1820
 * intel_disable_pipe - disable a pipe, asserting requirements
1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833
 * @dev_priv: i915 private structure
 * @pipe: pipe to disable
 *
 * Disable @pipe, making sure that various hardware specific requirements
 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
 *
 * @pipe should be %PIPE_A or %PIPE_B.
 *
 * Will wait until the pipe has shut down before returning.
 */
static void intel_disable_pipe(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
1834 1835
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
1836 1837 1838 1839 1840 1841 1842 1843
	int reg;
	u32 val;

	/*
	 * Make sure planes won't keep trying to pump pixels to us,
	 * or we might hang the display.
	 */
	assert_planes_disabled(dev_priv, pipe);
1844
	assert_cursor_disabled(dev_priv, pipe);
1845
	assert_sprites_disabled(dev_priv, pipe);
1846 1847 1848 1849 1850

	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

1851
	reg = PIPECONF(cpu_transcoder);
1852
	val = I915_READ(reg);
1853 1854 1855 1856
	if ((val & PIPECONF_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~PIPECONF_ENABLE);
1857 1858 1859
	intel_wait_for_pipe_off(dev_priv->dev, pipe);
}

1860 1861 1862 1863
/*
 * Plane regs are double buffered, going from enabled->disabled needs a
 * trigger in order to latch.  The display address reg provides this.
 */
1864 1865
void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
			       enum plane plane)
1866
{
1867 1868
	struct drm_device *dev = dev_priv->dev;
	u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
1869 1870 1871

	I915_WRITE(reg, I915_READ(reg));
	POSTING_READ(reg);
1872 1873
}

1874
/**
1875
 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
1876 1877 1878 1879 1880 1881
 * @dev_priv: i915 private structure
 * @plane: plane to enable
 * @pipe: pipe being fed
 *
 * Enable @plane on @pipe, making sure that @pipe is running first.
 */
1882 1883
static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
					  enum plane plane, enum pipe pipe)
1884
{
1885 1886
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
1887 1888 1889 1890 1891 1892
	int reg;
	u32 val;

	/* If the pipe isn't enabled, we can't pump pixels and may hang */
	assert_pipe_enabled(dev_priv, pipe);

1893
	WARN(intel_crtc->primary_enabled, "Primary plane already enabled\n");
1894

1895
	intel_crtc->primary_enabled = true;
1896

1897 1898
	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1899 1900 1901 1902
	if (val & DISPLAY_PLANE_ENABLE)
		return;

	I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
1903
	intel_flush_primary_plane(dev_priv, plane);
1904 1905 1906 1907
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

/**
1908
 * intel_disable_primary_hw_plane - disable the primary hardware plane
1909 1910 1911 1912 1913 1914
 * @dev_priv: i915 private structure
 * @plane: plane to disable
 * @pipe: pipe consuming the data
 *
 * Disable @plane; should be an independent operation.
 */
1915 1916
static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
					   enum plane plane, enum pipe pipe)
1917
{
1918 1919
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
1920 1921 1922
	int reg;
	u32 val;

1923
	WARN(!intel_crtc->primary_enabled, "Primary plane already disabled\n");
1924

1925
	intel_crtc->primary_enabled = false;
1926

1927 1928
	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1929 1930 1931 1932
	if ((val & DISPLAY_PLANE_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
1933
	intel_flush_primary_plane(dev_priv, plane);
1934 1935 1936
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

1937 1938 1939 1940 1941 1942 1943 1944 1945
static bool need_vtd_wa(struct drm_device *dev)
{
#ifdef CONFIG_INTEL_IOMMU
	if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
		return true;
#endif
	return false;
}

1946 1947 1948 1949 1950 1951 1952 1953
static int intel_align_height(struct drm_device *dev, int height, bool tiled)
{
	int tile_height;

	tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
	return ALIGN(height, tile_height);
}

1954
int
1955
intel_pin_and_fence_fb_obj(struct drm_device *dev,
1956
			   struct drm_i915_gem_object *obj,
1957
			   struct intel_ring_buffer *pipelined)
1958
{
1959
	struct drm_i915_private *dev_priv = dev->dev_private;
1960 1961 1962
	u32 alignment;
	int ret;

1963
	switch (obj->tiling_mode) {
1964
	case I915_TILING_NONE:
1965 1966
		if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
			alignment = 128 * 1024;
1967
		else if (INTEL_INFO(dev)->gen >= 4)
1968 1969 1970
			alignment = 4 * 1024;
		else
			alignment = 64 * 1024;
1971 1972 1973 1974 1975 1976
		break;
	case I915_TILING_X:
		/* pin() will align the object as required by fence */
		alignment = 0;
		break;
	case I915_TILING_Y:
1977
		WARN(1, "Y tiled bo slipped through, driver bug!\n");
1978 1979 1980 1981 1982
		return -EINVAL;
	default:
		BUG();
	}

1983 1984 1985 1986 1987 1988 1989 1990
	/* Note that the w/a also requires 64 PTE of padding following the
	 * bo. We currently fill all unused PTE with the shadow page and so
	 * we should always have valid PTE following the scanout preventing
	 * the VT-d warning.
	 */
	if (need_vtd_wa(dev) && alignment < 256 * 1024)
		alignment = 256 * 1024;

1991
	dev_priv->mm.interruptible = false;
1992
	ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
1993
	if (ret)
1994
		goto err_interruptible;
1995 1996 1997 1998 1999 2000

	/* Install a fence for tiled scan-out. Pre-i965 always needs a
	 * fence, whereas 965+ only requires a fence if using
	 * framebuffer compression.  For simplicity, we always install
	 * a fence as the cost is not that onerous.
	 */
2001
	ret = i915_gem_object_get_fence(obj);
2002 2003
	if (ret)
		goto err_unpin;
2004

2005
	i915_gem_object_pin_fence(obj);
2006

2007
	dev_priv->mm.interruptible = true;
2008
	return 0;
2009 2010

err_unpin:
2011
	i915_gem_object_unpin_from_display_plane(obj);
2012 2013
err_interruptible:
	dev_priv->mm.interruptible = true;
2014
	return ret;
2015 2016
}

2017 2018 2019
void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
{
	i915_gem_object_unpin_fence(obj);
2020
	i915_gem_object_unpin_from_display_plane(obj);
2021 2022
}

2023 2024
/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
 * is assumed to be a power-of-two. */
2025 2026 2027 2028
unsigned long intel_gen4_compute_page_offset(int *x, int *y,
					     unsigned int tiling_mode,
					     unsigned int cpp,
					     unsigned int pitch)
2029
{
2030 2031
	if (tiling_mode != I915_TILING_NONE) {
		unsigned int tile_rows, tiles;
2032

2033 2034
		tile_rows = *y / 8;
		*y %= 8;
2035

2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047
		tiles = *x / (512/cpp);
		*x %= 512/cpp;

		return tile_rows * pitch * 8 + tiles * 4096;
	} else {
		unsigned int offset;

		offset = *y * pitch + *x * cpp;
		*y = 0;
		*x = (offset & 4095) / cpp;
		return offset & -4096;
	}
2048 2049
}

2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070
int intel_format_to_fourcc(int format)
{
	switch (format) {
	case DISPPLANE_8BPP:
		return DRM_FORMAT_C8;
	case DISPPLANE_BGRX555:
		return DRM_FORMAT_XRGB1555;
	case DISPPLANE_BGRX565:
		return DRM_FORMAT_RGB565;
	default:
	case DISPPLANE_BGRX888:
		return DRM_FORMAT_XRGB8888;
	case DISPPLANE_RGBX888:
		return DRM_FORMAT_XBGR8888;
	case DISPPLANE_BGRX101010:
		return DRM_FORMAT_XRGB2101010;
	case DISPPLANE_RGBX101010:
		return DRM_FORMAT_XBGR2101010;
	}
}

2071
static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
2072 2073 2074 2075 2076 2077 2078
				  struct intel_plane_config *plane_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_gem_object *obj = NULL;
	struct drm_mode_fb_cmd2 mode_cmd = { 0 };
	u32 base = plane_config->base;

2079 2080 2081
	if (plane_config->size == 0)
		return false;

2082 2083 2084
	obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
							     plane_config->size);
	if (!obj)
2085
		return false;
2086 2087 2088

	if (plane_config->tiled) {
		obj->tiling_mode = I915_TILING_X;
2089
		obj->stride = crtc->base.fb->pitches[0];
2090 2091
	}

2092 2093 2094 2095
	mode_cmd.pixel_format = crtc->base.fb->pixel_format;
	mode_cmd.width = crtc->base.fb->width;
	mode_cmd.height = crtc->base.fb->height;
	mode_cmd.pitches[0] = crtc->base.fb->pitches[0];
2096 2097 2098

	mutex_lock(&dev->struct_mutex);

2099 2100
	if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.fb),
				   &mode_cmd, obj)) {
2101 2102 2103 2104 2105
		DRM_DEBUG_KMS("intel fb init failed\n");
		goto out_unref_obj;
	}

	mutex_unlock(&dev->struct_mutex);
2106 2107 2108

	DRM_DEBUG_KMS("plane fb obj %p\n", obj);
	return true;
2109 2110 2111 2112

out_unref_obj:
	drm_gem_object_unreference(&obj->base);
	mutex_unlock(&dev->struct_mutex);
2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130
	return false;
}

static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
				 struct intel_plane_config *plane_config)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_crtc *c;
	struct intel_crtc *i;
	struct intel_framebuffer *fb;

	if (!intel_crtc->base.fb)
		return;

	if (intel_alloc_plane_obj(intel_crtc, plane_config))
		return;

	kfree(intel_crtc->base.fb);
2131
	intel_crtc->base.fb = NULL;
2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152

	/*
	 * Failed to alloc the obj, check to see if we should share
	 * an fb with another CRTC instead
	 */
	list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
		i = to_intel_crtc(c);

		if (c == &intel_crtc->base)
			continue;

		if (!i->active || !c->fb)
			continue;

		fb = to_intel_framebuffer(c->fb);
		if (i915_gem_obj_ggtt_offset(fb->obj) == plane_config->base) {
			drm_framebuffer_reference(c->fb);
			intel_crtc->base.fb = c->fb;
			break;
		}
	}
2153 2154
}

2155 2156 2157
static int i9xx_update_primary_plane(struct drm_crtc *crtc,
				     struct drm_framebuffer *fb,
				     int x, int y)
J
Jesse Barnes 已提交
2158 2159 2160 2161 2162
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
2163
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
2164
	int plane = intel_crtc->plane;
2165
	unsigned long linear_offset;
J
Jesse Barnes 已提交
2166
	u32 dspcntr;
2167
	u32 reg;
J
Jesse Barnes 已提交
2168 2169 2170 2171 2172 2173

	switch (plane) {
	case 0:
	case 1:
		break;
	default:
2174
		DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
J
Jesse Barnes 已提交
2175 2176 2177 2178 2179 2180
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

2181 2182
	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
J
Jesse Barnes 已提交
2183 2184
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2185 2186
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
J
Jesse Barnes 已提交
2187 2188
		dspcntr |= DISPPLANE_8BPP;
		break;
2189 2190 2191
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
		dspcntr |= DISPPLANE_BGRX555;
J
Jesse Barnes 已提交
2192
		break;
2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210
	case DRM_FORMAT_RGB565:
		dspcntr |= DISPPLANE_BGRX565;
		break;
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
		dspcntr |= DISPPLANE_BGRX888;
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		dspcntr |= DISPPLANE_RGBX888;
		break;
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
		dspcntr |= DISPPLANE_BGRX101010;
		break;
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		dspcntr |= DISPPLANE_RGBX101010;
J
Jesse Barnes 已提交
2211 2212
		break;
	default:
2213
		BUG();
J
Jesse Barnes 已提交
2214
	}
2215

2216
	if (INTEL_INFO(dev)->gen >= 4) {
2217
		if (obj->tiling_mode != I915_TILING_NONE)
J
Jesse Barnes 已提交
2218 2219 2220 2221 2222
			dspcntr |= DISPPLANE_TILED;
		else
			dspcntr &= ~DISPPLANE_TILED;
	}

2223 2224 2225
	if (IS_G4X(dev))
		dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;

2226
	I915_WRITE(reg, dspcntr);
J
Jesse Barnes 已提交
2227

2228
	linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
J
Jesse Barnes 已提交
2229

2230 2231
	if (INTEL_INFO(dev)->gen >= 4) {
		intel_crtc->dspaddr_offset =
2232 2233 2234
			intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
						       fb->bits_per_pixel / 8,
						       fb->pitches[0]);
2235 2236
		linear_offset -= intel_crtc->dspaddr_offset;
	} else {
2237
		intel_crtc->dspaddr_offset = linear_offset;
2238
	}
2239

2240 2241 2242
	DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
		      i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
		      fb->pitches[0]);
2243
	I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
2244
	if (INTEL_INFO(dev)->gen >= 4) {
2245 2246
		I915_WRITE(DSPSURF(plane),
			   i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
2247
		I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2248
		I915_WRITE(DSPLINOFF(plane), linear_offset);
2249
	} else
2250
		I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
2251
	POSTING_READ(reg);
J
Jesse Barnes 已提交
2252

2253 2254 2255
	return 0;
}

2256 2257 2258
static int ironlake_update_primary_plane(struct drm_crtc *crtc,
					 struct drm_framebuffer *fb,
					 int x, int y)
2259 2260 2261 2262 2263 2264 2265
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
	struct drm_i915_gem_object *obj;
	int plane = intel_crtc->plane;
2266
	unsigned long linear_offset;
2267 2268 2269 2270 2271 2272
	u32 dspcntr;
	u32 reg;

	switch (plane) {
	case 0:
	case 1:
J
Jesse Barnes 已提交
2273
	case 2:
2274 2275
		break;
	default:
2276
		DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
2277 2278 2279 2280 2281 2282 2283 2284 2285 2286
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2287 2288
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
2289 2290
		dspcntr |= DISPPLANE_8BPP;
		break;
2291 2292
	case DRM_FORMAT_RGB565:
		dspcntr |= DISPPLANE_BGRX565;
2293
		break;
2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
		dspcntr |= DISPPLANE_BGRX888;
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		dspcntr |= DISPPLANE_RGBX888;
		break;
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
		dspcntr |= DISPPLANE_BGRX101010;
		break;
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		dspcntr |= DISPPLANE_RGBX101010;
2309 2310
		break;
	default:
2311
		BUG();
2312 2313 2314 2315 2316 2317 2318
	}

	if (obj->tiling_mode != I915_TILING_NONE)
		dspcntr |= DISPPLANE_TILED;
	else
		dspcntr &= ~DISPPLANE_TILED;

2319
	if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2320 2321 2322
		dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
	else
		dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2323 2324 2325

	I915_WRITE(reg, dspcntr);

2326
	linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
2327
	intel_crtc->dspaddr_offset =
2328 2329 2330
		intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
					       fb->bits_per_pixel / 8,
					       fb->pitches[0]);
2331
	linear_offset -= intel_crtc->dspaddr_offset;
2332

2333 2334 2335
	DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
		      i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
		      fb->pitches[0]);
2336
	I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
2337 2338
	I915_WRITE(DSPSURF(plane),
		   i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
2339
	if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
2340 2341 2342 2343 2344
		I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
	} else {
		I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
		I915_WRITE(DSPLINOFF(plane), linear_offset);
	}
2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357
	POSTING_READ(reg);

	return 0;
}

/* Assume fb object is pinned & idle & fenced and just update base pointers */
static int
intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			   int x, int y, enum mode_set_atomic state)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

2358 2359
	if (dev_priv->display.disable_fbc)
		dev_priv->display.disable_fbc(dev);
2360
	intel_increase_pllclock(crtc);
J
Jesse Barnes 已提交
2361

2362
	return dev_priv->display.update_primary_plane(crtc, fb, x, y);
J
Jesse Barnes 已提交
2363 2364
}

2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395
void intel_display_handle_reset(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;

	/*
	 * Flips in the rings have been nuked by the reset,
	 * so complete all pending flips so that user space
	 * will get its events and not get stuck.
	 *
	 * Also update the base address of all primary
	 * planes to the the last fb to make sure we're
	 * showing the correct fb after a reset.
	 *
	 * Need to make two loops over the crtcs so that we
	 * don't try to grab a crtc mutex before the
	 * pending_flip_queue really got woken up.
	 */

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
		enum plane plane = intel_crtc->plane;

		intel_prepare_page_flip(dev, plane);
		intel_finish_page_flip_plane(dev, plane);
	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

		mutex_lock(&crtc->mutex);
2396 2397 2398 2399 2400 2401
		/*
		 * FIXME: Once we have proper support for primary planes (and
		 * disabling them without disabling the entire crtc) allow again
		 * a NULL crtc->fb.
		 */
		if (intel_crtc->active && crtc->fb)
2402 2403 2404 2405
			dev_priv->display.update_primary_plane(crtc,
							       crtc->fb,
							       crtc->x,
							       crtc->y);
2406 2407 2408 2409
		mutex_unlock(&crtc->mutex);
	}
}

2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432
static int
intel_finish_fb(struct drm_framebuffer *old_fb)
{
	struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	bool was_interruptible = dev_priv->mm.interruptible;
	int ret;

	/* Big Hammer, we also need to ensure that any pending
	 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
	 * current scanout is retired before unpinning the old
	 * framebuffer.
	 *
	 * This should only fail upon a hung GPU, in which case we
	 * can safely continue.
	 */
	dev_priv->mm.interruptible = false;
	ret = i915_gem_object_finish_gpu(obj);
	dev_priv->mm.interruptible = was_interruptible;

	return ret;
}

2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451
static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	unsigned long flags;
	bool pending;

	if (i915_reset_in_progress(&dev_priv->gpu_error) ||
	    intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
		return false;

	spin_lock_irqsave(&dev->event_lock, flags);
	pending = to_intel_crtc(crtc)->unpin_work != NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	return pending;
}

2452
static int
2453
intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2454
		    struct drm_framebuffer *fb)
J
Jesse Barnes 已提交
2455 2456
{
	struct drm_device *dev = crtc->dev;
2457
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2458
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2459
	struct drm_framebuffer *old_fb;
2460
	int ret;
J
Jesse Barnes 已提交
2461

2462 2463 2464 2465 2466
	if (intel_crtc_has_pending_flip(crtc)) {
		DRM_ERROR("pipe is still busy with an old pageflip\n");
		return -EBUSY;
	}

J
Jesse Barnes 已提交
2467
	/* no fb bound */
2468
	if (!fb) {
2469
		DRM_ERROR("No FB bound\n");
2470 2471 2472
		return 0;
	}

2473
	if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
2474 2475 2476
		DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
			  plane_name(intel_crtc->plane),
			  INTEL_INFO(dev)->num_pipes);
2477
		return -EINVAL;
J
Jesse Barnes 已提交
2478 2479
	}

2480
	mutex_lock(&dev->struct_mutex);
2481
	ret = intel_pin_and_fence_fb_obj(dev,
2482
					 to_intel_framebuffer(fb)->obj,
2483
					 NULL);
2484
	mutex_unlock(&dev->struct_mutex);
2485
	if (ret != 0) {
2486
		DRM_ERROR("pin & fence failed\n");
2487 2488
		return ret;
	}
J
Jesse Barnes 已提交
2489

2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502
	/*
	 * Update pipe size and adjust fitter if needed: the reason for this is
	 * that in compute_mode_changes we check the native mode (not the pfit
	 * mode) to see if we can flip rather than do a full mode set. In the
	 * fastboot case, we'll flip, but if we don't update the pipesrc and
	 * pfit state, we'll end up with a big fb scanned out into the wrong
	 * sized surface.
	 *
	 * To fix this properly, we need to hoist the checks up into
	 * compute_mode_changes (or above), check the actual pfit state and
	 * whether the platform allows pfit disable with pipe active, and only
	 * then update the pipesrc and pfit state, even on the flip path.
	 */
2503
	if (i915.fastboot) {
2504 2505 2506
		const struct drm_display_mode *adjusted_mode =
			&intel_crtc->config.adjusted_mode;

2507
		I915_WRITE(PIPESRC(intel_crtc->pipe),
2508 2509
			   ((adjusted_mode->crtc_hdisplay - 1) << 16) |
			   (adjusted_mode->crtc_vdisplay - 1));
2510
		if (!intel_crtc->config.pch_pfit.enabled &&
2511 2512 2513 2514 2515 2516
		    (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
		     intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
			I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
			I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
			I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
		}
2517 2518
		intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
		intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
2519 2520
	}

2521
	ret = dev_priv->display.update_primary_plane(crtc, fb, x, y);
2522
	if (ret) {
2523
		mutex_lock(&dev->struct_mutex);
2524
		intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
2525
		mutex_unlock(&dev->struct_mutex);
2526
		DRM_ERROR("failed to update base address\n");
2527
		return ret;
J
Jesse Barnes 已提交
2528
	}
2529

2530 2531
	old_fb = crtc->fb;
	crtc->fb = fb;
2532 2533
	crtc->x = x;
	crtc->y = y;
2534

2535
	if (old_fb) {
2536 2537
		if (intel_crtc->active && old_fb != fb)
			intel_wait_for_vblank(dev, intel_crtc->pipe);
2538
		mutex_lock(&dev->struct_mutex);
2539
		intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
2540
		mutex_unlock(&dev->struct_mutex);
2541
	}
2542

2543
	mutex_lock(&dev->struct_mutex);
2544
	intel_update_fbc(dev);
R
Rodrigo Vivi 已提交
2545
	intel_edp_psr_update(dev);
2546
	mutex_unlock(&dev->struct_mutex);
J
Jesse Barnes 已提交
2547

2548
	return 0;
J
Jesse Barnes 已提交
2549 2550
}

2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561
static void intel_fdi_normal_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* enable normal train */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2562
	if (IS_IVYBRIDGE(dev)) {
2563 2564
		temp &= ~FDI_LINK_TRAIN_NONE_IVB;
		temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
2565 2566 2567
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
2568
	}
2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_NORMAL_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE;
	}
	I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);

	/* wait one idle pattern time */
	POSTING_READ(reg);
	udelay(1000);
2585 2586 2587 2588 2589

	/* IVB wants error correction enabled */
	if (IS_IVYBRIDGE(dev))
		I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
			   FDI_FE_ERRC_ENABLE);
2590 2591
}

2592
static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
2593
{
2594 2595
	return crtc->base.enabled && crtc->active &&
		crtc->config.has_pch_encoder;
2596 2597
}

2598 2599 2600 2601 2602 2603 2604 2605 2606
static void ivb_modeset_global_resources(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *pipe_B_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
	struct intel_crtc *pipe_C_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
	uint32_t temp;

2607 2608 2609 2610 2611 2612 2613
	/*
	 * When everything is off disable fdi C so that we could enable fdi B
	 * with all lanes. Note that we don't care about enabled pipes without
	 * an enabled pch encoder.
	 */
	if (!pipe_has_enabled_pch(pipe_B_crtc) &&
	    !pipe_has_enabled_pch(pipe_C_crtc)) {
2614 2615 2616 2617 2618 2619 2620 2621 2622 2623
		WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
		WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);

		temp = I915_READ(SOUTH_CHICKEN1);
		temp &= ~FDI_BC_BIFURCATION_SELECT;
		DRM_DEBUG_KMS("disabling fdi C rx\n");
		I915_WRITE(SOUTH_CHICKEN1, temp);
	}
}

2624 2625 2626 2627 2628 2629 2630
/* The FDI link training functions for ILK/Ibexpeak. */
static void ironlake_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2631
	int plane = intel_crtc->plane;
2632
	u32 reg, temp, tries;
2633

2634 2635 2636 2637
	/* FDI needs bits from pipe & plane first */
	assert_pipe_enabled(dev_priv, pipe);
	assert_plane_enabled(dev_priv, plane);

2638 2639
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2640 2641
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2642 2643
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2644 2645
	I915_WRITE(reg, temp);
	I915_READ(reg);
2646 2647
	udelay(150);

2648
	/* enable CPU FDI TX and PCH FDI RX */
2649 2650
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2651 2652
	temp &= ~FDI_DP_PORT_WIDTH_MASK;
	temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2653 2654
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2655
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2656

2657 2658
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2659 2660
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2661 2662 2663
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2664 2665
	udelay(150);

2666
	/* Ironlake workaround, enable clock pointer after FDI enable*/
2667 2668 2669
	I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
	I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
		   FDI_RX_PHASE_SYNC_POINTER_EN);
2670

2671
	reg = FDI_RX_IIR(pipe);
2672
	for (tries = 0; tries < 5; tries++) {
2673
		temp = I915_READ(reg);
2674 2675 2676 2677
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if ((temp & FDI_RX_BIT_LOCK)) {
			DRM_DEBUG_KMS("FDI train 1 done.\n");
2678
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2679 2680 2681
			break;
		}
	}
2682
	if (tries == 5)
2683
		DRM_ERROR("FDI train 1 fail!\n");
2684 2685

	/* Train 2 */
2686 2687
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2688 2689
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2690
	I915_WRITE(reg, temp);
2691

2692 2693
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2694 2695
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2696
	I915_WRITE(reg, temp);
2697

2698 2699
	POSTING_READ(reg);
	udelay(150);
2700

2701
	reg = FDI_RX_IIR(pipe);
2702
	for (tries = 0; tries < 5; tries++) {
2703
		temp = I915_READ(reg);
2704 2705 2706
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
2707
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2708 2709 2710 2711
			DRM_DEBUG_KMS("FDI train 2 done.\n");
			break;
		}
	}
2712
	if (tries == 5)
2713
		DRM_ERROR("FDI train 2 fail!\n");
2714 2715

	DRM_DEBUG_KMS("FDI train done\n");
2716

2717 2718
}

2719
static const int snb_b_fdi_train_param[] = {
2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732
	FDI_LINK_TRAIN_400MV_0DB_SNB_B,
	FDI_LINK_TRAIN_400MV_6DB_SNB_B,
	FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
	FDI_LINK_TRAIN_800MV_0DB_SNB_B,
};

/* The FDI link training functions for SNB/Cougarpoint. */
static void gen6_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2733
	u32 reg, temp, i, retry;
2734

2735 2736
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2737 2738
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2739 2740
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2741 2742 2743
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2744 2745
	udelay(150);

2746
	/* enable CPU FDI TX and PCH FDI RX */
2747 2748
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2749 2750
	temp &= ~FDI_DP_PORT_WIDTH_MASK;
	temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2751 2752 2753 2754 2755
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	/* SNB-B */
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2756
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2757

2758 2759 2760
	I915_WRITE(FDI_RX_MISC(pipe),
		   FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);

2761 2762
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2763 2764 2765 2766 2767 2768 2769
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
2770 2771 2772
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2773 2774
	udelay(150);

2775
	for (i = 0; i < 4; i++) {
2776 2777
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2778 2779
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2780 2781 2782
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2783 2784
		udelay(500);

2785 2786 2787 2788 2789 2790 2791 2792 2793 2794
		for (retry = 0; retry < 5; retry++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
			if (temp & FDI_RX_BIT_LOCK) {
				I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
				DRM_DEBUG_KMS("FDI train 1 done.\n");
				break;
			}
			udelay(50);
2795
		}
2796 2797
		if (retry < 5)
			break;
2798 2799
	}
	if (i == 4)
2800
		DRM_ERROR("FDI train 1 fail!\n");
2801 2802

	/* Train 2 */
2803 2804
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2805 2806 2807 2808 2809 2810 2811
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
	if (IS_GEN6(dev)) {
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		/* SNB-B */
		temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
	}
2812
	I915_WRITE(reg, temp);
2813

2814 2815
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2816 2817 2818 2819 2820 2821 2822
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_2;
	}
2823 2824 2825
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2826 2827
	udelay(150);

2828
	for (i = 0; i < 4; i++) {
2829 2830
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2831 2832
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2833 2834 2835
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2836 2837
		udelay(500);

2838 2839 2840 2841 2842 2843 2844 2845 2846 2847
		for (retry = 0; retry < 5; retry++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
			if (temp & FDI_RX_SYMBOL_LOCK) {
				I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
				DRM_DEBUG_KMS("FDI train 2 done.\n");
				break;
			}
			udelay(50);
2848
		}
2849 2850
		if (retry < 5)
			break;
2851 2852
	}
	if (i == 4)
2853
		DRM_ERROR("FDI train 2 fail!\n");
2854 2855 2856 2857

	DRM_DEBUG_KMS("FDI train done.\n");
}

2858 2859 2860 2861 2862 2863 2864
/* Manual link training for Ivy Bridge A0 parts */
static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2865
	u32 reg, temp, i, j;
2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877

	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(150);

2878 2879 2880
	DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
		      I915_READ(FDI_RX_IIR(pipe)));

2881 2882 2883 2884 2885 2886 2887 2888
	/* Try each vswing and preemphasis setting twice before moving on */
	for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
		/* disable first in case we need to retry */
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
		temp &= ~FDI_TX_ENABLE;
		I915_WRITE(reg, temp);
2889

2890 2891 2892 2893 2894 2895
		reg = FDI_RX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_AUTO;
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp &= ~FDI_RX_ENABLE;
		I915_WRITE(reg, temp);
2896

2897
		/* enable CPU FDI TX and PCH FDI RX */
2898 2899
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2900 2901 2902
		temp &= ~FDI_DP_PORT_WIDTH_MASK;
		temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
		temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2903
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2904 2905 2906
		temp |= snb_b_fdi_train_param[j/2];
		temp |= FDI_COMPOSITE_SYNC;
		I915_WRITE(reg, temp | FDI_TX_ENABLE);
2907

2908 2909
		I915_WRITE(FDI_RX_MISC(pipe),
			   FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2910

2911
		reg = FDI_RX_CTL(pipe);
2912
		temp = I915_READ(reg);
2913 2914 2915
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
		temp |= FDI_COMPOSITE_SYNC;
		I915_WRITE(reg, temp | FDI_RX_ENABLE);
2916

2917 2918
		POSTING_READ(reg);
		udelay(1); /* should be 0.5us */
2919

2920 2921 2922 2923
		for (i = 0; i < 4; i++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2924

2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937
			if (temp & FDI_RX_BIT_LOCK ||
			    (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
				I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
				DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
					      i);
				break;
			}
			udelay(1); /* should be 0.5us */
		}
		if (i == 4) {
			DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
			continue;
		}
2938

2939
		/* Train 2 */
2940 2941
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2942 2943 2944 2945 2946 2947 2948 2949
		temp &= ~FDI_LINK_TRAIN_NONE_IVB;
		temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
		I915_WRITE(reg, temp);

		reg = FDI_RX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2950 2951 2952
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2953
		udelay(2); /* should be 1.5us */
2954

2955 2956 2957 2958
		for (i = 0; i < 4; i++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2959

2960 2961 2962 2963 2964 2965 2966 2967
			if (temp & FDI_RX_SYMBOL_LOCK ||
			    (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
				I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
				DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
					      i);
				goto train_done;
			}
			udelay(2); /* should be 1.5us */
2968
		}
2969 2970
		if (i == 4)
			DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
2971 2972
	}

2973
train_done:
2974 2975 2976
	DRM_DEBUG_KMS("FDI train done.\n");
}

2977
static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2978
{
2979
	struct drm_device *dev = intel_crtc->base.dev;
2980 2981
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = intel_crtc->pipe;
2982
	u32 reg, temp;
J
Jesse Barnes 已提交
2983

2984

2985
	/* enable PCH FDI RX PLL, wait warmup plus DMI latency */
2986 2987
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2988 2989
	temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
	temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2990
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
2991 2992 2993
	I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);

	POSTING_READ(reg);
2994 2995 2996
	udelay(200);

	/* Switch from Rawclk to PCDclk */
2997 2998 2999 3000
	temp = I915_READ(reg);
	I915_WRITE(reg, temp | FDI_PCDCLK);

	POSTING_READ(reg);
3001 3002
	udelay(200);

3003 3004 3005 3006 3007
	/* Enable CPU FDI TX PLL, always on for Ironlake */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	if ((temp & FDI_TX_PLL_ENABLE) == 0) {
		I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
3008

3009 3010
		POSTING_READ(reg);
		udelay(100);
3011
	}
3012 3013
}

3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042
static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* Switch from PCDclk to Rawclk */
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_PCDCLK);

	/* Disable CPU FDI TX PLL */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);

	POSTING_READ(reg);
	udelay(100);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);

	/* Wait for the clocks to turn off. */
	POSTING_READ(reg);
	udelay(100);
}

3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059
static void ironlake_fdi_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* disable CPU FDI tx and PCH FDI rx */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
	POSTING_READ(reg);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~(0x7 << 16);
3060
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
3061 3062 3063 3064 3065 3066
	I915_WRITE(reg, temp & ~FDI_RX_ENABLE);

	POSTING_READ(reg);
	udelay(100);

	/* Ironlake workaround, disable clock pointer after downing FDI */
3067 3068 3069
	if (HAS_PCH_IBX(dev)) {
		I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
	}
3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088

	/* still set train pattern 1 */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
	/* BPC in FDI rx is consistent with that in PIPECONF */
	temp &= ~(0x07 << 16);
3089
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
3090 3091 3092 3093 3094 3095
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(100);
}

3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119
bool intel_has_pending_fb_unpin(struct drm_device *dev)
{
	struct intel_crtc *crtc;

	/* Note that we don't need to be called with mode_config.lock here
	 * as our list of CRTC objects is static for the lifetime of the
	 * device and so cannot disappear as we iterate. Similarly, we can
	 * happily treat the predicates as racy, atomic checks as userspace
	 * cannot claim and pin a new fb without at least acquring the
	 * struct_mutex and so serialising with us.
	 */
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
		if (atomic_read(&crtc->unpin_work_count) == 0)
			continue;

		if (crtc->unpin_work)
			intel_wait_for_vblank(dev, crtc->pipe);

		return true;
	}

	return false;
}

3120 3121
static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
{
3122
	struct drm_device *dev = crtc->dev;
3123
	struct drm_i915_private *dev_priv = dev->dev_private;
3124 3125 3126 3127

	if (crtc->fb == NULL)
		return;

3128 3129
	WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));

3130 3131 3132
	wait_event(dev_priv->pending_flip_queue,
		   !intel_crtc_has_pending_flip(crtc));

3133 3134 3135
	mutex_lock(&dev->struct_mutex);
	intel_finish_fb(crtc->fb);
	mutex_unlock(&dev->struct_mutex);
3136 3137
}

3138 3139 3140 3141 3142
/* Program iCLKIP clock to the desired frequency */
static void lpt_program_iclkip(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
3143
	int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
3144 3145 3146
	u32 divsel, phaseinc, auxdiv, phasedir = 0;
	u32 temp;

3147 3148
	mutex_lock(&dev_priv->dpio_lock);

3149 3150 3151 3152 3153 3154 3155
	/* It is necessary to ungate the pixclk gate prior to programming
	 * the divisors, and gate it back when it is done.
	 */
	I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);

	/* Disable SSCCTL */
	intel_sbi_write(dev_priv, SBI_SSCCTL6,
3156 3157 3158
			intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
				SBI_SSCCTL_DISABLE,
			SBI_ICLK);
3159 3160

	/* 20MHz is a corner case which is out of range for the 7-bit divisor */
3161
	if (clock == 20000) {
3162 3163 3164 3165 3166
		auxdiv = 1;
		divsel = 0x41;
		phaseinc = 0x20;
	} else {
		/* The iCLK virtual clock root frequency is in MHz,
3167 3168
		 * but the adjusted_mode->crtc_clock in in KHz. To get the
		 * divisors, it is necessary to divide one by another, so we
3169 3170 3171 3172 3173 3174 3175
		 * convert the virtual clock precision to KHz here for higher
		 * precision.
		 */
		u32 iclk_virtual_root_freq = 172800 * 1000;
		u32 iclk_pi_range = 64;
		u32 desired_divisor, msb_divisor_value, pi_value;

3176
		desired_divisor = (iclk_virtual_root_freq / clock);
3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191
		msb_divisor_value = desired_divisor / iclk_pi_range;
		pi_value = desired_divisor % iclk_pi_range;

		auxdiv = 0;
		divsel = msb_divisor_value - 2;
		phaseinc = pi_value;
	}

	/* This should not happen with any sane values */
	WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
		~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
	WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
		~SBI_SSCDIVINTPHASE_INCVAL_MASK);

	DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
3192
			clock,
3193 3194 3195 3196 3197 3198
			auxdiv,
			divsel,
			phasedir,
			phaseinc);

	/* Program SSCDIVINTPHASE6 */
3199
	temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
3200 3201 3202 3203 3204 3205
	temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
	temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
	temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
	temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
	temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
	temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
3206
	intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
3207 3208

	/* Program SSCAUXDIV */
3209
	temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
3210 3211
	temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
	temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
3212
	intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
3213 3214

	/* Enable modulator and associated divider */
3215
	temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3216
	temp &= ~SBI_SSCCTL_DISABLE;
3217
	intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3218 3219 3220 3221 3222

	/* Wait for initialization time */
	udelay(24);

	I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
3223 3224

	mutex_unlock(&dev_priv->dpio_lock);
3225 3226
}

3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250
static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
						enum pipe pch_transcoder)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;

	I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
		   I915_READ(HTOTAL(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
		   I915_READ(HBLANK(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
		   I915_READ(HSYNC(cpu_transcoder)));

	I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
		   I915_READ(VTOTAL(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
		   I915_READ(VBLANK(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
		   I915_READ(VSYNC(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
		   I915_READ(VSYNCSHIFT(cpu_transcoder)));
}

3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292
static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t temp;

	temp = I915_READ(SOUTH_CHICKEN1);
	if (temp & FDI_BC_BIFURCATION_SELECT)
		return;

	WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
	WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);

	temp |= FDI_BC_BIFURCATION_SELECT;
	DRM_DEBUG_KMS("enabling fdi C rx\n");
	I915_WRITE(SOUTH_CHICKEN1, temp);
	POSTING_READ(SOUTH_CHICKEN1);
}

static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	switch (intel_crtc->pipe) {
	case PIPE_A:
		break;
	case PIPE_B:
		if (intel_crtc->config.fdi_lanes > 2)
			WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
		else
			cpt_enable_fdi_bc_bifurcation(dev);

		break;
	case PIPE_C:
		cpt_enable_fdi_bc_bifurcation(dev);

		break;
	default:
		BUG();
	}
}

3293 3294 3295 3296 3297 3298 3299 3300 3301
/*
 * Enable PCH resources required for PCH ports:
 *   - PCH PLLs
 *   - FDI training & RX/TX
 *   - update transcoder timings
 *   - DP transcoding bits
 *   - transcoder
 */
static void ironlake_pch_enable(struct drm_crtc *crtc)
3302 3303 3304 3305 3306
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
3307
	u32 reg, temp;
3308

3309
	assert_pch_transcoder_disabled(dev_priv, pipe);
3310

3311 3312 3313
	if (IS_IVYBRIDGE(dev))
		ivybridge_update_fdi_bc_bifurcation(intel_crtc);

3314 3315 3316 3317 3318
	/* Write the TU size bits before fdi link training, so that error
	 * detection works. */
	I915_WRITE(FDI_RX_TUSIZE1(pipe),
		   I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);

3319
	/* For PCH output, training FDI link */
3320
	dev_priv->display.fdi_link_train(crtc);
3321

3322 3323
	/* We need to program the right clock selection before writing the pixel
	 * mutliplier into the DPLL. */
3324
	if (HAS_PCH_CPT(dev)) {
3325
		u32 sel;
3326

3327
		temp = I915_READ(PCH_DPLL_SEL);
3328 3329
		temp |= TRANS_DPLL_ENABLE(pipe);
		sel = TRANS_DPLLB_SEL(pipe);
3330
		if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
3331 3332 3333
			temp |= sel;
		else
			temp &= ~sel;
3334 3335
		I915_WRITE(PCH_DPLL_SEL, temp);
	}
3336

3337 3338 3339 3340 3341 3342 3343 3344 3345
	/* XXX: pch pll's can be enabled any time before we enable the PCH
	 * transcoder, and we actually should do this to not upset any PCH
	 * transcoder that already use the clock when we share it.
	 *
	 * Note that enable_shared_dpll tries to do the right thing, but
	 * get_shared_dpll unconditionally resets the pll - we need that to have
	 * the right LVDS enable sequence. */
	ironlake_enable_shared_dpll(intel_crtc);

3346 3347
	/* set transcoder timing, panel must allow it */
	assert_panel_unlocked(dev_priv, pipe);
3348
	ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
3349

3350
	intel_fdi_normal_train(crtc);
3351

3352 3353
	/* For PCH DP, enable TRANS_DP_CTL */
	if (HAS_PCH_CPT(dev) &&
3354 3355
	    (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
	     intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
3356
		u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
3357 3358 3359
		reg = TRANS_DP_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(TRANS_DP_PORT_SEL_MASK |
3360 3361
			  TRANS_DP_SYNC_MASK |
			  TRANS_DP_BPC_MASK);
3362 3363
		temp |= (TRANS_DP_OUTPUT_ENABLE |
			 TRANS_DP_ENH_FRAMING);
3364
		temp |= bpc << 9; /* same format but at 11:9 */
3365 3366

		if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
3367
			temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
3368
		if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
3369
			temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
3370 3371 3372

		switch (intel_trans_dp_port_sel(crtc)) {
		case PCH_DP_B:
3373
			temp |= TRANS_DP_PORT_SEL_B;
3374 3375
			break;
		case PCH_DP_C:
3376
			temp |= TRANS_DP_PORT_SEL_C;
3377 3378
			break;
		case PCH_DP_D:
3379
			temp |= TRANS_DP_PORT_SEL_D;
3380 3381
			break;
		default:
3382
			BUG();
3383
		}
3384

3385
		I915_WRITE(reg, temp);
3386
	}
3387

3388
	ironlake_enable_pch_transcoder(dev_priv, pipe);
3389 3390
}

P
Paulo Zanoni 已提交
3391 3392 3393 3394 3395
static void lpt_pch_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3396
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
P
Paulo Zanoni 已提交
3397

3398
	assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
P
Paulo Zanoni 已提交
3399

3400
	lpt_program_iclkip(crtc);
P
Paulo Zanoni 已提交
3401

3402
	/* Set transcoder timing. */
3403
	ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
P
Paulo Zanoni 已提交
3404

3405
	lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
3406 3407
}

3408
static void intel_put_shared_dpll(struct intel_crtc *crtc)
3409
{
3410
	struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3411 3412 3413 3414 3415

	if (pll == NULL)
		return;

	if (pll->refcount == 0) {
3416
		WARN(1, "bad %s refcount\n", pll->name);
3417 3418 3419
		return;
	}

3420 3421 3422 3423 3424
	if (--pll->refcount == 0) {
		WARN_ON(pll->on);
		WARN_ON(pll->active);
	}

3425
	crtc->config.shared_dpll = DPLL_ID_PRIVATE;
3426 3427
}

3428
static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
3429
{
3430 3431 3432
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
	enum intel_dpll_id i;
3433 3434

	if (pll) {
3435 3436
		DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
			      crtc->base.base.id, pll->name);
3437
		intel_put_shared_dpll(crtc);
3438 3439
	}

3440 3441
	if (HAS_PCH_IBX(dev_priv->dev)) {
		/* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3442
		i = (enum intel_dpll_id) crtc->pipe;
D
Daniel Vetter 已提交
3443
		pll = &dev_priv->shared_dplls[i];
3444

3445 3446
		DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
			      crtc->base.base.id, pll->name);
3447 3448 3449 3450

		goto found;
	}

D
Daniel Vetter 已提交
3451 3452
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		pll = &dev_priv->shared_dplls[i];
3453 3454 3455 3456 3457

		/* Only want to check enabled timings first */
		if (pll->refcount == 0)
			continue;

3458 3459
		if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
			   sizeof(pll->hw_state)) == 0) {
3460
			DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
3461
				      crtc->base.base.id,
3462
				      pll->name, pll->refcount, pll->active);
3463 3464 3465 3466 3467 3468

			goto found;
		}
	}

	/* Ok no matching timings, maybe there's a free one? */
D
Daniel Vetter 已提交
3469 3470
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		pll = &dev_priv->shared_dplls[i];
3471
		if (pll->refcount == 0) {
3472 3473
			DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
				      crtc->base.base.id, pll->name);
3474 3475 3476 3477 3478 3479 3480
			goto found;
		}
	}

	return NULL;

found:
3481
	crtc->config.shared_dpll = i;
3482 3483
	DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
			 pipe_name(crtc->pipe));
3484

3485
	if (pll->active == 0) {
3486 3487 3488
		memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
		       sizeof(pll->hw_state));

3489
		DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
3490
		WARN_ON(pll->on);
3491
		assert_shared_dpll_disabled(dev_priv, pll);
3492

3493
		pll->mode_set(dev_priv, pll);
3494 3495
	}
	pll->refcount++;
3496

3497 3498 3499
	return pll;
}

3500
static void cpt_verify_modeset(struct drm_device *dev, int pipe)
3501 3502
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3503
	int dslreg = PIPEDSL(pipe);
3504 3505 3506 3507 3508 3509
	u32 temp;

	temp = I915_READ(dslreg);
	udelay(500);
	if (wait_for(I915_READ(dslreg) != temp, 5)) {
		if (wait_for(I915_READ(dslreg) != temp, 5))
3510
			DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
3511 3512 3513
	}
}

3514 3515 3516 3517 3518 3519
static void ironlake_pfit_enable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;

3520
	if (crtc->config.pch_pfit.enabled) {
3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531
		/* Force use of hard-coded filter coefficients
		 * as some pre-programmed values are broken,
		 * e.g. x201.
		 */
		if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
			I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
						 PF_PIPE_SEL_IVB(pipe));
		else
			I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
		I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
		I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
3532 3533 3534
	}
}

3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556
static void intel_enable_planes(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
	struct intel_plane *intel_plane;

	list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
		if (intel_plane->pipe == pipe)
			intel_plane_restore(&intel_plane->base);
}

static void intel_disable_planes(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
	struct intel_plane *intel_plane;

	list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
		if (intel_plane->pipe == pipe)
			intel_plane_disable(&intel_plane->base);
}

3557
void hsw_enable_ips(struct intel_crtc *crtc)
3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;

	if (!crtc->config.ips_enabled)
		return;

	/* We can only enable IPS after we enable a plane and wait for a vblank.
	 * We guarantee that the plane is enabled by calling intel_enable_ips
	 * only after intel_enable_plane. And intel_enable_plane already waits
	 * for a vblank, so all we need to do here is to enable the IPS bit. */
	assert_plane_enabled(dev_priv, crtc->plane);
3569 3570 3571 3572 3573 3574
	if (IS_BROADWELL(crtc->base.dev)) {
		mutex_lock(&dev_priv->rps.hw_lock);
		WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
		mutex_unlock(&dev_priv->rps.hw_lock);
		/* Quoting Art Runyan: "its not safe to expect any particular
		 * value in IPS_CTL bit 31 after enabling IPS through the
3575 3576
		 * mailbox." Moreover, the mailbox may return a bogus state,
		 * so we need to just enable it and continue on.
3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587
		 */
	} else {
		I915_WRITE(IPS_CTL, IPS_ENABLE);
		/* The bit only becomes 1 in the next vblank, so this wait here
		 * is essentially intel_wait_for_vblank. If we don't have this
		 * and don't wait for vblanks until the end of crtc_enable, then
		 * the HW state readout code will complain that the expected
		 * IPS_CTL value is not the one we read. */
		if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
			DRM_ERROR("Timed out waiting for IPS enable\n");
	}
3588 3589
}

3590
void hsw_disable_ips(struct intel_crtc *crtc)
3591 3592 3593 3594 3595 3596 3597 3598
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!crtc->config.ips_enabled)
		return;

	assert_plane_enabled(dev_priv, crtc->plane);
3599 3600 3601 3602
	if (IS_BROADWELL(crtc->base.dev)) {
		mutex_lock(&dev_priv->rps.hw_lock);
		WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
		mutex_unlock(&dev_priv->rps.hw_lock);
3603
	} else {
3604
		I915_WRITE(IPS_CTL, 0);
3605 3606
		POSTING_READ(IPS_CTL);
	}
3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640

	/* We need to wait for a vblank before we can disable the plane. */
	intel_wait_for_vblank(dev, crtc->pipe);
}

/** Loads the palette/gamma unit for the CRTC with the prepared values */
static void intel_crtc_load_lut(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	enum pipe pipe = intel_crtc->pipe;
	int palreg = PALETTE(pipe);
	int i;
	bool reenable_ips = false;

	/* The clocks have to be on to load the palette. */
	if (!crtc->enabled || !intel_crtc->active)
		return;

	if (!HAS_PCH_SPLIT(dev_priv->dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
			assert_dsi_pll_enabled(dev_priv);
		else
			assert_pll_enabled(dev_priv, pipe);
	}

	/* use legacy palette for Ironlake */
	if (HAS_PCH_SPLIT(dev))
		palreg = LGC_PALETTE(pipe);

	/* Workaround : Do not read or write the pipe palette/gamma data while
	 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
	 */
3641
	if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658
	    ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
	     GAMMA_MODE_MODE_SPLIT)) {
		hsw_disable_ips(intel_crtc);
		reenable_ips = true;
	}

	for (i = 0; i < 256; i++) {
		I915_WRITE(palreg + 4 * i,
			   (intel_crtc->lut_r[i] << 16) |
			   (intel_crtc->lut_g[i] << 8) |
			   intel_crtc->lut_b[i]);
	}

	if (reenable_ips)
		hsw_enable_ips(intel_crtc);
}

3659 3660 3661 3662 3663
static void ironlake_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3664
	struct intel_encoder *encoder;
3665 3666 3667
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;

3668 3669
	WARN_ON(!crtc->enabled);

3670 3671 3672 3673
	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
3674 3675 3676 3677

	intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
	intel_set_pch_fifo_underrun_reporting(dev, pipe, true);

3678
	for_each_encoder_on_crtc(dev, crtc, encoder)
3679 3680
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);
3681

3682
	if (intel_crtc->config.has_pch_encoder) {
3683 3684 3685
		/* Note: FDI PLL enabling _must_ be done before we enable the
		 * cpu pipes, hence this is separate from all the other fdi/pch
		 * enabling. */
3686
		ironlake_fdi_pll_enable(intel_crtc);
3687 3688 3689 3690
	} else {
		assert_fdi_tx_disabled(dev_priv, pipe);
		assert_fdi_rx_disabled(dev_priv, pipe);
	}
3691

3692
	ironlake_pfit_enable(intel_crtc);
3693

3694 3695 3696 3697 3698 3699
	/*
	 * On ILK+ LUT must be loaded before the pipe is running but with
	 * clocks enabled
	 */
	intel_crtc_load_lut(crtc);

3700
	intel_update_watermarks(crtc);
3701
	intel_enable_pipe(intel_crtc);
3702
	intel_enable_primary_hw_plane(dev_priv, plane, pipe);
3703
	intel_enable_planes(crtc);
3704
	intel_crtc_update_cursor(crtc, true);
3705

3706
	if (intel_crtc->config.has_pch_encoder)
3707
		ironlake_pch_enable(crtc);
3708

3709
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
3710
	intel_update_fbc(dev);
3711 3712
	mutex_unlock(&dev->struct_mutex);

3713 3714
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);
3715 3716

	if (HAS_PCH_CPT(dev))
3717
		cpt_verify_modeset(dev, intel_crtc->pipe);
3718 3719 3720 3721 3722 3723 3724 3725 3726 3727

	/*
	 * There seems to be a race in PCH platform hw (at least on some
	 * outputs) where an enabled pipe still completes any pageflip right
	 * away (as if the pipe is off) instead of waiting for vblank. As soon
	 * as the first vblank happend, everything works as expected. Hence just
	 * wait for one vblank before returning to avoid strange things
	 * happening.
	 */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
3728 3729
}

P
Paulo Zanoni 已提交
3730 3731 3732
/* IPS only exists on ULT machines and is tied to pipe A. */
static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
{
3733
	return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
P
Paulo Zanoni 已提交
3734 3735
}

3736 3737 3738 3739 3740 3741 3742 3743
static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;

3744
	intel_enable_primary_hw_plane(dev_priv, plane, pipe);
3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773
	intel_enable_planes(crtc);
	intel_crtc_update_cursor(crtc, true);

	hsw_enable_ips(intel_crtc);

	mutex_lock(&dev->struct_mutex);
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);
}

static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;

	intel_crtc_wait_for_pending_flips(crtc);
	drm_vblank_off(dev, pipe);

	/* FBC must be disabled before disabling the plane on HSW. */
	if (dev_priv->fbc.plane == plane)
		intel_disable_fbc(dev);

	hsw_disable_ips(intel_crtc);

	intel_crtc_update_cursor(crtc, false);
	intel_disable_planes(crtc);
3774
	intel_disable_primary_hw_plane(dev_priv, plane, pipe);
3775 3776
}

3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805
/*
 * This implements the workaround described in the "notes" section of the mode
 * set sequence documentation. When going from no pipes or single pipe to
 * multiple pipes, and planes are enabled after the pipe, we need to wait at
 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
 */
static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct intel_crtc *crtc_it, *other_active_crtc = NULL;

	/* We want to get the other_active_crtc only if there's only 1 other
	 * active crtc. */
	list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
		if (!crtc_it->active || crtc_it == crtc)
			continue;

		if (other_active_crtc)
			return;

		other_active_crtc = crtc_it;
	}
	if (!other_active_crtc)
		return;

	intel_wait_for_vblank(dev, other_active_crtc->pipe);
	intel_wait_for_vblank(dev, other_active_crtc->pipe);
}

3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819
static void haswell_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;

	WARN_ON(!crtc->enabled);

	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
3820 3821 3822 3823 3824

	intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
	if (intel_crtc->config.has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);

3825
	if (intel_crtc->config.has_pch_encoder)
3826
		dev_priv->display.fdi_link_train(crtc);
3827 3828 3829 3830 3831

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

3832
	intel_ddi_enable_pipe_clock(intel_crtc);
3833

3834
	ironlake_pfit_enable(intel_crtc);
3835 3836 3837 3838 3839 3840 3841

	/*
	 * On ILK+ LUT must be loaded before the pipe is running but with
	 * clocks enabled
	 */
	intel_crtc_load_lut(crtc);

3842
	intel_ddi_set_pipe_settings(crtc);
3843
	intel_ddi_enable_transcoder_func(crtc);
3844

3845
	intel_update_watermarks(crtc);
3846
	intel_enable_pipe(intel_crtc);
P
Paulo Zanoni 已提交
3847

3848
	if (intel_crtc->config.has_pch_encoder)
P
Paulo Zanoni 已提交
3849
		lpt_pch_enable(crtc);
3850

3851
	for_each_encoder_on_crtc(dev, crtc, encoder) {
3852
		encoder->enable(encoder);
3853 3854
		intel_opregion_notify_encoder(encoder, true);
	}
3855

3856 3857 3858
	/* If we change the relative order between pipe/planes enabling, we need
	 * to change the workaround. */
	haswell_mode_set_planes_workaround(intel_crtc);
3859
	haswell_crtc_enable_planes(crtc);
3860 3861
}

3862 3863 3864 3865 3866 3867 3868 3869
static void ironlake_pfit_disable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;

	/* To avoid upsetting the power well on haswell only disable the pfit if
	 * it's in use. The hw state code will make sure we get this right. */
3870
	if (crtc->config.pch_pfit.enabled) {
3871 3872 3873 3874 3875 3876
		I915_WRITE(PF_CTL(pipe), 0);
		I915_WRITE(PF_WIN_POS(pipe), 0);
		I915_WRITE(PF_WIN_SZ(pipe), 0);
	}
}

3877 3878 3879 3880 3881
static void ironlake_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3882
	struct intel_encoder *encoder;
3883 3884
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3885
	u32 reg, temp;
3886

3887

3888 3889 3890
	if (!intel_crtc->active)
		return;

3891 3892 3893
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->disable(encoder);

3894
	intel_crtc_wait_for_pending_flips(crtc);
3895
	drm_vblank_off(dev, pipe);
3896

3897
	if (dev_priv->fbc.plane == plane)
3898
		intel_disable_fbc(dev);
3899

3900
	intel_crtc_update_cursor(crtc, false);
3901
	intel_disable_planes(crtc);
3902
	intel_disable_primary_hw_plane(dev_priv, plane, pipe);
3903

3904 3905 3906
	if (intel_crtc->config.has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev, pipe, false);

3907
	intel_disable_pipe(dev_priv, pipe);
3908

3909
	ironlake_pfit_disable(intel_crtc);
3910

3911 3912 3913
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);
3914

3915 3916
	if (intel_crtc->config.has_pch_encoder) {
		ironlake_fdi_disable(crtc);
3917

3918 3919
		ironlake_disable_pch_transcoder(dev_priv, pipe);
		intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3920

3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931
		if (HAS_PCH_CPT(dev)) {
			/* disable TRANS_DP_CTL */
			reg = TRANS_DP_CTL(pipe);
			temp = I915_READ(reg);
			temp &= ~(TRANS_DP_OUTPUT_ENABLE |
				  TRANS_DP_PORT_SEL_MASK);
			temp |= TRANS_DP_PORT_SEL_NONE;
			I915_WRITE(reg, temp);

			/* disable DPLL_SEL */
			temp = I915_READ(PCH_DPLL_SEL);
3932
			temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
3933
			I915_WRITE(PCH_DPLL_SEL, temp);
3934
		}
3935

3936
		/* disable PCH DPLL */
D
Daniel Vetter 已提交
3937
		intel_disable_shared_dpll(intel_crtc);
3938

3939 3940
		ironlake_fdi_pll_disable(intel_crtc);
	}
3941

3942
	intel_crtc->active = false;
3943
	intel_update_watermarks(crtc);
3944 3945

	mutex_lock(&dev->struct_mutex);
3946
	intel_update_fbc(dev);
3947
	mutex_unlock(&dev->struct_mutex);
3948
}
3949

3950
static void haswell_crtc_disable(struct drm_crtc *crtc)
3951
{
3952 3953
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
3954
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3955 3956
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;
3957
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
3958

3959 3960 3961
	if (!intel_crtc->active)
		return;

3962 3963
	haswell_crtc_disable_planes(crtc);

3964 3965
	for_each_encoder_on_crtc(dev, crtc, encoder) {
		intel_opregion_notify_encoder(encoder, false);
3966
		encoder->disable(encoder);
3967
	}
3968

3969 3970
	if (intel_crtc->config.has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
3971 3972
	intel_disable_pipe(dev_priv, pipe);

3973
	intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
3974

3975
	ironlake_pfit_disable(intel_crtc);
3976

3977
	intel_ddi_disable_pipe_clock(intel_crtc);
3978 3979 3980 3981 3982

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);

3983
	if (intel_crtc->config.has_pch_encoder) {
3984
		lpt_disable_pch_transcoder(dev_priv);
3985
		intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3986
		intel_ddi_fdi_disable(crtc);
3987
	}
3988 3989

	intel_crtc->active = false;
3990
	intel_update_watermarks(crtc);
3991 3992 3993 3994 3995 3996

	mutex_lock(&dev->struct_mutex);
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);
}

3997 3998 3999
static void ironlake_crtc_off(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
D
Daniel Vetter 已提交
4000
	intel_put_shared_dpll(intel_crtc);
4001 4002
}

4003 4004 4005 4006 4007
static void haswell_crtc_off(struct drm_crtc *crtc)
{
	intel_ddi_put_crtc_pll(crtc);
}

4008 4009 4010
static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
{
	if (!enable && intel_crtc->overlay) {
4011
		struct drm_device *dev = intel_crtc->base.dev;
4012
		struct drm_i915_private *dev_priv = dev->dev_private;
4013

4014
		mutex_lock(&dev->struct_mutex);
4015 4016 4017
		dev_priv->mm.interruptible = false;
		(void) intel_overlay_switch_off(intel_crtc->overlay);
		dev_priv->mm.interruptible = true;
4018
		mutex_unlock(&dev->struct_mutex);
4019 4020
	}

4021 4022 4023
	/* Let userspace switch the overlay on again. In most cases userspace
	 * has to recompute where to put it anyway.
	 */
4024 4025
}

4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049
/**
 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
 * cursor plane briefly if not already running after enabling the display
 * plane.
 * This workaround avoids occasional blank screens when self refresh is
 * enabled.
 */
static void
g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	u32 cntl = I915_READ(CURCNTR(pipe));

	if ((cntl & CURSOR_MODE) == 0) {
		u32 fw_bcl_self = I915_READ(FW_BLC_SELF);

		I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
		I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
		intel_wait_for_vblank(dev_priv->dev, pipe);
		I915_WRITE(CURCNTR(pipe), cntl);
		I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
		I915_WRITE(FW_BLC_SELF, fw_bcl_self);
	}
}

4050 4051 4052 4053 4054 4055
static void i9xx_pfit_enable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc_config *pipe_config = &crtc->config;

4056
	if (!crtc->config.gmch_pfit.control)
4057 4058 4059
		return;

	/*
4060 4061
	 * The panel fitter should only be adjusted whilst the pipe is disabled,
	 * according to register description and PRM.
4062
	 */
4063 4064
	WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
	assert_pipe_disabled(dev_priv, crtc->pipe);
4065

4066 4067
	I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
	I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
4068 4069 4070 4071

	/* Border color in case we don't scale up to the full screen. Black by
	 * default, change to something else for debugging. */
	I915_WRITE(BCLRPAT(crtc->pipe), 0);
4072 4073
}

4074 4075 4076 4077
#define for_each_power_domain(domain, mask)				\
	for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++)	\
		if ((1 << (domain)) & (mask))

I
Imre Deak 已提交
4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114
enum intel_display_power_domain
intel_display_port_power_domain(struct intel_encoder *intel_encoder)
{
	struct drm_device *dev = intel_encoder->base.dev;
	struct intel_digital_port *intel_dig_port;

	switch (intel_encoder->type) {
	case INTEL_OUTPUT_UNKNOWN:
		/* Only DDI platforms should ever use this output type */
		WARN_ON_ONCE(!HAS_DDI(dev));
	case INTEL_OUTPUT_DISPLAYPORT:
	case INTEL_OUTPUT_HDMI:
	case INTEL_OUTPUT_EDP:
		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
		switch (intel_dig_port->port) {
		case PORT_A:
			return POWER_DOMAIN_PORT_DDI_A_4_LANES;
		case PORT_B:
			return POWER_DOMAIN_PORT_DDI_B_4_LANES;
		case PORT_C:
			return POWER_DOMAIN_PORT_DDI_C_4_LANES;
		case PORT_D:
			return POWER_DOMAIN_PORT_DDI_D_4_LANES;
		default:
			WARN_ON_ONCE(1);
			return POWER_DOMAIN_PORT_OTHER;
		}
	case INTEL_OUTPUT_ANALOG:
		return POWER_DOMAIN_PORT_CRT;
	case INTEL_OUTPUT_DSI:
		return POWER_DOMAIN_PORT_DSI;
	default:
		return POWER_DOMAIN_PORT_OTHER;
	}
}

static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4115
{
I
Imre Deak 已提交
4116 4117 4118 4119 4120
	struct drm_device *dev = crtc->dev;
	struct intel_encoder *intel_encoder;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	enum pipe pipe = intel_crtc->pipe;
	bool pfit_enabled = intel_crtc->config.pch_pfit.enabled;
4121 4122 4123 4124 4125 4126 4127 4128 4129 4130
	unsigned long mask;
	enum transcoder transcoder;

	transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);

	mask = BIT(POWER_DOMAIN_PIPE(pipe));
	mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
	if (pfit_enabled)
		mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));

I
Imre Deak 已提交
4131 4132 4133
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		mask |= BIT(intel_display_port_power_domain(intel_encoder));

4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166
	return mask;
}

void intel_display_set_init_power(struct drm_i915_private *dev_priv,
				  bool enable)
{
	if (dev_priv->power_domains.init_power_on == enable)
		return;

	if (enable)
		intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
	else
		intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);

	dev_priv->power_domains.init_power_on = enable;
}

static void modeset_update_crtc_power_domains(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
	struct intel_crtc *crtc;

	/*
	 * First get all needed power domains, then put all unneeded, to avoid
	 * any unnecessary toggling of the power wells.
	 */
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
		enum intel_display_power_domain domain;

		if (!crtc->base.enabled)
			continue;

I
Imre Deak 已提交
4167
		pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184

		for_each_power_domain(domain, pipe_domains[crtc->pipe])
			intel_display_power_get(dev_priv, domain);
	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
		enum intel_display_power_domain domain;

		for_each_power_domain(domain, crtc->enabled_power_domains)
			intel_display_power_put(dev_priv, domain);

		crtc->enabled_power_domains = pipe_domains[crtc->pipe];
	}

	intel_display_set_init_power(dev_priv, false);
}

4185
int valleyview_get_vco(struct drm_i915_private *dev_priv)
4186
{
4187
	int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
4188

4189 4190 4191 4192 4193
	/* Obtain SKU information */
	mutex_lock(&dev_priv->dpio_lock);
	hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
		CCK_FUSE_HPLL_FREQ_MASK;
	mutex_unlock(&dev_priv->dpio_lock);
4194

4195
	return vco_freq[hpll_freq];
4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300
}

/* Adjust CDclk dividers to allow high res or save power if possible */
static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 val, cmd;

	if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
		cmd = 2;
	else if (cdclk == 266)
		cmd = 1;
	else
		cmd = 0;

	mutex_lock(&dev_priv->rps.hw_lock);
	val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
	val &= ~DSPFREQGUAR_MASK;
	val |= (cmd << DSPFREQGUAR_SHIFT);
	vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
	if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
		      DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
		     50)) {
		DRM_ERROR("timed out waiting for CDclk change\n");
	}
	mutex_unlock(&dev_priv->rps.hw_lock);

	if (cdclk == 400) {
		u32 divider, vco;

		vco = valleyview_get_vco(dev_priv);
		divider = ((vco << 1) / cdclk) - 1;

		mutex_lock(&dev_priv->dpio_lock);
		/* adjust cdclk divider */
		val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
		val &= ~0xf;
		val |= divider;
		vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
		mutex_unlock(&dev_priv->dpio_lock);
	}

	mutex_lock(&dev_priv->dpio_lock);
	/* adjust self-refresh exit latency value */
	val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
	val &= ~0x7f;

	/*
	 * For high bandwidth configs, we set a higher latency in the bunit
	 * so that the core display fetch happens in time to avoid underruns.
	 */
	if (cdclk == 400)
		val |= 4500 / 250; /* 4.5 usec */
	else
		val |= 3000 / 250; /* 3.0 usec */
	vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
	mutex_unlock(&dev_priv->dpio_lock);

	/* Since we changed the CDclk, we need to update the GMBUSFREQ too */
	intel_i2c_reset(dev);
}

static int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
{
	int cur_cdclk, vco;
	int divider;

	vco = valleyview_get_vco(dev_priv);

	mutex_lock(&dev_priv->dpio_lock);
	divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
	mutex_unlock(&dev_priv->dpio_lock);

	divider &= 0xf;

	cur_cdclk = (vco << 1) / (divider + 1);

	return cur_cdclk;
}

static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
				 int max_pixclk)
{
	int cur_cdclk;

	cur_cdclk = valleyview_cur_cdclk(dev_priv);

	/*
	 * Really only a few cases to deal with, as only 4 CDclks are supported:
	 *   200MHz
	 *   267MHz
	 *   320MHz
	 *   400MHz
	 * So we check to see whether we're above 90% of the lower bin and
	 * adjust if needed.
	 */
	if (max_pixclk > 288000) {
		return 400;
	} else if (max_pixclk > 240000) {
		return 320;
	} else
		return 266;
	/* Looks like the 200MHz CDclk freq doesn't work on some configs */
}

4301 4302
/* compute the max pixel clock for new configuration */
static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
4303 4304 4305 4306 4307 4308 4309
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_crtc *intel_crtc;
	int max_pixclk = 0;

	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
			    base.head) {
4310
		if (intel_crtc->new_enabled)
4311
			max_pixclk = max(max_pixclk,
4312
					 intel_crtc->new_config->adjusted_mode.crtc_clock);
4313 4314 4315 4316 4317 4318
	}

	return max_pixclk;
}

static void valleyview_modeset_global_pipes(struct drm_device *dev,
4319
					    unsigned *prepare_pipes)
4320 4321 4322
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc;
4323
	int max_pixclk = intel_mode_max_pixclk(dev_priv);
4324 4325 4326 4327 4328
	int cur_cdclk = valleyview_cur_cdclk(dev_priv);

	if (valleyview_calc_cdclk(dev_priv, max_pixclk) == cur_cdclk)
		return;

4329
	/* disable/enable all currently active pipes while we change cdclk */
4330 4331 4332 4333 4334 4335 4336 4337 4338
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
			    base.head)
		if (intel_crtc->base.enabled)
			*prepare_pipes |= (1 << intel_crtc->pipe);
}

static void valleyview_modeset_global_resources(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4339
	int max_pixclk = intel_mode_max_pixclk(dev_priv);
4340 4341 4342 4343 4344
	int cur_cdclk = valleyview_cur_cdclk(dev_priv);
	int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);

	if (req_cdclk != cur_cdclk)
		valleyview_set_cdclk(dev, req_cdclk);
4345
	modeset_update_crtc_power_domains(dev);
4346 4347
}

4348 4349 4350 4351 4352 4353 4354 4355
static void valleyview_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
4356
	bool is_dsi;
4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368

	WARN_ON(!crtc->enabled);

	if (intel_crtc->active)
		return;

	intel_crtc->active = true;

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_pll_enable)
			encoder->pre_pll_enable(encoder);

4369 4370
	is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);

4371 4372
	if (!is_dsi)
		vlv_enable_pll(intel_crtc);
4373 4374 4375 4376 4377

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

4378 4379
	i9xx_pfit_enable(intel_crtc);

4380 4381
	intel_crtc_load_lut(crtc);

4382
	intel_update_watermarks(crtc);
4383
	intel_enable_pipe(intel_crtc);
4384
	intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4385
	intel_enable_primary_hw_plane(dev_priv, plane, pipe);
4386
	intel_enable_planes(crtc);
4387
	intel_crtc_update_cursor(crtc, true);
4388 4389

	intel_update_fbc(dev);
4390 4391 4392

	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);
4393 4394
}

4395
static void i9xx_crtc_enable(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
4396 4397 4398 4399
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4400
	struct intel_encoder *encoder;
J
Jesse Barnes 已提交
4401
	int pipe = intel_crtc->pipe;
4402
	int plane = intel_crtc->plane;
J
Jesse Barnes 已提交
4403

4404 4405
	WARN_ON(!crtc->enabled);

4406 4407 4408 4409
	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
4410

4411 4412 4413 4414
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

4415 4416
	i9xx_enable_pll(intel_crtc);

4417 4418
	i9xx_pfit_enable(intel_crtc);

4419 4420
	intel_crtc_load_lut(crtc);

4421
	intel_update_watermarks(crtc);
4422
	intel_enable_pipe(intel_crtc);
4423
	intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4424
	intel_enable_primary_hw_plane(dev_priv, plane, pipe);
4425
	intel_enable_planes(crtc);
4426
	/* The fixup needs to happen before cursor is enabled */
4427 4428
	if (IS_G4X(dev))
		g4x_fixup_plane(dev_priv, pipe);
4429
	intel_crtc_update_cursor(crtc, true);
J
Jesse Barnes 已提交
4430

4431 4432
	/* Give the overlay scaler a chance to enable if it's on this pipe */
	intel_crtc_dpms_overlay(intel_crtc, true);
4433

4434
	intel_update_fbc(dev);
4435

4436 4437
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);
4438
}
J
Jesse Barnes 已提交
4439

4440 4441 4442 4443 4444
static void i9xx_pfit_disable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

4445 4446
	if (!crtc->config.gmch_pfit.control)
		return;
4447

4448
	assert_pipe_disabled(dev_priv, crtc->pipe);
4449

4450 4451 4452
	DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
			 I915_READ(PFIT_CONTROL));
	I915_WRITE(PFIT_CONTROL, 0);
4453 4454
}

4455 4456 4457 4458 4459
static void i9xx_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4460
	struct intel_encoder *encoder;
4461 4462
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
4463

4464 4465 4466
	if (!intel_crtc->active)
		return;

4467 4468 4469
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->disable(encoder);

4470
	/* Give the overlay scaler a chance to disable if it's on this pipe */
4471 4472
	intel_crtc_wait_for_pending_flips(crtc);
	drm_vblank_off(dev, pipe);
4473

4474
	if (dev_priv->fbc.plane == plane)
4475
		intel_disable_fbc(dev);
J
Jesse Barnes 已提交
4476

4477 4478
	intel_crtc_dpms_overlay(intel_crtc, false);
	intel_crtc_update_cursor(crtc, false);
4479
	intel_disable_planes(crtc);
4480
	intel_disable_primary_hw_plane(dev_priv, plane, pipe);
4481

4482
	intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4483
	intel_disable_pipe(dev_priv, pipe);
4484

4485
	i9xx_pfit_disable(intel_crtc);
4486

4487 4488 4489 4490
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);

4491 4492 4493
	if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
		vlv_disable_pll(dev_priv, pipe);
	else if (!IS_VALLEYVIEW(dev))
4494
		i9xx_disable_pll(dev_priv, pipe);
4495

4496
	intel_crtc->active = false;
4497
	intel_update_watermarks(crtc);
4498

4499
	intel_update_fbc(dev);
4500 4501
}

4502 4503 4504 4505
static void i9xx_crtc_off(struct drm_crtc *crtc)
{
}

4506 4507
static void intel_crtc_update_sarea(struct drm_crtc *crtc,
				    bool enabled)
4508 4509 4510 4511 4512
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
J
Jesse Barnes 已提交
4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530

	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
		return;

	switch (pipe) {
	case 0:
		master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	case 1:
		master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	default:
4531
		DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
J
Jesse Barnes 已提交
4532 4533 4534 4535
		break;
	}
}

4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556
/**
 * Sets the power management mode of the pipe and plane.
 */
void intel_crtc_update_dpms(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *intel_encoder;
	bool enable = false;

	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		enable |= intel_encoder->connectors_active;

	if (enable)
		dev_priv->display.crtc_enable(crtc);
	else
		dev_priv->display.crtc_disable(crtc);

	intel_crtc_update_sarea(crtc, enable);
}

4557 4558 4559
static void intel_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
4560
	struct drm_connector *connector;
4561
	struct drm_i915_private *dev_priv = dev->dev_private;
4562
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4563

4564 4565 4566 4567
	/* crtc should still be enabled when we disable it. */
	WARN_ON(!crtc->enabled);

	dev_priv->display.crtc_disable(crtc);
4568
	intel_crtc->eld_vld = false;
4569
	intel_crtc_update_sarea(crtc, false);
4570 4571
	dev_priv->display.off(crtc);

4572
	assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
4573
	assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
4574
	assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
4575 4576 4577

	if (crtc->fb) {
		mutex_lock(&dev->struct_mutex);
4578
		intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
4579
		mutex_unlock(&dev->struct_mutex);
4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592
		crtc->fb = NULL;
	}

	/* Update computed state. */
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		if (!connector->encoder || !connector->encoder->crtc)
			continue;

		if (connector->encoder->crtc != crtc)
			continue;

		connector->dpms = DRM_MODE_DPMS_OFF;
		to_intel_encoder(connector->encoder)->connectors_active = false;
4593 4594 4595
	}
}

C
Chris Wilson 已提交
4596
void intel_encoder_destroy(struct drm_encoder *encoder)
4597
{
4598
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
C
Chris Wilson 已提交
4599 4600 4601

	drm_encoder_cleanup(encoder);
	kfree(intel_encoder);
4602 4603
}

4604
/* Simple dpms helper for encoders with just one connector, no cloning and only
4605 4606
 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
 * state of the entire output pipe. */
4607
static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
4608
{
4609 4610 4611
	if (mode == DRM_MODE_DPMS_ON) {
		encoder->connectors_active = true;

4612
		intel_crtc_update_dpms(encoder->base.crtc);
4613 4614 4615
	} else {
		encoder->connectors_active = false;

4616
		intel_crtc_update_dpms(encoder->base.crtc);
4617
	}
J
Jesse Barnes 已提交
4618 4619
}

4620 4621
/* Cross check the actual hw state with our own modeset state tracking (and it's
 * internal consistency). */
4622
static void intel_connector_check_state(struct intel_connector *connector)
J
Jesse Barnes 已提交
4623
{
4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652
	if (connector->get_hw_state(connector)) {
		struct intel_encoder *encoder = connector->encoder;
		struct drm_crtc *crtc;
		bool encoder_enabled;
		enum pipe pipe;

		DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
			      connector->base.base.id,
			      drm_get_connector_name(&connector->base));

		WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
		     "wrong connector dpms state\n");
		WARN(connector->base.encoder != &encoder->base,
		     "active connector not linked to encoder\n");
		WARN(!encoder->connectors_active,
		     "encoder->connectors_active not set\n");

		encoder_enabled = encoder->get_hw_state(encoder, &pipe);
		WARN(!encoder_enabled, "encoder not enabled\n");
		if (WARN_ON(!encoder->base.crtc))
			return;

		crtc = encoder->base.crtc;

		WARN(!crtc->enabled, "crtc not enabled\n");
		WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
		WARN(pipe != to_intel_crtc(crtc)->pipe,
		     "encoder active on the wrong pipe\n");
	}
J
Jesse Barnes 已提交
4653 4654
}

4655 4656 4657
/* Even simpler default implementation, if there's really no special case to
 * consider. */
void intel_connector_dpms(struct drm_connector *connector, int mode)
J
Jesse Barnes 已提交
4658
{
4659 4660 4661
	/* All the simple cases only support two dpms states. */
	if (mode != DRM_MODE_DPMS_ON)
		mode = DRM_MODE_DPMS_OFF;
4662

4663 4664 4665 4666 4667 4668
	if (mode == connector->dpms)
		return;

	connector->dpms = mode;

	/* Only need to change hw state when actually enabled */
4669 4670
	if (connector->encoder)
		intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
4671

4672
	intel_modeset_check_state(connector->dev);
J
Jesse Barnes 已提交
4673 4674
}

4675 4676 4677 4678
/* Simple connector->get_hw_state implementation for encoders that support only
 * one connector and no cloning and hence the encoder state determines the state
 * of the connector. */
bool intel_connector_get_hw_state(struct intel_connector *connector)
C
Chris Wilson 已提交
4679
{
4680
	enum pipe pipe = 0;
4681
	struct intel_encoder *encoder = connector->encoder;
C
Chris Wilson 已提交
4682

4683
	return encoder->get_hw_state(encoder, &pipe);
C
Chris Wilson 已提交
4684 4685
}

4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700
static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
				     struct intel_crtc_config *pipe_config)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *pipe_B_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);

	DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
		      pipe_name(pipe), pipe_config->fdi_lanes);
	if (pipe_config->fdi_lanes > 4) {
		DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
			      pipe_name(pipe), pipe_config->fdi_lanes);
		return false;
	}

4701
	if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726
		if (pipe_config->fdi_lanes > 2) {
			DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
				      pipe_config->fdi_lanes);
			return false;
		} else {
			return true;
		}
	}

	if (INTEL_INFO(dev)->num_pipes == 2)
		return true;

	/* Ivybridge 3 pipe is really complicated */
	switch (pipe) {
	case PIPE_A:
		return true;
	case PIPE_B:
		if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
		    pipe_config->fdi_lanes > 2) {
			DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
				      pipe_name(pipe), pipe_config->fdi_lanes);
			return false;
		}
		return true;
	case PIPE_C:
4727
		if (!pipe_has_enabled_pch(pipe_B_crtc) ||
4728 4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743
		    pipe_B_crtc->config.fdi_lanes <= 2) {
			if (pipe_config->fdi_lanes > 2) {
				DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
					      pipe_name(pipe), pipe_config->fdi_lanes);
				return false;
			}
		} else {
			DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
			return false;
		}
		return true;
	default:
		BUG();
	}
}

4744 4745 4746
#define RETRY 1
static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
				       struct intel_crtc_config *pipe_config)
4747
{
4748
	struct drm_device *dev = intel_crtc->base.dev;
4749
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
4750
	int lane, link_bw, fdi_dotclock;
4751
	bool setup_ok, needs_recompute = false;
4752

4753
retry:
4754 4755 4756 4757 4758 4759 4760 4761 4762
	/* FDI is a binary signal running at ~2.7GHz, encoding
	 * each output octet as 10 bits. The actual frequency
	 * is stored as a divider into a 100MHz clock, and the
	 * mode pixel clock is stored in units of 1KHz.
	 * Hence the bw of each lane in terms of the mode signal
	 * is:
	 */
	link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;

4763
	fdi_dotclock = adjusted_mode->crtc_clock;
4764

4765
	lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
4766 4767 4768 4769
					   pipe_config->pipe_bpp);

	pipe_config->fdi_lanes = lane;

4770
	intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
4771
			       link_bw, &pipe_config->fdi_m_n);
4772

4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788
	setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
					    intel_crtc->pipe, pipe_config);
	if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
		pipe_config->pipe_bpp -= 2*3;
		DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
			      pipe_config->pipe_bpp);
		needs_recompute = true;
		pipe_config->bw_constrained = true;

		goto retry;
	}

	if (needs_recompute)
		return RETRY;

	return setup_ok ? 0 : -EINVAL;
4789 4790
}

P
Paulo Zanoni 已提交
4791 4792 4793
static void hsw_compute_ips_config(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config)
{
4794
	pipe_config->ips_enabled = i915.enable_ips &&
4795
				   hsw_crtc_supports_ips(crtc) &&
4796
				   pipe_config->pipe_bpp <= 24;
P
Paulo Zanoni 已提交
4797 4798
}

4799
static int intel_crtc_compute_config(struct intel_crtc *crtc,
4800
				     struct intel_crtc_config *pipe_config)
J
Jesse Barnes 已提交
4801
{
4802
	struct drm_device *dev = crtc->base.dev;
4803
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
4804

4805
	/* FIXME should check pixel clock limits on all platforms */
4806 4807 4808 4809 4810 4811 4812 4813 4814
	if (INTEL_INFO(dev)->gen < 4) {
		struct drm_i915_private *dev_priv = dev->dev_private;
		int clock_limit =
			dev_priv->display.get_display_clock_speed(dev);

		/*
		 * Enable pixel doubling when the dot clock
		 * is > 90% of the (display) core speed.
		 *
4815 4816
		 * GDG double wide on either pipe,
		 * otherwise pipe A only.
4817
		 */
4818
		if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
4819
		    adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
4820
			clock_limit *= 2;
4821
			pipe_config->double_wide = true;
4822 4823
		}

4824
		if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
4825
			return -EINVAL;
4826
	}
4827

4828 4829 4830 4831 4832 4833 4834 4835 4836 4837
	/*
	 * Pipe horizontal size must be even in:
	 * - DVO ganged mode
	 * - LVDS dual channel mode
	 * - Double wide pipe
	 */
	if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
	     intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
		pipe_config->pipe_src_w &= ~1;

4838 4839
	/* Cantiga+ cannot handle modes with a hsync front porch of 0.
	 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
4840 4841 4842
	 */
	if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
		adjusted_mode->hsync_start == adjusted_mode->hdisplay)
4843
		return -EINVAL;
4844

4845
	if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
4846
		pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
4847
	} else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
4848 4849 4850 4851 4852
		/* only a 8bpc pipe, with 6bpc dither through the panel fitter
		 * for lvds. */
		pipe_config->pipe_bpp = 8*3;
	}

4853
	if (HAS_IPS(dev))
4854 4855 4856 4857 4858 4859
		hsw_compute_ips_config(crtc, pipe_config);

	/* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
	 * clock survives for now. */
	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
		pipe_config->shared_dpll = crtc->config.shared_dpll;
P
Paulo Zanoni 已提交
4860

4861
	if (pipe_config->has_pch_encoder)
4862
		return ironlake_fdi_compute_config(crtc, pipe_config);
4863

4864
	return 0;
J
Jesse Barnes 已提交
4865 4866
}

J
Jesse Barnes 已提交
4867 4868 4869 4870 4871
static int valleyview_get_display_clock_speed(struct drm_device *dev)
{
	return 400000; /* FIXME */
}

4872 4873 4874 4875
static int i945_get_display_clock_speed(struct drm_device *dev)
{
	return 400000;
}
J
Jesse Barnes 已提交
4876

4877
static int i915_get_display_clock_speed(struct drm_device *dev)
J
Jesse Barnes 已提交
4878
{
4879 4880
	return 333000;
}
J
Jesse Barnes 已提交
4881

4882 4883 4884 4885
static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
{
	return 200000;
}
J
Jesse Barnes 已提交
4886

4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910
static int pnv_get_display_clock_speed(struct drm_device *dev)
{
	u16 gcfgc = 0;

	pci_read_config_word(dev->pdev, GCFGC, &gcfgc);

	switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
	case GC_DISPLAY_CLOCK_267_MHZ_PNV:
		return 267000;
	case GC_DISPLAY_CLOCK_333_MHZ_PNV:
		return 333000;
	case GC_DISPLAY_CLOCK_444_MHZ_PNV:
		return 444000;
	case GC_DISPLAY_CLOCK_200_MHZ_PNV:
		return 200000;
	default:
		DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
	case GC_DISPLAY_CLOCK_133_MHZ_PNV:
		return 133000;
	case GC_DISPLAY_CLOCK_167_MHZ_PNV:
		return 167000;
	}
}

4911 4912 4913
static int i915gm_get_display_clock_speed(struct drm_device *dev)
{
	u16 gcfgc = 0;
J
Jesse Barnes 已提交
4914

4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925
	pci_read_config_word(dev->pdev, GCFGC, &gcfgc);

	if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
		return 133000;
	else {
		switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
		case GC_DISPLAY_CLOCK_333_MHZ:
			return 333000;
		default:
		case GC_DISPLAY_CLOCK_190_200_MHZ:
			return 190000;
J
Jesse Barnes 已提交
4926
		}
4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947
	}
}

static int i865_get_display_clock_speed(struct drm_device *dev)
{
	return 266000;
}

static int i855_get_display_clock_speed(struct drm_device *dev)
{
	u16 hpllcc = 0;
	/* Assume that the hardware is in the high speed state.  This
	 * should be the default.
	 */
	switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
	case GC_CLOCK_133_200:
	case GC_CLOCK_100_200:
		return 200000;
	case GC_CLOCK_166_250:
		return 250000;
	case GC_CLOCK_100_133:
J
Jesse Barnes 已提交
4948
		return 133000;
4949
	}
J
Jesse Barnes 已提交
4950

4951 4952 4953
	/* Shouldn't happen */
	return 0;
}
J
Jesse Barnes 已提交
4954

4955 4956 4957
static int i830_get_display_clock_speed(struct drm_device *dev)
{
	return 133000;
J
Jesse Barnes 已提交
4958 4959
}

4960
static void
4961
intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
4962
{
4963 4964
	while (*num > DATA_LINK_M_N_MASK ||
	       *den > DATA_LINK_M_N_MASK) {
4965 4966 4967 4968 4969
		*num >>= 1;
		*den >>= 1;
	}
}

4970 4971 4972 4973 4974 4975 4976 4977
static void compute_m_n(unsigned int m, unsigned int n,
			uint32_t *ret_m, uint32_t *ret_n)
{
	*ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
	*ret_m = div_u64((uint64_t) m * *ret_n, n);
	intel_reduce_m_n_ratio(ret_m, ret_n);
}

4978 4979 4980 4981
void
intel_link_compute_m_n(int bits_per_pixel, int nlanes,
		       int pixel_clock, int link_clock,
		       struct intel_link_m_n *m_n)
4982
{
4983
	m_n->tu = 64;
4984 4985 4986 4987 4988 4989 4990

	compute_m_n(bits_per_pixel * pixel_clock,
		    link_clock * nlanes * 8,
		    &m_n->gmch_m, &m_n->gmch_n);

	compute_m_n(pixel_clock, link_clock,
		    &m_n->link_m, &m_n->link_n);
4991 4992
}

4993 4994
static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
{
4995 4996
	if (i915.panel_use_ssc >= 0)
		return i915.panel_use_ssc != 0;
4997
	return dev_priv->vbt.lvds_use_ssc
4998
		&& !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
4999 5000
}

5001 5002 5003 5004 5005 5006
static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int refclk;

5007
	if (IS_VALLEYVIEW(dev)) {
5008
		refclk = 100000;
5009
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
5010
	    intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5011 5012
		refclk = dev_priv->vbt.lvds_ssc_freq;
		DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
5013 5014 5015 5016 5017 5018 5019 5020 5021
	} else if (!IS_GEN2(dev)) {
		refclk = 96000;
	} else {
		refclk = 48000;
	}

	return refclk;
}

5022
static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
5023
{
5024
	return (1 << dpll->n) << 16 | dpll->m2;
5025
}
5026

5027 5028 5029
static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
{
	return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
5030 5031
}

5032
static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
5033 5034
				     intel_clock_t *reduced_clock)
{
5035
	struct drm_device *dev = crtc->base.dev;
5036
	struct drm_i915_private *dev_priv = dev->dev_private;
5037
	int pipe = crtc->pipe;
5038 5039 5040
	u32 fp, fp2 = 0;

	if (IS_PINEVIEW(dev)) {
5041
		fp = pnv_dpll_compute_fp(&crtc->config.dpll);
5042
		if (reduced_clock)
5043
			fp2 = pnv_dpll_compute_fp(reduced_clock);
5044
	} else {
5045
		fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
5046
		if (reduced_clock)
5047
			fp2 = i9xx_dpll_compute_fp(reduced_clock);
5048 5049 5050
	}

	I915_WRITE(FP0(pipe), fp);
5051
	crtc->config.dpll_hw_state.fp0 = fp;
5052

5053 5054
	crtc->lowfreq_avail = false;
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5055
	    reduced_clock && i915.powersave) {
5056
		I915_WRITE(FP1(pipe), fp2);
5057
		crtc->config.dpll_hw_state.fp1 = fp2;
5058
		crtc->lowfreq_avail = true;
5059 5060
	} else {
		I915_WRITE(FP1(pipe), fp);
5061
		crtc->config.dpll_hw_state.fp1 = fp;
5062 5063 5064
	}
}

5065 5066
static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
		pipe)
5067 5068 5069 5070 5071 5072 5073
{
	u32 reg_val;

	/*
	 * PLLB opamp always calibrates to max value of 0x3f, force enable it
	 * and set it to a reasonable value instead.
	 */
5074
	reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
5075 5076
	reg_val &= 0xffffff00;
	reg_val |= 0x00000030;
5077
	vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
5078

5079
	reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
5080 5081
	reg_val &= 0x8cffffff;
	reg_val = 0x8c000000;
5082
	vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
5083

5084
	reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
5085
	reg_val &= 0xffffff00;
5086
	vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
5087

5088
	reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
5089 5090
	reg_val &= 0x00ffffff;
	reg_val |= 0xb0000000;
5091
	vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
5092 5093
}

5094 5095 5096 5097 5098 5099 5100
static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
					 struct intel_link_m_n *m_n)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;

5101 5102 5103 5104
	I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
	I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
	I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
	I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
5105 5106 5107 5108 5109 5110 5111 5112 5113 5114 5115 5116 5117 5118 5119 5120
}

static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
					 struct intel_link_m_n *m_n)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;
	enum transcoder transcoder = crtc->config.cpu_transcoder;

	if (INTEL_INFO(dev)->gen >= 5) {
		I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
		I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
		I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
		I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
	} else {
5121 5122 5123 5124
		I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
		I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
		I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
		I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
5125 5126 5127
	}
}

5128 5129 5130 5131 5132 5133 5134 5135
static void intel_dp_set_m_n(struct intel_crtc *crtc)
{
	if (crtc->config.has_pch_encoder)
		intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
	else
		intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
}

5136
static void vlv_update_pll(struct intel_crtc *crtc)
5137
{
5138
	struct drm_device *dev = crtc->base.dev;
5139
	struct drm_i915_private *dev_priv = dev->dev_private;
5140
	int pipe = crtc->pipe;
5141
	u32 dpll, mdiv;
5142
	u32 bestn, bestm1, bestm2, bestp1, bestp2;
5143
	u32 coreclk, reg_val, dpll_md;
5144

5145 5146
	mutex_lock(&dev_priv->dpio_lock);

5147 5148 5149 5150 5151
	bestn = crtc->config.dpll.n;
	bestm1 = crtc->config.dpll.m1;
	bestm2 = crtc->config.dpll.m2;
	bestp1 = crtc->config.dpll.p1;
	bestp2 = crtc->config.dpll.p2;
5152

5153 5154 5155 5156
	/* See eDP HDMI DPIO driver vbios notes doc */

	/* PLL B needs special handling */
	if (pipe)
5157
		vlv_pllb_recal_opamp(dev_priv, pipe);
5158 5159

	/* Set up Tx target for periodic Rcomp update */
5160
	vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
5161 5162

	/* Disable target IRef on PLL */
5163
	reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
5164
	reg_val &= 0x00ffffff;
5165
	vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
5166 5167

	/* Disable fast lock */
5168
	vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
5169 5170

	/* Set idtafcrecal before PLL is enabled */
5171 5172 5173 5174
	mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
	mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
	mdiv |= ((bestn << DPIO_N_SHIFT));
	mdiv |= (1 << DPIO_K_SHIFT);
5175 5176 5177 5178 5179 5180 5181

	/*
	 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
	 * but we don't support that).
	 * Note: don't use the DAC post divider as it seems unstable.
	 */
	mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
5182
	vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
5183 5184

	mdiv |= DPIO_ENABLE_CALIBRATION;
5185
	vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
5186

5187
	/* Set HBR and RBR LPF coefficients */
5188
	if (crtc->config.port_clock == 162000 ||
5189
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
5190
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
5191
		vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
5192
				 0x009f0003);
5193
	else
5194
		vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
5195 5196 5197 5198 5199 5200
				 0x00d0000f);

	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
		/* Use SSC source */
		if (!pipe)
5201
			vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
5202 5203
					 0x0df40000);
		else
5204
			vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
5205 5206 5207 5208
					 0x0df70000);
	} else { /* HDMI or VGA */
		/* Use bend source */
		if (!pipe)
5209
			vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
5210 5211
					 0x0df70000);
		else
5212
			vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
5213 5214
					 0x0df40000);
	}
5215

5216
	coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
5217 5218 5219 5220
	coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
		coreclk |= 0x01000000;
5221
	vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
5222

5223
	vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
5224

5225 5226 5227 5228 5229
	/*
	 * Enable DPIO clock input. We should never disable the reference
	 * clock for pipe B, since VGA hotplug / manual detection depends
	 * on it.
	 */
5230 5231
	dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
		DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5232 5233
	/* We should never disable this, set it here for state tracking */
	if (pipe == PIPE_B)
5234
		dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5235
	dpll |= DPLL_VCO_ENABLE;
5236 5237
	crtc->config.dpll_hw_state.dpll = dpll;

5238 5239
	dpll_md = (crtc->config.pixel_multiplier - 1)
		<< DPLL_MD_UDI_MULTIPLIER_SHIFT;
5240 5241
	crtc->config.dpll_hw_state.dpll_md = dpll_md;

5242 5243
	if (crtc->config.has_dp_encoder)
		intel_dp_set_m_n(crtc);
5244 5245

	mutex_unlock(&dev_priv->dpio_lock);
5246 5247
}

5248 5249
static void i9xx_update_pll(struct intel_crtc *crtc,
			    intel_clock_t *reduced_clock,
5250 5251
			    int num_connectors)
{
5252
	struct drm_device *dev = crtc->base.dev;
5253 5254 5255
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpll;
	bool is_sdvo;
5256
	struct dpll *clock = &crtc->config.dpll;
5257

5258
	i9xx_update_pll_dividers(crtc, reduced_clock);
5259

5260 5261
	is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
		intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
5262 5263 5264

	dpll = DPLL_VGA_MODE_DIS;

5265
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
5266 5267 5268
		dpll |= DPLLB_MODE_LVDS;
	else
		dpll |= DPLLB_MODE_DAC_SERIAL;
5269

5270
	if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5271 5272
		dpll |= (crtc->config.pixel_multiplier - 1)
			<< SDVO_MULTIPLIER_SHIFT_HIRES;
5273
	}
5274 5275

	if (is_sdvo)
5276
		dpll |= DPLL_SDVO_HIGH_SPEED;
5277

5278
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
5279
		dpll |= DPLL_SDVO_HIGH_SPEED;
5280 5281 5282 5283 5284 5285 5286 5287 5288 5289 5290 5291 5292 5293 5294 5295 5296 5297 5298 5299 5300 5301 5302 5303 5304 5305

	/* compute bitmask from p1 value */
	if (IS_PINEVIEW(dev))
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
	else {
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		if (IS_G4X(dev) && reduced_clock)
			dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
	}
	switch (clock->p2) {
	case 5:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
		break;
	case 7:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
		break;
	case 10:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
		break;
	case 14:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
		break;
	}
	if (INTEL_INFO(dev)->gen >= 4)
		dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);

5306
	if (crtc->config.sdvo_tv_clock)
5307
		dpll |= PLL_REF_INPUT_TVCLKINBC;
5308
	else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5309 5310 5311 5312 5313 5314
		 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	dpll |= DPLL_VCO_ENABLE;
5315 5316
	crtc->config.dpll_hw_state.dpll = dpll;

5317
	if (INTEL_INFO(dev)->gen >= 4) {
5318 5319
		u32 dpll_md = (crtc->config.pixel_multiplier - 1)
			<< DPLL_MD_UDI_MULTIPLIER_SHIFT;
5320
		crtc->config.dpll_hw_state.dpll_md = dpll_md;
5321
	}
5322 5323 5324

	if (crtc->config.has_dp_encoder)
		intel_dp_set_m_n(crtc);
5325 5326
}

5327 5328
static void i8xx_update_pll(struct intel_crtc *crtc,
			    intel_clock_t *reduced_clock,
5329 5330
			    int num_connectors)
{
5331
	struct drm_device *dev = crtc->base.dev;
5332 5333
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpll;
5334
	struct dpll *clock = &crtc->config.dpll;
5335

5336
	i9xx_update_pll_dividers(crtc, reduced_clock);
5337

5338 5339
	dpll = DPLL_VGA_MODE_DIS;

5340
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
5341 5342 5343 5344 5345 5346 5347 5348 5349 5350
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
	} else {
		if (clock->p1 == 2)
			dpll |= PLL_P1_DIVIDE_BY_TWO;
		else
			dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		if (clock->p2 == 4)
			dpll |= PLL_P2_DIVIDE_BY_4;
	}

5351 5352 5353
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
		dpll |= DPLL_DVO_2X_MODE;

5354
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5355 5356 5357 5358 5359 5360
		 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	dpll |= DPLL_VCO_ENABLE;
5361
	crtc->config.dpll_hw_state.dpll = dpll;
5362 5363
}

5364
static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
5365 5366 5367 5368
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = intel_crtc->pipe;
5369
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
5370 5371
	struct drm_display_mode *adjusted_mode =
		&intel_crtc->config.adjusted_mode;
5372 5373 5374 5375 5376 5377
	uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;

	/* We need to be careful not to changed the adjusted mode, for otherwise
	 * the hw state checker will get angry at the mismatch. */
	crtc_vtotal = adjusted_mode->crtc_vtotal;
	crtc_vblank_end = adjusted_mode->crtc_vblank_end;
5378 5379 5380

	if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
		/* the chip adds 2 halflines automatically */
5381 5382
		crtc_vtotal -= 1;
		crtc_vblank_end -= 1;
5383 5384 5385 5386 5387 5388 5389
		vsyncshift = adjusted_mode->crtc_hsync_start
			     - adjusted_mode->crtc_htotal / 2;
	} else {
		vsyncshift = 0;
	}

	if (INTEL_INFO(dev)->gen > 3)
5390
		I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
5391

5392
	I915_WRITE(HTOTAL(cpu_transcoder),
5393 5394
		   (adjusted_mode->crtc_hdisplay - 1) |
		   ((adjusted_mode->crtc_htotal - 1) << 16));
5395
	I915_WRITE(HBLANK(cpu_transcoder),
5396 5397
		   (adjusted_mode->crtc_hblank_start - 1) |
		   ((adjusted_mode->crtc_hblank_end - 1) << 16));
5398
	I915_WRITE(HSYNC(cpu_transcoder),
5399 5400 5401
		   (adjusted_mode->crtc_hsync_start - 1) |
		   ((adjusted_mode->crtc_hsync_end - 1) << 16));

5402
	I915_WRITE(VTOTAL(cpu_transcoder),
5403
		   (adjusted_mode->crtc_vdisplay - 1) |
5404
		   ((crtc_vtotal - 1) << 16));
5405
	I915_WRITE(VBLANK(cpu_transcoder),
5406
		   (adjusted_mode->crtc_vblank_start - 1) |
5407
		   ((crtc_vblank_end - 1) << 16));
5408
	I915_WRITE(VSYNC(cpu_transcoder),
5409 5410 5411
		   (adjusted_mode->crtc_vsync_start - 1) |
		   ((adjusted_mode->crtc_vsync_end - 1) << 16));

5412 5413 5414 5415 5416 5417 5418 5419
	/* Workaround: when the EDP input selection is B, the VTOTAL_B must be
	 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
	 * documented on the DDI_FUNC_CTL register description, EDP Input Select
	 * bits. */
	if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
	    (pipe == PIPE_B || pipe == PIPE_C))
		I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));

5420 5421 5422 5423
	/* pipesrc controls the size that is scaled from, which should
	 * always be the user's requested size.
	 */
	I915_WRITE(PIPESRC(pipe),
5424 5425
		   ((intel_crtc->config.pipe_src_w - 1) << 16) |
		   (intel_crtc->config.pipe_src_h - 1));
5426 5427
}

5428 5429 5430 5431 5432 5433 5434 5435 5436 5437 5438 5439 5440 5441 5442 5443 5444 5445 5446 5447 5448 5449 5450 5451 5452 5453 5454 5455 5456 5457 5458 5459 5460 5461 5462
static void intel_get_pipe_timings(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
	uint32_t tmp;

	tmp = I915_READ(HTOTAL(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(HBLANK(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(HSYNC(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;

	tmp = I915_READ(VTOTAL(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(VBLANK(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(VSYNC(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;

	if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
		pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
		pipe_config->adjusted_mode.crtc_vtotal += 1;
		pipe_config->adjusted_mode.crtc_vblank_end += 1;
	}

	tmp = I915_READ(PIPESRC(crtc->pipe));
5463 5464 5465 5466 5467
	pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
	pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;

	pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
	pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
5468 5469
}

5470 5471
void intel_mode_from_pipe_config(struct drm_display_mode *mode,
				 struct intel_crtc_config *pipe_config)
5472
{
5473 5474 5475 5476
	mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
	mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
	mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
	mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
5477

5478 5479 5480 5481
	mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
	mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
	mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
	mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
5482

5483
	mode->flags = pipe_config->adjusted_mode.flags;
5484

5485 5486
	mode->clock = pipe_config->adjusted_mode.crtc_clock;
	mode->flags |= pipe_config->adjusted_mode.flags;
5487 5488
}

5489 5490 5491 5492 5493 5494
static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t pipeconf;

5495
	pipeconf = 0;
5496

5497 5498 5499 5500
	if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
	    I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
		pipeconf |= PIPECONF_ENABLE;

5501 5502
	if (intel_crtc->config.double_wide)
		pipeconf |= PIPECONF_DOUBLE_WIDE;
5503

5504 5505 5506 5507 5508
	/* only g4x and later have fancy bpc/dither controls */
	if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
		/* Bspec claims that we can't use dithering for 30bpp pipes. */
		if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
			pipeconf |= PIPECONF_DITHER_EN |
5509 5510
				    PIPECONF_DITHER_TYPE_SP;

5511 5512 5513 5514 5515 5516 5517 5518 5519 5520 5521 5522 5523
		switch (intel_crtc->config.pipe_bpp) {
		case 18:
			pipeconf |= PIPECONF_6BPC;
			break;
		case 24:
			pipeconf |= PIPECONF_8BPC;
			break;
		case 30:
			pipeconf |= PIPECONF_10BPC;
			break;
		default:
			/* Case prevented by intel_choose_pipe_bpp_dither. */
			BUG();
5524 5525 5526 5527 5528 5529 5530 5531 5532 5533 5534 5535 5536 5537 5538 5539 5540 5541
		}
	}

	if (HAS_PIPE_CXSR(dev)) {
		if (intel_crtc->lowfreq_avail) {
			DRM_DEBUG_KMS("enabling CxSR downclocking\n");
			pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
		} else {
			DRM_DEBUG_KMS("disabling CxSR downclocking\n");
		}
	}

	if (!IS_GEN2(dev) &&
	    intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
		pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
	else
		pipeconf |= PIPECONF_PROGRESSIVE;

5542 5543
	if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
		pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
5544

5545 5546 5547 5548
	I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
	POSTING_READ(PIPECONF(intel_crtc->pipe));
}

5549 5550
static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
			      int x, int y,
5551
			      struct drm_framebuffer *fb)
J
Jesse Barnes 已提交
5552 5553 5554 5555 5556
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
5557
	int plane = intel_crtc->plane;
5558
	int refclk, num_connectors = 0;
5559
	intel_clock_t clock, reduced_clock;
5560
	u32 dspcntr;
5561
	bool ok, has_reduced_clock = false;
5562
	bool is_lvds = false, is_dsi = false;
5563
	struct intel_encoder *encoder;
5564
	const intel_limit_t *limit;
5565
	int ret;
J
Jesse Barnes 已提交
5566

5567
	for_each_encoder_on_crtc(dev, crtc, encoder) {
5568
		switch (encoder->type) {
J
Jesse Barnes 已提交
5569 5570 5571
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
5572 5573 5574
		case INTEL_OUTPUT_DSI:
			is_dsi = true;
			break;
J
Jesse Barnes 已提交
5575
		}
5576

5577
		num_connectors++;
J
Jesse Barnes 已提交
5578 5579
	}

5580 5581 5582 5583 5584
	if (is_dsi)
		goto skip_dpll;

	if (!intel_crtc->config.clock_set) {
		refclk = i9xx_get_refclk(crtc, num_connectors);
J
Jesse Barnes 已提交
5585

5586 5587 5588 5589 5590 5591 5592 5593 5594 5595
		/*
		 * Returns a set of divisors for the desired target clock with
		 * the given refclk, or FALSE.  The returned values represent
		 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
		 * 2) / p1 / p2.
		 */
		limit = intel_limit(crtc, refclk);
		ok = dev_priv->display.find_dpll(limit, crtc,
						 intel_crtc->config.port_clock,
						 refclk, NULL, &clock);
5596
		if (!ok) {
5597 5598 5599
			DRM_ERROR("Couldn't find PLL settings for mode!\n");
			return -EINVAL;
		}
J
Jesse Barnes 已提交
5600

5601 5602 5603 5604 5605 5606 5607 5608 5609 5610 5611 5612 5613 5614
		if (is_lvds && dev_priv->lvds_downclock_avail) {
			/*
			 * Ensure we match the reduced clock's P to the target
			 * clock.  If the clocks don't match, we can't switch
			 * the display clock by using the FP0/FP1. In such case
			 * we will disable the LVDS downclock feature.
			 */
			has_reduced_clock =
				dev_priv->display.find_dpll(limit, crtc,
							    dev_priv->lvds_downclock,
							    refclk, &clock,
							    &reduced_clock);
		}
		/* Compat-code for transition, will disappear. */
5615 5616 5617 5618 5619 5620
		intel_crtc->config.dpll.n = clock.n;
		intel_crtc->config.dpll.m1 = clock.m1;
		intel_crtc->config.dpll.m2 = clock.m2;
		intel_crtc->config.dpll.p1 = clock.p1;
		intel_crtc->config.dpll.p2 = clock.p2;
	}
Z
Zhenyu Wang 已提交
5621

5622
	if (IS_GEN2(dev)) {
5623
		i8xx_update_pll(intel_crtc,
5624 5625
				has_reduced_clock ? &reduced_clock : NULL,
				num_connectors);
5626
	} else if (IS_VALLEYVIEW(dev)) {
5627
		vlv_update_pll(intel_crtc);
5628
	} else {
5629
		i9xx_update_pll(intel_crtc,
5630
				has_reduced_clock ? &reduced_clock : NULL,
5631
                                num_connectors);
5632
	}
J
Jesse Barnes 已提交
5633

5634
skip_dpll:
J
Jesse Barnes 已提交
5635 5636 5637
	/* Set up the display plane register */
	dspcntr = DISPPLANE_GAMMA_ENABLE;

5638 5639 5640 5641 5642 5643
	if (!IS_VALLEYVIEW(dev)) {
		if (pipe == 0)
			dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
		else
			dspcntr |= DISPPLANE_SEL_PIPE_B;
	}
J
Jesse Barnes 已提交
5644

5645
	intel_set_pipe_timings(intel_crtc);
5646 5647 5648

	/* pipesrc and dspsize control the size that is scaled from,
	 * which should always be the user's requested size.
J
Jesse Barnes 已提交
5649
	 */
5650
	I915_WRITE(DSPSIZE(plane),
5651 5652
		   ((intel_crtc->config.pipe_src_h - 1) << 16) |
		   (intel_crtc->config.pipe_src_w - 1));
5653
	I915_WRITE(DSPPOS(plane), 0);
5654

5655 5656
	i9xx_set_pipeconf(intel_crtc);

5657 5658 5659
	I915_WRITE(DSPCNTR(plane), dspcntr);
	POSTING_READ(DSPCNTR(plane));

5660
	ret = intel_pipe_set_base(crtc, x, y, fb);
5661 5662 5663 5664

	return ret;
}

5665 5666 5667 5668 5669 5670 5671
static void i9xx_get_pfit_config(struct intel_crtc *crtc,
				 struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

5672 5673 5674
	if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
		return;

5675
	tmp = I915_READ(PFIT_CONTROL);
5676 5677
	if (!(tmp & PFIT_ENABLE))
		return;
5678

5679
	/* Check whether the pfit is attached to our pipe. */
5680 5681 5682 5683 5684 5685 5686 5687
	if (INTEL_INFO(dev)->gen < 4) {
		if (crtc->pipe != PIPE_B)
			return;
	} else {
		if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
			return;
	}

5688
	pipe_config->gmch_pfit.control = tmp;
5689 5690 5691 5692 5693 5694
	pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
	if (INTEL_INFO(dev)->gen < 5)
		pipe_config->gmch_pfit.lvds_border_bits =
			I915_READ(LVDS) & LVDS_BORDER_ENABLE;
}

5695 5696 5697 5698 5699 5700 5701 5702
static void vlv_crtc_clock_get(struct intel_crtc *crtc,
			       struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = pipe_config->cpu_transcoder;
	intel_clock_t clock;
	u32 mdiv;
5703
	int refclk = 100000;
5704 5705

	mutex_lock(&dev_priv->dpio_lock);
5706
	mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
5707 5708 5709 5710 5711 5712 5713 5714
	mutex_unlock(&dev_priv->dpio_lock);

	clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
	clock.m2 = mdiv & DPIO_M2DIV_MASK;
	clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
	clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
	clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;

5715
	vlv_clock(refclk, &clock);
5716

5717 5718
	/* clock.dot is the fast clock */
	pipe_config->port_clock = clock.dot / 5;
5719 5720
}

5721 5722 5723 5724 5725 5726 5727 5728 5729 5730
static void i9xx_get_plane_config(struct intel_crtc *crtc,
				  struct intel_plane_config *plane_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 val, base, offset;
	int pipe = crtc->pipe, plane = crtc->plane;
	int fourcc, pixel_format;
	int aligned_height;

5731 5732
	crtc->base.fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
	if (!crtc->base.fb) {
5733 5734 5735 5736 5737 5738 5739 5740 5741 5742 5743 5744
		DRM_DEBUG_KMS("failed to alloc fb\n");
		return;
	}

	val = I915_READ(DSPCNTR(plane));

	if (INTEL_INFO(dev)->gen >= 4)
		if (val & DISPPLANE_TILED)
			plane_config->tiled = true;

	pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
	fourcc = intel_format_to_fourcc(pixel_format);
5745 5746
	crtc->base.fb->pixel_format = fourcc;
	crtc->base.fb->bits_per_pixel =
5747 5748 5749 5750 5751 5752 5753 5754 5755 5756 5757 5758 5759 5760
		drm_format_plane_cpp(fourcc, 0) * 8;

	if (INTEL_INFO(dev)->gen >= 4) {
		if (plane_config->tiled)
			offset = I915_READ(DSPTILEOFF(plane));
		else
			offset = I915_READ(DSPLINOFF(plane));
		base = I915_READ(DSPSURF(plane)) & 0xfffff000;
	} else {
		base = I915_READ(DSPADDR(plane));
	}
	plane_config->base = base;

	val = I915_READ(PIPESRC(pipe));
5761 5762
	crtc->base.fb->width = ((val >> 16) & 0xfff) + 1;
	crtc->base.fb->height = ((val >> 0) & 0xfff) + 1;
5763 5764

	val = I915_READ(DSPSTRIDE(pipe));
5765
	crtc->base.fb->pitches[0] = val & 0xffffff80;
5766

5767
	aligned_height = intel_align_height(dev, crtc->base.fb->height,
5768 5769
					    plane_config->tiled);

5770
	plane_config->size = ALIGN(crtc->base.fb->pitches[0] *
5771 5772 5773
				   aligned_height, PAGE_SIZE);

	DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
5774 5775 5776 5777
		      pipe, plane, crtc->base.fb->width,
		      crtc->base.fb->height,
		      crtc->base.fb->bits_per_pixel, base,
		      crtc->base.fb->pitches[0],
5778 5779 5780 5781
		      plane_config->size);

}

5782 5783 5784 5785 5786 5787 5788
static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
				 struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

5789 5790 5791 5792
	if (!intel_display_power_enabled(dev_priv,
					 POWER_DOMAIN_PIPE(crtc->pipe)))
		return false;

5793
	pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
5794
	pipe_config->shared_dpll = DPLL_ID_PRIVATE;
5795

5796 5797 5798 5799
	tmp = I915_READ(PIPECONF(crtc->pipe));
	if (!(tmp & PIPECONF_ENABLE))
		return false;

5800 5801 5802 5803 5804 5805 5806 5807 5808 5809 5810 5811 5812 5813 5814 5815
	if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
		switch (tmp & PIPECONF_BPC_MASK) {
		case PIPECONF_6BPC:
			pipe_config->pipe_bpp = 18;
			break;
		case PIPECONF_8BPC:
			pipe_config->pipe_bpp = 24;
			break;
		case PIPECONF_10BPC:
			pipe_config->pipe_bpp = 30;
			break;
		default:
			break;
		}
	}

5816 5817 5818
	if (INTEL_INFO(dev)->gen < 4)
		pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;

5819 5820
	intel_get_pipe_timings(crtc, pipe_config);

5821 5822
	i9xx_get_pfit_config(crtc, pipe_config);

5823 5824 5825 5826 5827
	if (INTEL_INFO(dev)->gen >= 4) {
		tmp = I915_READ(DPLL_MD(crtc->pipe));
		pipe_config->pixel_multiplier =
			((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
			 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
5828
		pipe_config->dpll_hw_state.dpll_md = tmp;
5829 5830 5831 5832 5833 5834 5835 5836 5837 5838 5839
	} else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
		tmp = I915_READ(DPLL(crtc->pipe));
		pipe_config->pixel_multiplier =
			((tmp & SDVO_MULTIPLIER_MASK)
			 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
	} else {
		/* Note that on i915G/GM the pixel multiplier is in the sdvo
		 * port and will be fixed up in the encoder->get_config
		 * function. */
		pipe_config->pixel_multiplier = 1;
	}
5840 5841 5842 5843
	pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
	if (!IS_VALLEYVIEW(dev)) {
		pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
		pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
5844 5845 5846 5847 5848
	} else {
		/* Mask out read-only status bits. */
		pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
						     DPLL_PORTC_READY_MASK |
						     DPLL_PORTB_READY_MASK);
5849
	}
5850

5851 5852 5853 5854
	if (IS_VALLEYVIEW(dev))
		vlv_crtc_clock_get(crtc, pipe_config);
	else
		i9xx_crtc_clock_get(crtc, pipe_config);
5855

5856 5857 5858
	return true;
}

P
Paulo Zanoni 已提交
5859
static void ironlake_init_pch_refclk(struct drm_device *dev)
5860 5861 5862 5863
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;
5864
	u32 val, final;
5865
	bool has_lvds = false;
5866 5867
	bool has_cpu_edp = false;
	bool has_panel = false;
5868 5869
	bool has_ck505 = false;
	bool can_ssc = false;
5870 5871

	/* We need to take the global config into account */
5872 5873 5874 5875 5876 5877 5878 5879 5880
	list_for_each_entry(encoder, &mode_config->encoder_list,
			    base.head) {
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			has_panel = true;
			has_lvds = true;
			break;
		case INTEL_OUTPUT_EDP:
			has_panel = true;
5881
			if (enc_to_dig_port(&encoder->base)->port == PORT_A)
5882 5883
				has_cpu_edp = true;
			break;
5884 5885 5886
		}
	}

5887
	if (HAS_PCH_IBX(dev)) {
5888
		has_ck505 = dev_priv->vbt.display_clock_mode;
5889 5890 5891 5892 5893 5894
		can_ssc = has_ck505;
	} else {
		has_ck505 = false;
		can_ssc = true;
	}

5895 5896
	DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
		      has_panel, has_lvds, has_ck505);
5897 5898 5899 5900 5901 5902

	/* Ironlake: try to setup display ref clock before DPLL
	 * enabling. This is only under driver's control after
	 * PCH B stepping, previous chipset stepping should be
	 * ignoring this setting.
	 */
5903 5904 5905 5906 5907 5908 5909 5910 5911 5912 5913 5914 5915 5916 5917 5918 5919 5920 5921 5922 5923 5924 5925 5926 5927 5928 5929 5930 5931 5932 5933 5934 5935 5936 5937 5938 5939 5940
	val = I915_READ(PCH_DREF_CONTROL);

	/* As we must carefully and slowly disable/enable each source in turn,
	 * compute the final state we want first and check if we need to
	 * make any changes at all.
	 */
	final = val;
	final &= ~DREF_NONSPREAD_SOURCE_MASK;
	if (has_ck505)
		final |= DREF_NONSPREAD_CK505_ENABLE;
	else
		final |= DREF_NONSPREAD_SOURCE_ENABLE;

	final &= ~DREF_SSC_SOURCE_MASK;
	final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
	final &= ~DREF_SSC1_ENABLE;

	if (has_panel) {
		final |= DREF_SSC_SOURCE_ENABLE;

		if (intel_panel_use_ssc(dev_priv) && can_ssc)
			final |= DREF_SSC1_ENABLE;

		if (has_cpu_edp) {
			if (intel_panel_use_ssc(dev_priv) && can_ssc)
				final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
			else
				final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
		} else
			final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
	} else {
		final |= DREF_SSC_SOURCE_DISABLE;
		final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
	}

	if (final == val)
		return;

5941
	/* Always enable nonspread source */
5942
	val &= ~DREF_NONSPREAD_SOURCE_MASK;
5943

5944
	if (has_ck505)
5945
		val |= DREF_NONSPREAD_CK505_ENABLE;
5946
	else
5947
		val |= DREF_NONSPREAD_SOURCE_ENABLE;
5948

5949
	if (has_panel) {
5950 5951
		val &= ~DREF_SSC_SOURCE_MASK;
		val |= DREF_SSC_SOURCE_ENABLE;
5952

5953
		/* SSC must be turned on before enabling the CPU output  */
5954
		if (intel_panel_use_ssc(dev_priv) && can_ssc) {
5955
			DRM_DEBUG_KMS("Using SSC on panel\n");
5956
			val |= DREF_SSC1_ENABLE;
5957
		} else
5958
			val &= ~DREF_SSC1_ENABLE;
5959 5960

		/* Get SSC going before enabling the outputs */
5961
		I915_WRITE(PCH_DREF_CONTROL, val);
5962 5963 5964
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);

5965
		val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5966 5967

		/* Enable CPU source on CPU attached eDP */
5968
		if (has_cpu_edp) {
5969
			if (intel_panel_use_ssc(dev_priv) && can_ssc) {
5970
				DRM_DEBUG_KMS("Using SSC on eDP\n");
5971
				val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5972
			}
5973
			else
5974
				val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5975
		} else
5976
			val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5977

5978
		I915_WRITE(PCH_DREF_CONTROL, val);
5979 5980 5981 5982 5983
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);
	} else {
		DRM_DEBUG_KMS("Disabling SSC entirely\n");

5984
		val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5985 5986

		/* Turn off CPU output */
5987
		val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5988

5989
		I915_WRITE(PCH_DREF_CONTROL, val);
5990 5991 5992 5993
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);

		/* Turn off the SSC source */
5994 5995
		val &= ~DREF_SSC_SOURCE_MASK;
		val |= DREF_SSC_SOURCE_DISABLE;
5996 5997

		/* Turn off SSC1 */
5998
		val &= ~DREF_SSC1_ENABLE;
5999

6000
		I915_WRITE(PCH_DREF_CONTROL, val);
6001 6002 6003
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);
	}
6004 6005

	BUG_ON(val != final);
6006 6007
}

6008
static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
6009
{
6010
	uint32_t tmp;
P
Paulo Zanoni 已提交
6011

6012 6013 6014
	tmp = I915_READ(SOUTH_CHICKEN2);
	tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
	I915_WRITE(SOUTH_CHICKEN2, tmp);
P
Paulo Zanoni 已提交
6015

6016 6017 6018
	if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
			       FDI_MPHY_IOSFSB_RESET_STATUS, 100))
		DRM_ERROR("FDI mPHY reset assert timeout\n");
P
Paulo Zanoni 已提交
6019

6020 6021 6022
	tmp = I915_READ(SOUTH_CHICKEN2);
	tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
	I915_WRITE(SOUTH_CHICKEN2, tmp);
P
Paulo Zanoni 已提交
6023

6024 6025 6026
	if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
				FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
		DRM_ERROR("FDI mPHY reset de-assert timeout\n");
6027 6028 6029 6030 6031 6032
}

/* WaMPhyProgramming:hsw */
static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
{
	uint32_t tmp;
P
Paulo Zanoni 已提交
6033 6034 6035 6036 6037 6038 6039 6040 6041 6042 6043 6044 6045 6046 6047 6048 6049 6050 6051 6052 6053 6054

	tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
	tmp &= ~(0xFF << 24);
	tmp |= (0x12 << 24);
	intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
	tmp |= (1 << 11);
	intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
	tmp |= (1 << 11);
	intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
	tmp |= (1 << 24) | (1 << 21) | (1 << 18);
	intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
	tmp |= (1 << 24) | (1 << 21) | (1 << 18);
	intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);

6055 6056 6057 6058
	tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
	tmp &= ~(7 << 13);
	tmp |= (5 << 13);
	intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
P
Paulo Zanoni 已提交
6059

6060 6061 6062 6063
	tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
	tmp &= ~(7 << 13);
	tmp |= (5 << 13);
	intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
P
Paulo Zanoni 已提交
6064 6065 6066 6067 6068 6069 6070 6071 6072 6073 6074 6075 6076 6077 6078 6079 6080 6081 6082 6083 6084

	tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
	tmp &= ~0xFF;
	tmp |= 0x1C;
	intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
	tmp &= ~0xFF;
	tmp |= 0x1C;
	intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
	tmp &= ~(0xFF << 16);
	tmp |= (0x1C << 16);
	intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
	tmp &= ~(0xFF << 16);
	tmp |= (0x1C << 16);
	intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);

6085 6086 6087
	tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
	tmp |= (1 << 27);
	intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
P
Paulo Zanoni 已提交
6088

6089 6090 6091
	tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
	tmp |= (1 << 27);
	intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
P
Paulo Zanoni 已提交
6092

6093 6094 6095 6096
	tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
	tmp &= ~(0xF << 28);
	tmp |= (4 << 28);
	intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
P
Paulo Zanoni 已提交
6097

6098 6099 6100 6101
	tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
	tmp &= ~(0xF << 28);
	tmp |= (4 << 28);
	intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
6102 6103
}

6104 6105 6106 6107 6108 6109 6110 6111
/* Implements 3 different sequences from BSpec chapter "Display iCLK
 * Programming" based on the parameters passed:
 * - Sequence to enable CLKOUT_DP
 * - Sequence to enable CLKOUT_DP without spread
 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
 */
static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
				 bool with_fdi)
6112 6113
{
	struct drm_i915_private *dev_priv = dev->dev_private;
6114 6115 6116 6117 6118 6119 6120
	uint32_t reg, tmp;

	if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
		with_spread = true;
	if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
		 with_fdi, "LP PCH doesn't have FDI\n"))
		with_fdi = false;
6121 6122 6123 6124 6125 6126 6127 6128 6129 6130

	mutex_lock(&dev_priv->dpio_lock);

	tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
	tmp &= ~SBI_SSCCTL_DISABLE;
	tmp |= SBI_SSCCTL_PATHALT;
	intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);

	udelay(24);

6131 6132 6133 6134
	if (with_spread) {
		tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
		tmp &= ~SBI_SSCCTL_PATHALT;
		intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6135

6136 6137 6138 6139 6140
		if (with_fdi) {
			lpt_reset_fdi_mphy(dev_priv);
			lpt_program_fdi_mphy(dev_priv);
		}
	}
P
Paulo Zanoni 已提交
6141

6142 6143 6144 6145 6146
	reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
	       SBI_GEN0 : SBI_DBUFF0;
	tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
	tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
	intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6147 6148

	mutex_unlock(&dev_priv->dpio_lock);
P
Paulo Zanoni 已提交
6149 6150
}

6151 6152 6153 6154 6155 6156 6157 6158 6159 6160 6161 6162 6163 6164 6165 6166 6167 6168 6169 6170 6171 6172 6173 6174 6175 6176 6177 6178
/* Sequence to disable CLKOUT_DP */
static void lpt_disable_clkout_dp(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t reg, tmp;

	mutex_lock(&dev_priv->dpio_lock);

	reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
	       SBI_GEN0 : SBI_DBUFF0;
	tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
	tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
	intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);

	tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
	if (!(tmp & SBI_SSCCTL_DISABLE)) {
		if (!(tmp & SBI_SSCCTL_PATHALT)) {
			tmp |= SBI_SSCCTL_PATHALT;
			intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
			udelay(32);
		}
		tmp |= SBI_SSCCTL_DISABLE;
		intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
	}

	mutex_unlock(&dev_priv->dpio_lock);
}

6179 6180 6181 6182 6183 6184 6185 6186 6187 6188 6189 6190 6191 6192
static void lpt_init_pch_refclk(struct drm_device *dev)
{
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;
	bool has_vga = false;

	list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
		switch (encoder->type) {
		case INTEL_OUTPUT_ANALOG:
			has_vga = true;
			break;
		}
	}

6193 6194 6195 6196
	if (has_vga)
		lpt_enable_clkout_dp(dev, true, true);
	else
		lpt_disable_clkout_dp(dev);
6197 6198
}

P
Paulo Zanoni 已提交
6199 6200 6201 6202 6203 6204 6205 6206 6207 6208 6209
/*
 * Initialize reference clocks when the driver loads
 */
void intel_init_pch_refclk(struct drm_device *dev)
{
	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
		ironlake_init_pch_refclk(dev);
	else if (HAS_PCH_LPT(dev))
		lpt_init_pch_refclk(dev);
}

6210 6211 6212 6213 6214 6215 6216 6217
static int ironlake_get_refclk(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
	int num_connectors = 0;
	bool is_lvds = false;

6218
	for_each_encoder_on_crtc(dev, crtc, encoder) {
6219 6220 6221 6222 6223 6224 6225 6226 6227
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		}
		num_connectors++;
	}

	if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
6228
		DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
6229
			      dev_priv->vbt.lvds_ssc_freq);
6230
		return dev_priv->vbt.lvds_ssc_freq;
6231 6232 6233 6234 6235
	}

	return 120000;
}

6236
static void ironlake_set_pipeconf(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
6237
{
6238
	struct drm_i915_private *dev_priv = crtc->dev->dev_private;
J
Jesse Barnes 已提交
6239 6240
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
6241 6242
	uint32_t val;

6243
	val = 0;
6244

6245
	switch (intel_crtc->config.pipe_bpp) {
6246
	case 18:
6247
		val |= PIPECONF_6BPC;
6248 6249
		break;
	case 24:
6250
		val |= PIPECONF_8BPC;
6251 6252
		break;
	case 30:
6253
		val |= PIPECONF_10BPC;
6254 6255
		break;
	case 36:
6256
		val |= PIPECONF_12BPC;
6257 6258
		break;
	default:
6259 6260
		/* Case prevented by intel_choose_pipe_bpp_dither. */
		BUG();
6261 6262
	}

6263
	if (intel_crtc->config.dither)
6264 6265
		val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);

6266
	if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
6267 6268 6269 6270
		val |= PIPECONF_INTERLACED_ILK;
	else
		val |= PIPECONF_PROGRESSIVE;

6271
	if (intel_crtc->config.limited_color_range)
6272 6273
		val |= PIPECONF_COLOR_RANGE_SELECT;

6274 6275 6276 6277
	I915_WRITE(PIPECONF(pipe), val);
	POSTING_READ(PIPECONF(pipe));
}

6278 6279 6280 6281 6282 6283 6284
/*
 * Set up the pipe CSC unit.
 *
 * Currently only full range RGB to limited range RGB conversion
 * is supported, but eventually this should handle various
 * RGB<->YCbCr scenarios as well.
 */
6285
static void intel_set_pipe_csc(struct drm_crtc *crtc)
6286 6287 6288 6289 6290 6291 6292 6293 6294 6295 6296 6297 6298 6299
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	uint16_t coeff = 0x7800; /* 1.0 */

	/*
	 * TODO: Check what kind of values actually come out of the pipe
	 * with these coeff/postoff values and adjust to get the best
	 * accuracy. Perhaps we even need to take the bpc value into
	 * consideration.
	 */

6300
	if (intel_crtc->config.limited_color_range)
6301 6302 6303 6304 6305 6306 6307 6308 6309 6310 6311 6312 6313 6314 6315 6316 6317 6318 6319 6320 6321 6322 6323
		coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */

	/*
	 * GY/GU and RY/RU should be the other way around according
	 * to BSpec, but reality doesn't agree. Just set them up in
	 * a way that results in the correct picture.
	 */
	I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
	I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);

	I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
	I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);

	I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
	I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);

	I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
	I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
	I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);

	if (INTEL_INFO(dev)->gen > 6) {
		uint16_t postoff = 0;

6324
		if (intel_crtc->config.limited_color_range)
6325
			postoff = (16 * (1 << 12) / 255) & 0x1fff;
6326 6327 6328 6329 6330 6331 6332 6333 6334

		I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
		I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
		I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);

		I915_WRITE(PIPE_CSC_MODE(pipe), 0);
	} else {
		uint32_t mode = CSC_MODE_YUV_TO_RGB;

6335
		if (intel_crtc->config.limited_color_range)
6336 6337 6338 6339 6340 6341
			mode |= CSC_BLACK_SCREEN_OFFSET;

		I915_WRITE(PIPE_CSC_MODE(pipe), mode);
	}
}

6342
static void haswell_set_pipeconf(struct drm_crtc *crtc)
P
Paulo Zanoni 已提交
6343
{
6344 6345
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
P
Paulo Zanoni 已提交
6346
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6347
	enum pipe pipe = intel_crtc->pipe;
6348
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
P
Paulo Zanoni 已提交
6349 6350
	uint32_t val;

6351
	val = 0;
P
Paulo Zanoni 已提交
6352

6353
	if (IS_HASWELL(dev) && intel_crtc->config.dither)
P
Paulo Zanoni 已提交
6354 6355
		val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);

6356
	if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
P
Paulo Zanoni 已提交
6357 6358 6359 6360
		val |= PIPECONF_INTERLACED_ILK;
	else
		val |= PIPECONF_PROGRESSIVE;

6361 6362
	I915_WRITE(PIPECONF(cpu_transcoder), val);
	POSTING_READ(PIPECONF(cpu_transcoder));
6363 6364 6365

	I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
	POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
6366 6367 6368 6369 6370 6371 6372 6373 6374 6375 6376 6377 6378 6379 6380 6381 6382 6383 6384 6385 6386 6387 6388 6389 6390 6391 6392

	if (IS_BROADWELL(dev)) {
		val = 0;

		switch (intel_crtc->config.pipe_bpp) {
		case 18:
			val |= PIPEMISC_DITHER_6_BPC;
			break;
		case 24:
			val |= PIPEMISC_DITHER_8_BPC;
			break;
		case 30:
			val |= PIPEMISC_DITHER_10_BPC;
			break;
		case 36:
			val |= PIPEMISC_DITHER_12_BPC;
			break;
		default:
			/* Case prevented by pipe_config_set_bpp. */
			BUG();
		}

		if (intel_crtc->config.dither)
			val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;

		I915_WRITE(PIPEMISC(pipe), val);
	}
P
Paulo Zanoni 已提交
6393 6394
}

6395 6396 6397 6398 6399 6400 6401 6402 6403
static bool ironlake_compute_clocks(struct drm_crtc *crtc,
				    intel_clock_t *clock,
				    bool *has_reduced_clock,
				    intel_clock_t *reduced_clock)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *intel_encoder;
	int refclk;
6404
	const intel_limit_t *limit;
6405
	bool ret, is_lvds = false;
J
Jesse Barnes 已提交
6406

6407 6408
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		switch (intel_encoder->type) {
J
Jesse Barnes 已提交
6409 6410 6411 6412 6413 6414
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		}
	}

6415
	refclk = ironlake_get_refclk(crtc);
J
Jesse Barnes 已提交
6416

6417 6418 6419 6420 6421
	/*
	 * Returns a set of divisors for the desired target clock with the given
	 * refclk, or FALSE.  The returned values represent the clock equation:
	 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
	 */
6422
	limit = intel_limit(crtc, refclk);
6423 6424
	ret = dev_priv->display.find_dpll(limit, crtc,
					  to_intel_crtc(crtc)->config.port_clock,
6425
					  refclk, NULL, clock);
6426 6427
	if (!ret)
		return false;
6428

6429
	if (is_lvds && dev_priv->lvds_downclock_avail) {
6430 6431 6432 6433 6434 6435
		/*
		 * Ensure we match the reduced clock's P to the target clock.
		 * If the clocks don't match, we can't switch the display clock
		 * by using the FP0/FP1. In such case we will disable the LVDS
		 * downclock feature.
		*/
6436 6437 6438 6439 6440
		*has_reduced_clock =
			dev_priv->display.find_dpll(limit, crtc,
						    dev_priv->lvds_downclock,
						    refclk, clock,
						    reduced_clock);
6441
	}
6442

6443 6444 6445
	return true;
}

6446 6447 6448 6449 6450 6451 6452 6453
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
{
	/*
	 * Account for spread spectrum to avoid
	 * oversubscribing the link. Max center spread
	 * is 2.5%; use 5% for safety's sake.
	 */
	u32 bps = target_clock * bpp * 21 / 20;
6454
	return DIV_ROUND_UP(bps, link_bw * 8);
6455 6456
}

6457
static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6458
{
6459
	return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
6460 6461
}

6462
static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
6463
				      u32 *fp,
6464
				      intel_clock_t *reduced_clock, u32 *fp2)
J
Jesse Barnes 已提交
6465
{
6466
	struct drm_crtc *crtc = &intel_crtc->base;
J
Jesse Barnes 已提交
6467 6468
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
6469 6470
	struct intel_encoder *intel_encoder;
	uint32_t dpll;
6471
	int factor, num_connectors = 0;
6472
	bool is_lvds = false, is_sdvo = false;
J
Jesse Barnes 已提交
6473

6474 6475
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		switch (intel_encoder->type) {
J
Jesse Barnes 已提交
6476 6477 6478 6479
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_SDVO:
6480
		case INTEL_OUTPUT_HDMI:
J
Jesse Barnes 已提交
6481 6482 6483
			is_sdvo = true;
			break;
		}
6484

6485
		num_connectors++;
J
Jesse Barnes 已提交
6486 6487
	}

6488
	/* Enable autotuning of the PLL clock (if permissible) */
6489 6490 6491
	factor = 21;
	if (is_lvds) {
		if ((intel_panel_use_ssc(dev_priv) &&
6492
		     dev_priv->vbt.lvds_ssc_freq == 100000) ||
6493
		    (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
6494
			factor = 25;
6495
	} else if (intel_crtc->config.sdvo_tv_clock)
6496
		factor = 20;
6497

6498
	if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
6499
		*fp |= FP_CB_TUNE;
6500

6501 6502 6503
	if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
		*fp2 |= FP_CB_TUNE;

6504
	dpll = 0;
6505

6506 6507 6508 6509
	if (is_lvds)
		dpll |= DPLLB_MODE_LVDS;
	else
		dpll |= DPLLB_MODE_DAC_SERIAL;
6510

6511 6512
	dpll |= (intel_crtc->config.pixel_multiplier - 1)
		<< PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
6513 6514

	if (is_sdvo)
6515
		dpll |= DPLL_SDVO_HIGH_SPEED;
6516
	if (intel_crtc->config.has_dp_encoder)
6517
		dpll |= DPLL_SDVO_HIGH_SPEED;
J
Jesse Barnes 已提交
6518

6519
	/* compute bitmask from p1 value */
6520
	dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6521
	/* also FPA1 */
6522
	dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6523

6524
	switch (intel_crtc->config.dpll.p2) {
6525 6526 6527 6528 6529 6530 6531 6532 6533 6534 6535 6536
	case 5:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
		break;
	case 7:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
		break;
	case 10:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
		break;
	case 14:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
		break;
J
Jesse Barnes 已提交
6537 6538
	}

6539
	if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6540
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
J
Jesse Barnes 已提交
6541 6542 6543
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

6544
	return dpll | DPLL_VCO_ENABLE;
6545 6546 6547 6548 6549 6550 6551 6552 6553 6554 6555 6556 6557
}

static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
				  int x, int y,
				  struct drm_framebuffer *fb)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
	int num_connectors = 0;
	intel_clock_t clock, reduced_clock;
6558
	u32 dpll = 0, fp = 0, fp2 = 0;
6559
	bool ok, has_reduced_clock = false;
6560
	bool is_lvds = false;
6561
	struct intel_encoder *encoder;
6562
	struct intel_shared_dpll *pll;
6563 6564 6565 6566 6567 6568 6569 6570 6571 6572
	int ret;

	for_each_encoder_on_crtc(dev, crtc, encoder) {
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		}

		num_connectors++;
6573
	}
J
Jesse Barnes 已提交
6574

6575 6576
	WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
	     "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6577

6578
	ok = ironlake_compute_clocks(crtc, &clock,
6579
				     &has_reduced_clock, &reduced_clock);
6580
	if (!ok && !intel_crtc->config.clock_set) {
6581 6582
		DRM_ERROR("Couldn't find PLL settings for mode!\n");
		return -EINVAL;
J
Jesse Barnes 已提交
6583
	}
6584 6585 6586 6587 6588 6589 6590 6591
	/* Compat-code for transition, will disappear. */
	if (!intel_crtc->config.clock_set) {
		intel_crtc->config.dpll.n = clock.n;
		intel_crtc->config.dpll.m1 = clock.m1;
		intel_crtc->config.dpll.m2 = clock.m2;
		intel_crtc->config.dpll.p1 = clock.p1;
		intel_crtc->config.dpll.p2 = clock.p2;
	}
J
Jesse Barnes 已提交
6592

6593
	/* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
6594
	if (intel_crtc->config.has_pch_encoder) {
6595
		fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
6596
		if (has_reduced_clock)
6597
			fp2 = i9xx_dpll_compute_fp(&reduced_clock);
6598

6599
		dpll = ironlake_compute_dpll(intel_crtc,
6600 6601 6602
					     &fp, &reduced_clock,
					     has_reduced_clock ? &fp2 : NULL);

6603
		intel_crtc->config.dpll_hw_state.dpll = dpll;
6604 6605 6606 6607 6608 6609
		intel_crtc->config.dpll_hw_state.fp0 = fp;
		if (has_reduced_clock)
			intel_crtc->config.dpll_hw_state.fp1 = fp2;
		else
			intel_crtc->config.dpll_hw_state.fp1 = fp;

6610
		pll = intel_get_shared_dpll(intel_crtc);
6611
		if (pll == NULL) {
6612 6613
			DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
					 pipe_name(pipe));
6614 6615
			return -EINVAL;
		}
6616
	} else
D
Daniel Vetter 已提交
6617
		intel_put_shared_dpll(intel_crtc);
J
Jesse Barnes 已提交
6618

6619 6620
	if (intel_crtc->config.has_dp_encoder)
		intel_dp_set_m_n(intel_crtc);
J
Jesse Barnes 已提交
6621

6622
	if (is_lvds && has_reduced_clock && i915.powersave)
6623 6624 6625
		intel_crtc->lowfreq_avail = true;
	else
		intel_crtc->lowfreq_avail = false;
6626

6627
	intel_set_pipe_timings(intel_crtc);
6628

6629 6630 6631 6632
	if (intel_crtc->config.has_pch_encoder) {
		intel_cpu_transcoder_set_m_n(intel_crtc,
					     &intel_crtc->config.fdi_m_n);
	}
6633

6634
	ironlake_set_pipeconf(crtc);
J
Jesse Barnes 已提交
6635

6636 6637
	/* Set up the display plane register */
	I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
6638
	POSTING_READ(DSPCNTR(plane));
J
Jesse Barnes 已提交
6639

6640
	ret = intel_pipe_set_base(crtc, x, y, fb);
6641

6642
	return ret;
J
Jesse Barnes 已提交
6643 6644
}

6645 6646 6647 6648 6649 6650 6651 6652 6653 6654 6655 6656 6657 6658 6659 6660 6661 6662 6663
static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
					 struct intel_link_m_n *m_n)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = crtc->pipe;

	m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
	m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
	m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
		& ~TU_SIZE_MASK;
	m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
	m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
		    & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
}

static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
					 enum transcoder transcoder,
					 struct intel_link_m_n *m_n)
6664 6665 6666
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
6667
	enum pipe pipe = crtc->pipe;
6668

6669 6670 6671 6672 6673 6674 6675 6676 6677 6678 6679 6680 6681 6682 6683 6684 6685 6686 6687 6688 6689 6690 6691 6692 6693 6694 6695 6696
	if (INTEL_INFO(dev)->gen >= 5) {
		m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
		m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
		m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
			& ~TU_SIZE_MASK;
		m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
		m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
			    & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
	} else {
		m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
		m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
		m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
			& ~TU_SIZE_MASK;
		m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
		m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
			    & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
	}
}

void intel_dp_get_m_n(struct intel_crtc *crtc,
		      struct intel_crtc_config *pipe_config)
{
	if (crtc->config.has_pch_encoder)
		intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
	else
		intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
					     &pipe_config->dp_m_n);
}
6697

6698 6699 6700 6701 6702
static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
					struct intel_crtc_config *pipe_config)
{
	intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
				     &pipe_config->fdi_m_n);
6703 6704
}

6705 6706 6707 6708 6709 6710 6711 6712 6713 6714
static void ironlake_get_pfit_config(struct intel_crtc *crtc,
				     struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

	tmp = I915_READ(PF_CTL(crtc->pipe));

	if (tmp & PF_ENABLE) {
6715
		pipe_config->pch_pfit.enabled = true;
6716 6717
		pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
		pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
6718 6719 6720 6721 6722 6723 6724 6725

		/* We currently do not free assignements of panel fitters on
		 * ivb/hsw (since we don't use the higher upscaling modes which
		 * differentiates them) so just WARN about this case for now. */
		if (IS_GEN7(dev)) {
			WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
				PF_PIPE_SEL_IVB(crtc->pipe));
		}
6726
	}
J
Jesse Barnes 已提交
6727 6728
}

6729 6730 6731 6732 6733 6734 6735 6736 6737 6738
static void ironlake_get_plane_config(struct intel_crtc *crtc,
				      struct intel_plane_config *plane_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 val, base, offset;
	int pipe = crtc->pipe, plane = crtc->plane;
	int fourcc, pixel_format;
	int aligned_height;

6739 6740
	crtc->base.fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
	if (!crtc->base.fb) {
6741 6742 6743 6744 6745 6746 6747 6748 6749 6750 6751 6752
		DRM_DEBUG_KMS("failed to alloc fb\n");
		return;
	}

	val = I915_READ(DSPCNTR(plane));

	if (INTEL_INFO(dev)->gen >= 4)
		if (val & DISPPLANE_TILED)
			plane_config->tiled = true;

	pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
	fourcc = intel_format_to_fourcc(pixel_format);
6753 6754
	crtc->base.fb->pixel_format = fourcc;
	crtc->base.fb->bits_per_pixel =
6755 6756 6757 6758 6759 6760 6761 6762 6763 6764 6765 6766 6767 6768
		drm_format_plane_cpp(fourcc, 0) * 8;

	base = I915_READ(DSPSURF(plane)) & 0xfffff000;
	if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
		offset = I915_READ(DSPOFFSET(plane));
	} else {
		if (plane_config->tiled)
			offset = I915_READ(DSPTILEOFF(plane));
		else
			offset = I915_READ(DSPLINOFF(plane));
	}
	plane_config->base = base;

	val = I915_READ(PIPESRC(pipe));
6769 6770
	crtc->base.fb->width = ((val >> 16) & 0xfff) + 1;
	crtc->base.fb->height = ((val >> 0) & 0xfff) + 1;
6771 6772

	val = I915_READ(DSPSTRIDE(pipe));
6773
	crtc->base.fb->pitches[0] = val & 0xffffff80;
6774

6775
	aligned_height = intel_align_height(dev, crtc->base.fb->height,
6776 6777
					    plane_config->tiled);

6778
	plane_config->size = ALIGN(crtc->base.fb->pitches[0] *
6779 6780 6781
				   aligned_height, PAGE_SIZE);

	DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
6782 6783 6784 6785
		      pipe, plane, crtc->base.fb->width,
		      crtc->base.fb->height,
		      crtc->base.fb->bits_per_pixel, base,
		      crtc->base.fb->pitches[0],
6786 6787 6788
		      plane_config->size);
}

6789 6790 6791 6792 6793 6794 6795
static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
				     struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

6796
	pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
6797
	pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6798

6799 6800 6801 6802
	tmp = I915_READ(PIPECONF(crtc->pipe));
	if (!(tmp & PIPECONF_ENABLE))
		return false;

6803 6804 6805 6806 6807 6808 6809 6810 6811 6812 6813 6814 6815 6816 6817 6818 6819
	switch (tmp & PIPECONF_BPC_MASK) {
	case PIPECONF_6BPC:
		pipe_config->pipe_bpp = 18;
		break;
	case PIPECONF_8BPC:
		pipe_config->pipe_bpp = 24;
		break;
	case PIPECONF_10BPC:
		pipe_config->pipe_bpp = 30;
		break;
	case PIPECONF_12BPC:
		pipe_config->pipe_bpp = 36;
		break;
	default:
		break;
	}

6820
	if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
6821 6822
		struct intel_shared_dpll *pll;

6823 6824
		pipe_config->has_pch_encoder = true;

6825 6826 6827
		tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
		pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
					  FDI_DP_PORT_WIDTH_SHIFT) + 1;
6828 6829

		ironlake_get_fdi_m_n_config(crtc, pipe_config);
6830

6831
		if (HAS_PCH_IBX(dev_priv->dev)) {
6832 6833
			pipe_config->shared_dpll =
				(enum intel_dpll_id) crtc->pipe;
6834 6835 6836 6837 6838 6839 6840
		} else {
			tmp = I915_READ(PCH_DPLL_SEL);
			if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
				pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
			else
				pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
		}
6841 6842 6843 6844 6845

		pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];

		WARN_ON(!pll->get_hw_state(dev_priv, pll,
					   &pipe_config->dpll_hw_state));
6846 6847 6848 6849 6850

		tmp = pipe_config->dpll_hw_state.dpll;
		pipe_config->pixel_multiplier =
			((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
			 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
6851 6852

		ironlake_pch_clock_get(crtc, pipe_config);
6853 6854
	} else {
		pipe_config->pixel_multiplier = 1;
6855 6856
	}

6857 6858
	intel_get_pipe_timings(crtc, pipe_config);

6859 6860
	ironlake_get_pfit_config(crtc, pipe_config);

6861 6862 6863
	return true;
}

6864 6865 6866 6867 6868 6869
static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
	struct intel_crtc *crtc;
	unsigned long irqflags;
6870
	uint32_t val;
6871 6872

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6873
		WARN(crtc->active, "CRTC for pipe %c enabled\n",
6874 6875 6876 6877 6878 6879 6880 6881 6882 6883 6884 6885 6886 6887 6888 6889 6890 6891 6892
		     pipe_name(crtc->pipe));

	WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
	WARN(plls->spll_refcount, "SPLL enabled\n");
	WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
	WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
	WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
	WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
	     "CPU PWM1 enabled\n");
	WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
	     "CPU PWM2 enabled\n");
	WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
	     "PCH PWM1 enabled\n");
	WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
	     "Utility pin enabled\n");
	WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	val = I915_READ(DEIMR);
6893
	WARN((val | DE_PCH_EVENT_IVB) != 0xffffffff,
6894 6895
	     "Unexpected DEIMR bits enabled: 0x%x\n", val);
	val = I915_READ(SDEIMR);
6896
	WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
6897 6898 6899 6900 6901 6902 6903 6904 6905 6906 6907 6908
	     "Unexpected SDEIMR bits enabled: 0x%x\n", val);
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

/*
 * This function implements pieces of two sequences from BSpec:
 * - Sequence for display software to disable LCPLL
 * - Sequence for display software to allow package C8+
 * The steps implemented here are just the steps that actually touch the LCPLL
 * register. Callers should take care of disabling all the display engine
 * functions, doing the mode unset, fixing interrupts, etc.
 */
6909 6910
static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
			      bool switch_to_fclk, bool allow_power_down)
6911 6912 6913 6914 6915 6916 6917 6918 6919 6920 6921 6922 6923 6924 6925 6926 6927 6928 6929 6930 6931 6932 6933 6934 6935 6936 6937
{
	uint32_t val;

	assert_can_disable_lcpll(dev_priv);

	val = I915_READ(LCPLL_CTL);

	if (switch_to_fclk) {
		val |= LCPLL_CD_SOURCE_FCLK;
		I915_WRITE(LCPLL_CTL, val);

		if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
				       LCPLL_CD_SOURCE_FCLK_DONE, 1))
			DRM_ERROR("Switching to FCLK failed\n");

		val = I915_READ(LCPLL_CTL);
	}

	val |= LCPLL_PLL_DISABLE;
	I915_WRITE(LCPLL_CTL, val);
	POSTING_READ(LCPLL_CTL);

	if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
		DRM_ERROR("LCPLL still locked\n");

	val = I915_READ(D_COMP);
	val |= D_COMP_COMP_DISABLE;
6938 6939 6940 6941
	mutex_lock(&dev_priv->rps.hw_lock);
	if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
		DRM_ERROR("Failed to disable D_COMP\n");
	mutex_unlock(&dev_priv->rps.hw_lock);
6942 6943 6944 6945 6946 6947 6948 6949 6950 6951 6952 6953 6954 6955 6956 6957 6958 6959
	POSTING_READ(D_COMP);
	ndelay(100);

	if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
		DRM_ERROR("D_COMP RCOMP still in progress\n");

	if (allow_power_down) {
		val = I915_READ(LCPLL_CTL);
		val |= LCPLL_POWER_DOWN_ALLOW;
		I915_WRITE(LCPLL_CTL, val);
		POSTING_READ(LCPLL_CTL);
	}
}

/*
 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
 * source.
 */
6960
static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
6961 6962
{
	uint32_t val;
6963
	unsigned long irqflags;
6964 6965 6966 6967 6968 6969 6970

	val = I915_READ(LCPLL_CTL);

	if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
		    LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
		return;

6971 6972 6973 6974 6975 6976 6977 6978 6979 6980 6981 6982 6983 6984 6985 6986
	/*
	 * Make sure we're not on PC8 state before disabling PC8, otherwise
	 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
	 *
	 * The other problem is that hsw_restore_lcpll() is called as part of
	 * the runtime PM resume sequence, so we can't just call
	 * gen6_gt_force_wake_get() because that function calls
	 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
	 * while we are on the resume sequence. So to solve this problem we have
	 * to call special forcewake code that doesn't touch runtime PM and
	 * doesn't enable the forcewake delayed work.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	if (dev_priv->uncore.forcewake_count++ == 0)
		dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
6987

6988 6989 6990
	if (val & LCPLL_POWER_DOWN_ALLOW) {
		val &= ~LCPLL_POWER_DOWN_ALLOW;
		I915_WRITE(LCPLL_CTL, val);
6991
		POSTING_READ(LCPLL_CTL);
6992 6993 6994 6995 6996
	}

	val = I915_READ(D_COMP);
	val |= D_COMP_COMP_FORCE;
	val &= ~D_COMP_COMP_DISABLE;
6997 6998 6999 7000
	mutex_lock(&dev_priv->rps.hw_lock);
	if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
		DRM_ERROR("Failed to enable D_COMP\n");
	mutex_unlock(&dev_priv->rps.hw_lock);
7001
	POSTING_READ(D_COMP);
7002 7003 7004 7005 7006 7007 7008 7009 7010 7011 7012 7013 7014 7015 7016 7017 7018

	val = I915_READ(LCPLL_CTL);
	val &= ~LCPLL_PLL_DISABLE;
	I915_WRITE(LCPLL_CTL, val);

	if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
		DRM_ERROR("LCPLL not locked yet\n");

	if (val & LCPLL_CD_SOURCE_FCLK) {
		val = I915_READ(LCPLL_CTL);
		val &= ~LCPLL_CD_SOURCE_FCLK;
		I915_WRITE(LCPLL_CTL, val);

		if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
					LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
			DRM_ERROR("Switching back to LCPLL failed\n");
	}
7019

7020 7021 7022 7023 7024
	/* See the big comment above. */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	if (--dev_priv->uncore.forcewake_count == 0)
		dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
7025 7026
}

7027
void __hsw_do_enable_pc8(struct drm_i915_private *dev_priv)
7028 7029 7030 7031
{
	struct drm_device *dev = dev_priv->dev;
	uint32_t val;

7032 7033
	WARN_ON(!HAS_PC8(dev));

7034 7035 7036 7037 7038 7039 7040 7041 7042
	DRM_DEBUG_KMS("Enabling package C8+\n");

	if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
		val = I915_READ(SOUTH_DSPCLK_GATE_D);
		val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
		I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
	}

	lpt_disable_clkout_dp(dev);
7043
	hsw_runtime_pm_disable_interrupts(dev);
7044
	hsw_disable_lcpll(dev_priv, true, true);
7045 7046
}

7047
void __hsw_do_disable_pc8(struct drm_i915_private *dev_priv)
7048 7049 7050 7051
{
	struct drm_device *dev = dev_priv->dev;
	uint32_t val;

7052 7053
	WARN_ON(!HAS_PC8(dev));

7054 7055 7056
	DRM_DEBUG_KMS("Disabling package C8+\n");

	hsw_restore_lcpll(dev_priv);
7057
	hsw_runtime_pm_restore_interrupts(dev);
7058 7059 7060 7061 7062 7063 7064 7065 7066 7067 7068 7069 7070 7071 7072
	lpt_init_pch_refclk(dev);

	if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
		val = I915_READ(SOUTH_DSPCLK_GATE_D);
		val |= PCH_LP_PARTITION_LEVEL_DISABLE;
		I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
	}

	intel_prepare_ddi(dev);
	i915_gem_init_swizzling(dev);
	mutex_lock(&dev_priv->rps.hw_lock);
	gen6_update_ring_freq(dev);
	mutex_unlock(&dev_priv->rps.hw_lock);
}

7073 7074
static void haswell_modeset_global_resources(struct drm_device *dev)
{
7075
	modeset_update_crtc_power_domains(dev);
7076 7077
}

P
Paulo Zanoni 已提交
7078 7079 7080 7081 7082 7083 7084 7085 7086 7087
static int haswell_crtc_mode_set(struct drm_crtc *crtc,
				 int x, int y,
				 struct drm_framebuffer *fb)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int plane = intel_crtc->plane;
	int ret;

7088
	if (!intel_ddi_pll_select(intel_crtc))
7089
		return -EINVAL;
7090
	intel_ddi_pll_enable(intel_crtc);
7091

7092 7093
	if (intel_crtc->config.has_dp_encoder)
		intel_dp_set_m_n(intel_crtc);
P
Paulo Zanoni 已提交
7094 7095 7096

	intel_crtc->lowfreq_avail = false;

7097
	intel_set_pipe_timings(intel_crtc);
P
Paulo Zanoni 已提交
7098

7099 7100 7101 7102
	if (intel_crtc->config.has_pch_encoder) {
		intel_cpu_transcoder_set_m_n(intel_crtc,
					     &intel_crtc->config.fdi_m_n);
	}
P
Paulo Zanoni 已提交
7103

7104
	haswell_set_pipeconf(crtc);
P
Paulo Zanoni 已提交
7105

7106
	intel_set_pipe_csc(crtc);
7107

P
Paulo Zanoni 已提交
7108
	/* Set up the display plane register */
7109
	I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
P
Paulo Zanoni 已提交
7110 7111 7112 7113
	POSTING_READ(DSPCNTR(plane));

	ret = intel_pipe_set_base(crtc, x, y, fb);

7114
	return ret;
J
Jesse Barnes 已提交
7115 7116
}

7117 7118 7119 7120 7121
static bool haswell_get_pipe_config(struct intel_crtc *crtc,
				    struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
7122
	enum intel_display_power_domain pfit_domain;
7123 7124
	uint32_t tmp;

7125 7126 7127 7128
	if (!intel_display_power_enabled(dev_priv,
					 POWER_DOMAIN_PIPE(crtc->pipe)))
		return false;

7129
	pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
7130 7131
	pipe_config->shared_dpll = DPLL_ID_PRIVATE;

7132 7133 7134 7135 7136 7137 7138 7139 7140 7141 7142 7143 7144 7145 7146 7147 7148 7149 7150 7151 7152 7153
	tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
	if (tmp & TRANS_DDI_FUNC_ENABLE) {
		enum pipe trans_edp_pipe;
		switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
		default:
			WARN(1, "unknown pipe linked to edp transcoder\n");
		case TRANS_DDI_EDP_INPUT_A_ONOFF:
		case TRANS_DDI_EDP_INPUT_A_ON:
			trans_edp_pipe = PIPE_A;
			break;
		case TRANS_DDI_EDP_INPUT_B_ONOFF:
			trans_edp_pipe = PIPE_B;
			break;
		case TRANS_DDI_EDP_INPUT_C_ONOFF:
			trans_edp_pipe = PIPE_C;
			break;
		}

		if (trans_edp_pipe == crtc->pipe)
			pipe_config->cpu_transcoder = TRANSCODER_EDP;
	}

7154
	if (!intel_display_power_enabled(dev_priv,
7155
			POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
7156 7157
		return false;

7158
	tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
7159 7160 7161
	if (!(tmp & PIPECONF_ENABLE))
		return false;

7162
	/*
7163
	 * Haswell has only FDI/PCH transcoder A. It is which is connected to
7164 7165 7166
	 * DDI E. So just check whether this pipe is wired to DDI E and whether
	 * the PCH transcoder is on.
	 */
7167
	tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
7168
	if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
7169
	    I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
7170 7171
		pipe_config->has_pch_encoder = true;

7172 7173 7174
		tmp = I915_READ(FDI_RX_CTL(PIPE_A));
		pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
					  FDI_DP_PORT_WIDTH_SHIFT) + 1;
7175 7176

		ironlake_get_fdi_m_n_config(crtc, pipe_config);
7177 7178
	}

7179 7180
	intel_get_pipe_timings(crtc, pipe_config);

7181
	pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
7182
	if (intel_display_power_enabled(dev_priv, pfit_domain))
7183
		ironlake_get_pfit_config(crtc, pipe_config);
7184

7185 7186 7187
	if (IS_HASWELL(dev))
		pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
			(I915_READ(IPS_CTL) & IPS_ENABLE);
P
Paulo Zanoni 已提交
7188

7189 7190
	pipe_config->pixel_multiplier = 1;

7191 7192 7193
	return true;
}

7194 7195
static int intel_crtc_mode_set(struct drm_crtc *crtc,
			       int x, int y,
7196
			       struct drm_framebuffer *fb)
7197 7198 7199
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
7200
	struct intel_encoder *encoder;
7201
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7202
	struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
7203
	int pipe = intel_crtc->pipe;
7204 7205
	int ret;

7206
	drm_vblank_pre_modeset(dev, pipe);
7207

7208 7209
	ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);

J
Jesse Barnes 已提交
7210
	drm_vblank_post_modeset(dev, pipe);
7211

7212 7213 7214 7215 7216 7217 7218 7219
	if (ret != 0)
		return ret;

	for_each_encoder_on_crtc(dev, crtc, encoder) {
		DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
			encoder->base.base.id,
			drm_get_encoder_name(&encoder->base),
			mode->base.id, mode->name);
7220
		encoder->mode_set(encoder);
7221 7222 7223
	}

	return 0;
J
Jesse Barnes 已提交
7224 7225
}

7226 7227 7228 7229 7230 7231 7232 7233 7234 7235 7236 7237 7238 7239 7240 7241 7242 7243 7244 7245 7246 7247 7248 7249 7250 7251 7252 7253 7254 7255 7256 7257 7258 7259 7260 7261 7262 7263
static struct {
	int clock;
	u32 config;
} hdmi_audio_clock[] = {
	{ DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
	{ 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
	{ 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
	{ 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
	{ 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
	{ 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
	{ DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
	{ 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
	{ DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
	{ 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
};

/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
		if (mode->clock == hdmi_audio_clock[i].clock)
			break;
	}

	if (i == ARRAY_SIZE(hdmi_audio_clock)) {
		DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
		i = 1;
	}

	DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
		      hdmi_audio_clock[i].clock,
		      hdmi_audio_clock[i].config);

	return hdmi_audio_clock[i].config;
}

7264 7265 7266 7267 7268 7269 7270 7271 7272 7273 7274 7275 7276 7277 7278 7279 7280 7281 7282 7283 7284 7285 7286 7287 7288 7289 7290 7291 7292
static bool intel_eld_uptodate(struct drm_connector *connector,
			       int reg_eldv, uint32_t bits_eldv,
			       int reg_elda, uint32_t bits_elda,
			       int reg_edid)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t i;

	i = I915_READ(reg_eldv);
	i &= bits_eldv;

	if (!eld[0])
		return !i;

	if (!i)
		return false;

	i = I915_READ(reg_elda);
	i &= ~bits_elda;
	I915_WRITE(reg_elda, i);

	for (i = 0; i < eld[2]; i++)
		if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
			return false;

	return true;
}

7293
static void g4x_write_eld(struct drm_connector *connector,
7294 7295
			  struct drm_crtc *crtc,
			  struct drm_display_mode *mode)
7296 7297 7298 7299 7300 7301 7302 7303 7304 7305 7306 7307 7308 7309
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t eldv;
	uint32_t len;
	uint32_t i;

	i = I915_READ(G4X_AUD_VID_DID);

	if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
		eldv = G4X_ELDV_DEVCL_DEVBLC;
	else
		eldv = G4X_ELDV_DEVCTG;

7310 7311 7312 7313 7314 7315
	if (intel_eld_uptodate(connector,
			       G4X_AUD_CNTL_ST, eldv,
			       G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
			       G4X_HDMIW_HDMIEDID))
		return;

7316 7317 7318 7319 7320 7321 7322 7323 7324 7325 7326 7327 7328 7329 7330 7331 7332 7333
	i = I915_READ(G4X_AUD_CNTL_ST);
	i &= ~(eldv | G4X_ELD_ADDR);
	len = (i >> 9) & 0x1f;		/* ELD buffer size */
	I915_WRITE(G4X_AUD_CNTL_ST, i);

	if (!eld[0])
		return;

	len = min_t(uint8_t, eld[2], len);
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));

	i = I915_READ(G4X_AUD_CNTL_ST);
	i |= eldv;
	I915_WRITE(G4X_AUD_CNTL_ST, i);
}

7334
static void haswell_write_eld(struct drm_connector *connector,
7335 7336
			      struct drm_crtc *crtc,
			      struct drm_display_mode *mode)
7337 7338 7339 7340
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	struct drm_device *dev = crtc->dev;
7341
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7342 7343 7344 7345 7346 7347 7348 7349 7350 7351 7352 7353 7354 7355 7356 7357 7358 7359 7360 7361 7362 7363 7364 7365 7366
	uint32_t eldv;
	uint32_t i;
	int len;
	int pipe = to_intel_crtc(crtc)->pipe;
	int tmp;

	int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
	int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
	int aud_config = HSW_AUD_CFG(pipe);
	int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;


	DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");

	/* Audio output enable */
	DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
	tmp = I915_READ(aud_cntrl_st2);
	tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
	I915_WRITE(aud_cntrl_st2, tmp);

	/* Wait for 1 vertical blank */
	intel_wait_for_vblank(dev, pipe);

	/* Set ELD valid state */
	tmp = I915_READ(aud_cntrl_st2);
7367
	DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
7368 7369 7370
	tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
	I915_WRITE(aud_cntrl_st2, tmp);
	tmp = I915_READ(aud_cntrl_st2);
7371
	DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
7372 7373 7374

	/* Enable HDMI mode */
	tmp = I915_READ(aud_config);
7375
	DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
7376 7377 7378 7379 7380 7381 7382
	/* clear N_programing_enable and N_value_index */
	tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
	I915_WRITE(aud_config, tmp);

	DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));

	eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7383
	intel_crtc->eld_vld = true;
7384 7385 7386 7387 7388

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
		DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
		eld[5] |= (1 << 2);	/* Conn_Type, 0x1 = DisplayPort */
		I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
7389 7390 7391
	} else {
		I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
	}
7392 7393 7394 7395 7396 7397 7398 7399 7400 7401 7402 7403 7404 7405 7406 7407 7408 7409 7410 7411 7412 7413 7414 7415 7416 7417 7418 7419 7420 7421 7422

	if (intel_eld_uptodate(connector,
			       aud_cntrl_st2, eldv,
			       aud_cntl_st, IBX_ELD_ADDRESS,
			       hdmiw_hdmiedid))
		return;

	i = I915_READ(aud_cntrl_st2);
	i &= ~eldv;
	I915_WRITE(aud_cntrl_st2, i);

	if (!eld[0])
		return;

	i = I915_READ(aud_cntl_st);
	i &= ~IBX_ELD_ADDRESS;
	I915_WRITE(aud_cntl_st, i);
	i = (i >> 29) & DIP_PORT_SEL_MASK;		/* DIP_Port_Select, 0x1 = PortB */
	DRM_DEBUG_DRIVER("port num:%d\n", i);

	len = min_t(uint8_t, eld[2], 21);	/* 84 bytes of hw ELD buffer */
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));

	i = I915_READ(aud_cntrl_st2);
	i |= eldv;
	I915_WRITE(aud_cntrl_st2, i);

}

7423
static void ironlake_write_eld(struct drm_connector *connector,
7424 7425
			       struct drm_crtc *crtc,
			       struct drm_display_mode *mode)
7426 7427 7428 7429 7430 7431 7432
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t eldv;
	uint32_t i;
	int len;
	int hdmiw_hdmiedid;
7433
	int aud_config;
7434 7435
	int aud_cntl_st;
	int aud_cntrl_st2;
7436
	int pipe = to_intel_crtc(crtc)->pipe;
7437

7438
	if (HAS_PCH_IBX(connector->dev)) {
7439 7440 7441
		hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
		aud_config = IBX_AUD_CFG(pipe);
		aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
7442
		aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
7443 7444 7445 7446 7447
	} else if (IS_VALLEYVIEW(connector->dev)) {
		hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
		aud_config = VLV_AUD_CFG(pipe);
		aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
		aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
7448
	} else {
7449 7450 7451
		hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
		aud_config = CPT_AUD_CFG(pipe);
		aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
7452
		aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
7453 7454
	}

7455
	DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7456

7457 7458 7459 7460 7461 7462 7463 7464 7465 7466 7467 7468 7469
	if (IS_VALLEYVIEW(connector->dev))  {
		struct intel_encoder *intel_encoder;
		struct intel_digital_port *intel_dig_port;

		intel_encoder = intel_attached_encoder(connector);
		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
		i = intel_dig_port->port;
	} else {
		i = I915_READ(aud_cntl_st);
		i = (i >> 29) & DIP_PORT_SEL_MASK;
		/* DIP_Port_Select, 0x1 = PortB */
	}

7470 7471 7472
	if (!i) {
		DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
		/* operate blindly on all ports */
7473 7474 7475
		eldv = IBX_ELD_VALIDB;
		eldv |= IBX_ELD_VALIDB << 4;
		eldv |= IBX_ELD_VALIDB << 8;
7476
	} else {
7477
		DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
7478
		eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
7479 7480
	}

7481 7482 7483
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
		DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
		eld[5] |= (1 << 2);	/* Conn_Type, 0x1 = DisplayPort */
7484
		I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
7485 7486 7487
	} else {
		I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
	}
7488

7489 7490 7491 7492 7493 7494
	if (intel_eld_uptodate(connector,
			       aud_cntrl_st2, eldv,
			       aud_cntl_st, IBX_ELD_ADDRESS,
			       hdmiw_hdmiedid))
		return;

7495 7496 7497 7498 7499 7500 7501 7502
	i = I915_READ(aud_cntrl_st2);
	i &= ~eldv;
	I915_WRITE(aud_cntrl_st2, i);

	if (!eld[0])
		return;

	i = I915_READ(aud_cntl_st);
7503
	i &= ~IBX_ELD_ADDRESS;
7504 7505 7506 7507 7508 7509 7510 7511 7512 7513 7514 7515 7516 7517 7518 7519 7520 7521 7522 7523 7524 7525 7526 7527 7528 7529 7530 7531 7532 7533 7534 7535 7536
	I915_WRITE(aud_cntl_st, i);

	len = min_t(uint8_t, eld[2], 21);	/* 84 bytes of hw ELD buffer */
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));

	i = I915_READ(aud_cntrl_st2);
	i |= eldv;
	I915_WRITE(aud_cntrl_st2, i);
}

void intel_write_eld(struct drm_encoder *encoder,
		     struct drm_display_mode *mode)
{
	struct drm_crtc *crtc = encoder->crtc;
	struct drm_connector *connector;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	connector = drm_select_eld(encoder, mode);
	if (!connector)
		return;

	DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
			 connector->base.id,
			 drm_get_connector_name(connector),
			 connector->encoder->base.id,
			 drm_get_encoder_name(connector->encoder));

	connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;

	if (dev_priv->display.write_eld)
7537
		dev_priv->display.write_eld(connector, crtc, mode);
7538 7539
}

7540 7541 7542 7543 7544 7545 7546 7547 7548 7549 7550
static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	bool visible = base != 0;
	u32 cntl;

	if (intel_crtc->cursor_visible == visible)
		return;

7551
	cntl = I915_READ(_CURACNTR);
7552 7553 7554 7555
	if (visible) {
		/* On these chipsets we can only modify the base whilst
		 * the cursor is disabled.
		 */
7556
		I915_WRITE(_CURABASE, base);
7557 7558 7559 7560 7561 7562 7563 7564

		cntl &= ~(CURSOR_FORMAT_MASK);
		/* XXX width must be 64, stride 256 => 0x00 << 28 */
		cntl |= CURSOR_ENABLE |
			CURSOR_GAMMA_ENABLE |
			CURSOR_FORMAT_ARGB;
	} else
		cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
7565
	I915_WRITE(_CURACNTR, cntl);
7566 7567 7568 7569 7570 7571 7572 7573 7574 7575 7576 7577 7578

	intel_crtc->cursor_visible = visible;
}

static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
7579
		uint32_t cntl = I915_READ(CURCNTR(pipe));
7580 7581 7582 7583 7584 7585 7586 7587
		if (base) {
			cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
			cntl |= pipe << 28; /* Connect to correct pipe */
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
7588
		I915_WRITE(CURCNTR(pipe), cntl);
7589 7590 7591 7592

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
D
Daniel Vetter 已提交
7593
	POSTING_READ(CURCNTR(pipe));
7594
	I915_WRITE(CURBASE(pipe), base);
D
Daniel Vetter 已提交
7595
	POSTING_READ(CURBASE(pipe));
7596 7597
}

J
Jesse Barnes 已提交
7598 7599 7600 7601 7602 7603 7604 7605 7606 7607 7608 7609 7610 7611 7612 7613 7614
static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
		uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
		if (base) {
			cntl &= ~CURSOR_MODE;
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
7615
		if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7616
			cntl |= CURSOR_PIPE_CSC_ENABLE;
7617 7618
			cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
		}
J
Jesse Barnes 已提交
7619 7620 7621 7622 7623
		I915_WRITE(CURCNTR_IVB(pipe), cntl);

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
D
Daniel Vetter 已提交
7624
	POSTING_READ(CURCNTR_IVB(pipe));
J
Jesse Barnes 已提交
7625
	I915_WRITE(CURBASE_IVB(pipe), base);
D
Daniel Vetter 已提交
7626
	POSTING_READ(CURBASE_IVB(pipe));
J
Jesse Barnes 已提交
7627 7628
}

7629
/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
7630 7631
static void intel_crtc_update_cursor(struct drm_crtc *crtc,
				     bool on)
7632 7633 7634 7635 7636 7637 7638
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int x = intel_crtc->cursor_x;
	int y = intel_crtc->cursor_y;
7639
	u32 base = 0, pos = 0;
7640 7641
	bool visible;

7642
	if (on)
7643 7644
		base = intel_crtc->cursor_addr;

7645 7646 7647 7648
	if (x >= intel_crtc->config.pipe_src_w)
		base = 0;

	if (y >= intel_crtc->config.pipe_src_h)
7649 7650 7651
		base = 0;

	if (x < 0) {
7652
		if (x + intel_crtc->cursor_width <= 0)
7653 7654 7655 7656 7657 7658 7659 7660
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
		x = -x;
	}
	pos |= x << CURSOR_X_SHIFT;

	if (y < 0) {
7661
		if (y + intel_crtc->cursor_height <= 0)
7662 7663 7664 7665 7666 7667 7668 7669
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
		y = -y;
	}
	pos |= y << CURSOR_Y_SHIFT;

	visible = base != 0;
7670
	if (!visible && !intel_crtc->cursor_visible)
7671 7672
		return;

7673
	if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
J
Jesse Barnes 已提交
7674 7675 7676 7677 7678 7679 7680 7681 7682
		I915_WRITE(CURPOS_IVB(pipe), pos);
		ivb_update_cursor(crtc, base);
	} else {
		I915_WRITE(CURPOS(pipe), pos);
		if (IS_845G(dev) || IS_I865G(dev))
			i845_update_cursor(crtc, base);
		else
			i9xx_update_cursor(crtc, base);
	}
7683 7684
}

J
Jesse Barnes 已提交
7685
static int intel_crtc_cursor_set(struct drm_crtc *crtc,
7686
				 struct drm_file *file,
J
Jesse Barnes 已提交
7687 7688 7689 7690 7691 7692
				 uint32_t handle,
				 uint32_t width, uint32_t height)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7693
	struct drm_i915_gem_object *obj;
7694
	uint32_t addr;
7695
	int ret;
J
Jesse Barnes 已提交
7696 7697 7698

	/* if we want to turn off the cursor ignore width and height */
	if (!handle) {
7699
		DRM_DEBUG_KMS("cursor off\n");
7700
		addr = 0;
7701
		obj = NULL;
7702
		mutex_lock(&dev->struct_mutex);
7703
		goto finish;
J
Jesse Barnes 已提交
7704 7705 7706 7707 7708 7709 7710 7711
	}

	/* Currently we only support 64x64 cursors */
	if (width != 64 || height != 64) {
		DRM_ERROR("we currently only support 64x64 cursors\n");
		return -EINVAL;
	}

7712
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
7713
	if (&obj->base == NULL)
J
Jesse Barnes 已提交
7714 7715
		return -ENOENT;

7716
	if (obj->base.size < width * height * 4) {
7717
		DRM_DEBUG_KMS("buffer is to small\n");
7718 7719
		ret = -ENOMEM;
		goto fail;
J
Jesse Barnes 已提交
7720 7721
	}

7722
	/* we only need to pin inside GTT if cursor is non-phy */
7723
	mutex_lock(&dev->struct_mutex);
7724
	if (!INTEL_INFO(dev)->cursor_needs_physical) {
7725 7726
		unsigned alignment;

7727
		if (obj->tiling_mode) {
7728
			DRM_DEBUG_KMS("cursor cannot be tiled\n");
7729 7730 7731 7732
			ret = -EINVAL;
			goto fail_locked;
		}

7733 7734 7735 7736 7737 7738 7739 7740 7741 7742
		/* Note that the w/a also requires 2 PTE of padding following
		 * the bo. We currently fill all unused PTE with the shadow
		 * page and so we should always have valid PTE following the
		 * cursor preventing the VT-d warning.
		 */
		alignment = 0;
		if (need_vtd_wa(dev))
			alignment = 64*1024;

		ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
7743
		if (ret) {
7744
			DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
7745
			goto fail_locked;
7746 7747
		}

7748 7749
		ret = i915_gem_object_put_fence(obj);
		if (ret) {
7750
			DRM_DEBUG_KMS("failed to release fence for cursor");
7751 7752 7753
			goto fail_unpin;
		}

7754
		addr = i915_gem_obj_ggtt_offset(obj);
7755
	} else {
7756
		int align = IS_I830(dev) ? 16 * 1024 : 256;
7757
		ret = i915_gem_attach_phys_object(dev, obj,
7758 7759
						  (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
						  align);
7760
		if (ret) {
7761
			DRM_DEBUG_KMS("failed to attach phys object\n");
7762
			goto fail_locked;
7763
		}
7764
		addr = obj->phys_obj->handle->busaddr;
7765 7766
	}

7767
	if (IS_GEN2(dev))
J
Jesse Barnes 已提交
7768 7769
		I915_WRITE(CURSIZE, (height << 12) | width);

7770 7771
 finish:
	if (intel_crtc->cursor_bo) {
7772
		if (INTEL_INFO(dev)->cursor_needs_physical) {
7773
			if (intel_crtc->cursor_bo != obj)
7774 7775
				i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
		} else
7776
			i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
7777
		drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
7778
	}
7779

7780
	mutex_unlock(&dev->struct_mutex);
7781 7782

	intel_crtc->cursor_addr = addr;
7783
	intel_crtc->cursor_bo = obj;
7784 7785 7786
	intel_crtc->cursor_width = width;
	intel_crtc->cursor_height = height;

7787 7788
	if (intel_crtc->active)
		intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
7789

J
Jesse Barnes 已提交
7790
	return 0;
7791
fail_unpin:
7792
	i915_gem_object_unpin_from_display_plane(obj);
7793
fail_locked:
7794
	mutex_unlock(&dev->struct_mutex);
7795
fail:
7796
	drm_gem_object_unreference_unlocked(&obj->base);
7797
	return ret;
J
Jesse Barnes 已提交
7798 7799 7800 7801 7802 7803
}

static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

7804 7805
	intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
	intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
7806

7807 7808
	if (intel_crtc->active)
		intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
J
Jesse Barnes 已提交
7809 7810

	return 0;
7811 7812
}

J
Jesse Barnes 已提交
7813
static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
J
James Simmons 已提交
7814
				 u16 *blue, uint32_t start, uint32_t size)
J
Jesse Barnes 已提交
7815
{
J
James Simmons 已提交
7816
	int end = (start + size > 256) ? 256 : start + size, i;
J
Jesse Barnes 已提交
7817 7818
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

J
James Simmons 已提交
7819
	for (i = start; i < end; i++) {
J
Jesse Barnes 已提交
7820 7821 7822 7823 7824 7825 7826 7827 7828 7829 7830 7831 7832 7833
		intel_crtc->lut_r[i] = red[i] >> 8;
		intel_crtc->lut_g[i] = green[i] >> 8;
		intel_crtc->lut_b[i] = blue[i] >> 8;
	}

	intel_crtc_load_lut(crtc);
}

/* VESA 640x480x72Hz mode to set on the pipe */
static struct drm_display_mode load_detect_mode = {
	DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
		 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
};

7834 7835 7836 7837
struct drm_framebuffer *
__intel_framebuffer_create(struct drm_device *dev,
			   struct drm_mode_fb_cmd2 *mode_cmd,
			   struct drm_i915_gem_object *obj)
7838 7839 7840 7841 7842 7843 7844 7845 7846 7847 7848
{
	struct intel_framebuffer *intel_fb;
	int ret;

	intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
	if (!intel_fb) {
		drm_gem_object_unreference_unlocked(&obj->base);
		return ERR_PTR(-ENOMEM);
	}

	ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
7849 7850
	if (ret)
		goto err;
7851 7852

	return &intel_fb->base;
7853 7854 7855 7856 7857
err:
	drm_gem_object_unreference_unlocked(&obj->base);
	kfree(intel_fb);

	return ERR_PTR(ret);
7858 7859
}

D
Daniel Vetter 已提交
7860
static struct drm_framebuffer *
7861 7862 7863 7864 7865 7866 7867 7868 7869 7870 7871 7872 7873 7874 7875 7876
intel_framebuffer_create(struct drm_device *dev,
			 struct drm_mode_fb_cmd2 *mode_cmd,
			 struct drm_i915_gem_object *obj)
{
	struct drm_framebuffer *fb;
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ERR_PTR(ret);
	fb = __intel_framebuffer_create(dev, mode_cmd, obj);
	mutex_unlock(&dev->struct_mutex);

	return fb;
}

7877 7878 7879 7880 7881 7882 7883 7884 7885 7886 7887 7888 7889 7890 7891 7892 7893 7894 7895 7896
static u32
intel_framebuffer_pitch_for_width(int width, int bpp)
{
	u32 pitch = DIV_ROUND_UP(width * bpp, 8);
	return ALIGN(pitch, 64);
}

static u32
intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
{
	u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
	return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
}

static struct drm_framebuffer *
intel_framebuffer_create_for_mode(struct drm_device *dev,
				  struct drm_display_mode *mode,
				  int depth, int bpp)
{
	struct drm_i915_gem_object *obj;
7897
	struct drm_mode_fb_cmd2 mode_cmd = { 0 };
7898 7899 7900 7901 7902 7903 7904 7905

	obj = i915_gem_alloc_object(dev,
				    intel_framebuffer_size_for_mode(mode, bpp));
	if (obj == NULL)
		return ERR_PTR(-ENOMEM);

	mode_cmd.width = mode->hdisplay;
	mode_cmd.height = mode->vdisplay;
7906 7907
	mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
								bpp);
7908
	mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
7909 7910 7911 7912 7913 7914 7915 7916

	return intel_framebuffer_create(dev, &mode_cmd, obj);
}

static struct drm_framebuffer *
mode_fits_in_fbdev(struct drm_device *dev,
		   struct drm_display_mode *mode)
{
7917
#ifdef CONFIG_DRM_I915_FBDEV
7918 7919 7920 7921
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	struct drm_framebuffer *fb;

7922
	if (!dev_priv->fbdev)
7923 7924
		return NULL;

7925
	if (!dev_priv->fbdev->fb)
7926 7927
		return NULL;

7928 7929 7930
	obj = dev_priv->fbdev->fb->obj;
	BUG_ON(!obj);

7931
	fb = &dev_priv->fbdev->fb->base;
7932 7933
	if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
							       fb->bits_per_pixel))
7934 7935
		return NULL;

7936
	if (obj->base.size < mode->vdisplay * fb->pitches[0])
7937 7938 7939
		return NULL;

	return fb;
7940 7941 7942
#else
	return NULL;
#endif
7943 7944
}

7945
bool intel_get_load_detect_pipe(struct drm_connector *connector,
7946
				struct drm_display_mode *mode,
7947
				struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
7948 7949
{
	struct intel_crtc *intel_crtc;
7950 7951
	struct intel_encoder *intel_encoder =
		intel_attached_encoder(connector);
J
Jesse Barnes 已提交
7952
	struct drm_crtc *possible_crtc;
7953
	struct drm_encoder *encoder = &intel_encoder->base;
J
Jesse Barnes 已提交
7954 7955
	struct drm_crtc *crtc = NULL;
	struct drm_device *dev = encoder->dev;
7956
	struct drm_framebuffer *fb;
J
Jesse Barnes 已提交
7957 7958
	int i = -1;

7959 7960 7961 7962
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

J
Jesse Barnes 已提交
7963 7964
	/*
	 * Algorithm gets a little messy:
7965
	 *
J
Jesse Barnes 已提交
7966 7967
	 *   - if the connector already has an assigned crtc, use it (but make
	 *     sure it's on first)
7968
	 *
J
Jesse Barnes 已提交
7969 7970 7971 7972 7973 7974 7975
	 *   - try to find the first unused crtc that can drive this connector,
	 *     and use that if we find one
	 */

	/* See if we already have a CRTC for this connector */
	if (encoder->crtc) {
		crtc = encoder->crtc;
7976

7977 7978
		mutex_lock(&crtc->mutex);

7979
		old->dpms_mode = connector->dpms;
7980 7981 7982
		old->load_detect_temp = false;

		/* Make sure the crtc and connector are running */
7983 7984
		if (connector->dpms != DRM_MODE_DPMS_ON)
			connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
7985

7986
		return true;
J
Jesse Barnes 已提交
7987 7988 7989 7990 7991 7992 7993 7994 7995 7996 7997 7998 7999 8000 8001 8002 8003
	}

	/* Find an unused one (if possible) */
	list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
		i++;
		if (!(encoder->possible_crtcs & (1 << i)))
			continue;
		if (!possible_crtc->enabled) {
			crtc = possible_crtc;
			break;
		}
	}

	/*
	 * If we didn't find an unused CRTC, don't use any.
	 */
	if (!crtc) {
8004 8005
		DRM_DEBUG_KMS("no pipe available for load-detect\n");
		return false;
J
Jesse Barnes 已提交
8006 8007
	}

8008
	mutex_lock(&crtc->mutex);
8009 8010
	intel_encoder->new_crtc = to_intel_crtc(crtc);
	to_intel_connector(connector)->new_encoder = intel_encoder;
J
Jesse Barnes 已提交
8011 8012

	intel_crtc = to_intel_crtc(crtc);
8013 8014
	intel_crtc->new_enabled = true;
	intel_crtc->new_config = &intel_crtc->config;
8015
	old->dpms_mode = connector->dpms;
8016
	old->load_detect_temp = true;
8017
	old->release_fb = NULL;
J
Jesse Barnes 已提交
8018

8019 8020
	if (!mode)
		mode = &load_detect_mode;
J
Jesse Barnes 已提交
8021

8022 8023 8024 8025 8026 8027 8028
	/* We need a framebuffer large enough to accommodate all accesses
	 * that the plane may generate whilst we perform load detection.
	 * We can not rely on the fbcon either being present (we get called
	 * during its initialisation to detect all boot displays, or it may
	 * not even exist) or that it is large enough to satisfy the
	 * requested mode.
	 */
8029 8030
	fb = mode_fits_in_fbdev(dev, mode);
	if (fb == NULL) {
8031
		DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
8032 8033
		fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
		old->release_fb = fb;
8034 8035
	} else
		DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
8036
	if (IS_ERR(fb)) {
8037
		DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
8038
		goto fail;
J
Jesse Barnes 已提交
8039 8040
	}

8041
	if (intel_set_mode(crtc, mode, 0, 0, fb)) {
8042
		DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
8043 8044
		if (old->release_fb)
			old->release_fb->funcs->destroy(old->release_fb);
8045
		goto fail;
J
Jesse Barnes 已提交
8046
	}
8047

J
Jesse Barnes 已提交
8048
	/* let the connector get through one full cycle before testing */
8049
	intel_wait_for_vblank(dev, intel_crtc->pipe);
8050
	return true;
8051 8052 8053 8054 8055 8056 8057 8058 8059

 fail:
	intel_crtc->new_enabled = crtc->enabled;
	if (intel_crtc->new_enabled)
		intel_crtc->new_config = &intel_crtc->config;
	else
		intel_crtc->new_config = NULL;
	mutex_unlock(&crtc->mutex);
	return false;
J
Jesse Barnes 已提交
8060 8061
}

8062
void intel_release_load_detect_pipe(struct drm_connector *connector,
8063
				    struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
8064
{
8065 8066
	struct intel_encoder *intel_encoder =
		intel_attached_encoder(connector);
8067
	struct drm_encoder *encoder = &intel_encoder->base;
8068
	struct drm_crtc *crtc = encoder->crtc;
8069
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
J
Jesse Barnes 已提交
8070

8071 8072 8073 8074
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

8075
	if (old->load_detect_temp) {
8076 8077
		to_intel_connector(connector)->new_encoder = NULL;
		intel_encoder->new_crtc = NULL;
8078 8079
		intel_crtc->new_enabled = false;
		intel_crtc->new_config = NULL;
8080
		intel_set_mode(crtc, NULL, 0, 0, NULL);
8081

8082 8083 8084 8085
		if (old->release_fb) {
			drm_framebuffer_unregister_private(old->release_fb);
			drm_framebuffer_unreference(old->release_fb);
		}
8086

8087
		mutex_unlock(&crtc->mutex);
8088
		return;
J
Jesse Barnes 已提交
8089 8090
	}

8091
	/* Switch crtc and encoder back off if necessary */
8092 8093
	if (old->dpms_mode != DRM_MODE_DPMS_ON)
		connector->funcs->dpms(connector, old->dpms_mode);
8094 8095

	mutex_unlock(&crtc->mutex);
J
Jesse Barnes 已提交
8096 8097
}

8098 8099 8100 8101 8102 8103 8104
static int i9xx_pll_refclk(struct drm_device *dev,
			   const struct intel_crtc_config *pipe_config)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpll = pipe_config->dpll_hw_state.dpll;

	if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
8105
		return dev_priv->vbt.lvds_ssc_freq;
8106 8107 8108 8109 8110 8111 8112 8113
	else if (HAS_PCH_SPLIT(dev))
		return 120000;
	else if (!IS_GEN2(dev))
		return 96000;
	else
		return 48000;
}

J
Jesse Barnes 已提交
8114
/* Returns the clock of the currently programmed mode of the given pipe. */
8115 8116
static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
				struct intel_crtc_config *pipe_config)
J
Jesse Barnes 已提交
8117
{
8118
	struct drm_device *dev = crtc->base.dev;
J
Jesse Barnes 已提交
8119
	struct drm_i915_private *dev_priv = dev->dev_private;
8120
	int pipe = pipe_config->cpu_transcoder;
8121
	u32 dpll = pipe_config->dpll_hw_state.dpll;
J
Jesse Barnes 已提交
8122 8123
	u32 fp;
	intel_clock_t clock;
8124
	int refclk = i9xx_pll_refclk(dev, pipe_config);
J
Jesse Barnes 已提交
8125 8126

	if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
8127
		fp = pipe_config->dpll_hw_state.fp0;
J
Jesse Barnes 已提交
8128
	else
8129
		fp = pipe_config->dpll_hw_state.fp1;
J
Jesse Barnes 已提交
8130 8131

	clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
8132 8133 8134
	if (IS_PINEVIEW(dev)) {
		clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
		clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
8135 8136 8137 8138 8139
	} else {
		clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
		clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
	}

8140
	if (!IS_GEN2(dev)) {
8141 8142 8143
		if (IS_PINEVIEW(dev))
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
				DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
8144 8145
		else
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
J
Jesse Barnes 已提交
8146 8147 8148 8149 8150 8151 8152 8153 8154 8155 8156 8157
			       DPLL_FPA01_P1_POST_DIV_SHIFT);

		switch (dpll & DPLL_MODE_MASK) {
		case DPLLB_MODE_DAC_SERIAL:
			clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
				5 : 10;
			break;
		case DPLLB_MODE_LVDS:
			clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
				7 : 14;
			break;
		default:
8158
			DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
J
Jesse Barnes 已提交
8159
				  "mode\n", (int)(dpll & DPLL_MODE_MASK));
8160
			return;
J
Jesse Barnes 已提交
8161 8162
		}

8163
		if (IS_PINEVIEW(dev))
8164
			pineview_clock(refclk, &clock);
8165
		else
8166
			i9xx_clock(refclk, &clock);
J
Jesse Barnes 已提交
8167
	} else {
8168
		u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
8169
		bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
J
Jesse Barnes 已提交
8170 8171 8172 8173

		if (is_lvds) {
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
				       DPLL_FPA01_P1_POST_DIV_SHIFT);
8174 8175 8176 8177 8178

			if (lvds & LVDS_CLKB_POWER_UP)
				clock.p2 = 7;
			else
				clock.p2 = 14;
J
Jesse Barnes 已提交
8179 8180 8181 8182 8183 8184 8185 8186 8187 8188 8189 8190
		} else {
			if (dpll & PLL_P1_DIVIDE_BY_TWO)
				clock.p1 = 2;
			else {
				clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
					    DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
			}
			if (dpll & PLL_P2_DIVIDE_BY_4)
				clock.p2 = 4;
			else
				clock.p2 = 2;
		}
8191 8192

		i9xx_clock(refclk, &clock);
J
Jesse Barnes 已提交
8193 8194
	}

8195 8196
	/*
	 * This value includes pixel_multiplier. We will use
8197
	 * port_clock to compute adjusted_mode.crtc_clock in the
8198 8199 8200
	 * encoder's get_config() function.
	 */
	pipe_config->port_clock = clock.dot;
8201 8202
}

8203 8204
int intel_dotclock_calculate(int link_freq,
			     const struct intel_link_m_n *m_n)
8205 8206 8207
{
	/*
	 * The calculation for the data clock is:
8208
	 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
8209
	 * But we want to avoid losing precison if possible, so:
8210
	 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
8211 8212
	 *
	 * and the link clock is simpler:
8213
	 * link_clock = (m * link_clock) / n
8214 8215
	 */

8216 8217
	if (!m_n->link_n)
		return 0;
8218

8219 8220
	return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
}
8221

8222 8223
static void ironlake_pch_clock_get(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config)
8224 8225
{
	struct drm_device *dev = crtc->base.dev;
J
Jesse Barnes 已提交
8226

8227 8228
	/* read out port_clock from the DPLL */
	i9xx_crtc_clock_get(crtc, pipe_config);
8229 8230

	/*
8231
	 * This value does not include pixel_multiplier.
8232
	 * We will check that port_clock and adjusted_mode.crtc_clock
8233 8234
	 * agree once we know their relationship in the encoder's
	 * get_config() function.
J
Jesse Barnes 已提交
8235
	 */
8236
	pipe_config->adjusted_mode.crtc_clock =
8237 8238
		intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
					 &pipe_config->fdi_m_n);
J
Jesse Barnes 已提交
8239 8240 8241 8242 8243 8244
}

/** Returns the currently programmed mode of the given pipe. */
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc)
{
8245
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
8246
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8247
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
J
Jesse Barnes 已提交
8248
	struct drm_display_mode *mode;
8249
	struct intel_crtc_config pipe_config;
8250 8251 8252 8253
	int htot = I915_READ(HTOTAL(cpu_transcoder));
	int hsync = I915_READ(HSYNC(cpu_transcoder));
	int vtot = I915_READ(VTOTAL(cpu_transcoder));
	int vsync = I915_READ(VSYNC(cpu_transcoder));
8254
	enum pipe pipe = intel_crtc->pipe;
J
Jesse Barnes 已提交
8255 8256 8257 8258 8259

	mode = kzalloc(sizeof(*mode), GFP_KERNEL);
	if (!mode)
		return NULL;

8260 8261 8262 8263 8264 8265 8266
	/*
	 * Construct a pipe_config sufficient for getting the clock info
	 * back out of crtc_clock_get.
	 *
	 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
	 * to use a real value here instead.
	 */
8267
	pipe_config.cpu_transcoder = (enum transcoder) pipe;
8268
	pipe_config.pixel_multiplier = 1;
8269 8270 8271
	pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
	pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
	pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
8272 8273
	i9xx_crtc_clock_get(intel_crtc, &pipe_config);

8274
	mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
J
Jesse Barnes 已提交
8275 8276 8277 8278 8279 8280 8281 8282 8283 8284 8285 8286 8287 8288
	mode->hdisplay = (htot & 0xffff) + 1;
	mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
	mode->hsync_start = (hsync & 0xffff) + 1;
	mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
	mode->vdisplay = (vtot & 0xffff) + 1;
	mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
	mode->vsync_start = (vsync & 0xffff) + 1;
	mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;

	drm_mode_set_name(mode);

	return mode;
}

8289
static void intel_increase_pllclock(struct drm_crtc *crtc)
8290 8291 8292 8293 8294
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
8295 8296
	int dpll_reg = DPLL(pipe);
	int dpll;
8297

8298
	if (HAS_PCH_SPLIT(dev))
8299 8300 8301 8302 8303
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

8304
	dpll = I915_READ(dpll_reg);
8305
	if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
8306
		DRM_DEBUG_DRIVER("upclocking LVDS\n");
8307

8308
		assert_panel_unlocked(dev_priv, pipe);
8309 8310 8311

		dpll &= ~DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
8312
		intel_wait_for_vblank(dev, pipe);
8313

8314 8315
		dpll = I915_READ(dpll_reg);
		if (dpll & DISPLAY_RATE_SELECT_FPA1)
8316
			DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
8317 8318 8319 8320 8321 8322 8323 8324 8325
	}
}

static void intel_decrease_pllclock(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

8326
	if (HAS_PCH_SPLIT(dev))
8327 8328 8329 8330 8331 8332 8333 8334 8335 8336
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

	/*
	 * Since this is called by a timer, we should never get here in
	 * the manual case.
	 */
	if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
8337 8338 8339
		int pipe = intel_crtc->pipe;
		int dpll_reg = DPLL(pipe);
		int dpll;
8340

8341
		DRM_DEBUG_DRIVER("downclocking LVDS\n");
8342

8343
		assert_panel_unlocked(dev_priv, pipe);
8344

8345
		dpll = I915_READ(dpll_reg);
8346 8347
		dpll |= DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
8348
		intel_wait_for_vblank(dev, pipe);
8349 8350
		dpll = I915_READ(dpll_reg);
		if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
8351
			DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
8352 8353 8354 8355
	}

}

8356 8357
void intel_mark_busy(struct drm_device *dev)
{
8358 8359
	struct drm_i915_private *dev_priv = dev->dev_private;

8360 8361 8362
	if (dev_priv->mm.busy)
		return;

8363
	intel_runtime_pm_get(dev_priv);
8364
	i915_update_gfx_val(dev_priv);
8365
	dev_priv->mm.busy = true;
8366 8367 8368
}

void intel_mark_idle(struct drm_device *dev)
8369
{
8370
	struct drm_i915_private *dev_priv = dev->dev_private;
8371 8372
	struct drm_crtc *crtc;

8373 8374 8375 8376 8377
	if (!dev_priv->mm.busy)
		return;

	dev_priv->mm.busy = false;

8378
	if (!i915.powersave)
8379
		goto out;
8380 8381 8382 8383 8384

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (!crtc->fb)
			continue;

8385
		intel_decrease_pllclock(crtc);
8386
	}
8387

8388
	if (INTEL_INFO(dev)->gen >= 6)
8389
		gen6_rps_idle(dev->dev_private);
8390 8391

out:
8392
	intel_runtime_pm_put(dev_priv);
8393 8394
}

8395 8396
void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
			struct intel_ring_buffer *ring)
8397
{
8398 8399
	struct drm_device *dev = obj->base.dev;
	struct drm_crtc *crtc;
8400

8401
	if (!i915.powersave)
8402 8403
		return;

8404 8405 8406 8407
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (!crtc->fb)
			continue;

8408 8409 8410 8411 8412 8413
		if (to_intel_framebuffer(crtc->fb)->obj != obj)
			continue;

		intel_increase_pllclock(crtc);
		if (ring && intel_fbc_enabled(dev))
			ring->fbc_dirty = true;
8414 8415 8416
	}
}

J
Jesse Barnes 已提交
8417 8418 8419
static void intel_crtc_destroy(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8420 8421 8422 8423 8424 8425 8426 8427 8428 8429 8430 8431 8432
	struct drm_device *dev = crtc->dev;
	struct intel_unpin_work *work;
	unsigned long flags;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (work) {
		cancel_work_sync(&work->work);
		kfree(work);
	}
J
Jesse Barnes 已提交
8433

8434 8435
	intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);

J
Jesse Barnes 已提交
8436
	drm_crtc_cleanup(crtc);
8437

J
Jesse Barnes 已提交
8438 8439 8440
	kfree(intel_crtc);
}

8441 8442 8443 8444
static void intel_unpin_work_fn(struct work_struct *__work)
{
	struct intel_unpin_work *work =
		container_of(__work, struct intel_unpin_work, work);
8445
	struct drm_device *dev = work->crtc->dev;
8446

8447
	mutex_lock(&dev->struct_mutex);
8448
	intel_unpin_fb_obj(work->old_fb_obj);
8449 8450
	drm_gem_object_unreference(&work->pending_flip_obj->base);
	drm_gem_object_unreference(&work->old_fb_obj->base);
8451

8452 8453 8454 8455 8456 8457
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);

	BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
	atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);

8458 8459 8460
	kfree(work);
}

8461
static void do_intel_finish_page_flip(struct drm_device *dev,
8462
				      struct drm_crtc *crtc)
8463 8464 8465 8466 8467 8468 8469 8470 8471 8472 8473 8474
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
	unsigned long flags;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
8475 8476 8477 8478 8479

	/* Ensure we don't miss a work->pending update ... */
	smp_rmb();

	if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
8480 8481 8482 8483
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

8484 8485 8486
	/* and that the unpin work is consistent wrt ->pending. */
	smp_rmb();

8487 8488
	intel_crtc->unpin_work = NULL;

8489 8490
	if (work->event)
		drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
8491

8492 8493
	drm_vblank_put(dev, intel_crtc->pipe);

8494 8495
	spin_unlock_irqrestore(&dev->event_lock, flags);

8496
	wake_up_all(&dev_priv->pending_flip_queue);
8497 8498

	queue_work(dev_priv->wq, &work->work);
8499 8500

	trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
8501 8502
}

8503 8504 8505 8506 8507
void intel_finish_page_flip(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];

8508
	do_intel_finish_page_flip(dev, crtc);
8509 8510 8511 8512 8513 8514 8515
}

void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];

8516
	do_intel_finish_page_flip(dev, crtc);
8517 8518
}

8519 8520 8521 8522 8523 8524 8525
void intel_prepare_page_flip(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
	unsigned long flags;

8526 8527 8528 8529
	/* NB: An MMIO update of the plane base pointer will also
	 * generate a page-flip completion irq, i.e. every modeset
	 * is also accompanied by a spurious intel_prepare_page_flip().
	 */
8530
	spin_lock_irqsave(&dev->event_lock, flags);
8531 8532
	if (intel_crtc->unpin_work)
		atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
8533 8534 8535
	spin_unlock_irqrestore(&dev->event_lock, flags);
}

8536 8537 8538 8539 8540 8541 8542 8543 8544
inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
{
	/* Ensure that the work item is consistent when activating it ... */
	smp_wmb();
	atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
	/* and that it is marked active as soon as the irq could fire. */
	smp_wmb();
}

8545 8546 8547
static int intel_gen2_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
8548 8549
				 struct drm_i915_gem_object *obj,
				 uint32_t flags)
8550 8551 8552 8553
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	u32 flip_mask;
8554
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8555 8556
	int ret;

8557
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8558
	if (ret)
8559
		goto err;
8560

8561
	ret = intel_ring_begin(ring, 6);
8562
	if (ret)
8563
		goto err_unpin;
8564 8565 8566 8567 8568 8569 8570 8571

	/* Can't queue multiple flips, so wait for the previous
	 * one to finish before executing the next.
	 */
	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
8572 8573 8574 8575 8576
	intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
8577
	intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
8578
	intel_ring_emit(ring, 0); /* aux display base address, unused */
8579 8580

	intel_mark_page_flip_active(intel_crtc);
8581
	__intel_ring_advance(ring);
8582 8583 8584 8585 8586
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
8587 8588 8589 8590 8591 8592
	return ret;
}

static int intel_gen3_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
8593 8594
				 struct drm_i915_gem_object *obj,
				 uint32_t flags)
8595 8596 8597 8598
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	u32 flip_mask;
8599
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8600 8601
	int ret;

8602
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8603
	if (ret)
8604
		goto err;
8605

8606
	ret = intel_ring_begin(ring, 6);
8607
	if (ret)
8608
		goto err_unpin;
8609 8610 8611 8612 8613

	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
8614 8615 8616 8617 8618
	intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
8619
	intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
8620 8621
	intel_ring_emit(ring, MI_NOOP);

8622
	intel_mark_page_flip_active(intel_crtc);
8623
	__intel_ring_advance(ring);
8624 8625 8626 8627 8628
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
8629 8630 8631 8632 8633 8634
	return ret;
}

static int intel_gen4_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
8635 8636
				 struct drm_i915_gem_object *obj,
				 uint32_t flags)
8637 8638 8639 8640
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	uint32_t pf, pipesrc;
8641
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8642 8643
	int ret;

8644
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8645
	if (ret)
8646
		goto err;
8647

8648
	ret = intel_ring_begin(ring, 4);
8649
	if (ret)
8650
		goto err_unpin;
8651 8652 8653 8654 8655

	/* i965+ uses the linear or tiled offsets from the
	 * Display Registers (which do not change across a page-flip)
	 * so we need only reprogram the base address.
	 */
8656 8657 8658
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
8659
	intel_ring_emit(ring,
8660
			(i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
8661
			obj->tiling_mode);
8662 8663 8664 8665 8666 8667 8668

	/* XXX Enabling the panel-fitter across page-flip is so far
	 * untested on non-native modes, so ignore it for now.
	 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
	 */
	pf = 0;
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
8669
	intel_ring_emit(ring, pf | pipesrc);
8670 8671

	intel_mark_page_flip_active(intel_crtc);
8672
	__intel_ring_advance(ring);
8673 8674 8675 8676 8677
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
8678 8679 8680 8681 8682 8683
	return ret;
}

static int intel_gen6_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
8684 8685
				 struct drm_i915_gem_object *obj,
				 uint32_t flags)
8686 8687 8688
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8689
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8690 8691 8692
	uint32_t pf, pipesrc;
	int ret;

8693
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8694
	if (ret)
8695
		goto err;
8696

8697
	ret = intel_ring_begin(ring, 4);
8698
	if (ret)
8699
		goto err_unpin;
8700

8701 8702 8703
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
8704
	intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
8705

8706 8707 8708 8709 8710 8711 8712
	/* Contrary to the suggestions in the documentation,
	 * "Enable Panel Fitter" does not seem to be required when page
	 * flipping with a non-native mode, and worse causes a normal
	 * modeset to fail.
	 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
	 */
	pf = 0;
8713
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
8714
	intel_ring_emit(ring, pf | pipesrc);
8715 8716

	intel_mark_page_flip_active(intel_crtc);
8717
	__intel_ring_advance(ring);
8718 8719 8720 8721 8722
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
8723 8724 8725
	return ret;
}

8726 8727 8728
static int intel_gen7_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
8729 8730
				 struct drm_i915_gem_object *obj,
				 uint32_t flags)
8731 8732 8733
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8734
	struct intel_ring_buffer *ring;
8735
	uint32_t plane_bit = 0;
8736 8737 8738
	int len, ret;

	ring = obj->ring;
8739
	if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
8740
		ring = &dev_priv->ring[BCS];
8741 8742 8743

	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
	if (ret)
8744
		goto err;
8745

8746 8747 8748 8749 8750 8751 8752 8753 8754 8755 8756 8757 8758
	switch(intel_crtc->plane) {
	case PLANE_A:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
		break;
	case PLANE_B:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
		break;
	case PLANE_C:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
		break;
	default:
		WARN_ONCE(1, "unknown plane in flip command\n");
		ret = -ENODEV;
8759
		goto err_unpin;
8760 8761
	}

8762 8763 8764 8765
	len = 4;
	if (ring->id == RCS)
		len += 6;

8766 8767 8768 8769 8770 8771 8772 8773 8774 8775 8776 8777 8778 8779
	/*
	 * BSpec MI_DISPLAY_FLIP for IVB:
	 * "The full packet must be contained within the same cache line."
	 *
	 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
	 * cacheline, if we ever start emitting more commands before
	 * the MI_DISPLAY_FLIP we may need to first emit everything else,
	 * then do the cacheline alignment, and finally emit the
	 * MI_DISPLAY_FLIP.
	 */
	ret = intel_ring_cacheline_align(ring);
	if (ret)
		goto err_unpin;

8780
	ret = intel_ring_begin(ring, len);
8781
	if (ret)
8782
		goto err_unpin;
8783

8784 8785 8786 8787 8788 8789 8790 8791 8792 8793 8794 8795 8796 8797 8798
	/* Unmask the flip-done completion message. Note that the bspec says that
	 * we should do this for both the BCS and RCS, and that we must not unmask
	 * more than one flip event at any time (or ensure that one flip message
	 * can be sent by waiting for flip-done prior to queueing new flips).
	 * Experimentation says that BCS works despite DERRMR masking all
	 * flip-done completion events and that unmasking all planes at once
	 * for the RCS also doesn't appear to drop events. Setting the DERRMR
	 * to zero does lead to lockups within MI_DISPLAY_FLIP.
	 */
	if (ring->id == RCS) {
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(ring, DERRMR);
		intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
					DERRMR_PIPEB_PRI_FLIP_DONE |
					DERRMR_PIPEC_PRI_FLIP_DONE));
8799 8800
		intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
				MI_SRM_LRM_GLOBAL_GTT);
8801 8802 8803 8804
		intel_ring_emit(ring, DERRMR);
		intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
	}

8805
	intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
8806
	intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
8807
	intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
8808
	intel_ring_emit(ring, (MI_NOOP));
8809 8810

	intel_mark_page_flip_active(intel_crtc);
8811
	__intel_ring_advance(ring);
8812 8813 8814 8815 8816
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
8817 8818 8819
	return ret;
}

8820 8821 8822
static int intel_default_queue_flip(struct drm_device *dev,
				    struct drm_crtc *crtc,
				    struct drm_framebuffer *fb,
8823 8824
				    struct drm_i915_gem_object *obj,
				    uint32_t flags)
8825 8826 8827 8828
{
	return -ENODEV;
}

8829 8830
static int intel_crtc_page_flip(struct drm_crtc *crtc,
				struct drm_framebuffer *fb,
8831 8832
				struct drm_pending_vblank_event *event,
				uint32_t page_flip_flags)
8833 8834 8835
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
8836 8837
	struct drm_framebuffer *old_fb = crtc->fb;
	struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
8838 8839
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
8840
	unsigned long flags;
8841
	int ret;
8842

8843 8844 8845 8846 8847 8848 8849 8850 8851 8852 8853 8854 8855
	/* Can't change pixel format via MI display flips. */
	if (fb->pixel_format != crtc->fb->pixel_format)
		return -EINVAL;

	/*
	 * TILEOFF/LINOFF registers can't be changed via MI display flips.
	 * Note that pitch changes could also affect these register.
	 */
	if (INTEL_INFO(dev)->gen > 3 &&
	    (fb->offsets[0] != crtc->fb->offsets[0] ||
	     fb->pitches[0] != crtc->fb->pitches[0]))
		return -EINVAL;

8856 8857 8858
	if (i915_terminally_wedged(&dev_priv->gpu_error))
		goto out_hang;

8859
	work = kzalloc(sizeof(*work), GFP_KERNEL);
8860 8861 8862 8863
	if (work == NULL)
		return -ENOMEM;

	work->event = event;
8864
	work->crtc = crtc;
8865
	work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
8866 8867
	INIT_WORK(&work->work, intel_unpin_work_fn);

8868 8869 8870 8871
	ret = drm_vblank_get(dev, intel_crtc->pipe);
	if (ret)
		goto free_work;

8872 8873 8874 8875 8876
	/* We borrow the event spin lock for protecting unpin_work */
	spin_lock_irqsave(&dev->event_lock, flags);
	if (intel_crtc->unpin_work) {
		spin_unlock_irqrestore(&dev->event_lock, flags);
		kfree(work);
8877
		drm_vblank_put(dev, intel_crtc->pipe);
8878 8879

		DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
8880 8881 8882 8883 8884
		return -EBUSY;
	}
	intel_crtc->unpin_work = work;
	spin_unlock_irqrestore(&dev->event_lock, flags);

8885 8886 8887
	if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
		flush_workqueue(dev_priv->wq);

8888 8889 8890
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto cleanup;
8891

8892
	/* Reference the objects for the scheduled work. */
8893 8894
	drm_gem_object_reference(&work->old_fb_obj->base);
	drm_gem_object_reference(&obj->base);
8895 8896

	crtc->fb = fb;
8897

8898 8899
	work->pending_flip_obj = obj;

8900 8901
	work->enable_stall_check = true;

8902
	atomic_inc(&intel_crtc->unpin_work_count);
8903
	intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
8904

8905
	ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
8906 8907
	if (ret)
		goto cleanup_pending;
8908

8909
	intel_disable_fbc(dev);
8910
	intel_mark_fb_busy(obj, NULL);
8911 8912
	mutex_unlock(&dev->struct_mutex);

8913 8914
	trace_i915_flip_request(intel_crtc->plane, obj);

8915
	return 0;
8916

8917
cleanup_pending:
8918
	atomic_dec(&intel_crtc->unpin_work_count);
8919
	crtc->fb = old_fb;
8920 8921
	drm_gem_object_unreference(&work->old_fb_obj->base);
	drm_gem_object_unreference(&obj->base);
8922 8923
	mutex_unlock(&dev->struct_mutex);

8924
cleanup:
8925 8926 8927 8928
	spin_lock_irqsave(&dev->event_lock, flags);
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

8929 8930
	drm_vblank_put(dev, intel_crtc->pipe);
free_work:
8931 8932
	kfree(work);

8933 8934 8935 8936 8937 8938 8939
	if (ret == -EIO) {
out_hang:
		intel_crtc_wait_for_pending_flips(crtc);
		ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
		if (ret == 0 && event)
			drm_send_vblank_event(dev, intel_crtc->pipe, event);
	}
8940
	return ret;
8941 8942
}

8943 8944 8945 8946 8947
static struct drm_crtc_helper_funcs intel_helper_funcs = {
	.mode_set_base_atomic = intel_pipe_set_base_atomic,
	.load_lut = intel_crtc_load_lut,
};

8948 8949 8950 8951 8952 8953 8954
/**
 * intel_modeset_update_staged_output_state
 *
 * Updates the staged output configuration state, e.g. after we've read out the
 * current hw state.
 */
static void intel_modeset_update_staged_output_state(struct drm_device *dev)
8955
{
8956
	struct intel_crtc *crtc;
8957 8958
	struct intel_encoder *encoder;
	struct intel_connector *connector;
8959

8960 8961 8962 8963 8964
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		connector->new_encoder =
			to_intel_encoder(connector->base.encoder);
	}
8965

8966 8967 8968 8969 8970
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		encoder->new_crtc =
			to_intel_crtc(encoder->base.crtc);
	}
8971 8972 8973 8974

	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
		crtc->new_enabled = crtc->base.enabled;
8975 8976 8977 8978 8979

		if (crtc->new_enabled)
			crtc->new_config = &crtc->config;
		else
			crtc->new_config = NULL;
8980
	}
8981 8982
}

8983 8984 8985 8986 8987 8988 8989
/**
 * intel_modeset_commit_output_state
 *
 * This function copies the stage display pipe configuration to the real one.
 */
static void intel_modeset_commit_output_state(struct drm_device *dev)
{
8990
	struct intel_crtc *crtc;
8991 8992
	struct intel_encoder *encoder;
	struct intel_connector *connector;
8993

8994 8995 8996 8997
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		connector->base.encoder = &connector->new_encoder->base;
	}
8998

8999 9000 9001 9002
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		encoder->base.crtc = &encoder->new_crtc->base;
	}
9003 9004 9005 9006 9007

	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
		crtc->base.enabled = crtc->new_enabled;
	}
9008 9009
}

9010 9011 9012 9013 9014 9015 9016 9017 9018 9019 9020 9021 9022 9023 9024 9025 9026 9027 9028 9029 9030 9031 9032 9033 9034 9035
static void
connected_sink_compute_bpp(struct intel_connector * connector,
			   struct intel_crtc_config *pipe_config)
{
	int bpp = pipe_config->pipe_bpp;

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
		connector->base.base.id,
		drm_get_connector_name(&connector->base));

	/* Don't use an invalid EDID bpc value */
	if (connector->base.display_info.bpc &&
	    connector->base.display_info.bpc * 3 < bpp) {
		DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
			      bpp, connector->base.display_info.bpc*3);
		pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
	}

	/* Clamp bpp to 8 on screens without EDID 1.4 */
	if (connector->base.display_info.bpc == 0 && bpp > 24) {
		DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
			      bpp);
		pipe_config->pipe_bpp = 24;
	}
}

9036
static int
9037 9038 9039
compute_baseline_pipe_bpp(struct intel_crtc *crtc,
			  struct drm_framebuffer *fb,
			  struct intel_crtc_config *pipe_config)
9040
{
9041 9042
	struct drm_device *dev = crtc->base.dev;
	struct intel_connector *connector;
9043 9044
	int bpp;

9045 9046
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
9047 9048
		bpp = 8*3; /* since we go through a colormap */
		break;
9049 9050 9051 9052 9053 9054
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
		/* checked in intel_framebuffer_init already */
		if (WARN_ON(INTEL_INFO(dev)->gen > 3))
			return -EINVAL;
	case DRM_FORMAT_RGB565:
9055 9056
		bpp = 6*3; /* min is 18bpp */
		break;
9057 9058 9059 9060 9061 9062 9063
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		/* checked in intel_framebuffer_init already */
		if (WARN_ON(INTEL_INFO(dev)->gen < 4))
			return -EINVAL;
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
9064 9065
		bpp = 8*3;
		break;
9066 9067 9068 9069 9070 9071
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		/* checked in intel_framebuffer_init already */
		if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9072
			return -EINVAL;
9073 9074
		bpp = 10*3;
		break;
9075
	/* TODO: gen4+ supports 16 bpc floating point, too. */
9076 9077 9078 9079 9080 9081 9082 9083 9084
	default:
		DRM_DEBUG_KMS("unsupported depth\n");
		return -EINVAL;
	}

	pipe_config->pipe_bpp = bpp;

	/* Clamp display bpp to EDID value */
	list_for_each_entry(connector, &dev->mode_config.connector_list,
9085
			    base.head) {
9086 9087
		if (!connector->new_encoder ||
		    connector->new_encoder->new_crtc != crtc)
9088 9089
			continue;

9090
		connected_sink_compute_bpp(connector, pipe_config);
9091 9092 9093 9094 9095
	}

	return bpp;
}

9096 9097 9098 9099
static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
{
	DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
			"type: 0x%x flags: 0x%x\n",
9100
		mode->crtc_clock,
9101 9102 9103 9104 9105 9106
		mode->crtc_hdisplay, mode->crtc_hsync_start,
		mode->crtc_hsync_end, mode->crtc_htotal,
		mode->crtc_vdisplay, mode->crtc_vsync_start,
		mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
}

9107 9108 9109 9110 9111 9112 9113 9114 9115 9116 9117 9118 9119 9120 9121 9122
static void intel_dump_pipe_config(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config,
				   const char *context)
{
	DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
		      context, pipe_name(crtc->pipe));

	DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
	DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
		      pipe_config->pipe_bpp, pipe_config->dither);
	DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
		      pipe_config->has_pch_encoder,
		      pipe_config->fdi_lanes,
		      pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
		      pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
		      pipe_config->fdi_m_n.tu);
9123 9124 9125 9126 9127
	DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
		      pipe_config->has_dp_encoder,
		      pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
		      pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
		      pipe_config->dp_m_n.tu);
9128 9129 9130 9131
	DRM_DEBUG_KMS("requested mode:\n");
	drm_mode_debug_printmodeline(&pipe_config->requested_mode);
	DRM_DEBUG_KMS("adjusted mode:\n");
	drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
9132
	intel_dump_crtc_timings(&pipe_config->adjusted_mode);
9133
	DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
9134 9135
	DRM_DEBUG_KMS("pipe src size: %dx%d\n",
		      pipe_config->pipe_src_w, pipe_config->pipe_src_h);
9136 9137 9138 9139
	DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
		      pipe_config->gmch_pfit.control,
		      pipe_config->gmch_pfit.pgm_ratios,
		      pipe_config->gmch_pfit.lvds_border_bits);
9140
	DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
9141
		      pipe_config->pch_pfit.pos,
9142 9143
		      pipe_config->pch_pfit.size,
		      pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
P
Paulo Zanoni 已提交
9144
	DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
9145
	DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
9146 9147
}

9148 9149
static bool encoders_cloneable(const struct intel_encoder *a,
			       const struct intel_encoder *b)
9150
{
9151 9152 9153 9154 9155 9156 9157 9158 9159 9160 9161 9162 9163 9164 9165 9166 9167 9168 9169 9170 9171 9172 9173 9174 9175 9176
	/* masks could be asymmetric, so check both ways */
	return a == b || (a->cloneable & (1 << b->type) &&
			  b->cloneable & (1 << a->type));
}

static bool check_single_encoder_cloning(struct intel_crtc *crtc,
					 struct intel_encoder *encoder)
{
	struct drm_device *dev = crtc->base.dev;
	struct intel_encoder *source_encoder;

	list_for_each_entry(source_encoder,
			    &dev->mode_config.encoder_list, base.head) {
		if (source_encoder->new_crtc != crtc)
			continue;

		if (!encoders_cloneable(encoder, source_encoder))
			return false;
	}

	return true;
}

static bool check_encoder_cloning(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
9177 9178
	struct intel_encoder *encoder;

9179 9180 9181
	list_for_each_entry(encoder,
			    &dev->mode_config.encoder_list, base.head) {
		if (encoder->new_crtc != crtc)
9182 9183
			continue;

9184 9185
		if (!check_single_encoder_cloning(crtc, encoder))
			return false;
9186 9187
	}

9188
	return true;
9189 9190
}

9191 9192
static struct intel_crtc_config *
intel_modeset_pipe_config(struct drm_crtc *crtc,
9193
			  struct drm_framebuffer *fb,
9194
			  struct drm_display_mode *mode)
9195
{
9196 9197
	struct drm_device *dev = crtc->dev;
	struct intel_encoder *encoder;
9198
	struct intel_crtc_config *pipe_config;
9199 9200
	int plane_bpp, ret = -EINVAL;
	bool retry = true;
9201

9202
	if (!check_encoder_cloning(to_intel_crtc(crtc))) {
9203 9204 9205 9206
		DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
		return ERR_PTR(-EINVAL);
	}

9207 9208
	pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
	if (!pipe_config)
9209 9210
		return ERR_PTR(-ENOMEM);

9211 9212
	drm_mode_copy(&pipe_config->adjusted_mode, mode);
	drm_mode_copy(&pipe_config->requested_mode, mode);
9213

9214 9215
	pipe_config->cpu_transcoder =
		(enum transcoder) to_intel_crtc(crtc)->pipe;
9216
	pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9217

9218 9219 9220 9221 9222 9223 9224 9225 9226 9227 9228 9229 9230
	/*
	 * Sanitize sync polarity flags based on requested ones. If neither
	 * positive or negative polarity is requested, treat this as meaning
	 * negative polarity.
	 */
	if (!(pipe_config->adjusted_mode.flags &
	      (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
		pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;

	if (!(pipe_config->adjusted_mode.flags &
	      (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
		pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;

9231 9232 9233 9234 9235 9236
	/* Compute a starting value for pipe_config->pipe_bpp taking the source
	 * plane pixel format and any sink constraints into account. Returns the
	 * source plane bpp so that dithering can be selected on mismatches
	 * after encoders and crtc also have had their say. */
	plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
					      fb, pipe_config);
9237 9238 9239
	if (plane_bpp < 0)
		goto fail;

9240 9241 9242 9243 9244 9245 9246 9247 9248 9249 9250 9251
	/*
	 * Determine the real pipe dimensions. Note that stereo modes can
	 * increase the actual pipe size due to the frame doubling and
	 * insertion of additional space for blanks between the frame. This
	 * is stored in the crtc timings. We use the requested mode to do this
	 * computation to clearly distinguish it from the adjusted mode, which
	 * can be changed by the connectors in the below retry loop.
	 */
	drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
	pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
	pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;

9252
encoder_retry:
9253
	/* Ensure the port clock defaults are reset when retrying. */
9254
	pipe_config->port_clock = 0;
9255
	pipe_config->pixel_multiplier = 1;
9256

9257
	/* Fill in default crtc timings, allow encoders to overwrite them. */
9258
	drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
9259

9260 9261 9262
	/* Pass our mode to the connectors and the CRTC to give them a chance to
	 * adjust it according to limitations or connector properties, and also
	 * a chance to reject the mode entirely.
9263
	 */
9264 9265
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
9266

9267 9268
		if (&encoder->new_crtc->base != crtc)
			continue;
9269

9270 9271
		if (!(encoder->compute_config(encoder, pipe_config))) {
			DRM_DEBUG_KMS("Encoder config failure\n");
9272 9273
			goto fail;
		}
9274
	}
9275

9276 9277 9278
	/* Set default port clock if not overwritten by the encoder. Needs to be
	 * done afterwards in case the encoder adjusts the mode. */
	if (!pipe_config->port_clock)
9279 9280
		pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
			* pipe_config->pixel_multiplier;
9281

9282
	ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
9283
	if (ret < 0) {
9284 9285
		DRM_DEBUG_KMS("CRTC fixup failed\n");
		goto fail;
9286
	}
9287 9288 9289 9290 9291 9292 9293 9294 9295 9296 9297 9298

	if (ret == RETRY) {
		if (WARN(!retry, "loop in pipe configuration computation\n")) {
			ret = -EINVAL;
			goto fail;
		}

		DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
		retry = false;
		goto encoder_retry;
	}

9299 9300 9301 9302
	pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
	DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
		      plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);

9303
	return pipe_config;
9304
fail:
9305
	kfree(pipe_config);
9306
	return ERR_PTR(ret);
9307
}
9308

9309 9310 9311 9312 9313
/* Computes which crtcs are affected and sets the relevant bits in the mask. For
 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
static void
intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
			     unsigned *prepare_pipes, unsigned *disable_pipes)
J
Jesse Barnes 已提交
9314 9315
{
	struct intel_crtc *intel_crtc;
9316 9317 9318 9319
	struct drm_device *dev = crtc->dev;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
	struct drm_crtc *tmp_crtc;
J
Jesse Barnes 已提交
9320

9321
	*disable_pipes = *modeset_pipes = *prepare_pipes = 0;
J
Jesse Barnes 已提交
9322

9323 9324 9325 9326 9327 9328 9329 9330
	/* Check which crtcs have changed outputs connected to them, these need
	 * to be part of the prepare_pipes mask. We don't (yet) support global
	 * modeset across multiple crtcs, so modeset_pipes will only have one
	 * bit set at most. */
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (connector->base.encoder == &connector->new_encoder->base)
			continue;
J
Jesse Barnes 已提交
9331

9332 9333 9334 9335 9336 9337 9338 9339 9340
		if (connector->base.encoder) {
			tmp_crtc = connector->base.encoder->crtc;

			*prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
		}

		if (connector->new_encoder)
			*prepare_pipes |=
				1 << connector->new_encoder->new_crtc->pipe;
J
Jesse Barnes 已提交
9341 9342
	}

9343 9344 9345 9346 9347 9348 9349 9350 9351 9352 9353 9354 9355
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		if (encoder->base.crtc == &encoder->new_crtc->base)
			continue;

		if (encoder->base.crtc) {
			tmp_crtc = encoder->base.crtc;

			*prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
		}

		if (encoder->new_crtc)
			*prepare_pipes |= 1 << encoder->new_crtc->pipe;
9356 9357
	}

9358
	/* Check for pipes that will be enabled/disabled ... */
9359 9360
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
			    base.head) {
9361
		if (intel_crtc->base.enabled == intel_crtc->new_enabled)
9362
			continue;
9363

9364
		if (!intel_crtc->new_enabled)
9365
			*disable_pipes |= 1 << intel_crtc->pipe;
9366 9367
		else
			*prepare_pipes |= 1 << intel_crtc->pipe;
9368 9369
	}

9370 9371 9372

	/* set_mode is also used to update properties on life display pipes. */
	intel_crtc = to_intel_crtc(crtc);
9373
	if (intel_crtc->new_enabled)
9374 9375
		*prepare_pipes |= 1 << intel_crtc->pipe;

9376 9377 9378 9379 9380
	/*
	 * For simplicity do a full modeset on any pipe where the output routing
	 * changed. We could be more clever, but that would require us to be
	 * more careful with calling the relevant encoder->mode_set functions.
	 */
9381 9382 9383 9384 9385 9386
	if (*prepare_pipes)
		*modeset_pipes = *prepare_pipes;

	/* ... and mask these out. */
	*modeset_pipes &= ~(*disable_pipes);
	*prepare_pipes &= ~(*disable_pipes);
9387 9388 9389 9390 9391 9392 9393 9394

	/*
	 * HACK: We don't (yet) fully support global modesets. intel_set_config
	 * obies this rule, but the modeset restore mode of
	 * intel_modeset_setup_hw_state does not.
	 */
	*modeset_pipes &= 1 << intel_crtc->pipe;
	*prepare_pipes &= 1 << intel_crtc->pipe;
9395 9396 9397

	DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
		      *modeset_pipes, *prepare_pipes, *disable_pipes);
9398
}
J
Jesse Barnes 已提交
9399

9400
static bool intel_crtc_in_use(struct drm_crtc *crtc)
9401
{
9402
	struct drm_encoder *encoder;
9403 9404
	struct drm_device *dev = crtc->dev;

9405 9406 9407 9408 9409 9410 9411 9412 9413 9414 9415 9416 9417 9418 9419 9420 9421 9422 9423 9424 9425 9426 9427 9428 9429 9430 9431
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
		if (encoder->crtc == crtc)
			return true;

	return false;
}

static void
intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
{
	struct intel_encoder *intel_encoder;
	struct intel_crtc *intel_crtc;
	struct drm_connector *connector;

	list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
			    base.head) {
		if (!intel_encoder->base.crtc)
			continue;

		intel_crtc = to_intel_crtc(intel_encoder->base.crtc);

		if (prepare_pipes & (1 << intel_crtc->pipe))
			intel_encoder->connectors_active = false;
	}

	intel_modeset_commit_output_state(dev);

9432
	/* Double check state. */
9433 9434
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
			    base.head) {
9435
		WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
9436 9437 9438
		WARN_ON(intel_crtc->new_config &&
			intel_crtc->new_config != &intel_crtc->config);
		WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
9439 9440 9441 9442 9443 9444 9445 9446 9447
	}

	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		if (!connector->encoder || !connector->encoder->crtc)
			continue;

		intel_crtc = to_intel_crtc(connector->encoder->crtc);

		if (prepare_pipes & (1 << intel_crtc->pipe)) {
9448 9449 9450
			struct drm_property *dpms_property =
				dev->mode_config.dpms_property;

9451
			connector->dpms = DRM_MODE_DPMS_ON;
9452
			drm_object_property_set_value(&connector->base,
9453 9454
							 dpms_property,
							 DRM_MODE_DPMS_ON);
9455 9456 9457 9458 9459 9460 9461 9462

			intel_encoder = to_intel_encoder(connector->encoder);
			intel_encoder->connectors_active = true;
		}
	}

}

9463
static bool intel_fuzzy_clock_check(int clock1, int clock2)
9464
{
9465
	int diff;
9466 9467 9468 9469 9470 9471 9472 9473 9474 9475 9476 9477 9478 9479 9480

	if (clock1 == clock2)
		return true;

	if (!clock1 || !clock2)
		return false;

	diff = abs(clock1 - clock2);

	if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
		return true;

	return false;
}

9481 9482 9483 9484
#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
	list_for_each_entry((intel_crtc), \
			    &(dev)->mode_config.crtc_list, \
			    base.head) \
9485
		if (mask & (1 <<(intel_crtc)->pipe))
9486

9487
static bool
9488 9489
intel_pipe_config_compare(struct drm_device *dev,
			  struct intel_crtc_config *current_config,
9490 9491
			  struct intel_crtc_config *pipe_config)
{
9492 9493 9494 9495 9496 9497 9498 9499 9500
#define PIPE_CONF_CHECK_X(name)	\
	if (current_config->name != pipe_config->name) { \
		DRM_ERROR("mismatch in " #name " " \
			  "(expected 0x%08x, found 0x%08x)\n", \
			  current_config->name, \
			  pipe_config->name); \
		return false; \
	}

9501 9502 9503 9504 9505 9506 9507
#define PIPE_CONF_CHECK_I(name)	\
	if (current_config->name != pipe_config->name) { \
		DRM_ERROR("mismatch in " #name " " \
			  "(expected %i, found %i)\n", \
			  current_config->name, \
			  pipe_config->name); \
		return false; \
9508 9509
	}

9510 9511
#define PIPE_CONF_CHECK_FLAGS(name, mask)	\
	if ((current_config->name ^ pipe_config->name) & (mask)) { \
9512
		DRM_ERROR("mismatch in " #name "(" #mask ") "	   \
9513 9514 9515 9516 9517 9518
			  "(expected %i, found %i)\n", \
			  current_config->name & (mask), \
			  pipe_config->name & (mask)); \
		return false; \
	}

9519 9520 9521 9522 9523 9524 9525 9526 9527
#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
	if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
		DRM_ERROR("mismatch in " #name " " \
			  "(expected %i, found %i)\n", \
			  current_config->name, \
			  pipe_config->name); \
		return false; \
	}

9528 9529 9530
#define PIPE_CONF_QUIRK(quirk)	\
	((current_config->quirks | pipe_config->quirks) & (quirk))

9531 9532
	PIPE_CONF_CHECK_I(cpu_transcoder);

9533 9534
	PIPE_CONF_CHECK_I(has_pch_encoder);
	PIPE_CONF_CHECK_I(fdi_lanes);
9535 9536 9537 9538 9539
	PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
	PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
	PIPE_CONF_CHECK_I(fdi_m_n.link_m);
	PIPE_CONF_CHECK_I(fdi_m_n.link_n);
	PIPE_CONF_CHECK_I(fdi_m_n.tu);
9540

9541 9542 9543 9544 9545 9546 9547
	PIPE_CONF_CHECK_I(has_dp_encoder);
	PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
	PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
	PIPE_CONF_CHECK_I(dp_m_n.link_m);
	PIPE_CONF_CHECK_I(dp_m_n.link_n);
	PIPE_CONF_CHECK_I(dp_m_n.tu);

9548 9549 9550 9551 9552 9553 9554 9555 9556 9557 9558 9559 9560 9561
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);

	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);

9562
	PIPE_CONF_CHECK_I(pixel_multiplier);
9563

9564 9565 9566
	PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
			      DRM_MODE_FLAG_INTERLACE);

9567 9568 9569 9570 9571 9572 9573 9574 9575 9576
	if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
		PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
				      DRM_MODE_FLAG_PHSYNC);
		PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
				      DRM_MODE_FLAG_NHSYNC);
		PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
				      DRM_MODE_FLAG_PVSYNC);
		PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
				      DRM_MODE_FLAG_NVSYNC);
	}
9577

9578 9579
	PIPE_CONF_CHECK_I(pipe_src_w);
	PIPE_CONF_CHECK_I(pipe_src_h);
9580

9581 9582 9583 9584 9585
	PIPE_CONF_CHECK_I(gmch_pfit.control);
	/* pfit ratios are autocomputed by the hw on gen4+ */
	if (INTEL_INFO(dev)->gen < 4)
		PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
	PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
9586 9587 9588 9589 9590
	PIPE_CONF_CHECK_I(pch_pfit.enabled);
	if (current_config->pch_pfit.enabled) {
		PIPE_CONF_CHECK_I(pch_pfit.pos);
		PIPE_CONF_CHECK_I(pch_pfit.size);
	}
9591

9592 9593 9594
	/* BDW+ don't expose a synchronous way to read the state */
	if (IS_HASWELL(dev))
		PIPE_CONF_CHECK_I(ips_enabled);
P
Paulo Zanoni 已提交
9595

9596 9597
	PIPE_CONF_CHECK_I(double_wide);

9598
	PIPE_CONF_CHECK_I(shared_dpll);
9599
	PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
9600
	PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
9601 9602
	PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
	PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
9603

9604 9605 9606
	if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
		PIPE_CONF_CHECK_I(pipe_bpp);

9607 9608
	PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
	PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
9609

9610
#undef PIPE_CONF_CHECK_X
9611
#undef PIPE_CONF_CHECK_I
9612
#undef PIPE_CONF_CHECK_FLAGS
9613
#undef PIPE_CONF_CHECK_CLOCK_FUZZY
9614
#undef PIPE_CONF_QUIRK
9615

9616 9617 9618
	return true;
}

9619 9620
static void
check_connector_state(struct drm_device *dev)
9621 9622 9623 9624 9625 9626 9627 9628 9629 9630 9631 9632
{
	struct intel_connector *connector;

	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		/* This also checks the encoder/connector hw state with the
		 * ->get_hw_state callbacks. */
		intel_connector_check_state(connector);

		WARN(&connector->new_encoder->base != connector->base.encoder,
		     "connector's staged encoder doesn't match current encoder\n");
	}
9633 9634 9635 9636 9637 9638 9639
}

static void
check_encoder_state(struct drm_device *dev)
{
	struct intel_encoder *encoder;
	struct intel_connector *connector;
9640 9641 9642 9643 9644 9645 9646 9647 9648 9649 9650 9651 9652 9653 9654 9655 9656 9657 9658 9659 9660 9661 9662 9663 9664 9665 9666 9667 9668 9669 9670 9671 9672 9673 9674 9675 9676 9677 9678 9679 9680 9681 9682 9683 9684 9685 9686 9687 9688 9689 9690

	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		bool enabled = false;
		bool active = false;
		enum pipe pipe, tracked_pipe;

		DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base));

		WARN(&encoder->new_crtc->base != encoder->base.crtc,
		     "encoder's stage crtc doesn't match current crtc\n");
		WARN(encoder->connectors_active && !encoder->base.crtc,
		     "encoder's active_connectors set, but no crtc\n");

		list_for_each_entry(connector, &dev->mode_config.connector_list,
				    base.head) {
			if (connector->base.encoder != &encoder->base)
				continue;
			enabled = true;
			if (connector->base.dpms != DRM_MODE_DPMS_OFF)
				active = true;
		}
		WARN(!!encoder->base.crtc != enabled,
		     "encoder's enabled state mismatch "
		     "(expected %i, found %i)\n",
		     !!encoder->base.crtc, enabled);
		WARN(active && !encoder->base.crtc,
		     "active encoder with no crtc\n");

		WARN(encoder->connectors_active != active,
		     "encoder's computed active state doesn't match tracked active state "
		     "(expected %i, found %i)\n", active, encoder->connectors_active);

		active = encoder->get_hw_state(encoder, &pipe);
		WARN(active != encoder->connectors_active,
		     "encoder's hw state doesn't match sw tracking "
		     "(expected %i, found %i)\n",
		     encoder->connectors_active, active);

		if (!encoder->base.crtc)
			continue;

		tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
		WARN(active && pipe != tracked_pipe,
		     "active encoder's pipe doesn't match"
		     "(expected %i, found %i)\n",
		     tracked_pipe, pipe);

	}
9691 9692 9693 9694 9695 9696 9697 9698 9699
}

static void
check_crtc_state(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;
	struct intel_crtc_config pipe_config;
9700 9701 9702 9703 9704 9705

	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
		bool enabled = false;
		bool active = false;

9706 9707
		memset(&pipe_config, 0, sizeof(pipe_config));

9708 9709 9710 9711 9712 9713 9714 9715 9716 9717 9718 9719 9720 9721
		DRM_DEBUG_KMS("[CRTC:%d]\n",
			      crtc->base.base.id);

		WARN(crtc->active && !crtc->base.enabled,
		     "active crtc, but not enabled in sw tracking\n");

		list_for_each_entry(encoder, &dev->mode_config.encoder_list,
				    base.head) {
			if (encoder->base.crtc != &crtc->base)
				continue;
			enabled = true;
			if (encoder->connectors_active)
				active = true;
		}
9722

9723 9724 9725 9726 9727 9728 9729
		WARN(active != crtc->active,
		     "crtc's computed active state doesn't match tracked active state "
		     "(expected %i, found %i)\n", active, crtc->active);
		WARN(enabled != crtc->base.enabled,
		     "crtc's computed enabled state doesn't match tracked enabled state "
		     "(expected %i, found %i)\n", enabled, crtc->base.enabled);

9730 9731
		active = dev_priv->display.get_pipe_config(crtc,
							   &pipe_config);
9732 9733 9734 9735 9736

		/* hw state is inconsistent with the pipe A quirk */
		if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
			active = crtc->active;

9737 9738
		list_for_each_entry(encoder, &dev->mode_config.encoder_list,
				    base.head) {
9739
			enum pipe pipe;
9740 9741
			if (encoder->base.crtc != &crtc->base)
				continue;
9742
			if (encoder->get_hw_state(encoder, &pipe))
9743 9744 9745
				encoder->get_config(encoder, &pipe_config);
		}

9746 9747 9748 9749
		WARN(crtc->active != active,
		     "crtc active state doesn't match with hw state "
		     "(expected %i, found %i)\n", crtc->active, active);

9750 9751 9752 9753 9754 9755 9756 9757
		if (active &&
		    !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
			WARN(1, "pipe state doesn't match!\n");
			intel_dump_pipe_config(crtc, &pipe_config,
					       "[hw state]");
			intel_dump_pipe_config(crtc, &crtc->config,
					       "[sw state]");
		}
9758 9759 9760
	}
}

9761 9762 9763 9764 9765 9766 9767
static void
check_shared_dpll_state(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *crtc;
	struct intel_dpll_hw_state dpll_hw_state;
	int i;
9768 9769 9770 9771 9772 9773 9774 9775 9776 9777 9778 9779 9780 9781 9782 9783 9784

	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
		int enabled_crtcs = 0, active_crtcs = 0;
		bool active;

		memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));

		DRM_DEBUG_KMS("%s\n", pll->name);

		active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);

		WARN(pll->active > pll->refcount,
		     "more active pll users than references: %i vs %i\n",
		     pll->active, pll->refcount);
		WARN(pll->active && !pll->on,
		     "pll in active use but not on in sw tracking\n");
9785 9786
		WARN(pll->on && !pll->active,
		     "pll in on but not on in use in sw tracking\n");
9787 9788 9789 9790 9791 9792 9793 9794 9795 9796 9797 9798 9799 9800 9801 9802 9803
		WARN(pll->on != active,
		     "pll on state mismatch (expected %i, found %i)\n",
		     pll->on, active);

		list_for_each_entry(crtc, &dev->mode_config.crtc_list,
				    base.head) {
			if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
				enabled_crtcs++;
			if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
				active_crtcs++;
		}
		WARN(pll->active != active_crtcs,
		     "pll active crtcs mismatch (expected %i, found %i)\n",
		     pll->active, active_crtcs);
		WARN(pll->refcount != enabled_crtcs,
		     "pll enabled crtcs mismatch (expected %i, found %i)\n",
		     pll->refcount, enabled_crtcs);
9804 9805 9806 9807

		WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
				       sizeof(dpll_hw_state)),
		     "pll hw state mismatch\n");
9808
	}
9809 9810
}

9811 9812 9813 9814 9815 9816 9817 9818 9819
void
intel_modeset_check_state(struct drm_device *dev)
{
	check_connector_state(dev);
	check_encoder_state(dev);
	check_crtc_state(dev);
	check_shared_dpll_state(dev);
}

9820 9821 9822 9823 9824 9825 9826
void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
				     int dotclock)
{
	/*
	 * FDI already provided one idea for the dotclock.
	 * Yell if the encoder disagrees.
	 */
9827
	WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
9828
	     "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
9829
	     pipe_config->adjusted_mode.crtc_clock, dotclock);
9830 9831
}

9832 9833 9834
static int __intel_set_mode(struct drm_crtc *crtc,
			    struct drm_display_mode *mode,
			    int x, int y, struct drm_framebuffer *fb)
9835 9836
{
	struct drm_device *dev = crtc->dev;
9837
	drm_i915_private_t *dev_priv = dev->dev_private;
9838
	struct drm_display_mode *saved_mode;
9839
	struct intel_crtc_config *pipe_config = NULL;
9840 9841
	struct intel_crtc *intel_crtc;
	unsigned disable_pipes, prepare_pipes, modeset_pipes;
9842
	int ret = 0;
9843

9844
	saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
9845 9846
	if (!saved_mode)
		return -ENOMEM;
9847

9848
	intel_modeset_affected_pipes(crtc, &modeset_pipes,
9849 9850
				     &prepare_pipes, &disable_pipes);

9851
	*saved_mode = crtc->mode;
9852

9853 9854 9855 9856 9857 9858
	/* Hack: Because we don't (yet) support global modeset on multiple
	 * crtcs, we don't keep track of the new mode for more than one crtc.
	 * Hence simply check whether any bit is set in modeset_pipes in all the
	 * pieces of code that are not yet converted to deal with mutliple crtcs
	 * changing their mode at the same time. */
	if (modeset_pipes) {
9859
		pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
9860 9861 9862 9863
		if (IS_ERR(pipe_config)) {
			ret = PTR_ERR(pipe_config);
			pipe_config = NULL;

9864
			goto out;
9865
		}
9866 9867
		intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
				       "[modeset]");
9868
		to_intel_crtc(crtc)->new_config = pipe_config;
9869
	}
9870

9871 9872 9873 9874 9875 9876 9877
	/*
	 * See if the config requires any additional preparation, e.g.
	 * to adjust global state with pipes off.  We need to do this
	 * here so we can get the modeset_pipe updated config for the new
	 * mode set on this crtc.  For other crtcs we need to use the
	 * adjusted_mode bits in the crtc directly.
	 */
9878
	if (IS_VALLEYVIEW(dev)) {
9879
		valleyview_modeset_global_pipes(dev, &prepare_pipes);
9880

9881 9882 9883 9884
		/* may have added more to prepare_pipes than we should */
		prepare_pipes &= ~disable_pipes;
	}

9885 9886 9887
	for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
		intel_crtc_disable(&intel_crtc->base);

9888 9889 9890 9891
	for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
		if (intel_crtc->base.enabled)
			dev_priv->display.crtc_disable(&intel_crtc->base);
	}
9892

9893 9894
	/* crtc->mode is already used by the ->mode_set callbacks, hence we need
	 * to set it here already despite that we pass it down the callchain.
9895
	 */
9896
	if (modeset_pipes) {
9897
		crtc->mode = *mode;
9898 9899 9900
		/* mode_set/enable/disable functions rely on a correct pipe
		 * config. */
		to_intel_crtc(crtc)->config = *pipe_config;
9901
		to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
9902 9903 9904 9905 9906 9907 9908 9909

		/*
		 * Calculate and store various constants which
		 * are later needed by vblank and swap-completion
		 * timestamping. They are derived from true hwmode.
		 */
		drm_calc_timestamping_constants(crtc,
						&pipe_config->adjusted_mode);
9910
	}
9911

9912 9913 9914
	/* Only after disabling all output pipelines that will be changed can we
	 * update the the output configuration. */
	intel_modeset_update_state(dev, prepare_pipes);
9915

9916 9917 9918
	if (dev_priv->display.modeset_global_resources)
		dev_priv->display.modeset_global_resources(dev);

9919 9920
	/* Set up the DPLL and any encoders state that needs to adjust or depend
	 * on the DPLL.
9921
	 */
9922
	for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
9923 9924 9925 9926
		ret = intel_crtc_mode_set(&intel_crtc->base,
					  x, y, fb);
		if (ret)
			goto done;
9927 9928 9929
	}

	/* Now enable the clocks, plane, pipe, and connectors that we set up. */
9930 9931
	for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
		dev_priv->display.crtc_enable(&intel_crtc->base);
9932 9933 9934

	/* FIXME: add subpixel order */
done:
9935
	if (ret && crtc->enabled)
9936
		crtc->mode = *saved_mode;
9937

9938
out:
9939
	kfree(pipe_config);
9940
	kfree(saved_mode);
9941
	return ret;
9942 9943
}

9944 9945 9946
static int intel_set_mode(struct drm_crtc *crtc,
			  struct drm_display_mode *mode,
			  int x, int y, struct drm_framebuffer *fb)
9947 9948 9949 9950 9951 9952 9953 9954 9955 9956 9957
{
	int ret;

	ret = __intel_set_mode(crtc, mode, x, y, fb);

	if (ret == 0)
		intel_modeset_check_state(crtc->dev);

	return ret;
}

9958 9959 9960 9961 9962
void intel_crtc_restore_mode(struct drm_crtc *crtc)
{
	intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
}

9963 9964
#undef for_each_intel_crtc_masked

9965 9966 9967 9968 9969
static void intel_set_config_free(struct intel_set_config *config)
{
	if (!config)
		return;

9970 9971
	kfree(config->save_connector_encoders);
	kfree(config->save_encoder_crtcs);
9972
	kfree(config->save_crtc_enabled);
9973 9974 9975
	kfree(config);
}

9976 9977 9978
static int intel_set_config_save_state(struct drm_device *dev,
				       struct intel_set_config *config)
{
9979
	struct drm_crtc *crtc;
9980 9981 9982 9983
	struct drm_encoder *encoder;
	struct drm_connector *connector;
	int count;

9984 9985 9986 9987 9988 9989
	config->save_crtc_enabled =
		kcalloc(dev->mode_config.num_crtc,
			sizeof(bool), GFP_KERNEL);
	if (!config->save_crtc_enabled)
		return -ENOMEM;

9990 9991 9992 9993
	config->save_encoder_crtcs =
		kcalloc(dev->mode_config.num_encoder,
			sizeof(struct drm_crtc *), GFP_KERNEL);
	if (!config->save_encoder_crtcs)
9994 9995
		return -ENOMEM;

9996 9997 9998 9999
	config->save_connector_encoders =
		kcalloc(dev->mode_config.num_connector,
			sizeof(struct drm_encoder *), GFP_KERNEL);
	if (!config->save_connector_encoders)
10000 10001 10002 10003 10004 10005
		return -ENOMEM;

	/* Copy data. Note that driver private data is not affected.
	 * Should anything bad happen only the expected state is
	 * restored, not the drivers personal bookkeeping.
	 */
10006 10007 10008 10009 10010
	count = 0;
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		config->save_crtc_enabled[count++] = crtc->enabled;
	}

10011 10012
	count = 0;
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
10013
		config->save_encoder_crtcs[count++] = encoder->crtc;
10014 10015 10016 10017
	}

	count = 0;
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10018
		config->save_connector_encoders[count++] = connector->encoder;
10019 10020 10021 10022 10023 10024 10025 10026
	}

	return 0;
}

static void intel_set_config_restore_state(struct drm_device *dev,
					   struct intel_set_config *config)
{
10027
	struct intel_crtc *crtc;
10028 10029
	struct intel_encoder *encoder;
	struct intel_connector *connector;
10030 10031
	int count;

10032 10033 10034
	count = 0;
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
		crtc->new_enabled = config->save_crtc_enabled[count++];
10035 10036 10037 10038 10039

		if (crtc->new_enabled)
			crtc->new_config = &crtc->config;
		else
			crtc->new_config = NULL;
10040 10041
	}

10042
	count = 0;
10043 10044 10045
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		encoder->new_crtc =
			to_intel_crtc(config->save_encoder_crtcs[count++]);
10046 10047 10048
	}

	count = 0;
10049 10050 10051
	list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
		connector->new_encoder =
			to_intel_encoder(config->save_connector_encoders[count++]);
10052 10053 10054
	}
}

10055
static bool
10056
is_crtc_connector_off(struct drm_mode_set *set)
10057 10058 10059
{
	int i;

10060 10061 10062 10063 10064 10065 10066 10067 10068 10069
	if (set->num_connectors == 0)
		return false;

	if (WARN_ON(set->connectors == NULL))
		return false;

	for (i = 0; i < set->num_connectors; i++)
		if (set->connectors[i]->encoder &&
		    set->connectors[i]->encoder->crtc == set->crtc &&
		    set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
10070 10071 10072 10073 10074
			return true;

	return false;
}

10075 10076 10077 10078 10079 10080 10081
static void
intel_set_config_compute_mode_changes(struct drm_mode_set *set,
				      struct intel_set_config *config)
{

	/* We should be able to check here if the fb has the same properties
	 * and then just flip_or_move it */
10082 10083
	if (is_crtc_connector_off(set)) {
		config->mode_changed = true;
10084
	} else if (set->crtc->fb != set->fb) {
10085 10086
		/* If we have no fb then treat it as a full mode set */
		if (set->crtc->fb == NULL) {
10087 10088 10089
			struct intel_crtc *intel_crtc =
				to_intel_crtc(set->crtc);

10090
			if (intel_crtc->active && i915.fastboot) {
10091 10092 10093 10094 10095 10096
				DRM_DEBUG_KMS("crtc has no fb, will flip\n");
				config->fb_changed = true;
			} else {
				DRM_DEBUG_KMS("inactive crtc, full mode set\n");
				config->mode_changed = true;
			}
10097 10098
		} else if (set->fb == NULL) {
			config->mode_changed = true;
10099 10100
		} else if (set->fb->pixel_format !=
			   set->crtc->fb->pixel_format) {
10101
			config->mode_changed = true;
10102
		} else {
10103
			config->fb_changed = true;
10104
		}
10105 10106
	}

10107
	if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
10108 10109 10110 10111 10112 10113 10114 10115
		config->fb_changed = true;

	if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
		DRM_DEBUG_KMS("modes are different, full mode set\n");
		drm_mode_debug_printmodeline(&set->crtc->mode);
		drm_mode_debug_printmodeline(set->mode);
		config->mode_changed = true;
	}
10116 10117 10118

	DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
			set->crtc->base.id, config->mode_changed, config->fb_changed);
10119 10120
}

10121
static int
10122 10123 10124
intel_modeset_stage_output_state(struct drm_device *dev,
				 struct drm_mode_set *set,
				 struct intel_set_config *config)
10125
{
10126 10127
	struct intel_connector *connector;
	struct intel_encoder *encoder;
10128
	struct intel_crtc *crtc;
10129
	int ro;
10130

10131
	/* The upper layers ensure that we either disable a crtc or have a list
10132 10133 10134 10135 10136 10137 10138 10139
	 * of connectors. For paranoia, double-check this. */
	WARN_ON(!set->fb && (set->num_connectors != 0));
	WARN_ON(set->fb && (set->num_connectors == 0));

	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		/* Otherwise traverse passed in connector list and get encoders
		 * for them. */
10140
		for (ro = 0; ro < set->num_connectors; ro++) {
10141 10142
			if (set->connectors[ro] == &connector->base) {
				connector->new_encoder = connector->encoder;
10143 10144 10145 10146
				break;
			}
		}

10147 10148 10149 10150 10151 10152 10153 10154 10155 10156 10157 10158 10159 10160 10161
		/* If we disable the crtc, disable all its connectors. Also, if
		 * the connector is on the changing crtc but not on the new
		 * connector list, disable it. */
		if ((!set->fb || ro == set->num_connectors) &&
		    connector->base.encoder &&
		    connector->base.encoder->crtc == set->crtc) {
			connector->new_encoder = NULL;

			DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
				connector->base.base.id,
				drm_get_connector_name(&connector->base));
		}


		if (&connector->new_encoder->base != connector->base.encoder) {
10162
			DRM_DEBUG_KMS("encoder changed, full mode switch\n");
10163
			config->mode_changed = true;
10164 10165
		}
	}
10166
	/* connector->new_encoder is now updated for all connectors. */
10167

10168 10169 10170
	/* Update crtc of enabled connectors. */
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
10171 10172
		struct drm_crtc *new_crtc;

10173
		if (!connector->new_encoder)
10174 10175
			continue;

10176
		new_crtc = connector->new_encoder->base.crtc;
10177 10178

		for (ro = 0; ro < set->num_connectors; ro++) {
10179
			if (set->connectors[ro] == &connector->base)
10180 10181 10182 10183
				new_crtc = set->crtc;
		}

		/* Make sure the new CRTC will work with the encoder */
10184 10185
		if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
					 new_crtc)) {
10186
			return -EINVAL;
10187
		}
10188 10189 10190 10191 10192 10193 10194 10195 10196 10197 10198
		connector->encoder->new_crtc = to_intel_crtc(new_crtc);

		DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
			connector->base.base.id,
			drm_get_connector_name(&connector->base),
			new_crtc->base.id);
	}

	/* Check for any encoders that needs to be disabled. */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
10199
		int num_connectors = 0;
10200 10201 10202 10203 10204
		list_for_each_entry(connector,
				    &dev->mode_config.connector_list,
				    base.head) {
			if (connector->new_encoder == encoder) {
				WARN_ON(!connector->new_encoder->new_crtc);
10205
				num_connectors++;
10206 10207
			}
		}
10208 10209 10210 10211 10212 10213

		if (num_connectors == 0)
			encoder->new_crtc = NULL;
		else if (num_connectors > 1)
			return -EINVAL;

10214 10215 10216
		/* Only now check for crtc changes so we don't miss encoders
		 * that will be disabled. */
		if (&encoder->new_crtc->base != encoder->base.crtc) {
10217
			DRM_DEBUG_KMS("crtc changed, full mode switch\n");
10218
			config->mode_changed = true;
10219 10220
		}
	}
10221
	/* Now we've also updated encoder->new_crtc for all encoders. */
10222

10223 10224 10225 10226 10227 10228 10229 10230 10231 10232 10233 10234 10235 10236 10237 10238 10239 10240
	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
		crtc->new_enabled = false;

		list_for_each_entry(encoder,
				    &dev->mode_config.encoder_list,
				    base.head) {
			if (encoder->new_crtc == crtc) {
				crtc->new_enabled = true;
				break;
			}
		}

		if (crtc->new_enabled != crtc->base.enabled) {
			DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
				      crtc->new_enabled ? "en" : "dis");
			config->mode_changed = true;
		}
10241 10242 10243 10244 10245

		if (crtc->new_enabled)
			crtc->new_config = &crtc->config;
		else
			crtc->new_config = NULL;
10246 10247
	}

10248 10249 10250
	return 0;
}

10251 10252 10253 10254 10255 10256 10257 10258 10259 10260 10261 10262 10263 10264 10265 10266 10267 10268 10269 10270 10271
static void disable_crtc_nofb(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct intel_encoder *encoder;
	struct intel_connector *connector;

	DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
		      pipe_name(crtc->pipe));

	list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
		if (connector->new_encoder &&
		    connector->new_encoder->new_crtc == crtc)
			connector->new_encoder = NULL;
	}

	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		if (encoder->new_crtc == crtc)
			encoder->new_crtc = NULL;
	}

	crtc->new_enabled = false;
10272
	crtc->new_config = NULL;
10273 10274
}

10275 10276 10277 10278 10279 10280 10281
static int intel_crtc_set_config(struct drm_mode_set *set)
{
	struct drm_device *dev;
	struct drm_mode_set save_set;
	struct intel_set_config *config;
	int ret;

10282 10283 10284
	BUG_ON(!set);
	BUG_ON(!set->crtc);
	BUG_ON(!set->crtc->helper_private);
10285

10286 10287 10288
	/* Enforce sane interface api - has been abused by the fb helper. */
	BUG_ON(!set->mode && set->fb);
	BUG_ON(set->fb && set->num_connectors == 0);
10289

10290 10291 10292 10293 10294 10295 10296 10297 10298 10299 10300 10301 10302 10303 10304 10305 10306 10307 10308 10309 10310 10311 10312 10313 10314 10315 10316 10317 10318 10319 10320
	if (set->fb) {
		DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
				set->crtc->base.id, set->fb->base.id,
				(int)set->num_connectors, set->x, set->y);
	} else {
		DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
	}

	dev = set->crtc->dev;

	ret = -ENOMEM;
	config = kzalloc(sizeof(*config), GFP_KERNEL);
	if (!config)
		goto out_config;

	ret = intel_set_config_save_state(dev, config);
	if (ret)
		goto out_config;

	save_set.crtc = set->crtc;
	save_set.mode = &set->crtc->mode;
	save_set.x = set->crtc->x;
	save_set.y = set->crtc->y;
	save_set.fb = set->crtc->fb;

	/* Compute whether we need a full modeset, only an fb base update or no
	 * change at all. In the future we might also check whether only the
	 * mode changed, e.g. for LVDS where we only change the panel fitter in
	 * such cases. */
	intel_set_config_compute_mode_changes(set, config);

10321
	ret = intel_modeset_stage_output_state(dev, set, config);
10322 10323 10324
	if (ret)
		goto fail;

10325
	if (config->mode_changed) {
10326 10327
		ret = intel_set_mode(set->crtc, set->mode,
				     set->x, set->y, set->fb);
10328
	} else if (config->fb_changed) {
10329 10330
		intel_crtc_wait_for_pending_flips(set->crtc);

D
Daniel Vetter 已提交
10331
		ret = intel_pipe_set_base(set->crtc,
10332
					  set->x, set->y, set->fb);
10333 10334 10335 10336 10337 10338 10339 10340
		/*
		 * In the fastboot case this may be our only check of the
		 * state after boot.  It would be better to only do it on
		 * the first update, but we don't have a nice way of doing that
		 * (and really, set_config isn't used much for high freq page
		 * flipping, so increasing its cost here shouldn't be a big
		 * deal).
		 */
10341
		if (i915.fastboot && ret == 0)
10342
			intel_modeset_check_state(set->crtc->dev);
10343 10344
	}

10345
	if (ret) {
10346 10347
		DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
			      set->crtc->base.id, ret);
10348
fail:
10349
		intel_set_config_restore_state(dev, config);
10350

10351 10352 10353 10354 10355 10356 10357 10358 10359
		/*
		 * HACK: if the pipe was on, but we didn't have a framebuffer,
		 * force the pipe off to avoid oopsing in the modeset code
		 * due to fb==NULL. This should only happen during boot since
		 * we don't yet reconstruct the FB from the hardware state.
		 */
		if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
			disable_crtc_nofb(to_intel_crtc(save_set.crtc));

10360 10361 10362 10363 10364 10365
		/* Try to restore the config */
		if (config->mode_changed &&
		    intel_set_mode(save_set.crtc, save_set.mode,
				   save_set.x, save_set.y, save_set.fb))
			DRM_ERROR("failed to restore config after modeset failure\n");
	}
10366

10367 10368
out_config:
	intel_set_config_free(config);
10369 10370
	return ret;
}
10371 10372 10373 10374 10375

static const struct drm_crtc_funcs intel_crtc_funcs = {
	.cursor_set = intel_crtc_cursor_set,
	.cursor_move = intel_crtc_cursor_move,
	.gamma_set = intel_crtc_gamma_set,
10376
	.set_config = intel_crtc_set_config,
10377 10378 10379 10380
	.destroy = intel_crtc_destroy,
	.page_flip = intel_crtc_page_flip,
};

P
Paulo Zanoni 已提交
10381 10382
static void intel_cpu_pll_init(struct drm_device *dev)
{
P
Paulo Zanoni 已提交
10383
	if (HAS_DDI(dev))
P
Paulo Zanoni 已提交
10384 10385 10386
		intel_ddi_pll_init(dev);
}

10387 10388 10389
static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
				      struct intel_shared_dpll *pll,
				      struct intel_dpll_hw_state *hw_state)
10390
{
10391
	uint32_t val;
10392

10393
	val = I915_READ(PCH_DPLL(pll->id));
10394 10395 10396
	hw_state->dpll = val;
	hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
	hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
10397 10398 10399 10400

	return val & DPLL_VCO_ENABLE;
}

10401 10402 10403 10404 10405 10406 10407
static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
				  struct intel_shared_dpll *pll)
{
	I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
	I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
}

10408 10409 10410 10411
static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
				struct intel_shared_dpll *pll)
{
	/* PCH refclock must be enabled first */
10412
	ibx_assert_pch_refclk_enabled(dev_priv);
10413

10414 10415 10416 10417 10418 10419 10420 10421 10422 10423 10424 10425 10426
	I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);

	/* Wait for the clocks to stabilize. */
	POSTING_READ(PCH_DPLL(pll->id));
	udelay(150);

	/* The pixel multiplier can only be updated once the
	 * DPLL is enabled and the clocks are stable.
	 *
	 * So write it again.
	 */
	I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
	POSTING_READ(PCH_DPLL(pll->id));
10427 10428 10429 10430 10431 10432 10433 10434 10435 10436 10437 10438 10439
	udelay(200);
}

static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
				 struct intel_shared_dpll *pll)
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_crtc *crtc;

	/* Make sure no transcoder isn't still depending on us. */
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
		if (intel_crtc_to_shared_dpll(crtc) == pll)
			assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
10440 10441
	}

10442 10443
	I915_WRITE(PCH_DPLL(pll->id), 0);
	POSTING_READ(PCH_DPLL(pll->id));
10444 10445 10446
	udelay(200);
}

10447 10448 10449 10450 10451
static char *ibx_pch_dpll_names[] = {
	"PCH DPLL A",
	"PCH DPLL B",
};

10452
static void ibx_pch_dpll_init(struct drm_device *dev)
10453
{
10454
	struct drm_i915_private *dev_priv = dev->dev_private;
10455 10456
	int i;

10457
	dev_priv->num_shared_dpll = 2;
10458

D
Daniel Vetter 已提交
10459
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10460 10461
		dev_priv->shared_dplls[i].id = i;
		dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
10462
		dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
10463 10464
		dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
		dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
10465 10466
		dev_priv->shared_dplls[i].get_hw_state =
			ibx_pch_dpll_get_hw_state;
10467 10468 10469
	}
}

10470 10471
static void intel_shared_dpll_init(struct drm_device *dev)
{
10472
	struct drm_i915_private *dev_priv = dev->dev_private;
10473 10474 10475 10476 10477 10478 10479 10480 10481

	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
		ibx_pch_dpll_init(dev);
	else
		dev_priv->num_shared_dpll = 0;

	BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
}

10482
static void intel_crtc_init(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
10483
{
J
Jesse Barnes 已提交
10484
	drm_i915_private_t *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
10485 10486 10487
	struct intel_crtc *intel_crtc;
	int i;

D
Daniel Vetter 已提交
10488
	intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
J
Jesse Barnes 已提交
10489 10490 10491 10492 10493 10494 10495 10496 10497 10498 10499 10500
	if (intel_crtc == NULL)
		return;

	drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);

	drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
	for (i = 0; i < 256; i++) {
		intel_crtc->lut_r[i] = i;
		intel_crtc->lut_g[i] = i;
		intel_crtc->lut_b[i] = i;
	}

10501 10502 10503 10504
	/*
	 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
	 * is hooked to plane B. Hence we want plane A feeding pipe B.
	 */
10505 10506
	intel_crtc->pipe = pipe;
	intel_crtc->plane = pipe;
10507
	if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
10508
		DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
10509
		intel_crtc->plane = !pipe;
10510 10511
	}

J
Jesse Barnes 已提交
10512 10513 10514 10515 10516
	BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
	       dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
	dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
	dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;

J
Jesse Barnes 已提交
10517 10518 10519
	drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
}

10520 10521 10522 10523 10524 10525 10526 10527 10528 10529 10530 10531
enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
{
	struct drm_encoder *encoder = connector->base.encoder;

	WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));

	if (!encoder)
		return INVALID_PIPE;

	return to_intel_crtc(encoder->crtc)->pipe;
}

10532
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
10533
				struct drm_file *file)
10534 10535
{
	struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
10536 10537
	struct drm_mode_object *drmmode_obj;
	struct intel_crtc *crtc;
10538

10539 10540
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;
10541

10542 10543
	drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
			DRM_MODE_OBJECT_CRTC);
10544

10545
	if (!drmmode_obj) {
10546
		DRM_ERROR("no such CRTC id\n");
10547
		return -ENOENT;
10548 10549
	}

10550 10551
	crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
	pipe_from_crtc_id->pipe = crtc->pipe;
10552

10553
	return 0;
10554 10555
}

10556
static int intel_encoder_clones(struct intel_encoder *encoder)
J
Jesse Barnes 已提交
10557
{
10558 10559
	struct drm_device *dev = encoder->base.dev;
	struct intel_encoder *source_encoder;
J
Jesse Barnes 已提交
10560 10561 10562
	int index_mask = 0;
	int entry = 0;

10563 10564
	list_for_each_entry(source_encoder,
			    &dev->mode_config.encoder_list, base.head) {
10565
		if (encoders_cloneable(encoder, source_encoder))
10566 10567
			index_mask |= (1 << entry);

J
Jesse Barnes 已提交
10568 10569
		entry++;
	}
10570

J
Jesse Barnes 已提交
10571 10572 10573
	return index_mask;
}

10574 10575 10576 10577 10578 10579 10580 10581 10582 10583
static bool has_edp_a(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!IS_MOBILE(dev))
		return false;

	if ((I915_READ(DP_A) & DP_DETECTED) == 0)
		return false;

10584
	if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
10585 10586 10587 10588 10589
		return false;

	return true;
}

10590 10591 10592 10593 10594 10595 10596 10597 10598 10599 10600 10601 10602 10603 10604 10605 10606 10607 10608 10609 10610 10611
const char *intel_output_name(int output)
{
	static const char *names[] = {
		[INTEL_OUTPUT_UNUSED] = "Unused",
		[INTEL_OUTPUT_ANALOG] = "Analog",
		[INTEL_OUTPUT_DVO] = "DVO",
		[INTEL_OUTPUT_SDVO] = "SDVO",
		[INTEL_OUTPUT_LVDS] = "LVDS",
		[INTEL_OUTPUT_TVOUT] = "TV",
		[INTEL_OUTPUT_HDMI] = "HDMI",
		[INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
		[INTEL_OUTPUT_EDP] = "eDP",
		[INTEL_OUTPUT_DSI] = "DSI",
		[INTEL_OUTPUT_UNKNOWN] = "Unknown",
	};

	if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
		return "Invalid";

	return names[output];
}

J
Jesse Barnes 已提交
10612 10613
static void intel_setup_outputs(struct drm_device *dev)
{
10614
	struct drm_i915_private *dev_priv = dev->dev_private;
10615
	struct intel_encoder *encoder;
10616
	bool dpd_is_edp = false;
J
Jesse Barnes 已提交
10617

10618
	intel_lvds_init(dev);
J
Jesse Barnes 已提交
10619

10620
	if (!IS_ULT(dev))
10621
		intel_crt_init(dev);
10622

P
Paulo Zanoni 已提交
10623
	if (HAS_DDI(dev)) {
10624 10625 10626 10627 10628 10629 10630 10631 10632 10633 10634 10635 10636 10637 10638 10639 10640 10641 10642
		int found;

		/* Haswell uses DDI functions to detect digital outputs */
		found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
		/* DDI A only supports eDP */
		if (found)
			intel_ddi_init(dev, PORT_A);

		/* DDI B, C and D detection is indicated by the SFUSE_STRAP
		 * register */
		found = I915_READ(SFUSE_STRAP);

		if (found & SFUSE_STRAP_DDIB_DETECTED)
			intel_ddi_init(dev, PORT_B);
		if (found & SFUSE_STRAP_DDIC_DETECTED)
			intel_ddi_init(dev, PORT_C);
		if (found & SFUSE_STRAP_DDID_DETECTED)
			intel_ddi_init(dev, PORT_D);
	} else if (HAS_PCH_SPLIT(dev)) {
10643
		int found;
10644
		dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
10645 10646 10647

		if (has_edp_a(dev))
			intel_dp_init(dev, DP_A, PORT_A);
10648

10649
		if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
10650
			/* PCH SDVOB multiplex with HDMIB */
10651
			found = intel_sdvo_init(dev, PCH_SDVOB, true);
10652
			if (!found)
10653
				intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
10654
			if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
10655
				intel_dp_init(dev, PCH_DP_B, PORT_B);
10656 10657
		}

10658
		if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
10659
			intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
10660

10661
		if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
10662
			intel_hdmi_init(dev, PCH_HDMID, PORT_D);
10663

10664
		if (I915_READ(PCH_DP_C) & DP_DETECTED)
10665
			intel_dp_init(dev, PCH_DP_C, PORT_C);
10666

10667
		if (I915_READ(PCH_DP_D) & DP_DETECTED)
10668
			intel_dp_init(dev, PCH_DP_D, PORT_D);
10669
	} else if (IS_VALLEYVIEW(dev)) {
10670 10671 10672 10673 10674 10675 10676
		if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
			intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
					PORT_B);
			if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
				intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
		}

10677 10678 10679 10680
		if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
			intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
					PORT_C);
			if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
10681
				intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
10682
		}
10683

10684
		intel_dsi_init(dev);
10685
	} else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
10686
		bool found = false;
10687

10688
		if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
10689
			DRM_DEBUG_KMS("probing SDVOB\n");
10690
			found = intel_sdvo_init(dev, GEN3_SDVOB, true);
10691 10692
			if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
10693
				intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
10694
			}
10695

10696
			if (!found && SUPPORTS_INTEGRATED_DP(dev))
10697
				intel_dp_init(dev, DP_B, PORT_B);
10698
		}
10699 10700 10701

		/* Before G4X SDVOC doesn't have its own detect register */

10702
		if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
10703
			DRM_DEBUG_KMS("probing SDVOC\n");
10704
			found = intel_sdvo_init(dev, GEN3_SDVOC, false);
10705
		}
10706

10707
		if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
10708

10709 10710
			if (SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
10711
				intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
10712
			}
10713
			if (SUPPORTS_INTEGRATED_DP(dev))
10714
				intel_dp_init(dev, DP_C, PORT_C);
10715
		}
10716

10717
		if (SUPPORTS_INTEGRATED_DP(dev) &&
10718
		    (I915_READ(DP_D) & DP_DETECTED))
10719
			intel_dp_init(dev, DP_D, PORT_D);
10720
	} else if (IS_GEN2(dev))
J
Jesse Barnes 已提交
10721 10722
		intel_dvo_init(dev);

10723
	if (SUPPORTS_TV(dev))
J
Jesse Barnes 已提交
10724 10725
		intel_tv_init(dev);

10726 10727 10728
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		encoder->base.possible_crtcs = encoder->crtc_mask;
		encoder->base.possible_clones =
10729
			intel_encoder_clones(encoder);
J
Jesse Barnes 已提交
10730
	}
10731

P
Paulo Zanoni 已提交
10732
	intel_init_pch_refclk(dev);
10733 10734

	drm_helper_move_panel_connectors_to_head(dev);
J
Jesse Barnes 已提交
10735 10736 10737 10738 10739 10740
}

static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);

10741 10742 10743
	drm_framebuffer_cleanup(fb);
	WARN_ON(!intel_fb->obj->framebuffer_references--);
	drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
J
Jesse Barnes 已提交
10744 10745 10746 10747
	kfree(intel_fb);
}

static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
10748
						struct drm_file *file,
J
Jesse Barnes 已提交
10749 10750 10751
						unsigned int *handle)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
10752
	struct drm_i915_gem_object *obj = intel_fb->obj;
J
Jesse Barnes 已提交
10753

10754
	return drm_gem_handle_create(file, &obj->base, handle);
J
Jesse Barnes 已提交
10755 10756 10757 10758 10759 10760 10761
}

static const struct drm_framebuffer_funcs intel_fb_funcs = {
	.destroy = intel_user_framebuffer_destroy,
	.create_handle = intel_user_framebuffer_create_handle,
};

D
Daniel Vetter 已提交
10762 10763 10764 10765
static int intel_framebuffer_init(struct drm_device *dev,
				  struct intel_framebuffer *intel_fb,
				  struct drm_mode_fb_cmd2 *mode_cmd,
				  struct drm_i915_gem_object *obj)
J
Jesse Barnes 已提交
10766
{
10767
	int aligned_height;
10768
	int pitch_limit;
J
Jesse Barnes 已提交
10769 10770
	int ret;

10771 10772
	WARN_ON(!mutex_is_locked(&dev->struct_mutex));

10773 10774
	if (obj->tiling_mode == I915_TILING_Y) {
		DRM_DEBUG("hardware does not support tiling Y\n");
10775
		return -EINVAL;
10776
	}
10777

10778 10779 10780
	if (mode_cmd->pitches[0] & 63) {
		DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
			  mode_cmd->pitches[0]);
10781
		return -EINVAL;
10782
	}
10783

10784 10785 10786 10787 10788 10789 10790 10791 10792 10793 10794 10795 10796 10797 10798 10799 10800 10801 10802 10803
	if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
		pitch_limit = 32*1024;
	} else if (INTEL_INFO(dev)->gen >= 4) {
		if (obj->tiling_mode)
			pitch_limit = 16*1024;
		else
			pitch_limit = 32*1024;
	} else if (INTEL_INFO(dev)->gen >= 3) {
		if (obj->tiling_mode)
			pitch_limit = 8*1024;
		else
			pitch_limit = 16*1024;
	} else
		/* XXX DSPC is limited to 4k tiled */
		pitch_limit = 8*1024;

	if (mode_cmd->pitches[0] > pitch_limit) {
		DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
			  obj->tiling_mode ? "tiled" : "linear",
			  mode_cmd->pitches[0], pitch_limit);
10804
		return -EINVAL;
10805
	}
10806 10807

	if (obj->tiling_mode != I915_TILING_NONE &&
10808 10809 10810
	    mode_cmd->pitches[0] != obj->stride) {
		DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
			  mode_cmd->pitches[0], obj->stride);
10811
		return -EINVAL;
10812
	}
10813

10814
	/* Reject formats not supported by any plane early. */
10815
	switch (mode_cmd->pixel_format) {
10816
	case DRM_FORMAT_C8:
V
Ville Syrjälä 已提交
10817 10818 10819
	case DRM_FORMAT_RGB565:
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
10820 10821 10822
		break;
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
10823
		if (INTEL_INFO(dev)->gen > 3) {
10824 10825
			DRM_DEBUG("unsupported pixel format: %s\n",
				  drm_get_format_name(mode_cmd->pixel_format));
10826
			return -EINVAL;
10827
		}
10828 10829 10830
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
V
Ville Syrjälä 已提交
10831 10832
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
10833 10834
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
10835
		if (INTEL_INFO(dev)->gen < 4) {
10836 10837
			DRM_DEBUG("unsupported pixel format: %s\n",
				  drm_get_format_name(mode_cmd->pixel_format));
10838
			return -EINVAL;
10839
		}
10840
		break;
V
Ville Syrjälä 已提交
10841 10842 10843 10844
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
	case DRM_FORMAT_YVYU:
	case DRM_FORMAT_VYUY:
10845
		if (INTEL_INFO(dev)->gen < 5) {
10846 10847
			DRM_DEBUG("unsupported pixel format: %s\n",
				  drm_get_format_name(mode_cmd->pixel_format));
10848
			return -EINVAL;
10849
		}
10850 10851
		break;
	default:
10852 10853
		DRM_DEBUG("unsupported pixel format: %s\n",
			  drm_get_format_name(mode_cmd->pixel_format));
10854 10855 10856
		return -EINVAL;
	}

10857 10858 10859 10860
	/* FIXME need to adjust LINOFF/TILEOFF accordingly. */
	if (mode_cmd->offsets[0] != 0)
		return -EINVAL;

10861 10862
	aligned_height = intel_align_height(dev, mode_cmd->height,
					    obj->tiling_mode);
10863 10864 10865 10866
	/* FIXME drm helper for size checks (especially planar formats)? */
	if (obj->base.size < aligned_height * mode_cmd->pitches[0])
		return -EINVAL;

10867 10868
	drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
	intel_fb->obj = obj;
10869
	intel_fb->obj->framebuffer_references++;
10870

J
Jesse Barnes 已提交
10871 10872 10873 10874 10875 10876 10877 10878 10879 10880 10881 10882
	ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
	if (ret) {
		DRM_ERROR("framebuffer init failed %d\n", ret);
		return ret;
	}

	return 0;
}

static struct drm_framebuffer *
intel_user_framebuffer_create(struct drm_device *dev,
			      struct drm_file *filp,
10883
			      struct drm_mode_fb_cmd2 *mode_cmd)
J
Jesse Barnes 已提交
10884
{
10885
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
10886

10887 10888
	obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
						mode_cmd->handles[0]));
10889
	if (&obj->base == NULL)
10890
		return ERR_PTR(-ENOENT);
J
Jesse Barnes 已提交
10891

10892
	return intel_framebuffer_create(dev, mode_cmd, obj);
J
Jesse Barnes 已提交
10893 10894
}

10895
#ifndef CONFIG_DRM_I915_FBDEV
10896
static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
10897 10898 10899 10900
{
}
#endif

J
Jesse Barnes 已提交
10901 10902
static const struct drm_mode_config_funcs intel_mode_funcs = {
	.fb_create = intel_user_framebuffer_create,
10903
	.output_poll_changed = intel_fbdev_output_poll_changed,
J
Jesse Barnes 已提交
10904 10905
};

10906 10907 10908 10909 10910
/* Set up chip specific display functions */
static void intel_init_display(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

10911 10912 10913 10914 10915 10916 10917 10918 10919
	if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
		dev_priv->display.find_dpll = g4x_find_best_dpll;
	else if (IS_VALLEYVIEW(dev))
		dev_priv->display.find_dpll = vlv_find_best_dpll;
	else if (IS_PINEVIEW(dev))
		dev_priv->display.find_dpll = pnv_find_best_dpll;
	else
		dev_priv->display.find_dpll = i9xx_find_best_dpll;

P
Paulo Zanoni 已提交
10920
	if (HAS_DDI(dev)) {
10921
		dev_priv->display.get_pipe_config = haswell_get_pipe_config;
10922
		dev_priv->display.get_plane_config = ironlake_get_plane_config;
P
Paulo Zanoni 已提交
10923
		dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
10924 10925
		dev_priv->display.crtc_enable = haswell_crtc_enable;
		dev_priv->display.crtc_disable = haswell_crtc_disable;
10926
		dev_priv->display.off = haswell_crtc_off;
10927 10928
		dev_priv->display.update_primary_plane =
			ironlake_update_primary_plane;
P
Paulo Zanoni 已提交
10929
	} else if (HAS_PCH_SPLIT(dev)) {
10930
		dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
10931
		dev_priv->display.get_plane_config = ironlake_get_plane_config;
10932
		dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
10933 10934
		dev_priv->display.crtc_enable = ironlake_crtc_enable;
		dev_priv->display.crtc_disable = ironlake_crtc_disable;
10935
		dev_priv->display.off = ironlake_crtc_off;
10936 10937
		dev_priv->display.update_primary_plane =
			ironlake_update_primary_plane;
10938 10939
	} else if (IS_VALLEYVIEW(dev)) {
		dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
10940
		dev_priv->display.get_plane_config = i9xx_get_plane_config;
10941 10942 10943 10944
		dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
		dev_priv->display.crtc_enable = valleyview_crtc_enable;
		dev_priv->display.crtc_disable = i9xx_crtc_disable;
		dev_priv->display.off = i9xx_crtc_off;
10945 10946
		dev_priv->display.update_primary_plane =
			i9xx_update_primary_plane;
10947
	} else {
10948
		dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
10949
		dev_priv->display.get_plane_config = i9xx_get_plane_config;
10950
		dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10951 10952
		dev_priv->display.crtc_enable = i9xx_crtc_enable;
		dev_priv->display.crtc_disable = i9xx_crtc_disable;
10953
		dev_priv->display.off = i9xx_crtc_off;
10954 10955
		dev_priv->display.update_primary_plane =
			i9xx_update_primary_plane;
10956
	}
10957 10958

	/* Returns the core display clock speed */
J
Jesse Barnes 已提交
10959 10960 10961 10962
	if (IS_VALLEYVIEW(dev))
		dev_priv->display.get_display_clock_speed =
			valleyview_get_display_clock_speed;
	else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
10963 10964 10965 10966 10967
		dev_priv->display.get_display_clock_speed =
			i945_get_display_clock_speed;
	else if (IS_I915G(dev))
		dev_priv->display.get_display_clock_speed =
			i915_get_display_clock_speed;
10968
	else if (IS_I945GM(dev) || IS_845G(dev))
10969 10970
		dev_priv->display.get_display_clock_speed =
			i9xx_misc_get_display_clock_speed;
10971 10972 10973
	else if (IS_PINEVIEW(dev))
		dev_priv->display.get_display_clock_speed =
			pnv_get_display_clock_speed;
10974 10975 10976 10977 10978 10979
	else if (IS_I915GM(dev))
		dev_priv->display.get_display_clock_speed =
			i915gm_get_display_clock_speed;
	else if (IS_I865G(dev))
		dev_priv->display.get_display_clock_speed =
			i865_get_display_clock_speed;
10980
	else if (IS_I85X(dev))
10981 10982 10983 10984 10985 10986
		dev_priv->display.get_display_clock_speed =
			i855_get_display_clock_speed;
	else /* 852, 830 */
		dev_priv->display.get_display_clock_speed =
			i830_get_display_clock_speed;

10987
	if (HAS_PCH_SPLIT(dev)) {
10988
		if (IS_GEN5(dev)) {
10989
			dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
10990
			dev_priv->display.write_eld = ironlake_write_eld;
10991
		} else if (IS_GEN6(dev)) {
10992
			dev_priv->display.fdi_link_train = gen6_fdi_link_train;
10993
			dev_priv->display.write_eld = ironlake_write_eld;
10994 10995 10996
		} else if (IS_IVYBRIDGE(dev)) {
			/* FIXME: detect B0+ stepping and use auto training */
			dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
10997
			dev_priv->display.write_eld = ironlake_write_eld;
10998 10999
			dev_priv->display.modeset_global_resources =
				ivb_modeset_global_resources;
B
Ben Widawsky 已提交
11000
		} else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
11001
			dev_priv->display.fdi_link_train = hsw_fdi_link_train;
11002
			dev_priv->display.write_eld = haswell_write_eld;
11003 11004
			dev_priv->display.modeset_global_resources =
				haswell_modeset_global_resources;
11005
		}
11006
	} else if (IS_G4X(dev)) {
11007
		dev_priv->display.write_eld = g4x_write_eld;
11008 11009 11010
	} else if (IS_VALLEYVIEW(dev)) {
		dev_priv->display.modeset_global_resources =
			valleyview_modeset_global_resources;
11011
		dev_priv->display.write_eld = ironlake_write_eld;
11012
	}
11013 11014 11015 11016 11017 11018 11019 11020 11021 11022 11023 11024 11025 11026 11027 11028 11029 11030 11031 11032 11033

	/* Default just returns -ENODEV to indicate unsupported */
	dev_priv->display.queue_flip = intel_default_queue_flip;

	switch (INTEL_INFO(dev)->gen) {
	case 2:
		dev_priv->display.queue_flip = intel_gen2_queue_flip;
		break;

	case 3:
		dev_priv->display.queue_flip = intel_gen3_queue_flip;
		break;

	case 4:
	case 5:
		dev_priv->display.queue_flip = intel_gen4_queue_flip;
		break;

	case 6:
		dev_priv->display.queue_flip = intel_gen6_queue_flip;
		break;
11034
	case 7:
B
Ben Widawsky 已提交
11035
	case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
11036 11037
		dev_priv->display.queue_flip = intel_gen7_queue_flip;
		break;
11038
	}
11039 11040

	intel_panel_init_backlight_funcs(dev);
11041 11042
}

11043 11044 11045 11046 11047
/*
 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
 * resume, or other times.  This quirk makes sure that's the case for
 * affected systems.
 */
11048
static void quirk_pipea_force(struct drm_device *dev)
11049 11050 11051 11052
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	dev_priv->quirks |= QUIRK_PIPEA_FORCE;
11053
	DRM_INFO("applying pipe a force quirk\n");
11054 11055
}

11056 11057 11058 11059 11060 11061 11062
/*
 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
 */
static void quirk_ssc_force_disable(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
11063
	DRM_INFO("applying lvds SSC disable quirk\n");
11064 11065
}

11066
/*
11067 11068
 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
 * brightness value
11069 11070 11071 11072 11073
 */
static void quirk_invert_brightness(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
11074
	DRM_INFO("applying inverted panel brightness quirk\n");
11075 11076
}

11077 11078 11079 11080 11081 11082 11083
struct intel_quirk {
	int device;
	int subsystem_vendor;
	int subsystem_device;
	void (*hook)(struct drm_device *dev);
};

11084 11085 11086 11087 11088 11089 11090 11091 11092 11093 11094 11095 11096 11097 11098 11099 11100 11101 11102 11103 11104 11105 11106 11107 11108 11109 11110 11111
/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
struct intel_dmi_quirk {
	void (*hook)(struct drm_device *dev);
	const struct dmi_system_id (*dmi_id_list)[];
};

static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
{
	DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
	return 1;
}

static const struct intel_dmi_quirk intel_dmi_quirks[] = {
	{
		.dmi_id_list = &(const struct dmi_system_id[]) {
			{
				.callback = intel_dmi_reverse_brightness,
				.ident = "NCR Corporation",
				.matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
					    DMI_MATCH(DMI_PRODUCT_NAME, ""),
				},
			},
			{ }  /* terminating entry */
		},
		.hook = quirk_invert_brightness,
	},
};

11112
static struct intel_quirk intel_quirks[] = {
11113
	/* HP Mini needs pipe A force quirk (LP: #322104) */
11114
	{ 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
11115 11116 11117 11118 11119 11120 11121

	/* Toshiba Protege R-205, S-209 needs pipe A force quirk */
	{ 0x2592, 0x1179, 0x0001, quirk_pipea_force },

	/* ThinkPad T60 needs pipe A force quirk (bug #16494) */
	{ 0x2782, 0x17aa, 0x201a, quirk_pipea_force },

11122
	/* 830 needs to leave pipe A & dpll A up */
11123
	{ 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
11124 11125 11126

	/* Lenovo U160 cannot use SSC on LVDS */
	{ 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
11127 11128 11129

	/* Sony Vaio Y cannot use SSC on LVDS */
	{ 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
11130

11131 11132 11133 11134 11135 11136 11137 11138 11139 11140 11141 11142 11143 11144
	/* Acer Aspire 5734Z must invert backlight brightness */
	{ 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },

	/* Acer/eMachines G725 */
	{ 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },

	/* Acer/eMachines e725 */
	{ 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },

	/* Acer/Packard Bell NCL20 */
	{ 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },

	/* Acer Aspire 4736Z */
	{ 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
11145 11146 11147

	/* Acer Aspire 5336 */
	{ 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
11148 11149 11150 11151 11152 11153 11154 11155 11156 11157 11158 11159 11160 11161 11162 11163 11164
};

static void intel_init_quirks(struct drm_device *dev)
{
	struct pci_dev *d = dev->pdev;
	int i;

	for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
		struct intel_quirk *q = &intel_quirks[i];

		if (d->device == q->device &&
		    (d->subsystem_vendor == q->subsystem_vendor ||
		     q->subsystem_vendor == PCI_ANY_ID) &&
		    (d->subsystem_device == q->subsystem_device ||
		     q->subsystem_device == PCI_ANY_ID))
			q->hook(dev);
	}
11165 11166 11167 11168
	for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
		if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
			intel_dmi_quirks[i].hook(dev);
	}
11169 11170
}

11171 11172 11173 11174 11175
/* Disable the VGA plane that we never use */
static void i915_disable_vga(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u8 sr1;
11176
	u32 vga_reg = i915_vgacntrl_reg(dev);
11177

11178
	/* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
11179
	vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
11180
	outb(SR01, VGA_SR_INDEX);
11181 11182 11183 11184 11185 11186 11187 11188 11189
	sr1 = inb(VGA_SR_DATA);
	outb(sr1 | 1<<5, VGA_SR_DATA);
	vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
	udelay(300);

	I915_WRITE(vga_reg, VGA_DISP_DISABLE);
	POSTING_READ(vga_reg);
}

11190 11191
void intel_modeset_init_hw(struct drm_device *dev)
{
11192 11193
	intel_prepare_ddi(dev);

11194 11195
	intel_init_clock_gating(dev);

11196
	intel_reset_dpio(dev);
11197

11198
	mutex_lock(&dev->struct_mutex);
11199
	intel_enable_gt_powersave(dev);
11200
	mutex_unlock(&dev->struct_mutex);
11201 11202
}

11203 11204 11205 11206 11207
void intel_modeset_suspend_hw(struct drm_device *dev)
{
	intel_suspend_hw(dev);
}

J
Jesse Barnes 已提交
11208 11209
void intel_modeset_init(struct drm_device *dev)
{
11210
	struct drm_i915_private *dev_priv = dev->dev_private;
11211
	int sprite, ret;
11212
	enum pipe pipe;
11213
	struct intel_crtc *crtc;
J
Jesse Barnes 已提交
11214 11215 11216 11217 11218 11219

	drm_mode_config_init(dev);

	dev->mode_config.min_width = 0;
	dev->mode_config.min_height = 0;

11220 11221 11222
	dev->mode_config.preferred_depth = 24;
	dev->mode_config.prefer_shadow = 1;

11223
	dev->mode_config.funcs = &intel_mode_funcs;
J
Jesse Barnes 已提交
11224

11225 11226
	intel_init_quirks(dev);

11227 11228
	intel_init_pm(dev);

B
Ben Widawsky 已提交
11229 11230 11231
	if (INTEL_INFO(dev)->num_pipes == 0)
		return;

11232 11233
	intel_init_display(dev);

11234 11235 11236 11237
	if (IS_GEN2(dev)) {
		dev->mode_config.max_width = 2048;
		dev->mode_config.max_height = 2048;
	} else if (IS_GEN3(dev)) {
11238 11239
		dev->mode_config.max_width = 4096;
		dev->mode_config.max_height = 4096;
J
Jesse Barnes 已提交
11240
	} else {
11241 11242
		dev->mode_config.max_width = 8192;
		dev->mode_config.max_height = 8192;
J
Jesse Barnes 已提交
11243
	}
B
Ben Widawsky 已提交
11244
	dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
J
Jesse Barnes 已提交
11245

11246
	DRM_DEBUG_KMS("%d display pipe%s available.\n",
11247 11248
		      INTEL_INFO(dev)->num_pipes,
		      INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
J
Jesse Barnes 已提交
11249

11250 11251
	for_each_pipe(pipe) {
		intel_crtc_init(dev, pipe);
11252 11253
		for_each_sprite(pipe, sprite) {
			ret = intel_plane_init(dev, pipe, sprite);
11254
			if (ret)
11255
				DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
11256
					      pipe_name(pipe), sprite_name(pipe, sprite), ret);
11257
		}
J
Jesse Barnes 已提交
11258 11259
	}

11260
	intel_init_dpio(dev);
11261
	intel_reset_dpio(dev);
11262

P
Paulo Zanoni 已提交
11263
	intel_cpu_pll_init(dev);
D
Daniel Vetter 已提交
11264
	intel_shared_dpll_init(dev);
11265

11266 11267
	/* Just disable it once at startup */
	i915_disable_vga(dev);
J
Jesse Barnes 已提交
11268
	intel_setup_outputs(dev);
11269 11270 11271

	/* Just in case the BIOS is doing something questionable. */
	intel_disable_fbc(dev);
11272

11273
	mutex_lock(&dev->mode_config.mutex);
11274
	intel_modeset_setup_hw_state(dev, false);
11275
	mutex_unlock(&dev->mode_config.mutex);
11276 11277 11278 11279 11280 11281 11282 11283 11284 11285 11286 11287 11288 11289 11290 11291 11292 11293 11294 11295

	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
		if (!crtc->active)
			continue;

		/*
		 * Note that reserving the BIOS fb up front prevents us
		 * from stuffing other stolen allocations like the ring
		 * on top.  This prevents some ugliness at boot time, and
		 * can even allow for smooth boot transitions if the BIOS
		 * fb is large enough for the active pipe configuration.
		 */
		if (dev_priv->display.get_plane_config) {
			dev_priv->display.get_plane_config(crtc,
							   &crtc->plane_config);
			/*
			 * If the fb is shared between multiple heads, we'll
			 * just get the first one.
			 */
11296
			intel_find_plane_obj(crtc, &crtc->plane_config);
11297 11298
		}
	}
11299 11300
}

11301 11302 11303 11304 11305 11306 11307 11308 11309
static void
intel_connector_break_all_links(struct intel_connector *connector)
{
	connector->base.dpms = DRM_MODE_DPMS_OFF;
	connector->base.encoder = NULL;
	connector->encoder->connectors_active = false;
	connector->encoder->base.crtc = NULL;
}

11310 11311 11312 11313 11314 11315 11316 11317 11318 11319 11320 11321 11322 11323 11324 11325 11326 11327 11328 11329 11330 11331 11332 11333
static void intel_enable_pipe_a(struct drm_device *dev)
{
	struct intel_connector *connector;
	struct drm_connector *crt = NULL;
	struct intel_load_detect_pipe load_detect_temp;

	/* We can't just switch on the pipe A, we need to set things up with a
	 * proper mode and output configuration. As a gross hack, enable pipe A
	 * by enabling the load detect pipe once. */
	list_for_each_entry(connector,
			    &dev->mode_config.connector_list,
			    base.head) {
		if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
			crt = &connector->base;
			break;
		}
	}

	if (!crt)
		return;

	if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
		intel_release_load_detect_pipe(crt, &load_detect_temp);

11334

11335 11336
}

11337 11338 11339
static bool
intel_check_plane_mapping(struct intel_crtc *crtc)
{
11340 11341
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
11342 11343
	u32 reg, val;

11344
	if (INTEL_INFO(dev)->num_pipes == 1)
11345 11346 11347 11348 11349 11350 11351 11352 11353 11354 11355 11356
		return true;

	reg = DSPCNTR(!crtc->plane);
	val = I915_READ(reg);

	if ((val & DISPLAY_PLANE_ENABLE) &&
	    (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
		return false;

	return true;
}

11357 11358 11359 11360
static void intel_sanitize_crtc(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
11361
	u32 reg;
11362 11363

	/* Clear any frame start delays used for debugging left by the BIOS */
11364
	reg = PIPECONF(crtc->config.cpu_transcoder);
11365 11366 11367
	I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);

	/* We need to sanitize the plane -> pipe mapping first because this will
11368 11369 11370
	 * disable the crtc (and hence change the state) if it is wrong. Note
	 * that gen4+ has a fixed plane -> pipe mapping.  */
	if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
11371 11372 11373 11374 11375 11376 11377 11378 11379 11380 11381 11382 11383 11384 11385 11386 11387 11388 11389 11390 11391 11392 11393 11394 11395 11396 11397
		struct intel_connector *connector;
		bool plane;

		DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
			      crtc->base.base.id);

		/* Pipe has the wrong plane attached and the plane is active.
		 * Temporarily change the plane mapping and disable everything
		 * ...  */
		plane = crtc->plane;
		crtc->plane = !plane;
		dev_priv->display.crtc_disable(&crtc->base);
		crtc->plane = plane;

		/* ... and break all links. */
		list_for_each_entry(connector, &dev->mode_config.connector_list,
				    base.head) {
			if (connector->encoder->base.crtc != &crtc->base)
				continue;

			intel_connector_break_all_links(connector);
		}

		WARN_ON(crtc->active);
		crtc->base.enabled = false;
	}

11398 11399 11400 11401 11402 11403 11404 11405 11406
	if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
	    crtc->pipe == PIPE_A && !crtc->active) {
		/* BIOS forgot to enable pipe A, this mostly happens after
		 * resume. Force-enable the pipe to fix this, the update_dpms
		 * call below we restore the pipe to the right state, but leave
		 * the required bits on. */
		intel_enable_pipe_a(dev);
	}

11407 11408 11409 11410 11411 11412 11413 11414 11415 11416 11417 11418 11419 11420 11421 11422 11423 11424 11425 11426 11427 11428 11429 11430 11431 11432 11433 11434 11435 11436 11437 11438 11439 11440 11441 11442 11443 11444 11445 11446 11447 11448 11449 11450 11451 11452 11453 11454 11455 11456 11457 11458 11459 11460 11461 11462 11463 11464 11465 11466 11467 11468 11469 11470 11471 11472 11473 11474 11475 11476 11477 11478 11479 11480
	/* Adjust the state of the output pipe according to whether we
	 * have active connectors/encoders. */
	intel_crtc_update_dpms(&crtc->base);

	if (crtc->active != crtc->base.enabled) {
		struct intel_encoder *encoder;

		/* This can happen either due to bugs in the get_hw_state
		 * functions or because the pipe is force-enabled due to the
		 * pipe A quirk. */
		DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
			      crtc->base.base.id,
			      crtc->base.enabled ? "enabled" : "disabled",
			      crtc->active ? "enabled" : "disabled");

		crtc->base.enabled = crtc->active;

		/* Because we only establish the connector -> encoder ->
		 * crtc links if something is active, this means the
		 * crtc is now deactivated. Break the links. connector
		 * -> encoder links are only establish when things are
		 *  actually up, hence no need to break them. */
		WARN_ON(crtc->active);

		for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
			WARN_ON(encoder->connectors_active);
			encoder->base.crtc = NULL;
		}
	}
}

static void intel_sanitize_encoder(struct intel_encoder *encoder)
{
	struct intel_connector *connector;
	struct drm_device *dev = encoder->base.dev;

	/* We need to check both for a crtc link (meaning that the
	 * encoder is active and trying to read from a pipe) and the
	 * pipe itself being active. */
	bool has_active_crtc = encoder->base.crtc &&
		to_intel_crtc(encoder->base.crtc)->active;

	if (encoder->connectors_active && !has_active_crtc) {
		DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base));

		/* Connector is active, but has no active pipe. This is
		 * fallout from our resume register restoring. Disable
		 * the encoder manually again. */
		if (encoder->base.crtc) {
			DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
				      encoder->base.base.id,
				      drm_get_encoder_name(&encoder->base));
			encoder->disable(encoder);
		}

		/* Inconsistent output/port/pipe state happens presumably due to
		 * a bug in one of the get_hw_state functions. Or someplace else
		 * in our code, like the register restore mess on resume. Clamp
		 * things to off as a safer default. */
		list_for_each_entry(connector,
				    &dev->mode_config.connector_list,
				    base.head) {
			if (connector->encoder != encoder)
				continue;

			intel_connector_break_all_links(connector);
		}
	}
	/* Enabled encoders without active connectors will be fixed in
	 * the crtc fixup. */
}

11481
void i915_redisable_vga_power_on(struct drm_device *dev)
11482 11483
{
	struct drm_i915_private *dev_priv = dev->dev_private;
11484
	u32 vga_reg = i915_vgacntrl_reg(dev);
11485

11486 11487 11488 11489 11490 11491 11492 11493 11494 11495
	if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
		DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
		i915_disable_vga(dev);
	}
}

void i915_redisable_vga(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

11496 11497 11498 11499 11500 11501 11502
	/* This function can be called both from intel_modeset_setup_hw_state or
	 * at a very early point in our resume sequence, where the power well
	 * structures are not yet restored. Since this function is at a very
	 * paranoid "someone might have enabled VGA while we were not looking"
	 * level, just check if the power well is enabled instead of trying to
	 * follow the "don't touch the power well if we don't need it" policy
	 * the rest of the driver uses. */
11503
	if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
11504 11505
		return;

11506
	i915_redisable_vga_power_on(dev);
11507 11508
}

11509
static void intel_modeset_readout_hw_state(struct drm_device *dev)
11510 11511 11512 11513 11514 11515
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe;
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
11516
	int i;
11517

11518 11519
	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
11520
		memset(&crtc->config, 0, sizeof(crtc->config));
11521

11522 11523
		crtc->active = dev_priv->display.get_pipe_config(crtc,
								 &crtc->config);
11524 11525

		crtc->base.enabled = crtc->active;
11526
		crtc->primary_enabled = crtc->active;
11527 11528 11529 11530 11531 11532

		DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
			      crtc->base.base.id,
			      crtc->active ? "enabled" : "disabled");
	}

11533
	/* FIXME: Smash this into the new shared dpll infrastructure. */
P
Paulo Zanoni 已提交
11534
	if (HAS_DDI(dev))
11535 11536
		intel_ddi_setup_hw_pll_state(dev);

11537 11538 11539 11540 11541 11542 11543 11544 11545 11546 11547 11548
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
		pll->active = 0;
		list_for_each_entry(crtc, &dev->mode_config.crtc_list,
				    base.head) {
			if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
				pll->active++;
		}
		pll->refcount = pll->active;

11549 11550
		DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
			      pll->name, pll->refcount, pll->on);
11551 11552
	}

11553 11554 11555 11556 11557
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		pipe = 0;

		if (encoder->get_hw_state(encoder, &pipe)) {
11558 11559
			crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
			encoder->base.crtc = &crtc->base;
11560
			encoder->get_config(encoder, &crtc->config);
11561 11562 11563 11564 11565
		} else {
			encoder->base.crtc = NULL;
		}

		encoder->connectors_active = false;
11566
		DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
11567 11568 11569
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base),
			      encoder->base.crtc ? "enabled" : "disabled",
11570
			      pipe_name(pipe));
11571 11572 11573 11574 11575 11576 11577 11578 11579 11580 11581 11582 11583 11584 11585 11586 11587
	}

	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (connector->get_hw_state(connector)) {
			connector->base.dpms = DRM_MODE_DPMS_ON;
			connector->encoder->connectors_active = true;
			connector->base.encoder = &connector->encoder->base;
		} else {
			connector->base.dpms = DRM_MODE_DPMS_OFF;
			connector->base.encoder = NULL;
		}
		DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
			      connector->base.base.id,
			      drm_get_connector_name(&connector->base),
			      connector->base.encoder ? "enabled" : "disabled");
	}
11588 11589 11590 11591 11592 11593 11594 11595 11596 11597 11598
}

/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
 * and i915 state tracking structures. */
void intel_modeset_setup_hw_state(struct drm_device *dev,
				  bool force_restore)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe;
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;
11599
	int i;
11600 11601

	intel_modeset_readout_hw_state(dev);
11602

11603 11604 11605 11606 11607 11608 11609
	/*
	 * Now that we have the config, copy it to each CRTC struct
	 * Note that this could go away if we move to using crtc_config
	 * checking everywhere.
	 */
	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
11610
		if (crtc->active && i915.fastboot) {
11611
			intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
11612 11613 11614 11615 11616 11617
			DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
				      crtc->base.base.id);
			drm_mode_debug_printmodeline(&crtc->base.mode);
		}
	}

11618 11619 11620 11621 11622 11623 11624 11625 11626
	/* HW state is read out, now we need to sanitize this mess. */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		intel_sanitize_encoder(encoder);
	}

	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
		intel_sanitize_crtc(crtc);
11627
		intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
11628
	}
11629

11630 11631 11632 11633 11634 11635 11636 11637 11638 11639 11640 11641
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		if (!pll->on || pll->active)
			continue;

		DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);

		pll->disable(dev_priv, pll);
		pll->on = false;
	}

11642
	if (HAS_PCH_SPLIT(dev))
11643 11644
		ilk_wm_get_hw_state(dev);

11645
	if (force_restore) {
11646 11647
		i915_redisable_vga(dev);

11648 11649 11650 11651
		/*
		 * We need to use raw interfaces for restoring state to avoid
		 * checking (bogus) intermediate states.
		 */
11652
		for_each_pipe(pipe) {
11653 11654
			struct drm_crtc *crtc =
				dev_priv->pipe_to_crtc_mapping[pipe];
11655 11656 11657

			__intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
					 crtc->fb);
11658 11659 11660 11661
		}
	} else {
		intel_modeset_update_staged_output_state(dev);
	}
11662 11663

	intel_modeset_check_state(dev);
11664 11665 11666 11667
}

void intel_modeset_gem_init(struct drm_device *dev)
{
11668 11669 11670
	struct drm_crtc *c;
	struct intel_framebuffer *fb;

11671
	intel_modeset_init_hw(dev);
11672 11673

	intel_setup_overlay(dev);
11674 11675 11676 11677 11678 11679 11680 11681 11682 11683 11684 11685 11686 11687 11688 11689 11690 11691 11692 11693

	/*
	 * Make sure any fbs we allocated at startup are properly
	 * pinned & fenced.  When we do the allocation it's too early
	 * for this.
	 */
	mutex_lock(&dev->struct_mutex);
	list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
		if (!c->fb)
			continue;

		fb = to_intel_framebuffer(c->fb);
		if (intel_pin_and_fence_fb_obj(dev, fb->obj, NULL)) {
			DRM_ERROR("failed to pin boot fb on pipe %d\n",
				  to_intel_crtc(c)->pipe);
			drm_framebuffer_unreference(c->fb);
			c->fb = NULL;
		}
	}
	mutex_unlock(&dev->struct_mutex);
J
Jesse Barnes 已提交
11694 11695
}

11696 11697 11698 11699 11700 11701 11702 11703
void intel_connector_unregister(struct intel_connector *intel_connector)
{
	struct drm_connector *connector = &intel_connector->base;

	intel_panel_destroy_backlight(connector);
	drm_sysfs_connector_remove(connector);
}

J
Jesse Barnes 已提交
11704 11705
void intel_modeset_cleanup(struct drm_device *dev)
{
11706 11707
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
11708
	struct drm_connector *connector;
11709

11710 11711 11712 11713 11714 11715 11716 11717 11718 11719 11720
	/*
	 * Interrupts and polling as the first thing to avoid creating havoc.
	 * Too much stuff here (turning of rps, connectors, ...) would
	 * experience fancy races otherwise.
	 */
	drm_irq_uninstall(dev);
	cancel_work_sync(&dev_priv->hotplug_work);
	/*
	 * Due to the hpd irq storm handling the hotplug work can re-arm the
	 * poll handlers. Hence disable polling after hpd handling is shut down.
	 */
11721
	drm_kms_helper_poll_fini(dev);
11722

11723 11724
	mutex_lock(&dev->struct_mutex);

J
Jesse Barnes 已提交
11725 11726
	intel_unregister_dsm_handler();

11727 11728 11729 11730 11731
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		/* Skip inactive CRTCs */
		if (!crtc->fb)
			continue;

11732
		intel_increase_pllclock(crtc);
11733 11734
	}

11735
	intel_disable_fbc(dev);
11736

11737
	intel_disable_gt_powersave(dev);
11738

11739 11740
	ironlake_teardown_rc6(dev);

11741 11742
	mutex_unlock(&dev->struct_mutex);

11743 11744 11745
	/* flush any delayed tasks or pending work */
	flush_scheduled_work();

11746 11747
	/* destroy the backlight and sysfs files before encoders/connectors */
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
11748 11749 11750 11751
		struct intel_connector *intel_connector;

		intel_connector = to_intel_connector(connector);
		intel_connector->unregister(intel_connector);
11752
	}
11753

J
Jesse Barnes 已提交
11754
	drm_mode_config_cleanup(dev);
11755 11756

	intel_cleanup_overlay(dev);
J
Jesse Barnes 已提交
11757 11758
}

11759 11760 11761
/*
 * Return which encoder is currently attached for connector.
 */
11762
struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
J
Jesse Barnes 已提交
11763
{
11764 11765
	return &intel_attached_encoder(connector)->base;
}
11766

11767 11768 11769 11770 11771 11772
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder)
{
	connector->encoder = encoder;
	drm_mode_connector_attach_encoder(&connector->base,
					  &encoder->base);
J
Jesse Barnes 已提交
11773
}
11774 11775 11776 11777 11778 11779 11780

/*
 * set vga decode state - true == enable VGA decode
 */
int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
11781
	unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
11782 11783
	u16 gmch_ctrl;

11784 11785 11786 11787 11788
	if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
		DRM_ERROR("failed to read control word\n");
		return -EIO;
	}

11789 11790 11791
	if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
		return 0;

11792 11793 11794 11795
	if (state)
		gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
	else
		gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
11796 11797 11798 11799 11800 11801

	if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
		DRM_ERROR("failed to write control word\n");
		return -EIO;
	}

11802 11803
	return 0;
}
11804 11805

struct intel_display_error_state {
11806 11807 11808

	u32 power_well_driver;

11809 11810
	int num_transcoders;

11811 11812 11813 11814 11815
	struct intel_cursor_error_state {
		u32 control;
		u32 position;
		u32 base;
		u32 size;
11816
	} cursor[I915_MAX_PIPES];
11817 11818

	struct intel_pipe_error_state {
11819
		bool power_domain_on;
11820
		u32 source;
11821
	} pipe[I915_MAX_PIPES];
11822 11823 11824 11825 11826 11827 11828 11829 11830

	struct intel_plane_error_state {
		u32 control;
		u32 stride;
		u32 size;
		u32 pos;
		u32 addr;
		u32 surface;
		u32 tile_offset;
11831
	} plane[I915_MAX_PIPES];
11832 11833

	struct intel_transcoder_error_state {
11834
		bool power_domain_on;
11835 11836 11837 11838 11839 11840 11841 11842 11843 11844 11845
		enum transcoder cpu_transcoder;

		u32 conf;

		u32 htotal;
		u32 hblank;
		u32 hsync;
		u32 vtotal;
		u32 vblank;
		u32 vsync;
	} transcoder[4];
11846 11847 11848 11849 11850
};

struct intel_display_error_state *
intel_display_capture_error_state(struct drm_device *dev)
{
11851
	drm_i915_private_t *dev_priv = dev->dev_private;
11852
	struct intel_display_error_state *error;
11853 11854 11855 11856 11857 11858
	int transcoders[] = {
		TRANSCODER_A,
		TRANSCODER_B,
		TRANSCODER_C,
		TRANSCODER_EDP,
	};
11859 11860
	int i;

11861 11862 11863
	if (INTEL_INFO(dev)->num_pipes == 0)
		return NULL;

11864
	error = kzalloc(sizeof(*error), GFP_ATOMIC);
11865 11866 11867
	if (error == NULL)
		return NULL;

11868
	if (IS_HASWELL(dev) || IS_BROADWELL(dev))
11869 11870
		error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);

11871
	for_each_pipe(i) {
11872
		error->pipe[i].power_domain_on =
11873 11874
			intel_display_power_enabled_sw(dev_priv,
						       POWER_DOMAIN_PIPE(i));
11875
		if (!error->pipe[i].power_domain_on)
11876 11877
			continue;

11878 11879 11880 11881 11882 11883 11884 11885 11886
		if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
			error->cursor[i].control = I915_READ(CURCNTR(i));
			error->cursor[i].position = I915_READ(CURPOS(i));
			error->cursor[i].base = I915_READ(CURBASE(i));
		} else {
			error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
			error->cursor[i].position = I915_READ(CURPOS_IVB(i));
			error->cursor[i].base = I915_READ(CURBASE_IVB(i));
		}
11887 11888 11889

		error->plane[i].control = I915_READ(DSPCNTR(i));
		error->plane[i].stride = I915_READ(DSPSTRIDE(i));
11890
		if (INTEL_INFO(dev)->gen <= 3) {
11891
			error->plane[i].size = I915_READ(DSPSIZE(i));
11892 11893
			error->plane[i].pos = I915_READ(DSPPOS(i));
		}
11894 11895
		if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
			error->plane[i].addr = I915_READ(DSPADDR(i));
11896 11897 11898 11899 11900 11901
		if (INTEL_INFO(dev)->gen >= 4) {
			error->plane[i].surface = I915_READ(DSPSURF(i));
			error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
		}

		error->pipe[i].source = I915_READ(PIPESRC(i));
11902 11903 11904 11905 11906 11907 11908 11909 11910
	}

	error->num_transcoders = INTEL_INFO(dev)->num_pipes;
	if (HAS_DDI(dev_priv->dev))
		error->num_transcoders++; /* Account for eDP. */

	for (i = 0; i < error->num_transcoders; i++) {
		enum transcoder cpu_transcoder = transcoders[i];

11911
		error->transcoder[i].power_domain_on =
11912
			intel_display_power_enabled_sw(dev_priv,
11913
				POWER_DOMAIN_TRANSCODER(cpu_transcoder));
11914
		if (!error->transcoder[i].power_domain_on)
11915 11916
			continue;

11917 11918 11919 11920 11921 11922 11923 11924 11925
		error->transcoder[i].cpu_transcoder = cpu_transcoder;

		error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
		error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
		error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
		error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
		error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
		error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
		error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
11926 11927 11928 11929 11930
	}

	return error;
}

11931 11932
#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)

11933
void
11934
intel_display_print_error_state(struct drm_i915_error_state_buf *m,
11935 11936 11937 11938 11939
				struct drm_device *dev,
				struct intel_display_error_state *error)
{
	int i;

11940 11941 11942
	if (!error)
		return;

11943
	err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
11944
	if (IS_HASWELL(dev) || IS_BROADWELL(dev))
11945
		err_printf(m, "PWR_WELL_CTL2: %08x\n",
11946
			   error->power_well_driver);
11947
	for_each_pipe(i) {
11948
		err_printf(m, "Pipe [%d]:\n", i);
11949 11950
		err_printf(m, "  Power: %s\n",
			   error->pipe[i].power_domain_on ? "on" : "off");
11951 11952 11953 11954 11955
		err_printf(m, "  SRC: %08x\n", error->pipe[i].source);

		err_printf(m, "Plane [%d]:\n", i);
		err_printf(m, "  CNTR: %08x\n", error->plane[i].control);
		err_printf(m, "  STRIDE: %08x\n", error->plane[i].stride);
11956
		if (INTEL_INFO(dev)->gen <= 3) {
11957 11958
			err_printf(m, "  SIZE: %08x\n", error->plane[i].size);
			err_printf(m, "  POS: %08x\n", error->plane[i].pos);
11959
		}
P
Paulo Zanoni 已提交
11960
		if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11961
			err_printf(m, "  ADDR: %08x\n", error->plane[i].addr);
11962
		if (INTEL_INFO(dev)->gen >= 4) {
11963 11964
			err_printf(m, "  SURF: %08x\n", error->plane[i].surface);
			err_printf(m, "  TILEOFF: %08x\n", error->plane[i].tile_offset);
11965 11966
		}

11967 11968 11969 11970
		err_printf(m, "Cursor [%d]:\n", i);
		err_printf(m, "  CNTR: %08x\n", error->cursor[i].control);
		err_printf(m, "  POS: %08x\n", error->cursor[i].position);
		err_printf(m, "  BASE: %08x\n", error->cursor[i].base);
11971
	}
11972 11973

	for (i = 0; i < error->num_transcoders; i++) {
11974
		err_printf(m, "CPU transcoder: %c\n",
11975
			   transcoder_name(error->transcoder[i].cpu_transcoder));
11976 11977
		err_printf(m, "  Power: %s\n",
			   error->transcoder[i].power_domain_on ? "on" : "off");
11978 11979 11980 11981 11982 11983 11984 11985
		err_printf(m, "  CONF: %08x\n", error->transcoder[i].conf);
		err_printf(m, "  HTOTAL: %08x\n", error->transcoder[i].htotal);
		err_printf(m, "  HBLANK: %08x\n", error->transcoder[i].hblank);
		err_printf(m, "  HSYNC: %08x\n", error->transcoder[i].hsync);
		err_printf(m, "  VTOTAL: %08x\n", error->transcoder[i].vtotal);
		err_printf(m, "  VBLANK: %08x\n", error->transcoder[i].vblank);
		err_printf(m, "  VSYNC: %08x\n", error->transcoder[i].vsync);
	}
11986
}