intel_display.c 298.0 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright © 2006-2007 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 */

27
#include <linux/dmi.h>
28 29
#include <linux/module.h>
#include <linux/input.h>
J
Jesse Barnes 已提交
30
#include <linux/i2c.h>
31
#include <linux/kernel.h>
32
#include <linux/slab.h>
33
#include <linux/vgaarb.h>
34
#include <drm/drm_edid.h>
35
#include <drm/drmP.h>
J
Jesse Barnes 已提交
36
#include "intel_drv.h"
37
#include <drm/i915_drm.h>
J
Jesse Barnes 已提交
38
#include "i915_drv.h"
39
#include "i915_trace.h"
40 41
#include <drm/drm_dp_helper.h>
#include <drm/drm_crtc_helper.h>
42
#include <linux/dma_remapping.h>
J
Jesse Barnes 已提交
43

44
bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
45
static void intel_increase_pllclock(struct drm_crtc *crtc);
46
static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
J
Jesse Barnes 已提交
47

48 49
static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
				struct intel_crtc_config *pipe_config);
50 51
static void ironlake_pch_clock_get(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config);
52

53 54 55 56
static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
			  int x, int y, struct drm_framebuffer *old_fb);


J
Jesse Barnes 已提交
57
typedef struct {
58
	int	min, max;
J
Jesse Barnes 已提交
59 60 61
} intel_range_t;

typedef struct {
62 63
	int	dot_limit;
	int	p2_slow, p2_fast;
J
Jesse Barnes 已提交
64 65
} intel_p2_t;

66 67
typedef struct intel_limit intel_limit_t;
struct intel_limit {
68 69
	intel_range_t   dot, vco, n, m, m1, m2, p, p1;
	intel_p2_t	    p2;
70
};
J
Jesse Barnes 已提交
71

72 73 74 75 76 77 78 79 80 81
int
intel_pch_rawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	WARN_ON(!HAS_PCH_SPLIT(dev));

	return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
}

82 83 84
static inline u32 /* units of 100MHz */
intel_fdi_link_freq(struct drm_device *dev)
{
85 86 87 88 89
	if (IS_GEN5(dev)) {
		struct drm_i915_private *dev_priv = dev->dev_private;
		return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
	} else
		return 27;
90 91
}

92
static const intel_limit_t intel_limits_i8xx_dac = {
93 94 95 96 97 98 99 100
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 930000, .max = 1400000 },
	.n = { .min = 3, .max = 16 },
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 2, .max = 33 },
101 102
	.p2 = { .dot_limit = 165000,
		.p2_slow = 4, .p2_fast = 2 },
103 104
};

105 106 107 108 109 110 111 112 113 114 115 116 117
static const intel_limit_t intel_limits_i8xx_dvo = {
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 930000, .max = 1400000 },
	.n = { .min = 3, .max = 16 },
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 2, .max = 33 },
	.p2 = { .dot_limit = 165000,
		.p2_slow = 4, .p2_fast = 4 },
};

118
static const intel_limit_t intel_limits_i8xx_lvds = {
119 120 121 122 123 124 125 126
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 930000, .max = 1400000 },
	.n = { .min = 3, .max = 16 },
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 1, .max = 6 },
127 128
	.p2 = { .dot_limit = 165000,
		.p2_slow = 14, .p2_fast = 7 },
129
};
130

131
static const intel_limit_t intel_limits_i9xx_sdvo = {
132 133 134 135
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1400000, .max = 2800000 },
	.n = { .min = 1, .max = 6 },
	.m = { .min = 70, .max = 120 },
136 137
	.m1 = { .min = 8, .max = 18 },
	.m2 = { .min = 3, .max = 7 },
138 139
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
140 141
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
142 143 144
};

static const intel_limit_t intel_limits_i9xx_lvds = {
145 146 147 148
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1400000, .max = 2800000 },
	.n = { .min = 1, .max = 6 },
	.m = { .min = 70, .max = 120 },
149 150
	.m1 = { .min = 8, .max = 18 },
	.m2 = { .min = 3, .max = 7 },
151 152
	.p = { .min = 7, .max = 98 },
	.p1 = { .min = 1, .max = 8 },
153 154
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 7 },
155 156
};

157

158
static const intel_limit_t intel_limits_g4x_sdvo = {
159 160 161 162 163 164 165 166 167 168 169
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 1, .max = 3},
	.p2 = { .dot_limit = 270000,
		.p2_slow = 10,
		.p2_fast = 10
170
	},
171 172 173
};

static const intel_limit_t intel_limits_g4x_hdmi = {
174 175 176 177 178 179 180 181 182 183
	.dot = { .min = 22000, .max = 400000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 16, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8},
	.p2 = { .dot_limit = 165000,
		.p2_slow = 10, .p2_fast = 5 },
184 185 186
};

static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
187 188 189 190 191 192 193 194 195 196
	.dot = { .min = 20000, .max = 115000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 14, .p2_fast = 14
197
	},
198 199 200
};

static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
201 202 203 204 205 206 207 208 209 210
	.dot = { .min = 80000, .max = 224000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 14, .max = 42 },
	.p1 = { .min = 2, .max = 6 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 7, .p2_fast = 7
211
	},
212 213
};

214
static const intel_limit_t intel_limits_pineview_sdvo = {
215 216
	.dot = { .min = 20000, .max = 400000},
	.vco = { .min = 1700000, .max = 3500000 },
217
	/* Pineview's Ncounter is a ring counter */
218 219
	.n = { .min = 3, .max = 6 },
	.m = { .min = 2, .max = 256 },
220
	/* Pineview only has one combined m divider, which we treat as m2. */
221 222 223 224
	.m1 = { .min = 0, .max = 0 },
	.m2 = { .min = 0, .max = 254 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
225 226
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
227 228
};

229
static const intel_limit_t intel_limits_pineview_lvds = {
230 231 232 233 234 235 236 237
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1700000, .max = 3500000 },
	.n = { .min = 3, .max = 6 },
	.m = { .min = 2, .max = 256 },
	.m1 = { .min = 0, .max = 0 },
	.m2 = { .min = 0, .max = 254 },
	.p = { .min = 7, .max = 112 },
	.p1 = { .min = 1, .max = 8 },
238 239
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 14 },
240 241
};

242 243 244 245 246
/* Ironlake / Sandybridge
 *
 * We calculate clock using (register_value + 2) for N/M1/M2, so here
 * the range value for them is (actual_value - 2).
 */
247
static const intel_limit_t intel_limits_ironlake_dac = {
248 249 250 251 252 253 254 255 256 257
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 5 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 10, .p2_fast = 5 },
258 259
};

260
static const intel_limit_t intel_limits_ironlake_single_lvds = {
261 262 263 264 265 266 267 268 269 270
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 118 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
271 272 273
};

static const intel_limit_t intel_limits_ironlake_dual_lvds = {
274 275 276 277 278 279 280 281 282 283
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 56 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
284 285
};

286
/* LVDS 100mhz refclk limits. */
287
static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
288 289 290 291 292 293 294
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 2 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
295
	.p1 = { .min = 2, .max = 8 },
296 297
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
298 299 300
};

static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
301 302 303 304 305 306 307
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 42 },
308
	.p1 = { .min = 2, .max = 6 },
309 310
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
311 312
};

313 314 315 316 317 318 319 320
static const intel_limit_t intel_limits_vlv_dac = {
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 4000000, .max = 6000000 },
	.n = { .min = 1, .max = 7 },
	.m = { .min = 22, .max = 450 }, /* guess */
	.m1 = { .min = 2, .max = 3 },
	.m2 = { .min = 11, .max = 156 },
	.p = { .min = 10, .max = 30 },
D
Daniel Vetter 已提交
321
	.p1 = { .min = 1, .max = 3 },
322 323 324 325 326
	.p2 = { .dot_limit = 270000,
		.p2_slow = 2, .p2_fast = 20 },
};

static const intel_limit_t intel_limits_vlv_hdmi = {
D
Daniel Vetter 已提交
327 328
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 4000000, .max = 6000000 },
329 330 331 332 333 334 335 336 337 338
	.n = { .min = 1, .max = 7 },
	.m = { .min = 60, .max = 300 }, /* guess */
	.m1 = { .min = 2, .max = 3 },
	.m2 = { .min = 11, .max = 156 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 2, .max = 3 },
	.p2 = { .dot_limit = 270000,
		.p2_slow = 2, .p2_fast = 20 },
};

339 340
static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
						int refclk)
341
{
342
	struct drm_device *dev = crtc->dev;
343
	const intel_limit_t *limit;
344 345

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
346
		if (intel_is_dual_link_lvds(dev)) {
347
			if (refclk == 100000)
348 349 350 351
				limit = &intel_limits_ironlake_dual_lvds_100m;
			else
				limit = &intel_limits_ironlake_dual_lvds;
		} else {
352
			if (refclk == 100000)
353 354 355 356
				limit = &intel_limits_ironlake_single_lvds_100m;
			else
				limit = &intel_limits_ironlake_single_lvds;
		}
357
	} else
358
		limit = &intel_limits_ironlake_dac;
359 360 361 362

	return limit;
}

363 364 365 366 367 368
static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	const intel_limit_t *limit;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
369
		if (intel_is_dual_link_lvds(dev))
370
			limit = &intel_limits_g4x_dual_channel_lvds;
371
		else
372
			limit = &intel_limits_g4x_single_channel_lvds;
373 374
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
		   intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
375
		limit = &intel_limits_g4x_hdmi;
376
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
377
		limit = &intel_limits_g4x_sdvo;
378
	} else /* The option is for other outputs */
379
		limit = &intel_limits_i9xx_sdvo;
380 381 382 383

	return limit;
}

384
static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
J
Jesse Barnes 已提交
385 386 387 388
{
	struct drm_device *dev = crtc->dev;
	const intel_limit_t *limit;

389
	if (HAS_PCH_SPLIT(dev))
390
		limit = intel_ironlake_limit(crtc, refclk);
391
	else if (IS_G4X(dev)) {
392
		limit = intel_g4x_limit(crtc);
393
	} else if (IS_PINEVIEW(dev)) {
394
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
395
			limit = &intel_limits_pineview_lvds;
396
		else
397
			limit = &intel_limits_pineview_sdvo;
398 399 400 401
	} else if (IS_VALLEYVIEW(dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
			limit = &intel_limits_vlv_dac;
		else
402
			limit = &intel_limits_vlv_hdmi;
403 404 405 406 407
	} else if (!IS_GEN2(dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
			limit = &intel_limits_i9xx_lvds;
		else
			limit = &intel_limits_i9xx_sdvo;
J
Jesse Barnes 已提交
408 409
	} else {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
410
			limit = &intel_limits_i8xx_lvds;
411
		else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
412
			limit = &intel_limits_i8xx_dvo;
413 414
		else
			limit = &intel_limits_i8xx_dac;
J
Jesse Barnes 已提交
415 416 417 418
	}
	return limit;
}

419 420
/* m1 is reserved as 0 in Pineview, n is a ring counter */
static void pineview_clock(int refclk, intel_clock_t *clock)
J
Jesse Barnes 已提交
421
{
422 423 424 425 426 427
	clock->m = clock->m2 + 2;
	clock->p = clock->p1 * clock->p2;
	clock->vco = refclk * clock->m / clock->n;
	clock->dot = clock->vco / clock->p;
}

428 429 430 431 432
static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
{
	return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
}

433
static void i9xx_clock(int refclk, intel_clock_t *clock)
434
{
435
	clock->m = i9xx_dpll_compute_m(clock);
J
Jesse Barnes 已提交
436 437 438 439 440 441 442 443
	clock->p = clock->p1 * clock->p2;
	clock->vco = refclk * clock->m / (clock->n + 2);
	clock->dot = clock->vco / clock->p;
}

/**
 * Returns whether any output on the specified pipe is of the specified type
 */
444
bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
J
Jesse Barnes 已提交
445
{
446 447 448
	struct drm_device *dev = crtc->dev;
	struct intel_encoder *encoder;

449 450
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->type == type)
451 452 453
			return true;

	return false;
J
Jesse Barnes 已提交
454 455
}

456
#define INTELPllInvalid(s)   do { /* DRM_DEBUG(s); */ return false; } while (0)
J
Jesse Barnes 已提交
457 458 459 460 461
/**
 * Returns whether the given set of divisors are valid for a given refclk with
 * the given connectors.
 */

462 463 464
static bool intel_PLL_is_valid(struct drm_device *dev,
			       const intel_limit_t *limit,
			       const intel_clock_t *clock)
J
Jesse Barnes 已提交
465 466
{
	if (clock->p1  < limit->p1.min  || limit->p1.max  < clock->p1)
467
		INTELPllInvalid("p1 out of range\n");
J
Jesse Barnes 已提交
468
	if (clock->p   < limit->p.min   || limit->p.max   < clock->p)
469
		INTELPllInvalid("p out of range\n");
J
Jesse Barnes 已提交
470
	if (clock->m2  < limit->m2.min  || limit->m2.max  < clock->m2)
471
		INTELPllInvalid("m2 out of range\n");
J
Jesse Barnes 已提交
472
	if (clock->m1  < limit->m1.min  || limit->m1.max  < clock->m1)
473
		INTELPllInvalid("m1 out of range\n");
474
	if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
475
		INTELPllInvalid("m1 <= m2\n");
J
Jesse Barnes 已提交
476
	if (clock->m   < limit->m.min   || limit->m.max   < clock->m)
477
		INTELPllInvalid("m out of range\n");
J
Jesse Barnes 已提交
478
	if (clock->n   < limit->n.min   || limit->n.max   < clock->n)
479
		INTELPllInvalid("n out of range\n");
J
Jesse Barnes 已提交
480
	if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
481
		INTELPllInvalid("vco out of range\n");
J
Jesse Barnes 已提交
482 483 484 485
	/* XXX: We may need to be checking "Dot clock" depending on the multiplier,
	 * connector, etc., rather than just a single range.
	 */
	if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
486
		INTELPllInvalid("dot out of range\n");
J
Jesse Barnes 已提交
487 488 489 490

	return true;
}

491
static bool
492
i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
493 494
		    int target, int refclk, intel_clock_t *match_clock,
		    intel_clock_t *best_clock)
J
Jesse Barnes 已提交
495 496 497 498 499
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
	int err = target;

500
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
J
Jesse Barnes 已提交
501
		/*
502 503 504
		 * For LVDS just rely on its current settings for dual-channel.
		 * We haven't figured out how to reliably set up different
		 * single/dual channel state, if we even can.
J
Jesse Barnes 已提交
505
		 */
506
		if (intel_is_dual_link_lvds(dev))
J
Jesse Barnes 已提交
507 508 509 510 511 512 513 514 515 516
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

517
	memset(best_clock, 0, sizeof(*best_clock));
J
Jesse Barnes 已提交
518

519 520 521 522
	for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
	     clock.m1++) {
		for (clock.m2 = limit->m2.min;
		     clock.m2 <= limit->m2.max; clock.m2++) {
523
			if (clock.m2 >= clock.m1)
524 525 526 527 528
				break;
			for (clock.n = limit->n.min;
			     clock.n <= limit->n.max; clock.n++) {
				for (clock.p1 = limit->p1.min;
					clock.p1 <= limit->p1.max; clock.p1++) {
J
Jesse Barnes 已提交
529 530
					int this_err;

531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552
					i9xx_clock(refclk, &clock);
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
						continue;
					if (match_clock &&
					    clock.p != match_clock->p)
						continue;

					this_err = abs(clock.dot - target);
					if (this_err < err) {
						*best_clock = clock;
						err = this_err;
					}
				}
			}
		}
	}

	return (err != target);
}

static bool
553 554 555
pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
		   int target, int refclk, intel_clock_t *match_clock,
		   intel_clock_t *best_clock)
J
Jesse Barnes 已提交
556 557 558 559 560
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
	int err = target;

561
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
J
Jesse Barnes 已提交
562
		/*
563 564 565
		 * For LVDS just rely on its current settings for dual-channel.
		 * We haven't figured out how to reliably set up different
		 * single/dual channel state, if we even can.
J
Jesse Barnes 已提交
566
		 */
567
		if (intel_is_dual_link_lvds(dev))
J
Jesse Barnes 已提交
568 569 570 571 572 573 574 575 576 577
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

578
	memset(best_clock, 0, sizeof(*best_clock));
J
Jesse Barnes 已提交
579

580 581 582 583 584 585 586 587
	for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
	     clock.m1++) {
		for (clock.m2 = limit->m2.min;
		     clock.m2 <= limit->m2.max; clock.m2++) {
			for (clock.n = limit->n.min;
			     clock.n <= limit->n.max; clock.n++) {
				for (clock.p1 = limit->p1.min;
					clock.p1 <= limit->p1.max; clock.p1++) {
J
Jesse Barnes 已提交
588 589
					int this_err;

590
					pineview_clock(refclk, &clock);
591 592
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
J
Jesse Barnes 已提交
593
						continue;
594 595 596
					if (match_clock &&
					    clock.p != match_clock->p)
						continue;
J
Jesse Barnes 已提交
597 598 599 600 601 602 603 604 605 606 607 608 609 610

					this_err = abs(clock.dot - target);
					if (this_err < err) {
						*best_clock = clock;
						err = this_err;
					}
				}
			}
		}
	}

	return (err != target);
}

611
static bool
612 613 614
g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
		   int target, int refclk, intel_clock_t *match_clock,
		   intel_clock_t *best_clock)
615 616 617 618 619
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
	int max_n;
	bool found;
620 621
	/* approximately equals target * 0.00585 */
	int err_most = (target >> 8) + (target >> 9);
622 623 624
	found = false;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
625
		if (intel_is_dual_link_lvds(dev))
626 627 628 629 630 631 632 633 634 635 636 637
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

	memset(best_clock, 0, sizeof(*best_clock));
	max_n = limit->n.max;
638
	/* based on hardware requirement, prefer smaller n to precision */
639
	for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
640
		/* based on hardware requirement, prefere larger m1,m2 */
641 642 643 644 645 646 647 648
		for (clock.m1 = limit->m1.max;
		     clock.m1 >= limit->m1.min; clock.m1--) {
			for (clock.m2 = limit->m2.max;
			     clock.m2 >= limit->m2.min; clock.m2--) {
				for (clock.p1 = limit->p1.max;
				     clock.p1 >= limit->p1.min; clock.p1--) {
					int this_err;

649
					i9xx_clock(refclk, &clock);
650 651
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
652
						continue;
653 654

					this_err = abs(clock.dot - target);
655 656 657 658 659 660 661 662 663 664
					if (this_err < err_most) {
						*best_clock = clock;
						err_most = this_err;
						max_n = clock.n;
						found = true;
					}
				}
			}
		}
	}
665 666 667
	return found;
}

668
static bool
669 670 671
vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
		   int target, int refclk, intel_clock_t *match_clock,
		   intel_clock_t *best_clock)
672 673 674
{
	u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
	u32 m, n, fastclk;
675
	u32 updrate, minupdate, p;
676 677 678
	unsigned long bestppm, ppm, absppm;
	int dotclk, flag;

679
	flag = 0;
680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734
	dotclk = target * 1000;
	bestppm = 1000000;
	ppm = absppm = 0;
	fastclk = dotclk / (2*100);
	updrate = 0;
	minupdate = 19200;
	n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
	bestm1 = bestm2 = bestp1 = bestp2 = 0;

	/* based on hardware requirement, prefer smaller n to precision */
	for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
		updrate = refclk / n;
		for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
			for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
				if (p2 > 10)
					p2 = p2 - 1;
				p = p1 * p2;
				/* based on hardware requirement, prefer bigger m1,m2 values */
				for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
					m2 = (((2*(fastclk * p * n / m1 )) +
					       refclk) / (2*refclk));
					m = m1 * m2;
					vco = updrate * m;
					if (vco >= limit->vco.min && vco < limit->vco.max) {
						ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
						absppm = (ppm > 0) ? ppm : (-ppm);
						if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
							bestppm = 0;
							flag = 1;
						}
						if (absppm < bestppm - 10) {
							bestppm = absppm;
							flag = 1;
						}
						if (flag) {
							bestn = n;
							bestm1 = m1;
							bestm2 = m2;
							bestp1 = p1;
							bestp2 = p2;
							flag = 0;
						}
					}
				}
			}
		}
	}
	best_clock->n = bestn;
	best_clock->m1 = bestm1;
	best_clock->m2 = bestm2;
	best_clock->p1 = bestp1;
	best_clock->p2 = bestp2;

	return true;
}
735

736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752
bool intel_crtc_active(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	/* Be paranoid as we can arrive here with only partial
	 * state retrieved from the hardware during setup.
	 *
	 * We can ditch the adjusted_mode.clock check as soon
	 * as Haswell has gained clock readout/fastboot support.
	 *
	 * We can ditch the crtc->fb check as soon as we can
	 * properly reconstruct framebuffers.
	 */
	return intel_crtc->active && crtc->fb &&
		intel_crtc->config.adjusted_mode.clock;
}

P
Paulo Zanoni 已提交
753 754 755 756 757 758
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe)
{
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

759
	return intel_crtc->config.cpu_transcoder;
P
Paulo Zanoni 已提交
760 761
}

762 763 764 765 766 767 768 769 770 771 772
static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 frame, frame_reg = PIPEFRAME(pipe);

	frame = I915_READ(frame_reg);

	if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
		DRM_DEBUG_KMS("vblank wait timed out\n");
}

773 774 775 776 777 778 779 780 781
/**
 * intel_wait_for_vblank - wait for vblank on a given pipe
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * Wait for vblank to occur on a given pipe.  Needed for various bits of
 * mode setting code.
 */
void intel_wait_for_vblank(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
782
{
783
	struct drm_i915_private *dev_priv = dev->dev_private;
784
	int pipestat_reg = PIPESTAT(pipe);
785

786 787 788 789 790
	if (INTEL_INFO(dev)->gen >= 5) {
		ironlake_wait_for_vblank(dev, pipe);
		return;
	}

791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806
	/* Clear existing vblank status. Note this will clear any other
	 * sticky status fields as well.
	 *
	 * This races with i915_driver_irq_handler() with the result
	 * that either function could miss a vblank event.  Here it is not
	 * fatal, as we will either wait upon the next vblank interrupt or
	 * timeout.  Generally speaking intel_wait_for_vblank() is only
	 * called during modeset at which time the GPU should be idle and
	 * should *not* be performing page flips and thus not waiting on
	 * vblanks...
	 * Currently, the result of us stealing a vblank from the irq
	 * handler is that a single frame will be skipped during swapbuffers.
	 */
	I915_WRITE(pipestat_reg,
		   I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);

807
	/* Wait for vblank interrupt bit to set */
808 809 810
	if (wait_for(I915_READ(pipestat_reg) &
		     PIPE_VBLANK_INTERRUPT_STATUS,
		     50))
811 812 813
		DRM_DEBUG_KMS("vblank wait timed out\n");
}

814 815
/*
 * intel_wait_for_pipe_off - wait for pipe to turn off
816 817 818 819 820 821 822
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * After disabling a pipe, we can't wait for vblank in the usual way,
 * spinning on the vblank interrupt status bit, since we won't actually
 * see an interrupt when the pipe is disabled.
 *
823 824 825 826 827 828
 * On Gen4 and above:
 *   wait for the pipe register state bit to turn off
 *
 * Otherwise:
 *   wait for the display line value to settle (it usually
 *   ends up stopping at the start of the next frame).
829
 *
830
 */
831
void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
832 833
{
	struct drm_i915_private *dev_priv = dev->dev_private;
834 835
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
836 837

	if (INTEL_INFO(dev)->gen >= 4) {
838
		int reg = PIPECONF(cpu_transcoder);
839 840

		/* Wait for the Pipe State to go off */
841 842
		if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
			     100))
843
			WARN(1, "pipe_off wait timed out\n");
844
	} else {
845
		u32 last_line, line_mask;
846
		int reg = PIPEDSL(pipe);
847 848
		unsigned long timeout = jiffies + msecs_to_jiffies(100);

849 850 851 852 853
		if (IS_GEN2(dev))
			line_mask = DSL_LINEMASK_GEN2;
		else
			line_mask = DSL_LINEMASK_GEN3;

854 855
		/* Wait for the display line to settle */
		do {
856
			last_line = I915_READ(reg) & line_mask;
857
			mdelay(5);
858
		} while (((I915_READ(reg) & line_mask) != last_line) &&
859 860
			 time_after(timeout, jiffies));
		if (time_after(jiffies, timeout))
861
			WARN(1, "pipe_off wait timed out\n");
862
	}
J
Jesse Barnes 已提交
863 864
}

865 866 867 868 869 870 871 872 873 874 875 876
/*
 * ibx_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Returns true if @port is connected, false otherwise.
 */
bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				struct intel_digital_port *port)
{
	u32 bit;

877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904
	if (HAS_PCH_IBX(dev_priv->dev)) {
		switch(port->port) {
		case PORT_B:
			bit = SDE_PORTB_HOTPLUG;
			break;
		case PORT_C:
			bit = SDE_PORTC_HOTPLUG;
			break;
		case PORT_D:
			bit = SDE_PORTD_HOTPLUG;
			break;
		default:
			return true;
		}
	} else {
		switch(port->port) {
		case PORT_B:
			bit = SDE_PORTB_HOTPLUG_CPT;
			break;
		case PORT_C:
			bit = SDE_PORTC_HOTPLUG_CPT;
			break;
		case PORT_D:
			bit = SDE_PORTD_HOTPLUG_CPT;
			break;
		default:
			return true;
		}
905 906 907 908 909
	}

	return I915_READ(SDEISR) & bit;
}

910 911 912 913 914 915
static const char *state_string(bool enabled)
{
	return enabled ? "on" : "off";
}

/* Only for pre-ILK configs */
916 917
void assert_pll(struct drm_i915_private *dev_priv,
		enum pipe pipe, bool state)
918 919 920 921 922 923 924 925 926 927 928 929 930
{
	int reg;
	u32 val;
	bool cur_state;

	reg = DPLL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & DPLL_VCO_ENABLE);
	WARN(cur_state != state,
	     "PLL state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}

931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948
/* XXX: the dsi pll is shared between MIPI DSI ports */
static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
{
	u32 val;
	bool cur_state;

	mutex_lock(&dev_priv->dpio_lock);
	val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
	mutex_unlock(&dev_priv->dpio_lock);

	cur_state = val & DSI_PLL_VCO_EN;
	WARN(cur_state != state,
	     "DSI PLL state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)

949
struct intel_shared_dpll *
950 951 952 953
intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;

954
	if (crtc->config.shared_dpll < 0)
955 956
		return NULL;

957
	return &dev_priv->shared_dplls[crtc->config.shared_dpll];
958 959
}

960
/* For ILK+ */
961 962 963
void assert_shared_dpll(struct drm_i915_private *dev_priv,
			struct intel_shared_dpll *pll,
			bool state)
964 965
{
	bool cur_state;
966
	struct intel_dpll_hw_state hw_state;
967

E
Eugeni Dodonov 已提交
968 969 970 971 972
	if (HAS_PCH_LPT(dev_priv->dev)) {
		DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
		return;
	}

973
	if (WARN (!pll,
974
		  "asserting DPLL %s with no DPLL\n", state_string(state)))
975 976
		return;

977
	cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
978
	WARN(cur_state != state,
979 980
	     "%s assertion failure (expected %s, current %s)\n",
	     pll->name, state_string(state), state_string(cur_state));
981 982 983 984 985 986 987 988
}

static void assert_fdi_tx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;
989 990
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
991

P
Paulo Zanoni 已提交
992 993
	if (HAS_DDI(dev_priv->dev)) {
		/* DDI does not have a specific FDI_TX register */
994
		reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
995
		val = I915_READ(reg);
996
		cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
997 998 999 1000 1001
	} else {
		reg = FDI_TX_CTL(pipe);
		val = I915_READ(reg);
		cur_state = !!(val & FDI_TX_ENABLE);
	}
1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
	WARN(cur_state != state,
	     "FDI TX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)

static void assert_fdi_rx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

1016 1017 1018
	reg = FDI_RX_CTL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & FDI_RX_ENABLE);
1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
	WARN(cur_state != state,
	     "FDI RX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)

static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

	/* ILK FDI PLL is always enabled */
	if (dev_priv->info->gen == 5)
		return;

1036
	/* On Haswell, DDI ports are responsible for the FDI PLL setup */
P
Paulo Zanoni 已提交
1037
	if (HAS_DDI(dev_priv->dev))
1038 1039
		return;

1040 1041 1042 1043 1044
	reg = FDI_TX_CTL(pipe);
	val = I915_READ(reg);
	WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
}

1045 1046
void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state)
1047 1048 1049
{
	int reg;
	u32 val;
1050
	bool cur_state;
1051 1052 1053

	reg = FDI_RX_CTL(pipe);
	val = I915_READ(reg);
1054 1055 1056 1057
	cur_state = !!(val & FDI_RX_PLL_ENABLE);
	WARN(cur_state != state,
	     "FDI RX PLL assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
1058 1059
}

1060 1061 1062 1063 1064 1065
static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
				  enum pipe pipe)
{
	int pp_reg, lvds_reg;
	u32 val;
	enum pipe panel_pipe = PIPE_A;
1066
	bool locked = true;
1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085

	if (HAS_PCH_SPLIT(dev_priv->dev)) {
		pp_reg = PCH_PP_CONTROL;
		lvds_reg = PCH_LVDS;
	} else {
		pp_reg = PP_CONTROL;
		lvds_reg = LVDS;
	}

	val = I915_READ(pp_reg);
	if (!(val & PANEL_POWER_ON) ||
	    ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
		locked = false;

	if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
		panel_pipe = PIPE_B;

	WARN(panel_pipe == pipe && locked,
	     "panel assertion failure, pipe %c regs locked\n",
1086
	     pipe_name(pipe));
1087 1088
}

1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108
static void assert_cursor(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	struct drm_device *dev = dev_priv->dev;
	bool cur_state;

	if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
		cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
	else if (IS_845G(dev) || IS_I865G(dev))
		cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
	else
		cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;

	WARN(cur_state != state,
	     "cursor on pipe %c assertion failure (expected %s, current %s)\n",
	     pipe_name(pipe), state_string(state), state_string(cur_state));
}
#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)

1109 1110
void assert_pipe(struct drm_i915_private *dev_priv,
		 enum pipe pipe, bool state)
1111 1112 1113
{
	int reg;
	u32 val;
1114
	bool cur_state;
1115 1116
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
1117

1118 1119 1120 1121
	/* if we need the pipe A quirk it must be always on */
	if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
		state = true;

1122 1123
	if (!intel_display_power_enabled(dev_priv->dev,
				POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
1124 1125 1126 1127 1128 1129 1130
		cur_state = false;
	} else {
		reg = PIPECONF(cpu_transcoder);
		val = I915_READ(reg);
		cur_state = !!(val & PIPECONF_ENABLE);
	}

1131 1132
	WARN(cur_state != state,
	     "pipe %c assertion failure (expected %s, current %s)\n",
1133
	     pipe_name(pipe), state_string(state), state_string(cur_state));
1134 1135
}

1136 1137
static void assert_plane(struct drm_i915_private *dev_priv,
			 enum plane plane, bool state)
1138 1139 1140
{
	int reg;
	u32 val;
1141
	bool cur_state;
1142 1143 1144

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1145 1146 1147 1148
	cur_state = !!(val & DISPLAY_PLANE_ENABLE);
	WARN(cur_state != state,
	     "plane %c assertion failure (expected %s, current %s)\n",
	     plane_name(plane), state_string(state), state_string(cur_state));
1149 1150
}

1151 1152 1153
#define assert_plane_enabled(d, p) assert_plane(d, p, true)
#define assert_plane_disabled(d, p) assert_plane(d, p, false)

1154 1155 1156
static void assert_planes_disabled(struct drm_i915_private *dev_priv,
				   enum pipe pipe)
{
1157
	struct drm_device *dev = dev_priv->dev;
1158 1159 1160 1161
	int reg, i;
	u32 val;
	int cur_pipe;

1162 1163
	/* Primary planes are fixed to pipes on gen4+ */
	if (INTEL_INFO(dev)->gen >= 4) {
1164 1165 1166 1167 1168
		reg = DSPCNTR(pipe);
		val = I915_READ(reg);
		WARN((val & DISPLAY_PLANE_ENABLE),
		     "plane %c assertion failure, should be disabled but not\n",
		     plane_name(pipe));
1169
		return;
1170
	}
1171

1172
	/* Need to check both planes against the pipe */
1173
	for_each_pipe(i) {
1174 1175 1176 1177 1178
		reg = DSPCNTR(i);
		val = I915_READ(reg);
		cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
			DISPPLANE_SEL_PIPE_SHIFT;
		WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
1179 1180
		     "plane %c assertion failure, should be off on pipe %c but is still active\n",
		     plane_name(i), pipe_name(pipe));
1181 1182 1183
	}
}

1184 1185 1186
static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
				    enum pipe pipe)
{
1187
	struct drm_device *dev = dev_priv->dev;
1188 1189 1190
	int reg, i;
	u32 val;

1191 1192 1193 1194 1195 1196 1197 1198 1199 1200
	if (IS_VALLEYVIEW(dev)) {
		for (i = 0; i < dev_priv->num_plane; i++) {
			reg = SPCNTR(pipe, i);
			val = I915_READ(reg);
			WARN((val & SP_ENABLE),
			     "sprite %c assertion failure, should be off on pipe %c but is still active\n",
			     sprite_name(pipe, i), pipe_name(pipe));
		}
	} else if (INTEL_INFO(dev)->gen >= 7) {
		reg = SPRCTL(pipe);
1201
		val = I915_READ(reg);
1202
		WARN((val & SPRITE_ENABLE),
1203
		     "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1204 1205 1206
		     plane_name(pipe), pipe_name(pipe));
	} else if (INTEL_INFO(dev)->gen >= 5) {
		reg = DVSCNTR(pipe);
1207
		val = I915_READ(reg);
1208
		WARN((val & DVS_ENABLE),
1209
		     "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1210
		     plane_name(pipe), pipe_name(pipe));
1211 1212 1213
	}
}

1214 1215 1216 1217 1218
static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
{
	u32 val;
	bool enabled;

E
Eugeni Dodonov 已提交
1219 1220 1221 1222 1223
	if (HAS_PCH_LPT(dev_priv->dev)) {
		DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
		return;
	}

1224 1225 1226 1227 1228 1229
	val = I915_READ(PCH_DREF_CONTROL);
	enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
			    DREF_SUPERSPREAD_SOURCE_MASK));
	WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
}

1230 1231
static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
					   enum pipe pipe)
1232 1233 1234 1235 1236
{
	int reg;
	u32 val;
	bool enabled;

1237
	reg = PCH_TRANSCONF(pipe);
1238 1239
	val = I915_READ(reg);
	enabled = !!(val & TRANS_ENABLE);
1240 1241 1242
	WARN(enabled,
	     "transcoder assertion failed, should be off on pipe %c but is still active\n",
	     pipe_name(pipe));
1243 1244
}

1245 1246
static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
			    enum pipe pipe, u32 port_sel, u32 val)
1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262
{
	if ((val & DP_PORT_EN) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		u32	trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
		u32	trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
		if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
			return false;
	} else {
		if ((val & DP_PIPE_MASK) != (pipe << 30))
			return false;
	}
	return true;
}

1263 1264 1265
static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
1266
	if ((val & SDVO_ENABLE) == 0)
1267 1268 1269
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
1270
		if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1271 1272
			return false;
	} else {
1273
		if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309
			return false;
	}
	return true;
}

static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & LVDS_PORT_EN) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
			return false;
	}
	return true;
}

static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & ADPA_DAC_ENABLE) == 0)
		return false;
	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
			return false;
	}
	return true;
}

1310
static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
1311
				   enum pipe pipe, int reg, u32 port_sel)
1312
{
1313
	u32 val = I915_READ(reg);
1314
	WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
1315
	     "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
1316
	     reg, pipe_name(pipe));
1317

1318 1319
	WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
	     && (val & DP_PIPEB_SELECT),
1320
	     "IBX PCH dp port still using transcoder B\n");
1321 1322 1323 1324 1325
}

static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
				     enum pipe pipe, int reg)
{
1326
	u32 val = I915_READ(reg);
1327
	WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
1328
	     "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
1329
	     reg, pipe_name(pipe));
1330

1331
	WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
1332
	     && (val & SDVO_PIPE_B_SELECT),
1333
	     "IBX PCH hdmi port still using transcoder B\n");
1334 1335 1336 1337 1338 1339 1340 1341
}

static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

1342 1343 1344
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
1345 1346 1347

	reg = PCH_ADPA;
	val = I915_READ(reg);
1348
	WARN(adpa_pipe_enabled(dev_priv, pipe, val),
1349
	     "PCH VGA enabled on transcoder %c, should be disabled\n",
1350
	     pipe_name(pipe));
1351 1352 1353

	reg = PCH_LVDS;
	val = I915_READ(reg);
1354
	WARN(lvds_pipe_enabled(dev_priv, pipe, val),
1355
	     "PCH LVDS enabled on transcoder %c, should be disabled\n",
1356
	     pipe_name(pipe));
1357

1358 1359 1360
	assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
	assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
	assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
1361 1362
}

1363
static void vlv_enable_pll(struct intel_crtc *crtc)
1364
{
1365 1366 1367 1368
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int reg = DPLL(crtc->pipe);
	u32 dpll = crtc->config.dpll_hw_state.dpll;
1369

1370
	assert_pipe_disabled(dev_priv, crtc->pipe);
1371 1372 1373 1374 1375 1376

	/* No really, not for ILK+ */
	BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));

	/* PLL is protected by panel, make sure we can write it */
	if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1377
		assert_panel_unlocked(dev_priv, crtc->pipe);
1378

1379 1380 1381 1382 1383 1384 1385 1386 1387
	I915_WRITE(reg, dpll);
	POSTING_READ(reg);
	udelay(150);

	if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
		DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);

	I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
	POSTING_READ(DPLL_MD(crtc->pipe));
1388 1389

	/* We do this three times for luck */
1390
	I915_WRITE(reg, dpll);
1391 1392
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
1393
	I915_WRITE(reg, dpll);
1394 1395
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
1396
	I915_WRITE(reg, dpll);
1397 1398 1399 1400
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
}

1401
static void i9xx_enable_pll(struct intel_crtc *crtc)
1402
{
1403 1404 1405 1406
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int reg = DPLL(crtc->pipe);
	u32 dpll = crtc->config.dpll_hw_state.dpll;
1407

1408
	assert_pipe_disabled(dev_priv, crtc->pipe);
1409

1410
	/* No really, not for ILK+ */
1411
	BUG_ON(dev_priv->info->gen >= 5);
1412 1413

	/* PLL is protected by panel, make sure we can write it */
1414 1415
	if (IS_MOBILE(dev) && !IS_I830(dev))
		assert_panel_unlocked(dev_priv, crtc->pipe);
1416

1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433
	I915_WRITE(reg, dpll);

	/* Wait for the clocks to stabilize. */
	POSTING_READ(reg);
	udelay(150);

	if (INTEL_INFO(dev)->gen >= 4) {
		I915_WRITE(DPLL_MD(crtc->pipe),
			   crtc->config.dpll_hw_state.dpll_md);
	} else {
		/* The pixel multiplier can only be updated once the
		 * DPLL is enabled and the clocks are stable.
		 *
		 * So write it again.
		 */
		I915_WRITE(reg, dpll);
	}
1434 1435

	/* We do this three times for luck */
1436
	I915_WRITE(reg, dpll);
1437 1438
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
1439
	I915_WRITE(reg, dpll);
1440 1441
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
1442
	I915_WRITE(reg, dpll);
1443 1444 1445 1446 1447
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
}

/**
1448
 * i9xx_disable_pll - disable a PLL
1449 1450 1451 1452 1453 1454 1455
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to disable
 *
 * Disable the PLL for @pipe, making sure the pipe is off first.
 *
 * Note!  This is for pre-ILK only.
 */
1456
static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1457 1458 1459 1460 1461 1462 1463 1464
{
	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

	/* Make sure the pipe isn't still relying on us */
	assert_pipe_disabled(dev_priv, pipe);

1465 1466
	I915_WRITE(DPLL(pipe), 0);
	POSTING_READ(DPLL(pipe));
1467 1468
}

1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482
void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
{
	u32 port_mask;

	if (!port)
		port_mask = DPLL_PORTB_READY_MASK;
	else
		port_mask = DPLL_PORTC_READY_MASK;

	if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
		WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
		     'B' + port, I915_READ(DPLL(0)));
}

1483
/**
D
Daniel Vetter 已提交
1484
 * ironlake_enable_shared_dpll - enable PCH PLL
1485 1486 1487 1488 1489 1490
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to enable
 *
 * The PCH PLL needs to be enabled before the PCH transcoder, since it
 * drives the transcoder clock.
 */
1491
static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
1492
{
1493 1494
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1495

1496
	/* PCH PLLs only available on ILK, SNB and IVB */
1497
	BUG_ON(dev_priv->info->gen < 5);
1498
	if (WARN_ON(pll == NULL))
1499 1500 1501 1502
		return;

	if (WARN_ON(pll->refcount == 0))
		return;
1503

1504 1505
	DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
		      pll->name, pll->active, pll->on,
1506
		      crtc->base.base.id);
1507

1508 1509
	if (pll->active++) {
		WARN_ON(!pll->on);
1510
		assert_shared_dpll_enabled(dev_priv, pll);
1511 1512
		return;
	}
1513
	WARN_ON(pll->on);
1514

1515
	DRM_DEBUG_KMS("enabling %s\n", pll->name);
1516
	pll->enable(dev_priv, pll);
1517
	pll->on = true;
1518 1519
}

1520
static void intel_disable_shared_dpll(struct intel_crtc *crtc)
1521
{
1522 1523
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1524

1525 1526
	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);
1527
	if (WARN_ON(pll == NULL))
1528
	       return;
1529

1530 1531
	if (WARN_ON(pll->refcount == 0))
		return;
1532

1533 1534
	DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
		      pll->name, pll->active, pll->on,
1535
		      crtc->base.base.id);
1536

1537
	if (WARN_ON(pll->active == 0)) {
1538
		assert_shared_dpll_disabled(dev_priv, pll);
1539 1540 1541
		return;
	}

1542
	assert_shared_dpll_enabled(dev_priv, pll);
1543
	WARN_ON(!pll->on);
1544
	if (--pll->active)
1545
		return;
1546

1547
	DRM_DEBUG_KMS("disabling %s\n", pll->name);
1548
	pll->disable(dev_priv, pll);
1549
	pll->on = false;
1550 1551
}

1552 1553
static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
					   enum pipe pipe)
1554
{
1555
	struct drm_device *dev = dev_priv->dev;
1556
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1557
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1558
	uint32_t reg, val, pipeconf_val;
1559 1560 1561 1562 1563

	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);

	/* Make sure PCH DPLL is enabled */
D
Daniel Vetter 已提交
1564
	assert_shared_dpll_enabled(dev_priv,
1565
				   intel_crtc_to_shared_dpll(intel_crtc));
1566 1567 1568 1569 1570

	/* FDI must be feeding us bits for PCH ports */
	assert_fdi_tx_enabled(dev_priv, pipe);
	assert_fdi_rx_enabled(dev_priv, pipe);

1571 1572 1573 1574 1575 1576 1577
	if (HAS_PCH_CPT(dev)) {
		/* Workaround: Set the timing override bit before enabling the
		 * pch transcoder. */
		reg = TRANS_CHICKEN2(pipe);
		val = I915_READ(reg);
		val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
		I915_WRITE(reg, val);
1578
	}
1579

1580
	reg = PCH_TRANSCONF(pipe);
1581
	val = I915_READ(reg);
1582
	pipeconf_val = I915_READ(PIPECONF(pipe));
1583 1584 1585 1586 1587 1588

	if (HAS_PCH_IBX(dev_priv->dev)) {
		/*
		 * make the BPC in transcoder be consistent with
		 * that in pipeconf reg.
		 */
1589 1590
		val &= ~PIPECONF_BPC_MASK;
		val |= pipeconf_val & PIPECONF_BPC_MASK;
1591
	}
1592 1593 1594

	val &= ~TRANS_INTERLACE_MASK;
	if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
1595 1596 1597 1598 1599
		if (HAS_PCH_IBX(dev_priv->dev) &&
		    intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
			val |= TRANS_LEGACY_INTERLACED_ILK;
		else
			val |= TRANS_INTERLACED;
1600 1601 1602
	else
		val |= TRANS_PROGRESSIVE;

1603 1604
	I915_WRITE(reg, val | TRANS_ENABLE);
	if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1605
		DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
1606 1607
}

1608
static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1609
				      enum transcoder cpu_transcoder)
1610
{
1611 1612 1613 1614 1615 1616
	u32 val, pipeconf_val;

	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);

	/* FDI must be feeding us bits for PCH ports */
D
Daniel Vetter 已提交
1617
	assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
1618
	assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
1619

1620 1621
	/* Workaround: set timing override bit. */
	val = I915_READ(_TRANSA_CHICKEN2);
1622
	val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1623 1624
	I915_WRITE(_TRANSA_CHICKEN2, val);

1625
	val = TRANS_ENABLE;
1626
	pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
1627

1628 1629
	if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
	    PIPECONF_INTERLACED_ILK)
1630
		val |= TRANS_INTERLACED;
1631 1632 1633
	else
		val |= TRANS_PROGRESSIVE;

1634 1635
	I915_WRITE(LPT_TRANSCONF, val);
	if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
1636
		DRM_ERROR("Failed to enable PCH transcoder\n");
1637 1638
}

1639 1640
static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
					    enum pipe pipe)
1641
{
1642 1643
	struct drm_device *dev = dev_priv->dev;
	uint32_t reg, val;
1644 1645 1646 1647 1648

	/* FDI relies on the transcoder */
	assert_fdi_tx_disabled(dev_priv, pipe);
	assert_fdi_rx_disabled(dev_priv, pipe);

1649 1650 1651
	/* Ports must be off as well */
	assert_pch_ports_disabled(dev_priv, pipe);

1652
	reg = PCH_TRANSCONF(pipe);
1653 1654 1655 1656 1657
	val = I915_READ(reg);
	val &= ~TRANS_ENABLE;
	I915_WRITE(reg, val);
	/* wait for PCH transcoder off, transcoder state */
	if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1658
		DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
1659 1660 1661 1662 1663 1664 1665 1666

	if (!HAS_PCH_IBX(dev)) {
		/* Workaround: Clear the timing override chicken bit again. */
		reg = TRANS_CHICKEN2(pipe);
		val = I915_READ(reg);
		val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
		I915_WRITE(reg, val);
	}
1667 1668
}

1669
static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
1670 1671 1672
{
	u32 val;

1673
	val = I915_READ(LPT_TRANSCONF);
1674
	val &= ~TRANS_ENABLE;
1675
	I915_WRITE(LPT_TRANSCONF, val);
1676
	/* wait for PCH transcoder off, transcoder state */
1677
	if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
1678
		DRM_ERROR("Failed to disable PCH transcoder\n");
1679 1680 1681

	/* Workaround: clear timing override bit. */
	val = I915_READ(_TRANSA_CHICKEN2);
1682
	val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1683
	I915_WRITE(_TRANSA_CHICKEN2, val);
1684 1685
}

1686
/**
1687
 * intel_enable_pipe - enable a pipe, asserting requirements
1688 1689
 * @dev_priv: i915 private structure
 * @pipe: pipe to enable
1690
 * @pch_port: on ILK+, is this pipe driving a PCH port or not
1691 1692 1693 1694 1695 1696 1697 1698 1699
 *
 * Enable @pipe, making sure that various hardware specific requirements
 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
 *
 * @pipe should be %PIPE_A or %PIPE_B.
 *
 * Will wait until the pipe is actually running (i.e. first vblank) before
 * returning.
 */
1700
static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1701
			      bool pch_port, bool dsi)
1702
{
1703 1704
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
D
Daniel Vetter 已提交
1705
	enum pipe pch_transcoder;
1706 1707 1708
	int reg;
	u32 val;

1709
	assert_planes_disabled(dev_priv, pipe);
1710
	assert_cursor_disabled(dev_priv, pipe);
1711 1712
	assert_sprites_disabled(dev_priv, pipe);

1713
	if (HAS_PCH_LPT(dev_priv->dev))
1714 1715 1716 1717
		pch_transcoder = TRANSCODER_A;
	else
		pch_transcoder = pipe;

1718 1719 1720 1721 1722 1723
	/*
	 * A pipe without a PLL won't actually be able to drive bits from
	 * a plane.  On ILK+ the pipe PLLs are integrated, so we don't
	 * need the check.
	 */
	if (!HAS_PCH_SPLIT(dev_priv->dev))
1724 1725 1726 1727
		if (dsi)
			assert_dsi_pll_enabled(dev_priv);
		else
			assert_pll_enabled(dev_priv, pipe);
1728 1729 1730
	else {
		if (pch_port) {
			/* if driving the PCH, we need FDI enabled */
1731
			assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
D
Daniel Vetter 已提交
1732 1733
			assert_fdi_tx_pll_enabled(dev_priv,
						  (enum pipe) cpu_transcoder);
1734 1735 1736
		}
		/* FIXME: assert CPU port conditions for SNB+ */
	}
1737

1738
	reg = PIPECONF(cpu_transcoder);
1739
	val = I915_READ(reg);
1740 1741 1742 1743
	if (val & PIPECONF_ENABLE)
		return;

	I915_WRITE(reg, val | PIPECONF_ENABLE);
1744 1745 1746 1747
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

/**
1748
 * intel_disable_pipe - disable a pipe, asserting requirements
1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761
 * @dev_priv: i915 private structure
 * @pipe: pipe to disable
 *
 * Disable @pipe, making sure that various hardware specific requirements
 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
 *
 * @pipe should be %PIPE_A or %PIPE_B.
 *
 * Will wait until the pipe has shut down before returning.
 */
static void intel_disable_pipe(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
1762 1763
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
1764 1765 1766 1767 1768 1769 1770 1771
	int reg;
	u32 val;

	/*
	 * Make sure planes won't keep trying to pump pixels to us,
	 * or we might hang the display.
	 */
	assert_planes_disabled(dev_priv, pipe);
1772
	assert_cursor_disabled(dev_priv, pipe);
1773
	assert_sprites_disabled(dev_priv, pipe);
1774 1775 1776 1777 1778

	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

1779
	reg = PIPECONF(cpu_transcoder);
1780
	val = I915_READ(reg);
1781 1782 1783 1784
	if ((val & PIPECONF_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~PIPECONF_ENABLE);
1785 1786 1787
	intel_wait_for_pipe_off(dev_priv->dev, pipe);
}

1788 1789 1790 1791
/*
 * Plane regs are double buffered, going from enabled->disabled needs a
 * trigger in order to latch.  The display address reg provides this.
 */
1792
void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1793 1794
				      enum plane plane)
{
1795 1796 1797 1798
	if (dev_priv->info->gen >= 4)
		I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
	else
		I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
1799 1800
}

1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819
/**
 * intel_enable_plane - enable a display plane on a given pipe
 * @dev_priv: i915 private structure
 * @plane: plane to enable
 * @pipe: pipe being fed
 *
 * Enable @plane on @pipe, making sure that @pipe is running first.
 */
static void intel_enable_plane(struct drm_i915_private *dev_priv,
			       enum plane plane, enum pipe pipe)
{
	int reg;
	u32 val;

	/* If the pipe isn't enabled, we can't pump pixels and may hang */
	assert_pipe_enabled(dev_priv, pipe);

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1820 1821 1822 1823
	if (val & DISPLAY_PLANE_ENABLE)
		return;

	I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
1824
	intel_flush_display_plane(dev_priv, plane);
1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

/**
 * intel_disable_plane - disable a display plane
 * @dev_priv: i915 private structure
 * @plane: plane to disable
 * @pipe: pipe consuming the data
 *
 * Disable @plane; should be an independent operation.
 */
static void intel_disable_plane(struct drm_i915_private *dev_priv,
				enum plane plane, enum pipe pipe)
{
	int reg;
	u32 val;

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1844 1845 1846 1847
	if ((val & DISPLAY_PLANE_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
1848 1849 1850 1851
	intel_flush_display_plane(dev_priv, plane);
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

1852 1853 1854 1855 1856 1857 1858 1859 1860
static bool need_vtd_wa(struct drm_device *dev)
{
#ifdef CONFIG_INTEL_IOMMU
	if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
		return true;
#endif
	return false;
}

1861
int
1862
intel_pin_and_fence_fb_obj(struct drm_device *dev,
1863
			   struct drm_i915_gem_object *obj,
1864
			   struct intel_ring_buffer *pipelined)
1865
{
1866
	struct drm_i915_private *dev_priv = dev->dev_private;
1867 1868 1869
	u32 alignment;
	int ret;

1870
	switch (obj->tiling_mode) {
1871
	case I915_TILING_NONE:
1872 1873
		if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
			alignment = 128 * 1024;
1874
		else if (INTEL_INFO(dev)->gen >= 4)
1875 1876 1877
			alignment = 4 * 1024;
		else
			alignment = 64 * 1024;
1878 1879 1880 1881 1882 1883
		break;
	case I915_TILING_X:
		/* pin() will align the object as required by fence */
		alignment = 0;
		break;
	case I915_TILING_Y:
1884 1885 1886 1887
		/* Despite that we check this in framebuffer_init userspace can
		 * screw us over and change the tiling after the fact. Only
		 * pinned buffers can't change their tiling. */
		DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
1888 1889 1890 1891 1892
		return -EINVAL;
	default:
		BUG();
	}

1893 1894 1895 1896 1897 1898 1899 1900
	/* Note that the w/a also requires 64 PTE of padding following the
	 * bo. We currently fill all unused PTE with the shadow page and so
	 * we should always have valid PTE following the scanout preventing
	 * the VT-d warning.
	 */
	if (need_vtd_wa(dev) && alignment < 256 * 1024)
		alignment = 256 * 1024;

1901
	dev_priv->mm.interruptible = false;
1902
	ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
1903
	if (ret)
1904
		goto err_interruptible;
1905 1906 1907 1908 1909 1910

	/* Install a fence for tiled scan-out. Pre-i965 always needs a
	 * fence, whereas 965+ only requires a fence if using
	 * framebuffer compression.  For simplicity, we always install
	 * a fence as the cost is not that onerous.
	 */
1911
	ret = i915_gem_object_get_fence(obj);
1912 1913
	if (ret)
		goto err_unpin;
1914

1915
	i915_gem_object_pin_fence(obj);
1916

1917
	dev_priv->mm.interruptible = true;
1918
	return 0;
1919 1920

err_unpin:
1921
	i915_gem_object_unpin_from_display_plane(obj);
1922 1923
err_interruptible:
	dev_priv->mm.interruptible = true;
1924
	return ret;
1925 1926
}

1927 1928 1929
void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
{
	i915_gem_object_unpin_fence(obj);
1930
	i915_gem_object_unpin_from_display_plane(obj);
1931 1932
}

1933 1934
/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
 * is assumed to be a power-of-two. */
1935 1936 1937 1938
unsigned long intel_gen4_compute_page_offset(int *x, int *y,
					     unsigned int tiling_mode,
					     unsigned int cpp,
					     unsigned int pitch)
1939
{
1940 1941
	if (tiling_mode != I915_TILING_NONE) {
		unsigned int tile_rows, tiles;
1942

1943 1944
		tile_rows = *y / 8;
		*y %= 8;
1945

1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957
		tiles = *x / (512/cpp);
		*x %= 512/cpp;

		return tile_rows * pitch * 8 + tiles * 4096;
	} else {
		unsigned int offset;

		offset = *y * pitch + *x * cpp;
		*y = 0;
		*x = (offset & 4095) / cpp;
		return offset & -4096;
	}
1958 1959
}

1960 1961
static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			     int x, int y)
J
Jesse Barnes 已提交
1962 1963 1964 1965 1966
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
1967
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
1968
	int plane = intel_crtc->plane;
1969
	unsigned long linear_offset;
J
Jesse Barnes 已提交
1970
	u32 dspcntr;
1971
	u32 reg;
J
Jesse Barnes 已提交
1972 1973 1974 1975 1976 1977

	switch (plane) {
	case 0:
	case 1:
		break;
	default:
1978
		DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
J
Jesse Barnes 已提交
1979 1980 1981 1982 1983 1984
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

1985 1986
	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
J
Jesse Barnes 已提交
1987 1988
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1989 1990
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
J
Jesse Barnes 已提交
1991 1992
		dspcntr |= DISPPLANE_8BPP;
		break;
1993 1994 1995
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
		dspcntr |= DISPPLANE_BGRX555;
J
Jesse Barnes 已提交
1996
		break;
1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014
	case DRM_FORMAT_RGB565:
		dspcntr |= DISPPLANE_BGRX565;
		break;
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
		dspcntr |= DISPPLANE_BGRX888;
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		dspcntr |= DISPPLANE_RGBX888;
		break;
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
		dspcntr |= DISPPLANE_BGRX101010;
		break;
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		dspcntr |= DISPPLANE_RGBX101010;
J
Jesse Barnes 已提交
2015 2016
		break;
	default:
2017
		BUG();
J
Jesse Barnes 已提交
2018
	}
2019

2020
	if (INTEL_INFO(dev)->gen >= 4) {
2021
		if (obj->tiling_mode != I915_TILING_NONE)
J
Jesse Barnes 已提交
2022 2023 2024 2025 2026
			dspcntr |= DISPPLANE_TILED;
		else
			dspcntr &= ~DISPPLANE_TILED;
	}

2027 2028 2029
	if (IS_G4X(dev))
		dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;

2030
	I915_WRITE(reg, dspcntr);
J
Jesse Barnes 已提交
2031

2032
	linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
J
Jesse Barnes 已提交
2033

2034 2035
	if (INTEL_INFO(dev)->gen >= 4) {
		intel_crtc->dspaddr_offset =
2036 2037 2038
			intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
						       fb->bits_per_pixel / 8,
						       fb->pitches[0]);
2039 2040
		linear_offset -= intel_crtc->dspaddr_offset;
	} else {
2041
		intel_crtc->dspaddr_offset = linear_offset;
2042
	}
2043

2044 2045 2046
	DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
		      i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
		      fb->pitches[0]);
2047
	I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
2048
	if (INTEL_INFO(dev)->gen >= 4) {
2049
		I915_MODIFY_DISPBASE(DSPSURF(plane),
2050
				     i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
2051
		I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2052
		I915_WRITE(DSPLINOFF(plane), linear_offset);
2053
	} else
2054
		I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
2055
	POSTING_READ(reg);
J
Jesse Barnes 已提交
2056

2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068
	return 0;
}

static int ironlake_update_plane(struct drm_crtc *crtc,
				 struct drm_framebuffer *fb, int x, int y)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
	struct drm_i915_gem_object *obj;
	int plane = intel_crtc->plane;
2069
	unsigned long linear_offset;
2070 2071 2072 2073 2074 2075
	u32 dspcntr;
	u32 reg;

	switch (plane) {
	case 0:
	case 1:
J
Jesse Barnes 已提交
2076
	case 2:
2077 2078
		break;
	default:
2079
		DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
2080 2081 2082 2083 2084 2085 2086 2087 2088 2089
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2090 2091
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
2092 2093
		dspcntr |= DISPPLANE_8BPP;
		break;
2094 2095
	case DRM_FORMAT_RGB565:
		dspcntr |= DISPPLANE_BGRX565;
2096
		break;
2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
		dspcntr |= DISPPLANE_BGRX888;
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		dspcntr |= DISPPLANE_RGBX888;
		break;
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
		dspcntr |= DISPPLANE_BGRX101010;
		break;
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		dspcntr |= DISPPLANE_RGBX101010;
2112 2113
		break;
	default:
2114
		BUG();
2115 2116 2117 2118 2119 2120 2121
	}

	if (obj->tiling_mode != I915_TILING_NONE)
		dspcntr |= DISPPLANE_TILED;
	else
		dspcntr &= ~DISPPLANE_TILED;

2122 2123 2124 2125
	if (IS_HASWELL(dev))
		dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
	else
		dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2126 2127 2128

	I915_WRITE(reg, dspcntr);

2129
	linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
2130
	intel_crtc->dspaddr_offset =
2131 2132 2133
		intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
					       fb->bits_per_pixel / 8,
					       fb->pitches[0]);
2134
	linear_offset -= intel_crtc->dspaddr_offset;
2135

2136 2137 2138
	DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
		      i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
		      fb->pitches[0]);
2139
	I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
2140
	I915_MODIFY_DISPBASE(DSPSURF(plane),
2141
			     i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
2142 2143 2144 2145 2146 2147
	if (IS_HASWELL(dev)) {
		I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
	} else {
		I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
		I915_WRITE(DSPLINOFF(plane), linear_offset);
	}
2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160
	POSTING_READ(reg);

	return 0;
}

/* Assume fb object is pinned & idle & fenced and just update base pointers */
static int
intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			   int x, int y, enum mode_set_atomic state)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

2161 2162
	if (dev_priv->display.disable_fbc)
		dev_priv->display.disable_fbc(dev);
2163
	intel_increase_pllclock(crtc);
J
Jesse Barnes 已提交
2164

2165
	return dev_priv->display.update_plane(crtc, fb, x, y);
J
Jesse Barnes 已提交
2166 2167
}

2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205
void intel_display_handle_reset(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;

	/*
	 * Flips in the rings have been nuked by the reset,
	 * so complete all pending flips so that user space
	 * will get its events and not get stuck.
	 *
	 * Also update the base address of all primary
	 * planes to the the last fb to make sure we're
	 * showing the correct fb after a reset.
	 *
	 * Need to make two loops over the crtcs so that we
	 * don't try to grab a crtc mutex before the
	 * pending_flip_queue really got woken up.
	 */

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
		enum plane plane = intel_crtc->plane;

		intel_prepare_page_flip(dev, plane);
		intel_finish_page_flip_plane(dev, plane);
	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

		mutex_lock(&crtc->mutex);
		if (intel_crtc->active)
			dev_priv->display.update_plane(crtc, crtc->fb,
						       crtc->x, crtc->y);
		mutex_unlock(&crtc->mutex);
	}
}

2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228
static int
intel_finish_fb(struct drm_framebuffer *old_fb)
{
	struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	bool was_interruptible = dev_priv->mm.interruptible;
	int ret;

	/* Big Hammer, we also need to ensure that any pending
	 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
	 * current scanout is retired before unpinning the old
	 * framebuffer.
	 *
	 * This should only fail upon a hung GPU, in which case we
	 * can safely continue.
	 */
	dev_priv->mm.interruptible = false;
	ret = i915_gem_object_finish_gpu(obj);
	dev_priv->mm.interruptible = was_interruptible;

	return ret;
}

2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255
static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
		return;

	switch (intel_crtc->pipe) {
	case 0:
		master_priv->sarea_priv->pipeA_x = x;
		master_priv->sarea_priv->pipeA_y = y;
		break;
	case 1:
		master_priv->sarea_priv->pipeB_x = x;
		master_priv->sarea_priv->pipeB_y = y;
		break;
	default:
		break;
	}
}

2256
static int
2257
intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2258
		    struct drm_framebuffer *fb)
J
Jesse Barnes 已提交
2259 2260
{
	struct drm_device *dev = crtc->dev;
2261
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2262
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2263
	struct drm_framebuffer *old_fb;
2264
	int ret;
J
Jesse Barnes 已提交
2265 2266

	/* no fb bound */
2267
	if (!fb) {
2268
		DRM_ERROR("No FB bound\n");
2269 2270 2271
		return 0;
	}

2272
	if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
2273 2274 2275
		DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
			  plane_name(intel_crtc->plane),
			  INTEL_INFO(dev)->num_pipes);
2276
		return -EINVAL;
J
Jesse Barnes 已提交
2277 2278
	}

2279
	mutex_lock(&dev->struct_mutex);
2280
	ret = intel_pin_and_fence_fb_obj(dev,
2281
					 to_intel_framebuffer(fb)->obj,
2282
					 NULL);
2283 2284
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
2285
		DRM_ERROR("pin & fence failed\n");
2286 2287
		return ret;
	}
J
Jesse Barnes 已提交
2288

2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302
	/* Update pipe size and adjust fitter if needed */
	if (i915_fastboot) {
		I915_WRITE(PIPESRC(intel_crtc->pipe),
			   ((crtc->mode.hdisplay - 1) << 16) |
			   (crtc->mode.vdisplay - 1));
		if (!intel_crtc->config.pch_pfit.size &&
		    (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
		     intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
			I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
			I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
			I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
		}
	}

2303
	ret = dev_priv->display.update_plane(crtc, fb, x, y);
2304
	if (ret) {
2305
		intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
2306
		mutex_unlock(&dev->struct_mutex);
2307
		DRM_ERROR("failed to update base address\n");
2308
		return ret;
J
Jesse Barnes 已提交
2309
	}
2310

2311 2312
	old_fb = crtc->fb;
	crtc->fb = fb;
2313 2314
	crtc->x = x;
	crtc->y = y;
2315

2316
	if (old_fb) {
2317 2318
		if (intel_crtc->active && old_fb != fb)
			intel_wait_for_vblank(dev, intel_crtc->pipe);
2319
		intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
2320
	}
2321

2322
	intel_update_fbc(dev);
R
Rodrigo Vivi 已提交
2323
	intel_edp_psr_update(dev);
2324
	mutex_unlock(&dev->struct_mutex);
J
Jesse Barnes 已提交
2325

2326
	intel_crtc_update_sarea_pos(crtc, x, y);
2327 2328

	return 0;
J
Jesse Barnes 已提交
2329 2330
}

2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341
static void intel_fdi_normal_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* enable normal train */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2342
	if (IS_IVYBRIDGE(dev)) {
2343 2344
		temp &= ~FDI_LINK_TRAIN_NONE_IVB;
		temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
2345 2346 2347
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
2348
	}
2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_NORMAL_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE;
	}
	I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);

	/* wait one idle pattern time */
	POSTING_READ(reg);
	udelay(1000);
2365 2366 2367 2368 2369

	/* IVB wants error correction enabled */
	if (IS_IVYBRIDGE(dev))
		I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
			   FDI_FE_ERRC_ENABLE);
2370 2371
}

2372 2373 2374 2375 2376
static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
{
	return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
}

2377 2378 2379 2380 2381 2382 2383 2384 2385
static void ivb_modeset_global_resources(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *pipe_B_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
	struct intel_crtc *pipe_C_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
	uint32_t temp;

2386 2387 2388 2389 2390 2391 2392
	/*
	 * When everything is off disable fdi C so that we could enable fdi B
	 * with all lanes. Note that we don't care about enabled pipes without
	 * an enabled pch encoder.
	 */
	if (!pipe_has_enabled_pch(pipe_B_crtc) &&
	    !pipe_has_enabled_pch(pipe_C_crtc)) {
2393 2394 2395 2396 2397 2398 2399 2400 2401 2402
		WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
		WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);

		temp = I915_READ(SOUTH_CHICKEN1);
		temp &= ~FDI_BC_BIFURCATION_SELECT;
		DRM_DEBUG_KMS("disabling fdi C rx\n");
		I915_WRITE(SOUTH_CHICKEN1, temp);
	}
}

2403 2404 2405 2406 2407 2408 2409
/* The FDI link training functions for ILK/Ibexpeak. */
static void ironlake_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2410
	int plane = intel_crtc->plane;
2411
	u32 reg, temp, tries;
2412

2413 2414 2415 2416
	/* FDI needs bits from pipe & plane first */
	assert_pipe_enabled(dev_priv, pipe);
	assert_plane_enabled(dev_priv, plane);

2417 2418
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2419 2420
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2421 2422
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2423 2424
	I915_WRITE(reg, temp);
	I915_READ(reg);
2425 2426
	udelay(150);

2427
	/* enable CPU FDI TX and PCH FDI RX */
2428 2429
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2430 2431
	temp &= ~FDI_DP_PORT_WIDTH_MASK;
	temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2432 2433
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2434
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2435

2436 2437
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2438 2439
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2440 2441 2442
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2443 2444
	udelay(150);

2445
	/* Ironlake workaround, enable clock pointer after FDI enable*/
2446 2447 2448
	I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
	I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
		   FDI_RX_PHASE_SYNC_POINTER_EN);
2449

2450
	reg = FDI_RX_IIR(pipe);
2451
	for (tries = 0; tries < 5; tries++) {
2452
		temp = I915_READ(reg);
2453 2454 2455 2456
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if ((temp & FDI_RX_BIT_LOCK)) {
			DRM_DEBUG_KMS("FDI train 1 done.\n");
2457
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2458 2459 2460
			break;
		}
	}
2461
	if (tries == 5)
2462
		DRM_ERROR("FDI train 1 fail!\n");
2463 2464

	/* Train 2 */
2465 2466
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2467 2468
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2469
	I915_WRITE(reg, temp);
2470

2471 2472
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2473 2474
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2475
	I915_WRITE(reg, temp);
2476

2477 2478
	POSTING_READ(reg);
	udelay(150);
2479

2480
	reg = FDI_RX_IIR(pipe);
2481
	for (tries = 0; tries < 5; tries++) {
2482
		temp = I915_READ(reg);
2483 2484 2485
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
2486
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2487 2488 2489 2490
			DRM_DEBUG_KMS("FDI train 2 done.\n");
			break;
		}
	}
2491
	if (tries == 5)
2492
		DRM_ERROR("FDI train 2 fail!\n");
2493 2494

	DRM_DEBUG_KMS("FDI train done\n");
2495

2496 2497
}

2498
static const int snb_b_fdi_train_param[] = {
2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511
	FDI_LINK_TRAIN_400MV_0DB_SNB_B,
	FDI_LINK_TRAIN_400MV_6DB_SNB_B,
	FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
	FDI_LINK_TRAIN_800MV_0DB_SNB_B,
};

/* The FDI link training functions for SNB/Cougarpoint. */
static void gen6_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2512
	u32 reg, temp, i, retry;
2513

2514 2515
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2516 2517
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2518 2519
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2520 2521 2522
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2523 2524
	udelay(150);

2525
	/* enable CPU FDI TX and PCH FDI RX */
2526 2527
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2528 2529
	temp &= ~FDI_DP_PORT_WIDTH_MASK;
	temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2530 2531 2532 2533 2534
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	/* SNB-B */
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2535
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2536

2537 2538 2539
	I915_WRITE(FDI_RX_MISC(pipe),
		   FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);

2540 2541
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2542 2543 2544 2545 2546 2547 2548
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
2549 2550 2551
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2552 2553
	udelay(150);

2554
	for (i = 0; i < 4; i++) {
2555 2556
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2557 2558
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2559 2560 2561
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2562 2563
		udelay(500);

2564 2565 2566 2567 2568 2569 2570 2571 2572 2573
		for (retry = 0; retry < 5; retry++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
			if (temp & FDI_RX_BIT_LOCK) {
				I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
				DRM_DEBUG_KMS("FDI train 1 done.\n");
				break;
			}
			udelay(50);
2574
		}
2575 2576
		if (retry < 5)
			break;
2577 2578
	}
	if (i == 4)
2579
		DRM_ERROR("FDI train 1 fail!\n");
2580 2581

	/* Train 2 */
2582 2583
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2584 2585 2586 2587 2588 2589 2590
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
	if (IS_GEN6(dev)) {
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		/* SNB-B */
		temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
	}
2591
	I915_WRITE(reg, temp);
2592

2593 2594
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2595 2596 2597 2598 2599 2600 2601
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_2;
	}
2602 2603 2604
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2605 2606
	udelay(150);

2607
	for (i = 0; i < 4; i++) {
2608 2609
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2610 2611
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2612 2613 2614
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2615 2616
		udelay(500);

2617 2618 2619 2620 2621 2622 2623 2624 2625 2626
		for (retry = 0; retry < 5; retry++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
			if (temp & FDI_RX_SYMBOL_LOCK) {
				I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
				DRM_DEBUG_KMS("FDI train 2 done.\n");
				break;
			}
			udelay(50);
2627
		}
2628 2629
		if (retry < 5)
			break;
2630 2631
	}
	if (i == 4)
2632
		DRM_ERROR("FDI train 2 fail!\n");
2633 2634 2635 2636

	DRM_DEBUG_KMS("FDI train done.\n");
}

2637 2638 2639 2640 2641 2642 2643
/* Manual link training for Ivy Bridge A0 parts */
static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2644
	u32 reg, temp, i, j;
2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656

	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(150);

2657 2658 2659
	DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
		      I915_READ(FDI_RX_IIR(pipe)));

2660 2661 2662 2663 2664 2665 2666 2667
	/* Try each vswing and preemphasis setting twice before moving on */
	for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
		/* disable first in case we need to retry */
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
		temp &= ~FDI_TX_ENABLE;
		I915_WRITE(reg, temp);
2668

2669 2670 2671 2672 2673 2674
		reg = FDI_RX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_AUTO;
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp &= ~FDI_RX_ENABLE;
		I915_WRITE(reg, temp);
2675

2676
		/* enable CPU FDI TX and PCH FDI RX */
2677 2678
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2679 2680 2681
		temp &= ~FDI_DP_PORT_WIDTH_MASK;
		temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
		temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2682
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2683 2684 2685
		temp |= snb_b_fdi_train_param[j/2];
		temp |= FDI_COMPOSITE_SYNC;
		I915_WRITE(reg, temp | FDI_TX_ENABLE);
2686

2687 2688
		I915_WRITE(FDI_RX_MISC(pipe),
			   FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2689

2690
		reg = FDI_RX_CTL(pipe);
2691
		temp = I915_READ(reg);
2692 2693 2694
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
		temp |= FDI_COMPOSITE_SYNC;
		I915_WRITE(reg, temp | FDI_RX_ENABLE);
2695

2696 2697
		POSTING_READ(reg);
		udelay(1); /* should be 0.5us */
2698

2699 2700 2701 2702
		for (i = 0; i < 4; i++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2703

2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716
			if (temp & FDI_RX_BIT_LOCK ||
			    (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
				I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
				DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
					      i);
				break;
			}
			udelay(1); /* should be 0.5us */
		}
		if (i == 4) {
			DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
			continue;
		}
2717

2718
		/* Train 2 */
2719 2720
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2721 2722 2723 2724 2725 2726 2727 2728
		temp &= ~FDI_LINK_TRAIN_NONE_IVB;
		temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
		I915_WRITE(reg, temp);

		reg = FDI_RX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2729 2730 2731
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2732
		udelay(2); /* should be 1.5us */
2733

2734 2735 2736 2737
		for (i = 0; i < 4; i++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2738

2739 2740 2741 2742 2743 2744 2745 2746
			if (temp & FDI_RX_SYMBOL_LOCK ||
			    (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
				I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
				DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
					      i);
				goto train_done;
			}
			udelay(2); /* should be 1.5us */
2747
		}
2748 2749
		if (i == 4)
			DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
2750 2751
	}

2752
train_done:
2753 2754 2755
	DRM_DEBUG_KMS("FDI train done.\n");
}

2756
static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2757
{
2758
	struct drm_device *dev = intel_crtc->base.dev;
2759 2760
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = intel_crtc->pipe;
2761
	u32 reg, temp;
J
Jesse Barnes 已提交
2762

2763

2764
	/* enable PCH FDI RX PLL, wait warmup plus DMI latency */
2765 2766
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2767 2768
	temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
	temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2769
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
2770 2771 2772
	I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);

	POSTING_READ(reg);
2773 2774 2775
	udelay(200);

	/* Switch from Rawclk to PCDclk */
2776 2777 2778 2779
	temp = I915_READ(reg);
	I915_WRITE(reg, temp | FDI_PCDCLK);

	POSTING_READ(reg);
2780 2781
	udelay(200);

2782 2783 2784 2785 2786
	/* Enable CPU FDI TX PLL, always on for Ironlake */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	if ((temp & FDI_TX_PLL_ENABLE) == 0) {
		I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2787

2788 2789
		POSTING_READ(reg);
		udelay(100);
2790
	}
2791 2792
}

2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821
static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* Switch from PCDclk to Rawclk */
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_PCDCLK);

	/* Disable CPU FDI TX PLL */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);

	POSTING_READ(reg);
	udelay(100);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);

	/* Wait for the clocks to turn off. */
	POSTING_READ(reg);
	udelay(100);
}

2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838
static void ironlake_fdi_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* disable CPU FDI tx and PCH FDI rx */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
	POSTING_READ(reg);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~(0x7 << 16);
2839
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
2840 2841 2842 2843 2844 2845
	I915_WRITE(reg, temp & ~FDI_RX_ENABLE);

	POSTING_READ(reg);
	udelay(100);

	/* Ironlake workaround, disable clock pointer after downing FDI */
2846 2847 2848
	if (HAS_PCH_IBX(dev)) {
		I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
	}
2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867

	/* still set train pattern 1 */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
	/* BPC in FDI rx is consistent with that in PIPECONF */
	temp &= ~(0x07 << 16);
2868
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
2869 2870 2871 2872 2873 2874
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(100);
}

2875 2876 2877 2878
static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2879
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2880 2881 2882
	unsigned long flags;
	bool pending;

2883 2884
	if (i915_reset_in_progress(&dev_priv->gpu_error) ||
	    intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2885 2886 2887 2888 2889 2890 2891 2892 2893
		return false;

	spin_lock_irqsave(&dev->event_lock, flags);
	pending = to_intel_crtc(crtc)->unpin_work != NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	return pending;
}

2894 2895
static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
{
2896
	struct drm_device *dev = crtc->dev;
2897
	struct drm_i915_private *dev_priv = dev->dev_private;
2898 2899 2900 2901

	if (crtc->fb == NULL)
		return;

2902 2903
	WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));

2904 2905 2906
	wait_event(dev_priv->pending_flip_queue,
		   !intel_crtc_has_pending_flip(crtc));

2907 2908 2909
	mutex_lock(&dev->struct_mutex);
	intel_finish_fb(crtc->fb);
	mutex_unlock(&dev->struct_mutex);
2910 2911
}

2912 2913 2914 2915 2916
/* Program iCLKIP clock to the desired frequency */
static void lpt_program_iclkip(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2917
	int clock = to_intel_crtc(crtc)->config.adjusted_mode.clock;
2918 2919 2920
	u32 divsel, phaseinc, auxdiv, phasedir = 0;
	u32 temp;

2921 2922
	mutex_lock(&dev_priv->dpio_lock);

2923 2924 2925 2926 2927 2928 2929
	/* It is necessary to ungate the pixclk gate prior to programming
	 * the divisors, and gate it back when it is done.
	 */
	I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);

	/* Disable SSCCTL */
	intel_sbi_write(dev_priv, SBI_SSCCTL6,
2930 2931 2932
			intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
				SBI_SSCCTL_DISABLE,
			SBI_ICLK);
2933 2934

	/* 20MHz is a corner case which is out of range for the 7-bit divisor */
2935
	if (clock == 20000) {
2936 2937 2938 2939 2940
		auxdiv = 1;
		divsel = 0x41;
		phaseinc = 0x20;
	} else {
		/* The iCLK virtual clock root frequency is in MHz,
2941
		 * but the adjusted_mode->clock in in KHz. To get the divisors,
2942 2943 2944 2945 2946 2947 2948 2949
		 * it is necessary to divide one by another, so we
		 * convert the virtual clock precision to KHz here for higher
		 * precision.
		 */
		u32 iclk_virtual_root_freq = 172800 * 1000;
		u32 iclk_pi_range = 64;
		u32 desired_divisor, msb_divisor_value, pi_value;

2950
		desired_divisor = (iclk_virtual_root_freq / clock);
2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965
		msb_divisor_value = desired_divisor / iclk_pi_range;
		pi_value = desired_divisor % iclk_pi_range;

		auxdiv = 0;
		divsel = msb_divisor_value - 2;
		phaseinc = pi_value;
	}

	/* This should not happen with any sane values */
	WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
		~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
	WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
		~SBI_SSCDIVINTPHASE_INCVAL_MASK);

	DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2966
			clock,
2967 2968 2969 2970 2971 2972
			auxdiv,
			divsel,
			phasedir,
			phaseinc);

	/* Program SSCDIVINTPHASE6 */
2973
	temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
2974 2975 2976 2977 2978 2979
	temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
	temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
	temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
	temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
	temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
	temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
2980
	intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
2981 2982

	/* Program SSCAUXDIV */
2983
	temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
2984 2985
	temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
	temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
2986
	intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
2987 2988

	/* Enable modulator and associated divider */
2989
	temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
2990
	temp &= ~SBI_SSCCTL_DISABLE;
2991
	intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
2992 2993 2994 2995 2996

	/* Wait for initialization time */
	udelay(24);

	I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
2997 2998

	mutex_unlock(&dev_priv->dpio_lock);
2999 3000
}

3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024
static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
						enum pipe pch_transcoder)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;

	I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
		   I915_READ(HTOTAL(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
		   I915_READ(HBLANK(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
		   I915_READ(HSYNC(cpu_transcoder)));

	I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
		   I915_READ(VTOTAL(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
		   I915_READ(VBLANK(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
		   I915_READ(VSYNC(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
		   I915_READ(VSYNCSHIFT(cpu_transcoder)));
}

3025 3026 3027 3028 3029 3030 3031 3032 3033
/*
 * Enable PCH resources required for PCH ports:
 *   - PCH PLLs
 *   - FDI training & RX/TX
 *   - update transcoder timings
 *   - DP transcoding bits
 *   - transcoder
 */
static void ironlake_pch_enable(struct drm_crtc *crtc)
3034 3035 3036 3037 3038
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
3039
	u32 reg, temp;
3040

3041
	assert_pch_transcoder_disabled(dev_priv, pipe);
3042

3043 3044 3045 3046 3047
	/* Write the TU size bits before fdi link training, so that error
	 * detection works. */
	I915_WRITE(FDI_RX_TUSIZE1(pipe),
		   I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);

3048
	/* For PCH output, training FDI link */
3049
	dev_priv->display.fdi_link_train(crtc);
3050

3051 3052
	/* We need to program the right clock selection before writing the pixel
	 * mutliplier into the DPLL. */
3053
	if (HAS_PCH_CPT(dev)) {
3054
		u32 sel;
3055

3056
		temp = I915_READ(PCH_DPLL_SEL);
3057 3058
		temp |= TRANS_DPLL_ENABLE(pipe);
		sel = TRANS_DPLLB_SEL(pipe);
3059
		if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
3060 3061 3062
			temp |= sel;
		else
			temp &= ~sel;
3063 3064
		I915_WRITE(PCH_DPLL_SEL, temp);
	}
3065

3066 3067 3068 3069 3070 3071 3072 3073 3074
	/* XXX: pch pll's can be enabled any time before we enable the PCH
	 * transcoder, and we actually should do this to not upset any PCH
	 * transcoder that already use the clock when we share it.
	 *
	 * Note that enable_shared_dpll tries to do the right thing, but
	 * get_shared_dpll unconditionally resets the pll - we need that to have
	 * the right LVDS enable sequence. */
	ironlake_enable_shared_dpll(intel_crtc);

3075 3076
	/* set transcoder timing, panel must allow it */
	assert_panel_unlocked(dev_priv, pipe);
3077
	ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
3078

3079
	intel_fdi_normal_train(crtc);
3080

3081 3082
	/* For PCH DP, enable TRANS_DP_CTL */
	if (HAS_PCH_CPT(dev) &&
3083 3084
	    (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
	     intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
3085
		u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
3086 3087 3088
		reg = TRANS_DP_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(TRANS_DP_PORT_SEL_MASK |
3089 3090
			  TRANS_DP_SYNC_MASK |
			  TRANS_DP_BPC_MASK);
3091 3092
		temp |= (TRANS_DP_OUTPUT_ENABLE |
			 TRANS_DP_ENH_FRAMING);
3093
		temp |= bpc << 9; /* same format but at 11:9 */
3094 3095

		if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
3096
			temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
3097
		if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
3098
			temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
3099 3100 3101

		switch (intel_trans_dp_port_sel(crtc)) {
		case PCH_DP_B:
3102
			temp |= TRANS_DP_PORT_SEL_B;
3103 3104
			break;
		case PCH_DP_C:
3105
			temp |= TRANS_DP_PORT_SEL_C;
3106 3107
			break;
		case PCH_DP_D:
3108
			temp |= TRANS_DP_PORT_SEL_D;
3109 3110
			break;
		default:
3111
			BUG();
3112
		}
3113

3114
		I915_WRITE(reg, temp);
3115
	}
3116

3117
	ironlake_enable_pch_transcoder(dev_priv, pipe);
3118 3119
}

P
Paulo Zanoni 已提交
3120 3121 3122 3123 3124
static void lpt_pch_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3125
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
P
Paulo Zanoni 已提交
3126

3127
	assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
P
Paulo Zanoni 已提交
3128

3129
	lpt_program_iclkip(crtc);
P
Paulo Zanoni 已提交
3130

3131
	/* Set transcoder timing. */
3132
	ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
P
Paulo Zanoni 已提交
3133

3134
	lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
3135 3136
}

3137
static void intel_put_shared_dpll(struct intel_crtc *crtc)
3138
{
3139
	struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3140 3141 3142 3143 3144

	if (pll == NULL)
		return;

	if (pll->refcount == 0) {
3145
		WARN(1, "bad %s refcount\n", pll->name);
3146 3147 3148
		return;
	}

3149 3150 3151 3152 3153
	if (--pll->refcount == 0) {
		WARN_ON(pll->on);
		WARN_ON(pll->active);
	}

3154
	crtc->config.shared_dpll = DPLL_ID_PRIVATE;
3155 3156
}

3157
static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
3158
{
3159 3160 3161
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
	enum intel_dpll_id i;
3162 3163

	if (pll) {
3164 3165
		DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
			      crtc->base.base.id, pll->name);
3166
		intel_put_shared_dpll(crtc);
3167 3168
	}

3169 3170
	if (HAS_PCH_IBX(dev_priv->dev)) {
		/* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3171
		i = (enum intel_dpll_id) crtc->pipe;
D
Daniel Vetter 已提交
3172
		pll = &dev_priv->shared_dplls[i];
3173

3174 3175
		DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
			      crtc->base.base.id, pll->name);
3176 3177 3178 3179

		goto found;
	}

D
Daniel Vetter 已提交
3180 3181
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		pll = &dev_priv->shared_dplls[i];
3182 3183 3184 3185 3186

		/* Only want to check enabled timings first */
		if (pll->refcount == 0)
			continue;

3187 3188
		if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
			   sizeof(pll->hw_state)) == 0) {
3189
			DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
3190
				      crtc->base.base.id,
3191
				      pll->name, pll->refcount, pll->active);
3192 3193 3194 3195 3196 3197

			goto found;
		}
	}

	/* Ok no matching timings, maybe there's a free one? */
D
Daniel Vetter 已提交
3198 3199
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		pll = &dev_priv->shared_dplls[i];
3200
		if (pll->refcount == 0) {
3201 3202
			DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
				      crtc->base.base.id, pll->name);
3203 3204 3205 3206 3207 3208 3209
			goto found;
		}
	}

	return NULL;

found:
3210
	crtc->config.shared_dpll = i;
3211 3212
	DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
			 pipe_name(crtc->pipe));
3213

3214
	if (pll->active == 0) {
3215 3216 3217
		memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
		       sizeof(pll->hw_state));

3218
		DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
3219
		WARN_ON(pll->on);
3220
		assert_shared_dpll_disabled(dev_priv, pll);
3221

3222
		pll->mode_set(dev_priv, pll);
3223 3224
	}
	pll->refcount++;
3225

3226 3227 3228
	return pll;
}

3229
static void cpt_verify_modeset(struct drm_device *dev, int pipe)
3230 3231
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3232
	int dslreg = PIPEDSL(pipe);
3233 3234 3235 3236 3237 3238
	u32 temp;

	temp = I915_READ(dslreg);
	udelay(500);
	if (wait_for(I915_READ(dslreg) != temp, 5)) {
		if (wait_for(I915_READ(dslreg) != temp, 5))
3239
			DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
3240 3241 3242
	}
}

3243 3244 3245 3246 3247 3248
static void ironlake_pfit_enable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;

3249
	if (crtc->config.pch_pfit.size) {
3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260
		/* Force use of hard-coded filter coefficients
		 * as some pre-programmed values are broken,
		 * e.g. x201.
		 */
		if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
			I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
						 PF_PIPE_SEL_IVB(pipe));
		else
			I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
		I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
		I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
3261 3262 3263
	}
}

3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285
static void intel_enable_planes(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
	struct intel_plane *intel_plane;

	list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
		if (intel_plane->pipe == pipe)
			intel_plane_restore(&intel_plane->base);
}

static void intel_disable_planes(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
	struct intel_plane *intel_plane;

	list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
		if (intel_plane->pipe == pipe)
			intel_plane_disable(&intel_plane->base);
}

3286 3287 3288 3289 3290
static void ironlake_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3291
	struct intel_encoder *encoder;
3292 3293 3294
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;

3295 3296
	WARN_ON(!crtc->enabled);

3297 3298 3299 3300
	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
3301 3302 3303 3304

	intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
	intel_set_pch_fifo_underrun_reporting(dev, pipe, true);

3305
	for_each_encoder_on_crtc(dev, crtc, encoder)
3306 3307
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);
3308

3309
	if (intel_crtc->config.has_pch_encoder) {
3310 3311 3312
		/* Note: FDI PLL enabling _must_ be done before we enable the
		 * cpu pipes, hence this is separate from all the other fdi/pch
		 * enabling. */
3313
		ironlake_fdi_pll_enable(intel_crtc);
3314 3315 3316 3317
	} else {
		assert_fdi_tx_disabled(dev_priv, pipe);
		assert_fdi_rx_disabled(dev_priv, pipe);
	}
3318

3319
	ironlake_pfit_enable(intel_crtc);
3320

3321 3322 3323 3324 3325 3326
	/*
	 * On ILK+ LUT must be loaded before the pipe is running but with
	 * clocks enabled
	 */
	intel_crtc_load_lut(crtc);

3327
	intel_update_watermarks(crtc);
3328
	intel_enable_pipe(dev_priv, pipe,
3329
			  intel_crtc->config.has_pch_encoder, false);
3330
	intel_enable_plane(dev_priv, plane, pipe);
3331
	intel_enable_planes(crtc);
3332
	intel_crtc_update_cursor(crtc, true);
3333

3334
	if (intel_crtc->config.has_pch_encoder)
3335
		ironlake_pch_enable(crtc);
3336

3337
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
3338
	intel_update_fbc(dev);
3339 3340
	mutex_unlock(&dev->struct_mutex);

3341 3342
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);
3343 3344

	if (HAS_PCH_CPT(dev))
3345
		cpt_verify_modeset(dev, intel_crtc->pipe);
3346 3347 3348 3349 3350 3351 3352 3353 3354 3355

	/*
	 * There seems to be a race in PCH platform hw (at least on some
	 * outputs) where an enabled pipe still completes any pageflip right
	 * away (as if the pipe is off) instead of waiting for vblank. As soon
	 * as the first vblank happend, everything works as expected. Hence just
	 * wait for one vblank before returning to avoid strange things
	 * happening.
	 */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
3356 3357
}

P
Paulo Zanoni 已提交
3358 3359 3360
/* IPS only exists on ULT machines and is tied to pipe A. */
static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
{
3361
	return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
P
Paulo Zanoni 已提交
3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393
}

static void hsw_enable_ips(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;

	if (!crtc->config.ips_enabled)
		return;

	/* We can only enable IPS after we enable a plane and wait for a vblank.
	 * We guarantee that the plane is enabled by calling intel_enable_ips
	 * only after intel_enable_plane. And intel_enable_plane already waits
	 * for a vblank, so all we need to do here is to enable the IPS bit. */
	assert_plane_enabled(dev_priv, crtc->plane);
	I915_WRITE(IPS_CTL, IPS_ENABLE);
}

static void hsw_disable_ips(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!crtc->config.ips_enabled)
		return;

	assert_plane_enabled(dev_priv, crtc->plane);
	I915_WRITE(IPS_CTL, 0);

	/* We need to wait for a vblank before we can disable the plane. */
	intel_wait_for_vblank(dev, crtc->pipe);
}

3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408
static void haswell_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;

	WARN_ON(!crtc->enabled);

	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
3409 3410 3411 3412 3413

	intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
	if (intel_crtc->config.has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);

3414
	if (intel_crtc->config.has_pch_encoder)
3415
		dev_priv->display.fdi_link_train(crtc);
3416 3417 3418 3419 3420

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

3421
	intel_ddi_enable_pipe_clock(intel_crtc);
3422

3423
	ironlake_pfit_enable(intel_crtc);
3424 3425 3426 3427 3428 3429 3430

	/*
	 * On ILK+ LUT must be loaded before the pipe is running but with
	 * clocks enabled
	 */
	intel_crtc_load_lut(crtc);

3431
	intel_ddi_set_pipe_settings(crtc);
3432
	intel_ddi_enable_transcoder_func(crtc);
3433

3434
	intel_update_watermarks(crtc);
3435
	intel_enable_pipe(dev_priv, pipe,
3436
			  intel_crtc->config.has_pch_encoder, false);
3437
	intel_enable_plane(dev_priv, plane, pipe);
3438
	intel_enable_planes(crtc);
3439
	intel_crtc_update_cursor(crtc, true);
3440

P
Paulo Zanoni 已提交
3441 3442
	hsw_enable_ips(intel_crtc);

3443
	if (intel_crtc->config.has_pch_encoder)
P
Paulo Zanoni 已提交
3444
		lpt_pch_enable(crtc);
3445 3446 3447 3448 3449

	mutex_lock(&dev->struct_mutex);
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);

3450
	for_each_encoder_on_crtc(dev, crtc, encoder) {
3451
		encoder->enable(encoder);
3452 3453
		intel_opregion_notify_encoder(encoder, true);
	}
3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465

	/*
	 * There seems to be a race in PCH platform hw (at least on some
	 * outputs) where an enabled pipe still completes any pageflip right
	 * away (as if the pipe is off) instead of waiting for vblank. As soon
	 * as the first vblank happend, everything works as expected. Hence just
	 * wait for one vblank before returning to avoid strange things
	 * happening.
	 */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
}

3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480
static void ironlake_pfit_disable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;

	/* To avoid upsetting the power well on haswell only disable the pfit if
	 * it's in use. The hw state code will make sure we get this right. */
	if (crtc->config.pch_pfit.size) {
		I915_WRITE(PF_CTL(pipe), 0);
		I915_WRITE(PF_WIN_POS(pipe), 0);
		I915_WRITE(PF_WIN_SZ(pipe), 0);
	}
}

3481 3482 3483 3484 3485
static void ironlake_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3486
	struct intel_encoder *encoder;
3487 3488
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3489
	u32 reg, temp;
3490

3491

3492 3493 3494
	if (!intel_crtc->active)
		return;

3495 3496 3497
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->disable(encoder);

3498
	intel_crtc_wait_for_pending_flips(crtc);
3499
	drm_vblank_off(dev, pipe);
3500

3501
	if (dev_priv->fbc.plane == plane)
3502
		intel_disable_fbc(dev);
3503

3504
	intel_crtc_update_cursor(crtc, false);
3505
	intel_disable_planes(crtc);
3506 3507
	intel_disable_plane(dev_priv, plane, pipe);

3508 3509 3510
	if (intel_crtc->config.has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev, pipe, false);

3511
	intel_disable_pipe(dev_priv, pipe);
3512

3513
	ironlake_pfit_disable(intel_crtc);
3514

3515 3516 3517
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);
3518

3519 3520
	if (intel_crtc->config.has_pch_encoder) {
		ironlake_fdi_disable(crtc);
3521

3522 3523
		ironlake_disable_pch_transcoder(dev_priv, pipe);
		intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3524

3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535
		if (HAS_PCH_CPT(dev)) {
			/* disable TRANS_DP_CTL */
			reg = TRANS_DP_CTL(pipe);
			temp = I915_READ(reg);
			temp &= ~(TRANS_DP_OUTPUT_ENABLE |
				  TRANS_DP_PORT_SEL_MASK);
			temp |= TRANS_DP_PORT_SEL_NONE;
			I915_WRITE(reg, temp);

			/* disable DPLL_SEL */
			temp = I915_READ(PCH_DPLL_SEL);
3536
			temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
3537
			I915_WRITE(PCH_DPLL_SEL, temp);
3538
		}
3539

3540
		/* disable PCH DPLL */
D
Daniel Vetter 已提交
3541
		intel_disable_shared_dpll(intel_crtc);
3542

3543 3544
		ironlake_fdi_pll_disable(intel_crtc);
	}
3545

3546
	intel_crtc->active = false;
3547
	intel_update_watermarks(crtc);
3548 3549

	mutex_lock(&dev->struct_mutex);
3550
	intel_update_fbc(dev);
3551
	mutex_unlock(&dev->struct_mutex);
3552
}
3553

3554
static void haswell_crtc_disable(struct drm_crtc *crtc)
3555
{
3556 3557
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
3558
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3559 3560 3561
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3562
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
3563

3564 3565 3566
	if (!intel_crtc->active)
		return;

3567 3568
	for_each_encoder_on_crtc(dev, crtc, encoder) {
		intel_opregion_notify_encoder(encoder, false);
3569
		encoder->disable(encoder);
3570
	}
3571 3572 3573 3574

	intel_crtc_wait_for_pending_flips(crtc);
	drm_vblank_off(dev, pipe);

R
Rodrigo Vivi 已提交
3575
	/* FBC must be disabled before disabling the plane on HSW. */
3576
	if (dev_priv->fbc.plane == plane)
3577 3578
		intel_disable_fbc(dev);

P
Paulo Zanoni 已提交
3579 3580
	hsw_disable_ips(intel_crtc);

3581
	intel_crtc_update_cursor(crtc, false);
3582
	intel_disable_planes(crtc);
R
Rodrigo Vivi 已提交
3583 3584
	intel_disable_plane(dev_priv, plane, pipe);

3585 3586
	if (intel_crtc->config.has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
3587 3588
	intel_disable_pipe(dev_priv, pipe);

3589
	intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
3590

3591
	ironlake_pfit_disable(intel_crtc);
3592

3593
	intel_ddi_disable_pipe_clock(intel_crtc);
3594 3595 3596 3597 3598

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);

3599
	if (intel_crtc->config.has_pch_encoder) {
3600
		lpt_disable_pch_transcoder(dev_priv);
3601
		intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3602
		intel_ddi_fdi_disable(crtc);
3603
	}
3604 3605

	intel_crtc->active = false;
3606
	intel_update_watermarks(crtc);
3607 3608 3609 3610 3611 3612

	mutex_lock(&dev->struct_mutex);
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);
}

3613 3614 3615
static void ironlake_crtc_off(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
D
Daniel Vetter 已提交
3616
	intel_put_shared_dpll(intel_crtc);
3617 3618
}

3619 3620 3621 3622 3623
static void haswell_crtc_off(struct drm_crtc *crtc)
{
	intel_ddi_put_crtc_pll(crtc);
}

3624 3625 3626
static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
{
	if (!enable && intel_crtc->overlay) {
3627
		struct drm_device *dev = intel_crtc->base.dev;
3628
		struct drm_i915_private *dev_priv = dev->dev_private;
3629

3630
		mutex_lock(&dev->struct_mutex);
3631 3632 3633
		dev_priv->mm.interruptible = false;
		(void) intel_overlay_switch_off(intel_crtc->overlay);
		dev_priv->mm.interruptible = true;
3634
		mutex_unlock(&dev->struct_mutex);
3635 3636
	}

3637 3638 3639
	/* Let userspace switch the overlay on again. In most cases userspace
	 * has to recompute where to put it anyway.
	 */
3640 3641
}

3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665
/**
 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
 * cursor plane briefly if not already running after enabling the display
 * plane.
 * This workaround avoids occasional blank screens when self refresh is
 * enabled.
 */
static void
g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	u32 cntl = I915_READ(CURCNTR(pipe));

	if ((cntl & CURSOR_MODE) == 0) {
		u32 fw_bcl_self = I915_READ(FW_BLC_SELF);

		I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
		I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
		intel_wait_for_vblank(dev_priv->dev, pipe);
		I915_WRITE(CURCNTR(pipe), cntl);
		I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
		I915_WRITE(FW_BLC_SELF, fw_bcl_self);
	}
}

3666 3667 3668 3669 3670 3671
static void i9xx_pfit_enable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc_config *pipe_config = &crtc->config;

3672
	if (!crtc->config.gmch_pfit.control)
3673 3674 3675
		return;

	/*
3676 3677
	 * The panel fitter should only be adjusted whilst the pipe is disabled,
	 * according to register description and PRM.
3678
	 */
3679 3680
	WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
	assert_pipe_disabled(dev_priv, crtc->pipe);
3681

3682 3683
	I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
	I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
3684 3685 3686 3687

	/* Border color in case we don't scale up to the full screen. Black by
	 * default, change to something else for debugging. */
	I915_WRITE(BCLRPAT(crtc->pipe), 0);
3688 3689
}

3690 3691 3692 3693 3694 3695 3696 3697
static void valleyview_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3698
	bool is_dsi;
3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710

	WARN_ON(!crtc->enabled);

	if (intel_crtc->active)
		return;

	intel_crtc->active = true;

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_pll_enable)
			encoder->pre_pll_enable(encoder);

3711 3712
	is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);

3713 3714
	if (!is_dsi)
		vlv_enable_pll(intel_crtc);
3715 3716 3717 3718 3719

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

3720 3721
	i9xx_pfit_enable(intel_crtc);

3722 3723
	intel_crtc_load_lut(crtc);

3724
	intel_update_watermarks(crtc);
3725
	intel_enable_pipe(dev_priv, pipe, false, is_dsi);
3726
	intel_enable_plane(dev_priv, plane, pipe);
3727
	intel_enable_planes(crtc);
3728
	intel_crtc_update_cursor(crtc, true);
3729 3730

	intel_update_fbc(dev);
3731 3732 3733

	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);
3734 3735
}

3736
static void i9xx_crtc_enable(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
3737 3738 3739 3740
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3741
	struct intel_encoder *encoder;
J
Jesse Barnes 已提交
3742
	int pipe = intel_crtc->pipe;
3743
	int plane = intel_crtc->plane;
J
Jesse Barnes 已提交
3744

3745 3746
	WARN_ON(!crtc->enabled);

3747 3748 3749 3750
	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
3751

3752 3753 3754 3755
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

3756 3757
	i9xx_enable_pll(intel_crtc);

3758 3759
	i9xx_pfit_enable(intel_crtc);

3760 3761
	intel_crtc_load_lut(crtc);

3762
	intel_update_watermarks(crtc);
3763
	intel_enable_pipe(dev_priv, pipe, false, false);
3764
	intel_enable_plane(dev_priv, plane, pipe);
3765
	intel_enable_planes(crtc);
3766
	/* The fixup needs to happen before cursor is enabled */
3767 3768
	if (IS_G4X(dev))
		g4x_fixup_plane(dev_priv, pipe);
3769
	intel_crtc_update_cursor(crtc, true);
J
Jesse Barnes 已提交
3770

3771 3772
	/* Give the overlay scaler a chance to enable if it's on this pipe */
	intel_crtc_dpms_overlay(intel_crtc, true);
3773

3774
	intel_update_fbc(dev);
3775

3776 3777
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);
3778
}
J
Jesse Barnes 已提交
3779

3780 3781 3782 3783 3784
static void i9xx_pfit_disable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

3785 3786
	if (!crtc->config.gmch_pfit.control)
		return;
3787

3788
	assert_pipe_disabled(dev_priv, crtc->pipe);
3789

3790 3791 3792
	DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
			 I915_READ(PFIT_CONTROL));
	I915_WRITE(PFIT_CONTROL, 0);
3793 3794
}

3795 3796 3797 3798 3799
static void i9xx_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3800
	struct intel_encoder *encoder;
3801 3802
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3803

3804 3805 3806
	if (!intel_crtc->active)
		return;

3807 3808 3809
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->disable(encoder);

3810
	/* Give the overlay scaler a chance to disable if it's on this pipe */
3811 3812
	intel_crtc_wait_for_pending_flips(crtc);
	drm_vblank_off(dev, pipe);
3813

3814
	if (dev_priv->fbc.plane == plane)
3815
		intel_disable_fbc(dev);
J
Jesse Barnes 已提交
3816

3817 3818
	intel_crtc_dpms_overlay(intel_crtc, false);
	intel_crtc_update_cursor(crtc, false);
3819
	intel_disable_planes(crtc);
3820
	intel_disable_plane(dev_priv, plane, pipe);
3821

3822
	intel_disable_pipe(dev_priv, pipe);
3823

3824
	i9xx_pfit_disable(intel_crtc);
3825

3826 3827 3828 3829
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);

3830 3831
	if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
		i9xx_disable_pll(dev_priv, pipe);
3832

3833
	intel_crtc->active = false;
3834
	intel_update_watermarks(crtc);
3835 3836

	intel_update_fbc(dev);
3837 3838
}

3839 3840 3841 3842
static void i9xx_crtc_off(struct drm_crtc *crtc)
{
}

3843 3844
static void intel_crtc_update_sarea(struct drm_crtc *crtc,
				    bool enabled)
3845 3846 3847 3848 3849
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
J
Jesse Barnes 已提交
3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867

	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
		return;

	switch (pipe) {
	case 0:
		master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	case 1:
		master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	default:
3868
		DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
J
Jesse Barnes 已提交
3869 3870 3871 3872
		break;
	}
}

3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893
/**
 * Sets the power management mode of the pipe and plane.
 */
void intel_crtc_update_dpms(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *intel_encoder;
	bool enable = false;

	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		enable |= intel_encoder->connectors_active;

	if (enable)
		dev_priv->display.crtc_enable(crtc);
	else
		dev_priv->display.crtc_disable(crtc);

	intel_crtc_update_sarea(crtc, enable);
}

3894 3895 3896
static void intel_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
3897
	struct drm_connector *connector;
3898
	struct drm_i915_private *dev_priv = dev->dev_private;
3899
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3900

3901 3902 3903 3904
	/* crtc should still be enabled when we disable it. */
	WARN_ON(!crtc->enabled);

	dev_priv->display.crtc_disable(crtc);
3905
	intel_crtc->eld_vld = false;
3906
	intel_crtc_update_sarea(crtc, false);
3907 3908
	dev_priv->display.off(crtc);

3909
	assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3910
	assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
3911
	assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
3912 3913 3914

	if (crtc->fb) {
		mutex_lock(&dev->struct_mutex);
3915
		intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
3916
		mutex_unlock(&dev->struct_mutex);
3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929
		crtc->fb = NULL;
	}

	/* Update computed state. */
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		if (!connector->encoder || !connector->encoder->crtc)
			continue;

		if (connector->encoder->crtc != crtc)
			continue;

		connector->dpms = DRM_MODE_DPMS_OFF;
		to_intel_encoder(connector->encoder)->connectors_active = false;
3930 3931 3932
	}
}

C
Chris Wilson 已提交
3933
void intel_encoder_destroy(struct drm_encoder *encoder)
3934
{
3935
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
C
Chris Wilson 已提交
3936 3937 3938

	drm_encoder_cleanup(encoder);
	kfree(intel_encoder);
3939 3940
}

3941
/* Simple dpms helper for encoders with just one connector, no cloning and only
3942 3943
 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
 * state of the entire output pipe. */
3944
static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3945
{
3946 3947 3948
	if (mode == DRM_MODE_DPMS_ON) {
		encoder->connectors_active = true;

3949
		intel_crtc_update_dpms(encoder->base.crtc);
3950 3951 3952
	} else {
		encoder->connectors_active = false;

3953
		intel_crtc_update_dpms(encoder->base.crtc);
3954
	}
J
Jesse Barnes 已提交
3955 3956
}

3957 3958
/* Cross check the actual hw state with our own modeset state tracking (and it's
 * internal consistency). */
3959
static void intel_connector_check_state(struct intel_connector *connector)
J
Jesse Barnes 已提交
3960
{
3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989
	if (connector->get_hw_state(connector)) {
		struct intel_encoder *encoder = connector->encoder;
		struct drm_crtc *crtc;
		bool encoder_enabled;
		enum pipe pipe;

		DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
			      connector->base.base.id,
			      drm_get_connector_name(&connector->base));

		WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
		     "wrong connector dpms state\n");
		WARN(connector->base.encoder != &encoder->base,
		     "active connector not linked to encoder\n");
		WARN(!encoder->connectors_active,
		     "encoder->connectors_active not set\n");

		encoder_enabled = encoder->get_hw_state(encoder, &pipe);
		WARN(!encoder_enabled, "encoder not enabled\n");
		if (WARN_ON(!encoder->base.crtc))
			return;

		crtc = encoder->base.crtc;

		WARN(!crtc->enabled, "crtc not enabled\n");
		WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
		WARN(pipe != to_intel_crtc(crtc)->pipe,
		     "encoder active on the wrong pipe\n");
	}
J
Jesse Barnes 已提交
3990 3991
}

3992 3993 3994
/* Even simpler default implementation, if there's really no special case to
 * consider. */
void intel_connector_dpms(struct drm_connector *connector, int mode)
J
Jesse Barnes 已提交
3995
{
3996
	struct intel_encoder *encoder = intel_attached_encoder(connector);
3997

3998 3999 4000
	/* All the simple cases only support two dpms states. */
	if (mode != DRM_MODE_DPMS_ON)
		mode = DRM_MODE_DPMS_OFF;
4001

4002 4003 4004 4005 4006 4007 4008 4009 4010
	if (mode == connector->dpms)
		return;

	connector->dpms = mode;

	/* Only need to change hw state when actually enabled */
	if (encoder->base.crtc)
		intel_encoder_dpms(encoder, mode);
	else
4011
		WARN_ON(encoder->connectors_active != false);
4012

4013
	intel_modeset_check_state(connector->dev);
J
Jesse Barnes 已提交
4014 4015
}

4016 4017 4018 4019
/* Simple connector->get_hw_state implementation for encoders that support only
 * one connector and no cloning and hence the encoder state determines the state
 * of the connector. */
bool intel_connector_get_hw_state(struct intel_connector *connector)
C
Chris Wilson 已提交
4020
{
4021
	enum pipe pipe = 0;
4022
	struct intel_encoder *encoder = connector->encoder;
C
Chris Wilson 已提交
4023

4024
	return encoder->get_hw_state(encoder, &pipe);
C
Chris Wilson 已提交
4025 4026
}

4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067
static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
				     struct intel_crtc_config *pipe_config)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *pipe_B_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);

	DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
		      pipe_name(pipe), pipe_config->fdi_lanes);
	if (pipe_config->fdi_lanes > 4) {
		DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
			      pipe_name(pipe), pipe_config->fdi_lanes);
		return false;
	}

	if (IS_HASWELL(dev)) {
		if (pipe_config->fdi_lanes > 2) {
			DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
				      pipe_config->fdi_lanes);
			return false;
		} else {
			return true;
		}
	}

	if (INTEL_INFO(dev)->num_pipes == 2)
		return true;

	/* Ivybridge 3 pipe is really complicated */
	switch (pipe) {
	case PIPE_A:
		return true;
	case PIPE_B:
		if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
		    pipe_config->fdi_lanes > 2) {
			DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
				      pipe_name(pipe), pipe_config->fdi_lanes);
			return false;
		}
		return true;
	case PIPE_C:
4068
		if (!pipe_has_enabled_pch(pipe_B_crtc) ||
4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084
		    pipe_B_crtc->config.fdi_lanes <= 2) {
			if (pipe_config->fdi_lanes > 2) {
				DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
					      pipe_name(pipe), pipe_config->fdi_lanes);
				return false;
			}
		} else {
			DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
			return false;
		}
		return true;
	default:
		BUG();
	}
}

4085 4086 4087
#define RETRY 1
static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
				       struct intel_crtc_config *pipe_config)
4088
{
4089
	struct drm_device *dev = intel_crtc->base.dev;
4090
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
4091
	int lane, link_bw, fdi_dotclock;
4092
	bool setup_ok, needs_recompute = false;
4093

4094
retry:
4095 4096 4097 4098 4099 4100 4101 4102 4103
	/* FDI is a binary signal running at ~2.7GHz, encoding
	 * each output octet as 10 bits. The actual frequency
	 * is stored as a divider into a 100MHz clock, and the
	 * mode pixel clock is stored in units of 1KHz.
	 * Hence the bw of each lane in terms of the mode signal
	 * is:
	 */
	link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;

4104
	fdi_dotclock = adjusted_mode->clock;
4105

4106
	lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
4107 4108 4109 4110
					   pipe_config->pipe_bpp);

	pipe_config->fdi_lanes = lane;

4111
	intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
4112
			       link_bw, &pipe_config->fdi_m_n);
4113

4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129
	setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
					    intel_crtc->pipe, pipe_config);
	if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
		pipe_config->pipe_bpp -= 2*3;
		DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
			      pipe_config->pipe_bpp);
		needs_recompute = true;
		pipe_config->bw_constrained = true;

		goto retry;
	}

	if (needs_recompute)
		return RETRY;

	return setup_ok ? 0 : -EINVAL;
4130 4131
}

P
Paulo Zanoni 已提交
4132 4133 4134
static void hsw_compute_ips_config(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config)
{
4135 4136
	pipe_config->ips_enabled = i915_enable_ips &&
				   hsw_crtc_supports_ips(crtc) &&
4137
				   pipe_config->pipe_bpp <= 24;
P
Paulo Zanoni 已提交
4138 4139
}

4140
static int intel_crtc_compute_config(struct intel_crtc *crtc,
4141
				     struct intel_crtc_config *pipe_config)
J
Jesse Barnes 已提交
4142
{
4143
	struct drm_device *dev = crtc->base.dev;
4144
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
4145

4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162
	if (INTEL_INFO(dev)->gen < 4) {
		struct drm_i915_private *dev_priv = dev->dev_private;
		int clock_limit =
			dev_priv->display.get_display_clock_speed(dev);

		/*
		 * Enable pixel doubling when the dot clock
		 * is > 90% of the (display) core speed.
		 *
		 * XXX: No double-wide on 915GM pipe B. Is that
		 * the only reason for the pipe == PIPE_A check?
		 */
		if (crtc->pipe == PIPE_A &&
		    adjusted_mode->clock > clock_limit * 9 / 10)
			pipe_config->double_wide = true;
	}

4163 4164
	/* Cantiga+ cannot handle modes with a hsync front porch of 0.
	 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
4165 4166 4167
	 */
	if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
		adjusted_mode->hsync_start == adjusted_mode->hdisplay)
4168
		return -EINVAL;
4169

4170
	if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
4171
		pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
4172
	} else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
4173 4174 4175 4176 4177
		/* only a 8bpc pipe, with 6bpc dither through the panel fitter
		 * for lvds. */
		pipe_config->pipe_bpp = 8*3;
	}

4178
	if (HAS_IPS(dev))
4179 4180 4181 4182 4183 4184
		hsw_compute_ips_config(crtc, pipe_config);

	/* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
	 * clock survives for now. */
	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
		pipe_config->shared_dpll = crtc->config.shared_dpll;
P
Paulo Zanoni 已提交
4185

4186
	if (pipe_config->has_pch_encoder)
4187
		return ironlake_fdi_compute_config(crtc, pipe_config);
4188

4189
	return 0;
J
Jesse Barnes 已提交
4190 4191
}

J
Jesse Barnes 已提交
4192 4193 4194 4195 4196
static int valleyview_get_display_clock_speed(struct drm_device *dev)
{
	return 400000; /* FIXME */
}

4197 4198 4199 4200
static int i945_get_display_clock_speed(struct drm_device *dev)
{
	return 400000;
}
J
Jesse Barnes 已提交
4201

4202
static int i915_get_display_clock_speed(struct drm_device *dev)
J
Jesse Barnes 已提交
4203
{
4204 4205
	return 333000;
}
J
Jesse Barnes 已提交
4206

4207 4208 4209 4210
static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
{
	return 200000;
}
J
Jesse Barnes 已提交
4211

4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235
static int pnv_get_display_clock_speed(struct drm_device *dev)
{
	u16 gcfgc = 0;

	pci_read_config_word(dev->pdev, GCFGC, &gcfgc);

	switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
	case GC_DISPLAY_CLOCK_267_MHZ_PNV:
		return 267000;
	case GC_DISPLAY_CLOCK_333_MHZ_PNV:
		return 333000;
	case GC_DISPLAY_CLOCK_444_MHZ_PNV:
		return 444000;
	case GC_DISPLAY_CLOCK_200_MHZ_PNV:
		return 200000;
	default:
		DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
	case GC_DISPLAY_CLOCK_133_MHZ_PNV:
		return 133000;
	case GC_DISPLAY_CLOCK_167_MHZ_PNV:
		return 167000;
	}
}

4236 4237 4238
static int i915gm_get_display_clock_speed(struct drm_device *dev)
{
	u16 gcfgc = 0;
J
Jesse Barnes 已提交
4239

4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250
	pci_read_config_word(dev->pdev, GCFGC, &gcfgc);

	if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
		return 133000;
	else {
		switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
		case GC_DISPLAY_CLOCK_333_MHZ:
			return 333000;
		default:
		case GC_DISPLAY_CLOCK_190_200_MHZ:
			return 190000;
J
Jesse Barnes 已提交
4251
		}
4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272
	}
}

static int i865_get_display_clock_speed(struct drm_device *dev)
{
	return 266000;
}

static int i855_get_display_clock_speed(struct drm_device *dev)
{
	u16 hpllcc = 0;
	/* Assume that the hardware is in the high speed state.  This
	 * should be the default.
	 */
	switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
	case GC_CLOCK_133_200:
	case GC_CLOCK_100_200:
		return 200000;
	case GC_CLOCK_166_250:
		return 250000;
	case GC_CLOCK_100_133:
J
Jesse Barnes 已提交
4273
		return 133000;
4274
	}
J
Jesse Barnes 已提交
4275

4276 4277 4278
	/* Shouldn't happen */
	return 0;
}
J
Jesse Barnes 已提交
4279

4280 4281 4282
static int i830_get_display_clock_speed(struct drm_device *dev)
{
	return 133000;
J
Jesse Barnes 已提交
4283 4284
}

4285
static void
4286
intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
4287
{
4288 4289
	while (*num > DATA_LINK_M_N_MASK ||
	       *den > DATA_LINK_M_N_MASK) {
4290 4291 4292 4293 4294
		*num >>= 1;
		*den >>= 1;
	}
}

4295 4296 4297 4298 4299 4300 4301 4302
static void compute_m_n(unsigned int m, unsigned int n,
			uint32_t *ret_m, uint32_t *ret_n)
{
	*ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
	*ret_m = div_u64((uint64_t) m * *ret_n, n);
	intel_reduce_m_n_ratio(ret_m, ret_n);
}

4303 4304 4305 4306
void
intel_link_compute_m_n(int bits_per_pixel, int nlanes,
		       int pixel_clock, int link_clock,
		       struct intel_link_m_n *m_n)
4307
{
4308
	m_n->tu = 64;
4309 4310 4311 4312 4313 4314 4315

	compute_m_n(bits_per_pixel * pixel_clock,
		    link_clock * nlanes * 8,
		    &m_n->gmch_m, &m_n->gmch_n);

	compute_m_n(pixel_clock, link_clock,
		    &m_n->link_m, &m_n->link_n);
4316 4317
}

4318 4319
static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
{
4320 4321
	if (i915_panel_use_ssc >= 0)
		return i915_panel_use_ssc != 0;
4322
	return dev_priv->vbt.lvds_use_ssc
4323
		&& !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
4324 4325
}

4326 4327 4328 4329 4330 4331
static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int refclk;

4332
	if (IS_VALLEYVIEW(dev)) {
4333
		refclk = 100000;
4334
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4335
	    intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4336
		refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347
		DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
			      refclk / 1000);
	} else if (!IS_GEN2(dev)) {
		refclk = 96000;
	} else {
		refclk = 48000;
	}

	return refclk;
}

4348
static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
4349
{
4350
	return (1 << dpll->n) << 16 | dpll->m2;
4351
}
4352

4353 4354 4355
static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
{
	return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
4356 4357
}

4358
static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
4359 4360
				     intel_clock_t *reduced_clock)
{
4361
	struct drm_device *dev = crtc->base.dev;
4362
	struct drm_i915_private *dev_priv = dev->dev_private;
4363
	int pipe = crtc->pipe;
4364 4365 4366
	u32 fp, fp2 = 0;

	if (IS_PINEVIEW(dev)) {
4367
		fp = pnv_dpll_compute_fp(&crtc->config.dpll);
4368
		if (reduced_clock)
4369
			fp2 = pnv_dpll_compute_fp(reduced_clock);
4370
	} else {
4371
		fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
4372
		if (reduced_clock)
4373
			fp2 = i9xx_dpll_compute_fp(reduced_clock);
4374 4375 4376
	}

	I915_WRITE(FP0(pipe), fp);
4377
	crtc->config.dpll_hw_state.fp0 = fp;
4378

4379 4380
	crtc->lowfreq_avail = false;
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4381 4382
	    reduced_clock && i915_powersave) {
		I915_WRITE(FP1(pipe), fp2);
4383
		crtc->config.dpll_hw_state.fp1 = fp2;
4384
		crtc->lowfreq_avail = true;
4385 4386
	} else {
		I915_WRITE(FP1(pipe), fp);
4387
		crtc->config.dpll_hw_state.fp1 = fp;
4388 4389 4390
	}
}

4391 4392
static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
		pipe)
4393 4394 4395 4396 4397 4398 4399
{
	u32 reg_val;

	/*
	 * PLLB opamp always calibrates to max value of 0x3f, force enable it
	 * and set it to a reasonable value instead.
	 */
4400
	reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
4401 4402
	reg_val &= 0xffffff00;
	reg_val |= 0x00000030;
4403
	vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
4404

4405
	reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
4406 4407
	reg_val &= 0x8cffffff;
	reg_val = 0x8c000000;
4408
	vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
4409

4410
	reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
4411
	reg_val &= 0xffffff00;
4412
	vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
4413

4414
	reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
4415 4416
	reg_val &= 0x00ffffff;
	reg_val |= 0xb0000000;
4417
	vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
4418 4419
}

4420 4421 4422 4423 4424 4425 4426
static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
					 struct intel_link_m_n *m_n)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;

4427 4428 4429 4430
	I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
	I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
	I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
	I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446
}

static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
					 struct intel_link_m_n *m_n)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;
	enum transcoder transcoder = crtc->config.cpu_transcoder;

	if (INTEL_INFO(dev)->gen >= 5) {
		I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
		I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
		I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
		I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
	} else {
4447 4448 4449 4450
		I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
		I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
		I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
		I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
4451 4452 4453
	}
}

4454 4455 4456 4457 4458 4459 4460 4461
static void intel_dp_set_m_n(struct intel_crtc *crtc)
{
	if (crtc->config.has_pch_encoder)
		intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
	else
		intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
}

4462
static void vlv_update_pll(struct intel_crtc *crtc)
4463
{
4464
	struct drm_device *dev = crtc->base.dev;
4465
	struct drm_i915_private *dev_priv = dev->dev_private;
4466
	int pipe = crtc->pipe;
4467
	u32 dpll, mdiv;
4468
	u32 bestn, bestm1, bestm2, bestp1, bestp2;
4469
	u32 coreclk, reg_val, dpll_md;
4470

4471 4472
	mutex_lock(&dev_priv->dpio_lock);

4473 4474 4475 4476 4477
	bestn = crtc->config.dpll.n;
	bestm1 = crtc->config.dpll.m1;
	bestm2 = crtc->config.dpll.m2;
	bestp1 = crtc->config.dpll.p1;
	bestp2 = crtc->config.dpll.p2;
4478

4479 4480 4481 4482
	/* See eDP HDMI DPIO driver vbios notes doc */

	/* PLL B needs special handling */
	if (pipe)
4483
		vlv_pllb_recal_opamp(dev_priv, pipe);
4484 4485

	/* Set up Tx target for periodic Rcomp update */
4486
	vlv_dpio_write(dev_priv, pipe, DPIO_IREF_BCAST, 0x0100000f);
4487 4488

	/* Disable target IRef on PLL */
4489
	reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF_CTL(pipe));
4490
	reg_val &= 0x00ffffff;
4491
	vlv_dpio_write(dev_priv, pipe, DPIO_IREF_CTL(pipe), reg_val);
4492 4493

	/* Disable fast lock */
4494
	vlv_dpio_write(dev_priv, pipe, DPIO_FASTCLK_DISABLE, 0x610);
4495 4496

	/* Set idtafcrecal before PLL is enabled */
4497 4498 4499 4500
	mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
	mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
	mdiv |= ((bestn << DPIO_N_SHIFT));
	mdiv |= (1 << DPIO_K_SHIFT);
4501 4502 4503 4504 4505 4506 4507

	/*
	 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
	 * but we don't support that).
	 * Note: don't use the DAC post divider as it seems unstable.
	 */
	mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
4508
	vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
4509 4510

	mdiv |= DPIO_ENABLE_CALIBRATION;
4511
	vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
4512

4513
	/* Set HBR and RBR LPF coefficients */
4514
	if (crtc->config.port_clock == 162000 ||
4515
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
4516
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
4517
		vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
4518
				 0x009f0003);
4519
	else
4520
		vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
4521 4522 4523 4524 4525 4526
				 0x00d0000f);

	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
		/* Use SSC source */
		if (!pipe)
4527
			vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
4528 4529
					 0x0df40000);
		else
4530
			vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
4531 4532 4533 4534
					 0x0df70000);
	} else { /* HDMI or VGA */
		/* Use bend source */
		if (!pipe)
4535
			vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
4536 4537
					 0x0df70000);
		else
4538
			vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
4539 4540
					 0x0df40000);
	}
4541

4542
	coreclk = vlv_dpio_read(dev_priv, pipe, DPIO_CORE_CLK(pipe));
4543 4544 4545 4546
	coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
		coreclk |= 0x01000000;
4547
	vlv_dpio_write(dev_priv, pipe, DPIO_CORE_CLK(pipe), coreclk);
4548

4549
	vlv_dpio_write(dev_priv, pipe, DPIO_PLL_CML(pipe), 0x87871000);
4550

4551 4552 4553 4554 4555
	/* Enable DPIO clock input */
	dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
		DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
	if (pipe)
		dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
4556 4557

	dpll |= DPLL_VCO_ENABLE;
4558 4559
	crtc->config.dpll_hw_state.dpll = dpll;

4560 4561
	dpll_md = (crtc->config.pixel_multiplier - 1)
		<< DPLL_MD_UDI_MULTIPLIER_SHIFT;
4562 4563
	crtc->config.dpll_hw_state.dpll_md = dpll_md;

4564 4565
	if (crtc->config.has_dp_encoder)
		intel_dp_set_m_n(crtc);
4566 4567

	mutex_unlock(&dev_priv->dpio_lock);
4568 4569
}

4570 4571
static void i9xx_update_pll(struct intel_crtc *crtc,
			    intel_clock_t *reduced_clock,
4572 4573
			    int num_connectors)
{
4574
	struct drm_device *dev = crtc->base.dev;
4575 4576 4577
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpll;
	bool is_sdvo;
4578
	struct dpll *clock = &crtc->config.dpll;
4579

4580
	i9xx_update_pll_dividers(crtc, reduced_clock);
4581

4582 4583
	is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
		intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
4584 4585 4586

	dpll = DPLL_VGA_MODE_DIS;

4587
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
4588 4589 4590
		dpll |= DPLLB_MODE_LVDS;
	else
		dpll |= DPLLB_MODE_DAC_SERIAL;
4591

4592
	if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
4593 4594
		dpll |= (crtc->config.pixel_multiplier - 1)
			<< SDVO_MULTIPLIER_SHIFT_HIRES;
4595
	}
4596 4597

	if (is_sdvo)
4598
		dpll |= DPLL_SDVO_HIGH_SPEED;
4599

4600
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
4601
		dpll |= DPLL_SDVO_HIGH_SPEED;
4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627

	/* compute bitmask from p1 value */
	if (IS_PINEVIEW(dev))
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
	else {
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		if (IS_G4X(dev) && reduced_clock)
			dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
	}
	switch (clock->p2) {
	case 5:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
		break;
	case 7:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
		break;
	case 10:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
		break;
	case 14:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
		break;
	}
	if (INTEL_INFO(dev)->gen >= 4)
		dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);

4628
	if (crtc->config.sdvo_tv_clock)
4629
		dpll |= PLL_REF_INPUT_TVCLKINBC;
4630
	else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4631 4632 4633 4634 4635 4636
		 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	dpll |= DPLL_VCO_ENABLE;
4637 4638
	crtc->config.dpll_hw_state.dpll = dpll;

4639
	if (INTEL_INFO(dev)->gen >= 4) {
4640 4641
		u32 dpll_md = (crtc->config.pixel_multiplier - 1)
			<< DPLL_MD_UDI_MULTIPLIER_SHIFT;
4642
		crtc->config.dpll_hw_state.dpll_md = dpll_md;
4643
	}
4644 4645 4646

	if (crtc->config.has_dp_encoder)
		intel_dp_set_m_n(crtc);
4647 4648
}

4649 4650
static void i8xx_update_pll(struct intel_crtc *crtc,
			    intel_clock_t *reduced_clock,
4651 4652
			    int num_connectors)
{
4653
	struct drm_device *dev = crtc->base.dev;
4654 4655
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpll;
4656
	struct dpll *clock = &crtc->config.dpll;
4657

4658
	i9xx_update_pll_dividers(crtc, reduced_clock);
4659

4660 4661
	dpll = DPLL_VGA_MODE_DIS;

4662
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
4663 4664 4665 4666 4667 4668 4669 4670 4671 4672
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
	} else {
		if (clock->p1 == 2)
			dpll |= PLL_P1_DIVIDE_BY_TWO;
		else
			dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		if (clock->p2 == 4)
			dpll |= PLL_P2_DIVIDE_BY_4;
	}

4673 4674 4675
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
		dpll |= DPLL_DVO_2X_MODE;

4676
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4677 4678 4679 4680 4681 4682
		 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	dpll |= DPLL_VCO_ENABLE;
4683
	crtc->config.dpll_hw_state.dpll = dpll;
4684 4685
}

4686
static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
4687 4688 4689 4690
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = intel_crtc->pipe;
4691
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
4692 4693
	struct drm_display_mode *adjusted_mode =
		&intel_crtc->config.adjusted_mode;
4694 4695 4696 4697 4698 4699
	uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;

	/* We need to be careful not to changed the adjusted mode, for otherwise
	 * the hw state checker will get angry at the mismatch. */
	crtc_vtotal = adjusted_mode->crtc_vtotal;
	crtc_vblank_end = adjusted_mode->crtc_vblank_end;
4700 4701 4702

	if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
		/* the chip adds 2 halflines automatically */
4703 4704
		crtc_vtotal -= 1;
		crtc_vblank_end -= 1;
4705 4706 4707 4708 4709 4710 4711
		vsyncshift = adjusted_mode->crtc_hsync_start
			     - adjusted_mode->crtc_htotal / 2;
	} else {
		vsyncshift = 0;
	}

	if (INTEL_INFO(dev)->gen > 3)
4712
		I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
4713

4714
	I915_WRITE(HTOTAL(cpu_transcoder),
4715 4716
		   (adjusted_mode->crtc_hdisplay - 1) |
		   ((adjusted_mode->crtc_htotal - 1) << 16));
4717
	I915_WRITE(HBLANK(cpu_transcoder),
4718 4719
		   (adjusted_mode->crtc_hblank_start - 1) |
		   ((adjusted_mode->crtc_hblank_end - 1) << 16));
4720
	I915_WRITE(HSYNC(cpu_transcoder),
4721 4722 4723
		   (adjusted_mode->crtc_hsync_start - 1) |
		   ((adjusted_mode->crtc_hsync_end - 1) << 16));

4724
	I915_WRITE(VTOTAL(cpu_transcoder),
4725
		   (adjusted_mode->crtc_vdisplay - 1) |
4726
		   ((crtc_vtotal - 1) << 16));
4727
	I915_WRITE(VBLANK(cpu_transcoder),
4728
		   (adjusted_mode->crtc_vblank_start - 1) |
4729
		   ((crtc_vblank_end - 1) << 16));
4730
	I915_WRITE(VSYNC(cpu_transcoder),
4731 4732 4733
		   (adjusted_mode->crtc_vsync_start - 1) |
		   ((adjusted_mode->crtc_vsync_end - 1) << 16));

4734 4735 4736 4737 4738 4739 4740 4741
	/* Workaround: when the EDP input selection is B, the VTOTAL_B must be
	 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
	 * documented on the DDI_FUNC_CTL register description, EDP Input Select
	 * bits. */
	if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
	    (pipe == PIPE_B || pipe == PIPE_C))
		I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));

4742 4743 4744 4745
	/* pipesrc controls the size that is scaled from, which should
	 * always be the user's requested size.
	 */
	I915_WRITE(PIPESRC(pipe),
4746 4747
		   ((intel_crtc->config.pipe_src_w - 1) << 16) |
		   (intel_crtc->config.pipe_src_h - 1));
4748 4749
}

4750 4751 4752 4753 4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784
static void intel_get_pipe_timings(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
	uint32_t tmp;

	tmp = I915_READ(HTOTAL(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(HBLANK(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(HSYNC(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;

	tmp = I915_READ(VTOTAL(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(VBLANK(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(VSYNC(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;

	if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
		pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
		pipe_config->adjusted_mode.crtc_vtotal += 1;
		pipe_config->adjusted_mode.crtc_vblank_end += 1;
	}

	tmp = I915_READ(PIPESRC(crtc->pipe));
4785 4786 4787 4788 4789
	pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
	pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;

	pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
	pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
4790 4791
}

4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810 4811 4812
static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
					     struct intel_crtc_config *pipe_config)
{
	struct drm_crtc *crtc = &intel_crtc->base;

	crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
	crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
	crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
	crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;

	crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
	crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
	crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
	crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;

	crtc->mode.flags = pipe_config->adjusted_mode.flags;

	crtc->mode.clock = pipe_config->adjusted_mode.clock;
	crtc->mode.flags |= pipe_config->adjusted_mode.flags;
}

4813 4814 4815 4816 4817 4818
static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t pipeconf;

4819
	pipeconf = 0;
4820

4821 4822
	if (intel_crtc->config.double_wide)
		pipeconf |= PIPECONF_DOUBLE_WIDE;
4823

4824 4825 4826 4827 4828
	/* only g4x and later have fancy bpc/dither controls */
	if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
		/* Bspec claims that we can't use dithering for 30bpp pipes. */
		if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
			pipeconf |= PIPECONF_DITHER_EN |
4829 4830
				    PIPECONF_DITHER_TYPE_SP;

4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843
		switch (intel_crtc->config.pipe_bpp) {
		case 18:
			pipeconf |= PIPECONF_6BPC;
			break;
		case 24:
			pipeconf |= PIPECONF_8BPC;
			break;
		case 30:
			pipeconf |= PIPECONF_10BPC;
			break;
		default:
			/* Case prevented by intel_choose_pipe_bpp_dither. */
			BUG();
4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861
		}
	}

	if (HAS_PIPE_CXSR(dev)) {
		if (intel_crtc->lowfreq_avail) {
			DRM_DEBUG_KMS("enabling CxSR downclocking\n");
			pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
		} else {
			DRM_DEBUG_KMS("disabling CxSR downclocking\n");
		}
	}

	if (!IS_GEN2(dev) &&
	    intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
		pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
	else
		pipeconf |= PIPECONF_PROGRESSIVE;

4862 4863
	if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
		pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
4864

4865 4866 4867 4868
	I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
	POSTING_READ(PIPECONF(intel_crtc->pipe));
}

4869 4870
static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
			      int x, int y,
4871
			      struct drm_framebuffer *fb)
J
Jesse Barnes 已提交
4872 4873 4874 4875 4876
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
4877
	int plane = intel_crtc->plane;
4878
	int refclk, num_connectors = 0;
4879
	intel_clock_t clock, reduced_clock;
4880
	u32 dspcntr;
4881
	bool ok, has_reduced_clock = false;
4882
	bool is_lvds = false, is_dsi = false;
4883
	struct intel_encoder *encoder;
4884
	const intel_limit_t *limit;
4885
	int ret;
J
Jesse Barnes 已提交
4886

4887
	for_each_encoder_on_crtc(dev, crtc, encoder) {
4888
		switch (encoder->type) {
J
Jesse Barnes 已提交
4889 4890 4891
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
4892 4893 4894
		case INTEL_OUTPUT_DSI:
			is_dsi = true;
			break;
J
Jesse Barnes 已提交
4895
		}
4896

4897
		num_connectors++;
J
Jesse Barnes 已提交
4898 4899
	}

4900
	refclk = i9xx_get_refclk(crtc, num_connectors);
J
Jesse Barnes 已提交
4901

4902
	if (!is_dsi && !intel_crtc->config.clock_set) {
4903 4904 4905 4906 4907 4908 4909 4910 4911 4912 4913 4914 4915 4916
		/*
		 * Returns a set of divisors for the desired target clock with
		 * the given refclk, or FALSE.  The returned values represent
		 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
		 * 2) / p1 / p2.
		 */
		limit = intel_limit(crtc, refclk);
		ok = dev_priv->display.find_dpll(limit, crtc,
						 intel_crtc->config.port_clock,
						 refclk, NULL, &clock);
		if (!ok && !intel_crtc->config.clock_set) {
			DRM_ERROR("Couldn't find PLL settings for mode!\n");
			return -EINVAL;
		}
J
Jesse Barnes 已提交
4917 4918
	}

4919
	/* Ensure that the cursor is valid for the new mode before changing... */
4920
	intel_crtc_update_cursor(crtc, true);
4921

4922
	if (!is_dsi && is_lvds && dev_priv->lvds_downclock_avail) {
4923 4924 4925 4926 4927 4928
		/*
		 * Ensure we match the reduced clock's P to the target clock.
		 * If the clocks don't match, we can't switch the display clock
		 * by using the FP0/FP1. In such case we will disable the LVDS
		 * downclock feature.
		*/
4929
		limit = intel_limit(crtc, refclk);
4930 4931
		has_reduced_clock =
			dev_priv->display.find_dpll(limit, crtc,
4932
						    dev_priv->lvds_downclock,
4933
						    refclk, &clock,
4934
						    &reduced_clock);
Z
Zhenyu Wang 已提交
4935
	}
4936 4937 4938 4939 4940 4941 4942 4943
	/* Compat-code for transition, will disappear. */
	if (!intel_crtc->config.clock_set) {
		intel_crtc->config.dpll.n = clock.n;
		intel_crtc->config.dpll.m1 = clock.m1;
		intel_crtc->config.dpll.m2 = clock.m2;
		intel_crtc->config.dpll.p1 = clock.p1;
		intel_crtc->config.dpll.p2 = clock.p2;
	}
Z
Zhenyu Wang 已提交
4944

4945
	if (IS_GEN2(dev)) {
4946
		i8xx_update_pll(intel_crtc,
4947 4948
				has_reduced_clock ? &reduced_clock : NULL,
				num_connectors);
4949 4950 4951 4952
	} else if (IS_VALLEYVIEW(dev)) {
		if (!is_dsi)
			vlv_update_pll(intel_crtc);
	} else {
4953
		i9xx_update_pll(intel_crtc,
4954
				has_reduced_clock ? &reduced_clock : NULL,
4955
                                num_connectors);
4956
	}
J
Jesse Barnes 已提交
4957 4958 4959 4960

	/* Set up the display plane register */
	dspcntr = DISPPLANE_GAMMA_ENABLE;

4961 4962 4963 4964 4965 4966
	if (!IS_VALLEYVIEW(dev)) {
		if (pipe == 0)
			dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
		else
			dspcntr |= DISPPLANE_SEL_PIPE_B;
	}
J
Jesse Barnes 已提交
4967

4968
	intel_set_pipe_timings(intel_crtc);
4969 4970 4971

	/* pipesrc and dspsize control the size that is scaled from,
	 * which should always be the user's requested size.
J
Jesse Barnes 已提交
4972
	 */
4973
	I915_WRITE(DSPSIZE(plane),
4974 4975
		   ((intel_crtc->config.pipe_src_h - 1) << 16) |
		   (intel_crtc->config.pipe_src_w - 1));
4976
	I915_WRITE(DSPPOS(plane), 0);
4977

4978 4979
	i9xx_set_pipeconf(intel_crtc);

4980 4981 4982
	I915_WRITE(DSPCNTR(plane), dspcntr);
	POSTING_READ(DSPCNTR(plane));

4983
	ret = intel_pipe_set_base(crtc, x, y, fb);
4984 4985 4986 4987

	return ret;
}

4988 4989 4990 4991 4992 4993 4994 4995
static void i9xx_get_pfit_config(struct intel_crtc *crtc,
				 struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

	tmp = I915_READ(PFIT_CONTROL);
4996 4997
	if (!(tmp & PFIT_ENABLE))
		return;
4998

4999
	/* Check whether the pfit is attached to our pipe. */
5000 5001 5002 5003 5004 5005 5006 5007
	if (INTEL_INFO(dev)->gen < 4) {
		if (crtc->pipe != PIPE_B)
			return;
	} else {
		if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
			return;
	}

5008
	pipe_config->gmch_pfit.control = tmp;
5009 5010 5011 5012 5013 5014
	pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
	if (INTEL_INFO(dev)->gen < 5)
		pipe_config->gmch_pfit.lvds_border_bits =
			I915_READ(LVDS) & LVDS_BORDER_ENABLE;
}

5015 5016 5017 5018 5019 5020 5021
static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
				 struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

5022
	pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
5023
	pipe_config->shared_dpll = DPLL_ID_PRIVATE;
5024

5025 5026 5027 5028
	tmp = I915_READ(PIPECONF(crtc->pipe));
	if (!(tmp & PIPECONF_ENABLE))
		return false;

5029 5030 5031 5032 5033 5034 5035 5036 5037 5038 5039 5040 5041 5042 5043 5044
	if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
		switch (tmp & PIPECONF_BPC_MASK) {
		case PIPECONF_6BPC:
			pipe_config->pipe_bpp = 18;
			break;
		case PIPECONF_8BPC:
			pipe_config->pipe_bpp = 24;
			break;
		case PIPECONF_10BPC:
			pipe_config->pipe_bpp = 30;
			break;
		default:
			break;
		}
	}

5045 5046 5047
	if (INTEL_INFO(dev)->gen < 4)
		pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;

5048 5049
	intel_get_pipe_timings(crtc, pipe_config);

5050 5051
	i9xx_get_pfit_config(crtc, pipe_config);

5052 5053 5054 5055 5056
	if (INTEL_INFO(dev)->gen >= 4) {
		tmp = I915_READ(DPLL_MD(crtc->pipe));
		pipe_config->pixel_multiplier =
			((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
			 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
5057
		pipe_config->dpll_hw_state.dpll_md = tmp;
5058 5059 5060 5061 5062 5063 5064 5065 5066 5067 5068
	} else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
		tmp = I915_READ(DPLL(crtc->pipe));
		pipe_config->pixel_multiplier =
			((tmp & SDVO_MULTIPLIER_MASK)
			 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
	} else {
		/* Note that on i915G/GM the pixel multiplier is in the sdvo
		 * port and will be fixed up in the encoder->get_config
		 * function. */
		pipe_config->pixel_multiplier = 1;
	}
5069 5070 5071 5072
	pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
	if (!IS_VALLEYVIEW(dev)) {
		pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
		pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
5073 5074 5075 5076 5077
	} else {
		/* Mask out read-only status bits. */
		pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
						     DPLL_PORTC_READY_MASK |
						     DPLL_PORTB_READY_MASK);
5078
	}
5079

5080 5081
	i9xx_crtc_clock_get(crtc, pipe_config);

5082 5083 5084
	return true;
}

P
Paulo Zanoni 已提交
5085
static void ironlake_init_pch_refclk(struct drm_device *dev)
5086 5087 5088 5089
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;
5090
	u32 val, final;
5091
	bool has_lvds = false;
5092 5093
	bool has_cpu_edp = false;
	bool has_panel = false;
5094 5095
	bool has_ck505 = false;
	bool can_ssc = false;
5096 5097

	/* We need to take the global config into account */
5098 5099 5100 5101 5102 5103 5104 5105 5106
	list_for_each_entry(encoder, &mode_config->encoder_list,
			    base.head) {
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			has_panel = true;
			has_lvds = true;
			break;
		case INTEL_OUTPUT_EDP:
			has_panel = true;
5107
			if (enc_to_dig_port(&encoder->base)->port == PORT_A)
5108 5109
				has_cpu_edp = true;
			break;
5110 5111 5112
		}
	}

5113
	if (HAS_PCH_IBX(dev)) {
5114
		has_ck505 = dev_priv->vbt.display_clock_mode;
5115 5116 5117 5118 5119 5120
		can_ssc = has_ck505;
	} else {
		has_ck505 = false;
		can_ssc = true;
	}

5121 5122
	DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
		      has_panel, has_lvds, has_ck505);
5123 5124 5125 5126 5127 5128

	/* Ironlake: try to setup display ref clock before DPLL
	 * enabling. This is only under driver's control after
	 * PCH B stepping, previous chipset stepping should be
	 * ignoring this setting.
	 */
5129 5130 5131 5132 5133 5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158 5159 5160 5161 5162 5163 5164 5165 5166
	val = I915_READ(PCH_DREF_CONTROL);

	/* As we must carefully and slowly disable/enable each source in turn,
	 * compute the final state we want first and check if we need to
	 * make any changes at all.
	 */
	final = val;
	final &= ~DREF_NONSPREAD_SOURCE_MASK;
	if (has_ck505)
		final |= DREF_NONSPREAD_CK505_ENABLE;
	else
		final |= DREF_NONSPREAD_SOURCE_ENABLE;

	final &= ~DREF_SSC_SOURCE_MASK;
	final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
	final &= ~DREF_SSC1_ENABLE;

	if (has_panel) {
		final |= DREF_SSC_SOURCE_ENABLE;

		if (intel_panel_use_ssc(dev_priv) && can_ssc)
			final |= DREF_SSC1_ENABLE;

		if (has_cpu_edp) {
			if (intel_panel_use_ssc(dev_priv) && can_ssc)
				final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
			else
				final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
		} else
			final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
	} else {
		final |= DREF_SSC_SOURCE_DISABLE;
		final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
	}

	if (final == val)
		return;

5167
	/* Always enable nonspread source */
5168
	val &= ~DREF_NONSPREAD_SOURCE_MASK;
5169

5170
	if (has_ck505)
5171
		val |= DREF_NONSPREAD_CK505_ENABLE;
5172
	else
5173
		val |= DREF_NONSPREAD_SOURCE_ENABLE;
5174

5175
	if (has_panel) {
5176 5177
		val &= ~DREF_SSC_SOURCE_MASK;
		val |= DREF_SSC_SOURCE_ENABLE;
5178

5179
		/* SSC must be turned on before enabling the CPU output  */
5180
		if (intel_panel_use_ssc(dev_priv) && can_ssc) {
5181
			DRM_DEBUG_KMS("Using SSC on panel\n");
5182
			val |= DREF_SSC1_ENABLE;
5183
		} else
5184
			val &= ~DREF_SSC1_ENABLE;
5185 5186

		/* Get SSC going before enabling the outputs */
5187
		I915_WRITE(PCH_DREF_CONTROL, val);
5188 5189 5190
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);

5191
		val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5192 5193

		/* Enable CPU source on CPU attached eDP */
5194
		if (has_cpu_edp) {
5195
			if (intel_panel_use_ssc(dev_priv) && can_ssc) {
5196
				DRM_DEBUG_KMS("Using SSC on eDP\n");
5197
				val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5198
			}
5199
			else
5200
				val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5201
		} else
5202
			val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5203

5204
		I915_WRITE(PCH_DREF_CONTROL, val);
5205 5206 5207 5208 5209
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);
	} else {
		DRM_DEBUG_KMS("Disabling SSC entirely\n");

5210
		val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5211 5212

		/* Turn off CPU output */
5213
		val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5214

5215
		I915_WRITE(PCH_DREF_CONTROL, val);
5216 5217 5218 5219
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);

		/* Turn off the SSC source */
5220 5221
		val &= ~DREF_SSC_SOURCE_MASK;
		val |= DREF_SSC_SOURCE_DISABLE;
5222 5223

		/* Turn off SSC1 */
5224
		val &= ~DREF_SSC1_ENABLE;
5225

5226
		I915_WRITE(PCH_DREF_CONTROL, val);
5227 5228 5229
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);
	}
5230 5231

	BUG_ON(val != final);
5232 5233
}

5234
static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
5235
{
5236
	uint32_t tmp;
P
Paulo Zanoni 已提交
5237

5238 5239 5240
	tmp = I915_READ(SOUTH_CHICKEN2);
	tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
	I915_WRITE(SOUTH_CHICKEN2, tmp);
P
Paulo Zanoni 已提交
5241

5242 5243 5244
	if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
			       FDI_MPHY_IOSFSB_RESET_STATUS, 100))
		DRM_ERROR("FDI mPHY reset assert timeout\n");
P
Paulo Zanoni 已提交
5245

5246 5247 5248
	tmp = I915_READ(SOUTH_CHICKEN2);
	tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
	I915_WRITE(SOUTH_CHICKEN2, tmp);
P
Paulo Zanoni 已提交
5249

5250 5251 5252
	if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
				FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
		DRM_ERROR("FDI mPHY reset de-assert timeout\n");
5253 5254 5255 5256 5257 5258
}

/* WaMPhyProgramming:hsw */
static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
{
	uint32_t tmp;
P
Paulo Zanoni 已提交
5259 5260 5261 5262 5263 5264 5265 5266 5267 5268 5269 5270 5271 5272 5273 5274 5275 5276 5277 5278 5279 5280

	tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
	tmp &= ~(0xFF << 24);
	tmp |= (0x12 << 24);
	intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
	tmp |= (1 << 11);
	intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
	tmp |= (1 << 11);
	intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
	tmp |= (1 << 24) | (1 << 21) | (1 << 18);
	intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
	tmp |= (1 << 24) | (1 << 21) | (1 << 18);
	intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);

5281 5282 5283 5284
	tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
	tmp &= ~(7 << 13);
	tmp |= (5 << 13);
	intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
P
Paulo Zanoni 已提交
5285

5286 5287 5288 5289
	tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
	tmp &= ~(7 << 13);
	tmp |= (5 << 13);
	intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
P
Paulo Zanoni 已提交
5290 5291 5292 5293 5294 5295 5296 5297 5298 5299 5300 5301 5302 5303 5304 5305 5306 5307 5308 5309 5310

	tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
	tmp &= ~0xFF;
	tmp |= 0x1C;
	intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
	tmp &= ~0xFF;
	tmp |= 0x1C;
	intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
	tmp &= ~(0xFF << 16);
	tmp |= (0x1C << 16);
	intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
	tmp &= ~(0xFF << 16);
	tmp |= (0x1C << 16);
	intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);

5311 5312 5313
	tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
	tmp |= (1 << 27);
	intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
P
Paulo Zanoni 已提交
5314

5315 5316 5317
	tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
	tmp |= (1 << 27);
	intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
P
Paulo Zanoni 已提交
5318

5319 5320 5321 5322
	tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
	tmp &= ~(0xF << 28);
	tmp |= (4 << 28);
	intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
P
Paulo Zanoni 已提交
5323

5324 5325 5326 5327
	tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
	tmp &= ~(0xF << 28);
	tmp |= (4 << 28);
	intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
5328 5329
}

5330 5331 5332 5333 5334 5335 5336 5337
/* Implements 3 different sequences from BSpec chapter "Display iCLK
 * Programming" based on the parameters passed:
 * - Sequence to enable CLKOUT_DP
 * - Sequence to enable CLKOUT_DP without spread
 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
 */
static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
				 bool with_fdi)
5338 5339
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5340 5341 5342 5343 5344 5345 5346
	uint32_t reg, tmp;

	if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
		with_spread = true;
	if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
		 with_fdi, "LP PCH doesn't have FDI\n"))
		with_fdi = false;
5347 5348 5349 5350 5351 5352 5353 5354 5355 5356

	mutex_lock(&dev_priv->dpio_lock);

	tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
	tmp &= ~SBI_SSCCTL_DISABLE;
	tmp |= SBI_SSCCTL_PATHALT;
	intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);

	udelay(24);

5357 5358 5359 5360
	if (with_spread) {
		tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
		tmp &= ~SBI_SSCCTL_PATHALT;
		intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5361

5362 5363 5364 5365 5366
		if (with_fdi) {
			lpt_reset_fdi_mphy(dev_priv);
			lpt_program_fdi_mphy(dev_priv);
		}
	}
P
Paulo Zanoni 已提交
5367

5368 5369 5370 5371 5372
	reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
	       SBI_GEN0 : SBI_DBUFF0;
	tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
	tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
	intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5373 5374

	mutex_unlock(&dev_priv->dpio_lock);
P
Paulo Zanoni 已提交
5375 5376
}

5377 5378 5379 5380 5381 5382 5383 5384 5385 5386 5387 5388 5389 5390 5391 5392 5393 5394 5395 5396 5397 5398 5399 5400 5401 5402 5403 5404
/* Sequence to disable CLKOUT_DP */
static void lpt_disable_clkout_dp(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t reg, tmp;

	mutex_lock(&dev_priv->dpio_lock);

	reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
	       SBI_GEN0 : SBI_DBUFF0;
	tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
	tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
	intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);

	tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
	if (!(tmp & SBI_SSCCTL_DISABLE)) {
		if (!(tmp & SBI_SSCCTL_PATHALT)) {
			tmp |= SBI_SSCCTL_PATHALT;
			intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
			udelay(32);
		}
		tmp |= SBI_SSCCTL_DISABLE;
		intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
	}

	mutex_unlock(&dev_priv->dpio_lock);
}

5405 5406 5407 5408 5409 5410 5411 5412 5413 5414 5415 5416 5417 5418
static void lpt_init_pch_refclk(struct drm_device *dev)
{
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;
	bool has_vga = false;

	list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
		switch (encoder->type) {
		case INTEL_OUTPUT_ANALOG:
			has_vga = true;
			break;
		}
	}

5419 5420 5421 5422
	if (has_vga)
		lpt_enable_clkout_dp(dev, true, true);
	else
		lpt_disable_clkout_dp(dev);
5423 5424
}

P
Paulo Zanoni 已提交
5425 5426 5427 5428 5429 5430 5431 5432 5433 5434 5435
/*
 * Initialize reference clocks when the driver loads
 */
void intel_init_pch_refclk(struct drm_device *dev)
{
	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
		ironlake_init_pch_refclk(dev);
	else if (HAS_PCH_LPT(dev))
		lpt_init_pch_refclk(dev);
}

5436 5437 5438 5439 5440 5441 5442 5443
static int ironlake_get_refclk(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
	int num_connectors = 0;
	bool is_lvds = false;

5444
	for_each_encoder_on_crtc(dev, crtc, encoder) {
5445 5446 5447 5448 5449 5450 5451 5452 5453 5454
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		}
		num_connectors++;
	}

	if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
		DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5455 5456
			      dev_priv->vbt.lvds_ssc_freq);
		return dev_priv->vbt.lvds_ssc_freq * 1000;
5457 5458 5459 5460 5461
	}

	return 120000;
}

5462
static void ironlake_set_pipeconf(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
5463
{
5464
	struct drm_i915_private *dev_priv = crtc->dev->dev_private;
J
Jesse Barnes 已提交
5465 5466
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
5467 5468
	uint32_t val;

5469
	val = 0;
5470

5471
	switch (intel_crtc->config.pipe_bpp) {
5472
	case 18:
5473
		val |= PIPECONF_6BPC;
5474 5475
		break;
	case 24:
5476
		val |= PIPECONF_8BPC;
5477 5478
		break;
	case 30:
5479
		val |= PIPECONF_10BPC;
5480 5481
		break;
	case 36:
5482
		val |= PIPECONF_12BPC;
5483 5484
		break;
	default:
5485 5486
		/* Case prevented by intel_choose_pipe_bpp_dither. */
		BUG();
5487 5488
	}

5489
	if (intel_crtc->config.dither)
5490 5491
		val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);

5492
	if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5493 5494 5495 5496
		val |= PIPECONF_INTERLACED_ILK;
	else
		val |= PIPECONF_PROGRESSIVE;

5497
	if (intel_crtc->config.limited_color_range)
5498 5499
		val |= PIPECONF_COLOR_RANGE_SELECT;

5500 5501 5502 5503
	I915_WRITE(PIPECONF(pipe), val);
	POSTING_READ(PIPECONF(pipe));
}

5504 5505 5506 5507 5508 5509 5510
/*
 * Set up the pipe CSC unit.
 *
 * Currently only full range RGB to limited range RGB conversion
 * is supported, but eventually this should handle various
 * RGB<->YCbCr scenarios as well.
 */
5511
static void intel_set_pipe_csc(struct drm_crtc *crtc)
5512 5513 5514 5515 5516 5517 5518 5519 5520 5521 5522 5523 5524 5525
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	uint16_t coeff = 0x7800; /* 1.0 */

	/*
	 * TODO: Check what kind of values actually come out of the pipe
	 * with these coeff/postoff values and adjust to get the best
	 * accuracy. Perhaps we even need to take the bpc value into
	 * consideration.
	 */

5526
	if (intel_crtc->config.limited_color_range)
5527 5528 5529 5530 5531 5532 5533 5534 5535 5536 5537 5538 5539 5540 5541 5542 5543 5544 5545 5546 5547 5548 5549
		coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */

	/*
	 * GY/GU and RY/RU should be the other way around according
	 * to BSpec, but reality doesn't agree. Just set them up in
	 * a way that results in the correct picture.
	 */
	I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
	I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);

	I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
	I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);

	I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
	I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);

	I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
	I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
	I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);

	if (INTEL_INFO(dev)->gen > 6) {
		uint16_t postoff = 0;

5550
		if (intel_crtc->config.limited_color_range)
5551 5552 5553 5554 5555 5556 5557 5558 5559 5560
			postoff = (16 * (1 << 13) / 255) & 0x1fff;

		I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
		I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
		I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);

		I915_WRITE(PIPE_CSC_MODE(pipe), 0);
	} else {
		uint32_t mode = CSC_MODE_YUV_TO_RGB;

5561
		if (intel_crtc->config.limited_color_range)
5562 5563 5564 5565 5566 5567
			mode |= CSC_BLACK_SCREEN_OFFSET;

		I915_WRITE(PIPE_CSC_MODE(pipe), mode);
	}
}

5568
static void haswell_set_pipeconf(struct drm_crtc *crtc)
P
Paulo Zanoni 已提交
5569 5570 5571
{
	struct drm_i915_private *dev_priv = crtc->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5572
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
P
Paulo Zanoni 已提交
5573 5574
	uint32_t val;

5575
	val = 0;
P
Paulo Zanoni 已提交
5576

5577
	if (intel_crtc->config.dither)
P
Paulo Zanoni 已提交
5578 5579
		val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);

5580
	if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
P
Paulo Zanoni 已提交
5581 5582 5583 5584
		val |= PIPECONF_INTERLACED_ILK;
	else
		val |= PIPECONF_PROGRESSIVE;

5585 5586
	I915_WRITE(PIPECONF(cpu_transcoder), val);
	POSTING_READ(PIPECONF(cpu_transcoder));
5587 5588 5589

	I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
	POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
P
Paulo Zanoni 已提交
5590 5591
}

5592 5593 5594 5595 5596 5597 5598 5599 5600
static bool ironlake_compute_clocks(struct drm_crtc *crtc,
				    intel_clock_t *clock,
				    bool *has_reduced_clock,
				    intel_clock_t *reduced_clock)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *intel_encoder;
	int refclk;
5601
	const intel_limit_t *limit;
5602
	bool ret, is_lvds = false;
J
Jesse Barnes 已提交
5603

5604 5605
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		switch (intel_encoder->type) {
J
Jesse Barnes 已提交
5606 5607 5608 5609 5610 5611
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		}
	}

5612
	refclk = ironlake_get_refclk(crtc);
J
Jesse Barnes 已提交
5613

5614 5615 5616 5617 5618
	/*
	 * Returns a set of divisors for the desired target clock with the given
	 * refclk, or FALSE.  The returned values represent the clock equation:
	 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
	 */
5619
	limit = intel_limit(crtc, refclk);
5620 5621
	ret = dev_priv->display.find_dpll(limit, crtc,
					  to_intel_crtc(crtc)->config.port_clock,
5622
					  refclk, NULL, clock);
5623 5624
	if (!ret)
		return false;
5625

5626
	if (is_lvds && dev_priv->lvds_downclock_avail) {
5627 5628 5629 5630 5631 5632
		/*
		 * Ensure we match the reduced clock's P to the target clock.
		 * If the clocks don't match, we can't switch the display clock
		 * by using the FP0/FP1. In such case we will disable the LVDS
		 * downclock feature.
		*/
5633 5634 5635 5636 5637
		*has_reduced_clock =
			dev_priv->display.find_dpll(limit, crtc,
						    dev_priv->lvds_downclock,
						    refclk, clock,
						    reduced_clock);
5638
	}
5639

5640 5641 5642
	return true;
}

5643 5644 5645 5646 5647 5648 5649 5650 5651 5652 5653 5654 5655 5656 5657 5658 5659 5660
static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t temp;

	temp = I915_READ(SOUTH_CHICKEN1);
	if (temp & FDI_BC_BIFURCATION_SELECT)
		return;

	WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
	WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);

	temp |= FDI_BC_BIFURCATION_SELECT;
	DRM_DEBUG_KMS("enabling fdi C rx\n");
	I915_WRITE(SOUTH_CHICKEN1, temp);
	POSTING_READ(SOUTH_CHICKEN1);
}

5661
static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
5662 5663 5664 5665 5666 5667
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	switch (intel_crtc->pipe) {
	case PIPE_A:
5668
		break;
5669
	case PIPE_B:
5670
		if (intel_crtc->config.fdi_lanes > 2)
5671 5672 5673 5674
			WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
		else
			cpt_enable_fdi_bc_bifurcation(dev);

5675
		break;
5676 5677 5678
	case PIPE_C:
		cpt_enable_fdi_bc_bifurcation(dev);

5679
		break;
5680 5681 5682 5683 5684
	default:
		BUG();
	}
}

5685 5686 5687 5688 5689 5690 5691 5692 5693 5694 5695
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
{
	/*
	 * Account for spread spectrum to avoid
	 * oversubscribing the link. Max center spread
	 * is 2.5%; use 5% for safety's sake.
	 */
	u32 bps = target_clock * bpp * 21 / 20;
	return bps / (link_bw * 8) + 1;
}

5696
static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
5697
{
5698
	return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
5699 5700
}

5701
static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
5702
				      u32 *fp,
5703
				      intel_clock_t *reduced_clock, u32 *fp2)
J
Jesse Barnes 已提交
5704
{
5705
	struct drm_crtc *crtc = &intel_crtc->base;
J
Jesse Barnes 已提交
5706 5707
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
5708 5709
	struct intel_encoder *intel_encoder;
	uint32_t dpll;
5710
	int factor, num_connectors = 0;
5711
	bool is_lvds = false, is_sdvo = false;
J
Jesse Barnes 已提交
5712

5713 5714
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		switch (intel_encoder->type) {
J
Jesse Barnes 已提交
5715 5716 5717 5718
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_SDVO:
5719
		case INTEL_OUTPUT_HDMI:
J
Jesse Barnes 已提交
5720 5721 5722
			is_sdvo = true;
			break;
		}
5723

5724
		num_connectors++;
J
Jesse Barnes 已提交
5725 5726
	}

5727
	/* Enable autotuning of the PLL clock (if permissible) */
5728 5729 5730
	factor = 21;
	if (is_lvds) {
		if ((intel_panel_use_ssc(dev_priv) &&
5731
		     dev_priv->vbt.lvds_ssc_freq == 100) ||
5732
		    (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
5733
			factor = 25;
5734
	} else if (intel_crtc->config.sdvo_tv_clock)
5735
		factor = 20;
5736

5737
	if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
5738
		*fp |= FP_CB_TUNE;
5739

5740 5741 5742
	if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
		*fp2 |= FP_CB_TUNE;

5743
	dpll = 0;
5744

5745 5746 5747 5748
	if (is_lvds)
		dpll |= DPLLB_MODE_LVDS;
	else
		dpll |= DPLLB_MODE_DAC_SERIAL;
5749

5750 5751
	dpll |= (intel_crtc->config.pixel_multiplier - 1)
		<< PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
5752 5753

	if (is_sdvo)
5754
		dpll |= DPLL_SDVO_HIGH_SPEED;
5755
	if (intel_crtc->config.has_dp_encoder)
5756
		dpll |= DPLL_SDVO_HIGH_SPEED;
J
Jesse Barnes 已提交
5757

5758
	/* compute bitmask from p1 value */
5759
	dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5760
	/* also FPA1 */
5761
	dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5762

5763
	switch (intel_crtc->config.dpll.p2) {
5764 5765 5766 5767 5768 5769 5770 5771 5772 5773 5774 5775
	case 5:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
		break;
	case 7:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
		break;
	case 10:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
		break;
	case 14:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
		break;
J
Jesse Barnes 已提交
5776 5777
	}

5778
	if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5779
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
J
Jesse Barnes 已提交
5780 5781 5782
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

5783
	return dpll | DPLL_VCO_ENABLE;
5784 5785 5786 5787 5788 5789 5790 5791 5792 5793 5794 5795 5796
}

static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
				  int x, int y,
				  struct drm_framebuffer *fb)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
	int num_connectors = 0;
	intel_clock_t clock, reduced_clock;
5797
	u32 dpll = 0, fp = 0, fp2 = 0;
5798
	bool ok, has_reduced_clock = false;
5799
	bool is_lvds = false;
5800
	struct intel_encoder *encoder;
5801
	struct intel_shared_dpll *pll;
5802 5803 5804 5805 5806 5807 5808 5809 5810 5811
	int ret;

	for_each_encoder_on_crtc(dev, crtc, encoder) {
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		}

		num_connectors++;
5812
	}
J
Jesse Barnes 已提交
5813

5814 5815
	WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
	     "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5816

5817
	ok = ironlake_compute_clocks(crtc, &clock,
5818
				     &has_reduced_clock, &reduced_clock);
5819
	if (!ok && !intel_crtc->config.clock_set) {
5820 5821
		DRM_ERROR("Couldn't find PLL settings for mode!\n");
		return -EINVAL;
J
Jesse Barnes 已提交
5822
	}
5823 5824 5825 5826 5827 5828 5829 5830
	/* Compat-code for transition, will disappear. */
	if (!intel_crtc->config.clock_set) {
		intel_crtc->config.dpll.n = clock.n;
		intel_crtc->config.dpll.m1 = clock.m1;
		intel_crtc->config.dpll.m2 = clock.m2;
		intel_crtc->config.dpll.p1 = clock.p1;
		intel_crtc->config.dpll.p2 = clock.p2;
	}
J
Jesse Barnes 已提交
5831

5832 5833 5834
	/* Ensure that the cursor is valid for the new mode before changing... */
	intel_crtc_update_cursor(crtc, true);

5835
	/* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
5836
	if (intel_crtc->config.has_pch_encoder) {
5837
		fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
5838
		if (has_reduced_clock)
5839
			fp2 = i9xx_dpll_compute_fp(&reduced_clock);
5840

5841
		dpll = ironlake_compute_dpll(intel_crtc,
5842 5843 5844
					     &fp, &reduced_clock,
					     has_reduced_clock ? &fp2 : NULL);

5845
		intel_crtc->config.dpll_hw_state.dpll = dpll;
5846 5847 5848 5849 5850 5851
		intel_crtc->config.dpll_hw_state.fp0 = fp;
		if (has_reduced_clock)
			intel_crtc->config.dpll_hw_state.fp1 = fp2;
		else
			intel_crtc->config.dpll_hw_state.fp1 = fp;

5852
		pll = intel_get_shared_dpll(intel_crtc);
5853
		if (pll == NULL) {
5854 5855
			DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
					 pipe_name(pipe));
5856 5857
			return -EINVAL;
		}
5858
	} else
D
Daniel Vetter 已提交
5859
		intel_put_shared_dpll(intel_crtc);
J
Jesse Barnes 已提交
5860

5861 5862
	if (intel_crtc->config.has_dp_encoder)
		intel_dp_set_m_n(intel_crtc);
J
Jesse Barnes 已提交
5863

5864 5865 5866 5867
	if (is_lvds && has_reduced_clock && i915_powersave)
		intel_crtc->lowfreq_avail = true;
	else
		intel_crtc->lowfreq_avail = false;
5868 5869 5870 5871

	if (intel_crtc->config.has_pch_encoder) {
		pll = intel_crtc_to_shared_dpll(intel_crtc);

5872 5873
	}

5874
	intel_set_pipe_timings(intel_crtc);
5875

5876 5877 5878 5879
	if (intel_crtc->config.has_pch_encoder) {
		intel_cpu_transcoder_set_m_n(intel_crtc,
					     &intel_crtc->config.fdi_m_n);
	}
5880

5881 5882
	if (IS_IVYBRIDGE(dev))
		ivybridge_update_fdi_bc_bifurcation(intel_crtc);
J
Jesse Barnes 已提交
5883

5884
	ironlake_set_pipeconf(crtc);
J
Jesse Barnes 已提交
5885

5886 5887
	/* Set up the display plane register */
	I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
5888
	POSTING_READ(DSPCNTR(plane));
J
Jesse Barnes 已提交
5889

5890
	ret = intel_pipe_set_base(crtc, x, y, fb);
5891

5892
	return ret;
J
Jesse Barnes 已提交
5893 5894
}

5895 5896 5897 5898 5899 5900 5901 5902 5903 5904 5905 5906 5907 5908 5909 5910 5911 5912 5913
static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
					 struct intel_link_m_n *m_n)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = crtc->pipe;

	m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
	m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
	m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
		& ~TU_SIZE_MASK;
	m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
	m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
		    & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
}

static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
					 enum transcoder transcoder,
					 struct intel_link_m_n *m_n)
5914 5915 5916
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
5917 5918 5919 5920 5921 5922 5923 5924 5925 5926 5927 5928 5929 5930 5931 5932 5933 5934 5935 5936 5937 5938 5939 5940 5941 5942 5943 5944 5945 5946
	enum pipe pipe = crtc->pipe;

	if (INTEL_INFO(dev)->gen >= 5) {
		m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
		m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
		m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
			& ~TU_SIZE_MASK;
		m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
		m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
			    & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
	} else {
		m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
		m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
		m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
			& ~TU_SIZE_MASK;
		m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
		m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
			    & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
	}
}

void intel_dp_get_m_n(struct intel_crtc *crtc,
		      struct intel_crtc_config *pipe_config)
{
	if (crtc->config.has_pch_encoder)
		intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
	else
		intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
					     &pipe_config->dp_m_n);
}
5947

5948 5949 5950 5951 5952
static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
					struct intel_crtc_config *pipe_config)
{
	intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
				     &pipe_config->fdi_m_n);
5953 5954
}

5955 5956 5957 5958 5959 5960 5961 5962 5963 5964 5965 5966
static void ironlake_get_pfit_config(struct intel_crtc *crtc,
				     struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

	tmp = I915_READ(PF_CTL(crtc->pipe));

	if (tmp & PF_ENABLE) {
		pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
		pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
5967 5968 5969 5970 5971 5972 5973 5974

		/* We currently do not free assignements of panel fitters on
		 * ivb/hsw (since we don't use the higher upscaling modes which
		 * differentiates them) so just WARN about this case for now. */
		if (IS_GEN7(dev)) {
			WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
				PF_PIPE_SEL_IVB(crtc->pipe));
		}
5975
	}
J
Jesse Barnes 已提交
5976 5977
}

5978 5979 5980 5981 5982 5983 5984
static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
				     struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

5985
	pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
5986
	pipe_config->shared_dpll = DPLL_ID_PRIVATE;
5987

5988 5989 5990 5991
	tmp = I915_READ(PIPECONF(crtc->pipe));
	if (!(tmp & PIPECONF_ENABLE))
		return false;

5992 5993 5994 5995 5996 5997 5998 5999 6000 6001 6002 6003 6004 6005 6006 6007 6008
	switch (tmp & PIPECONF_BPC_MASK) {
	case PIPECONF_6BPC:
		pipe_config->pipe_bpp = 18;
		break;
	case PIPECONF_8BPC:
		pipe_config->pipe_bpp = 24;
		break;
	case PIPECONF_10BPC:
		pipe_config->pipe_bpp = 30;
		break;
	case PIPECONF_12BPC:
		pipe_config->pipe_bpp = 36;
		break;
	default:
		break;
	}

6009
	if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
6010 6011
		struct intel_shared_dpll *pll;

6012 6013
		pipe_config->has_pch_encoder = true;

6014 6015 6016
		tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
		pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
					  FDI_DP_PORT_WIDTH_SHIFT) + 1;
6017 6018

		ironlake_get_fdi_m_n_config(crtc, pipe_config);
6019

6020
		if (HAS_PCH_IBX(dev_priv->dev)) {
6021 6022
			pipe_config->shared_dpll =
				(enum intel_dpll_id) crtc->pipe;
6023 6024 6025 6026 6027 6028 6029
		} else {
			tmp = I915_READ(PCH_DPLL_SEL);
			if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
				pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
			else
				pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
		}
6030 6031 6032 6033 6034

		pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];

		WARN_ON(!pll->get_hw_state(dev_priv, pll,
					   &pipe_config->dpll_hw_state));
6035 6036 6037 6038 6039

		tmp = pipe_config->dpll_hw_state.dpll;
		pipe_config->pixel_multiplier =
			((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
			 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
6040 6041

		ironlake_pch_clock_get(crtc, pipe_config);
6042 6043
	} else {
		pipe_config->pixel_multiplier = 1;
6044 6045
	}

6046 6047
	intel_get_pipe_timings(crtc, pipe_config);

6048 6049
	ironlake_get_pfit_config(crtc, pipe_config);

6050 6051 6052
	return true;
}

6053 6054 6055 6056 6057 6058
static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
	struct intel_crtc *crtc;
	unsigned long irqflags;
6059
	uint32_t val;
6060 6061 6062 6063 6064 6065 6066 6067 6068 6069 6070 6071 6072 6073 6074 6075 6076 6077 6078 6079 6080 6081 6082 6083 6084

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
		WARN(crtc->base.enabled, "CRTC for pipe %c enabled\n",
		     pipe_name(crtc->pipe));

	WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
	WARN(plls->spll_refcount, "SPLL enabled\n");
	WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
	WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
	WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
	WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
	     "CPU PWM1 enabled\n");
	WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
	     "CPU PWM2 enabled\n");
	WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
	     "PCH PWM1 enabled\n");
	WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
	     "Utility pin enabled\n");
	WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	val = I915_READ(DEIMR);
	WARN((val & ~DE_PCH_EVENT_IVB) != val,
	     "Unexpected DEIMR bits enabled: 0x%x\n", val);
	val = I915_READ(SDEIMR);
6085
	WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
6086 6087 6088 6089 6090 6091 6092 6093 6094 6095 6096 6097 6098 6099 6100 6101 6102 6103 6104 6105 6106 6107 6108 6109 6110 6111 6112 6113 6114 6115 6116 6117 6118 6119 6120 6121 6122 6123 6124 6125 6126 6127 6128 6129 6130 6131 6132 6133 6134 6135 6136 6137 6138 6139 6140 6141 6142 6143 6144 6145 6146 6147 6148 6149 6150 6151 6152 6153 6154 6155
	     "Unexpected SDEIMR bits enabled: 0x%x\n", val);
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

/*
 * This function implements pieces of two sequences from BSpec:
 * - Sequence for display software to disable LCPLL
 * - Sequence for display software to allow package C8+
 * The steps implemented here are just the steps that actually touch the LCPLL
 * register. Callers should take care of disabling all the display engine
 * functions, doing the mode unset, fixing interrupts, etc.
 */
void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
		       bool switch_to_fclk, bool allow_power_down)
{
	uint32_t val;

	assert_can_disable_lcpll(dev_priv);

	val = I915_READ(LCPLL_CTL);

	if (switch_to_fclk) {
		val |= LCPLL_CD_SOURCE_FCLK;
		I915_WRITE(LCPLL_CTL, val);

		if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
				       LCPLL_CD_SOURCE_FCLK_DONE, 1))
			DRM_ERROR("Switching to FCLK failed\n");

		val = I915_READ(LCPLL_CTL);
	}

	val |= LCPLL_PLL_DISABLE;
	I915_WRITE(LCPLL_CTL, val);
	POSTING_READ(LCPLL_CTL);

	if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
		DRM_ERROR("LCPLL still locked\n");

	val = I915_READ(D_COMP);
	val |= D_COMP_COMP_DISABLE;
	I915_WRITE(D_COMP, val);
	POSTING_READ(D_COMP);
	ndelay(100);

	if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
		DRM_ERROR("D_COMP RCOMP still in progress\n");

	if (allow_power_down) {
		val = I915_READ(LCPLL_CTL);
		val |= LCPLL_POWER_DOWN_ALLOW;
		I915_WRITE(LCPLL_CTL, val);
		POSTING_READ(LCPLL_CTL);
	}
}

/*
 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
 * source.
 */
void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
{
	uint32_t val;

	val = I915_READ(LCPLL_CTL);

	if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
		    LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
		return;

6156 6157 6158 6159
	/* Make sure we're not on PC8 state before disabling PC8, otherwise
	 * we'll hang the machine! */
	dev_priv->uncore.funcs.force_wake_get(dev_priv);

6160 6161 6162
	if (val & LCPLL_POWER_DOWN_ALLOW) {
		val &= ~LCPLL_POWER_DOWN_ALLOW;
		I915_WRITE(LCPLL_CTL, val);
6163
		POSTING_READ(LCPLL_CTL);
6164 6165 6166 6167 6168 6169
	}

	val = I915_READ(D_COMP);
	val |= D_COMP_COMP_FORCE;
	val &= ~D_COMP_COMP_DISABLE;
	I915_WRITE(D_COMP, val);
6170
	POSTING_READ(D_COMP);
6171 6172 6173 6174 6175 6176 6177 6178 6179 6180 6181 6182 6183 6184 6185 6186 6187

	val = I915_READ(LCPLL_CTL);
	val &= ~LCPLL_PLL_DISABLE;
	I915_WRITE(LCPLL_CTL, val);

	if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
		DRM_ERROR("LCPLL not locked yet\n");

	if (val & LCPLL_CD_SOURCE_FCLK) {
		val = I915_READ(LCPLL_CTL);
		val &= ~LCPLL_CD_SOURCE_FCLK;
		I915_WRITE(LCPLL_CTL, val);

		if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
					LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
			DRM_ERROR("Switching back to LCPLL failed\n");
	}
6188 6189

	dev_priv->uncore.funcs.force_wake_put(dev_priv);
6190 6191
}

6192 6193 6194 6195 6196 6197 6198 6199 6200 6201 6202 6203 6204 6205 6206 6207 6208 6209 6210 6211 6212 6213 6214 6215 6216 6217 6218 6219 6220 6221 6222 6223 6224 6225 6226 6227 6228
void hsw_enable_pc8_work(struct work_struct *__work)
{
	struct drm_i915_private *dev_priv =
		container_of(to_delayed_work(__work), struct drm_i915_private,
			     pc8.enable_work);
	struct drm_device *dev = dev_priv->dev;
	uint32_t val;

	if (dev_priv->pc8.enabled)
		return;

	DRM_DEBUG_KMS("Enabling package C8+\n");

	dev_priv->pc8.enabled = true;

	if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
		val = I915_READ(SOUTH_DSPCLK_GATE_D);
		val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
		I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
	}

	lpt_disable_clkout_dp(dev);
	hsw_pc8_disable_interrupts(dev);
	hsw_disable_lcpll(dev_priv, true, true);
}

static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
{
	WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
	WARN(dev_priv->pc8.disable_count < 1,
	     "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);

	dev_priv->pc8.disable_count--;
	if (dev_priv->pc8.disable_count != 0)
		return;

	schedule_delayed_work(&dev_priv->pc8.enable_work,
6229
			      msecs_to_jiffies(i915_pc8_timeout));
6230 6231 6232 6233 6234 6235 6236 6237 6238 6239 6240 6241 6242 6243 6244 6245 6246 6247 6248 6249 6250 6251 6252 6253 6254 6255 6256 6257 6258 6259 6260 6261 6262 6263 6264 6265 6266 6267 6268 6269 6270 6271 6272 6273 6274 6275 6276 6277 6278 6279 6280 6281 6282 6283 6284 6285 6286 6287 6288 6289 6290 6291 6292 6293 6294 6295 6296 6297 6298 6299 6300 6301 6302 6303 6304 6305 6306 6307 6308 6309 6310 6311 6312 6313 6314 6315 6316 6317 6318 6319 6320 6321 6322 6323 6324 6325 6326 6327 6328 6329 6330 6331 6332 6333 6334 6335 6336 6337 6338 6339 6340 6341 6342 6343 6344 6345 6346 6347 6348 6349
}

static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
	uint32_t val;

	WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
	WARN(dev_priv->pc8.disable_count < 0,
	     "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);

	dev_priv->pc8.disable_count++;
	if (dev_priv->pc8.disable_count != 1)
		return;

	cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
	if (!dev_priv->pc8.enabled)
		return;

	DRM_DEBUG_KMS("Disabling package C8+\n");

	hsw_restore_lcpll(dev_priv);
	hsw_pc8_restore_interrupts(dev);
	lpt_init_pch_refclk(dev);

	if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
		val = I915_READ(SOUTH_DSPCLK_GATE_D);
		val |= PCH_LP_PARTITION_LEVEL_DISABLE;
		I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
	}

	intel_prepare_ddi(dev);
	i915_gem_init_swizzling(dev);
	mutex_lock(&dev_priv->rps.hw_lock);
	gen6_update_ring_freq(dev);
	mutex_unlock(&dev_priv->rps.hw_lock);
	dev_priv->pc8.enabled = false;
}

void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
{
	mutex_lock(&dev_priv->pc8.lock);
	__hsw_enable_package_c8(dev_priv);
	mutex_unlock(&dev_priv->pc8.lock);
}

void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
{
	mutex_lock(&dev_priv->pc8.lock);
	__hsw_disable_package_c8(dev_priv);
	mutex_unlock(&dev_priv->pc8.lock);
}

static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_crtc *crtc;
	uint32_t val;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
		if (crtc->base.enabled)
			return false;

	/* This case is still possible since we have the i915.disable_power_well
	 * parameter and also the KVMr or something else might be requesting the
	 * power well. */
	val = I915_READ(HSW_PWR_WELL_DRIVER);
	if (val != 0) {
		DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
		return false;
	}

	return true;
}

/* Since we're called from modeset_global_resources there's no way to
 * symmetrically increase and decrease the refcount, so we use
 * dev_priv->pc8.requirements_met to track whether we already have the refcount
 * or not.
 */
static void hsw_update_package_c8(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool allow;

	if (!i915_enable_pc8)
		return;

	mutex_lock(&dev_priv->pc8.lock);

	allow = hsw_can_enable_package_c8(dev_priv);

	if (allow == dev_priv->pc8.requirements_met)
		goto done;

	dev_priv->pc8.requirements_met = allow;

	if (allow)
		__hsw_enable_package_c8(dev_priv);
	else
		__hsw_disable_package_c8(dev_priv);

done:
	mutex_unlock(&dev_priv->pc8.lock);
}

static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
{
	if (!dev_priv->pc8.gpu_idle) {
		dev_priv->pc8.gpu_idle = true;
		hsw_enable_package_c8(dev_priv);
	}
}

static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
{
	if (dev_priv->pc8.gpu_idle) {
		dev_priv->pc8.gpu_idle = false;
		hsw_disable_package_c8(dev_priv);
	}
6350 6351
}

6352 6353 6354 6355 6356 6357
static void haswell_modeset_global_resources(struct drm_device *dev)
{
	bool enable = false;
	struct intel_crtc *crtc;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6358 6359
		if (!crtc->base.enabled)
			continue;
6360

6361 6362
		if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.size ||
		    crtc->config.cpu_transcoder != TRANSCODER_EDP)
6363 6364 6365 6366
			enable = true;
	}

	intel_set_power_well(dev, enable);
6367 6368

	hsw_update_package_c8(dev);
6369 6370
}

P
Paulo Zanoni 已提交
6371 6372 6373 6374 6375 6376 6377 6378 6379 6380
static int haswell_crtc_mode_set(struct drm_crtc *crtc,
				 int x, int y,
				 struct drm_framebuffer *fb)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int plane = intel_crtc->plane;
	int ret;

6381
	if (!intel_ddi_pll_mode_set(crtc))
6382 6383
		return -EINVAL;

P
Paulo Zanoni 已提交
6384 6385 6386
	/* Ensure that the cursor is valid for the new mode before changing... */
	intel_crtc_update_cursor(crtc, true);

6387 6388
	if (intel_crtc->config.has_dp_encoder)
		intel_dp_set_m_n(intel_crtc);
P
Paulo Zanoni 已提交
6389 6390 6391

	intel_crtc->lowfreq_avail = false;

6392
	intel_set_pipe_timings(intel_crtc);
P
Paulo Zanoni 已提交
6393

6394 6395 6396 6397
	if (intel_crtc->config.has_pch_encoder) {
		intel_cpu_transcoder_set_m_n(intel_crtc,
					     &intel_crtc->config.fdi_m_n);
	}
P
Paulo Zanoni 已提交
6398

6399
	haswell_set_pipeconf(crtc);
P
Paulo Zanoni 已提交
6400

6401
	intel_set_pipe_csc(crtc);
6402

P
Paulo Zanoni 已提交
6403
	/* Set up the display plane register */
6404
	I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
P
Paulo Zanoni 已提交
6405 6406 6407 6408
	POSTING_READ(DSPCNTR(plane));

	ret = intel_pipe_set_base(crtc, x, y, fb);

6409
	return ret;
J
Jesse Barnes 已提交
6410 6411
}

6412 6413 6414 6415 6416
static bool haswell_get_pipe_config(struct intel_crtc *crtc,
				    struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
6417
	enum intel_display_power_domain pfit_domain;
6418 6419
	uint32_t tmp;

6420
	pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
6421 6422
	pipe_config->shared_dpll = DPLL_ID_PRIVATE;

6423 6424 6425 6426 6427 6428 6429 6430 6431 6432 6433 6434 6435 6436 6437 6438 6439 6440 6441 6442 6443 6444
	tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
	if (tmp & TRANS_DDI_FUNC_ENABLE) {
		enum pipe trans_edp_pipe;
		switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
		default:
			WARN(1, "unknown pipe linked to edp transcoder\n");
		case TRANS_DDI_EDP_INPUT_A_ONOFF:
		case TRANS_DDI_EDP_INPUT_A_ON:
			trans_edp_pipe = PIPE_A;
			break;
		case TRANS_DDI_EDP_INPUT_B_ONOFF:
			trans_edp_pipe = PIPE_B;
			break;
		case TRANS_DDI_EDP_INPUT_C_ONOFF:
			trans_edp_pipe = PIPE_C;
			break;
		}

		if (trans_edp_pipe == crtc->pipe)
			pipe_config->cpu_transcoder = TRANSCODER_EDP;
	}

6445
	if (!intel_display_power_enabled(dev,
6446
			POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
6447 6448
		return false;

6449
	tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
6450 6451 6452
	if (!(tmp & PIPECONF_ENABLE))
		return false;

6453
	/*
6454
	 * Haswell has only FDI/PCH transcoder A. It is which is connected to
6455 6456 6457
	 * DDI E. So just check whether this pipe is wired to DDI E and whether
	 * the PCH transcoder is on.
	 */
6458
	tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
6459
	if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
6460
	    I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
6461 6462
		pipe_config->has_pch_encoder = true;

6463 6464 6465
		tmp = I915_READ(FDI_RX_CTL(PIPE_A));
		pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
					  FDI_DP_PORT_WIDTH_SHIFT) + 1;
6466 6467

		ironlake_get_fdi_m_n_config(crtc, pipe_config);
6468 6469
	}

6470 6471
	intel_get_pipe_timings(crtc, pipe_config);

6472 6473 6474
	pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
	if (intel_display_power_enabled(dev, pfit_domain))
		ironlake_get_pfit_config(crtc, pipe_config);
6475

P
Paulo Zanoni 已提交
6476 6477 6478
	pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
				   (I915_READ(IPS_CTL) & IPS_ENABLE);

6479 6480
	pipe_config->pixel_multiplier = 1;

6481 6482 6483
	return true;
}

6484 6485
static int intel_crtc_mode_set(struct drm_crtc *crtc,
			       int x, int y,
6486
			       struct drm_framebuffer *fb)
6487 6488 6489
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
6490
	struct intel_encoder *encoder;
6491
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6492
	struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
6493
	int pipe = intel_crtc->pipe;
6494 6495
	int ret;

6496
	drm_vblank_pre_modeset(dev, pipe);
6497

6498 6499
	ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);

J
Jesse Barnes 已提交
6500
	drm_vblank_post_modeset(dev, pipe);
6501

6502 6503 6504 6505 6506 6507 6508 6509
	if (ret != 0)
		return ret;

	for_each_encoder_on_crtc(dev, crtc, encoder) {
		DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
			encoder->base.base.id,
			drm_get_encoder_name(&encoder->base),
			mode->base.id, mode->name);
6510
		encoder->mode_set(encoder);
6511 6512 6513
	}

	return 0;
J
Jesse Barnes 已提交
6514 6515
}

6516 6517 6518 6519 6520 6521 6522 6523 6524 6525 6526 6527 6528 6529 6530 6531 6532 6533 6534 6535 6536 6537 6538 6539 6540 6541 6542 6543 6544
static bool intel_eld_uptodate(struct drm_connector *connector,
			       int reg_eldv, uint32_t bits_eldv,
			       int reg_elda, uint32_t bits_elda,
			       int reg_edid)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t i;

	i = I915_READ(reg_eldv);
	i &= bits_eldv;

	if (!eld[0])
		return !i;

	if (!i)
		return false;

	i = I915_READ(reg_elda);
	i &= ~bits_elda;
	I915_WRITE(reg_elda, i);

	for (i = 0; i < eld[2]; i++)
		if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
			return false;

	return true;
}

6545 6546 6547 6548 6549 6550 6551 6552 6553 6554 6555 6556 6557 6558 6559 6560
static void g4x_write_eld(struct drm_connector *connector,
			  struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t eldv;
	uint32_t len;
	uint32_t i;

	i = I915_READ(G4X_AUD_VID_DID);

	if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
		eldv = G4X_ELDV_DEVCL_DEVBLC;
	else
		eldv = G4X_ELDV_DEVCTG;

6561 6562 6563 6564 6565 6566
	if (intel_eld_uptodate(connector,
			       G4X_AUD_CNTL_ST, eldv,
			       G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
			       G4X_HDMIW_HDMIEDID))
		return;

6567 6568 6569 6570 6571 6572 6573 6574 6575 6576 6577 6578 6579 6580 6581 6582 6583 6584
	i = I915_READ(G4X_AUD_CNTL_ST);
	i &= ~(eldv | G4X_ELD_ADDR);
	len = (i >> 9) & 0x1f;		/* ELD buffer size */
	I915_WRITE(G4X_AUD_CNTL_ST, i);

	if (!eld[0])
		return;

	len = min_t(uint8_t, eld[2], len);
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));

	i = I915_READ(G4X_AUD_CNTL_ST);
	i |= eldv;
	I915_WRITE(G4X_AUD_CNTL_ST, i);
}

6585 6586 6587 6588 6589 6590
static void haswell_write_eld(struct drm_connector *connector,
				     struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	struct drm_device *dev = crtc->dev;
6591
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6592 6593 6594 6595 6596 6597 6598 6599 6600 6601 6602 6603 6604 6605 6606 6607 6608 6609 6610 6611 6612 6613 6614 6615 6616 6617 6618 6619 6620 6621 6622 6623 6624 6625 6626 6627 6628 6629 6630 6631 6632
	uint32_t eldv;
	uint32_t i;
	int len;
	int pipe = to_intel_crtc(crtc)->pipe;
	int tmp;

	int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
	int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
	int aud_config = HSW_AUD_CFG(pipe);
	int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;


	DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");

	/* Audio output enable */
	DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
	tmp = I915_READ(aud_cntrl_st2);
	tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
	I915_WRITE(aud_cntrl_st2, tmp);

	/* Wait for 1 vertical blank */
	intel_wait_for_vblank(dev, pipe);

	/* Set ELD valid state */
	tmp = I915_READ(aud_cntrl_st2);
	DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
	tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
	I915_WRITE(aud_cntrl_st2, tmp);
	tmp = I915_READ(aud_cntrl_st2);
	DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);

	/* Enable HDMI mode */
	tmp = I915_READ(aud_config);
	DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
	/* clear N_programing_enable and N_value_index */
	tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
	I915_WRITE(aud_config, tmp);

	DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));

	eldv = AUDIO_ELD_VALID_A << (pipe * 4);
6633
	intel_crtc->eld_vld = true;
6634 6635 6636 6637 6638 6639 6640 6641 6642 6643 6644 6645 6646 6647 6648 6649 6650 6651 6652 6653 6654 6655 6656 6657 6658 6659 6660 6661 6662 6663 6664 6665 6666 6667 6668 6669 6670 6671

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
		DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
		eld[5] |= (1 << 2);	/* Conn_Type, 0x1 = DisplayPort */
		I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
	} else
		I915_WRITE(aud_config, 0);

	if (intel_eld_uptodate(connector,
			       aud_cntrl_st2, eldv,
			       aud_cntl_st, IBX_ELD_ADDRESS,
			       hdmiw_hdmiedid))
		return;

	i = I915_READ(aud_cntrl_st2);
	i &= ~eldv;
	I915_WRITE(aud_cntrl_st2, i);

	if (!eld[0])
		return;

	i = I915_READ(aud_cntl_st);
	i &= ~IBX_ELD_ADDRESS;
	I915_WRITE(aud_cntl_st, i);
	i = (i >> 29) & DIP_PORT_SEL_MASK;		/* DIP_Port_Select, 0x1 = PortB */
	DRM_DEBUG_DRIVER("port num:%d\n", i);

	len = min_t(uint8_t, eld[2], 21);	/* 84 bytes of hw ELD buffer */
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));

	i = I915_READ(aud_cntrl_st2);
	i |= eldv;
	I915_WRITE(aud_cntrl_st2, i);

}

6672 6673 6674 6675 6676 6677 6678 6679 6680
static void ironlake_write_eld(struct drm_connector *connector,
				     struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t eldv;
	uint32_t i;
	int len;
	int hdmiw_hdmiedid;
6681
	int aud_config;
6682 6683
	int aud_cntl_st;
	int aud_cntrl_st2;
6684
	int pipe = to_intel_crtc(crtc)->pipe;
6685

6686
	if (HAS_PCH_IBX(connector->dev)) {
6687 6688 6689
		hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
		aud_config = IBX_AUD_CFG(pipe);
		aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
6690
		aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
6691
	} else {
6692 6693 6694
		hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
		aud_config = CPT_AUD_CFG(pipe);
		aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
6695
		aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
6696 6697
	}

6698
	DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6699 6700

	i = I915_READ(aud_cntl_st);
6701
	i = (i >> 29) & DIP_PORT_SEL_MASK;		/* DIP_Port_Select, 0x1 = PortB */
6702 6703 6704
	if (!i) {
		DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
		/* operate blindly on all ports */
6705 6706 6707
		eldv = IBX_ELD_VALIDB;
		eldv |= IBX_ELD_VALIDB << 4;
		eldv |= IBX_ELD_VALIDB << 8;
6708
	} else {
6709
		DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
6710
		eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
6711 6712
	}

6713 6714 6715
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
		DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
		eld[5] |= (1 << 2);	/* Conn_Type, 0x1 = DisplayPort */
6716 6717 6718
		I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
	} else
		I915_WRITE(aud_config, 0);
6719

6720 6721 6722 6723 6724 6725
	if (intel_eld_uptodate(connector,
			       aud_cntrl_st2, eldv,
			       aud_cntl_st, IBX_ELD_ADDRESS,
			       hdmiw_hdmiedid))
		return;

6726 6727 6728 6729 6730 6731 6732 6733
	i = I915_READ(aud_cntrl_st2);
	i &= ~eldv;
	I915_WRITE(aud_cntrl_st2, i);

	if (!eld[0])
		return;

	i = I915_READ(aud_cntl_st);
6734
	i &= ~IBX_ELD_ADDRESS;
6735 6736 6737 6738 6739 6740 6741 6742 6743 6744 6745 6746 6747 6748 6749 6750 6751 6752 6753 6754 6755 6756 6757 6758 6759 6760 6761 6762 6763 6764 6765 6766 6767 6768 6769 6770
	I915_WRITE(aud_cntl_st, i);

	len = min_t(uint8_t, eld[2], 21);	/* 84 bytes of hw ELD buffer */
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));

	i = I915_READ(aud_cntrl_st2);
	i |= eldv;
	I915_WRITE(aud_cntrl_st2, i);
}

void intel_write_eld(struct drm_encoder *encoder,
		     struct drm_display_mode *mode)
{
	struct drm_crtc *crtc = encoder->crtc;
	struct drm_connector *connector;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	connector = drm_select_eld(encoder, mode);
	if (!connector)
		return;

	DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
			 connector->base.id,
			 drm_get_connector_name(connector),
			 connector->encoder->base.id,
			 drm_get_encoder_name(connector->encoder));

	connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;

	if (dev_priv->display.write_eld)
		dev_priv->display.write_eld(connector, crtc);
}

J
Jesse Barnes 已提交
6771 6772 6773 6774 6775 6776
/** Loads the palette/gamma unit for the CRTC with the prepared values */
void intel_crtc_load_lut(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
P
Paulo Zanoni 已提交
6777 6778
	enum pipe pipe = intel_crtc->pipe;
	int palreg = PALETTE(pipe);
J
Jesse Barnes 已提交
6779
	int i;
P
Paulo Zanoni 已提交
6780
	bool reenable_ips = false;
J
Jesse Barnes 已提交
6781 6782

	/* The clocks have to be on to load the palette. */
6783
	if (!crtc->enabled || !intel_crtc->active)
J
Jesse Barnes 已提交
6784 6785
		return;

6786 6787 6788 6789 6790 6791
	if (!HAS_PCH_SPLIT(dev_priv->dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
			assert_dsi_pll_enabled(dev_priv);
		else
			assert_pll_enabled(dev_priv, pipe);
	}
6792

6793
	/* use legacy palette for Ironlake */
6794
	if (HAS_PCH_SPLIT(dev))
P
Paulo Zanoni 已提交
6795 6796 6797 6798 6799 6800 6801 6802 6803 6804 6805
		palreg = LGC_PALETTE(pipe);

	/* Workaround : Do not read or write the pipe palette/gamma data while
	 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
	 */
	if (intel_crtc->config.ips_enabled &&
	    ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
	     GAMMA_MODE_MODE_SPLIT)) {
		hsw_disable_ips(intel_crtc);
		reenable_ips = true;
	}
6806

J
Jesse Barnes 已提交
6807 6808 6809 6810 6811 6812
	for (i = 0; i < 256; i++) {
		I915_WRITE(palreg + 4 * i,
			   (intel_crtc->lut_r[i] << 16) |
			   (intel_crtc->lut_g[i] << 8) |
			   intel_crtc->lut_b[i]);
	}
P
Paulo Zanoni 已提交
6813 6814 6815

	if (reenable_ips)
		hsw_enable_ips(intel_crtc);
J
Jesse Barnes 已提交
6816 6817
}

6818 6819 6820 6821 6822 6823 6824 6825 6826 6827 6828
static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	bool visible = base != 0;
	u32 cntl;

	if (intel_crtc->cursor_visible == visible)
		return;

6829
	cntl = I915_READ(_CURACNTR);
6830 6831 6832 6833
	if (visible) {
		/* On these chipsets we can only modify the base whilst
		 * the cursor is disabled.
		 */
6834
		I915_WRITE(_CURABASE, base);
6835 6836 6837 6838 6839 6840 6841 6842

		cntl &= ~(CURSOR_FORMAT_MASK);
		/* XXX width must be 64, stride 256 => 0x00 << 28 */
		cntl |= CURSOR_ENABLE |
			CURSOR_GAMMA_ENABLE |
			CURSOR_FORMAT_ARGB;
	} else
		cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
6843
	I915_WRITE(_CURACNTR, cntl);
6844 6845 6846 6847 6848 6849 6850 6851 6852 6853 6854 6855 6856

	intel_crtc->cursor_visible = visible;
}

static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
6857
		uint32_t cntl = I915_READ(CURCNTR(pipe));
6858 6859 6860 6861 6862 6863 6864 6865
		if (base) {
			cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
			cntl |= pipe << 28; /* Connect to correct pipe */
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
6866
		I915_WRITE(CURCNTR(pipe), cntl);
6867 6868 6869 6870

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
6871
	I915_WRITE(CURBASE(pipe), base);
6872 6873
}

J
Jesse Barnes 已提交
6874 6875 6876 6877 6878 6879 6880 6881 6882 6883 6884 6885 6886 6887 6888 6889 6890
static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
		uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
		if (base) {
			cntl &= ~CURSOR_MODE;
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
6891
		if (IS_HASWELL(dev)) {
6892
			cntl |= CURSOR_PIPE_CSC_ENABLE;
6893 6894
			cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
		}
J
Jesse Barnes 已提交
6895 6896 6897 6898 6899 6900 6901 6902
		I915_WRITE(CURCNTR_IVB(pipe), cntl);

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
	I915_WRITE(CURBASE_IVB(pipe), base);
}

6903
/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6904 6905
static void intel_crtc_update_cursor(struct drm_crtc *crtc,
				     bool on)
6906 6907 6908 6909 6910 6911 6912
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int x = intel_crtc->cursor_x;
	int y = intel_crtc->cursor_y;
6913
	u32 base = 0, pos = 0;
6914 6915
	bool visible;

6916
	if (on)
6917 6918
		base = intel_crtc->cursor_addr;

6919 6920 6921 6922
	if (x >= intel_crtc->config.pipe_src_w)
		base = 0;

	if (y >= intel_crtc->config.pipe_src_h)
6923 6924 6925
		base = 0;

	if (x < 0) {
6926
		if (x + intel_crtc->cursor_width <= 0)
6927 6928 6929 6930 6931 6932 6933 6934
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
		x = -x;
	}
	pos |= x << CURSOR_X_SHIFT;

	if (y < 0) {
6935
		if (y + intel_crtc->cursor_height <= 0)
6936 6937 6938 6939 6940 6941 6942 6943
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
		y = -y;
	}
	pos |= y << CURSOR_Y_SHIFT;

	visible = base != 0;
6944
	if (!visible && !intel_crtc->cursor_visible)
6945 6946
		return;

6947
	if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
J
Jesse Barnes 已提交
6948 6949 6950 6951 6952 6953 6954 6955 6956
		I915_WRITE(CURPOS_IVB(pipe), pos);
		ivb_update_cursor(crtc, base);
	} else {
		I915_WRITE(CURPOS(pipe), pos);
		if (IS_845G(dev) || IS_I865G(dev))
			i845_update_cursor(crtc, base);
		else
			i9xx_update_cursor(crtc, base);
	}
6957 6958
}

J
Jesse Barnes 已提交
6959
static int intel_crtc_cursor_set(struct drm_crtc *crtc,
6960
				 struct drm_file *file,
J
Jesse Barnes 已提交
6961 6962 6963 6964 6965 6966
				 uint32_t handle,
				 uint32_t width, uint32_t height)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6967
	struct drm_i915_gem_object *obj;
6968
	uint32_t addr;
6969
	int ret;
J
Jesse Barnes 已提交
6970 6971 6972

	/* if we want to turn off the cursor ignore width and height */
	if (!handle) {
6973
		DRM_DEBUG_KMS("cursor off\n");
6974
		addr = 0;
6975
		obj = NULL;
6976
		mutex_lock(&dev->struct_mutex);
6977
		goto finish;
J
Jesse Barnes 已提交
6978 6979 6980 6981 6982 6983 6984 6985
	}

	/* Currently we only support 64x64 cursors */
	if (width != 64 || height != 64) {
		DRM_ERROR("we currently only support 64x64 cursors\n");
		return -EINVAL;
	}

6986
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
6987
	if (&obj->base == NULL)
J
Jesse Barnes 已提交
6988 6989
		return -ENOENT;

6990
	if (obj->base.size < width * height * 4) {
J
Jesse Barnes 已提交
6991
		DRM_ERROR("buffer is to small\n");
6992 6993
		ret = -ENOMEM;
		goto fail;
J
Jesse Barnes 已提交
6994 6995
	}

6996
	/* we only need to pin inside GTT if cursor is non-phy */
6997
	mutex_lock(&dev->struct_mutex);
6998
	if (!dev_priv->info->cursor_needs_physical) {
6999 7000
		unsigned alignment;

7001 7002 7003 7004 7005 7006
		if (obj->tiling_mode) {
			DRM_ERROR("cursor cannot be tiled\n");
			ret = -EINVAL;
			goto fail_locked;
		}

7007 7008 7009 7010 7011 7012 7013 7014 7015 7016
		/* Note that the w/a also requires 2 PTE of padding following
		 * the bo. We currently fill all unused PTE with the shadow
		 * page and so we should always have valid PTE following the
		 * cursor preventing the VT-d warning.
		 */
		alignment = 0;
		if (need_vtd_wa(dev))
			alignment = 64*1024;

		ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
7017 7018
		if (ret) {
			DRM_ERROR("failed to move cursor bo into the GTT\n");
7019
			goto fail_locked;
7020 7021
		}

7022 7023
		ret = i915_gem_object_put_fence(obj);
		if (ret) {
7024
			DRM_ERROR("failed to release fence for cursor");
7025 7026 7027
			goto fail_unpin;
		}

7028
		addr = i915_gem_obj_ggtt_offset(obj);
7029
	} else {
7030
		int align = IS_I830(dev) ? 16 * 1024 : 256;
7031
		ret = i915_gem_attach_phys_object(dev, obj,
7032 7033
						  (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
						  align);
7034 7035
		if (ret) {
			DRM_ERROR("failed to attach phys object\n");
7036
			goto fail_locked;
7037
		}
7038
		addr = obj->phys_obj->handle->busaddr;
7039 7040
	}

7041
	if (IS_GEN2(dev))
J
Jesse Barnes 已提交
7042 7043
		I915_WRITE(CURSIZE, (height << 12) | width);

7044 7045
 finish:
	if (intel_crtc->cursor_bo) {
7046
		if (dev_priv->info->cursor_needs_physical) {
7047
			if (intel_crtc->cursor_bo != obj)
7048 7049
				i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
		} else
7050
			i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
7051
		drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
7052
	}
7053

7054
	mutex_unlock(&dev->struct_mutex);
7055 7056

	intel_crtc->cursor_addr = addr;
7057
	intel_crtc->cursor_bo = obj;
7058 7059 7060
	intel_crtc->cursor_width = width;
	intel_crtc->cursor_height = height;

7061
	intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
7062

J
Jesse Barnes 已提交
7063
	return 0;
7064
fail_unpin:
7065
	i915_gem_object_unpin_from_display_plane(obj);
7066
fail_locked:
7067
	mutex_unlock(&dev->struct_mutex);
7068
fail:
7069
	drm_gem_object_unreference_unlocked(&obj->base);
7070
	return ret;
J
Jesse Barnes 已提交
7071 7072 7073 7074 7075 7076
}

static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

7077 7078
	intel_crtc->cursor_x = x;
	intel_crtc->cursor_y = y;
7079

7080
	intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
J
Jesse Barnes 已提交
7081 7082 7083 7084 7085 7086 7087 7088 7089 7090 7091 7092 7093 7094 7095

	return 0;
}

/** Sets the color ramps on behalf of RandR */
void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
				 u16 blue, int regno)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	intel_crtc->lut_r[regno] = red >> 8;
	intel_crtc->lut_g[regno] = green >> 8;
	intel_crtc->lut_b[regno] = blue >> 8;
}

7096 7097 7098 7099 7100 7101 7102 7103 7104 7105
void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
			     u16 *blue, int regno)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	*red = intel_crtc->lut_r[regno] << 8;
	*green = intel_crtc->lut_g[regno] << 8;
	*blue = intel_crtc->lut_b[regno] << 8;
}

J
Jesse Barnes 已提交
7106
static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
J
James Simmons 已提交
7107
				 u16 *blue, uint32_t start, uint32_t size)
J
Jesse Barnes 已提交
7108
{
J
James Simmons 已提交
7109
	int end = (start + size > 256) ? 256 : start + size, i;
J
Jesse Barnes 已提交
7110 7111
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

J
James Simmons 已提交
7112
	for (i = start; i < end; i++) {
J
Jesse Barnes 已提交
7113 7114 7115 7116 7117 7118 7119 7120 7121 7122 7123 7124 7125 7126
		intel_crtc->lut_r[i] = red[i] >> 8;
		intel_crtc->lut_g[i] = green[i] >> 8;
		intel_crtc->lut_b[i] = blue[i] >> 8;
	}

	intel_crtc_load_lut(crtc);
}

/* VESA 640x480x72Hz mode to set on the pipe */
static struct drm_display_mode load_detect_mode = {
	DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
		 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
};

7127 7128
static struct drm_framebuffer *
intel_framebuffer_create(struct drm_device *dev,
7129
			 struct drm_mode_fb_cmd2 *mode_cmd,
7130 7131 7132 7133 7134 7135 7136 7137 7138 7139 7140 7141 7142 7143 7144 7145 7146 7147 7148 7149 7150 7151 7152 7153 7154 7155 7156 7157 7158 7159 7160 7161 7162 7163 7164 7165 7166 7167 7168 7169 7170
			 struct drm_i915_gem_object *obj)
{
	struct intel_framebuffer *intel_fb;
	int ret;

	intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
	if (!intel_fb) {
		drm_gem_object_unreference_unlocked(&obj->base);
		return ERR_PTR(-ENOMEM);
	}

	ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
	if (ret) {
		drm_gem_object_unreference_unlocked(&obj->base);
		kfree(intel_fb);
		return ERR_PTR(ret);
	}

	return &intel_fb->base;
}

static u32
intel_framebuffer_pitch_for_width(int width, int bpp)
{
	u32 pitch = DIV_ROUND_UP(width * bpp, 8);
	return ALIGN(pitch, 64);
}

static u32
intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
{
	u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
	return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
}

static struct drm_framebuffer *
intel_framebuffer_create_for_mode(struct drm_device *dev,
				  struct drm_display_mode *mode,
				  int depth, int bpp)
{
	struct drm_i915_gem_object *obj;
7171
	struct drm_mode_fb_cmd2 mode_cmd = { 0 };
7172 7173 7174 7175 7176 7177 7178 7179

	obj = i915_gem_alloc_object(dev,
				    intel_framebuffer_size_for_mode(mode, bpp));
	if (obj == NULL)
		return ERR_PTR(-ENOMEM);

	mode_cmd.width = mode->hdisplay;
	mode_cmd.height = mode->vdisplay;
7180 7181
	mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
								bpp);
7182
	mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
7183 7184 7185 7186 7187 7188 7189 7190 7191 7192 7193 7194 7195 7196 7197 7198 7199 7200 7201 7202

	return intel_framebuffer_create(dev, &mode_cmd, obj);
}

static struct drm_framebuffer *
mode_fits_in_fbdev(struct drm_device *dev,
		   struct drm_display_mode *mode)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	struct drm_framebuffer *fb;

	if (dev_priv->fbdev == NULL)
		return NULL;

	obj = dev_priv->fbdev->ifb.obj;
	if (obj == NULL)
		return NULL;

	fb = &dev_priv->fbdev->ifb.base;
7203 7204
	if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
							       fb->bits_per_pixel))
7205 7206
		return NULL;

7207
	if (obj->base.size < mode->vdisplay * fb->pitches[0])
7208 7209 7210 7211 7212
		return NULL;

	return fb;
}

7213
bool intel_get_load_detect_pipe(struct drm_connector *connector,
7214
				struct drm_display_mode *mode,
7215
				struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
7216 7217
{
	struct intel_crtc *intel_crtc;
7218 7219
	struct intel_encoder *intel_encoder =
		intel_attached_encoder(connector);
J
Jesse Barnes 已提交
7220
	struct drm_crtc *possible_crtc;
7221
	struct drm_encoder *encoder = &intel_encoder->base;
J
Jesse Barnes 已提交
7222 7223
	struct drm_crtc *crtc = NULL;
	struct drm_device *dev = encoder->dev;
7224
	struct drm_framebuffer *fb;
J
Jesse Barnes 已提交
7225 7226
	int i = -1;

7227 7228 7229 7230
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

J
Jesse Barnes 已提交
7231 7232
	/*
	 * Algorithm gets a little messy:
7233
	 *
J
Jesse Barnes 已提交
7234 7235
	 *   - if the connector already has an assigned crtc, use it (but make
	 *     sure it's on first)
7236
	 *
J
Jesse Barnes 已提交
7237 7238 7239 7240 7241 7242 7243
	 *   - try to find the first unused crtc that can drive this connector,
	 *     and use that if we find one
	 */

	/* See if we already have a CRTC for this connector */
	if (encoder->crtc) {
		crtc = encoder->crtc;
7244

7245 7246
		mutex_lock(&crtc->mutex);

7247
		old->dpms_mode = connector->dpms;
7248 7249 7250
		old->load_detect_temp = false;

		/* Make sure the crtc and connector are running */
7251 7252
		if (connector->dpms != DRM_MODE_DPMS_ON)
			connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
7253

7254
		return true;
J
Jesse Barnes 已提交
7255 7256 7257 7258 7259 7260 7261 7262 7263 7264 7265 7266 7267 7268 7269 7270 7271
	}

	/* Find an unused one (if possible) */
	list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
		i++;
		if (!(encoder->possible_crtcs & (1 << i)))
			continue;
		if (!possible_crtc->enabled) {
			crtc = possible_crtc;
			break;
		}
	}

	/*
	 * If we didn't find an unused CRTC, don't use any.
	 */
	if (!crtc) {
7272 7273
		DRM_DEBUG_KMS("no pipe available for load-detect\n");
		return false;
J
Jesse Barnes 已提交
7274 7275
	}

7276
	mutex_lock(&crtc->mutex);
7277 7278
	intel_encoder->new_crtc = to_intel_crtc(crtc);
	to_intel_connector(connector)->new_encoder = intel_encoder;
J
Jesse Barnes 已提交
7279 7280

	intel_crtc = to_intel_crtc(crtc);
7281
	old->dpms_mode = connector->dpms;
7282
	old->load_detect_temp = true;
7283
	old->release_fb = NULL;
J
Jesse Barnes 已提交
7284

7285 7286
	if (!mode)
		mode = &load_detect_mode;
J
Jesse Barnes 已提交
7287

7288 7289 7290 7291 7292 7293 7294
	/* We need a framebuffer large enough to accommodate all accesses
	 * that the plane may generate whilst we perform load detection.
	 * We can not rely on the fbcon either being present (we get called
	 * during its initialisation to detect all boot displays, or it may
	 * not even exist) or that it is large enough to satisfy the
	 * requested mode.
	 */
7295 7296
	fb = mode_fits_in_fbdev(dev, mode);
	if (fb == NULL) {
7297
		DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
7298 7299
		fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
		old->release_fb = fb;
7300 7301
	} else
		DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
7302
	if (IS_ERR(fb)) {
7303
		DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
7304
		mutex_unlock(&crtc->mutex);
7305
		return false;
J
Jesse Barnes 已提交
7306 7307
	}

7308
	if (intel_set_mode(crtc, mode, 0, 0, fb)) {
7309
		DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
7310 7311
		if (old->release_fb)
			old->release_fb->funcs->destroy(old->release_fb);
7312
		mutex_unlock(&crtc->mutex);
7313
		return false;
J
Jesse Barnes 已提交
7314
	}
7315

J
Jesse Barnes 已提交
7316
	/* let the connector get through one full cycle before testing */
7317
	intel_wait_for_vblank(dev, intel_crtc->pipe);
7318
	return true;
J
Jesse Barnes 已提交
7319 7320
}

7321
void intel_release_load_detect_pipe(struct drm_connector *connector,
7322
				    struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
7323
{
7324 7325
	struct intel_encoder *intel_encoder =
		intel_attached_encoder(connector);
7326
	struct drm_encoder *encoder = &intel_encoder->base;
7327
	struct drm_crtc *crtc = encoder->crtc;
J
Jesse Barnes 已提交
7328

7329 7330 7331 7332
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

7333
	if (old->load_detect_temp) {
7334 7335 7336
		to_intel_connector(connector)->new_encoder = NULL;
		intel_encoder->new_crtc = NULL;
		intel_set_mode(crtc, NULL, 0, 0, NULL);
7337

7338 7339 7340 7341
		if (old->release_fb) {
			drm_framebuffer_unregister_private(old->release_fb);
			drm_framebuffer_unreference(old->release_fb);
		}
7342

7343
		mutex_unlock(&crtc->mutex);
7344
		return;
J
Jesse Barnes 已提交
7345 7346
	}

7347
	/* Switch crtc and encoder back off if necessary */
7348 7349
	if (old->dpms_mode != DRM_MODE_DPMS_ON)
		connector->funcs->dpms(connector, old->dpms_mode);
7350 7351

	mutex_unlock(&crtc->mutex);
J
Jesse Barnes 已提交
7352 7353
}

7354 7355 7356 7357 7358 7359 7360 7361 7362 7363 7364 7365 7366 7367 7368 7369
static int i9xx_pll_refclk(struct drm_device *dev,
			   const struct intel_crtc_config *pipe_config)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpll = pipe_config->dpll_hw_state.dpll;

	if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
		return dev_priv->vbt.lvds_ssc_freq * 1000;
	else if (HAS_PCH_SPLIT(dev))
		return 120000;
	else if (!IS_GEN2(dev))
		return 96000;
	else
		return 48000;
}

J
Jesse Barnes 已提交
7370
/* Returns the clock of the currently programmed mode of the given pipe. */
7371 7372
static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
				struct intel_crtc_config *pipe_config)
J
Jesse Barnes 已提交
7373
{
7374
	struct drm_device *dev = crtc->base.dev;
J
Jesse Barnes 已提交
7375
	struct drm_i915_private *dev_priv = dev->dev_private;
7376
	int pipe = pipe_config->cpu_transcoder;
7377
	u32 dpll = pipe_config->dpll_hw_state.dpll;
J
Jesse Barnes 已提交
7378 7379
	u32 fp;
	intel_clock_t clock;
7380
	int refclk = i9xx_pll_refclk(dev, pipe_config);
J
Jesse Barnes 已提交
7381 7382

	if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
7383
		fp = pipe_config->dpll_hw_state.fp0;
J
Jesse Barnes 已提交
7384
	else
7385
		fp = pipe_config->dpll_hw_state.fp1;
J
Jesse Barnes 已提交
7386 7387

	clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
7388 7389 7390
	if (IS_PINEVIEW(dev)) {
		clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
		clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
7391 7392 7393 7394 7395
	} else {
		clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
		clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
	}

7396
	if (!IS_GEN2(dev)) {
7397 7398 7399
		if (IS_PINEVIEW(dev))
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
				DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
7400 7401
		else
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
J
Jesse Barnes 已提交
7402 7403 7404 7405 7406 7407 7408 7409 7410 7411 7412 7413
			       DPLL_FPA01_P1_POST_DIV_SHIFT);

		switch (dpll & DPLL_MODE_MASK) {
		case DPLLB_MODE_DAC_SERIAL:
			clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
				5 : 10;
			break;
		case DPLLB_MODE_LVDS:
			clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
				7 : 14;
			break;
		default:
7414
			DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
J
Jesse Barnes 已提交
7415
				  "mode\n", (int)(dpll & DPLL_MODE_MASK));
7416
			return;
J
Jesse Barnes 已提交
7417 7418
		}

7419
		if (IS_PINEVIEW(dev))
7420
			pineview_clock(refclk, &clock);
7421
		else
7422
			i9xx_clock(refclk, &clock);
J
Jesse Barnes 已提交
7423 7424 7425 7426 7427 7428 7429 7430 7431 7432 7433 7434 7435 7436 7437 7438 7439 7440 7441
	} else {
		bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);

		if (is_lvds) {
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
				       DPLL_FPA01_P1_POST_DIV_SHIFT);
			clock.p2 = 14;
		} else {
			if (dpll & PLL_P1_DIVIDE_BY_TWO)
				clock.p1 = 2;
			else {
				clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
					    DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
			}
			if (dpll & PLL_P2_DIVIDE_BY_4)
				clock.p2 = 4;
			else
				clock.p2 = 2;
		}
7442 7443

		i9xx_clock(refclk, &clock);
J
Jesse Barnes 已提交
7444 7445
	}

7446 7447 7448 7449 7450 7451
	/*
	 * This value includes pixel_multiplier. We will use
	 * port_clock to compute adjusted_mode.clock in the
	 * encoder's get_config() function.
	 */
	pipe_config->port_clock = clock.dot;
7452 7453
}

7454 7455
int intel_dotclock_calculate(int link_freq,
			     const struct intel_link_m_n *m_n)
7456 7457 7458
{
	/*
	 * The calculation for the data clock is:
7459
	 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
7460
	 * But we want to avoid losing precison if possible, so:
7461
	 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
7462 7463
	 *
	 * and the link clock is simpler:
7464
	 * link_clock = (m * link_clock) / n
7465 7466
	 */

7467 7468 7469 7470 7471 7472
	if (!m_n->link_n)
		return 0;

	return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
}

7473 7474
static void ironlake_pch_clock_get(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config)
7475 7476
{
	struct drm_device *dev = crtc->base.dev;
7477 7478 7479

	/* read out port_clock from the DPLL */
	i9xx_crtc_clock_get(crtc, pipe_config);
7480

7481
	/*
7482 7483 7484 7485
	 * This value does not include pixel_multiplier.
	 * We will check that port_clock and adjusted_mode.clock
	 * agree once we know their relationship in the encoder's
	 * get_config() function.
J
Jesse Barnes 已提交
7486
	 */
7487 7488 7489
	pipe_config->adjusted_mode.clock =
		intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
					 &pipe_config->fdi_m_n);
J
Jesse Barnes 已提交
7490 7491 7492 7493 7494 7495
}

/** Returns the currently programmed mode of the given pipe. */
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc)
{
7496
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
7497
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7498
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
J
Jesse Barnes 已提交
7499
	struct drm_display_mode *mode;
7500
	struct intel_crtc_config pipe_config;
7501 7502 7503 7504
	int htot = I915_READ(HTOTAL(cpu_transcoder));
	int hsync = I915_READ(HSYNC(cpu_transcoder));
	int vtot = I915_READ(VTOTAL(cpu_transcoder));
	int vsync = I915_READ(VSYNC(cpu_transcoder));
7505
	enum pipe pipe = intel_crtc->pipe;
J
Jesse Barnes 已提交
7506 7507 7508 7509 7510

	mode = kzalloc(sizeof(*mode), GFP_KERNEL);
	if (!mode)
		return NULL;

7511 7512 7513 7514 7515 7516 7517
	/*
	 * Construct a pipe_config sufficient for getting the clock info
	 * back out of crtc_clock_get.
	 *
	 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
	 * to use a real value here instead.
	 */
7518
	pipe_config.cpu_transcoder = (enum transcoder) pipe;
7519
	pipe_config.pixel_multiplier = 1;
7520 7521 7522
	pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
	pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
	pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
7523 7524 7525
	i9xx_crtc_clock_get(intel_crtc, &pipe_config);

	mode->clock = pipe_config.adjusted_mode.clock;
J
Jesse Barnes 已提交
7526 7527 7528 7529 7530 7531 7532 7533 7534 7535 7536 7537 7538 7539
	mode->hdisplay = (htot & 0xffff) + 1;
	mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
	mode->hsync_start = (hsync & 0xffff) + 1;
	mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
	mode->vdisplay = (vtot & 0xffff) + 1;
	mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
	mode->vsync_start = (vsync & 0xffff) + 1;
	mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;

	drm_mode_set_name(mode);

	return mode;
}

7540
static void intel_increase_pllclock(struct drm_crtc *crtc)
7541 7542 7543 7544 7545
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
7546 7547
	int dpll_reg = DPLL(pipe);
	int dpll;
7548

7549
	if (HAS_PCH_SPLIT(dev))
7550 7551 7552 7553 7554
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

7555
	dpll = I915_READ(dpll_reg);
7556
	if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
7557
		DRM_DEBUG_DRIVER("upclocking LVDS\n");
7558

7559
		assert_panel_unlocked(dev_priv, pipe);
7560 7561 7562

		dpll &= ~DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
7563
		intel_wait_for_vblank(dev, pipe);
7564

7565 7566
		dpll = I915_READ(dpll_reg);
		if (dpll & DISPLAY_RATE_SELECT_FPA1)
7567
			DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
7568 7569 7570 7571 7572 7573 7574 7575 7576
	}
}

static void intel_decrease_pllclock(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

7577
	if (HAS_PCH_SPLIT(dev))
7578 7579 7580 7581 7582 7583 7584 7585 7586 7587
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

	/*
	 * Since this is called by a timer, we should never get here in
	 * the manual case.
	 */
	if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
7588 7589 7590
		int pipe = intel_crtc->pipe;
		int dpll_reg = DPLL(pipe);
		int dpll;
7591

7592
		DRM_DEBUG_DRIVER("downclocking LVDS\n");
7593

7594
		assert_panel_unlocked(dev_priv, pipe);
7595

7596
		dpll = I915_READ(dpll_reg);
7597 7598
		dpll |= DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
7599
		intel_wait_for_vblank(dev, pipe);
7600 7601
		dpll = I915_READ(dpll_reg);
		if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
7602
			DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
7603 7604 7605 7606
	}

}

7607 7608
void intel_mark_busy(struct drm_device *dev)
{
7609 7610 7611 7612
	struct drm_i915_private *dev_priv = dev->dev_private;

	hsw_package_c8_gpu_busy(dev_priv);
	i915_update_gfx_val(dev_priv);
7613 7614 7615
}

void intel_mark_idle(struct drm_device *dev)
7616
{
7617
	struct drm_i915_private *dev_priv = dev->dev_private;
7618 7619
	struct drm_crtc *crtc;

7620 7621
	hsw_package_c8_gpu_idle(dev_priv);

7622 7623 7624 7625 7626 7627 7628
	if (!i915_powersave)
		return;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (!crtc->fb)
			continue;

7629
		intel_decrease_pllclock(crtc);
7630 7631 7632
	}
}

7633 7634
void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
			struct intel_ring_buffer *ring)
7635
{
7636 7637
	struct drm_device *dev = obj->base.dev;
	struct drm_crtc *crtc;
7638

7639
	if (!i915_powersave)
7640 7641
		return;

7642 7643 7644 7645
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (!crtc->fb)
			continue;

7646 7647 7648 7649 7650 7651
		if (to_intel_framebuffer(crtc->fb)->obj != obj)
			continue;

		intel_increase_pllclock(crtc);
		if (ring && intel_fbc_enabled(dev))
			ring->fbc_dirty = true;
7652 7653 7654
	}
}

J
Jesse Barnes 已提交
7655 7656 7657
static void intel_crtc_destroy(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7658 7659 7660 7661 7662 7663 7664 7665 7666 7667 7668 7669 7670
	struct drm_device *dev = crtc->dev;
	struct intel_unpin_work *work;
	unsigned long flags;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (work) {
		cancel_work_sync(&work->work);
		kfree(work);
	}
J
Jesse Barnes 已提交
7671

7672 7673
	intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);

J
Jesse Barnes 已提交
7674
	drm_crtc_cleanup(crtc);
7675

J
Jesse Barnes 已提交
7676 7677 7678
	kfree(intel_crtc);
}

7679 7680 7681 7682
static void intel_unpin_work_fn(struct work_struct *__work)
{
	struct intel_unpin_work *work =
		container_of(__work, struct intel_unpin_work, work);
7683
	struct drm_device *dev = work->crtc->dev;
7684

7685
	mutex_lock(&dev->struct_mutex);
7686
	intel_unpin_fb_obj(work->old_fb_obj);
7687 7688
	drm_gem_object_unreference(&work->pending_flip_obj->base);
	drm_gem_object_unreference(&work->old_fb_obj->base);
7689

7690 7691 7692 7693 7694 7695
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);

	BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
	atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);

7696 7697 7698
	kfree(work);
}

7699
static void do_intel_finish_page_flip(struct drm_device *dev,
7700
				      struct drm_crtc *crtc)
7701 7702 7703 7704 7705 7706 7707 7708 7709 7710 7711 7712
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
	unsigned long flags;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
7713 7714 7715 7716 7717

	/* Ensure we don't miss a work->pending update ... */
	smp_rmb();

	if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
7718 7719 7720 7721
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

7722 7723 7724
	/* and that the unpin work is consistent wrt ->pending. */
	smp_rmb();

7725 7726
	intel_crtc->unpin_work = NULL;

7727 7728
	if (work->event)
		drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
7729

7730 7731
	drm_vblank_put(dev, intel_crtc->pipe);

7732 7733
	spin_unlock_irqrestore(&dev->event_lock, flags);

7734
	wake_up_all(&dev_priv->pending_flip_queue);
7735 7736

	queue_work(dev_priv->wq, &work->work);
7737 7738

	trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
7739 7740
}

7741 7742 7743 7744 7745
void intel_finish_page_flip(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];

7746
	do_intel_finish_page_flip(dev, crtc);
7747 7748 7749 7750 7751 7752 7753
}

void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];

7754
	do_intel_finish_page_flip(dev, crtc);
7755 7756
}

7757 7758 7759 7760 7761 7762 7763
void intel_prepare_page_flip(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
	unsigned long flags;

7764 7765 7766 7767
	/* NB: An MMIO update of the plane base pointer will also
	 * generate a page-flip completion irq, i.e. every modeset
	 * is also accompanied by a spurious intel_prepare_page_flip().
	 */
7768
	spin_lock_irqsave(&dev->event_lock, flags);
7769 7770
	if (intel_crtc->unpin_work)
		atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
7771 7772 7773
	spin_unlock_irqrestore(&dev->event_lock, flags);
}

7774 7775 7776 7777 7778 7779 7780 7781 7782
inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
{
	/* Ensure that the work item is consistent when activating it ... */
	smp_wmb();
	atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
	/* and that it is marked active as soon as the irq could fire. */
	smp_wmb();
}

7783 7784 7785
static int intel_gen2_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
7786 7787
				 struct drm_i915_gem_object *obj,
				 uint32_t flags)
7788 7789 7790 7791
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	u32 flip_mask;
7792
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
7793 7794
	int ret;

7795
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7796
	if (ret)
7797
		goto err;
7798

7799
	ret = intel_ring_begin(ring, 6);
7800
	if (ret)
7801
		goto err_unpin;
7802 7803 7804 7805 7806 7807 7808 7809

	/* Can't queue multiple flips, so wait for the previous
	 * one to finish before executing the next.
	 */
	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
7810 7811 7812 7813 7814
	intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
7815
	intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
7816
	intel_ring_emit(ring, 0); /* aux display base address, unused */
7817 7818

	intel_mark_page_flip_active(intel_crtc);
7819
	__intel_ring_advance(ring);
7820 7821 7822 7823 7824
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7825 7826 7827 7828 7829 7830
	return ret;
}

static int intel_gen3_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
7831 7832
				 struct drm_i915_gem_object *obj,
				 uint32_t flags)
7833 7834 7835 7836
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	u32 flip_mask;
7837
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
7838 7839
	int ret;

7840
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7841
	if (ret)
7842
		goto err;
7843

7844
	ret = intel_ring_begin(ring, 6);
7845
	if (ret)
7846
		goto err_unpin;
7847 7848 7849 7850 7851

	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
7852 7853 7854 7855 7856
	intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
7857
	intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
7858 7859
	intel_ring_emit(ring, MI_NOOP);

7860
	intel_mark_page_flip_active(intel_crtc);
7861
	__intel_ring_advance(ring);
7862 7863 7864 7865 7866
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7867 7868 7869 7870 7871 7872
	return ret;
}

static int intel_gen4_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
7873 7874
				 struct drm_i915_gem_object *obj,
				 uint32_t flags)
7875 7876 7877 7878
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	uint32_t pf, pipesrc;
7879
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
7880 7881
	int ret;

7882
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7883
	if (ret)
7884
		goto err;
7885

7886
	ret = intel_ring_begin(ring, 4);
7887
	if (ret)
7888
		goto err_unpin;
7889 7890 7891 7892 7893

	/* i965+ uses the linear or tiled offsets from the
	 * Display Registers (which do not change across a page-flip)
	 * so we need only reprogram the base address.
	 */
7894 7895 7896
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
7897
	intel_ring_emit(ring,
7898
			(i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
7899
			obj->tiling_mode);
7900 7901 7902 7903 7904 7905 7906

	/* XXX Enabling the panel-fitter across page-flip is so far
	 * untested on non-native modes, so ignore it for now.
	 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
	 */
	pf = 0;
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
7907
	intel_ring_emit(ring, pf | pipesrc);
7908 7909

	intel_mark_page_flip_active(intel_crtc);
7910
	__intel_ring_advance(ring);
7911 7912 7913 7914 7915
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7916 7917 7918 7919 7920 7921
	return ret;
}

static int intel_gen6_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
7922 7923
				 struct drm_i915_gem_object *obj,
				 uint32_t flags)
7924 7925 7926
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7927
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
7928 7929 7930
	uint32_t pf, pipesrc;
	int ret;

7931
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7932
	if (ret)
7933
		goto err;
7934

7935
	ret = intel_ring_begin(ring, 4);
7936
	if (ret)
7937
		goto err_unpin;
7938

7939 7940 7941
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
7942
	intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
7943

7944 7945 7946 7947 7948 7949 7950
	/* Contrary to the suggestions in the documentation,
	 * "Enable Panel Fitter" does not seem to be required when page
	 * flipping with a non-native mode, and worse causes a normal
	 * modeset to fail.
	 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
	 */
	pf = 0;
7951
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
7952
	intel_ring_emit(ring, pf | pipesrc);
7953 7954

	intel_mark_page_flip_active(intel_crtc);
7955
	__intel_ring_advance(ring);
7956 7957 7958 7959 7960
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7961 7962 7963
	return ret;
}

7964 7965 7966
static int intel_gen7_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
7967 7968
				 struct drm_i915_gem_object *obj,
				 uint32_t flags)
7969 7970 7971
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7972
	struct intel_ring_buffer *ring;
7973
	uint32_t plane_bit = 0;
7974 7975 7976 7977 7978
	int len, ret;

	ring = obj->ring;
	if (ring == NULL || ring->id != RCS)
		ring = &dev_priv->ring[BCS];
7979 7980 7981

	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
	if (ret)
7982
		goto err;
7983

7984 7985 7986 7987 7988 7989 7990 7991 7992 7993 7994 7995 7996
	switch(intel_crtc->plane) {
	case PLANE_A:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
		break;
	case PLANE_B:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
		break;
	case PLANE_C:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
		break;
	default:
		WARN_ONCE(1, "unknown plane in flip command\n");
		ret = -ENODEV;
7997
		goto err_unpin;
7998 7999
	}

8000 8001 8002 8003 8004
	len = 4;
	if (ring->id == RCS)
		len += 6;

	ret = intel_ring_begin(ring, len);
8005
	if (ret)
8006
		goto err_unpin;
8007

8008 8009 8010 8011 8012 8013 8014 8015 8016 8017 8018 8019 8020 8021 8022 8023 8024 8025 8026 8027
	/* Unmask the flip-done completion message. Note that the bspec says that
	 * we should do this for both the BCS and RCS, and that we must not unmask
	 * more than one flip event at any time (or ensure that one flip message
	 * can be sent by waiting for flip-done prior to queueing new flips).
	 * Experimentation says that BCS works despite DERRMR masking all
	 * flip-done completion events and that unmasking all planes at once
	 * for the RCS also doesn't appear to drop events. Setting the DERRMR
	 * to zero does lead to lockups within MI_DISPLAY_FLIP.
	 */
	if (ring->id == RCS) {
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(ring, DERRMR);
		intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
					DERRMR_PIPEB_PRI_FLIP_DONE |
					DERRMR_PIPEC_PRI_FLIP_DONE));
		intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1));
		intel_ring_emit(ring, DERRMR);
		intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
	}

8028
	intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
8029
	intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
8030
	intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
8031
	intel_ring_emit(ring, (MI_NOOP));
8032 8033

	intel_mark_page_flip_active(intel_crtc);
8034
	__intel_ring_advance(ring);
8035 8036 8037 8038 8039
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
8040 8041 8042
	return ret;
}

8043 8044 8045
static int intel_default_queue_flip(struct drm_device *dev,
				    struct drm_crtc *crtc,
				    struct drm_framebuffer *fb,
8046 8047
				    struct drm_i915_gem_object *obj,
				    uint32_t flags)
8048 8049 8050 8051
{
	return -ENODEV;
}

8052 8053
static int intel_crtc_page_flip(struct drm_crtc *crtc,
				struct drm_framebuffer *fb,
8054 8055
				struct drm_pending_vblank_event *event,
				uint32_t page_flip_flags)
8056 8057 8058
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
8059 8060
	struct drm_framebuffer *old_fb = crtc->fb;
	struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
8061 8062
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
8063
	unsigned long flags;
8064
	int ret;
8065

8066 8067 8068 8069 8070 8071 8072 8073 8074 8075 8076 8077 8078
	/* Can't change pixel format via MI display flips. */
	if (fb->pixel_format != crtc->fb->pixel_format)
		return -EINVAL;

	/*
	 * TILEOFF/LINOFF registers can't be changed via MI display flips.
	 * Note that pitch changes could also affect these register.
	 */
	if (INTEL_INFO(dev)->gen > 3 &&
	    (fb->offsets[0] != crtc->fb->offsets[0] ||
	     fb->pitches[0] != crtc->fb->pitches[0]))
		return -EINVAL;

8079 8080 8081 8082 8083
	work = kzalloc(sizeof *work, GFP_KERNEL);
	if (work == NULL)
		return -ENOMEM;

	work->event = event;
8084
	work->crtc = crtc;
8085
	work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
8086 8087
	INIT_WORK(&work->work, intel_unpin_work_fn);

8088 8089 8090 8091
	ret = drm_vblank_get(dev, intel_crtc->pipe);
	if (ret)
		goto free_work;

8092 8093 8094 8095 8096
	/* We borrow the event spin lock for protecting unpin_work */
	spin_lock_irqsave(&dev->event_lock, flags);
	if (intel_crtc->unpin_work) {
		spin_unlock_irqrestore(&dev->event_lock, flags);
		kfree(work);
8097
		drm_vblank_put(dev, intel_crtc->pipe);
8098 8099

		DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
8100 8101 8102 8103 8104
		return -EBUSY;
	}
	intel_crtc->unpin_work = work;
	spin_unlock_irqrestore(&dev->event_lock, flags);

8105 8106 8107
	if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
		flush_workqueue(dev_priv->wq);

8108 8109 8110
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto cleanup;
8111

8112
	/* Reference the objects for the scheduled work. */
8113 8114
	drm_gem_object_reference(&work->old_fb_obj->base);
	drm_gem_object_reference(&obj->base);
8115 8116

	crtc->fb = fb;
8117

8118 8119
	work->pending_flip_obj = obj;

8120 8121
	work->enable_stall_check = true;

8122
	atomic_inc(&intel_crtc->unpin_work_count);
8123
	intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
8124

8125
	ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
8126 8127
	if (ret)
		goto cleanup_pending;
8128

8129
	intel_disable_fbc(dev);
8130
	intel_mark_fb_busy(obj, NULL);
8131 8132
	mutex_unlock(&dev->struct_mutex);

8133 8134
	trace_i915_flip_request(intel_crtc->plane, obj);

8135
	return 0;
8136

8137
cleanup_pending:
8138
	atomic_dec(&intel_crtc->unpin_work_count);
8139
	crtc->fb = old_fb;
8140 8141
	drm_gem_object_unreference(&work->old_fb_obj->base);
	drm_gem_object_unreference(&obj->base);
8142 8143
	mutex_unlock(&dev->struct_mutex);

8144
cleanup:
8145 8146 8147 8148
	spin_lock_irqsave(&dev->event_lock, flags);
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

8149 8150
	drm_vblank_put(dev, intel_crtc->pipe);
free_work:
8151 8152 8153
	kfree(work);

	return ret;
8154 8155
}

8156 8157 8158 8159 8160
static struct drm_crtc_helper_funcs intel_helper_funcs = {
	.mode_set_base_atomic = intel_pipe_set_base_atomic,
	.load_lut = intel_crtc_load_lut,
};

8161 8162 8163 8164 8165 8166
static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
				  struct drm_crtc *crtc)
{
	struct drm_device *dev;
	struct drm_crtc *tmp;
	int crtc_mask = 1;
8167

8168
	WARN(!crtc, "checking null crtc?\n");
8169

8170
	dev = crtc->dev;
8171

8172 8173 8174 8175 8176
	list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
		if (tmp == crtc)
			break;
		crtc_mask <<= 1;
	}
8177

8178 8179 8180
	if (encoder->possible_crtcs & crtc_mask)
		return true;
	return false;
8181
}
J
Jesse Barnes 已提交
8182

8183 8184 8185 8186 8187 8188 8189
/**
 * intel_modeset_update_staged_output_state
 *
 * Updates the staged output configuration state, e.g. after we've read out the
 * current hw state.
 */
static void intel_modeset_update_staged_output_state(struct drm_device *dev)
8190
{
8191 8192
	struct intel_encoder *encoder;
	struct intel_connector *connector;
8193

8194 8195 8196 8197 8198
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		connector->new_encoder =
			to_intel_encoder(connector->base.encoder);
	}
8199

8200 8201 8202 8203 8204
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		encoder->new_crtc =
			to_intel_crtc(encoder->base.crtc);
	}
8205 8206
}

8207 8208 8209 8210 8211 8212 8213 8214 8215
/**
 * intel_modeset_commit_output_state
 *
 * This function copies the stage display pipe configuration to the real one.
 */
static void intel_modeset_commit_output_state(struct drm_device *dev)
{
	struct intel_encoder *encoder;
	struct intel_connector *connector;
8216

8217 8218 8219 8220
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		connector->base.encoder = &connector->new_encoder->base;
	}
8221

8222 8223 8224 8225 8226 8227
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		encoder->base.crtc = &encoder->new_crtc->base;
	}
}

8228 8229 8230 8231 8232 8233 8234 8235 8236 8237 8238 8239 8240 8241 8242 8243 8244 8245 8246 8247 8248 8249 8250 8251 8252 8253
static void
connected_sink_compute_bpp(struct intel_connector * connector,
			   struct intel_crtc_config *pipe_config)
{
	int bpp = pipe_config->pipe_bpp;

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
		connector->base.base.id,
		drm_get_connector_name(&connector->base));

	/* Don't use an invalid EDID bpc value */
	if (connector->base.display_info.bpc &&
	    connector->base.display_info.bpc * 3 < bpp) {
		DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
			      bpp, connector->base.display_info.bpc*3);
		pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
	}

	/* Clamp bpp to 8 on screens without EDID 1.4 */
	if (connector->base.display_info.bpc == 0 && bpp > 24) {
		DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
			      bpp);
		pipe_config->pipe_bpp = 24;
	}
}

8254
static int
8255 8256 8257
compute_baseline_pipe_bpp(struct intel_crtc *crtc,
			  struct drm_framebuffer *fb,
			  struct intel_crtc_config *pipe_config)
8258
{
8259 8260
	struct drm_device *dev = crtc->base.dev;
	struct intel_connector *connector;
8261 8262
	int bpp;

8263 8264
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
8265 8266
		bpp = 8*3; /* since we go through a colormap */
		break;
8267 8268 8269 8270 8271 8272
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
		/* checked in intel_framebuffer_init already */
		if (WARN_ON(INTEL_INFO(dev)->gen > 3))
			return -EINVAL;
	case DRM_FORMAT_RGB565:
8273 8274
		bpp = 6*3; /* min is 18bpp */
		break;
8275 8276 8277 8278 8279 8280 8281
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		/* checked in intel_framebuffer_init already */
		if (WARN_ON(INTEL_INFO(dev)->gen < 4))
			return -EINVAL;
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
8282 8283
		bpp = 8*3;
		break;
8284 8285 8286 8287 8288 8289
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		/* checked in intel_framebuffer_init already */
		if (WARN_ON(INTEL_INFO(dev)->gen < 4))
8290
			return -EINVAL;
8291 8292
		bpp = 10*3;
		break;
8293
	/* TODO: gen4+ supports 16 bpc floating point, too. */
8294 8295 8296 8297 8298 8299 8300 8301 8302
	default:
		DRM_DEBUG_KMS("unsupported depth\n");
		return -EINVAL;
	}

	pipe_config->pipe_bpp = bpp;

	/* Clamp display bpp to EDID value */
	list_for_each_entry(connector, &dev->mode_config.connector_list,
8303
			    base.head) {
8304 8305
		if (!connector->new_encoder ||
		    connector->new_encoder->new_crtc != crtc)
8306 8307
			continue;

8308
		connected_sink_compute_bpp(connector, pipe_config);
8309 8310 8311 8312 8313
	}

	return bpp;
}

8314 8315 8316 8317 8318 8319 8320 8321 8322 8323 8324 8325 8326 8327 8328 8329
static void intel_dump_pipe_config(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config,
				   const char *context)
{
	DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
		      context, pipe_name(crtc->pipe));

	DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
	DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
		      pipe_config->pipe_bpp, pipe_config->dither);
	DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
		      pipe_config->has_pch_encoder,
		      pipe_config->fdi_lanes,
		      pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
		      pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
		      pipe_config->fdi_m_n.tu);
8330 8331 8332 8333 8334
	DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
		      pipe_config->has_dp_encoder,
		      pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
		      pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
		      pipe_config->dp_m_n.tu);
8335 8336 8337 8338
	DRM_DEBUG_KMS("requested mode:\n");
	drm_mode_debug_printmodeline(&pipe_config->requested_mode);
	DRM_DEBUG_KMS("adjusted mode:\n");
	drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
8339
	DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
8340 8341
	DRM_DEBUG_KMS("pipe src size: %dx%d\n",
		      pipe_config->pipe_src_w, pipe_config->pipe_src_h);
8342 8343 8344 8345 8346 8347 8348
	DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
		      pipe_config->gmch_pfit.control,
		      pipe_config->gmch_pfit.pgm_ratios,
		      pipe_config->gmch_pfit.lvds_border_bits);
	DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x\n",
		      pipe_config->pch_pfit.pos,
		      pipe_config->pch_pfit.size);
P
Paulo Zanoni 已提交
8349
	DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
8350
	DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
8351 8352
}

8353 8354 8355 8356 8357 8358 8359 8360 8361 8362 8363 8364 8365 8366 8367 8368 8369 8370 8371
static bool check_encoder_cloning(struct drm_crtc *crtc)
{
	int num_encoders = 0;
	bool uncloneable_encoders = false;
	struct intel_encoder *encoder;

	list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
			    base.head) {
		if (&encoder->new_crtc->base != crtc)
			continue;

		num_encoders++;
		if (!encoder->cloneable)
			uncloneable_encoders = true;
	}

	return !(num_encoders > 1 && uncloneable_encoders);
}

8372 8373
static struct intel_crtc_config *
intel_modeset_pipe_config(struct drm_crtc *crtc,
8374
			  struct drm_framebuffer *fb,
8375
			  struct drm_display_mode *mode)
8376
{
8377 8378
	struct drm_device *dev = crtc->dev;
	struct intel_encoder *encoder;
8379
	struct intel_crtc_config *pipe_config;
8380 8381
	int plane_bpp, ret = -EINVAL;
	bool retry = true;
8382

8383 8384 8385 8386 8387
	if (!check_encoder_cloning(crtc)) {
		DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
		return ERR_PTR(-EINVAL);
	}

8388 8389
	pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
	if (!pipe_config)
8390 8391
		return ERR_PTR(-ENOMEM);

8392 8393
	drm_mode_copy(&pipe_config->adjusted_mode, mode);
	drm_mode_copy(&pipe_config->requested_mode, mode);
8394 8395 8396 8397

	pipe_config->pipe_src_w = mode->hdisplay;
	pipe_config->pipe_src_h = mode->vdisplay;

8398 8399
	pipe_config->cpu_transcoder =
		(enum transcoder) to_intel_crtc(crtc)->pipe;
8400
	pipe_config->shared_dpll = DPLL_ID_PRIVATE;
8401

8402 8403 8404 8405 8406 8407 8408 8409 8410 8411 8412 8413 8414
	/*
	 * Sanitize sync polarity flags based on requested ones. If neither
	 * positive or negative polarity is requested, treat this as meaning
	 * negative polarity.
	 */
	if (!(pipe_config->adjusted_mode.flags &
	      (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
		pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;

	if (!(pipe_config->adjusted_mode.flags &
	      (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
		pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;

8415 8416 8417 8418 8419 8420
	/* Compute a starting value for pipe_config->pipe_bpp taking the source
	 * plane pixel format and any sink constraints into account. Returns the
	 * source plane bpp so that dithering can be selected on mismatches
	 * after encoders and crtc also have had their say. */
	plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
					      fb, pipe_config);
8421 8422 8423
	if (plane_bpp < 0)
		goto fail;

8424
encoder_retry:
8425
	/* Ensure the port clock defaults are reset when retrying. */
8426
	pipe_config->port_clock = 0;
8427
	pipe_config->pixel_multiplier = 1;
8428

8429 8430 8431
	/* Fill in default crtc timings, allow encoders to overwrite them. */
	drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, 0);

8432 8433 8434
	/* Pass our mode to the connectors and the CRTC to give them a chance to
	 * adjust it according to limitations or connector properties, and also
	 * a chance to reject the mode entirely.
8435
	 */
8436 8437
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
8438

8439 8440
		if (&encoder->new_crtc->base != crtc)
			continue;
8441

8442 8443
		if (!(encoder->compute_config(encoder, pipe_config))) {
			DRM_DEBUG_KMS("Encoder config failure\n");
8444 8445
			goto fail;
		}
8446
	}
8447

8448 8449 8450
	/* Set default port clock if not overwritten by the encoder. Needs to be
	 * done afterwards in case the encoder adjusts the mode. */
	if (!pipe_config->port_clock)
8451 8452
		pipe_config->port_clock = pipe_config->adjusted_mode.clock *
			pipe_config->pixel_multiplier;
8453

8454
	ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
8455
	if (ret < 0) {
8456 8457
		DRM_DEBUG_KMS("CRTC fixup failed\n");
		goto fail;
8458
	}
8459 8460 8461 8462 8463 8464 8465 8466 8467 8468 8469 8470

	if (ret == RETRY) {
		if (WARN(!retry, "loop in pipe configuration computation\n")) {
			ret = -EINVAL;
			goto fail;
		}

		DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
		retry = false;
		goto encoder_retry;
	}

8471 8472 8473 8474
	pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
	DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
		      plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);

8475
	return pipe_config;
8476
fail:
8477
	kfree(pipe_config);
8478
	return ERR_PTR(ret);
8479
}
8480

8481 8482 8483 8484 8485
/* Computes which crtcs are affected and sets the relevant bits in the mask. For
 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
static void
intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
			     unsigned *prepare_pipes, unsigned *disable_pipes)
J
Jesse Barnes 已提交
8486 8487
{
	struct intel_crtc *intel_crtc;
8488 8489 8490 8491
	struct drm_device *dev = crtc->dev;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
	struct drm_crtc *tmp_crtc;
J
Jesse Barnes 已提交
8492

8493
	*disable_pipes = *modeset_pipes = *prepare_pipes = 0;
J
Jesse Barnes 已提交
8494

8495 8496 8497 8498 8499 8500 8501 8502
	/* Check which crtcs have changed outputs connected to them, these need
	 * to be part of the prepare_pipes mask. We don't (yet) support global
	 * modeset across multiple crtcs, so modeset_pipes will only have one
	 * bit set at most. */
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (connector->base.encoder == &connector->new_encoder->base)
			continue;
J
Jesse Barnes 已提交
8503

8504 8505 8506 8507 8508 8509 8510 8511 8512
		if (connector->base.encoder) {
			tmp_crtc = connector->base.encoder->crtc;

			*prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
		}

		if (connector->new_encoder)
			*prepare_pipes |=
				1 << connector->new_encoder->new_crtc->pipe;
J
Jesse Barnes 已提交
8513 8514
	}

8515 8516 8517 8518 8519 8520 8521 8522 8523 8524 8525 8526 8527
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		if (encoder->base.crtc == &encoder->new_crtc->base)
			continue;

		if (encoder->base.crtc) {
			tmp_crtc = encoder->base.crtc;

			*prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
		}

		if (encoder->new_crtc)
			*prepare_pipes |= 1 << encoder->new_crtc->pipe;
8528 8529
	}

8530 8531 8532 8533
	/* Check for any pipes that will be fully disabled ... */
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
			    base.head) {
		bool used = false;
J
Jesse Barnes 已提交
8534

8535 8536 8537
		/* Don't try to disable disabled crtcs. */
		if (!intel_crtc->base.enabled)
			continue;
8538

8539 8540 8541 8542 8543 8544 8545 8546
		list_for_each_entry(encoder, &dev->mode_config.encoder_list,
				    base.head) {
			if (encoder->new_crtc == intel_crtc)
				used = true;
		}

		if (!used)
			*disable_pipes |= 1 << intel_crtc->pipe;
8547 8548
	}

8549 8550 8551 8552 8553 8554

	/* set_mode is also used to update properties on life display pipes. */
	intel_crtc = to_intel_crtc(crtc);
	if (crtc->enabled)
		*prepare_pipes |= 1 << intel_crtc->pipe;

8555 8556 8557 8558 8559
	/*
	 * For simplicity do a full modeset on any pipe where the output routing
	 * changed. We could be more clever, but that would require us to be
	 * more careful with calling the relevant encoder->mode_set functions.
	 */
8560 8561 8562 8563 8564 8565
	if (*prepare_pipes)
		*modeset_pipes = *prepare_pipes;

	/* ... and mask these out. */
	*modeset_pipes &= ~(*disable_pipes);
	*prepare_pipes &= ~(*disable_pipes);
8566 8567 8568 8569 8570 8571 8572 8573

	/*
	 * HACK: We don't (yet) fully support global modesets. intel_set_config
	 * obies this rule, but the modeset restore mode of
	 * intel_modeset_setup_hw_state does not.
	 */
	*modeset_pipes &= 1 << intel_crtc->pipe;
	*prepare_pipes &= 1 << intel_crtc->pipe;
8574 8575 8576

	DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
		      *modeset_pipes, *prepare_pipes, *disable_pipes);
8577
}
J
Jesse Barnes 已提交
8578

8579
static bool intel_crtc_in_use(struct drm_crtc *crtc)
8580
{
8581
	struct drm_encoder *encoder;
8582 8583
	struct drm_device *dev = crtc->dev;

8584 8585 8586 8587 8588 8589 8590 8591 8592 8593 8594 8595 8596 8597 8598 8599 8600 8601 8602 8603 8604 8605 8606 8607 8608 8609 8610 8611 8612 8613 8614 8615 8616 8617 8618 8619 8620 8621 8622 8623
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
		if (encoder->crtc == crtc)
			return true;

	return false;
}

static void
intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
{
	struct intel_encoder *intel_encoder;
	struct intel_crtc *intel_crtc;
	struct drm_connector *connector;

	list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
			    base.head) {
		if (!intel_encoder->base.crtc)
			continue;

		intel_crtc = to_intel_crtc(intel_encoder->base.crtc);

		if (prepare_pipes & (1 << intel_crtc->pipe))
			intel_encoder->connectors_active = false;
	}

	intel_modeset_commit_output_state(dev);

	/* Update computed state. */
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
			    base.head) {
		intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
	}

	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		if (!connector->encoder || !connector->encoder->crtc)
			continue;

		intel_crtc = to_intel_crtc(connector->encoder->crtc);

		if (prepare_pipes & (1 << intel_crtc->pipe)) {
8624 8625 8626
			struct drm_property *dpms_property =
				dev->mode_config.dpms_property;

8627
			connector->dpms = DRM_MODE_DPMS_ON;
8628
			drm_object_property_set_value(&connector->base,
8629 8630
							 dpms_property,
							 DRM_MODE_DPMS_ON);
8631 8632 8633 8634 8635 8636 8637 8638

			intel_encoder = to_intel_encoder(connector->encoder);
			intel_encoder->connectors_active = true;
		}
	}

}

8639
static bool intel_fuzzy_clock_check(int clock1, int clock2)
8640
{
8641
	int diff;
8642 8643 8644 8645 8646 8647 8648 8649 8650 8651 8652 8653 8654 8655 8656

	if (clock1 == clock2)
		return true;

	if (!clock1 || !clock2)
		return false;

	diff = abs(clock1 - clock2);

	if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
		return true;

	return false;
}

8657 8658 8659 8660
#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
	list_for_each_entry((intel_crtc), \
			    &(dev)->mode_config.crtc_list, \
			    base.head) \
8661
		if (mask & (1 <<(intel_crtc)->pipe))
8662

8663
static bool
8664 8665
intel_pipe_config_compare(struct drm_device *dev,
			  struct intel_crtc_config *current_config,
8666 8667
			  struct intel_crtc_config *pipe_config)
{
8668 8669 8670 8671 8672 8673 8674 8675 8676
#define PIPE_CONF_CHECK_X(name)	\
	if (current_config->name != pipe_config->name) { \
		DRM_ERROR("mismatch in " #name " " \
			  "(expected 0x%08x, found 0x%08x)\n", \
			  current_config->name, \
			  pipe_config->name); \
		return false; \
	}

8677 8678 8679 8680 8681 8682 8683
#define PIPE_CONF_CHECK_I(name)	\
	if (current_config->name != pipe_config->name) { \
		DRM_ERROR("mismatch in " #name " " \
			  "(expected %i, found %i)\n", \
			  current_config->name, \
			  pipe_config->name); \
		return false; \
8684 8685
	}

8686 8687
#define PIPE_CONF_CHECK_FLAGS(name, mask)	\
	if ((current_config->name ^ pipe_config->name) & (mask)) { \
8688
		DRM_ERROR("mismatch in " #name "(" #mask ") "	   \
8689 8690 8691 8692 8693 8694
			  "(expected %i, found %i)\n", \
			  current_config->name & (mask), \
			  pipe_config->name & (mask)); \
		return false; \
	}

8695 8696 8697 8698 8699 8700 8701 8702 8703
#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
	if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
		DRM_ERROR("mismatch in " #name " " \
			  "(expected %i, found %i)\n", \
			  current_config->name, \
			  pipe_config->name); \
		return false; \
	}

8704 8705 8706
#define PIPE_CONF_QUIRK(quirk)	\
	((current_config->quirks | pipe_config->quirks) & (quirk))

8707 8708
	PIPE_CONF_CHECK_I(cpu_transcoder);

8709 8710
	PIPE_CONF_CHECK_I(has_pch_encoder);
	PIPE_CONF_CHECK_I(fdi_lanes);
8711 8712 8713 8714 8715
	PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
	PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
	PIPE_CONF_CHECK_I(fdi_m_n.link_m);
	PIPE_CONF_CHECK_I(fdi_m_n.link_n);
	PIPE_CONF_CHECK_I(fdi_m_n.tu);
8716

8717 8718 8719 8720 8721 8722 8723
	PIPE_CONF_CHECK_I(has_dp_encoder);
	PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
	PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
	PIPE_CONF_CHECK_I(dp_m_n.link_m);
	PIPE_CONF_CHECK_I(dp_m_n.link_n);
	PIPE_CONF_CHECK_I(dp_m_n.tu);

8724 8725 8726 8727 8728 8729 8730 8731 8732 8733 8734 8735 8736 8737
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);

	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);

8738
	PIPE_CONF_CHECK_I(pixel_multiplier);
8739

8740 8741 8742
	PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
			      DRM_MODE_FLAG_INTERLACE);

8743 8744 8745 8746 8747 8748 8749 8750 8751 8752
	if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
		PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
				      DRM_MODE_FLAG_PHSYNC);
		PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
				      DRM_MODE_FLAG_NHSYNC);
		PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
				      DRM_MODE_FLAG_PVSYNC);
		PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
				      DRM_MODE_FLAG_NVSYNC);
	}
8753

8754 8755
	PIPE_CONF_CHECK_I(pipe_src_w);
	PIPE_CONF_CHECK_I(pipe_src_h);
8756

8757 8758 8759 8760 8761 8762 8763 8764
	PIPE_CONF_CHECK_I(gmch_pfit.control);
	/* pfit ratios are autocomputed by the hw on gen4+ */
	if (INTEL_INFO(dev)->gen < 4)
		PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
	PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
	PIPE_CONF_CHECK_I(pch_pfit.pos);
	PIPE_CONF_CHECK_I(pch_pfit.size);

P
Paulo Zanoni 已提交
8765 8766
	PIPE_CONF_CHECK_I(ips_enabled);

8767 8768
	PIPE_CONF_CHECK_I(double_wide);

8769
	PIPE_CONF_CHECK_I(shared_dpll);
8770
	PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8771
	PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
8772 8773
	PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
	PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
8774

8775 8776 8777
	if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
		PIPE_CONF_CHECK_I(pipe_bpp);

8778
	if (!IS_HASWELL(dev)) {
8779
		PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.clock);
8780 8781
		PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
	}
8782

8783
#undef PIPE_CONF_CHECK_X
8784
#undef PIPE_CONF_CHECK_I
8785
#undef PIPE_CONF_CHECK_FLAGS
8786
#undef PIPE_CONF_CHECK_CLOCK_FUZZY
8787
#undef PIPE_CONF_QUIRK
8788

8789 8790 8791
	return true;
}

8792 8793
static void
check_connector_state(struct drm_device *dev)
8794 8795 8796 8797 8798 8799 8800 8801 8802 8803 8804 8805
{
	struct intel_connector *connector;

	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		/* This also checks the encoder/connector hw state with the
		 * ->get_hw_state callbacks. */
		intel_connector_check_state(connector);

		WARN(&connector->new_encoder->base != connector->base.encoder,
		     "connector's staged encoder doesn't match current encoder\n");
	}
8806 8807 8808 8809 8810 8811 8812
}

static void
check_encoder_state(struct drm_device *dev)
{
	struct intel_encoder *encoder;
	struct intel_connector *connector;
8813 8814 8815 8816 8817 8818 8819 8820 8821 8822 8823 8824 8825 8826 8827 8828 8829 8830 8831 8832 8833 8834 8835 8836 8837 8838 8839 8840 8841 8842 8843 8844 8845 8846 8847 8848 8849 8850 8851 8852 8853 8854 8855 8856 8857 8858 8859 8860 8861 8862 8863

	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		bool enabled = false;
		bool active = false;
		enum pipe pipe, tracked_pipe;

		DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base));

		WARN(&encoder->new_crtc->base != encoder->base.crtc,
		     "encoder's stage crtc doesn't match current crtc\n");
		WARN(encoder->connectors_active && !encoder->base.crtc,
		     "encoder's active_connectors set, but no crtc\n");

		list_for_each_entry(connector, &dev->mode_config.connector_list,
				    base.head) {
			if (connector->base.encoder != &encoder->base)
				continue;
			enabled = true;
			if (connector->base.dpms != DRM_MODE_DPMS_OFF)
				active = true;
		}
		WARN(!!encoder->base.crtc != enabled,
		     "encoder's enabled state mismatch "
		     "(expected %i, found %i)\n",
		     !!encoder->base.crtc, enabled);
		WARN(active && !encoder->base.crtc,
		     "active encoder with no crtc\n");

		WARN(encoder->connectors_active != active,
		     "encoder's computed active state doesn't match tracked active state "
		     "(expected %i, found %i)\n", active, encoder->connectors_active);

		active = encoder->get_hw_state(encoder, &pipe);
		WARN(active != encoder->connectors_active,
		     "encoder's hw state doesn't match sw tracking "
		     "(expected %i, found %i)\n",
		     encoder->connectors_active, active);

		if (!encoder->base.crtc)
			continue;

		tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
		WARN(active && pipe != tracked_pipe,
		     "active encoder's pipe doesn't match"
		     "(expected %i, found %i)\n",
		     tracked_pipe, pipe);

	}
8864 8865 8866 8867 8868 8869 8870 8871 8872
}

static void
check_crtc_state(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;
	struct intel_crtc_config pipe_config;
8873 8874 8875 8876 8877 8878

	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
		bool enabled = false;
		bool active = false;

8879 8880
		memset(&pipe_config, 0, sizeof(pipe_config));

8881 8882 8883 8884 8885 8886 8887 8888 8889 8890 8891 8892 8893 8894
		DRM_DEBUG_KMS("[CRTC:%d]\n",
			      crtc->base.base.id);

		WARN(crtc->active && !crtc->base.enabled,
		     "active crtc, but not enabled in sw tracking\n");

		list_for_each_entry(encoder, &dev->mode_config.encoder_list,
				    base.head) {
			if (encoder->base.crtc != &crtc->base)
				continue;
			enabled = true;
			if (encoder->connectors_active)
				active = true;
		}
8895

8896 8897 8898 8899 8900 8901 8902
		WARN(active != crtc->active,
		     "crtc's computed active state doesn't match tracked active state "
		     "(expected %i, found %i)\n", active, crtc->active);
		WARN(enabled != crtc->base.enabled,
		     "crtc's computed enabled state doesn't match tracked enabled state "
		     "(expected %i, found %i)\n", enabled, crtc->base.enabled);

8903 8904
		active = dev_priv->display.get_pipe_config(crtc,
							   &pipe_config);
8905 8906 8907 8908 8909

		/* hw state is inconsistent with the pipe A quirk */
		if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
			active = crtc->active;

8910 8911
		list_for_each_entry(encoder, &dev->mode_config.encoder_list,
				    base.head) {
8912
			enum pipe pipe;
8913 8914
			if (encoder->base.crtc != &crtc->base)
				continue;
8915 8916
			if (encoder->get_config &&
			    encoder->get_hw_state(encoder, &pipe))
8917 8918 8919
				encoder->get_config(encoder, &pipe_config);
		}

8920 8921 8922 8923
		WARN(crtc->active != active,
		     "crtc active state doesn't match with hw state "
		     "(expected %i, found %i)\n", crtc->active, active);

8924 8925 8926 8927 8928 8929 8930 8931
		if (active &&
		    !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
			WARN(1, "pipe state doesn't match!\n");
			intel_dump_pipe_config(crtc, &pipe_config,
					       "[hw state]");
			intel_dump_pipe_config(crtc, &crtc->config,
					       "[sw state]");
		}
8932 8933 8934
	}
}

8935 8936 8937 8938 8939 8940 8941
static void
check_shared_dpll_state(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *crtc;
	struct intel_dpll_hw_state dpll_hw_state;
	int i;
8942 8943 8944 8945 8946 8947 8948 8949 8950 8951 8952 8953 8954 8955 8956 8957 8958

	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
		int enabled_crtcs = 0, active_crtcs = 0;
		bool active;

		memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));

		DRM_DEBUG_KMS("%s\n", pll->name);

		active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);

		WARN(pll->active > pll->refcount,
		     "more active pll users than references: %i vs %i\n",
		     pll->active, pll->refcount);
		WARN(pll->active && !pll->on,
		     "pll in active use but not on in sw tracking\n");
8959 8960
		WARN(pll->on && !pll->active,
		     "pll in on but not on in use in sw tracking\n");
8961 8962 8963 8964 8965 8966 8967 8968 8969 8970 8971 8972 8973 8974 8975 8976 8977
		WARN(pll->on != active,
		     "pll on state mismatch (expected %i, found %i)\n",
		     pll->on, active);

		list_for_each_entry(crtc, &dev->mode_config.crtc_list,
				    base.head) {
			if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
				enabled_crtcs++;
			if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
				active_crtcs++;
		}
		WARN(pll->active != active_crtcs,
		     "pll active crtcs mismatch (expected %i, found %i)\n",
		     pll->active, active_crtcs);
		WARN(pll->refcount != enabled_crtcs,
		     "pll enabled crtcs mismatch (expected %i, found %i)\n",
		     pll->refcount, enabled_crtcs);
8978 8979 8980 8981

		WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
				       sizeof(dpll_hw_state)),
		     "pll hw state mismatch\n");
8982
	}
8983 8984
}

8985 8986 8987 8988 8989 8990 8991 8992 8993
void
intel_modeset_check_state(struct drm_device *dev)
{
	check_connector_state(dev);
	check_encoder_state(dev);
	check_crtc_state(dev);
	check_shared_dpll_state(dev);
}

8994 8995 8996 8997 8998 8999 9000 9001 9002 9003 9004 9005
void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
				     int dotclock)
{
	/*
	 * FDI already provided one idea for the dotclock.
	 * Yell if the encoder disagrees.
	 */
	WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.clock, dotclock),
	     "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
	     pipe_config->adjusted_mode.clock, dotclock);
}

9006 9007 9008
static int __intel_set_mode(struct drm_crtc *crtc,
			    struct drm_display_mode *mode,
			    int x, int y, struct drm_framebuffer *fb)
9009 9010
{
	struct drm_device *dev = crtc->dev;
9011
	drm_i915_private_t *dev_priv = dev->dev_private;
9012 9013
	struct drm_display_mode *saved_mode, *saved_hwmode;
	struct intel_crtc_config *pipe_config = NULL;
9014 9015
	struct intel_crtc *intel_crtc;
	unsigned disable_pipes, prepare_pipes, modeset_pipes;
9016
	int ret = 0;
9017

9018
	saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
9019 9020
	if (!saved_mode)
		return -ENOMEM;
9021
	saved_hwmode = saved_mode + 1;
9022

9023
	intel_modeset_affected_pipes(crtc, &modeset_pipes,
9024 9025
				     &prepare_pipes, &disable_pipes);

9026 9027
	*saved_hwmode = crtc->hwmode;
	*saved_mode = crtc->mode;
9028

9029 9030 9031 9032 9033 9034
	/* Hack: Because we don't (yet) support global modeset on multiple
	 * crtcs, we don't keep track of the new mode for more than one crtc.
	 * Hence simply check whether any bit is set in modeset_pipes in all the
	 * pieces of code that are not yet converted to deal with mutliple crtcs
	 * changing their mode at the same time. */
	if (modeset_pipes) {
9035
		pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
9036 9037 9038 9039
		if (IS_ERR(pipe_config)) {
			ret = PTR_ERR(pipe_config);
			pipe_config = NULL;

9040
			goto out;
9041
		}
9042 9043
		intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
				       "[modeset]");
9044
	}
9045

9046 9047 9048
	for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
		intel_crtc_disable(&intel_crtc->base);

9049 9050 9051 9052
	for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
		if (intel_crtc->base.enabled)
			dev_priv->display.crtc_disable(&intel_crtc->base);
	}
9053

9054 9055
	/* crtc->mode is already used by the ->mode_set callbacks, hence we need
	 * to set it here already despite that we pass it down the callchain.
9056
	 */
9057
	if (modeset_pipes) {
9058
		crtc->mode = *mode;
9059 9060 9061 9062
		/* mode_set/enable/disable functions rely on a correct pipe
		 * config. */
		to_intel_crtc(crtc)->config = *pipe_config;
	}
9063

9064 9065 9066
	/* Only after disabling all output pipelines that will be changed can we
	 * update the the output configuration. */
	intel_modeset_update_state(dev, prepare_pipes);
9067

9068 9069 9070
	if (dev_priv->display.modeset_global_resources)
		dev_priv->display.modeset_global_resources(dev);

9071 9072
	/* Set up the DPLL and any encoders state that needs to adjust or depend
	 * on the DPLL.
9073
	 */
9074
	for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
9075 9076 9077 9078
		ret = intel_crtc_mode_set(&intel_crtc->base,
					  x, y, fb);
		if (ret)
			goto done;
9079 9080 9081
	}

	/* Now enable the clocks, plane, pipe, and connectors that we set up. */
9082 9083
	for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
		dev_priv->display.crtc_enable(&intel_crtc->base);
9084

9085 9086
	if (modeset_pipes) {
		/* Store real post-adjustment hardware mode. */
9087
		crtc->hwmode = pipe_config->adjusted_mode;
9088

9089 9090 9091 9092 9093 9094
		/* Calculate and store various constants which
		 * are later needed by vblank and swap-completion
		 * timestamping. They are derived from true hwmode.
		 */
		drm_calc_timestamping_constants(crtc);
	}
9095 9096 9097

	/* FIXME: add subpixel order */
done:
9098
	if (ret && crtc->enabled) {
9099 9100
		crtc->hwmode = *saved_hwmode;
		crtc->mode = *saved_mode;
9101 9102
	}

9103
out:
9104
	kfree(pipe_config);
9105
	kfree(saved_mode);
9106
	return ret;
9107 9108
}

9109 9110 9111
static int intel_set_mode(struct drm_crtc *crtc,
			  struct drm_display_mode *mode,
			  int x, int y, struct drm_framebuffer *fb)
9112 9113 9114 9115 9116 9117 9118 9119 9120 9121 9122
{
	int ret;

	ret = __intel_set_mode(crtc, mode, x, y, fb);

	if (ret == 0)
		intel_modeset_check_state(crtc->dev);

	return ret;
}

9123 9124 9125 9126 9127
void intel_crtc_restore_mode(struct drm_crtc *crtc)
{
	intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
}

9128 9129
#undef for_each_intel_crtc_masked

9130 9131 9132 9133 9134
static void intel_set_config_free(struct intel_set_config *config)
{
	if (!config)
		return;

9135 9136
	kfree(config->save_connector_encoders);
	kfree(config->save_encoder_crtcs);
9137 9138 9139
	kfree(config);
}

9140 9141 9142 9143 9144 9145 9146
static int intel_set_config_save_state(struct drm_device *dev,
				       struct intel_set_config *config)
{
	struct drm_encoder *encoder;
	struct drm_connector *connector;
	int count;

9147 9148 9149 9150
	config->save_encoder_crtcs =
		kcalloc(dev->mode_config.num_encoder,
			sizeof(struct drm_crtc *), GFP_KERNEL);
	if (!config->save_encoder_crtcs)
9151 9152
		return -ENOMEM;

9153 9154 9155 9156
	config->save_connector_encoders =
		kcalloc(dev->mode_config.num_connector,
			sizeof(struct drm_encoder *), GFP_KERNEL);
	if (!config->save_connector_encoders)
9157 9158 9159 9160 9161 9162 9163 9164
		return -ENOMEM;

	/* Copy data. Note that driver private data is not affected.
	 * Should anything bad happen only the expected state is
	 * restored, not the drivers personal bookkeeping.
	 */
	count = 0;
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
9165
		config->save_encoder_crtcs[count++] = encoder->crtc;
9166 9167 9168 9169
	}

	count = 0;
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9170
		config->save_connector_encoders[count++] = connector->encoder;
9171 9172 9173 9174 9175 9176 9177 9178
	}

	return 0;
}

static void intel_set_config_restore_state(struct drm_device *dev,
					   struct intel_set_config *config)
{
9179 9180
	struct intel_encoder *encoder;
	struct intel_connector *connector;
9181 9182 9183
	int count;

	count = 0;
9184 9185 9186
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		encoder->new_crtc =
			to_intel_crtc(config->save_encoder_crtcs[count++]);
9187 9188 9189
	}

	count = 0;
9190 9191 9192
	list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
		connector->new_encoder =
			to_intel_encoder(config->save_connector_encoders[count++]);
9193 9194 9195
	}
}

9196
static bool
9197
is_crtc_connector_off(struct drm_mode_set *set)
9198 9199 9200
{
	int i;

9201 9202 9203 9204 9205 9206 9207 9208 9209 9210
	if (set->num_connectors == 0)
		return false;

	if (WARN_ON(set->connectors == NULL))
		return false;

	for (i = 0; i < set->num_connectors; i++)
		if (set->connectors[i]->encoder &&
		    set->connectors[i]->encoder->crtc == set->crtc &&
		    set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
9211 9212 9213 9214 9215
			return true;

	return false;
}

9216 9217 9218 9219 9220 9221 9222
static void
intel_set_config_compute_mode_changes(struct drm_mode_set *set,
				      struct intel_set_config *config)
{

	/* We should be able to check here if the fb has the same properties
	 * and then just flip_or_move it */
9223 9224
	if (is_crtc_connector_off(set)) {
		config->mode_changed = true;
9225
	} else if (set->crtc->fb != set->fb) {
9226 9227
		/* If we have no fb then treat it as a full mode set */
		if (set->crtc->fb == NULL) {
9228 9229 9230 9231 9232 9233 9234 9235 9236 9237
			struct intel_crtc *intel_crtc =
				to_intel_crtc(set->crtc);

			if (intel_crtc->active && i915_fastboot) {
				DRM_DEBUG_KMS("crtc has no fb, will flip\n");
				config->fb_changed = true;
			} else {
				DRM_DEBUG_KMS("inactive crtc, full mode set\n");
				config->mode_changed = true;
			}
9238 9239
		} else if (set->fb == NULL) {
			config->mode_changed = true;
9240 9241
		} else if (set->fb->pixel_format !=
			   set->crtc->fb->pixel_format) {
9242
			config->mode_changed = true;
9243
		} else {
9244
			config->fb_changed = true;
9245
		}
9246 9247
	}

9248
	if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
9249 9250 9251 9252 9253 9254 9255 9256
		config->fb_changed = true;

	if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
		DRM_DEBUG_KMS("modes are different, full mode set\n");
		drm_mode_debug_printmodeline(&set->crtc->mode);
		drm_mode_debug_printmodeline(set->mode);
		config->mode_changed = true;
	}
9257 9258 9259

	DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
			set->crtc->base.id, config->mode_changed, config->fb_changed);
9260 9261
}

9262
static int
9263 9264 9265
intel_modeset_stage_output_state(struct drm_device *dev,
				 struct drm_mode_set *set,
				 struct intel_set_config *config)
9266
{
9267
	struct drm_crtc *new_crtc;
9268 9269
	struct intel_connector *connector;
	struct intel_encoder *encoder;
9270
	int ro;
9271

9272
	/* The upper layers ensure that we either disable a crtc or have a list
9273 9274 9275 9276 9277 9278 9279 9280
	 * of connectors. For paranoia, double-check this. */
	WARN_ON(!set->fb && (set->num_connectors != 0));
	WARN_ON(set->fb && (set->num_connectors == 0));

	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		/* Otherwise traverse passed in connector list and get encoders
		 * for them. */
9281
		for (ro = 0; ro < set->num_connectors; ro++) {
9282 9283
			if (set->connectors[ro] == &connector->base) {
				connector->new_encoder = connector->encoder;
9284 9285 9286 9287
				break;
			}
		}

9288 9289 9290 9291 9292 9293 9294 9295 9296 9297 9298 9299 9300 9301 9302
		/* If we disable the crtc, disable all its connectors. Also, if
		 * the connector is on the changing crtc but not on the new
		 * connector list, disable it. */
		if ((!set->fb || ro == set->num_connectors) &&
		    connector->base.encoder &&
		    connector->base.encoder->crtc == set->crtc) {
			connector->new_encoder = NULL;

			DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
				connector->base.base.id,
				drm_get_connector_name(&connector->base));
		}


		if (&connector->new_encoder->base != connector->base.encoder) {
9303
			DRM_DEBUG_KMS("encoder changed, full mode switch\n");
9304
			config->mode_changed = true;
9305 9306
		}
	}
9307
	/* connector->new_encoder is now updated for all connectors. */
9308

9309 9310 9311 9312
	/* Update crtc of enabled connectors. */
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (!connector->new_encoder)
9313 9314
			continue;

9315
		new_crtc = connector->new_encoder->base.crtc;
9316 9317

		for (ro = 0; ro < set->num_connectors; ro++) {
9318
			if (set->connectors[ro] == &connector->base)
9319 9320 9321 9322
				new_crtc = set->crtc;
		}

		/* Make sure the new CRTC will work with the encoder */
9323 9324
		if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
					   new_crtc)) {
9325
			return -EINVAL;
9326
		}
9327 9328 9329 9330 9331 9332 9333 9334 9335 9336 9337 9338 9339 9340 9341 9342 9343 9344 9345 9346 9347 9348 9349 9350 9351
		connector->encoder->new_crtc = to_intel_crtc(new_crtc);

		DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
			connector->base.base.id,
			drm_get_connector_name(&connector->base),
			new_crtc->base.id);
	}

	/* Check for any encoders that needs to be disabled. */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		list_for_each_entry(connector,
				    &dev->mode_config.connector_list,
				    base.head) {
			if (connector->new_encoder == encoder) {
				WARN_ON(!connector->new_encoder->new_crtc);

				goto next_encoder;
			}
		}
		encoder->new_crtc = NULL;
next_encoder:
		/* Only now check for crtc changes so we don't miss encoders
		 * that will be disabled. */
		if (&encoder->new_crtc->base != encoder->base.crtc) {
9352
			DRM_DEBUG_KMS("crtc changed, full mode switch\n");
9353
			config->mode_changed = true;
9354 9355
		}
	}
9356
	/* Now we've also updated encoder->new_crtc for all encoders. */
9357

9358 9359 9360 9361 9362 9363 9364 9365 9366 9367
	return 0;
}

static int intel_crtc_set_config(struct drm_mode_set *set)
{
	struct drm_device *dev;
	struct drm_mode_set save_set;
	struct intel_set_config *config;
	int ret;

9368 9369 9370
	BUG_ON(!set);
	BUG_ON(!set->crtc);
	BUG_ON(!set->crtc->helper_private);
9371

9372 9373 9374
	/* Enforce sane interface api - has been abused by the fb helper. */
	BUG_ON(!set->mode && set->fb);
	BUG_ON(set->fb && set->num_connectors == 0);
9375

9376 9377 9378 9379 9380 9381 9382 9383 9384 9385 9386 9387 9388 9389 9390 9391 9392 9393 9394 9395 9396 9397 9398 9399 9400 9401 9402 9403 9404 9405 9406
	if (set->fb) {
		DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
				set->crtc->base.id, set->fb->base.id,
				(int)set->num_connectors, set->x, set->y);
	} else {
		DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
	}

	dev = set->crtc->dev;

	ret = -ENOMEM;
	config = kzalloc(sizeof(*config), GFP_KERNEL);
	if (!config)
		goto out_config;

	ret = intel_set_config_save_state(dev, config);
	if (ret)
		goto out_config;

	save_set.crtc = set->crtc;
	save_set.mode = &set->crtc->mode;
	save_set.x = set->crtc->x;
	save_set.y = set->crtc->y;
	save_set.fb = set->crtc->fb;

	/* Compute whether we need a full modeset, only an fb base update or no
	 * change at all. In the future we might also check whether only the
	 * mode changed, e.g. for LVDS where we only change the panel fitter in
	 * such cases. */
	intel_set_config_compute_mode_changes(set, config);

9407
	ret = intel_modeset_stage_output_state(dev, set, config);
9408 9409 9410
	if (ret)
		goto fail;

9411
	if (config->mode_changed) {
9412 9413
		ret = intel_set_mode(set->crtc, set->mode,
				     set->x, set->y, set->fb);
9414
	} else if (config->fb_changed) {
9415 9416
		intel_crtc_wait_for_pending_flips(set->crtc);

D
Daniel Vetter 已提交
9417
		ret = intel_pipe_set_base(set->crtc,
9418
					  set->x, set->y, set->fb);
9419 9420
	}

9421
	if (ret) {
9422 9423
		DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
			      set->crtc->base.id, ret);
9424
fail:
9425
		intel_set_config_restore_state(dev, config);
9426

9427 9428 9429 9430 9431 9432
		/* Try to restore the config */
		if (config->mode_changed &&
		    intel_set_mode(save_set.crtc, save_set.mode,
				   save_set.x, save_set.y, save_set.fb))
			DRM_ERROR("failed to restore config after modeset failure\n");
	}
9433

9434 9435
out_config:
	intel_set_config_free(config);
9436 9437
	return ret;
}
9438 9439 9440 9441 9442

static const struct drm_crtc_funcs intel_crtc_funcs = {
	.cursor_set = intel_crtc_cursor_set,
	.cursor_move = intel_crtc_cursor_move,
	.gamma_set = intel_crtc_gamma_set,
9443
	.set_config = intel_crtc_set_config,
9444 9445 9446 9447
	.destroy = intel_crtc_destroy,
	.page_flip = intel_crtc_page_flip,
};

P
Paulo Zanoni 已提交
9448 9449
static void intel_cpu_pll_init(struct drm_device *dev)
{
P
Paulo Zanoni 已提交
9450
	if (HAS_DDI(dev))
P
Paulo Zanoni 已提交
9451 9452 9453
		intel_ddi_pll_init(dev);
}

9454 9455 9456
static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
				      struct intel_shared_dpll *pll,
				      struct intel_dpll_hw_state *hw_state)
9457
{
9458
	uint32_t val;
9459

9460
	val = I915_READ(PCH_DPLL(pll->id));
9461 9462 9463
	hw_state->dpll = val;
	hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
	hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
9464 9465 9466 9467

	return val & DPLL_VCO_ENABLE;
}

9468 9469 9470 9471 9472 9473 9474
static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
				  struct intel_shared_dpll *pll)
{
	I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
	I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
}

9475 9476 9477 9478 9479 9480
static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
				struct intel_shared_dpll *pll)
{
	/* PCH refclock must be enabled first */
	assert_pch_refclk_enabled(dev_priv);

9481 9482 9483 9484 9485 9486 9487 9488 9489 9490 9491 9492 9493
	I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);

	/* Wait for the clocks to stabilize. */
	POSTING_READ(PCH_DPLL(pll->id));
	udelay(150);

	/* The pixel multiplier can only be updated once the
	 * DPLL is enabled and the clocks are stable.
	 *
	 * So write it again.
	 */
	I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
	POSTING_READ(PCH_DPLL(pll->id));
9494 9495 9496 9497 9498 9499 9500 9501 9502 9503 9504 9505 9506
	udelay(200);
}

static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
				 struct intel_shared_dpll *pll)
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_crtc *crtc;

	/* Make sure no transcoder isn't still depending on us. */
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
		if (intel_crtc_to_shared_dpll(crtc) == pll)
			assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
9507 9508
	}

9509 9510
	I915_WRITE(PCH_DPLL(pll->id), 0);
	POSTING_READ(PCH_DPLL(pll->id));
9511 9512 9513
	udelay(200);
}

9514 9515 9516 9517 9518
static char *ibx_pch_dpll_names[] = {
	"PCH DPLL A",
	"PCH DPLL B",
};

9519
static void ibx_pch_dpll_init(struct drm_device *dev)
9520
{
9521
	struct drm_i915_private *dev_priv = dev->dev_private;
9522 9523
	int i;

9524
	dev_priv->num_shared_dpll = 2;
9525

D
Daniel Vetter 已提交
9526
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9527 9528
		dev_priv->shared_dplls[i].id = i;
		dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
9529
		dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
9530 9531
		dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
		dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
9532 9533
		dev_priv->shared_dplls[i].get_hw_state =
			ibx_pch_dpll_get_hw_state;
9534 9535 9536
	}
}

9537 9538
static void intel_shared_dpll_init(struct drm_device *dev)
{
9539
	struct drm_i915_private *dev_priv = dev->dev_private;
9540 9541 9542 9543 9544 9545 9546 9547 9548 9549 9550

	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
		ibx_pch_dpll_init(dev);
	else
		dev_priv->num_shared_dpll = 0;

	BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
	DRM_DEBUG_KMS("%i shared PLLs initialized\n",
		      dev_priv->num_shared_dpll);
}

9551
static void intel_crtc_init(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
9552
{
J
Jesse Barnes 已提交
9553
	drm_i915_private_t *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
9554 9555 9556 9557 9558 9559 9560 9561 9562 9563 9564 9565 9566 9567 9568 9569
	struct intel_crtc *intel_crtc;
	int i;

	intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
	if (intel_crtc == NULL)
		return;

	drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);

	drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
	for (i = 0; i < 256; i++) {
		intel_crtc->lut_r[i] = i;
		intel_crtc->lut_g[i] = i;
		intel_crtc->lut_b[i] = i;
	}

9570 9571 9572
	/* Swap pipes & planes for FBC on pre-965 */
	intel_crtc->pipe = pipe;
	intel_crtc->plane = pipe;
9573
	if (IS_MOBILE(dev) && IS_GEN3(dev)) {
9574
		DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
9575
		intel_crtc->plane = !pipe;
9576 9577
	}

J
Jesse Barnes 已提交
9578 9579 9580 9581 9582
	BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
	       dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
	dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
	dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;

J
Jesse Barnes 已提交
9583 9584 9585
	drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
}

9586
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
9587
				struct drm_file *file)
9588 9589
{
	struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
9590 9591
	struct drm_mode_object *drmmode_obj;
	struct intel_crtc *crtc;
9592

9593 9594
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;
9595

9596 9597
	drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
			DRM_MODE_OBJECT_CRTC);
9598

9599
	if (!drmmode_obj) {
9600 9601 9602 9603
		DRM_ERROR("no such CRTC id\n");
		return -EINVAL;
	}

9604 9605
	crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
	pipe_from_crtc_id->pipe = crtc->pipe;
9606

9607
	return 0;
9608 9609
}

9610
static int intel_encoder_clones(struct intel_encoder *encoder)
J
Jesse Barnes 已提交
9611
{
9612 9613
	struct drm_device *dev = encoder->base.dev;
	struct intel_encoder *source_encoder;
J
Jesse Barnes 已提交
9614 9615 9616
	int index_mask = 0;
	int entry = 0;

9617 9618 9619 9620
	list_for_each_entry(source_encoder,
			    &dev->mode_config.encoder_list, base.head) {

		if (encoder == source_encoder)
J
Jesse Barnes 已提交
9621
			index_mask |= (1 << entry);
9622 9623 9624 9625 9626

		/* Intel hw has only one MUX where enocoders could be cloned. */
		if (encoder->cloneable && source_encoder->cloneable)
			index_mask |= (1 << entry);

J
Jesse Barnes 已提交
9627 9628
		entry++;
	}
9629

J
Jesse Barnes 已提交
9630 9631 9632
	return index_mask;
}

9633 9634 9635 9636 9637 9638 9639 9640 9641 9642 9643 9644 9645 9646 9647 9648 9649
static bool has_edp_a(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!IS_MOBILE(dev))
		return false;

	if ((I915_READ(DP_A) & DP_DETECTED) == 0)
		return false;

	if (IS_GEN5(dev) &&
	    (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
		return false;

	return true;
}

J
Jesse Barnes 已提交
9650 9651
static void intel_setup_outputs(struct drm_device *dev)
{
9652
	struct drm_i915_private *dev_priv = dev->dev_private;
9653
	struct intel_encoder *encoder;
9654
	bool dpd_is_edp = false;
J
Jesse Barnes 已提交
9655

9656
	intel_lvds_init(dev);
J
Jesse Barnes 已提交
9657

9658
	if (!IS_ULT(dev))
9659
		intel_crt_init(dev);
9660

P
Paulo Zanoni 已提交
9661
	if (HAS_DDI(dev)) {
9662 9663 9664 9665 9666 9667 9668 9669 9670 9671 9672 9673 9674 9675 9676 9677 9678 9679 9680
		int found;

		/* Haswell uses DDI functions to detect digital outputs */
		found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
		/* DDI A only supports eDP */
		if (found)
			intel_ddi_init(dev, PORT_A);

		/* DDI B, C and D detection is indicated by the SFUSE_STRAP
		 * register */
		found = I915_READ(SFUSE_STRAP);

		if (found & SFUSE_STRAP_DDIB_DETECTED)
			intel_ddi_init(dev, PORT_B);
		if (found & SFUSE_STRAP_DDIC_DETECTED)
			intel_ddi_init(dev, PORT_C);
		if (found & SFUSE_STRAP_DDID_DETECTED)
			intel_ddi_init(dev, PORT_D);
	} else if (HAS_PCH_SPLIT(dev)) {
9681
		int found;
9682 9683 9684 9685
		dpd_is_edp = intel_dpd_is_edp(dev);

		if (has_edp_a(dev))
			intel_dp_init(dev, DP_A, PORT_A);
9686

9687
		if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
9688
			/* PCH SDVOB multiplex with HDMIB */
9689
			found = intel_sdvo_init(dev, PCH_SDVOB, true);
9690
			if (!found)
9691
				intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
9692
			if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
9693
				intel_dp_init(dev, PCH_DP_B, PORT_B);
9694 9695
		}

9696
		if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
9697
			intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
9698

9699
		if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
9700
			intel_hdmi_init(dev, PCH_HDMID, PORT_D);
9701

9702
		if (I915_READ(PCH_DP_C) & DP_DETECTED)
9703
			intel_dp_init(dev, PCH_DP_C, PORT_C);
9704

9705
		if (I915_READ(PCH_DP_D) & DP_DETECTED)
9706
			intel_dp_init(dev, PCH_DP_D, PORT_D);
9707
	} else if (IS_VALLEYVIEW(dev)) {
9708
		/* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
9709 9710 9711 9712 9713 9714 9715
		if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
			intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
					PORT_C);
			if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
				intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C,
					      PORT_C);
		}
9716

9717
		if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
9718 9719
			intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
					PORT_B);
9720 9721
			if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
				intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
9722
		}
9723 9724

		intel_dsi_init(dev);
9725
	} else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
9726
		bool found = false;
9727

9728
		if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
9729
			DRM_DEBUG_KMS("probing SDVOB\n");
9730
			found = intel_sdvo_init(dev, GEN3_SDVOB, true);
9731 9732
			if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
9733
				intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
9734
			}
9735

9736
			if (!found && SUPPORTS_INTEGRATED_DP(dev))
9737
				intel_dp_init(dev, DP_B, PORT_B);
9738
		}
9739 9740 9741

		/* Before G4X SDVOC doesn't have its own detect register */

9742
		if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
9743
			DRM_DEBUG_KMS("probing SDVOC\n");
9744
			found = intel_sdvo_init(dev, GEN3_SDVOC, false);
9745
		}
9746

9747
		if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
9748

9749 9750
			if (SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
9751
				intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
9752
			}
9753
			if (SUPPORTS_INTEGRATED_DP(dev))
9754
				intel_dp_init(dev, DP_C, PORT_C);
9755
		}
9756

9757
		if (SUPPORTS_INTEGRATED_DP(dev) &&
9758
		    (I915_READ(DP_D) & DP_DETECTED))
9759
			intel_dp_init(dev, DP_D, PORT_D);
9760
	} else if (IS_GEN2(dev))
J
Jesse Barnes 已提交
9761 9762
		intel_dvo_init(dev);

9763
	if (SUPPORTS_TV(dev))
J
Jesse Barnes 已提交
9764 9765
		intel_tv_init(dev);

9766 9767 9768
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		encoder->base.possible_crtcs = encoder->crtc_mask;
		encoder->base.possible_clones =
9769
			intel_encoder_clones(encoder);
J
Jesse Barnes 已提交
9770
	}
9771

P
Paulo Zanoni 已提交
9772
	intel_init_pch_refclk(dev);
9773 9774

	drm_helper_move_panel_connectors_to_head(dev);
J
Jesse Barnes 已提交
9775 9776
}

9777 9778 9779 9780 9781 9782
void intel_framebuffer_fini(struct intel_framebuffer *fb)
{
	drm_framebuffer_cleanup(&fb->base);
	drm_gem_object_unreference_unlocked(&fb->obj->base);
}

J
Jesse Barnes 已提交
9783 9784 9785 9786
static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);

9787
	intel_framebuffer_fini(intel_fb);
J
Jesse Barnes 已提交
9788 9789 9790 9791
	kfree(intel_fb);
}

static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
9792
						struct drm_file *file,
J
Jesse Barnes 已提交
9793 9794 9795
						unsigned int *handle)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
9796
	struct drm_i915_gem_object *obj = intel_fb->obj;
J
Jesse Barnes 已提交
9797

9798
	return drm_gem_handle_create(file, &obj->base, handle);
J
Jesse Barnes 已提交
9799 9800 9801 9802 9803 9804 9805
}

static const struct drm_framebuffer_funcs intel_fb_funcs = {
	.destroy = intel_user_framebuffer_destroy,
	.create_handle = intel_user_framebuffer_create_handle,
};

9806 9807
int intel_framebuffer_init(struct drm_device *dev,
			   struct intel_framebuffer *intel_fb,
9808
			   struct drm_mode_fb_cmd2 *mode_cmd,
9809
			   struct drm_i915_gem_object *obj)
J
Jesse Barnes 已提交
9810
{
9811
	int pitch_limit;
J
Jesse Barnes 已提交
9812 9813
	int ret;

9814 9815
	if (obj->tiling_mode == I915_TILING_Y) {
		DRM_DEBUG("hardware does not support tiling Y\n");
9816
		return -EINVAL;
9817
	}
9818

9819 9820 9821
	if (mode_cmd->pitches[0] & 63) {
		DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
			  mode_cmd->pitches[0]);
9822
		return -EINVAL;
9823
	}
9824

9825 9826 9827 9828 9829 9830 9831 9832 9833 9834 9835 9836 9837 9838 9839 9840 9841 9842 9843 9844
	if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
		pitch_limit = 32*1024;
	} else if (INTEL_INFO(dev)->gen >= 4) {
		if (obj->tiling_mode)
			pitch_limit = 16*1024;
		else
			pitch_limit = 32*1024;
	} else if (INTEL_INFO(dev)->gen >= 3) {
		if (obj->tiling_mode)
			pitch_limit = 8*1024;
		else
			pitch_limit = 16*1024;
	} else
		/* XXX DSPC is limited to 4k tiled */
		pitch_limit = 8*1024;

	if (mode_cmd->pitches[0] > pitch_limit) {
		DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
			  obj->tiling_mode ? "tiled" : "linear",
			  mode_cmd->pitches[0], pitch_limit);
9845
		return -EINVAL;
9846
	}
9847 9848

	if (obj->tiling_mode != I915_TILING_NONE &&
9849 9850 9851
	    mode_cmd->pitches[0] != obj->stride) {
		DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
			  mode_cmd->pitches[0], obj->stride);
9852
		return -EINVAL;
9853
	}
9854

9855
	/* Reject formats not supported by any plane early. */
9856
	switch (mode_cmd->pixel_format) {
9857
	case DRM_FORMAT_C8:
V
Ville Syrjälä 已提交
9858 9859 9860
	case DRM_FORMAT_RGB565:
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
9861 9862 9863
		break;
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
9864
		if (INTEL_INFO(dev)->gen > 3) {
9865 9866
			DRM_DEBUG("unsupported pixel format: %s\n",
				  drm_get_format_name(mode_cmd->pixel_format));
9867
			return -EINVAL;
9868
		}
9869 9870 9871
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
V
Ville Syrjälä 已提交
9872 9873
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
9874 9875
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
9876
		if (INTEL_INFO(dev)->gen < 4) {
9877 9878
			DRM_DEBUG("unsupported pixel format: %s\n",
				  drm_get_format_name(mode_cmd->pixel_format));
9879
			return -EINVAL;
9880
		}
9881
		break;
V
Ville Syrjälä 已提交
9882 9883 9884 9885
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
	case DRM_FORMAT_YVYU:
	case DRM_FORMAT_VYUY:
9886
		if (INTEL_INFO(dev)->gen < 5) {
9887 9888
			DRM_DEBUG("unsupported pixel format: %s\n",
				  drm_get_format_name(mode_cmd->pixel_format));
9889
			return -EINVAL;
9890
		}
9891 9892
		break;
	default:
9893 9894
		DRM_DEBUG("unsupported pixel format: %s\n",
			  drm_get_format_name(mode_cmd->pixel_format));
9895 9896 9897
		return -EINVAL;
	}

9898 9899 9900 9901
	/* FIXME need to adjust LINOFF/TILEOFF accordingly. */
	if (mode_cmd->offsets[0] != 0)
		return -EINVAL;

9902 9903 9904
	drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
	intel_fb->obj = obj;

J
Jesse Barnes 已提交
9905 9906 9907 9908 9909 9910 9911 9912 9913 9914 9915 9916
	ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
	if (ret) {
		DRM_ERROR("framebuffer init failed %d\n", ret);
		return ret;
	}

	return 0;
}

static struct drm_framebuffer *
intel_user_framebuffer_create(struct drm_device *dev,
			      struct drm_file *filp,
9917
			      struct drm_mode_fb_cmd2 *mode_cmd)
J
Jesse Barnes 已提交
9918
{
9919
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
9920

9921 9922
	obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
						mode_cmd->handles[0]));
9923
	if (&obj->base == NULL)
9924
		return ERR_PTR(-ENOENT);
J
Jesse Barnes 已提交
9925

9926
	return intel_framebuffer_create(dev, mode_cmd, obj);
J
Jesse Barnes 已提交
9927 9928 9929 9930
}

static const struct drm_mode_config_funcs intel_mode_funcs = {
	.fb_create = intel_user_framebuffer_create,
9931
	.output_poll_changed = intel_fb_output_poll_changed,
J
Jesse Barnes 已提交
9932 9933
};

9934 9935 9936 9937 9938
/* Set up chip specific display functions */
static void intel_init_display(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

9939 9940 9941 9942 9943 9944 9945 9946 9947
	if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
		dev_priv->display.find_dpll = g4x_find_best_dpll;
	else if (IS_VALLEYVIEW(dev))
		dev_priv->display.find_dpll = vlv_find_best_dpll;
	else if (IS_PINEVIEW(dev))
		dev_priv->display.find_dpll = pnv_find_best_dpll;
	else
		dev_priv->display.find_dpll = i9xx_find_best_dpll;

P
Paulo Zanoni 已提交
9948
	if (HAS_DDI(dev)) {
9949
		dev_priv->display.get_pipe_config = haswell_get_pipe_config;
P
Paulo Zanoni 已提交
9950
		dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
9951 9952
		dev_priv->display.crtc_enable = haswell_crtc_enable;
		dev_priv->display.crtc_disable = haswell_crtc_disable;
9953
		dev_priv->display.off = haswell_crtc_off;
P
Paulo Zanoni 已提交
9954 9955
		dev_priv->display.update_plane = ironlake_update_plane;
	} else if (HAS_PCH_SPLIT(dev)) {
9956
		dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
9957
		dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
9958 9959
		dev_priv->display.crtc_enable = ironlake_crtc_enable;
		dev_priv->display.crtc_disable = ironlake_crtc_disable;
9960
		dev_priv->display.off = ironlake_crtc_off;
9961
		dev_priv->display.update_plane = ironlake_update_plane;
9962 9963 9964 9965 9966 9967 9968
	} else if (IS_VALLEYVIEW(dev)) {
		dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
		dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
		dev_priv->display.crtc_enable = valleyview_crtc_enable;
		dev_priv->display.crtc_disable = i9xx_crtc_disable;
		dev_priv->display.off = i9xx_crtc_off;
		dev_priv->display.update_plane = i9xx_update_plane;
9969
	} else {
9970
		dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
9971
		dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
9972 9973
		dev_priv->display.crtc_enable = i9xx_crtc_enable;
		dev_priv->display.crtc_disable = i9xx_crtc_disable;
9974
		dev_priv->display.off = i9xx_crtc_off;
9975
		dev_priv->display.update_plane = i9xx_update_plane;
9976
	}
9977 9978

	/* Returns the core display clock speed */
J
Jesse Barnes 已提交
9979 9980 9981 9982
	if (IS_VALLEYVIEW(dev))
		dev_priv->display.get_display_clock_speed =
			valleyview_get_display_clock_speed;
	else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
9983 9984 9985 9986 9987
		dev_priv->display.get_display_clock_speed =
			i945_get_display_clock_speed;
	else if (IS_I915G(dev))
		dev_priv->display.get_display_clock_speed =
			i915_get_display_clock_speed;
9988
	else if (IS_I945GM(dev) || IS_845G(dev))
9989 9990
		dev_priv->display.get_display_clock_speed =
			i9xx_misc_get_display_clock_speed;
9991 9992 9993
	else if (IS_PINEVIEW(dev))
		dev_priv->display.get_display_clock_speed =
			pnv_get_display_clock_speed;
9994 9995 9996 9997 9998 9999
	else if (IS_I915GM(dev))
		dev_priv->display.get_display_clock_speed =
			i915gm_get_display_clock_speed;
	else if (IS_I865G(dev))
		dev_priv->display.get_display_clock_speed =
			i865_get_display_clock_speed;
10000
	else if (IS_I85X(dev))
10001 10002 10003 10004 10005 10006
		dev_priv->display.get_display_clock_speed =
			i855_get_display_clock_speed;
	else /* 852, 830 */
		dev_priv->display.get_display_clock_speed =
			i830_get_display_clock_speed;

10007
	if (HAS_PCH_SPLIT(dev)) {
10008
		if (IS_GEN5(dev)) {
10009
			dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
10010
			dev_priv->display.write_eld = ironlake_write_eld;
10011
		} else if (IS_GEN6(dev)) {
10012
			dev_priv->display.fdi_link_train = gen6_fdi_link_train;
10013
			dev_priv->display.write_eld = ironlake_write_eld;
10014 10015 10016
		} else if (IS_IVYBRIDGE(dev)) {
			/* FIXME: detect B0+ stepping and use auto training */
			dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
10017
			dev_priv->display.write_eld = ironlake_write_eld;
10018 10019
			dev_priv->display.modeset_global_resources =
				ivb_modeset_global_resources;
10020 10021
		} else if (IS_HASWELL(dev)) {
			dev_priv->display.fdi_link_train = hsw_fdi_link_train;
10022
			dev_priv->display.write_eld = haswell_write_eld;
10023 10024
			dev_priv->display.modeset_global_resources =
				haswell_modeset_global_resources;
10025
		}
10026
	} else if (IS_G4X(dev)) {
10027
		dev_priv->display.write_eld = g4x_write_eld;
10028
	}
10029 10030 10031 10032 10033 10034 10035 10036 10037 10038 10039 10040 10041 10042 10043 10044 10045 10046 10047 10048 10049

	/* Default just returns -ENODEV to indicate unsupported */
	dev_priv->display.queue_flip = intel_default_queue_flip;

	switch (INTEL_INFO(dev)->gen) {
	case 2:
		dev_priv->display.queue_flip = intel_gen2_queue_flip;
		break;

	case 3:
		dev_priv->display.queue_flip = intel_gen3_queue_flip;
		break;

	case 4:
	case 5:
		dev_priv->display.queue_flip = intel_gen4_queue_flip;
		break;

	case 6:
		dev_priv->display.queue_flip = intel_gen6_queue_flip;
		break;
10050 10051 10052
	case 7:
		dev_priv->display.queue_flip = intel_gen7_queue_flip;
		break;
10053
	}
10054 10055
}

10056 10057 10058 10059 10060
/*
 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
 * resume, or other times.  This quirk makes sure that's the case for
 * affected systems.
 */
10061
static void quirk_pipea_force(struct drm_device *dev)
10062 10063 10064 10065
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	dev_priv->quirks |= QUIRK_PIPEA_FORCE;
10066
	DRM_INFO("applying pipe a force quirk\n");
10067 10068
}

10069 10070 10071 10072 10073 10074 10075
/*
 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
 */
static void quirk_ssc_force_disable(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
10076
	DRM_INFO("applying lvds SSC disable quirk\n");
10077 10078
}

10079
/*
10080 10081
 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
 * brightness value
10082 10083 10084 10085 10086
 */
static void quirk_invert_brightness(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
10087
	DRM_INFO("applying inverted panel brightness quirk\n");
10088 10089
}

10090 10091 10092 10093 10094 10095 10096 10097 10098 10099 10100
/*
 * Some machines (Dell XPS13) suffer broken backlight controls if
 * BLM_PCH_PWM_ENABLE is set.
 */
static void quirk_no_pcm_pwm_enable(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_NO_PCH_PWM_ENABLE;
	DRM_INFO("applying no-PCH_PWM_ENABLE quirk\n");
}

10101 10102 10103 10104 10105 10106 10107
struct intel_quirk {
	int device;
	int subsystem_vendor;
	int subsystem_device;
	void (*hook)(struct drm_device *dev);
};

10108 10109 10110 10111 10112 10113 10114 10115 10116 10117 10118 10119 10120 10121 10122 10123 10124 10125 10126 10127 10128 10129 10130 10131 10132 10133 10134 10135
/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
struct intel_dmi_quirk {
	void (*hook)(struct drm_device *dev);
	const struct dmi_system_id (*dmi_id_list)[];
};

static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
{
	DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
	return 1;
}

static const struct intel_dmi_quirk intel_dmi_quirks[] = {
	{
		.dmi_id_list = &(const struct dmi_system_id[]) {
			{
				.callback = intel_dmi_reverse_brightness,
				.ident = "NCR Corporation",
				.matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
					    DMI_MATCH(DMI_PRODUCT_NAME, ""),
				},
			},
			{ }  /* terminating entry */
		},
		.hook = quirk_invert_brightness,
	},
};

10136
static struct intel_quirk intel_quirks[] = {
10137
	/* HP Mini needs pipe A force quirk (LP: #322104) */
10138
	{ 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
10139 10140 10141 10142 10143 10144 10145

	/* Toshiba Protege R-205, S-209 needs pipe A force quirk */
	{ 0x2592, 0x1179, 0x0001, quirk_pipea_force },

	/* ThinkPad T60 needs pipe A force quirk (bug #16494) */
	{ 0x2782, 0x17aa, 0x201a, quirk_pipea_force },

10146
	/* 830/845 need to leave pipe A & dpll A up */
10147
	{ 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
10148
	{ 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
10149 10150 10151

	/* Lenovo U160 cannot use SSC on LVDS */
	{ 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
10152 10153 10154

	/* Sony Vaio Y cannot use SSC on LVDS */
	{ 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
10155 10156 10157

	/* Acer Aspire 5734Z must invert backlight brightness */
	{ 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
10158 10159 10160

	/* Acer/eMachines G725 */
	{ 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
10161 10162 10163

	/* Acer/eMachines e725 */
	{ 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
10164 10165 10166

	/* Acer/Packard Bell NCL20 */
	{ 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
10167 10168 10169

	/* Acer Aspire 4736Z */
	{ 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
10170 10171 10172 10173 10174

	/* Dell XPS13 HD Sandy Bridge */
	{ 0x0116, 0x1028, 0x052e, quirk_no_pcm_pwm_enable },
	/* Dell XPS13 HD and XPS13 FHD Ivy Bridge */
	{ 0x0166, 0x1028, 0x058b, quirk_no_pcm_pwm_enable },
10175 10176 10177 10178 10179 10180 10181 10182 10183 10184 10185 10186 10187 10188 10189 10190 10191
};

static void intel_init_quirks(struct drm_device *dev)
{
	struct pci_dev *d = dev->pdev;
	int i;

	for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
		struct intel_quirk *q = &intel_quirks[i];

		if (d->device == q->device &&
		    (d->subsystem_vendor == q->subsystem_vendor ||
		     q->subsystem_vendor == PCI_ANY_ID) &&
		    (d->subsystem_device == q->subsystem_device ||
		     q->subsystem_device == PCI_ANY_ID))
			q->hook(dev);
	}
10192 10193 10194 10195
	for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
		if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
			intel_dmi_quirks[i].hook(dev);
	}
10196 10197
}

10198 10199 10200 10201 10202
/* Disable the VGA plane that we never use */
static void i915_disable_vga(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u8 sr1;
10203
	u32 vga_reg = i915_vgacntrl_reg(dev);
10204 10205

	vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
10206
	outb(SR01, VGA_SR_INDEX);
10207 10208
	sr1 = inb(VGA_SR_DATA);
	outb(sr1 | 1<<5, VGA_SR_DATA);
10209 10210 10211 10212 10213 10214 10215 10216 10217

	/* Disable VGA memory on Intel HD */
	if (HAS_PCH_SPLIT(dev)) {
		outb(inb(VGA_MSR_READ) & ~VGA_MSR_MEM_EN, VGA_MSR_WRITE);
		vga_set_legacy_decoding(dev->pdev, VGA_RSRC_LEGACY_IO |
						   VGA_RSRC_NORMAL_IO |
						   VGA_RSRC_NORMAL_MEM);
	}

10218 10219 10220 10221 10222 10223 10224
	vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
	udelay(300);

	I915_WRITE(vga_reg, VGA_DISP_DISABLE);
	POSTING_READ(vga_reg);
}

10225 10226 10227 10228 10229 10230 10231 10232 10233 10234 10235 10236 10237 10238
static void i915_enable_vga(struct drm_device *dev)
{
	/* Enable VGA memory on Intel HD */
	if (HAS_PCH_SPLIT(dev)) {
		vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
		outb(inb(VGA_MSR_READ) | VGA_MSR_MEM_EN, VGA_MSR_WRITE);
		vga_set_legacy_decoding(dev->pdev, VGA_RSRC_LEGACY_IO |
						   VGA_RSRC_LEGACY_MEM |
						   VGA_RSRC_NORMAL_IO |
						   VGA_RSRC_NORMAL_MEM);
		vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
	}
}

10239 10240
void intel_modeset_init_hw(struct drm_device *dev)
{
10241
	intel_init_power_well(dev);
10242

10243 10244
	intel_prepare_ddi(dev);

10245 10246
	intel_init_clock_gating(dev);

10247
	mutex_lock(&dev->struct_mutex);
10248
	intel_enable_gt_powersave(dev);
10249
	mutex_unlock(&dev->struct_mutex);
10250 10251
}

10252 10253 10254 10255 10256
void intel_modeset_suspend_hw(struct drm_device *dev)
{
	intel_suspend_hw(dev);
}

J
Jesse Barnes 已提交
10257 10258
void intel_modeset_init(struct drm_device *dev)
{
10259
	struct drm_i915_private *dev_priv = dev->dev_private;
10260
	int i, j, ret;
J
Jesse Barnes 已提交
10261 10262 10263 10264 10265 10266

	drm_mode_config_init(dev);

	dev->mode_config.min_width = 0;
	dev->mode_config.min_height = 0;

10267 10268 10269
	dev->mode_config.preferred_depth = 24;
	dev->mode_config.prefer_shadow = 1;

10270
	dev->mode_config.funcs = &intel_mode_funcs;
J
Jesse Barnes 已提交
10271

10272 10273
	intel_init_quirks(dev);

10274 10275
	intel_init_pm(dev);

B
Ben Widawsky 已提交
10276 10277 10278
	if (INTEL_INFO(dev)->num_pipes == 0)
		return;

10279 10280
	intel_init_display(dev);

10281 10282 10283 10284
	if (IS_GEN2(dev)) {
		dev->mode_config.max_width = 2048;
		dev->mode_config.max_height = 2048;
	} else if (IS_GEN3(dev)) {
10285 10286
		dev->mode_config.max_width = 4096;
		dev->mode_config.max_height = 4096;
J
Jesse Barnes 已提交
10287
	} else {
10288 10289
		dev->mode_config.max_width = 8192;
		dev->mode_config.max_height = 8192;
J
Jesse Barnes 已提交
10290
	}
B
Ben Widawsky 已提交
10291
	dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
J
Jesse Barnes 已提交
10292

10293
	DRM_DEBUG_KMS("%d display pipe%s available.\n",
10294 10295
		      INTEL_INFO(dev)->num_pipes,
		      INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
J
Jesse Barnes 已提交
10296

10297
	for_each_pipe(i) {
J
Jesse Barnes 已提交
10298
		intel_crtc_init(dev, i);
10299 10300 10301
		for (j = 0; j < dev_priv->num_plane; j++) {
			ret = intel_plane_init(dev, i, j);
			if (ret)
10302 10303
				DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
					      pipe_name(i), sprite_name(i, j), ret);
10304
		}
J
Jesse Barnes 已提交
10305 10306
	}

P
Paulo Zanoni 已提交
10307
	intel_cpu_pll_init(dev);
D
Daniel Vetter 已提交
10308
	intel_shared_dpll_init(dev);
10309

10310 10311
	/* Just disable it once at startup */
	i915_disable_vga(dev);
J
Jesse Barnes 已提交
10312
	intel_setup_outputs(dev);
10313 10314 10315

	/* Just in case the BIOS is doing something questionable. */
	intel_disable_fbc(dev);
10316 10317
}

10318 10319 10320 10321 10322 10323 10324 10325 10326
static void
intel_connector_break_all_links(struct intel_connector *connector)
{
	connector->base.dpms = DRM_MODE_DPMS_OFF;
	connector->base.encoder = NULL;
	connector->encoder->connectors_active = false;
	connector->encoder->base.crtc = NULL;
}

10327 10328 10329 10330 10331 10332 10333 10334 10335 10336 10337 10338 10339 10340 10341 10342 10343 10344 10345 10346 10347 10348 10349 10350
static void intel_enable_pipe_a(struct drm_device *dev)
{
	struct intel_connector *connector;
	struct drm_connector *crt = NULL;
	struct intel_load_detect_pipe load_detect_temp;

	/* We can't just switch on the pipe A, we need to set things up with a
	 * proper mode and output configuration. As a gross hack, enable pipe A
	 * by enabling the load detect pipe once. */
	list_for_each_entry(connector,
			    &dev->mode_config.connector_list,
			    base.head) {
		if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
			crt = &connector->base;
			break;
		}
	}

	if (!crt)
		return;

	if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
		intel_release_load_detect_pipe(crt, &load_detect_temp);

10351

10352 10353
}

10354 10355 10356
static bool
intel_check_plane_mapping(struct intel_crtc *crtc)
{
10357 10358
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
10359 10360
	u32 reg, val;

10361
	if (INTEL_INFO(dev)->num_pipes == 1)
10362 10363 10364 10365 10366 10367 10368 10369 10370 10371 10372 10373
		return true;

	reg = DSPCNTR(!crtc->plane);
	val = I915_READ(reg);

	if ((val & DISPLAY_PLANE_ENABLE) &&
	    (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
		return false;

	return true;
}

10374 10375 10376 10377
static void intel_sanitize_crtc(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
10378
	u32 reg;
10379 10380

	/* Clear any frame start delays used for debugging left by the BIOS */
10381
	reg = PIPECONF(crtc->config.cpu_transcoder);
10382 10383 10384
	I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);

	/* We need to sanitize the plane -> pipe mapping first because this will
10385 10386 10387
	 * disable the crtc (and hence change the state) if it is wrong. Note
	 * that gen4+ has a fixed plane -> pipe mapping.  */
	if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
10388 10389 10390 10391 10392 10393 10394 10395 10396 10397 10398 10399 10400 10401 10402 10403 10404 10405 10406 10407 10408 10409 10410 10411 10412 10413 10414
		struct intel_connector *connector;
		bool plane;

		DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
			      crtc->base.base.id);

		/* Pipe has the wrong plane attached and the plane is active.
		 * Temporarily change the plane mapping and disable everything
		 * ...  */
		plane = crtc->plane;
		crtc->plane = !plane;
		dev_priv->display.crtc_disable(&crtc->base);
		crtc->plane = plane;

		/* ... and break all links. */
		list_for_each_entry(connector, &dev->mode_config.connector_list,
				    base.head) {
			if (connector->encoder->base.crtc != &crtc->base)
				continue;

			intel_connector_break_all_links(connector);
		}

		WARN_ON(crtc->active);
		crtc->base.enabled = false;
	}

10415 10416 10417 10418 10419 10420 10421 10422 10423
	if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
	    crtc->pipe == PIPE_A && !crtc->active) {
		/* BIOS forgot to enable pipe A, this mostly happens after
		 * resume. Force-enable the pipe to fix this, the update_dpms
		 * call below we restore the pipe to the right state, but leave
		 * the required bits on. */
		intel_enable_pipe_a(dev);
	}

10424 10425 10426 10427 10428 10429 10430 10431 10432 10433 10434 10435 10436 10437 10438 10439 10440 10441 10442 10443 10444 10445 10446 10447 10448 10449 10450 10451 10452 10453 10454 10455 10456 10457 10458 10459 10460 10461 10462 10463 10464 10465 10466 10467 10468 10469 10470 10471 10472 10473 10474 10475 10476 10477 10478 10479 10480 10481 10482 10483 10484 10485 10486 10487 10488 10489 10490 10491 10492 10493 10494 10495 10496 10497
	/* Adjust the state of the output pipe according to whether we
	 * have active connectors/encoders. */
	intel_crtc_update_dpms(&crtc->base);

	if (crtc->active != crtc->base.enabled) {
		struct intel_encoder *encoder;

		/* This can happen either due to bugs in the get_hw_state
		 * functions or because the pipe is force-enabled due to the
		 * pipe A quirk. */
		DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
			      crtc->base.base.id,
			      crtc->base.enabled ? "enabled" : "disabled",
			      crtc->active ? "enabled" : "disabled");

		crtc->base.enabled = crtc->active;

		/* Because we only establish the connector -> encoder ->
		 * crtc links if something is active, this means the
		 * crtc is now deactivated. Break the links. connector
		 * -> encoder links are only establish when things are
		 *  actually up, hence no need to break them. */
		WARN_ON(crtc->active);

		for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
			WARN_ON(encoder->connectors_active);
			encoder->base.crtc = NULL;
		}
	}
}

static void intel_sanitize_encoder(struct intel_encoder *encoder)
{
	struct intel_connector *connector;
	struct drm_device *dev = encoder->base.dev;

	/* We need to check both for a crtc link (meaning that the
	 * encoder is active and trying to read from a pipe) and the
	 * pipe itself being active. */
	bool has_active_crtc = encoder->base.crtc &&
		to_intel_crtc(encoder->base.crtc)->active;

	if (encoder->connectors_active && !has_active_crtc) {
		DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base));

		/* Connector is active, but has no active pipe. This is
		 * fallout from our resume register restoring. Disable
		 * the encoder manually again. */
		if (encoder->base.crtc) {
			DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
				      encoder->base.base.id,
				      drm_get_encoder_name(&encoder->base));
			encoder->disable(encoder);
		}

		/* Inconsistent output/port/pipe state happens presumably due to
		 * a bug in one of the get_hw_state functions. Or someplace else
		 * in our code, like the register restore mess on resume. Clamp
		 * things to off as a safer default. */
		list_for_each_entry(connector,
				    &dev->mode_config.connector_list,
				    base.head) {
			if (connector->encoder != encoder)
				continue;

			intel_connector_break_all_links(connector);
		}
	}
	/* Enabled encoders without active connectors will be fixed in
	 * the crtc fixup. */
}

10498
void i915_redisable_vga(struct drm_device *dev)
10499 10500
{
	struct drm_i915_private *dev_priv = dev->dev_private;
10501
	u32 vga_reg = i915_vgacntrl_reg(dev);
10502

10503 10504 10505 10506 10507 10508 10509 10510
	/* This function can be called both from intel_modeset_setup_hw_state or
	 * at a very early point in our resume sequence, where the power well
	 * structures are not yet restored. Since this function is at a very
	 * paranoid "someone might have enabled VGA while we were not looking"
	 * level, just check if the power well is enabled instead of trying to
	 * follow the "don't touch the power well if we don't need it" policy
	 * the rest of the driver uses. */
	if (HAS_POWER_WELL(dev) &&
10511
	    (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
10512 10513
		return;

10514 10515
	if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
		DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
10516
		i915_disable_vga(dev);
10517 10518 10519
	}
}

10520
static void intel_modeset_readout_hw_state(struct drm_device *dev)
10521 10522 10523 10524 10525 10526
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe;
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
10527
	int i;
10528

10529 10530
	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
10531
		memset(&crtc->config, 0, sizeof(crtc->config));
10532

10533 10534
		crtc->active = dev_priv->display.get_pipe_config(crtc,
								 &crtc->config);
10535 10536 10537 10538 10539 10540 10541 10542

		crtc->base.enabled = crtc->active;

		DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
			      crtc->base.base.id,
			      crtc->active ? "enabled" : "disabled");
	}

10543
	/* FIXME: Smash this into the new shared dpll infrastructure. */
P
Paulo Zanoni 已提交
10544
	if (HAS_DDI(dev))
10545 10546
		intel_ddi_setup_hw_pll_state(dev);

10547 10548 10549 10550 10551 10552 10553 10554 10555 10556 10557 10558
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
		pll->active = 0;
		list_for_each_entry(crtc, &dev->mode_config.crtc_list,
				    base.head) {
			if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
				pll->active++;
		}
		pll->refcount = pll->active;

10559 10560
		DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
			      pll->name, pll->refcount, pll->on);
10561 10562
	}

10563 10564 10565 10566 10567
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		pipe = 0;

		if (encoder->get_hw_state(encoder, &pipe)) {
10568 10569
			crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
			encoder->base.crtc = &crtc->base;
10570
			if (encoder->get_config)
10571
				encoder->get_config(encoder, &crtc->config);
10572 10573 10574 10575 10576 10577 10578 10579 10580 10581 10582 10583 10584 10585 10586 10587 10588 10589 10590 10591 10592 10593 10594 10595 10596 10597 10598
		} else {
			encoder->base.crtc = NULL;
		}

		encoder->connectors_active = false;
		DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base),
			      encoder->base.crtc ? "enabled" : "disabled",
			      pipe);
	}

	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (connector->get_hw_state(connector)) {
			connector->base.dpms = DRM_MODE_DPMS_ON;
			connector->encoder->connectors_active = true;
			connector->base.encoder = &connector->encoder->base;
		} else {
			connector->base.dpms = DRM_MODE_DPMS_OFF;
			connector->base.encoder = NULL;
		}
		DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
			      connector->base.base.id,
			      drm_get_connector_name(&connector->base),
			      connector->base.encoder ? "enabled" : "disabled");
	}
10599 10600 10601 10602 10603 10604 10605 10606 10607 10608 10609 10610
}

/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
 * and i915 state tracking structures. */
void intel_modeset_setup_hw_state(struct drm_device *dev,
				  bool force_restore)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe;
	struct drm_plane *plane;
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;
10611
	int i;
10612 10613

	intel_modeset_readout_hw_state(dev);
10614

10615 10616 10617 10618 10619 10620 10621 10622 10623 10624 10625 10626 10627 10628 10629 10630
	/*
	 * Now that we have the config, copy it to each CRTC struct
	 * Note that this could go away if we move to using crtc_config
	 * checking everywhere.
	 */
	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
		if (crtc->active && i915_fastboot) {
			intel_crtc_mode_from_pipe_config(crtc, &crtc->config);

			DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
				      crtc->base.base.id);
			drm_mode_debug_printmodeline(&crtc->base.mode);
		}
	}

10631 10632 10633 10634 10635 10636 10637 10638 10639
	/* HW state is read out, now we need to sanitize this mess. */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		intel_sanitize_encoder(encoder);
	}

	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
		intel_sanitize_crtc(crtc);
10640
		intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
10641
	}
10642

10643 10644 10645 10646 10647 10648 10649 10650 10651 10652 10653 10654
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		if (!pll->on || pll->active)
			continue;

		DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);

		pll->disable(dev_priv, pll);
		pll->on = false;
	}

10655
	if (force_restore) {
10656 10657 10658 10659
		/*
		 * We need to use raw interfaces for restoring state to avoid
		 * checking (bogus) intermediate states.
		 */
10660
		for_each_pipe(pipe) {
10661 10662
			struct drm_crtc *crtc =
				dev_priv->pipe_to_crtc_mapping[pipe];
10663 10664 10665

			__intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
					 crtc->fb);
10666
		}
10667 10668
		list_for_each_entry(plane, &dev->mode_config.plane_list, head)
			intel_plane_restore(plane);
10669 10670

		i915_redisable_vga(dev);
10671 10672 10673
	} else {
		intel_modeset_update_staged_output_state(dev);
	}
10674 10675

	intel_modeset_check_state(dev);
10676 10677

	drm_mode_config_reset(dev);
10678 10679 10680 10681
}

void intel_modeset_gem_init(struct drm_device *dev)
{
10682
	intel_modeset_init_hw(dev);
10683 10684

	intel_setup_overlay(dev);
10685

10686
	intel_modeset_setup_hw_state(dev, false);
J
Jesse Barnes 已提交
10687 10688 10689 10690
}

void intel_modeset_cleanup(struct drm_device *dev)
{
10691 10692 10693
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;

10694 10695 10696 10697 10698 10699 10700 10701 10702 10703 10704
	/*
	 * Interrupts and polling as the first thing to avoid creating havoc.
	 * Too much stuff here (turning of rps, connectors, ...) would
	 * experience fancy races otherwise.
	 */
	drm_irq_uninstall(dev);
	cancel_work_sync(&dev_priv->hotplug_work);
	/*
	 * Due to the hpd irq storm handling the hotplug work can re-arm the
	 * poll handlers. Hence disable polling after hpd handling is shut down.
	 */
10705
	drm_kms_helper_poll_fini(dev);
10706

10707 10708
	mutex_lock(&dev->struct_mutex);

J
Jesse Barnes 已提交
10709 10710
	intel_unregister_dsm_handler();

10711 10712 10713 10714 10715
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		/* Skip inactive CRTCs */
		if (!crtc->fb)
			continue;

10716
		intel_increase_pllclock(crtc);
10717 10718
	}

10719
	intel_disable_fbc(dev);
10720

10721 10722
	i915_enable_vga(dev);

10723
	intel_disable_gt_powersave(dev);
10724

10725 10726
	ironlake_teardown_rc6(dev);

10727 10728
	mutex_unlock(&dev->struct_mutex);

10729 10730 10731
	/* flush any delayed tasks or pending work */
	flush_scheduled_work();

10732 10733 10734
	/* destroy backlight, if any, before the connectors */
	intel_panel_destroy_backlight(dev);

J
Jesse Barnes 已提交
10735
	drm_mode_config_cleanup(dev);
10736 10737

	intel_cleanup_overlay(dev);
J
Jesse Barnes 已提交
10738 10739
}

10740 10741 10742
/*
 * Return which encoder is currently attached for connector.
 */
10743
struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
J
Jesse Barnes 已提交
10744
{
10745 10746
	return &intel_attached_encoder(connector)->base;
}
10747

10748 10749 10750 10751 10752 10753
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder)
{
	connector->encoder = encoder;
	drm_mode_connector_attach_encoder(&connector->base,
					  &encoder->base);
J
Jesse Barnes 已提交
10754
}
10755 10756 10757 10758 10759 10760 10761 10762 10763 10764 10765 10766 10767 10768 10769 10770 10771

/*
 * set vga decode state - true == enable VGA decode
 */
int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u16 gmch_ctrl;

	pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
	if (state)
		gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
	else
		gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
	pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
	return 0;
}
10772 10773

struct intel_display_error_state {
10774 10775 10776

	u32 power_well_driver;

10777 10778
	int num_transcoders;

10779 10780 10781 10782 10783
	struct intel_cursor_error_state {
		u32 control;
		u32 position;
		u32 base;
		u32 size;
10784
	} cursor[I915_MAX_PIPES];
10785 10786 10787

	struct intel_pipe_error_state {
		u32 source;
10788
	} pipe[I915_MAX_PIPES];
10789 10790 10791 10792 10793 10794 10795 10796 10797

	struct intel_plane_error_state {
		u32 control;
		u32 stride;
		u32 size;
		u32 pos;
		u32 addr;
		u32 surface;
		u32 tile_offset;
10798
	} plane[I915_MAX_PIPES];
10799 10800 10801 10802 10803 10804 10805 10806 10807 10808 10809 10810 10811

	struct intel_transcoder_error_state {
		enum transcoder cpu_transcoder;

		u32 conf;

		u32 htotal;
		u32 hblank;
		u32 hsync;
		u32 vtotal;
		u32 vblank;
		u32 vsync;
	} transcoder[4];
10812 10813 10814 10815 10816
};

struct intel_display_error_state *
intel_display_capture_error_state(struct drm_device *dev)
{
10817
	drm_i915_private_t *dev_priv = dev->dev_private;
10818
	struct intel_display_error_state *error;
10819 10820 10821 10822 10823 10824
	int transcoders[] = {
		TRANSCODER_A,
		TRANSCODER_B,
		TRANSCODER_C,
		TRANSCODER_EDP,
	};
10825 10826
	int i;

10827 10828 10829
	if (INTEL_INFO(dev)->num_pipes == 0)
		return NULL;

10830 10831 10832 10833
	error = kmalloc(sizeof(*error), GFP_ATOMIC);
	if (error == NULL)
		return NULL;

10834 10835 10836
	if (HAS_POWER_WELL(dev))
		error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);

10837
	for_each_pipe(i) {
10838 10839 10840 10841 10842 10843 10844 10845 10846
		if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
			error->cursor[i].control = I915_READ(CURCNTR(i));
			error->cursor[i].position = I915_READ(CURPOS(i));
			error->cursor[i].base = I915_READ(CURBASE(i));
		} else {
			error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
			error->cursor[i].position = I915_READ(CURPOS_IVB(i));
			error->cursor[i].base = I915_READ(CURBASE_IVB(i));
		}
10847 10848 10849

		error->plane[i].control = I915_READ(DSPCNTR(i));
		error->plane[i].stride = I915_READ(DSPSTRIDE(i));
10850
		if (INTEL_INFO(dev)->gen <= 3) {
10851
			error->plane[i].size = I915_READ(DSPSIZE(i));
10852 10853
			error->plane[i].pos = I915_READ(DSPPOS(i));
		}
10854 10855
		if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
			error->plane[i].addr = I915_READ(DSPADDR(i));
10856 10857 10858 10859 10860 10861
		if (INTEL_INFO(dev)->gen >= 4) {
			error->plane[i].surface = I915_READ(DSPSURF(i));
			error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
		}

		error->pipe[i].source = I915_READ(PIPESRC(i));
10862 10863 10864 10865 10866 10867 10868 10869 10870 10871 10872 10873 10874 10875 10876 10877 10878 10879
	}

	error->num_transcoders = INTEL_INFO(dev)->num_pipes;
	if (HAS_DDI(dev_priv->dev))
		error->num_transcoders++; /* Account for eDP. */

	for (i = 0; i < error->num_transcoders; i++) {
		enum transcoder cpu_transcoder = transcoders[i];

		error->transcoder[i].cpu_transcoder = cpu_transcoder;

		error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
		error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
		error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
		error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
		error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
		error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
		error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
10880 10881
	}

10882 10883 10884 10885
	/* In the code above we read the registers without checking if the power
	 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
	 * prevent the next I915_WRITE from detecting it and printing an error
	 * message. */
10886
	intel_uncore_clear_errors(dev);
10887

10888 10889 10890
	return error;
}

10891 10892
#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)

10893
void
10894
intel_display_print_error_state(struct drm_i915_error_state_buf *m,
10895 10896 10897 10898 10899
				struct drm_device *dev,
				struct intel_display_error_state *error)
{
	int i;

10900 10901 10902
	if (!error)
		return;

10903
	err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
10904
	if (HAS_POWER_WELL(dev))
10905
		err_printf(m, "PWR_WELL_CTL2: %08x\n",
10906
			   error->power_well_driver);
10907
	for_each_pipe(i) {
10908 10909 10910 10911 10912 10913
		err_printf(m, "Pipe [%d]:\n", i);
		err_printf(m, "  SRC: %08x\n", error->pipe[i].source);

		err_printf(m, "Plane [%d]:\n", i);
		err_printf(m, "  CNTR: %08x\n", error->plane[i].control);
		err_printf(m, "  STRIDE: %08x\n", error->plane[i].stride);
10914
		if (INTEL_INFO(dev)->gen <= 3) {
10915 10916
			err_printf(m, "  SIZE: %08x\n", error->plane[i].size);
			err_printf(m, "  POS: %08x\n", error->plane[i].pos);
10917
		}
P
Paulo Zanoni 已提交
10918
		if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
10919
			err_printf(m, "  ADDR: %08x\n", error->plane[i].addr);
10920
		if (INTEL_INFO(dev)->gen >= 4) {
10921 10922
			err_printf(m, "  SURF: %08x\n", error->plane[i].surface);
			err_printf(m, "  TILEOFF: %08x\n", error->plane[i].tile_offset);
10923 10924
		}

10925 10926 10927 10928
		err_printf(m, "Cursor [%d]:\n", i);
		err_printf(m, "  CNTR: %08x\n", error->cursor[i].control);
		err_printf(m, "  POS: %08x\n", error->cursor[i].position);
		err_printf(m, "  BASE: %08x\n", error->cursor[i].base);
10929
	}
10930 10931 10932 10933 10934 10935 10936 10937 10938 10939 10940 10941

	for (i = 0; i < error->num_transcoders; i++) {
		err_printf(m, "  CPU transcoder: %c\n",
			   transcoder_name(error->transcoder[i].cpu_transcoder));
		err_printf(m, "  CONF: %08x\n", error->transcoder[i].conf);
		err_printf(m, "  HTOTAL: %08x\n", error->transcoder[i].htotal);
		err_printf(m, "  HBLANK: %08x\n", error->transcoder[i].hblank);
		err_printf(m, "  HSYNC: %08x\n", error->transcoder[i].hsync);
		err_printf(m, "  VTOTAL: %08x\n", error->transcoder[i].vtotal);
		err_printf(m, "  VBLANK: %08x\n", error->transcoder[i].vblank);
		err_printf(m, "  VSYNC: %08x\n", error->transcoder[i].vsync);
	}
10942
}