intel_display.c 326.6 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright © 2006-2007 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 */

27
#include <linux/dmi.h>
28 29
#include <linux/module.h>
#include <linux/input.h>
J
Jesse Barnes 已提交
30
#include <linux/i2c.h>
31
#include <linux/kernel.h>
32
#include <linux/slab.h>
33
#include <linux/vgaarb.h>
34
#include <drm/drm_edid.h>
35
#include <drm/drmP.h>
J
Jesse Barnes 已提交
36
#include "intel_drv.h"
37
#include <drm/i915_drm.h>
J
Jesse Barnes 已提交
38
#include "i915_drv.h"
39
#include "i915_trace.h"
40 41
#include <drm/drm_dp_helper.h>
#include <drm/drm_crtc_helper.h>
42
#include <linux/dma_remapping.h>
J
Jesse Barnes 已提交
43

44
static void intel_increase_pllclock(struct drm_crtc *crtc);
45
static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
J
Jesse Barnes 已提交
46

47 48
static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
				struct intel_crtc_config *pipe_config);
49 50
static void ironlake_pch_clock_get(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config);
51

52 53
static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
			  int x, int y, struct drm_framebuffer *old_fb);
54 55 56 57
static int intel_framebuffer_init(struct drm_device *dev,
				  struct intel_framebuffer *ifb,
				  struct drm_mode_fb_cmd2 *mode_cmd,
				  struct drm_i915_gem_object *obj);
58

J
Jesse Barnes 已提交
59
typedef struct {
60
	int	min, max;
J
Jesse Barnes 已提交
61 62 63
} intel_range_t;

typedef struct {
64 65
	int	dot_limit;
	int	p2_slow, p2_fast;
J
Jesse Barnes 已提交
66 67
} intel_p2_t;

68 69
typedef struct intel_limit intel_limit_t;
struct intel_limit {
70 71
	intel_range_t   dot, vco, n, m, m1, m2, p, p1;
	intel_p2_t	    p2;
72
};
J
Jesse Barnes 已提交
73

74 75 76 77 78 79 80 81 82 83
int
intel_pch_rawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	WARN_ON(!HAS_PCH_SPLIT(dev));

	return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
}

84 85 86
static inline u32 /* units of 100MHz */
intel_fdi_link_freq(struct drm_device *dev)
{
87 88 89 90 91
	if (IS_GEN5(dev)) {
		struct drm_i915_private *dev_priv = dev->dev_private;
		return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
	} else
		return 27;
92 93
}

94
static const intel_limit_t intel_limits_i8xx_dac = {
95
	.dot = { .min = 25000, .max = 350000 },
96
	.vco = { .min = 908000, .max = 1512000 },
97
	.n = { .min = 2, .max = 16 },
98 99 100 101 102
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 2, .max = 33 },
103 104
	.p2 = { .dot_limit = 165000,
		.p2_slow = 4, .p2_fast = 2 },
105 106
};

107 108
static const intel_limit_t intel_limits_i8xx_dvo = {
	.dot = { .min = 25000, .max = 350000 },
109
	.vco = { .min = 908000, .max = 1512000 },
110
	.n = { .min = 2, .max = 16 },
111 112 113 114 115 116 117 118 119
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 2, .max = 33 },
	.p2 = { .dot_limit = 165000,
		.p2_slow = 4, .p2_fast = 4 },
};

120
static const intel_limit_t intel_limits_i8xx_lvds = {
121
	.dot = { .min = 25000, .max = 350000 },
122
	.vco = { .min = 908000, .max = 1512000 },
123
	.n = { .min = 2, .max = 16 },
124 125 126 127 128
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 1, .max = 6 },
129 130
	.p2 = { .dot_limit = 165000,
		.p2_slow = 14, .p2_fast = 7 },
131
};
132

133
static const intel_limit_t intel_limits_i9xx_sdvo = {
134 135 136 137
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1400000, .max = 2800000 },
	.n = { .min = 1, .max = 6 },
	.m = { .min = 70, .max = 120 },
138 139
	.m1 = { .min = 8, .max = 18 },
	.m2 = { .min = 3, .max = 7 },
140 141
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
142 143
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
144 145 146
};

static const intel_limit_t intel_limits_i9xx_lvds = {
147 148 149 150
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1400000, .max = 2800000 },
	.n = { .min = 1, .max = 6 },
	.m = { .min = 70, .max = 120 },
151 152
	.m1 = { .min = 8, .max = 18 },
	.m2 = { .min = 3, .max = 7 },
153 154
	.p = { .min = 7, .max = 98 },
	.p1 = { .min = 1, .max = 8 },
155 156
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 7 },
157 158
};

159

160
static const intel_limit_t intel_limits_g4x_sdvo = {
161 162 163 164 165 166 167 168 169 170 171
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 1, .max = 3},
	.p2 = { .dot_limit = 270000,
		.p2_slow = 10,
		.p2_fast = 10
172
	},
173 174 175
};

static const intel_limit_t intel_limits_g4x_hdmi = {
176 177 178 179 180 181 182 183 184 185
	.dot = { .min = 22000, .max = 400000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 16, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8},
	.p2 = { .dot_limit = 165000,
		.p2_slow = 10, .p2_fast = 5 },
186 187 188
};

static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
189 190 191 192 193 194 195 196 197 198
	.dot = { .min = 20000, .max = 115000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 14, .p2_fast = 14
199
	},
200 201 202
};

static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
203 204 205 206 207 208 209 210 211 212
	.dot = { .min = 80000, .max = 224000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 14, .max = 42 },
	.p1 = { .min = 2, .max = 6 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 7, .p2_fast = 7
213
	},
214 215
};

216
static const intel_limit_t intel_limits_pineview_sdvo = {
217 218
	.dot = { .min = 20000, .max = 400000},
	.vco = { .min = 1700000, .max = 3500000 },
219
	/* Pineview's Ncounter is a ring counter */
220 221
	.n = { .min = 3, .max = 6 },
	.m = { .min = 2, .max = 256 },
222
	/* Pineview only has one combined m divider, which we treat as m2. */
223 224 225 226
	.m1 = { .min = 0, .max = 0 },
	.m2 = { .min = 0, .max = 254 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
227 228
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
229 230
};

231
static const intel_limit_t intel_limits_pineview_lvds = {
232 233 234 235 236 237 238 239
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1700000, .max = 3500000 },
	.n = { .min = 3, .max = 6 },
	.m = { .min = 2, .max = 256 },
	.m1 = { .min = 0, .max = 0 },
	.m2 = { .min = 0, .max = 254 },
	.p = { .min = 7, .max = 112 },
	.p1 = { .min = 1, .max = 8 },
240 241
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 14 },
242 243
};

244 245 246 247 248
/* Ironlake / Sandybridge
 *
 * We calculate clock using (register_value + 2) for N/M1/M2, so here
 * the range value for them is (actual_value - 2).
 */
249
static const intel_limit_t intel_limits_ironlake_dac = {
250 251 252 253 254 255 256 257 258 259
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 5 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 10, .p2_fast = 5 },
260 261
};

262
static const intel_limit_t intel_limits_ironlake_single_lvds = {
263 264 265 266 267 268 269 270 271 272
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 118 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
273 274 275
};

static const intel_limit_t intel_limits_ironlake_dual_lvds = {
276 277 278 279 280 281 282 283 284 285
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 56 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
286 287
};

288
/* LVDS 100mhz refclk limits. */
289
static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
290 291 292 293 294 295 296
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 2 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
297
	.p1 = { .min = 2, .max = 8 },
298 299
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
300 301 302
};

static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
303 304 305 306 307 308 309
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 42 },
310
	.p1 = { .min = 2, .max = 6 },
311 312
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
313 314
};

315
static const intel_limit_t intel_limits_vlv = {
316 317 318 319 320 321 322
	 /*
	  * These are the data rate limits (measured in fast clocks)
	  * since those are the strictest limits we have. The fast
	  * clock and actual rate limits are more relaxed, so checking
	  * them would make no difference.
	  */
	.dot = { .min = 25000 * 5, .max = 270000 * 5 },
D
Daniel Vetter 已提交
323
	.vco = { .min = 4000000, .max = 6000000 },
324 325 326
	.n = { .min = 1, .max = 7 },
	.m1 = { .min = 2, .max = 3 },
	.m2 = { .min = 11, .max = 156 },
327
	.p1 = { .min = 2, .max = 3 },
328
	.p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
329 330
};

331 332 333 334
static void vlv_clock(int refclk, intel_clock_t *clock)
{
	clock->m = clock->m1 * clock->m2;
	clock->p = clock->p1 * clock->p2;
335 336
	if (WARN_ON(clock->n == 0 || clock->p == 0))
		return;
337 338
	clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
	clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
339 340
}

341 342 343 344 345 346 347 348 349 350 351 352 353 354 355
/**
 * Returns whether any output on the specified pipe is of the specified type
 */
static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
{
	struct drm_device *dev = crtc->dev;
	struct intel_encoder *encoder;

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->type == type)
			return true;

	return false;
}

356 357
static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
						int refclk)
358
{
359
	struct drm_device *dev = crtc->dev;
360
	const intel_limit_t *limit;
361 362

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
363
		if (intel_is_dual_link_lvds(dev)) {
364
			if (refclk == 100000)
365 366 367 368
				limit = &intel_limits_ironlake_dual_lvds_100m;
			else
				limit = &intel_limits_ironlake_dual_lvds;
		} else {
369
			if (refclk == 100000)
370 371 372 373
				limit = &intel_limits_ironlake_single_lvds_100m;
			else
				limit = &intel_limits_ironlake_single_lvds;
		}
374
	} else
375
		limit = &intel_limits_ironlake_dac;
376 377 378 379

	return limit;
}

380 381 382 383 384 385
static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	const intel_limit_t *limit;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
386
		if (intel_is_dual_link_lvds(dev))
387
			limit = &intel_limits_g4x_dual_channel_lvds;
388
		else
389
			limit = &intel_limits_g4x_single_channel_lvds;
390 391
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
		   intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
392
		limit = &intel_limits_g4x_hdmi;
393
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
394
		limit = &intel_limits_g4x_sdvo;
395
	} else /* The option is for other outputs */
396
		limit = &intel_limits_i9xx_sdvo;
397 398 399 400

	return limit;
}

401
static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
J
Jesse Barnes 已提交
402 403 404 405
{
	struct drm_device *dev = crtc->dev;
	const intel_limit_t *limit;

406
	if (HAS_PCH_SPLIT(dev))
407
		limit = intel_ironlake_limit(crtc, refclk);
408
	else if (IS_G4X(dev)) {
409
		limit = intel_g4x_limit(crtc);
410
	} else if (IS_PINEVIEW(dev)) {
411
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
412
			limit = &intel_limits_pineview_lvds;
413
		else
414
			limit = &intel_limits_pineview_sdvo;
415
	} else if (IS_VALLEYVIEW(dev)) {
416
		limit = &intel_limits_vlv;
417 418 419 420 421
	} else if (!IS_GEN2(dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
			limit = &intel_limits_i9xx_lvds;
		else
			limit = &intel_limits_i9xx_sdvo;
J
Jesse Barnes 已提交
422 423
	} else {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
424
			limit = &intel_limits_i8xx_lvds;
425
		else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
426
			limit = &intel_limits_i8xx_dvo;
427 428
		else
			limit = &intel_limits_i8xx_dac;
J
Jesse Barnes 已提交
429 430 431 432
	}
	return limit;
}

433 434
/* m1 is reserved as 0 in Pineview, n is a ring counter */
static void pineview_clock(int refclk, intel_clock_t *clock)
J
Jesse Barnes 已提交
435
{
436 437
	clock->m = clock->m2 + 2;
	clock->p = clock->p1 * clock->p2;
438 439
	if (WARN_ON(clock->n == 0 || clock->p == 0))
		return;
440 441
	clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
	clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
442 443
}

444 445 446 447 448
static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
{
	return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
}

449
static void i9xx_clock(int refclk, intel_clock_t *clock)
450
{
451
	clock->m = i9xx_dpll_compute_m(clock);
J
Jesse Barnes 已提交
452
	clock->p = clock->p1 * clock->p2;
453 454
	if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
		return;
455 456
	clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
	clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
J
Jesse Barnes 已提交
457 458
}

459
#define INTELPllInvalid(s)   do { /* DRM_DEBUG(s); */ return false; } while (0)
J
Jesse Barnes 已提交
460 461 462 463 464
/**
 * Returns whether the given set of divisors are valid for a given refclk with
 * the given connectors.
 */

465 466 467
static bool intel_PLL_is_valid(struct drm_device *dev,
			       const intel_limit_t *limit,
			       const intel_clock_t *clock)
J
Jesse Barnes 已提交
468
{
469 470
	if (clock->n   < limit->n.min   || limit->n.max   < clock->n)
		INTELPllInvalid("n out of range\n");
J
Jesse Barnes 已提交
471
	if (clock->p1  < limit->p1.min  || limit->p1.max  < clock->p1)
472
		INTELPllInvalid("p1 out of range\n");
J
Jesse Barnes 已提交
473
	if (clock->m2  < limit->m2.min  || limit->m2.max  < clock->m2)
474
		INTELPllInvalid("m2 out of range\n");
J
Jesse Barnes 已提交
475
	if (clock->m1  < limit->m1.min  || limit->m1.max  < clock->m1)
476
		INTELPllInvalid("m1 out of range\n");
477 478 479 480 481 482 483 484 485 486 487 488

	if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
		if (clock->m1 <= clock->m2)
			INTELPllInvalid("m1 <= m2\n");

	if (!IS_VALLEYVIEW(dev)) {
		if (clock->p < limit->p.min || limit->p.max < clock->p)
			INTELPllInvalid("p out of range\n");
		if (clock->m < limit->m.min || limit->m.max < clock->m)
			INTELPllInvalid("m out of range\n");
	}

J
Jesse Barnes 已提交
489
	if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
490
		INTELPllInvalid("vco out of range\n");
J
Jesse Barnes 已提交
491 492 493 494
	/* XXX: We may need to be checking "Dot clock" depending on the multiplier,
	 * connector, etc., rather than just a single range.
	 */
	if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
495
		INTELPllInvalid("dot out of range\n");
J
Jesse Barnes 已提交
496 497 498 499

	return true;
}

500
static bool
501
i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
502 503
		    int target, int refclk, intel_clock_t *match_clock,
		    intel_clock_t *best_clock)
J
Jesse Barnes 已提交
504 505 506 507 508
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
	int err = target;

509
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
J
Jesse Barnes 已提交
510
		/*
511 512 513
		 * For LVDS just rely on its current settings for dual-channel.
		 * We haven't figured out how to reliably set up different
		 * single/dual channel state, if we even can.
J
Jesse Barnes 已提交
514
		 */
515
		if (intel_is_dual_link_lvds(dev))
J
Jesse Barnes 已提交
516 517 518 519 520 521 522 523 524 525
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

526
	memset(best_clock, 0, sizeof(*best_clock));
J
Jesse Barnes 已提交
527

528 529 530 531
	for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
	     clock.m1++) {
		for (clock.m2 = limit->m2.min;
		     clock.m2 <= limit->m2.max; clock.m2++) {
532
			if (clock.m2 >= clock.m1)
533 534 535 536 537
				break;
			for (clock.n = limit->n.min;
			     clock.n <= limit->n.max; clock.n++) {
				for (clock.p1 = limit->p1.min;
					clock.p1 <= limit->p1.max; clock.p1++) {
J
Jesse Barnes 已提交
538 539
					int this_err;

540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561
					i9xx_clock(refclk, &clock);
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
						continue;
					if (match_clock &&
					    clock.p != match_clock->p)
						continue;

					this_err = abs(clock.dot - target);
					if (this_err < err) {
						*best_clock = clock;
						err = this_err;
					}
				}
			}
		}
	}

	return (err != target);
}

static bool
562 563 564
pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
		   int target, int refclk, intel_clock_t *match_clock,
		   intel_clock_t *best_clock)
J
Jesse Barnes 已提交
565 566 567 568 569
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
	int err = target;

570
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
J
Jesse Barnes 已提交
571
		/*
572 573 574
		 * For LVDS just rely on its current settings for dual-channel.
		 * We haven't figured out how to reliably set up different
		 * single/dual channel state, if we even can.
J
Jesse Barnes 已提交
575
		 */
576
		if (intel_is_dual_link_lvds(dev))
J
Jesse Barnes 已提交
577 578 579 580 581 582 583 584 585 586
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

587
	memset(best_clock, 0, sizeof(*best_clock));
J
Jesse Barnes 已提交
588

589 590 591 592 593 594 595 596
	for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
	     clock.m1++) {
		for (clock.m2 = limit->m2.min;
		     clock.m2 <= limit->m2.max; clock.m2++) {
			for (clock.n = limit->n.min;
			     clock.n <= limit->n.max; clock.n++) {
				for (clock.p1 = limit->p1.min;
					clock.p1 <= limit->p1.max; clock.p1++) {
J
Jesse Barnes 已提交
597 598
					int this_err;

599
					pineview_clock(refclk, &clock);
600 601
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
J
Jesse Barnes 已提交
602
						continue;
603 604 605
					if (match_clock &&
					    clock.p != match_clock->p)
						continue;
J
Jesse Barnes 已提交
606 607 608 609 610 611 612 613 614 615 616 617 618 619

					this_err = abs(clock.dot - target);
					if (this_err < err) {
						*best_clock = clock;
						err = this_err;
					}
				}
			}
		}
	}

	return (err != target);
}

620
static bool
621 622 623
g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
		   int target, int refclk, intel_clock_t *match_clock,
		   intel_clock_t *best_clock)
624 625 626 627 628
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
	int max_n;
	bool found;
629 630
	/* approximately equals target * 0.00585 */
	int err_most = (target >> 8) + (target >> 9);
631 632 633
	found = false;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
634
		if (intel_is_dual_link_lvds(dev))
635 636 637 638 639 640 641 642 643 644 645 646
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

	memset(best_clock, 0, sizeof(*best_clock));
	max_n = limit->n.max;
647
	/* based on hardware requirement, prefer smaller n to precision */
648
	for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
649
		/* based on hardware requirement, prefere larger m1,m2 */
650 651 652 653 654 655 656 657
		for (clock.m1 = limit->m1.max;
		     clock.m1 >= limit->m1.min; clock.m1--) {
			for (clock.m2 = limit->m2.max;
			     clock.m2 >= limit->m2.min; clock.m2--) {
				for (clock.p1 = limit->p1.max;
				     clock.p1 >= limit->p1.min; clock.p1--) {
					int this_err;

658
					i9xx_clock(refclk, &clock);
659 660
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
661
						continue;
662 663

					this_err = abs(clock.dot - target);
664 665 666 667 668 669 670 671 672 673
					if (this_err < err_most) {
						*best_clock = clock;
						err_most = this_err;
						max_n = clock.n;
						found = true;
					}
				}
			}
		}
	}
674 675 676
	return found;
}

677
static bool
678 679 680
vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
		   int target, int refclk, intel_clock_t *match_clock,
		   intel_clock_t *best_clock)
681
{
682
	struct drm_device *dev = crtc->dev;
683
	intel_clock_t clock;
684
	unsigned int bestppm = 1000000;
685 686
	/* min update 19.2 MHz */
	int max_n = min(limit->n.max, refclk / 19200);
687
	bool found = false;
688

689 690 691
	target *= 5; /* fast clock */

	memset(best_clock, 0, sizeof(*best_clock));
692 693

	/* based on hardware requirement, prefer smaller n to precision */
694
	for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
695
		for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
696
			for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
697
			     clock.p2 -= clock.p2 > 10 ? 2 : 1) {
698
				clock.p = clock.p1 * clock.p2;
699
				/* based on hardware requirement, prefer bigger m1,m2 values */
700
				for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
701 702
					unsigned int ppm, diff;

703 704 705 706
					clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
								     refclk * clock.m1);

					vlv_clock(refclk, &clock);
707

708 709
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
710 711
						continue;

712 713 714 715
					diff = abs(clock.dot - target);
					ppm = div_u64(1000000ULL * diff, target);

					if (ppm < 100 && clock.p > best_clock->p) {
716
						bestppm = 0;
717
						*best_clock = clock;
718
						found = true;
719
					}
720

721
					if (bestppm >= 10 && ppm < bestppm - 10) {
722
						bestppm = ppm;
723
						*best_clock = clock;
724
						found = true;
725 726 727 728 729 730
					}
				}
			}
		}
	}

731
	return found;
732
}
733

734 735 736 737 738 739 740
bool intel_crtc_active(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	/* Be paranoid as we can arrive here with only partial
	 * state retrieved from the hardware during setup.
	 *
741
	 * We can ditch the adjusted_mode.crtc_clock check as soon
742 743 744 745 746 747
	 * as Haswell has gained clock readout/fastboot support.
	 *
	 * We can ditch the crtc->fb check as soon as we can
	 * properly reconstruct framebuffers.
	 */
	return intel_crtc->active && crtc->fb &&
748
		intel_crtc->config.adjusted_mode.crtc_clock;
749 750
}

P
Paulo Zanoni 已提交
751 752 753 754 755 756
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe)
{
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

757
	return intel_crtc->config.cpu_transcoder;
P
Paulo Zanoni 已提交
758 759
}

760
static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
761 762
{
	struct drm_i915_private *dev_priv = dev->dev_private;
763
	u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
764 765 766 767 768 769 770

	frame = I915_READ(frame_reg);

	if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
		DRM_DEBUG_KMS("vblank wait timed out\n");
}

771 772 773 774 775 776 777 778 779
/**
 * intel_wait_for_vblank - wait for vblank on a given pipe
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * Wait for vblank to occur on a given pipe.  Needed for various bits of
 * mode setting code.
 */
void intel_wait_for_vblank(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
780
{
781
	struct drm_i915_private *dev_priv = dev->dev_private;
782
	int pipestat_reg = PIPESTAT(pipe);
783

784 785
	if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
		g4x_wait_for_vblank(dev, pipe);
786 787 788
		return;
	}

789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804
	/* Clear existing vblank status. Note this will clear any other
	 * sticky status fields as well.
	 *
	 * This races with i915_driver_irq_handler() with the result
	 * that either function could miss a vblank event.  Here it is not
	 * fatal, as we will either wait upon the next vblank interrupt or
	 * timeout.  Generally speaking intel_wait_for_vblank() is only
	 * called during modeset at which time the GPU should be idle and
	 * should *not* be performing page flips and thus not waiting on
	 * vblanks...
	 * Currently, the result of us stealing a vblank from the irq
	 * handler is that a single frame will be skipped during swapbuffers.
	 */
	I915_WRITE(pipestat_reg,
		   I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);

805
	/* Wait for vblank interrupt bit to set */
806 807 808
	if (wait_for(I915_READ(pipestat_reg) &
		     PIPE_VBLANK_INTERRUPT_STATUS,
		     50))
809 810 811
		DRM_DEBUG_KMS("vblank wait timed out\n");
}

812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830
static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 reg = PIPEDSL(pipe);
	u32 line1, line2;
	u32 line_mask;

	if (IS_GEN2(dev))
		line_mask = DSL_LINEMASK_GEN2;
	else
		line_mask = DSL_LINEMASK_GEN3;

	line1 = I915_READ(reg) & line_mask;
	mdelay(5);
	line2 = I915_READ(reg) & line_mask;

	return line1 == line2;
}

831 832
/*
 * intel_wait_for_pipe_off - wait for pipe to turn off
833 834 835 836 837 838 839
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * After disabling a pipe, we can't wait for vblank in the usual way,
 * spinning on the vblank interrupt status bit, since we won't actually
 * see an interrupt when the pipe is disabled.
 *
840 841 842 843 844 845
 * On Gen4 and above:
 *   wait for the pipe register state bit to turn off
 *
 * Otherwise:
 *   wait for the display line value to settle (it usually
 *   ends up stopping at the start of the next frame).
846
 *
847
 */
848
void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
849 850
{
	struct drm_i915_private *dev_priv = dev->dev_private;
851 852
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
853 854

	if (INTEL_INFO(dev)->gen >= 4) {
855
		int reg = PIPECONF(cpu_transcoder);
856 857

		/* Wait for the Pipe State to go off */
858 859
		if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
			     100))
860
			WARN(1, "pipe_off wait timed out\n");
861 862
	} else {
		/* Wait for the display line to settle */
863
		if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
864
			WARN(1, "pipe_off wait timed out\n");
865
	}
J
Jesse Barnes 已提交
866 867
}

868 869 870 871 872 873 874 875 876 877 878 879
/*
 * ibx_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Returns true if @port is connected, false otherwise.
 */
bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				struct intel_digital_port *port)
{
	u32 bit;

880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907
	if (HAS_PCH_IBX(dev_priv->dev)) {
		switch(port->port) {
		case PORT_B:
			bit = SDE_PORTB_HOTPLUG;
			break;
		case PORT_C:
			bit = SDE_PORTC_HOTPLUG;
			break;
		case PORT_D:
			bit = SDE_PORTD_HOTPLUG;
			break;
		default:
			return true;
		}
	} else {
		switch(port->port) {
		case PORT_B:
			bit = SDE_PORTB_HOTPLUG_CPT;
			break;
		case PORT_C:
			bit = SDE_PORTC_HOTPLUG_CPT;
			break;
		case PORT_D:
			bit = SDE_PORTD_HOTPLUG_CPT;
			break;
		default:
			return true;
		}
908 909 910 911 912
	}

	return I915_READ(SDEISR) & bit;
}

913 914 915 916 917 918
static const char *state_string(bool enabled)
{
	return enabled ? "on" : "off";
}

/* Only for pre-ILK configs */
919 920
void assert_pll(struct drm_i915_private *dev_priv,
		enum pipe pipe, bool state)
921 922 923 924 925 926 927 928 929 930 931 932 933
{
	int reg;
	u32 val;
	bool cur_state;

	reg = DPLL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & DPLL_VCO_ENABLE);
	WARN(cur_state != state,
	     "PLL state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}

934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951
/* XXX: the dsi pll is shared between MIPI DSI ports */
static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
{
	u32 val;
	bool cur_state;

	mutex_lock(&dev_priv->dpio_lock);
	val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
	mutex_unlock(&dev_priv->dpio_lock);

	cur_state = val & DSI_PLL_VCO_EN;
	WARN(cur_state != state,
	     "DSI PLL state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)

952
struct intel_shared_dpll *
953 954 955 956
intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;

957
	if (crtc->config.shared_dpll < 0)
958 959
		return NULL;

960
	return &dev_priv->shared_dplls[crtc->config.shared_dpll];
961 962
}

963
/* For ILK+ */
964 965 966
void assert_shared_dpll(struct drm_i915_private *dev_priv,
			struct intel_shared_dpll *pll,
			bool state)
967 968
{
	bool cur_state;
969
	struct intel_dpll_hw_state hw_state;
970

E
Eugeni Dodonov 已提交
971 972 973 974 975
	if (HAS_PCH_LPT(dev_priv->dev)) {
		DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
		return;
	}

976
	if (WARN (!pll,
977
		  "asserting DPLL %s with no DPLL\n", state_string(state)))
978 979
		return;

980
	cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
981
	WARN(cur_state != state,
982 983
	     "%s assertion failure (expected %s, current %s)\n",
	     pll->name, state_string(state), state_string(cur_state));
984 985 986 987 988 989 990 991
}

static void assert_fdi_tx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;
992 993
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
994

P
Paulo Zanoni 已提交
995 996
	if (HAS_DDI(dev_priv->dev)) {
		/* DDI does not have a specific FDI_TX register */
997
		reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
998
		val = I915_READ(reg);
999
		cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
1000 1001 1002 1003 1004
	} else {
		reg = FDI_TX_CTL(pipe);
		val = I915_READ(reg);
		cur_state = !!(val & FDI_TX_ENABLE);
	}
1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018
	WARN(cur_state != state,
	     "FDI TX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)

static void assert_fdi_rx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

1019 1020 1021
	reg = FDI_RX_CTL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & FDI_RX_ENABLE);
1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
	WARN(cur_state != state,
	     "FDI RX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)

static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

	/* ILK FDI PLL is always enabled */
1036
	if (INTEL_INFO(dev_priv->dev)->gen == 5)
1037 1038
		return;

1039
	/* On Haswell, DDI ports are responsible for the FDI PLL setup */
P
Paulo Zanoni 已提交
1040
	if (HAS_DDI(dev_priv->dev))
1041 1042
		return;

1043 1044 1045 1046 1047
	reg = FDI_TX_CTL(pipe);
	val = I915_READ(reg);
	WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
}

1048 1049
void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state)
1050 1051 1052
{
	int reg;
	u32 val;
1053
	bool cur_state;
1054 1055 1056

	reg = FDI_RX_CTL(pipe);
	val = I915_READ(reg);
1057 1058 1059 1060
	cur_state = !!(val & FDI_RX_PLL_ENABLE);
	WARN(cur_state != state,
	     "FDI RX PLL assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
1061 1062
}

1063 1064 1065 1066 1067 1068
static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
				  enum pipe pipe)
{
	int pp_reg, lvds_reg;
	u32 val;
	enum pipe panel_pipe = PIPE_A;
1069
	bool locked = true;
1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088

	if (HAS_PCH_SPLIT(dev_priv->dev)) {
		pp_reg = PCH_PP_CONTROL;
		lvds_reg = PCH_LVDS;
	} else {
		pp_reg = PP_CONTROL;
		lvds_reg = LVDS;
	}

	val = I915_READ(pp_reg);
	if (!(val & PANEL_POWER_ON) ||
	    ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
		locked = false;

	if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
		panel_pipe = PIPE_B;

	WARN(panel_pipe == pipe && locked,
	     "panel assertion failure, pipe %c regs locked\n",
1089
	     pipe_name(pipe));
1090 1091
}

1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111
static void assert_cursor(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	struct drm_device *dev = dev_priv->dev;
	bool cur_state;

	if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
		cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
	else if (IS_845G(dev) || IS_I865G(dev))
		cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
	else
		cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;

	WARN(cur_state != state,
	     "cursor on pipe %c assertion failure (expected %s, current %s)\n",
	     pipe_name(pipe), state_string(state), state_string(cur_state));
}
#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)

1112 1113
void assert_pipe(struct drm_i915_private *dev_priv,
		 enum pipe pipe, bool state)
1114 1115 1116
{
	int reg;
	u32 val;
1117
	bool cur_state;
1118 1119
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
1120

1121 1122 1123 1124
	/* if we need the pipe A quirk it must be always on */
	if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
		state = true;

1125
	if (!intel_display_power_enabled(dev_priv,
1126
				POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
1127 1128 1129 1130 1131 1132 1133
		cur_state = false;
	} else {
		reg = PIPECONF(cpu_transcoder);
		val = I915_READ(reg);
		cur_state = !!(val & PIPECONF_ENABLE);
	}

1134 1135
	WARN(cur_state != state,
	     "pipe %c assertion failure (expected %s, current %s)\n",
1136
	     pipe_name(pipe), state_string(state), state_string(cur_state));
1137 1138
}

1139 1140
static void assert_plane(struct drm_i915_private *dev_priv,
			 enum plane plane, bool state)
1141 1142 1143
{
	int reg;
	u32 val;
1144
	bool cur_state;
1145 1146 1147

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1148 1149 1150 1151
	cur_state = !!(val & DISPLAY_PLANE_ENABLE);
	WARN(cur_state != state,
	     "plane %c assertion failure (expected %s, current %s)\n",
	     plane_name(plane), state_string(state), state_string(cur_state));
1152 1153
}

1154 1155 1156
#define assert_plane_enabled(d, p) assert_plane(d, p, true)
#define assert_plane_disabled(d, p) assert_plane(d, p, false)

1157 1158 1159
static void assert_planes_disabled(struct drm_i915_private *dev_priv,
				   enum pipe pipe)
{
1160
	struct drm_device *dev = dev_priv->dev;
1161 1162 1163 1164
	int reg, i;
	u32 val;
	int cur_pipe;

1165 1166
	/* Primary planes are fixed to pipes on gen4+ */
	if (INTEL_INFO(dev)->gen >= 4) {
1167 1168 1169 1170 1171
		reg = DSPCNTR(pipe);
		val = I915_READ(reg);
		WARN((val & DISPLAY_PLANE_ENABLE),
		     "plane %c assertion failure, should be disabled but not\n",
		     plane_name(pipe));
1172
		return;
1173
	}
1174

1175
	/* Need to check both planes against the pipe */
1176
	for_each_pipe(i) {
1177 1178 1179 1180 1181
		reg = DSPCNTR(i);
		val = I915_READ(reg);
		cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
			DISPPLANE_SEL_PIPE_SHIFT;
		WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
1182 1183
		     "plane %c assertion failure, should be off on pipe %c but is still active\n",
		     plane_name(i), pipe_name(pipe));
1184 1185 1186
	}
}

1187 1188 1189
static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
				    enum pipe pipe)
{
1190
	struct drm_device *dev = dev_priv->dev;
1191
	int reg, sprite;
1192 1193
	u32 val;

1194
	if (IS_VALLEYVIEW(dev)) {
1195 1196
		for_each_sprite(pipe, sprite) {
			reg = SPCNTR(pipe, sprite);
1197 1198 1199
			val = I915_READ(reg);
			WARN((val & SP_ENABLE),
			     "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1200
			     sprite_name(pipe, sprite), pipe_name(pipe));
1201 1202 1203
		}
	} else if (INTEL_INFO(dev)->gen >= 7) {
		reg = SPRCTL(pipe);
1204
		val = I915_READ(reg);
1205
		WARN((val & SPRITE_ENABLE),
1206
		     "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1207 1208 1209
		     plane_name(pipe), pipe_name(pipe));
	} else if (INTEL_INFO(dev)->gen >= 5) {
		reg = DVSCNTR(pipe);
1210
		val = I915_READ(reg);
1211
		WARN((val & DVS_ENABLE),
1212
		     "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1213
		     plane_name(pipe), pipe_name(pipe));
1214 1215 1216
	}
}

1217
static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1218 1219 1220 1221
{
	u32 val;
	bool enabled;

1222
	WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
E
Eugeni Dodonov 已提交
1223

1224 1225 1226 1227 1228 1229
	val = I915_READ(PCH_DREF_CONTROL);
	enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
			    DREF_SUPERSPREAD_SOURCE_MASK));
	WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
}

1230 1231
static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
					   enum pipe pipe)
1232 1233 1234 1235 1236
{
	int reg;
	u32 val;
	bool enabled;

1237
	reg = PCH_TRANSCONF(pipe);
1238 1239
	val = I915_READ(reg);
	enabled = !!(val & TRANS_ENABLE);
1240 1241 1242
	WARN(enabled,
	     "transcoder assertion failed, should be off on pipe %c but is still active\n",
	     pipe_name(pipe));
1243 1244
}

1245 1246
static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
			    enum pipe pipe, u32 port_sel, u32 val)
1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262
{
	if ((val & DP_PORT_EN) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		u32	trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
		u32	trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
		if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
			return false;
	} else {
		if ((val & DP_PIPE_MASK) != (pipe << 30))
			return false;
	}
	return true;
}

1263 1264 1265
static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
1266
	if ((val & SDVO_ENABLE) == 0)
1267 1268 1269
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
1270
		if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1271 1272
			return false;
	} else {
1273
		if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309
			return false;
	}
	return true;
}

static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & LVDS_PORT_EN) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
			return false;
	}
	return true;
}

static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & ADPA_DAC_ENABLE) == 0)
		return false;
	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
			return false;
	}
	return true;
}

1310
static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
1311
				   enum pipe pipe, int reg, u32 port_sel)
1312
{
1313
	u32 val = I915_READ(reg);
1314
	WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
1315
	     "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
1316
	     reg, pipe_name(pipe));
1317

1318 1319
	WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
	     && (val & DP_PIPEB_SELECT),
1320
	     "IBX PCH dp port still using transcoder B\n");
1321 1322 1323 1324 1325
}

static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
				     enum pipe pipe, int reg)
{
1326
	u32 val = I915_READ(reg);
1327
	WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
1328
	     "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
1329
	     reg, pipe_name(pipe));
1330

1331
	WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
1332
	     && (val & SDVO_PIPE_B_SELECT),
1333
	     "IBX PCH hdmi port still using transcoder B\n");
1334 1335 1336 1337 1338 1339 1340 1341
}

static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

1342 1343 1344
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
1345 1346 1347

	reg = PCH_ADPA;
	val = I915_READ(reg);
1348
	WARN(adpa_pipe_enabled(dev_priv, pipe, val),
1349
	     "PCH VGA enabled on transcoder %c, should be disabled\n",
1350
	     pipe_name(pipe));
1351 1352 1353

	reg = PCH_LVDS;
	val = I915_READ(reg);
1354
	WARN(lvds_pipe_enabled(dev_priv, pipe, val),
1355
	     "PCH LVDS enabled on transcoder %c, should be disabled\n",
1356
	     pipe_name(pipe));
1357

1358 1359 1360
	assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
	assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
	assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
1361 1362
}

1363 1364 1365 1366 1367 1368 1369
static void intel_init_dpio(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!IS_VALLEYVIEW(dev))
		return;

1370
	DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1371 1372 1373 1374 1375 1376 1377 1378 1379
}

static void intel_reset_dpio(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!IS_VALLEYVIEW(dev))
		return;

1380 1381 1382 1383
	/*
	 * Enable the CRI clock source so we can get at the display and the
	 * reference clock for VGA hotplug / manual detection.
	 */
1384
	I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
1385
		   DPLL_REFA_CLK_ENABLE_VLV |
1386 1387
		   DPLL_INTEGRATED_CRI_CLK_VLV);

1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400
	/*
	 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
	 *  6.	De-assert cmn_reset/side_reset. Same as VLV X0.
	 *   a.	GUnit 0x2110 bit[0] set to 1 (def 0)
	 *   b.	The other bits such as sfr settings / modesel may all be set
	 *      to 0.
	 *
	 * This should only be done on init and resume from S3 with both
	 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
	 */
	I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
}

1401
static void vlv_enable_pll(struct intel_crtc *crtc)
1402
{
1403 1404 1405 1406
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int reg = DPLL(crtc->pipe);
	u32 dpll = crtc->config.dpll_hw_state.dpll;
1407

1408
	assert_pipe_disabled(dev_priv, crtc->pipe);
1409 1410 1411 1412 1413 1414

	/* No really, not for ILK+ */
	BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));

	/* PLL is protected by panel, make sure we can write it */
	if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1415
		assert_panel_unlocked(dev_priv, crtc->pipe);
1416

1417 1418 1419 1420 1421 1422 1423 1424 1425
	I915_WRITE(reg, dpll);
	POSTING_READ(reg);
	udelay(150);

	if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
		DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);

	I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
	POSTING_READ(DPLL_MD(crtc->pipe));
1426 1427

	/* We do this three times for luck */
1428
	I915_WRITE(reg, dpll);
1429 1430
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
1431
	I915_WRITE(reg, dpll);
1432 1433
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
1434
	I915_WRITE(reg, dpll);
1435 1436 1437 1438
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
}

1439
static void i9xx_enable_pll(struct intel_crtc *crtc)
1440
{
1441 1442 1443 1444
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int reg = DPLL(crtc->pipe);
	u32 dpll = crtc->config.dpll_hw_state.dpll;
1445

1446
	assert_pipe_disabled(dev_priv, crtc->pipe);
1447

1448
	/* No really, not for ILK+ */
1449
	BUG_ON(INTEL_INFO(dev)->gen >= 5);
1450 1451

	/* PLL is protected by panel, make sure we can write it */
1452 1453
	if (IS_MOBILE(dev) && !IS_I830(dev))
		assert_panel_unlocked(dev_priv, crtc->pipe);
1454

1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471
	I915_WRITE(reg, dpll);

	/* Wait for the clocks to stabilize. */
	POSTING_READ(reg);
	udelay(150);

	if (INTEL_INFO(dev)->gen >= 4) {
		I915_WRITE(DPLL_MD(crtc->pipe),
			   crtc->config.dpll_hw_state.dpll_md);
	} else {
		/* The pixel multiplier can only be updated once the
		 * DPLL is enabled and the clocks are stable.
		 *
		 * So write it again.
		 */
		I915_WRITE(reg, dpll);
	}
1472 1473

	/* We do this three times for luck */
1474
	I915_WRITE(reg, dpll);
1475 1476
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
1477
	I915_WRITE(reg, dpll);
1478 1479
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
1480
	I915_WRITE(reg, dpll);
1481 1482 1483 1484 1485
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
}

/**
1486
 * i9xx_disable_pll - disable a PLL
1487 1488 1489 1490 1491 1492 1493
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to disable
 *
 * Disable the PLL for @pipe, making sure the pipe is off first.
 *
 * Note!  This is for pre-ILK only.
 */
1494
static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1495 1496 1497 1498 1499 1500 1501 1502
{
	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

	/* Make sure the pipe isn't still relying on us */
	assert_pipe_disabled(dev_priv, pipe);

1503 1504
	I915_WRITE(DPLL(pipe), 0);
	POSTING_READ(DPLL(pipe));
1505 1506
}

1507 1508 1509 1510 1511 1512 1513
static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	u32 val = 0;

	/* Make sure the pipe isn't still relying on us */
	assert_pipe_disabled(dev_priv, pipe);

1514 1515 1516 1517
	/*
	 * Leave integrated clock source and reference clock enabled for pipe B.
	 * The latter is needed for VGA hotplug / manual detection.
	 */
1518
	if (pipe == PIPE_B)
1519
		val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
1520 1521 1522 1523
	I915_WRITE(DPLL(pipe), val);
	POSTING_READ(DPLL(pipe));
}

1524 1525
void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
		struct intel_digital_port *dport)
1526 1527 1528
{
	u32 port_mask;

1529 1530
	switch (dport->port) {
	case PORT_B:
1531
		port_mask = DPLL_PORTB_READY_MASK;
1532 1533
		break;
	case PORT_C:
1534
		port_mask = DPLL_PORTC_READY_MASK;
1535 1536 1537 1538
		break;
	default:
		BUG();
	}
1539 1540 1541

	if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
		WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1542
		     port_name(dport->port), I915_READ(DPLL(0)));
1543 1544
}

1545
/**
D
Daniel Vetter 已提交
1546
 * ironlake_enable_shared_dpll - enable PCH PLL
1547 1548 1549 1550 1551 1552
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to enable
 *
 * The PCH PLL needs to be enabled before the PCH transcoder, since it
 * drives the transcoder clock.
 */
1553
static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
1554
{
1555 1556
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1557
	struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1558

1559
	/* PCH PLLs only available on ILK, SNB and IVB */
1560
	BUG_ON(INTEL_INFO(dev)->gen < 5);
1561
	if (WARN_ON(pll == NULL))
1562 1563 1564 1565
		return;

	if (WARN_ON(pll->refcount == 0))
		return;
1566

1567 1568
	DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
		      pll->name, pll->active, pll->on,
1569
		      crtc->base.base.id);
1570

1571 1572
	if (pll->active++) {
		WARN_ON(!pll->on);
1573
		assert_shared_dpll_enabled(dev_priv, pll);
1574 1575
		return;
	}
1576
	WARN_ON(pll->on);
1577

1578
	DRM_DEBUG_KMS("enabling %s\n", pll->name);
1579
	pll->enable(dev_priv, pll);
1580
	pll->on = true;
1581 1582
}

1583
static void intel_disable_shared_dpll(struct intel_crtc *crtc)
1584
{
1585 1586
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1587
	struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1588

1589
	/* PCH only available on ILK+ */
1590
	BUG_ON(INTEL_INFO(dev)->gen < 5);
1591
	if (WARN_ON(pll == NULL))
1592
	       return;
1593

1594 1595
	if (WARN_ON(pll->refcount == 0))
		return;
1596

1597 1598
	DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
		      pll->name, pll->active, pll->on,
1599
		      crtc->base.base.id);
1600

1601
	if (WARN_ON(pll->active == 0)) {
1602
		assert_shared_dpll_disabled(dev_priv, pll);
1603 1604 1605
		return;
	}

1606
	assert_shared_dpll_enabled(dev_priv, pll);
1607
	WARN_ON(!pll->on);
1608
	if (--pll->active)
1609
		return;
1610

1611
	DRM_DEBUG_KMS("disabling %s\n", pll->name);
1612
	pll->disable(dev_priv, pll);
1613
	pll->on = false;
1614 1615
}

1616 1617
static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
					   enum pipe pipe)
1618
{
1619
	struct drm_device *dev = dev_priv->dev;
1620
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1621
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1622
	uint32_t reg, val, pipeconf_val;
1623 1624

	/* PCH only available on ILK+ */
1625
	BUG_ON(INTEL_INFO(dev)->gen < 5);
1626 1627

	/* Make sure PCH DPLL is enabled */
D
Daniel Vetter 已提交
1628
	assert_shared_dpll_enabled(dev_priv,
1629
				   intel_crtc_to_shared_dpll(intel_crtc));
1630 1631 1632 1633 1634

	/* FDI must be feeding us bits for PCH ports */
	assert_fdi_tx_enabled(dev_priv, pipe);
	assert_fdi_rx_enabled(dev_priv, pipe);

1635 1636 1637 1638 1639 1640 1641
	if (HAS_PCH_CPT(dev)) {
		/* Workaround: Set the timing override bit before enabling the
		 * pch transcoder. */
		reg = TRANS_CHICKEN2(pipe);
		val = I915_READ(reg);
		val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
		I915_WRITE(reg, val);
1642
	}
1643

1644
	reg = PCH_TRANSCONF(pipe);
1645
	val = I915_READ(reg);
1646
	pipeconf_val = I915_READ(PIPECONF(pipe));
1647 1648 1649 1650 1651 1652

	if (HAS_PCH_IBX(dev_priv->dev)) {
		/*
		 * make the BPC in transcoder be consistent with
		 * that in pipeconf reg.
		 */
1653 1654
		val &= ~PIPECONF_BPC_MASK;
		val |= pipeconf_val & PIPECONF_BPC_MASK;
1655
	}
1656 1657 1658

	val &= ~TRANS_INTERLACE_MASK;
	if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
1659 1660 1661 1662 1663
		if (HAS_PCH_IBX(dev_priv->dev) &&
		    intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
			val |= TRANS_LEGACY_INTERLACED_ILK;
		else
			val |= TRANS_INTERLACED;
1664 1665 1666
	else
		val |= TRANS_PROGRESSIVE;

1667 1668
	I915_WRITE(reg, val | TRANS_ENABLE);
	if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1669
		DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
1670 1671
}

1672
static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1673
				      enum transcoder cpu_transcoder)
1674
{
1675 1676 1677
	u32 val, pipeconf_val;

	/* PCH only available on ILK+ */
1678
	BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
1679 1680

	/* FDI must be feeding us bits for PCH ports */
D
Daniel Vetter 已提交
1681
	assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
1682
	assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
1683

1684 1685
	/* Workaround: set timing override bit. */
	val = I915_READ(_TRANSA_CHICKEN2);
1686
	val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1687 1688
	I915_WRITE(_TRANSA_CHICKEN2, val);

1689
	val = TRANS_ENABLE;
1690
	pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
1691

1692 1693
	if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
	    PIPECONF_INTERLACED_ILK)
1694
		val |= TRANS_INTERLACED;
1695 1696 1697
	else
		val |= TRANS_PROGRESSIVE;

1698 1699
	I915_WRITE(LPT_TRANSCONF, val);
	if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
1700
		DRM_ERROR("Failed to enable PCH transcoder\n");
1701 1702
}

1703 1704
static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
					    enum pipe pipe)
1705
{
1706 1707
	struct drm_device *dev = dev_priv->dev;
	uint32_t reg, val;
1708 1709 1710 1711 1712

	/* FDI relies on the transcoder */
	assert_fdi_tx_disabled(dev_priv, pipe);
	assert_fdi_rx_disabled(dev_priv, pipe);

1713 1714 1715
	/* Ports must be off as well */
	assert_pch_ports_disabled(dev_priv, pipe);

1716
	reg = PCH_TRANSCONF(pipe);
1717 1718 1719 1720 1721
	val = I915_READ(reg);
	val &= ~TRANS_ENABLE;
	I915_WRITE(reg, val);
	/* wait for PCH transcoder off, transcoder state */
	if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1722
		DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
1723 1724 1725 1726 1727 1728 1729 1730

	if (!HAS_PCH_IBX(dev)) {
		/* Workaround: Clear the timing override chicken bit again. */
		reg = TRANS_CHICKEN2(pipe);
		val = I915_READ(reg);
		val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
		I915_WRITE(reg, val);
	}
1731 1732
}

1733
static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
1734 1735 1736
{
	u32 val;

1737
	val = I915_READ(LPT_TRANSCONF);
1738
	val &= ~TRANS_ENABLE;
1739
	I915_WRITE(LPT_TRANSCONF, val);
1740
	/* wait for PCH transcoder off, transcoder state */
1741
	if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
1742
		DRM_ERROR("Failed to disable PCH transcoder\n");
1743 1744 1745

	/* Workaround: clear timing override bit. */
	val = I915_READ(_TRANSA_CHICKEN2);
1746
	val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1747
	I915_WRITE(_TRANSA_CHICKEN2, val);
1748 1749
}

1750
/**
1751
 * intel_enable_pipe - enable a pipe, asserting requirements
1752
 * @crtc: crtc responsible for the pipe
1753
 *
1754
 * Enable @crtc's pipe, making sure that various hardware specific requirements
1755 1756
 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
 */
1757
static void intel_enable_pipe(struct intel_crtc *crtc)
1758
{
1759 1760 1761
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = crtc->pipe;
1762 1763
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
D
Daniel Vetter 已提交
1764
	enum pipe pch_transcoder;
1765 1766 1767
	int reg;
	u32 val;

1768
	assert_planes_disabled(dev_priv, pipe);
1769
	assert_cursor_disabled(dev_priv, pipe);
1770 1771
	assert_sprites_disabled(dev_priv, pipe);

1772
	if (HAS_PCH_LPT(dev_priv->dev))
1773 1774 1775 1776
		pch_transcoder = TRANSCODER_A;
	else
		pch_transcoder = pipe;

1777 1778 1779 1780 1781 1782
	/*
	 * A pipe without a PLL won't actually be able to drive bits from
	 * a plane.  On ILK+ the pipe PLLs are integrated, so we don't
	 * need the check.
	 */
	if (!HAS_PCH_SPLIT(dev_priv->dev))
1783
		if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
1784 1785 1786
			assert_dsi_pll_enabled(dev_priv);
		else
			assert_pll_enabled(dev_priv, pipe);
1787
	else {
1788
		if (crtc->config.has_pch_encoder) {
1789
			/* if driving the PCH, we need FDI enabled */
1790
			assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
D
Daniel Vetter 已提交
1791 1792
			assert_fdi_tx_pll_enabled(dev_priv,
						  (enum pipe) cpu_transcoder);
1793 1794 1795
		}
		/* FIXME: assert CPU port conditions for SNB+ */
	}
1796

1797
	reg = PIPECONF(cpu_transcoder);
1798
	val = I915_READ(reg);
1799 1800 1801
	if (val & PIPECONF_ENABLE) {
		WARN_ON(!(pipe == PIPE_A &&
			  dev_priv->quirks & QUIRK_PIPEA_FORCE));
1802
		return;
1803
	}
1804 1805

	I915_WRITE(reg, val | PIPECONF_ENABLE);
1806
	POSTING_READ(reg);
1807 1808 1809 1810 1811 1812 1813 1814 1815

	/*
	 * There's no guarantee the pipe will really start running now. It
	 * depends on the Gen, the output type and the relative order between
	 * pipe and plane enabling. Avoid waiting on HSW+ since it's not
	 * necessary.
	 * TODO: audit the previous gens.
	 */
	if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
1816
		intel_wait_for_vblank(dev_priv->dev, pipe);
1817 1818 1819
}

/**
1820
 * intel_disable_pipe - disable a pipe, asserting requirements
1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833
 * @dev_priv: i915 private structure
 * @pipe: pipe to disable
 *
 * Disable @pipe, making sure that various hardware specific requirements
 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
 *
 * @pipe should be %PIPE_A or %PIPE_B.
 *
 * Will wait until the pipe has shut down before returning.
 */
static void intel_disable_pipe(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
1834 1835
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
1836 1837 1838 1839 1840 1841 1842 1843
	int reg;
	u32 val;

	/*
	 * Make sure planes won't keep trying to pump pixels to us,
	 * or we might hang the display.
	 */
	assert_planes_disabled(dev_priv, pipe);
1844
	assert_cursor_disabled(dev_priv, pipe);
1845
	assert_sprites_disabled(dev_priv, pipe);
1846 1847 1848 1849 1850

	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

1851
	reg = PIPECONF(cpu_transcoder);
1852
	val = I915_READ(reg);
1853 1854 1855 1856
	if ((val & PIPECONF_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~PIPECONF_ENABLE);
1857 1858 1859
	intel_wait_for_pipe_off(dev_priv->dev, pipe);
}

1860 1861 1862 1863
/*
 * Plane regs are double buffered, going from enabled->disabled needs a
 * trigger in order to latch.  The display address reg provides this.
 */
1864 1865
void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
			       enum plane plane)
1866
{
1867 1868
	struct drm_device *dev = dev_priv->dev;
	u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
1869 1870 1871

	I915_WRITE(reg, I915_READ(reg));
	POSTING_READ(reg);
1872 1873
}

1874
/**
1875
 * intel_enable_primary_plane - enable the primary plane on a given pipe
1876 1877 1878 1879 1880 1881
 * @dev_priv: i915 private structure
 * @plane: plane to enable
 * @pipe: pipe being fed
 *
 * Enable @plane on @pipe, making sure that @pipe is running first.
 */
1882 1883
static void intel_enable_primary_plane(struct drm_i915_private *dev_priv,
				       enum plane plane, enum pipe pipe)
1884
{
1885 1886
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
1887 1888 1889 1890 1891 1892
	int reg;
	u32 val;

	/* If the pipe isn't enabled, we can't pump pixels and may hang */
	assert_pipe_enabled(dev_priv, pipe);

1893
	WARN(intel_crtc->primary_enabled, "Primary plane already enabled\n");
1894

1895
	intel_crtc->primary_enabled = true;
1896

1897 1898
	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1899 1900 1901 1902
	if (val & DISPLAY_PLANE_ENABLE)
		return;

	I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
1903
	intel_flush_primary_plane(dev_priv, plane);
1904 1905 1906 1907
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

/**
1908
 * intel_disable_primary_plane - disable the primary plane
1909 1910 1911 1912 1913 1914
 * @dev_priv: i915 private structure
 * @plane: plane to disable
 * @pipe: pipe consuming the data
 *
 * Disable @plane; should be an independent operation.
 */
1915 1916
static void intel_disable_primary_plane(struct drm_i915_private *dev_priv,
					enum plane plane, enum pipe pipe)
1917
{
1918 1919
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
1920 1921 1922
	int reg;
	u32 val;

1923
	WARN(!intel_crtc->primary_enabled, "Primary plane already disabled\n");
1924

1925
	intel_crtc->primary_enabled = false;
1926

1927 1928
	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1929 1930 1931 1932
	if ((val & DISPLAY_PLANE_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
1933
	intel_flush_primary_plane(dev_priv, plane);
1934 1935 1936
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

1937 1938 1939 1940 1941 1942 1943 1944 1945
static bool need_vtd_wa(struct drm_device *dev)
{
#ifdef CONFIG_INTEL_IOMMU
	if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
		return true;
#endif
	return false;
}

1946 1947 1948 1949 1950 1951 1952 1953
static int intel_align_height(struct drm_device *dev, int height, bool tiled)
{
	int tile_height;

	tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
	return ALIGN(height, tile_height);
}

1954
int
1955
intel_pin_and_fence_fb_obj(struct drm_device *dev,
1956
			   struct drm_i915_gem_object *obj,
1957
			   struct intel_ring_buffer *pipelined)
1958
{
1959
	struct drm_i915_private *dev_priv = dev->dev_private;
1960 1961 1962
	u32 alignment;
	int ret;

1963
	switch (obj->tiling_mode) {
1964
	case I915_TILING_NONE:
1965 1966
		if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
			alignment = 128 * 1024;
1967
		else if (INTEL_INFO(dev)->gen >= 4)
1968 1969 1970
			alignment = 4 * 1024;
		else
			alignment = 64 * 1024;
1971 1972 1973 1974 1975 1976
		break;
	case I915_TILING_X:
		/* pin() will align the object as required by fence */
		alignment = 0;
		break;
	case I915_TILING_Y:
1977
		WARN(1, "Y tiled bo slipped through, driver bug!\n");
1978 1979 1980 1981 1982
		return -EINVAL;
	default:
		BUG();
	}

1983 1984 1985 1986 1987 1988 1989 1990
	/* Note that the w/a also requires 64 PTE of padding following the
	 * bo. We currently fill all unused PTE with the shadow page and so
	 * we should always have valid PTE following the scanout preventing
	 * the VT-d warning.
	 */
	if (need_vtd_wa(dev) && alignment < 256 * 1024)
		alignment = 256 * 1024;

1991
	dev_priv->mm.interruptible = false;
1992
	ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
1993
	if (ret)
1994
		goto err_interruptible;
1995 1996 1997 1998 1999 2000

	/* Install a fence for tiled scan-out. Pre-i965 always needs a
	 * fence, whereas 965+ only requires a fence if using
	 * framebuffer compression.  For simplicity, we always install
	 * a fence as the cost is not that onerous.
	 */
2001
	ret = i915_gem_object_get_fence(obj);
2002 2003
	if (ret)
		goto err_unpin;
2004

2005
	i915_gem_object_pin_fence(obj);
2006

2007
	dev_priv->mm.interruptible = true;
2008
	return 0;
2009 2010

err_unpin:
2011
	i915_gem_object_unpin_from_display_plane(obj);
2012 2013
err_interruptible:
	dev_priv->mm.interruptible = true;
2014
	return ret;
2015 2016
}

2017 2018 2019
void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
{
	i915_gem_object_unpin_fence(obj);
2020
	i915_gem_object_unpin_from_display_plane(obj);
2021 2022
}

2023 2024
/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
 * is assumed to be a power-of-two. */
2025 2026 2027 2028
unsigned long intel_gen4_compute_page_offset(int *x, int *y,
					     unsigned int tiling_mode,
					     unsigned int cpp,
					     unsigned int pitch)
2029
{
2030 2031
	if (tiling_mode != I915_TILING_NONE) {
		unsigned int tile_rows, tiles;
2032

2033 2034
		tile_rows = *y / 8;
		*y %= 8;
2035

2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047
		tiles = *x / (512/cpp);
		*x %= 512/cpp;

		return tile_rows * pitch * 8 + tiles * 4096;
	} else {
		unsigned int offset;

		offset = *y * pitch + *x * cpp;
		*y = 0;
		*x = (offset & 4095) / cpp;
		return offset & -4096;
	}
2048 2049
}

2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113
int intel_format_to_fourcc(int format)
{
	switch (format) {
	case DISPPLANE_8BPP:
		return DRM_FORMAT_C8;
	case DISPPLANE_BGRX555:
		return DRM_FORMAT_XRGB1555;
	case DISPPLANE_BGRX565:
		return DRM_FORMAT_RGB565;
	default:
	case DISPPLANE_BGRX888:
		return DRM_FORMAT_XRGB8888;
	case DISPPLANE_RGBX888:
		return DRM_FORMAT_XBGR8888;
	case DISPPLANE_BGRX101010:
		return DRM_FORMAT_XRGB2101010;
	case DISPPLANE_RGBX101010:
		return DRM_FORMAT_XBGR2101010;
	}
}

static void intel_alloc_plane_obj(struct intel_crtc *crtc,
				  struct intel_plane_config *plane_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_gem_object *obj = NULL;
	struct drm_mode_fb_cmd2 mode_cmd = { 0 };
	u32 base = plane_config->base;

	if (!plane_config->fb)
		return;

	obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
							     plane_config->size);
	if (!obj)
		return;

	if (plane_config->tiled) {
		obj->tiling_mode = I915_TILING_X;
		obj->stride = plane_config->fb->base.pitches[0];
	}

	mode_cmd.pixel_format = plane_config->fb->base.pixel_format;
	mode_cmd.width = plane_config->fb->base.width;
	mode_cmd.height = plane_config->fb->base.height;
	mode_cmd.pitches[0] = plane_config->fb->base.pitches[0];

	mutex_lock(&dev->struct_mutex);

	if (intel_framebuffer_init(dev, plane_config->fb, &mode_cmd, obj)) {
		DRM_DEBUG_KMS("intel fb init failed\n");
		goto out_unref_obj;
	}

	mutex_unlock(&dev->struct_mutex);
	DRM_DEBUG_KMS("plane fb obj %p\n", plane_config->fb->obj);
	return;

out_unref_obj:
	drm_gem_object_unreference(&obj->base);
	mutex_unlock(&dev->struct_mutex);

}

2114 2115
static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			     int x, int y)
J
Jesse Barnes 已提交
2116 2117 2118 2119 2120
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
2121
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
2122
	int plane = intel_crtc->plane;
2123
	unsigned long linear_offset;
J
Jesse Barnes 已提交
2124
	u32 dspcntr;
2125
	u32 reg;
J
Jesse Barnes 已提交
2126 2127 2128 2129 2130 2131

	switch (plane) {
	case 0:
	case 1:
		break;
	default:
2132
		DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
J
Jesse Barnes 已提交
2133 2134 2135 2136 2137 2138
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

2139 2140
	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
J
Jesse Barnes 已提交
2141 2142
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2143 2144
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
J
Jesse Barnes 已提交
2145 2146
		dspcntr |= DISPPLANE_8BPP;
		break;
2147 2148 2149
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
		dspcntr |= DISPPLANE_BGRX555;
J
Jesse Barnes 已提交
2150
		break;
2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168
	case DRM_FORMAT_RGB565:
		dspcntr |= DISPPLANE_BGRX565;
		break;
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
		dspcntr |= DISPPLANE_BGRX888;
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		dspcntr |= DISPPLANE_RGBX888;
		break;
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
		dspcntr |= DISPPLANE_BGRX101010;
		break;
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		dspcntr |= DISPPLANE_RGBX101010;
J
Jesse Barnes 已提交
2169 2170
		break;
	default:
2171
		BUG();
J
Jesse Barnes 已提交
2172
	}
2173

2174
	if (INTEL_INFO(dev)->gen >= 4) {
2175
		if (obj->tiling_mode != I915_TILING_NONE)
J
Jesse Barnes 已提交
2176 2177 2178 2179 2180
			dspcntr |= DISPPLANE_TILED;
		else
			dspcntr &= ~DISPPLANE_TILED;
	}

2181 2182 2183
	if (IS_G4X(dev))
		dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;

2184
	I915_WRITE(reg, dspcntr);
J
Jesse Barnes 已提交
2185

2186
	linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
J
Jesse Barnes 已提交
2187

2188 2189
	if (INTEL_INFO(dev)->gen >= 4) {
		intel_crtc->dspaddr_offset =
2190 2191 2192
			intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
						       fb->bits_per_pixel / 8,
						       fb->pitches[0]);
2193 2194
		linear_offset -= intel_crtc->dspaddr_offset;
	} else {
2195
		intel_crtc->dspaddr_offset = linear_offset;
2196
	}
2197

2198 2199 2200
	DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
		      i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
		      fb->pitches[0]);
2201
	I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
2202
	if (INTEL_INFO(dev)->gen >= 4) {
2203 2204
		I915_WRITE(DSPSURF(plane),
			   i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
2205
		I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2206
		I915_WRITE(DSPLINOFF(plane), linear_offset);
2207
	} else
2208
		I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
2209
	POSTING_READ(reg);
J
Jesse Barnes 已提交
2210

2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222
	return 0;
}

static int ironlake_update_plane(struct drm_crtc *crtc,
				 struct drm_framebuffer *fb, int x, int y)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
	struct drm_i915_gem_object *obj;
	int plane = intel_crtc->plane;
2223
	unsigned long linear_offset;
2224 2225 2226 2227 2228 2229
	u32 dspcntr;
	u32 reg;

	switch (plane) {
	case 0:
	case 1:
J
Jesse Barnes 已提交
2230
	case 2:
2231 2232
		break;
	default:
2233
		DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
2234 2235 2236 2237 2238 2239 2240 2241 2242 2243
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2244 2245
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
2246 2247
		dspcntr |= DISPPLANE_8BPP;
		break;
2248 2249
	case DRM_FORMAT_RGB565:
		dspcntr |= DISPPLANE_BGRX565;
2250
		break;
2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
		dspcntr |= DISPPLANE_BGRX888;
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		dspcntr |= DISPPLANE_RGBX888;
		break;
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
		dspcntr |= DISPPLANE_BGRX101010;
		break;
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		dspcntr |= DISPPLANE_RGBX101010;
2266 2267
		break;
	default:
2268
		BUG();
2269 2270 2271 2272 2273 2274 2275
	}

	if (obj->tiling_mode != I915_TILING_NONE)
		dspcntr |= DISPPLANE_TILED;
	else
		dspcntr &= ~DISPPLANE_TILED;

2276
	if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2277 2278 2279
		dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
	else
		dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2280 2281 2282

	I915_WRITE(reg, dspcntr);

2283
	linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
2284
	intel_crtc->dspaddr_offset =
2285 2286 2287
		intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
					       fb->bits_per_pixel / 8,
					       fb->pitches[0]);
2288
	linear_offset -= intel_crtc->dspaddr_offset;
2289

2290 2291 2292
	DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
		      i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
		      fb->pitches[0]);
2293
	I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
2294 2295
	I915_WRITE(DSPSURF(plane),
		   i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
2296
	if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
2297 2298 2299 2300 2301
		I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
	} else {
		I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
		I915_WRITE(DSPLINOFF(plane), linear_offset);
	}
2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314
	POSTING_READ(reg);

	return 0;
}

/* Assume fb object is pinned & idle & fenced and just update base pointers */
static int
intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			   int x, int y, enum mode_set_atomic state)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

2315 2316
	if (dev_priv->display.disable_fbc)
		dev_priv->display.disable_fbc(dev);
2317
	intel_increase_pllclock(crtc);
J
Jesse Barnes 已提交
2318

2319
	return dev_priv->display.update_plane(crtc, fb, x, y);
J
Jesse Barnes 已提交
2320 2321
}

2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352
void intel_display_handle_reset(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;

	/*
	 * Flips in the rings have been nuked by the reset,
	 * so complete all pending flips so that user space
	 * will get its events and not get stuck.
	 *
	 * Also update the base address of all primary
	 * planes to the the last fb to make sure we're
	 * showing the correct fb after a reset.
	 *
	 * Need to make two loops over the crtcs so that we
	 * don't try to grab a crtc mutex before the
	 * pending_flip_queue really got woken up.
	 */

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
		enum plane plane = intel_crtc->plane;

		intel_prepare_page_flip(dev, plane);
		intel_finish_page_flip_plane(dev, plane);
	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

		mutex_lock(&crtc->mutex);
2353 2354 2355 2356 2357 2358
		/*
		 * FIXME: Once we have proper support for primary planes (and
		 * disabling them without disabling the entire crtc) allow again
		 * a NULL crtc->fb.
		 */
		if (intel_crtc->active && crtc->fb)
2359 2360 2361 2362 2363 2364
			dev_priv->display.update_plane(crtc, crtc->fb,
						       crtc->x, crtc->y);
		mutex_unlock(&crtc->mutex);
	}
}

2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387
static int
intel_finish_fb(struct drm_framebuffer *old_fb)
{
	struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	bool was_interruptible = dev_priv->mm.interruptible;
	int ret;

	/* Big Hammer, we also need to ensure that any pending
	 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
	 * current scanout is retired before unpinning the old
	 * framebuffer.
	 *
	 * This should only fail upon a hung GPU, in which case we
	 * can safely continue.
	 */
	dev_priv->mm.interruptible = false;
	ret = i915_gem_object_finish_gpu(obj);
	dev_priv->mm.interruptible = was_interruptible;

	return ret;
}

2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406
static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	unsigned long flags;
	bool pending;

	if (i915_reset_in_progress(&dev_priv->gpu_error) ||
	    intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
		return false;

	spin_lock_irqsave(&dev->event_lock, flags);
	pending = to_intel_crtc(crtc)->unpin_work != NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	return pending;
}

2407
static int
2408
intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2409
		    struct drm_framebuffer *fb)
J
Jesse Barnes 已提交
2410 2411
{
	struct drm_device *dev = crtc->dev;
2412
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2413
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2414
	struct drm_framebuffer *old_fb;
2415
	int ret;
J
Jesse Barnes 已提交
2416

2417 2418 2419 2420 2421
	if (intel_crtc_has_pending_flip(crtc)) {
		DRM_ERROR("pipe is still busy with an old pageflip\n");
		return -EBUSY;
	}

J
Jesse Barnes 已提交
2422
	/* no fb bound */
2423
	if (!fb) {
2424
		DRM_ERROR("No FB bound\n");
2425 2426 2427
		return 0;
	}

2428
	if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
2429 2430 2431
		DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
			  plane_name(intel_crtc->plane),
			  INTEL_INFO(dev)->num_pipes);
2432
		return -EINVAL;
J
Jesse Barnes 已提交
2433 2434
	}

2435
	mutex_lock(&dev->struct_mutex);
2436
	ret = intel_pin_and_fence_fb_obj(dev,
2437
					 to_intel_framebuffer(fb)->obj,
2438
					 NULL);
2439 2440
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
2441
		DRM_ERROR("pin & fence failed\n");
2442 2443
		return ret;
	}
J
Jesse Barnes 已提交
2444

2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457
	/*
	 * Update pipe size and adjust fitter if needed: the reason for this is
	 * that in compute_mode_changes we check the native mode (not the pfit
	 * mode) to see if we can flip rather than do a full mode set. In the
	 * fastboot case, we'll flip, but if we don't update the pipesrc and
	 * pfit state, we'll end up with a big fb scanned out into the wrong
	 * sized surface.
	 *
	 * To fix this properly, we need to hoist the checks up into
	 * compute_mode_changes (or above), check the actual pfit state and
	 * whether the platform allows pfit disable with pipe active, and only
	 * then update the pipesrc and pfit state, even on the flip path.
	 */
2458
	if (i915.fastboot) {
2459 2460 2461
		const struct drm_display_mode *adjusted_mode =
			&intel_crtc->config.adjusted_mode;

2462
		I915_WRITE(PIPESRC(intel_crtc->pipe),
2463 2464
			   ((adjusted_mode->crtc_hdisplay - 1) << 16) |
			   (adjusted_mode->crtc_vdisplay - 1));
2465
		if (!intel_crtc->config.pch_pfit.enabled &&
2466 2467 2468 2469 2470 2471
		    (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
		     intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
			I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
			I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
			I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
		}
2472 2473
		intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
		intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
2474 2475
	}

2476
	ret = dev_priv->display.update_plane(crtc, fb, x, y);
2477
	if (ret) {
2478
		intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
2479
		mutex_unlock(&dev->struct_mutex);
2480
		DRM_ERROR("failed to update base address\n");
2481
		return ret;
J
Jesse Barnes 已提交
2482
	}
2483

2484 2485
	old_fb = crtc->fb;
	crtc->fb = fb;
2486 2487
	crtc->x = x;
	crtc->y = y;
2488

2489
	if (old_fb) {
2490 2491
		if (intel_crtc->active && old_fb != fb)
			intel_wait_for_vblank(dev, intel_crtc->pipe);
2492
		intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
2493
	}
2494

2495
	intel_update_fbc(dev);
R
Rodrigo Vivi 已提交
2496
	intel_edp_psr_update(dev);
2497
	mutex_unlock(&dev->struct_mutex);
J
Jesse Barnes 已提交
2498

2499
	return 0;
J
Jesse Barnes 已提交
2500 2501
}

2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512
static void intel_fdi_normal_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* enable normal train */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2513
	if (IS_IVYBRIDGE(dev)) {
2514 2515
		temp &= ~FDI_LINK_TRAIN_NONE_IVB;
		temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
2516 2517 2518
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
2519
	}
2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_NORMAL_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE;
	}
	I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);

	/* wait one idle pattern time */
	POSTING_READ(reg);
	udelay(1000);
2536 2537 2538 2539 2540

	/* IVB wants error correction enabled */
	if (IS_IVYBRIDGE(dev))
		I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
			   FDI_FE_ERRC_ENABLE);
2541 2542
}

2543
static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
2544
{
2545 2546
	return crtc->base.enabled && crtc->active &&
		crtc->config.has_pch_encoder;
2547 2548
}

2549 2550 2551 2552 2553 2554 2555 2556 2557
static void ivb_modeset_global_resources(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *pipe_B_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
	struct intel_crtc *pipe_C_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
	uint32_t temp;

2558 2559 2560 2561 2562 2563 2564
	/*
	 * When everything is off disable fdi C so that we could enable fdi B
	 * with all lanes. Note that we don't care about enabled pipes without
	 * an enabled pch encoder.
	 */
	if (!pipe_has_enabled_pch(pipe_B_crtc) &&
	    !pipe_has_enabled_pch(pipe_C_crtc)) {
2565 2566 2567 2568 2569 2570 2571 2572 2573 2574
		WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
		WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);

		temp = I915_READ(SOUTH_CHICKEN1);
		temp &= ~FDI_BC_BIFURCATION_SELECT;
		DRM_DEBUG_KMS("disabling fdi C rx\n");
		I915_WRITE(SOUTH_CHICKEN1, temp);
	}
}

2575 2576 2577 2578 2579 2580 2581
/* The FDI link training functions for ILK/Ibexpeak. */
static void ironlake_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2582
	int plane = intel_crtc->plane;
2583
	u32 reg, temp, tries;
2584

2585 2586 2587 2588
	/* FDI needs bits from pipe & plane first */
	assert_pipe_enabled(dev_priv, pipe);
	assert_plane_enabled(dev_priv, plane);

2589 2590
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2591 2592
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2593 2594
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2595 2596
	I915_WRITE(reg, temp);
	I915_READ(reg);
2597 2598
	udelay(150);

2599
	/* enable CPU FDI TX and PCH FDI RX */
2600 2601
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2602 2603
	temp &= ~FDI_DP_PORT_WIDTH_MASK;
	temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2604 2605
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2606
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2607

2608 2609
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2610 2611
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2612 2613 2614
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2615 2616
	udelay(150);

2617
	/* Ironlake workaround, enable clock pointer after FDI enable*/
2618 2619 2620
	I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
	I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
		   FDI_RX_PHASE_SYNC_POINTER_EN);
2621

2622
	reg = FDI_RX_IIR(pipe);
2623
	for (tries = 0; tries < 5; tries++) {
2624
		temp = I915_READ(reg);
2625 2626 2627 2628
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if ((temp & FDI_RX_BIT_LOCK)) {
			DRM_DEBUG_KMS("FDI train 1 done.\n");
2629
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2630 2631 2632
			break;
		}
	}
2633
	if (tries == 5)
2634
		DRM_ERROR("FDI train 1 fail!\n");
2635 2636

	/* Train 2 */
2637 2638
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2639 2640
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2641
	I915_WRITE(reg, temp);
2642

2643 2644
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2645 2646
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2647
	I915_WRITE(reg, temp);
2648

2649 2650
	POSTING_READ(reg);
	udelay(150);
2651

2652
	reg = FDI_RX_IIR(pipe);
2653
	for (tries = 0; tries < 5; tries++) {
2654
		temp = I915_READ(reg);
2655 2656 2657
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
2658
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2659 2660 2661 2662
			DRM_DEBUG_KMS("FDI train 2 done.\n");
			break;
		}
	}
2663
	if (tries == 5)
2664
		DRM_ERROR("FDI train 2 fail!\n");
2665 2666

	DRM_DEBUG_KMS("FDI train done\n");
2667

2668 2669
}

2670
static const int snb_b_fdi_train_param[] = {
2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683
	FDI_LINK_TRAIN_400MV_0DB_SNB_B,
	FDI_LINK_TRAIN_400MV_6DB_SNB_B,
	FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
	FDI_LINK_TRAIN_800MV_0DB_SNB_B,
};

/* The FDI link training functions for SNB/Cougarpoint. */
static void gen6_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2684
	u32 reg, temp, i, retry;
2685

2686 2687
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2688 2689
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2690 2691
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2692 2693 2694
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2695 2696
	udelay(150);

2697
	/* enable CPU FDI TX and PCH FDI RX */
2698 2699
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2700 2701
	temp &= ~FDI_DP_PORT_WIDTH_MASK;
	temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2702 2703 2704 2705 2706
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	/* SNB-B */
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2707
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2708

2709 2710 2711
	I915_WRITE(FDI_RX_MISC(pipe),
		   FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);

2712 2713
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2714 2715 2716 2717 2718 2719 2720
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
2721 2722 2723
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2724 2725
	udelay(150);

2726
	for (i = 0; i < 4; i++) {
2727 2728
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2729 2730
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2731 2732 2733
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2734 2735
		udelay(500);

2736 2737 2738 2739 2740 2741 2742 2743 2744 2745
		for (retry = 0; retry < 5; retry++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
			if (temp & FDI_RX_BIT_LOCK) {
				I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
				DRM_DEBUG_KMS("FDI train 1 done.\n");
				break;
			}
			udelay(50);
2746
		}
2747 2748
		if (retry < 5)
			break;
2749 2750
	}
	if (i == 4)
2751
		DRM_ERROR("FDI train 1 fail!\n");
2752 2753

	/* Train 2 */
2754 2755
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2756 2757 2758 2759 2760 2761 2762
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
	if (IS_GEN6(dev)) {
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		/* SNB-B */
		temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
	}
2763
	I915_WRITE(reg, temp);
2764

2765 2766
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2767 2768 2769 2770 2771 2772 2773
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_2;
	}
2774 2775 2776
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2777 2778
	udelay(150);

2779
	for (i = 0; i < 4; i++) {
2780 2781
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2782 2783
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2784 2785 2786
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2787 2788
		udelay(500);

2789 2790 2791 2792 2793 2794 2795 2796 2797 2798
		for (retry = 0; retry < 5; retry++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
			if (temp & FDI_RX_SYMBOL_LOCK) {
				I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
				DRM_DEBUG_KMS("FDI train 2 done.\n");
				break;
			}
			udelay(50);
2799
		}
2800 2801
		if (retry < 5)
			break;
2802 2803
	}
	if (i == 4)
2804
		DRM_ERROR("FDI train 2 fail!\n");
2805 2806 2807 2808

	DRM_DEBUG_KMS("FDI train done.\n");
}

2809 2810 2811 2812 2813 2814 2815
/* Manual link training for Ivy Bridge A0 parts */
static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2816
	u32 reg, temp, i, j;
2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828

	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(150);

2829 2830 2831
	DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
		      I915_READ(FDI_RX_IIR(pipe)));

2832 2833 2834 2835 2836 2837 2838 2839
	/* Try each vswing and preemphasis setting twice before moving on */
	for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
		/* disable first in case we need to retry */
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
		temp &= ~FDI_TX_ENABLE;
		I915_WRITE(reg, temp);
2840

2841 2842 2843 2844 2845 2846
		reg = FDI_RX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_AUTO;
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp &= ~FDI_RX_ENABLE;
		I915_WRITE(reg, temp);
2847

2848
		/* enable CPU FDI TX and PCH FDI RX */
2849 2850
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2851 2852 2853
		temp &= ~FDI_DP_PORT_WIDTH_MASK;
		temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
		temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2854
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2855 2856 2857
		temp |= snb_b_fdi_train_param[j/2];
		temp |= FDI_COMPOSITE_SYNC;
		I915_WRITE(reg, temp | FDI_TX_ENABLE);
2858

2859 2860
		I915_WRITE(FDI_RX_MISC(pipe),
			   FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2861

2862
		reg = FDI_RX_CTL(pipe);
2863
		temp = I915_READ(reg);
2864 2865 2866
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
		temp |= FDI_COMPOSITE_SYNC;
		I915_WRITE(reg, temp | FDI_RX_ENABLE);
2867

2868 2869
		POSTING_READ(reg);
		udelay(1); /* should be 0.5us */
2870

2871 2872 2873 2874
		for (i = 0; i < 4; i++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2875

2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888
			if (temp & FDI_RX_BIT_LOCK ||
			    (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
				I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
				DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
					      i);
				break;
			}
			udelay(1); /* should be 0.5us */
		}
		if (i == 4) {
			DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
			continue;
		}
2889

2890
		/* Train 2 */
2891 2892
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2893 2894 2895 2896 2897 2898 2899 2900
		temp &= ~FDI_LINK_TRAIN_NONE_IVB;
		temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
		I915_WRITE(reg, temp);

		reg = FDI_RX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2901 2902 2903
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2904
		udelay(2); /* should be 1.5us */
2905

2906 2907 2908 2909
		for (i = 0; i < 4; i++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2910

2911 2912 2913 2914 2915 2916 2917 2918
			if (temp & FDI_RX_SYMBOL_LOCK ||
			    (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
				I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
				DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
					      i);
				goto train_done;
			}
			udelay(2); /* should be 1.5us */
2919
		}
2920 2921
		if (i == 4)
			DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
2922 2923
	}

2924
train_done:
2925 2926 2927
	DRM_DEBUG_KMS("FDI train done.\n");
}

2928
static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2929
{
2930
	struct drm_device *dev = intel_crtc->base.dev;
2931 2932
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = intel_crtc->pipe;
2933
	u32 reg, temp;
J
Jesse Barnes 已提交
2934

2935

2936
	/* enable PCH FDI RX PLL, wait warmup plus DMI latency */
2937 2938
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2939 2940
	temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
	temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2941
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
2942 2943 2944
	I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);

	POSTING_READ(reg);
2945 2946 2947
	udelay(200);

	/* Switch from Rawclk to PCDclk */
2948 2949 2950 2951
	temp = I915_READ(reg);
	I915_WRITE(reg, temp | FDI_PCDCLK);

	POSTING_READ(reg);
2952 2953
	udelay(200);

2954 2955 2956 2957 2958
	/* Enable CPU FDI TX PLL, always on for Ironlake */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	if ((temp & FDI_TX_PLL_ENABLE) == 0) {
		I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2959

2960 2961
		POSTING_READ(reg);
		udelay(100);
2962
	}
2963 2964
}

2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993
static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* Switch from PCDclk to Rawclk */
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_PCDCLK);

	/* Disable CPU FDI TX PLL */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);

	POSTING_READ(reg);
	udelay(100);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);

	/* Wait for the clocks to turn off. */
	POSTING_READ(reg);
	udelay(100);
}

2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010
static void ironlake_fdi_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* disable CPU FDI tx and PCH FDI rx */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
	POSTING_READ(reg);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~(0x7 << 16);
3011
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
3012 3013 3014 3015 3016 3017
	I915_WRITE(reg, temp & ~FDI_RX_ENABLE);

	POSTING_READ(reg);
	udelay(100);

	/* Ironlake workaround, disable clock pointer after downing FDI */
3018 3019 3020
	if (HAS_PCH_IBX(dev)) {
		I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
	}
3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039

	/* still set train pattern 1 */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
	/* BPC in FDI rx is consistent with that in PIPECONF */
	temp &= ~(0x07 << 16);
3040
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
3041 3042 3043 3044 3045 3046
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(100);
}

3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070
bool intel_has_pending_fb_unpin(struct drm_device *dev)
{
	struct intel_crtc *crtc;

	/* Note that we don't need to be called with mode_config.lock here
	 * as our list of CRTC objects is static for the lifetime of the
	 * device and so cannot disappear as we iterate. Similarly, we can
	 * happily treat the predicates as racy, atomic checks as userspace
	 * cannot claim and pin a new fb without at least acquring the
	 * struct_mutex and so serialising with us.
	 */
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
		if (atomic_read(&crtc->unpin_work_count) == 0)
			continue;

		if (crtc->unpin_work)
			intel_wait_for_vblank(dev, crtc->pipe);

		return true;
	}

	return false;
}

3071 3072
static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
{
3073
	struct drm_device *dev = crtc->dev;
3074
	struct drm_i915_private *dev_priv = dev->dev_private;
3075 3076 3077 3078

	if (crtc->fb == NULL)
		return;

3079 3080
	WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));

3081 3082 3083
	wait_event(dev_priv->pending_flip_queue,
		   !intel_crtc_has_pending_flip(crtc));

3084 3085 3086
	mutex_lock(&dev->struct_mutex);
	intel_finish_fb(crtc->fb);
	mutex_unlock(&dev->struct_mutex);
3087 3088
}

3089 3090 3091 3092 3093
/* Program iCLKIP clock to the desired frequency */
static void lpt_program_iclkip(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
3094
	int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
3095 3096 3097
	u32 divsel, phaseinc, auxdiv, phasedir = 0;
	u32 temp;

3098 3099
	mutex_lock(&dev_priv->dpio_lock);

3100 3101 3102 3103 3104 3105 3106
	/* It is necessary to ungate the pixclk gate prior to programming
	 * the divisors, and gate it back when it is done.
	 */
	I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);

	/* Disable SSCCTL */
	intel_sbi_write(dev_priv, SBI_SSCCTL6,
3107 3108 3109
			intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
				SBI_SSCCTL_DISABLE,
			SBI_ICLK);
3110 3111

	/* 20MHz is a corner case which is out of range for the 7-bit divisor */
3112
	if (clock == 20000) {
3113 3114 3115 3116 3117
		auxdiv = 1;
		divsel = 0x41;
		phaseinc = 0x20;
	} else {
		/* The iCLK virtual clock root frequency is in MHz,
3118 3119
		 * but the adjusted_mode->crtc_clock in in KHz. To get the
		 * divisors, it is necessary to divide one by another, so we
3120 3121 3122 3123 3124 3125 3126
		 * convert the virtual clock precision to KHz here for higher
		 * precision.
		 */
		u32 iclk_virtual_root_freq = 172800 * 1000;
		u32 iclk_pi_range = 64;
		u32 desired_divisor, msb_divisor_value, pi_value;

3127
		desired_divisor = (iclk_virtual_root_freq / clock);
3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142
		msb_divisor_value = desired_divisor / iclk_pi_range;
		pi_value = desired_divisor % iclk_pi_range;

		auxdiv = 0;
		divsel = msb_divisor_value - 2;
		phaseinc = pi_value;
	}

	/* This should not happen with any sane values */
	WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
		~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
	WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
		~SBI_SSCDIVINTPHASE_INCVAL_MASK);

	DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
3143
			clock,
3144 3145 3146 3147 3148 3149
			auxdiv,
			divsel,
			phasedir,
			phaseinc);

	/* Program SSCDIVINTPHASE6 */
3150
	temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
3151 3152 3153 3154 3155 3156
	temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
	temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
	temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
	temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
	temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
	temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
3157
	intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
3158 3159

	/* Program SSCAUXDIV */
3160
	temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
3161 3162
	temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
	temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
3163
	intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
3164 3165

	/* Enable modulator and associated divider */
3166
	temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3167
	temp &= ~SBI_SSCCTL_DISABLE;
3168
	intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3169 3170 3171 3172 3173

	/* Wait for initialization time */
	udelay(24);

	I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
3174 3175

	mutex_unlock(&dev_priv->dpio_lock);
3176 3177
}

3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201
static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
						enum pipe pch_transcoder)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;

	I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
		   I915_READ(HTOTAL(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
		   I915_READ(HBLANK(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
		   I915_READ(HSYNC(cpu_transcoder)));

	I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
		   I915_READ(VTOTAL(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
		   I915_READ(VBLANK(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
		   I915_READ(VSYNC(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
		   I915_READ(VSYNCSHIFT(cpu_transcoder)));
}

3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243
static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t temp;

	temp = I915_READ(SOUTH_CHICKEN1);
	if (temp & FDI_BC_BIFURCATION_SELECT)
		return;

	WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
	WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);

	temp |= FDI_BC_BIFURCATION_SELECT;
	DRM_DEBUG_KMS("enabling fdi C rx\n");
	I915_WRITE(SOUTH_CHICKEN1, temp);
	POSTING_READ(SOUTH_CHICKEN1);
}

static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	switch (intel_crtc->pipe) {
	case PIPE_A:
		break;
	case PIPE_B:
		if (intel_crtc->config.fdi_lanes > 2)
			WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
		else
			cpt_enable_fdi_bc_bifurcation(dev);

		break;
	case PIPE_C:
		cpt_enable_fdi_bc_bifurcation(dev);

		break;
	default:
		BUG();
	}
}

3244 3245 3246 3247 3248 3249 3250 3251 3252
/*
 * Enable PCH resources required for PCH ports:
 *   - PCH PLLs
 *   - FDI training & RX/TX
 *   - update transcoder timings
 *   - DP transcoding bits
 *   - transcoder
 */
static void ironlake_pch_enable(struct drm_crtc *crtc)
3253 3254 3255 3256 3257
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
3258
	u32 reg, temp;
3259

3260
	assert_pch_transcoder_disabled(dev_priv, pipe);
3261

3262 3263 3264
	if (IS_IVYBRIDGE(dev))
		ivybridge_update_fdi_bc_bifurcation(intel_crtc);

3265 3266 3267 3268 3269
	/* Write the TU size bits before fdi link training, so that error
	 * detection works. */
	I915_WRITE(FDI_RX_TUSIZE1(pipe),
		   I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);

3270
	/* For PCH output, training FDI link */
3271
	dev_priv->display.fdi_link_train(crtc);
3272

3273 3274
	/* We need to program the right clock selection before writing the pixel
	 * mutliplier into the DPLL. */
3275
	if (HAS_PCH_CPT(dev)) {
3276
		u32 sel;
3277

3278
		temp = I915_READ(PCH_DPLL_SEL);
3279 3280
		temp |= TRANS_DPLL_ENABLE(pipe);
		sel = TRANS_DPLLB_SEL(pipe);
3281
		if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
3282 3283 3284
			temp |= sel;
		else
			temp &= ~sel;
3285 3286
		I915_WRITE(PCH_DPLL_SEL, temp);
	}
3287

3288 3289 3290 3291 3292 3293 3294 3295 3296
	/* XXX: pch pll's can be enabled any time before we enable the PCH
	 * transcoder, and we actually should do this to not upset any PCH
	 * transcoder that already use the clock when we share it.
	 *
	 * Note that enable_shared_dpll tries to do the right thing, but
	 * get_shared_dpll unconditionally resets the pll - we need that to have
	 * the right LVDS enable sequence. */
	ironlake_enable_shared_dpll(intel_crtc);

3297 3298
	/* set transcoder timing, panel must allow it */
	assert_panel_unlocked(dev_priv, pipe);
3299
	ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
3300

3301
	intel_fdi_normal_train(crtc);
3302

3303 3304
	/* For PCH DP, enable TRANS_DP_CTL */
	if (HAS_PCH_CPT(dev) &&
3305 3306
	    (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
	     intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
3307
		u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
3308 3309 3310
		reg = TRANS_DP_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(TRANS_DP_PORT_SEL_MASK |
3311 3312
			  TRANS_DP_SYNC_MASK |
			  TRANS_DP_BPC_MASK);
3313 3314
		temp |= (TRANS_DP_OUTPUT_ENABLE |
			 TRANS_DP_ENH_FRAMING);
3315
		temp |= bpc << 9; /* same format but at 11:9 */
3316 3317

		if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
3318
			temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
3319
		if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
3320
			temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
3321 3322 3323

		switch (intel_trans_dp_port_sel(crtc)) {
		case PCH_DP_B:
3324
			temp |= TRANS_DP_PORT_SEL_B;
3325 3326
			break;
		case PCH_DP_C:
3327
			temp |= TRANS_DP_PORT_SEL_C;
3328 3329
			break;
		case PCH_DP_D:
3330
			temp |= TRANS_DP_PORT_SEL_D;
3331 3332
			break;
		default:
3333
			BUG();
3334
		}
3335

3336
		I915_WRITE(reg, temp);
3337
	}
3338

3339
	ironlake_enable_pch_transcoder(dev_priv, pipe);
3340 3341
}

P
Paulo Zanoni 已提交
3342 3343 3344 3345 3346
static void lpt_pch_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3347
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
P
Paulo Zanoni 已提交
3348

3349
	assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
P
Paulo Zanoni 已提交
3350

3351
	lpt_program_iclkip(crtc);
P
Paulo Zanoni 已提交
3352

3353
	/* Set transcoder timing. */
3354
	ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
P
Paulo Zanoni 已提交
3355

3356
	lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
3357 3358
}

3359
static void intel_put_shared_dpll(struct intel_crtc *crtc)
3360
{
3361
	struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3362 3363 3364 3365 3366

	if (pll == NULL)
		return;

	if (pll->refcount == 0) {
3367
		WARN(1, "bad %s refcount\n", pll->name);
3368 3369 3370
		return;
	}

3371 3372 3373 3374 3375
	if (--pll->refcount == 0) {
		WARN_ON(pll->on);
		WARN_ON(pll->active);
	}

3376
	crtc->config.shared_dpll = DPLL_ID_PRIVATE;
3377 3378
}

3379
static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
3380
{
3381 3382 3383
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
	enum intel_dpll_id i;
3384 3385

	if (pll) {
3386 3387
		DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
			      crtc->base.base.id, pll->name);
3388
		intel_put_shared_dpll(crtc);
3389 3390
	}

3391 3392
	if (HAS_PCH_IBX(dev_priv->dev)) {
		/* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3393
		i = (enum intel_dpll_id) crtc->pipe;
D
Daniel Vetter 已提交
3394
		pll = &dev_priv->shared_dplls[i];
3395

3396 3397
		DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
			      crtc->base.base.id, pll->name);
3398 3399 3400 3401

		goto found;
	}

D
Daniel Vetter 已提交
3402 3403
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		pll = &dev_priv->shared_dplls[i];
3404 3405 3406 3407 3408

		/* Only want to check enabled timings first */
		if (pll->refcount == 0)
			continue;

3409 3410
		if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
			   sizeof(pll->hw_state)) == 0) {
3411
			DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
3412
				      crtc->base.base.id,
3413
				      pll->name, pll->refcount, pll->active);
3414 3415 3416 3417 3418 3419

			goto found;
		}
	}

	/* Ok no matching timings, maybe there's a free one? */
D
Daniel Vetter 已提交
3420 3421
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		pll = &dev_priv->shared_dplls[i];
3422
		if (pll->refcount == 0) {
3423 3424
			DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
				      crtc->base.base.id, pll->name);
3425 3426 3427 3428 3429 3430 3431
			goto found;
		}
	}

	return NULL;

found:
3432
	crtc->config.shared_dpll = i;
3433 3434
	DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
			 pipe_name(crtc->pipe));
3435

3436
	if (pll->active == 0) {
3437 3438 3439
		memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
		       sizeof(pll->hw_state));

3440
		DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
3441
		WARN_ON(pll->on);
3442
		assert_shared_dpll_disabled(dev_priv, pll);
3443

3444
		pll->mode_set(dev_priv, pll);
3445 3446
	}
	pll->refcount++;
3447

3448 3449 3450
	return pll;
}

3451
static void cpt_verify_modeset(struct drm_device *dev, int pipe)
3452 3453
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3454
	int dslreg = PIPEDSL(pipe);
3455 3456 3457 3458 3459 3460
	u32 temp;

	temp = I915_READ(dslreg);
	udelay(500);
	if (wait_for(I915_READ(dslreg) != temp, 5)) {
		if (wait_for(I915_READ(dslreg) != temp, 5))
3461
			DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
3462 3463 3464
	}
}

3465 3466 3467 3468 3469 3470
static void ironlake_pfit_enable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;

3471
	if (crtc->config.pch_pfit.enabled) {
3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482
		/* Force use of hard-coded filter coefficients
		 * as some pre-programmed values are broken,
		 * e.g. x201.
		 */
		if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
			I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
						 PF_PIPE_SEL_IVB(pipe));
		else
			I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
		I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
		I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
3483 3484 3485
	}
}

3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507
static void intel_enable_planes(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
	struct intel_plane *intel_plane;

	list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
		if (intel_plane->pipe == pipe)
			intel_plane_restore(&intel_plane->base);
}

static void intel_disable_planes(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
	struct intel_plane *intel_plane;

	list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
		if (intel_plane->pipe == pipe)
			intel_plane_disable(&intel_plane->base);
}

3508
void hsw_enable_ips(struct intel_crtc *crtc)
3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;

	if (!crtc->config.ips_enabled)
		return;

	/* We can only enable IPS after we enable a plane and wait for a vblank.
	 * We guarantee that the plane is enabled by calling intel_enable_ips
	 * only after intel_enable_plane. And intel_enable_plane already waits
	 * for a vblank, so all we need to do here is to enable the IPS bit. */
	assert_plane_enabled(dev_priv, crtc->plane);
3520 3521 3522 3523 3524 3525
	if (IS_BROADWELL(crtc->base.dev)) {
		mutex_lock(&dev_priv->rps.hw_lock);
		WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
		mutex_unlock(&dev_priv->rps.hw_lock);
		/* Quoting Art Runyan: "its not safe to expect any particular
		 * value in IPS_CTL bit 31 after enabling IPS through the
3526 3527
		 * mailbox." Moreover, the mailbox may return a bogus state,
		 * so we need to just enable it and continue on.
3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538
		 */
	} else {
		I915_WRITE(IPS_CTL, IPS_ENABLE);
		/* The bit only becomes 1 in the next vblank, so this wait here
		 * is essentially intel_wait_for_vblank. If we don't have this
		 * and don't wait for vblanks until the end of crtc_enable, then
		 * the HW state readout code will complain that the expected
		 * IPS_CTL value is not the one we read. */
		if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
			DRM_ERROR("Timed out waiting for IPS enable\n");
	}
3539 3540
}

3541
void hsw_disable_ips(struct intel_crtc *crtc)
3542 3543 3544 3545 3546 3547 3548 3549
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!crtc->config.ips_enabled)
		return;

	assert_plane_enabled(dev_priv, crtc->plane);
3550 3551 3552 3553
	if (IS_BROADWELL(crtc->base.dev)) {
		mutex_lock(&dev_priv->rps.hw_lock);
		WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
		mutex_unlock(&dev_priv->rps.hw_lock);
3554
	} else {
3555
		I915_WRITE(IPS_CTL, 0);
3556 3557
		POSTING_READ(IPS_CTL);
	}
3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591

	/* We need to wait for a vblank before we can disable the plane. */
	intel_wait_for_vblank(dev, crtc->pipe);
}

/** Loads the palette/gamma unit for the CRTC with the prepared values */
static void intel_crtc_load_lut(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	enum pipe pipe = intel_crtc->pipe;
	int palreg = PALETTE(pipe);
	int i;
	bool reenable_ips = false;

	/* The clocks have to be on to load the palette. */
	if (!crtc->enabled || !intel_crtc->active)
		return;

	if (!HAS_PCH_SPLIT(dev_priv->dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
			assert_dsi_pll_enabled(dev_priv);
		else
			assert_pll_enabled(dev_priv, pipe);
	}

	/* use legacy palette for Ironlake */
	if (HAS_PCH_SPLIT(dev))
		palreg = LGC_PALETTE(pipe);

	/* Workaround : Do not read or write the pipe palette/gamma data while
	 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
	 */
3592
	if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609
	    ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
	     GAMMA_MODE_MODE_SPLIT)) {
		hsw_disable_ips(intel_crtc);
		reenable_ips = true;
	}

	for (i = 0; i < 256; i++) {
		I915_WRITE(palreg + 4 * i,
			   (intel_crtc->lut_r[i] << 16) |
			   (intel_crtc->lut_g[i] << 8) |
			   intel_crtc->lut_b[i]);
	}

	if (reenable_ips)
		hsw_enable_ips(intel_crtc);
}

3610 3611 3612 3613 3614
static void ironlake_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3615
	struct intel_encoder *encoder;
3616 3617 3618
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;

3619 3620
	WARN_ON(!crtc->enabled);

3621 3622 3623 3624
	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
3625 3626 3627 3628

	intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
	intel_set_pch_fifo_underrun_reporting(dev, pipe, true);

3629
	for_each_encoder_on_crtc(dev, crtc, encoder)
3630 3631
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);
3632

3633
	if (intel_crtc->config.has_pch_encoder) {
3634 3635 3636
		/* Note: FDI PLL enabling _must_ be done before we enable the
		 * cpu pipes, hence this is separate from all the other fdi/pch
		 * enabling. */
3637
		ironlake_fdi_pll_enable(intel_crtc);
3638 3639 3640 3641
	} else {
		assert_fdi_tx_disabled(dev_priv, pipe);
		assert_fdi_rx_disabled(dev_priv, pipe);
	}
3642

3643
	ironlake_pfit_enable(intel_crtc);
3644

3645 3646 3647 3648 3649 3650
	/*
	 * On ILK+ LUT must be loaded before the pipe is running but with
	 * clocks enabled
	 */
	intel_crtc_load_lut(crtc);

3651
	intel_update_watermarks(crtc);
3652
	intel_enable_pipe(intel_crtc);
3653
	intel_enable_primary_plane(dev_priv, plane, pipe);
3654
	intel_enable_planes(crtc);
3655
	intel_crtc_update_cursor(crtc, true);
3656

3657
	if (intel_crtc->config.has_pch_encoder)
3658
		ironlake_pch_enable(crtc);
3659

3660
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
3661
	intel_update_fbc(dev);
3662 3663
	mutex_unlock(&dev->struct_mutex);

3664 3665
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);
3666 3667

	if (HAS_PCH_CPT(dev))
3668
		cpt_verify_modeset(dev, intel_crtc->pipe);
3669 3670 3671 3672 3673 3674 3675 3676 3677 3678

	/*
	 * There seems to be a race in PCH platform hw (at least on some
	 * outputs) where an enabled pipe still completes any pageflip right
	 * away (as if the pipe is off) instead of waiting for vblank. As soon
	 * as the first vblank happend, everything works as expected. Hence just
	 * wait for one vblank before returning to avoid strange things
	 * happening.
	 */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
3679 3680
}

P
Paulo Zanoni 已提交
3681 3682 3683
/* IPS only exists on ULT machines and is tied to pipe A. */
static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
{
3684
	return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
P
Paulo Zanoni 已提交
3685 3686
}

3687 3688 3689 3690 3691 3692 3693 3694
static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;

3695
	intel_enable_primary_plane(dev_priv, plane, pipe);
3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724
	intel_enable_planes(crtc);
	intel_crtc_update_cursor(crtc, true);

	hsw_enable_ips(intel_crtc);

	mutex_lock(&dev->struct_mutex);
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);
}

static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;

	intel_crtc_wait_for_pending_flips(crtc);
	drm_vblank_off(dev, pipe);

	/* FBC must be disabled before disabling the plane on HSW. */
	if (dev_priv->fbc.plane == plane)
		intel_disable_fbc(dev);

	hsw_disable_ips(intel_crtc);

	intel_crtc_update_cursor(crtc, false);
	intel_disable_planes(crtc);
3725
	intel_disable_primary_plane(dev_priv, plane, pipe);
3726 3727
}

3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756
/*
 * This implements the workaround described in the "notes" section of the mode
 * set sequence documentation. When going from no pipes or single pipe to
 * multiple pipes, and planes are enabled after the pipe, we need to wait at
 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
 */
static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct intel_crtc *crtc_it, *other_active_crtc = NULL;

	/* We want to get the other_active_crtc only if there's only 1 other
	 * active crtc. */
	list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
		if (!crtc_it->active || crtc_it == crtc)
			continue;

		if (other_active_crtc)
			return;

		other_active_crtc = crtc_it;
	}
	if (!other_active_crtc)
		return;

	intel_wait_for_vblank(dev, other_active_crtc->pipe);
	intel_wait_for_vblank(dev, other_active_crtc->pipe);
}

3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770
static void haswell_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;

	WARN_ON(!crtc->enabled);

	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
3771 3772 3773 3774 3775

	intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
	if (intel_crtc->config.has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);

3776
	if (intel_crtc->config.has_pch_encoder)
3777
		dev_priv->display.fdi_link_train(crtc);
3778 3779 3780 3781 3782

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

3783
	intel_ddi_enable_pipe_clock(intel_crtc);
3784

3785
	ironlake_pfit_enable(intel_crtc);
3786 3787 3788 3789 3790 3791 3792

	/*
	 * On ILK+ LUT must be loaded before the pipe is running but with
	 * clocks enabled
	 */
	intel_crtc_load_lut(crtc);

3793
	intel_ddi_set_pipe_settings(crtc);
3794
	intel_ddi_enable_transcoder_func(crtc);
3795

3796
	intel_update_watermarks(crtc);
3797
	intel_enable_pipe(intel_crtc);
P
Paulo Zanoni 已提交
3798

3799
	if (intel_crtc->config.has_pch_encoder)
P
Paulo Zanoni 已提交
3800
		lpt_pch_enable(crtc);
3801

3802
	for_each_encoder_on_crtc(dev, crtc, encoder) {
3803
		encoder->enable(encoder);
3804 3805
		intel_opregion_notify_encoder(encoder, true);
	}
3806

3807 3808 3809
	/* If we change the relative order between pipe/planes enabling, we need
	 * to change the workaround. */
	haswell_mode_set_planes_workaround(intel_crtc);
3810
	haswell_crtc_enable_planes(crtc);
3811 3812
}

3813 3814 3815 3816 3817 3818 3819 3820
static void ironlake_pfit_disable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;

	/* To avoid upsetting the power well on haswell only disable the pfit if
	 * it's in use. The hw state code will make sure we get this right. */
3821
	if (crtc->config.pch_pfit.enabled) {
3822 3823 3824 3825 3826 3827
		I915_WRITE(PF_CTL(pipe), 0);
		I915_WRITE(PF_WIN_POS(pipe), 0);
		I915_WRITE(PF_WIN_SZ(pipe), 0);
	}
}

3828 3829 3830 3831 3832
static void ironlake_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3833
	struct intel_encoder *encoder;
3834 3835
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3836
	u32 reg, temp;
3837

3838

3839 3840 3841
	if (!intel_crtc->active)
		return;

3842 3843 3844
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->disable(encoder);

3845
	intel_crtc_wait_for_pending_flips(crtc);
3846
	drm_vblank_off(dev, pipe);
3847

3848
	if (dev_priv->fbc.plane == plane)
3849
		intel_disable_fbc(dev);
3850

3851
	intel_crtc_update_cursor(crtc, false);
3852
	intel_disable_planes(crtc);
3853
	intel_disable_primary_plane(dev_priv, plane, pipe);
3854

3855 3856 3857
	if (intel_crtc->config.has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev, pipe, false);

3858
	intel_disable_pipe(dev_priv, pipe);
3859

3860
	ironlake_pfit_disable(intel_crtc);
3861

3862 3863 3864
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);
3865

3866 3867
	if (intel_crtc->config.has_pch_encoder) {
		ironlake_fdi_disable(crtc);
3868

3869 3870
		ironlake_disable_pch_transcoder(dev_priv, pipe);
		intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3871

3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882
		if (HAS_PCH_CPT(dev)) {
			/* disable TRANS_DP_CTL */
			reg = TRANS_DP_CTL(pipe);
			temp = I915_READ(reg);
			temp &= ~(TRANS_DP_OUTPUT_ENABLE |
				  TRANS_DP_PORT_SEL_MASK);
			temp |= TRANS_DP_PORT_SEL_NONE;
			I915_WRITE(reg, temp);

			/* disable DPLL_SEL */
			temp = I915_READ(PCH_DPLL_SEL);
3883
			temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
3884
			I915_WRITE(PCH_DPLL_SEL, temp);
3885
		}
3886

3887
		/* disable PCH DPLL */
D
Daniel Vetter 已提交
3888
		intel_disable_shared_dpll(intel_crtc);
3889

3890 3891
		ironlake_fdi_pll_disable(intel_crtc);
	}
3892

3893
	intel_crtc->active = false;
3894
	intel_update_watermarks(crtc);
3895 3896

	mutex_lock(&dev->struct_mutex);
3897
	intel_update_fbc(dev);
3898
	mutex_unlock(&dev->struct_mutex);
3899
}
3900

3901
static void haswell_crtc_disable(struct drm_crtc *crtc)
3902
{
3903 3904
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
3905
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3906 3907
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;
3908
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
3909

3910 3911 3912
	if (!intel_crtc->active)
		return;

3913 3914
	haswell_crtc_disable_planes(crtc);

3915 3916
	for_each_encoder_on_crtc(dev, crtc, encoder) {
		intel_opregion_notify_encoder(encoder, false);
3917
		encoder->disable(encoder);
3918
	}
3919

3920 3921
	if (intel_crtc->config.has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
3922 3923
	intel_disable_pipe(dev_priv, pipe);

3924
	intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
3925

3926
	ironlake_pfit_disable(intel_crtc);
3927

3928
	intel_ddi_disable_pipe_clock(intel_crtc);
3929 3930 3931 3932 3933

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);

3934
	if (intel_crtc->config.has_pch_encoder) {
3935
		lpt_disable_pch_transcoder(dev_priv);
3936
		intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3937
		intel_ddi_fdi_disable(crtc);
3938
	}
3939 3940

	intel_crtc->active = false;
3941
	intel_update_watermarks(crtc);
3942 3943 3944 3945 3946 3947

	mutex_lock(&dev->struct_mutex);
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);
}

3948 3949 3950
static void ironlake_crtc_off(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
D
Daniel Vetter 已提交
3951
	intel_put_shared_dpll(intel_crtc);
3952 3953
}

3954 3955 3956 3957 3958
static void haswell_crtc_off(struct drm_crtc *crtc)
{
	intel_ddi_put_crtc_pll(crtc);
}

3959 3960 3961
static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
{
	if (!enable && intel_crtc->overlay) {
3962
		struct drm_device *dev = intel_crtc->base.dev;
3963
		struct drm_i915_private *dev_priv = dev->dev_private;
3964

3965
		mutex_lock(&dev->struct_mutex);
3966 3967 3968
		dev_priv->mm.interruptible = false;
		(void) intel_overlay_switch_off(intel_crtc->overlay);
		dev_priv->mm.interruptible = true;
3969
		mutex_unlock(&dev->struct_mutex);
3970 3971
	}

3972 3973 3974
	/* Let userspace switch the overlay on again. In most cases userspace
	 * has to recompute where to put it anyway.
	 */
3975 3976
}

3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000
/**
 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
 * cursor plane briefly if not already running after enabling the display
 * plane.
 * This workaround avoids occasional blank screens when self refresh is
 * enabled.
 */
static void
g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	u32 cntl = I915_READ(CURCNTR(pipe));

	if ((cntl & CURSOR_MODE) == 0) {
		u32 fw_bcl_self = I915_READ(FW_BLC_SELF);

		I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
		I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
		intel_wait_for_vblank(dev_priv->dev, pipe);
		I915_WRITE(CURCNTR(pipe), cntl);
		I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
		I915_WRITE(FW_BLC_SELF, fw_bcl_self);
	}
}

4001 4002 4003 4004 4005 4006
static void i9xx_pfit_enable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc_config *pipe_config = &crtc->config;

4007
	if (!crtc->config.gmch_pfit.control)
4008 4009 4010
		return;

	/*
4011 4012
	 * The panel fitter should only be adjusted whilst the pipe is disabled,
	 * according to register description and PRM.
4013
	 */
4014 4015
	WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
	assert_pipe_disabled(dev_priv, crtc->pipe);
4016

4017 4018
	I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
	I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
4019 4020 4021 4022

	/* Border color in case we don't scale up to the full screen. Black by
	 * default, change to something else for debugging. */
	I915_WRITE(BCLRPAT(crtc->pipe), 0);
4023 4024
}

4025 4026 4027 4028
#define for_each_power_domain(domain, mask)				\
	for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++)	\
		if ((1 << (domain)) & (mask))

I
Imre Deak 已提交
4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065
enum intel_display_power_domain
intel_display_port_power_domain(struct intel_encoder *intel_encoder)
{
	struct drm_device *dev = intel_encoder->base.dev;
	struct intel_digital_port *intel_dig_port;

	switch (intel_encoder->type) {
	case INTEL_OUTPUT_UNKNOWN:
		/* Only DDI platforms should ever use this output type */
		WARN_ON_ONCE(!HAS_DDI(dev));
	case INTEL_OUTPUT_DISPLAYPORT:
	case INTEL_OUTPUT_HDMI:
	case INTEL_OUTPUT_EDP:
		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
		switch (intel_dig_port->port) {
		case PORT_A:
			return POWER_DOMAIN_PORT_DDI_A_4_LANES;
		case PORT_B:
			return POWER_DOMAIN_PORT_DDI_B_4_LANES;
		case PORT_C:
			return POWER_DOMAIN_PORT_DDI_C_4_LANES;
		case PORT_D:
			return POWER_DOMAIN_PORT_DDI_D_4_LANES;
		default:
			WARN_ON_ONCE(1);
			return POWER_DOMAIN_PORT_OTHER;
		}
	case INTEL_OUTPUT_ANALOG:
		return POWER_DOMAIN_PORT_CRT;
	case INTEL_OUTPUT_DSI:
		return POWER_DOMAIN_PORT_DSI;
	default:
		return POWER_DOMAIN_PORT_OTHER;
	}
}

static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4066
{
I
Imre Deak 已提交
4067 4068 4069 4070 4071
	struct drm_device *dev = crtc->dev;
	struct intel_encoder *intel_encoder;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	enum pipe pipe = intel_crtc->pipe;
	bool pfit_enabled = intel_crtc->config.pch_pfit.enabled;
4072 4073 4074 4075 4076 4077 4078 4079 4080 4081
	unsigned long mask;
	enum transcoder transcoder;

	transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);

	mask = BIT(POWER_DOMAIN_PIPE(pipe));
	mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
	if (pfit_enabled)
		mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));

I
Imre Deak 已提交
4082 4083 4084
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		mask |= BIT(intel_display_port_power_domain(intel_encoder));

4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117
	return mask;
}

void intel_display_set_init_power(struct drm_i915_private *dev_priv,
				  bool enable)
{
	if (dev_priv->power_domains.init_power_on == enable)
		return;

	if (enable)
		intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
	else
		intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);

	dev_priv->power_domains.init_power_on = enable;
}

static void modeset_update_crtc_power_domains(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
	struct intel_crtc *crtc;

	/*
	 * First get all needed power domains, then put all unneeded, to avoid
	 * any unnecessary toggling of the power wells.
	 */
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
		enum intel_display_power_domain domain;

		if (!crtc->base.enabled)
			continue;

I
Imre Deak 已提交
4118
		pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135

		for_each_power_domain(domain, pipe_domains[crtc->pipe])
			intel_display_power_get(dev_priv, domain);
	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
		enum intel_display_power_domain domain;

		for_each_power_domain(domain, crtc->enabled_power_domains)
			intel_display_power_put(dev_priv, domain);

		crtc->enabled_power_domains = pipe_domains[crtc->pipe];
	}

	intel_display_set_init_power(dev_priv, false);
}

4136
int valleyview_get_vco(struct drm_i915_private *dev_priv)
4137
{
4138
	int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
4139

4140 4141 4142 4143 4144
	/* Obtain SKU information */
	mutex_lock(&dev_priv->dpio_lock);
	hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
		CCK_FUSE_HPLL_FREQ_MASK;
	mutex_unlock(&dev_priv->dpio_lock);
4145

4146
	return vco_freq[hpll_freq];
4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251
}

/* Adjust CDclk dividers to allow high res or save power if possible */
static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 val, cmd;

	if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
		cmd = 2;
	else if (cdclk == 266)
		cmd = 1;
	else
		cmd = 0;

	mutex_lock(&dev_priv->rps.hw_lock);
	val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
	val &= ~DSPFREQGUAR_MASK;
	val |= (cmd << DSPFREQGUAR_SHIFT);
	vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
	if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
		      DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
		     50)) {
		DRM_ERROR("timed out waiting for CDclk change\n");
	}
	mutex_unlock(&dev_priv->rps.hw_lock);

	if (cdclk == 400) {
		u32 divider, vco;

		vco = valleyview_get_vco(dev_priv);
		divider = ((vco << 1) / cdclk) - 1;

		mutex_lock(&dev_priv->dpio_lock);
		/* adjust cdclk divider */
		val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
		val &= ~0xf;
		val |= divider;
		vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
		mutex_unlock(&dev_priv->dpio_lock);
	}

	mutex_lock(&dev_priv->dpio_lock);
	/* adjust self-refresh exit latency value */
	val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
	val &= ~0x7f;

	/*
	 * For high bandwidth configs, we set a higher latency in the bunit
	 * so that the core display fetch happens in time to avoid underruns.
	 */
	if (cdclk == 400)
		val |= 4500 / 250; /* 4.5 usec */
	else
		val |= 3000 / 250; /* 3.0 usec */
	vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
	mutex_unlock(&dev_priv->dpio_lock);

	/* Since we changed the CDclk, we need to update the GMBUSFREQ too */
	intel_i2c_reset(dev);
}

static int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
{
	int cur_cdclk, vco;
	int divider;

	vco = valleyview_get_vco(dev_priv);

	mutex_lock(&dev_priv->dpio_lock);
	divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
	mutex_unlock(&dev_priv->dpio_lock);

	divider &= 0xf;

	cur_cdclk = (vco << 1) / (divider + 1);

	return cur_cdclk;
}

static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
				 int max_pixclk)
{
	int cur_cdclk;

	cur_cdclk = valleyview_cur_cdclk(dev_priv);

	/*
	 * Really only a few cases to deal with, as only 4 CDclks are supported:
	 *   200MHz
	 *   267MHz
	 *   320MHz
	 *   400MHz
	 * So we check to see whether we're above 90% of the lower bin and
	 * adjust if needed.
	 */
	if (max_pixclk > 288000) {
		return 400;
	} else if (max_pixclk > 240000) {
		return 320;
	} else
		return 266;
	/* Looks like the 200MHz CDclk freq doesn't work on some configs */
}

4252 4253
/* compute the max pixel clock for new configuration */
static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
4254 4255 4256 4257 4258 4259 4260
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_crtc *intel_crtc;
	int max_pixclk = 0;

	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
			    base.head) {
4261
		if (intel_crtc->new_enabled)
4262
			max_pixclk = max(max_pixclk,
4263
					 intel_crtc->new_config->adjusted_mode.crtc_clock);
4264 4265 4266 4267 4268 4269
	}

	return max_pixclk;
}

static void valleyview_modeset_global_pipes(struct drm_device *dev,
4270
					    unsigned *prepare_pipes)
4271 4272 4273
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc;
4274
	int max_pixclk = intel_mode_max_pixclk(dev_priv);
4275 4276 4277 4278 4279
	int cur_cdclk = valleyview_cur_cdclk(dev_priv);

	if (valleyview_calc_cdclk(dev_priv, max_pixclk) == cur_cdclk)
		return;

4280
	/* disable/enable all currently active pipes while we change cdclk */
4281 4282 4283 4284 4285 4286 4287 4288 4289
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
			    base.head)
		if (intel_crtc->base.enabled)
			*prepare_pipes |= (1 << intel_crtc->pipe);
}

static void valleyview_modeset_global_resources(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4290
	int max_pixclk = intel_mode_max_pixclk(dev_priv);
4291 4292 4293 4294 4295
	int cur_cdclk = valleyview_cur_cdclk(dev_priv);
	int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);

	if (req_cdclk != cur_cdclk)
		valleyview_set_cdclk(dev, req_cdclk);
4296
	modeset_update_crtc_power_domains(dev);
4297 4298
}

4299 4300 4301 4302 4303 4304 4305 4306
static void valleyview_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
4307
	bool is_dsi;
4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319

	WARN_ON(!crtc->enabled);

	if (intel_crtc->active)
		return;

	intel_crtc->active = true;

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_pll_enable)
			encoder->pre_pll_enable(encoder);

4320 4321
	is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);

4322 4323
	if (!is_dsi)
		vlv_enable_pll(intel_crtc);
4324 4325 4326 4327 4328

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

4329 4330
	i9xx_pfit_enable(intel_crtc);

4331 4332
	intel_crtc_load_lut(crtc);

4333
	intel_update_watermarks(crtc);
4334
	intel_enable_pipe(intel_crtc);
4335
	intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4336
	intel_enable_primary_plane(dev_priv, plane, pipe);
4337
	intel_enable_planes(crtc);
4338
	intel_crtc_update_cursor(crtc, true);
4339 4340

	intel_update_fbc(dev);
4341 4342 4343

	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);
4344 4345
}

4346
static void i9xx_crtc_enable(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
4347 4348 4349 4350
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4351
	struct intel_encoder *encoder;
J
Jesse Barnes 已提交
4352
	int pipe = intel_crtc->pipe;
4353
	int plane = intel_crtc->plane;
J
Jesse Barnes 已提交
4354

4355 4356
	WARN_ON(!crtc->enabled);

4357 4358 4359 4360
	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
4361

4362 4363 4364 4365
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

4366 4367
	i9xx_enable_pll(intel_crtc);

4368 4369
	i9xx_pfit_enable(intel_crtc);

4370 4371
	intel_crtc_load_lut(crtc);

4372
	intel_update_watermarks(crtc);
4373
	intel_enable_pipe(intel_crtc);
4374
	intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4375
	intel_enable_primary_plane(dev_priv, plane, pipe);
4376
	intel_enable_planes(crtc);
4377
	/* The fixup needs to happen before cursor is enabled */
4378 4379
	if (IS_G4X(dev))
		g4x_fixup_plane(dev_priv, pipe);
4380
	intel_crtc_update_cursor(crtc, true);
J
Jesse Barnes 已提交
4381

4382 4383
	/* Give the overlay scaler a chance to enable if it's on this pipe */
	intel_crtc_dpms_overlay(intel_crtc, true);
4384

4385
	intel_update_fbc(dev);
4386

4387 4388
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);
4389
}
J
Jesse Barnes 已提交
4390

4391 4392 4393 4394 4395
static void i9xx_pfit_disable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

4396 4397
	if (!crtc->config.gmch_pfit.control)
		return;
4398

4399
	assert_pipe_disabled(dev_priv, crtc->pipe);
4400

4401 4402 4403
	DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
			 I915_READ(PFIT_CONTROL));
	I915_WRITE(PFIT_CONTROL, 0);
4404 4405
}

4406 4407 4408 4409 4410
static void i9xx_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4411
	struct intel_encoder *encoder;
4412 4413
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
4414

4415 4416 4417
	if (!intel_crtc->active)
		return;

4418 4419 4420
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->disable(encoder);

4421
	/* Give the overlay scaler a chance to disable if it's on this pipe */
4422 4423
	intel_crtc_wait_for_pending_flips(crtc);
	drm_vblank_off(dev, pipe);
4424

4425
	if (dev_priv->fbc.plane == plane)
4426
		intel_disable_fbc(dev);
J
Jesse Barnes 已提交
4427

4428 4429
	intel_crtc_dpms_overlay(intel_crtc, false);
	intel_crtc_update_cursor(crtc, false);
4430
	intel_disable_planes(crtc);
4431
	intel_disable_primary_plane(dev_priv, plane, pipe);
4432

4433
	intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4434
	intel_disable_pipe(dev_priv, pipe);
4435

4436
	i9xx_pfit_disable(intel_crtc);
4437

4438 4439 4440 4441
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);

4442 4443 4444
	if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
		vlv_disable_pll(dev_priv, pipe);
	else if (!IS_VALLEYVIEW(dev))
4445
		i9xx_disable_pll(dev_priv, pipe);
4446

4447
	intel_crtc->active = false;
4448
	intel_update_watermarks(crtc);
4449

4450
	intel_update_fbc(dev);
4451 4452
}

4453 4454 4455 4456
static void i9xx_crtc_off(struct drm_crtc *crtc)
{
}

4457 4458
static void intel_crtc_update_sarea(struct drm_crtc *crtc,
				    bool enabled)
4459 4460 4461 4462 4463
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
J
Jesse Barnes 已提交
4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481

	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
		return;

	switch (pipe) {
	case 0:
		master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	case 1:
		master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	default:
4482
		DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
J
Jesse Barnes 已提交
4483 4484 4485 4486
		break;
	}
}

4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507
/**
 * Sets the power management mode of the pipe and plane.
 */
void intel_crtc_update_dpms(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *intel_encoder;
	bool enable = false;

	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		enable |= intel_encoder->connectors_active;

	if (enable)
		dev_priv->display.crtc_enable(crtc);
	else
		dev_priv->display.crtc_disable(crtc);

	intel_crtc_update_sarea(crtc, enable);
}

4508 4509 4510
static void intel_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
4511
	struct drm_connector *connector;
4512
	struct drm_i915_private *dev_priv = dev->dev_private;
4513
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4514

4515 4516 4517 4518
	/* crtc should still be enabled when we disable it. */
	WARN_ON(!crtc->enabled);

	dev_priv->display.crtc_disable(crtc);
4519
	intel_crtc->eld_vld = false;
4520
	intel_crtc_update_sarea(crtc, false);
4521 4522
	dev_priv->display.off(crtc);

4523
	assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
4524
	assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
4525
	assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
4526 4527 4528

	if (crtc->fb) {
		mutex_lock(&dev->struct_mutex);
4529
		intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
4530
		mutex_unlock(&dev->struct_mutex);
4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543
		crtc->fb = NULL;
	}

	/* Update computed state. */
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		if (!connector->encoder || !connector->encoder->crtc)
			continue;

		if (connector->encoder->crtc != crtc)
			continue;

		connector->dpms = DRM_MODE_DPMS_OFF;
		to_intel_encoder(connector->encoder)->connectors_active = false;
4544 4545 4546
	}
}

C
Chris Wilson 已提交
4547
void intel_encoder_destroy(struct drm_encoder *encoder)
4548
{
4549
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
C
Chris Wilson 已提交
4550 4551 4552

	drm_encoder_cleanup(encoder);
	kfree(intel_encoder);
4553 4554
}

4555
/* Simple dpms helper for encoders with just one connector, no cloning and only
4556 4557
 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
 * state of the entire output pipe. */
4558
static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
4559
{
4560 4561 4562
	if (mode == DRM_MODE_DPMS_ON) {
		encoder->connectors_active = true;

4563
		intel_crtc_update_dpms(encoder->base.crtc);
4564 4565 4566
	} else {
		encoder->connectors_active = false;

4567
		intel_crtc_update_dpms(encoder->base.crtc);
4568
	}
J
Jesse Barnes 已提交
4569 4570
}

4571 4572
/* Cross check the actual hw state with our own modeset state tracking (and it's
 * internal consistency). */
4573
static void intel_connector_check_state(struct intel_connector *connector)
J
Jesse Barnes 已提交
4574
{
4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603
	if (connector->get_hw_state(connector)) {
		struct intel_encoder *encoder = connector->encoder;
		struct drm_crtc *crtc;
		bool encoder_enabled;
		enum pipe pipe;

		DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
			      connector->base.base.id,
			      drm_get_connector_name(&connector->base));

		WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
		     "wrong connector dpms state\n");
		WARN(connector->base.encoder != &encoder->base,
		     "active connector not linked to encoder\n");
		WARN(!encoder->connectors_active,
		     "encoder->connectors_active not set\n");

		encoder_enabled = encoder->get_hw_state(encoder, &pipe);
		WARN(!encoder_enabled, "encoder not enabled\n");
		if (WARN_ON(!encoder->base.crtc))
			return;

		crtc = encoder->base.crtc;

		WARN(!crtc->enabled, "crtc not enabled\n");
		WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
		WARN(pipe != to_intel_crtc(crtc)->pipe,
		     "encoder active on the wrong pipe\n");
	}
J
Jesse Barnes 已提交
4604 4605
}

4606 4607 4608
/* Even simpler default implementation, if there's really no special case to
 * consider. */
void intel_connector_dpms(struct drm_connector *connector, int mode)
J
Jesse Barnes 已提交
4609
{
4610 4611 4612
	/* All the simple cases only support two dpms states. */
	if (mode != DRM_MODE_DPMS_ON)
		mode = DRM_MODE_DPMS_OFF;
4613

4614 4615 4616 4617 4618 4619
	if (mode == connector->dpms)
		return;

	connector->dpms = mode;

	/* Only need to change hw state when actually enabled */
4620 4621
	if (connector->encoder)
		intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
4622

4623
	intel_modeset_check_state(connector->dev);
J
Jesse Barnes 已提交
4624 4625
}

4626 4627 4628 4629
/* Simple connector->get_hw_state implementation for encoders that support only
 * one connector and no cloning and hence the encoder state determines the state
 * of the connector. */
bool intel_connector_get_hw_state(struct intel_connector *connector)
C
Chris Wilson 已提交
4630
{
4631
	enum pipe pipe = 0;
4632
	struct intel_encoder *encoder = connector->encoder;
C
Chris Wilson 已提交
4633

4634
	return encoder->get_hw_state(encoder, &pipe);
C
Chris Wilson 已提交
4635 4636
}

4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651
static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
				     struct intel_crtc_config *pipe_config)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *pipe_B_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);

	DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
		      pipe_name(pipe), pipe_config->fdi_lanes);
	if (pipe_config->fdi_lanes > 4) {
		DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
			      pipe_name(pipe), pipe_config->fdi_lanes);
		return false;
	}

4652
	if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677
		if (pipe_config->fdi_lanes > 2) {
			DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
				      pipe_config->fdi_lanes);
			return false;
		} else {
			return true;
		}
	}

	if (INTEL_INFO(dev)->num_pipes == 2)
		return true;

	/* Ivybridge 3 pipe is really complicated */
	switch (pipe) {
	case PIPE_A:
		return true;
	case PIPE_B:
		if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
		    pipe_config->fdi_lanes > 2) {
			DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
				      pipe_name(pipe), pipe_config->fdi_lanes);
			return false;
		}
		return true;
	case PIPE_C:
4678
		if (!pipe_has_enabled_pch(pipe_B_crtc) ||
4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694
		    pipe_B_crtc->config.fdi_lanes <= 2) {
			if (pipe_config->fdi_lanes > 2) {
				DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
					      pipe_name(pipe), pipe_config->fdi_lanes);
				return false;
			}
		} else {
			DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
			return false;
		}
		return true;
	default:
		BUG();
	}
}

4695 4696 4697
#define RETRY 1
static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
				       struct intel_crtc_config *pipe_config)
4698
{
4699
	struct drm_device *dev = intel_crtc->base.dev;
4700
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
4701
	int lane, link_bw, fdi_dotclock;
4702
	bool setup_ok, needs_recompute = false;
4703

4704
retry:
4705 4706 4707 4708 4709 4710 4711 4712 4713
	/* FDI is a binary signal running at ~2.7GHz, encoding
	 * each output octet as 10 bits. The actual frequency
	 * is stored as a divider into a 100MHz clock, and the
	 * mode pixel clock is stored in units of 1KHz.
	 * Hence the bw of each lane in terms of the mode signal
	 * is:
	 */
	link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;

4714
	fdi_dotclock = adjusted_mode->crtc_clock;
4715

4716
	lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
4717 4718 4719 4720
					   pipe_config->pipe_bpp);

	pipe_config->fdi_lanes = lane;

4721
	intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
4722
			       link_bw, &pipe_config->fdi_m_n);
4723

4724 4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739
	setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
					    intel_crtc->pipe, pipe_config);
	if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
		pipe_config->pipe_bpp -= 2*3;
		DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
			      pipe_config->pipe_bpp);
		needs_recompute = true;
		pipe_config->bw_constrained = true;

		goto retry;
	}

	if (needs_recompute)
		return RETRY;

	return setup_ok ? 0 : -EINVAL;
4740 4741
}

P
Paulo Zanoni 已提交
4742 4743 4744
static void hsw_compute_ips_config(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config)
{
4745
	pipe_config->ips_enabled = i915.enable_ips &&
4746
				   hsw_crtc_supports_ips(crtc) &&
4747
				   pipe_config->pipe_bpp <= 24;
P
Paulo Zanoni 已提交
4748 4749
}

4750
static int intel_crtc_compute_config(struct intel_crtc *crtc,
4751
				     struct intel_crtc_config *pipe_config)
J
Jesse Barnes 已提交
4752
{
4753
	struct drm_device *dev = crtc->base.dev;
4754
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
4755

4756
	/* FIXME should check pixel clock limits on all platforms */
4757 4758 4759 4760 4761 4762 4763 4764 4765
	if (INTEL_INFO(dev)->gen < 4) {
		struct drm_i915_private *dev_priv = dev->dev_private;
		int clock_limit =
			dev_priv->display.get_display_clock_speed(dev);

		/*
		 * Enable pixel doubling when the dot clock
		 * is > 90% of the (display) core speed.
		 *
4766 4767
		 * GDG double wide on either pipe,
		 * otherwise pipe A only.
4768
		 */
4769
		if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
4770
		    adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
4771
			clock_limit *= 2;
4772
			pipe_config->double_wide = true;
4773 4774
		}

4775
		if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
4776
			return -EINVAL;
4777
	}
4778

4779 4780 4781 4782 4783 4784 4785 4786 4787 4788
	/*
	 * Pipe horizontal size must be even in:
	 * - DVO ganged mode
	 * - LVDS dual channel mode
	 * - Double wide pipe
	 */
	if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
	     intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
		pipe_config->pipe_src_w &= ~1;

4789 4790
	/* Cantiga+ cannot handle modes with a hsync front porch of 0.
	 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
4791 4792 4793
	 */
	if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
		adjusted_mode->hsync_start == adjusted_mode->hdisplay)
4794
		return -EINVAL;
4795

4796
	if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
4797
		pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
4798
	} else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
4799 4800 4801 4802 4803
		/* only a 8bpc pipe, with 6bpc dither through the panel fitter
		 * for lvds. */
		pipe_config->pipe_bpp = 8*3;
	}

4804
	if (HAS_IPS(dev))
4805 4806 4807 4808 4809 4810
		hsw_compute_ips_config(crtc, pipe_config);

	/* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
	 * clock survives for now. */
	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
		pipe_config->shared_dpll = crtc->config.shared_dpll;
P
Paulo Zanoni 已提交
4811

4812
	if (pipe_config->has_pch_encoder)
4813
		return ironlake_fdi_compute_config(crtc, pipe_config);
4814

4815
	return 0;
J
Jesse Barnes 已提交
4816 4817
}

J
Jesse Barnes 已提交
4818 4819 4820 4821 4822
static int valleyview_get_display_clock_speed(struct drm_device *dev)
{
	return 400000; /* FIXME */
}

4823 4824 4825 4826
static int i945_get_display_clock_speed(struct drm_device *dev)
{
	return 400000;
}
J
Jesse Barnes 已提交
4827

4828
static int i915_get_display_clock_speed(struct drm_device *dev)
J
Jesse Barnes 已提交
4829
{
4830 4831
	return 333000;
}
J
Jesse Barnes 已提交
4832

4833 4834 4835 4836
static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
{
	return 200000;
}
J
Jesse Barnes 已提交
4837

4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861
static int pnv_get_display_clock_speed(struct drm_device *dev)
{
	u16 gcfgc = 0;

	pci_read_config_word(dev->pdev, GCFGC, &gcfgc);

	switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
	case GC_DISPLAY_CLOCK_267_MHZ_PNV:
		return 267000;
	case GC_DISPLAY_CLOCK_333_MHZ_PNV:
		return 333000;
	case GC_DISPLAY_CLOCK_444_MHZ_PNV:
		return 444000;
	case GC_DISPLAY_CLOCK_200_MHZ_PNV:
		return 200000;
	default:
		DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
	case GC_DISPLAY_CLOCK_133_MHZ_PNV:
		return 133000;
	case GC_DISPLAY_CLOCK_167_MHZ_PNV:
		return 167000;
	}
}

4862 4863 4864
static int i915gm_get_display_clock_speed(struct drm_device *dev)
{
	u16 gcfgc = 0;
J
Jesse Barnes 已提交
4865

4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876
	pci_read_config_word(dev->pdev, GCFGC, &gcfgc);

	if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
		return 133000;
	else {
		switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
		case GC_DISPLAY_CLOCK_333_MHZ:
			return 333000;
		default:
		case GC_DISPLAY_CLOCK_190_200_MHZ:
			return 190000;
J
Jesse Barnes 已提交
4877
		}
4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898
	}
}

static int i865_get_display_clock_speed(struct drm_device *dev)
{
	return 266000;
}

static int i855_get_display_clock_speed(struct drm_device *dev)
{
	u16 hpllcc = 0;
	/* Assume that the hardware is in the high speed state.  This
	 * should be the default.
	 */
	switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
	case GC_CLOCK_133_200:
	case GC_CLOCK_100_200:
		return 200000;
	case GC_CLOCK_166_250:
		return 250000;
	case GC_CLOCK_100_133:
J
Jesse Barnes 已提交
4899
		return 133000;
4900
	}
J
Jesse Barnes 已提交
4901

4902 4903 4904
	/* Shouldn't happen */
	return 0;
}
J
Jesse Barnes 已提交
4905

4906 4907 4908
static int i830_get_display_clock_speed(struct drm_device *dev)
{
	return 133000;
J
Jesse Barnes 已提交
4909 4910
}

4911
static void
4912
intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
4913
{
4914 4915
	while (*num > DATA_LINK_M_N_MASK ||
	       *den > DATA_LINK_M_N_MASK) {
4916 4917 4918 4919 4920
		*num >>= 1;
		*den >>= 1;
	}
}

4921 4922 4923 4924 4925 4926 4927 4928
static void compute_m_n(unsigned int m, unsigned int n,
			uint32_t *ret_m, uint32_t *ret_n)
{
	*ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
	*ret_m = div_u64((uint64_t) m * *ret_n, n);
	intel_reduce_m_n_ratio(ret_m, ret_n);
}

4929 4930 4931 4932
void
intel_link_compute_m_n(int bits_per_pixel, int nlanes,
		       int pixel_clock, int link_clock,
		       struct intel_link_m_n *m_n)
4933
{
4934
	m_n->tu = 64;
4935 4936 4937 4938 4939 4940 4941

	compute_m_n(bits_per_pixel * pixel_clock,
		    link_clock * nlanes * 8,
		    &m_n->gmch_m, &m_n->gmch_n);

	compute_m_n(pixel_clock, link_clock,
		    &m_n->link_m, &m_n->link_n);
4942 4943
}

4944 4945
static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
{
4946 4947
	if (i915.panel_use_ssc >= 0)
		return i915.panel_use_ssc != 0;
4948
	return dev_priv->vbt.lvds_use_ssc
4949
		&& !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
4950 4951
}

4952 4953 4954 4955 4956 4957
static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int refclk;

4958
	if (IS_VALLEYVIEW(dev)) {
4959
		refclk = 100000;
4960
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4961
	    intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4962 4963
		refclk = dev_priv->vbt.lvds_ssc_freq;
		DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
4964 4965 4966 4967 4968 4969 4970 4971 4972
	} else if (!IS_GEN2(dev)) {
		refclk = 96000;
	} else {
		refclk = 48000;
	}

	return refclk;
}

4973
static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
4974
{
4975
	return (1 << dpll->n) << 16 | dpll->m2;
4976
}
4977

4978 4979 4980
static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
{
	return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
4981 4982
}

4983
static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
4984 4985
				     intel_clock_t *reduced_clock)
{
4986
	struct drm_device *dev = crtc->base.dev;
4987
	struct drm_i915_private *dev_priv = dev->dev_private;
4988
	int pipe = crtc->pipe;
4989 4990 4991
	u32 fp, fp2 = 0;

	if (IS_PINEVIEW(dev)) {
4992
		fp = pnv_dpll_compute_fp(&crtc->config.dpll);
4993
		if (reduced_clock)
4994
			fp2 = pnv_dpll_compute_fp(reduced_clock);
4995
	} else {
4996
		fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
4997
		if (reduced_clock)
4998
			fp2 = i9xx_dpll_compute_fp(reduced_clock);
4999 5000 5001
	}

	I915_WRITE(FP0(pipe), fp);
5002
	crtc->config.dpll_hw_state.fp0 = fp;
5003

5004 5005
	crtc->lowfreq_avail = false;
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5006
	    reduced_clock && i915.powersave) {
5007
		I915_WRITE(FP1(pipe), fp2);
5008
		crtc->config.dpll_hw_state.fp1 = fp2;
5009
		crtc->lowfreq_avail = true;
5010 5011
	} else {
		I915_WRITE(FP1(pipe), fp);
5012
		crtc->config.dpll_hw_state.fp1 = fp;
5013 5014 5015
	}
}

5016 5017
static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
		pipe)
5018 5019 5020 5021 5022 5023 5024
{
	u32 reg_val;

	/*
	 * PLLB opamp always calibrates to max value of 0x3f, force enable it
	 * and set it to a reasonable value instead.
	 */
5025
	reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
5026 5027
	reg_val &= 0xffffff00;
	reg_val |= 0x00000030;
5028
	vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
5029

5030
	reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
5031 5032
	reg_val &= 0x8cffffff;
	reg_val = 0x8c000000;
5033
	vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
5034

5035
	reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
5036
	reg_val &= 0xffffff00;
5037
	vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
5038

5039
	reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
5040 5041
	reg_val &= 0x00ffffff;
	reg_val |= 0xb0000000;
5042
	vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
5043 5044
}

5045 5046 5047 5048 5049 5050 5051
static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
					 struct intel_link_m_n *m_n)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;

5052 5053 5054 5055
	I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
	I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
	I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
	I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
5056 5057 5058 5059 5060 5061 5062 5063 5064 5065 5066 5067 5068 5069 5070 5071
}

static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
					 struct intel_link_m_n *m_n)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;
	enum transcoder transcoder = crtc->config.cpu_transcoder;

	if (INTEL_INFO(dev)->gen >= 5) {
		I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
		I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
		I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
		I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
	} else {
5072 5073 5074 5075
		I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
		I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
		I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
		I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
5076 5077 5078
	}
}

5079 5080 5081 5082 5083 5084 5085 5086
static void intel_dp_set_m_n(struct intel_crtc *crtc)
{
	if (crtc->config.has_pch_encoder)
		intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
	else
		intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
}

5087
static void vlv_update_pll(struct intel_crtc *crtc)
5088
{
5089
	struct drm_device *dev = crtc->base.dev;
5090
	struct drm_i915_private *dev_priv = dev->dev_private;
5091
	int pipe = crtc->pipe;
5092
	u32 dpll, mdiv;
5093
	u32 bestn, bestm1, bestm2, bestp1, bestp2;
5094
	u32 coreclk, reg_val, dpll_md;
5095

5096 5097
	mutex_lock(&dev_priv->dpio_lock);

5098 5099 5100 5101 5102
	bestn = crtc->config.dpll.n;
	bestm1 = crtc->config.dpll.m1;
	bestm2 = crtc->config.dpll.m2;
	bestp1 = crtc->config.dpll.p1;
	bestp2 = crtc->config.dpll.p2;
5103

5104 5105 5106 5107
	/* See eDP HDMI DPIO driver vbios notes doc */

	/* PLL B needs special handling */
	if (pipe)
5108
		vlv_pllb_recal_opamp(dev_priv, pipe);
5109 5110

	/* Set up Tx target for periodic Rcomp update */
5111
	vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
5112 5113

	/* Disable target IRef on PLL */
5114
	reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
5115
	reg_val &= 0x00ffffff;
5116
	vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
5117 5118

	/* Disable fast lock */
5119
	vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
5120 5121

	/* Set idtafcrecal before PLL is enabled */
5122 5123 5124 5125
	mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
	mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
	mdiv |= ((bestn << DPIO_N_SHIFT));
	mdiv |= (1 << DPIO_K_SHIFT);
5126 5127 5128 5129 5130 5131 5132

	/*
	 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
	 * but we don't support that).
	 * Note: don't use the DAC post divider as it seems unstable.
	 */
	mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
5133
	vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
5134 5135

	mdiv |= DPIO_ENABLE_CALIBRATION;
5136
	vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
5137

5138
	/* Set HBR and RBR LPF coefficients */
5139
	if (crtc->config.port_clock == 162000 ||
5140
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
5141
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
5142
		vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
5143
				 0x009f0003);
5144
	else
5145
		vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
5146 5147 5148 5149 5150 5151
				 0x00d0000f);

	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
		/* Use SSC source */
		if (!pipe)
5152
			vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
5153 5154
					 0x0df40000);
		else
5155
			vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
5156 5157 5158 5159
					 0x0df70000);
	} else { /* HDMI or VGA */
		/* Use bend source */
		if (!pipe)
5160
			vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
5161 5162
					 0x0df70000);
		else
5163
			vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
5164 5165
					 0x0df40000);
	}
5166

5167
	coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
5168 5169 5170 5171
	coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
		coreclk |= 0x01000000;
5172
	vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
5173

5174
	vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
5175

5176 5177 5178 5179 5180
	/*
	 * Enable DPIO clock input. We should never disable the reference
	 * clock for pipe B, since VGA hotplug / manual detection depends
	 * on it.
	 */
5181 5182
	dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
		DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5183 5184
	/* We should never disable this, set it here for state tracking */
	if (pipe == PIPE_B)
5185
		dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5186
	dpll |= DPLL_VCO_ENABLE;
5187 5188
	crtc->config.dpll_hw_state.dpll = dpll;

5189 5190
	dpll_md = (crtc->config.pixel_multiplier - 1)
		<< DPLL_MD_UDI_MULTIPLIER_SHIFT;
5191 5192
	crtc->config.dpll_hw_state.dpll_md = dpll_md;

5193 5194
	if (crtc->config.has_dp_encoder)
		intel_dp_set_m_n(crtc);
5195 5196

	mutex_unlock(&dev_priv->dpio_lock);
5197 5198
}

5199 5200
static void i9xx_update_pll(struct intel_crtc *crtc,
			    intel_clock_t *reduced_clock,
5201 5202
			    int num_connectors)
{
5203
	struct drm_device *dev = crtc->base.dev;
5204 5205 5206
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpll;
	bool is_sdvo;
5207
	struct dpll *clock = &crtc->config.dpll;
5208

5209
	i9xx_update_pll_dividers(crtc, reduced_clock);
5210

5211 5212
	is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
		intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
5213 5214 5215

	dpll = DPLL_VGA_MODE_DIS;

5216
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
5217 5218 5219
		dpll |= DPLLB_MODE_LVDS;
	else
		dpll |= DPLLB_MODE_DAC_SERIAL;
5220

5221
	if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5222 5223
		dpll |= (crtc->config.pixel_multiplier - 1)
			<< SDVO_MULTIPLIER_SHIFT_HIRES;
5224
	}
5225 5226

	if (is_sdvo)
5227
		dpll |= DPLL_SDVO_HIGH_SPEED;
5228

5229
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
5230
		dpll |= DPLL_SDVO_HIGH_SPEED;
5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241 5242 5243 5244 5245 5246 5247 5248 5249 5250 5251 5252 5253 5254 5255 5256

	/* compute bitmask from p1 value */
	if (IS_PINEVIEW(dev))
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
	else {
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		if (IS_G4X(dev) && reduced_clock)
			dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
	}
	switch (clock->p2) {
	case 5:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
		break;
	case 7:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
		break;
	case 10:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
		break;
	case 14:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
		break;
	}
	if (INTEL_INFO(dev)->gen >= 4)
		dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);

5257
	if (crtc->config.sdvo_tv_clock)
5258
		dpll |= PLL_REF_INPUT_TVCLKINBC;
5259
	else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5260 5261 5262 5263 5264 5265
		 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	dpll |= DPLL_VCO_ENABLE;
5266 5267
	crtc->config.dpll_hw_state.dpll = dpll;

5268
	if (INTEL_INFO(dev)->gen >= 4) {
5269 5270
		u32 dpll_md = (crtc->config.pixel_multiplier - 1)
			<< DPLL_MD_UDI_MULTIPLIER_SHIFT;
5271
		crtc->config.dpll_hw_state.dpll_md = dpll_md;
5272
	}
5273 5274 5275

	if (crtc->config.has_dp_encoder)
		intel_dp_set_m_n(crtc);
5276 5277
}

5278 5279
static void i8xx_update_pll(struct intel_crtc *crtc,
			    intel_clock_t *reduced_clock,
5280 5281
			    int num_connectors)
{
5282
	struct drm_device *dev = crtc->base.dev;
5283 5284
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpll;
5285
	struct dpll *clock = &crtc->config.dpll;
5286

5287
	i9xx_update_pll_dividers(crtc, reduced_clock);
5288

5289 5290
	dpll = DPLL_VGA_MODE_DIS;

5291
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
5292 5293 5294 5295 5296 5297 5298 5299 5300 5301
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
	} else {
		if (clock->p1 == 2)
			dpll |= PLL_P1_DIVIDE_BY_TWO;
		else
			dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		if (clock->p2 == 4)
			dpll |= PLL_P2_DIVIDE_BY_4;
	}

5302 5303 5304
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
		dpll |= DPLL_DVO_2X_MODE;

5305
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5306 5307 5308 5309 5310 5311
		 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	dpll |= DPLL_VCO_ENABLE;
5312
	crtc->config.dpll_hw_state.dpll = dpll;
5313 5314
}

5315
static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
5316 5317 5318 5319
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = intel_crtc->pipe;
5320
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
5321 5322
	struct drm_display_mode *adjusted_mode =
		&intel_crtc->config.adjusted_mode;
5323 5324 5325 5326 5327 5328
	uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;

	/* We need to be careful not to changed the adjusted mode, for otherwise
	 * the hw state checker will get angry at the mismatch. */
	crtc_vtotal = adjusted_mode->crtc_vtotal;
	crtc_vblank_end = adjusted_mode->crtc_vblank_end;
5329 5330 5331

	if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
		/* the chip adds 2 halflines automatically */
5332 5333
		crtc_vtotal -= 1;
		crtc_vblank_end -= 1;
5334 5335 5336 5337 5338 5339 5340
		vsyncshift = adjusted_mode->crtc_hsync_start
			     - adjusted_mode->crtc_htotal / 2;
	} else {
		vsyncshift = 0;
	}

	if (INTEL_INFO(dev)->gen > 3)
5341
		I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
5342

5343
	I915_WRITE(HTOTAL(cpu_transcoder),
5344 5345
		   (adjusted_mode->crtc_hdisplay - 1) |
		   ((adjusted_mode->crtc_htotal - 1) << 16));
5346
	I915_WRITE(HBLANK(cpu_transcoder),
5347 5348
		   (adjusted_mode->crtc_hblank_start - 1) |
		   ((adjusted_mode->crtc_hblank_end - 1) << 16));
5349
	I915_WRITE(HSYNC(cpu_transcoder),
5350 5351 5352
		   (adjusted_mode->crtc_hsync_start - 1) |
		   ((adjusted_mode->crtc_hsync_end - 1) << 16));

5353
	I915_WRITE(VTOTAL(cpu_transcoder),
5354
		   (adjusted_mode->crtc_vdisplay - 1) |
5355
		   ((crtc_vtotal - 1) << 16));
5356
	I915_WRITE(VBLANK(cpu_transcoder),
5357
		   (adjusted_mode->crtc_vblank_start - 1) |
5358
		   ((crtc_vblank_end - 1) << 16));
5359
	I915_WRITE(VSYNC(cpu_transcoder),
5360 5361 5362
		   (adjusted_mode->crtc_vsync_start - 1) |
		   ((adjusted_mode->crtc_vsync_end - 1) << 16));

5363 5364 5365 5366 5367 5368 5369 5370
	/* Workaround: when the EDP input selection is B, the VTOTAL_B must be
	 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
	 * documented on the DDI_FUNC_CTL register description, EDP Input Select
	 * bits. */
	if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
	    (pipe == PIPE_B || pipe == PIPE_C))
		I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));

5371 5372 5373 5374
	/* pipesrc controls the size that is scaled from, which should
	 * always be the user's requested size.
	 */
	I915_WRITE(PIPESRC(pipe),
5375 5376
		   ((intel_crtc->config.pipe_src_w - 1) << 16) |
		   (intel_crtc->config.pipe_src_h - 1));
5377 5378
}

5379 5380 5381 5382 5383 5384 5385 5386 5387 5388 5389 5390 5391 5392 5393 5394 5395 5396 5397 5398 5399 5400 5401 5402 5403 5404 5405 5406 5407 5408 5409 5410 5411 5412 5413
static void intel_get_pipe_timings(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
	uint32_t tmp;

	tmp = I915_READ(HTOTAL(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(HBLANK(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(HSYNC(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;

	tmp = I915_READ(VTOTAL(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(VBLANK(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(VSYNC(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;

	if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
		pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
		pipe_config->adjusted_mode.crtc_vtotal += 1;
		pipe_config->adjusted_mode.crtc_vblank_end += 1;
	}

	tmp = I915_READ(PIPESRC(crtc->pipe));
5414 5415 5416 5417 5418
	pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
	pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;

	pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
	pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
5419 5420
}

5421 5422
void intel_mode_from_pipe_config(struct drm_display_mode *mode,
				 struct intel_crtc_config *pipe_config)
5423
{
5424 5425 5426 5427
	mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
	mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
	mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
	mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
5428

5429 5430 5431 5432
	mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
	mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
	mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
	mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
5433

5434
	mode->flags = pipe_config->adjusted_mode.flags;
5435

5436 5437
	mode->clock = pipe_config->adjusted_mode.crtc_clock;
	mode->flags |= pipe_config->adjusted_mode.flags;
5438 5439
}

5440 5441 5442 5443 5444 5445
static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t pipeconf;

5446
	pipeconf = 0;
5447

5448 5449 5450 5451
	if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
	    I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
		pipeconf |= PIPECONF_ENABLE;

5452 5453
	if (intel_crtc->config.double_wide)
		pipeconf |= PIPECONF_DOUBLE_WIDE;
5454

5455 5456 5457 5458 5459
	/* only g4x and later have fancy bpc/dither controls */
	if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
		/* Bspec claims that we can't use dithering for 30bpp pipes. */
		if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
			pipeconf |= PIPECONF_DITHER_EN |
5460 5461
				    PIPECONF_DITHER_TYPE_SP;

5462 5463 5464 5465 5466 5467 5468 5469 5470 5471 5472 5473 5474
		switch (intel_crtc->config.pipe_bpp) {
		case 18:
			pipeconf |= PIPECONF_6BPC;
			break;
		case 24:
			pipeconf |= PIPECONF_8BPC;
			break;
		case 30:
			pipeconf |= PIPECONF_10BPC;
			break;
		default:
			/* Case prevented by intel_choose_pipe_bpp_dither. */
			BUG();
5475 5476 5477 5478 5479 5480 5481 5482 5483 5484 5485 5486 5487 5488 5489 5490 5491 5492
		}
	}

	if (HAS_PIPE_CXSR(dev)) {
		if (intel_crtc->lowfreq_avail) {
			DRM_DEBUG_KMS("enabling CxSR downclocking\n");
			pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
		} else {
			DRM_DEBUG_KMS("disabling CxSR downclocking\n");
		}
	}

	if (!IS_GEN2(dev) &&
	    intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
		pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
	else
		pipeconf |= PIPECONF_PROGRESSIVE;

5493 5494
	if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
		pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
5495

5496 5497 5498 5499
	I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
	POSTING_READ(PIPECONF(intel_crtc->pipe));
}

5500 5501
static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
			      int x, int y,
5502
			      struct drm_framebuffer *fb)
J
Jesse Barnes 已提交
5503 5504 5505 5506 5507
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
5508
	int plane = intel_crtc->plane;
5509
	int refclk, num_connectors = 0;
5510
	intel_clock_t clock, reduced_clock;
5511
	u32 dspcntr;
5512
	bool ok, has_reduced_clock = false;
5513
	bool is_lvds = false, is_dsi = false;
5514
	struct intel_encoder *encoder;
5515
	const intel_limit_t *limit;
5516
	int ret;
J
Jesse Barnes 已提交
5517

5518
	for_each_encoder_on_crtc(dev, crtc, encoder) {
5519
		switch (encoder->type) {
J
Jesse Barnes 已提交
5520 5521 5522
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
5523 5524 5525
		case INTEL_OUTPUT_DSI:
			is_dsi = true;
			break;
J
Jesse Barnes 已提交
5526
		}
5527

5528
		num_connectors++;
J
Jesse Barnes 已提交
5529 5530
	}

5531 5532 5533 5534 5535
	if (is_dsi)
		goto skip_dpll;

	if (!intel_crtc->config.clock_set) {
		refclk = i9xx_get_refclk(crtc, num_connectors);
J
Jesse Barnes 已提交
5536

5537 5538 5539 5540 5541 5542 5543 5544 5545 5546
		/*
		 * Returns a set of divisors for the desired target clock with
		 * the given refclk, or FALSE.  The returned values represent
		 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
		 * 2) / p1 / p2.
		 */
		limit = intel_limit(crtc, refclk);
		ok = dev_priv->display.find_dpll(limit, crtc,
						 intel_crtc->config.port_clock,
						 refclk, NULL, &clock);
5547
		if (!ok) {
5548 5549 5550
			DRM_ERROR("Couldn't find PLL settings for mode!\n");
			return -EINVAL;
		}
J
Jesse Barnes 已提交
5551

5552 5553 5554 5555 5556 5557 5558 5559 5560 5561 5562 5563 5564 5565
		if (is_lvds && dev_priv->lvds_downclock_avail) {
			/*
			 * Ensure we match the reduced clock's P to the target
			 * clock.  If the clocks don't match, we can't switch
			 * the display clock by using the FP0/FP1. In such case
			 * we will disable the LVDS downclock feature.
			 */
			has_reduced_clock =
				dev_priv->display.find_dpll(limit, crtc,
							    dev_priv->lvds_downclock,
							    refclk, &clock,
							    &reduced_clock);
		}
		/* Compat-code for transition, will disappear. */
5566 5567 5568 5569 5570 5571
		intel_crtc->config.dpll.n = clock.n;
		intel_crtc->config.dpll.m1 = clock.m1;
		intel_crtc->config.dpll.m2 = clock.m2;
		intel_crtc->config.dpll.p1 = clock.p1;
		intel_crtc->config.dpll.p2 = clock.p2;
	}
Z
Zhenyu Wang 已提交
5572

5573
	if (IS_GEN2(dev)) {
5574
		i8xx_update_pll(intel_crtc,
5575 5576
				has_reduced_clock ? &reduced_clock : NULL,
				num_connectors);
5577
	} else if (IS_VALLEYVIEW(dev)) {
5578
		vlv_update_pll(intel_crtc);
5579
	} else {
5580
		i9xx_update_pll(intel_crtc,
5581
				has_reduced_clock ? &reduced_clock : NULL,
5582
                                num_connectors);
5583
	}
J
Jesse Barnes 已提交
5584

5585
skip_dpll:
J
Jesse Barnes 已提交
5586 5587 5588
	/* Set up the display plane register */
	dspcntr = DISPPLANE_GAMMA_ENABLE;

5589 5590 5591 5592 5593 5594
	if (!IS_VALLEYVIEW(dev)) {
		if (pipe == 0)
			dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
		else
			dspcntr |= DISPPLANE_SEL_PIPE_B;
	}
J
Jesse Barnes 已提交
5595

5596
	intel_set_pipe_timings(intel_crtc);
5597 5598 5599

	/* pipesrc and dspsize control the size that is scaled from,
	 * which should always be the user's requested size.
J
Jesse Barnes 已提交
5600
	 */
5601
	I915_WRITE(DSPSIZE(plane),
5602 5603
		   ((intel_crtc->config.pipe_src_h - 1) << 16) |
		   (intel_crtc->config.pipe_src_w - 1));
5604
	I915_WRITE(DSPPOS(plane), 0);
5605

5606 5607
	i9xx_set_pipeconf(intel_crtc);

5608 5609 5610
	I915_WRITE(DSPCNTR(plane), dspcntr);
	POSTING_READ(DSPCNTR(plane));

5611
	ret = intel_pipe_set_base(crtc, x, y, fb);
5612 5613 5614 5615

	return ret;
}

5616 5617 5618 5619 5620 5621 5622
static void i9xx_get_pfit_config(struct intel_crtc *crtc,
				 struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

5623 5624 5625
	if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
		return;

5626
	tmp = I915_READ(PFIT_CONTROL);
5627 5628
	if (!(tmp & PFIT_ENABLE))
		return;
5629

5630
	/* Check whether the pfit is attached to our pipe. */
5631 5632 5633 5634 5635 5636 5637 5638
	if (INTEL_INFO(dev)->gen < 4) {
		if (crtc->pipe != PIPE_B)
			return;
	} else {
		if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
			return;
	}

5639
	pipe_config->gmch_pfit.control = tmp;
5640 5641 5642 5643 5644 5645
	pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
	if (INTEL_INFO(dev)->gen < 5)
		pipe_config->gmch_pfit.lvds_border_bits =
			I915_READ(LVDS) & LVDS_BORDER_ENABLE;
}

5646 5647 5648 5649 5650 5651 5652 5653
static void vlv_crtc_clock_get(struct intel_crtc *crtc,
			       struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = pipe_config->cpu_transcoder;
	intel_clock_t clock;
	u32 mdiv;
5654
	int refclk = 100000;
5655 5656

	mutex_lock(&dev_priv->dpio_lock);
5657
	mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
5658 5659 5660 5661 5662 5663 5664 5665
	mutex_unlock(&dev_priv->dpio_lock);

	clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
	clock.m2 = mdiv & DPIO_M2DIV_MASK;
	clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
	clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
	clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;

5666
	vlv_clock(refclk, &clock);
5667

5668 5669
	/* clock.dot is the fast clock */
	pipe_config->port_clock = clock.dot / 5;
5670 5671
}

5672 5673 5674 5675 5676 5677 5678 5679 5680 5681 5682 5683 5684 5685 5686 5687 5688 5689 5690 5691 5692 5693 5694 5695 5696 5697 5698 5699 5700 5701 5702 5703 5704 5705 5706 5707 5708 5709 5710 5711 5712 5713 5714 5715 5716 5717 5718 5719 5720 5721 5722 5723 5724 5725 5726 5727 5728 5729 5730 5731 5732
static void i9xx_get_plane_config(struct intel_crtc *crtc,
				  struct intel_plane_config *plane_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 val, base, offset;
	int pipe = crtc->pipe, plane = crtc->plane;
	int fourcc, pixel_format;
	int aligned_height;

	plane_config->fb = kzalloc(sizeof(*plane_config->fb), GFP_KERNEL);
	if (!plane_config->fb) {
		DRM_DEBUG_KMS("failed to alloc fb\n");
		return;
	}

	val = I915_READ(DSPCNTR(plane));

	if (INTEL_INFO(dev)->gen >= 4)
		if (val & DISPPLANE_TILED)
			plane_config->tiled = true;

	pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
	fourcc = intel_format_to_fourcc(pixel_format);
	plane_config->fb->base.pixel_format = fourcc;
	plane_config->fb->base.bits_per_pixel =
		drm_format_plane_cpp(fourcc, 0) * 8;

	if (INTEL_INFO(dev)->gen >= 4) {
		if (plane_config->tiled)
			offset = I915_READ(DSPTILEOFF(plane));
		else
			offset = I915_READ(DSPLINOFF(plane));
		base = I915_READ(DSPSURF(plane)) & 0xfffff000;
	} else {
		base = I915_READ(DSPADDR(plane));
	}
	plane_config->base = base;

	val = I915_READ(PIPESRC(pipe));
	plane_config->fb->base.width = ((val >> 16) & 0xfff) + 1;
	plane_config->fb->base.height = ((val >> 0) & 0xfff) + 1;

	val = I915_READ(DSPSTRIDE(pipe));
	plane_config->fb->base.pitches[0] = val & 0xffffff80;

	aligned_height = intel_align_height(dev, plane_config->fb->base.height,
					    plane_config->tiled);

	plane_config->size = ALIGN(plane_config->fb->base.pitches[0] *
				   aligned_height, PAGE_SIZE);

	DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
		      pipe, plane, plane_config->fb->base.width,
		      plane_config->fb->base.height,
		      plane_config->fb->base.bits_per_pixel, base,
		      plane_config->fb->base.pitches[0],
		      plane_config->size);

}

5733 5734 5735 5736 5737 5738 5739
static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
				 struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

5740 5741 5742 5743
	if (!intel_display_power_enabled(dev_priv,
					 POWER_DOMAIN_PIPE(crtc->pipe)))
		return false;

5744
	pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
5745
	pipe_config->shared_dpll = DPLL_ID_PRIVATE;
5746

5747 5748 5749 5750
	tmp = I915_READ(PIPECONF(crtc->pipe));
	if (!(tmp & PIPECONF_ENABLE))
		return false;

5751 5752 5753 5754 5755 5756 5757 5758 5759 5760 5761 5762 5763 5764 5765 5766
	if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
		switch (tmp & PIPECONF_BPC_MASK) {
		case PIPECONF_6BPC:
			pipe_config->pipe_bpp = 18;
			break;
		case PIPECONF_8BPC:
			pipe_config->pipe_bpp = 24;
			break;
		case PIPECONF_10BPC:
			pipe_config->pipe_bpp = 30;
			break;
		default:
			break;
		}
	}

5767 5768 5769
	if (INTEL_INFO(dev)->gen < 4)
		pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;

5770 5771
	intel_get_pipe_timings(crtc, pipe_config);

5772 5773
	i9xx_get_pfit_config(crtc, pipe_config);

5774 5775 5776 5777 5778
	if (INTEL_INFO(dev)->gen >= 4) {
		tmp = I915_READ(DPLL_MD(crtc->pipe));
		pipe_config->pixel_multiplier =
			((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
			 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
5779
		pipe_config->dpll_hw_state.dpll_md = tmp;
5780 5781 5782 5783 5784 5785 5786 5787 5788 5789 5790
	} else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
		tmp = I915_READ(DPLL(crtc->pipe));
		pipe_config->pixel_multiplier =
			((tmp & SDVO_MULTIPLIER_MASK)
			 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
	} else {
		/* Note that on i915G/GM the pixel multiplier is in the sdvo
		 * port and will be fixed up in the encoder->get_config
		 * function. */
		pipe_config->pixel_multiplier = 1;
	}
5791 5792 5793 5794
	pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
	if (!IS_VALLEYVIEW(dev)) {
		pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
		pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
5795 5796 5797 5798 5799
	} else {
		/* Mask out read-only status bits. */
		pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
						     DPLL_PORTC_READY_MASK |
						     DPLL_PORTB_READY_MASK);
5800
	}
5801

5802 5803 5804 5805
	if (IS_VALLEYVIEW(dev))
		vlv_crtc_clock_get(crtc, pipe_config);
	else
		i9xx_crtc_clock_get(crtc, pipe_config);
5806

5807 5808 5809
	return true;
}

P
Paulo Zanoni 已提交
5810
static void ironlake_init_pch_refclk(struct drm_device *dev)
5811 5812 5813 5814
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;
5815
	u32 val, final;
5816
	bool has_lvds = false;
5817 5818
	bool has_cpu_edp = false;
	bool has_panel = false;
5819 5820
	bool has_ck505 = false;
	bool can_ssc = false;
5821 5822

	/* We need to take the global config into account */
5823 5824 5825 5826 5827 5828 5829 5830 5831
	list_for_each_entry(encoder, &mode_config->encoder_list,
			    base.head) {
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			has_panel = true;
			has_lvds = true;
			break;
		case INTEL_OUTPUT_EDP:
			has_panel = true;
5832
			if (enc_to_dig_port(&encoder->base)->port == PORT_A)
5833 5834
				has_cpu_edp = true;
			break;
5835 5836 5837
		}
	}

5838
	if (HAS_PCH_IBX(dev)) {
5839
		has_ck505 = dev_priv->vbt.display_clock_mode;
5840 5841 5842 5843 5844 5845
		can_ssc = has_ck505;
	} else {
		has_ck505 = false;
		can_ssc = true;
	}

5846 5847
	DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
		      has_panel, has_lvds, has_ck505);
5848 5849 5850 5851 5852 5853

	/* Ironlake: try to setup display ref clock before DPLL
	 * enabling. This is only under driver's control after
	 * PCH B stepping, previous chipset stepping should be
	 * ignoring this setting.
	 */
5854 5855 5856 5857 5858 5859 5860 5861 5862 5863 5864 5865 5866 5867 5868 5869 5870 5871 5872 5873 5874 5875 5876 5877 5878 5879 5880 5881 5882 5883 5884 5885 5886 5887 5888 5889 5890 5891
	val = I915_READ(PCH_DREF_CONTROL);

	/* As we must carefully and slowly disable/enable each source in turn,
	 * compute the final state we want first and check if we need to
	 * make any changes at all.
	 */
	final = val;
	final &= ~DREF_NONSPREAD_SOURCE_MASK;
	if (has_ck505)
		final |= DREF_NONSPREAD_CK505_ENABLE;
	else
		final |= DREF_NONSPREAD_SOURCE_ENABLE;

	final &= ~DREF_SSC_SOURCE_MASK;
	final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
	final &= ~DREF_SSC1_ENABLE;

	if (has_panel) {
		final |= DREF_SSC_SOURCE_ENABLE;

		if (intel_panel_use_ssc(dev_priv) && can_ssc)
			final |= DREF_SSC1_ENABLE;

		if (has_cpu_edp) {
			if (intel_panel_use_ssc(dev_priv) && can_ssc)
				final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
			else
				final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
		} else
			final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
	} else {
		final |= DREF_SSC_SOURCE_DISABLE;
		final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
	}

	if (final == val)
		return;

5892
	/* Always enable nonspread source */
5893
	val &= ~DREF_NONSPREAD_SOURCE_MASK;
5894

5895
	if (has_ck505)
5896
		val |= DREF_NONSPREAD_CK505_ENABLE;
5897
	else
5898
		val |= DREF_NONSPREAD_SOURCE_ENABLE;
5899

5900
	if (has_panel) {
5901 5902
		val &= ~DREF_SSC_SOURCE_MASK;
		val |= DREF_SSC_SOURCE_ENABLE;
5903

5904
		/* SSC must be turned on before enabling the CPU output  */
5905
		if (intel_panel_use_ssc(dev_priv) && can_ssc) {
5906
			DRM_DEBUG_KMS("Using SSC on panel\n");
5907
			val |= DREF_SSC1_ENABLE;
5908
		} else
5909
			val &= ~DREF_SSC1_ENABLE;
5910 5911

		/* Get SSC going before enabling the outputs */
5912
		I915_WRITE(PCH_DREF_CONTROL, val);
5913 5914 5915
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);

5916
		val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5917 5918

		/* Enable CPU source on CPU attached eDP */
5919
		if (has_cpu_edp) {
5920
			if (intel_panel_use_ssc(dev_priv) && can_ssc) {
5921
				DRM_DEBUG_KMS("Using SSC on eDP\n");
5922
				val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5923
			}
5924
			else
5925
				val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5926
		} else
5927
			val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5928

5929
		I915_WRITE(PCH_DREF_CONTROL, val);
5930 5931 5932 5933 5934
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);
	} else {
		DRM_DEBUG_KMS("Disabling SSC entirely\n");

5935
		val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5936 5937

		/* Turn off CPU output */
5938
		val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5939

5940
		I915_WRITE(PCH_DREF_CONTROL, val);
5941 5942 5943 5944
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);

		/* Turn off the SSC source */
5945 5946
		val &= ~DREF_SSC_SOURCE_MASK;
		val |= DREF_SSC_SOURCE_DISABLE;
5947 5948

		/* Turn off SSC1 */
5949
		val &= ~DREF_SSC1_ENABLE;
5950

5951
		I915_WRITE(PCH_DREF_CONTROL, val);
5952 5953 5954
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);
	}
5955 5956

	BUG_ON(val != final);
5957 5958
}

5959
static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
5960
{
5961
	uint32_t tmp;
P
Paulo Zanoni 已提交
5962

5963 5964 5965
	tmp = I915_READ(SOUTH_CHICKEN2);
	tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
	I915_WRITE(SOUTH_CHICKEN2, tmp);
P
Paulo Zanoni 已提交
5966

5967 5968 5969
	if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
			       FDI_MPHY_IOSFSB_RESET_STATUS, 100))
		DRM_ERROR("FDI mPHY reset assert timeout\n");
P
Paulo Zanoni 已提交
5970

5971 5972 5973
	tmp = I915_READ(SOUTH_CHICKEN2);
	tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
	I915_WRITE(SOUTH_CHICKEN2, tmp);
P
Paulo Zanoni 已提交
5974

5975 5976 5977
	if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
				FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
		DRM_ERROR("FDI mPHY reset de-assert timeout\n");
5978 5979 5980 5981 5982 5983
}

/* WaMPhyProgramming:hsw */
static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
{
	uint32_t tmp;
P
Paulo Zanoni 已提交
5984 5985 5986 5987 5988 5989 5990 5991 5992 5993 5994 5995 5996 5997 5998 5999 6000 6001 6002 6003 6004 6005

	tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
	tmp &= ~(0xFF << 24);
	tmp |= (0x12 << 24);
	intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
	tmp |= (1 << 11);
	intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
	tmp |= (1 << 11);
	intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
	tmp |= (1 << 24) | (1 << 21) | (1 << 18);
	intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
	tmp |= (1 << 24) | (1 << 21) | (1 << 18);
	intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);

6006 6007 6008 6009
	tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
	tmp &= ~(7 << 13);
	tmp |= (5 << 13);
	intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
P
Paulo Zanoni 已提交
6010

6011 6012 6013 6014
	tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
	tmp &= ~(7 << 13);
	tmp |= (5 << 13);
	intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
P
Paulo Zanoni 已提交
6015 6016 6017 6018 6019 6020 6021 6022 6023 6024 6025 6026 6027 6028 6029 6030 6031 6032 6033 6034 6035

	tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
	tmp &= ~0xFF;
	tmp |= 0x1C;
	intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
	tmp &= ~0xFF;
	tmp |= 0x1C;
	intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
	tmp &= ~(0xFF << 16);
	tmp |= (0x1C << 16);
	intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
	tmp &= ~(0xFF << 16);
	tmp |= (0x1C << 16);
	intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);

6036 6037 6038
	tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
	tmp |= (1 << 27);
	intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
P
Paulo Zanoni 已提交
6039

6040 6041 6042
	tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
	tmp |= (1 << 27);
	intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
P
Paulo Zanoni 已提交
6043

6044 6045 6046 6047
	tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
	tmp &= ~(0xF << 28);
	tmp |= (4 << 28);
	intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
P
Paulo Zanoni 已提交
6048

6049 6050 6051 6052
	tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
	tmp &= ~(0xF << 28);
	tmp |= (4 << 28);
	intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
6053 6054
}

6055 6056 6057 6058 6059 6060 6061 6062
/* Implements 3 different sequences from BSpec chapter "Display iCLK
 * Programming" based on the parameters passed:
 * - Sequence to enable CLKOUT_DP
 * - Sequence to enable CLKOUT_DP without spread
 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
 */
static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
				 bool with_fdi)
6063 6064
{
	struct drm_i915_private *dev_priv = dev->dev_private;
6065 6066 6067 6068 6069 6070 6071
	uint32_t reg, tmp;

	if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
		with_spread = true;
	if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
		 with_fdi, "LP PCH doesn't have FDI\n"))
		with_fdi = false;
6072 6073 6074 6075 6076 6077 6078 6079 6080 6081

	mutex_lock(&dev_priv->dpio_lock);

	tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
	tmp &= ~SBI_SSCCTL_DISABLE;
	tmp |= SBI_SSCCTL_PATHALT;
	intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);

	udelay(24);

6082 6083 6084 6085
	if (with_spread) {
		tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
		tmp &= ~SBI_SSCCTL_PATHALT;
		intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6086

6087 6088 6089 6090 6091
		if (with_fdi) {
			lpt_reset_fdi_mphy(dev_priv);
			lpt_program_fdi_mphy(dev_priv);
		}
	}
P
Paulo Zanoni 已提交
6092

6093 6094 6095 6096 6097
	reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
	       SBI_GEN0 : SBI_DBUFF0;
	tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
	tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
	intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6098 6099

	mutex_unlock(&dev_priv->dpio_lock);
P
Paulo Zanoni 已提交
6100 6101
}

6102 6103 6104 6105 6106 6107 6108 6109 6110 6111 6112 6113 6114 6115 6116 6117 6118 6119 6120 6121 6122 6123 6124 6125 6126 6127 6128 6129
/* Sequence to disable CLKOUT_DP */
static void lpt_disable_clkout_dp(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t reg, tmp;

	mutex_lock(&dev_priv->dpio_lock);

	reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
	       SBI_GEN0 : SBI_DBUFF0;
	tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
	tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
	intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);

	tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
	if (!(tmp & SBI_SSCCTL_DISABLE)) {
		if (!(tmp & SBI_SSCCTL_PATHALT)) {
			tmp |= SBI_SSCCTL_PATHALT;
			intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
			udelay(32);
		}
		tmp |= SBI_SSCCTL_DISABLE;
		intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
	}

	mutex_unlock(&dev_priv->dpio_lock);
}

6130 6131 6132 6133 6134 6135 6136 6137 6138 6139 6140 6141 6142 6143
static void lpt_init_pch_refclk(struct drm_device *dev)
{
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;
	bool has_vga = false;

	list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
		switch (encoder->type) {
		case INTEL_OUTPUT_ANALOG:
			has_vga = true;
			break;
		}
	}

6144 6145 6146 6147
	if (has_vga)
		lpt_enable_clkout_dp(dev, true, true);
	else
		lpt_disable_clkout_dp(dev);
6148 6149
}

P
Paulo Zanoni 已提交
6150 6151 6152 6153 6154 6155 6156 6157 6158 6159 6160
/*
 * Initialize reference clocks when the driver loads
 */
void intel_init_pch_refclk(struct drm_device *dev)
{
	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
		ironlake_init_pch_refclk(dev);
	else if (HAS_PCH_LPT(dev))
		lpt_init_pch_refclk(dev);
}

6161 6162 6163 6164 6165 6166 6167 6168
static int ironlake_get_refclk(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
	int num_connectors = 0;
	bool is_lvds = false;

6169
	for_each_encoder_on_crtc(dev, crtc, encoder) {
6170 6171 6172 6173 6174 6175 6176 6177 6178
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		}
		num_connectors++;
	}

	if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
6179
		DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
6180
			      dev_priv->vbt.lvds_ssc_freq);
6181
		return dev_priv->vbt.lvds_ssc_freq;
6182 6183 6184 6185 6186
	}

	return 120000;
}

6187
static void ironlake_set_pipeconf(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
6188
{
6189
	struct drm_i915_private *dev_priv = crtc->dev->dev_private;
J
Jesse Barnes 已提交
6190 6191
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
6192 6193
	uint32_t val;

6194
	val = 0;
6195

6196
	switch (intel_crtc->config.pipe_bpp) {
6197
	case 18:
6198
		val |= PIPECONF_6BPC;
6199 6200
		break;
	case 24:
6201
		val |= PIPECONF_8BPC;
6202 6203
		break;
	case 30:
6204
		val |= PIPECONF_10BPC;
6205 6206
		break;
	case 36:
6207
		val |= PIPECONF_12BPC;
6208 6209
		break;
	default:
6210 6211
		/* Case prevented by intel_choose_pipe_bpp_dither. */
		BUG();
6212 6213
	}

6214
	if (intel_crtc->config.dither)
6215 6216
		val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);

6217
	if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
6218 6219 6220 6221
		val |= PIPECONF_INTERLACED_ILK;
	else
		val |= PIPECONF_PROGRESSIVE;

6222
	if (intel_crtc->config.limited_color_range)
6223 6224
		val |= PIPECONF_COLOR_RANGE_SELECT;

6225 6226 6227 6228
	I915_WRITE(PIPECONF(pipe), val);
	POSTING_READ(PIPECONF(pipe));
}

6229 6230 6231 6232 6233 6234 6235
/*
 * Set up the pipe CSC unit.
 *
 * Currently only full range RGB to limited range RGB conversion
 * is supported, but eventually this should handle various
 * RGB<->YCbCr scenarios as well.
 */
6236
static void intel_set_pipe_csc(struct drm_crtc *crtc)
6237 6238 6239 6240 6241 6242 6243 6244 6245 6246 6247 6248 6249 6250
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	uint16_t coeff = 0x7800; /* 1.0 */

	/*
	 * TODO: Check what kind of values actually come out of the pipe
	 * with these coeff/postoff values and adjust to get the best
	 * accuracy. Perhaps we even need to take the bpc value into
	 * consideration.
	 */

6251
	if (intel_crtc->config.limited_color_range)
6252 6253 6254 6255 6256 6257 6258 6259 6260 6261 6262 6263 6264 6265 6266 6267 6268 6269 6270 6271 6272 6273 6274
		coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */

	/*
	 * GY/GU and RY/RU should be the other way around according
	 * to BSpec, but reality doesn't agree. Just set them up in
	 * a way that results in the correct picture.
	 */
	I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
	I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);

	I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
	I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);

	I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
	I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);

	I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
	I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
	I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);

	if (INTEL_INFO(dev)->gen > 6) {
		uint16_t postoff = 0;

6275
		if (intel_crtc->config.limited_color_range)
6276
			postoff = (16 * (1 << 12) / 255) & 0x1fff;
6277 6278 6279 6280 6281 6282 6283 6284 6285

		I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
		I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
		I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);

		I915_WRITE(PIPE_CSC_MODE(pipe), 0);
	} else {
		uint32_t mode = CSC_MODE_YUV_TO_RGB;

6286
		if (intel_crtc->config.limited_color_range)
6287 6288 6289 6290 6291 6292
			mode |= CSC_BLACK_SCREEN_OFFSET;

		I915_WRITE(PIPE_CSC_MODE(pipe), mode);
	}
}

6293
static void haswell_set_pipeconf(struct drm_crtc *crtc)
P
Paulo Zanoni 已提交
6294
{
6295 6296
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
P
Paulo Zanoni 已提交
6297
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6298
	enum pipe pipe = intel_crtc->pipe;
6299
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
P
Paulo Zanoni 已提交
6300 6301
	uint32_t val;

6302
	val = 0;
P
Paulo Zanoni 已提交
6303

6304
	if (IS_HASWELL(dev) && intel_crtc->config.dither)
P
Paulo Zanoni 已提交
6305 6306
		val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);

6307
	if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
P
Paulo Zanoni 已提交
6308 6309 6310 6311
		val |= PIPECONF_INTERLACED_ILK;
	else
		val |= PIPECONF_PROGRESSIVE;

6312 6313
	I915_WRITE(PIPECONF(cpu_transcoder), val);
	POSTING_READ(PIPECONF(cpu_transcoder));
6314 6315 6316

	I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
	POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
6317 6318 6319 6320 6321 6322 6323 6324 6325 6326 6327 6328 6329 6330 6331 6332 6333 6334 6335 6336 6337 6338 6339 6340 6341 6342 6343

	if (IS_BROADWELL(dev)) {
		val = 0;

		switch (intel_crtc->config.pipe_bpp) {
		case 18:
			val |= PIPEMISC_DITHER_6_BPC;
			break;
		case 24:
			val |= PIPEMISC_DITHER_8_BPC;
			break;
		case 30:
			val |= PIPEMISC_DITHER_10_BPC;
			break;
		case 36:
			val |= PIPEMISC_DITHER_12_BPC;
			break;
		default:
			/* Case prevented by pipe_config_set_bpp. */
			BUG();
		}

		if (intel_crtc->config.dither)
			val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;

		I915_WRITE(PIPEMISC(pipe), val);
	}
P
Paulo Zanoni 已提交
6344 6345
}

6346 6347 6348 6349 6350 6351 6352 6353 6354
static bool ironlake_compute_clocks(struct drm_crtc *crtc,
				    intel_clock_t *clock,
				    bool *has_reduced_clock,
				    intel_clock_t *reduced_clock)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *intel_encoder;
	int refclk;
6355
	const intel_limit_t *limit;
6356
	bool ret, is_lvds = false;
J
Jesse Barnes 已提交
6357

6358 6359
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		switch (intel_encoder->type) {
J
Jesse Barnes 已提交
6360 6361 6362 6363 6364 6365
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		}
	}

6366
	refclk = ironlake_get_refclk(crtc);
J
Jesse Barnes 已提交
6367

6368 6369 6370 6371 6372
	/*
	 * Returns a set of divisors for the desired target clock with the given
	 * refclk, or FALSE.  The returned values represent the clock equation:
	 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
	 */
6373
	limit = intel_limit(crtc, refclk);
6374 6375
	ret = dev_priv->display.find_dpll(limit, crtc,
					  to_intel_crtc(crtc)->config.port_clock,
6376
					  refclk, NULL, clock);
6377 6378
	if (!ret)
		return false;
6379

6380
	if (is_lvds && dev_priv->lvds_downclock_avail) {
6381 6382 6383 6384 6385 6386
		/*
		 * Ensure we match the reduced clock's P to the target clock.
		 * If the clocks don't match, we can't switch the display clock
		 * by using the FP0/FP1. In such case we will disable the LVDS
		 * downclock feature.
		*/
6387 6388 6389 6390 6391
		*has_reduced_clock =
			dev_priv->display.find_dpll(limit, crtc,
						    dev_priv->lvds_downclock,
						    refclk, clock,
						    reduced_clock);
6392
	}
6393

6394 6395 6396
	return true;
}

6397 6398 6399 6400 6401 6402 6403 6404
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
{
	/*
	 * Account for spread spectrum to avoid
	 * oversubscribing the link. Max center spread
	 * is 2.5%; use 5% for safety's sake.
	 */
	u32 bps = target_clock * bpp * 21 / 20;
6405
	return DIV_ROUND_UP(bps, link_bw * 8);
6406 6407
}

6408
static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6409
{
6410
	return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
6411 6412
}

6413
static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
6414
				      u32 *fp,
6415
				      intel_clock_t *reduced_clock, u32 *fp2)
J
Jesse Barnes 已提交
6416
{
6417
	struct drm_crtc *crtc = &intel_crtc->base;
J
Jesse Barnes 已提交
6418 6419
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
6420 6421
	struct intel_encoder *intel_encoder;
	uint32_t dpll;
6422
	int factor, num_connectors = 0;
6423
	bool is_lvds = false, is_sdvo = false;
J
Jesse Barnes 已提交
6424

6425 6426
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		switch (intel_encoder->type) {
J
Jesse Barnes 已提交
6427 6428 6429 6430
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_SDVO:
6431
		case INTEL_OUTPUT_HDMI:
J
Jesse Barnes 已提交
6432 6433 6434
			is_sdvo = true;
			break;
		}
6435

6436
		num_connectors++;
J
Jesse Barnes 已提交
6437 6438
	}

6439
	/* Enable autotuning of the PLL clock (if permissible) */
6440 6441 6442
	factor = 21;
	if (is_lvds) {
		if ((intel_panel_use_ssc(dev_priv) &&
6443
		     dev_priv->vbt.lvds_ssc_freq == 100000) ||
6444
		    (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
6445
			factor = 25;
6446
	} else if (intel_crtc->config.sdvo_tv_clock)
6447
		factor = 20;
6448

6449
	if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
6450
		*fp |= FP_CB_TUNE;
6451

6452 6453 6454
	if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
		*fp2 |= FP_CB_TUNE;

6455
	dpll = 0;
6456

6457 6458 6459 6460
	if (is_lvds)
		dpll |= DPLLB_MODE_LVDS;
	else
		dpll |= DPLLB_MODE_DAC_SERIAL;
6461

6462 6463
	dpll |= (intel_crtc->config.pixel_multiplier - 1)
		<< PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
6464 6465

	if (is_sdvo)
6466
		dpll |= DPLL_SDVO_HIGH_SPEED;
6467
	if (intel_crtc->config.has_dp_encoder)
6468
		dpll |= DPLL_SDVO_HIGH_SPEED;
J
Jesse Barnes 已提交
6469

6470
	/* compute bitmask from p1 value */
6471
	dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6472
	/* also FPA1 */
6473
	dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6474

6475
	switch (intel_crtc->config.dpll.p2) {
6476 6477 6478 6479 6480 6481 6482 6483 6484 6485 6486 6487
	case 5:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
		break;
	case 7:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
		break;
	case 10:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
		break;
	case 14:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
		break;
J
Jesse Barnes 已提交
6488 6489
	}

6490
	if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6491
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
J
Jesse Barnes 已提交
6492 6493 6494
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

6495
	return dpll | DPLL_VCO_ENABLE;
6496 6497 6498 6499 6500 6501 6502 6503 6504 6505 6506 6507 6508
}

static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
				  int x, int y,
				  struct drm_framebuffer *fb)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
	int num_connectors = 0;
	intel_clock_t clock, reduced_clock;
6509
	u32 dpll = 0, fp = 0, fp2 = 0;
6510
	bool ok, has_reduced_clock = false;
6511
	bool is_lvds = false;
6512
	struct intel_encoder *encoder;
6513
	struct intel_shared_dpll *pll;
6514 6515 6516 6517 6518 6519 6520 6521 6522 6523
	int ret;

	for_each_encoder_on_crtc(dev, crtc, encoder) {
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		}

		num_connectors++;
6524
	}
J
Jesse Barnes 已提交
6525

6526 6527
	WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
	     "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6528

6529
	ok = ironlake_compute_clocks(crtc, &clock,
6530
				     &has_reduced_clock, &reduced_clock);
6531
	if (!ok && !intel_crtc->config.clock_set) {
6532 6533
		DRM_ERROR("Couldn't find PLL settings for mode!\n");
		return -EINVAL;
J
Jesse Barnes 已提交
6534
	}
6535 6536 6537 6538 6539 6540 6541 6542
	/* Compat-code for transition, will disappear. */
	if (!intel_crtc->config.clock_set) {
		intel_crtc->config.dpll.n = clock.n;
		intel_crtc->config.dpll.m1 = clock.m1;
		intel_crtc->config.dpll.m2 = clock.m2;
		intel_crtc->config.dpll.p1 = clock.p1;
		intel_crtc->config.dpll.p2 = clock.p2;
	}
J
Jesse Barnes 已提交
6543

6544
	/* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
6545
	if (intel_crtc->config.has_pch_encoder) {
6546
		fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
6547
		if (has_reduced_clock)
6548
			fp2 = i9xx_dpll_compute_fp(&reduced_clock);
6549

6550
		dpll = ironlake_compute_dpll(intel_crtc,
6551 6552 6553
					     &fp, &reduced_clock,
					     has_reduced_clock ? &fp2 : NULL);

6554
		intel_crtc->config.dpll_hw_state.dpll = dpll;
6555 6556 6557 6558 6559 6560
		intel_crtc->config.dpll_hw_state.fp0 = fp;
		if (has_reduced_clock)
			intel_crtc->config.dpll_hw_state.fp1 = fp2;
		else
			intel_crtc->config.dpll_hw_state.fp1 = fp;

6561
		pll = intel_get_shared_dpll(intel_crtc);
6562
		if (pll == NULL) {
6563 6564
			DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
					 pipe_name(pipe));
6565 6566
			return -EINVAL;
		}
6567
	} else
D
Daniel Vetter 已提交
6568
		intel_put_shared_dpll(intel_crtc);
J
Jesse Barnes 已提交
6569

6570 6571
	if (intel_crtc->config.has_dp_encoder)
		intel_dp_set_m_n(intel_crtc);
J
Jesse Barnes 已提交
6572

6573
	if (is_lvds && has_reduced_clock && i915.powersave)
6574 6575 6576
		intel_crtc->lowfreq_avail = true;
	else
		intel_crtc->lowfreq_avail = false;
6577

6578
	intel_set_pipe_timings(intel_crtc);
6579

6580 6581 6582 6583
	if (intel_crtc->config.has_pch_encoder) {
		intel_cpu_transcoder_set_m_n(intel_crtc,
					     &intel_crtc->config.fdi_m_n);
	}
6584

6585
	ironlake_set_pipeconf(crtc);
J
Jesse Barnes 已提交
6586

6587 6588
	/* Set up the display plane register */
	I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
6589
	POSTING_READ(DSPCNTR(plane));
J
Jesse Barnes 已提交
6590

6591
	ret = intel_pipe_set_base(crtc, x, y, fb);
6592

6593
	return ret;
J
Jesse Barnes 已提交
6594 6595
}

6596 6597 6598 6599 6600 6601 6602 6603 6604 6605 6606 6607 6608 6609 6610 6611 6612 6613 6614
static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
					 struct intel_link_m_n *m_n)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = crtc->pipe;

	m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
	m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
	m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
		& ~TU_SIZE_MASK;
	m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
	m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
		    & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
}

static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
					 enum transcoder transcoder,
					 struct intel_link_m_n *m_n)
6615 6616 6617
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
6618
	enum pipe pipe = crtc->pipe;
6619

6620 6621 6622 6623 6624 6625 6626 6627 6628 6629 6630 6631 6632 6633 6634 6635 6636 6637 6638 6639 6640 6641 6642 6643 6644 6645 6646 6647
	if (INTEL_INFO(dev)->gen >= 5) {
		m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
		m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
		m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
			& ~TU_SIZE_MASK;
		m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
		m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
			    & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
	} else {
		m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
		m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
		m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
			& ~TU_SIZE_MASK;
		m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
		m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
			    & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
	}
}

void intel_dp_get_m_n(struct intel_crtc *crtc,
		      struct intel_crtc_config *pipe_config)
{
	if (crtc->config.has_pch_encoder)
		intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
	else
		intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
					     &pipe_config->dp_m_n);
}
6648

6649 6650 6651 6652 6653
static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
					struct intel_crtc_config *pipe_config)
{
	intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
				     &pipe_config->fdi_m_n);
6654 6655
}

6656 6657 6658 6659 6660 6661 6662 6663 6664 6665
static void ironlake_get_pfit_config(struct intel_crtc *crtc,
				     struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

	tmp = I915_READ(PF_CTL(crtc->pipe));

	if (tmp & PF_ENABLE) {
6666
		pipe_config->pch_pfit.enabled = true;
6667 6668
		pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
		pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
6669 6670 6671 6672 6673 6674 6675 6676

		/* We currently do not free assignements of panel fitters on
		 * ivb/hsw (since we don't use the higher upscaling modes which
		 * differentiates them) so just WARN about this case for now. */
		if (IS_GEN7(dev)) {
			WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
				PF_PIPE_SEL_IVB(crtc->pipe));
		}
6677
	}
J
Jesse Barnes 已提交
6678 6679
}

6680 6681 6682 6683 6684 6685 6686
static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
				     struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

6687
	pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
6688
	pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6689

6690 6691 6692 6693
	tmp = I915_READ(PIPECONF(crtc->pipe));
	if (!(tmp & PIPECONF_ENABLE))
		return false;

6694 6695 6696 6697 6698 6699 6700 6701 6702 6703 6704 6705 6706 6707 6708 6709 6710
	switch (tmp & PIPECONF_BPC_MASK) {
	case PIPECONF_6BPC:
		pipe_config->pipe_bpp = 18;
		break;
	case PIPECONF_8BPC:
		pipe_config->pipe_bpp = 24;
		break;
	case PIPECONF_10BPC:
		pipe_config->pipe_bpp = 30;
		break;
	case PIPECONF_12BPC:
		pipe_config->pipe_bpp = 36;
		break;
	default:
		break;
	}

6711
	if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
6712 6713
		struct intel_shared_dpll *pll;

6714 6715
		pipe_config->has_pch_encoder = true;

6716 6717 6718
		tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
		pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
					  FDI_DP_PORT_WIDTH_SHIFT) + 1;
6719 6720

		ironlake_get_fdi_m_n_config(crtc, pipe_config);
6721

6722
		if (HAS_PCH_IBX(dev_priv->dev)) {
6723 6724
			pipe_config->shared_dpll =
				(enum intel_dpll_id) crtc->pipe;
6725 6726 6727 6728 6729 6730 6731
		} else {
			tmp = I915_READ(PCH_DPLL_SEL);
			if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
				pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
			else
				pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
		}
6732 6733 6734 6735 6736

		pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];

		WARN_ON(!pll->get_hw_state(dev_priv, pll,
					   &pipe_config->dpll_hw_state));
6737 6738 6739 6740 6741

		tmp = pipe_config->dpll_hw_state.dpll;
		pipe_config->pixel_multiplier =
			((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
			 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
6742 6743

		ironlake_pch_clock_get(crtc, pipe_config);
6744 6745
	} else {
		pipe_config->pixel_multiplier = 1;
6746 6747
	}

6748 6749
	intel_get_pipe_timings(crtc, pipe_config);

6750 6751
	ironlake_get_pfit_config(crtc, pipe_config);

6752 6753 6754
	return true;
}

6755 6756 6757 6758 6759 6760
static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
	struct intel_crtc *crtc;
	unsigned long irqflags;
6761
	uint32_t val;
6762 6763

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6764
		WARN(crtc->active, "CRTC for pipe %c enabled\n",
6765 6766 6767 6768 6769 6770 6771 6772 6773 6774 6775 6776 6777 6778 6779 6780 6781 6782 6783
		     pipe_name(crtc->pipe));

	WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
	WARN(plls->spll_refcount, "SPLL enabled\n");
	WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
	WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
	WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
	WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
	     "CPU PWM1 enabled\n");
	WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
	     "CPU PWM2 enabled\n");
	WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
	     "PCH PWM1 enabled\n");
	WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
	     "Utility pin enabled\n");
	WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	val = I915_READ(DEIMR);
6784
	WARN((val | DE_PCH_EVENT_IVB) != 0xffffffff,
6785 6786
	     "Unexpected DEIMR bits enabled: 0x%x\n", val);
	val = I915_READ(SDEIMR);
6787
	WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
6788 6789 6790 6791 6792 6793 6794 6795 6796 6797 6798 6799
	     "Unexpected SDEIMR bits enabled: 0x%x\n", val);
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

/*
 * This function implements pieces of two sequences from BSpec:
 * - Sequence for display software to disable LCPLL
 * - Sequence for display software to allow package C8+
 * The steps implemented here are just the steps that actually touch the LCPLL
 * register. Callers should take care of disabling all the display engine
 * functions, doing the mode unset, fixing interrupts, etc.
 */
6800 6801
static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
			      bool switch_to_fclk, bool allow_power_down)
6802 6803 6804 6805 6806 6807 6808 6809 6810 6811 6812 6813 6814 6815 6816 6817 6818 6819 6820 6821 6822 6823 6824 6825 6826 6827 6828
{
	uint32_t val;

	assert_can_disable_lcpll(dev_priv);

	val = I915_READ(LCPLL_CTL);

	if (switch_to_fclk) {
		val |= LCPLL_CD_SOURCE_FCLK;
		I915_WRITE(LCPLL_CTL, val);

		if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
				       LCPLL_CD_SOURCE_FCLK_DONE, 1))
			DRM_ERROR("Switching to FCLK failed\n");

		val = I915_READ(LCPLL_CTL);
	}

	val |= LCPLL_PLL_DISABLE;
	I915_WRITE(LCPLL_CTL, val);
	POSTING_READ(LCPLL_CTL);

	if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
		DRM_ERROR("LCPLL still locked\n");

	val = I915_READ(D_COMP);
	val |= D_COMP_COMP_DISABLE;
6829 6830 6831 6832
	mutex_lock(&dev_priv->rps.hw_lock);
	if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
		DRM_ERROR("Failed to disable D_COMP\n");
	mutex_unlock(&dev_priv->rps.hw_lock);
6833 6834 6835 6836 6837 6838 6839 6840 6841 6842 6843 6844 6845 6846 6847 6848 6849 6850
	POSTING_READ(D_COMP);
	ndelay(100);

	if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
		DRM_ERROR("D_COMP RCOMP still in progress\n");

	if (allow_power_down) {
		val = I915_READ(LCPLL_CTL);
		val |= LCPLL_POWER_DOWN_ALLOW;
		I915_WRITE(LCPLL_CTL, val);
		POSTING_READ(LCPLL_CTL);
	}
}

/*
 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
 * source.
 */
6851
static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
6852 6853 6854 6855 6856 6857 6858 6859 6860
{
	uint32_t val;

	val = I915_READ(LCPLL_CTL);

	if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
		    LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
		return;

6861 6862
	/* Make sure we're not on PC8 state before disabling PC8, otherwise
	 * we'll hang the machine! */
6863
	gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
6864

6865 6866 6867
	if (val & LCPLL_POWER_DOWN_ALLOW) {
		val &= ~LCPLL_POWER_DOWN_ALLOW;
		I915_WRITE(LCPLL_CTL, val);
6868
		POSTING_READ(LCPLL_CTL);
6869 6870 6871 6872 6873
	}

	val = I915_READ(D_COMP);
	val |= D_COMP_COMP_FORCE;
	val &= ~D_COMP_COMP_DISABLE;
6874 6875 6876 6877
	mutex_lock(&dev_priv->rps.hw_lock);
	if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
		DRM_ERROR("Failed to enable D_COMP\n");
	mutex_unlock(&dev_priv->rps.hw_lock);
6878
	POSTING_READ(D_COMP);
6879 6880 6881 6882 6883 6884 6885 6886 6887 6888 6889 6890 6891 6892 6893 6894 6895

	val = I915_READ(LCPLL_CTL);
	val &= ~LCPLL_PLL_DISABLE;
	I915_WRITE(LCPLL_CTL, val);

	if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
		DRM_ERROR("LCPLL not locked yet\n");

	if (val & LCPLL_CD_SOURCE_FCLK) {
		val = I915_READ(LCPLL_CTL);
		val &= ~LCPLL_CD_SOURCE_FCLK;
		I915_WRITE(LCPLL_CTL, val);

		if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
					LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
			DRM_ERROR("Switching back to LCPLL failed\n");
	}
6896

6897
	gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
6898 6899
}

6900 6901 6902 6903 6904 6905 6906 6907
void hsw_enable_pc8_work(struct work_struct *__work)
{
	struct drm_i915_private *dev_priv =
		container_of(to_delayed_work(__work), struct drm_i915_private,
			     pc8.enable_work);
	struct drm_device *dev = dev_priv->dev;
	uint32_t val;

6908 6909
	WARN_ON(!HAS_PC8(dev));

6910 6911 6912 6913 6914 6915 6916 6917 6918 6919 6920 6921 6922 6923 6924 6925
	if (dev_priv->pc8.enabled)
		return;

	DRM_DEBUG_KMS("Enabling package C8+\n");

	dev_priv->pc8.enabled = true;

	if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
		val = I915_READ(SOUTH_DSPCLK_GATE_D);
		val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
		I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
	}

	lpt_disable_clkout_dp(dev);
	hsw_pc8_disable_interrupts(dev);
	hsw_disable_lcpll(dev_priv, true, true);
6926 6927

	intel_runtime_pm_put(dev_priv);
6928 6929 6930 6931 6932 6933 6934 6935 6936 6937 6938 6939 6940
}

static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
{
	WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
	WARN(dev_priv->pc8.disable_count < 1,
	     "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);

	dev_priv->pc8.disable_count--;
	if (dev_priv->pc8.disable_count != 0)
		return;

	schedule_delayed_work(&dev_priv->pc8.enable_work,
6941
			      msecs_to_jiffies(i915.pc8_timeout));
6942 6943 6944 6945 6946 6947 6948 6949 6950 6951 6952 6953 6954 6955 6956
}

static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
	uint32_t val;

	WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
	WARN(dev_priv->pc8.disable_count < 0,
	     "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);

	dev_priv->pc8.disable_count++;
	if (dev_priv->pc8.disable_count != 1)
		return;

6957 6958
	WARN_ON(!HAS_PC8(dev));

6959 6960 6961 6962 6963 6964
	cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
	if (!dev_priv->pc8.enabled)
		return;

	DRM_DEBUG_KMS("Disabling package C8+\n");

6965 6966
	intel_runtime_pm_get(dev_priv);

6967 6968 6969 6970 6971 6972 6973 6974 6975 6976 6977 6978 6979 6980 6981 6982 6983 6984 6985 6986
	hsw_restore_lcpll(dev_priv);
	hsw_pc8_restore_interrupts(dev);
	lpt_init_pch_refclk(dev);

	if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
		val = I915_READ(SOUTH_DSPCLK_GATE_D);
		val |= PCH_LP_PARTITION_LEVEL_DISABLE;
		I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
	}

	intel_prepare_ddi(dev);
	i915_gem_init_swizzling(dev);
	mutex_lock(&dev_priv->rps.hw_lock);
	gen6_update_ring_freq(dev);
	mutex_unlock(&dev_priv->rps.hw_lock);
	dev_priv->pc8.enabled = false;
}

void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
{
6987 6988 6989
	if (!HAS_PC8(dev_priv->dev))
		return;

6990 6991 6992 6993 6994 6995 6996
	mutex_lock(&dev_priv->pc8.lock);
	__hsw_enable_package_c8(dev_priv);
	mutex_unlock(&dev_priv->pc8.lock);
}

void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
{
6997 6998 6999
	if (!HAS_PC8(dev_priv->dev))
		return;

7000 7001 7002 7003 7004 7005 7006 7007 7008 7009 7010 7011 7012 7013 7014 7015 7016 7017 7018 7019 7020 7021 7022 7023 7024 7025 7026 7027 7028 7029 7030 7031 7032 7033 7034 7035 7036
	mutex_lock(&dev_priv->pc8.lock);
	__hsw_disable_package_c8(dev_priv);
	mutex_unlock(&dev_priv->pc8.lock);
}

static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_crtc *crtc;
	uint32_t val;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
		if (crtc->base.enabled)
			return false;

	/* This case is still possible since we have the i915.disable_power_well
	 * parameter and also the KVMr or something else might be requesting the
	 * power well. */
	val = I915_READ(HSW_PWR_WELL_DRIVER);
	if (val != 0) {
		DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
		return false;
	}

	return true;
}

/* Since we're called from modeset_global_resources there's no way to
 * symmetrically increase and decrease the refcount, so we use
 * dev_priv->pc8.requirements_met to track whether we already have the refcount
 * or not.
 */
static void hsw_update_package_c8(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool allow;

7037 7038 7039
	if (!HAS_PC8(dev_priv->dev))
		return;

7040
	if (!i915.enable_pc8)
7041 7042 7043 7044 7045 7046 7047 7048 7049 7050 7051 7052 7053 7054 7055 7056 7057 7058 7059 7060
		return;

	mutex_lock(&dev_priv->pc8.lock);

	allow = hsw_can_enable_package_c8(dev_priv);

	if (allow == dev_priv->pc8.requirements_met)
		goto done;

	dev_priv->pc8.requirements_met = allow;

	if (allow)
		__hsw_enable_package_c8(dev_priv);
	else
		__hsw_disable_package_c8(dev_priv);

done:
	mutex_unlock(&dev_priv->pc8.lock);
}

7061 7062
static void haswell_modeset_global_resources(struct drm_device *dev)
{
7063
	modeset_update_crtc_power_domains(dev);
7064
	hsw_update_package_c8(dev);
7065 7066
}

P
Paulo Zanoni 已提交
7067 7068 7069 7070 7071 7072 7073 7074 7075 7076
static int haswell_crtc_mode_set(struct drm_crtc *crtc,
				 int x, int y,
				 struct drm_framebuffer *fb)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int plane = intel_crtc->plane;
	int ret;

7077
	if (!intel_ddi_pll_select(intel_crtc))
7078
		return -EINVAL;
7079
	intel_ddi_pll_enable(intel_crtc);
7080

7081 7082
	if (intel_crtc->config.has_dp_encoder)
		intel_dp_set_m_n(intel_crtc);
P
Paulo Zanoni 已提交
7083 7084 7085

	intel_crtc->lowfreq_avail = false;

7086
	intel_set_pipe_timings(intel_crtc);
P
Paulo Zanoni 已提交
7087

7088 7089 7090 7091
	if (intel_crtc->config.has_pch_encoder) {
		intel_cpu_transcoder_set_m_n(intel_crtc,
					     &intel_crtc->config.fdi_m_n);
	}
P
Paulo Zanoni 已提交
7092

7093
	haswell_set_pipeconf(crtc);
P
Paulo Zanoni 已提交
7094

7095
	intel_set_pipe_csc(crtc);
7096

P
Paulo Zanoni 已提交
7097
	/* Set up the display plane register */
7098
	I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
P
Paulo Zanoni 已提交
7099 7100 7101 7102
	POSTING_READ(DSPCNTR(plane));

	ret = intel_pipe_set_base(crtc, x, y, fb);

7103
	return ret;
J
Jesse Barnes 已提交
7104 7105
}

7106 7107 7108 7109 7110
static bool haswell_get_pipe_config(struct intel_crtc *crtc,
				    struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
7111
	enum intel_display_power_domain pfit_domain;
7112 7113
	uint32_t tmp;

7114 7115 7116 7117
	if (!intel_display_power_enabled(dev_priv,
					 POWER_DOMAIN_PIPE(crtc->pipe)))
		return false;

7118
	pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
7119 7120
	pipe_config->shared_dpll = DPLL_ID_PRIVATE;

7121 7122 7123 7124 7125 7126 7127 7128 7129 7130 7131 7132 7133 7134 7135 7136 7137 7138 7139 7140 7141 7142
	tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
	if (tmp & TRANS_DDI_FUNC_ENABLE) {
		enum pipe trans_edp_pipe;
		switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
		default:
			WARN(1, "unknown pipe linked to edp transcoder\n");
		case TRANS_DDI_EDP_INPUT_A_ONOFF:
		case TRANS_DDI_EDP_INPUT_A_ON:
			trans_edp_pipe = PIPE_A;
			break;
		case TRANS_DDI_EDP_INPUT_B_ONOFF:
			trans_edp_pipe = PIPE_B;
			break;
		case TRANS_DDI_EDP_INPUT_C_ONOFF:
			trans_edp_pipe = PIPE_C;
			break;
		}

		if (trans_edp_pipe == crtc->pipe)
			pipe_config->cpu_transcoder = TRANSCODER_EDP;
	}

7143
	if (!intel_display_power_enabled(dev_priv,
7144
			POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
7145 7146
		return false;

7147
	tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
7148 7149 7150
	if (!(tmp & PIPECONF_ENABLE))
		return false;

7151
	/*
7152
	 * Haswell has only FDI/PCH transcoder A. It is which is connected to
7153 7154 7155
	 * DDI E. So just check whether this pipe is wired to DDI E and whether
	 * the PCH transcoder is on.
	 */
7156
	tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
7157
	if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
7158
	    I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
7159 7160
		pipe_config->has_pch_encoder = true;

7161 7162 7163
		tmp = I915_READ(FDI_RX_CTL(PIPE_A));
		pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
					  FDI_DP_PORT_WIDTH_SHIFT) + 1;
7164 7165

		ironlake_get_fdi_m_n_config(crtc, pipe_config);
7166 7167
	}

7168 7169
	intel_get_pipe_timings(crtc, pipe_config);

7170
	pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
7171
	if (intel_display_power_enabled(dev_priv, pfit_domain))
7172
		ironlake_get_pfit_config(crtc, pipe_config);
7173

7174 7175 7176
	if (IS_HASWELL(dev))
		pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
			(I915_READ(IPS_CTL) & IPS_ENABLE);
P
Paulo Zanoni 已提交
7177

7178 7179
	pipe_config->pixel_multiplier = 1;

7180 7181 7182
	return true;
}

7183 7184
static int intel_crtc_mode_set(struct drm_crtc *crtc,
			       int x, int y,
7185
			       struct drm_framebuffer *fb)
7186 7187 7188
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
7189
	struct intel_encoder *encoder;
7190
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7191
	struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
7192
	int pipe = intel_crtc->pipe;
7193 7194
	int ret;

7195
	drm_vblank_pre_modeset(dev, pipe);
7196

7197 7198
	ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);

J
Jesse Barnes 已提交
7199
	drm_vblank_post_modeset(dev, pipe);
7200

7201 7202 7203 7204 7205 7206 7207 7208
	if (ret != 0)
		return ret;

	for_each_encoder_on_crtc(dev, crtc, encoder) {
		DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
			encoder->base.base.id,
			drm_get_encoder_name(&encoder->base),
			mode->base.id, mode->name);
7209
		encoder->mode_set(encoder);
7210 7211 7212
	}

	return 0;
J
Jesse Barnes 已提交
7213 7214
}

7215 7216 7217 7218 7219 7220 7221 7222 7223 7224 7225 7226 7227 7228 7229 7230 7231 7232 7233 7234 7235 7236 7237 7238 7239 7240 7241 7242 7243 7244 7245 7246 7247 7248 7249 7250 7251 7252
static struct {
	int clock;
	u32 config;
} hdmi_audio_clock[] = {
	{ DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
	{ 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
	{ 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
	{ 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
	{ 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
	{ 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
	{ DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
	{ 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
	{ DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
	{ 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
};

/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
		if (mode->clock == hdmi_audio_clock[i].clock)
			break;
	}

	if (i == ARRAY_SIZE(hdmi_audio_clock)) {
		DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
		i = 1;
	}

	DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
		      hdmi_audio_clock[i].clock,
		      hdmi_audio_clock[i].config);

	return hdmi_audio_clock[i].config;
}

7253 7254 7255 7256 7257 7258 7259 7260 7261 7262 7263 7264 7265 7266 7267 7268 7269 7270 7271 7272 7273 7274 7275 7276 7277 7278 7279 7280 7281
static bool intel_eld_uptodate(struct drm_connector *connector,
			       int reg_eldv, uint32_t bits_eldv,
			       int reg_elda, uint32_t bits_elda,
			       int reg_edid)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t i;

	i = I915_READ(reg_eldv);
	i &= bits_eldv;

	if (!eld[0])
		return !i;

	if (!i)
		return false;

	i = I915_READ(reg_elda);
	i &= ~bits_elda;
	I915_WRITE(reg_elda, i);

	for (i = 0; i < eld[2]; i++)
		if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
			return false;

	return true;
}

7282
static void g4x_write_eld(struct drm_connector *connector,
7283 7284
			  struct drm_crtc *crtc,
			  struct drm_display_mode *mode)
7285 7286 7287 7288 7289 7290 7291 7292 7293 7294 7295 7296 7297 7298
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t eldv;
	uint32_t len;
	uint32_t i;

	i = I915_READ(G4X_AUD_VID_DID);

	if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
		eldv = G4X_ELDV_DEVCL_DEVBLC;
	else
		eldv = G4X_ELDV_DEVCTG;

7299 7300 7301 7302 7303 7304
	if (intel_eld_uptodate(connector,
			       G4X_AUD_CNTL_ST, eldv,
			       G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
			       G4X_HDMIW_HDMIEDID))
		return;

7305 7306 7307 7308 7309 7310 7311 7312 7313 7314 7315 7316 7317 7318 7319 7320 7321 7322
	i = I915_READ(G4X_AUD_CNTL_ST);
	i &= ~(eldv | G4X_ELD_ADDR);
	len = (i >> 9) & 0x1f;		/* ELD buffer size */
	I915_WRITE(G4X_AUD_CNTL_ST, i);

	if (!eld[0])
		return;

	len = min_t(uint8_t, eld[2], len);
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));

	i = I915_READ(G4X_AUD_CNTL_ST);
	i |= eldv;
	I915_WRITE(G4X_AUD_CNTL_ST, i);
}

7323
static void haswell_write_eld(struct drm_connector *connector,
7324 7325
			      struct drm_crtc *crtc,
			      struct drm_display_mode *mode)
7326 7327 7328 7329
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	struct drm_device *dev = crtc->dev;
7330
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7331 7332 7333 7334 7335 7336 7337 7338 7339 7340 7341 7342 7343 7344 7345 7346 7347 7348 7349 7350 7351 7352 7353 7354 7355
	uint32_t eldv;
	uint32_t i;
	int len;
	int pipe = to_intel_crtc(crtc)->pipe;
	int tmp;

	int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
	int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
	int aud_config = HSW_AUD_CFG(pipe);
	int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;


	DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");

	/* Audio output enable */
	DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
	tmp = I915_READ(aud_cntrl_st2);
	tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
	I915_WRITE(aud_cntrl_st2, tmp);

	/* Wait for 1 vertical blank */
	intel_wait_for_vblank(dev, pipe);

	/* Set ELD valid state */
	tmp = I915_READ(aud_cntrl_st2);
7356
	DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
7357 7358 7359
	tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
	I915_WRITE(aud_cntrl_st2, tmp);
	tmp = I915_READ(aud_cntrl_st2);
7360
	DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
7361 7362 7363

	/* Enable HDMI mode */
	tmp = I915_READ(aud_config);
7364
	DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
7365 7366 7367 7368 7369 7370 7371
	/* clear N_programing_enable and N_value_index */
	tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
	I915_WRITE(aud_config, tmp);

	DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));

	eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7372
	intel_crtc->eld_vld = true;
7373 7374 7375 7376 7377

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
		DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
		eld[5] |= (1 << 2);	/* Conn_Type, 0x1 = DisplayPort */
		I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
7378 7379 7380
	} else {
		I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
	}
7381 7382 7383 7384 7385 7386 7387 7388 7389 7390 7391 7392 7393 7394 7395 7396 7397 7398 7399 7400 7401 7402 7403 7404 7405 7406 7407 7408 7409 7410 7411

	if (intel_eld_uptodate(connector,
			       aud_cntrl_st2, eldv,
			       aud_cntl_st, IBX_ELD_ADDRESS,
			       hdmiw_hdmiedid))
		return;

	i = I915_READ(aud_cntrl_st2);
	i &= ~eldv;
	I915_WRITE(aud_cntrl_st2, i);

	if (!eld[0])
		return;

	i = I915_READ(aud_cntl_st);
	i &= ~IBX_ELD_ADDRESS;
	I915_WRITE(aud_cntl_st, i);
	i = (i >> 29) & DIP_PORT_SEL_MASK;		/* DIP_Port_Select, 0x1 = PortB */
	DRM_DEBUG_DRIVER("port num:%d\n", i);

	len = min_t(uint8_t, eld[2], 21);	/* 84 bytes of hw ELD buffer */
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));

	i = I915_READ(aud_cntrl_st2);
	i |= eldv;
	I915_WRITE(aud_cntrl_st2, i);

}

7412
static void ironlake_write_eld(struct drm_connector *connector,
7413 7414
			       struct drm_crtc *crtc,
			       struct drm_display_mode *mode)
7415 7416 7417 7418 7419 7420 7421
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t eldv;
	uint32_t i;
	int len;
	int hdmiw_hdmiedid;
7422
	int aud_config;
7423 7424
	int aud_cntl_st;
	int aud_cntrl_st2;
7425
	int pipe = to_intel_crtc(crtc)->pipe;
7426

7427
	if (HAS_PCH_IBX(connector->dev)) {
7428 7429 7430
		hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
		aud_config = IBX_AUD_CFG(pipe);
		aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
7431
		aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
7432 7433 7434 7435 7436
	} else if (IS_VALLEYVIEW(connector->dev)) {
		hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
		aud_config = VLV_AUD_CFG(pipe);
		aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
		aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
7437
	} else {
7438 7439 7440
		hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
		aud_config = CPT_AUD_CFG(pipe);
		aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
7441
		aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
7442 7443
	}

7444
	DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7445

7446 7447 7448 7449 7450 7451 7452 7453 7454 7455 7456 7457 7458
	if (IS_VALLEYVIEW(connector->dev))  {
		struct intel_encoder *intel_encoder;
		struct intel_digital_port *intel_dig_port;

		intel_encoder = intel_attached_encoder(connector);
		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
		i = intel_dig_port->port;
	} else {
		i = I915_READ(aud_cntl_st);
		i = (i >> 29) & DIP_PORT_SEL_MASK;
		/* DIP_Port_Select, 0x1 = PortB */
	}

7459 7460 7461
	if (!i) {
		DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
		/* operate blindly on all ports */
7462 7463 7464
		eldv = IBX_ELD_VALIDB;
		eldv |= IBX_ELD_VALIDB << 4;
		eldv |= IBX_ELD_VALIDB << 8;
7465
	} else {
7466
		DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
7467
		eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
7468 7469
	}

7470 7471 7472
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
		DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
		eld[5] |= (1 << 2);	/* Conn_Type, 0x1 = DisplayPort */
7473
		I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
7474 7475 7476
	} else {
		I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
	}
7477

7478 7479 7480 7481 7482 7483
	if (intel_eld_uptodate(connector,
			       aud_cntrl_st2, eldv,
			       aud_cntl_st, IBX_ELD_ADDRESS,
			       hdmiw_hdmiedid))
		return;

7484 7485 7486 7487 7488 7489 7490 7491
	i = I915_READ(aud_cntrl_st2);
	i &= ~eldv;
	I915_WRITE(aud_cntrl_st2, i);

	if (!eld[0])
		return;

	i = I915_READ(aud_cntl_st);
7492
	i &= ~IBX_ELD_ADDRESS;
7493 7494 7495 7496 7497 7498 7499 7500 7501 7502 7503 7504 7505 7506 7507 7508 7509 7510 7511 7512 7513 7514 7515 7516 7517 7518 7519 7520 7521 7522 7523 7524 7525
	I915_WRITE(aud_cntl_st, i);

	len = min_t(uint8_t, eld[2], 21);	/* 84 bytes of hw ELD buffer */
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));

	i = I915_READ(aud_cntrl_st2);
	i |= eldv;
	I915_WRITE(aud_cntrl_st2, i);
}

void intel_write_eld(struct drm_encoder *encoder,
		     struct drm_display_mode *mode)
{
	struct drm_crtc *crtc = encoder->crtc;
	struct drm_connector *connector;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	connector = drm_select_eld(encoder, mode);
	if (!connector)
		return;

	DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
			 connector->base.id,
			 drm_get_connector_name(connector),
			 connector->encoder->base.id,
			 drm_get_encoder_name(connector->encoder));

	connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;

	if (dev_priv->display.write_eld)
7526
		dev_priv->display.write_eld(connector, crtc, mode);
7527 7528
}

7529 7530 7531 7532 7533 7534 7535 7536 7537 7538 7539
static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	bool visible = base != 0;
	u32 cntl;

	if (intel_crtc->cursor_visible == visible)
		return;

7540
	cntl = I915_READ(_CURACNTR);
7541 7542 7543 7544
	if (visible) {
		/* On these chipsets we can only modify the base whilst
		 * the cursor is disabled.
		 */
7545
		I915_WRITE(_CURABASE, base);
7546 7547 7548 7549 7550 7551 7552 7553

		cntl &= ~(CURSOR_FORMAT_MASK);
		/* XXX width must be 64, stride 256 => 0x00 << 28 */
		cntl |= CURSOR_ENABLE |
			CURSOR_GAMMA_ENABLE |
			CURSOR_FORMAT_ARGB;
	} else
		cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
7554
	I915_WRITE(_CURACNTR, cntl);
7555 7556 7557 7558 7559 7560 7561 7562 7563 7564 7565 7566 7567

	intel_crtc->cursor_visible = visible;
}

static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
7568
		uint32_t cntl = I915_READ(CURCNTR(pipe));
7569 7570 7571 7572 7573 7574 7575 7576
		if (base) {
			cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
			cntl |= pipe << 28; /* Connect to correct pipe */
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
7577
		I915_WRITE(CURCNTR(pipe), cntl);
7578 7579 7580 7581

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
D
Daniel Vetter 已提交
7582
	POSTING_READ(CURCNTR(pipe));
7583
	I915_WRITE(CURBASE(pipe), base);
D
Daniel Vetter 已提交
7584
	POSTING_READ(CURBASE(pipe));
7585 7586
}

J
Jesse Barnes 已提交
7587 7588 7589 7590 7591 7592 7593 7594 7595 7596 7597 7598 7599 7600 7601 7602 7603
static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
		uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
		if (base) {
			cntl &= ~CURSOR_MODE;
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
7604
		if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7605
			cntl |= CURSOR_PIPE_CSC_ENABLE;
7606 7607
			cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
		}
J
Jesse Barnes 已提交
7608 7609 7610 7611 7612
		I915_WRITE(CURCNTR_IVB(pipe), cntl);

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
D
Daniel Vetter 已提交
7613
	POSTING_READ(CURCNTR_IVB(pipe));
J
Jesse Barnes 已提交
7614
	I915_WRITE(CURBASE_IVB(pipe), base);
D
Daniel Vetter 已提交
7615
	POSTING_READ(CURBASE_IVB(pipe));
J
Jesse Barnes 已提交
7616 7617
}

7618
/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
7619 7620
static void intel_crtc_update_cursor(struct drm_crtc *crtc,
				     bool on)
7621 7622 7623 7624 7625 7626 7627
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int x = intel_crtc->cursor_x;
	int y = intel_crtc->cursor_y;
7628
	u32 base = 0, pos = 0;
7629 7630
	bool visible;

7631
	if (on)
7632 7633
		base = intel_crtc->cursor_addr;

7634 7635 7636 7637
	if (x >= intel_crtc->config.pipe_src_w)
		base = 0;

	if (y >= intel_crtc->config.pipe_src_h)
7638 7639 7640
		base = 0;

	if (x < 0) {
7641
		if (x + intel_crtc->cursor_width <= 0)
7642 7643 7644 7645 7646 7647 7648 7649
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
		x = -x;
	}
	pos |= x << CURSOR_X_SHIFT;

	if (y < 0) {
7650
		if (y + intel_crtc->cursor_height <= 0)
7651 7652 7653 7654 7655 7656 7657 7658
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
		y = -y;
	}
	pos |= y << CURSOR_Y_SHIFT;

	visible = base != 0;
7659
	if (!visible && !intel_crtc->cursor_visible)
7660 7661
		return;

7662
	if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
J
Jesse Barnes 已提交
7663 7664 7665 7666 7667 7668 7669 7670 7671
		I915_WRITE(CURPOS_IVB(pipe), pos);
		ivb_update_cursor(crtc, base);
	} else {
		I915_WRITE(CURPOS(pipe), pos);
		if (IS_845G(dev) || IS_I865G(dev))
			i845_update_cursor(crtc, base);
		else
			i9xx_update_cursor(crtc, base);
	}
7672 7673
}

J
Jesse Barnes 已提交
7674
static int intel_crtc_cursor_set(struct drm_crtc *crtc,
7675
				 struct drm_file *file,
J
Jesse Barnes 已提交
7676 7677 7678 7679 7680 7681
				 uint32_t handle,
				 uint32_t width, uint32_t height)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7682
	struct drm_i915_gem_object *obj;
7683
	uint32_t addr;
7684
	int ret;
J
Jesse Barnes 已提交
7685 7686 7687

	/* if we want to turn off the cursor ignore width and height */
	if (!handle) {
7688
		DRM_DEBUG_KMS("cursor off\n");
7689
		addr = 0;
7690
		obj = NULL;
7691
		mutex_lock(&dev->struct_mutex);
7692
		goto finish;
J
Jesse Barnes 已提交
7693 7694 7695 7696 7697 7698 7699 7700
	}

	/* Currently we only support 64x64 cursors */
	if (width != 64 || height != 64) {
		DRM_ERROR("we currently only support 64x64 cursors\n");
		return -EINVAL;
	}

7701
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
7702
	if (&obj->base == NULL)
J
Jesse Barnes 已提交
7703 7704
		return -ENOENT;

7705
	if (obj->base.size < width * height * 4) {
7706
		DRM_DEBUG_KMS("buffer is to small\n");
7707 7708
		ret = -ENOMEM;
		goto fail;
J
Jesse Barnes 已提交
7709 7710
	}

7711
	/* we only need to pin inside GTT if cursor is non-phy */
7712
	mutex_lock(&dev->struct_mutex);
7713
	if (!INTEL_INFO(dev)->cursor_needs_physical) {
7714 7715
		unsigned alignment;

7716
		if (obj->tiling_mode) {
7717
			DRM_DEBUG_KMS("cursor cannot be tiled\n");
7718 7719 7720 7721
			ret = -EINVAL;
			goto fail_locked;
		}

7722 7723 7724 7725 7726 7727 7728 7729 7730 7731
		/* Note that the w/a also requires 2 PTE of padding following
		 * the bo. We currently fill all unused PTE with the shadow
		 * page and so we should always have valid PTE following the
		 * cursor preventing the VT-d warning.
		 */
		alignment = 0;
		if (need_vtd_wa(dev))
			alignment = 64*1024;

		ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
7732
		if (ret) {
7733
			DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
7734
			goto fail_locked;
7735 7736
		}

7737 7738
		ret = i915_gem_object_put_fence(obj);
		if (ret) {
7739
			DRM_DEBUG_KMS("failed to release fence for cursor");
7740 7741 7742
			goto fail_unpin;
		}

7743
		addr = i915_gem_obj_ggtt_offset(obj);
7744
	} else {
7745
		int align = IS_I830(dev) ? 16 * 1024 : 256;
7746
		ret = i915_gem_attach_phys_object(dev, obj,
7747 7748
						  (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
						  align);
7749
		if (ret) {
7750
			DRM_DEBUG_KMS("failed to attach phys object\n");
7751
			goto fail_locked;
7752
		}
7753
		addr = obj->phys_obj->handle->busaddr;
7754 7755
	}

7756
	if (IS_GEN2(dev))
J
Jesse Barnes 已提交
7757 7758
		I915_WRITE(CURSIZE, (height << 12) | width);

7759 7760
 finish:
	if (intel_crtc->cursor_bo) {
7761
		if (INTEL_INFO(dev)->cursor_needs_physical) {
7762
			if (intel_crtc->cursor_bo != obj)
7763 7764
				i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
		} else
7765
			i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
7766
		drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
7767
	}
7768

7769
	mutex_unlock(&dev->struct_mutex);
7770 7771

	intel_crtc->cursor_addr = addr;
7772
	intel_crtc->cursor_bo = obj;
7773 7774 7775
	intel_crtc->cursor_width = width;
	intel_crtc->cursor_height = height;

7776 7777
	if (intel_crtc->active)
		intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
7778

J
Jesse Barnes 已提交
7779
	return 0;
7780
fail_unpin:
7781
	i915_gem_object_unpin_from_display_plane(obj);
7782
fail_locked:
7783
	mutex_unlock(&dev->struct_mutex);
7784
fail:
7785
	drm_gem_object_unreference_unlocked(&obj->base);
7786
	return ret;
J
Jesse Barnes 已提交
7787 7788 7789 7790 7791 7792
}

static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

7793 7794
	intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
	intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
7795

7796 7797
	if (intel_crtc->active)
		intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
J
Jesse Barnes 已提交
7798 7799

	return 0;
7800 7801
}

J
Jesse Barnes 已提交
7802
static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
J
James Simmons 已提交
7803
				 u16 *blue, uint32_t start, uint32_t size)
J
Jesse Barnes 已提交
7804
{
J
James Simmons 已提交
7805
	int end = (start + size > 256) ? 256 : start + size, i;
J
Jesse Barnes 已提交
7806 7807
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

J
James Simmons 已提交
7808
	for (i = start; i < end; i++) {
J
Jesse Barnes 已提交
7809 7810 7811 7812 7813 7814 7815 7816 7817 7818 7819 7820 7821 7822
		intel_crtc->lut_r[i] = red[i] >> 8;
		intel_crtc->lut_g[i] = green[i] >> 8;
		intel_crtc->lut_b[i] = blue[i] >> 8;
	}

	intel_crtc_load_lut(crtc);
}

/* VESA 640x480x72Hz mode to set on the pipe */
static struct drm_display_mode load_detect_mode = {
	DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
		 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
};

7823 7824 7825 7826
struct drm_framebuffer *
__intel_framebuffer_create(struct drm_device *dev,
			   struct drm_mode_fb_cmd2 *mode_cmd,
			   struct drm_i915_gem_object *obj)
7827 7828 7829 7830 7831 7832 7833 7834 7835 7836 7837
{
	struct intel_framebuffer *intel_fb;
	int ret;

	intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
	if (!intel_fb) {
		drm_gem_object_unreference_unlocked(&obj->base);
		return ERR_PTR(-ENOMEM);
	}

	ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
7838 7839
	if (ret)
		goto err;
7840 7841

	return &intel_fb->base;
7842 7843 7844 7845 7846
err:
	drm_gem_object_unreference_unlocked(&obj->base);
	kfree(intel_fb);

	return ERR_PTR(ret);
7847 7848
}

D
Daniel Vetter 已提交
7849
static struct drm_framebuffer *
7850 7851 7852 7853 7854 7855 7856 7857 7858 7859 7860 7861 7862 7863 7864 7865
intel_framebuffer_create(struct drm_device *dev,
			 struct drm_mode_fb_cmd2 *mode_cmd,
			 struct drm_i915_gem_object *obj)
{
	struct drm_framebuffer *fb;
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ERR_PTR(ret);
	fb = __intel_framebuffer_create(dev, mode_cmd, obj);
	mutex_unlock(&dev->struct_mutex);

	return fb;
}

7866 7867 7868 7869 7870 7871 7872 7873 7874 7875 7876 7877 7878 7879 7880 7881 7882 7883 7884 7885
static u32
intel_framebuffer_pitch_for_width(int width, int bpp)
{
	u32 pitch = DIV_ROUND_UP(width * bpp, 8);
	return ALIGN(pitch, 64);
}

static u32
intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
{
	u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
	return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
}

static struct drm_framebuffer *
intel_framebuffer_create_for_mode(struct drm_device *dev,
				  struct drm_display_mode *mode,
				  int depth, int bpp)
{
	struct drm_i915_gem_object *obj;
7886
	struct drm_mode_fb_cmd2 mode_cmd = { 0 };
7887 7888 7889 7890 7891 7892 7893 7894

	obj = i915_gem_alloc_object(dev,
				    intel_framebuffer_size_for_mode(mode, bpp));
	if (obj == NULL)
		return ERR_PTR(-ENOMEM);

	mode_cmd.width = mode->hdisplay;
	mode_cmd.height = mode->vdisplay;
7895 7896
	mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
								bpp);
7897
	mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
7898 7899 7900 7901 7902 7903 7904 7905

	return intel_framebuffer_create(dev, &mode_cmd, obj);
}

static struct drm_framebuffer *
mode_fits_in_fbdev(struct drm_device *dev,
		   struct drm_display_mode *mode)
{
7906
#ifdef CONFIG_DRM_I915_FBDEV
7907 7908 7909 7910
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	struct drm_framebuffer *fb;

7911
	if (!dev_priv->fbdev)
7912 7913
		return NULL;

7914
	if (!dev_priv->fbdev->fb)
7915 7916
		return NULL;

7917 7918 7919
	obj = dev_priv->fbdev->fb->obj;
	BUG_ON(!obj);

7920
	fb = &dev_priv->fbdev->fb->base;
7921 7922
	if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
							       fb->bits_per_pixel))
7923 7924
		return NULL;

7925
	if (obj->base.size < mode->vdisplay * fb->pitches[0])
7926 7927 7928
		return NULL;

	return fb;
7929 7930 7931
#else
	return NULL;
#endif
7932 7933
}

7934
bool intel_get_load_detect_pipe(struct drm_connector *connector,
7935
				struct drm_display_mode *mode,
7936
				struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
7937 7938
{
	struct intel_crtc *intel_crtc;
7939 7940
	struct intel_encoder *intel_encoder =
		intel_attached_encoder(connector);
J
Jesse Barnes 已提交
7941
	struct drm_crtc *possible_crtc;
7942
	struct drm_encoder *encoder = &intel_encoder->base;
J
Jesse Barnes 已提交
7943 7944
	struct drm_crtc *crtc = NULL;
	struct drm_device *dev = encoder->dev;
7945
	struct drm_framebuffer *fb;
J
Jesse Barnes 已提交
7946 7947
	int i = -1;

7948 7949 7950 7951
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

J
Jesse Barnes 已提交
7952 7953
	/*
	 * Algorithm gets a little messy:
7954
	 *
J
Jesse Barnes 已提交
7955 7956
	 *   - if the connector already has an assigned crtc, use it (but make
	 *     sure it's on first)
7957
	 *
J
Jesse Barnes 已提交
7958 7959 7960 7961 7962 7963 7964
	 *   - try to find the first unused crtc that can drive this connector,
	 *     and use that if we find one
	 */

	/* See if we already have a CRTC for this connector */
	if (encoder->crtc) {
		crtc = encoder->crtc;
7965

7966 7967
		mutex_lock(&crtc->mutex);

7968
		old->dpms_mode = connector->dpms;
7969 7970 7971
		old->load_detect_temp = false;

		/* Make sure the crtc and connector are running */
7972 7973
		if (connector->dpms != DRM_MODE_DPMS_ON)
			connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
7974

7975
		return true;
J
Jesse Barnes 已提交
7976 7977 7978 7979 7980 7981 7982 7983 7984 7985 7986 7987 7988 7989 7990 7991 7992
	}

	/* Find an unused one (if possible) */
	list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
		i++;
		if (!(encoder->possible_crtcs & (1 << i)))
			continue;
		if (!possible_crtc->enabled) {
			crtc = possible_crtc;
			break;
		}
	}

	/*
	 * If we didn't find an unused CRTC, don't use any.
	 */
	if (!crtc) {
7993 7994
		DRM_DEBUG_KMS("no pipe available for load-detect\n");
		return false;
J
Jesse Barnes 已提交
7995 7996
	}

7997
	mutex_lock(&crtc->mutex);
7998 7999
	intel_encoder->new_crtc = to_intel_crtc(crtc);
	to_intel_connector(connector)->new_encoder = intel_encoder;
J
Jesse Barnes 已提交
8000 8001

	intel_crtc = to_intel_crtc(crtc);
8002 8003
	intel_crtc->new_enabled = true;
	intel_crtc->new_config = &intel_crtc->config;
8004
	old->dpms_mode = connector->dpms;
8005
	old->load_detect_temp = true;
8006
	old->release_fb = NULL;
J
Jesse Barnes 已提交
8007

8008 8009
	if (!mode)
		mode = &load_detect_mode;
J
Jesse Barnes 已提交
8010

8011 8012 8013 8014 8015 8016 8017
	/* We need a framebuffer large enough to accommodate all accesses
	 * that the plane may generate whilst we perform load detection.
	 * We can not rely on the fbcon either being present (we get called
	 * during its initialisation to detect all boot displays, or it may
	 * not even exist) or that it is large enough to satisfy the
	 * requested mode.
	 */
8018 8019
	fb = mode_fits_in_fbdev(dev, mode);
	if (fb == NULL) {
8020
		DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
8021 8022
		fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
		old->release_fb = fb;
8023 8024
	} else
		DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
8025
	if (IS_ERR(fb)) {
8026
		DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
8027
		goto fail;
J
Jesse Barnes 已提交
8028 8029
	}

8030
	if (intel_set_mode(crtc, mode, 0, 0, fb)) {
8031
		DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
8032 8033
		if (old->release_fb)
			old->release_fb->funcs->destroy(old->release_fb);
8034
		goto fail;
J
Jesse Barnes 已提交
8035
	}
8036

J
Jesse Barnes 已提交
8037
	/* let the connector get through one full cycle before testing */
8038
	intel_wait_for_vblank(dev, intel_crtc->pipe);
8039
	return true;
8040 8041 8042 8043 8044 8045 8046 8047 8048

 fail:
	intel_crtc->new_enabled = crtc->enabled;
	if (intel_crtc->new_enabled)
		intel_crtc->new_config = &intel_crtc->config;
	else
		intel_crtc->new_config = NULL;
	mutex_unlock(&crtc->mutex);
	return false;
J
Jesse Barnes 已提交
8049 8050
}

8051
void intel_release_load_detect_pipe(struct drm_connector *connector,
8052
				    struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
8053
{
8054 8055
	struct intel_encoder *intel_encoder =
		intel_attached_encoder(connector);
8056
	struct drm_encoder *encoder = &intel_encoder->base;
8057
	struct drm_crtc *crtc = encoder->crtc;
8058
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
J
Jesse Barnes 已提交
8059

8060 8061 8062 8063
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

8064
	if (old->load_detect_temp) {
8065 8066
		to_intel_connector(connector)->new_encoder = NULL;
		intel_encoder->new_crtc = NULL;
8067 8068
		intel_crtc->new_enabled = false;
		intel_crtc->new_config = NULL;
8069
		intel_set_mode(crtc, NULL, 0, 0, NULL);
8070

8071 8072 8073 8074
		if (old->release_fb) {
			drm_framebuffer_unregister_private(old->release_fb);
			drm_framebuffer_unreference(old->release_fb);
		}
8075

8076
		mutex_unlock(&crtc->mutex);
8077
		return;
J
Jesse Barnes 已提交
8078 8079
	}

8080
	/* Switch crtc and encoder back off if necessary */
8081 8082
	if (old->dpms_mode != DRM_MODE_DPMS_ON)
		connector->funcs->dpms(connector, old->dpms_mode);
8083 8084

	mutex_unlock(&crtc->mutex);
J
Jesse Barnes 已提交
8085 8086
}

8087 8088 8089 8090 8091 8092 8093
static int i9xx_pll_refclk(struct drm_device *dev,
			   const struct intel_crtc_config *pipe_config)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpll = pipe_config->dpll_hw_state.dpll;

	if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
8094
		return dev_priv->vbt.lvds_ssc_freq;
8095 8096 8097 8098 8099 8100 8101 8102
	else if (HAS_PCH_SPLIT(dev))
		return 120000;
	else if (!IS_GEN2(dev))
		return 96000;
	else
		return 48000;
}

J
Jesse Barnes 已提交
8103
/* Returns the clock of the currently programmed mode of the given pipe. */
8104 8105
static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
				struct intel_crtc_config *pipe_config)
J
Jesse Barnes 已提交
8106
{
8107
	struct drm_device *dev = crtc->base.dev;
J
Jesse Barnes 已提交
8108
	struct drm_i915_private *dev_priv = dev->dev_private;
8109
	int pipe = pipe_config->cpu_transcoder;
8110
	u32 dpll = pipe_config->dpll_hw_state.dpll;
J
Jesse Barnes 已提交
8111 8112
	u32 fp;
	intel_clock_t clock;
8113
	int refclk = i9xx_pll_refclk(dev, pipe_config);
J
Jesse Barnes 已提交
8114 8115

	if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
8116
		fp = pipe_config->dpll_hw_state.fp0;
J
Jesse Barnes 已提交
8117
	else
8118
		fp = pipe_config->dpll_hw_state.fp1;
J
Jesse Barnes 已提交
8119 8120

	clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
8121 8122 8123
	if (IS_PINEVIEW(dev)) {
		clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
		clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
8124 8125 8126 8127 8128
	} else {
		clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
		clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
	}

8129
	if (!IS_GEN2(dev)) {
8130 8131 8132
		if (IS_PINEVIEW(dev))
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
				DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
8133 8134
		else
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
J
Jesse Barnes 已提交
8135 8136 8137 8138 8139 8140 8141 8142 8143 8144 8145 8146
			       DPLL_FPA01_P1_POST_DIV_SHIFT);

		switch (dpll & DPLL_MODE_MASK) {
		case DPLLB_MODE_DAC_SERIAL:
			clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
				5 : 10;
			break;
		case DPLLB_MODE_LVDS:
			clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
				7 : 14;
			break;
		default:
8147
			DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
J
Jesse Barnes 已提交
8148
				  "mode\n", (int)(dpll & DPLL_MODE_MASK));
8149
			return;
J
Jesse Barnes 已提交
8150 8151
		}

8152
		if (IS_PINEVIEW(dev))
8153
			pineview_clock(refclk, &clock);
8154
		else
8155
			i9xx_clock(refclk, &clock);
J
Jesse Barnes 已提交
8156
	} else {
8157
		u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
8158
		bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
J
Jesse Barnes 已提交
8159 8160 8161 8162

		if (is_lvds) {
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
				       DPLL_FPA01_P1_POST_DIV_SHIFT);
8163 8164 8165 8166 8167

			if (lvds & LVDS_CLKB_POWER_UP)
				clock.p2 = 7;
			else
				clock.p2 = 14;
J
Jesse Barnes 已提交
8168 8169 8170 8171 8172 8173 8174 8175 8176 8177 8178 8179
		} else {
			if (dpll & PLL_P1_DIVIDE_BY_TWO)
				clock.p1 = 2;
			else {
				clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
					    DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
			}
			if (dpll & PLL_P2_DIVIDE_BY_4)
				clock.p2 = 4;
			else
				clock.p2 = 2;
		}
8180 8181

		i9xx_clock(refclk, &clock);
J
Jesse Barnes 已提交
8182 8183
	}

8184 8185
	/*
	 * This value includes pixel_multiplier. We will use
8186
	 * port_clock to compute adjusted_mode.crtc_clock in the
8187 8188 8189
	 * encoder's get_config() function.
	 */
	pipe_config->port_clock = clock.dot;
8190 8191
}

8192 8193
int intel_dotclock_calculate(int link_freq,
			     const struct intel_link_m_n *m_n)
8194 8195 8196
{
	/*
	 * The calculation for the data clock is:
8197
	 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
8198
	 * But we want to avoid losing precison if possible, so:
8199
	 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
8200 8201
	 *
	 * and the link clock is simpler:
8202
	 * link_clock = (m * link_clock) / n
8203 8204
	 */

8205 8206
	if (!m_n->link_n)
		return 0;
8207

8208 8209
	return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
}
8210

8211 8212
static void ironlake_pch_clock_get(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config)
8213 8214
{
	struct drm_device *dev = crtc->base.dev;
J
Jesse Barnes 已提交
8215

8216 8217
	/* read out port_clock from the DPLL */
	i9xx_crtc_clock_get(crtc, pipe_config);
8218 8219

	/*
8220
	 * This value does not include pixel_multiplier.
8221
	 * We will check that port_clock and adjusted_mode.crtc_clock
8222 8223
	 * agree once we know their relationship in the encoder's
	 * get_config() function.
J
Jesse Barnes 已提交
8224
	 */
8225
	pipe_config->adjusted_mode.crtc_clock =
8226 8227
		intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
					 &pipe_config->fdi_m_n);
J
Jesse Barnes 已提交
8228 8229 8230 8231 8232 8233
}

/** Returns the currently programmed mode of the given pipe. */
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc)
{
8234
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
8235
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8236
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
J
Jesse Barnes 已提交
8237
	struct drm_display_mode *mode;
8238
	struct intel_crtc_config pipe_config;
8239 8240 8241 8242
	int htot = I915_READ(HTOTAL(cpu_transcoder));
	int hsync = I915_READ(HSYNC(cpu_transcoder));
	int vtot = I915_READ(VTOTAL(cpu_transcoder));
	int vsync = I915_READ(VSYNC(cpu_transcoder));
8243
	enum pipe pipe = intel_crtc->pipe;
J
Jesse Barnes 已提交
8244 8245 8246 8247 8248

	mode = kzalloc(sizeof(*mode), GFP_KERNEL);
	if (!mode)
		return NULL;

8249 8250 8251 8252 8253 8254 8255
	/*
	 * Construct a pipe_config sufficient for getting the clock info
	 * back out of crtc_clock_get.
	 *
	 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
	 * to use a real value here instead.
	 */
8256
	pipe_config.cpu_transcoder = (enum transcoder) pipe;
8257
	pipe_config.pixel_multiplier = 1;
8258 8259 8260
	pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
	pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
	pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
8261 8262
	i9xx_crtc_clock_get(intel_crtc, &pipe_config);

8263
	mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
J
Jesse Barnes 已提交
8264 8265 8266 8267 8268 8269 8270 8271 8272 8273 8274 8275 8276 8277
	mode->hdisplay = (htot & 0xffff) + 1;
	mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
	mode->hsync_start = (hsync & 0xffff) + 1;
	mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
	mode->vdisplay = (vtot & 0xffff) + 1;
	mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
	mode->vsync_start = (vsync & 0xffff) + 1;
	mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;

	drm_mode_set_name(mode);

	return mode;
}

8278
static void intel_increase_pllclock(struct drm_crtc *crtc)
8279 8280 8281 8282 8283
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
8284 8285
	int dpll_reg = DPLL(pipe);
	int dpll;
8286

8287
	if (HAS_PCH_SPLIT(dev))
8288 8289 8290 8291 8292
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

8293
	dpll = I915_READ(dpll_reg);
8294
	if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
8295
		DRM_DEBUG_DRIVER("upclocking LVDS\n");
8296

8297
		assert_panel_unlocked(dev_priv, pipe);
8298 8299 8300

		dpll &= ~DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
8301
		intel_wait_for_vblank(dev, pipe);
8302

8303 8304
		dpll = I915_READ(dpll_reg);
		if (dpll & DISPLAY_RATE_SELECT_FPA1)
8305
			DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
8306 8307 8308 8309 8310 8311 8312 8313 8314
	}
}

static void intel_decrease_pllclock(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

8315
	if (HAS_PCH_SPLIT(dev))
8316 8317 8318 8319 8320 8321 8322 8323 8324 8325
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

	/*
	 * Since this is called by a timer, we should never get here in
	 * the manual case.
	 */
	if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
8326 8327 8328
		int pipe = intel_crtc->pipe;
		int dpll_reg = DPLL(pipe);
		int dpll;
8329

8330
		DRM_DEBUG_DRIVER("downclocking LVDS\n");
8331

8332
		assert_panel_unlocked(dev_priv, pipe);
8333

8334
		dpll = I915_READ(dpll_reg);
8335 8336
		dpll |= DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
8337
		intel_wait_for_vblank(dev, pipe);
8338 8339
		dpll = I915_READ(dpll_reg);
		if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
8340
			DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
8341 8342 8343 8344
	}

}

8345 8346
void intel_mark_busy(struct drm_device *dev)
{
8347 8348
	struct drm_i915_private *dev_priv = dev->dev_private;

8349 8350 8351
	if (dev_priv->mm.busy)
		return;

8352
	hsw_disable_package_c8(dev_priv);
8353
	i915_update_gfx_val(dev_priv);
8354
	dev_priv->mm.busy = true;
8355 8356 8357
}

void intel_mark_idle(struct drm_device *dev)
8358
{
8359
	struct drm_i915_private *dev_priv = dev->dev_private;
8360 8361
	struct drm_crtc *crtc;

8362 8363 8364 8365 8366
	if (!dev_priv->mm.busy)
		return;

	dev_priv->mm.busy = false;

8367
	if (!i915.powersave)
8368
		goto out;
8369 8370 8371 8372 8373

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (!crtc->fb)
			continue;

8374
		intel_decrease_pllclock(crtc);
8375
	}
8376

8377
	if (INTEL_INFO(dev)->gen >= 6)
8378
		gen6_rps_idle(dev->dev_private);
8379 8380

out:
8381
	hsw_enable_package_c8(dev_priv);
8382 8383
}

8384 8385
void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
			struct intel_ring_buffer *ring)
8386
{
8387 8388
	struct drm_device *dev = obj->base.dev;
	struct drm_crtc *crtc;
8389

8390
	if (!i915.powersave)
8391 8392
		return;

8393 8394 8395 8396
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (!crtc->fb)
			continue;

8397 8398 8399 8400 8401 8402
		if (to_intel_framebuffer(crtc->fb)->obj != obj)
			continue;

		intel_increase_pllclock(crtc);
		if (ring && intel_fbc_enabled(dev))
			ring->fbc_dirty = true;
8403 8404 8405
	}
}

J
Jesse Barnes 已提交
8406 8407 8408
static void intel_crtc_destroy(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8409 8410 8411 8412 8413 8414 8415 8416 8417 8418 8419 8420 8421
	struct drm_device *dev = crtc->dev;
	struct intel_unpin_work *work;
	unsigned long flags;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (work) {
		cancel_work_sync(&work->work);
		kfree(work);
	}
J
Jesse Barnes 已提交
8422

8423 8424
	intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);

J
Jesse Barnes 已提交
8425
	drm_crtc_cleanup(crtc);
8426

J
Jesse Barnes 已提交
8427 8428 8429
	kfree(intel_crtc);
}

8430 8431 8432 8433
static void intel_unpin_work_fn(struct work_struct *__work)
{
	struct intel_unpin_work *work =
		container_of(__work, struct intel_unpin_work, work);
8434
	struct drm_device *dev = work->crtc->dev;
8435

8436
	mutex_lock(&dev->struct_mutex);
8437
	intel_unpin_fb_obj(work->old_fb_obj);
8438 8439
	drm_gem_object_unreference(&work->pending_flip_obj->base);
	drm_gem_object_unreference(&work->old_fb_obj->base);
8440

8441 8442 8443 8444 8445 8446
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);

	BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
	atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);

8447 8448 8449
	kfree(work);
}

8450
static void do_intel_finish_page_flip(struct drm_device *dev,
8451
				      struct drm_crtc *crtc)
8452 8453 8454 8455 8456 8457 8458 8459 8460 8461 8462 8463
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
	unsigned long flags;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
8464 8465 8466 8467 8468

	/* Ensure we don't miss a work->pending update ... */
	smp_rmb();

	if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
8469 8470 8471 8472
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

8473 8474 8475
	/* and that the unpin work is consistent wrt ->pending. */
	smp_rmb();

8476 8477
	intel_crtc->unpin_work = NULL;

8478 8479
	if (work->event)
		drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
8480

8481 8482
	drm_vblank_put(dev, intel_crtc->pipe);

8483 8484
	spin_unlock_irqrestore(&dev->event_lock, flags);

8485
	wake_up_all(&dev_priv->pending_flip_queue);
8486 8487

	queue_work(dev_priv->wq, &work->work);
8488 8489

	trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
8490 8491
}

8492 8493 8494 8495 8496
void intel_finish_page_flip(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];

8497
	do_intel_finish_page_flip(dev, crtc);
8498 8499 8500 8501 8502 8503 8504
}

void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];

8505
	do_intel_finish_page_flip(dev, crtc);
8506 8507
}

8508 8509 8510 8511 8512 8513 8514
void intel_prepare_page_flip(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
	unsigned long flags;

8515 8516 8517 8518
	/* NB: An MMIO update of the plane base pointer will also
	 * generate a page-flip completion irq, i.e. every modeset
	 * is also accompanied by a spurious intel_prepare_page_flip().
	 */
8519
	spin_lock_irqsave(&dev->event_lock, flags);
8520 8521
	if (intel_crtc->unpin_work)
		atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
8522 8523 8524
	spin_unlock_irqrestore(&dev->event_lock, flags);
}

8525 8526 8527 8528 8529 8530 8531 8532 8533
inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
{
	/* Ensure that the work item is consistent when activating it ... */
	smp_wmb();
	atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
	/* and that it is marked active as soon as the irq could fire. */
	smp_wmb();
}

8534 8535 8536
static int intel_gen2_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
8537 8538
				 struct drm_i915_gem_object *obj,
				 uint32_t flags)
8539 8540 8541 8542
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	u32 flip_mask;
8543
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8544 8545
	int ret;

8546
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8547
	if (ret)
8548
		goto err;
8549

8550
	ret = intel_ring_begin(ring, 6);
8551
	if (ret)
8552
		goto err_unpin;
8553 8554 8555 8556 8557 8558 8559 8560

	/* Can't queue multiple flips, so wait for the previous
	 * one to finish before executing the next.
	 */
	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
8561 8562 8563 8564 8565
	intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
8566
	intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
8567
	intel_ring_emit(ring, 0); /* aux display base address, unused */
8568 8569

	intel_mark_page_flip_active(intel_crtc);
8570
	__intel_ring_advance(ring);
8571 8572 8573 8574 8575
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
8576 8577 8578 8579 8580 8581
	return ret;
}

static int intel_gen3_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
8582 8583
				 struct drm_i915_gem_object *obj,
				 uint32_t flags)
8584 8585 8586 8587
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	u32 flip_mask;
8588
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8589 8590
	int ret;

8591
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8592
	if (ret)
8593
		goto err;
8594

8595
	ret = intel_ring_begin(ring, 6);
8596
	if (ret)
8597
		goto err_unpin;
8598 8599 8600 8601 8602

	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
8603 8604 8605 8606 8607
	intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
8608
	intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
8609 8610
	intel_ring_emit(ring, MI_NOOP);

8611
	intel_mark_page_flip_active(intel_crtc);
8612
	__intel_ring_advance(ring);
8613 8614 8615 8616 8617
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
8618 8619 8620 8621 8622 8623
	return ret;
}

static int intel_gen4_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
8624 8625
				 struct drm_i915_gem_object *obj,
				 uint32_t flags)
8626 8627 8628 8629
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	uint32_t pf, pipesrc;
8630
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8631 8632
	int ret;

8633
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8634
	if (ret)
8635
		goto err;
8636

8637
	ret = intel_ring_begin(ring, 4);
8638
	if (ret)
8639
		goto err_unpin;
8640 8641 8642 8643 8644

	/* i965+ uses the linear or tiled offsets from the
	 * Display Registers (which do not change across a page-flip)
	 * so we need only reprogram the base address.
	 */
8645 8646 8647
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
8648
	intel_ring_emit(ring,
8649
			(i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
8650
			obj->tiling_mode);
8651 8652 8653 8654 8655 8656 8657

	/* XXX Enabling the panel-fitter across page-flip is so far
	 * untested on non-native modes, so ignore it for now.
	 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
	 */
	pf = 0;
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
8658
	intel_ring_emit(ring, pf | pipesrc);
8659 8660

	intel_mark_page_flip_active(intel_crtc);
8661
	__intel_ring_advance(ring);
8662 8663 8664 8665 8666
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
8667 8668 8669 8670 8671 8672
	return ret;
}

static int intel_gen6_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
8673 8674
				 struct drm_i915_gem_object *obj,
				 uint32_t flags)
8675 8676 8677
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8678
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8679 8680 8681
	uint32_t pf, pipesrc;
	int ret;

8682
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8683
	if (ret)
8684
		goto err;
8685

8686
	ret = intel_ring_begin(ring, 4);
8687
	if (ret)
8688
		goto err_unpin;
8689

8690 8691 8692
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
8693
	intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
8694

8695 8696 8697 8698 8699 8700 8701
	/* Contrary to the suggestions in the documentation,
	 * "Enable Panel Fitter" does not seem to be required when page
	 * flipping with a non-native mode, and worse causes a normal
	 * modeset to fail.
	 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
	 */
	pf = 0;
8702
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
8703
	intel_ring_emit(ring, pf | pipesrc);
8704 8705

	intel_mark_page_flip_active(intel_crtc);
8706
	__intel_ring_advance(ring);
8707 8708 8709 8710 8711
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
8712 8713 8714
	return ret;
}

8715 8716 8717
static int intel_gen7_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
8718 8719
				 struct drm_i915_gem_object *obj,
				 uint32_t flags)
8720 8721 8722
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8723
	struct intel_ring_buffer *ring;
8724
	uint32_t plane_bit = 0;
8725 8726 8727
	int len, ret;

	ring = obj->ring;
8728
	if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
8729
		ring = &dev_priv->ring[BCS];
8730 8731 8732

	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
	if (ret)
8733
		goto err;
8734

8735 8736 8737 8738 8739 8740 8741 8742 8743 8744 8745 8746 8747
	switch(intel_crtc->plane) {
	case PLANE_A:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
		break;
	case PLANE_B:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
		break;
	case PLANE_C:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
		break;
	default:
		WARN_ONCE(1, "unknown plane in flip command\n");
		ret = -ENODEV;
8748
		goto err_unpin;
8749 8750
	}

8751 8752 8753 8754 8755
	len = 4;
	if (ring->id == RCS)
		len += 6;

	ret = intel_ring_begin(ring, len);
8756
	if (ret)
8757
		goto err_unpin;
8758

8759 8760 8761 8762 8763 8764 8765 8766 8767 8768 8769 8770 8771 8772 8773
	/* Unmask the flip-done completion message. Note that the bspec says that
	 * we should do this for both the BCS and RCS, and that we must not unmask
	 * more than one flip event at any time (or ensure that one flip message
	 * can be sent by waiting for flip-done prior to queueing new flips).
	 * Experimentation says that BCS works despite DERRMR masking all
	 * flip-done completion events and that unmasking all planes at once
	 * for the RCS also doesn't appear to drop events. Setting the DERRMR
	 * to zero does lead to lockups within MI_DISPLAY_FLIP.
	 */
	if (ring->id == RCS) {
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(ring, DERRMR);
		intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
					DERRMR_PIPEB_PRI_FLIP_DONE |
					DERRMR_PIPEC_PRI_FLIP_DONE));
8774 8775
		intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
				MI_SRM_LRM_GLOBAL_GTT);
8776 8777 8778 8779
		intel_ring_emit(ring, DERRMR);
		intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
	}

8780
	intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
8781
	intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
8782
	intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
8783
	intel_ring_emit(ring, (MI_NOOP));
8784 8785

	intel_mark_page_flip_active(intel_crtc);
8786
	__intel_ring_advance(ring);
8787 8788 8789 8790 8791
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
8792 8793 8794
	return ret;
}

8795 8796 8797
static int intel_default_queue_flip(struct drm_device *dev,
				    struct drm_crtc *crtc,
				    struct drm_framebuffer *fb,
8798 8799
				    struct drm_i915_gem_object *obj,
				    uint32_t flags)
8800 8801 8802 8803
{
	return -ENODEV;
}

8804 8805
static int intel_crtc_page_flip(struct drm_crtc *crtc,
				struct drm_framebuffer *fb,
8806 8807
				struct drm_pending_vblank_event *event,
				uint32_t page_flip_flags)
8808 8809 8810
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
8811 8812
	struct drm_framebuffer *old_fb = crtc->fb;
	struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
8813 8814
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
8815
	unsigned long flags;
8816
	int ret;
8817

8818 8819 8820 8821 8822 8823 8824 8825 8826 8827 8828 8829 8830
	/* Can't change pixel format via MI display flips. */
	if (fb->pixel_format != crtc->fb->pixel_format)
		return -EINVAL;

	/*
	 * TILEOFF/LINOFF registers can't be changed via MI display flips.
	 * Note that pitch changes could also affect these register.
	 */
	if (INTEL_INFO(dev)->gen > 3 &&
	    (fb->offsets[0] != crtc->fb->offsets[0] ||
	     fb->pitches[0] != crtc->fb->pitches[0]))
		return -EINVAL;

8831 8832 8833
	if (i915_terminally_wedged(&dev_priv->gpu_error))
		goto out_hang;

8834
	work = kzalloc(sizeof(*work), GFP_KERNEL);
8835 8836 8837 8838
	if (work == NULL)
		return -ENOMEM;

	work->event = event;
8839
	work->crtc = crtc;
8840
	work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
8841 8842
	INIT_WORK(&work->work, intel_unpin_work_fn);

8843 8844 8845 8846
	ret = drm_vblank_get(dev, intel_crtc->pipe);
	if (ret)
		goto free_work;

8847 8848 8849 8850 8851
	/* We borrow the event spin lock for protecting unpin_work */
	spin_lock_irqsave(&dev->event_lock, flags);
	if (intel_crtc->unpin_work) {
		spin_unlock_irqrestore(&dev->event_lock, flags);
		kfree(work);
8852
		drm_vblank_put(dev, intel_crtc->pipe);
8853 8854

		DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
8855 8856 8857 8858 8859
		return -EBUSY;
	}
	intel_crtc->unpin_work = work;
	spin_unlock_irqrestore(&dev->event_lock, flags);

8860 8861 8862
	if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
		flush_workqueue(dev_priv->wq);

8863 8864 8865
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto cleanup;
8866

8867
	/* Reference the objects for the scheduled work. */
8868 8869
	drm_gem_object_reference(&work->old_fb_obj->base);
	drm_gem_object_reference(&obj->base);
8870 8871

	crtc->fb = fb;
8872

8873 8874
	work->pending_flip_obj = obj;

8875 8876
	work->enable_stall_check = true;

8877
	atomic_inc(&intel_crtc->unpin_work_count);
8878
	intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
8879

8880
	ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
8881 8882
	if (ret)
		goto cleanup_pending;
8883

8884
	intel_disable_fbc(dev);
8885
	intel_mark_fb_busy(obj, NULL);
8886 8887
	mutex_unlock(&dev->struct_mutex);

8888 8889
	trace_i915_flip_request(intel_crtc->plane, obj);

8890
	return 0;
8891

8892
cleanup_pending:
8893
	atomic_dec(&intel_crtc->unpin_work_count);
8894
	crtc->fb = old_fb;
8895 8896
	drm_gem_object_unreference(&work->old_fb_obj->base);
	drm_gem_object_unreference(&obj->base);
8897 8898
	mutex_unlock(&dev->struct_mutex);

8899
cleanup:
8900 8901 8902 8903
	spin_lock_irqsave(&dev->event_lock, flags);
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

8904 8905
	drm_vblank_put(dev, intel_crtc->pipe);
free_work:
8906 8907
	kfree(work);

8908 8909 8910 8911 8912 8913 8914
	if (ret == -EIO) {
out_hang:
		intel_crtc_wait_for_pending_flips(crtc);
		ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
		if (ret == 0 && event)
			drm_send_vblank_event(dev, intel_crtc->pipe, event);
	}
8915
	return ret;
8916 8917
}

8918 8919 8920 8921 8922
static struct drm_crtc_helper_funcs intel_helper_funcs = {
	.mode_set_base_atomic = intel_pipe_set_base_atomic,
	.load_lut = intel_crtc_load_lut,
};

8923 8924 8925 8926 8927 8928 8929
/**
 * intel_modeset_update_staged_output_state
 *
 * Updates the staged output configuration state, e.g. after we've read out the
 * current hw state.
 */
static void intel_modeset_update_staged_output_state(struct drm_device *dev)
8930
{
8931
	struct intel_crtc *crtc;
8932 8933
	struct intel_encoder *encoder;
	struct intel_connector *connector;
8934

8935 8936 8937 8938 8939
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		connector->new_encoder =
			to_intel_encoder(connector->base.encoder);
	}
8940

8941 8942 8943 8944 8945
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		encoder->new_crtc =
			to_intel_crtc(encoder->base.crtc);
	}
8946 8947 8948 8949

	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
		crtc->new_enabled = crtc->base.enabled;
8950 8951 8952 8953 8954

		if (crtc->new_enabled)
			crtc->new_config = &crtc->config;
		else
			crtc->new_config = NULL;
8955
	}
8956 8957
}

8958 8959 8960 8961 8962 8963 8964
/**
 * intel_modeset_commit_output_state
 *
 * This function copies the stage display pipe configuration to the real one.
 */
static void intel_modeset_commit_output_state(struct drm_device *dev)
{
8965
	struct intel_crtc *crtc;
8966 8967
	struct intel_encoder *encoder;
	struct intel_connector *connector;
8968

8969 8970 8971 8972
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		connector->base.encoder = &connector->new_encoder->base;
	}
8973

8974 8975 8976 8977
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		encoder->base.crtc = &encoder->new_crtc->base;
	}
8978 8979 8980 8981 8982

	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
		crtc->base.enabled = crtc->new_enabled;
	}
8983 8984
}

8985 8986 8987 8988 8989 8990 8991 8992 8993 8994 8995 8996 8997 8998 8999 9000 9001 9002 9003 9004 9005 9006 9007 9008 9009 9010
static void
connected_sink_compute_bpp(struct intel_connector * connector,
			   struct intel_crtc_config *pipe_config)
{
	int bpp = pipe_config->pipe_bpp;

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
		connector->base.base.id,
		drm_get_connector_name(&connector->base));

	/* Don't use an invalid EDID bpc value */
	if (connector->base.display_info.bpc &&
	    connector->base.display_info.bpc * 3 < bpp) {
		DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
			      bpp, connector->base.display_info.bpc*3);
		pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
	}

	/* Clamp bpp to 8 on screens without EDID 1.4 */
	if (connector->base.display_info.bpc == 0 && bpp > 24) {
		DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
			      bpp);
		pipe_config->pipe_bpp = 24;
	}
}

9011
static int
9012 9013 9014
compute_baseline_pipe_bpp(struct intel_crtc *crtc,
			  struct drm_framebuffer *fb,
			  struct intel_crtc_config *pipe_config)
9015
{
9016 9017
	struct drm_device *dev = crtc->base.dev;
	struct intel_connector *connector;
9018 9019
	int bpp;

9020 9021
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
9022 9023
		bpp = 8*3; /* since we go through a colormap */
		break;
9024 9025 9026 9027 9028 9029
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
		/* checked in intel_framebuffer_init already */
		if (WARN_ON(INTEL_INFO(dev)->gen > 3))
			return -EINVAL;
	case DRM_FORMAT_RGB565:
9030 9031
		bpp = 6*3; /* min is 18bpp */
		break;
9032 9033 9034 9035 9036 9037 9038
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		/* checked in intel_framebuffer_init already */
		if (WARN_ON(INTEL_INFO(dev)->gen < 4))
			return -EINVAL;
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
9039 9040
		bpp = 8*3;
		break;
9041 9042 9043 9044 9045 9046
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		/* checked in intel_framebuffer_init already */
		if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9047
			return -EINVAL;
9048 9049
		bpp = 10*3;
		break;
9050
	/* TODO: gen4+ supports 16 bpc floating point, too. */
9051 9052 9053 9054 9055 9056 9057 9058 9059
	default:
		DRM_DEBUG_KMS("unsupported depth\n");
		return -EINVAL;
	}

	pipe_config->pipe_bpp = bpp;

	/* Clamp display bpp to EDID value */
	list_for_each_entry(connector, &dev->mode_config.connector_list,
9060
			    base.head) {
9061 9062
		if (!connector->new_encoder ||
		    connector->new_encoder->new_crtc != crtc)
9063 9064
			continue;

9065
		connected_sink_compute_bpp(connector, pipe_config);
9066 9067 9068 9069 9070
	}

	return bpp;
}

9071 9072 9073 9074
static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
{
	DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
			"type: 0x%x flags: 0x%x\n",
9075
		mode->crtc_clock,
9076 9077 9078 9079 9080 9081
		mode->crtc_hdisplay, mode->crtc_hsync_start,
		mode->crtc_hsync_end, mode->crtc_htotal,
		mode->crtc_vdisplay, mode->crtc_vsync_start,
		mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
}

9082 9083 9084 9085 9086 9087 9088 9089 9090 9091 9092 9093 9094 9095 9096 9097
static void intel_dump_pipe_config(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config,
				   const char *context)
{
	DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
		      context, pipe_name(crtc->pipe));

	DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
	DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
		      pipe_config->pipe_bpp, pipe_config->dither);
	DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
		      pipe_config->has_pch_encoder,
		      pipe_config->fdi_lanes,
		      pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
		      pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
		      pipe_config->fdi_m_n.tu);
9098 9099 9100 9101 9102
	DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
		      pipe_config->has_dp_encoder,
		      pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
		      pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
		      pipe_config->dp_m_n.tu);
9103 9104 9105 9106
	DRM_DEBUG_KMS("requested mode:\n");
	drm_mode_debug_printmodeline(&pipe_config->requested_mode);
	DRM_DEBUG_KMS("adjusted mode:\n");
	drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
9107
	intel_dump_crtc_timings(&pipe_config->adjusted_mode);
9108
	DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
9109 9110
	DRM_DEBUG_KMS("pipe src size: %dx%d\n",
		      pipe_config->pipe_src_w, pipe_config->pipe_src_h);
9111 9112 9113 9114
	DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
		      pipe_config->gmch_pfit.control,
		      pipe_config->gmch_pfit.pgm_ratios,
		      pipe_config->gmch_pfit.lvds_border_bits);
9115
	DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
9116
		      pipe_config->pch_pfit.pos,
9117 9118
		      pipe_config->pch_pfit.size,
		      pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
P
Paulo Zanoni 已提交
9119
	DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
9120
	DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
9121 9122
}

9123 9124 9125 9126 9127 9128 9129 9130 9131 9132 9133 9134 9135 9136 9137 9138 9139 9140 9141
static bool check_encoder_cloning(struct drm_crtc *crtc)
{
	int num_encoders = 0;
	bool uncloneable_encoders = false;
	struct intel_encoder *encoder;

	list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
			    base.head) {
		if (&encoder->new_crtc->base != crtc)
			continue;

		num_encoders++;
		if (!encoder->cloneable)
			uncloneable_encoders = true;
	}

	return !(num_encoders > 1 && uncloneable_encoders);
}

9142 9143
static struct intel_crtc_config *
intel_modeset_pipe_config(struct drm_crtc *crtc,
9144
			  struct drm_framebuffer *fb,
9145
			  struct drm_display_mode *mode)
9146
{
9147 9148
	struct drm_device *dev = crtc->dev;
	struct intel_encoder *encoder;
9149
	struct intel_crtc_config *pipe_config;
9150 9151
	int plane_bpp, ret = -EINVAL;
	bool retry = true;
9152

9153 9154 9155 9156 9157
	if (!check_encoder_cloning(crtc)) {
		DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
		return ERR_PTR(-EINVAL);
	}

9158 9159
	pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
	if (!pipe_config)
9160 9161
		return ERR_PTR(-ENOMEM);

9162 9163
	drm_mode_copy(&pipe_config->adjusted_mode, mode);
	drm_mode_copy(&pipe_config->requested_mode, mode);
9164

9165 9166
	pipe_config->cpu_transcoder =
		(enum transcoder) to_intel_crtc(crtc)->pipe;
9167
	pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9168

9169 9170 9171 9172 9173 9174 9175 9176 9177 9178 9179 9180 9181
	/*
	 * Sanitize sync polarity flags based on requested ones. If neither
	 * positive or negative polarity is requested, treat this as meaning
	 * negative polarity.
	 */
	if (!(pipe_config->adjusted_mode.flags &
	      (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
		pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;

	if (!(pipe_config->adjusted_mode.flags &
	      (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
		pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;

9182 9183 9184 9185 9186 9187
	/* Compute a starting value for pipe_config->pipe_bpp taking the source
	 * plane pixel format and any sink constraints into account. Returns the
	 * source plane bpp so that dithering can be selected on mismatches
	 * after encoders and crtc also have had their say. */
	plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
					      fb, pipe_config);
9188 9189 9190
	if (plane_bpp < 0)
		goto fail;

9191 9192 9193 9194 9195 9196 9197 9198 9199 9200 9201 9202
	/*
	 * Determine the real pipe dimensions. Note that stereo modes can
	 * increase the actual pipe size due to the frame doubling and
	 * insertion of additional space for blanks between the frame. This
	 * is stored in the crtc timings. We use the requested mode to do this
	 * computation to clearly distinguish it from the adjusted mode, which
	 * can be changed by the connectors in the below retry loop.
	 */
	drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
	pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
	pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;

9203
encoder_retry:
9204
	/* Ensure the port clock defaults are reset when retrying. */
9205
	pipe_config->port_clock = 0;
9206
	pipe_config->pixel_multiplier = 1;
9207

9208
	/* Fill in default crtc timings, allow encoders to overwrite them. */
9209
	drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
9210

9211 9212 9213
	/* Pass our mode to the connectors and the CRTC to give them a chance to
	 * adjust it according to limitations or connector properties, and also
	 * a chance to reject the mode entirely.
9214
	 */
9215 9216
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
9217

9218 9219
		if (&encoder->new_crtc->base != crtc)
			continue;
9220

9221 9222
		if (!(encoder->compute_config(encoder, pipe_config))) {
			DRM_DEBUG_KMS("Encoder config failure\n");
9223 9224
			goto fail;
		}
9225
	}
9226

9227 9228 9229
	/* Set default port clock if not overwritten by the encoder. Needs to be
	 * done afterwards in case the encoder adjusts the mode. */
	if (!pipe_config->port_clock)
9230 9231
		pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
			* pipe_config->pixel_multiplier;
9232

9233
	ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
9234
	if (ret < 0) {
9235 9236
		DRM_DEBUG_KMS("CRTC fixup failed\n");
		goto fail;
9237
	}
9238 9239 9240 9241 9242 9243 9244 9245 9246 9247 9248 9249

	if (ret == RETRY) {
		if (WARN(!retry, "loop in pipe configuration computation\n")) {
			ret = -EINVAL;
			goto fail;
		}

		DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
		retry = false;
		goto encoder_retry;
	}

9250 9251 9252 9253
	pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
	DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
		      plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);

9254
	return pipe_config;
9255
fail:
9256
	kfree(pipe_config);
9257
	return ERR_PTR(ret);
9258
}
9259

9260 9261 9262 9263 9264
/* Computes which crtcs are affected and sets the relevant bits in the mask. For
 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
static void
intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
			     unsigned *prepare_pipes, unsigned *disable_pipes)
J
Jesse Barnes 已提交
9265 9266
{
	struct intel_crtc *intel_crtc;
9267 9268 9269 9270
	struct drm_device *dev = crtc->dev;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
	struct drm_crtc *tmp_crtc;
J
Jesse Barnes 已提交
9271

9272
	*disable_pipes = *modeset_pipes = *prepare_pipes = 0;
J
Jesse Barnes 已提交
9273

9274 9275 9276 9277 9278 9279 9280 9281
	/* Check which crtcs have changed outputs connected to them, these need
	 * to be part of the prepare_pipes mask. We don't (yet) support global
	 * modeset across multiple crtcs, so modeset_pipes will only have one
	 * bit set at most. */
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (connector->base.encoder == &connector->new_encoder->base)
			continue;
J
Jesse Barnes 已提交
9282

9283 9284 9285 9286 9287 9288 9289 9290 9291
		if (connector->base.encoder) {
			tmp_crtc = connector->base.encoder->crtc;

			*prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
		}

		if (connector->new_encoder)
			*prepare_pipes |=
				1 << connector->new_encoder->new_crtc->pipe;
J
Jesse Barnes 已提交
9292 9293
	}

9294 9295 9296 9297 9298 9299 9300 9301 9302 9303 9304 9305 9306
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		if (encoder->base.crtc == &encoder->new_crtc->base)
			continue;

		if (encoder->base.crtc) {
			tmp_crtc = encoder->base.crtc;

			*prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
		}

		if (encoder->new_crtc)
			*prepare_pipes |= 1 << encoder->new_crtc->pipe;
9307 9308
	}

9309
	/* Check for pipes that will be enabled/disabled ... */
9310 9311
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
			    base.head) {
9312
		if (intel_crtc->base.enabled == intel_crtc->new_enabled)
9313
			continue;
9314

9315
		if (!intel_crtc->new_enabled)
9316
			*disable_pipes |= 1 << intel_crtc->pipe;
9317 9318
		else
			*prepare_pipes |= 1 << intel_crtc->pipe;
9319 9320
	}

9321 9322 9323

	/* set_mode is also used to update properties on life display pipes. */
	intel_crtc = to_intel_crtc(crtc);
9324
	if (intel_crtc->new_enabled)
9325 9326
		*prepare_pipes |= 1 << intel_crtc->pipe;

9327 9328 9329 9330 9331
	/*
	 * For simplicity do a full modeset on any pipe where the output routing
	 * changed. We could be more clever, but that would require us to be
	 * more careful with calling the relevant encoder->mode_set functions.
	 */
9332 9333 9334 9335 9336 9337
	if (*prepare_pipes)
		*modeset_pipes = *prepare_pipes;

	/* ... and mask these out. */
	*modeset_pipes &= ~(*disable_pipes);
	*prepare_pipes &= ~(*disable_pipes);
9338 9339 9340 9341 9342 9343 9344 9345

	/*
	 * HACK: We don't (yet) fully support global modesets. intel_set_config
	 * obies this rule, but the modeset restore mode of
	 * intel_modeset_setup_hw_state does not.
	 */
	*modeset_pipes &= 1 << intel_crtc->pipe;
	*prepare_pipes &= 1 << intel_crtc->pipe;
9346 9347 9348

	DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
		      *modeset_pipes, *prepare_pipes, *disable_pipes);
9349
}
J
Jesse Barnes 已提交
9350

9351
static bool intel_crtc_in_use(struct drm_crtc *crtc)
9352
{
9353
	struct drm_encoder *encoder;
9354 9355
	struct drm_device *dev = crtc->dev;

9356 9357 9358 9359 9360 9361 9362 9363 9364 9365 9366 9367 9368 9369 9370 9371 9372 9373 9374 9375 9376 9377 9378 9379 9380 9381 9382
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
		if (encoder->crtc == crtc)
			return true;

	return false;
}

static void
intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
{
	struct intel_encoder *intel_encoder;
	struct intel_crtc *intel_crtc;
	struct drm_connector *connector;

	list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
			    base.head) {
		if (!intel_encoder->base.crtc)
			continue;

		intel_crtc = to_intel_crtc(intel_encoder->base.crtc);

		if (prepare_pipes & (1 << intel_crtc->pipe))
			intel_encoder->connectors_active = false;
	}

	intel_modeset_commit_output_state(dev);

9383
	/* Double check state. */
9384 9385
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
			    base.head) {
9386
		WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
9387 9388 9389
		WARN_ON(intel_crtc->new_config &&
			intel_crtc->new_config != &intel_crtc->config);
		WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
9390 9391 9392 9393 9394 9395 9396 9397 9398
	}

	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		if (!connector->encoder || !connector->encoder->crtc)
			continue;

		intel_crtc = to_intel_crtc(connector->encoder->crtc);

		if (prepare_pipes & (1 << intel_crtc->pipe)) {
9399 9400 9401
			struct drm_property *dpms_property =
				dev->mode_config.dpms_property;

9402
			connector->dpms = DRM_MODE_DPMS_ON;
9403
			drm_object_property_set_value(&connector->base,
9404 9405
							 dpms_property,
							 DRM_MODE_DPMS_ON);
9406 9407 9408 9409 9410 9411 9412 9413

			intel_encoder = to_intel_encoder(connector->encoder);
			intel_encoder->connectors_active = true;
		}
	}

}

9414
static bool intel_fuzzy_clock_check(int clock1, int clock2)
9415
{
9416
	int diff;
9417 9418 9419 9420 9421 9422 9423 9424 9425 9426 9427 9428 9429 9430 9431

	if (clock1 == clock2)
		return true;

	if (!clock1 || !clock2)
		return false;

	diff = abs(clock1 - clock2);

	if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
		return true;

	return false;
}

9432 9433 9434 9435
#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
	list_for_each_entry((intel_crtc), \
			    &(dev)->mode_config.crtc_list, \
			    base.head) \
9436
		if (mask & (1 <<(intel_crtc)->pipe))
9437

9438
static bool
9439 9440
intel_pipe_config_compare(struct drm_device *dev,
			  struct intel_crtc_config *current_config,
9441 9442
			  struct intel_crtc_config *pipe_config)
{
9443 9444 9445 9446 9447 9448 9449 9450 9451
#define PIPE_CONF_CHECK_X(name)	\
	if (current_config->name != pipe_config->name) { \
		DRM_ERROR("mismatch in " #name " " \
			  "(expected 0x%08x, found 0x%08x)\n", \
			  current_config->name, \
			  pipe_config->name); \
		return false; \
	}

9452 9453 9454 9455 9456 9457 9458
#define PIPE_CONF_CHECK_I(name)	\
	if (current_config->name != pipe_config->name) { \
		DRM_ERROR("mismatch in " #name " " \
			  "(expected %i, found %i)\n", \
			  current_config->name, \
			  pipe_config->name); \
		return false; \
9459 9460
	}

9461 9462
#define PIPE_CONF_CHECK_FLAGS(name, mask)	\
	if ((current_config->name ^ pipe_config->name) & (mask)) { \
9463
		DRM_ERROR("mismatch in " #name "(" #mask ") "	   \
9464 9465 9466 9467 9468 9469
			  "(expected %i, found %i)\n", \
			  current_config->name & (mask), \
			  pipe_config->name & (mask)); \
		return false; \
	}

9470 9471 9472 9473 9474 9475 9476 9477 9478
#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
	if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
		DRM_ERROR("mismatch in " #name " " \
			  "(expected %i, found %i)\n", \
			  current_config->name, \
			  pipe_config->name); \
		return false; \
	}

9479 9480 9481
#define PIPE_CONF_QUIRK(quirk)	\
	((current_config->quirks | pipe_config->quirks) & (quirk))

9482 9483
	PIPE_CONF_CHECK_I(cpu_transcoder);

9484 9485
	PIPE_CONF_CHECK_I(has_pch_encoder);
	PIPE_CONF_CHECK_I(fdi_lanes);
9486 9487 9488 9489 9490
	PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
	PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
	PIPE_CONF_CHECK_I(fdi_m_n.link_m);
	PIPE_CONF_CHECK_I(fdi_m_n.link_n);
	PIPE_CONF_CHECK_I(fdi_m_n.tu);
9491

9492 9493 9494 9495 9496 9497 9498
	PIPE_CONF_CHECK_I(has_dp_encoder);
	PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
	PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
	PIPE_CONF_CHECK_I(dp_m_n.link_m);
	PIPE_CONF_CHECK_I(dp_m_n.link_n);
	PIPE_CONF_CHECK_I(dp_m_n.tu);

9499 9500 9501 9502 9503 9504 9505 9506 9507 9508 9509 9510 9511 9512
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);

	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);

9513
	PIPE_CONF_CHECK_I(pixel_multiplier);
9514

9515 9516 9517
	PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
			      DRM_MODE_FLAG_INTERLACE);

9518 9519 9520 9521 9522 9523 9524 9525 9526 9527
	if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
		PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
				      DRM_MODE_FLAG_PHSYNC);
		PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
				      DRM_MODE_FLAG_NHSYNC);
		PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
				      DRM_MODE_FLAG_PVSYNC);
		PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
				      DRM_MODE_FLAG_NVSYNC);
	}
9528

9529 9530
	PIPE_CONF_CHECK_I(pipe_src_w);
	PIPE_CONF_CHECK_I(pipe_src_h);
9531

9532 9533 9534 9535 9536
	PIPE_CONF_CHECK_I(gmch_pfit.control);
	/* pfit ratios are autocomputed by the hw on gen4+ */
	if (INTEL_INFO(dev)->gen < 4)
		PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
	PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
9537 9538 9539 9540 9541
	PIPE_CONF_CHECK_I(pch_pfit.enabled);
	if (current_config->pch_pfit.enabled) {
		PIPE_CONF_CHECK_I(pch_pfit.pos);
		PIPE_CONF_CHECK_I(pch_pfit.size);
	}
9542

9543 9544 9545
	/* BDW+ don't expose a synchronous way to read the state */
	if (IS_HASWELL(dev))
		PIPE_CONF_CHECK_I(ips_enabled);
P
Paulo Zanoni 已提交
9546

9547 9548
	PIPE_CONF_CHECK_I(double_wide);

9549
	PIPE_CONF_CHECK_I(shared_dpll);
9550
	PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
9551
	PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
9552 9553
	PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
	PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
9554

9555 9556 9557
	if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
		PIPE_CONF_CHECK_I(pipe_bpp);

9558 9559
	PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
	PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
9560

9561
#undef PIPE_CONF_CHECK_X
9562
#undef PIPE_CONF_CHECK_I
9563
#undef PIPE_CONF_CHECK_FLAGS
9564
#undef PIPE_CONF_CHECK_CLOCK_FUZZY
9565
#undef PIPE_CONF_QUIRK
9566

9567 9568 9569
	return true;
}

9570 9571
static void
check_connector_state(struct drm_device *dev)
9572 9573 9574 9575 9576 9577 9578 9579 9580 9581 9582 9583
{
	struct intel_connector *connector;

	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		/* This also checks the encoder/connector hw state with the
		 * ->get_hw_state callbacks. */
		intel_connector_check_state(connector);

		WARN(&connector->new_encoder->base != connector->base.encoder,
		     "connector's staged encoder doesn't match current encoder\n");
	}
9584 9585 9586 9587 9588 9589 9590
}

static void
check_encoder_state(struct drm_device *dev)
{
	struct intel_encoder *encoder;
	struct intel_connector *connector;
9591 9592 9593 9594 9595 9596 9597 9598 9599 9600 9601 9602 9603 9604 9605 9606 9607 9608 9609 9610 9611 9612 9613 9614 9615 9616 9617 9618 9619 9620 9621 9622 9623 9624 9625 9626 9627 9628 9629 9630 9631 9632 9633 9634 9635 9636 9637 9638 9639 9640 9641

	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		bool enabled = false;
		bool active = false;
		enum pipe pipe, tracked_pipe;

		DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base));

		WARN(&encoder->new_crtc->base != encoder->base.crtc,
		     "encoder's stage crtc doesn't match current crtc\n");
		WARN(encoder->connectors_active && !encoder->base.crtc,
		     "encoder's active_connectors set, but no crtc\n");

		list_for_each_entry(connector, &dev->mode_config.connector_list,
				    base.head) {
			if (connector->base.encoder != &encoder->base)
				continue;
			enabled = true;
			if (connector->base.dpms != DRM_MODE_DPMS_OFF)
				active = true;
		}
		WARN(!!encoder->base.crtc != enabled,
		     "encoder's enabled state mismatch "
		     "(expected %i, found %i)\n",
		     !!encoder->base.crtc, enabled);
		WARN(active && !encoder->base.crtc,
		     "active encoder with no crtc\n");

		WARN(encoder->connectors_active != active,
		     "encoder's computed active state doesn't match tracked active state "
		     "(expected %i, found %i)\n", active, encoder->connectors_active);

		active = encoder->get_hw_state(encoder, &pipe);
		WARN(active != encoder->connectors_active,
		     "encoder's hw state doesn't match sw tracking "
		     "(expected %i, found %i)\n",
		     encoder->connectors_active, active);

		if (!encoder->base.crtc)
			continue;

		tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
		WARN(active && pipe != tracked_pipe,
		     "active encoder's pipe doesn't match"
		     "(expected %i, found %i)\n",
		     tracked_pipe, pipe);

	}
9642 9643 9644 9645 9646 9647 9648 9649 9650
}

static void
check_crtc_state(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;
	struct intel_crtc_config pipe_config;
9651 9652 9653 9654 9655 9656

	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
		bool enabled = false;
		bool active = false;

9657 9658
		memset(&pipe_config, 0, sizeof(pipe_config));

9659 9660 9661 9662 9663 9664 9665 9666 9667 9668 9669 9670 9671 9672
		DRM_DEBUG_KMS("[CRTC:%d]\n",
			      crtc->base.base.id);

		WARN(crtc->active && !crtc->base.enabled,
		     "active crtc, but not enabled in sw tracking\n");

		list_for_each_entry(encoder, &dev->mode_config.encoder_list,
				    base.head) {
			if (encoder->base.crtc != &crtc->base)
				continue;
			enabled = true;
			if (encoder->connectors_active)
				active = true;
		}
9673

9674 9675 9676 9677 9678 9679 9680
		WARN(active != crtc->active,
		     "crtc's computed active state doesn't match tracked active state "
		     "(expected %i, found %i)\n", active, crtc->active);
		WARN(enabled != crtc->base.enabled,
		     "crtc's computed enabled state doesn't match tracked enabled state "
		     "(expected %i, found %i)\n", enabled, crtc->base.enabled);

9681 9682
		active = dev_priv->display.get_pipe_config(crtc,
							   &pipe_config);
9683 9684 9685 9686 9687

		/* hw state is inconsistent with the pipe A quirk */
		if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
			active = crtc->active;

9688 9689
		list_for_each_entry(encoder, &dev->mode_config.encoder_list,
				    base.head) {
9690
			enum pipe pipe;
9691 9692
			if (encoder->base.crtc != &crtc->base)
				continue;
9693
			if (encoder->get_hw_state(encoder, &pipe))
9694 9695 9696
				encoder->get_config(encoder, &pipe_config);
		}

9697 9698 9699 9700
		WARN(crtc->active != active,
		     "crtc active state doesn't match with hw state "
		     "(expected %i, found %i)\n", crtc->active, active);

9701 9702 9703 9704 9705 9706 9707 9708
		if (active &&
		    !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
			WARN(1, "pipe state doesn't match!\n");
			intel_dump_pipe_config(crtc, &pipe_config,
					       "[hw state]");
			intel_dump_pipe_config(crtc, &crtc->config,
					       "[sw state]");
		}
9709 9710 9711
	}
}

9712 9713 9714 9715 9716 9717 9718
static void
check_shared_dpll_state(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *crtc;
	struct intel_dpll_hw_state dpll_hw_state;
	int i;
9719 9720 9721 9722 9723 9724 9725 9726 9727 9728 9729 9730 9731 9732 9733 9734 9735

	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
		int enabled_crtcs = 0, active_crtcs = 0;
		bool active;

		memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));

		DRM_DEBUG_KMS("%s\n", pll->name);

		active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);

		WARN(pll->active > pll->refcount,
		     "more active pll users than references: %i vs %i\n",
		     pll->active, pll->refcount);
		WARN(pll->active && !pll->on,
		     "pll in active use but not on in sw tracking\n");
9736 9737
		WARN(pll->on && !pll->active,
		     "pll in on but not on in use in sw tracking\n");
9738 9739 9740 9741 9742 9743 9744 9745 9746 9747 9748 9749 9750 9751 9752 9753 9754
		WARN(pll->on != active,
		     "pll on state mismatch (expected %i, found %i)\n",
		     pll->on, active);

		list_for_each_entry(crtc, &dev->mode_config.crtc_list,
				    base.head) {
			if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
				enabled_crtcs++;
			if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
				active_crtcs++;
		}
		WARN(pll->active != active_crtcs,
		     "pll active crtcs mismatch (expected %i, found %i)\n",
		     pll->active, active_crtcs);
		WARN(pll->refcount != enabled_crtcs,
		     "pll enabled crtcs mismatch (expected %i, found %i)\n",
		     pll->refcount, enabled_crtcs);
9755 9756 9757 9758

		WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
				       sizeof(dpll_hw_state)),
		     "pll hw state mismatch\n");
9759
	}
9760 9761
}

9762 9763 9764 9765 9766 9767 9768 9769 9770
void
intel_modeset_check_state(struct drm_device *dev)
{
	check_connector_state(dev);
	check_encoder_state(dev);
	check_crtc_state(dev);
	check_shared_dpll_state(dev);
}

9771 9772 9773 9774 9775 9776 9777
void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
				     int dotclock)
{
	/*
	 * FDI already provided one idea for the dotclock.
	 * Yell if the encoder disagrees.
	 */
9778
	WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
9779
	     "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
9780
	     pipe_config->adjusted_mode.crtc_clock, dotclock);
9781 9782
}

9783 9784 9785
static int __intel_set_mode(struct drm_crtc *crtc,
			    struct drm_display_mode *mode,
			    int x, int y, struct drm_framebuffer *fb)
9786 9787
{
	struct drm_device *dev = crtc->dev;
9788
	drm_i915_private_t *dev_priv = dev->dev_private;
9789
	struct drm_display_mode *saved_mode;
9790
	struct intel_crtc_config *pipe_config = NULL;
9791 9792
	struct intel_crtc *intel_crtc;
	unsigned disable_pipes, prepare_pipes, modeset_pipes;
9793
	int ret = 0;
9794

9795
	saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
9796 9797
	if (!saved_mode)
		return -ENOMEM;
9798

9799
	intel_modeset_affected_pipes(crtc, &modeset_pipes,
9800 9801
				     &prepare_pipes, &disable_pipes);

9802
	*saved_mode = crtc->mode;
9803

9804 9805 9806 9807 9808 9809
	/* Hack: Because we don't (yet) support global modeset on multiple
	 * crtcs, we don't keep track of the new mode for more than one crtc.
	 * Hence simply check whether any bit is set in modeset_pipes in all the
	 * pieces of code that are not yet converted to deal with mutliple crtcs
	 * changing their mode at the same time. */
	if (modeset_pipes) {
9810
		pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
9811 9812 9813 9814
		if (IS_ERR(pipe_config)) {
			ret = PTR_ERR(pipe_config);
			pipe_config = NULL;

9815
			goto out;
9816
		}
9817 9818
		intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
				       "[modeset]");
9819
		to_intel_crtc(crtc)->new_config = pipe_config;
9820
	}
9821

9822 9823 9824 9825 9826 9827 9828
	/*
	 * See if the config requires any additional preparation, e.g.
	 * to adjust global state with pipes off.  We need to do this
	 * here so we can get the modeset_pipe updated config for the new
	 * mode set on this crtc.  For other crtcs we need to use the
	 * adjusted_mode bits in the crtc directly.
	 */
9829
	if (IS_VALLEYVIEW(dev)) {
9830
		valleyview_modeset_global_pipes(dev, &prepare_pipes);
9831

9832 9833 9834 9835
		/* may have added more to prepare_pipes than we should */
		prepare_pipes &= ~disable_pipes;
	}

9836 9837 9838
	for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
		intel_crtc_disable(&intel_crtc->base);

9839 9840 9841 9842
	for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
		if (intel_crtc->base.enabled)
			dev_priv->display.crtc_disable(&intel_crtc->base);
	}
9843

9844 9845
	/* crtc->mode is already used by the ->mode_set callbacks, hence we need
	 * to set it here already despite that we pass it down the callchain.
9846
	 */
9847
	if (modeset_pipes) {
9848
		crtc->mode = *mode;
9849 9850 9851
		/* mode_set/enable/disable functions rely on a correct pipe
		 * config. */
		to_intel_crtc(crtc)->config = *pipe_config;
9852
		to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
9853 9854 9855 9856 9857 9858 9859 9860

		/*
		 * Calculate and store various constants which
		 * are later needed by vblank and swap-completion
		 * timestamping. They are derived from true hwmode.
		 */
		drm_calc_timestamping_constants(crtc,
						&pipe_config->adjusted_mode);
9861
	}
9862

9863 9864 9865
	/* Only after disabling all output pipelines that will be changed can we
	 * update the the output configuration. */
	intel_modeset_update_state(dev, prepare_pipes);
9866

9867 9868 9869
	if (dev_priv->display.modeset_global_resources)
		dev_priv->display.modeset_global_resources(dev);

9870 9871
	/* Set up the DPLL and any encoders state that needs to adjust or depend
	 * on the DPLL.
9872
	 */
9873
	for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
9874 9875 9876 9877
		ret = intel_crtc_mode_set(&intel_crtc->base,
					  x, y, fb);
		if (ret)
			goto done;
9878 9879 9880
	}

	/* Now enable the clocks, plane, pipe, and connectors that we set up. */
9881 9882
	for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
		dev_priv->display.crtc_enable(&intel_crtc->base);
9883 9884 9885

	/* FIXME: add subpixel order */
done:
9886
	if (ret && crtc->enabled)
9887
		crtc->mode = *saved_mode;
9888

9889
out:
9890
	kfree(pipe_config);
9891
	kfree(saved_mode);
9892
	return ret;
9893 9894
}

9895 9896 9897
static int intel_set_mode(struct drm_crtc *crtc,
			  struct drm_display_mode *mode,
			  int x, int y, struct drm_framebuffer *fb)
9898 9899 9900 9901 9902 9903 9904 9905 9906 9907 9908
{
	int ret;

	ret = __intel_set_mode(crtc, mode, x, y, fb);

	if (ret == 0)
		intel_modeset_check_state(crtc->dev);

	return ret;
}

9909 9910 9911 9912 9913
void intel_crtc_restore_mode(struct drm_crtc *crtc)
{
	intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
}

9914 9915
#undef for_each_intel_crtc_masked

9916 9917 9918 9919 9920
static void intel_set_config_free(struct intel_set_config *config)
{
	if (!config)
		return;

9921 9922
	kfree(config->save_connector_encoders);
	kfree(config->save_encoder_crtcs);
9923
	kfree(config->save_crtc_enabled);
9924 9925 9926
	kfree(config);
}

9927 9928 9929
static int intel_set_config_save_state(struct drm_device *dev,
				       struct intel_set_config *config)
{
9930
	struct drm_crtc *crtc;
9931 9932 9933 9934
	struct drm_encoder *encoder;
	struct drm_connector *connector;
	int count;

9935 9936 9937 9938 9939 9940
	config->save_crtc_enabled =
		kcalloc(dev->mode_config.num_crtc,
			sizeof(bool), GFP_KERNEL);
	if (!config->save_crtc_enabled)
		return -ENOMEM;

9941 9942 9943 9944
	config->save_encoder_crtcs =
		kcalloc(dev->mode_config.num_encoder,
			sizeof(struct drm_crtc *), GFP_KERNEL);
	if (!config->save_encoder_crtcs)
9945 9946
		return -ENOMEM;

9947 9948 9949 9950
	config->save_connector_encoders =
		kcalloc(dev->mode_config.num_connector,
			sizeof(struct drm_encoder *), GFP_KERNEL);
	if (!config->save_connector_encoders)
9951 9952 9953 9954 9955 9956
		return -ENOMEM;

	/* Copy data. Note that driver private data is not affected.
	 * Should anything bad happen only the expected state is
	 * restored, not the drivers personal bookkeeping.
	 */
9957 9958 9959 9960 9961
	count = 0;
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		config->save_crtc_enabled[count++] = crtc->enabled;
	}

9962 9963
	count = 0;
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
9964
		config->save_encoder_crtcs[count++] = encoder->crtc;
9965 9966 9967 9968
	}

	count = 0;
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9969
		config->save_connector_encoders[count++] = connector->encoder;
9970 9971 9972 9973 9974 9975 9976 9977
	}

	return 0;
}

static void intel_set_config_restore_state(struct drm_device *dev,
					   struct intel_set_config *config)
{
9978
	struct intel_crtc *crtc;
9979 9980
	struct intel_encoder *encoder;
	struct intel_connector *connector;
9981 9982
	int count;

9983 9984 9985
	count = 0;
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
		crtc->new_enabled = config->save_crtc_enabled[count++];
9986 9987 9988 9989 9990

		if (crtc->new_enabled)
			crtc->new_config = &crtc->config;
		else
			crtc->new_config = NULL;
9991 9992
	}

9993
	count = 0;
9994 9995 9996
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		encoder->new_crtc =
			to_intel_crtc(config->save_encoder_crtcs[count++]);
9997 9998 9999
	}

	count = 0;
10000 10001 10002
	list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
		connector->new_encoder =
			to_intel_encoder(config->save_connector_encoders[count++]);
10003 10004 10005
	}
}

10006
static bool
10007
is_crtc_connector_off(struct drm_mode_set *set)
10008 10009 10010
{
	int i;

10011 10012 10013 10014 10015 10016 10017 10018 10019 10020
	if (set->num_connectors == 0)
		return false;

	if (WARN_ON(set->connectors == NULL))
		return false;

	for (i = 0; i < set->num_connectors; i++)
		if (set->connectors[i]->encoder &&
		    set->connectors[i]->encoder->crtc == set->crtc &&
		    set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
10021 10022 10023 10024 10025
			return true;

	return false;
}

10026 10027 10028 10029 10030 10031 10032
static void
intel_set_config_compute_mode_changes(struct drm_mode_set *set,
				      struct intel_set_config *config)
{

	/* We should be able to check here if the fb has the same properties
	 * and then just flip_or_move it */
10033 10034
	if (is_crtc_connector_off(set)) {
		config->mode_changed = true;
10035
	} else if (set->crtc->fb != set->fb) {
10036 10037
		/* If we have no fb then treat it as a full mode set */
		if (set->crtc->fb == NULL) {
10038 10039 10040
			struct intel_crtc *intel_crtc =
				to_intel_crtc(set->crtc);

10041
			if (intel_crtc->active && i915.fastboot) {
10042 10043 10044 10045 10046 10047
				DRM_DEBUG_KMS("crtc has no fb, will flip\n");
				config->fb_changed = true;
			} else {
				DRM_DEBUG_KMS("inactive crtc, full mode set\n");
				config->mode_changed = true;
			}
10048 10049
		} else if (set->fb == NULL) {
			config->mode_changed = true;
10050 10051
		} else if (set->fb->pixel_format !=
			   set->crtc->fb->pixel_format) {
10052
			config->mode_changed = true;
10053
		} else {
10054
			config->fb_changed = true;
10055
		}
10056 10057
	}

10058
	if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
10059 10060 10061 10062 10063 10064 10065 10066
		config->fb_changed = true;

	if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
		DRM_DEBUG_KMS("modes are different, full mode set\n");
		drm_mode_debug_printmodeline(&set->crtc->mode);
		drm_mode_debug_printmodeline(set->mode);
		config->mode_changed = true;
	}
10067 10068 10069

	DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
			set->crtc->base.id, config->mode_changed, config->fb_changed);
10070 10071
}

10072
static int
10073 10074 10075
intel_modeset_stage_output_state(struct drm_device *dev,
				 struct drm_mode_set *set,
				 struct intel_set_config *config)
10076
{
10077 10078
	struct intel_connector *connector;
	struct intel_encoder *encoder;
10079
	struct intel_crtc *crtc;
10080
	int ro;
10081

10082
	/* The upper layers ensure that we either disable a crtc or have a list
10083 10084 10085 10086 10087 10088 10089 10090
	 * of connectors. For paranoia, double-check this. */
	WARN_ON(!set->fb && (set->num_connectors != 0));
	WARN_ON(set->fb && (set->num_connectors == 0));

	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		/* Otherwise traverse passed in connector list and get encoders
		 * for them. */
10091
		for (ro = 0; ro < set->num_connectors; ro++) {
10092 10093
			if (set->connectors[ro] == &connector->base) {
				connector->new_encoder = connector->encoder;
10094 10095 10096 10097
				break;
			}
		}

10098 10099 10100 10101 10102 10103 10104 10105 10106 10107 10108 10109 10110 10111 10112
		/* If we disable the crtc, disable all its connectors. Also, if
		 * the connector is on the changing crtc but not on the new
		 * connector list, disable it. */
		if ((!set->fb || ro == set->num_connectors) &&
		    connector->base.encoder &&
		    connector->base.encoder->crtc == set->crtc) {
			connector->new_encoder = NULL;

			DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
				connector->base.base.id,
				drm_get_connector_name(&connector->base));
		}


		if (&connector->new_encoder->base != connector->base.encoder) {
10113
			DRM_DEBUG_KMS("encoder changed, full mode switch\n");
10114
			config->mode_changed = true;
10115 10116
		}
	}
10117
	/* connector->new_encoder is now updated for all connectors. */
10118

10119 10120 10121
	/* Update crtc of enabled connectors. */
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
10122 10123
		struct drm_crtc *new_crtc;

10124
		if (!connector->new_encoder)
10125 10126
			continue;

10127
		new_crtc = connector->new_encoder->base.crtc;
10128 10129

		for (ro = 0; ro < set->num_connectors; ro++) {
10130
			if (set->connectors[ro] == &connector->base)
10131 10132 10133 10134
				new_crtc = set->crtc;
		}

		/* Make sure the new CRTC will work with the encoder */
10135 10136
		if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
					 new_crtc)) {
10137
			return -EINVAL;
10138
		}
10139 10140 10141 10142 10143 10144 10145 10146 10147 10148 10149
		connector->encoder->new_crtc = to_intel_crtc(new_crtc);

		DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
			connector->base.base.id,
			drm_get_connector_name(&connector->base),
			new_crtc->base.id);
	}

	/* Check for any encoders that needs to be disabled. */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
10150
		int num_connectors = 0;
10151 10152 10153 10154 10155
		list_for_each_entry(connector,
				    &dev->mode_config.connector_list,
				    base.head) {
			if (connector->new_encoder == encoder) {
				WARN_ON(!connector->new_encoder->new_crtc);
10156
				num_connectors++;
10157 10158
			}
		}
10159 10160 10161 10162 10163 10164

		if (num_connectors == 0)
			encoder->new_crtc = NULL;
		else if (num_connectors > 1)
			return -EINVAL;

10165 10166 10167
		/* Only now check for crtc changes so we don't miss encoders
		 * that will be disabled. */
		if (&encoder->new_crtc->base != encoder->base.crtc) {
10168
			DRM_DEBUG_KMS("crtc changed, full mode switch\n");
10169
			config->mode_changed = true;
10170 10171
		}
	}
10172
	/* Now we've also updated encoder->new_crtc for all encoders. */
10173

10174 10175 10176 10177 10178 10179 10180 10181 10182 10183 10184 10185 10186 10187 10188 10189 10190 10191
	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
		crtc->new_enabled = false;

		list_for_each_entry(encoder,
				    &dev->mode_config.encoder_list,
				    base.head) {
			if (encoder->new_crtc == crtc) {
				crtc->new_enabled = true;
				break;
			}
		}

		if (crtc->new_enabled != crtc->base.enabled) {
			DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
				      crtc->new_enabled ? "en" : "dis");
			config->mode_changed = true;
		}
10192 10193 10194 10195 10196

		if (crtc->new_enabled)
			crtc->new_config = &crtc->config;
		else
			crtc->new_config = NULL;
10197 10198
	}

10199 10200 10201
	return 0;
}

10202 10203 10204 10205 10206 10207 10208 10209 10210 10211 10212 10213 10214 10215 10216 10217 10218 10219 10220 10221 10222
static void disable_crtc_nofb(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct intel_encoder *encoder;
	struct intel_connector *connector;

	DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
		      pipe_name(crtc->pipe));

	list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
		if (connector->new_encoder &&
		    connector->new_encoder->new_crtc == crtc)
			connector->new_encoder = NULL;
	}

	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		if (encoder->new_crtc == crtc)
			encoder->new_crtc = NULL;
	}

	crtc->new_enabled = false;
10223
	crtc->new_config = NULL;
10224 10225
}

10226 10227 10228 10229 10230 10231 10232
static int intel_crtc_set_config(struct drm_mode_set *set)
{
	struct drm_device *dev;
	struct drm_mode_set save_set;
	struct intel_set_config *config;
	int ret;

10233 10234 10235
	BUG_ON(!set);
	BUG_ON(!set->crtc);
	BUG_ON(!set->crtc->helper_private);
10236

10237 10238 10239
	/* Enforce sane interface api - has been abused by the fb helper. */
	BUG_ON(!set->mode && set->fb);
	BUG_ON(set->fb && set->num_connectors == 0);
10240

10241 10242 10243 10244 10245 10246 10247 10248 10249 10250 10251 10252 10253 10254 10255 10256 10257 10258 10259 10260 10261 10262 10263 10264 10265 10266 10267 10268 10269 10270 10271
	if (set->fb) {
		DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
				set->crtc->base.id, set->fb->base.id,
				(int)set->num_connectors, set->x, set->y);
	} else {
		DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
	}

	dev = set->crtc->dev;

	ret = -ENOMEM;
	config = kzalloc(sizeof(*config), GFP_KERNEL);
	if (!config)
		goto out_config;

	ret = intel_set_config_save_state(dev, config);
	if (ret)
		goto out_config;

	save_set.crtc = set->crtc;
	save_set.mode = &set->crtc->mode;
	save_set.x = set->crtc->x;
	save_set.y = set->crtc->y;
	save_set.fb = set->crtc->fb;

	/* Compute whether we need a full modeset, only an fb base update or no
	 * change at all. In the future we might also check whether only the
	 * mode changed, e.g. for LVDS where we only change the panel fitter in
	 * such cases. */
	intel_set_config_compute_mode_changes(set, config);

10272
	ret = intel_modeset_stage_output_state(dev, set, config);
10273 10274 10275
	if (ret)
		goto fail;

10276
	if (config->mode_changed) {
10277 10278
		ret = intel_set_mode(set->crtc, set->mode,
				     set->x, set->y, set->fb);
10279
	} else if (config->fb_changed) {
10280 10281
		intel_crtc_wait_for_pending_flips(set->crtc);

D
Daniel Vetter 已提交
10282
		ret = intel_pipe_set_base(set->crtc,
10283
					  set->x, set->y, set->fb);
10284 10285 10286 10287 10288 10289 10290 10291
		/*
		 * In the fastboot case this may be our only check of the
		 * state after boot.  It would be better to only do it on
		 * the first update, but we don't have a nice way of doing that
		 * (and really, set_config isn't used much for high freq page
		 * flipping, so increasing its cost here shouldn't be a big
		 * deal).
		 */
10292
		if (i915.fastboot && ret == 0)
10293
			intel_modeset_check_state(set->crtc->dev);
10294 10295
	}

10296
	if (ret) {
10297 10298
		DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
			      set->crtc->base.id, ret);
10299
fail:
10300
		intel_set_config_restore_state(dev, config);
10301

10302 10303 10304 10305 10306 10307 10308 10309 10310
		/*
		 * HACK: if the pipe was on, but we didn't have a framebuffer,
		 * force the pipe off to avoid oopsing in the modeset code
		 * due to fb==NULL. This should only happen during boot since
		 * we don't yet reconstruct the FB from the hardware state.
		 */
		if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
			disable_crtc_nofb(to_intel_crtc(save_set.crtc));

10311 10312 10313 10314 10315 10316
		/* Try to restore the config */
		if (config->mode_changed &&
		    intel_set_mode(save_set.crtc, save_set.mode,
				   save_set.x, save_set.y, save_set.fb))
			DRM_ERROR("failed to restore config after modeset failure\n");
	}
10317

10318 10319
out_config:
	intel_set_config_free(config);
10320 10321
	return ret;
}
10322 10323 10324 10325 10326

static const struct drm_crtc_funcs intel_crtc_funcs = {
	.cursor_set = intel_crtc_cursor_set,
	.cursor_move = intel_crtc_cursor_move,
	.gamma_set = intel_crtc_gamma_set,
10327
	.set_config = intel_crtc_set_config,
10328 10329 10330 10331
	.destroy = intel_crtc_destroy,
	.page_flip = intel_crtc_page_flip,
};

P
Paulo Zanoni 已提交
10332 10333
static void intel_cpu_pll_init(struct drm_device *dev)
{
P
Paulo Zanoni 已提交
10334
	if (HAS_DDI(dev))
P
Paulo Zanoni 已提交
10335 10336 10337
		intel_ddi_pll_init(dev);
}

10338 10339 10340
static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
				      struct intel_shared_dpll *pll,
				      struct intel_dpll_hw_state *hw_state)
10341
{
10342
	uint32_t val;
10343

10344
	val = I915_READ(PCH_DPLL(pll->id));
10345 10346 10347
	hw_state->dpll = val;
	hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
	hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
10348 10349 10350 10351

	return val & DPLL_VCO_ENABLE;
}

10352 10353 10354 10355 10356 10357 10358
static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
				  struct intel_shared_dpll *pll)
{
	I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
	I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
}

10359 10360 10361 10362
static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
				struct intel_shared_dpll *pll)
{
	/* PCH refclock must be enabled first */
10363
	ibx_assert_pch_refclk_enabled(dev_priv);
10364

10365 10366 10367 10368 10369 10370 10371 10372 10373 10374 10375 10376 10377
	I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);

	/* Wait for the clocks to stabilize. */
	POSTING_READ(PCH_DPLL(pll->id));
	udelay(150);

	/* The pixel multiplier can only be updated once the
	 * DPLL is enabled and the clocks are stable.
	 *
	 * So write it again.
	 */
	I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
	POSTING_READ(PCH_DPLL(pll->id));
10378 10379 10380 10381 10382 10383 10384 10385 10386 10387 10388 10389 10390
	udelay(200);
}

static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
				 struct intel_shared_dpll *pll)
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_crtc *crtc;

	/* Make sure no transcoder isn't still depending on us. */
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
		if (intel_crtc_to_shared_dpll(crtc) == pll)
			assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
10391 10392
	}

10393 10394
	I915_WRITE(PCH_DPLL(pll->id), 0);
	POSTING_READ(PCH_DPLL(pll->id));
10395 10396 10397
	udelay(200);
}

10398 10399 10400 10401 10402
static char *ibx_pch_dpll_names[] = {
	"PCH DPLL A",
	"PCH DPLL B",
};

10403
static void ibx_pch_dpll_init(struct drm_device *dev)
10404
{
10405
	struct drm_i915_private *dev_priv = dev->dev_private;
10406 10407
	int i;

10408
	dev_priv->num_shared_dpll = 2;
10409

D
Daniel Vetter 已提交
10410
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10411 10412
		dev_priv->shared_dplls[i].id = i;
		dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
10413
		dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
10414 10415
		dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
		dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
10416 10417
		dev_priv->shared_dplls[i].get_hw_state =
			ibx_pch_dpll_get_hw_state;
10418 10419 10420
	}
}

10421 10422
static void intel_shared_dpll_init(struct drm_device *dev)
{
10423
	struct drm_i915_private *dev_priv = dev->dev_private;
10424 10425 10426 10427 10428 10429 10430 10431 10432

	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
		ibx_pch_dpll_init(dev);
	else
		dev_priv->num_shared_dpll = 0;

	BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
}

10433
static void intel_crtc_init(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
10434
{
J
Jesse Barnes 已提交
10435
	drm_i915_private_t *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
10436 10437 10438
	struct intel_crtc *intel_crtc;
	int i;

D
Daniel Vetter 已提交
10439
	intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
J
Jesse Barnes 已提交
10440 10441 10442 10443 10444 10445 10446 10447 10448 10449 10450 10451
	if (intel_crtc == NULL)
		return;

	drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);

	drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
	for (i = 0; i < 256; i++) {
		intel_crtc->lut_r[i] = i;
		intel_crtc->lut_g[i] = i;
		intel_crtc->lut_b[i] = i;
	}

10452 10453 10454 10455
	/*
	 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
	 * is hooked to plane B. Hence we want plane A feeding pipe B.
	 */
10456 10457
	intel_crtc->pipe = pipe;
	intel_crtc->plane = pipe;
10458
	if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
10459
		DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
10460
		intel_crtc->plane = !pipe;
10461 10462
	}

J
Jesse Barnes 已提交
10463 10464 10465 10466 10467
	BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
	       dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
	dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
	dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;

J
Jesse Barnes 已提交
10468 10469 10470
	drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
}

10471 10472 10473 10474 10475 10476 10477 10478 10479 10480 10481 10482
enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
{
	struct drm_encoder *encoder = connector->base.encoder;

	WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));

	if (!encoder)
		return INVALID_PIPE;

	return to_intel_crtc(encoder->crtc)->pipe;
}

10483
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
10484
				struct drm_file *file)
10485 10486
{
	struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
10487 10488
	struct drm_mode_object *drmmode_obj;
	struct intel_crtc *crtc;
10489

10490 10491
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;
10492

10493 10494
	drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
			DRM_MODE_OBJECT_CRTC);
10495

10496
	if (!drmmode_obj) {
10497
		DRM_ERROR("no such CRTC id\n");
10498
		return -ENOENT;
10499 10500
	}

10501 10502
	crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
	pipe_from_crtc_id->pipe = crtc->pipe;
10503

10504
	return 0;
10505 10506
}

10507
static int intel_encoder_clones(struct intel_encoder *encoder)
J
Jesse Barnes 已提交
10508
{
10509 10510
	struct drm_device *dev = encoder->base.dev;
	struct intel_encoder *source_encoder;
J
Jesse Barnes 已提交
10511 10512 10513
	int index_mask = 0;
	int entry = 0;

10514 10515 10516 10517
	list_for_each_entry(source_encoder,
			    &dev->mode_config.encoder_list, base.head) {

		if (encoder == source_encoder)
J
Jesse Barnes 已提交
10518
			index_mask |= (1 << entry);
10519 10520 10521 10522 10523

		/* Intel hw has only one MUX where enocoders could be cloned. */
		if (encoder->cloneable && source_encoder->cloneable)
			index_mask |= (1 << entry);

J
Jesse Barnes 已提交
10524 10525
		entry++;
	}
10526

J
Jesse Barnes 已提交
10527 10528 10529
	return index_mask;
}

10530 10531 10532 10533 10534 10535 10536 10537 10538 10539
static bool has_edp_a(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!IS_MOBILE(dev))
		return false;

	if ((I915_READ(DP_A) & DP_DETECTED) == 0)
		return false;

10540
	if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
10541 10542 10543 10544 10545
		return false;

	return true;
}

10546 10547 10548 10549 10550 10551 10552 10553 10554 10555 10556 10557 10558 10559 10560 10561 10562 10563 10564 10565 10566 10567
const char *intel_output_name(int output)
{
	static const char *names[] = {
		[INTEL_OUTPUT_UNUSED] = "Unused",
		[INTEL_OUTPUT_ANALOG] = "Analog",
		[INTEL_OUTPUT_DVO] = "DVO",
		[INTEL_OUTPUT_SDVO] = "SDVO",
		[INTEL_OUTPUT_LVDS] = "LVDS",
		[INTEL_OUTPUT_TVOUT] = "TV",
		[INTEL_OUTPUT_HDMI] = "HDMI",
		[INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
		[INTEL_OUTPUT_EDP] = "eDP",
		[INTEL_OUTPUT_DSI] = "DSI",
		[INTEL_OUTPUT_UNKNOWN] = "Unknown",
	};

	if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
		return "Invalid";

	return names[output];
}

J
Jesse Barnes 已提交
10568 10569
static void intel_setup_outputs(struct drm_device *dev)
{
10570
	struct drm_i915_private *dev_priv = dev->dev_private;
10571
	struct intel_encoder *encoder;
10572
	bool dpd_is_edp = false;
J
Jesse Barnes 已提交
10573

10574
	intel_lvds_init(dev);
J
Jesse Barnes 已提交
10575

10576
	if (!IS_ULT(dev))
10577
		intel_crt_init(dev);
10578

P
Paulo Zanoni 已提交
10579
	if (HAS_DDI(dev)) {
10580 10581 10582 10583 10584 10585 10586 10587 10588 10589 10590 10591 10592 10593 10594 10595 10596 10597 10598
		int found;

		/* Haswell uses DDI functions to detect digital outputs */
		found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
		/* DDI A only supports eDP */
		if (found)
			intel_ddi_init(dev, PORT_A);

		/* DDI B, C and D detection is indicated by the SFUSE_STRAP
		 * register */
		found = I915_READ(SFUSE_STRAP);

		if (found & SFUSE_STRAP_DDIB_DETECTED)
			intel_ddi_init(dev, PORT_B);
		if (found & SFUSE_STRAP_DDIC_DETECTED)
			intel_ddi_init(dev, PORT_C);
		if (found & SFUSE_STRAP_DDID_DETECTED)
			intel_ddi_init(dev, PORT_D);
	} else if (HAS_PCH_SPLIT(dev)) {
10599
		int found;
10600
		dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
10601 10602 10603

		if (has_edp_a(dev))
			intel_dp_init(dev, DP_A, PORT_A);
10604

10605
		if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
10606
			/* PCH SDVOB multiplex with HDMIB */
10607
			found = intel_sdvo_init(dev, PCH_SDVOB, true);
10608
			if (!found)
10609
				intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
10610
			if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
10611
				intel_dp_init(dev, PCH_DP_B, PORT_B);
10612 10613
		}

10614
		if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
10615
			intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
10616

10617
		if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
10618
			intel_hdmi_init(dev, PCH_HDMID, PORT_D);
10619

10620
		if (I915_READ(PCH_DP_C) & DP_DETECTED)
10621
			intel_dp_init(dev, PCH_DP_C, PORT_C);
10622

10623
		if (I915_READ(PCH_DP_D) & DP_DETECTED)
10624
			intel_dp_init(dev, PCH_DP_D, PORT_D);
10625
	} else if (IS_VALLEYVIEW(dev)) {
10626 10627 10628 10629 10630 10631 10632
		if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
			intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
					PORT_B);
			if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
				intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
		}

10633 10634 10635 10636
		if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
			intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
					PORT_C);
			if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
10637
				intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
10638
		}
10639

10640
		intel_dsi_init(dev);
10641
	} else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
10642
		bool found = false;
10643

10644
		if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
10645
			DRM_DEBUG_KMS("probing SDVOB\n");
10646
			found = intel_sdvo_init(dev, GEN3_SDVOB, true);
10647 10648
			if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
10649
				intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
10650
			}
10651

10652
			if (!found && SUPPORTS_INTEGRATED_DP(dev))
10653
				intel_dp_init(dev, DP_B, PORT_B);
10654
		}
10655 10656 10657

		/* Before G4X SDVOC doesn't have its own detect register */

10658
		if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
10659
			DRM_DEBUG_KMS("probing SDVOC\n");
10660
			found = intel_sdvo_init(dev, GEN3_SDVOC, false);
10661
		}
10662

10663
		if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
10664

10665 10666
			if (SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
10667
				intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
10668
			}
10669
			if (SUPPORTS_INTEGRATED_DP(dev))
10670
				intel_dp_init(dev, DP_C, PORT_C);
10671
		}
10672

10673
		if (SUPPORTS_INTEGRATED_DP(dev) &&
10674
		    (I915_READ(DP_D) & DP_DETECTED))
10675
			intel_dp_init(dev, DP_D, PORT_D);
10676
	} else if (IS_GEN2(dev))
J
Jesse Barnes 已提交
10677 10678
		intel_dvo_init(dev);

10679
	if (SUPPORTS_TV(dev))
J
Jesse Barnes 已提交
10680 10681
		intel_tv_init(dev);

10682 10683 10684
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		encoder->base.possible_crtcs = encoder->crtc_mask;
		encoder->base.possible_clones =
10685
			intel_encoder_clones(encoder);
J
Jesse Barnes 已提交
10686
	}
10687

P
Paulo Zanoni 已提交
10688
	intel_init_pch_refclk(dev);
10689 10690

	drm_helper_move_panel_connectors_to_head(dev);
J
Jesse Barnes 已提交
10691 10692 10693 10694 10695 10696
}

static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);

10697 10698 10699
	drm_framebuffer_cleanup(fb);
	WARN_ON(!intel_fb->obj->framebuffer_references--);
	drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
J
Jesse Barnes 已提交
10700 10701 10702 10703
	kfree(intel_fb);
}

static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
10704
						struct drm_file *file,
J
Jesse Barnes 已提交
10705 10706 10707
						unsigned int *handle)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
10708
	struct drm_i915_gem_object *obj = intel_fb->obj;
J
Jesse Barnes 已提交
10709

10710
	return drm_gem_handle_create(file, &obj->base, handle);
J
Jesse Barnes 已提交
10711 10712 10713 10714 10715 10716 10717
}

static const struct drm_framebuffer_funcs intel_fb_funcs = {
	.destroy = intel_user_framebuffer_destroy,
	.create_handle = intel_user_framebuffer_create_handle,
};

D
Daniel Vetter 已提交
10718 10719 10720 10721
static int intel_framebuffer_init(struct drm_device *dev,
				  struct intel_framebuffer *intel_fb,
				  struct drm_mode_fb_cmd2 *mode_cmd,
				  struct drm_i915_gem_object *obj)
J
Jesse Barnes 已提交
10722
{
10723
	int aligned_height;
10724
	int pitch_limit;
J
Jesse Barnes 已提交
10725 10726
	int ret;

10727 10728
	WARN_ON(!mutex_is_locked(&dev->struct_mutex));

10729 10730
	if (obj->tiling_mode == I915_TILING_Y) {
		DRM_DEBUG("hardware does not support tiling Y\n");
10731
		return -EINVAL;
10732
	}
10733

10734 10735 10736
	if (mode_cmd->pitches[0] & 63) {
		DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
			  mode_cmd->pitches[0]);
10737
		return -EINVAL;
10738
	}
10739

10740 10741 10742 10743 10744 10745 10746 10747 10748 10749 10750 10751 10752 10753 10754 10755 10756 10757 10758 10759
	if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
		pitch_limit = 32*1024;
	} else if (INTEL_INFO(dev)->gen >= 4) {
		if (obj->tiling_mode)
			pitch_limit = 16*1024;
		else
			pitch_limit = 32*1024;
	} else if (INTEL_INFO(dev)->gen >= 3) {
		if (obj->tiling_mode)
			pitch_limit = 8*1024;
		else
			pitch_limit = 16*1024;
	} else
		/* XXX DSPC is limited to 4k tiled */
		pitch_limit = 8*1024;

	if (mode_cmd->pitches[0] > pitch_limit) {
		DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
			  obj->tiling_mode ? "tiled" : "linear",
			  mode_cmd->pitches[0], pitch_limit);
10760
		return -EINVAL;
10761
	}
10762 10763

	if (obj->tiling_mode != I915_TILING_NONE &&
10764 10765 10766
	    mode_cmd->pitches[0] != obj->stride) {
		DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
			  mode_cmd->pitches[0], obj->stride);
10767
		return -EINVAL;
10768
	}
10769

10770
	/* Reject formats not supported by any plane early. */
10771
	switch (mode_cmd->pixel_format) {
10772
	case DRM_FORMAT_C8:
V
Ville Syrjälä 已提交
10773 10774 10775
	case DRM_FORMAT_RGB565:
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
10776 10777 10778
		break;
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
10779
		if (INTEL_INFO(dev)->gen > 3) {
10780 10781
			DRM_DEBUG("unsupported pixel format: %s\n",
				  drm_get_format_name(mode_cmd->pixel_format));
10782
			return -EINVAL;
10783
		}
10784 10785 10786
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
V
Ville Syrjälä 已提交
10787 10788
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
10789 10790
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
10791
		if (INTEL_INFO(dev)->gen < 4) {
10792 10793
			DRM_DEBUG("unsupported pixel format: %s\n",
				  drm_get_format_name(mode_cmd->pixel_format));
10794
			return -EINVAL;
10795
		}
10796
		break;
V
Ville Syrjälä 已提交
10797 10798 10799 10800
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
	case DRM_FORMAT_YVYU:
	case DRM_FORMAT_VYUY:
10801
		if (INTEL_INFO(dev)->gen < 5) {
10802 10803
			DRM_DEBUG("unsupported pixel format: %s\n",
				  drm_get_format_name(mode_cmd->pixel_format));
10804
			return -EINVAL;
10805
		}
10806 10807
		break;
	default:
10808 10809
		DRM_DEBUG("unsupported pixel format: %s\n",
			  drm_get_format_name(mode_cmd->pixel_format));
10810 10811 10812
		return -EINVAL;
	}

10813 10814 10815 10816
	/* FIXME need to adjust LINOFF/TILEOFF accordingly. */
	if (mode_cmd->offsets[0] != 0)
		return -EINVAL;

10817 10818
	aligned_height = intel_align_height(dev, mode_cmd->height,
					    obj->tiling_mode);
10819 10820 10821 10822
	/* FIXME drm helper for size checks (especially planar formats)? */
	if (obj->base.size < aligned_height * mode_cmd->pitches[0])
		return -EINVAL;

10823 10824
	drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
	intel_fb->obj = obj;
10825
	intel_fb->obj->framebuffer_references++;
10826

J
Jesse Barnes 已提交
10827 10828 10829 10830 10831 10832 10833 10834 10835 10836 10837 10838
	ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
	if (ret) {
		DRM_ERROR("framebuffer init failed %d\n", ret);
		return ret;
	}

	return 0;
}

static struct drm_framebuffer *
intel_user_framebuffer_create(struct drm_device *dev,
			      struct drm_file *filp,
10839
			      struct drm_mode_fb_cmd2 *mode_cmd)
J
Jesse Barnes 已提交
10840
{
10841
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
10842

10843 10844
	obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
						mode_cmd->handles[0]));
10845
	if (&obj->base == NULL)
10846
		return ERR_PTR(-ENOENT);
J
Jesse Barnes 已提交
10847

10848
	return intel_framebuffer_create(dev, mode_cmd, obj);
J
Jesse Barnes 已提交
10849 10850
}

10851
#ifndef CONFIG_DRM_I915_FBDEV
10852
static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
10853 10854 10855 10856
{
}
#endif

J
Jesse Barnes 已提交
10857 10858
static const struct drm_mode_config_funcs intel_mode_funcs = {
	.fb_create = intel_user_framebuffer_create,
10859
	.output_poll_changed = intel_fbdev_output_poll_changed,
J
Jesse Barnes 已提交
10860 10861
};

10862 10863 10864 10865 10866
/* Set up chip specific display functions */
static void intel_init_display(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

10867 10868 10869 10870 10871 10872 10873 10874 10875
	if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
		dev_priv->display.find_dpll = g4x_find_best_dpll;
	else if (IS_VALLEYVIEW(dev))
		dev_priv->display.find_dpll = vlv_find_best_dpll;
	else if (IS_PINEVIEW(dev))
		dev_priv->display.find_dpll = pnv_find_best_dpll;
	else
		dev_priv->display.find_dpll = i9xx_find_best_dpll;

P
Paulo Zanoni 已提交
10876
	if (HAS_DDI(dev)) {
10877
		dev_priv->display.get_pipe_config = haswell_get_pipe_config;
P
Paulo Zanoni 已提交
10878
		dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
10879 10880
		dev_priv->display.crtc_enable = haswell_crtc_enable;
		dev_priv->display.crtc_disable = haswell_crtc_disable;
10881
		dev_priv->display.off = haswell_crtc_off;
P
Paulo Zanoni 已提交
10882 10883
		dev_priv->display.update_plane = ironlake_update_plane;
	} else if (HAS_PCH_SPLIT(dev)) {
10884
		dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
10885
		dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
10886 10887
		dev_priv->display.crtc_enable = ironlake_crtc_enable;
		dev_priv->display.crtc_disable = ironlake_crtc_disable;
10888
		dev_priv->display.off = ironlake_crtc_off;
10889
		dev_priv->display.update_plane = ironlake_update_plane;
10890 10891
	} else if (IS_VALLEYVIEW(dev)) {
		dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
10892
		dev_priv->display.get_plane_config = i9xx_get_plane_config;
10893 10894 10895 10896 10897
		dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
		dev_priv->display.crtc_enable = valleyview_crtc_enable;
		dev_priv->display.crtc_disable = i9xx_crtc_disable;
		dev_priv->display.off = i9xx_crtc_off;
		dev_priv->display.update_plane = i9xx_update_plane;
10898
	} else {
10899
		dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
10900
		dev_priv->display.get_plane_config = i9xx_get_plane_config;
10901
		dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10902 10903
		dev_priv->display.crtc_enable = i9xx_crtc_enable;
		dev_priv->display.crtc_disable = i9xx_crtc_disable;
10904
		dev_priv->display.off = i9xx_crtc_off;
10905
		dev_priv->display.update_plane = i9xx_update_plane;
10906
	}
10907 10908

	/* Returns the core display clock speed */
J
Jesse Barnes 已提交
10909 10910 10911 10912
	if (IS_VALLEYVIEW(dev))
		dev_priv->display.get_display_clock_speed =
			valleyview_get_display_clock_speed;
	else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
10913 10914 10915 10916 10917
		dev_priv->display.get_display_clock_speed =
			i945_get_display_clock_speed;
	else if (IS_I915G(dev))
		dev_priv->display.get_display_clock_speed =
			i915_get_display_clock_speed;
10918
	else if (IS_I945GM(dev) || IS_845G(dev))
10919 10920
		dev_priv->display.get_display_clock_speed =
			i9xx_misc_get_display_clock_speed;
10921 10922 10923
	else if (IS_PINEVIEW(dev))
		dev_priv->display.get_display_clock_speed =
			pnv_get_display_clock_speed;
10924 10925 10926 10927 10928 10929
	else if (IS_I915GM(dev))
		dev_priv->display.get_display_clock_speed =
			i915gm_get_display_clock_speed;
	else if (IS_I865G(dev))
		dev_priv->display.get_display_clock_speed =
			i865_get_display_clock_speed;
10930
	else if (IS_I85X(dev))
10931 10932 10933 10934 10935 10936
		dev_priv->display.get_display_clock_speed =
			i855_get_display_clock_speed;
	else /* 852, 830 */
		dev_priv->display.get_display_clock_speed =
			i830_get_display_clock_speed;

10937
	if (HAS_PCH_SPLIT(dev)) {
10938
		if (IS_GEN5(dev)) {
10939
			dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
10940
			dev_priv->display.write_eld = ironlake_write_eld;
10941
		} else if (IS_GEN6(dev)) {
10942
			dev_priv->display.fdi_link_train = gen6_fdi_link_train;
10943
			dev_priv->display.write_eld = ironlake_write_eld;
10944 10945 10946
		} else if (IS_IVYBRIDGE(dev)) {
			/* FIXME: detect B0+ stepping and use auto training */
			dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
10947
			dev_priv->display.write_eld = ironlake_write_eld;
10948 10949
			dev_priv->display.modeset_global_resources =
				ivb_modeset_global_resources;
B
Ben Widawsky 已提交
10950
		} else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
10951
			dev_priv->display.fdi_link_train = hsw_fdi_link_train;
10952
			dev_priv->display.write_eld = haswell_write_eld;
10953 10954
			dev_priv->display.modeset_global_resources =
				haswell_modeset_global_resources;
10955
		}
10956
	} else if (IS_G4X(dev)) {
10957
		dev_priv->display.write_eld = g4x_write_eld;
10958 10959 10960
	} else if (IS_VALLEYVIEW(dev)) {
		dev_priv->display.modeset_global_resources =
			valleyview_modeset_global_resources;
10961
		dev_priv->display.write_eld = ironlake_write_eld;
10962
	}
10963 10964 10965 10966 10967 10968 10969 10970 10971 10972 10973 10974 10975 10976 10977 10978 10979 10980 10981 10982 10983

	/* Default just returns -ENODEV to indicate unsupported */
	dev_priv->display.queue_flip = intel_default_queue_flip;

	switch (INTEL_INFO(dev)->gen) {
	case 2:
		dev_priv->display.queue_flip = intel_gen2_queue_flip;
		break;

	case 3:
		dev_priv->display.queue_flip = intel_gen3_queue_flip;
		break;

	case 4:
	case 5:
		dev_priv->display.queue_flip = intel_gen4_queue_flip;
		break;

	case 6:
		dev_priv->display.queue_flip = intel_gen6_queue_flip;
		break;
10984
	case 7:
B
Ben Widawsky 已提交
10985
	case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
10986 10987
		dev_priv->display.queue_flip = intel_gen7_queue_flip;
		break;
10988
	}
10989 10990

	intel_panel_init_backlight_funcs(dev);
10991 10992
}

10993 10994 10995 10996 10997
/*
 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
 * resume, or other times.  This quirk makes sure that's the case for
 * affected systems.
 */
10998
static void quirk_pipea_force(struct drm_device *dev)
10999 11000 11001 11002
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	dev_priv->quirks |= QUIRK_PIPEA_FORCE;
11003
	DRM_INFO("applying pipe a force quirk\n");
11004 11005
}

11006 11007 11008 11009 11010 11011 11012
/*
 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
 */
static void quirk_ssc_force_disable(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
11013
	DRM_INFO("applying lvds SSC disable quirk\n");
11014 11015
}

11016
/*
11017 11018
 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
 * brightness value
11019 11020 11021 11022 11023
 */
static void quirk_invert_brightness(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
11024
	DRM_INFO("applying inverted panel brightness quirk\n");
11025 11026
}

11027 11028 11029 11030 11031 11032 11033
struct intel_quirk {
	int device;
	int subsystem_vendor;
	int subsystem_device;
	void (*hook)(struct drm_device *dev);
};

11034 11035 11036 11037 11038 11039 11040 11041 11042 11043 11044 11045 11046 11047 11048 11049 11050 11051 11052 11053 11054 11055 11056 11057 11058 11059 11060 11061
/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
struct intel_dmi_quirk {
	void (*hook)(struct drm_device *dev);
	const struct dmi_system_id (*dmi_id_list)[];
};

static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
{
	DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
	return 1;
}

static const struct intel_dmi_quirk intel_dmi_quirks[] = {
	{
		.dmi_id_list = &(const struct dmi_system_id[]) {
			{
				.callback = intel_dmi_reverse_brightness,
				.ident = "NCR Corporation",
				.matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
					    DMI_MATCH(DMI_PRODUCT_NAME, ""),
				},
			},
			{ }  /* terminating entry */
		},
		.hook = quirk_invert_brightness,
	},
};

11062
static struct intel_quirk intel_quirks[] = {
11063
	/* HP Mini needs pipe A force quirk (LP: #322104) */
11064
	{ 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
11065 11066 11067 11068 11069 11070 11071

	/* Toshiba Protege R-205, S-209 needs pipe A force quirk */
	{ 0x2592, 0x1179, 0x0001, quirk_pipea_force },

	/* ThinkPad T60 needs pipe A force quirk (bug #16494) */
	{ 0x2782, 0x17aa, 0x201a, quirk_pipea_force },

11072
	/* 830 needs to leave pipe A & dpll A up */
11073
	{ 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
11074 11075 11076

	/* Lenovo U160 cannot use SSC on LVDS */
	{ 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
11077 11078 11079

	/* Sony Vaio Y cannot use SSC on LVDS */
	{ 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
11080

11081 11082 11083 11084 11085 11086 11087 11088 11089 11090 11091 11092 11093 11094
	/* Acer Aspire 5734Z must invert backlight brightness */
	{ 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },

	/* Acer/eMachines G725 */
	{ 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },

	/* Acer/eMachines e725 */
	{ 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },

	/* Acer/Packard Bell NCL20 */
	{ 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },

	/* Acer Aspire 4736Z */
	{ 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
11095 11096 11097

	/* Acer Aspire 5336 */
	{ 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
11098 11099 11100 11101 11102 11103 11104 11105 11106 11107 11108 11109 11110 11111 11112 11113 11114
};

static void intel_init_quirks(struct drm_device *dev)
{
	struct pci_dev *d = dev->pdev;
	int i;

	for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
		struct intel_quirk *q = &intel_quirks[i];

		if (d->device == q->device &&
		    (d->subsystem_vendor == q->subsystem_vendor ||
		     q->subsystem_vendor == PCI_ANY_ID) &&
		    (d->subsystem_device == q->subsystem_device ||
		     q->subsystem_device == PCI_ANY_ID))
			q->hook(dev);
	}
11115 11116 11117 11118
	for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
		if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
			intel_dmi_quirks[i].hook(dev);
	}
11119 11120
}

11121 11122 11123 11124 11125
/* Disable the VGA plane that we never use */
static void i915_disable_vga(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u8 sr1;
11126
	u32 vga_reg = i915_vgacntrl_reg(dev);
11127

11128
	/* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
11129
	vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
11130
	outb(SR01, VGA_SR_INDEX);
11131 11132 11133 11134 11135 11136 11137 11138 11139
	sr1 = inb(VGA_SR_DATA);
	outb(sr1 | 1<<5, VGA_SR_DATA);
	vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
	udelay(300);

	I915_WRITE(vga_reg, VGA_DISP_DISABLE);
	POSTING_READ(vga_reg);
}

11140 11141
void intel_modeset_init_hw(struct drm_device *dev)
{
11142 11143
	intel_prepare_ddi(dev);

11144 11145
	intel_init_clock_gating(dev);

11146
	intel_reset_dpio(dev);
11147

11148
	mutex_lock(&dev->struct_mutex);
11149
	intel_enable_gt_powersave(dev);
11150
	mutex_unlock(&dev->struct_mutex);
11151 11152
}

11153 11154 11155 11156 11157
void intel_modeset_suspend_hw(struct drm_device *dev)
{
	intel_suspend_hw(dev);
}

J
Jesse Barnes 已提交
11158 11159
void intel_modeset_init(struct drm_device *dev)
{
11160
	struct drm_i915_private *dev_priv = dev->dev_private;
11161
	int sprite, ret;
11162
	enum pipe pipe;
11163
	struct intel_crtc *crtc;
J
Jesse Barnes 已提交
11164 11165 11166 11167 11168 11169

	drm_mode_config_init(dev);

	dev->mode_config.min_width = 0;
	dev->mode_config.min_height = 0;

11170 11171 11172
	dev->mode_config.preferred_depth = 24;
	dev->mode_config.prefer_shadow = 1;

11173
	dev->mode_config.funcs = &intel_mode_funcs;
J
Jesse Barnes 已提交
11174

11175 11176
	intel_init_quirks(dev);

11177 11178
	intel_init_pm(dev);

B
Ben Widawsky 已提交
11179 11180 11181
	if (INTEL_INFO(dev)->num_pipes == 0)
		return;

11182 11183
	intel_init_display(dev);

11184 11185 11186 11187
	if (IS_GEN2(dev)) {
		dev->mode_config.max_width = 2048;
		dev->mode_config.max_height = 2048;
	} else if (IS_GEN3(dev)) {
11188 11189
		dev->mode_config.max_width = 4096;
		dev->mode_config.max_height = 4096;
J
Jesse Barnes 已提交
11190
	} else {
11191 11192
		dev->mode_config.max_width = 8192;
		dev->mode_config.max_height = 8192;
J
Jesse Barnes 已提交
11193
	}
B
Ben Widawsky 已提交
11194
	dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
J
Jesse Barnes 已提交
11195

11196
	DRM_DEBUG_KMS("%d display pipe%s available.\n",
11197 11198
		      INTEL_INFO(dev)->num_pipes,
		      INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
J
Jesse Barnes 已提交
11199

11200 11201
	for_each_pipe(pipe) {
		intel_crtc_init(dev, pipe);
11202 11203
		for_each_sprite(pipe, sprite) {
			ret = intel_plane_init(dev, pipe, sprite);
11204
			if (ret)
11205
				DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
11206
					      pipe_name(pipe), sprite_name(pipe, sprite), ret);
11207
		}
J
Jesse Barnes 已提交
11208 11209
	}

11210
	intel_init_dpio(dev);
11211
	intel_reset_dpio(dev);
11212

P
Paulo Zanoni 已提交
11213
	intel_cpu_pll_init(dev);
D
Daniel Vetter 已提交
11214
	intel_shared_dpll_init(dev);
11215

11216 11217
	/* Just disable it once at startup */
	i915_disable_vga(dev);
J
Jesse Barnes 已提交
11218
	intel_setup_outputs(dev);
11219 11220 11221

	/* Just in case the BIOS is doing something questionable. */
	intel_disable_fbc(dev);
11222

11223
	mutex_lock(&dev->mode_config.mutex);
11224
	intel_modeset_setup_hw_state(dev, false);
11225
	mutex_unlock(&dev->mode_config.mutex);
11226 11227 11228 11229 11230 11231 11232 11233 11234 11235 11236 11237 11238 11239 11240 11241 11242 11243 11244 11245 11246 11247 11248 11249 11250 11251 11252

	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
		if (!crtc->active)
			continue;

#if IS_ENABLED(CONFIG_FB)
		/*
		 * We don't have a good way of freeing the buffer w/o the FB
		 * layer owning it...
		 * Note that reserving the BIOS fb up front prevents us
		 * from stuffing other stolen allocations like the ring
		 * on top.  This prevents some ugliness at boot time, and
		 * can even allow for smooth boot transitions if the BIOS
		 * fb is large enough for the active pipe configuration.
		 */
		if (dev_priv->display.get_plane_config) {
			dev_priv->display.get_plane_config(crtc,
							   &crtc->plane_config);
			/*
			 * If the fb is shared between multiple heads, we'll
			 * just get the first one.
			 */
			intel_alloc_plane_obj(crtc, &crtc->plane_config);
		}
#endif
	}
11253 11254
}

11255 11256 11257 11258 11259 11260 11261 11262 11263
static void
intel_connector_break_all_links(struct intel_connector *connector)
{
	connector->base.dpms = DRM_MODE_DPMS_OFF;
	connector->base.encoder = NULL;
	connector->encoder->connectors_active = false;
	connector->encoder->base.crtc = NULL;
}

11264 11265 11266 11267 11268 11269 11270 11271 11272 11273 11274 11275 11276 11277 11278 11279 11280 11281 11282 11283 11284 11285 11286 11287
static void intel_enable_pipe_a(struct drm_device *dev)
{
	struct intel_connector *connector;
	struct drm_connector *crt = NULL;
	struct intel_load_detect_pipe load_detect_temp;

	/* We can't just switch on the pipe A, we need to set things up with a
	 * proper mode and output configuration. As a gross hack, enable pipe A
	 * by enabling the load detect pipe once. */
	list_for_each_entry(connector,
			    &dev->mode_config.connector_list,
			    base.head) {
		if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
			crt = &connector->base;
			break;
		}
	}

	if (!crt)
		return;

	if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
		intel_release_load_detect_pipe(crt, &load_detect_temp);

11288

11289 11290
}

11291 11292 11293
static bool
intel_check_plane_mapping(struct intel_crtc *crtc)
{
11294 11295
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
11296 11297
	u32 reg, val;

11298
	if (INTEL_INFO(dev)->num_pipes == 1)
11299 11300 11301 11302 11303 11304 11305 11306 11307 11308 11309 11310
		return true;

	reg = DSPCNTR(!crtc->plane);
	val = I915_READ(reg);

	if ((val & DISPLAY_PLANE_ENABLE) &&
	    (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
		return false;

	return true;
}

11311 11312 11313 11314
static void intel_sanitize_crtc(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
11315
	u32 reg;
11316 11317

	/* Clear any frame start delays used for debugging left by the BIOS */
11318
	reg = PIPECONF(crtc->config.cpu_transcoder);
11319 11320 11321
	I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);

	/* We need to sanitize the plane -> pipe mapping first because this will
11322 11323 11324
	 * disable the crtc (and hence change the state) if it is wrong. Note
	 * that gen4+ has a fixed plane -> pipe mapping.  */
	if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
11325 11326 11327 11328 11329 11330 11331 11332 11333 11334 11335 11336 11337 11338 11339 11340 11341 11342 11343 11344 11345 11346 11347 11348 11349 11350 11351
		struct intel_connector *connector;
		bool plane;

		DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
			      crtc->base.base.id);

		/* Pipe has the wrong plane attached and the plane is active.
		 * Temporarily change the plane mapping and disable everything
		 * ...  */
		plane = crtc->plane;
		crtc->plane = !plane;
		dev_priv->display.crtc_disable(&crtc->base);
		crtc->plane = plane;

		/* ... and break all links. */
		list_for_each_entry(connector, &dev->mode_config.connector_list,
				    base.head) {
			if (connector->encoder->base.crtc != &crtc->base)
				continue;

			intel_connector_break_all_links(connector);
		}

		WARN_ON(crtc->active);
		crtc->base.enabled = false;
	}

11352 11353 11354 11355 11356 11357 11358 11359 11360
	if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
	    crtc->pipe == PIPE_A && !crtc->active) {
		/* BIOS forgot to enable pipe A, this mostly happens after
		 * resume. Force-enable the pipe to fix this, the update_dpms
		 * call below we restore the pipe to the right state, but leave
		 * the required bits on. */
		intel_enable_pipe_a(dev);
	}

11361 11362 11363 11364 11365 11366 11367 11368 11369 11370 11371 11372 11373 11374 11375 11376 11377 11378 11379 11380 11381 11382 11383 11384 11385 11386 11387 11388 11389 11390 11391 11392 11393 11394 11395 11396 11397 11398 11399 11400 11401 11402 11403 11404 11405 11406 11407 11408 11409 11410 11411 11412 11413 11414 11415 11416 11417 11418 11419 11420 11421 11422 11423 11424 11425 11426 11427 11428 11429 11430 11431 11432 11433 11434
	/* Adjust the state of the output pipe according to whether we
	 * have active connectors/encoders. */
	intel_crtc_update_dpms(&crtc->base);

	if (crtc->active != crtc->base.enabled) {
		struct intel_encoder *encoder;

		/* This can happen either due to bugs in the get_hw_state
		 * functions or because the pipe is force-enabled due to the
		 * pipe A quirk. */
		DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
			      crtc->base.base.id,
			      crtc->base.enabled ? "enabled" : "disabled",
			      crtc->active ? "enabled" : "disabled");

		crtc->base.enabled = crtc->active;

		/* Because we only establish the connector -> encoder ->
		 * crtc links if something is active, this means the
		 * crtc is now deactivated. Break the links. connector
		 * -> encoder links are only establish when things are
		 *  actually up, hence no need to break them. */
		WARN_ON(crtc->active);

		for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
			WARN_ON(encoder->connectors_active);
			encoder->base.crtc = NULL;
		}
	}
}

static void intel_sanitize_encoder(struct intel_encoder *encoder)
{
	struct intel_connector *connector;
	struct drm_device *dev = encoder->base.dev;

	/* We need to check both for a crtc link (meaning that the
	 * encoder is active and trying to read from a pipe) and the
	 * pipe itself being active. */
	bool has_active_crtc = encoder->base.crtc &&
		to_intel_crtc(encoder->base.crtc)->active;

	if (encoder->connectors_active && !has_active_crtc) {
		DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base));

		/* Connector is active, but has no active pipe. This is
		 * fallout from our resume register restoring. Disable
		 * the encoder manually again. */
		if (encoder->base.crtc) {
			DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
				      encoder->base.base.id,
				      drm_get_encoder_name(&encoder->base));
			encoder->disable(encoder);
		}

		/* Inconsistent output/port/pipe state happens presumably due to
		 * a bug in one of the get_hw_state functions. Or someplace else
		 * in our code, like the register restore mess on resume. Clamp
		 * things to off as a safer default. */
		list_for_each_entry(connector,
				    &dev->mode_config.connector_list,
				    base.head) {
			if (connector->encoder != encoder)
				continue;

			intel_connector_break_all_links(connector);
		}
	}
	/* Enabled encoders without active connectors will be fixed in
	 * the crtc fixup. */
}

11435
void i915_redisable_vga_power_on(struct drm_device *dev)
11436 11437
{
	struct drm_i915_private *dev_priv = dev->dev_private;
11438
	u32 vga_reg = i915_vgacntrl_reg(dev);
11439

11440 11441 11442 11443 11444 11445 11446 11447 11448 11449
	if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
		DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
		i915_disable_vga(dev);
	}
}

void i915_redisable_vga(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

11450 11451 11452 11453 11454 11455 11456
	/* This function can be called both from intel_modeset_setup_hw_state or
	 * at a very early point in our resume sequence, where the power well
	 * structures are not yet restored. Since this function is at a very
	 * paranoid "someone might have enabled VGA while we were not looking"
	 * level, just check if the power well is enabled instead of trying to
	 * follow the "don't touch the power well if we don't need it" policy
	 * the rest of the driver uses. */
11457
	if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
11458 11459
		return;

11460
	i915_redisable_vga_power_on(dev);
11461 11462
}

11463
static void intel_modeset_readout_hw_state(struct drm_device *dev)
11464 11465 11466 11467 11468 11469
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe;
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
11470
	int i;
11471

11472 11473
	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
11474
		memset(&crtc->config, 0, sizeof(crtc->config));
11475

11476 11477
		crtc->active = dev_priv->display.get_pipe_config(crtc,
								 &crtc->config);
11478 11479

		crtc->base.enabled = crtc->active;
11480
		crtc->primary_enabled = crtc->active;
11481 11482 11483 11484 11485 11486

		DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
			      crtc->base.base.id,
			      crtc->active ? "enabled" : "disabled");
	}

11487
	/* FIXME: Smash this into the new shared dpll infrastructure. */
P
Paulo Zanoni 已提交
11488
	if (HAS_DDI(dev))
11489 11490
		intel_ddi_setup_hw_pll_state(dev);

11491 11492 11493 11494 11495 11496 11497 11498 11499 11500 11501 11502
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
		pll->active = 0;
		list_for_each_entry(crtc, &dev->mode_config.crtc_list,
				    base.head) {
			if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
				pll->active++;
		}
		pll->refcount = pll->active;

11503 11504
		DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
			      pll->name, pll->refcount, pll->on);
11505 11506
	}

11507 11508 11509 11510 11511
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		pipe = 0;

		if (encoder->get_hw_state(encoder, &pipe)) {
11512 11513
			crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
			encoder->base.crtc = &crtc->base;
11514
			encoder->get_config(encoder, &crtc->config);
11515 11516 11517 11518 11519
		} else {
			encoder->base.crtc = NULL;
		}

		encoder->connectors_active = false;
11520
		DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
11521 11522 11523
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base),
			      encoder->base.crtc ? "enabled" : "disabled",
11524
			      pipe_name(pipe));
11525 11526 11527 11528 11529 11530 11531 11532 11533 11534 11535 11536 11537 11538 11539 11540 11541
	}

	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (connector->get_hw_state(connector)) {
			connector->base.dpms = DRM_MODE_DPMS_ON;
			connector->encoder->connectors_active = true;
			connector->base.encoder = &connector->encoder->base;
		} else {
			connector->base.dpms = DRM_MODE_DPMS_OFF;
			connector->base.encoder = NULL;
		}
		DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
			      connector->base.base.id,
			      drm_get_connector_name(&connector->base),
			      connector->base.encoder ? "enabled" : "disabled");
	}
11542 11543 11544 11545 11546 11547 11548 11549 11550 11551 11552
}

/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
 * and i915 state tracking structures. */
void intel_modeset_setup_hw_state(struct drm_device *dev,
				  bool force_restore)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe;
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;
11553
	int i;
11554 11555

	intel_modeset_readout_hw_state(dev);
11556

11557 11558 11559 11560 11561 11562 11563
	/*
	 * Now that we have the config, copy it to each CRTC struct
	 * Note that this could go away if we move to using crtc_config
	 * checking everywhere.
	 */
	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
11564
		if (crtc->active && i915.fastboot) {
11565
			intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
11566 11567 11568 11569 11570 11571
			DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
				      crtc->base.base.id);
			drm_mode_debug_printmodeline(&crtc->base.mode);
		}
	}

11572 11573 11574 11575 11576 11577 11578 11579 11580
	/* HW state is read out, now we need to sanitize this mess. */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		intel_sanitize_encoder(encoder);
	}

	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
		intel_sanitize_crtc(crtc);
11581
		intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
11582
	}
11583

11584 11585 11586 11587 11588 11589 11590 11591 11592 11593 11594 11595
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		if (!pll->on || pll->active)
			continue;

		DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);

		pll->disable(dev_priv, pll);
		pll->on = false;
	}

11596
	if (HAS_PCH_SPLIT(dev))
11597 11598
		ilk_wm_get_hw_state(dev);

11599
	if (force_restore) {
11600 11601
		i915_redisable_vga(dev);

11602 11603 11604 11605
		/*
		 * We need to use raw interfaces for restoring state to avoid
		 * checking (bogus) intermediate states.
		 */
11606
		for_each_pipe(pipe) {
11607 11608
			struct drm_crtc *crtc =
				dev_priv->pipe_to_crtc_mapping[pipe];
11609 11610 11611

			__intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
					 crtc->fb);
11612 11613 11614 11615
		}
	} else {
		intel_modeset_update_staged_output_state(dev);
	}
11616 11617

	intel_modeset_check_state(dev);
11618 11619 11620 11621
}

void intel_modeset_gem_init(struct drm_device *dev)
{
11622
	intel_modeset_init_hw(dev);
11623 11624

	intel_setup_overlay(dev);
J
Jesse Barnes 已提交
11625 11626
}

11627 11628 11629 11630 11631 11632 11633 11634
void intel_connector_unregister(struct intel_connector *intel_connector)
{
	struct drm_connector *connector = &intel_connector->base;

	intel_panel_destroy_backlight(connector);
	drm_sysfs_connector_remove(connector);
}

J
Jesse Barnes 已提交
11635 11636
void intel_modeset_cleanup(struct drm_device *dev)
{
11637 11638
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
11639
	struct drm_connector *connector;
11640

11641 11642 11643 11644 11645 11646 11647 11648 11649 11650 11651
	/*
	 * Interrupts and polling as the first thing to avoid creating havoc.
	 * Too much stuff here (turning of rps, connectors, ...) would
	 * experience fancy races otherwise.
	 */
	drm_irq_uninstall(dev);
	cancel_work_sync(&dev_priv->hotplug_work);
	/*
	 * Due to the hpd irq storm handling the hotplug work can re-arm the
	 * poll handlers. Hence disable polling after hpd handling is shut down.
	 */
11652
	drm_kms_helper_poll_fini(dev);
11653

11654 11655
	mutex_lock(&dev->struct_mutex);

J
Jesse Barnes 已提交
11656 11657
	intel_unregister_dsm_handler();

11658 11659 11660 11661 11662
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		/* Skip inactive CRTCs */
		if (!crtc->fb)
			continue;

11663
		intel_increase_pllclock(crtc);
11664 11665
	}

11666
	intel_disable_fbc(dev);
11667

11668
	intel_disable_gt_powersave(dev);
11669

11670 11671
	ironlake_teardown_rc6(dev);

11672 11673
	mutex_unlock(&dev->struct_mutex);

11674 11675 11676
	/* flush any delayed tasks or pending work */
	flush_scheduled_work();

11677 11678
	/* destroy the backlight and sysfs files before encoders/connectors */
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
11679 11680 11681 11682
		struct intel_connector *intel_connector;

		intel_connector = to_intel_connector(connector);
		intel_connector->unregister(intel_connector);
11683
	}
11684

J
Jesse Barnes 已提交
11685
	drm_mode_config_cleanup(dev);
11686 11687

	intel_cleanup_overlay(dev);
J
Jesse Barnes 已提交
11688 11689
}

11690 11691 11692
/*
 * Return which encoder is currently attached for connector.
 */
11693
struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
J
Jesse Barnes 已提交
11694
{
11695 11696
	return &intel_attached_encoder(connector)->base;
}
11697

11698 11699 11700 11701 11702 11703
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder)
{
	connector->encoder = encoder;
	drm_mode_connector_attach_encoder(&connector->base,
					  &encoder->base);
J
Jesse Barnes 已提交
11704
}
11705 11706 11707 11708 11709 11710 11711

/*
 * set vga decode state - true == enable VGA decode
 */
int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
11712
	unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
11713 11714
	u16 gmch_ctrl;

11715 11716 11717 11718 11719
	if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
		DRM_ERROR("failed to read control word\n");
		return -EIO;
	}

11720 11721 11722
	if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
		return 0;

11723 11724 11725 11726
	if (state)
		gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
	else
		gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
11727 11728 11729 11730 11731 11732

	if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
		DRM_ERROR("failed to write control word\n");
		return -EIO;
	}

11733 11734
	return 0;
}
11735 11736

struct intel_display_error_state {
11737 11738 11739

	u32 power_well_driver;

11740 11741
	int num_transcoders;

11742 11743 11744 11745 11746
	struct intel_cursor_error_state {
		u32 control;
		u32 position;
		u32 base;
		u32 size;
11747
	} cursor[I915_MAX_PIPES];
11748 11749

	struct intel_pipe_error_state {
11750
		bool power_domain_on;
11751
		u32 source;
11752
	} pipe[I915_MAX_PIPES];
11753 11754 11755 11756 11757 11758 11759 11760 11761

	struct intel_plane_error_state {
		u32 control;
		u32 stride;
		u32 size;
		u32 pos;
		u32 addr;
		u32 surface;
		u32 tile_offset;
11762
	} plane[I915_MAX_PIPES];
11763 11764

	struct intel_transcoder_error_state {
11765
		bool power_domain_on;
11766 11767 11768 11769 11770 11771 11772 11773 11774 11775 11776
		enum transcoder cpu_transcoder;

		u32 conf;

		u32 htotal;
		u32 hblank;
		u32 hsync;
		u32 vtotal;
		u32 vblank;
		u32 vsync;
	} transcoder[4];
11777 11778 11779 11780 11781
};

struct intel_display_error_state *
intel_display_capture_error_state(struct drm_device *dev)
{
11782
	drm_i915_private_t *dev_priv = dev->dev_private;
11783
	struct intel_display_error_state *error;
11784 11785 11786 11787 11788 11789
	int transcoders[] = {
		TRANSCODER_A,
		TRANSCODER_B,
		TRANSCODER_C,
		TRANSCODER_EDP,
	};
11790 11791
	int i;

11792 11793 11794
	if (INTEL_INFO(dev)->num_pipes == 0)
		return NULL;

11795
	error = kzalloc(sizeof(*error), GFP_ATOMIC);
11796 11797 11798
	if (error == NULL)
		return NULL;

11799
	if (IS_HASWELL(dev) || IS_BROADWELL(dev))
11800 11801
		error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);

11802
	for_each_pipe(i) {
11803
		error->pipe[i].power_domain_on =
11804 11805
			intel_display_power_enabled_sw(dev_priv,
						       POWER_DOMAIN_PIPE(i));
11806
		if (!error->pipe[i].power_domain_on)
11807 11808
			continue;

11809 11810 11811 11812 11813 11814 11815 11816 11817
		if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
			error->cursor[i].control = I915_READ(CURCNTR(i));
			error->cursor[i].position = I915_READ(CURPOS(i));
			error->cursor[i].base = I915_READ(CURBASE(i));
		} else {
			error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
			error->cursor[i].position = I915_READ(CURPOS_IVB(i));
			error->cursor[i].base = I915_READ(CURBASE_IVB(i));
		}
11818 11819 11820

		error->plane[i].control = I915_READ(DSPCNTR(i));
		error->plane[i].stride = I915_READ(DSPSTRIDE(i));
11821
		if (INTEL_INFO(dev)->gen <= 3) {
11822
			error->plane[i].size = I915_READ(DSPSIZE(i));
11823 11824
			error->plane[i].pos = I915_READ(DSPPOS(i));
		}
11825 11826
		if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
			error->plane[i].addr = I915_READ(DSPADDR(i));
11827 11828 11829 11830 11831 11832
		if (INTEL_INFO(dev)->gen >= 4) {
			error->plane[i].surface = I915_READ(DSPSURF(i));
			error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
		}

		error->pipe[i].source = I915_READ(PIPESRC(i));
11833 11834 11835 11836 11837 11838 11839 11840 11841
	}

	error->num_transcoders = INTEL_INFO(dev)->num_pipes;
	if (HAS_DDI(dev_priv->dev))
		error->num_transcoders++; /* Account for eDP. */

	for (i = 0; i < error->num_transcoders; i++) {
		enum transcoder cpu_transcoder = transcoders[i];

11842
		error->transcoder[i].power_domain_on =
11843
			intel_display_power_enabled_sw(dev_priv,
11844
				POWER_DOMAIN_TRANSCODER(cpu_transcoder));
11845
		if (!error->transcoder[i].power_domain_on)
11846 11847
			continue;

11848 11849 11850 11851 11852 11853 11854 11855 11856
		error->transcoder[i].cpu_transcoder = cpu_transcoder;

		error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
		error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
		error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
		error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
		error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
		error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
		error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
11857 11858 11859 11860 11861
	}

	return error;
}

11862 11863
#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)

11864
void
11865
intel_display_print_error_state(struct drm_i915_error_state_buf *m,
11866 11867 11868 11869 11870
				struct drm_device *dev,
				struct intel_display_error_state *error)
{
	int i;

11871 11872 11873
	if (!error)
		return;

11874
	err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
11875
	if (IS_HASWELL(dev) || IS_BROADWELL(dev))
11876
		err_printf(m, "PWR_WELL_CTL2: %08x\n",
11877
			   error->power_well_driver);
11878
	for_each_pipe(i) {
11879
		err_printf(m, "Pipe [%d]:\n", i);
11880 11881
		err_printf(m, "  Power: %s\n",
			   error->pipe[i].power_domain_on ? "on" : "off");
11882 11883 11884 11885 11886
		err_printf(m, "  SRC: %08x\n", error->pipe[i].source);

		err_printf(m, "Plane [%d]:\n", i);
		err_printf(m, "  CNTR: %08x\n", error->plane[i].control);
		err_printf(m, "  STRIDE: %08x\n", error->plane[i].stride);
11887
		if (INTEL_INFO(dev)->gen <= 3) {
11888 11889
			err_printf(m, "  SIZE: %08x\n", error->plane[i].size);
			err_printf(m, "  POS: %08x\n", error->plane[i].pos);
11890
		}
P
Paulo Zanoni 已提交
11891
		if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11892
			err_printf(m, "  ADDR: %08x\n", error->plane[i].addr);
11893
		if (INTEL_INFO(dev)->gen >= 4) {
11894 11895
			err_printf(m, "  SURF: %08x\n", error->plane[i].surface);
			err_printf(m, "  TILEOFF: %08x\n", error->plane[i].tile_offset);
11896 11897
		}

11898 11899 11900 11901
		err_printf(m, "Cursor [%d]:\n", i);
		err_printf(m, "  CNTR: %08x\n", error->cursor[i].control);
		err_printf(m, "  POS: %08x\n", error->cursor[i].position);
		err_printf(m, "  BASE: %08x\n", error->cursor[i].base);
11902
	}
11903 11904

	for (i = 0; i < error->num_transcoders; i++) {
11905
		err_printf(m, "CPU transcoder: %c\n",
11906
			   transcoder_name(error->transcoder[i].cpu_transcoder));
11907 11908
		err_printf(m, "  Power: %s\n",
			   error->transcoder[i].power_domain_on ? "on" : "off");
11909 11910 11911 11912 11913 11914 11915 11916
		err_printf(m, "  CONF: %08x\n", error->transcoder[i].conf);
		err_printf(m, "  HTOTAL: %08x\n", error->transcoder[i].htotal);
		err_printf(m, "  HBLANK: %08x\n", error->transcoder[i].hblank);
		err_printf(m, "  HSYNC: %08x\n", error->transcoder[i].hsync);
		err_printf(m, "  VTOTAL: %08x\n", error->transcoder[i].vtotal);
		err_printf(m, "  VBLANK: %08x\n", error->transcoder[i].vblank);
		err_printf(m, "  VSYNC: %08x\n", error->transcoder[i].vsync);
	}
11917
}