spi-imx.c 34.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
 * Copyright (C) 2008 Juergen Beisert
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version 2
 * of the License, or (at your option) any later version.
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the
 * Free Software Foundation
 * 51 Franklin Street, Fifth Floor
 * Boston, MA  02110-1301, USA.
 */

#include <linux/clk.h>
#include <linux/completion.h>
#include <linux/delay.h>
R
Robin Gong 已提交
24 25
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
26 27 28 29 30 31 32 33
#include <linux/err.h>
#include <linux/gpio.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/irq.h>
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/platform_device.h>
34
#include <linux/slab.h>
35 36 37
#include <linux/spi/spi.h>
#include <linux/spi/spi_bitbang.h>
#include <linux/types.h>
38 39 40
#include <linux/of.h>
#include <linux/of_device.h>
#include <linux/of_gpio.h>
41

R
Robin Gong 已提交
42
#include <linux/platform_data/dma-imx.h>
43
#include <linux/platform_data/spi-imx.h>
44 45 46 47 48 49 50 51 52 53 54 55 56

#define DRIVER_NAME "spi_imx"

#define MXC_CSPIRXDATA		0x00
#define MXC_CSPITXDATA		0x04
#define MXC_CSPICTRL		0x08
#define MXC_CSPIINT		0x0c
#define MXC_RESET		0x1c

/* generic defines to abstract from the different register layouts */
#define MXC_INT_RR	(1 << 0) /* Receive data ready interrupt */
#define MXC_INT_TE	(1 << 1) /* Transmit FIFO empty interrupt */

R
Robin Gong 已提交
57 58
/* The maximum  bytes that a sdma BD can transfer.*/
#define MAX_SDMA_BD_BYTES  (1 << 15)
59

60
enum spi_imx_devtype {
61 62 63 64 65 66
	IMX1_CSPI,
	IMX21_CSPI,
	IMX27_CSPI,
	IMX31_CSPI,
	IMX35_CSPI,	/* CSPI on all i.mx except above */
	IMX51_ECSPI,	/* ECSPI on i.mx51 and later */
67 68 69 70 71 72
};

struct spi_imx_data;

struct spi_imx_devtype_data {
	void (*intctrl)(struct spi_imx_data *, int);
73
	int (*config)(struct spi_device *);
74 75
	void (*trigger)(struct spi_imx_data *);
	int (*rx_available)(struct spi_imx_data *);
76
	void (*reset)(struct spi_imx_data *);
77
	enum spi_imx_devtype devtype;
78 79
};

80
struct spi_imx_data {
81
	struct spi_bitbang bitbang;
82
	struct device *dev;
83 84

	struct completion xfer_done;
85
	void __iomem *base;
86 87
	unsigned long base_phys;

88 89
	struct clk *clk_per;
	struct clk *clk_ipg;
90
	unsigned long spi_clk;
91
	unsigned int spi_bus_clk;
92

93 94
	unsigned int speed_hz;
	unsigned int bits_per_word;
95
	unsigned int bytes_per_word;
96
	unsigned int spi_drctl;
97

98
	unsigned int count;
99 100
	void (*tx)(struct spi_imx_data *);
	void (*rx)(struct spi_imx_data *);
101 102 103 104
	void *rx_buf;
	const void *tx_buf;
	unsigned int txfifo; /* number of words pushed in tx FIFO */

R
Robin Gong 已提交
105 106
	/* DMA */
	bool usedma;
107
	u32 wml;
R
Robin Gong 已提交
108 109 110
	struct completion dma_rx_completion;
	struct completion dma_tx_completion;

111
	const struct spi_imx_devtype_data *devtype_data;
112 113
};

114 115 116 117 118 119 120 121 122 123
static inline int is_imx27_cspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX27_CSPI;
}

static inline int is_imx35_cspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX35_CSPI;
}

124 125 126 127 128
static inline int is_imx51_ecspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX51_ECSPI;
}

129 130
static inline unsigned spi_imx_get_fifosize(struct spi_imx_data *d)
{
131
	return is_imx51_ecspi(d) ? 64 : 8;
132 133
}

134
#define MXC_SPI_BUF_RX(type)						\
135
static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx)		\
136
{									\
137
	unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA);	\
138
									\
139 140 141
	if (spi_imx->rx_buf) {						\
		*(type *)spi_imx->rx_buf = val;				\
		spi_imx->rx_buf += sizeof(type);			\
142 143 144 145
	}								\
}

#define MXC_SPI_BUF_TX(type)						\
146
static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx)		\
147 148 149
{									\
	type val = 0;							\
									\
150 151 152
	if (spi_imx->tx_buf) {						\
		val = *(type *)spi_imx->tx_buf;				\
		spi_imx->tx_buf += sizeof(type);			\
153 154
	}								\
									\
155
	spi_imx->count -= sizeof(type);					\
156
									\
157
	writel(val, spi_imx->base + MXC_CSPITXDATA);			\
158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173
}

MXC_SPI_BUF_RX(u8)
MXC_SPI_BUF_TX(u8)
MXC_SPI_BUF_RX(u16)
MXC_SPI_BUF_TX(u16)
MXC_SPI_BUF_RX(u32)
MXC_SPI_BUF_TX(u32)

/* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
 * (which is currently not the case in this driver)
 */
static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
	256, 384, 512, 768, 1024};

/* MX21, MX27 */
174
static unsigned int spi_imx_clkdiv_1(unsigned int fin,
175
		unsigned int fspi, unsigned int max, unsigned int *fres)
176
{
177
	int i;
178 179 180

	for (i = 2; i < max; i++)
		if (fspi * mxc_clkdivs[i] >= fin)
181
			break;
182

183 184
	*fres = fin / mxc_clkdivs[i];
	return i;
185 186
}

187
/* MX1, MX31, MX35, MX51 CSPI */
188
static unsigned int spi_imx_clkdiv_2(unsigned int fin,
189
		unsigned int fspi, unsigned int *fres)
190 191 192 193 194
{
	int i, div = 4;

	for (i = 0; i < 7; i++) {
		if (fspi * div >= fin)
195
			goto out;
196 197 198
		div <<= 1;
	}

199 200 201
out:
	*fres = fin / div;
	return i;
202 203
}

204 205 206 207 208
static int spi_imx_bytes_per_word(const int bpw)
{
	return DIV_ROUND_UP(bpw, BITS_PER_BYTE);
}

R
Robin Gong 已提交
209 210 211 212
static bool spi_imx_can_dma(struct spi_master *master, struct spi_device *spi,
			 struct spi_transfer *transfer)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
213
	unsigned int bpw, i;
214 215 216 217

	if (!master->dma_rx)
		return false;

218
	bpw = transfer->bits_per_word;
219 220 221 222 223 224

	bpw = spi_imx_bytes_per_word(bpw);

	if (bpw != 1 && bpw != 2 && bpw != 4)
		return false;

225 226 227 228
	for (i = spi_imx_get_fifosize(spi_imx) / 2; i > 0; i--) {
		if (!(transfer->len % (i * bpw)))
			break;
	}
229

230
	if (i == 0)
231
		return false;
R
Robin Gong 已提交
232

233 234
	spi_imx->wml = i;

235
	return true;
R
Robin Gong 已提交
236 237
}

238 239 240
#define MX51_ECSPI_CTRL		0x08
#define MX51_ECSPI_CTRL_ENABLE		(1 <<  0)
#define MX51_ECSPI_CTRL_XCH		(1 <<  2)
R
Robin Gong 已提交
241
#define MX51_ECSPI_CTRL_SMC		(1 << 3)
242
#define MX51_ECSPI_CTRL_MODE_MASK	(0xf << 4)
243
#define MX51_ECSPI_CTRL_DRCTL(drctl)	((drctl) << 16)
244 245 246 247 248 249 250 251 252 253
#define MX51_ECSPI_CTRL_POSTDIV_OFFSET	8
#define MX51_ECSPI_CTRL_PREDIV_OFFSET	12
#define MX51_ECSPI_CTRL_CS(cs)		((cs) << 18)
#define MX51_ECSPI_CTRL_BL_OFFSET	20

#define MX51_ECSPI_CONFIG	0x0c
#define MX51_ECSPI_CONFIG_SCLKPHA(cs)	(1 << ((cs) +  0))
#define MX51_ECSPI_CONFIG_SCLKPOL(cs)	(1 << ((cs) +  4))
#define MX51_ECSPI_CONFIG_SBBCTRL(cs)	(1 << ((cs) +  8))
#define MX51_ECSPI_CONFIG_SSBPOL(cs)	(1 << ((cs) + 12))
254
#define MX51_ECSPI_CONFIG_SCLKCTL(cs)	(1 << ((cs) + 20))
255 256 257 258 259

#define MX51_ECSPI_INT		0x10
#define MX51_ECSPI_INT_TEEN		(1 <<  0)
#define MX51_ECSPI_INT_RREN		(1 <<  3)

R
Robin Gong 已提交
260
#define MX51_ECSPI_DMA      0x14
261 262 263
#define MX51_ECSPI_DMA_TX_WML(wml)	((wml) & 0x3f)
#define MX51_ECSPI_DMA_RX_WML(wml)	(((wml) & 0x3f) << 16)
#define MX51_ECSPI_DMA_RXT_WML(wml)	(((wml) & 0x3f) << 24)
R
Robin Gong 已提交
264

265 266 267
#define MX51_ECSPI_DMA_TEDEN		(1 << 7)
#define MX51_ECSPI_DMA_RXDEN		(1 << 23)
#define MX51_ECSPI_DMA_RXTDEN		(1 << 31)
R
Robin Gong 已提交
268

269 270
#define MX51_ECSPI_STAT		0x18
#define MX51_ECSPI_STAT_RR		(1 <<  3)
271

272 273 274
#define MX51_ECSPI_TESTREG	0x20
#define MX51_ECSPI_TESTREG_LBC	BIT(31)

275
/* MX51 eCSPI */
276 277
static unsigned int mx51_ecspi_clkdiv(struct spi_imx_data *spi_imx,
				      unsigned int fspi, unsigned int *fres)
278 279 280 281 282 283
{
	/*
	 * there are two 4-bit dividers, the pre-divider divides by
	 * $pre, the post-divider by 2^$post
	 */
	unsigned int pre, post;
284
	unsigned int fin = spi_imx->spi_clk;
285 286 287 288 289 290 291 292 293 294 295 296

	if (unlikely(fspi > fin))
		return 0;

	post = fls(fin) - fls(fspi);
	if (fin > fspi << post)
		post++;

	/* now we have: (fin <= fspi << post) with post being minimal */

	post = max(4U, post) - 4;
	if (unlikely(post > 0xf)) {
297 298
		dev_err(spi_imx->dev, "cannot set clock freq: %u (base freq: %u)\n",
				fspi, fin);
299 300 301 302 303
		return 0xff;
	}

	pre = DIV_ROUND_UP(fin, fspi << post) - 1;

304
	dev_dbg(spi_imx->dev, "%s: fin: %u, fspi: %u, post: %u, pre: %u\n",
305
			__func__, fin, fspi, post, pre);
306 307 308 309

	/* Resulting frequency for the SCLK line. */
	*fres = (fin / (pre + 1)) >> post;

310 311
	return (pre << MX51_ECSPI_CTRL_PREDIV_OFFSET) |
		(post << MX51_ECSPI_CTRL_POSTDIV_OFFSET);
312 313
}

314
static void mx51_ecspi_intctrl(struct spi_imx_data *spi_imx, int enable)
315 316 317 318
{
	unsigned val = 0;

	if (enable & MXC_INT_TE)
319
		val |= MX51_ECSPI_INT_TEEN;
320 321

	if (enable & MXC_INT_RR)
322
		val |= MX51_ECSPI_INT_RREN;
323

324
	writel(val, spi_imx->base + MX51_ECSPI_INT);
325 326
}

327
static void mx51_ecspi_trigger(struct spi_imx_data *spi_imx)
328
{
329
	u32 reg;
R
Robin Gong 已提交
330

331 332
	reg = readl(spi_imx->base + MX51_ECSPI_CTRL);
	reg |= MX51_ECSPI_CTRL_XCH;
333
	writel(reg, spi_imx->base + MX51_ECSPI_CTRL);
334 335
}

336
static int mx51_ecspi_config(struct spi_device *spi)
337
{
338
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
339
	u32 ctrl = MX51_ECSPI_CTRL_ENABLE;
340
	u32 clk = spi_imx->speed_hz, delay, reg;
341
	u32 cfg = readl(spi_imx->base + MX51_ECSPI_CONFIG);
342

343 344 345 346 347 348 349
	/*
	 * The hardware seems to have a race condition when changing modes. The
	 * current assumption is that the selection of the channel arrives
	 * earlier in the hardware than the mode bits when they are written at
	 * the same time.
	 * So set master mode for all channels as we do not support slave mode.
	 */
350
	ctrl |= MX51_ECSPI_CTRL_MODE_MASK;
351

352 353 354 355 356 357
	/*
	 * Enable SPI_RDY handling (falling edge/level triggered).
	 */
	if (spi->mode & SPI_READY)
		ctrl |= MX51_ECSPI_CTRL_DRCTL(spi_imx->spi_drctl);

358
	/* set clock speed */
359
	ctrl |= mx51_ecspi_clkdiv(spi_imx, spi_imx->speed_hz, &clk);
360
	spi_imx->spi_bus_clk = clk;
361 362

	/* set chip select to use */
363
	ctrl |= MX51_ECSPI_CTRL_CS(spi->chip_select);
364

365
	ctrl |= (spi_imx->bits_per_word - 1) << MX51_ECSPI_CTRL_BL_OFFSET;
366

367
	cfg |= MX51_ECSPI_CONFIG_SBBCTRL(spi->chip_select);
368

369
	if (spi->mode & SPI_CPHA)
370
		cfg |= MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
371
	else
372
		cfg &= ~MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
373

374
	if (spi->mode & SPI_CPOL) {
375 376
		cfg |= MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
		cfg |= MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
377
	} else {
378 379
		cfg &= ~MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
		cfg &= ~MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
380
	}
381
	if (spi->mode & SPI_CS_HIGH)
382
		cfg |= MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
383
	else
384
		cfg &= ~MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
385

386 387 388
	if (spi_imx->usedma)
		ctrl |= MX51_ECSPI_CTRL_SMC;

389 390 391
	/* CTRL register always go first to bring out controller from reset */
	writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);

392
	reg = readl(spi_imx->base + MX51_ECSPI_TESTREG);
393
	if (spi->mode & SPI_LOOP)
394 395 396 397 398
		reg |= MX51_ECSPI_TESTREG_LBC;
	else
		reg &= ~MX51_ECSPI_TESTREG_LBC;
	writel(reg, spi_imx->base + MX51_ECSPI_TESTREG);

399
	writel(cfg, spi_imx->base + MX51_ECSPI_CONFIG);
400

401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417
	/*
	 * Wait until the changes in the configuration register CONFIGREG
	 * propagate into the hardware. It takes exactly one tick of the
	 * SCLK clock, but we will wait two SCLK clock just to be sure. The
	 * effect of the delay it takes for the hardware to apply changes
	 * is noticable if the SCLK clock run very slow. In such a case, if
	 * the polarity of SCLK should be inverted, the GPIO ChipSelect might
	 * be asserted before the SCLK polarity changes, which would disrupt
	 * the SPI communication as the device on the other end would consider
	 * the change of SCLK polarity as a clock tick already.
	 */
	delay = (2 * 1000000) / clk;
	if (likely(delay < 10))	/* SCLK is faster than 100 kHz */
		udelay(delay);
	else			/* SCLK is _very_ slow */
		usleep_range(delay, delay + 10);

R
Robin Gong 已提交
418 419 420 421
	/*
	 * Configure the DMA register: setup the watermark
	 * and enable DMA request.
	 */
422

423 424 425
	writel(MX51_ECSPI_DMA_RX_WML(spi_imx->wml) |
		MX51_ECSPI_DMA_TX_WML(spi_imx->wml) |
		MX51_ECSPI_DMA_RXT_WML(spi_imx->wml) |
426 427
		MX51_ECSPI_DMA_TEDEN | MX51_ECSPI_DMA_RXDEN |
		MX51_ECSPI_DMA_RXTDEN, spi_imx->base + MX51_ECSPI_DMA);
R
Robin Gong 已提交
428

429 430 431
	return 0;
}

432
static int mx51_ecspi_rx_available(struct spi_imx_data *spi_imx)
433
{
434
	return readl(spi_imx->base + MX51_ECSPI_STAT) & MX51_ECSPI_STAT_RR;
435 436
}

437
static void mx51_ecspi_reset(struct spi_imx_data *spi_imx)
438 439
{
	/* drain receive buffer */
440
	while (mx51_ecspi_rx_available(spi_imx))
441 442 443
		readl(spi_imx->base + MXC_CSPIRXDATA);
}

444 445 446 447 448 449
#define MX31_INTREG_TEEN	(1 << 0)
#define MX31_INTREG_RREN	(1 << 3)

#define MX31_CSPICTRL_ENABLE	(1 << 0)
#define MX31_CSPICTRL_MASTER	(1 << 1)
#define MX31_CSPICTRL_XCH	(1 << 2)
M
Martin Kaiser 已提交
450
#define MX31_CSPICTRL_SMC	(1 << 3)
451 452 453 454 455 456 457 458 459 460
#define MX31_CSPICTRL_POL	(1 << 4)
#define MX31_CSPICTRL_PHA	(1 << 5)
#define MX31_CSPICTRL_SSCTL	(1 << 6)
#define MX31_CSPICTRL_SSPOL	(1 << 7)
#define MX31_CSPICTRL_BC_SHIFT	8
#define MX35_CSPICTRL_BL_SHIFT	20
#define MX31_CSPICTRL_CS_SHIFT	24
#define MX35_CSPICTRL_CS_SHIFT	12
#define MX31_CSPICTRL_DR_SHIFT	16

M
Martin Kaiser 已提交
461 462 463 464
#define MX31_CSPI_DMAREG	0x10
#define MX31_DMAREG_RH_DEN	(1<<4)
#define MX31_DMAREG_TH_DEN	(1<<1)

465 466 467
#define MX31_CSPISTATUS		0x14
#define MX31_STATUS_RR		(1 << 3)

468 469 470
#define MX31_CSPI_TESTREG	0x1C
#define MX31_TEST_LBC		(1 << 14)

471 472 473 474
/* These functions also work for the i.MX35, but be aware that
 * the i.MX35 has a slightly different register layout for bits
 * we do not use here.
 */
475
static void mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
476 477 478 479 480 481 482 483
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
		val |= MX31_INTREG_TEEN;
	if (enable & MXC_INT_RR)
		val |= MX31_INTREG_RREN;

484
	writel(val, spi_imx->base + MXC_CSPIINT);
485 486
}

487
static void mx31_trigger(struct spi_imx_data *spi_imx)
488 489 490
{
	unsigned int reg;

491
	reg = readl(spi_imx->base + MXC_CSPICTRL);
492
	reg |= MX31_CSPICTRL_XCH;
493
	writel(reg, spi_imx->base + MXC_CSPICTRL);
494 495
}

496
static int mx31_config(struct spi_device *spi)
497
{
498
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
499
	unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
500
	unsigned int clk;
501

502
	reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, spi_imx->speed_hz, &clk) <<
503
		MX31_CSPICTRL_DR_SHIFT;
504
	spi_imx->spi_bus_clk = clk;
505

506
	if (is_imx35_cspi(spi_imx)) {
507
		reg |= (spi_imx->bits_per_word - 1) << MX35_CSPICTRL_BL_SHIFT;
508 509
		reg |= MX31_CSPICTRL_SSCTL;
	} else {
510
		reg |= (spi_imx->bits_per_word - 1) << MX31_CSPICTRL_BC_SHIFT;
511
	}
512

513
	if (spi->mode & SPI_CPHA)
514
		reg |= MX31_CSPICTRL_PHA;
515
	if (spi->mode & SPI_CPOL)
516
		reg |= MX31_CSPICTRL_POL;
517
	if (spi->mode & SPI_CS_HIGH)
518
		reg |= MX31_CSPICTRL_SSPOL;
519 520
	if (spi->cs_gpio < 0)
		reg |= (spi->cs_gpio + 32) <<
521 522
			(is_imx35_cspi(spi_imx) ? MX35_CSPICTRL_CS_SHIFT :
						  MX31_CSPICTRL_CS_SHIFT);
523

M
Martin Kaiser 已提交
524 525 526
	if (spi_imx->usedma)
		reg |= MX31_CSPICTRL_SMC;

527 528
	writel(reg, spi_imx->base + MXC_CSPICTRL);

529 530 531 532 533 534 535
	reg = readl(spi_imx->base + MX31_CSPI_TESTREG);
	if (spi->mode & SPI_LOOP)
		reg |= MX31_TEST_LBC;
	else
		reg &= ~MX31_TEST_LBC;
	writel(reg, spi_imx->base + MX31_CSPI_TESTREG);

M
Martin Kaiser 已提交
536 537 538 539 540 541 542
	if (spi_imx->usedma) {
		/* configure DMA requests when RXFIFO is half full and
		   when TXFIFO is half empty */
		writel(MX31_DMAREG_RH_DEN | MX31_DMAREG_TH_DEN,
			spi_imx->base + MX31_CSPI_DMAREG);
	}

543 544 545
	return 0;
}

546
static int mx31_rx_available(struct spi_imx_data *spi_imx)
547
{
548
	return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
549 550
}

551
static void mx31_reset(struct spi_imx_data *spi_imx)
552 553
{
	/* drain receive buffer */
554
	while (readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR)
555 556 557
		readl(spi_imx->base + MXC_CSPIRXDATA);
}

558 559 560 561 562 563 564 565 566 567 568 569 570
#define MX21_INTREG_RR		(1 << 4)
#define MX21_INTREG_TEEN	(1 << 9)
#define MX21_INTREG_RREN	(1 << 13)

#define MX21_CSPICTRL_POL	(1 << 5)
#define MX21_CSPICTRL_PHA	(1 << 6)
#define MX21_CSPICTRL_SSPOL	(1 << 8)
#define MX21_CSPICTRL_XCH	(1 << 9)
#define MX21_CSPICTRL_ENABLE	(1 << 10)
#define MX21_CSPICTRL_MASTER	(1 << 11)
#define MX21_CSPICTRL_DR_SHIFT	14
#define MX21_CSPICTRL_CS_SHIFT	19

571
static void mx21_intctrl(struct spi_imx_data *spi_imx, int enable)
572 573 574 575
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
576
		val |= MX21_INTREG_TEEN;
577
	if (enable & MXC_INT_RR)
578
		val |= MX21_INTREG_RREN;
579

580
	writel(val, spi_imx->base + MXC_CSPIINT);
581 582
}

583
static void mx21_trigger(struct spi_imx_data *spi_imx)
584 585 586
{
	unsigned int reg;

587
	reg = readl(spi_imx->base + MXC_CSPICTRL);
588
	reg |= MX21_CSPICTRL_XCH;
589
	writel(reg, spi_imx->base + MXC_CSPICTRL);
590 591
}

592
static int mx21_config(struct spi_device *spi)
593
{
594
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
595
	unsigned int reg = MX21_CSPICTRL_ENABLE | MX21_CSPICTRL_MASTER;
596
	unsigned int max = is_imx27_cspi(spi_imx) ? 16 : 18;
597 598
	unsigned int clk;

599
	reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, spi_imx->speed_hz, max, &clk)
600 601
		<< MX21_CSPICTRL_DR_SHIFT;
	spi_imx->spi_bus_clk = clk;
602

603
	reg |= spi_imx->bits_per_word - 1;
604

605
	if (spi->mode & SPI_CPHA)
606
		reg |= MX21_CSPICTRL_PHA;
607
	if (spi->mode & SPI_CPOL)
608
		reg |= MX21_CSPICTRL_POL;
609
	if (spi->mode & SPI_CS_HIGH)
610
		reg |= MX21_CSPICTRL_SSPOL;
611 612
	if (spi->cs_gpio < 0)
		reg |= (spi->cs_gpio + 32) << MX21_CSPICTRL_CS_SHIFT;
613

614
	writel(reg, spi_imx->base + MXC_CSPICTRL);
615 616 617 618

	return 0;
}

619
static int mx21_rx_available(struct spi_imx_data *spi_imx)
620
{
621
	return readl(spi_imx->base + MXC_CSPIINT) & MX21_INTREG_RR;
622 623
}

624
static void mx21_reset(struct spi_imx_data *spi_imx)
625 626 627 628
{
	writel(1, spi_imx->base + MXC_RESET);
}

629 630 631 632 633 634 635 636 637 638 639
#define MX1_INTREG_RR		(1 << 3)
#define MX1_INTREG_TEEN		(1 << 8)
#define MX1_INTREG_RREN		(1 << 11)

#define MX1_CSPICTRL_POL	(1 << 4)
#define MX1_CSPICTRL_PHA	(1 << 5)
#define MX1_CSPICTRL_XCH	(1 << 8)
#define MX1_CSPICTRL_ENABLE	(1 << 9)
#define MX1_CSPICTRL_MASTER	(1 << 10)
#define MX1_CSPICTRL_DR_SHIFT	13

640
static void mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
641 642 643 644 645 646 647 648
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
		val |= MX1_INTREG_TEEN;
	if (enable & MXC_INT_RR)
		val |= MX1_INTREG_RREN;

649
	writel(val, spi_imx->base + MXC_CSPIINT);
650 651
}

652
static void mx1_trigger(struct spi_imx_data *spi_imx)
653 654 655
{
	unsigned int reg;

656
	reg = readl(spi_imx->base + MXC_CSPICTRL);
657
	reg |= MX1_CSPICTRL_XCH;
658
	writel(reg, spi_imx->base + MXC_CSPICTRL);
659 660
}

661
static int mx1_config(struct spi_device *spi)
662
{
663
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
664
	unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
665
	unsigned int clk;
666

667
	reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, spi_imx->speed_hz, &clk) <<
668
		MX1_CSPICTRL_DR_SHIFT;
669 670
	spi_imx->spi_bus_clk = clk;

671
	reg |= spi_imx->bits_per_word - 1;
672

673
	if (spi->mode & SPI_CPHA)
674
		reg |= MX1_CSPICTRL_PHA;
675
	if (spi->mode & SPI_CPOL)
676 677
		reg |= MX1_CSPICTRL_POL;

678
	writel(reg, spi_imx->base + MXC_CSPICTRL);
679 680 681 682

	return 0;
}

683
static int mx1_rx_available(struct spi_imx_data *spi_imx)
684
{
685
	return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
686 687
}

688
static void mx1_reset(struct spi_imx_data *spi_imx)
689 690 691 692
{
	writel(1, spi_imx->base + MXC_RESET);
}

693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748
static struct spi_imx_devtype_data imx1_cspi_devtype_data = {
	.intctrl = mx1_intctrl,
	.config = mx1_config,
	.trigger = mx1_trigger,
	.rx_available = mx1_rx_available,
	.reset = mx1_reset,
	.devtype = IMX1_CSPI,
};

static struct spi_imx_devtype_data imx21_cspi_devtype_data = {
	.intctrl = mx21_intctrl,
	.config = mx21_config,
	.trigger = mx21_trigger,
	.rx_available = mx21_rx_available,
	.reset = mx21_reset,
	.devtype = IMX21_CSPI,
};

static struct spi_imx_devtype_data imx27_cspi_devtype_data = {
	/* i.mx27 cspi shares the functions with i.mx21 one */
	.intctrl = mx21_intctrl,
	.config = mx21_config,
	.trigger = mx21_trigger,
	.rx_available = mx21_rx_available,
	.reset = mx21_reset,
	.devtype = IMX27_CSPI,
};

static struct spi_imx_devtype_data imx31_cspi_devtype_data = {
	.intctrl = mx31_intctrl,
	.config = mx31_config,
	.trigger = mx31_trigger,
	.rx_available = mx31_rx_available,
	.reset = mx31_reset,
	.devtype = IMX31_CSPI,
};

static struct spi_imx_devtype_data imx35_cspi_devtype_data = {
	/* i.mx35 and later cspi shares the functions with i.mx31 one */
	.intctrl = mx31_intctrl,
	.config = mx31_config,
	.trigger = mx31_trigger,
	.rx_available = mx31_rx_available,
	.reset = mx31_reset,
	.devtype = IMX35_CSPI,
};

static struct spi_imx_devtype_data imx51_ecspi_devtype_data = {
	.intctrl = mx51_ecspi_intctrl,
	.config = mx51_ecspi_config,
	.trigger = mx51_ecspi_trigger,
	.rx_available = mx51_ecspi_rx_available,
	.reset = mx51_ecspi_reset,
	.devtype = IMX51_ECSPI,
};

749
static const struct platform_device_id spi_imx_devtype[] = {
750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770
	{
		.name = "imx1-cspi",
		.driver_data = (kernel_ulong_t) &imx1_cspi_devtype_data,
	}, {
		.name = "imx21-cspi",
		.driver_data = (kernel_ulong_t) &imx21_cspi_devtype_data,
	}, {
		.name = "imx27-cspi",
		.driver_data = (kernel_ulong_t) &imx27_cspi_devtype_data,
	}, {
		.name = "imx31-cspi",
		.driver_data = (kernel_ulong_t) &imx31_cspi_devtype_data,
	}, {
		.name = "imx35-cspi",
		.driver_data = (kernel_ulong_t) &imx35_cspi_devtype_data,
	}, {
		.name = "imx51-ecspi",
		.driver_data = (kernel_ulong_t) &imx51_ecspi_devtype_data,
	}, {
		/* sentinel */
	}
771 772
};

773 774 775 776 777 778 779 780 781
static const struct of_device_id spi_imx_dt_ids[] = {
	{ .compatible = "fsl,imx1-cspi", .data = &imx1_cspi_devtype_data, },
	{ .compatible = "fsl,imx21-cspi", .data = &imx21_cspi_devtype_data, },
	{ .compatible = "fsl,imx27-cspi", .data = &imx27_cspi_devtype_data, },
	{ .compatible = "fsl,imx31-cspi", .data = &imx31_cspi_devtype_data, },
	{ .compatible = "fsl,imx35-cspi", .data = &imx35_cspi_devtype_data, },
	{ .compatible = "fsl,imx51-ecspi", .data = &imx51_ecspi_devtype_data, },
	{ /* sentinel */ }
};
782
MODULE_DEVICE_TABLE(of, spi_imx_dt_ids);
783

784
static void spi_imx_chipselect(struct spi_device *spi, int is_active)
785
{
786 787
	int active = is_active != BITBANG_CS_INACTIVE;
	int dev_is_lowactive = !(spi->mode & SPI_CS_HIGH);
788

789
	if (!gpio_is_valid(spi->cs_gpio))
790 791
		return;

792
	gpio_set_value(spi->cs_gpio, dev_is_lowactive ^ active);
793 794
}

795
static void spi_imx_push(struct spi_imx_data *spi_imx)
796
{
797
	while (spi_imx->txfifo < spi_imx_get_fifosize(spi_imx)) {
798
		if (!spi_imx->count)
799
			break;
800 801
		spi_imx->tx(spi_imx);
		spi_imx->txfifo++;
802 803
	}

804
	spi_imx->devtype_data->trigger(spi_imx);
805 806
}

807
static irqreturn_t spi_imx_isr(int irq, void *dev_id)
808
{
809
	struct spi_imx_data *spi_imx = dev_id;
810

811
	while (spi_imx->devtype_data->rx_available(spi_imx)) {
812 813
		spi_imx->rx(spi_imx);
		spi_imx->txfifo--;
814 815
	}

816 817
	if (spi_imx->count) {
		spi_imx_push(spi_imx);
818 819 820
		return IRQ_HANDLED;
	}

821
	if (spi_imx->txfifo) {
822 823 824
		/* No data left to push, but still waiting for rx data,
		 * enable receive data available interrupt.
		 */
825
		spi_imx->devtype_data->intctrl(
826
				spi_imx, MXC_INT_RR);
827 828 829
		return IRQ_HANDLED;
	}

830
	spi_imx->devtype_data->intctrl(spi_imx, 0);
831
	complete(&spi_imx->xfer_done);
832 833 834 835

	return IRQ_HANDLED;
}

836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882
static int spi_imx_dma_configure(struct spi_master *master,
				 int bytes_per_word)
{
	int ret;
	enum dma_slave_buswidth buswidth;
	struct dma_slave_config rx = {}, tx = {};
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);

	switch (bytes_per_word) {
	case 4:
		buswidth = DMA_SLAVE_BUSWIDTH_4_BYTES;
		break;
	case 2:
		buswidth = DMA_SLAVE_BUSWIDTH_2_BYTES;
		break;
	case 1:
		buswidth = DMA_SLAVE_BUSWIDTH_1_BYTE;
		break;
	default:
		return -EINVAL;
	}

	tx.direction = DMA_MEM_TO_DEV;
	tx.dst_addr = spi_imx->base_phys + MXC_CSPITXDATA;
	tx.dst_addr_width = buswidth;
	tx.dst_maxburst = spi_imx->wml;
	ret = dmaengine_slave_config(master->dma_tx, &tx);
	if (ret) {
		dev_err(spi_imx->dev, "TX dma configuration failed with %d\n", ret);
		return ret;
	}

	rx.direction = DMA_DEV_TO_MEM;
	rx.src_addr = spi_imx->base_phys + MXC_CSPIRXDATA;
	rx.src_addr_width = buswidth;
	rx.src_maxburst = spi_imx->wml;
	ret = dmaengine_slave_config(master->dma_rx, &rx);
	if (ret) {
		dev_err(spi_imx->dev, "RX dma configuration failed with %d\n", ret);
		return ret;
	}

	spi_imx->bytes_per_word = bytes_per_word;

	return 0;
}

883
static int spi_imx_setupxfer(struct spi_device *spi,
884 885
				 struct spi_transfer *t)
{
886
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
887
	int ret;
888

889 890 891
	if (!t)
		return 0;

892 893
	spi_imx->bits_per_word = t->bits_per_word;
	spi_imx->speed_hz  = t->speed_hz;
894

895
	/* Initialize the functions for transfer */
896
	if (spi_imx->bits_per_word <= 8) {
897 898
		spi_imx->rx = spi_imx_buf_rx_u8;
		spi_imx->tx = spi_imx_buf_tx_u8;
899
	} else if (spi_imx->bits_per_word <= 16) {
900 901
		spi_imx->rx = spi_imx_buf_rx_u16;
		spi_imx->tx = spi_imx_buf_tx_u16;
902
	} else {
903 904
		spi_imx->rx = spi_imx_buf_rx_u32;
		spi_imx->tx = spi_imx_buf_tx_u32;
905
	}
906

907 908 909 910 911
	if (spi_imx_can_dma(spi_imx->bitbang.master, spi, t))
		spi_imx->usedma = 1;
	else
		spi_imx->usedma = 0;

912 913
	if (spi_imx->usedma) {
		ret = spi_imx_dma_configure(spi->master,
914
					    spi_imx_bytes_per_word(spi_imx->bits_per_word));
915 916 917 918
		if (ret)
			return ret;
	}

919
	spi_imx->devtype_data->config(spi);
920 921 922 923

	return 0;
}

R
Robin Gong 已提交
924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939
static void spi_imx_sdma_exit(struct spi_imx_data *spi_imx)
{
	struct spi_master *master = spi_imx->bitbang.master;

	if (master->dma_rx) {
		dma_release_channel(master->dma_rx);
		master->dma_rx = NULL;
	}

	if (master->dma_tx) {
		dma_release_channel(master->dma_tx);
		master->dma_tx = NULL;
	}
}

static int spi_imx_sdma_init(struct device *dev, struct spi_imx_data *spi_imx,
940
			     struct spi_master *master)
R
Robin Gong 已提交
941 942 943
{
	int ret;

R
Robin Gong 已提交
944 945 946 947
	/* use pio mode for i.mx6dl chip TKT238285 */
	if (of_machine_is_compatible("fsl,imx6dl"))
		return 0;

948 949
	spi_imx->wml = spi_imx_get_fifosize(spi_imx) / 2;

R
Robin Gong 已提交
950
	/* Prepare for TX DMA: */
951 952 953 954 955
	master->dma_tx = dma_request_slave_channel_reason(dev, "tx");
	if (IS_ERR(master->dma_tx)) {
		ret = PTR_ERR(master->dma_tx);
		dev_dbg(dev, "can't get the TX DMA channel, error %d!\n", ret);
		master->dma_tx = NULL;
R
Robin Gong 已提交
956 957 958 959
		goto err;
	}

	/* Prepare for RX : */
960 961 962 963 964
	master->dma_rx = dma_request_slave_channel_reason(dev, "rx");
	if (IS_ERR(master->dma_rx)) {
		ret = PTR_ERR(master->dma_rx);
		dev_dbg(dev, "can't get the RX DMA channel, error %d\n", ret);
		master->dma_rx = NULL;
R
Robin Gong 已提交
965 966 967
		goto err;
	}

968
	spi_imx_dma_configure(master, 1);
R
Robin Gong 已提交
969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996

	init_completion(&spi_imx->dma_rx_completion);
	init_completion(&spi_imx->dma_tx_completion);
	master->can_dma = spi_imx_can_dma;
	master->max_dma_len = MAX_SDMA_BD_BYTES;
	spi_imx->bitbang.master->flags = SPI_MASTER_MUST_RX |
					 SPI_MASTER_MUST_TX;

	return 0;
err:
	spi_imx_sdma_exit(spi_imx);
	return ret;
}

static void spi_imx_dma_rx_callback(void *cookie)
{
	struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;

	complete(&spi_imx->dma_rx_completion);
}

static void spi_imx_dma_tx_callback(void *cookie)
{
	struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;

	complete(&spi_imx->dma_tx_completion);
}

997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010
static int spi_imx_calculate_timeout(struct spi_imx_data *spi_imx, int size)
{
	unsigned long timeout = 0;

	/* Time with actual data transfer and CS change delay related to HW */
	timeout = (8 + 4) * size / spi_imx->spi_bus_clk;

	/* Add extra second for scheduler related activities */
	timeout += 1;

	/* Double calculated timeout */
	return msecs_to_jiffies(2 * timeout * MSEC_PER_SEC);
}

R
Robin Gong 已提交
1011 1012 1013
static int spi_imx_dma_transfer(struct spi_imx_data *spi_imx,
				struct spi_transfer *transfer)
{
1014
	struct dma_async_tx_descriptor *desc_tx, *desc_rx;
1015
	unsigned long transfer_timeout;
1016
	unsigned long timeout;
R
Robin Gong 已提交
1017 1018 1019
	struct spi_master *master = spi_imx->bitbang.master;
	struct sg_table *tx = &transfer->tx_sg, *rx = &transfer->rx_sg;

1020 1021 1022 1023 1024 1025 1026 1027 1028
	/*
	 * The TX DMA setup starts the transfer, so make sure RX is configured
	 * before TX.
	 */
	desc_rx = dmaengine_prep_slave_sg(master->dma_rx,
				rx->sgl, rx->nents, DMA_DEV_TO_MEM,
				DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!desc_rx)
		return -EINVAL;
R
Robin Gong 已提交
1029

1030 1031 1032 1033 1034
	desc_rx->callback = spi_imx_dma_rx_callback;
	desc_rx->callback_param = (void *)spi_imx;
	dmaengine_submit(desc_rx);
	reinit_completion(&spi_imx->dma_rx_completion);
	dma_async_issue_pending(master->dma_rx);
R
Robin Gong 已提交
1035

1036 1037 1038 1039 1040 1041
	desc_tx = dmaengine_prep_slave_sg(master->dma_tx,
				tx->sgl, tx->nents, DMA_MEM_TO_DEV,
				DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!desc_tx) {
		dmaengine_terminate_all(master->dma_tx);
		return -EINVAL;
R
Robin Gong 已提交
1042 1043
	}

1044 1045 1046
	desc_tx->callback = spi_imx_dma_tx_callback;
	desc_tx->callback_param = (void *)spi_imx;
	dmaengine_submit(desc_tx);
R
Robin Gong 已提交
1047
	reinit_completion(&spi_imx->dma_tx_completion);
1048
	dma_async_issue_pending(master->dma_tx);
R
Robin Gong 已提交
1049

1050 1051
	transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);

R
Robin Gong 已提交
1052
	/* Wait SDMA to finish the data transfer.*/
1053
	timeout = wait_for_completion_timeout(&spi_imx->dma_tx_completion,
1054
						transfer_timeout);
1055
	if (!timeout) {
1056
		dev_err(spi_imx->dev, "I/O Error in DMA TX\n");
R
Robin Gong 已提交
1057
		dmaengine_terminate_all(master->dma_tx);
1058
		dmaengine_terminate_all(master->dma_rx);
1059
		return -ETIMEDOUT;
R
Robin Gong 已提交
1060 1061
	}

1062 1063 1064 1065 1066 1067 1068 1069
	timeout = wait_for_completion_timeout(&spi_imx->dma_rx_completion,
					      transfer_timeout);
	if (!timeout) {
		dev_err(&master->dev, "I/O Error in DMA RX\n");
		spi_imx->devtype_data->reset(spi_imx);
		dmaengine_terminate_all(master->dma_rx);
		return -ETIMEDOUT;
	}
R
Robin Gong 已提交
1070

1071
	return transfer->len;
R
Robin Gong 已提交
1072 1073 1074
}

static int spi_imx_pio_transfer(struct spi_device *spi,
1075 1076
				struct spi_transfer *transfer)
{
1077
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1078 1079
	unsigned long transfer_timeout;
	unsigned long timeout;
1080

1081 1082 1083 1084
	spi_imx->tx_buf = transfer->tx_buf;
	spi_imx->rx_buf = transfer->rx_buf;
	spi_imx->count = transfer->len;
	spi_imx->txfifo = 0;
1085

1086
	reinit_completion(&spi_imx->xfer_done);
1087

1088
	spi_imx_push(spi_imx);
1089

1090
	spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE);
1091

1092 1093 1094 1095 1096 1097 1098 1099 1100
	transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);

	timeout = wait_for_completion_timeout(&spi_imx->xfer_done,
					      transfer_timeout);
	if (!timeout) {
		dev_err(&spi->dev, "I/O Error in PIO\n");
		spi_imx->devtype_data->reset(spi_imx);
		return -ETIMEDOUT;
	}
1101 1102 1103 1104

	return transfer->len;
}

R
Robin Gong 已提交
1105 1106 1107 1108 1109
static int spi_imx_transfer(struct spi_device *spi,
				struct spi_transfer *transfer)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);

1110
	if (spi_imx->usedma)
S
Sascha Hauer 已提交
1111
		return spi_imx_dma_transfer(spi_imx, transfer);
1112 1113
	else
		return spi_imx_pio_transfer(spi, transfer);
R
Robin Gong 已提交
1114 1115
}

1116
static int spi_imx_setup(struct spi_device *spi)
1117
{
1118
	dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
1119 1120
		 spi->mode, spi->bits_per_word, spi->max_speed_hz);

1121 1122 1123
	if (gpio_is_valid(spi->cs_gpio))
		gpio_direction_output(spi->cs_gpio,
				      spi->mode & SPI_CS_HIGH ? 0 : 1);
1124

1125
	spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
1126 1127 1128 1129

	return 0;
}

1130
static void spi_imx_cleanup(struct spi_device *spi)
1131 1132 1133
{
}

1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162
static int
spi_imx_prepare_message(struct spi_master *master, struct spi_message *msg)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
	int ret;

	ret = clk_enable(spi_imx->clk_per);
	if (ret)
		return ret;

	ret = clk_enable(spi_imx->clk_ipg);
	if (ret) {
		clk_disable(spi_imx->clk_per);
		return ret;
	}

	return 0;
}

static int
spi_imx_unprepare_message(struct spi_master *master, struct spi_message *msg)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);

	clk_disable(spi_imx->clk_ipg);
	clk_disable(spi_imx->clk_per);
	return 0;
}

1163
static int spi_imx_probe(struct platform_device *pdev)
1164
{
1165 1166 1167 1168 1169
	struct device_node *np = pdev->dev.of_node;
	const struct of_device_id *of_id =
			of_match_device(spi_imx_dt_ids, &pdev->dev);
	struct spi_imx_master *mxc_platform_info =
			dev_get_platdata(&pdev->dev);
1170
	struct spi_master *master;
1171
	struct spi_imx_data *spi_imx;
1172
	struct resource *res;
1173
	int i, ret, irq, spi_drctl;
1174

1175
	if (!np && !mxc_platform_info) {
1176 1177 1178 1179
		dev_err(&pdev->dev, "can't get the platform data\n");
		return -EINVAL;
	}

1180
	master = spi_alloc_master(&pdev->dev, sizeof(struct spi_imx_data));
1181 1182 1183 1184 1185 1186
	ret = of_property_read_u32(np, "fsl,spi-rdy-drctl", &spi_drctl);
	if ((ret < 0) || (spi_drctl >= 0x3)) {
		/* '11' is reserved */
		spi_drctl = 0;
	}

1187 1188 1189 1190 1191
	if (!master)
		return -ENOMEM;

	platform_set_drvdata(pdev, master);

1192
	master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
1193
	master->bus_num = np ? -1 : pdev->id;
1194

1195
	spi_imx = spi_master_get_devdata(master);
1196
	spi_imx->bitbang.master = master;
1197
	spi_imx->dev = &pdev->dev;
1198

1199 1200 1201
	spi_imx->devtype_data = of_id ? of_id->data :
		(struct spi_imx_devtype_data *)pdev->id_entry->driver_data;

1202 1203 1204 1205 1206 1207
	if (mxc_platform_info) {
		master->num_chipselect = mxc_platform_info->num_chipselect;
		master->cs_gpios = devm_kzalloc(&master->dev,
			sizeof(int) * master->num_chipselect, GFP_KERNEL);
		if (!master->cs_gpios)
			return -ENOMEM;
1208

1209 1210 1211
		for (i = 0; i < master->num_chipselect; i++)
			master->cs_gpios[i] = mxc_platform_info->chipselect[i];
 	}
1212

1213 1214 1215 1216 1217
	spi_imx->bitbang.chipselect = spi_imx_chipselect;
	spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
	spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
	spi_imx->bitbang.master->setup = spi_imx_setup;
	spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
1218 1219
	spi_imx->bitbang.master->prepare_message = spi_imx_prepare_message;
	spi_imx->bitbang.master->unprepare_message = spi_imx_unprepare_message;
1220
	spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
1221
	if (is_imx35_cspi(spi_imx) || is_imx51_ecspi(spi_imx))
1222 1223 1224
		spi_imx->bitbang.master->mode_bits |= SPI_LOOP | SPI_READY;

	spi_imx->spi_drctl = spi_drctl;
1225

1226
	init_completion(&spi_imx->xfer_done);
1227 1228

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
F
Fabio Estevam 已提交
1229 1230 1231 1232
	spi_imx->base = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(spi_imx->base)) {
		ret = PTR_ERR(spi_imx->base);
		goto out_master_put;
1233
	}
1234
	spi_imx->base_phys = res->start;
1235

1236 1237 1238
	irq = platform_get_irq(pdev, 0);
	if (irq < 0) {
		ret = irq;
F
Fabio Estevam 已提交
1239
		goto out_master_put;
1240 1241
	}

1242
	ret = devm_request_irq(&pdev->dev, irq, spi_imx_isr, 0,
1243
			       dev_name(&pdev->dev), spi_imx);
1244
	if (ret) {
1245
		dev_err(&pdev->dev, "can't get irq%d: %d\n", irq, ret);
F
Fabio Estevam 已提交
1246
		goto out_master_put;
1247 1248
	}

1249 1250 1251
	spi_imx->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
	if (IS_ERR(spi_imx->clk_ipg)) {
		ret = PTR_ERR(spi_imx->clk_ipg);
F
Fabio Estevam 已提交
1252
		goto out_master_put;
1253 1254
	}

1255 1256 1257
	spi_imx->clk_per = devm_clk_get(&pdev->dev, "per");
	if (IS_ERR(spi_imx->clk_per)) {
		ret = PTR_ERR(spi_imx->clk_per);
F
Fabio Estevam 已提交
1258
		goto out_master_put;
1259 1260
	}

1261 1262 1263 1264 1265 1266 1267
	ret = clk_prepare_enable(spi_imx->clk_per);
	if (ret)
		goto out_master_put;

	ret = clk_prepare_enable(spi_imx->clk_ipg);
	if (ret)
		goto out_put_per;
1268 1269

	spi_imx->spi_clk = clk_get_rate(spi_imx->clk_per);
R
Robin Gong 已提交
1270
	/*
M
Martin Kaiser 已提交
1271 1272
	 * Only validated on i.mx35 and i.mx6 now, can remove the constraint
	 * if validated on other chips.
R
Robin Gong 已提交
1273
	 */
M
Martin Kaiser 已提交
1274
	if (is_imx35_cspi(spi_imx) || is_imx51_ecspi(spi_imx)) {
1275
		ret = spi_imx_sdma_init(&pdev->dev, spi_imx, master);
1276 1277 1278
		if (ret == -EPROBE_DEFER)
			goto out_clk_put;

1279 1280 1281 1282
		if (ret < 0)
			dev_err(&pdev->dev, "dma setup error %d, use pio\n",
				ret);
	}
1283

1284
	spi_imx->devtype_data->reset(spi_imx);
1285

1286
	spi_imx->devtype_data->intctrl(spi_imx, 0);
1287

1288
	master->dev.of_node = pdev->dev.of_node;
1289
	ret = spi_bitbang_start(&spi_imx->bitbang);
1290 1291 1292 1293 1294
	if (ret) {
		dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
		goto out_clk_put;
	}

1295 1296
	if (!master->cs_gpios) {
		dev_err(&pdev->dev, "No CS GPIOs available\n");
1297
		ret = -EINVAL;
1298 1299 1300
		goto out_clk_put;
	}

1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313
	for (i = 0; i < master->num_chipselect; i++) {
		if (!gpio_is_valid(master->cs_gpios[i]))
			continue;

		ret = devm_gpio_request(&pdev->dev, master->cs_gpios[i],
					DRIVER_NAME);
		if (ret) {
			dev_err(&pdev->dev, "Can't get CS GPIO %i\n",
				master->cs_gpios[i]);
			goto out_clk_put;
		}
	}

1314 1315
	dev_info(&pdev->dev, "probed\n");

1316 1317
	clk_disable(spi_imx->clk_ipg);
	clk_disable(spi_imx->clk_per);
1318 1319 1320
	return ret;

out_clk_put:
1321
	clk_disable_unprepare(spi_imx->clk_ipg);
1322 1323
out_put_per:
	clk_disable_unprepare(spi_imx->clk_per);
F
Fabio Estevam 已提交
1324
out_master_put:
1325
	spi_master_put(master);
F
Fabio Estevam 已提交
1326

1327 1328 1329
	return ret;
}

1330
static int spi_imx_remove(struct platform_device *pdev)
1331 1332
{
	struct spi_master *master = platform_get_drvdata(pdev);
1333
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1334

1335
	spi_bitbang_stop(&spi_imx->bitbang);
1336

1337
	writel(0, spi_imx->base + MXC_CSPICTRL);
1338 1339
	clk_unprepare(spi_imx->clk_ipg);
	clk_unprepare(spi_imx->clk_per);
R
Robin Gong 已提交
1340
	spi_imx_sdma_exit(spi_imx);
1341 1342 1343 1344 1345
	spi_master_put(master);

	return 0;
}

1346
static struct platform_driver spi_imx_driver = {
1347 1348
	.driver = {
		   .name = DRIVER_NAME,
1349
		   .of_match_table = spi_imx_dt_ids,
1350
		   },
1351
	.id_table = spi_imx_devtype,
1352
	.probe = spi_imx_probe,
1353
	.remove = spi_imx_remove,
1354
};
1355
module_platform_driver(spi_imx_driver);
1356 1357 1358 1359

MODULE_DESCRIPTION("SPI Master Controller driver");
MODULE_AUTHOR("Sascha Hauer, Pengutronix");
MODULE_LICENSE("GPL");
F
Fabio Estevam 已提交
1360
MODULE_ALIAS("platform:" DRIVER_NAME);