amdgpu_vcn.c 19.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright 2016 Advanced Micro Devices, Inc.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
 * USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 */

#include <linux/firmware.h>
#include <linux/module.h>
29 30
#include <linux/pci.h>

31 32 33 34 35 36 37
#include "amdgpu.h"
#include "amdgpu_pm.h"
#include "amdgpu_vcn.h"
#include "soc15d.h"

/* Firmware Names */
#define FIRMWARE_RAVEN		"amdgpu/raven_vcn.bin"
38
#define FIRMWARE_PICASSO	"amdgpu/picasso_vcn.bin"
39
#define FIRMWARE_RAVEN2		"amdgpu/raven2_vcn.bin"
40
#define FIRMWARE_ARCTURUS 	"amdgpu/arcturus_vcn.bin"
41
#define FIRMWARE_RENOIR 	"amdgpu/renoir_vcn.bin"
42
#define FIRMWARE_NAVI10 	"amdgpu/navi10_vcn.bin"
J
James Zhu 已提交
43
#define FIRMWARE_NAVI14 	"amdgpu/navi14_vcn.bin"
44
#define FIRMWARE_NAVI12 	"amdgpu/navi12_vcn.bin"
45 46

MODULE_FIRMWARE(FIRMWARE_RAVEN);
47
MODULE_FIRMWARE(FIRMWARE_PICASSO);
48
MODULE_FIRMWARE(FIRMWARE_RAVEN2);
49
MODULE_FIRMWARE(FIRMWARE_ARCTURUS);
50
MODULE_FIRMWARE(FIRMWARE_RENOIR);
51
MODULE_FIRMWARE(FIRMWARE_NAVI10);
J
James Zhu 已提交
52
MODULE_FIRMWARE(FIRMWARE_NAVI14);
53
MODULE_FIRMWARE(FIRMWARE_NAVI12);
54 55 56 57 58 59 60 61

static void amdgpu_vcn_idle_work_handler(struct work_struct *work);

int amdgpu_vcn_sw_init(struct amdgpu_device *adev)
{
	unsigned long bo_size;
	const char *fw_name;
	const struct common_firmware_header *hdr;
62
	unsigned char fw_check;
63
	int i, r;
64 65

	INIT_DELAYED_WORK(&adev->vcn.idle_work, amdgpu_vcn_idle_work_handler);
66 67
	mutex_init(&adev->vcn.vcn_pg_lock);
	atomic_set(&adev->vcn.total_submission_cnt, 0);
68 69
	for (i = 0; i < adev->vcn.num_vcn_inst; i++)
		atomic_set(&adev->vcn.inst[i].dpg_enc_submission_cnt, 0);
70 71 72

	switch (adev->asic_type) {
	case CHIP_RAVEN:
73
		if (adev->rev_id >= 8)
74
			fw_name = FIRMWARE_RAVEN2;
75 76
		else if (adev->pdev->device == 0x15d8)
			fw_name = FIRMWARE_PICASSO;
77 78
		else
			fw_name = FIRMWARE_RAVEN;
79
		break;
80 81
	case CHIP_ARCTURUS:
		fw_name = FIRMWARE_ARCTURUS;
82 83 84
		if ((adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) &&
		    (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG))
			adev->vcn.indirect_sram = true;
85
		break;
86 87 88 89 90 91
	case CHIP_RENOIR:
		fw_name = FIRMWARE_RENOIR;
		if ((adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) &&
		    (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG))
			adev->vcn.indirect_sram = true;
		break;
92 93
	case CHIP_NAVI10:
		fw_name = FIRMWARE_NAVI10;
94 95 96
		if ((adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) &&
		    (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG))
			adev->vcn.indirect_sram = true;
97
		break;
98
	case CHIP_NAVI14:
J
James Zhu 已提交
99
		fw_name = FIRMWARE_NAVI14;
100
		if ((adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) &&
101
		    (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG))
102
			adev->vcn.indirect_sram = true;
J
James Zhu 已提交
103
		break;
104 105 106 107 108 109
	case CHIP_NAVI12:
		fw_name = FIRMWARE_NAVI12;
		if ((adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) &&
		    (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG))
			adev->vcn.indirect_sram = true;
		break;
110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130
	default:
		return -EINVAL;
	}

	r = request_firmware(&adev->vcn.fw, fw_name, adev->dev);
	if (r) {
		dev_err(adev->dev, "amdgpu_vcn: Can't load firmware \"%s\"\n",
			fw_name);
		return r;
	}

	r = amdgpu_ucode_validate(adev->vcn.fw);
	if (r) {
		dev_err(adev->dev, "amdgpu_vcn: Can't validate firmware \"%s\"\n",
			fw_name);
		release_firmware(adev->vcn.fw);
		adev->vcn.fw = NULL;
		return r;
	}

	hdr = (const struct common_firmware_header *)adev->vcn.fw->data;
131
	adev->vcn.fw_version = le32_to_cpu(hdr->ucode_version);
132

133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158
	/* Bit 20-23, it is encode major and non-zero for new naming convention.
	 * This field is part of version minor and DRM_DISABLED_FLAG in old naming
	 * convention. Since the l:wq!atest version minor is 0x5B and DRM_DISABLED_FLAG
	 * is zero in old naming convention, this field is always zero so far.
	 * These four bits are used to tell which naming convention is present.
	 */
	fw_check = (le32_to_cpu(hdr->ucode_version) >> 20) & 0xf;
	if (fw_check) {
		unsigned int dec_ver, enc_major, enc_minor, vep, fw_rev;

		fw_rev = le32_to_cpu(hdr->ucode_version) & 0xfff;
		enc_minor = (le32_to_cpu(hdr->ucode_version) >> 12) & 0xff;
		enc_major = fw_check;
		dec_ver = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xf;
		vep = (le32_to_cpu(hdr->ucode_version) >> 28) & 0xf;
		DRM_INFO("Found VCN firmware Version ENC: %hu.%hu DEC: %hu VEP: %hu Revision: %hu\n",
			enc_major, enc_minor, dec_ver, vep, fw_rev);
	} else {
		unsigned int version_major, version_minor, family_id;

		family_id = le32_to_cpu(hdr->ucode_version) & 0xff;
		version_major = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xff;
		version_minor = (le32_to_cpu(hdr->ucode_version) >> 8) & 0xff;
		DRM_INFO("Found VCN firmware Version: %hu.%hu Family ID: %hu\n",
			version_major, version_minor, family_id);
	}
159

160
	bo_size = AMDGPU_VCN_STACK_SIZE + AMDGPU_VCN_CONTEXT_SIZE;
161
	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
162
		bo_size += AMDGPU_GPU_PAGE_ALIGN(le32_to_cpu(hdr->ucode_size_bytes) + 8);
163 164

	for (i = 0; i < adev->vcn.num_vcn_inst; i++) {
165 166 167
		if (adev->vcn.harvest_config & (1 << i))
			continue;

168 169 170 171 172 173 174
		r = amdgpu_bo_create_kernel(adev, bo_size, PAGE_SIZE,
						AMDGPU_GEM_DOMAIN_VRAM, &adev->vcn.inst[i].vcpu_bo,
						&adev->vcn.inst[i].gpu_addr, &adev->vcn.inst[i].cpu_addr);
		if (r) {
			dev_err(adev->dev, "(%d) failed to allocate vcn bo\n", r);
			return r;
		}
175

176 177 178 179 180 181 182 183
		if (adev->vcn.indirect_sram) {
			r = amdgpu_bo_create_kernel(adev, 64 * 2 * 4, PAGE_SIZE,
					AMDGPU_GEM_DOMAIN_VRAM, &adev->vcn.inst[i].dpg_sram_bo,
					&adev->vcn.inst[i].dpg_sram_gpu_addr, &adev->vcn.inst[i].dpg_sram_cpu_addr);
			if (r) {
				dev_err(adev->dev, "VCN %d (%d) failed to allocate DPG bo\n", i, r);
				return r;
			}
184
		}
185 186 187 188 189

		r = amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_ALIGN(sizeof(struct amdgpu_fw_shared)),
				PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM, &adev->vcn.inst[i].fw_shared_bo,
				&adev->vcn.inst[i].fw_shared_gpu_addr, &adev->vcn.inst[i].fw_shared_cpu_addr);
		if (r) {
190
			dev_err(adev->dev, "VCN %d (%d) failed to allocate firmware shared bo\n", i, r);
191 192
			return r;
		}
193 194
	}

195 196 197 198 199
	return 0;
}

int amdgpu_vcn_sw_fini(struct amdgpu_device *adev)
{
200
	int i, j;
201

202 203
	cancel_delayed_work_sync(&adev->vcn.idle_work);

204
	for (j = 0; j < adev->vcn.num_vcn_inst; ++j) {
205 206
		if (adev->vcn.harvest_config & (1 << j))
			continue;
207 208 209 210 211

		amdgpu_bo_free_kernel(&adev->vcn.inst[j].fw_shared_bo,
					  &adev->vcn.inst[j].fw_shared_gpu_addr,
					  (void **)&adev->vcn.inst[j].fw_shared_cpu_addr);

212 213 214 215 216
		if (adev->vcn.indirect_sram) {
			amdgpu_bo_free_kernel(&adev->vcn.inst[j].dpg_sram_bo,
						  &adev->vcn.inst[j].dpg_sram_gpu_addr,
						  (void **)&adev->vcn.inst[j].dpg_sram_cpu_addr);
		}
217
		kvfree(adev->vcn.inst[j].saved_bo);
218

219 220 221
		amdgpu_bo_free_kernel(&adev->vcn.inst[j].vcpu_bo,
					  &adev->vcn.inst[j].gpu_addr,
					  (void **)&adev->vcn.inst[j].cpu_addr);
222

223
		amdgpu_ring_fini(&adev->vcn.inst[j].ring_dec);
L
Leo Liu 已提交
224

225 226 227
		for (i = 0; i < adev->vcn.num_enc_rings; ++i)
			amdgpu_ring_fini(&adev->vcn.inst[j].ring_enc[i]);
	}
228

229
	release_firmware(adev->vcn.fw);
230
	mutex_destroy(&adev->vcn.vcn_pg_lock);
231 232 233 234 235 236 237 238

	return 0;
}

int amdgpu_vcn_suspend(struct amdgpu_device *adev)
{
	unsigned size;
	void *ptr;
239
	int i;
240

241 242
	cancel_delayed_work_sync(&adev->vcn.idle_work);

243
	for (i = 0; i < adev->vcn.num_vcn_inst; ++i) {
244 245
		if (adev->vcn.harvest_config & (1 << i))
			continue;
246 247
		if (adev->vcn.inst[i].vcpu_bo == NULL)
			return 0;
248

249 250
		size = amdgpu_bo_size(adev->vcn.inst[i].vcpu_bo);
		ptr = adev->vcn.inst[i].cpu_addr;
251

252 253 254
		adev->vcn.inst[i].saved_bo = kvmalloc(size, GFP_KERNEL);
		if (!adev->vcn.inst[i].saved_bo)
			return -ENOMEM;
255

256 257
		memcpy_fromio(adev->vcn.inst[i].saved_bo, ptr, size);
	}
258 259 260 261 262 263 264
	return 0;
}

int amdgpu_vcn_resume(struct amdgpu_device *adev)
{
	unsigned size;
	void *ptr;
265
	int i;
266

267
	for (i = 0; i < adev->vcn.num_vcn_inst; ++i) {
268 269
		if (adev->vcn.harvest_config & (1 << i))
			continue;
270 271 272 273 274 275 276 277 278 279 280 281 282 283 284
		if (adev->vcn.inst[i].vcpu_bo == NULL)
			return -EINVAL;

		size = amdgpu_bo_size(adev->vcn.inst[i].vcpu_bo);
		ptr = adev->vcn.inst[i].cpu_addr;

		if (adev->vcn.inst[i].saved_bo != NULL) {
			memcpy_toio(ptr, adev->vcn.inst[i].saved_bo, size);
			kvfree(adev->vcn.inst[i].saved_bo);
			adev->vcn.inst[i].saved_bo = NULL;
		} else {
			const struct common_firmware_header *hdr;
			unsigned offset;

			hdr = (const struct common_firmware_header *)adev->vcn.fw->data;
285
			if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
286 287 288 289 290 291 292
				offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
				memcpy_toio(adev->vcn.inst[i].cpu_addr, adev->vcn.fw->data + offset,
					    le32_to_cpu(hdr->ucode_size_bytes));
				size -= le32_to_cpu(hdr->ucode_size_bytes);
				ptr += le32_to_cpu(hdr->ucode_size_bytes);
			}
			memset_io(ptr, 0, size);
293
		}
294 295 296 297
	}
	return 0;
}

298 299 300 301
static void amdgpu_vcn_idle_work_handler(struct work_struct *work)
{
	struct amdgpu_device *adev =
		container_of(work, struct amdgpu_device, vcn.idle_work.work);
302 303
	unsigned int fences = 0, fence[AMDGPU_MAX_VCN_INSTANCES] = {0};
	unsigned int i, j;
304

305
	for (j = 0; j < adev->vcn.num_vcn_inst; ++j) {
306 307
		if (adev->vcn.harvest_config & (1 << j))
			continue;
308

309 310 311
		for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
			fence[j] += amdgpu_fence_count_emitted(&adev->vcn.inst[j].ring_enc[i]);
		}
312

313 314
		if (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG)	{
			struct dpg_pause_state new_state;
315

316 317
			if (fence[j] ||
				unlikely(atomic_read(&adev->vcn.inst[j].dpg_enc_submission_cnt)))
318 319 320
				new_state.fw_based = VCN_DPG_STATE__PAUSE;
			else
				new_state.fw_based = VCN_DPG_STATE__UNPAUSE;
321

322
			adev->vcn.pause_dpg_mode(adev, j, &new_state);
323
		}
324

325 326 327
		fence[j] += amdgpu_fence_count_emitted(&adev->vcn.inst[j].ring_dec);
		fences += fence[j];
	}
328

329
	if (!fences && !atomic_read(&adev->vcn.total_submission_cnt)) {
330
		amdgpu_gfx_off_ctrl(adev, true);
331 332
		amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCN,
		       AMD_PG_STATE_GATE);
333 334 335 336 337 338 339 340 341
	} else {
		schedule_delayed_work(&adev->vcn.idle_work, VCN_IDLE_TIMEOUT);
	}
}

void amdgpu_vcn_ring_begin_use(struct amdgpu_ring *ring)
{
	struct amdgpu_device *adev = ring->adev;

342 343 344 345 346 347 348
	atomic_inc(&adev->vcn.total_submission_cnt);
	cancel_delayed_work_sync(&adev->vcn.idle_work);

	mutex_lock(&adev->vcn.vcn_pg_lock);
	amdgpu_gfx_off_ctrl(adev, false);
	amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCN,
	       AMD_PG_STATE_UNGATE);
349 350 351 352

	if (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG)	{
		struct dpg_pause_state new_state;

353 354
		if (ring->funcs->type == AMDGPU_RING_TYPE_VCN_ENC) {
			atomic_inc(&adev->vcn.inst[ring->me].dpg_enc_submission_cnt);
355
			new_state.fw_based = VCN_DPG_STATE__PAUSE;
356 357 358
		} else {
			unsigned int fences = 0;
			unsigned int i;
359

360 361 362 363 364 365 366 367
			for (i = 0; i < adev->vcn.num_enc_rings; ++i)
				fences += amdgpu_fence_count_emitted(&adev->vcn.inst[ring->me].ring_enc[i]);

			if (fences || atomic_read(&adev->vcn.inst[ring->me].dpg_enc_submission_cnt))
				new_state.fw_based = VCN_DPG_STATE__PAUSE;
			else
				new_state.fw_based = VCN_DPG_STATE__UNPAUSE;
		}
368

369
		adev->vcn.pause_dpg_mode(adev, ring->me, &new_state);
370
	}
371
	mutex_unlock(&adev->vcn.vcn_pg_lock);
372 373 374 375
}

void amdgpu_vcn_ring_end_use(struct amdgpu_ring *ring)
{
376 377 378 379
	if (ring->adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG &&
		ring->funcs->type == AMDGPU_RING_TYPE_VCN_ENC)
		atomic_dec(&ring->adev->vcn.inst[ring->me].dpg_enc_submission_cnt);

380 381
	atomic_dec(&ring->adev->vcn.total_submission_cnt);

382 383 384
	schedule_delayed_work(&ring->adev->vcn.idle_work, VCN_IDLE_TIMEOUT);
}

385 386 387 388 389 390 391
int amdgpu_vcn_dec_ring_test_ring(struct amdgpu_ring *ring)
{
	struct amdgpu_device *adev = ring->adev;
	uint32_t tmp = 0;
	unsigned i;
	int r;

392
	WREG32(adev->vcn.inst[ring->me].external.scratch9, 0xCAFEDEAD);
393
	r = amdgpu_ring_alloc(ring, 3);
394
	if (r)
395
		return r;
396
	amdgpu_ring_write(ring, PACKET0(adev->vcn.internal.scratch9, 0));
397 398 399
	amdgpu_ring_write(ring, 0xDEADBEEF);
	amdgpu_ring_commit(ring);
	for (i = 0; i < adev->usec_timeout; i++) {
400
		tmp = RREG32(adev->vcn.inst[ring->me].external.scratch9);
401 402
		if (tmp == 0xDEADBEEF)
			break;
403
		udelay(1);
404 405
	}

406 407 408
	if (i >= adev->usec_timeout)
		r = -ETIMEDOUT;

409 410 411
	return r;
}

412
static int amdgpu_vcn_dec_send_msg(struct amdgpu_ring *ring,
413
				   struct amdgpu_bo *bo,
414
				   struct dma_fence **fence)
415
{
416 417
	struct amdgpu_device *adev = ring->adev;
	struct dma_fence *f = NULL;
418 419 420 421 422
	struct amdgpu_job *job;
	struct amdgpu_ib *ib;
	uint64_t addr;
	int i, r;

423 424
	r = amdgpu_job_alloc_with_ib(adev, 64,
					AMDGPU_IB_POOL_DIRECT, &job);
425 426 427 428 429
	if (r)
		goto err;

	ib = &job->ibs[0];
	addr = amdgpu_bo_gpu_offset(bo);
L
Leo Liu 已提交
430
	ib->ptr[0] = PACKET0(adev->vcn.internal.data0, 0);
431
	ib->ptr[1] = addr;
L
Leo Liu 已提交
432
	ib->ptr[2] = PACKET0(adev->vcn.internal.data1, 0);
433
	ib->ptr[3] = addr >> 32;
L
Leo Liu 已提交
434
	ib->ptr[4] = PACKET0(adev->vcn.internal.cmd, 0);
435 436
	ib->ptr[5] = 0;
	for (i = 6; i < 16; i += 2) {
L
Leo Liu 已提交
437
		ib->ptr[i] = PACKET0(adev->vcn.internal.nop, 0);
438 439 440 441
		ib->ptr[i+1] = 0;
	}
	ib->length_dw = 16;

442
	r = amdgpu_job_submit_direct(job, ring, &f);
443 444
	if (r)
		goto err_free;
445

446 447 448
	amdgpu_bo_fence(bo, f, false);
	amdgpu_bo_unreserve(bo);
	amdgpu_bo_unref(&bo);
449 450 451 452 453 454 455 456 457 458 459

	if (fence)
		*fence = dma_fence_get(f);
	dma_fence_put(f);

	return 0;

err_free:
	amdgpu_job_free(job);

err:
460 461
	amdgpu_bo_unreserve(bo);
	amdgpu_bo_unref(&bo);
462 463 464 465 466 467 468
	return r;
}

static int amdgpu_vcn_dec_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
			      struct dma_fence **fence)
{
	struct amdgpu_device *adev = ring->adev;
469
	struct amdgpu_bo *bo = NULL;
470 471 472
	uint32_t *msg;
	int r, i;

473 474 475
	r = amdgpu_bo_create_reserved(adev, 1024, PAGE_SIZE,
				      AMDGPU_GEM_DOMAIN_VRAM,
				      &bo, NULL, (void **)&msg);
476 477 478
	if (r)
		return r;

479
	msg[0] = cpu_to_le32(0x00000028);
480
	msg[1] = cpu_to_le32(0x00000038);
481
	msg[2] = cpu_to_le32(0x00000001);
482
	msg[3] = cpu_to_le32(0x00000000);
483
	msg[4] = cpu_to_le32(handle);
484
	msg[5] = cpu_to_le32(0x00000000);
485 486
	msg[6] = cpu_to_le32(0x00000001);
	msg[7] = cpu_to_le32(0x00000028);
487
	msg[8] = cpu_to_le32(0x00000010);
488
	msg[9] = cpu_to_le32(0x00000000);
489 490
	msg[10] = cpu_to_le32(0x00000007);
	msg[11] = cpu_to_le32(0x00000000);
491 492 493
	msg[12] = cpu_to_le32(0x00000780);
	msg[13] = cpu_to_le32(0x00000440);
	for (i = 14; i < 1024; ++i)
494 495
		msg[i] = cpu_to_le32(0x0);

496
	return amdgpu_vcn_dec_send_msg(ring, bo, fence);
497 498 499
}

static int amdgpu_vcn_dec_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
500
			       struct dma_fence **fence)
501 502
{
	struct amdgpu_device *adev = ring->adev;
503
	struct amdgpu_bo *bo = NULL;
504 505 506
	uint32_t *msg;
	int r, i;

507 508 509
	r = amdgpu_bo_create_reserved(adev, 1024, PAGE_SIZE,
				      AMDGPU_GEM_DOMAIN_VRAM,
				      &bo, NULL, (void **)&msg);
510 511 512
	if (r)
		return r;

513 514 515 516 517 518 519
	msg[0] = cpu_to_le32(0x00000028);
	msg[1] = cpu_to_le32(0x00000018);
	msg[2] = cpu_to_le32(0x00000000);
	msg[3] = cpu_to_le32(0x00000002);
	msg[4] = cpu_to_le32(handle);
	msg[5] = cpu_to_le32(0x00000000);
	for (i = 6; i < 1024; ++i)
520 521
		msg[i] = cpu_to_le32(0x0);

522
	return amdgpu_vcn_dec_send_msg(ring, bo, fence);
523 524 525 526 527 528 529 530
}

int amdgpu_vcn_dec_ring_test_ib(struct amdgpu_ring *ring, long timeout)
{
	struct dma_fence *fence;
	long r;

	r = amdgpu_vcn_dec_get_create_msg(ring, 1, NULL);
531
	if (r)
532 533
		goto error;

534
	r = amdgpu_vcn_dec_get_destroy_msg(ring, 1, &fence);
535
	if (r)
536 537 538
		goto error;

	r = dma_fence_wait_timeout(fence, false, timeout);
539
	if (r == 0)
540
		r = -ETIMEDOUT;
541
	else if (r > 0)
542 543 544 545 546 547
		r = 0;

	dma_fence_put(fence);
error:
	return r;
}
L
Leo Liu 已提交
548

549 550 551
int amdgpu_vcn_enc_ring_test_ring(struct amdgpu_ring *ring)
{
	struct amdgpu_device *adev = ring->adev;
552
	uint32_t rptr;
553 554 555
	unsigned i;
	int r;

556 557 558
	if (amdgpu_sriov_vf(adev))
		return 0;

559
	r = amdgpu_ring_alloc(ring, 16);
560
	if (r)
561
		return r;
562

563 564
	rptr = amdgpu_ring_get_rptr(ring);

565
	amdgpu_ring_write(ring, VCN_ENC_CMD_END);
566 567 568 569 570
	amdgpu_ring_commit(ring);

	for (i = 0; i < adev->usec_timeout; i++) {
		if (amdgpu_ring_get_rptr(ring) != rptr)
			break;
571
		udelay(1);
572 573
	}

574
	if (i >= adev->usec_timeout)
575 576 577 578 579
		r = -ETIMEDOUT;

	return r;
}

L
Leo Liu 已提交
580
static int amdgpu_vcn_enc_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
581 582
					 struct amdgpu_bo *bo,
					 struct dma_fence **fence)
L
Leo Liu 已提交
583
{
L
Leo Liu 已提交
584
	const unsigned ib_size_dw = 16;
L
Leo Liu 已提交
585 586 587
	struct amdgpu_job *job;
	struct amdgpu_ib *ib;
	struct dma_fence *f = NULL;
588
	uint64_t addr;
L
Leo Liu 已提交
589 590
	int i, r;

591 592
	r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4,
					AMDGPU_IB_POOL_DIRECT, &job);
L
Leo Liu 已提交
593 594 595 596
	if (r)
		return r;

	ib = &job->ibs[0];
597
	addr = amdgpu_bo_gpu_offset(bo);
L
Leo Liu 已提交
598 599

	ib->length_dw = 0;
L
Leo Liu 已提交
600 601
	ib->ptr[ib->length_dw++] = 0x00000018;
	ib->ptr[ib->length_dw++] = 0x00000001; /* session info */
L
Leo Liu 已提交
602
	ib->ptr[ib->length_dw++] = handle;
603 604
	ib->ptr[ib->length_dw++] = upper_32_bits(addr);
	ib->ptr[ib->length_dw++] = addr;
L
Leo Liu 已提交
605
	ib->ptr[ib->length_dw++] = 0x0000000b;
L
Leo Liu 已提交
606

L
Leo Liu 已提交
607 608 609
	ib->ptr[ib->length_dw++] = 0x00000014;
	ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
	ib->ptr[ib->length_dw++] = 0x0000001c;
L
Leo Liu 已提交
610 611 612
	ib->ptr[ib->length_dw++] = 0x00000000;
	ib->ptr[ib->length_dw++] = 0x00000000;

L
Leo Liu 已提交
613 614
	ib->ptr[ib->length_dw++] = 0x00000008;
	ib->ptr[ib->length_dw++] = 0x08000001; /* op initialize */
L
Leo Liu 已提交
615 616 617 618

	for (i = ib->length_dw; i < ib_size_dw; ++i)
		ib->ptr[i] = 0x0;

619
	r = amdgpu_job_submit_direct(job, ring, &f);
L
Leo Liu 已提交
620 621 622 623 624 625
	if (r)
		goto err;

	if (fence)
		*fence = dma_fence_get(f);
	dma_fence_put(f);
L
Leo Liu 已提交
626

L
Leo Liu 已提交
627 628 629 630 631 632 633 634
	return 0;

err:
	amdgpu_job_free(job);
	return r;
}

static int amdgpu_vcn_enc_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
635 636
					  struct amdgpu_bo *bo,
					  struct dma_fence **fence)
L
Leo Liu 已提交
637
{
L
Leo Liu 已提交
638
	const unsigned ib_size_dw = 16;
L
Leo Liu 已提交
639 640 641
	struct amdgpu_job *job;
	struct amdgpu_ib *ib;
	struct dma_fence *f = NULL;
642
	uint64_t addr;
L
Leo Liu 已提交
643 644
	int i, r;

645 646
	r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4,
					AMDGPU_IB_POOL_DIRECT, &job);
L
Leo Liu 已提交
647 648 649 650
	if (r)
		return r;

	ib = &job->ibs[0];
651
	addr = amdgpu_bo_gpu_offset(bo);
L
Leo Liu 已提交
652 653

	ib->length_dw = 0;
L
Leo Liu 已提交
654 655
	ib->ptr[ib->length_dw++] = 0x00000018;
	ib->ptr[ib->length_dw++] = 0x00000001;
L
Leo Liu 已提交
656
	ib->ptr[ib->length_dw++] = handle;
657 658
	ib->ptr[ib->length_dw++] = upper_32_bits(addr);
	ib->ptr[ib->length_dw++] = addr;
L
Leo Liu 已提交
659
	ib->ptr[ib->length_dw++] = 0x0000000b;
L
Leo Liu 已提交
660

L
Leo Liu 已提交
661 662 663
	ib->ptr[ib->length_dw++] = 0x00000014;
	ib->ptr[ib->length_dw++] = 0x00000002;
	ib->ptr[ib->length_dw++] = 0x0000001c;
L
Leo Liu 已提交
664 665 666
	ib->ptr[ib->length_dw++] = 0x00000000;
	ib->ptr[ib->length_dw++] = 0x00000000;

L
Leo Liu 已提交
667 668
	ib->ptr[ib->length_dw++] = 0x00000008;
	ib->ptr[ib->length_dw++] = 0x08000002; /* op close session */
L
Leo Liu 已提交
669 670 671 672

	for (i = ib->length_dw; i < ib_size_dw; ++i)
		ib->ptr[i] = 0x0;

673
	r = amdgpu_job_submit_direct(job, ring, &f);
L
Leo Liu 已提交
674 675
	if (r)
		goto err;
L
Leo Liu 已提交
676 677 678 679

	if (fence)
		*fence = dma_fence_get(f);
	dma_fence_put(f);
L
Leo Liu 已提交
680

L
Leo Liu 已提交
681 682 683 684 685 686 687 688 689 690
	return 0;

err:
	amdgpu_job_free(job);
	return r;
}

int amdgpu_vcn_enc_ring_test_ib(struct amdgpu_ring *ring, long timeout)
{
	struct dma_fence *fence = NULL;
691
	struct amdgpu_bo *bo = NULL;
L
Leo Liu 已提交
692 693
	long r;

694 695 696 697 698 699 700
	r = amdgpu_bo_create_reserved(ring->adev, 128 * 1024, PAGE_SIZE,
				      AMDGPU_GEM_DOMAIN_VRAM,
				      &bo, NULL, NULL);
	if (r)
		return r;

	r = amdgpu_vcn_enc_get_create_msg(ring, 1, bo, NULL);
701
	if (r)
L
Leo Liu 已提交
702 703
		goto error;

704
	r = amdgpu_vcn_enc_get_destroy_msg(ring, 1, bo, &fence);
705
	if (r)
L
Leo Liu 已提交
706 707 708
		goto error;

	r = dma_fence_wait_timeout(fence, false, timeout);
709
	if (r == 0)
L
Leo Liu 已提交
710
		r = -ETIMEDOUT;
711
	else if (r > 0)
L
Leo Liu 已提交
712
		r = 0;
713

L
Leo Liu 已提交
714 715
error:
	dma_fence_put(fence);
716 717
	amdgpu_bo_unreserve(bo);
	amdgpu_bo_unref(&bo);
L
Leo Liu 已提交
718 719
	return r;
}