ata_piix.c 47.6 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
 *    ata_piix.c - Intel PATA/SATA controllers
 *
 *    Maintained by:  Jeff Garzik <jgarzik@pobox.com>
 *    		    Please ALWAYS copy linux-ide@vger.kernel.org
 *		    on emails.
 *
 *
 *	Copyright 2003-2005 Red Hat Inc
 *	Copyright 2003-2005 Jeff Garzik
 *
 *
 *	Copyright header from piix.c:
 *
 *  Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
 *  Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
17
 *  Copyright (C) 2003 Red Hat Inc
18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39
 *
 *
 *  This program is free software; you can redistribute it and/or modify
 *  it under the terms of the GNU General Public License as published by
 *  the Free Software Foundation; either version 2, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful,
 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *  GNU General Public License for more details.
 *
 *  You should have received a copy of the GNU General Public License
 *  along with this program; see the file COPYING.  If not, write to
 *  the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
 *
 *
 *  libata documentation is available via 'make {ps|pdf}docs',
 *  as Documentation/DocBook/libata.*
 *
 *  Hardware documentation available at http://developer.intel.com/
 *
A
Alan Cox 已提交
40
 * Documentation
L
Lucas De Marchi 已提交
41 42
 *	Publicly available from Intel web site. Errata documentation
 * is also publicly available. As an aide to anyone hacking on this
43
 * driver the list of errata that are relevant is below, going back to
A
Alan Cox 已提交
44 45
 * PIIX4. Older device documentation is now a bit tricky to find.
 *
T
Thomas Weber 已提交
46
 * The chipsets all follow very much the same design. The original Triton
L
Lucas De Marchi 已提交
47
 * series chipsets do _not_ support independent device timings, but this
A
Alan Cox 已提交
48 49
 * is fixed in Triton II. With the odd mobile exception the chips then
 * change little except in gaining more modes until SATA arrives. This
L
Lucas De Marchi 已提交
50
 * driver supports only the chips with independent timing (that is those
A
Alan Cox 已提交
51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74
 * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
 * for the early chip drivers.
 *
 * Errata of note:
 *
 * Unfixable
 *	PIIX4    errata #9	- Only on ultra obscure hw
 *	ICH3	 errata #13     - Not observed to affect real hw
 *				  by Intel
 *
 * Things we must deal with
 *	PIIX4	errata #10	- BM IDE hang with non UDMA
 *				  (must stop/start dma to recover)
 *	440MX   errata #15	- As PIIX4 errata #10
 *	PIIX4	errata #15	- Must not read control registers
 * 				  during a PIO transfer
 *	440MX   errata #13	- As PIIX4 errata #15
 *	ICH2	errata #21	- DMA mode 0 doesn't work right
 *	ICH0/1  errata #55	- As ICH2 errata #21
 *	ICH2	spec c #9	- Extra operations needed to handle
 *				  drive hotswap [NOT YET SUPPORTED]
 *	ICH2    spec c #20	- IDE PRD must not cross a 64K boundary
 *				  and must be dword aligned
 *	ICH2    spec c #24	- UDMA mode 4,5 t85/86 should be 6ns not 3.3
75
 *	ICH7	errata #16	- MWDMA1 timings are incorrect
A
Alan Cox 已提交
76 77 78 79 80 81 82 83
 *
 * Should have been BIOS fixed:
 *	450NX:	errata #19	- DMA hangs on old 450NX
 *	450NX:  errata #20	- DMA hangs on old 450NX
 *	450NX:  errata #25	- Corruption with DMA on old 450NX
 *	ICH3    errata #15      - IDE deadlock under high load
 *				  (BIOS must set dev 31 fn 0 bit 23)
 *	ICH3	errata #18	- Don't use native mode
L
Linus Torvalds 已提交
84 85 86 87 88 89 90 91
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
92
#include <linux/device.h>
93
#include <linux/gfp.h>
L
Linus Torvalds 已提交
94 95
#include <scsi/scsi_host.h>
#include <linux/libata.h>
96
#include <linux/dmi.h>
L
Linus Torvalds 已提交
97 98

#define DRV_NAME	"ata_piix"
99
#define DRV_VERSION	"2.13"
L
Linus Torvalds 已提交
100 101 102 103 104

enum {
	PIIX_IOCFG		= 0x54, /* IDE I/O configuration register */
	ICH5_PMR		= 0x90, /* port mapping register */
	ICH5_PCS		= 0x92,	/* port control and status */
T
Tejun Heo 已提交
105 106 107 108
	PIIX_SIDPR_BAR		= 5,
	PIIX_SIDPR_LEN		= 16,
	PIIX_SIDPR_IDX		= 0,
	PIIX_SIDPR_DATA		= 4,
L
Linus Torvalds 已提交
109

110
	PIIX_FLAG_CHECKINTR	= (1 << 28), /* make sure PCI INTx enabled */
T
Tejun Heo 已提交
111
	PIIX_FLAG_SIDPR		= (1 << 29), /* SATA idx/data pair regs */
L
Linus Torvalds 已提交
112

113 114
	PIIX_PATA_FLAGS		= ATA_FLAG_SLAVE_POSS,
	PIIX_SATA_FLAGS		= ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
T
Tejun Heo 已提交
115

116 117
	PIIX_FLAG_PIO16		= (1 << 30), /*support 16bit PIO only*/

L
Linus Torvalds 已提交
118 119 120
	PIIX_80C_PRI		= (1 << 5) | (1 << 4),
	PIIX_80C_SEC		= (1 << 7) | (1 << 6),

121 122 123 124 125 126
	/* constants for mapping table */
	P0			= 0,  /* port 0 */
	P1			= 1,  /* port 1 */
	P2			= 2,  /* port 2 */
	P3			= 3,  /* port 3 */
	IDE			= -1, /* IDE */
L
Lucas De Marchi 已提交
127
	NA			= -2, /* not available */
128 129
	RV			= -3, /* reserved */

130
	PIIX_AHCI_DEVICE	= 6,
131 132 133

	/* host->flags bits */
	PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
L
Linus Torvalds 已提交
134 135
};

136 137 138 139 140 141 142
enum piix_controller_ids {
	/* controller IDs */
	piix_pata_mwdma,	/* PIIX3 MWDMA only */
	piix_pata_33,		/* PIIX4 at 33Mhz */
	ich_pata_33,		/* ICH up to UDMA 33 only */
	ich_pata_66,		/* ICH up to 66 Mhz */
	ich_pata_100,		/* ICH up to UDMA 100 */
143
	ich_pata_100_nomwdma1,	/* ICH up to UDMA 100 but with no MWDMA1*/
144 145
	ich5_sata,
	ich6_sata,
146 147
	ich6m_sata,
	ich8_sata,
148
	ich8_2port_sata,
149 150
	ich8m_apple_sata,	/* locks up on second port enable */
	tolapai_sata,
151
	piix_pata_vmw,			/* PIIX4 for VMware, spurious DMA_ERR */
152
	ich8_sata_snb,
153 154
};

155 156
struct piix_map_db {
	const u32 mask;
157
	const u16 port_enable;
158 159 160
	const int map[][4];
};

161 162
struct piix_host_priv {
	const int *map;
163
	u32 saved_iocfg;
T
Tejun Heo 已提交
164
	void __iomem *sidpr;
165 166
};

167 168
static int piix_init_one(struct pci_dev *pdev,
			 const struct pci_device_id *ent);
169
static void piix_remove_one(struct pci_dev *pdev);
170
static int piix_pata_prereset(struct ata_link *link, unsigned long deadline);
171 172 173
static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
A
Alan Cox 已提交
174
static int ich_pata_cable_detect(struct ata_port *ap);
175
static u8 piix_vmw_bmdma_status(struct ata_port *ap);
T
Tejun Heo 已提交
176 177 178 179
static int piix_sidpr_scr_read(struct ata_link *link,
			       unsigned int reg, u32 *val);
static int piix_sidpr_scr_write(struct ata_link *link,
				unsigned int reg, u32 val);
T
Tejun Heo 已提交
180 181
static int piix_sidpr_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
			      unsigned hints);
182
static bool piix_irq_check(struct ata_port *ap);
183
static int piix_port_start(struct ata_port *ap);
184 185 186 187
#ifdef CONFIG_PM
static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
static int piix_pci_device_resume(struct pci_dev *pdev);
#endif
L
Linus Torvalds 已提交
188 189 190

static unsigned int in_module_init = 1;

191
static const struct pci_device_id piix_pci_tbl[] = {
A
Alan 已提交
192 193
	/* Intel PIIX3 for the 430HX etc */
	{ 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
194 195
	/* VMware ICH4 */
	{ 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216
	/* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
	/* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
	{ 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
	/* Intel PIIX4 */
	{ 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
	/* Intel PIIX4 */
	{ 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
	/* Intel PIIX */
	{ 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
	/* Intel ICH (i810, i815, i840) UDMA 66*/
	{ 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
	/* Intel ICH0 : UDMA 33*/
	{ 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
	/* Intel ICH2M */
	{ 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
	{ 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/*  Intel ICH3M */
	{ 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* Intel ICH3 (E7500/1) UDMA 100 */
	{ 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
B
Ben Hutchings 已提交
217 218
	/* Intel ICH4-L */
	{ 0x8086, 0x24C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
219 220 221 222
	/* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
	{ 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	{ 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* Intel ICH5 */
223
	{ 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
224 225
	/* C-ICH (i810E2) */
	{ 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
226
	/* ESB (855GME/875P + 6300ESB) UDMA 100  */
227 228 229 230
	{ 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* ICH6 (and 6) (i915) UDMA 100 */
	{ 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* ICH7/7-R (i945, i975) UDMA 100*/
231 232
	{ 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
	{ 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
233 234
	/* ICH8 Mobile PATA Controller */
	{ 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
L
Linus Torvalds 已提交
235

A
Alan Cox 已提交
236
	/* SATA ports */
237

238
	/* 82801EB (ICH5) */
L
Linus Torvalds 已提交
239
	{ 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
240
	/* 82801EB (ICH5) */
L
Linus Torvalds 已提交
241
	{ 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
242
	/* 6300ESB (ICH5 variant with broken PCS present bits) */
243
	{ 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
244
	/* 6300ESB pretending RAID */
245
	{ 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
246
	/* 82801FB/FW (ICH6/ICH6W) */
L
Linus Torvalds 已提交
247
	{ 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
248
	/* 82801FR/FRW (ICH6R/ICH6RW) */
249
	{ 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
250 251 252
	/* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
	 * Attach iff the controller is in IDE mode. */
	{ 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
253
	  PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
254
	/* 82801GB/GR/GH (ICH7, identical to ICH6) */
255
	{ 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
256
	/* 2801GBM/GHM (ICH7M, identical to ICH6M) */
257
	{ 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
258
	/* Enterprise Southbridge 2 (631xESB/632xESB) */
259
	{ 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
260
	/* SATA Controller 1 IDE (ICH8) */
261
	{ 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
262
	/* SATA Controller 2 IDE (ICH8) */
T
Tejun Heo 已提交
263
	{ 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
264
	/* Mobile SATA Controller IDE (ICH8M), Apple */
265
	{ 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
T
Tejun Heo 已提交
266
	{ 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
267
	{ 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
T
Tejun Heo 已提交
268 269
	/* Mobile SATA Controller IDE (ICH8M) */
	{ 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
270
	/* SATA Controller IDE (ICH9) */
271
	{ 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
272
	/* SATA Controller IDE (ICH9) */
T
Tejun Heo 已提交
273
	{ 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
274
	/* SATA Controller IDE (ICH9) */
T
Tejun Heo 已提交
275
	{ 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
276
	/* SATA Controller IDE (ICH9M) */
T
Tejun Heo 已提交
277
	{ 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
278
	/* SATA Controller IDE (ICH9M) */
T
Tejun Heo 已提交
279
	{ 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
280
	/* SATA Controller IDE (ICH9M) */
281
	{ 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
282
	/* SATA Controller IDE (Tolapai) */
283
	{ 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
284
	/* SATA Controller IDE (ICH10) */
285
	{ 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
286 287 288
	/* SATA Controller IDE (ICH10) */
	{ 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
	/* SATA Controller IDE (ICH10) */
289
	{ 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
290 291
	/* SATA Controller IDE (ICH10) */
	{ 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
292 293 294
	/* SATA Controller IDE (PCH) */
	{ 0x8086, 0x3b20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
	/* SATA Controller IDE (PCH) */
295 296
	{ 0x8086, 0x3b21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
	/* SATA Controller IDE (PCH) */
297 298
	{ 0x8086, 0x3b26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
	/* SATA Controller IDE (PCH) */
299 300
	{ 0x8086, 0x3b28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
	/* SATA Controller IDE (PCH) */
301 302 303
	{ 0x8086, 0x3b2d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
	/* SATA Controller IDE (PCH) */
	{ 0x8086, 0x3b2e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
304
	/* SATA Controller IDE (CPT) */
305
	{ 0x8086, 0x1c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
306
	/* SATA Controller IDE (CPT) */
307
	{ 0x8086, 0x1c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
308 309 310 311
	/* SATA Controller IDE (CPT) */
	{ 0x8086, 0x1c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
	/* SATA Controller IDE (CPT) */
	{ 0x8086, 0x1c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
312
	/* SATA Controller IDE (PBG) */
313
	{ 0x8086, 0x1d00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
314 315
	/* SATA Controller IDE (PBG) */
	{ 0x8086, 0x1d08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
316
	/* SATA Controller IDE (Panther Point) */
317
	{ 0x8086, 0x1e00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
318
	/* SATA Controller IDE (Panther Point) */
319
	{ 0x8086, 0x1e01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
320 321 322 323
	/* SATA Controller IDE (Panther Point) */
	{ 0x8086, 0x1e08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
	/* SATA Controller IDE (Panther Point) */
	{ 0x8086, 0x1e09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
L
Linus Torvalds 已提交
324 325 326 327 328 329 330
	{ }	/* terminate list */
};

static struct pci_driver piix_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= piix_pci_tbl,
	.probe			= piix_init_one,
331
	.remove			= piix_remove_one,
332
#ifdef CONFIG_PM
333 334
	.suspend		= piix_pci_device_suspend,
	.resume			= piix_pci_device_resume,
335
#endif
L
Linus Torvalds 已提交
336 337
};

338
static struct scsi_host_template piix_sht = {
339
	ATA_BMDMA_SHT(DRV_NAME),
L
Linus Torvalds 已提交
340 341
};

342
static struct ata_port_operations piix_sata_ops = {
A
Alan Cox 已提交
343
	.inherits		= &ata_bmdma32_port_ops,
344
	.sff_irq_check		= piix_irq_check,
345
	.port_start		= piix_port_start,
346 347 348 349
};

static struct ata_port_operations piix_pata_ops = {
	.inherits		= &piix_sata_ops,
350
	.cable_detect		= ata_cable_40wire,
L
Linus Torvalds 已提交
351 352
	.set_piomode		= piix_set_piomode,
	.set_dmamode		= piix_set_dmamode,
353
	.prereset		= piix_pata_prereset,
L
Linus Torvalds 已提交
354 355
};

356 357 358
static struct ata_port_operations piix_vmw_ops = {
	.inherits		= &piix_pata_ops,
	.bmdma_status		= piix_vmw_bmdma_status,
359 360
};

361 362 363 364
static struct ata_port_operations ich_pata_ops = {
	.inherits		= &piix_pata_ops,
	.cable_detect		= ich_pata_cable_detect,
	.set_dmamode		= ich_set_dmamode,
L
Linus Torvalds 已提交
365 366
};

T
Tejun Heo 已提交
367 368 369 370 371 372 373 374 375 376
static struct device_attribute *piix_sidpr_shost_attrs[] = {
	&dev_attr_link_power_management_policy,
	NULL
};

static struct scsi_host_template piix_sidpr_sht = {
	ATA_BMDMA_SHT(DRV_NAME),
	.shost_attrs		= piix_sidpr_shost_attrs,
};

377 378
static struct ata_port_operations piix_sidpr_sata_ops = {
	.inherits		= &piix_sata_ops,
379
	.hardreset		= sata_std_hardreset,
T
Tejun Heo 已提交
380 381
	.scr_read		= piix_sidpr_scr_read,
	.scr_write		= piix_sidpr_scr_write,
T
Tejun Heo 已提交
382
	.set_lpm		= piix_sidpr_set_lpm,
T
Tejun Heo 已提交
383 384
};

385
static const struct piix_map_db ich5_map_db = {
386
	.mask = 0x7,
387
	.port_enable = 0x3,
388 389 390 391 392 393 394 395 396 397 398 399 400
	.map = {
		/* PM   PS   SM   SS       MAP  */
		{  P0,  NA,  P1,  NA }, /* 000b */
		{  P1,  NA,  P0,  NA }, /* 001b */
		{  RV,  RV,  RV,  RV },
		{  RV,  RV,  RV,  RV },
		{  P0,  P1, IDE, IDE }, /* 100b */
		{  P1,  P0, IDE, IDE }, /* 101b */
		{ IDE, IDE,  P0,  P1 }, /* 110b */
		{ IDE, IDE,  P1,  P0 }, /* 111b */
	},
};

401
static const struct piix_map_db ich6_map_db = {
402
	.mask = 0x3,
403
	.port_enable = 0xf,
404 405
	.map = {
		/* PM   PS   SM   SS       MAP */
T
Tejun Heo 已提交
406
		{  P0,  P2,  P1,  P3 }, /* 00b */
407 408 409 410 411 412
		{ IDE, IDE,  P1,  P3 }, /* 01b */
		{  P0,  P2, IDE, IDE }, /* 10b */
		{  RV,  RV,  RV,  RV },
	},
};

413
static const struct piix_map_db ich6m_map_db = {
414
	.mask = 0x3,
415
	.port_enable = 0x5,
416 417

	/* Map 01b isn't specified in the doc but some notebooks use
418 419
	 * it anyway.  MAP 01b have been spotted on both ICH6M and
	 * ICH7M.
420 421 422
	 */
	.map = {
		/* PM   PS   SM   SS       MAP */
423
		{  P0,  P2,  NA,  NA }, /* 00b */
424 425 426 427 428 429
		{ IDE, IDE,  P1,  P3 }, /* 01b */
		{  P0,  P2, IDE, IDE }, /* 10b */
		{  RV,  RV,  RV,  RV },
	},
};

430 431
static const struct piix_map_db ich8_map_db = {
	.mask = 0x3,
432
	.port_enable = 0xf,
433 434
	.map = {
		/* PM   PS   SM   SS       MAP */
435
		{  P0,  P2,  P1,  P3 }, /* 00b (hardwired when in AHCI) */
436
		{  RV,  RV,  RV,  RV },
T
Tejun Heo 已提交
437
		{  P0,  P2, IDE, IDE }, /* 10b (IDE mode) */
438 439 440 441
		{  RV,  RV,  RV,  RV },
	},
};

T
Tejun Heo 已提交
442
static const struct piix_map_db ich8_2port_map_db = {
J
Jason Gaston 已提交
443 444 445 446 447 448 449 450 451
	.mask = 0x3,
	.port_enable = 0x3,
	.map = {
		/* PM   PS   SM   SS       MAP */
		{  P0,  NA,  P1,  NA }, /* 00b */
		{  RV,  RV,  RV,  RV }, /* 01b */
		{  RV,  RV,  RV,  RV }, /* 10b */
		{  RV,  RV,  RV,  RV },
	},
452 453
};

454 455 456 457 458 459 460 461 462 463 464 465
static const struct piix_map_db ich8m_apple_map_db = {
	.mask = 0x3,
	.port_enable = 0x1,
	.map = {
		/* PM   PS   SM   SS       MAP */
		{  P0,  NA,  NA,  NA }, /* 00b */
		{  RV,  RV,  RV,  RV },
		{  P0,  P2, IDE, IDE }, /* 10b */
		{  RV,  RV,  RV,  RV },
	},
};

T
Tejun Heo 已提交
466
static const struct piix_map_db tolapai_map_db = {
467 468 469 470 471 472 473 474 475 476 477
	.mask = 0x3,
	.port_enable = 0x3,
	.map = {
		/* PM   PS   SM   SS       MAP */
		{  P0,  NA,  P1,  NA }, /* 00b */
		{  RV,  RV,  RV,  RV }, /* 01b */
		{  RV,  RV,  RV,  RV }, /* 10b */
		{  RV,  RV,  RV,  RV },
	},
};

478 479 480
static const struct piix_map_db *piix_map_db_table[] = {
	[ich5_sata]		= &ich5_map_db,
	[ich6_sata]		= &ich6_map_db,
481 482
	[ich6m_sata]		= &ich6m_map_db,
	[ich8_sata]		= &ich8_map_db,
T
Tejun Heo 已提交
483
	[ich8_2port_sata]	= &ich8_2port_map_db,
484 485
	[ich8m_apple_sata]	= &ich8m_apple_map_db,
	[tolapai_sata]		= &tolapai_map_db,
486
	[ich8_sata_snb]		= &ich8_map_db,
487 488
};

L
Linus Torvalds 已提交
489
static struct ata_port_info piix_port_info[] = {
T
Tejun Heo 已提交
490 491 492
	[piix_pata_mwdma] = 	/* PIIX3 MWDMA only */
	{
		.flags		= PIIX_PATA_FLAGS,
493 494
		.pio_mask	= ATA_PIO4,
		.mwdma_mask	= ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
T
Tejun Heo 已提交
495 496 497
		.port_ops	= &piix_pata_ops,
	},

498
	[piix_pata_33] =	/* PIIX4 at 33MHz */
499
	{
T
Tejun Heo 已提交
500
		.flags		= PIIX_PATA_FLAGS,
501 502 503
		.pio_mask	= ATA_PIO4,
		.mwdma_mask	= ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
		.udma_mask	= ATA_UDMA2,
504 505 506
		.port_ops	= &piix_pata_ops,
	},

507
	[ich_pata_33] = 	/* ICH0 - ICH at 33Mhz*/
508
	{
T
Tejun Heo 已提交
509
		.flags		= PIIX_PATA_FLAGS,
510 511 512
		.pio_mask 	= ATA_PIO4,
		.mwdma_mask	= ATA_MWDMA12_ONLY, /* Check: maybe MWDMA0 is ok  */
		.udma_mask	= ATA_UDMA2,
513 514
		.port_ops	= &ich_pata_ops,
	},
515 516

	[ich_pata_66] = 	/* ICH controllers up to 66MHz */
L
Linus Torvalds 已提交
517
	{
T
Tejun Heo 已提交
518
		.flags		= PIIX_PATA_FLAGS,
519 520
		.pio_mask 	= ATA_PIO4,
		.mwdma_mask	= ATA_MWDMA12_ONLY, /* MWDMA0 is broken on chip */
521 522 523
		.udma_mask	= ATA_UDMA4,
		.port_ops	= &ich_pata_ops,
	},
524

525
	[ich_pata_100] =
526
	{
T
Tejun Heo 已提交
527
		.flags		= PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
528 529 530
		.pio_mask	= ATA_PIO4,
		.mwdma_mask	= ATA_MWDMA12_ONLY,
		.udma_mask	= ATA_UDMA5,
531
		.port_ops	= &ich_pata_ops,
L
Linus Torvalds 已提交
532 533
	},

534 535 536 537 538 539 540 541 542
	[ich_pata_100_nomwdma1] =
	{
		.flags		= PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
		.pio_mask	= ATA_PIO4,
		.mwdma_mask	= ATA_MWDMA2_ONLY,
		.udma_mask	= ATA_UDMA5,
		.port_ops	= &ich_pata_ops,
	},

543
	[ich5_sata] =
L
Linus Torvalds 已提交
544
	{
545
		.flags		= PIIX_SATA_FLAGS,
546 547
		.pio_mask	= ATA_PIO4,
		.mwdma_mask	= ATA_MWDMA2,
548
		.udma_mask	= ATA_UDMA6,
L
Linus Torvalds 已提交
549 550 551
		.port_ops	= &piix_sata_ops,
	},

552
	[ich6_sata] =
L
Linus Torvalds 已提交
553
	{
554
		.flags		= PIIX_SATA_FLAGS,
555 556
		.pio_mask	= ATA_PIO4,
		.mwdma_mask	= ATA_MWDMA2,
557
		.udma_mask	= ATA_UDMA6,
L
Linus Torvalds 已提交
558 559 560
		.port_ops	= &piix_sata_ops,
	},

561
	[ich6m_sata] =
562
	{
563
		.flags		= PIIX_SATA_FLAGS,
564 565
		.pio_mask	= ATA_PIO4,
		.mwdma_mask	= ATA_MWDMA2,
566
		.udma_mask	= ATA_UDMA6,
567 568
		.port_ops	= &piix_sata_ops,
	},
569

570
	[ich8_sata] =
571
	{
572
		.flags		= PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
573 574
		.pio_mask	= ATA_PIO4,
		.mwdma_mask	= ATA_MWDMA2,
575
		.udma_mask	= ATA_UDMA6,
576 577
		.port_ops	= &piix_sata_ops,
	},
578

T
Tejun Heo 已提交
579
	[ich8_2port_sata] =
580
	{
581
		.flags		= PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
582 583
		.pio_mask	= ATA_PIO4,
		.mwdma_mask	= ATA_MWDMA2,
584 585 586
		.udma_mask	= ATA_UDMA6,
		.port_ops	= &piix_sata_ops,
	},
587

588
	[tolapai_sata] =
589
	{
590
		.flags		= PIIX_SATA_FLAGS,
591 592
		.pio_mask	= ATA_PIO4,
		.mwdma_mask	= ATA_MWDMA2,
593 594 595
		.udma_mask	= ATA_UDMA6,
		.port_ops	= &piix_sata_ops,
	},
596

597
	[ich8m_apple_sata] =
598
	{
T
Tejun Heo 已提交
599
		.flags		= PIIX_SATA_FLAGS,
600 601
		.pio_mask	= ATA_PIO4,
		.mwdma_mask	= ATA_MWDMA2,
602 603 604 605
		.udma_mask	= ATA_UDMA6,
		.port_ops	= &piix_sata_ops,
	},

606 607 608
	[piix_pata_vmw] =
	{
		.flags		= PIIX_PATA_FLAGS,
609 610 611
		.pio_mask	= ATA_PIO4,
		.mwdma_mask	= ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
		.udma_mask	= ATA_UDMA2,
612 613 614
		.port_ops	= &piix_vmw_ops,
	},

615 616 617 618 619 620 621 622 623 624 625 626 627
	/*
	 * some Sandybridge chipsets have broken 32 mode up to now,
	 * see https://bugzilla.kernel.org/show_bug.cgi?id=40592
	 */
	[ich8_sata_snb] =
	{
		.flags		= PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR | PIIX_FLAG_PIO16,
		.pio_mask	= ATA_PIO4,
		.mwdma_mask	= ATA_MWDMA2,
		.udma_mask	= ATA_UDMA6,
		.port_ops	= &piix_sata_ops,
	},

L
Linus Torvalds 已提交
628 629 630 631 632 633 634 635 636 637 638 639 640
};

static struct pci_bits piix_enable_bits[] = {
	{ 0x41U, 1U, 0x80UL, 0x80UL },	/* port 0 */
	{ 0x43U, 1U, 0x80UL, 0x80UL },	/* port 1 */
};

MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
MODULE_VERSION(DRV_VERSION);

641 642 643 644 645 646 647 648 649 650 651 652 653
struct ich_laptop {
	u16 device;
	u16 subvendor;
	u16 subdevice;
};

/*
 *	List of laptops that use short cables rather than 80 wire
 */

static const struct ich_laptop ich_laptop[] = {
	/* devid, subvendor, subdev */
	{ 0x27DF, 0x0005, 0x0280 },	/* ICH7 on Acer 5602WLMi */
654
	{ 0x27DF, 0x1025, 0x0102 },	/* ICH7 on Acer 5602aWLMi */
655
	{ 0x27DF, 0x1025, 0x0110 },	/* ICH7 on Acer 3682WLMi */
656
	{ 0x27DF, 0x1028, 0x02b0 },	/* ICH7 on unknown Dell */
657
	{ 0x27DF, 0x1043, 0x1267 },	/* ICH7 on Asus W5F */
658
	{ 0x27DF, 0x103C, 0x30A1 },	/* ICH7 on HP Compaq nc2400 */
659
	{ 0x27DF, 0x103C, 0x361a },	/* ICH7 on unknown HP  */
660
	{ 0x27DF, 0x1071, 0xD221 },	/* ICH7 on Hercules EC-900 */
661
	{ 0x27DF, 0x152D, 0x0778 },	/* ICH7 on unknown Intel */
662
	{ 0x24CA, 0x1025, 0x0061 },	/* ICH4 on ACER Aspire 2023WLMi */
663 664
	{ 0x24CA, 0x1025, 0x003d },	/* ICH4 on ACER TM290 */
	{ 0x266F, 0x1025, 0x0066 },	/* ICH6 on ACER Aspire 1694WLMi */
665
	{ 0x2653, 0x1043, 0x82D8 },	/* ICH6M on Asus Eee 701 */
666
	{ 0x27df, 0x104d, 0x900e },	/* ICH7 on Sony TZ-90 */
667 668 669 670
	/* end marker */
	{ 0, }
};

671 672 673 674 675 676 677 678
static int piix_port_start(struct ata_port *ap)
{
	if (!(ap->flags & PIIX_FLAG_PIO16))
		ap->pflags |= ATA_PFLAG_PIO32 | ATA_PFLAG_PIO32CHANGE;

	return ata_bmdma_port_start(ap);
}

L
Linus Torvalds 已提交
679
/**
A
Alan Cox 已提交
680
 *	ich_pata_cable_detect - Probe host controller cable detect info
L
Linus Torvalds 已提交
681 682 683 684 685 686 687 688
 *	@ap: Port for which cable detect info is desired
 *
 *	Read 80c cable indicator from ATA PCI device's PCI config
 *	register.  This register is normally set by firmware (BIOS).
 *
 *	LOCKING:
 *	None (inherited from caller).
 */
689

A
Alan Cox 已提交
690
static int ich_pata_cable_detect(struct ata_port *ap)
L
Linus Torvalds 已提交
691
{
J
Jeff Garzik 已提交
692
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
693
	struct piix_host_priv *hpriv = ap->host->private_data;
694
	const struct ich_laptop *lap = &ich_laptop[0];
695
	u8 mask;
L
Linus Torvalds 已提交
696

697 698 699 700
	/* Check for specials - Acer Aspire 5602WLMi */
	while (lap->device) {
		if (lap->device == pdev->device &&
		    lap->subvendor == pdev->subsystem_vendor &&
701
		    lap->subdevice == pdev->subsystem_device)
A
Alan Cox 已提交
702
			return ATA_CBL_PATA40_SHORT;
703

704 705 706
		lap++;
	}

L
Linus Torvalds 已提交
707
	/* check BIOS cable detect results */
708
	mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
709
	if ((hpriv->saved_iocfg & mask) == 0)
A
Alan Cox 已提交
710 711
		return ATA_CBL_PATA40;
	return ATA_CBL_PATA80;
L
Linus Torvalds 已提交
712 713 714
}

/**
715
 *	piix_pata_prereset - prereset for PATA host controller
T
Tejun Heo 已提交
716
 *	@link: Target link
717
 *	@deadline: deadline jiffies for the operation
L
Linus Torvalds 已提交
718
 *
719 720 721
 *	LOCKING:
 *	None (inherited from caller).
 */
T
Tejun Heo 已提交
722
static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
L
Linus Torvalds 已提交
723
{
T
Tejun Heo 已提交
724
	struct ata_port *ap = link->ap;
J
Jeff Garzik 已提交
725
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
L
Linus Torvalds 已提交
726

727 728
	if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
		return -ENOENT;
T
Tejun Heo 已提交
729
	return ata_sff_prereset(link, deadline);
730 731
}

732 733
static DEFINE_SPINLOCK(piix_lock);

L
Linus Torvalds 已提交
734 735 736 737 738 739 740 741 742 743 744
/**
 *	piix_set_piomode - Initialize host controller PATA PIO timings
 *	@ap: Port whose timings we are configuring
 *	@adev: um
 *
 *	Set PIO mode for device, in host controller PCI config space.
 *
 *	LOCKING:
 *	None (inherited from caller).
 */

745
static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
L
Linus Torvalds 已提交
746
{
J
Jeff Garzik 已提交
747
	struct pci_dev *dev	= to_pci_dev(ap->host->dev);
748 749
	unsigned long flags;
	unsigned int pio	= adev->pio_mode - XFER_PIO_0;
L
Linus Torvalds 已提交
750
	unsigned int is_slave	= (adev->devno != 0);
751
	unsigned int master_port= ap->port_no ? 0x42 : 0x40;
L
Linus Torvalds 已提交
752 753 754
	unsigned int slave_port	= 0x44;
	u16 master_data;
	u8 slave_data;
755 756
	u8 udma_enable;
	int control = 0;
757

758 759 760 761
	/*
	 *	See Intel Document 298600-004 for the timing programing rules
	 *	for ICH controllers.
	 */
L
Linus Torvalds 已提交
762 763 764 765 766 767 768 769

	static const	 /* ISP  RTC */
	u8 timings[][2]	= { { 0, 0 },
			    { 0, 0 },
			    { 1, 0 },
			    { 2, 1 },
			    { 2, 3 }, };

770 771 772 773 774
	if (pio >= 2)
		control |= 1;	/* TIME1 enable */
	if (ata_pio_need_iordy(adev))
		control |= 2;	/* IE enable */

775
	/* Intel specifies that the PPE functionality is for disk only */
776 777 778
	if (adev->class == ATA_DEV_ATA)
		control |= 4;	/* PPE enable */

779 780
	spin_lock_irqsave(&piix_lock, flags);

T
Tejun Heo 已提交
781 782 783 784
	/* PIO configuration clears DTE unconditionally.  It will be
	 * programmed in set_dmamode which is guaranteed to be called
	 * after set_piomode if any DMA mode is available.
	 */
L
Linus Torvalds 已提交
785 786
	pci_read_config_word(dev, master_port, &master_data);
	if (is_slave) {
T
Tejun Heo 已提交
787 788
		/* clear TIME1|IE1|PPE1|DTE1 */
		master_data &= 0xff0f;
789 790
		/* enable PPE1, IE1 and TIME1 as needed */
		master_data |= (control << 4);
L
Linus Torvalds 已提交
791
		pci_read_config_byte(dev, slave_port, &slave_data);
792
		slave_data &= (ap->port_no ? 0x0f : 0xf0);
793
		/* Load the timing nibble for this slave */
T
Tejun Heo 已提交
794 795
		slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
						<< (ap->port_no ? 4 : 0);
L
Linus Torvalds 已提交
796
	} else {
T
Tejun Heo 已提交
797 798
		/* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
		master_data &= 0xccf0;
799 800
		/* Enable PPE, IE and TIME as appropriate */
		master_data |= control;
T
Tejun Heo 已提交
801
		/* load ISP and RCT */
L
Linus Torvalds 已提交
802 803 804 805
		master_data |=
			(timings[pio][0] << 12) |
			(timings[pio][1] << 8);
	}
806 807 808

	/* Enable SITRE (separate slave timing register) */
	master_data |= 0x4000;
L
Linus Torvalds 已提交
809 810 811
	pci_write_config_word(dev, master_port, master_data);
	if (is_slave)
		pci_write_config_byte(dev, slave_port, slave_data);
812 813 814

	/* Ensure the UDMA bit is off - it will be turned back on if
	   UDMA is selected */
815

816 817 818 819 820
	if (ap->udma_mask) {
		pci_read_config_byte(dev, 0x48, &udma_enable);
		udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
		pci_write_config_byte(dev, 0x48, udma_enable);
	}
821 822

	spin_unlock_irqrestore(&piix_lock, flags);
L
Linus Torvalds 已提交
823 824 825
}

/**
826
 *	do_pata_set_dmamode - Initialize host controller PATA PIO timings
L
Linus Torvalds 已提交
827
 *	@ap: Port whose timings we are configuring
828
 *	@adev: Drive in question
H
Henne 已提交
829
 *	@isich: set if the chip is an ICH device
L
Linus Torvalds 已提交
830 831 832 833 834 835 836
 *
 *	Set UDMA mode for device, in host controller PCI config space.
 *
 *	LOCKING:
 *	None (inherited from caller).
 */

837
static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
L
Linus Torvalds 已提交
838
{
J
Jeff Garzik 已提交
839
	struct pci_dev *dev	= to_pci_dev(ap->host->dev);
840
	unsigned long flags;
841 842 843 844
	u8 master_port		= ap->port_no ? 0x42 : 0x40;
	u16 master_data;
	u8 speed		= adev->dma_mode;
	int devid		= adev->devno + 2 * ap->port_no;
A
Andrew Morton 已提交
845
	u8 udma_enable		= 0;
846

847 848 849 850 851 852 853
	static const	 /* ISP  RTC */
	u8 timings[][2]	= { { 0, 0 },
			    { 0, 0 },
			    { 1, 0 },
			    { 2, 1 },
			    { 2, 3 }, };

854 855
	spin_lock_irqsave(&piix_lock, flags);

856
	pci_read_config_word(dev, master_port, &master_data);
A
Alan 已提交
857 858
	if (ap->udma_mask)
		pci_read_config_byte(dev, 0x48, &udma_enable);
L
Linus Torvalds 已提交
859 860

	if (speed >= XFER_UDMA_0) {
861 862 863 864
		unsigned int udma = adev->dma_mode - XFER_UDMA_0;
		u16 udma_timing;
		u16 ideconf;
		int u_clock, u_speed;
865

866
		/*
867
		 * UDMA is handled by a combination of clock switching and
868 869
		 * selection of dividers
		 *
870
		 * Handy rule: Odd modes are UDMATIMx 01, even are 02
871
		 *	       except UDMA0 which is 00
872 873 874 875 876 877 878 879
		 */
		u_speed = min(2 - (udma & 1), udma);
		if (udma == 5)
			u_clock = 0x1000;	/* 100Mhz */
		else if (udma > 2)
			u_clock = 1;		/* 66Mhz */
		else
			u_clock = 0;		/* 33Mhz */
880

881
		udma_enable |= (1 << devid);
882

883 884 885 886 887 888
		/* Load the CT/RP selection */
		pci_read_config_word(dev, 0x4A, &udma_timing);
		udma_timing &= ~(3 << (4 * devid));
		udma_timing |= u_speed << (4 * devid);
		pci_write_config_word(dev, 0x4A, udma_timing);

889
		if (isich) {
890 891 892 893 894 895 896
			/* Select a 33/66/100Mhz clock */
			pci_read_config_word(dev, 0x54, &ideconf);
			ideconf &= ~(0x1001 << devid);
			ideconf |= u_clock << devid;
			/* For ICH or later we should set bit 10 for better
			   performance (WR_PingPong_En) */
			pci_write_config_word(dev, 0x54, ideconf);
L
Linus Torvalds 已提交
897 898
		}
	} else {
899 900 901 902 903 904 905 906 907 908 909 910
		/*
		 * MWDMA is driven by the PIO timings. We must also enable
		 * IORDY unconditionally along with TIME1. PPE has already
		 * been set when the PIO timing was set.
		 */
		unsigned int mwdma	= adev->dma_mode - XFER_MW_DMA_0;
		unsigned int control;
		u8 slave_data;
		const unsigned int needed_pio[3] = {
			XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
		};
		int pio = needed_pio[mwdma] - XFER_PIO_0;
911

912
		control = 3;	/* IORDY|TIME1 */
913

914 915
		/* If the drive MWDMA is faster than it can do PIO then
		   we must force PIO into PIO0 */
916

917 918 919 920 921 922 923 924
		if (adev->pio_mode < needed_pio[mwdma])
			/* Enable DMA timing only */
			control |= 8;	/* PIO cycles in PIO0 */

		if (adev->devno) {	/* Slave */
			master_data &= 0xFF4F;  /* Mask out IORDY|TIME1|DMAONLY */
			master_data |= control << 4;
			pci_read_config_byte(dev, 0x44, &slave_data);
T
Tejun Heo 已提交
925
			slave_data &= (ap->port_no ? 0x0f : 0xf0);
926 927 928 929
			/* Load the matching timing */
			slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
			pci_write_config_byte(dev, 0x44, slave_data);
		} else { 	/* Master */
930
			master_data &= 0xCCF4;	/* Mask out IORDY|TIME1|DMAONLY
931 932 933 934 935 936
						   and master timing bits */
			master_data |= control;
			master_data |=
				(timings[pio][0] << 12) |
				(timings[pio][1] << 8);
		}
T
Tejun Heo 已提交
937

938
		if (ap->udma_mask)
T
Tejun Heo 已提交
939
			udma_enable &= ~(1 << devid);
940 941

		pci_write_config_word(dev, master_port, master_data);
L
Linus Torvalds 已提交
942
	}
943 944 945
	/* Don't scribble on 0x48 if the controller does not support UDMA */
	if (ap->udma_mask)
		pci_write_config_byte(dev, 0x48, udma_enable);
946 947

	spin_unlock_irqrestore(&piix_lock, flags);
948 949 950 951 952 953 954 955 956 957 958 959 960
}

/**
 *	piix_set_dmamode - Initialize host controller PATA DMA timings
 *	@ap: Port whose timings we are configuring
 *	@adev: um
 *
 *	Set MW/UDMA mode for device, in host controller PCI config space.
 *
 *	LOCKING:
 *	None (inherited from caller).
 */

961
static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
962 963 964 965 966 967 968 969 970 971 972 973 974 975 976
{
	do_pata_set_dmamode(ap, adev, 0);
}

/**
 *	ich_set_dmamode - Initialize host controller PATA DMA timings
 *	@ap: Port whose timings we are configuring
 *	@adev: um
 *
 *	Set MW/UDMA mode for device, in host controller PCI config space.
 *
 *	LOCKING:
 *	None (inherited from caller).
 */

977
static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
978 979
{
	do_pata_set_dmamode(ap, adev, 1);
L
Linus Torvalds 已提交
980 981
}

T
Tejun Heo 已提交
982 983 984 985
/*
 * Serial ATA Index/Data Pair Superset Registers access
 *
 * Beginning from ICH8, there's a sane way to access SCRs using index
986 987 988
 * and data register pair located at BAR5 which means that we have
 * separate SCRs for master and slave.  This is handled using libata
 * slave_link facility.
T
Tejun Heo 已提交
989 990 991 992 993 994 995
 */
static const int piix_sidx_map[] = {
	[SCR_STATUS]	= 0,
	[SCR_ERROR]	= 2,
	[SCR_CONTROL]	= 1,
};

996
static void piix_sidpr_sel(struct ata_link *link, unsigned int reg)
T
Tejun Heo 已提交
997
{
998
	struct ata_port *ap = link->ap;
T
Tejun Heo 已提交
999 1000
	struct piix_host_priv *hpriv = ap->host->private_data;

1001
	iowrite32(((ap->port_no * 2 + link->pmp) << 8) | piix_sidx_map[reg],
T
Tejun Heo 已提交
1002 1003 1004
		  hpriv->sidpr + PIIX_SIDPR_IDX);
}

T
Tejun Heo 已提交
1005 1006
static int piix_sidpr_scr_read(struct ata_link *link,
			       unsigned int reg, u32 *val)
T
Tejun Heo 已提交
1007
{
1008
	struct piix_host_priv *hpriv = link->ap->host->private_data;
T
Tejun Heo 已提交
1009 1010 1011 1012

	if (reg >= ARRAY_SIZE(piix_sidx_map))
		return -EINVAL;

1013 1014
	piix_sidpr_sel(link, reg);
	*val = ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
T
Tejun Heo 已提交
1015 1016 1017
	return 0;
}

T
Tejun Heo 已提交
1018 1019
static int piix_sidpr_scr_write(struct ata_link *link,
				unsigned int reg, u32 val)
T
Tejun Heo 已提交
1020
{
1021
	struct piix_host_priv *hpriv = link->ap->host->private_data;
T
Tejun Heo 已提交
1022

T
Tejun Heo 已提交
1023 1024 1025
	if (reg >= ARRAY_SIZE(piix_sidx_map))
		return -EINVAL;

1026 1027
	piix_sidpr_sel(link, reg);
	iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
T
Tejun Heo 已提交
1028 1029 1030
	return 0;
}

T
Tejun Heo 已提交
1031 1032 1033 1034 1035 1036
static int piix_sidpr_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
			      unsigned hints)
{
	return sata_link_scr_lpm(link, policy, false);
}

1037 1038 1039 1040 1041 1042 1043 1044
static bool piix_irq_check(struct ata_port *ap)
{
	if (unlikely(!ap->ioaddr.bmdma_addr))
		return false;

	return ap->ops->bmdma_status(ap) & ATA_DMA_INTR;
}

1045
#ifdef CONFIG_PM
1046 1047
static int piix_broken_suspend(void)
{
1048
	static const struct dmi_system_id sysids[] = {
1049 1050 1051 1052 1053 1054 1055
		{
			.ident = "TECRA M3",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
			},
		},
1056 1057 1058 1059 1060 1061 1062
		{
			.ident = "TECRA M3",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
			},
		},
1063 1064 1065 1066 1067 1068 1069
		{
			.ident = "TECRA M4",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
			},
		},
1070 1071 1072 1073 1074 1075 1076
		{
			.ident = "TECRA M4",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
			},
		},
1077 1078 1079 1080 1081 1082
		{
			.ident = "TECRA M5",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
			},
1083
		},
1084 1085 1086 1087 1088 1089 1090
		{
			.ident = "TECRA M6",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
			},
		},
1091 1092 1093 1094 1095 1096 1097
		{
			.ident = "TECRA M7",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
			},
		},
1098 1099 1100 1101 1102 1103 1104
		{
			.ident = "TECRA A8",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
			},
		},
1105 1106 1107 1108 1109 1110 1111
		{
			.ident = "Satellite R20",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
			},
		},
1112 1113 1114 1115 1116 1117 1118
		{
			.ident = "Satellite R25",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
			},
		},
1119 1120 1121 1122 1123 1124 1125
		{
			.ident = "Satellite U200",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
			},
		},
1126 1127 1128 1129 1130 1131 1132
		{
			.ident = "Satellite U200",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
			},
		},
1133 1134 1135 1136 1137 1138 1139
		{
			.ident = "Satellite Pro U200",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
			},
		},
1140 1141 1142 1143 1144 1145
		{
			.ident = "Satellite U205",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
			},
1146
		},
1147 1148 1149 1150 1151 1152 1153
		{
			.ident = "SATELLITE U205",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
			},
		},
1154 1155 1156 1157 1158 1159
		{
			.ident = "Portege M500",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
			},
1160
		},
1161 1162 1163 1164 1165 1166 1167
		{
			.ident = "VGN-BX297XP",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "Sony Corporation"),
				DMI_MATCH(DMI_PRODUCT_NAME, "VGN-BX297XP"),
			},
		},
1168 1169

		{ }	/* terminate list */
1170
	};
1171 1172 1173 1174
	static const char *oemstrs[] = {
		"Tecra M3,",
	};
	int i;
1175 1176 1177 1178

	if (dmi_check_system(sysids))
		return 1;

1179 1180 1181 1182
	for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
		if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
			return 1;

1183 1184 1185 1186 1187 1188
	/* TECRA M4 sometimes forgets its identify and reports bogus
	 * DMI information.  As the bogus information is a bit
	 * generic, match as many entries as possible.  This manual
	 * matching is necessary because dmi_system_id.matches is
	 * limited to four entries.
	 */
1189 1190 1191 1192 1193 1194 1195
	if (dmi_match(DMI_SYS_VENDOR, "TOSHIBA") &&
	    dmi_match(DMI_PRODUCT_NAME, "000000") &&
	    dmi_match(DMI_PRODUCT_VERSION, "000000") &&
	    dmi_match(DMI_PRODUCT_SERIAL, "000000") &&
	    dmi_match(DMI_BOARD_VENDOR, "TOSHIBA") &&
	    dmi_match(DMI_BOARD_NAME, "Portable PC") &&
	    dmi_match(DMI_BOARD_VERSION, "Version A0"))
1196 1197
		return 1;

1198 1199
	return 0;
}
1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215

static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
{
	struct ata_host *host = dev_get_drvdata(&pdev->dev);
	unsigned long flags;
	int rc = 0;

	rc = ata_host_suspend(host, mesg);
	if (rc)
		return rc;

	/* Some braindamaged ACPI suspend implementations expect the
	 * controller to be awake on entry; otherwise, it burns cpu
	 * cycles and power trying to do something to the sleeping
	 * beauty.
	 */
1216
	if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250
		pci_save_state(pdev);

		/* mark its power state as "unknown", since we don't
		 * know if e.g. the BIOS will change its device state
		 * when we suspend.
		 */
		if (pdev->current_state == PCI_D0)
			pdev->current_state = PCI_UNKNOWN;

		/* tell resume that it's waking up from broken suspend */
		spin_lock_irqsave(&host->lock, flags);
		host->flags |= PIIX_HOST_BROKEN_SUSPEND;
		spin_unlock_irqrestore(&host->lock, flags);
	} else
		ata_pci_device_do_suspend(pdev, mesg);

	return 0;
}

static int piix_pci_device_resume(struct pci_dev *pdev)
{
	struct ata_host *host = dev_get_drvdata(&pdev->dev);
	unsigned long flags;
	int rc;

	if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
		spin_lock_irqsave(&host->lock, flags);
		host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
		spin_unlock_irqrestore(&host->lock, flags);

		pci_set_power_state(pdev, PCI_D0);
		pci_restore_state(pdev);

		/* PCI device wasn't disabled during suspend.  Use
1251 1252
		 * pci_reenable_device() to avoid affecting the enable
		 * count.
1253
		 */
1254
		rc = pci_reenable_device(pdev);
1255
		if (rc)
1256 1257 1258
			dev_err(&pdev->dev,
				"failed to enable device after resume (%d)\n",
				rc);
1259 1260 1261 1262 1263 1264 1265 1266 1267 1268
	} else
		rc = ata_pci_device_do_resume(pdev);

	if (rc == 0)
		ata_host_resume(host);

	return rc;
}
#endif

1269 1270 1271 1272 1273
static u8 piix_vmw_bmdma_status(struct ata_port *ap)
{
	return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
}

L
Linus Torvalds 已提交
1274 1275 1276 1277 1278
#define AHCI_PCI_BAR 5
#define AHCI_GLOBAL_CTL 0x04
#define AHCI_ENABLE (1 << 31)
static int piix_disable_ahci(struct pci_dev *pdev)
{
1279
	void __iomem *mmio;
L
Linus Torvalds 已提交
1280 1281 1282 1283 1284 1285 1286
	u32 tmp;
	int rc = 0;

	/* BUG: pci_enable_device has not yet been called.  This
	 * works because this device is usually set up by BIOS.
	 */

1287 1288
	if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
	    !pci_resource_len(pdev, AHCI_PCI_BAR))
L
Linus Torvalds 已提交
1289
		return 0;
1290

1291
	mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
L
Linus Torvalds 已提交
1292 1293
	if (!mmio)
		return -ENOMEM;
1294

1295
	tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
L
Linus Torvalds 已提交
1296 1297
	if (tmp & AHCI_ENABLE) {
		tmp &= ~AHCI_ENABLE;
1298
		iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
L
Linus Torvalds 已提交
1299

1300
		tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
L
Linus Torvalds 已提交
1301 1302 1303
		if (tmp & AHCI_ENABLE)
			rc = -EIO;
	}
1304

1305
	pci_iounmap(pdev, mmio);
L
Linus Torvalds 已提交
1306 1307 1308
	return rc;
}

A
Alan Cox 已提交
1309 1310
/**
 *	piix_check_450nx_errata	-	Check for problem 450NX setup
1311
 *	@ata_dev: the PCI device to check
1312
 *
A
Alan Cox 已提交
1313 1314 1315 1316 1317 1318 1319 1320 1321
 *	Check for the present of 450NX errata #19 and errata #25. If
 *	they are found return an error code so we can turn off DMA
 */

static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
{
	struct pci_dev *pdev = NULL;
	u16 cfg;
	int no_piix_dma = 0;
1322

1323
	while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
A
Alan Cox 已提交
1324 1325 1326 1327
		/* Look for 450NX PXB. Check for problem configurations
		   A PCI quirk checks bit 6 already */
		pci_read_config_word(pdev, 0x41, &cfg);
		/* Only on the original revision: IDE DMA can hang */
1328
		if (pdev->revision == 0x00)
A
Alan Cox 已提交
1329 1330
			no_piix_dma = 1;
		/* On all revisions below 5 PXB bus lock must be disabled for IDE */
1331
		else if (cfg & (1<<14) && pdev->revision < 5)
A
Alan Cox 已提交
1332 1333
			no_piix_dma = 2;
	}
A
Alan Cox 已提交
1334
	if (no_piix_dma)
1335 1336 1337 1338 1339
		dev_warn(&ata_dev->dev,
			 "450NX errata present, disabling IDE DMA%s\n",
			 no_piix_dma == 2 ? " - a BIOS update may resolve this"
			 : "");

A
Alan Cox 已提交
1340
	return no_piix_dma;
1341
}
A
Alan Cox 已提交
1342

1343
static void __devinit piix_init_pcs(struct ata_host *host,
1344 1345
				    const struct piix_map_db *map_db)
{
1346
	struct pci_dev *pdev = to_pci_dev(host->dev);
1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359
	u16 pcs, new_pcs;

	pci_read_config_word(pdev, ICH5_PCS, &pcs);

	new_pcs = pcs | map_db->port_enable;

	if (new_pcs != pcs) {
		DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
		pci_write_config_word(pdev, ICH5_PCS, new_pcs);
		msleep(150);
	}
}

1360 1361 1362
static const int *__devinit piix_init_sata_map(struct pci_dev *pdev,
					       struct ata_port_info *pinfo,
					       const struct piix_map_db *map_db)
1363
{
A
Al Viro 已提交
1364
	const int *map;
1365 1366 1367 1368 1369 1370 1371
	int i, invalid_map = 0;
	u8 map_value;

	pci_read_config_byte(pdev, ICH5_PMR, &map_value);

	map = map_db->map[map_value & map_db->mask];

1372
	dev_info(&pdev->dev, "MAP [");
1373 1374 1375 1376
	for (i = 0; i < 4; i++) {
		switch (map[i]) {
		case RV:
			invalid_map = 1;
1377
			pr_cont(" XX");
1378 1379 1380
			break;

		case NA:
1381
			pr_cont(" --");
1382 1383 1384 1385
			break;

		case IDE:
			WARN_ON((i & 1) || map[i + 1] != IDE);
1386
			pinfo[i / 2] = piix_port_info[ich_pata_100];
1387
			i++;
1388
			pr_cont(" IDE IDE");
1389 1390 1391
			break;

		default:
1392
			pr_cont(" P%d", map[i]);
1393
			if (i & 1)
J
Jeff Garzik 已提交
1394
				pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
1395 1396 1397
			break;
		}
	}
1398
	pr_cont(" ]\n");
1399 1400

	if (invalid_map)
1401
		dev_err(&pdev->dev, "invalid MAP value %u\n", map_value);
1402

1403
	return map;
1404 1405
}

1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430
static bool piix_no_sidpr(struct ata_host *host)
{
	struct pci_dev *pdev = to_pci_dev(host->dev);

	/*
	 * Samsung DB-P70 only has three ATA ports exposed and
	 * curiously the unconnected first port reports link online
	 * while not responding to SRST protocol causing excessive
	 * detection delay.
	 *
	 * Unfortunately, the system doesn't carry enough DMI
	 * information to identify the machine but does have subsystem
	 * vendor and device set.  As it's unclear whether the
	 * subsystem vendor/device is used only for this specific
	 * board, the port can't be disabled solely with the
	 * information; however, turning off SIDPR access works around
	 * the problem.  Turn it off.
	 *
	 * This problem is reported in bnc#441240.
	 *
	 * https://bugzilla.novell.com/show_bug.cgi?id=441420
	 */
	if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2920 &&
	    pdev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG &&
	    pdev->subsystem_device == 0xb049) {
1431 1432
		dev_warn(host->dev,
			 "Samsung DB-P70 detected, disabling SIDPR\n");
1433 1434 1435 1436 1437 1438
		return true;
	}

	return false;
}

1439
static int __devinit piix_init_sidpr(struct ata_host *host)
T
Tejun Heo 已提交
1440 1441 1442
{
	struct pci_dev *pdev = to_pci_dev(host->dev);
	struct piix_host_priv *hpriv = host->private_data;
1443
	struct ata_link *link0 = &host->ports[0]->link;
1444
	u32 scontrol;
1445
	int i, rc;
T
Tejun Heo 已提交
1446 1447 1448 1449

	/* check for availability */
	for (i = 0; i < 4; i++)
		if (hpriv->map[i] == IDE)
1450
			return 0;
T
Tejun Heo 已提交
1451

1452 1453 1454 1455
	/* is it blacklisted? */
	if (piix_no_sidpr(host))
		return 0;

T
Tejun Heo 已提交
1456
	if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
1457
		return 0;
T
Tejun Heo 已提交
1458 1459 1460

	if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
	    pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
1461
		return 0;
T
Tejun Heo 已提交
1462 1463

	if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
1464
		return 0;
T
Tejun Heo 已提交
1465 1466

	hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
1467 1468 1469 1470 1471

	/* SCR access via SIDPR doesn't work on some configurations.
	 * Give it a test drive by inhibiting power save modes which
	 * we'll do anyway.
	 */
1472
	piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
1473 1474 1475 1476 1477 1478 1479

	/* if IPM is already 3, SCR access is probably working.  Don't
	 * un-inhibit power save modes as BIOS might have inhibited
	 * them for a reason.
	 */
	if ((scontrol & 0xf00) != 0x300) {
		scontrol |= 0x300;
1480 1481
		piix_sidpr_scr_write(link0, SCR_CONTROL, scontrol);
		piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
1482 1483

		if ((scontrol & 0xf00) != 0x300) {
1484 1485
			dev_info(host->dev,
				 "SCR access via SIDPR is available but doesn't work\n");
1486
			return 0;
1487 1488 1489
		}
	}

1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503
	/* okay, SCRs available, set ops and ask libata for slave_link */
	for (i = 0; i < 2; i++) {
		struct ata_port *ap = host->ports[i];

		ap->ops = &piix_sidpr_sata_ops;

		if (ap->flags & ATA_FLAG_SLAVE_POSS) {
			rc = ata_slave_link_init(ap);
			if (rc)
				return rc;
		}
	}

	return 0;
T
Tejun Heo 已提交
1504 1505
}

1506
static void piix_iocfg_bit18_quirk(struct ata_host *host)
1507
{
1508
	static const struct dmi_system_id sysids[] = {
1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519
		{
			/* Clevo M570U sets IOCFG bit 18 if the cdrom
			 * isn't used to boot the system which
			 * disables the channel.
			 */
			.ident = "M570U",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
				DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
			},
		},
1520 1521

		{ }	/* terminate list */
1522
	};
1523 1524
	struct pci_dev *pdev = to_pci_dev(host->dev);
	struct piix_host_priv *hpriv = host->private_data;
1525 1526 1527 1528 1529 1530 1531 1532

	if (!dmi_check_system(sysids))
		return;

	/* The datasheet says that bit 18 is NOOP but certain systems
	 * seem to use it to disable a channel.  Clear the bit on the
	 * affected systems.
	 */
1533
	if (hpriv->saved_iocfg & (1 << 18)) {
1534
		dev_info(&pdev->dev, "applying IOCFG bit18 quirk\n");
1535 1536
		pci_write_config_dword(pdev, PIIX_IOCFG,
				       hpriv->saved_iocfg & ~(1 << 18));
1537 1538 1539
	}
}

1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551
static bool piix_broken_system_poweroff(struct pci_dev *pdev)
{
	static const struct dmi_system_id broken_systems[] = {
		{
			.ident = "HP Compaq 2510p",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
				DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 2510p"),
			},
			/* PCI slot number of the controller */
			.driver_data = (void *)0x1FUL,
		},
1552 1553 1554 1555 1556 1557 1558 1559 1560
		{
			.ident = "HP Compaq nc6000",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
				DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nc6000"),
			},
			/* PCI slot number of the controller */
			.driver_data = (void *)0x1FUL,
		},
1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574

		{ }	/* terminate list */
	};
	const struct dmi_system_id *dmi = dmi_first_match(broken_systems);

	if (dmi) {
		unsigned long slot = (unsigned long)dmi->driver_data;
		/* apply the quirk only to on-board controllers */
		return slot == PCI_SLOT(pdev->devfn);
	}

	return false;
}

L
Linus Torvalds 已提交
1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589
/**
 *	piix_init_one - Register PIIX ATA PCI device with kernel services
 *	@pdev: PCI device to register
 *	@ent: Entry in piix_pci_tbl matching with @pdev
 *
 *	Called from kernel PCI layer.  We probe for combined mode (sigh),
 *	and then hand over control to libata, for it to do the rest.
 *
 *	LOCKING:
 *	Inherited from PCI layer (may sleep).
 *
 *	RETURNS:
 *	Zero on success, or -ERRNO value.
 */

1590 1591
static int __devinit piix_init_one(struct pci_dev *pdev,
				   const struct pci_device_id *ent)
L
Linus Torvalds 已提交
1592
{
1593
	struct device *dev = &pdev->dev;
1594
	struct ata_port_info port_info[2];
T
Tejun Heo 已提交
1595
	const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
T
Tejun Heo 已提交
1596
	struct scsi_host_template *sht = &piix_sht;
J
Jeff Garzik 已提交
1597
	unsigned long port_flags;
1598 1599 1600
	struct ata_host *host;
	struct piix_host_priv *hpriv;
	int rc;
L
Linus Torvalds 已提交
1601

1602
	ata_print_version_once(&pdev->dev, DRV_VERSION);
L
Linus Torvalds 已提交
1603

1604 1605
	/* no hotplugging support for later devices (FIXME) */
	if (!in_module_init && ent->driver_data >= ich5_sata)
L
Linus Torvalds 已提交
1606 1607
		return -ENODEV;

1608 1609 1610 1611 1612 1613 1614 1615
	if (piix_broken_system_poweroff(pdev)) {
		piix_port_info[ent->driver_data].flags |=
				ATA_FLAG_NO_POWEROFF_SPINDOWN |
					ATA_FLAG_NO_HIBERNATE_SPINDOWN;
		dev_info(&pdev->dev, "quirky BIOS, skipping spindown "
				"on poweroff and hibernation\n");
	}

1616 1617 1618 1619 1620 1621 1622 1623 1624 1625
	port_info[0] = piix_port_info[ent->driver_data];
	port_info[1] = piix_port_info[ent->driver_data];

	port_flags = port_info[0].flags;

	/* enable device and prepare host */
	rc = pcim_enable_device(pdev);
	if (rc)
		return rc;

1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636
	hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
	if (!hpriv)
		return -ENOMEM;

	/* Save IOCFG, this will be used for cable detection, quirk
	 * detection and restoration on detach.  This is necessary
	 * because some ACPI implementations mess up cable related
	 * bits on _STM.  Reported on kernel bz#11879.
	 */
	pci_read_config_dword(pdev, PIIX_IOCFG, &hpriv->saved_iocfg);

1637 1638 1639 1640 1641
	/* ICH6R may be driven by either ata_piix or ahci driver
	 * regardless of BIOS configuration.  Make sure AHCI mode is
	 * off.
	 */
	if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
1642
		rc = piix_disable_ahci(pdev);
1643 1644 1645 1646
		if (rc)
			return rc;
	}

1647 1648 1649 1650
	/* SATA map init can change port_info, do it before prepping host */
	if (port_flags & ATA_FLAG_SATA)
		hpriv->map = piix_init_sata_map(pdev, port_info,
					piix_map_db_table[ent->driver_data]);
L
Linus Torvalds 已提交
1651

T
Tejun Heo 已提交
1652
	rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host);
1653 1654 1655
	if (rc)
		return rc;
	host->private_data = hpriv;
1656

1657
	/* initialize controller */
T
Tejun Heo 已提交
1658
	if (port_flags & ATA_FLAG_SATA) {
1659
		piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
1660 1661 1662
		rc = piix_init_sidpr(host);
		if (rc)
			return rc;
T
Tejun Heo 已提交
1663 1664
		if (host->ports[0]->ops == &piix_sidpr_sata_ops)
			sht = &piix_sidpr_sht;
T
Tejun Heo 已提交
1665
	}
L
Linus Torvalds 已提交
1666

1667
	/* apply IOCFG bit18 quirk */
1668
	piix_iocfg_bit18_quirk(host);
1669

L
Linus Torvalds 已提交
1670 1671 1672 1673 1674 1675
	/* On ICH5, some BIOSen disable the interrupt using the
	 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
	 * On ICH6, this bit has the same effect, but only when
	 * MSI is disabled (and it is disabled, as we don't use
	 * message-signalled interrupts currently).
	 */
J
Jeff Garzik 已提交
1676
	if (port_flags & PIIX_FLAG_CHECKINTR)
B
Brett M Russ 已提交
1677
		pci_intx(pdev, 1);
L
Linus Torvalds 已提交
1678

A
Alan Cox 已提交
1679 1680 1681 1682
	if (piix_check_450nx_errata(pdev)) {
		/* This writes into the master table but it does not
		   really matter for this errata as we will apply it to
		   all the PIIX devices on the board */
1683 1684 1685 1686
		host->ports[0]->mwdma_mask = 0;
		host->ports[0]->udma_mask = 0;
		host->ports[1]->mwdma_mask = 0;
		host->ports[1]->udma_mask = 0;
A
Alan Cox 已提交
1687
	}
1688
	host->flags |= ATA_HOST_PARALLEL_SCAN;
1689 1690

	pci_set_master(pdev);
T
Tejun Heo 已提交
1691
	return ata_pci_sff_activate_host(host, ata_bmdma_interrupt, sht);
L
Linus Torvalds 已提交
1692 1693
}

1694 1695 1696 1697 1698 1699 1700 1701 1702 1703
static void piix_remove_one(struct pci_dev *pdev)
{
	struct ata_host *host = dev_get_drvdata(&pdev->dev);
	struct piix_host_priv *hpriv = host->private_data;

	pci_write_config_dword(pdev, PIIX_IOCFG, hpriv->saved_iocfg);

	ata_pci_remove_one(pdev);
}

L
Linus Torvalds 已提交
1704 1705 1706 1707
static int __init piix_init(void)
{
	int rc;

1708 1709
	DPRINTK("pci_register_driver\n");
	rc = pci_register_driver(&piix_pci_driver);
L
Linus Torvalds 已提交
1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725
	if (rc)
		return rc;

	in_module_init = 0;

	DPRINTK("done\n");
	return 0;
}

static void __exit piix_exit(void)
{
	pci_unregister_driver(&piix_pci_driver);
}

module_init(piix_init);
module_exit(piix_exit);