ata_piix.c 34.3 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39
 *    ata_piix.c - Intel PATA/SATA controllers
 *
 *    Maintained by:  Jeff Garzik <jgarzik@pobox.com>
 *    		    Please ALWAYS copy linux-ide@vger.kernel.org
 *		    on emails.
 *
 *
 *	Copyright 2003-2005 Red Hat Inc
 *	Copyright 2003-2005 Jeff Garzik
 *
 *
 *	Copyright header from piix.c:
 *
 *  Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
 *  Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
 *  Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
 *
 *
 *  This program is free software; you can redistribute it and/or modify
 *  it under the terms of the GNU General Public License as published by
 *  the Free Software Foundation; either version 2, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful,
 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *  GNU General Public License for more details.
 *
 *  You should have received a copy of the GNU General Public License
 *  along with this program; see the file COPYING.  If not, write to
 *  the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
 *
 *
 *  libata documentation is available via 'make {ps|pdf}docs',
 *  as Documentation/DocBook/libata.*
 *
 *  Hardware documentation available at http://developer.intel.com/
 *
A
Alan Cox 已提交
40 41 42
 * Documentation
 *	Publically available from Intel web site. Errata documentation
 * is also publically available. As an aide to anyone hacking on this
43
 * driver the list of errata that are relevant is below, going back to
A
Alan Cox 已提交
44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82
 * PIIX4. Older device documentation is now a bit tricky to find.
 *
 * The chipsets all follow very much the same design. The orginal Triton
 * series chipsets do _not_ support independant device timings, but this
 * is fixed in Triton II. With the odd mobile exception the chips then
 * change little except in gaining more modes until SATA arrives. This
 * driver supports only the chips with independant timing (that is those
 * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
 * for the early chip drivers.
 *
 * Errata of note:
 *
 * Unfixable
 *	PIIX4    errata #9	- Only on ultra obscure hw
 *	ICH3	 errata #13     - Not observed to affect real hw
 *				  by Intel
 *
 * Things we must deal with
 *	PIIX4	errata #10	- BM IDE hang with non UDMA
 *				  (must stop/start dma to recover)
 *	440MX   errata #15	- As PIIX4 errata #10
 *	PIIX4	errata #15	- Must not read control registers
 * 				  during a PIO transfer
 *	440MX   errata #13	- As PIIX4 errata #15
 *	ICH2	errata #21	- DMA mode 0 doesn't work right
 *	ICH0/1  errata #55	- As ICH2 errata #21
 *	ICH2	spec c #9	- Extra operations needed to handle
 *				  drive hotswap [NOT YET SUPPORTED]
 *	ICH2    spec c #20	- IDE PRD must not cross a 64K boundary
 *				  and must be dword aligned
 *	ICH2    spec c #24	- UDMA mode 4,5 t85/86 should be 6ns not 3.3
 *
 * Should have been BIOS fixed:
 *	450NX:	errata #19	- DMA hangs on old 450NX
 *	450NX:  errata #20	- DMA hangs on old 450NX
 *	450NX:  errata #25	- Corruption with DMA on old 450NX
 *	ICH3    errata #15      - IDE deadlock under high load
 *				  (BIOS must set dev 31 fn 0 bit 23)
 *	ICH3	errata #18	- Don't use native mode
L
Linus Torvalds 已提交
83 84 85 86 87 88 89 90
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
91
#include <linux/device.h>
L
Linus Torvalds 已提交
92 93
#include <scsi/scsi_host.h>
#include <linux/libata.h>
94
#include <linux/dmi.h>
L
Linus Torvalds 已提交
95 96

#define DRV_NAME	"ata_piix"
A
Alan Cox 已提交
97
#define DRV_VERSION	"2.11"
L
Linus Torvalds 已提交
98 99 100 101 102

enum {
	PIIX_IOCFG		= 0x54, /* IDE I/O configuration register */
	ICH5_PMR		= 0x90, /* port mapping register */
	ICH5_PCS		= 0x92,	/* port control and status */
103
	PIIX_SCC		= 0x0A, /* sub-class code register */
L
Linus Torvalds 已提交
104

105
	PIIX_FLAG_SCR		= (1 << 26), /* SCR available */
106 107
	PIIX_FLAG_AHCI		= (1 << 27), /* AHCI possible */
	PIIX_FLAG_CHECKINTR	= (1 << 28), /* make sure PCI INTx enabled */
L
Linus Torvalds 已提交
108

109 110
	PIIX_PATA_FLAGS		= ATA_FLAG_SLAVE_POSS,
	PIIX_SATA_FLAGS		= ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
T
Tejun Heo 已提交
111

L
Linus Torvalds 已提交
112 113 114
	/* combined mode.  if set, PATA is channel 0.
	 * if clear, PATA is channel 1.
	 */
115 116
	PIIX_PORT_ENABLED	= (1 << 0),
	PIIX_PORT_PRESENT	= (1 << 4),
L
Linus Torvalds 已提交
117 118 119 120

	PIIX_80C_PRI		= (1 << 5) | (1 << 4),
	PIIX_80C_SEC		= (1 << 7) | (1 << 6),

121
	/* controller IDs */
A
Alan 已提交
122
	piix_pata_33		= 0,	/* PIIX4 at 33Mhz */
123 124 125 126 127
	ich_pata_33		= 1,	/* ICH up to UDMA 33 only */
	ich_pata_66		= 2,	/* ICH up to 66 Mhz */
	ich_pata_100		= 3,	/* ICH up to UDMA 100 */
	ich_pata_133		= 4,	/* ICH up to UDMA 133 */
	ich5_sata		= 5,
128 129 130 131
	ich6_sata		= 6,
	ich6_sata_ahci		= 7,
	ich6m_sata_ahci		= 8,
	ich8_sata_ahci		= 9,
A
Alan 已提交
132
	piix_pata_mwdma		= 10,	/* PIIX3 MWDMA only */
133

134 135 136 137 138 139 140 141 142
	/* constants for mapping table */
	P0			= 0,  /* port 0 */
	P1			= 1,  /* port 1 */
	P2			= 2,  /* port 2 */
	P3			= 3,  /* port 3 */
	IDE			= -1, /* IDE */
	NA			= -2, /* not avaliable */
	RV			= -3, /* reserved */

143
	PIIX_AHCI_DEVICE	= 6,
144 145 146

	/* host->flags bits */
	PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
L
Linus Torvalds 已提交
147 148
};

149 150
struct piix_map_db {
	const u32 mask;
151
	const u16 port_enable;
152 153 154
	const int map[][4];
};

155 156 157 158
struct piix_host_priv {
	const int *map;
};

L
Linus Torvalds 已提交
159 160
static int piix_init_one (struct pci_dev *pdev,
				    const struct pci_device_id *ent);
161
static void piix_pata_error_handler(struct ata_port *ap);
162 163 164
static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev);
static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev);
static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev);
A
Alan Cox 已提交
165
static int ich_pata_cable_detect(struct ata_port *ap);
166 167 168 169
#ifdef CONFIG_PM
static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
static int piix_pci_device_resume(struct pci_dev *pdev);
#endif
L
Linus Torvalds 已提交
170 171 172

static unsigned int in_module_init = 1;

173
static const struct pci_device_id piix_pci_tbl[] = {
A
Alan 已提交
174 175
	/* Intel PIIX3 for the 430HX etc */
	{ 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203
	/* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
	/* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
	{ 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
	/* Intel PIIX4 */
	{ 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
	/* Intel PIIX4 */
	{ 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
	/* Intel PIIX */
	{ 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
	/* Intel ICH (i810, i815, i840) UDMA 66*/
	{ 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
	/* Intel ICH0 : UDMA 33*/
	{ 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
	/* Intel ICH2M */
	{ 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
	{ 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/*  Intel ICH3M */
	{ 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* Intel ICH3 (E7500/1) UDMA 100 */
	{ 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
	{ 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	{ 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* Intel ICH5 */
	{ 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 },
	/* C-ICH (i810E2) */
	{ 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
204
	/* ESB (855GME/875P + 6300ESB) UDMA 100  */
205 206 207 208 209 210
	{ 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* ICH6 (and 6) (i915) UDMA 100 */
	{ 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* ICH7/7-R (i945, i975) UDMA 100*/
	{ 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 },
	{ 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
211 212
	/* ICH8 Mobile PATA Controller */
	{ 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
L
Linus Torvalds 已提交
213 214 215 216 217

	/* NOTE: The following PCI ids must be kept in sync with the
	 * list in drivers/pci/quirks.c.
	 */

218
	/* 82801EB (ICH5) */
L
Linus Torvalds 已提交
219
	{ 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
220
	/* 82801EB (ICH5) */
L
Linus Torvalds 已提交
221
	{ 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
222
	/* 6300ESB (ICH5 variant with broken PCS present bits) */
223
	{ 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
224
	/* 6300ESB pretending RAID */
225
	{ 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
226
	/* 82801FB/FW (ICH6/ICH6W) */
L
Linus Torvalds 已提交
227
	{ 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
228
	/* 82801FR/FRW (ICH6R/ICH6RW) */
229
	{ 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
230 231 232
	/* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented) */
	{ 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
	/* 82801GB/GR/GH (ICH7, identical to ICH6) */
233
	{ 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
234
	/* 2801GBM/GHM (ICH7M, identical to ICH6M) */
235
	{ 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
236
	/* Enterprise Southbridge 2 (631xESB/632xESB) */
237
	{ 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
238
	/* SATA Controller 1 IDE (ICH8) */
239
	{ 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
240
	/* SATA Controller 2 IDE (ICH8) */
241
	{ 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
242
	/* Mobile SATA Controller IDE (ICH8M) */
243
	{ 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
244 245 246 247 248 249 250 251 252 253 254 255
	/* SATA Controller IDE (ICH9) */
	{ 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
	/* SATA Controller IDE (ICH9) */
	{ 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
	/* SATA Controller IDE (ICH9) */
	{ 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
	/* SATA Controller IDE (ICH9M) */
	{ 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
	/* SATA Controller IDE (ICH9M) */
	{ 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
	/* SATA Controller IDE (ICH9M) */
	{ 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
L
Linus Torvalds 已提交
256 257 258 259 260 261 262 263 264

	{ }	/* terminate list */
};

static struct pci_driver piix_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= piix_pci_tbl,
	.probe			= piix_init_one,
	.remove			= ata_pci_remove_one,
265
#ifdef CONFIG_PM
266 267
	.suspend		= piix_pci_device_suspend,
	.resume			= piix_pci_device_resume,
268
#endif
L
Linus Torvalds 已提交
269 270
};

271
static struct scsi_host_template piix_sht = {
L
Linus Torvalds 已提交
272 273 274 275 276 277 278 279 280 281 282 283 284
	.module			= THIS_MODULE,
	.name			= DRV_NAME,
	.ioctl			= ata_scsi_ioctl,
	.queuecommand		= ata_scsi_queuecmd,
	.can_queue		= ATA_DEF_QUEUE,
	.this_id		= ATA_SHT_THIS_ID,
	.sg_tablesize		= LIBATA_MAX_PRD,
	.cmd_per_lun		= ATA_SHT_CMD_PER_LUN,
	.emulated		= ATA_SHT_EMULATED,
	.use_clustering		= ATA_SHT_USE_CLUSTERING,
	.proc_name		= DRV_NAME,
	.dma_boundary		= ATA_DMA_BOUNDARY,
	.slave_configure	= ata_scsi_slave_config,
T
Tejun Heo 已提交
285
	.slave_destroy		= ata_scsi_slave_destroy,
L
Linus Torvalds 已提交
286 287 288
	.bios_param		= ata_std_bios_param,
};

J
Jeff Garzik 已提交
289
static const struct ata_port_operations piix_pata_ops = {
L
Linus Torvalds 已提交
290 291 292
	.port_disable		= ata_port_disable,
	.set_piomode		= piix_set_piomode,
	.set_dmamode		= piix_set_dmamode,
293
	.mode_filter		= ata_pci_default_filter,
L
Linus Torvalds 已提交
294 295 296 297 298 299 300 301 302 303 304 305 306

	.tf_load		= ata_tf_load,
	.tf_read		= ata_tf_read,
	.check_status		= ata_check_status,
	.exec_command		= ata_exec_command,
	.dev_select		= ata_std_dev_select,

	.bmdma_setup		= ata_bmdma_setup,
	.bmdma_start		= ata_bmdma_start,
	.bmdma_stop		= ata_bmdma_stop,
	.bmdma_status		= ata_bmdma_status,
	.qc_prep		= ata_qc_prep,
	.qc_issue		= ata_qc_issue_prot,
T
Tejun Heo 已提交
307
	.data_xfer		= ata_data_xfer,
L
Linus Torvalds 已提交
308

T
Tejun Heo 已提交
309 310
	.freeze			= ata_bmdma_freeze,
	.thaw			= ata_bmdma_thaw,
311
	.error_handler		= piix_pata_error_handler,
T
Tejun Heo 已提交
312
	.post_internal_cmd	= ata_bmdma_post_internal_cmd,
A
Alan Cox 已提交
313
	.cable_detect		= ata_cable_40wire,
L
Linus Torvalds 已提交
314 315 316

	.irq_handler		= ata_interrupt,
	.irq_clear		= ata_bmdma_irq_clear,
317 318
	.irq_on			= ata_irq_on,
	.irq_ack		= ata_irq_ack,
L
Linus Torvalds 已提交
319 320 321 322

	.port_start		= ata_port_start,
};

323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340
static const struct ata_port_operations ich_pata_ops = {
	.port_disable		= ata_port_disable,
	.set_piomode		= piix_set_piomode,
	.set_dmamode		= ich_set_dmamode,
	.mode_filter		= ata_pci_default_filter,

	.tf_load		= ata_tf_load,
	.tf_read		= ata_tf_read,
	.check_status		= ata_check_status,
	.exec_command		= ata_exec_command,
	.dev_select		= ata_std_dev_select,

	.bmdma_setup		= ata_bmdma_setup,
	.bmdma_start		= ata_bmdma_start,
	.bmdma_stop		= ata_bmdma_stop,
	.bmdma_status		= ata_bmdma_status,
	.qc_prep		= ata_qc_prep,
	.qc_issue		= ata_qc_issue_prot,
T
Tejun Heo 已提交
341
	.data_xfer		= ata_data_xfer,
342 343 344

	.freeze			= ata_bmdma_freeze,
	.thaw			= ata_bmdma_thaw,
A
Alan Cox 已提交
345
	.error_handler		= piix_pata_error_handler,
346
	.post_internal_cmd	= ata_bmdma_post_internal_cmd,
A
Alan Cox 已提交
347
	.cable_detect		= ich_pata_cable_detect,
348 349 350

	.irq_handler		= ata_interrupt,
	.irq_clear		= ata_bmdma_irq_clear,
351 352
	.irq_on			= ata_irq_on,
	.irq_ack		= ata_irq_ack,
353 354 355 356

	.port_start		= ata_port_start,
};

J
Jeff Garzik 已提交
357
static const struct ata_port_operations piix_sata_ops = {
L
Linus Torvalds 已提交
358 359 360 361 362 363 364 365 366 367 368 369 370 371
	.port_disable		= ata_port_disable,

	.tf_load		= ata_tf_load,
	.tf_read		= ata_tf_read,
	.check_status		= ata_check_status,
	.exec_command		= ata_exec_command,
	.dev_select		= ata_std_dev_select,

	.bmdma_setup		= ata_bmdma_setup,
	.bmdma_start		= ata_bmdma_start,
	.bmdma_stop		= ata_bmdma_stop,
	.bmdma_status		= ata_bmdma_status,
	.qc_prep		= ata_qc_prep,
	.qc_issue		= ata_qc_issue_prot,
T
Tejun Heo 已提交
372
	.data_xfer		= ata_data_xfer,
L
Linus Torvalds 已提交
373

T
Tejun Heo 已提交
374 375
	.freeze			= ata_bmdma_freeze,
	.thaw			= ata_bmdma_thaw,
A
Alan Cox 已提交
376
	.error_handler		= ata_bmdma_error_handler,
T
Tejun Heo 已提交
377
	.post_internal_cmd	= ata_bmdma_post_internal_cmd,
L
Linus Torvalds 已提交
378 379 380

	.irq_handler		= ata_interrupt,
	.irq_clear		= ata_bmdma_irq_clear,
381 382
	.irq_on			= ata_irq_on,
	.irq_ack		= ata_irq_ack,
L
Linus Torvalds 已提交
383 384 385 386

	.port_start		= ata_port_start,
};

387
static const struct piix_map_db ich5_map_db = {
388
	.mask = 0x7,
389
	.port_enable = 0x3,
390 391 392 393 394 395 396 397 398 399 400 401 402
	.map = {
		/* PM   PS   SM   SS       MAP  */
		{  P0,  NA,  P1,  NA }, /* 000b */
		{  P1,  NA,  P0,  NA }, /* 001b */
		{  RV,  RV,  RV,  RV },
		{  RV,  RV,  RV,  RV },
		{  P0,  P1, IDE, IDE }, /* 100b */
		{  P1,  P0, IDE, IDE }, /* 101b */
		{ IDE, IDE,  P0,  P1 }, /* 110b */
		{ IDE, IDE,  P1,  P0 }, /* 111b */
	},
};

403
static const struct piix_map_db ich6_map_db = {
404
	.mask = 0x3,
405
	.port_enable = 0xf,
406 407
	.map = {
		/* PM   PS   SM   SS       MAP */
T
Tejun Heo 已提交
408
		{  P0,  P2,  P1,  P3 }, /* 00b */
409 410 411 412 413 414
		{ IDE, IDE,  P1,  P3 }, /* 01b */
		{  P0,  P2, IDE, IDE }, /* 10b */
		{  RV,  RV,  RV,  RV },
	},
};

415
static const struct piix_map_db ich6m_map_db = {
416
	.mask = 0x3,
417
	.port_enable = 0x5,
418 419

	/* Map 01b isn't specified in the doc but some notebooks use
420 421
	 * it anyway.  MAP 01b have been spotted on both ICH6M and
	 * ICH7M.
422 423 424
	 */
	.map = {
		/* PM   PS   SM   SS       MAP */
425
		{  P0,  P2,  NA,  NA }, /* 00b */
426 427 428 429 430 431
		{ IDE, IDE,  P1,  P3 }, /* 01b */
		{  P0,  P2, IDE, IDE }, /* 10b */
		{  RV,  RV,  RV,  RV },
	},
};

432 433 434 435 436
static const struct piix_map_db ich8_map_db = {
	.mask = 0x3,
	.port_enable = 0x3,
	.map = {
		/* PM   PS   SM   SS       MAP */
437
		{  P0,  P2,  P1,  P3 }, /* 00b (hardwired when in AHCI) */
438
		{  RV,  RV,  RV,  RV },
439
		{  IDE,  IDE,  NA,  NA }, /* 10b (IDE mode) */
440 441 442 443
		{  RV,  RV,  RV,  RV },
	},
};

444 445 446 447 448
static const struct piix_map_db *piix_map_db_table[] = {
	[ich5_sata]		= &ich5_map_db,
	[ich6_sata]		= &ich6_map_db,
	[ich6_sata_ahci]	= &ich6_map_db,
	[ich6m_sata_ahci]	= &ich6m_map_db,
449
	[ich8_sata_ahci]	= &ich8_map_db,
450 451
};

L
Linus Torvalds 已提交
452
static struct ata_port_info piix_port_info[] = {
A
Alan 已提交
453
	/* piix_pata_33: 0:  PIIX4 at 33MHz */
454 455
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
456
		.flags		= PIIX_PATA_FLAGS,
457
		.pio_mask	= 0x1f,	/* pio0-4 */
458
		.mwdma_mask	= 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
459 460 461 462
		.udma_mask	= ATA_UDMA_MASK_40C,
		.port_ops	= &piix_pata_ops,
	},

463 464 465
	/* ich_pata_33: 1 	ICH0 - ICH at 33Mhz*/
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
466
		.flags		= PIIX_PATA_FLAGS,
467 468 469 470 471 472
		.pio_mask 	= 0x1f,	/* pio 0-4 */
		.mwdma_mask	= 0x06, /* Check: maybe 0x07  */
		.udma_mask	= ATA_UDMA2, /* UDMA33 */
		.port_ops	= &ich_pata_ops,
	},
	/* ich_pata_66: 2 	ICH controllers up to 66MHz */
L
Linus Torvalds 已提交
473 474
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
475
		.flags		= PIIX_PATA_FLAGS,
476 477 478 479 480
		.pio_mask 	= 0x1f,	/* pio 0-4 */
		.mwdma_mask	= 0x06, /* MWDMA0 is broken on chip */
		.udma_mask	= ATA_UDMA4,
		.port_ops	= &ich_pata_ops,
	},
481

482 483 484
	/* ich_pata_100: 3 */
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
485
		.flags		= PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
L
Linus Torvalds 已提交
486 487
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x06, /* mwdma1-2 */
488 489
		.udma_mask	= ATA_UDMA5, /* udma0-5 */
		.port_ops	= &ich_pata_ops,
L
Linus Torvalds 已提交
490 491
	},

492 493 494
	/* ich_pata_133: 4 	ICH with full UDMA6 */
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
495
		.flags		= PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
496 497 498 499 500 501 502
		.pio_mask 	= 0x1f,	/* pio 0-4 */
		.mwdma_mask	= 0x06, /* Check: maybe 0x07  */
		.udma_mask	= ATA_UDMA6, /* UDMA133 */
		.port_ops	= &ich_pata_ops,
	},

	/* ich5_sata: 5 */
L
Linus Torvalds 已提交
503 504
	{
		.sht		= &piix_sht,
505
		.flags		= PIIX_SATA_FLAGS,
L
Linus Torvalds 已提交
506 507
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x07, /* mwdma0-2 */
508
		.udma_mask	= ATA_UDMA6,
L
Linus Torvalds 已提交
509 510 511
		.port_ops	= &piix_sata_ops,
	},

512
	/* ich6_sata: 6 */
L
Linus Torvalds 已提交
513 514
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
515
		.flags		= PIIX_SATA_FLAGS | PIIX_FLAG_SCR,
L
Linus Torvalds 已提交
516 517
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x07, /* mwdma0-2 */
518
		.udma_mask	= ATA_UDMA6,
L
Linus Torvalds 已提交
519 520 521
		.port_ops	= &piix_sata_ops,
	},

522
	/* ich6_sata_ahci: 7 */
523 524
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
525
		.flags		= PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
526
				  PIIX_FLAG_AHCI,
527 528
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x07, /* mwdma0-2 */
529
		.udma_mask	= ATA_UDMA6,
530 531
		.port_ops	= &piix_sata_ops,
	},
532

533
	/* ich6m_sata_ahci: 8 */
534 535
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
536
		.flags		= PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
537
				  PIIX_FLAG_AHCI,
538 539
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x07, /* mwdma0-2 */
540
		.udma_mask	= ATA_UDMA6,
541 542
		.port_ops	= &piix_sata_ops,
	},
543

544
	/* ich8_sata_ahci: 9 */
545 546
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
547
		.flags		= PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
548 549 550
				  PIIX_FLAG_AHCI,
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x07, /* mwdma0-2 */
551
		.udma_mask	= ATA_UDMA6,
552 553
		.port_ops	= &piix_sata_ops,
	},
554

A
Alan 已提交
555 556 557 558 559 560 561 562
	/* piix_pata_mwdma: 10:  PIIX3 MWDMA only */
	{
		.sht		= &piix_sht,
		.flags		= PIIX_PATA_FLAGS,
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
		.port_ops	= &piix_pata_ops,
	},
L
Linus Torvalds 已提交
563 564 565 566 567 568 569 570 571 572 573 574 575
};

static struct pci_bits piix_enable_bits[] = {
	{ 0x41U, 1U, 0x80UL, 0x80UL },	/* port 0 */
	{ 0x43U, 1U, 0x80UL, 0x80UL },	/* port 1 */
};

MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
MODULE_VERSION(DRV_VERSION);

576 577 578 579 580 581 582 583 584 585 586 587 588
struct ich_laptop {
	u16 device;
	u16 subvendor;
	u16 subdevice;
};

/*
 *	List of laptops that use short cables rather than 80 wire
 */

static const struct ich_laptop ich_laptop[] = {
	/* devid, subvendor, subdev */
	{ 0x27DF, 0x0005, 0x0280 },	/* ICH7 on Acer 5602WLMi */
589
	{ 0x27DF, 0x1025, 0x0110 },	/* ICH7 on Acer 3682WLMi */
590
	{ 0x27DF, 0x1043, 0x1267 },	/* ICH7 on Asus W5F */
591
	{ 0x24CA, 0x1025, 0x0061 },	/* ICH4 on ACER Aspire 2023WLMi */
592 593 594 595
	/* end marker */
	{ 0, }
};

L
Linus Torvalds 已提交
596
/**
A
Alan Cox 已提交
597
 *	ich_pata_cable_detect - Probe host controller cable detect info
L
Linus Torvalds 已提交
598 599 600 601 602 603 604 605
 *	@ap: Port for which cable detect info is desired
 *
 *	Read 80c cable indicator from ATA PCI device's PCI config
 *	register.  This register is normally set by firmware (BIOS).
 *
 *	LOCKING:
 *	None (inherited from caller).
 */
606

A
Alan Cox 已提交
607
static int ich_pata_cable_detect(struct ata_port *ap)
L
Linus Torvalds 已提交
608
{
J
Jeff Garzik 已提交
609
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
610
	const struct ich_laptop *lap = &ich_laptop[0];
L
Linus Torvalds 已提交
611 612
	u8 tmp, mask;

613 614 615 616 617
	/* Check for specials - Acer Aspire 5602WLMi */
	while (lap->device) {
		if (lap->device == pdev->device &&
		    lap->subvendor == pdev->subsystem_vendor &&
		    lap->subdevice == pdev->subsystem_device) {
A
Alan Cox 已提交
618
			return ATA_CBL_PATA40_SHORT;
619 620 621 622
		}
		lap++;
	}

L
Linus Torvalds 已提交
623
	/* check BIOS cable detect results */
624
	mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
L
Linus Torvalds 已提交
625 626
	pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
	if ((tmp & mask) == 0)
A
Alan Cox 已提交
627 628
		return ATA_CBL_PATA40;
	return ATA_CBL_PATA80;
L
Linus Torvalds 已提交
629 630 631
}

/**
632
 *	piix_pata_prereset - prereset for PATA host controller
633
 *	@ap: Target port
634
 *	@deadline: deadline jiffies for the operation
L
Linus Torvalds 已提交
635
 *
636 637 638
 *	LOCKING:
 *	None (inherited from caller).
 */
639
static int piix_pata_prereset(struct ata_port *ap, unsigned long deadline)
L
Linus Torvalds 已提交
640
{
J
Jeff Garzik 已提交
641
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
L
Linus Torvalds 已提交
642

643 644
	if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
		return -ENOENT;
645
	return ata_std_prereset(ap, deadline);
646 647 648 649 650 651
}

static void piix_pata_error_handler(struct ata_port *ap)
{
	ata_bmdma_drive_eh(ap, piix_pata_prereset, ata_std_softreset, NULL,
			   ata_std_postreset);
L
Linus Torvalds 已提交
652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667
}

/**
 *	piix_set_piomode - Initialize host controller PATA PIO timings
 *	@ap: Port whose timings we are configuring
 *	@adev: um
 *
 *	Set PIO mode for device, in host controller PCI config space.
 *
 *	LOCKING:
 *	None (inherited from caller).
 */

static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev)
{
	unsigned int pio	= adev->pio_mode - XFER_PIO_0;
J
Jeff Garzik 已提交
668
	struct pci_dev *dev	= to_pci_dev(ap->host->dev);
L
Linus Torvalds 已提交
669
	unsigned int is_slave	= (adev->devno != 0);
670
	unsigned int master_port= ap->port_no ? 0x42 : 0x40;
L
Linus Torvalds 已提交
671 672 673
	unsigned int slave_port	= 0x44;
	u16 master_data;
	u8 slave_data;
674 675
	u8 udma_enable;
	int control = 0;
676

677 678 679 680
	/*
	 *	See Intel Document 298600-004 for the timing programing rules
	 *	for ICH controllers.
	 */
L
Linus Torvalds 已提交
681 682 683 684 685 686 687 688

	static const	 /* ISP  RTC */
	u8 timings[][2]	= { { 0, 0 },
			    { 0, 0 },
			    { 1, 0 },
			    { 2, 1 },
			    { 2, 3 }, };

689 690 691 692 693
	if (pio >= 2)
		control |= 1;	/* TIME1 enable */
	if (ata_pio_need_iordy(adev))
		control |= 2;	/* IE enable */

694
	/* Intel specifies that the PPE functionality is for disk only */
695 696 697
	if (adev->class == ATA_DEV_ATA)
		control |= 4;	/* PPE enable */

T
Tejun Heo 已提交
698 699 700 701
	/* PIO configuration clears DTE unconditionally.  It will be
	 * programmed in set_dmamode which is guaranteed to be called
	 * after set_piomode if any DMA mode is available.
	 */
L
Linus Torvalds 已提交
702 703
	pci_read_config_word(dev, master_port, &master_data);
	if (is_slave) {
T
Tejun Heo 已提交
704 705
		/* clear TIME1|IE1|PPE1|DTE1 */
		master_data &= 0xff0f;
706
		/* Enable SITRE (seperate slave timing register) */
L
Linus Torvalds 已提交
707
		master_data |= 0x4000;
708 709
		/* enable PPE1, IE1 and TIME1 as needed */
		master_data |= (control << 4);
L
Linus Torvalds 已提交
710
		pci_read_config_byte(dev, slave_port, &slave_data);
711
		slave_data &= (ap->port_no ? 0x0f : 0xf0);
712
		/* Load the timing nibble for this slave */
T
Tejun Heo 已提交
713 714
		slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
						<< (ap->port_no ? 4 : 0);
L
Linus Torvalds 已提交
715
	} else {
T
Tejun Heo 已提交
716 717
		/* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
		master_data &= 0xccf0;
718 719
		/* Enable PPE, IE and TIME as appropriate */
		master_data |= control;
T
Tejun Heo 已提交
720
		/* load ISP and RCT */
L
Linus Torvalds 已提交
721 722 723 724 725 726 727
		master_data |=
			(timings[pio][0] << 12) |
			(timings[pio][1] << 8);
	}
	pci_write_config_word(dev, master_port, master_data);
	if (is_slave)
		pci_write_config_byte(dev, slave_port, slave_data);
728 729 730

	/* Ensure the UDMA bit is off - it will be turned back on if
	   UDMA is selected */
731

732 733 734 735 736
	if (ap->udma_mask) {
		pci_read_config_byte(dev, 0x48, &udma_enable);
		udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
		pci_write_config_byte(dev, 0x48, udma_enable);
	}
L
Linus Torvalds 已提交
737 738 739
}

/**
740
 *	do_pata_set_dmamode - Initialize host controller PATA PIO timings
L
Linus Torvalds 已提交
741
 *	@ap: Port whose timings we are configuring
742
 *	@adev: Drive in question
L
Linus Torvalds 已提交
743
 *	@udma: udma mode, 0 - 6
H
Henne 已提交
744
 *	@isich: set if the chip is an ICH device
L
Linus Torvalds 已提交
745 746 747 748 749 750 751
 *
 *	Set UDMA mode for device, in host controller PCI config space.
 *
 *	LOCKING:
 *	None (inherited from caller).
 */

752
static void do_pata_set_dmamode (struct ata_port *ap, struct ata_device *adev, int isich)
L
Linus Torvalds 已提交
753
{
J
Jeff Garzik 已提交
754
	struct pci_dev *dev	= to_pci_dev(ap->host->dev);
755 756 757 758
	u8 master_port		= ap->port_no ? 0x42 : 0x40;
	u16 master_data;
	u8 speed		= adev->dma_mode;
	int devid		= adev->devno + 2 * ap->port_no;
A
Andrew Morton 已提交
759
	u8 udma_enable		= 0;
760

761 762 763 764 765 766 767 768
	static const	 /* ISP  RTC */
	u8 timings[][2]	= { { 0, 0 },
			    { 0, 0 },
			    { 1, 0 },
			    { 2, 1 },
			    { 2, 3 }, };

	pci_read_config_word(dev, master_port, &master_data);
A
Alan 已提交
769 770
	if (ap->udma_mask)
		pci_read_config_byte(dev, 0x48, &udma_enable);
L
Linus Torvalds 已提交
771 772

	if (speed >= XFER_UDMA_0) {
773 774 775 776
		unsigned int udma = adev->dma_mode - XFER_UDMA_0;
		u16 udma_timing;
		u16 ideconf;
		int u_clock, u_speed;
777

778 779
		/*
	 	 * UDMA is handled by a combination of clock switching and
780 781
		 * selection of dividers
		 *
782
		 * Handy rule: Odd modes are UDMATIMx 01, even are 02
783
		 *	       except UDMA0 which is 00
784 785 786 787 788 789 790 791
		 */
		u_speed = min(2 - (udma & 1), udma);
		if (udma == 5)
			u_clock = 0x1000;	/* 100Mhz */
		else if (udma > 2)
			u_clock = 1;		/* 66Mhz */
		else
			u_clock = 0;		/* 33Mhz */
792

793
		udma_enable |= (1 << devid);
794

795 796 797 798 799 800
		/* Load the CT/RP selection */
		pci_read_config_word(dev, 0x4A, &udma_timing);
		udma_timing &= ~(3 << (4 * devid));
		udma_timing |= u_speed << (4 * devid);
		pci_write_config_word(dev, 0x4A, udma_timing);

801
		if (isich) {
802 803 804 805 806 807 808
			/* Select a 33/66/100Mhz clock */
			pci_read_config_word(dev, 0x54, &ideconf);
			ideconf &= ~(0x1001 << devid);
			ideconf |= u_clock << devid;
			/* For ICH or later we should set bit 10 for better
			   performance (WR_PingPong_En) */
			pci_write_config_word(dev, 0x54, ideconf);
L
Linus Torvalds 已提交
809 810
		}
	} else {
811 812 813 814 815 816 817 818 819 820 821 822
		/*
		 * MWDMA is driven by the PIO timings. We must also enable
		 * IORDY unconditionally along with TIME1. PPE has already
		 * been set when the PIO timing was set.
		 */
		unsigned int mwdma	= adev->dma_mode - XFER_MW_DMA_0;
		unsigned int control;
		u8 slave_data;
		const unsigned int needed_pio[3] = {
			XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
		};
		int pio = needed_pio[mwdma] - XFER_PIO_0;
823

824
		control = 3;	/* IORDY|TIME1 */
825

826 827
		/* If the drive MWDMA is faster than it can do PIO then
		   we must force PIO into PIO0 */
828

829 830 831 832 833 834 835 836
		if (adev->pio_mode < needed_pio[mwdma])
			/* Enable DMA timing only */
			control |= 8;	/* PIO cycles in PIO0 */

		if (adev->devno) {	/* Slave */
			master_data &= 0xFF4F;  /* Mask out IORDY|TIME1|DMAONLY */
			master_data |= control << 4;
			pci_read_config_byte(dev, 0x44, &slave_data);
T
Tejun Heo 已提交
837
			slave_data &= (ap->port_no ? 0x0f : 0xf0);
838 839 840 841
			/* Load the matching timing */
			slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
			pci_write_config_byte(dev, 0x44, slave_data);
		} else { 	/* Master */
842
			master_data &= 0xCCF4;	/* Mask out IORDY|TIME1|DMAONLY
843 844 845 846 847 848
						   and master timing bits */
			master_data |= control;
			master_data |=
				(timings[pio][0] << 12) |
				(timings[pio][1] << 8);
		}
T
Tejun Heo 已提交
849 850 851 852 853

		if (ap->udma_mask) {
			udma_enable &= ~(1 << devid);
			pci_write_config_word(dev, master_port, master_data);
		}
L
Linus Torvalds 已提交
854
	}
855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889
	/* Don't scribble on 0x48 if the controller does not support UDMA */
	if (ap->udma_mask)
		pci_write_config_byte(dev, 0x48, udma_enable);
}

/**
 *	piix_set_dmamode - Initialize host controller PATA DMA timings
 *	@ap: Port whose timings we are configuring
 *	@adev: um
 *
 *	Set MW/UDMA mode for device, in host controller PCI config space.
 *
 *	LOCKING:
 *	None (inherited from caller).
 */

static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev)
{
	do_pata_set_dmamode(ap, adev, 0);
}

/**
 *	ich_set_dmamode - Initialize host controller PATA DMA timings
 *	@ap: Port whose timings we are configuring
 *	@adev: um
 *
 *	Set MW/UDMA mode for device, in host controller PCI config space.
 *
 *	LOCKING:
 *	None (inherited from caller).
 */

static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev)
{
	do_pata_set_dmamode(ap, adev, 1);
L
Linus Torvalds 已提交
890 891
}

892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992
#ifdef CONFIG_PM
static struct dmi_system_id piix_broken_suspend_dmi_table[] = {
	{
		.ident = "TECRA M5",
		.matches = {
			DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
			DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
		},
	},
	{
		.ident = "Satellite U200",
		.matches = {
			DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
			DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
		},
	},
	{
		.ident = "Satellite U205",
		.matches = {
			DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
			DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
		},
	},
	{
		.ident = "Portege M500",
		.matches = {
			DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
			DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
		},
	},
	{ }
};

static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
{
	struct ata_host *host = dev_get_drvdata(&pdev->dev);
	unsigned long flags;
	int rc = 0;

	rc = ata_host_suspend(host, mesg);
	if (rc)
		return rc;

	/* Some braindamaged ACPI suspend implementations expect the
	 * controller to be awake on entry; otherwise, it burns cpu
	 * cycles and power trying to do something to the sleeping
	 * beauty.
	 */
	if (dmi_check_system(piix_broken_suspend_dmi_table) &&
	    mesg.event == PM_EVENT_SUSPEND) {
		pci_save_state(pdev);

		/* mark its power state as "unknown", since we don't
		 * know if e.g. the BIOS will change its device state
		 * when we suspend.
		 */
		if (pdev->current_state == PCI_D0)
			pdev->current_state = PCI_UNKNOWN;

		/* tell resume that it's waking up from broken suspend */
		spin_lock_irqsave(&host->lock, flags);
		host->flags |= PIIX_HOST_BROKEN_SUSPEND;
		spin_unlock_irqrestore(&host->lock, flags);
	} else
		ata_pci_device_do_suspend(pdev, mesg);

	return 0;
}

static int piix_pci_device_resume(struct pci_dev *pdev)
{
	struct ata_host *host = dev_get_drvdata(&pdev->dev);
	unsigned long flags;
	int rc;

	if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
		spin_lock_irqsave(&host->lock, flags);
		host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
		spin_unlock_irqrestore(&host->lock, flags);

		pci_set_power_state(pdev, PCI_D0);
		pci_restore_state(pdev);

		/* PCI device wasn't disabled during suspend.  Use
		 * __pci_reenable_device() to avoid affecting the
		 * enable count.
		 */
		rc = __pci_reenable_device(pdev);
		if (rc)
			dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
				   "device after resume (%d)\n", rc);
	} else
		rc = ata_pci_device_do_resume(pdev);

	if (rc == 0)
		ata_host_resume(host);

	return rc;
}
#endif

L
Linus Torvalds 已提交
993 994 995 996 997
#define AHCI_PCI_BAR 5
#define AHCI_GLOBAL_CTL 0x04
#define AHCI_ENABLE (1 << 31)
static int piix_disable_ahci(struct pci_dev *pdev)
{
998
	void __iomem *mmio;
L
Linus Torvalds 已提交
999 1000 1001 1002 1003 1004 1005
	u32 tmp;
	int rc = 0;

	/* BUG: pci_enable_device has not yet been called.  This
	 * works because this device is usually set up by BIOS.
	 */

1006 1007
	if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
	    !pci_resource_len(pdev, AHCI_PCI_BAR))
L
Linus Torvalds 已提交
1008
		return 0;
1009

1010
	mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
L
Linus Torvalds 已提交
1011 1012
	if (!mmio)
		return -ENOMEM;
1013

L
Linus Torvalds 已提交
1014 1015 1016 1017 1018 1019 1020 1021 1022
	tmp = readl(mmio + AHCI_GLOBAL_CTL);
	if (tmp & AHCI_ENABLE) {
		tmp &= ~AHCI_ENABLE;
		writel(tmp, mmio + AHCI_GLOBAL_CTL);

		tmp = readl(mmio + AHCI_GLOBAL_CTL);
		if (tmp & AHCI_ENABLE)
			rc = -EIO;
	}
1023

1024
	pci_iounmap(pdev, mmio);
L
Linus Torvalds 已提交
1025 1026 1027
	return rc;
}

A
Alan Cox 已提交
1028 1029
/**
 *	piix_check_450nx_errata	-	Check for problem 450NX setup
1030
 *	@ata_dev: the PCI device to check
1031
 *
A
Alan Cox 已提交
1032 1033 1034 1035 1036 1037 1038 1039 1040
 *	Check for the present of 450NX errata #19 and errata #25. If
 *	they are found return an error code so we can turn off DMA
 */

static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
{
	struct pci_dev *pdev = NULL;
	u16 cfg;
	int no_piix_dma = 0;
1041

A
Alan Cox 已提交
1042 1043 1044 1045 1046 1047
	while((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL)
	{
		/* Look for 450NX PXB. Check for problem configurations
		   A PCI quirk checks bit 6 already */
		pci_read_config_word(pdev, 0x41, &cfg);
		/* Only on the original revision: IDE DMA can hang */
1048
		if (pdev->revision == 0x00)
A
Alan Cox 已提交
1049 1050
			no_piix_dma = 1;
		/* On all revisions below 5 PXB bus lock must be disabled for IDE */
1051
		else if (cfg & (1<<14) && pdev->revision < 5)
A
Alan Cox 已提交
1052 1053
			no_piix_dma = 2;
	}
A
Alan Cox 已提交
1054
	if (no_piix_dma)
A
Alan Cox 已提交
1055
		dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
A
Alan Cox 已提交
1056
	if (no_piix_dma == 2)
A
Alan Cox 已提交
1057 1058
		dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
	return no_piix_dma;
1059
}
A
Alan Cox 已提交
1060

1061
static void __devinit piix_init_pcs(struct pci_dev *pdev,
1062
				    struct ata_port_info *pinfo,
1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077
				    const struct piix_map_db *map_db)
{
	u16 pcs, new_pcs;

	pci_read_config_word(pdev, ICH5_PCS, &pcs);

	new_pcs = pcs | map_db->port_enable;

	if (new_pcs != pcs) {
		DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
		pci_write_config_word(pdev, ICH5_PCS, new_pcs);
		msleep(150);
	}
}

1078
static void __devinit piix_init_sata_map(struct pci_dev *pdev,
1079 1080
					 struct ata_port_info *pinfo,
					 const struct piix_map_db *map_db)
1081
{
1082
	struct piix_host_priv *hpriv = pinfo[0].private_data;
1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104
	const unsigned int *map;
	int i, invalid_map = 0;
	u8 map_value;

	pci_read_config_byte(pdev, ICH5_PMR, &map_value);

	map = map_db->map[map_value & map_db->mask];

	dev_printk(KERN_INFO, &pdev->dev, "MAP [");
	for (i = 0; i < 4; i++) {
		switch (map[i]) {
		case RV:
			invalid_map = 1;
			printk(" XX");
			break;

		case NA:
			printk(" --");
			break;

		case IDE:
			WARN_ON((i & 1) || map[i + 1] != IDE);
1105
			pinfo[i / 2] = piix_port_info[ich_pata_100];
1106
			pinfo[i / 2].private_data = hpriv;
1107 1108 1109 1110 1111 1112 1113
			i++;
			printk(" IDE IDE");
			break;

		default:
			printk(" P%d", map[i]);
			if (i & 1)
J
Jeff Garzik 已提交
1114
				pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
1115 1116 1117 1118 1119 1120 1121 1122 1123
			break;
		}
	}
	printk(" ]\n");

	if (invalid_map)
		dev_printk(KERN_ERR, &pdev->dev,
			   "invalid MAP value %u\n", map_value);

1124
	hpriv->map = map;
1125 1126
}

L
Linus Torvalds 已提交
1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144
/**
 *	piix_init_one - Register PIIX ATA PCI device with kernel services
 *	@pdev: PCI device to register
 *	@ent: Entry in piix_pci_tbl matching with @pdev
 *
 *	Called from kernel PCI layer.  We probe for combined mode (sigh),
 *	and then hand over control to libata, for it to do the rest.
 *
 *	LOCKING:
 *	Inherited from PCI layer (may sleep).
 *
 *	RETURNS:
 *	Zero on success, or -ERRNO value.
 */

static int piix_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
{
	static int printed_version;
1145
	struct device *dev = &pdev->dev;
1146
	struct ata_port_info port_info[2];
T
Tejun Heo 已提交
1147
	const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
1148
	struct piix_host_priv *hpriv;
J
Jeff Garzik 已提交
1149
	unsigned long port_flags;
L
Linus Torvalds 已提交
1150 1151

	if (!printed_version++)
1152 1153
		dev_printk(KERN_DEBUG, &pdev->dev,
			   "version " DRV_VERSION "\n");
L
Linus Torvalds 已提交
1154 1155 1156 1157 1158

	/* no hotplugging support (FIXME) */
	if (!in_module_init)
		return -ENODEV;

1159
	hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1160 1161 1162
	if (!hpriv)
		return -ENOMEM;

1163 1164
	port_info[0] = piix_port_info[ent->driver_data];
	port_info[1] = piix_port_info[ent->driver_data];
1165 1166
	port_info[0].private_data = hpriv;
	port_info[1].private_data = hpriv;
L
Linus Torvalds 已提交
1167

J
Jeff Garzik 已提交
1168
	port_flags = port_info[0].flags;
1169

J
Jeff Garzik 已提交
1170
	if (port_flags & PIIX_FLAG_AHCI) {
J
Jeff Garzik 已提交
1171 1172 1173 1174 1175 1176 1177
		u8 tmp;
		pci_read_config_byte(pdev, PIIX_SCC, &tmp);
		if (tmp == PIIX_AHCI_DEVICE) {
			int rc = piix_disable_ahci(pdev);
			if (rc)
				return rc;
		}
L
Linus Torvalds 已提交
1178 1179
	}

1180
	/* Initialize SATA map */
J
Jeff Garzik 已提交
1181
	if (port_flags & ATA_FLAG_SATA) {
1182 1183
		piix_init_sata_map(pdev, port_info,
				   piix_map_db_table[ent->driver_data]);
1184 1185
		piix_init_pcs(pdev, port_info,
			      piix_map_db_table[ent->driver_data]);
1186
	}
L
Linus Torvalds 已提交
1187 1188 1189 1190 1191 1192 1193

	/* On ICH5, some BIOSen disable the interrupt using the
	 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
	 * On ICH6, this bit has the same effect, but only when
	 * MSI is disabled (and it is disabled, as we don't use
	 * message-signalled interrupts currently).
	 */
J
Jeff Garzik 已提交
1194
	if (port_flags & PIIX_FLAG_CHECKINTR)
B
Brett M Russ 已提交
1195
		pci_intx(pdev, 1);
L
Linus Torvalds 已提交
1196

A
Alan Cox 已提交
1197 1198 1199 1200
	if (piix_check_450nx_errata(pdev)) {
		/* This writes into the master table but it does not
		   really matter for this errata as we will apply it to
		   all the PIIX devices on the board */
1201 1202 1203 1204
		port_info[0].mwdma_mask = 0;
		port_info[0].udma_mask = 0;
		port_info[1].mwdma_mask = 0;
		port_info[1].udma_mask = 0;
A
Alan Cox 已提交
1205
	}
T
Tejun Heo 已提交
1206
	return ata_pci_init_one(pdev, ppi);
L
Linus Torvalds 已提交
1207 1208 1209 1210 1211 1212
}

static int __init piix_init(void)
{
	int rc;

1213 1214
	DPRINTK("pci_register_driver\n");
	rc = pci_register_driver(&piix_pci_driver);
L
Linus Torvalds 已提交
1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230
	if (rc)
		return rc;

	in_module_init = 0;

	DPRINTK("done\n");
	return 0;
}

static void __exit piix_exit(void)
{
	pci_unregister_driver(&piix_pci_driver);
}

module_init(piix_init);
module_exit(piix_exit);