ata_piix.c 45.6 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
 *    ata_piix.c - Intel PATA/SATA controllers
 *
 *    Maintained by:  Jeff Garzik <jgarzik@pobox.com>
 *    		    Please ALWAYS copy linux-ide@vger.kernel.org
 *		    on emails.
 *
 *
 *	Copyright 2003-2005 Red Hat Inc
 *	Copyright 2003-2005 Jeff Garzik
 *
 *
 *	Copyright header from piix.c:
 *
 *  Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
 *  Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
17
 *  Copyright (C) 2003 Red Hat Inc
18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39
 *
 *
 *  This program is free software; you can redistribute it and/or modify
 *  it under the terms of the GNU General Public License as published by
 *  the Free Software Foundation; either version 2, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful,
 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *  GNU General Public License for more details.
 *
 *  You should have received a copy of the GNU General Public License
 *  along with this program; see the file COPYING.  If not, write to
 *  the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
 *
 *
 *  libata documentation is available via 'make {ps|pdf}docs',
 *  as Documentation/DocBook/libata.*
 *
 *  Hardware documentation available at http://developer.intel.com/
 *
A
Alan Cox 已提交
40 41 42
 * Documentation
 *	Publically available from Intel web site. Errata documentation
 * is also publically available. As an aide to anyone hacking on this
43
 * driver the list of errata that are relevant is below, going back to
A
Alan Cox 已提交
44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74
 * PIIX4. Older device documentation is now a bit tricky to find.
 *
 * The chipsets all follow very much the same design. The orginal Triton
 * series chipsets do _not_ support independant device timings, but this
 * is fixed in Triton II. With the odd mobile exception the chips then
 * change little except in gaining more modes until SATA arrives. This
 * driver supports only the chips with independant timing (that is those
 * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
 * for the early chip drivers.
 *
 * Errata of note:
 *
 * Unfixable
 *	PIIX4    errata #9	- Only on ultra obscure hw
 *	ICH3	 errata #13     - Not observed to affect real hw
 *				  by Intel
 *
 * Things we must deal with
 *	PIIX4	errata #10	- BM IDE hang with non UDMA
 *				  (must stop/start dma to recover)
 *	440MX   errata #15	- As PIIX4 errata #10
 *	PIIX4	errata #15	- Must not read control registers
 * 				  during a PIO transfer
 *	440MX   errata #13	- As PIIX4 errata #15
 *	ICH2	errata #21	- DMA mode 0 doesn't work right
 *	ICH0/1  errata #55	- As ICH2 errata #21
 *	ICH2	spec c #9	- Extra operations needed to handle
 *				  drive hotswap [NOT YET SUPPORTED]
 *	ICH2    spec c #20	- IDE PRD must not cross a 64K boundary
 *				  and must be dword aligned
 *	ICH2    spec c #24	- UDMA mode 4,5 t85/86 should be 6ns not 3.3
75
 *	ICH7	errata #16	- MWDMA1 timings are incorrect
A
Alan Cox 已提交
76 77 78 79 80 81 82 83
 *
 * Should have been BIOS fixed:
 *	450NX:	errata #19	- DMA hangs on old 450NX
 *	450NX:  errata #20	- DMA hangs on old 450NX
 *	450NX:  errata #25	- Corruption with DMA on old 450NX
 *	ICH3    errata #15      - IDE deadlock under high load
 *				  (BIOS must set dev 31 fn 0 bit 23)
 *	ICH3	errata #18	- Don't use native mode
L
Linus Torvalds 已提交
84 85 86 87 88 89 90 91
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
92
#include <linux/device.h>
L
Linus Torvalds 已提交
93 94
#include <scsi/scsi_host.h>
#include <linux/libata.h>
95
#include <linux/dmi.h>
L
Linus Torvalds 已提交
96 97

#define DRV_NAME	"ata_piix"
98
#define DRV_VERSION	"2.13"
L
Linus Torvalds 已提交
99 100 101 102 103

enum {
	PIIX_IOCFG		= 0x54, /* IDE I/O configuration register */
	ICH5_PMR		= 0x90, /* port mapping register */
	ICH5_PCS		= 0x92,	/* port control and status */
T
Tejun Heo 已提交
104 105 106 107
	PIIX_SIDPR_BAR		= 5,
	PIIX_SIDPR_LEN		= 16,
	PIIX_SIDPR_IDX		= 0,
	PIIX_SIDPR_DATA		= 4,
L
Linus Torvalds 已提交
108

109
	PIIX_FLAG_CHECKINTR	= (1 << 28), /* make sure PCI INTx enabled */
T
Tejun Heo 已提交
110
	PIIX_FLAG_SIDPR		= (1 << 29), /* SATA idx/data pair regs */
L
Linus Torvalds 已提交
111

112 113
	PIIX_PATA_FLAGS		= ATA_FLAG_SLAVE_POSS,
	PIIX_SATA_FLAGS		= ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
T
Tejun Heo 已提交
114

L
Linus Torvalds 已提交
115 116 117
	PIIX_80C_PRI		= (1 << 5) | (1 << 4),
	PIIX_80C_SEC		= (1 << 7) | (1 << 6),

118 119 120 121 122 123 124 125 126
	/* constants for mapping table */
	P0			= 0,  /* port 0 */
	P1			= 1,  /* port 1 */
	P2			= 2,  /* port 2 */
	P3			= 3,  /* port 3 */
	IDE			= -1, /* IDE */
	NA			= -2, /* not avaliable */
	RV			= -3, /* reserved */

127
	PIIX_AHCI_DEVICE	= 6,
128 129 130

	/* host->flags bits */
	PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
L
Linus Torvalds 已提交
131 132
};

133 134 135 136 137 138 139
enum piix_controller_ids {
	/* controller IDs */
	piix_pata_mwdma,	/* PIIX3 MWDMA only */
	piix_pata_33,		/* PIIX4 at 33Mhz */
	ich_pata_33,		/* ICH up to UDMA 33 only */
	ich_pata_66,		/* ICH up to 66 Mhz */
	ich_pata_100,		/* ICH up to UDMA 100 */
140
	ich_pata_100_nomwdma1,	/* ICH up to UDMA 100 but with no MWDMA1*/
141 142
	ich5_sata,
	ich6_sata,
143 144
	ich6m_sata,
	ich8_sata,
145
	ich8_2port_sata,
146 147
	ich8m_apple_sata,	/* locks up on second port enable */
	tolapai_sata,
148 149 150
	piix_pata_vmw,			/* PIIX4 for VMware, spurious DMA_ERR */
};

151 152
struct piix_map_db {
	const u32 mask;
153
	const u16 port_enable;
154 155 156
	const int map[][4];
};

157 158
struct piix_host_priv {
	const int *map;
159
	u32 saved_iocfg;
T
Tejun Heo 已提交
160
	void __iomem *sidpr;
161 162
};

163 164
static int piix_init_one(struct pci_dev *pdev,
			 const struct pci_device_id *ent);
165
static void piix_remove_one(struct pci_dev *pdev);
166
static int piix_pata_prereset(struct ata_link *link, unsigned long deadline);
167 168 169
static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
A
Alan Cox 已提交
170
static int ich_pata_cable_detect(struct ata_port *ap);
171
static u8 piix_vmw_bmdma_status(struct ata_port *ap);
T
Tejun Heo 已提交
172 173 174 175
static int piix_sidpr_scr_read(struct ata_link *link,
			       unsigned int reg, u32 *val);
static int piix_sidpr_scr_write(struct ata_link *link,
				unsigned int reg, u32 val);
176 177 178 179
#ifdef CONFIG_PM
static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
static int piix_pci_device_resume(struct pci_dev *pdev);
#endif
L
Linus Torvalds 已提交
180 181 182

static unsigned int in_module_init = 1;

183
static const struct pci_device_id piix_pci_tbl[] = {
A
Alan 已提交
184 185
	/* Intel PIIX3 for the 430HX etc */
	{ 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
186 187
	/* VMware ICH4 */
	{ 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212
	/* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
	/* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
	{ 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
	/* Intel PIIX4 */
	{ 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
	/* Intel PIIX4 */
	{ 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
	/* Intel PIIX */
	{ 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
	/* Intel ICH (i810, i815, i840) UDMA 66*/
	{ 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
	/* Intel ICH0 : UDMA 33*/
	{ 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
	/* Intel ICH2M */
	{ 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
	{ 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/*  Intel ICH3M */
	{ 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* Intel ICH3 (E7500/1) UDMA 100 */
	{ 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
	{ 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	{ 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* Intel ICH5 */
213
	{ 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
214 215
	/* C-ICH (i810E2) */
	{ 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
216
	/* ESB (855GME/875P + 6300ESB) UDMA 100  */
217 218 219 220
	{ 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* ICH6 (and 6) (i915) UDMA 100 */
	{ 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* ICH7/7-R (i945, i975) UDMA 100*/
221 222
	{ 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
	{ 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
223 224
	/* ICH8 Mobile PATA Controller */
	{ 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
L
Linus Torvalds 已提交
225

A
Alan Cox 已提交
226 227
	/* SATA ports */
	
228
	/* 82801EB (ICH5) */
L
Linus Torvalds 已提交
229
	{ 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
230
	/* 82801EB (ICH5) */
L
Linus Torvalds 已提交
231
	{ 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
232
	/* 6300ESB (ICH5 variant with broken PCS present bits) */
233
	{ 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
234
	/* 6300ESB pretending RAID */
235
	{ 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
236
	/* 82801FB/FW (ICH6/ICH6W) */
L
Linus Torvalds 已提交
237
	{ 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
238
	/* 82801FR/FRW (ICH6R/ICH6RW) */
239
	{ 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
240 241 242
	/* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
	 * Attach iff the controller is in IDE mode. */
	{ 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
243
	  PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
244
	/* 82801GB/GR/GH (ICH7, identical to ICH6) */
245
	{ 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
246
	/* 2801GBM/GHM (ICH7M, identical to ICH6M) */
247
	{ 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
248
	/* Enterprise Southbridge 2 (631xESB/632xESB) */
249
	{ 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
250
	/* SATA Controller 1 IDE (ICH8) */
251
	{ 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
252
	/* SATA Controller 2 IDE (ICH8) */
T
Tejun Heo 已提交
253
	{ 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
254
	/* Mobile SATA Controller IDE (ICH8M), Apple */
255
	{ 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
T
Tejun Heo 已提交
256
	{ 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
257
	{ 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
T
Tejun Heo 已提交
258 259
	/* Mobile SATA Controller IDE (ICH8M) */
	{ 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
260
	/* SATA Controller IDE (ICH9) */
261
	{ 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
262
	/* SATA Controller IDE (ICH9) */
T
Tejun Heo 已提交
263
	{ 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
264
	/* SATA Controller IDE (ICH9) */
T
Tejun Heo 已提交
265
	{ 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
266
	/* SATA Controller IDE (ICH9M) */
T
Tejun Heo 已提交
267
	{ 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
268
	/* SATA Controller IDE (ICH9M) */
T
Tejun Heo 已提交
269
	{ 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
270
	/* SATA Controller IDE (ICH9M) */
271
	{ 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
272
	/* SATA Controller IDE (Tolapai) */
273
	{ 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
274
	/* SATA Controller IDE (ICH10) */
275
	{ 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
276 277 278
	/* SATA Controller IDE (ICH10) */
	{ 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
	/* SATA Controller IDE (ICH10) */
279
	{ 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
280 281
	/* SATA Controller IDE (ICH10) */
	{ 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
282 283 284
	/* SATA Controller IDE (PCH) */
	{ 0x8086, 0x3b20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
	/* SATA Controller IDE (PCH) */
285 286
	{ 0x8086, 0x3b21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
	/* SATA Controller IDE (PCH) */
287 288
	{ 0x8086, 0x3b26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
	/* SATA Controller IDE (PCH) */
289 290
	{ 0x8086, 0x3b28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
	/* SATA Controller IDE (PCH) */
291 292 293
	{ 0x8086, 0x3b2d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
	/* SATA Controller IDE (PCH) */
	{ 0x8086, 0x3b2e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
294 295 296 297 298 299 300 301
	/* SATA Controller IDE (CPT) */
	{ 0x8086, 0x1c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
	/* SATA Controller IDE (CPT) */
	{ 0x8086, 0x1c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
	/* SATA Controller IDE (CPT) */
	{ 0x8086, 0x1c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
	/* SATA Controller IDE (CPT) */
	{ 0x8086, 0x1c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
L
Linus Torvalds 已提交
302 303 304 305 306 307 308
	{ }	/* terminate list */
};

static struct pci_driver piix_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= piix_pci_tbl,
	.probe			= piix_init_one,
309
	.remove			= piix_remove_one,
310
#ifdef CONFIG_PM
311 312
	.suspend		= piix_pci_device_suspend,
	.resume			= piix_pci_device_resume,
313
#endif
L
Linus Torvalds 已提交
314 315
};

316
static struct scsi_host_template piix_sht = {
317
	ATA_BMDMA_SHT(DRV_NAME),
L
Linus Torvalds 已提交
318 319
};

320
static struct ata_port_operations piix_pata_ops = {
A
Alan Cox 已提交
321
	.inherits		= &ata_bmdma32_port_ops,
322
	.cable_detect		= ata_cable_40wire,
L
Linus Torvalds 已提交
323 324
	.set_piomode		= piix_set_piomode,
	.set_dmamode		= piix_set_dmamode,
325
	.prereset		= piix_pata_prereset,
L
Linus Torvalds 已提交
326 327
};

328 329 330
static struct ata_port_operations piix_vmw_ops = {
	.inherits		= &piix_pata_ops,
	.bmdma_status		= piix_vmw_bmdma_status,
331 332
};

333 334 335 336
static struct ata_port_operations ich_pata_ops = {
	.inherits		= &piix_pata_ops,
	.cable_detect		= ich_pata_cable_detect,
	.set_dmamode		= ich_set_dmamode,
L
Linus Torvalds 已提交
337 338
};

339
static struct ata_port_operations piix_sata_ops = {
340
	.inherits		= &ata_bmdma32_port_ops,
341 342
};

343 344
static struct ata_port_operations piix_sidpr_sata_ops = {
	.inherits		= &piix_sata_ops,
345
	.hardreset		= sata_std_hardreset,
T
Tejun Heo 已提交
346 347 348 349
	.scr_read		= piix_sidpr_scr_read,
	.scr_write		= piix_sidpr_scr_write,
};

350
static const struct piix_map_db ich5_map_db = {
351
	.mask = 0x7,
352
	.port_enable = 0x3,
353 354 355 356 357 358 359 360 361 362 363 364 365
	.map = {
		/* PM   PS   SM   SS       MAP  */
		{  P0,  NA,  P1,  NA }, /* 000b */
		{  P1,  NA,  P0,  NA }, /* 001b */
		{  RV,  RV,  RV,  RV },
		{  RV,  RV,  RV,  RV },
		{  P0,  P1, IDE, IDE }, /* 100b */
		{  P1,  P0, IDE, IDE }, /* 101b */
		{ IDE, IDE,  P0,  P1 }, /* 110b */
		{ IDE, IDE,  P1,  P0 }, /* 111b */
	},
};

366
static const struct piix_map_db ich6_map_db = {
367
	.mask = 0x3,
368
	.port_enable = 0xf,
369 370
	.map = {
		/* PM   PS   SM   SS       MAP */
T
Tejun Heo 已提交
371
		{  P0,  P2,  P1,  P3 }, /* 00b */
372 373 374 375 376 377
		{ IDE, IDE,  P1,  P3 }, /* 01b */
		{  P0,  P2, IDE, IDE }, /* 10b */
		{  RV,  RV,  RV,  RV },
	},
};

378
static const struct piix_map_db ich6m_map_db = {
379
	.mask = 0x3,
380
	.port_enable = 0x5,
381 382

	/* Map 01b isn't specified in the doc but some notebooks use
383 384
	 * it anyway.  MAP 01b have been spotted on both ICH6M and
	 * ICH7M.
385 386 387
	 */
	.map = {
		/* PM   PS   SM   SS       MAP */
388
		{  P0,  P2,  NA,  NA }, /* 00b */
389 390 391 392 393 394
		{ IDE, IDE,  P1,  P3 }, /* 01b */
		{  P0,  P2, IDE, IDE }, /* 10b */
		{  RV,  RV,  RV,  RV },
	},
};

395 396
static const struct piix_map_db ich8_map_db = {
	.mask = 0x3,
397
	.port_enable = 0xf,
398 399
	.map = {
		/* PM   PS   SM   SS       MAP */
400
		{  P0,  P2,  P1,  P3 }, /* 00b (hardwired when in AHCI) */
401
		{  RV,  RV,  RV,  RV },
T
Tejun Heo 已提交
402
		{  P0,  P2, IDE, IDE }, /* 10b (IDE mode) */
403 404 405 406
		{  RV,  RV,  RV,  RV },
	},
};

T
Tejun Heo 已提交
407
static const struct piix_map_db ich8_2port_map_db = {
J
Jason Gaston 已提交
408 409 410 411 412 413 414 415 416
	.mask = 0x3,
	.port_enable = 0x3,
	.map = {
		/* PM   PS   SM   SS       MAP */
		{  P0,  NA,  P1,  NA }, /* 00b */
		{  RV,  RV,  RV,  RV }, /* 01b */
		{  RV,  RV,  RV,  RV }, /* 10b */
		{  RV,  RV,  RV,  RV },
	},
417 418
};

419 420 421 422 423 424 425 426 427 428 429 430
static const struct piix_map_db ich8m_apple_map_db = {
	.mask = 0x3,
	.port_enable = 0x1,
	.map = {
		/* PM   PS   SM   SS       MAP */
		{  P0,  NA,  NA,  NA }, /* 00b */
		{  RV,  RV,  RV,  RV },
		{  P0,  P2, IDE, IDE }, /* 10b */
		{  RV,  RV,  RV,  RV },
	},
};

T
Tejun Heo 已提交
431
static const struct piix_map_db tolapai_map_db = {
432 433 434 435 436 437 438 439 440 441 442
	.mask = 0x3,
	.port_enable = 0x3,
	.map = {
		/* PM   PS   SM   SS       MAP */
		{  P0,  NA,  P1,  NA }, /* 00b */
		{  RV,  RV,  RV,  RV }, /* 01b */
		{  RV,  RV,  RV,  RV }, /* 10b */
		{  RV,  RV,  RV,  RV },
	},
};

443 444 445
static const struct piix_map_db *piix_map_db_table[] = {
	[ich5_sata]		= &ich5_map_db,
	[ich6_sata]		= &ich6_map_db,
446 447
	[ich6m_sata]		= &ich6m_map_db,
	[ich8_sata]		= &ich8_map_db,
T
Tejun Heo 已提交
448
	[ich8_2port_sata]	= &ich8_2port_map_db,
449 450
	[ich8m_apple_sata]	= &ich8m_apple_map_db,
	[tolapai_sata]		= &tolapai_map_db,
451 452
};

L
Linus Torvalds 已提交
453
static struct ata_port_info piix_port_info[] = {
T
Tejun Heo 已提交
454 455 456
	[piix_pata_mwdma] = 	/* PIIX3 MWDMA only */
	{
		.flags		= PIIX_PATA_FLAGS,
457 458
		.pio_mask	= ATA_PIO4,
		.mwdma_mask	= ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
T
Tejun Heo 已提交
459 460 461
		.port_ops	= &piix_pata_ops,
	},

462
	[piix_pata_33] =	/* PIIX4 at 33MHz */
463
	{
T
Tejun Heo 已提交
464
		.flags		= PIIX_PATA_FLAGS,
465 466 467
		.pio_mask	= ATA_PIO4,
		.mwdma_mask	= ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
		.udma_mask	= ATA_UDMA2,
468 469 470
		.port_ops	= &piix_pata_ops,
	},

471
	[ich_pata_33] = 	/* ICH0 - ICH at 33Mhz*/
472
	{
T
Tejun Heo 已提交
473
		.flags		= PIIX_PATA_FLAGS,
474 475 476
		.pio_mask 	= ATA_PIO4,
		.mwdma_mask	= ATA_MWDMA12_ONLY, /* Check: maybe MWDMA0 is ok  */
		.udma_mask	= ATA_UDMA2,
477 478
		.port_ops	= &ich_pata_ops,
	},
479 480

	[ich_pata_66] = 	/* ICH controllers up to 66MHz */
L
Linus Torvalds 已提交
481
	{
T
Tejun Heo 已提交
482
		.flags		= PIIX_PATA_FLAGS,
483 484
		.pio_mask 	= ATA_PIO4,
		.mwdma_mask	= ATA_MWDMA12_ONLY, /* MWDMA0 is broken on chip */
485 486 487
		.udma_mask	= ATA_UDMA4,
		.port_ops	= &ich_pata_ops,
	},
488

489
	[ich_pata_100] =
490
	{
T
Tejun Heo 已提交
491
		.flags		= PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
492 493 494
		.pio_mask	= ATA_PIO4,
		.mwdma_mask	= ATA_MWDMA12_ONLY,
		.udma_mask	= ATA_UDMA5,
495
		.port_ops	= &ich_pata_ops,
L
Linus Torvalds 已提交
496 497
	},

498 499 500 501 502 503 504 505 506
	[ich_pata_100_nomwdma1] =
	{
		.flags		= PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
		.pio_mask	= ATA_PIO4,
		.mwdma_mask	= ATA_MWDMA2_ONLY,
		.udma_mask	= ATA_UDMA5,
		.port_ops	= &ich_pata_ops,
	},

507
	[ich5_sata] =
L
Linus Torvalds 已提交
508
	{
509
		.flags		= PIIX_SATA_FLAGS,
510 511
		.pio_mask	= ATA_PIO4,
		.mwdma_mask	= ATA_MWDMA2,
512
		.udma_mask	= ATA_UDMA6,
L
Linus Torvalds 已提交
513 514 515
		.port_ops	= &piix_sata_ops,
	},

516
	[ich6_sata] =
L
Linus Torvalds 已提交
517
	{
518
		.flags		= PIIX_SATA_FLAGS,
519 520
		.pio_mask	= ATA_PIO4,
		.mwdma_mask	= ATA_MWDMA2,
521
		.udma_mask	= ATA_UDMA6,
L
Linus Torvalds 已提交
522 523 524
		.port_ops	= &piix_sata_ops,
	},

525
	[ich6m_sata] =
526
	{
527
		.flags		= PIIX_SATA_FLAGS,
528 529
		.pio_mask	= ATA_PIO4,
		.mwdma_mask	= ATA_MWDMA2,
530
		.udma_mask	= ATA_UDMA6,
531 532
		.port_ops	= &piix_sata_ops,
	},
533

534
	[ich8_sata] =
535
	{
536
		.flags		= PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
537 538
		.pio_mask	= ATA_PIO4,
		.mwdma_mask	= ATA_MWDMA2,
539
		.udma_mask	= ATA_UDMA6,
540 541
		.port_ops	= &piix_sata_ops,
	},
542

T
Tejun Heo 已提交
543
	[ich8_2port_sata] =
544
	{
545
		.flags		= PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
546 547
		.pio_mask	= ATA_PIO4,
		.mwdma_mask	= ATA_MWDMA2,
548 549 550
		.udma_mask	= ATA_UDMA6,
		.port_ops	= &piix_sata_ops,
	},
551

552
	[tolapai_sata] =
553
	{
554
		.flags		= PIIX_SATA_FLAGS,
555 556
		.pio_mask	= ATA_PIO4,
		.mwdma_mask	= ATA_MWDMA2,
557 558 559
		.udma_mask	= ATA_UDMA6,
		.port_ops	= &piix_sata_ops,
	},
560

561
	[ich8m_apple_sata] =
562
	{
T
Tejun Heo 已提交
563
		.flags		= PIIX_SATA_FLAGS,
564 565
		.pio_mask	= ATA_PIO4,
		.mwdma_mask	= ATA_MWDMA2,
566 567 568 569
		.udma_mask	= ATA_UDMA6,
		.port_ops	= &piix_sata_ops,
	},

570 571 572
	[piix_pata_vmw] =
	{
		.flags		= PIIX_PATA_FLAGS,
573 574 575
		.pio_mask	= ATA_PIO4,
		.mwdma_mask	= ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
		.udma_mask	= ATA_UDMA2,
576 577 578
		.port_ops	= &piix_vmw_ops,
	},

L
Linus Torvalds 已提交
579 580 581 582 583 584 585 586 587 588 589 590 591
};

static struct pci_bits piix_enable_bits[] = {
	{ 0x41U, 1U, 0x80UL, 0x80UL },	/* port 0 */
	{ 0x43U, 1U, 0x80UL, 0x80UL },	/* port 1 */
};

MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
MODULE_VERSION(DRV_VERSION);

592 593 594 595 596 597 598 599 600 601 602 603 604
struct ich_laptop {
	u16 device;
	u16 subvendor;
	u16 subdevice;
};

/*
 *	List of laptops that use short cables rather than 80 wire
 */

static const struct ich_laptop ich_laptop[] = {
	/* devid, subvendor, subdev */
	{ 0x27DF, 0x0005, 0x0280 },	/* ICH7 on Acer 5602WLMi */
605
	{ 0x27DF, 0x1025, 0x0102 },	/* ICH7 on Acer 5602aWLMi */
606
	{ 0x27DF, 0x1025, 0x0110 },	/* ICH7 on Acer 3682WLMi */
607
	{ 0x27DF, 0x1028, 0x02b0 },	/* ICH7 on unknown Dell */
608
	{ 0x27DF, 0x1043, 0x1267 },	/* ICH7 on Asus W5F */
609
	{ 0x27DF, 0x103C, 0x30A1 },	/* ICH7 on HP Compaq nc2400 */
610
	{ 0x27DF, 0x103C, 0x361a },	/* ICH7 on unknown HP  */
611
	{ 0x27DF, 0x1071, 0xD221 },	/* ICH7 on Hercules EC-900 */
612
	{ 0x27DF, 0x152D, 0x0778 },	/* ICH7 on unknown Intel */
613
	{ 0x24CA, 0x1025, 0x0061 },	/* ICH4 on ACER Aspire 2023WLMi */
614 615
	{ 0x24CA, 0x1025, 0x003d },	/* ICH4 on ACER TM290 */
	{ 0x266F, 0x1025, 0x0066 },	/* ICH6 on ACER Aspire 1694WLMi */
616
	{ 0x2653, 0x1043, 0x82D8 },	/* ICH6M on Asus Eee 701 */
617
	{ 0x27df, 0x104d, 0x900e },	/* ICH7 on Sony TZ-90 */
618 619 620 621
	/* end marker */
	{ 0, }
};

L
Linus Torvalds 已提交
622
/**
A
Alan Cox 已提交
623
 *	ich_pata_cable_detect - Probe host controller cable detect info
L
Linus Torvalds 已提交
624 625 626 627 628 629 630 631
 *	@ap: Port for which cable detect info is desired
 *
 *	Read 80c cable indicator from ATA PCI device's PCI config
 *	register.  This register is normally set by firmware (BIOS).
 *
 *	LOCKING:
 *	None (inherited from caller).
 */
632

A
Alan Cox 已提交
633
static int ich_pata_cable_detect(struct ata_port *ap)
L
Linus Torvalds 已提交
634
{
J
Jeff Garzik 已提交
635
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
636
	struct piix_host_priv *hpriv = ap->host->private_data;
637
	const struct ich_laptop *lap = &ich_laptop[0];
638
	u8 mask;
L
Linus Torvalds 已提交
639

640 641 642 643
	/* Check for specials - Acer Aspire 5602WLMi */
	while (lap->device) {
		if (lap->device == pdev->device &&
		    lap->subvendor == pdev->subsystem_vendor &&
644
		    lap->subdevice == pdev->subsystem_device)
A
Alan Cox 已提交
645
			return ATA_CBL_PATA40_SHORT;
646

647 648 649
		lap++;
	}

L
Linus Torvalds 已提交
650
	/* check BIOS cable detect results */
651
	mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
652
	if ((hpriv->saved_iocfg & mask) == 0)
A
Alan Cox 已提交
653 654
		return ATA_CBL_PATA40;
	return ATA_CBL_PATA80;
L
Linus Torvalds 已提交
655 656 657
}

/**
658
 *	piix_pata_prereset - prereset for PATA host controller
T
Tejun Heo 已提交
659
 *	@link: Target link
660
 *	@deadline: deadline jiffies for the operation
L
Linus Torvalds 已提交
661
 *
662 663 664
 *	LOCKING:
 *	None (inherited from caller).
 */
T
Tejun Heo 已提交
665
static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
L
Linus Torvalds 已提交
666
{
T
Tejun Heo 已提交
667
	struct ata_port *ap = link->ap;
J
Jeff Garzik 已提交
668
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
L
Linus Torvalds 已提交
669

670 671
	if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
		return -ENOENT;
T
Tejun Heo 已提交
672
	return ata_sff_prereset(link, deadline);
673 674
}

675 676
static DEFINE_SPINLOCK(piix_lock);

L
Linus Torvalds 已提交
677 678 679 680 681 682 683 684 685 686 687
/**
 *	piix_set_piomode - Initialize host controller PATA PIO timings
 *	@ap: Port whose timings we are configuring
 *	@adev: um
 *
 *	Set PIO mode for device, in host controller PCI config space.
 *
 *	LOCKING:
 *	None (inherited from caller).
 */

688
static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
L
Linus Torvalds 已提交
689
{
J
Jeff Garzik 已提交
690
	struct pci_dev *dev	= to_pci_dev(ap->host->dev);
691 692
	unsigned long flags;
	unsigned int pio	= adev->pio_mode - XFER_PIO_0;
L
Linus Torvalds 已提交
693
	unsigned int is_slave	= (adev->devno != 0);
694
	unsigned int master_port= ap->port_no ? 0x42 : 0x40;
L
Linus Torvalds 已提交
695 696 697
	unsigned int slave_port	= 0x44;
	u16 master_data;
	u8 slave_data;
698 699
	u8 udma_enable;
	int control = 0;
700

701 702 703 704
	/*
	 *	See Intel Document 298600-004 for the timing programing rules
	 *	for ICH controllers.
	 */
L
Linus Torvalds 已提交
705 706 707 708 709 710 711 712

	static const	 /* ISP  RTC */
	u8 timings[][2]	= { { 0, 0 },
			    { 0, 0 },
			    { 1, 0 },
			    { 2, 1 },
			    { 2, 3 }, };

713 714 715 716 717
	if (pio >= 2)
		control |= 1;	/* TIME1 enable */
	if (ata_pio_need_iordy(adev))
		control |= 2;	/* IE enable */

718
	/* Intel specifies that the PPE functionality is for disk only */
719 720 721
	if (adev->class == ATA_DEV_ATA)
		control |= 4;	/* PPE enable */

722 723
	spin_lock_irqsave(&piix_lock, flags);

T
Tejun Heo 已提交
724 725 726 727
	/* PIO configuration clears DTE unconditionally.  It will be
	 * programmed in set_dmamode which is guaranteed to be called
	 * after set_piomode if any DMA mode is available.
	 */
L
Linus Torvalds 已提交
728 729
	pci_read_config_word(dev, master_port, &master_data);
	if (is_slave) {
T
Tejun Heo 已提交
730 731
		/* clear TIME1|IE1|PPE1|DTE1 */
		master_data &= 0xff0f;
J
Joe Perches 已提交
732
		/* Enable SITRE (separate slave timing register) */
L
Linus Torvalds 已提交
733
		master_data |= 0x4000;
734 735
		/* enable PPE1, IE1 and TIME1 as needed */
		master_data |= (control << 4);
L
Linus Torvalds 已提交
736
		pci_read_config_byte(dev, slave_port, &slave_data);
737
		slave_data &= (ap->port_no ? 0x0f : 0xf0);
738
		/* Load the timing nibble for this slave */
T
Tejun Heo 已提交
739 740
		slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
						<< (ap->port_no ? 4 : 0);
L
Linus Torvalds 已提交
741
	} else {
T
Tejun Heo 已提交
742 743
		/* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
		master_data &= 0xccf0;
744 745
		/* Enable PPE, IE and TIME as appropriate */
		master_data |= control;
T
Tejun Heo 已提交
746
		/* load ISP and RCT */
L
Linus Torvalds 已提交
747 748 749 750 751 752 753
		master_data |=
			(timings[pio][0] << 12) |
			(timings[pio][1] << 8);
	}
	pci_write_config_word(dev, master_port, master_data);
	if (is_slave)
		pci_write_config_byte(dev, slave_port, slave_data);
754 755 756

	/* Ensure the UDMA bit is off - it will be turned back on if
	   UDMA is selected */
757

758 759 760 761 762
	if (ap->udma_mask) {
		pci_read_config_byte(dev, 0x48, &udma_enable);
		udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
		pci_write_config_byte(dev, 0x48, udma_enable);
	}
763 764

	spin_unlock_irqrestore(&piix_lock, flags);
L
Linus Torvalds 已提交
765 766 767
}

/**
768
 *	do_pata_set_dmamode - Initialize host controller PATA PIO timings
L
Linus Torvalds 已提交
769
 *	@ap: Port whose timings we are configuring
770
 *	@adev: Drive in question
H
Henne 已提交
771
 *	@isich: set if the chip is an ICH device
L
Linus Torvalds 已提交
772 773 774 775 776 777 778
 *
 *	Set UDMA mode for device, in host controller PCI config space.
 *
 *	LOCKING:
 *	None (inherited from caller).
 */

779
static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
L
Linus Torvalds 已提交
780
{
J
Jeff Garzik 已提交
781
	struct pci_dev *dev	= to_pci_dev(ap->host->dev);
782
	unsigned long flags;
783 784 785 786
	u8 master_port		= ap->port_no ? 0x42 : 0x40;
	u16 master_data;
	u8 speed		= adev->dma_mode;
	int devid		= adev->devno + 2 * ap->port_no;
A
Andrew Morton 已提交
787
	u8 udma_enable		= 0;
788

789 790 791 792 793 794 795
	static const	 /* ISP  RTC */
	u8 timings[][2]	= { { 0, 0 },
			    { 0, 0 },
			    { 1, 0 },
			    { 2, 1 },
			    { 2, 3 }, };

796 797
	spin_lock_irqsave(&piix_lock, flags);

798
	pci_read_config_word(dev, master_port, &master_data);
A
Alan 已提交
799 800
	if (ap->udma_mask)
		pci_read_config_byte(dev, 0x48, &udma_enable);
L
Linus Torvalds 已提交
801 802

	if (speed >= XFER_UDMA_0) {
803 804 805 806
		unsigned int udma = adev->dma_mode - XFER_UDMA_0;
		u16 udma_timing;
		u16 ideconf;
		int u_clock, u_speed;
807

808
		/*
809
		 * UDMA is handled by a combination of clock switching and
810 811
		 * selection of dividers
		 *
812
		 * Handy rule: Odd modes are UDMATIMx 01, even are 02
813
		 *	       except UDMA0 which is 00
814 815 816 817 818 819 820 821
		 */
		u_speed = min(2 - (udma & 1), udma);
		if (udma == 5)
			u_clock = 0x1000;	/* 100Mhz */
		else if (udma > 2)
			u_clock = 1;		/* 66Mhz */
		else
			u_clock = 0;		/* 33Mhz */
822

823
		udma_enable |= (1 << devid);
824

825 826 827 828 829 830
		/* Load the CT/RP selection */
		pci_read_config_word(dev, 0x4A, &udma_timing);
		udma_timing &= ~(3 << (4 * devid));
		udma_timing |= u_speed << (4 * devid);
		pci_write_config_word(dev, 0x4A, udma_timing);

831
		if (isich) {
832 833 834 835 836 837 838
			/* Select a 33/66/100Mhz clock */
			pci_read_config_word(dev, 0x54, &ideconf);
			ideconf &= ~(0x1001 << devid);
			ideconf |= u_clock << devid;
			/* For ICH or later we should set bit 10 for better
			   performance (WR_PingPong_En) */
			pci_write_config_word(dev, 0x54, ideconf);
L
Linus Torvalds 已提交
839 840
		}
	} else {
841 842 843 844 845 846 847 848 849 850 851 852
		/*
		 * MWDMA is driven by the PIO timings. We must also enable
		 * IORDY unconditionally along with TIME1. PPE has already
		 * been set when the PIO timing was set.
		 */
		unsigned int mwdma	= adev->dma_mode - XFER_MW_DMA_0;
		unsigned int control;
		u8 slave_data;
		const unsigned int needed_pio[3] = {
			XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
		};
		int pio = needed_pio[mwdma] - XFER_PIO_0;
853

854
		control = 3;	/* IORDY|TIME1 */
855

856 857
		/* If the drive MWDMA is faster than it can do PIO then
		   we must force PIO into PIO0 */
858

859 860 861 862 863 864 865 866
		if (adev->pio_mode < needed_pio[mwdma])
			/* Enable DMA timing only */
			control |= 8;	/* PIO cycles in PIO0 */

		if (adev->devno) {	/* Slave */
			master_data &= 0xFF4F;  /* Mask out IORDY|TIME1|DMAONLY */
			master_data |= control << 4;
			pci_read_config_byte(dev, 0x44, &slave_data);
T
Tejun Heo 已提交
867
			slave_data &= (ap->port_no ? 0x0f : 0xf0);
868 869 870 871
			/* Load the matching timing */
			slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
			pci_write_config_byte(dev, 0x44, slave_data);
		} else { 	/* Master */
872
			master_data &= 0xCCF4;	/* Mask out IORDY|TIME1|DMAONLY
873 874 875 876 877 878
						   and master timing bits */
			master_data |= control;
			master_data |=
				(timings[pio][0] << 12) |
				(timings[pio][1] << 8);
		}
T
Tejun Heo 已提交
879

880
		if (ap->udma_mask)
T
Tejun Heo 已提交
881
			udma_enable &= ~(1 << devid);
882 883

		pci_write_config_word(dev, master_port, master_data);
L
Linus Torvalds 已提交
884
	}
885 886 887
	/* Don't scribble on 0x48 if the controller does not support UDMA */
	if (ap->udma_mask)
		pci_write_config_byte(dev, 0x48, udma_enable);
888 889

	spin_unlock_irqrestore(&piix_lock, flags);
890 891 892 893 894 895 896 897 898 899 900 901 902
}

/**
 *	piix_set_dmamode - Initialize host controller PATA DMA timings
 *	@ap: Port whose timings we are configuring
 *	@adev: um
 *
 *	Set MW/UDMA mode for device, in host controller PCI config space.
 *
 *	LOCKING:
 *	None (inherited from caller).
 */

903
static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
904 905 906 907 908 909 910 911 912 913 914 915 916 917 918
{
	do_pata_set_dmamode(ap, adev, 0);
}

/**
 *	ich_set_dmamode - Initialize host controller PATA DMA timings
 *	@ap: Port whose timings we are configuring
 *	@adev: um
 *
 *	Set MW/UDMA mode for device, in host controller PCI config space.
 *
 *	LOCKING:
 *	None (inherited from caller).
 */

919
static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
920 921
{
	do_pata_set_dmamode(ap, adev, 1);
L
Linus Torvalds 已提交
922 923
}

T
Tejun Heo 已提交
924 925 926 927
/*
 * Serial ATA Index/Data Pair Superset Registers access
 *
 * Beginning from ICH8, there's a sane way to access SCRs using index
928 929 930
 * and data register pair located at BAR5 which means that we have
 * separate SCRs for master and slave.  This is handled using libata
 * slave_link facility.
T
Tejun Heo 已提交
931 932 933 934 935 936 937
 */
static const int piix_sidx_map[] = {
	[SCR_STATUS]	= 0,
	[SCR_ERROR]	= 2,
	[SCR_CONTROL]	= 1,
};

938
static void piix_sidpr_sel(struct ata_link *link, unsigned int reg)
T
Tejun Heo 已提交
939
{
940
	struct ata_port *ap = link->ap;
T
Tejun Heo 已提交
941 942
	struct piix_host_priv *hpriv = ap->host->private_data;

943
	iowrite32(((ap->port_no * 2 + link->pmp) << 8) | piix_sidx_map[reg],
T
Tejun Heo 已提交
944 945 946
		  hpriv->sidpr + PIIX_SIDPR_IDX);
}

T
Tejun Heo 已提交
947 948
static int piix_sidpr_scr_read(struct ata_link *link,
			       unsigned int reg, u32 *val)
T
Tejun Heo 已提交
949
{
950
	struct piix_host_priv *hpriv = link->ap->host->private_data;
T
Tejun Heo 已提交
951 952 953 954

	if (reg >= ARRAY_SIZE(piix_sidx_map))
		return -EINVAL;

955 956
	piix_sidpr_sel(link, reg);
	*val = ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
T
Tejun Heo 已提交
957 958 959
	return 0;
}

T
Tejun Heo 已提交
960 961
static int piix_sidpr_scr_write(struct ata_link *link,
				unsigned int reg, u32 val)
T
Tejun Heo 已提交
962
{
963
	struct piix_host_priv *hpriv = link->ap->host->private_data;
T
Tejun Heo 已提交
964

T
Tejun Heo 已提交
965 966 967
	if (reg >= ARRAY_SIZE(piix_sidx_map))
		return -EINVAL;

968 969
	piix_sidpr_sel(link, reg);
	iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
T
Tejun Heo 已提交
970 971 972
	return 0;
}

973
#ifdef CONFIG_PM
974 975
static int piix_broken_suspend(void)
{
976
	static const struct dmi_system_id sysids[] = {
977 978 979 980 981 982 983
		{
			.ident = "TECRA M3",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
			},
		},
984 985 986 987 988 989 990
		{
			.ident = "TECRA M3",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
			},
		},
991 992 993 994 995 996 997
		{
			.ident = "TECRA M4",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
			},
		},
998 999 1000 1001 1002 1003 1004
		{
			.ident = "TECRA M4",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
			},
		},
1005 1006 1007 1008 1009 1010
		{
			.ident = "TECRA M5",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
			},
1011
		},
1012 1013 1014 1015 1016 1017 1018
		{
			.ident = "TECRA M6",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
			},
		},
1019 1020 1021 1022 1023 1024 1025
		{
			.ident = "TECRA M7",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
			},
		},
1026 1027 1028 1029 1030 1031 1032
		{
			.ident = "TECRA A8",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
			},
		},
1033 1034 1035 1036 1037 1038 1039
		{
			.ident = "Satellite R20",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
			},
		},
1040 1041 1042 1043 1044 1045 1046
		{
			.ident = "Satellite R25",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
			},
		},
1047 1048 1049 1050 1051 1052 1053
		{
			.ident = "Satellite U200",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
			},
		},
1054 1055 1056 1057 1058 1059 1060
		{
			.ident = "Satellite U200",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
			},
		},
1061 1062 1063 1064 1065 1066 1067
		{
			.ident = "Satellite Pro U200",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
			},
		},
1068 1069 1070 1071 1072 1073
		{
			.ident = "Satellite U205",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
			},
1074
		},
1075 1076 1077 1078 1079 1080 1081
		{
			.ident = "SATELLITE U205",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
			},
		},
1082 1083 1084 1085 1086 1087
		{
			.ident = "Portege M500",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
				DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
			},
1088
		},
1089 1090 1091 1092 1093 1094 1095
		{
			.ident = "VGN-BX297XP",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "Sony Corporation"),
				DMI_MATCH(DMI_PRODUCT_NAME, "VGN-BX297XP"),
			},
		},
1096 1097

		{ }	/* terminate list */
1098
	};
1099 1100 1101 1102
	static const char *oemstrs[] = {
		"Tecra M3,",
	};
	int i;
1103 1104 1105 1106

	if (dmi_check_system(sysids))
		return 1;

1107 1108 1109 1110
	for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
		if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
			return 1;

1111 1112 1113 1114 1115 1116
	/* TECRA M4 sometimes forgets its identify and reports bogus
	 * DMI information.  As the bogus information is a bit
	 * generic, match as many entries as possible.  This manual
	 * matching is necessary because dmi_system_id.matches is
	 * limited to four entries.
	 */
1117 1118 1119 1120 1121 1122 1123
	if (dmi_match(DMI_SYS_VENDOR, "TOSHIBA") &&
	    dmi_match(DMI_PRODUCT_NAME, "000000") &&
	    dmi_match(DMI_PRODUCT_VERSION, "000000") &&
	    dmi_match(DMI_PRODUCT_SERIAL, "000000") &&
	    dmi_match(DMI_BOARD_VENDOR, "TOSHIBA") &&
	    dmi_match(DMI_BOARD_NAME, "Portable PC") &&
	    dmi_match(DMI_BOARD_VERSION, "Version A0"))
1124 1125
		return 1;

1126 1127
	return 0;
}
1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143

static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
{
	struct ata_host *host = dev_get_drvdata(&pdev->dev);
	unsigned long flags;
	int rc = 0;

	rc = ata_host_suspend(host, mesg);
	if (rc)
		return rc;

	/* Some braindamaged ACPI suspend implementations expect the
	 * controller to be awake on entry; otherwise, it burns cpu
	 * cycles and power trying to do something to the sleeping
	 * beauty.
	 */
1144
	if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178
		pci_save_state(pdev);

		/* mark its power state as "unknown", since we don't
		 * know if e.g. the BIOS will change its device state
		 * when we suspend.
		 */
		if (pdev->current_state == PCI_D0)
			pdev->current_state = PCI_UNKNOWN;

		/* tell resume that it's waking up from broken suspend */
		spin_lock_irqsave(&host->lock, flags);
		host->flags |= PIIX_HOST_BROKEN_SUSPEND;
		spin_unlock_irqrestore(&host->lock, flags);
	} else
		ata_pci_device_do_suspend(pdev, mesg);

	return 0;
}

static int piix_pci_device_resume(struct pci_dev *pdev)
{
	struct ata_host *host = dev_get_drvdata(&pdev->dev);
	unsigned long flags;
	int rc;

	if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
		spin_lock_irqsave(&host->lock, flags);
		host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
		spin_unlock_irqrestore(&host->lock, flags);

		pci_set_power_state(pdev, PCI_D0);
		pci_restore_state(pdev);

		/* PCI device wasn't disabled during suspend.  Use
1179 1180
		 * pci_reenable_device() to avoid affecting the enable
		 * count.
1181
		 */
1182
		rc = pci_reenable_device(pdev);
1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195
		if (rc)
			dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
				   "device after resume (%d)\n", rc);
	} else
		rc = ata_pci_device_do_resume(pdev);

	if (rc == 0)
		ata_host_resume(host);

	return rc;
}
#endif

1196 1197 1198 1199 1200
static u8 piix_vmw_bmdma_status(struct ata_port *ap)
{
	return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
}

L
Linus Torvalds 已提交
1201 1202 1203 1204 1205
#define AHCI_PCI_BAR 5
#define AHCI_GLOBAL_CTL 0x04
#define AHCI_ENABLE (1 << 31)
static int piix_disable_ahci(struct pci_dev *pdev)
{
1206
	void __iomem *mmio;
L
Linus Torvalds 已提交
1207 1208 1209 1210 1211 1212 1213
	u32 tmp;
	int rc = 0;

	/* BUG: pci_enable_device has not yet been called.  This
	 * works because this device is usually set up by BIOS.
	 */

1214 1215
	if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
	    !pci_resource_len(pdev, AHCI_PCI_BAR))
L
Linus Torvalds 已提交
1216
		return 0;
1217

1218
	mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
L
Linus Torvalds 已提交
1219 1220
	if (!mmio)
		return -ENOMEM;
1221

1222
	tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
L
Linus Torvalds 已提交
1223 1224
	if (tmp & AHCI_ENABLE) {
		tmp &= ~AHCI_ENABLE;
1225
		iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
L
Linus Torvalds 已提交
1226

1227
		tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
L
Linus Torvalds 已提交
1228 1229 1230
		if (tmp & AHCI_ENABLE)
			rc = -EIO;
	}
1231

1232
	pci_iounmap(pdev, mmio);
L
Linus Torvalds 已提交
1233 1234 1235
	return rc;
}

A
Alan Cox 已提交
1236 1237
/**
 *	piix_check_450nx_errata	-	Check for problem 450NX setup
1238
 *	@ata_dev: the PCI device to check
1239
 *
A
Alan Cox 已提交
1240 1241 1242 1243 1244 1245 1246 1247 1248
 *	Check for the present of 450NX errata #19 and errata #25. If
 *	they are found return an error code so we can turn off DMA
 */

static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
{
	struct pci_dev *pdev = NULL;
	u16 cfg;
	int no_piix_dma = 0;
1249

1250
	while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
A
Alan Cox 已提交
1251 1252 1253 1254
		/* Look for 450NX PXB. Check for problem configurations
		   A PCI quirk checks bit 6 already */
		pci_read_config_word(pdev, 0x41, &cfg);
		/* Only on the original revision: IDE DMA can hang */
1255
		if (pdev->revision == 0x00)
A
Alan Cox 已提交
1256 1257
			no_piix_dma = 1;
		/* On all revisions below 5 PXB bus lock must be disabled for IDE */
1258
		else if (cfg & (1<<14) && pdev->revision < 5)
A
Alan Cox 已提交
1259 1260
			no_piix_dma = 2;
	}
A
Alan Cox 已提交
1261
	if (no_piix_dma)
A
Alan Cox 已提交
1262
		dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
A
Alan Cox 已提交
1263
	if (no_piix_dma == 2)
A
Alan Cox 已提交
1264 1265
		dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
	return no_piix_dma;
1266
}
A
Alan Cox 已提交
1267

1268
static void __devinit piix_init_pcs(struct ata_host *host,
1269 1270
				    const struct piix_map_db *map_db)
{
1271
	struct pci_dev *pdev = to_pci_dev(host->dev);
1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284
	u16 pcs, new_pcs;

	pci_read_config_word(pdev, ICH5_PCS, &pcs);

	new_pcs = pcs | map_db->port_enable;

	if (new_pcs != pcs) {
		DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
		pci_write_config_word(pdev, ICH5_PCS, new_pcs);
		msleep(150);
	}
}

1285 1286 1287
static const int *__devinit piix_init_sata_map(struct pci_dev *pdev,
					       struct ata_port_info *pinfo,
					       const struct piix_map_db *map_db)
1288
{
A
Al Viro 已提交
1289
	const int *map;
1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310
	int i, invalid_map = 0;
	u8 map_value;

	pci_read_config_byte(pdev, ICH5_PMR, &map_value);

	map = map_db->map[map_value & map_db->mask];

	dev_printk(KERN_INFO, &pdev->dev, "MAP [");
	for (i = 0; i < 4; i++) {
		switch (map[i]) {
		case RV:
			invalid_map = 1;
			printk(" XX");
			break;

		case NA:
			printk(" --");
			break;

		case IDE:
			WARN_ON((i & 1) || map[i + 1] != IDE);
1311
			pinfo[i / 2] = piix_port_info[ich_pata_100];
1312 1313 1314 1315 1316 1317 1318
			i++;
			printk(" IDE IDE");
			break;

		default:
			printk(" P%d", map[i]);
			if (i & 1)
J
Jeff Garzik 已提交
1319
				pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
1320 1321 1322 1323 1324 1325 1326 1327 1328
			break;
		}
	}
	printk(" ]\n");

	if (invalid_map)
		dev_printk(KERN_ERR, &pdev->dev,
			   "invalid MAP value %u\n", map_value);

1329
	return map;
1330 1331
}

1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364
static bool piix_no_sidpr(struct ata_host *host)
{
	struct pci_dev *pdev = to_pci_dev(host->dev);

	/*
	 * Samsung DB-P70 only has three ATA ports exposed and
	 * curiously the unconnected first port reports link online
	 * while not responding to SRST protocol causing excessive
	 * detection delay.
	 *
	 * Unfortunately, the system doesn't carry enough DMI
	 * information to identify the machine but does have subsystem
	 * vendor and device set.  As it's unclear whether the
	 * subsystem vendor/device is used only for this specific
	 * board, the port can't be disabled solely with the
	 * information; however, turning off SIDPR access works around
	 * the problem.  Turn it off.
	 *
	 * This problem is reported in bnc#441240.
	 *
	 * https://bugzilla.novell.com/show_bug.cgi?id=441420
	 */
	if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2920 &&
	    pdev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG &&
	    pdev->subsystem_device == 0xb049) {
		dev_printk(KERN_WARNING, host->dev,
			   "Samsung DB-P70 detected, disabling SIDPR\n");
		return true;
	}

	return false;
}

1365
static int __devinit piix_init_sidpr(struct ata_host *host)
T
Tejun Heo 已提交
1366 1367 1368
{
	struct pci_dev *pdev = to_pci_dev(host->dev);
	struct piix_host_priv *hpriv = host->private_data;
1369
	struct ata_link *link0 = &host->ports[0]->link;
1370
	u32 scontrol;
1371
	int i, rc;
T
Tejun Heo 已提交
1372 1373 1374 1375

	/* check for availability */
	for (i = 0; i < 4; i++)
		if (hpriv->map[i] == IDE)
1376
			return 0;
T
Tejun Heo 已提交
1377

1378 1379 1380 1381
	/* is it blacklisted? */
	if (piix_no_sidpr(host))
		return 0;

T
Tejun Heo 已提交
1382
	if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
1383
		return 0;
T
Tejun Heo 已提交
1384 1385 1386

	if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
	    pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
1387
		return 0;
T
Tejun Heo 已提交
1388 1389

	if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
1390
		return 0;
T
Tejun Heo 已提交
1391 1392

	hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
1393 1394 1395 1396 1397

	/* SCR access via SIDPR doesn't work on some configurations.
	 * Give it a test drive by inhibiting power save modes which
	 * we'll do anyway.
	 */
1398
	piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
1399 1400 1401 1402 1403 1404 1405

	/* if IPM is already 3, SCR access is probably working.  Don't
	 * un-inhibit power save modes as BIOS might have inhibited
	 * them for a reason.
	 */
	if ((scontrol & 0xf00) != 0x300) {
		scontrol |= 0x300;
1406 1407
		piix_sidpr_scr_write(link0, SCR_CONTROL, scontrol);
		piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
1408 1409 1410 1411

		if ((scontrol & 0xf00) != 0x300) {
			dev_printk(KERN_INFO, host->dev, "SCR access via "
				   "SIDPR is available but doesn't work\n");
1412
			return 0;
1413 1414 1415
		}
	}

1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429
	/* okay, SCRs available, set ops and ask libata for slave_link */
	for (i = 0; i < 2; i++) {
		struct ata_port *ap = host->ports[i];

		ap->ops = &piix_sidpr_sata_ops;

		if (ap->flags & ATA_FLAG_SLAVE_POSS) {
			rc = ata_slave_link_init(ap);
			if (rc)
				return rc;
		}
	}

	return 0;
T
Tejun Heo 已提交
1430 1431
}

1432
static void piix_iocfg_bit18_quirk(struct ata_host *host)
1433
{
1434
	static const struct dmi_system_id sysids[] = {
1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445
		{
			/* Clevo M570U sets IOCFG bit 18 if the cdrom
			 * isn't used to boot the system which
			 * disables the channel.
			 */
			.ident = "M570U",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
				DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
			},
		},
1446 1447

		{ }	/* terminate list */
1448
	};
1449 1450
	struct pci_dev *pdev = to_pci_dev(host->dev);
	struct piix_host_priv *hpriv = host->private_data;
1451 1452 1453 1454 1455 1456 1457 1458

	if (!dmi_check_system(sysids))
		return;

	/* The datasheet says that bit 18 is NOOP but certain systems
	 * seem to use it to disable a channel.  Clear the bit on the
	 * affected systems.
	 */
1459
	if (hpriv->saved_iocfg & (1 << 18)) {
1460 1461
		dev_printk(KERN_INFO, &pdev->dev,
			   "applying IOCFG bit18 quirk\n");
1462 1463
		pci_write_config_dword(pdev, PIIX_IOCFG,
				       hpriv->saved_iocfg & ~(1 << 18));
1464 1465 1466
	}
}

1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478
static bool piix_broken_system_poweroff(struct pci_dev *pdev)
{
	static const struct dmi_system_id broken_systems[] = {
		{
			.ident = "HP Compaq 2510p",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
				DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 2510p"),
			},
			/* PCI slot number of the controller */
			.driver_data = (void *)0x1FUL,
		},
1479 1480 1481 1482 1483 1484 1485 1486 1487
		{
			.ident = "HP Compaq nc6000",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
				DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nc6000"),
			},
			/* PCI slot number of the controller */
			.driver_data = (void *)0x1FUL,
		},
1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501

		{ }	/* terminate list */
	};
	const struct dmi_system_id *dmi = dmi_first_match(broken_systems);

	if (dmi) {
		unsigned long slot = (unsigned long)dmi->driver_data;
		/* apply the quirk only to on-board controllers */
		return slot == PCI_SLOT(pdev->devfn);
	}

	return false;
}

L
Linus Torvalds 已提交
1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516
/**
 *	piix_init_one - Register PIIX ATA PCI device with kernel services
 *	@pdev: PCI device to register
 *	@ent: Entry in piix_pci_tbl matching with @pdev
 *
 *	Called from kernel PCI layer.  We probe for combined mode (sigh),
 *	and then hand over control to libata, for it to do the rest.
 *
 *	LOCKING:
 *	Inherited from PCI layer (may sleep).
 *
 *	RETURNS:
 *	Zero on success, or -ERRNO value.
 */

1517 1518
static int __devinit piix_init_one(struct pci_dev *pdev,
				   const struct pci_device_id *ent)
L
Linus Torvalds 已提交
1519 1520
{
	static int printed_version;
1521
	struct device *dev = &pdev->dev;
1522
	struct ata_port_info port_info[2];
T
Tejun Heo 已提交
1523
	const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
J
Jeff Garzik 已提交
1524
	unsigned long port_flags;
1525 1526 1527
	struct ata_host *host;
	struct piix_host_priv *hpriv;
	int rc;
L
Linus Torvalds 已提交
1528 1529

	if (!printed_version++)
1530 1531
		dev_printk(KERN_DEBUG, &pdev->dev,
			   "version " DRV_VERSION "\n");
L
Linus Torvalds 已提交
1532

1533 1534
	/* no hotplugging support for later devices (FIXME) */
	if (!in_module_init && ent->driver_data >= ich5_sata)
L
Linus Torvalds 已提交
1535 1536
		return -ENODEV;

1537 1538 1539 1540 1541 1542 1543 1544
	if (piix_broken_system_poweroff(pdev)) {
		piix_port_info[ent->driver_data].flags |=
				ATA_FLAG_NO_POWEROFF_SPINDOWN |
					ATA_FLAG_NO_HIBERNATE_SPINDOWN;
		dev_info(&pdev->dev, "quirky BIOS, skipping spindown "
				"on poweroff and hibernation\n");
	}

1545 1546 1547 1548 1549 1550 1551 1552 1553 1554
	port_info[0] = piix_port_info[ent->driver_data];
	port_info[1] = piix_port_info[ent->driver_data];

	port_flags = port_info[0].flags;

	/* enable device and prepare host */
	rc = pcim_enable_device(pdev);
	if (rc)
		return rc;

1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565
	hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
	if (!hpriv)
		return -ENOMEM;

	/* Save IOCFG, this will be used for cable detection, quirk
	 * detection and restoration on detach.  This is necessary
	 * because some ACPI implementations mess up cable related
	 * bits on _STM.  Reported on kernel bz#11879.
	 */
	pci_read_config_dword(pdev, PIIX_IOCFG, &hpriv->saved_iocfg);

1566 1567 1568 1569 1570
	/* ICH6R may be driven by either ata_piix or ahci driver
	 * regardless of BIOS configuration.  Make sure AHCI mode is
	 * off.
	 */
	if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
1571
		rc = piix_disable_ahci(pdev);
1572 1573 1574 1575
		if (rc)
			return rc;
	}

1576 1577 1578 1579
	/* SATA map init can change port_info, do it before prepping host */
	if (port_flags & ATA_FLAG_SATA)
		hpriv->map = piix_init_sata_map(pdev, port_info,
					piix_map_db_table[ent->driver_data]);
L
Linus Torvalds 已提交
1580

T
Tejun Heo 已提交
1581
	rc = ata_pci_sff_prepare_host(pdev, ppi, &host);
1582 1583 1584
	if (rc)
		return rc;
	host->private_data = hpriv;
1585

1586
	/* initialize controller */
T
Tejun Heo 已提交
1587
	if (port_flags & ATA_FLAG_SATA) {
1588
		piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
1589 1590 1591
		rc = piix_init_sidpr(host);
		if (rc)
			return rc;
T
Tejun Heo 已提交
1592
	}
L
Linus Torvalds 已提交
1593

1594
	/* apply IOCFG bit18 quirk */
1595
	piix_iocfg_bit18_quirk(host);
1596

L
Linus Torvalds 已提交
1597 1598 1599 1600 1601 1602
	/* On ICH5, some BIOSen disable the interrupt using the
	 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
	 * On ICH6, this bit has the same effect, but only when
	 * MSI is disabled (and it is disabled, as we don't use
	 * message-signalled interrupts currently).
	 */
J
Jeff Garzik 已提交
1603
	if (port_flags & PIIX_FLAG_CHECKINTR)
B
Brett M Russ 已提交
1604
		pci_intx(pdev, 1);
L
Linus Torvalds 已提交
1605

A
Alan Cox 已提交
1606 1607 1608 1609
	if (piix_check_450nx_errata(pdev)) {
		/* This writes into the master table but it does not
		   really matter for this errata as we will apply it to
		   all the PIIX devices on the board */
1610 1611 1612 1613
		host->ports[0]->mwdma_mask = 0;
		host->ports[0]->udma_mask = 0;
		host->ports[1]->mwdma_mask = 0;
		host->ports[1]->udma_mask = 0;
A
Alan Cox 已提交
1614
	}
1615
	host->flags |= ATA_HOST_PARALLEL_SCAN;
1616 1617

	pci_set_master(pdev);
T
Tejun Heo 已提交
1618
	return ata_pci_sff_activate_host(host, ata_sff_interrupt, &piix_sht);
L
Linus Torvalds 已提交
1619 1620
}

1621 1622 1623 1624 1625 1626 1627 1628 1629 1630
static void piix_remove_one(struct pci_dev *pdev)
{
	struct ata_host *host = dev_get_drvdata(&pdev->dev);
	struct piix_host_priv *hpriv = host->private_data;

	pci_write_config_dword(pdev, PIIX_IOCFG, hpriv->saved_iocfg);

	ata_pci_remove_one(pdev);
}

L
Linus Torvalds 已提交
1631 1632 1633 1634
static int __init piix_init(void)
{
	int rc;

1635 1636
	DPRINTK("pci_register_driver\n");
	rc = pci_register_driver(&piix_pci_driver);
L
Linus Torvalds 已提交
1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652
	if (rc)
		return rc;

	in_module_init = 0;

	DPRINTK("done\n");
	return 0;
}

static void __exit piix_exit(void)
{
	pci_unregister_driver(&piix_pci_driver);
}

module_init(piix_init);
module_exit(piix_exit);