r8a7795.dtsi 67.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10
/*
 * Device Tree Source for the r8a7795 SoC
 *
 * Copyright (C) 2015 Renesas Electronics Corp.
 *
 * This file is licensed under the terms of the GNU General Public License
 * version 2.  This program is licensed "as is" without any warranty of any
 * kind, whether express or implied.
 */

11
#include <dt-bindings/clock/r8a7795-cpg-mssr.h>
12
#include <dt-bindings/interrupt-controller/arm-gic.h>
13
#include <dt-bindings/power/r8a7795-sysc.h>
14

15 16
#define CPG_AUDIO_CLK_I		R8A7795_CLK_S0D4

17 18 19 20 21
/ {
	compatible = "renesas,r8a7795";
	#address-cells = <2>;
	#size-cells = <2>;

22 23 24 25 26 27 28 29
	aliases {
		i2c0 = &i2c0;
		i2c1 = &i2c1;
		i2c2 = &i2c2;
		i2c3 = &i2c3;
		i2c4 = &i2c4;
		i2c5 = &i2c5;
		i2c6 = &i2c6;
30
		i2c7 = &i2c_dvfs;
31 32
	};

G
Gaku Inami 已提交
33
	psci {
34
		compatible = "arm,psci-1.0", "arm,psci-0.2";
G
Gaku Inami 已提交
35 36 37
		method = "smc";
	};

38 39 40 41 42 43 44 45
	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

		a57_0: cpu@0 {
			compatible = "arm,cortex-a57", "arm,armv8";
			reg = <0x0>;
			device_type = "cpu";
46
			power-domains = <&sysc R8A7795_PD_CA57_CPU0>;
47
			next-level-cache = <&L2_CA57>;
G
Gaku Inami 已提交
48
			enable-method = "psci";
49
		};
50 51 52 53 54

		a57_1: cpu@1 {
			compatible = "arm,cortex-a57","arm,armv8";
			reg = <0x1>;
			device_type = "cpu";
55
			power-domains = <&sysc R8A7795_PD_CA57_CPU1>;
56
			next-level-cache = <&L2_CA57>;
57 58
			enable-method = "psci";
		};
59

60 61 62 63
		a57_2: cpu@2 {
			compatible = "arm,cortex-a57","arm,armv8";
			reg = <0x2>;
			device_type = "cpu";
64
			power-domains = <&sysc R8A7795_PD_CA57_CPU2>;
65
			next-level-cache = <&L2_CA57>;
66 67
			enable-method = "psci";
		};
68

69 70 71 72
		a57_3: cpu@3 {
			compatible = "arm,cortex-a57","arm,armv8";
			reg = <0x3>;
			device_type = "cpu";
73
			power-domains = <&sysc R8A7795_PD_CA57_CPU3>;
74
			next-level-cache = <&L2_CA57>;
75 76
			enable-method = "psci";
		};
77

78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113
		a53_0: cpu@100 {
			compatible = "arm,cortex-a53", "arm,armv8";
			reg = <0x100>;
			device_type = "cpu";
			power-domains = <&sysc R8A7795_PD_CA53_CPU0>;
			next-level-cache = <&L2_CA53>;
			enable-method = "psci";
		};

		a53_1: cpu@101 {
			compatible = "arm,cortex-a53","arm,armv8";
			reg = <0x101>;
			device_type = "cpu";
			power-domains = <&sysc R8A7795_PD_CA53_CPU1>;
			next-level-cache = <&L2_CA53>;
			enable-method = "psci";
		};

		a53_2: cpu@102 {
			compatible = "arm,cortex-a53","arm,armv8";
			reg = <0x102>;
			device_type = "cpu";
			power-domains = <&sysc R8A7795_PD_CA53_CPU2>;
			next-level-cache = <&L2_CA53>;
			enable-method = "psci";
		};

		a53_3: cpu@103 {
			compatible = "arm,cortex-a53","arm,armv8";
			reg = <0x103>;
			device_type = "cpu";
			power-domains = <&sysc R8A7795_PD_CA53_CPU3>;
			next-level-cache = <&L2_CA53>;
			enable-method = "psci";
		};

114
		L2_CA57: cache-controller-0 {
115 116 117 118 119
			compatible = "cache";
			power-domains = <&sysc R8A7795_PD_CA57_SCU>;
			cache-unified;
			cache-level = <2>;
		};
120

121
		L2_CA53: cache-controller-1 {
122 123 124 125 126
			compatible = "cache";
			power-domains = <&sysc R8A7795_PD_CA53_SCU>;
			cache-unified;
			cache-level = <2>;
		};
127 128
	};

129 130 131 132 133 134 135 136 137 138 139 140 141 142
	extal_clk: extal {
		compatible = "fixed-clock";
		#clock-cells = <0>;
		/* This value must be overridden by the board */
		clock-frequency = <0>;
	};

	extalr_clk: extalr {
		compatible = "fixed-clock";
		#clock-cells = <0>;
		/* This value must be overridden by the board */
		clock-frequency = <0>;
	};

143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165
	/*
	 * The external audio clocks are configured as 0 Hz fixed frequency
	 * clocks by default.
	 * Boards that provide audio clocks should override them.
	 */
	audio_clk_a: audio_clk_a {
		compatible = "fixed-clock";
		#clock-cells = <0>;
		clock-frequency = <0>;
	};

	audio_clk_b: audio_clk_b {
		compatible = "fixed-clock";
		#clock-cells = <0>;
		clock-frequency = <0>;
	};

	audio_clk_c: audio_clk_c {
		compatible = "fixed-clock";
		#clock-cells = <0>;
		clock-frequency = <0>;
	};

166 167 168 169 170 171 172
	/* External CAN clock - to be overridden by boards that provide it */
	can_clk: can {
		compatible = "fixed-clock";
		#clock-cells = <0>;
		clock-frequency = <0>;
	};

173 174 175 176 177 178 179
	/* External SCIF clock - to be overridden by boards that provide it */
	scif_clk: scif {
		compatible = "fixed-clock";
		#clock-cells = <0>;
		clock-frequency = <0>;
	};

180 181 182 183
	/* External PCIe clock - can be overridden by the board */
	pcie_bus_clk: pcie_bus {
		compatible = "fixed-clock";
		#clock-cells = <0>;
184
		clock-frequency = <0>;
185 186
	};

187
	soc: soc {
188 189
		compatible = "simple-bus";
		interrupt-parent = <&gic>;
190

191 192 193 194
		#address-cells = <2>;
		#size-cells = <2>;
		ranges;

195
		gic: interrupt-controller@f1010000 {
196 197 198 199 200
			compatible = "arm,gic-400";
			#interrupt-cells = <3>;
			#address-cells = <0>;
			interrupt-controller;
			reg = <0x0 0xf1010000 0 0x1000>,
201
			      <0x0 0xf1020000 0 0x20000>,
202
			      <0x0 0xf1040000 0 0x20000>,
203
			      <0x0 0xf1060000 0 0x20000>;
204
			interrupts = <GIC_PPI 9
205
					(GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>;
206 207 208
			clocks = <&cpg CPG_MOD 408>;
			clock-names = "clk";
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
209
			resets = <&cpg 408>;
210 211
		};

212 213 214 215
		wdt0: watchdog@e6020000 {
			compatible = "renesas,r8a7795-wdt", "renesas,rcar-gen3-wdt";
			reg = <0 0xe6020000 0 0x0c>;
			clocks = <&cpg CPG_MOD 402>;
216
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
217
			resets = <&cpg 402>;
218 219 220
			status = "disabled";
		};

221 222
		gpio0: gpio@e6050000 {
			compatible = "renesas,gpio-r8a7795",
223
				     "renesas,rcar-gen3-gpio";
224 225 226 227 228 229 230 231
			reg = <0 0xe6050000 0 0x50>;
			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
			#gpio-cells = <2>;
			gpio-controller;
			gpio-ranges = <&pfc 0 0 16>;
			#interrupt-cells = <2>;
			interrupt-controller;
			clocks = <&cpg CPG_MOD 912>;
232
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
233
			resets = <&cpg 912>;
234 235 236 237
		};

		gpio1: gpio@e6051000 {
			compatible = "renesas,gpio-r8a7795",
238
				     "renesas,rcar-gen3-gpio";
239 240 241 242 243 244 245 246
			reg = <0 0xe6051000 0 0x50>;
			interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
			#gpio-cells = <2>;
			gpio-controller;
			gpio-ranges = <&pfc 0 32 28>;
			#interrupt-cells = <2>;
			interrupt-controller;
			clocks = <&cpg CPG_MOD 911>;
247
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
248
			resets = <&cpg 911>;
249 250 251 252
		};

		gpio2: gpio@e6052000 {
			compatible = "renesas,gpio-r8a7795",
253
				     "renesas,rcar-gen3-gpio";
254 255 256 257 258 259 260 261
			reg = <0 0xe6052000 0 0x50>;
			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
			#gpio-cells = <2>;
			gpio-controller;
			gpio-ranges = <&pfc 0 64 15>;
			#interrupt-cells = <2>;
			interrupt-controller;
			clocks = <&cpg CPG_MOD 910>;
262
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
263
			resets = <&cpg 910>;
264 265 266 267
		};

		gpio3: gpio@e6053000 {
			compatible = "renesas,gpio-r8a7795",
268
				     "renesas,rcar-gen3-gpio";
269 270 271 272 273 274 275 276
			reg = <0 0xe6053000 0 0x50>;
			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
			#gpio-cells = <2>;
			gpio-controller;
			gpio-ranges = <&pfc 0 96 16>;
			#interrupt-cells = <2>;
			interrupt-controller;
			clocks = <&cpg CPG_MOD 909>;
277
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
278
			resets = <&cpg 909>;
279 280 281 282
		};

		gpio4: gpio@e6054000 {
			compatible = "renesas,gpio-r8a7795",
283
				     "renesas,rcar-gen3-gpio";
284 285 286 287 288 289 290 291
			reg = <0 0xe6054000 0 0x50>;
			interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
			#gpio-cells = <2>;
			gpio-controller;
			gpio-ranges = <&pfc 0 128 18>;
			#interrupt-cells = <2>;
			interrupt-controller;
			clocks = <&cpg CPG_MOD 908>;
292
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
293
			resets = <&cpg 908>;
294 295 296 297
		};

		gpio5: gpio@e6055000 {
			compatible = "renesas,gpio-r8a7795",
298
				     "renesas,rcar-gen3-gpio";
299 300 301 302 303 304 305 306
			reg = <0 0xe6055000 0 0x50>;
			interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
			#gpio-cells = <2>;
			gpio-controller;
			gpio-ranges = <&pfc 0 160 26>;
			#interrupt-cells = <2>;
			interrupt-controller;
			clocks = <&cpg CPG_MOD 907>;
307
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
308
			resets = <&cpg 907>;
309 310 311 312
		};

		gpio6: gpio@e6055400 {
			compatible = "renesas,gpio-r8a7795",
313
				     "renesas,rcar-gen3-gpio";
314 315 316 317 318 319 320 321
			reg = <0 0xe6055400 0 0x50>;
			interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
			#gpio-cells = <2>;
			gpio-controller;
			gpio-ranges = <&pfc 0 192 32>;
			#interrupt-cells = <2>;
			interrupt-controller;
			clocks = <&cpg CPG_MOD 906>;
322
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
323
			resets = <&cpg 906>;
324 325 326 327
		};

		gpio7: gpio@e6055800 {
			compatible = "renesas,gpio-r8a7795",
328
				     "renesas,rcar-gen3-gpio";
329 330 331 332 333 334 335 336
			reg = <0 0xe6055800 0 0x50>;
			interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
			#gpio-cells = <2>;
			gpio-controller;
			gpio-ranges = <&pfc 0 224 4>;
			#interrupt-cells = <2>;
			interrupt-controller;
			clocks = <&cpg CPG_MOD 905>;
337
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
338
			resets = <&cpg 905>;
339 340
		};

341 342
		pmu_a57 {
			compatible = "arm,cortex-a57-pmu";
343 344 345 346 347 348 349 350 351 352
			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
			interrupt-affinity = <&a57_0>,
					     <&a57_1>,
					     <&a57_2>,
					     <&a57_3>;
		};

353 354 355 356 357 358 359 360 361 362 363 364
		pmu_a53 {
			compatible = "arm,cortex-a53-pmu";
			interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
			interrupt-affinity = <&a53_0>,
					     <&a53_1>,
					     <&a53_2>,
					     <&a53_3>;
		};

365 366 367
		timer {
			compatible = "arm,armv8-timer";
			interrupts = <GIC_PPI 13
368
					(GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
369
				     <GIC_PPI 14
370
					(GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
371
				     <GIC_PPI 11
372
					(GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
373
				     <GIC_PPI 10
374
					(GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>;
375 376 377 378 379 380 381 382 383
		};

		cpg: clock-controller@e6150000 {
			compatible = "renesas,r8a7795-cpg-mssr";
			reg = <0 0xe6150000 0 0x1000>;
			clocks = <&extal_clk>, <&extalr_clk>;
			clock-names = "extal", "extalr";
			#clock-cells = <2>;
			#power-domain-cells = <0>;
384
			#reset-cells = <1>;
385
		};
386

387 388 389 390 391
		rst: reset-controller@e6160000 {
			compatible = "renesas,r8a7795-rst";
			reg = <0 0xe6160000 0 0x0200>;
		};

392 393 394 395 396
		prr: chipid@fff00044 {
			compatible = "renesas,prr";
			reg = <0 0xfff00044 0 4>;
		};

397 398 399 400 401 402
		sysc: system-controller@e6180000 {
			compatible = "renesas,r8a7795-sysc";
			reg = <0 0xe6180000 0 0x0400>;
			#power-domain-cells = <1>;
		};

403
		pfc: pin-controller@e6060000 {
404 405 406 407
			compatible = "renesas,pfc-r8a7795";
			reg = <0 0xe6060000 0 0x50c>;
		};

408 409 410 411 412 413 414 415 416 417 418 419
		intc_ex: interrupt-controller@e61c0000 {
			compatible = "renesas,intc-ex-r8a7795", "renesas,irqc";
			#interrupt-cells = <2>;
			interrupt-controller;
			reg = <0 0xe61c0000 0 0x200>;
			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 407>;
420
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
421
			resets = <&cpg 407>;
422 423
		};

424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568
		ipmmu_vi0: mmu@febd0000 {
			compatible = "renesas,ipmmu-r8a7795";
			reg = <0 0xfebd0000 0 0x1000>;
			renesas,ipmmu-main = <&ipmmu_mm 14>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			#iommu-cells = <1>;
			status = "disabled";
		};

		ipmmu_vi1: mmu@febe0000 {
			compatible = "renesas,ipmmu-r8a7795";
			reg = <0 0xfebe0000 0 0x1000>;
			renesas,ipmmu-main = <&ipmmu_mm 15>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			#iommu-cells = <1>;
			status = "disabled";
		};

		ipmmu_vp0: mmu@fe990000 {
			compatible = "renesas,ipmmu-r8a7795";
			reg = <0 0xfe990000 0 0x1000>;
			renesas,ipmmu-main = <&ipmmu_mm 16>;
			power-domains = <&sysc R8A7795_PD_A3VP>;
			#iommu-cells = <1>;
			status = "disabled";
		};

		ipmmu_vp1: mmu@fe980000 {
			compatible = "renesas,ipmmu-r8a7795";
			reg = <0 0xfe980000 0 0x1000>;
			renesas,ipmmu-main = <&ipmmu_mm 17>;
			power-domains = <&sysc R8A7795_PD_A3VP>;
			#iommu-cells = <1>;
			status = "disabled";
		};

		ipmmu_vc0: mmu@fe6b0000 {
			compatible = "renesas,ipmmu-r8a7795";
			reg = <0 0xfe6b0000 0 0x1000>;
			renesas,ipmmu-main = <&ipmmu_mm 12>;
			power-domains = <&sysc R8A7795_PD_A3VC>;
			#iommu-cells = <1>;
			status = "disabled";
		};

		ipmmu_vc1: mmu@fe6f0000 {
			compatible = "renesas,ipmmu-r8a7795";
			reg = <0 0xfe6f0000 0 0x1000>;
			renesas,ipmmu-main = <&ipmmu_mm 13>;
			power-domains = <&sysc R8A7795_PD_A3VC>;
			#iommu-cells = <1>;
			status = "disabled";
		};

		ipmmu_pv0: mmu@fd800000 {
			compatible = "renesas,ipmmu-r8a7795";
			reg = <0 0xfd800000 0 0x1000>;
			renesas,ipmmu-main = <&ipmmu_mm 6>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			#iommu-cells = <1>;
			status = "disabled";
		};

		ipmmu_pv2: mmu@fd960000 {
			compatible = "renesas,ipmmu-r8a7795";
			reg = <0 0xfd960000 0 0x1000>;
			renesas,ipmmu-main = <&ipmmu_mm 8>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			#iommu-cells = <1>;
			status = "disabled";
		};

		ipmmu_pv3: mmu@fd970000 {
			compatible = "renesas,ipmmu-r8a7795";
			reg = <0 0xfd970000 0 0x1000>;
			renesas,ipmmu-main = <&ipmmu_mm 9>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			#iommu-cells = <1>;
			status = "disabled";
		};

		ipmmu_ir: mmu@ff8b0000 {
			compatible = "renesas,ipmmu-r8a7795";
			reg = <0 0xff8b0000 0 0x1000>;
			renesas,ipmmu-main = <&ipmmu_mm 3>;
			power-domains = <&sysc R8A7795_PD_A3IR>;
			#iommu-cells = <1>;
			status = "disabled";
		};

		ipmmu_hc: mmu@e6570000 {
			compatible = "renesas,ipmmu-r8a7795";
			reg = <0 0xe6570000 0 0x1000>;
			renesas,ipmmu-main = <&ipmmu_mm 2>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			#iommu-cells = <1>;
			status = "disabled";
		};

		ipmmu_rt: mmu@ffc80000 {
			compatible = "renesas,ipmmu-r8a7795";
			reg = <0 0xffc80000 0 0x1000>;
			renesas,ipmmu-main = <&ipmmu_mm 10>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			#iommu-cells = <1>;
			status = "disabled";
		};

		ipmmu_mp0: mmu@ec670000 {
			compatible = "renesas,ipmmu-r8a7795";
			reg = <0 0xec670000 0 0x1000>;
			renesas,ipmmu-main = <&ipmmu_mm 4>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			#iommu-cells = <1>;
			status = "disabled";
		};

		ipmmu_ds0: mmu@e6740000 {
			compatible = "renesas,ipmmu-r8a7795";
			reg = <0 0xe6740000 0 0x1000>;
			renesas,ipmmu-main = <&ipmmu_mm 0>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			#iommu-cells = <1>;
			status = "disabled";
		};

		ipmmu_ds1: mmu@e7740000 {
			compatible = "renesas,ipmmu-r8a7795";
			reg = <0 0xe7740000 0 0x1000>;
			renesas,ipmmu-main = <&ipmmu_mm 1>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			#iommu-cells = <1>;
			status = "disabled";
		};

		ipmmu_mm: mmu@e67b0000 {
			compatible = "renesas,ipmmu-r8a7795";
			reg = <0 0xe67b0000 0 0x1000>;
			interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			#iommu-cells = <1>;
			status = "disabled";
		};

569
		dmac0: dma-controller@e6700000 {
570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596
			compatible = "renesas,dmac-r8a7795",
				     "renesas,rcar-dmac";
			reg = <0 0xe6700000 0 0x10000>;
			interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>;
			interrupt-names = "error",
					"ch0", "ch1", "ch2", "ch3",
					"ch4", "ch5", "ch6", "ch7",
					"ch8", "ch9", "ch10", "ch11",
					"ch12", "ch13", "ch14", "ch15";
			clocks = <&cpg CPG_MOD 219>;
			clock-names = "fck";
597
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
598
			resets = <&cpg 219>;
599 600
			#dma-cells = <1>;
			dma-channels = <16>;
601 602 603 604 605 606 607 608
			iommus = <&ipmmu_ds0 0>, <&ipmmu_ds0 1>,
			       <&ipmmu_ds0 2>, <&ipmmu_ds0 3>,
			       <&ipmmu_ds0 4>, <&ipmmu_ds0 5>,
			       <&ipmmu_ds0 6>, <&ipmmu_ds0 7>,
			       <&ipmmu_ds0 8>, <&ipmmu_ds0 9>,
			       <&ipmmu_ds0 10>, <&ipmmu_ds0 11>,
			       <&ipmmu_ds0 12>, <&ipmmu_ds0 13>,
			       <&ipmmu_ds0 14>, <&ipmmu_ds0 15>;
609 610 611
		};

		dmac1: dma-controller@e7300000 {
612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638
			compatible = "renesas,dmac-r8a7795",
				     "renesas,rcar-dmac";
			reg = <0 0xe7300000 0 0x10000>;
			interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>;
			interrupt-names = "error",
					"ch0", "ch1", "ch2", "ch3",
					"ch4", "ch5", "ch6", "ch7",
					"ch8", "ch9", "ch10", "ch11",
					"ch12", "ch13", "ch14", "ch15";
			clocks = <&cpg CPG_MOD 218>;
			clock-names = "fck";
639
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
640
			resets = <&cpg 218>;
641 642
			#dma-cells = <1>;
			dma-channels = <16>;
643 644 645 646 647 648 649 650
			iommus = <&ipmmu_ds1 0>, <&ipmmu_ds1 1>,
			       <&ipmmu_ds1 2>, <&ipmmu_ds1 3>,
			       <&ipmmu_ds1 4>, <&ipmmu_ds1 5>,
			       <&ipmmu_ds1 6>, <&ipmmu_ds1 7>,
			       <&ipmmu_ds1 8>, <&ipmmu_ds1 9>,
			       <&ipmmu_ds1 10>, <&ipmmu_ds1 11>,
			       <&ipmmu_ds1 12>, <&ipmmu_ds1 13>,
			       <&ipmmu_ds1 14>, <&ipmmu_ds1 15>;
651 652 653
		};

		dmac2: dma-controller@e7310000 {
654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680
			compatible = "renesas,dmac-r8a7795",
				     "renesas,rcar-dmac";
			reg = <0 0xe7310000 0 0x10000>;
			interrupts = <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 426 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 427 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 428 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 429 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 430 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 431 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>;
			interrupt-names = "error",
					"ch0", "ch1", "ch2", "ch3",
					"ch4", "ch5", "ch6", "ch7",
					"ch8", "ch9", "ch10", "ch11",
					"ch12", "ch13", "ch14", "ch15";
			clocks = <&cpg CPG_MOD 217>;
			clock-names = "fck";
681
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
682
			resets = <&cpg 217>;
683 684
			#dma-cells = <1>;
			dma-channels = <16>;
685 686 687 688 689 690 691 692
			iommus = <&ipmmu_ds1 16>, <&ipmmu_ds1 17>,
			       <&ipmmu_ds1 18>, <&ipmmu_ds1 19>,
			       <&ipmmu_ds1 20>, <&ipmmu_ds1 21>,
			       <&ipmmu_ds1 22>, <&ipmmu_ds1 23>,
			       <&ipmmu_ds1 24>, <&ipmmu_ds1 25>,
			       <&ipmmu_ds1 26>, <&ipmmu_ds1 27>,
			       <&ipmmu_ds1 28>, <&ipmmu_ds1 29>,
			       <&ipmmu_ds1 30>, <&ipmmu_ds1 31>;
693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723
		};

		audma0: dma-controller@ec700000 {
			compatible = "renesas,dmac-r8a7795",
				     "renesas,rcar-dmac";
			reg = <0 0xec700000 0 0x10000>;
			interrupts = <GIC_SPI 350 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>;
			interrupt-names = "error",
					"ch0", "ch1", "ch2", "ch3",
					"ch4", "ch5", "ch6", "ch7",
					"ch8", "ch9", "ch10", "ch11",
					"ch12", "ch13", "ch14", "ch15";
			clocks = <&cpg CPG_MOD 502>;
			clock-names = "fck";
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
724
			resets = <&cpg 502>;
725 726
			#dma-cells = <1>;
			dma-channels = <16>;
727 728 729 730 731 732 733 734
			iommus = <&ipmmu_mp0 0>, <&ipmmu_mp0 1>,
			       <&ipmmu_mp0 2>, <&ipmmu_mp0 3>,
			       <&ipmmu_mp0 4>, <&ipmmu_mp0 5>,
			       <&ipmmu_mp0 6>, <&ipmmu_mp0 7>,
			       <&ipmmu_mp0 8>, <&ipmmu_mp0 9>,
			       <&ipmmu_mp0 10>, <&ipmmu_mp0 11>,
			       <&ipmmu_mp0 12>, <&ipmmu_mp0 13>,
			       <&ipmmu_mp0 14>, <&ipmmu_mp0 15>;
735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765
		};

		audma1: dma-controller@ec720000 {
			compatible = "renesas,dmac-r8a7795",
				     "renesas,rcar-dmac";
			reg = <0 0xec720000 0 0x10000>;
			interrupts = <GIC_SPI 351 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 346 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 348 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 349 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 382 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 383 IRQ_TYPE_LEVEL_HIGH>;
			interrupt-names = "error",
					"ch0", "ch1", "ch2", "ch3",
					"ch4", "ch5", "ch6", "ch7",
					"ch8", "ch9", "ch10", "ch11",
					"ch12", "ch13", "ch14", "ch15";
			clocks = <&cpg CPG_MOD 501>;
			clock-names = "fck";
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
766
			resets = <&cpg 501>;
767 768
			#dma-cells = <1>;
			dma-channels = <16>;
769 770 771 772 773 774 775 776
			iommus = <&ipmmu_mp0 16>, <&ipmmu_mp0 17>,
			       <&ipmmu_mp0 18>, <&ipmmu_mp0 19>,
			       <&ipmmu_mp0 20>, <&ipmmu_mp0 21>,
			       <&ipmmu_mp0 22>, <&ipmmu_mp0 23>,
			       <&ipmmu_mp0 24>, <&ipmmu_mp0 25>,
			       <&ipmmu_mp0 26>, <&ipmmu_mp0 27>,
			       <&ipmmu_mp0 28>, <&ipmmu_mp0 29>,
			       <&ipmmu_mp0 30>, <&ipmmu_mp0 31>;
777
		};
778

779
		avb: ethernet@e6800000 {
780 781
			compatible = "renesas,etheravb-r8a7795",
				     "renesas,etheravb-rcar-gen3";
782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815
			reg = <0 0xe6800000 0 0x800>, <0 0xe6a00000 0 0x10000>;
			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
			interrupt-names = "ch0", "ch1", "ch2", "ch3",
					  "ch4", "ch5", "ch6", "ch7",
					  "ch8", "ch9", "ch10", "ch11",
					  "ch12", "ch13", "ch14", "ch15",
					  "ch16", "ch17", "ch18", "ch19",
					  "ch20", "ch21", "ch22", "ch23",
					  "ch24";
			clocks = <&cpg CPG_MOD 812>;
816
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
817
			resets = <&cpg 812>;
818
			phy-mode = "rgmii-txid";
819 820
			#address-cells = <1>;
			#size-cells = <0>;
821
			status = "disabled";
822 823
		};

824 825 826 827 828 829 830 831 832 833 834
		can0: can@e6c30000 {
			compatible = "renesas,can-r8a7795",
				     "renesas,rcar-gen3-can";
			reg = <0 0xe6c30000 0 0x1000>;
			interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 916>,
			       <&cpg CPG_CORE R8A7795_CLK_CANFD>,
			       <&can_clk>;
			clock-names = "clkp1", "clkp2", "can_clk";
			assigned-clocks = <&cpg CPG_CORE R8A7795_CLK_CANFD>;
			assigned-clock-rates = <40000000>;
835
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
836
			resets = <&cpg 916>;
837 838 839 840 841 842 843 844 845 846 847 848 849 850
			status = "disabled";
		};

		can1: can@e6c38000 {
			compatible = "renesas,can-r8a7795",
				     "renesas,rcar-gen3-can";
			reg = <0 0xe6c38000 0 0x1000>;
			interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 915>,
			       <&cpg CPG_CORE R8A7795_CLK_CANFD>,
			       <&can_clk>;
			clock-names = "clkp1", "clkp2", "can_clk";
			assigned-clocks = <&cpg CPG_CORE R8A7795_CLK_CANFD>;
			assigned-clock-rates = <40000000>;
851
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
852
			resets = <&cpg 915>;
853 854 855
			status = "disabled";
		};

856 857 858 859 860 861 862 863 864 865 866 867 868
		canfd: can@e66c0000 {
			compatible = "renesas,r8a7795-canfd",
				     "renesas,rcar-gen3-canfd";
			reg = <0 0xe66c0000 0 0x8000>;
			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>,
				   <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 914>,
			       <&cpg CPG_CORE R8A7795_CLK_CANFD>,
			       <&can_clk>;
			clock-names = "fck", "canfd", "can_clk";
			assigned-clocks = <&cpg CPG_CORE R8A7795_CLK_CANFD>;
			assigned-clock-rates = <40000000>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
869
			resets = <&cpg 914>;
870 871 872 873 874 875 876 877 878 879 880
			status = "disabled";

			channel0 {
				status = "disabled";
			};

			channel1 {
				status = "disabled";
			};
		};

881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000
		drif00: rif@e6f40000 {
			compatible = "renesas,r8a7795-drif",
				     "renesas,rcar-gen3-drif";
			reg = <0 0xe6f40000 0 0x64>;
			interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 515>;
			clock-names = "fck";
			dmas = <&dmac1 0x20>, <&dmac2 0x20>;
			dma-names = "rx", "rx";
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			resets = <&cpg 515>;
			renesas,bonding = <&drif01>;
			status = "disabled";
		};

		drif01: rif@e6f50000 {
			compatible = "renesas,r8a7795-drif",
				     "renesas,rcar-gen3-drif";
			reg = <0 0xe6f50000 0 0x64>;
			interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 514>;
			clock-names = "fck";
			dmas = <&dmac1 0x22>, <&dmac2 0x22>;
			dma-names = "rx", "rx";
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			resets = <&cpg 514>;
			renesas,bonding = <&drif00>;
			status = "disabled";
		};

		drif10: rif@e6f60000 {
			compatible = "renesas,r8a7795-drif",
				     "renesas,rcar-gen3-drif";
			reg = <0 0xe6f60000 0 0x64>;
			interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 513>;
			clock-names = "fck";
			dmas = <&dmac1 0x24>, <&dmac2 0x24>;
			dma-names = "rx", "rx";
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			resets = <&cpg 513>;
			renesas,bonding = <&drif11>;
			status = "disabled";
		};

		drif11: rif@e6f70000 {
			compatible = "renesas,r8a7795-drif",
				     "renesas,rcar-gen3-drif";
			reg = <0 0xe6f70000 0 0x64>;
			interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 512>;
			clock-names = "fck";
			dmas = <&dmac1 0x26>, <&dmac2 0x26>;
			dma-names = "rx", "rx";
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			resets = <&cpg 512>;
			renesas,bonding = <&drif10>;
			status = "disabled";
		};

		drif20: rif@e6f80000 {
			compatible = "renesas,r8a7795-drif",
				     "renesas,rcar-gen3-drif";
			reg = <0 0xe6f80000 0 0x64>;
			interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 511>;
			clock-names = "fck";
			dmas = <&dmac1 0x28>, <&dmac2 0x28>;
			dma-names = "rx", "rx";
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			resets = <&cpg 511>;
			renesas,bonding = <&drif21>;
			status = "disabled";
		};

		drif21: rif@e6f90000 {
			compatible = "renesas,r8a7795-drif",
				     "renesas,rcar-gen3-drif";
			reg = <0 0xe6f90000 0 0x64>;
			interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 510>;
			clock-names = "fck";
			dmas = <&dmac1 0x2a>, <&dmac2 0x2a>;
			dma-names = "rx", "rx";
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			resets = <&cpg 510>;
			renesas,bonding = <&drif20>;
			status = "disabled";
		};

		drif30: rif@e6fa0000 {
			compatible = "renesas,r8a7795-drif",
				     "renesas,rcar-gen3-drif";
			reg = <0 0xe6fa0000 0 0x64>;
			interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 509>;
			clock-names = "fck";
			dmas = <&dmac1 0x2c>, <&dmac2 0x2c>;
			dma-names = "rx", "rx";
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			resets = <&cpg 509>;
			renesas,bonding = <&drif31>;
			status = "disabled";
		};

		drif31: rif@e6fb0000 {
			compatible = "renesas,r8a7795-drif",
				     "renesas,rcar-gen3-drif";
			reg = <0 0xe6fb0000 0 0x64>;
			interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 508>;
			clock-names = "fck";
			dmas = <&dmac1 0x2e>, <&dmac2 0x2e>;
			dma-names = "rx", "rx";
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			resets = <&cpg 508>;
			renesas,bonding = <&drif30>;
			status = "disabled";
		};

1001
		hscif0: serial@e6540000 {
1002 1003 1004
			compatible = "renesas,hscif-r8a7795",
				     "renesas,rcar-gen3-hscif",
				     "renesas,hscif";
1005 1006
			reg = <0 0xe6540000 0 96>;
			interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
1007 1008 1009 1010
			clocks = <&cpg CPG_MOD 520>,
				 <&cpg CPG_CORE R8A7795_CLK_S3D1>,
				 <&scif_clk>;
			clock-names = "fck", "brg_int", "scif_clk";
1011 1012
			dmas = <&dmac1 0x31>, <&dmac1 0x30>;
			dma-names = "tx", "rx";
1013
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1014
			resets = <&cpg 520>;
1015 1016 1017 1018
			status = "disabled";
		};

		hscif1: serial@e6550000 {
1019 1020 1021
			compatible = "renesas,hscif-r8a7795",
				     "renesas,rcar-gen3-hscif",
				     "renesas,hscif";
1022 1023
			reg = <0 0xe6550000 0 96>;
			interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
1024 1025 1026 1027
			clocks = <&cpg CPG_MOD 519>,
				 <&cpg CPG_CORE R8A7795_CLK_S3D1>,
				 <&scif_clk>;
			clock-names = "fck", "brg_int", "scif_clk";
1028 1029
			dmas = <&dmac1 0x33>, <&dmac1 0x32>;
			dma-names = "tx", "rx";
1030
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1031
			resets = <&cpg 519>;
1032 1033 1034 1035
			status = "disabled";
		};

		hscif2: serial@e6560000 {
1036 1037 1038
			compatible = "renesas,hscif-r8a7795",
				     "renesas,rcar-gen3-hscif",
				     "renesas,hscif";
1039 1040
			reg = <0 0xe6560000 0 96>;
			interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
1041 1042 1043 1044
			clocks = <&cpg CPG_MOD 518>,
				 <&cpg CPG_CORE R8A7795_CLK_S3D1>,
				 <&scif_clk>;
			clock-names = "fck", "brg_int", "scif_clk";
1045 1046
			dmas = <&dmac1 0x35>, <&dmac1 0x34>;
			dma-names = "tx", "rx";
1047
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1048
			resets = <&cpg 518>;
1049 1050 1051 1052
			status = "disabled";
		};

		hscif3: serial@e66a0000 {
1053 1054 1055
			compatible = "renesas,hscif-r8a7795",
				     "renesas,rcar-gen3-hscif",
				     "renesas,hscif";
1056 1057
			reg = <0 0xe66a0000 0 96>;
			interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
1058 1059 1060 1061
			clocks = <&cpg CPG_MOD 517>,
				 <&cpg CPG_CORE R8A7795_CLK_S3D1>,
				 <&scif_clk>;
			clock-names = "fck", "brg_int", "scif_clk";
1062 1063
			dmas = <&dmac0 0x37>, <&dmac0 0x36>;
			dma-names = "tx", "rx";
1064
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1065
			resets = <&cpg 517>;
1066 1067 1068 1069
			status = "disabled";
		};

		hscif4: serial@e66b0000 {
1070 1071 1072
			compatible = "renesas,hscif-r8a7795",
				     "renesas,rcar-gen3-hscif",
				     "renesas,hscif";
1073 1074
			reg = <0 0xe66b0000 0 96>;
			interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>;
1075 1076 1077 1078
			clocks = <&cpg CPG_MOD 516>,
				 <&cpg CPG_CORE R8A7795_CLK_S3D1>,
				 <&scif_clk>;
			clock-names = "fck", "brg_int", "scif_clk";
1079 1080
			dmas = <&dmac0 0x39>, <&dmac0 0x38>;
			dma-names = "tx", "rx";
1081
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1082
			resets = <&cpg 516>;
1083 1084 1085
			status = "disabled";
		};

1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147
		msiof0: spi@e6e90000 {
			compatible = "renesas,msiof-r8a7795",
				     "renesas,rcar-gen3-msiof";
			reg = <0 0xe6e90000 0 0x0064>;
			interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 211>;
			dmas = <&dmac1 0x41>, <&dmac1 0x40>,
			       <&dmac2 0x41>, <&dmac2 0x40>;
			dma-names = "tx", "rx", "tx", "rx";
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			resets = <&cpg 211>;
			#address-cells = <1>;
			#size-cells = <0>;
			status = "disabled";
		};

		msiof1: spi@e6ea0000 {
			compatible = "renesas,msiof-r8a7795",
				     "renesas,rcar-gen3-msiof";
			reg = <0 0xe6ea0000 0 0x0064>;
			interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 210>;
			dmas = <&dmac1 0x43>, <&dmac1 0x42>,
			       <&dmac2 0x43>, <&dmac2 0x42>;
			dma-names = "tx", "rx", "tx", "rx";
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			resets = <&cpg 210>;
			#address-cells = <1>;
			#size-cells = <0>;
			status = "disabled";
		};

		msiof2: spi@e6c00000 {
			compatible = "renesas,msiof-r8a7795",
				     "renesas,rcar-gen3-msiof";
			reg = <0 0xe6c00000 0 0x0064>;
			interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 209>;
			dmas = <&dmac0 0x45>, <&dmac0 0x44>;
			dma-names = "tx", "rx";
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			resets = <&cpg 209>;
			#address-cells = <1>;
			#size-cells = <0>;
			status = "disabled";
		};

		msiof3: spi@e6c10000 {
			compatible = "renesas,msiof-r8a7795",
				     "renesas,rcar-gen3-msiof";
			reg = <0 0xe6c10000 0 0x0064>;
			interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 208>;
			dmas = <&dmac0 0x47>, <&dmac0 0x46>;
			dma-names = "tx", "rx";
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			resets = <&cpg 208>;
			#address-cells = <1>;
			#size-cells = <0>;
			status = "disabled";
		};

1148
		scif0: serial@e6e60000 {
1149 1150
			compatible = "renesas,scif-r8a7795",
				     "renesas,rcar-gen3-scif", "renesas,scif";
1151 1152
			reg = <0 0xe6e60000 0 64>;
			interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>;
1153 1154 1155 1156
			clocks = <&cpg CPG_MOD 207>,
				 <&cpg CPG_CORE R8A7795_CLK_S3D1>,
				 <&scif_clk>;
			clock-names = "fck", "brg_int", "scif_clk";
1157 1158
			dmas = <&dmac1 0x51>, <&dmac1 0x50>;
			dma-names = "tx", "rx";
1159
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1160
			resets = <&cpg 207>;
1161 1162 1163 1164
			status = "disabled";
		};

		scif1: serial@e6e68000 {
1165 1166
			compatible = "renesas,scif-r8a7795",
				     "renesas,rcar-gen3-scif", "renesas,scif";
1167 1168
			reg = <0 0xe6e68000 0 64>;
			interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
1169 1170 1171 1172
			clocks = <&cpg CPG_MOD 206>,
				 <&cpg CPG_CORE R8A7795_CLK_S3D1>,
				 <&scif_clk>;
			clock-names = "fck", "brg_int", "scif_clk";
1173 1174
			dmas = <&dmac1 0x53>, <&dmac1 0x52>;
			dma-names = "tx", "rx";
1175
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1176
			resets = <&cpg 206>;
1177 1178 1179 1180
			status = "disabled";
		};

		scif2: serial@e6e88000 {
1181 1182
			compatible = "renesas,scif-r8a7795",
				     "renesas,rcar-gen3-scif", "renesas,scif";
1183 1184
			reg = <0 0xe6e88000 0 64>;
			interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>;
1185 1186 1187 1188
			clocks = <&cpg CPG_MOD 310>,
				 <&cpg CPG_CORE R8A7795_CLK_S3D1>,
				 <&scif_clk>;
			clock-names = "fck", "brg_int", "scif_clk";
1189 1190
			dmas = <&dmac1 0x13>, <&dmac1 0x12>;
			dma-names = "tx", "rx";
1191
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1192
			resets = <&cpg 310>;
1193 1194 1195 1196
			status = "disabled";
		};

		scif3: serial@e6c50000 {
1197 1198
			compatible = "renesas,scif-r8a7795",
				     "renesas,rcar-gen3-scif", "renesas,scif";
1199 1200
			reg = <0 0xe6c50000 0 64>;
			interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
1201 1202 1203 1204
			clocks = <&cpg CPG_MOD 204>,
				 <&cpg CPG_CORE R8A7795_CLK_S3D1>,
				 <&scif_clk>;
			clock-names = "fck", "brg_int", "scif_clk";
1205 1206
			dmas = <&dmac0 0x57>, <&dmac0 0x56>;
			dma-names = "tx", "rx";
1207
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1208
			resets = <&cpg 204>;
1209 1210 1211 1212
			status = "disabled";
		};

		scif4: serial@e6c40000 {
1213 1214
			compatible = "renesas,scif-r8a7795",
				     "renesas,rcar-gen3-scif", "renesas,scif";
1215 1216
			reg = <0 0xe6c40000 0 64>;
			interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
1217 1218 1219 1220
			clocks = <&cpg CPG_MOD 203>,
				 <&cpg CPG_CORE R8A7795_CLK_S3D1>,
				 <&scif_clk>;
			clock-names = "fck", "brg_int", "scif_clk";
1221 1222
			dmas = <&dmac0 0x59>, <&dmac0 0x58>;
			dma-names = "tx", "rx";
1223
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1224
			resets = <&cpg 203>;
1225 1226 1227 1228
			status = "disabled";
		};

		scif5: serial@e6f30000 {
1229 1230
			compatible = "renesas,scif-r8a7795",
				     "renesas,rcar-gen3-scif", "renesas,scif";
1231 1232
			reg = <0 0xe6f30000 0 64>;
			interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
1233 1234 1235 1236
			clocks = <&cpg CPG_MOD 202>,
				 <&cpg CPG_CORE R8A7795_CLK_S3D1>,
				 <&scif_clk>;
			clock-names = "fck", "brg_int", "scif_clk";
1237 1238
			dmas = <&dmac1 0x5b>, <&dmac1 0x5a>;
			dma-names = "tx", "rx";
1239
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1240
			resets = <&cpg 202>;
1241 1242
			status = "disabled";
		};
1243

1244 1245 1246 1247 1248 1249 1250 1251 1252 1253
		i2c_dvfs: i2c@e60b0000 {
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "renesas,iic-r8a7795",
				     "renesas,rcar-gen3-iic",
				     "renesas,rmobile-iic";
			reg = <0 0xe60b0000 0 0x425>;
			interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 926>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1254
			resets = <&cpg 926>;
1255 1256
			dmas = <&dmac0 0x11>, <&dmac0 0x10>;
			dma-names = "tx", "rx";
1257 1258 1259
			status = "disabled";
		};

1260 1261 1262
		i2c0: i2c@e6500000 {
			#address-cells = <1>;
			#size-cells = <0>;
1263 1264
			compatible = "renesas,i2c-r8a7795",
				     "renesas,rcar-gen3-i2c";
1265 1266 1267
			reg = <0 0xe6500000 0 0x40>;
			interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 931>;
1268
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1269
			resets = <&cpg 931>;
1270 1271
			dmas = <&dmac1 0x91>, <&dmac1 0x90>;
			dma-names = "tx", "rx";
1272
			i2c-scl-internal-delay-ns = <110>;
1273 1274 1275 1276 1277 1278
			status = "disabled";
		};

		i2c1: i2c@e6508000 {
			#address-cells = <1>;
			#size-cells = <0>;
1279 1280
			compatible = "renesas,i2c-r8a7795",
				     "renesas,rcar-gen3-i2c";
1281 1282 1283
			reg = <0 0xe6508000 0 0x40>;
			interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 930>;
1284
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1285
			resets = <&cpg 930>;
1286 1287
			dmas = <&dmac1 0x93>, <&dmac1 0x92>;
			dma-names = "tx", "rx";
1288
			i2c-scl-internal-delay-ns = <6>;
1289 1290 1291 1292 1293 1294
			status = "disabled";
		};

		i2c2: i2c@e6510000 {
			#address-cells = <1>;
			#size-cells = <0>;
1295 1296
			compatible = "renesas,i2c-r8a7795",
				     "renesas,rcar-gen3-i2c";
1297 1298 1299
			reg = <0 0xe6510000 0 0x40>;
			interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 929>;
1300
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1301
			resets = <&cpg 929>;
1302 1303
			dmas = <&dmac1 0x95>, <&dmac1 0x94>;
			dma-names = "tx", "rx";
1304
			i2c-scl-internal-delay-ns = <6>;
1305 1306 1307 1308 1309 1310
			status = "disabled";
		};

		i2c3: i2c@e66d0000 {
			#address-cells = <1>;
			#size-cells = <0>;
1311 1312
			compatible = "renesas,i2c-r8a7795",
				     "renesas,rcar-gen3-i2c";
1313 1314 1315
			reg = <0 0xe66d0000 0 0x40>;
			interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 928>;
1316
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1317
			resets = <&cpg 928>;
1318 1319
			dmas = <&dmac0 0x97>, <&dmac0 0x96>;
			dma-names = "tx", "rx";
1320
			i2c-scl-internal-delay-ns = <110>;
1321 1322 1323 1324 1325 1326
			status = "disabled";
		};

		i2c4: i2c@e66d8000 {
			#address-cells = <1>;
			#size-cells = <0>;
1327 1328
			compatible = "renesas,i2c-r8a7795",
				     "renesas,rcar-gen3-i2c";
1329 1330 1331
			reg = <0 0xe66d8000 0 0x40>;
			interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 927>;
1332
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1333
			resets = <&cpg 927>;
1334 1335
			dmas = <&dmac0 0x99>, <&dmac0 0x98>;
			dma-names = "tx", "rx";
1336
			i2c-scl-internal-delay-ns = <110>;
1337 1338 1339 1340 1341 1342
			status = "disabled";
		};

		i2c5: i2c@e66e0000 {
			#address-cells = <1>;
			#size-cells = <0>;
1343 1344
			compatible = "renesas,i2c-r8a7795",
				     "renesas,rcar-gen3-i2c";
1345 1346 1347
			reg = <0 0xe66e0000 0 0x40>;
			interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 919>;
1348
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1349
			resets = <&cpg 919>;
1350 1351
			dmas = <&dmac0 0x9b>, <&dmac0 0x9a>;
			dma-names = "tx", "rx";
1352
			i2c-scl-internal-delay-ns = <110>;
1353 1354 1355 1356 1357 1358
			status = "disabled";
		};

		i2c6: i2c@e66e8000 {
			#address-cells = <1>;
			#size-cells = <0>;
1359 1360
			compatible = "renesas,i2c-r8a7795",
				     "renesas,rcar-gen3-i2c";
1361 1362 1363
			reg = <0 0xe66e8000 0 0x40>;
			interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 918>;
1364
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1365
			resets = <&cpg 918>;
1366 1367
			dmas = <&dmac0 0x9d>, <&dmac0 0x9c>;
			dma-names = "tx", "rx";
1368
			i2c-scl-internal-delay-ns = <6>;
1369 1370
			status = "disabled";
		};
1371

1372 1373 1374 1375 1376
		pwm0: pwm@e6e30000 {
			compatible = "renesas,pwm-r8a7795", "renesas,pwm-rcar";
			reg = <0 0xe6e30000 0 0x8>;
			clocks = <&cpg CPG_MOD 523>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1377
			resets = <&cpg 523>;
1378 1379 1380 1381 1382 1383 1384 1385 1386
			#pwm-cells = <2>;
			status = "disabled";
		};

		pwm1: pwm@e6e31000 {
			compatible = "renesas,pwm-r8a7795", "renesas,pwm-rcar";
			reg = <0 0xe6e31000 0 0x8>;
			clocks = <&cpg CPG_MOD 523>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1387
			resets = <&cpg 523>;
1388 1389 1390 1391 1392 1393 1394 1395 1396
			#pwm-cells = <2>;
			status = "disabled";
		};

		pwm2: pwm@e6e32000 {
			compatible = "renesas,pwm-r8a7795", "renesas,pwm-rcar";
			reg = <0 0xe6e32000 0 0x8>;
			clocks = <&cpg CPG_MOD 523>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1397
			resets = <&cpg 523>;
1398 1399 1400 1401 1402 1403 1404 1405 1406
			#pwm-cells = <2>;
			status = "disabled";
		};

		pwm3: pwm@e6e33000 {
			compatible = "renesas,pwm-r8a7795", "renesas,pwm-rcar";
			reg = <0 0xe6e33000 0 0x8>;
			clocks = <&cpg CPG_MOD 523>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1407
			resets = <&cpg 523>;
1408 1409 1410 1411 1412 1413 1414 1415 1416
			#pwm-cells = <2>;
			status = "disabled";
		};

		pwm4: pwm@e6e34000 {
			compatible = "renesas,pwm-r8a7795", "renesas,pwm-rcar";
			reg = <0 0xe6e34000 0 0x8>;
			clocks = <&cpg CPG_MOD 523>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1417
			resets = <&cpg 523>;
1418 1419 1420 1421 1422 1423 1424 1425 1426
			#pwm-cells = <2>;
			status = "disabled";
		};

		pwm5: pwm@e6e35000 {
			compatible = "renesas,pwm-r8a7795", "renesas,pwm-rcar";
			reg = <0 0xe6e35000 0 0x8>;
			clocks = <&cpg CPG_MOD 523>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1427
			resets = <&cpg 523>;
1428 1429 1430 1431 1432 1433 1434 1435 1436
			#pwm-cells = <2>;
			status = "disabled";
		};

		pwm6: pwm@e6e36000 {
			compatible = "renesas,pwm-r8a7795", "renesas,pwm-rcar";
			reg = <0 0xe6e36000 0 0x8>;
			clocks = <&cpg CPG_MOD 523>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1437
			resets = <&cpg 523>;
1438 1439 1440 1441
			#pwm-cells = <2>;
			status = "disabled";
		};

1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468
		rcar_sound: sound@ec500000 {
			/*
			 * #sound-dai-cells is required
			 *
			 * Single DAI : #sound-dai-cells = <0>;	<&rcar_sound>;
			 * Multi  DAI : #sound-dai-cells = <1>;	<&rcar_sound N>;
			 */
			/*
			 * #clock-cells is required for audio_clkout0/1/2/3
			 *
			 * clkout	: #clock-cells = <0>;	<&rcar_sound>;
			 * clkout0/1/2/3: #clock-cells = <1>;	<&rcar_sound N>;
			 */
			compatible =  "renesas,rcar_sound-r8a7795", "renesas,rcar_sound-gen3";
			reg =	<0 0xec500000 0 0x1000>, /* SCU */
				<0 0xec5a0000 0 0x100>,  /* ADG */
				<0 0xec540000 0 0x1000>, /* SSIU */
				<0 0xec541000 0 0x280>,  /* SSI */
				<0 0xec740000 0 0x200>;  /* Audio DMAC peri peri*/
			reg-names = "scu", "adg", "ssiu", "ssi", "audmapp";

			clocks = <&cpg CPG_MOD 1005>,
				 <&cpg CPG_MOD 1006>, <&cpg CPG_MOD 1007>,
				 <&cpg CPG_MOD 1008>, <&cpg CPG_MOD 1009>,
				 <&cpg CPG_MOD 1010>, <&cpg CPG_MOD 1011>,
				 <&cpg CPG_MOD 1012>, <&cpg CPG_MOD 1013>,
				 <&cpg CPG_MOD 1014>, <&cpg CPG_MOD 1015>,
1469 1470 1471 1472 1473
				 <&cpg CPG_MOD 1022>, <&cpg CPG_MOD 1023>,
				 <&cpg CPG_MOD 1024>, <&cpg CPG_MOD 1025>,
				 <&cpg CPG_MOD 1026>, <&cpg CPG_MOD 1027>,
				 <&cpg CPG_MOD 1028>, <&cpg CPG_MOD 1029>,
				 <&cpg CPG_MOD 1030>, <&cpg CPG_MOD 1031>,
1474
				 <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>,
1475
				 <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>,
1476
				 <&cpg CPG_MOD 1019>, <&cpg CPG_MOD 1018>,
1477 1478 1479 1480 1481 1482 1483
				 <&audio_clk_a>, <&audio_clk_b>,
				 <&audio_clk_c>,
				 <&cpg CPG_CORE R8A7795_CLK_S0D4>;
			clock-names = "ssi-all",
				      "ssi.9", "ssi.8", "ssi.7", "ssi.6",
				      "ssi.5", "ssi.4", "ssi.3", "ssi.2",
				      "ssi.1", "ssi.0",
1484 1485 1486
				      "src.9", "src.8", "src.7", "src.6",
				      "src.5", "src.4", "src.3", "src.2",
				      "src.1", "src.0",
1487
				      "mix.1", "mix.0",
1488
				      "ctu.1", "ctu.0",
1489
				      "dvc.0", "dvc.1",
1490
				      "clk_a", "clk_b", "clk_c", "clk_i";
1491
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1492 1493 1494 1495 1496 1497 1498 1499 1500 1501
			resets = <&cpg 1005>,
				 <&cpg 1006>, <&cpg 1007>,
				 <&cpg 1008>, <&cpg 1009>,
				 <&cpg 1010>, <&cpg 1011>,
				 <&cpg 1012>, <&cpg 1013>,
				 <&cpg 1014>, <&cpg 1015>;
			reset-names = "ssi-all",
				      "ssi.9", "ssi.8", "ssi.7", "ssi.6",
				      "ssi.5", "ssi.4", "ssi.3", "ssi.2",
				      "ssi.1", "ssi.0";
1502 1503
			status = "disabled";

1504
			rcar_sound,dvc {
1505
				dvc0: dvc-0 {
1506
					dmas = <&audma1 0xbc>;
1507 1508
					dma-names = "tx";
				};
1509
				dvc1: dvc-1 {
1510
					dmas = <&audma1 0xbe>;
1511 1512 1513 1514
					dma-names = "tx";
				};
			};

1515 1516 1517 1518 1519
			rcar_sound,mix {
				mix0: mix-0 { };
				mix1: mix-1 { };
			};

1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530
			rcar_sound,ctu {
				ctu00: ctu-0 { };
				ctu01: ctu-1 { };
				ctu02: ctu-2 { };
				ctu03: ctu-3 { };
				ctu10: ctu-4 { };
				ctu11: ctu-5 { };
				ctu12: ctu-6 { };
				ctu13: ctu-7 { };
			};

1531
			rcar_sound,src {
1532
				src0: src-0 {
1533
					interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>;
1534 1535 1536
					dmas = <&audma0 0x85>, <&audma1 0x9a>;
					dma-names = "rx", "tx";
				};
1537
				src1: src-1 {
1538
					interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
1539 1540 1541
					dmas = <&audma0 0x87>, <&audma1 0x9c>;
					dma-names = "rx", "tx";
				};
1542
				src2: src-2 {
1543
					interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
1544 1545 1546
					dmas = <&audma0 0x89>, <&audma1 0x9e>;
					dma-names = "rx", "tx";
				};
1547
				src3: src-3 {
1548
					interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>;
1549 1550 1551
					dmas = <&audma0 0x8b>, <&audma1 0xa0>;
					dma-names = "rx", "tx";
				};
1552
				src4: src-4 {
1553
					interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
1554 1555 1556
					dmas = <&audma0 0x8d>, <&audma1 0xb0>;
					dma-names = "rx", "tx";
				};
1557
				src5: src-5 {
1558
					interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
1559 1560 1561
					dmas = <&audma0 0x8f>, <&audma1 0xb2>;
					dma-names = "rx", "tx";
				};
1562
				src6: src-6 {
1563
					interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
1564 1565 1566
					dmas = <&audma0 0x91>, <&audma1 0xb4>;
					dma-names = "rx", "tx";
				};
1567
				src7: src-7 {
1568
					interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>;
1569 1570 1571
					dmas = <&audma0 0x93>, <&audma1 0xb6>;
					dma-names = "rx", "tx";
				};
1572
				src8: src-8 {
1573
					interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>;
1574 1575 1576
					dmas = <&audma0 0x95>, <&audma1 0xb8>;
					dma-names = "rx", "tx";
				};
1577
				src9: src-9 {
1578
					interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>;
1579 1580 1581 1582 1583
					dmas = <&audma0 0x97>, <&audma1 0xba>;
					dma-names = "rx", "tx";
				};
			};

1584
			rcar_sound,ssi {
1585
				ssi0: ssi-0 {
1586
					interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>;
1587 1588
					dmas = <&audma0 0x01>, <&audma1 0x02>, <&audma0 0x15>, <&audma1 0x16>;
					dma-names = "rx", "tx", "rxu", "txu";
1589
				};
1590
				ssi1: ssi-1 {
1591
					 interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>;
1592 1593
					dmas = <&audma0 0x03>, <&audma1 0x04>, <&audma0 0x49>, <&audma1 0x4a>;
					dma-names = "rx", "tx", "rxu", "txu";
1594
				};
1595
				ssi2: ssi-2 {
1596
					interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>;
1597 1598
					dmas = <&audma0 0x05>, <&audma1 0x06>, <&audma0 0x63>, <&audma1 0x64>;
					dma-names = "rx", "tx", "rxu", "txu";
1599
				};
1600
				ssi3: ssi-3 {
1601
					interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>;
1602 1603
					dmas = <&audma0 0x07>, <&audma1 0x08>, <&audma0 0x6f>, <&audma1 0x70>;
					dma-names = "rx", "tx", "rxu", "txu";
1604
				};
1605
				ssi4: ssi-4 {
1606
					interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>;
1607 1608
					dmas = <&audma0 0x09>, <&audma1 0x0a>, <&audma0 0x71>, <&audma1 0x72>;
					dma-names = "rx", "tx", "rxu", "txu";
1609
				};
1610
				ssi5: ssi-5 {
1611
					interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>;
1612 1613
					dmas = <&audma0 0x0b>, <&audma1 0x0c>, <&audma0 0x73>, <&audma1 0x74>;
					dma-names = "rx", "tx", "rxu", "txu";
1614
				};
1615
				ssi6: ssi-6 {
1616
					interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>;
1617 1618
					dmas = <&audma0 0x0d>, <&audma1 0x0e>, <&audma0 0x75>, <&audma1 0x76>;
					dma-names = "rx", "tx", "rxu", "txu";
1619
				};
1620
				ssi7: ssi-7 {
1621
					interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>;
1622 1623
					dmas = <&audma0 0x0f>, <&audma1 0x10>, <&audma0 0x79>, <&audma1 0x7a>;
					dma-names = "rx", "tx", "rxu", "txu";
1624
				};
1625
				ssi8: ssi-8 {
1626
					interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>;
1627 1628
					dmas = <&audma0 0x11>, <&audma1 0x12>, <&audma0 0x7b>, <&audma1 0x7c>;
					dma-names = "rx", "tx", "rxu", "txu";
1629
				};
1630
				ssi9: ssi-9 {
1631
					interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>;
1632 1633
					dmas = <&audma0 0x13>, <&audma1 0x14>, <&audma0 0x7d>, <&audma1 0x7e>;
					dma-names = "rx", "tx", "rxu", "txu";
1634 1635 1636
				};
			};
		};
1637 1638

		sata: sata@ee300000 {
1639 1640
			compatible = "renesas,sata-r8a7795",
				     "renesas,rcar-gen3-sata";
1641
			reg = <0 0xee300000 0 0x200000>;
1642
			interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
1643
			clocks = <&cpg CPG_MOD 815>;
1644
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1645
			resets = <&cpg 815>;
1646 1647
			status = "disabled";
		};
1648 1649

		xhci0: usb@ee000000 {
1650
			compatible = "renesas,xhci-r8a7795", "renesas,rcar-gen3-xhci";
1651 1652 1653
			reg = <0 0xee000000 0 0xc00>;
			interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 328>;
1654
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1655
			resets = <&cpg 328>;
1656 1657 1658
			status = "disabled";
		};

1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669
		usb3_peri0: usb@ee020000 {
			compatible = "renesas,r8a7795-usb3-peri",
				     "renesas,rcar-gen3-usb3-peri";
			reg = <0 0xee020000 0 0x400>;
			interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 328>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			resets = <&cpg 328>;
			status = "disabled";
		};

1670 1671 1672 1673 1674 1675 1676 1677
		usb_dmac0: dma-controller@e65a0000 {
			compatible = "renesas,r8a7795-usb-dmac",
				     "renesas,usb-dmac";
			reg = <0 0xe65a0000 0 0x100>;
			interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
			interrupt-names = "ch0", "ch1";
			clocks = <&cpg CPG_MOD 330>;
1678
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1679
			resets = <&cpg 330>;
1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691
			#dma-cells = <1>;
			dma-channels = <2>;
		};

		usb_dmac1: dma-controller@e65b0000 {
			compatible = "renesas,r8a7795-usb-dmac",
				     "renesas,usb-dmac";
			reg = <0 0xe65b0000 0 0x100>;
			interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
			interrupt-names = "ch0", "ch1";
			clocks = <&cpg CPG_MOD 331>;
1692
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1693
			resets = <&cpg 331>;
1694 1695 1696
			#dma-cells = <1>;
			dma-channels = <2>;
		};
1697

1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725
		usb_dmac2: dma-controller@e6460000 {
			compatible = "renesas,r8a7795-usb-dmac",
				     "renesas,usb-dmac";
			reg = <0 0xe6460000 0 0x100>;
			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
			interrupt-names = "ch0", "ch1";
			clocks = <&cpg CPG_MOD 326>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			resets = <&cpg 326>;
			#dma-cells = <1>;
			dma-channels = <2>;
		};

		usb_dmac3: dma-controller@e6470000 {
			compatible = "renesas,r8a7795-usb-dmac",
				     "renesas,usb-dmac";
			reg = <0 0xe6470000 0 0x100>;
			interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
			interrupt-names = "ch0", "ch1";
			clocks = <&cpg CPG_MOD 329>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			resets = <&cpg 329>;
			#dma-cells = <1>;
			dma-channels = <2>;
		};

1726
		sdhi0: sd@ee100000 {
1727 1728
			compatible = "renesas,sdhi-r8a7795",
				     "renesas,rcar-gen3-sdhi";
1729 1730 1731
			reg = <0 0xee100000 0 0x2000>;
			interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 314>;
1732
			max-frequency = <200000000>;
1733
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1734
			resets = <&cpg 314>;
1735 1736 1737 1738
			status = "disabled";
		};

		sdhi1: sd@ee120000 {
1739 1740
			compatible = "renesas,sdhi-r8a7795",
				     "renesas,rcar-gen3-sdhi";
1741 1742 1743
			reg = <0 0xee120000 0 0x2000>;
			interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 313>;
1744
			max-frequency = <200000000>;
1745
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1746
			resets = <&cpg 313>;
1747 1748 1749 1750
			status = "disabled";
		};

		sdhi2: sd@ee140000 {
1751 1752
			compatible = "renesas,sdhi-r8a7795",
				     "renesas,rcar-gen3-sdhi";
1753 1754 1755
			reg = <0 0xee140000 0 0x2000>;
			interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 312>;
1756
			max-frequency = <200000000>;
1757
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1758
			resets = <&cpg 312>;
1759 1760 1761 1762
			status = "disabled";
		};

		sdhi3: sd@ee160000 {
1763 1764
			compatible = "renesas,sdhi-r8a7795",
				     "renesas,rcar-gen3-sdhi";
1765 1766 1767
			reg = <0 0xee160000 0 0x2000>;
			interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 311>;
1768
			max-frequency = <200000000>;
1769
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1770
			resets = <&cpg 311>;
1771 1772
			status = "disabled";
		};
1773 1774

		usb2_phy0: usb-phy@ee080200 {
1775 1776
			compatible = "renesas,usb2-phy-r8a7795",
				     "renesas,rcar-gen3-usb2-phy";
1777 1778 1779
			reg = <0 0xee080200 0 0x700>;
			interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 703>;
1780
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1781
			resets = <&cpg 703>;
1782 1783 1784 1785 1786
			#phy-cells = <0>;
			status = "disabled";
		};

		usb2_phy1: usb-phy@ee0a0200 {
1787 1788
			compatible = "renesas,usb2-phy-r8a7795",
				     "renesas,rcar-gen3-usb2-phy";
1789 1790
			reg = <0 0xee0a0200 0 0x700>;
			clocks = <&cpg CPG_MOD 702>;
1791
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1792
			resets = <&cpg 702>;
1793 1794 1795 1796 1797
			#phy-cells = <0>;
			status = "disabled";
		};

		usb2_phy2: usb-phy@ee0c0200 {
1798 1799
			compatible = "renesas,usb2-phy-r8a7795",
				     "renesas,rcar-gen3-usb2-phy";
1800 1801
			reg = <0 0xee0c0200 0 0x700>;
			clocks = <&cpg CPG_MOD 701>;
1802
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1803
			resets = <&cpg 701>;
1804 1805 1806
			#phy-cells = <0>;
			status = "disabled";
		};
1807

1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819
		usb2_phy3: usb-phy@ee0e0200 {
			compatible = "renesas,usb2-phy-r8a7795",
				     "renesas,rcar-gen3-usb2-phy";
			reg = <0 0xee0e0200 0 0x700>;
			interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 700>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			resets = <&cpg 700>;
			#phy-cells = <0>;
			status = "disabled";
		};

1820 1821 1822 1823 1824 1825 1826
		ehci0: usb@ee080100 {
			compatible = "generic-ehci";
			reg = <0 0xee080100 0 0x100>;
			interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 703>;
			phys = <&usb2_phy0>;
			phy-names = "usb";
1827
			companion = <&ohci0>;
1828
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1829
			resets = <&cpg 703>;
1830 1831 1832 1833 1834 1835 1836 1837 1838 1839
			status = "disabled";
		};

		ehci1: usb@ee0a0100 {
			compatible = "generic-ehci";
			reg = <0 0xee0a0100 0 0x100>;
			interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 702>;
			phys = <&usb2_phy1>;
			phy-names = "usb";
1840
			companion = <&ohci1>;
1841
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1842
			resets = <&cpg 702>;
1843 1844 1845 1846 1847 1848 1849 1850 1851 1852
			status = "disabled";
		};

		ehci2: usb@ee0c0100 {
			compatible = "generic-ehci";
			reg = <0 0xee0c0100 0 0x100>;
			interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 701>;
			phys = <&usb2_phy2>;
			phy-names = "usb";
1853
			companion = <&ohci2>;
1854
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1855
			resets = <&cpg 701>;
1856 1857 1858
			status = "disabled";
		};

1859 1860 1861 1862 1863 1864 1865
		ehci3: usb@ee0e0100 {
			compatible = "generic-ehci";
			reg = <0 0xee0e0100 0 0x100>;
			interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 700>;
			phys = <&usb2_phy3>;
			phy-names = "usb";
1866
			companion = <&ohci3>;
1867 1868 1869 1870 1871
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			resets = <&cpg 700>;
			status = "disabled";
		};

1872 1873 1874 1875 1876 1877 1878
		ohci0: usb@ee080000 {
			compatible = "generic-ohci";
			reg = <0 0xee080000 0 0x100>;
			interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 703>;
			phys = <&usb2_phy0>;
			phy-names = "usb";
1879
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1880
			resets = <&cpg 703>;
1881 1882 1883 1884 1885 1886 1887 1888 1889 1890
			status = "disabled";
		};

		ohci1: usb@ee0a0000 {
			compatible = "generic-ohci";
			reg = <0 0xee0a0000 0 0x100>;
			interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 702>;
			phys = <&usb2_phy1>;
			phy-names = "usb";
1891
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1892
			resets = <&cpg 702>;
1893 1894 1895 1896 1897 1898 1899 1900 1901 1902
			status = "disabled";
		};

		ohci2: usb@ee0c0000 {
			compatible = "generic-ohci";
			reg = <0 0xee0c0000 0 0x100>;
			interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 701>;
			phys = <&usb2_phy2>;
			phy-names = "usb";
1903
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1904
			resets = <&cpg 701>;
1905 1906
			status = "disabled";
		};
1907

1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919
		ohci3: usb@ee0e0000 {
			compatible = "generic-ohci";
			reg = <0 0xee0e0000 0 0x100>;
			interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 700>;
			phys = <&usb2_phy3>;
			phy-names = "usb";
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			resets = <&cpg 700>;
			status = "disabled";
		};

1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932
		hsusb: usb@e6590000 {
			compatible = "renesas,usbhs-r8a7795",
				     "renesas,rcar-gen3-usbhs";
			reg = <0 0xe6590000 0 0x100>;
			interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 704>;
			dmas = <&usb_dmac0 0>, <&usb_dmac0 1>,
			       <&usb_dmac1 0>, <&usb_dmac1 1>;
			dma-names = "ch0", "ch1", "ch2", "ch3";
			renesas,buswait = <11>;
			phys = <&usb2_phy0>;
			phy-names = "usb";
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1933
			resets = <&cpg 704>;
1934 1935 1936
			status = "disabled";
		};

1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953
		hsusb3: usb@e659c000 {
			compatible = "renesas,usbhs-r8a7795",
				     "renesas,rcar-gen3-usbhs";
			reg = <0 0xe659c000 0 0x100>;
			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 705>;
			dmas = <&usb_dmac2 0>, <&usb_dmac2 1>,
			       <&usb_dmac3 0>, <&usb_dmac3 1>;
			dma-names = "ch0", "ch1", "ch2", "ch3";
			renesas,buswait = <11>;
			phys = <&usb2_phy3>;
			phy-names = "usb";
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			resets = <&cpg 705>;
			status = "disabled";
		};

1954
		pciec0: pcie@fe000000 {
1955 1956
			compatible = "renesas,pcie-r8a7795",
				     "renesas,pcie-rcar-gen3";
1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975
			reg = <0 0xfe000000 0 0x80000>;
			#address-cells = <3>;
			#size-cells = <2>;
			bus-range = <0x00 0xff>;
			device_type = "pci";
			ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000
				0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000
				0x02000000 0 0x30000000 0 0x30000000 0 0x08000000
				0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>;
			/* Map all possible DDR as inbound ranges */
			dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x40000000>;
			interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
				<GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
				<GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
			#interrupt-cells = <1>;
			interrupt-map-mask = <0 0 0 0>;
			interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 319>, <&pcie_bus_clk>;
			clock-names = "pcie", "pcie_bus";
1976
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1977
			resets = <&cpg 319>;
1978 1979 1980 1981
			status = "disabled";
		};

		pciec1: pcie@ee800000 {
1982 1983
			compatible = "renesas,pcie-r8a7795",
				     "renesas,pcie-rcar-gen3";
1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002
			reg = <0 0xee800000 0 0x80000>;
			#address-cells = <3>;
			#size-cells = <2>;
			bus-range = <0x00 0xff>;
			device_type = "pci";
			ranges = <0x01000000 0 0x00000000 0 0xee900000 0 0x00100000
				0x02000000 0 0xeea00000 0 0xeea00000 0 0x00200000
				0x02000000 0 0xc0000000 0 0xc0000000 0 0x08000000
				0x42000000 0 0xc8000000 0 0xc8000000 0 0x08000000>;
			/* Map all possible DDR as inbound ranges */
			dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x40000000>;
			interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>,
				<GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>,
				<GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>;
			#interrupt-cells = <1>;
			interrupt-map-mask = <0 0 0 0>;
			interrupt-map = <0 0 0 0 &gic GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 318>, <&pcie_bus_clk>;
			clock-names = "pcie", "pcie_bus";
2003
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
2004
			resets = <&cpg 318>;
2005 2006
			status = "disabled";
		};
2007

2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047
		imr-lx4@fe860000 {
			compatible = "renesas,r8a7795-imr-lx4",
				     "renesas,imr-lx4";
			reg = <0 0xfe860000 0 0x2000>;
			interrupts = <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 823>;
			power-domains = <&sysc R8A7795_PD_A3VC>;
			resets = <&cpg 823>;
		};

		imr-lx4@fe870000 {
			compatible = "renesas,r8a7795-imr-lx4",
				     "renesas,imr-lx4";
			reg = <0 0xfe870000 0 0x2000>;
			interrupts = <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 822>;
			power-domains = <&sysc R8A7795_PD_A3VC>;
			resets = <&cpg 822>;
		};

		imr-lx4@fe880000 {
			compatible = "renesas,r8a7795-imr-lx4",
				     "renesas,imr-lx4";
			reg = <0 0xfe880000 0 0x2000>;
			interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 821>;
			power-domains = <&sysc R8A7795_PD_A3VC>;
			resets = <&cpg 821>;
		};

		imr-lx4@fe890000 {
			compatible = "renesas,r8a7795-imr-lx4",
				     "renesas,imr-lx4";
			reg = <0 0xfe890000 0 0x2000>;
			interrupts = <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 820>;
			power-domains = <&sysc R8A7795_PD_A3VC>;
			resets = <&cpg 820>;
		};

2048 2049 2050 2051 2052 2053
		vspbc: vsp@fe920000 {
			compatible = "renesas,vsp2";
			reg = <0 0xfe920000 0 0x8000>;
			interrupts = <GIC_SPI 465 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 624>;
			power-domains = <&sysc R8A7795_PD_A3VP>;
2054
			resets = <&cpg 624>;
2055 2056 2057 2058

			renesas,fcp = <&fcpvb1>;
		};

2059
		fcpvb1: fcp@fe92f000 {
2060
			compatible = "renesas,fcpv";
2061 2062 2063
			reg = <0 0xfe92f000 0 0x200>;
			clocks = <&cpg CPG_MOD 606>;
			power-domains = <&sysc R8A7795_PD_A3VP>;
2064
			resets = <&cpg 606>;
2065
			iommus = <&ipmmu_vp1 7>;
2066 2067
		};

2068
		fcpf0: fcp@fe950000 {
2069
			compatible = "renesas,fcpf";
2070 2071 2072
			reg = <0 0xfe950000 0 0x200>;
			clocks = <&cpg CPG_MOD 615>;
			power-domains = <&sysc R8A7795_PD_A3VP>;
2073
			resets = <&cpg 615>;
2074
			iommus = <&ipmmu_vp0 0>;
2075 2076 2077
		};

		fcpf1: fcp@fe951000 {
2078
			compatible = "renesas,fcpf";
2079 2080 2081
			reg = <0 0xfe951000 0 0x200>;
			clocks = <&cpg CPG_MOD 614>;
			power-domains = <&sysc R8A7795_PD_A3VP>;
2082
			resets = <&cpg 614>;
2083
			iommus = <&ipmmu_vp1 1>;
2084 2085
		};

2086 2087 2088 2089 2090 2091
		vspbd: vsp@fe960000 {
			compatible = "renesas,vsp2";
			reg = <0 0xfe960000 0 0x8000>;
			interrupts = <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 626>;
			power-domains = <&sysc R8A7795_PD_A3VP>;
2092
			resets = <&cpg 626>;
2093 2094 2095 2096

			renesas,fcp = <&fcpvb0>;
		};

2097
		fcpvb0: fcp@fe96f000 {
2098
			compatible = "renesas,fcpv";
2099 2100 2101
			reg = <0 0xfe96f000 0 0x200>;
			clocks = <&cpg CPG_MOD 607>;
			power-domains = <&sysc R8A7795_PD_A3VP>;
2102
			resets = <&cpg 607>;
2103
			iommus = <&ipmmu_vp0 5>;
2104 2105
		};

2106 2107 2108 2109 2110 2111
		vspi0: vsp@fe9a0000 {
			compatible = "renesas,vsp2";
			reg = <0 0xfe9a0000 0 0x8000>;
			interrupts = <GIC_SPI 444 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 631>;
			power-domains = <&sysc R8A7795_PD_A3VP>;
2112
			resets = <&cpg 631>;
2113 2114 2115 2116

			renesas,fcp = <&fcpvi0>;
		};

2117
		fcpvi0: fcp@fe9af000 {
2118
			compatible = "renesas,fcpv";
2119 2120 2121
			reg = <0 0xfe9af000 0 0x200>;
			clocks = <&cpg CPG_MOD 611>;
			power-domains = <&sysc R8A7795_PD_A3VP>;
2122
			resets = <&cpg 611>;
2123 2124
		};

2125 2126 2127 2128 2129 2130
		vspi1: vsp@fe9b0000 {
			compatible = "renesas,vsp2";
			reg = <0 0xfe9b0000 0 0x8000>;
			interrupts = <GIC_SPI 445 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 630>;
			power-domains = <&sysc R8A7795_PD_A3VP>;
2131
			resets = <&cpg 630>;
2132 2133 2134 2135

			renesas,fcp = <&fcpvi1>;
		};

2136
		fcpvi1: fcp@fe9bf000 {
2137
			compatible = "renesas,fcpv";
2138 2139 2140
			reg = <0 0xfe9bf000 0 0x200>;
			clocks = <&cpg CPG_MOD 610>;
			power-domains = <&sysc R8A7795_PD_A3VP>;
2141
			resets = <&cpg 610>;
2142 2143
		};

2144 2145 2146 2147 2148 2149
		vspd0: vsp@fea20000 {
			compatible = "renesas,vsp2";
			reg = <0 0xfea20000 0 0x4000>;
			interrupts = <GIC_SPI 466 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 623>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
2150
			resets = <&cpg 623>;
2151 2152 2153 2154

			renesas,fcp = <&fcpvd0>;
		};

2155
		fcpvd0: fcp@fea27000 {
2156
			compatible = "renesas,fcpv";
2157 2158 2159
			reg = <0 0xfea27000 0 0x200>;
			clocks = <&cpg CPG_MOD 603>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
2160
			resets = <&cpg 603>;
2161
			iommus = <&ipmmu_vi0 8>;
2162 2163
		};

2164 2165 2166 2167 2168 2169
		vspd1: vsp@fea28000 {
			compatible = "renesas,vsp2";
			reg = <0 0xfea28000 0 0x4000>;
			interrupts = <GIC_SPI 467 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 622>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
2170
			resets = <&cpg 622>;
2171 2172 2173 2174

			renesas,fcp = <&fcpvd1>;
		};

2175
		fcpvd1: fcp@fea2f000 {
2176
			compatible = "renesas,fcpv";
2177 2178 2179
			reg = <0 0xfea2f000 0 0x200>;
			clocks = <&cpg CPG_MOD 602>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
2180
			resets = <&cpg 602>;
2181
			iommus = <&ipmmu_vi0 9>;
2182 2183
		};

2184 2185 2186 2187 2188 2189
		vspd2: vsp@fea30000 {
			compatible = "renesas,vsp2";
			reg = <0 0xfea30000 0 0x4000>;
			interrupts = <GIC_SPI 468 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 621>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
2190
			resets = <&cpg 621>;
2191 2192 2193 2194

			renesas,fcp = <&fcpvd2>;
		};

2195
		fcpvd2: fcp@fea37000 {
2196
			compatible = "renesas,fcpv";
2197 2198 2199
			reg = <0 0xfea37000 0 0x200>;
			clocks = <&cpg CPG_MOD 601>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
2200
			resets = <&cpg 601>;
2201
			iommus = <&ipmmu_vi1 10>;
2202 2203
		};

2204 2205 2206 2207 2208 2209
		fdp1@fe940000 {
			compatible = "renesas,fdp1";
			reg = <0 0xfe940000 0 0x2400>;
			interrupts = <GIC_SPI 262 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 119>;
			power-domains = <&sysc R8A7795_PD_A3VP>;
2210
			resets = <&cpg 119>;
2211 2212 2213 2214 2215 2216 2217 2218 2219
			renesas,fcp = <&fcpf0>;
		};

		fdp1@fe944000 {
			compatible = "renesas,fdp1";
			reg = <0 0xfe944000 0 0x2400>;
			interrupts = <GIC_SPI 263 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 118>;
			power-domains = <&sysc R8A7795_PD_A3VP>;
2220
			resets = <&cpg 118>;
2221 2222 2223
			renesas,fcp = <&fcpf1>;
		};

2224
		hdmi0: hdmi@fead0000 {
2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248
			compatible = "renesas,r8a7795-hdmi", "renesas,rcar-gen3-hdmi";
			reg = <0 0xfead0000 0 0x10000>;
			interrupts = <GIC_SPI 389 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 729>, <&cpg CPG_CORE R8A7795_CLK_HDMI>;
			clock-names = "iahb", "isfr";
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			resets = <&cpg 729>;
			status = "disabled";

			ports {
				#address-cells = <1>;
				#size-cells = <0>;
				port@0 {
					reg = <0>;
					dw_hdmi0_in: endpoint {
						remote-endpoint = <&du_out_hdmi0>;
					};
				};
				port@1 {
					reg = <1>;
				};
			};
		};

2249
		hdmi1: hdmi@feae0000 {
2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273
			compatible = "renesas,r8a7795-hdmi", "renesas,rcar-gen3-hdmi";
			reg = <0 0xfeae0000 0 0x10000>;
			interrupts = <GIC_SPI 436 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 728>, <&cpg CPG_CORE R8A7795_CLK_HDMI>;
			clock-names = "iahb", "isfr";
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			resets = <&cpg 728>;
			status = "disabled";

			ports {
				#address-cells = <1>;
				#size-cells = <0>;
				port@0 {
					reg = <0>;
					dw_hdmi1_in: endpoint {
						remote-endpoint = <&du_out_hdmi1>;
					};
				};
				port@1 {
					reg = <1>;
				};
			};
		};

2274
		du: display@feb00000 {
2275
			compatible = "renesas,du-r8a7795";
2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288
			reg = <0 0xfeb00000 0 0x80000>,
			      <0 0xfeb90000 0 0x14>;
			reg-names = "du", "lvds.0";
			interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 269 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 270 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 724>,
				 <&cpg CPG_MOD 723>,
				 <&cpg CPG_MOD 722>,
				 <&cpg CPG_MOD 721>,
				 <&cpg CPG_MOD 727>;
			clock-names = "du.0", "du.1", "du.2", "du.3", "lvds.0";
2289
			vsps = <&vspd0 0 &vspd1 0 &vspd2 0 &vspd0 1>;
2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303
			status = "disabled";

			ports {
				#address-cells = <1>;
				#size-cells = <0>;

				port@0 {
					reg = <0>;
					du_out_rgb: endpoint {
					};
				};
				port@1 {
					reg = <1>;
					du_out_hdmi0: endpoint {
2304
						remote-endpoint = <&dw_hdmi0_in>;
2305 2306 2307 2308 2309
					};
				};
				port@2 {
					reg = <2>;
					du_out_hdmi1: endpoint {
2310
						remote-endpoint = <&dw_hdmi1_in>;
2311 2312 2313 2314 2315 2316 2317 2318 2319
					};
				};
				port@3 {
					reg = <3>;
					du_out_lvds0: endpoint {
					};
				};
			};
		};
2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330

		tsc: thermal@e6198000 {
			compatible = "renesas,r8a7795-thermal";
			reg = <0 0xe6198000 0 0x68>,
			      <0 0xe61a0000 0 0x5c>,
			      <0 0xe61a8000 0 0x5c>;
			interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 522>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
2331
			resets = <&cpg 522>;
2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378
			#thermal-sensor-cells = <1>;
			status = "okay";
		};

		thermal-zones {
			sensor_thermal1: sensor-thermal1 {
				polling-delay-passive = <250>;
				polling-delay = <1000>;
				thermal-sensors = <&tsc 0>;

				trips {
					sensor1_crit: sensor1-crit {
						temperature = <120000>;
						hysteresis = <2000>;
						type = "critical";
					};
				};
			};

			sensor_thermal2: sensor-thermal2 {
				polling-delay-passive = <250>;
				polling-delay = <1000>;
				thermal-sensors = <&tsc 1>;

				trips {
					sensor2_crit: sensor2-crit {
						temperature = <120000>;
						hysteresis = <2000>;
						type = "critical";
					};
				};
			};

			sensor_thermal3: sensor-thermal3 {
				polling-delay-passive = <250>;
				polling-delay = <1000>;
				thermal-sensors = <&tsc 2>;

				trips {
					sensor3_crit: sensor3-crit {
						temperature = <120000>;
						hysteresis = <2000>;
						type = "critical";
					};
				};
			};
		};
2379 2380
	};
};