r8a7795.dtsi 59.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10
/*
 * Device Tree Source for the r8a7795 SoC
 *
 * Copyright (C) 2015 Renesas Electronics Corp.
 *
 * This file is licensed under the terms of the GNU General Public License
 * version 2.  This program is licensed "as is" without any warranty of any
 * kind, whether express or implied.
 */

11
#include <dt-bindings/clock/r8a7795-cpg-mssr.h>
12
#include <dt-bindings/interrupt-controller/arm-gic.h>
13
#include <dt-bindings/power/r8a7795-sysc.h>
14

15 16
#define CPG_AUDIO_CLK_I		R8A7795_CLK_S0D4

17 18 19 20 21
/ {
	compatible = "renesas,r8a7795";
	#address-cells = <2>;
	#size-cells = <2>;

22 23 24 25 26 27 28 29
	aliases {
		i2c0 = &i2c0;
		i2c1 = &i2c1;
		i2c2 = &i2c2;
		i2c3 = &i2c3;
		i2c4 = &i2c4;
		i2c5 = &i2c5;
		i2c6 = &i2c6;
30
		i2c7 = &i2c_dvfs;
31 32
	};

G
Gaku Inami 已提交
33
	psci {
34
		compatible = "arm,psci-1.0", "arm,psci-0.2";
G
Gaku Inami 已提交
35 36 37
		method = "smc";
	};

38 39 40 41 42 43 44 45
	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

		a57_0: cpu@0 {
			compatible = "arm,cortex-a57", "arm,armv8";
			reg = <0x0>;
			device_type = "cpu";
46
			power-domains = <&sysc R8A7795_PD_CA57_CPU0>;
47
			next-level-cache = <&L2_CA57>;
G
Gaku Inami 已提交
48
			enable-method = "psci";
49
		};
50 51 52 53 54

		a57_1: cpu@1 {
			compatible = "arm,cortex-a57","arm,armv8";
			reg = <0x1>;
			device_type = "cpu";
55
			power-domains = <&sysc R8A7795_PD_CA57_CPU1>;
56
			next-level-cache = <&L2_CA57>;
57 58
			enable-method = "psci";
		};
59

60 61 62 63
		a57_2: cpu@2 {
			compatible = "arm,cortex-a57","arm,armv8";
			reg = <0x2>;
			device_type = "cpu";
64
			power-domains = <&sysc R8A7795_PD_CA57_CPU2>;
65
			next-level-cache = <&L2_CA57>;
66 67
			enable-method = "psci";
		};
68

69 70 71 72
		a57_3: cpu@3 {
			compatible = "arm,cortex-a57","arm,armv8";
			reg = <0x3>;
			device_type = "cpu";
73
			power-domains = <&sysc R8A7795_PD_CA57_CPU3>;
74
			next-level-cache = <&L2_CA57>;
75 76
			enable-method = "psci";
		};
77

78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113
		a53_0: cpu@100 {
			compatible = "arm,cortex-a53", "arm,armv8";
			reg = <0x100>;
			device_type = "cpu";
			power-domains = <&sysc R8A7795_PD_CA53_CPU0>;
			next-level-cache = <&L2_CA53>;
			enable-method = "psci";
		};

		a53_1: cpu@101 {
			compatible = "arm,cortex-a53","arm,armv8";
			reg = <0x101>;
			device_type = "cpu";
			power-domains = <&sysc R8A7795_PD_CA53_CPU1>;
			next-level-cache = <&L2_CA53>;
			enable-method = "psci";
		};

		a53_2: cpu@102 {
			compatible = "arm,cortex-a53","arm,armv8";
			reg = <0x102>;
			device_type = "cpu";
			power-domains = <&sysc R8A7795_PD_CA53_CPU2>;
			next-level-cache = <&L2_CA53>;
			enable-method = "psci";
		};

		a53_3: cpu@103 {
			compatible = "arm,cortex-a53","arm,armv8";
			reg = <0x103>;
			device_type = "cpu";
			power-domains = <&sysc R8A7795_PD_CA53_CPU3>;
			next-level-cache = <&L2_CA53>;
			enable-method = "psci";
		};

114
		L2_CA57: cache-controller-0 {
115 116 117 118 119
			compatible = "cache";
			power-domains = <&sysc R8A7795_PD_CA57_SCU>;
			cache-unified;
			cache-level = <2>;
		};
120

121
		L2_CA53: cache-controller-1 {
122 123 124 125 126
			compatible = "cache";
			power-domains = <&sysc R8A7795_PD_CA53_SCU>;
			cache-unified;
			cache-level = <2>;
		};
127 128
	};

129 130 131 132 133 134 135 136 137 138 139 140 141 142
	extal_clk: extal {
		compatible = "fixed-clock";
		#clock-cells = <0>;
		/* This value must be overridden by the board */
		clock-frequency = <0>;
	};

	extalr_clk: extalr {
		compatible = "fixed-clock";
		#clock-cells = <0>;
		/* This value must be overridden by the board */
		clock-frequency = <0>;
	};

143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165
	/*
	 * The external audio clocks are configured as 0 Hz fixed frequency
	 * clocks by default.
	 * Boards that provide audio clocks should override them.
	 */
	audio_clk_a: audio_clk_a {
		compatible = "fixed-clock";
		#clock-cells = <0>;
		clock-frequency = <0>;
	};

	audio_clk_b: audio_clk_b {
		compatible = "fixed-clock";
		#clock-cells = <0>;
		clock-frequency = <0>;
	};

	audio_clk_c: audio_clk_c {
		compatible = "fixed-clock";
		#clock-cells = <0>;
		clock-frequency = <0>;
	};

166 167 168 169 170 171 172
	/* External CAN clock - to be overridden by boards that provide it */
	can_clk: can {
		compatible = "fixed-clock";
		#clock-cells = <0>;
		clock-frequency = <0>;
	};

173 174 175 176 177 178 179
	/* External SCIF clock - to be overridden by boards that provide it */
	scif_clk: scif {
		compatible = "fixed-clock";
		#clock-cells = <0>;
		clock-frequency = <0>;
	};

180 181 182 183
	/* External PCIe clock - can be overridden by the board */
	pcie_bus_clk: pcie_bus {
		compatible = "fixed-clock";
		#clock-cells = <0>;
184
		clock-frequency = <0>;
185 186
	};

187
	soc: soc {
188 189
		compatible = "simple-bus";
		interrupt-parent = <&gic>;
190

191 192 193 194
		#address-cells = <2>;
		#size-cells = <2>;
		ranges;

195
		gic: interrupt-controller@f1010000 {
196 197 198 199 200
			compatible = "arm,gic-400";
			#interrupt-cells = <3>;
			#address-cells = <0>;
			interrupt-controller;
			reg = <0x0 0xf1010000 0 0x1000>,
201
			      <0x0 0xf1020000 0 0x20000>,
202
			      <0x0 0xf1040000 0 0x20000>,
203
			      <0x0 0xf1060000 0 0x20000>;
204
			interrupts = <GIC_PPI 9
205
					(GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>;
206 207 208
			clocks = <&cpg CPG_MOD 408>;
			clock-names = "clk";
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
209
			resets = <&cpg 408>;
210 211
		};

212 213 214 215
		wdt0: watchdog@e6020000 {
			compatible = "renesas,r8a7795-wdt", "renesas,rcar-gen3-wdt";
			reg = <0 0xe6020000 0 0x0c>;
			clocks = <&cpg CPG_MOD 402>;
216
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
217
			resets = <&cpg 402>;
218 219 220
			status = "disabled";
		};

221 222 223 224 225 226 227 228 229 230 231
		gpio0: gpio@e6050000 {
			compatible = "renesas,gpio-r8a7795",
				     "renesas,gpio-rcar";
			reg = <0 0xe6050000 0 0x50>;
			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
			#gpio-cells = <2>;
			gpio-controller;
			gpio-ranges = <&pfc 0 0 16>;
			#interrupt-cells = <2>;
			interrupt-controller;
			clocks = <&cpg CPG_MOD 912>;
232
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
233
			resets = <&cpg 912>;
234 235 236 237 238 239 240 241 242 243 244 245 246
		};

		gpio1: gpio@e6051000 {
			compatible = "renesas,gpio-r8a7795",
				     "renesas,gpio-rcar";
			reg = <0 0xe6051000 0 0x50>;
			interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
			#gpio-cells = <2>;
			gpio-controller;
			gpio-ranges = <&pfc 0 32 28>;
			#interrupt-cells = <2>;
			interrupt-controller;
			clocks = <&cpg CPG_MOD 911>;
247
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
248
			resets = <&cpg 911>;
249 250 251 252 253 254 255 256 257 258 259 260 261
		};

		gpio2: gpio@e6052000 {
			compatible = "renesas,gpio-r8a7795",
				     "renesas,gpio-rcar";
			reg = <0 0xe6052000 0 0x50>;
			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
			#gpio-cells = <2>;
			gpio-controller;
			gpio-ranges = <&pfc 0 64 15>;
			#interrupt-cells = <2>;
			interrupt-controller;
			clocks = <&cpg CPG_MOD 910>;
262
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
263
			resets = <&cpg 910>;
264 265 266 267 268 269 270 271 272 273 274 275 276
		};

		gpio3: gpio@e6053000 {
			compatible = "renesas,gpio-r8a7795",
				     "renesas,gpio-rcar";
			reg = <0 0xe6053000 0 0x50>;
			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
			#gpio-cells = <2>;
			gpio-controller;
			gpio-ranges = <&pfc 0 96 16>;
			#interrupt-cells = <2>;
			interrupt-controller;
			clocks = <&cpg CPG_MOD 909>;
277
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
278
			resets = <&cpg 909>;
279 280 281 282 283 284 285 286 287 288 289 290 291
		};

		gpio4: gpio@e6054000 {
			compatible = "renesas,gpio-r8a7795",
				     "renesas,gpio-rcar";
			reg = <0 0xe6054000 0 0x50>;
			interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
			#gpio-cells = <2>;
			gpio-controller;
			gpio-ranges = <&pfc 0 128 18>;
			#interrupt-cells = <2>;
			interrupt-controller;
			clocks = <&cpg CPG_MOD 908>;
292
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
293
			resets = <&cpg 908>;
294 295 296 297 298 299 300 301 302 303 304 305 306
		};

		gpio5: gpio@e6055000 {
			compatible = "renesas,gpio-r8a7795",
				     "renesas,gpio-rcar";
			reg = <0 0xe6055000 0 0x50>;
			interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
			#gpio-cells = <2>;
			gpio-controller;
			gpio-ranges = <&pfc 0 160 26>;
			#interrupt-cells = <2>;
			interrupt-controller;
			clocks = <&cpg CPG_MOD 907>;
307
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
308
			resets = <&cpg 907>;
309 310 311 312 313 314 315 316 317 318 319 320 321
		};

		gpio6: gpio@e6055400 {
			compatible = "renesas,gpio-r8a7795",
				     "renesas,gpio-rcar";
			reg = <0 0xe6055400 0 0x50>;
			interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
			#gpio-cells = <2>;
			gpio-controller;
			gpio-ranges = <&pfc 0 192 32>;
			#interrupt-cells = <2>;
			interrupt-controller;
			clocks = <&cpg CPG_MOD 906>;
322
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
323
			resets = <&cpg 906>;
324 325 326 327 328 329 330 331 332 333 334 335 336
		};

		gpio7: gpio@e6055800 {
			compatible = "renesas,gpio-r8a7795",
				     "renesas,gpio-rcar";
			reg = <0 0xe6055800 0 0x50>;
			interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
			#gpio-cells = <2>;
			gpio-controller;
			gpio-ranges = <&pfc 0 224 4>;
			#interrupt-cells = <2>;
			interrupt-controller;
			clocks = <&cpg CPG_MOD 905>;
337
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
338
			resets = <&cpg 905>;
339 340
		};

341 342
		pmu_a57 {
			compatible = "arm,cortex-a57-pmu";
343 344 345 346 347 348 349 350 351 352
			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
			interrupt-affinity = <&a57_0>,
					     <&a57_1>,
					     <&a57_2>,
					     <&a57_3>;
		};

353 354 355 356 357 358 359 360 361 362 363 364
		pmu_a53 {
			compatible = "arm,cortex-a53-pmu";
			interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
			interrupt-affinity = <&a53_0>,
					     <&a53_1>,
					     <&a53_2>,
					     <&a53_3>;
		};

365 366 367
		timer {
			compatible = "arm,armv8-timer";
			interrupts = <GIC_PPI 13
368
					(GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
369
				     <GIC_PPI 14
370
					(GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
371
				     <GIC_PPI 11
372
					(GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
373
				     <GIC_PPI 10
374
					(GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>;
375 376 377 378 379 380 381 382 383
		};

		cpg: clock-controller@e6150000 {
			compatible = "renesas,r8a7795-cpg-mssr";
			reg = <0 0xe6150000 0 0x1000>;
			clocks = <&extal_clk>, <&extalr_clk>;
			clock-names = "extal", "extalr";
			#clock-cells = <2>;
			#power-domain-cells = <0>;
384
			#reset-cells = <1>;
385
		};
386

387 388 389 390 391
		rst: reset-controller@e6160000 {
			compatible = "renesas,r8a7795-rst";
			reg = <0 0xe6160000 0 0x0200>;
		};

392 393 394 395 396
		prr: chipid@fff00044 {
			compatible = "renesas,prr";
			reg = <0 0xfff00044 0 4>;
		};

397 398 399 400 401 402
		sysc: system-controller@e6180000 {
			compatible = "renesas,r8a7795-sysc";
			reg = <0 0xe6180000 0 0x0400>;
			#power-domain-cells = <1>;
		};

403
		pfc: pin-controller@e6060000 {
404 405 406 407
			compatible = "renesas,pfc-r8a7795";
			reg = <0 0xe6060000 0 0x50c>;
		};

408 409 410 411 412 413 414 415 416 417 418 419
		intc_ex: interrupt-controller@e61c0000 {
			compatible = "renesas,intc-ex-r8a7795", "renesas,irqc";
			#interrupt-cells = <2>;
			interrupt-controller;
			reg = <0 0xe61c0000 0 0x200>;
			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 407>;
420
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
421
			resets = <&cpg 407>;
422 423
		};

424
		dmac0: dma-controller@e6700000 {
425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451
			compatible = "renesas,dmac-r8a7795",
				     "renesas,rcar-dmac";
			reg = <0 0xe6700000 0 0x10000>;
			interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>;
			interrupt-names = "error",
					"ch0", "ch1", "ch2", "ch3",
					"ch4", "ch5", "ch6", "ch7",
					"ch8", "ch9", "ch10", "ch11",
					"ch12", "ch13", "ch14", "ch15";
			clocks = <&cpg CPG_MOD 219>;
			clock-names = "fck";
452
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
453
			resets = <&cpg 219>;
454 455
			#dma-cells = <1>;
			dma-channels = <16>;
456 457 458
		};

		dmac1: dma-controller@e7300000 {
459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485
			compatible = "renesas,dmac-r8a7795",
				     "renesas,rcar-dmac";
			reg = <0 0xe7300000 0 0x10000>;
			interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>;
			interrupt-names = "error",
					"ch0", "ch1", "ch2", "ch3",
					"ch4", "ch5", "ch6", "ch7",
					"ch8", "ch9", "ch10", "ch11",
					"ch12", "ch13", "ch14", "ch15";
			clocks = <&cpg CPG_MOD 218>;
			clock-names = "fck";
486
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
487
			resets = <&cpg 218>;
488 489
			#dma-cells = <1>;
			dma-channels = <16>;
490 491 492
		};

		dmac2: dma-controller@e7310000 {
493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519
			compatible = "renesas,dmac-r8a7795",
				     "renesas,rcar-dmac";
			reg = <0 0xe7310000 0 0x10000>;
			interrupts = <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 426 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 427 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 428 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 429 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 430 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 431 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>;
			interrupt-names = "error",
					"ch0", "ch1", "ch2", "ch3",
					"ch4", "ch5", "ch6", "ch7",
					"ch8", "ch9", "ch10", "ch11",
					"ch12", "ch13", "ch14", "ch15";
			clocks = <&cpg CPG_MOD 217>;
			clock-names = "fck";
520
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
521
			resets = <&cpg 217>;
522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554
			#dma-cells = <1>;
			dma-channels = <16>;
		};

		audma0: dma-controller@ec700000 {
			compatible = "renesas,dmac-r8a7795",
				     "renesas,rcar-dmac";
			reg = <0 0xec700000 0 0x10000>;
			interrupts = <GIC_SPI 350 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>;
			interrupt-names = "error",
					"ch0", "ch1", "ch2", "ch3",
					"ch4", "ch5", "ch6", "ch7",
					"ch8", "ch9", "ch10", "ch11",
					"ch12", "ch13", "ch14", "ch15";
			clocks = <&cpg CPG_MOD 502>;
			clock-names = "fck";
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
555
			resets = <&cpg 502>;
556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588
			#dma-cells = <1>;
			dma-channels = <16>;
		};

		audma1: dma-controller@ec720000 {
			compatible = "renesas,dmac-r8a7795",
				     "renesas,rcar-dmac";
			reg = <0 0xec720000 0 0x10000>;
			interrupts = <GIC_SPI 351 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 346 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 348 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 349 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 382 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 383 IRQ_TYPE_LEVEL_HIGH>;
			interrupt-names = "error",
					"ch0", "ch1", "ch2", "ch3",
					"ch4", "ch5", "ch6", "ch7",
					"ch8", "ch9", "ch10", "ch11",
					"ch12", "ch13", "ch14", "ch15";
			clocks = <&cpg CPG_MOD 501>;
			clock-names = "fck";
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
589
			resets = <&cpg 501>;
590 591
			#dma-cells = <1>;
			dma-channels = <16>;
592
		};
593

594
		avb: ethernet@e6800000 {
595 596
			compatible = "renesas,etheravb-r8a7795",
				     "renesas,etheravb-rcar-gen3";
597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630
			reg = <0 0xe6800000 0 0x800>, <0 0xe6a00000 0 0x10000>;
			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
			interrupt-names = "ch0", "ch1", "ch2", "ch3",
					  "ch4", "ch5", "ch6", "ch7",
					  "ch8", "ch9", "ch10", "ch11",
					  "ch12", "ch13", "ch14", "ch15",
					  "ch16", "ch17", "ch18", "ch19",
					  "ch20", "ch21", "ch22", "ch23",
					  "ch24";
			clocks = <&cpg CPG_MOD 812>;
631
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
632
			resets = <&cpg 812>;
633
			phy-mode = "rgmii-txid";
634 635
			#address-cells = <1>;
			#size-cells = <0>;
636
			status = "disabled";
637 638
		};

639 640 641 642 643 644 645 646 647 648 649
		can0: can@e6c30000 {
			compatible = "renesas,can-r8a7795",
				     "renesas,rcar-gen3-can";
			reg = <0 0xe6c30000 0 0x1000>;
			interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 916>,
			       <&cpg CPG_CORE R8A7795_CLK_CANFD>,
			       <&can_clk>;
			clock-names = "clkp1", "clkp2", "can_clk";
			assigned-clocks = <&cpg CPG_CORE R8A7795_CLK_CANFD>;
			assigned-clock-rates = <40000000>;
650
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
651
			resets = <&cpg 916>;
652 653 654 655 656 657 658 659 660 661 662 663 664 665
			status = "disabled";
		};

		can1: can@e6c38000 {
			compatible = "renesas,can-r8a7795",
				     "renesas,rcar-gen3-can";
			reg = <0 0xe6c38000 0 0x1000>;
			interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 915>,
			       <&cpg CPG_CORE R8A7795_CLK_CANFD>,
			       <&can_clk>;
			clock-names = "clkp1", "clkp2", "can_clk";
			assigned-clocks = <&cpg CPG_CORE R8A7795_CLK_CANFD>;
			assigned-clock-rates = <40000000>;
666
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
667
			resets = <&cpg 915>;
668 669 670
			status = "disabled";
		};

671 672 673 674 675 676 677 678 679 680 681 682 683
		canfd: can@e66c0000 {
			compatible = "renesas,r8a7795-canfd",
				     "renesas,rcar-gen3-canfd";
			reg = <0 0xe66c0000 0 0x8000>;
			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>,
				   <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 914>,
			       <&cpg CPG_CORE R8A7795_CLK_CANFD>,
			       <&can_clk>;
			clock-names = "fck", "canfd", "can_clk";
			assigned-clocks = <&cpg CPG_CORE R8A7795_CLK_CANFD>;
			assigned-clock-rates = <40000000>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
684
			resets = <&cpg 914>;
685 686 687 688 689 690 691 692 693 694 695
			status = "disabled";

			channel0 {
				status = "disabled";
			};

			channel1 {
				status = "disabled";
			};
		};

696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815
		drif00: rif@e6f40000 {
			compatible = "renesas,r8a7795-drif",
				     "renesas,rcar-gen3-drif";
			reg = <0 0xe6f40000 0 0x64>;
			interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 515>;
			clock-names = "fck";
			dmas = <&dmac1 0x20>, <&dmac2 0x20>;
			dma-names = "rx", "rx";
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			resets = <&cpg 515>;
			renesas,bonding = <&drif01>;
			status = "disabled";
		};

		drif01: rif@e6f50000 {
			compatible = "renesas,r8a7795-drif",
				     "renesas,rcar-gen3-drif";
			reg = <0 0xe6f50000 0 0x64>;
			interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 514>;
			clock-names = "fck";
			dmas = <&dmac1 0x22>, <&dmac2 0x22>;
			dma-names = "rx", "rx";
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			resets = <&cpg 514>;
			renesas,bonding = <&drif00>;
			status = "disabled";
		};

		drif10: rif@e6f60000 {
			compatible = "renesas,r8a7795-drif",
				     "renesas,rcar-gen3-drif";
			reg = <0 0xe6f60000 0 0x64>;
			interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 513>;
			clock-names = "fck";
			dmas = <&dmac1 0x24>, <&dmac2 0x24>;
			dma-names = "rx", "rx";
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			resets = <&cpg 513>;
			renesas,bonding = <&drif11>;
			status = "disabled";
		};

		drif11: rif@e6f70000 {
			compatible = "renesas,r8a7795-drif",
				     "renesas,rcar-gen3-drif";
			reg = <0 0xe6f70000 0 0x64>;
			interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 512>;
			clock-names = "fck";
			dmas = <&dmac1 0x26>, <&dmac2 0x26>;
			dma-names = "rx", "rx";
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			resets = <&cpg 512>;
			renesas,bonding = <&drif10>;
			status = "disabled";
		};

		drif20: rif@e6f80000 {
			compatible = "renesas,r8a7795-drif",
				     "renesas,rcar-gen3-drif";
			reg = <0 0xe6f80000 0 0x64>;
			interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 511>;
			clock-names = "fck";
			dmas = <&dmac1 0x28>, <&dmac2 0x28>;
			dma-names = "rx", "rx";
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			resets = <&cpg 511>;
			renesas,bonding = <&drif21>;
			status = "disabled";
		};

		drif21: rif@e6f90000 {
			compatible = "renesas,r8a7795-drif",
				     "renesas,rcar-gen3-drif";
			reg = <0 0xe6f90000 0 0x64>;
			interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 510>;
			clock-names = "fck";
			dmas = <&dmac1 0x2a>, <&dmac2 0x2a>;
			dma-names = "rx", "rx";
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			resets = <&cpg 510>;
			renesas,bonding = <&drif20>;
			status = "disabled";
		};

		drif30: rif@e6fa0000 {
			compatible = "renesas,r8a7795-drif",
				     "renesas,rcar-gen3-drif";
			reg = <0 0xe6fa0000 0 0x64>;
			interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 509>;
			clock-names = "fck";
			dmas = <&dmac1 0x2c>, <&dmac2 0x2c>;
			dma-names = "rx", "rx";
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			resets = <&cpg 509>;
			renesas,bonding = <&drif31>;
			status = "disabled";
		};

		drif31: rif@e6fb0000 {
			compatible = "renesas,r8a7795-drif",
				     "renesas,rcar-gen3-drif";
			reg = <0 0xe6fb0000 0 0x64>;
			interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 508>;
			clock-names = "fck";
			dmas = <&dmac1 0x2e>, <&dmac2 0x2e>;
			dma-names = "rx", "rx";
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			resets = <&cpg 508>;
			renesas,bonding = <&drif30>;
			status = "disabled";
		};

816
		hscif0: serial@e6540000 {
817 818 819
			compatible = "renesas,hscif-r8a7795",
				     "renesas,rcar-gen3-hscif",
				     "renesas,hscif";
820 821
			reg = <0 0xe6540000 0 96>;
			interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
822 823 824 825
			clocks = <&cpg CPG_MOD 520>,
				 <&cpg CPG_CORE R8A7795_CLK_S3D1>,
				 <&scif_clk>;
			clock-names = "fck", "brg_int", "scif_clk";
826 827
			dmas = <&dmac1 0x31>, <&dmac1 0x30>;
			dma-names = "tx", "rx";
828
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
829
			resets = <&cpg 520>;
830 831 832 833
			status = "disabled";
		};

		hscif1: serial@e6550000 {
834 835 836
			compatible = "renesas,hscif-r8a7795",
				     "renesas,rcar-gen3-hscif",
				     "renesas,hscif";
837 838
			reg = <0 0xe6550000 0 96>;
			interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
839 840 841 842
			clocks = <&cpg CPG_MOD 519>,
				 <&cpg CPG_CORE R8A7795_CLK_S3D1>,
				 <&scif_clk>;
			clock-names = "fck", "brg_int", "scif_clk";
843 844
			dmas = <&dmac1 0x33>, <&dmac1 0x32>;
			dma-names = "tx", "rx";
845
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
846
			resets = <&cpg 519>;
847 848 849 850
			status = "disabled";
		};

		hscif2: serial@e6560000 {
851 852 853
			compatible = "renesas,hscif-r8a7795",
				     "renesas,rcar-gen3-hscif",
				     "renesas,hscif";
854 855
			reg = <0 0xe6560000 0 96>;
			interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
856 857 858 859
			clocks = <&cpg CPG_MOD 518>,
				 <&cpg CPG_CORE R8A7795_CLK_S3D1>,
				 <&scif_clk>;
			clock-names = "fck", "brg_int", "scif_clk";
860 861
			dmas = <&dmac1 0x35>, <&dmac1 0x34>;
			dma-names = "tx", "rx";
862
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
863
			resets = <&cpg 518>;
864 865 866 867
			status = "disabled";
		};

		hscif3: serial@e66a0000 {
868 869 870
			compatible = "renesas,hscif-r8a7795",
				     "renesas,rcar-gen3-hscif",
				     "renesas,hscif";
871 872
			reg = <0 0xe66a0000 0 96>;
			interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
873 874 875 876
			clocks = <&cpg CPG_MOD 517>,
				 <&cpg CPG_CORE R8A7795_CLK_S3D1>,
				 <&scif_clk>;
			clock-names = "fck", "brg_int", "scif_clk";
877 878
			dmas = <&dmac0 0x37>, <&dmac0 0x36>;
			dma-names = "tx", "rx";
879
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
880
			resets = <&cpg 517>;
881 882 883 884
			status = "disabled";
		};

		hscif4: serial@e66b0000 {
885 886 887
			compatible = "renesas,hscif-r8a7795",
				     "renesas,rcar-gen3-hscif",
				     "renesas,hscif";
888 889
			reg = <0 0xe66b0000 0 96>;
			interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>;
890 891 892 893
			clocks = <&cpg CPG_MOD 516>,
				 <&cpg CPG_CORE R8A7795_CLK_S3D1>,
				 <&scif_clk>;
			clock-names = "fck", "brg_int", "scif_clk";
894 895
			dmas = <&dmac0 0x39>, <&dmac0 0x38>;
			dma-names = "tx", "rx";
896
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
897
			resets = <&cpg 516>;
898 899 900
			status = "disabled";
		};

901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962
		msiof0: spi@e6e90000 {
			compatible = "renesas,msiof-r8a7795",
				     "renesas,rcar-gen3-msiof";
			reg = <0 0xe6e90000 0 0x0064>;
			interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 211>;
			dmas = <&dmac1 0x41>, <&dmac1 0x40>,
			       <&dmac2 0x41>, <&dmac2 0x40>;
			dma-names = "tx", "rx", "tx", "rx";
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			resets = <&cpg 211>;
			#address-cells = <1>;
			#size-cells = <0>;
			status = "disabled";
		};

		msiof1: spi@e6ea0000 {
			compatible = "renesas,msiof-r8a7795",
				     "renesas,rcar-gen3-msiof";
			reg = <0 0xe6ea0000 0 0x0064>;
			interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 210>;
			dmas = <&dmac1 0x43>, <&dmac1 0x42>,
			       <&dmac2 0x43>, <&dmac2 0x42>;
			dma-names = "tx", "rx", "tx", "rx";
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			resets = <&cpg 210>;
			#address-cells = <1>;
			#size-cells = <0>;
			status = "disabled";
		};

		msiof2: spi@e6c00000 {
			compatible = "renesas,msiof-r8a7795",
				     "renesas,rcar-gen3-msiof";
			reg = <0 0xe6c00000 0 0x0064>;
			interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 209>;
			dmas = <&dmac0 0x45>, <&dmac0 0x44>;
			dma-names = "tx", "rx";
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			resets = <&cpg 209>;
			#address-cells = <1>;
			#size-cells = <0>;
			status = "disabled";
		};

		msiof3: spi@e6c10000 {
			compatible = "renesas,msiof-r8a7795",
				     "renesas,rcar-gen3-msiof";
			reg = <0 0xe6c10000 0 0x0064>;
			interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 208>;
			dmas = <&dmac0 0x47>, <&dmac0 0x46>;
			dma-names = "tx", "rx";
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			resets = <&cpg 208>;
			#address-cells = <1>;
			#size-cells = <0>;
			status = "disabled";
		};

963
		scif0: serial@e6e60000 {
964 965
			compatible = "renesas,scif-r8a7795",
				     "renesas,rcar-gen3-scif", "renesas,scif";
966 967
			reg = <0 0xe6e60000 0 64>;
			interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>;
968 969 970 971
			clocks = <&cpg CPG_MOD 207>,
				 <&cpg CPG_CORE R8A7795_CLK_S3D1>,
				 <&scif_clk>;
			clock-names = "fck", "brg_int", "scif_clk";
972 973
			dmas = <&dmac1 0x51>, <&dmac1 0x50>;
			dma-names = "tx", "rx";
974
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
975
			resets = <&cpg 207>;
976 977 978 979
			status = "disabled";
		};

		scif1: serial@e6e68000 {
980 981
			compatible = "renesas,scif-r8a7795",
				     "renesas,rcar-gen3-scif", "renesas,scif";
982 983
			reg = <0 0xe6e68000 0 64>;
			interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
984 985 986 987
			clocks = <&cpg CPG_MOD 206>,
				 <&cpg CPG_CORE R8A7795_CLK_S3D1>,
				 <&scif_clk>;
			clock-names = "fck", "brg_int", "scif_clk";
988 989
			dmas = <&dmac1 0x53>, <&dmac1 0x52>;
			dma-names = "tx", "rx";
990
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
991
			resets = <&cpg 206>;
992 993 994 995
			status = "disabled";
		};

		scif2: serial@e6e88000 {
996 997
			compatible = "renesas,scif-r8a7795",
				     "renesas,rcar-gen3-scif", "renesas,scif";
998 999
			reg = <0 0xe6e88000 0 64>;
			interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>;
1000 1001 1002 1003
			clocks = <&cpg CPG_MOD 310>,
				 <&cpg CPG_CORE R8A7795_CLK_S3D1>,
				 <&scif_clk>;
			clock-names = "fck", "brg_int", "scif_clk";
1004 1005
			dmas = <&dmac1 0x13>, <&dmac1 0x12>;
			dma-names = "tx", "rx";
1006
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1007
			resets = <&cpg 310>;
1008 1009 1010 1011
			status = "disabled";
		};

		scif3: serial@e6c50000 {
1012 1013
			compatible = "renesas,scif-r8a7795",
				     "renesas,rcar-gen3-scif", "renesas,scif";
1014 1015
			reg = <0 0xe6c50000 0 64>;
			interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
1016 1017 1018 1019
			clocks = <&cpg CPG_MOD 204>,
				 <&cpg CPG_CORE R8A7795_CLK_S3D1>,
				 <&scif_clk>;
			clock-names = "fck", "brg_int", "scif_clk";
1020 1021
			dmas = <&dmac0 0x57>, <&dmac0 0x56>;
			dma-names = "tx", "rx";
1022
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1023
			resets = <&cpg 204>;
1024 1025 1026 1027
			status = "disabled";
		};

		scif4: serial@e6c40000 {
1028 1029
			compatible = "renesas,scif-r8a7795",
				     "renesas,rcar-gen3-scif", "renesas,scif";
1030 1031
			reg = <0 0xe6c40000 0 64>;
			interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
1032 1033 1034 1035
			clocks = <&cpg CPG_MOD 203>,
				 <&cpg CPG_CORE R8A7795_CLK_S3D1>,
				 <&scif_clk>;
			clock-names = "fck", "brg_int", "scif_clk";
1036 1037
			dmas = <&dmac0 0x59>, <&dmac0 0x58>;
			dma-names = "tx", "rx";
1038
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1039
			resets = <&cpg 203>;
1040 1041 1042 1043
			status = "disabled";
		};

		scif5: serial@e6f30000 {
1044 1045
			compatible = "renesas,scif-r8a7795",
				     "renesas,rcar-gen3-scif", "renesas,scif";
1046 1047
			reg = <0 0xe6f30000 0 64>;
			interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
1048 1049 1050 1051
			clocks = <&cpg CPG_MOD 202>,
				 <&cpg CPG_CORE R8A7795_CLK_S3D1>,
				 <&scif_clk>;
			clock-names = "fck", "brg_int", "scif_clk";
1052 1053
			dmas = <&dmac1 0x5b>, <&dmac1 0x5a>;
			dma-names = "tx", "rx";
1054
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1055
			resets = <&cpg 202>;
1056 1057
			status = "disabled";
		};
1058

1059 1060 1061 1062 1063 1064 1065 1066 1067 1068
		i2c_dvfs: i2c@e60b0000 {
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "renesas,iic-r8a7795",
				     "renesas,rcar-gen3-iic",
				     "renesas,rmobile-iic";
			reg = <0 0xe60b0000 0 0x425>;
			interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 926>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1069
			resets = <&cpg 926>;
1070 1071
			dmas = <&dmac0 0x11>, <&dmac0 0x10>;
			dma-names = "tx", "rx";
1072 1073 1074
			status = "disabled";
		};

1075 1076 1077
		i2c0: i2c@e6500000 {
			#address-cells = <1>;
			#size-cells = <0>;
1078 1079
			compatible = "renesas,i2c-r8a7795",
				     "renesas,rcar-gen3-i2c";
1080 1081 1082
			reg = <0 0xe6500000 0 0x40>;
			interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 931>;
1083
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1084
			resets = <&cpg 931>;
1085 1086
			dmas = <&dmac1 0x91>, <&dmac1 0x90>;
			dma-names = "tx", "rx";
1087
			i2c-scl-internal-delay-ns = <110>;
1088 1089 1090 1091 1092 1093
			status = "disabled";
		};

		i2c1: i2c@e6508000 {
			#address-cells = <1>;
			#size-cells = <0>;
1094 1095
			compatible = "renesas,i2c-r8a7795",
				     "renesas,rcar-gen3-i2c";
1096 1097 1098
			reg = <0 0xe6508000 0 0x40>;
			interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 930>;
1099
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1100
			resets = <&cpg 930>;
1101 1102
			dmas = <&dmac1 0x93>, <&dmac1 0x92>;
			dma-names = "tx", "rx";
1103
			i2c-scl-internal-delay-ns = <6>;
1104 1105 1106 1107 1108 1109
			status = "disabled";
		};

		i2c2: i2c@e6510000 {
			#address-cells = <1>;
			#size-cells = <0>;
1110 1111
			compatible = "renesas,i2c-r8a7795",
				     "renesas,rcar-gen3-i2c";
1112 1113 1114
			reg = <0 0xe6510000 0 0x40>;
			interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 929>;
1115
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1116
			resets = <&cpg 929>;
1117 1118
			dmas = <&dmac1 0x95>, <&dmac1 0x94>;
			dma-names = "tx", "rx";
1119
			i2c-scl-internal-delay-ns = <6>;
1120 1121 1122 1123 1124 1125
			status = "disabled";
		};

		i2c3: i2c@e66d0000 {
			#address-cells = <1>;
			#size-cells = <0>;
1126 1127
			compatible = "renesas,i2c-r8a7795",
				     "renesas,rcar-gen3-i2c";
1128 1129 1130
			reg = <0 0xe66d0000 0 0x40>;
			interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 928>;
1131
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1132
			resets = <&cpg 928>;
1133 1134
			dmas = <&dmac0 0x97>, <&dmac0 0x96>;
			dma-names = "tx", "rx";
1135
			i2c-scl-internal-delay-ns = <110>;
1136 1137 1138 1139 1140 1141
			status = "disabled";
		};

		i2c4: i2c@e66d8000 {
			#address-cells = <1>;
			#size-cells = <0>;
1142 1143
			compatible = "renesas,i2c-r8a7795",
				     "renesas,rcar-gen3-i2c";
1144 1145 1146
			reg = <0 0xe66d8000 0 0x40>;
			interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 927>;
1147
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1148
			resets = <&cpg 927>;
1149 1150
			dmas = <&dmac0 0x99>, <&dmac0 0x98>;
			dma-names = "tx", "rx";
1151
			i2c-scl-internal-delay-ns = <110>;
1152 1153 1154 1155 1156 1157
			status = "disabled";
		};

		i2c5: i2c@e66e0000 {
			#address-cells = <1>;
			#size-cells = <0>;
1158 1159
			compatible = "renesas,i2c-r8a7795",
				     "renesas,rcar-gen3-i2c";
1160 1161 1162
			reg = <0 0xe66e0000 0 0x40>;
			interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 919>;
1163
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1164
			resets = <&cpg 919>;
1165 1166
			dmas = <&dmac0 0x9b>, <&dmac0 0x9a>;
			dma-names = "tx", "rx";
1167
			i2c-scl-internal-delay-ns = <110>;
1168 1169 1170 1171 1172 1173
			status = "disabled";
		};

		i2c6: i2c@e66e8000 {
			#address-cells = <1>;
			#size-cells = <0>;
1174 1175
			compatible = "renesas,i2c-r8a7795",
				     "renesas,rcar-gen3-i2c";
1176 1177 1178
			reg = <0 0xe66e8000 0 0x40>;
			interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 918>;
1179
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1180
			resets = <&cpg 918>;
1181 1182
			dmas = <&dmac0 0x9d>, <&dmac0 0x9c>;
			dma-names = "tx", "rx";
1183
			i2c-scl-internal-delay-ns = <6>;
1184 1185
			status = "disabled";
		};
1186

1187 1188 1189 1190 1191
		pwm0: pwm@e6e30000 {
			compatible = "renesas,pwm-r8a7795", "renesas,pwm-rcar";
			reg = <0 0xe6e30000 0 0x8>;
			clocks = <&cpg CPG_MOD 523>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1192
			resets = <&cpg 523>;
1193 1194 1195 1196 1197 1198 1199 1200 1201
			#pwm-cells = <2>;
			status = "disabled";
		};

		pwm1: pwm@e6e31000 {
			compatible = "renesas,pwm-r8a7795", "renesas,pwm-rcar";
			reg = <0 0xe6e31000 0 0x8>;
			clocks = <&cpg CPG_MOD 523>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1202
			resets = <&cpg 523>;
1203 1204 1205 1206 1207 1208 1209 1210 1211
			#pwm-cells = <2>;
			status = "disabled";
		};

		pwm2: pwm@e6e32000 {
			compatible = "renesas,pwm-r8a7795", "renesas,pwm-rcar";
			reg = <0 0xe6e32000 0 0x8>;
			clocks = <&cpg CPG_MOD 523>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1212
			resets = <&cpg 523>;
1213 1214 1215 1216 1217 1218 1219 1220 1221
			#pwm-cells = <2>;
			status = "disabled";
		};

		pwm3: pwm@e6e33000 {
			compatible = "renesas,pwm-r8a7795", "renesas,pwm-rcar";
			reg = <0 0xe6e33000 0 0x8>;
			clocks = <&cpg CPG_MOD 523>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1222
			resets = <&cpg 523>;
1223 1224 1225 1226 1227 1228 1229 1230 1231
			#pwm-cells = <2>;
			status = "disabled";
		};

		pwm4: pwm@e6e34000 {
			compatible = "renesas,pwm-r8a7795", "renesas,pwm-rcar";
			reg = <0 0xe6e34000 0 0x8>;
			clocks = <&cpg CPG_MOD 523>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1232
			resets = <&cpg 523>;
1233 1234 1235 1236 1237 1238 1239 1240 1241
			#pwm-cells = <2>;
			status = "disabled";
		};

		pwm5: pwm@e6e35000 {
			compatible = "renesas,pwm-r8a7795", "renesas,pwm-rcar";
			reg = <0 0xe6e35000 0 0x8>;
			clocks = <&cpg CPG_MOD 523>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1242
			resets = <&cpg 523>;
1243 1244 1245 1246 1247 1248 1249 1250 1251
			#pwm-cells = <2>;
			status = "disabled";
		};

		pwm6: pwm@e6e36000 {
			compatible = "renesas,pwm-r8a7795", "renesas,pwm-rcar";
			reg = <0 0xe6e36000 0 0x8>;
			clocks = <&cpg CPG_MOD 523>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1252
			resets = <&cpg 523>;
1253 1254 1255 1256
			#pwm-cells = <2>;
			status = "disabled";
		};

1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283
		rcar_sound: sound@ec500000 {
			/*
			 * #sound-dai-cells is required
			 *
			 * Single DAI : #sound-dai-cells = <0>;	<&rcar_sound>;
			 * Multi  DAI : #sound-dai-cells = <1>;	<&rcar_sound N>;
			 */
			/*
			 * #clock-cells is required for audio_clkout0/1/2/3
			 *
			 * clkout	: #clock-cells = <0>;	<&rcar_sound>;
			 * clkout0/1/2/3: #clock-cells = <1>;	<&rcar_sound N>;
			 */
			compatible =  "renesas,rcar_sound-r8a7795", "renesas,rcar_sound-gen3";
			reg =	<0 0xec500000 0 0x1000>, /* SCU */
				<0 0xec5a0000 0 0x100>,  /* ADG */
				<0 0xec540000 0 0x1000>, /* SSIU */
				<0 0xec541000 0 0x280>,  /* SSI */
				<0 0xec740000 0 0x200>;  /* Audio DMAC peri peri*/
			reg-names = "scu", "adg", "ssiu", "ssi", "audmapp";

			clocks = <&cpg CPG_MOD 1005>,
				 <&cpg CPG_MOD 1006>, <&cpg CPG_MOD 1007>,
				 <&cpg CPG_MOD 1008>, <&cpg CPG_MOD 1009>,
				 <&cpg CPG_MOD 1010>, <&cpg CPG_MOD 1011>,
				 <&cpg CPG_MOD 1012>, <&cpg CPG_MOD 1013>,
				 <&cpg CPG_MOD 1014>, <&cpg CPG_MOD 1015>,
1284 1285 1286 1287 1288
				 <&cpg CPG_MOD 1022>, <&cpg CPG_MOD 1023>,
				 <&cpg CPG_MOD 1024>, <&cpg CPG_MOD 1025>,
				 <&cpg CPG_MOD 1026>, <&cpg CPG_MOD 1027>,
				 <&cpg CPG_MOD 1028>, <&cpg CPG_MOD 1029>,
				 <&cpg CPG_MOD 1030>, <&cpg CPG_MOD 1031>,
1289
				 <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>,
1290
				 <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>,
1291
				 <&cpg CPG_MOD 1019>, <&cpg CPG_MOD 1018>,
1292 1293 1294 1295 1296 1297 1298
				 <&audio_clk_a>, <&audio_clk_b>,
				 <&audio_clk_c>,
				 <&cpg CPG_CORE R8A7795_CLK_S0D4>;
			clock-names = "ssi-all",
				      "ssi.9", "ssi.8", "ssi.7", "ssi.6",
				      "ssi.5", "ssi.4", "ssi.3", "ssi.2",
				      "ssi.1", "ssi.0",
1299 1300 1301
				      "src.9", "src.8", "src.7", "src.6",
				      "src.5", "src.4", "src.3", "src.2",
				      "src.1", "src.0",
1302
				      "mix.1", "mix.0",
1303
				      "ctu.1", "ctu.0",
1304
				      "dvc.0", "dvc.1",
1305
				      "clk_a", "clk_b", "clk_c", "clk_i";
1306
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1307 1308 1309 1310 1311 1312 1313 1314 1315 1316
			resets = <&cpg 1005>,
				 <&cpg 1006>, <&cpg 1007>,
				 <&cpg 1008>, <&cpg 1009>,
				 <&cpg 1010>, <&cpg 1011>,
				 <&cpg 1012>, <&cpg 1013>,
				 <&cpg 1014>, <&cpg 1015>;
			reset-names = "ssi-all",
				      "ssi.9", "ssi.8", "ssi.7", "ssi.6",
				      "ssi.5", "ssi.4", "ssi.3", "ssi.2",
				      "ssi.1", "ssi.0";
1317 1318
			status = "disabled";

1319
			rcar_sound,dvc {
1320
				dvc0: dvc-0 {
1321
					dmas = <&audma1 0xbc>;
1322 1323
					dma-names = "tx";
				};
1324
				dvc1: dvc-1 {
1325
					dmas = <&audma1 0xbe>;
1326 1327 1328 1329
					dma-names = "tx";
				};
			};

1330 1331 1332 1333 1334
			rcar_sound,mix {
				mix0: mix-0 { };
				mix1: mix-1 { };
			};

1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345
			rcar_sound,ctu {
				ctu00: ctu-0 { };
				ctu01: ctu-1 { };
				ctu02: ctu-2 { };
				ctu03: ctu-3 { };
				ctu10: ctu-4 { };
				ctu11: ctu-5 { };
				ctu12: ctu-6 { };
				ctu13: ctu-7 { };
			};

1346
			rcar_sound,src {
1347
				src0: src-0 {
1348
					interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>;
1349 1350 1351
					dmas = <&audma0 0x85>, <&audma1 0x9a>;
					dma-names = "rx", "tx";
				};
1352
				src1: src-1 {
1353
					interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
1354 1355 1356
					dmas = <&audma0 0x87>, <&audma1 0x9c>;
					dma-names = "rx", "tx";
				};
1357
				src2: src-2 {
1358
					interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
1359 1360 1361
					dmas = <&audma0 0x89>, <&audma1 0x9e>;
					dma-names = "rx", "tx";
				};
1362
				src3: src-3 {
1363
					interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>;
1364 1365 1366
					dmas = <&audma0 0x8b>, <&audma1 0xa0>;
					dma-names = "rx", "tx";
				};
1367
				src4: src-4 {
1368
					interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
1369 1370 1371
					dmas = <&audma0 0x8d>, <&audma1 0xb0>;
					dma-names = "rx", "tx";
				};
1372
				src5: src-5 {
1373
					interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
1374 1375 1376
					dmas = <&audma0 0x8f>, <&audma1 0xb2>;
					dma-names = "rx", "tx";
				};
1377
				src6: src-6 {
1378
					interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
1379 1380 1381
					dmas = <&audma0 0x91>, <&audma1 0xb4>;
					dma-names = "rx", "tx";
				};
1382
				src7: src-7 {
1383
					interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>;
1384 1385 1386
					dmas = <&audma0 0x93>, <&audma1 0xb6>;
					dma-names = "rx", "tx";
				};
1387
				src8: src-8 {
1388
					interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>;
1389 1390 1391
					dmas = <&audma0 0x95>, <&audma1 0xb8>;
					dma-names = "rx", "tx";
				};
1392
				src9: src-9 {
1393
					interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>;
1394 1395 1396 1397 1398
					dmas = <&audma0 0x97>, <&audma1 0xba>;
					dma-names = "rx", "tx";
				};
			};

1399
			rcar_sound,ssi {
1400
				ssi0: ssi-0 {
1401
					interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>;
1402 1403
					dmas = <&audma0 0x01>, <&audma1 0x02>, <&audma0 0x15>, <&audma1 0x16>;
					dma-names = "rx", "tx", "rxu", "txu";
1404
				};
1405
				ssi1: ssi-1 {
1406
					 interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>;
1407 1408
					dmas = <&audma0 0x03>, <&audma1 0x04>, <&audma0 0x49>, <&audma1 0x4a>;
					dma-names = "rx", "tx", "rxu", "txu";
1409
				};
1410
				ssi2: ssi-2 {
1411
					interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>;
1412 1413
					dmas = <&audma0 0x05>, <&audma1 0x06>, <&audma0 0x63>, <&audma1 0x64>;
					dma-names = "rx", "tx", "rxu", "txu";
1414
				};
1415
				ssi3: ssi-3 {
1416
					interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>;
1417 1418
					dmas = <&audma0 0x07>, <&audma1 0x08>, <&audma0 0x6f>, <&audma1 0x70>;
					dma-names = "rx", "tx", "rxu", "txu";
1419
				};
1420
				ssi4: ssi-4 {
1421
					interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>;
1422 1423
					dmas = <&audma0 0x09>, <&audma1 0x0a>, <&audma0 0x71>, <&audma1 0x72>;
					dma-names = "rx", "tx", "rxu", "txu";
1424
				};
1425
				ssi5: ssi-5 {
1426
					interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>;
1427 1428
					dmas = <&audma0 0x0b>, <&audma1 0x0c>, <&audma0 0x73>, <&audma1 0x74>;
					dma-names = "rx", "tx", "rxu", "txu";
1429
				};
1430
				ssi6: ssi-6 {
1431
					interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>;
1432 1433
					dmas = <&audma0 0x0d>, <&audma1 0x0e>, <&audma0 0x75>, <&audma1 0x76>;
					dma-names = "rx", "tx", "rxu", "txu";
1434
				};
1435
				ssi7: ssi-7 {
1436
					interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>;
1437 1438
					dmas = <&audma0 0x0f>, <&audma1 0x10>, <&audma0 0x79>, <&audma1 0x7a>;
					dma-names = "rx", "tx", "rxu", "txu";
1439
				};
1440
				ssi8: ssi-8 {
1441
					interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>;
1442 1443
					dmas = <&audma0 0x11>, <&audma1 0x12>, <&audma0 0x7b>, <&audma1 0x7c>;
					dma-names = "rx", "tx", "rxu", "txu";
1444
				};
1445
				ssi9: ssi-9 {
1446
					interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>;
1447 1448
					dmas = <&audma0 0x13>, <&audma1 0x14>, <&audma0 0x7d>, <&audma1 0x7e>;
					dma-names = "rx", "tx", "rxu", "txu";
1449 1450 1451
				};
			};
		};
1452 1453 1454

		sata: sata@ee300000 {
			compatible = "renesas,sata-r8a7795";
1455
			reg = <0 0xee300000 0 0x200000>;
1456
			interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
1457
			clocks = <&cpg CPG_MOD 815>;
1458
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1459
			resets = <&cpg 815>;
1460 1461
			status = "disabled";
		};
1462 1463

		xhci0: usb@ee000000 {
1464
			compatible = "renesas,xhci-r8a7795", "renesas,rcar-gen3-xhci";
1465 1466 1467
			reg = <0 0xee000000 0 0xc00>;
			interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 328>;
1468
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1469
			resets = <&cpg 328>;
1470 1471 1472
			status = "disabled";
		};

1473 1474 1475 1476 1477 1478 1479 1480
		usb_dmac0: dma-controller@e65a0000 {
			compatible = "renesas,r8a7795-usb-dmac",
				     "renesas,usb-dmac";
			reg = <0 0xe65a0000 0 0x100>;
			interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
			interrupt-names = "ch0", "ch1";
			clocks = <&cpg CPG_MOD 330>;
1481
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1482
			resets = <&cpg 330>;
1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494
			#dma-cells = <1>;
			dma-channels = <2>;
		};

		usb_dmac1: dma-controller@e65b0000 {
			compatible = "renesas,r8a7795-usb-dmac",
				     "renesas,usb-dmac";
			reg = <0 0xe65b0000 0 0x100>;
			interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH
				      GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
			interrupt-names = "ch0", "ch1";
			clocks = <&cpg CPG_MOD 331>;
1495
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1496
			resets = <&cpg 331>;
1497 1498 1499
			#dma-cells = <1>;
			dma-channels = <2>;
		};
1500 1501 1502 1503 1504 1505

		sdhi0: sd@ee100000 {
			compatible = "renesas,sdhi-r8a7795";
			reg = <0 0xee100000 0 0x2000>;
			interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 314>;
1506
			max-frequency = <200000000>;
1507
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1508
			resets = <&cpg 314>;
1509 1510 1511 1512 1513 1514 1515 1516
			status = "disabled";
		};

		sdhi1: sd@ee120000 {
			compatible = "renesas,sdhi-r8a7795";
			reg = <0 0xee120000 0 0x2000>;
			interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 313>;
1517
			max-frequency = <200000000>;
1518
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1519
			resets = <&cpg 313>;
1520 1521 1522 1523 1524 1525 1526 1527
			status = "disabled";
		};

		sdhi2: sd@ee140000 {
			compatible = "renesas,sdhi-r8a7795";
			reg = <0 0xee140000 0 0x2000>;
			interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 312>;
1528
			max-frequency = <200000000>;
1529
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1530
			resets = <&cpg 312>;
1531 1532 1533 1534 1535 1536 1537 1538
			status = "disabled";
		};

		sdhi3: sd@ee160000 {
			compatible = "renesas,sdhi-r8a7795";
			reg = <0 0xee160000 0 0x2000>;
			interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 311>;
1539
			max-frequency = <200000000>;
1540
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1541
			resets = <&cpg 311>;
1542 1543
			status = "disabled";
		};
1544 1545

		usb2_phy0: usb-phy@ee080200 {
1546 1547
			compatible = "renesas,usb2-phy-r8a7795",
				     "renesas,rcar-gen3-usb2-phy";
1548 1549 1550
			reg = <0 0xee080200 0 0x700>;
			interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 703>;
1551
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1552
			resets = <&cpg 703>;
1553 1554 1555 1556 1557
			#phy-cells = <0>;
			status = "disabled";
		};

		usb2_phy1: usb-phy@ee0a0200 {
1558 1559
			compatible = "renesas,usb2-phy-r8a7795",
				     "renesas,rcar-gen3-usb2-phy";
1560 1561
			reg = <0 0xee0a0200 0 0x700>;
			clocks = <&cpg CPG_MOD 702>;
1562
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1563
			resets = <&cpg 702>;
1564 1565 1566 1567 1568
			#phy-cells = <0>;
			status = "disabled";
		};

		usb2_phy2: usb-phy@ee0c0200 {
1569 1570
			compatible = "renesas,usb2-phy-r8a7795",
				     "renesas,rcar-gen3-usb2-phy";
1571 1572
			reg = <0 0xee0c0200 0 0x700>;
			clocks = <&cpg CPG_MOD 701>;
1573
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1574
			resets = <&cpg 701>;
1575 1576 1577
			#phy-cells = <0>;
			status = "disabled";
		};
1578

1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590
		usb2_phy3: usb-phy@ee0e0200 {
			compatible = "renesas,usb2-phy-r8a7795",
				     "renesas,rcar-gen3-usb2-phy";
			reg = <0 0xee0e0200 0 0x700>;
			interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 700>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			resets = <&cpg 700>;
			#phy-cells = <0>;
			status = "disabled";
		};

1591 1592 1593 1594 1595 1596 1597
		ehci0: usb@ee080100 {
			compatible = "generic-ehci";
			reg = <0 0xee080100 0 0x100>;
			interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 703>;
			phys = <&usb2_phy0>;
			phy-names = "usb";
1598
			companion= <&ohci0>;
1599
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1600
			resets = <&cpg 703>;
1601 1602 1603 1604 1605 1606 1607 1608 1609 1610
			status = "disabled";
		};

		ehci1: usb@ee0a0100 {
			compatible = "generic-ehci";
			reg = <0 0xee0a0100 0 0x100>;
			interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 702>;
			phys = <&usb2_phy1>;
			phy-names = "usb";
1611
			companion= <&ohci1>;
1612
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1613
			resets = <&cpg 702>;
1614 1615 1616 1617 1618 1619 1620 1621 1622 1623
			status = "disabled";
		};

		ehci2: usb@ee0c0100 {
			compatible = "generic-ehci";
			reg = <0 0xee0c0100 0 0x100>;
			interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 701>;
			phys = <&usb2_phy2>;
			phy-names = "usb";
1624
			companion= <&ohci2>;
1625
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1626
			resets = <&cpg 701>;
1627 1628 1629
			status = "disabled";
		};

1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642
		ehci3: usb@ee0e0100 {
			compatible = "generic-ehci";
			reg = <0 0xee0e0100 0 0x100>;
			interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 700>;
			phys = <&usb2_phy3>;
			phy-names = "usb";
			companion= <&ohci3>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			resets = <&cpg 700>;
			status = "disabled";
		};

1643 1644 1645 1646 1647 1648 1649
		ohci0: usb@ee080000 {
			compatible = "generic-ohci";
			reg = <0 0xee080000 0 0x100>;
			interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 703>;
			phys = <&usb2_phy0>;
			phy-names = "usb";
1650
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1651
			resets = <&cpg 703>;
1652 1653 1654 1655 1656 1657 1658 1659 1660 1661
			status = "disabled";
		};

		ohci1: usb@ee0a0000 {
			compatible = "generic-ohci";
			reg = <0 0xee0a0000 0 0x100>;
			interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 702>;
			phys = <&usb2_phy1>;
			phy-names = "usb";
1662
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1663
			resets = <&cpg 702>;
1664 1665 1666 1667 1668 1669 1670 1671 1672 1673
			status = "disabled";
		};

		ohci2: usb@ee0c0000 {
			compatible = "generic-ohci";
			reg = <0 0xee0c0000 0 0x100>;
			interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 701>;
			phys = <&usb2_phy2>;
			phy-names = "usb";
1674
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1675
			resets = <&cpg 701>;
1676 1677
			status = "disabled";
		};
1678

1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690
		ohci3: usb@ee0e0000 {
			compatible = "generic-ohci";
			reg = <0 0xee0e0000 0 0x100>;
			interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 700>;
			phys = <&usb2_phy3>;
			phy-names = "usb";
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			resets = <&cpg 700>;
			status = "disabled";
		};

1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703
		hsusb: usb@e6590000 {
			compatible = "renesas,usbhs-r8a7795",
				     "renesas,rcar-gen3-usbhs";
			reg = <0 0xe6590000 0 0x100>;
			interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 704>;
			dmas = <&usb_dmac0 0>, <&usb_dmac0 1>,
			       <&usb_dmac1 0>, <&usb_dmac1 1>;
			dma-names = "ch0", "ch1", "ch2", "ch3";
			renesas,buswait = <11>;
			phys = <&usb2_phy0>;
			phy-names = "usb";
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1704
			resets = <&cpg 704>;
1705 1706 1707
			status = "disabled";
		};

1708
		pciec0: pcie@fe000000 {
1709 1710
			compatible = "renesas,pcie-r8a7795",
				     "renesas,pcie-rcar-gen3";
1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729
			reg = <0 0xfe000000 0 0x80000>;
			#address-cells = <3>;
			#size-cells = <2>;
			bus-range = <0x00 0xff>;
			device_type = "pci";
			ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000
				0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000
				0x02000000 0 0x30000000 0 0x30000000 0 0x08000000
				0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>;
			/* Map all possible DDR as inbound ranges */
			dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x40000000>;
			interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
				<GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
				<GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
			#interrupt-cells = <1>;
			interrupt-map-mask = <0 0 0 0>;
			interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 319>, <&pcie_bus_clk>;
			clock-names = "pcie", "pcie_bus";
1730
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1731
			resets = <&cpg 319>;
1732 1733 1734 1735
			status = "disabled";
		};

		pciec1: pcie@ee800000 {
1736 1737
			compatible = "renesas,pcie-r8a7795",
				     "renesas,pcie-rcar-gen3";
1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756
			reg = <0 0xee800000 0 0x80000>;
			#address-cells = <3>;
			#size-cells = <2>;
			bus-range = <0x00 0xff>;
			device_type = "pci";
			ranges = <0x01000000 0 0x00000000 0 0xee900000 0 0x00100000
				0x02000000 0 0xeea00000 0 0xeea00000 0 0x00200000
				0x02000000 0 0xc0000000 0 0xc0000000 0 0x08000000
				0x42000000 0 0xc8000000 0 0xc8000000 0 0x08000000>;
			/* Map all possible DDR as inbound ranges */
			dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x40000000>;
			interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>,
				<GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>,
				<GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>;
			#interrupt-cells = <1>;
			interrupt-map-mask = <0 0 0 0>;
			interrupt-map = <0 0 0 0 &gic GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 318>, <&pcie_bus_clk>;
			clock-names = "pcie", "pcie_bus";
1757
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1758
			resets = <&cpg 318>;
1759 1760
			status = "disabled";
		};
1761

1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801
		imr-lx4@fe860000 {
			compatible = "renesas,r8a7795-imr-lx4",
				     "renesas,imr-lx4";
			reg = <0 0xfe860000 0 0x2000>;
			interrupts = <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 823>;
			power-domains = <&sysc R8A7795_PD_A3VC>;
			resets = <&cpg 823>;
		};

		imr-lx4@fe870000 {
			compatible = "renesas,r8a7795-imr-lx4",
				     "renesas,imr-lx4";
			reg = <0 0xfe870000 0 0x2000>;
			interrupts = <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 822>;
			power-domains = <&sysc R8A7795_PD_A3VC>;
			resets = <&cpg 822>;
		};

		imr-lx4@fe880000 {
			compatible = "renesas,r8a7795-imr-lx4",
				     "renesas,imr-lx4";
			reg = <0 0xfe880000 0 0x2000>;
			interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 821>;
			power-domains = <&sysc R8A7795_PD_A3VC>;
			resets = <&cpg 821>;
		};

		imr-lx4@fe890000 {
			compatible = "renesas,r8a7795-imr-lx4",
				     "renesas,imr-lx4";
			reg = <0 0xfe890000 0 0x2000>;
			interrupts = <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 820>;
			power-domains = <&sysc R8A7795_PD_A3VC>;
			resets = <&cpg 820>;
		};

1802 1803 1804 1805 1806 1807
		vspbc: vsp@fe920000 {
			compatible = "renesas,vsp2";
			reg = <0 0xfe920000 0 0x8000>;
			interrupts = <GIC_SPI 465 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 624>;
			power-domains = <&sysc R8A7795_PD_A3VP>;
1808
			resets = <&cpg 624>;
1809 1810 1811 1812

			renesas,fcp = <&fcpvb1>;
		};

1813
		fcpvb1: fcp@fe92f000 {
1814
			compatible = "renesas,fcpv";
1815 1816 1817
			reg = <0 0xfe92f000 0 0x200>;
			clocks = <&cpg CPG_MOD 606>;
			power-domains = <&sysc R8A7795_PD_A3VP>;
1818
			resets = <&cpg 606>;
1819 1820
		};

1821
		fcpf0: fcp@fe950000 {
1822
			compatible = "renesas,fcpf";
1823 1824 1825
			reg = <0 0xfe950000 0 0x200>;
			clocks = <&cpg CPG_MOD 615>;
			power-domains = <&sysc R8A7795_PD_A3VP>;
1826
			resets = <&cpg 615>;
1827 1828 1829
		};

		fcpf1: fcp@fe951000 {
1830
			compatible = "renesas,fcpf";
1831 1832 1833
			reg = <0 0xfe951000 0 0x200>;
			clocks = <&cpg CPG_MOD 614>;
			power-domains = <&sysc R8A7795_PD_A3VP>;
1834
			resets = <&cpg 614>;
1835 1836
		};

1837 1838 1839 1840 1841 1842
		vspbd: vsp@fe960000 {
			compatible = "renesas,vsp2";
			reg = <0 0xfe960000 0 0x8000>;
			interrupts = <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 626>;
			power-domains = <&sysc R8A7795_PD_A3VP>;
1843
			resets = <&cpg 626>;
1844 1845 1846 1847

			renesas,fcp = <&fcpvb0>;
		};

1848
		fcpvb0: fcp@fe96f000 {
1849
			compatible = "renesas,fcpv";
1850 1851 1852
			reg = <0 0xfe96f000 0 0x200>;
			clocks = <&cpg CPG_MOD 607>;
			power-domains = <&sysc R8A7795_PD_A3VP>;
1853
			resets = <&cpg 607>;
1854 1855
		};

1856 1857 1858 1859 1860 1861
		vspi0: vsp@fe9a0000 {
			compatible = "renesas,vsp2";
			reg = <0 0xfe9a0000 0 0x8000>;
			interrupts = <GIC_SPI 444 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 631>;
			power-domains = <&sysc R8A7795_PD_A3VP>;
1862
			resets = <&cpg 631>;
1863 1864 1865 1866

			renesas,fcp = <&fcpvi0>;
		};

1867
		fcpvi0: fcp@fe9af000 {
1868
			compatible = "renesas,fcpv";
1869 1870 1871
			reg = <0 0xfe9af000 0 0x200>;
			clocks = <&cpg CPG_MOD 611>;
			power-domains = <&sysc R8A7795_PD_A3VP>;
1872
			resets = <&cpg 611>;
1873 1874
		};

1875 1876 1877 1878 1879 1880
		vspi1: vsp@fe9b0000 {
			compatible = "renesas,vsp2";
			reg = <0 0xfe9b0000 0 0x8000>;
			interrupts = <GIC_SPI 445 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 630>;
			power-domains = <&sysc R8A7795_PD_A3VP>;
1881
			resets = <&cpg 630>;
1882 1883 1884 1885

			renesas,fcp = <&fcpvi1>;
		};

1886
		fcpvi1: fcp@fe9bf000 {
1887
			compatible = "renesas,fcpv";
1888 1889 1890
			reg = <0 0xfe9bf000 0 0x200>;
			clocks = <&cpg CPG_MOD 610>;
			power-domains = <&sysc R8A7795_PD_A3VP>;
1891
			resets = <&cpg 610>;
1892 1893
		};

1894 1895 1896 1897 1898 1899
		vspd0: vsp@fea20000 {
			compatible = "renesas,vsp2";
			reg = <0 0xfea20000 0 0x4000>;
			interrupts = <GIC_SPI 466 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 623>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1900
			resets = <&cpg 623>;
1901 1902 1903 1904

			renesas,fcp = <&fcpvd0>;
		};

1905
		fcpvd0: fcp@fea27000 {
1906
			compatible = "renesas,fcpv";
1907 1908 1909
			reg = <0 0xfea27000 0 0x200>;
			clocks = <&cpg CPG_MOD 603>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1910
			resets = <&cpg 603>;
1911 1912
		};

1913 1914 1915 1916 1917 1918
		vspd1: vsp@fea28000 {
			compatible = "renesas,vsp2";
			reg = <0 0xfea28000 0 0x4000>;
			interrupts = <GIC_SPI 467 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 622>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1919
			resets = <&cpg 622>;
1920 1921 1922 1923

			renesas,fcp = <&fcpvd1>;
		};

1924
		fcpvd1: fcp@fea2f000 {
1925
			compatible = "renesas,fcpv";
1926 1927 1928
			reg = <0 0xfea2f000 0 0x200>;
			clocks = <&cpg CPG_MOD 602>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1929
			resets = <&cpg 602>;
1930 1931
		};

1932 1933 1934 1935 1936 1937
		vspd2: vsp@fea30000 {
			compatible = "renesas,vsp2";
			reg = <0 0xfea30000 0 0x4000>;
			interrupts = <GIC_SPI 468 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 621>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1938
			resets = <&cpg 621>;
1939 1940 1941 1942

			renesas,fcp = <&fcpvd2>;
		};

1943
		fcpvd2: fcp@fea37000 {
1944
			compatible = "renesas,fcpv";
1945 1946 1947
			reg = <0 0xfea37000 0 0x200>;
			clocks = <&cpg CPG_MOD 601>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1948
			resets = <&cpg 601>;
1949 1950
		};

1951 1952 1953 1954 1955 1956
		fdp1@fe940000 {
			compatible = "renesas,fdp1";
			reg = <0 0xfe940000 0 0x2400>;
			interrupts = <GIC_SPI 262 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 119>;
			power-domains = <&sysc R8A7795_PD_A3VP>;
1957
			resets = <&cpg 119>;
1958 1959 1960 1961 1962 1963 1964 1965 1966
			renesas,fcp = <&fcpf0>;
		};

		fdp1@fe944000 {
			compatible = "renesas,fdp1";
			reg = <0 0xfe944000 0 0x2400>;
			interrupts = <GIC_SPI 263 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 118>;
			power-domains = <&sysc R8A7795_PD_A3VP>;
1967
			resets = <&cpg 118>;
1968 1969 1970
			renesas,fcp = <&fcpf1>;
		};

1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020
		hdmi0: hdmi0@fead0000 {
			compatible = "renesas,r8a7795-hdmi", "renesas,rcar-gen3-hdmi";
			reg = <0 0xfead0000 0 0x10000>;
			interrupts = <GIC_SPI 389 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 729>, <&cpg CPG_CORE R8A7795_CLK_HDMI>;
			clock-names = "iahb", "isfr";
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			resets = <&cpg 729>;
			status = "disabled";

			ports {
				#address-cells = <1>;
				#size-cells = <0>;
				port@0 {
					reg = <0>;
					dw_hdmi0_in: endpoint {
						remote-endpoint = <&du_out_hdmi0>;
					};
				};
				port@1 {
					reg = <1>;
				};
			};
		};

		hdmi1: hdmi1@feae0000 {
			compatible = "renesas,r8a7795-hdmi", "renesas,rcar-gen3-hdmi";
			reg = <0 0xfeae0000 0 0x10000>;
			interrupts = <GIC_SPI 436 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 728>, <&cpg CPG_CORE R8A7795_CLK_HDMI>;
			clock-names = "iahb", "isfr";
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
			resets = <&cpg 728>;
			status = "disabled";

			ports {
				#address-cells = <1>;
				#size-cells = <0>;
				port@0 {
					reg = <0>;
					dw_hdmi1_in: endpoint {
						remote-endpoint = <&du_out_hdmi1>;
					};
				};
				port@1 {
					reg = <1>;
				};
			};
		};

2021
		du: display@feb00000 {
2022
			compatible = "renesas,du-r8a7795";
2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035
			reg = <0 0xfeb00000 0 0x80000>,
			      <0 0xfeb90000 0 0x14>;
			reg-names = "du", "lvds.0";
			interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 269 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 270 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 724>,
				 <&cpg CPG_MOD 723>,
				 <&cpg CPG_MOD 722>,
				 <&cpg CPG_MOD 721>,
				 <&cpg CPG_MOD 727>;
			clock-names = "du.0", "du.1", "du.2", "du.3", "lvds.0";
2036
			vsps = <&vspd0 0 &vspd1 0 &vspd2 0 &vspd0 1>;
2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050
			status = "disabled";

			ports {
				#address-cells = <1>;
				#size-cells = <0>;

				port@0 {
					reg = <0>;
					du_out_rgb: endpoint {
					};
				};
				port@1 {
					reg = <1>;
					du_out_hdmi0: endpoint {
2051
						remote-endpoint = <&dw_hdmi0_in>;
2052 2053 2054 2055 2056
					};
				};
				port@2 {
					reg = <2>;
					du_out_hdmi1: endpoint {
2057
						remote-endpoint = <&dw_hdmi1_in>;
2058 2059 2060 2061 2062 2063 2064 2065 2066
					};
				};
				port@3 {
					reg = <3>;
					du_out_lvds0: endpoint {
					};
				};
			};
		};
2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077

		tsc: thermal@e6198000 {
			compatible = "renesas,r8a7795-thermal";
			reg = <0 0xe6198000 0 0x68>,
			      <0 0xe61a0000 0 0x5c>,
			      <0 0xe61a8000 0 0x5c>;
			interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&cpg CPG_MOD 522>;
			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
2078
			resets = <&cpg 522>;
2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125
			#thermal-sensor-cells = <1>;
			status = "okay";
		};

		thermal-zones {
			sensor_thermal1: sensor-thermal1 {
				polling-delay-passive = <250>;
				polling-delay = <1000>;
				thermal-sensors = <&tsc 0>;

				trips {
					sensor1_crit: sensor1-crit {
						temperature = <120000>;
						hysteresis = <2000>;
						type = "critical";
					};
				};
			};

			sensor_thermal2: sensor-thermal2 {
				polling-delay-passive = <250>;
				polling-delay = <1000>;
				thermal-sensors = <&tsc 1>;

				trips {
					sensor2_crit: sensor2-crit {
						temperature = <120000>;
						hysteresis = <2000>;
						type = "critical";
					};
				};
			};

			sensor_thermal3: sensor-thermal3 {
				polling-delay-passive = <250>;
				polling-delay = <1000>;
				thermal-sensors = <&tsc 2>;

				trips {
					sensor3_crit: sensor3-crit {
						temperature = <120000>;
						hysteresis = <2000>;
						type = "critical";
					};
				};
			};
		};
2126 2127
	};
};