ixgbe_main.c 216.8 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel 10 Gigabit PCI Express Linux driver
4
  Copyright(c) 1999 - 2011 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

#include <linux/types.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/vmalloc.h>
#include <linux/string.h>
#include <linux/in.h>
#include <linux/ip.h>
#include <linux/tcp.h>
37
#include <linux/pkt_sched.h>
38
#include <linux/ipv6.h>
39
#include <linux/slab.h>
40 41 42 43
#include <net/checksum.h>
#include <net/ip6_checksum.h>
#include <linux/ethtool.h>
#include <linux/if_vlan.h>
44
#include <scsi/fc/fc_fcoe.h>
45 46 47

#include "ixgbe.h"
#include "ixgbe_common.h"
48
#include "ixgbe_dcb_82599.h"
49
#include "ixgbe_sriov.h"
50 51

char ixgbe_driver_name[] = "ixgbe";
S
Stephen Hemminger 已提交
52
static const char ixgbe_driver_string[] =
53
			      "Intel(R) 10 Gigabit PCI Express Network Driver";
54
#define MAJ 3
D
Don Skidmore 已提交
55 56
#define MIN 3
#define BUILD 8
57 58 59
#define KFIX 2
#define DRV_VERSION __stringify(MAJ) "." __stringify(MIN) "." \
	__stringify(BUILD) "-k" __stringify(KFIX)
S
Stephen Hemminger 已提交
60
const char ixgbe_driver_version[] = DRV_VERSION;
61 62
static const char ixgbe_copyright[] =
				"Copyright (c) 1999-2011 Intel Corporation.";
63 64

static const struct ixgbe_info *ixgbe_info_tbl[] = {
65
	[board_82598] = &ixgbe_82598_info,
66
	[board_82599] = &ixgbe_82599_info,
67
	[board_X540] = &ixgbe_X540_info,
68 69 70 71 72 73 74 75 76 77
};

/* ixgbe_pci_tbl - PCI Device ID Table
 *
 * Wildcard entries (PCI_ANY_ID) should come last
 * Last entry must be all 0s
 *
 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
 *   Class, Class Mask, private data (not used) }
 */
78
static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
D
Don Skidmore 已提交
79 80
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598),
	 board_82598 },
81
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT),
82
	 board_82598 },
83
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT),
84
	 board_82598 },
85 86
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT),
	 board_82598 },
87 88
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2),
	 board_82598 },
89
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4),
90
	 board_82598 },
J
Jesse Brandeburg 已提交
91 92
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT),
	 board_82598 },
D
Donald Skidmore 已提交
93 94 95 96
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT),
	 board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM),
	 board_82598 },
97 98
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR),
	 board_82598 },
D
Donald Skidmore 已提交
99 100
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM),
	 board_82598 },
101 102
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX),
	 board_82598 },
103 104
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4),
	 board_82599 },
105 106
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM),
	 board_82599 },
107 108
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR),
	 board_82599 },
109 110
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP),
	 board_82599 },
111 112
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM),
	 board_82599 },
113 114
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ),
	 board_82599 },
115 116
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4),
	 board_82599 },
117 118 119 120
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE),
	 board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE),
	 board_82599 },
121 122
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM),
	 board_82599 },
123 124
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE),
	 board_82599 },
D
Don Skidmore 已提交
125
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T),
126
	 board_X540 },
E
Emil Tantilov 已提交
127 128
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2),
	 board_82599 },
129 130 131 132 133 134

	/* required last entry */
	{0, }
};
MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);

135
#ifdef CONFIG_IXGBE_DCA
136
static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
137
			    void *p);
138 139 140 141 142 143 144
static struct notifier_block dca_notifier = {
	.notifier_call = ixgbe_notify_dca,
	.next          = NULL,
	.priority      = 0
};
#endif

145 146 147
#ifdef CONFIG_PCI_IOV
static unsigned int max_vfs;
module_param(max_vfs, uint, 0);
148 149
MODULE_PARM_DESC(max_vfs,
		 "Maximum number of virtual functions to allocate per physical function");
150 151
#endif /* CONFIG_PCI_IOV */

152 153 154 155 156 157 158
MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
MODULE_LICENSE("GPL");
MODULE_VERSION(DRV_VERSION);

#define DEFAULT_DEBUG_LEVEL_SHIFT 3

159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185
static inline void ixgbe_disable_sriov(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 gcr;
	u32 gpie;
	u32 vmdctl;

#ifdef CONFIG_PCI_IOV
	/* disable iov and allow time for transactions to clear */
	pci_disable_sriov(adapter->pdev);
#endif

	/* turn off device IOV mode */
	gcr = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
	gcr &= ~(IXGBE_GCR_EXT_SRIOV);
	IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr);
	gpie = IXGBE_READ_REG(hw, IXGBE_GPIE);
	gpie &= ~IXGBE_GPIE_VTMODE_MASK;
	IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);

	/* set default pool back to 0 */
	vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
	vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
	IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);

	/* take a breather then clean up driver data */
	msleep(100);
186 187

	kfree(adapter->vfinfo);
188 189 190 191 192 193
	adapter->vfinfo = NULL;

	adapter->num_vfs = 0;
	adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
}

194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209
static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
{
	if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
	    !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
		schedule_work(&adapter->service_task);
}

static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
{
	BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));

	/* flush memory to make sure state is correct before next watchog */
	smp_mb__before_clear_bit();
	clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
}

210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314
struct ixgbe_reg_info {
	u32 ofs;
	char *name;
};

static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {

	/* General Registers */
	{IXGBE_CTRL, "CTRL"},
	{IXGBE_STATUS, "STATUS"},
	{IXGBE_CTRL_EXT, "CTRL_EXT"},

	/* Interrupt Registers */
	{IXGBE_EICR, "EICR"},

	/* RX Registers */
	{IXGBE_SRRCTL(0), "SRRCTL"},
	{IXGBE_DCA_RXCTRL(0), "DRXCTL"},
	{IXGBE_RDLEN(0), "RDLEN"},
	{IXGBE_RDH(0), "RDH"},
	{IXGBE_RDT(0), "RDT"},
	{IXGBE_RXDCTL(0), "RXDCTL"},
	{IXGBE_RDBAL(0), "RDBAL"},
	{IXGBE_RDBAH(0), "RDBAH"},

	/* TX Registers */
	{IXGBE_TDBAL(0), "TDBAL"},
	{IXGBE_TDBAH(0), "TDBAH"},
	{IXGBE_TDLEN(0), "TDLEN"},
	{IXGBE_TDH(0), "TDH"},
	{IXGBE_TDT(0), "TDT"},
	{IXGBE_TXDCTL(0), "TXDCTL"},

	/* List Terminator */
	{}
};


/*
 * ixgbe_regdump - register printout routine
 */
static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
{
	int i = 0, j = 0;
	char rname[16];
	u32 regs[64];

	switch (reginfo->ofs) {
	case IXGBE_SRRCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
		break;
	case IXGBE_DCA_RXCTRL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
		break;
	case IXGBE_RDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
		break;
	case IXGBE_RDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
		break;
	case IXGBE_RDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
		break;
	case IXGBE_RXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
		break;
	case IXGBE_RDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
		break;
	case IXGBE_RDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
		break;
	case IXGBE_TDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
		break;
	case IXGBE_TDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
		break;
	case IXGBE_TDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
		break;
	case IXGBE_TDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
		break;
	case IXGBE_TDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
		break;
	case IXGBE_TXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
		break;
	default:
315
		pr_info("%-15s %08x\n", reginfo->name,
316 317 318 319 320 321
			IXGBE_READ_REG(hw, reginfo->ofs));
		return;
	}

	for (i = 0; i < 8; i++) {
		snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
322
		pr_err("%-15s", rname);
323
		for (j = 0; j < 8; j++)
324 325
			pr_cont(" %08x", regs[i*8+j]);
		pr_cont("\n");
326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354
	}

}

/*
 * ixgbe_dump - Print registers, tx-rings and rx-rings
 */
static void ixgbe_dump(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_reg_info *reginfo;
	int n = 0;
	struct ixgbe_ring *tx_ring;
	struct ixgbe_tx_buffer *tx_buffer_info;
	union ixgbe_adv_tx_desc *tx_desc;
	struct my_u0 { u64 a; u64 b; } *u0;
	struct ixgbe_ring *rx_ring;
	union ixgbe_adv_rx_desc *rx_desc;
	struct ixgbe_rx_buffer *rx_buffer_info;
	u32 staterr;
	int i = 0;

	if (!netif_msg_hw(adapter))
		return;

	/* Print netdevice Info */
	if (netdev) {
		dev_info(&adapter->pdev->dev, "Net device Info\n");
355
		pr_info("Device Name     state            "
356
			"trans_start      last_rx\n");
357 358 359 360 361
		pr_info("%-15s %016lX %016lX %016lX\n",
			netdev->name,
			netdev->state,
			netdev->trans_start,
			netdev->last_rx);
362 363 364 365
	}

	/* Print Registers */
	dev_info(&adapter->pdev->dev, "Register Dump\n");
366
	pr_info(" Register Name   Value\n");
367 368 369 370 371 372 373 374 375 376
	for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
	     reginfo->name; reginfo++) {
		ixgbe_regdump(hw, reginfo);
	}

	/* Print TX Ring Summary */
	if (!netdev || !netif_running(netdev))
		goto exit;

	dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
377
	pr_info("Queue [NTU] [NTC] [bi(ntc)->dma  ] leng ntw timestamp\n");
378 379 380 381
	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
		tx_buffer_info =
			&tx_ring->tx_buffer_info[tx_ring->next_to_clean];
382
		pr_info(" %5d %5X %5X %016llX %04X %3X %016llX\n",
383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408
			   n, tx_ring->next_to_use, tx_ring->next_to_clean,
			   (u64)tx_buffer_info->dma,
			   tx_buffer_info->length,
			   tx_buffer_info->next_to_watch,
			   (u64)tx_buffer_info->time_stamp);
	}

	/* Print TX Rings */
	if (!netif_msg_tx_done(adapter))
		goto rx_ring_summary;

	dev_info(&adapter->pdev->dev, "TX Rings Dump\n");

	/* Transmit Descriptor Formats
	 *
	 * Advanced Transmit Descriptor
	 *   +--------------------------------------------------------------+
	 * 0 |         Buffer Address [63:0]                                |
	 *   +--------------------------------------------------------------+
	 * 8 |  PAYLEN  | PORTS  | IDX | STA | DCMD  |DTYP |  RSV |  DTALEN |
	 *   +--------------------------------------------------------------+
	 *   63       46 45    40 39 36 35 32 31   24 23 20 19              0
	 */

	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
409 410 411 412
		pr_info("------------------------------------\n");
		pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
		pr_info("------------------------------------\n");
		pr_info("T [desc]     [address 63:0  ] "
413 414 415 416
			"[PlPOIdStDDt Ln] [bi->dma       ] "
			"leng  ntw timestamp        bi->skb\n");

		for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
417
			tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
418 419
			tx_buffer_info = &tx_ring->tx_buffer_info[i];
			u0 = (struct my_u0 *)tx_desc;
420
			pr_info("T [0x%03X]    %016llX %016llX %016llX"
421 422 423 424 425 426 427 428 429 430
				" %04X  %3X %016llX %p", i,
				le64_to_cpu(u0->a),
				le64_to_cpu(u0->b),
				(u64)tx_buffer_info->dma,
				tx_buffer_info->length,
				tx_buffer_info->next_to_watch,
				(u64)tx_buffer_info->time_stamp,
				tx_buffer_info->skb);
			if (i == tx_ring->next_to_use &&
				i == tx_ring->next_to_clean)
431
				pr_cont(" NTC/U\n");
432
			else if (i == tx_ring->next_to_use)
433
				pr_cont(" NTU\n");
434
			else if (i == tx_ring->next_to_clean)
435
				pr_cont(" NTC\n");
436
			else
437
				pr_cont("\n");
438 439 440 441 442 443 444 445 446 447 448 449 450

			if (netif_msg_pktdata(adapter) &&
				tx_buffer_info->dma != 0)
				print_hex_dump(KERN_INFO, "",
					DUMP_PREFIX_ADDRESS, 16, 1,
					phys_to_virt(tx_buffer_info->dma),
					tx_buffer_info->length, true);
		}
	}

	/* Print RX Rings Summary */
rx_ring_summary:
	dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
451
	pr_info("Queue [NTU] [NTC]\n");
452 453
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
454 455
		pr_info("%5d %5X %5X\n",
			n, rx_ring->next_to_use, rx_ring->next_to_clean);
456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485
	}

	/* Print RX Rings */
	if (!netif_msg_rx_status(adapter))
		goto exit;

	dev_info(&adapter->pdev->dev, "RX Rings Dump\n");

	/* Advanced Receive Descriptor (Read) Format
	 *    63                                           1        0
	 *    +-----------------------------------------------------+
	 *  0 |       Packet Buffer Address [63:1]           |A0/NSE|
	 *    +----------------------------------------------+------+
	 *  8 |       Header Buffer Address [63:1]           |  DD  |
	 *    +-----------------------------------------------------+
	 *
	 *
	 * Advanced Receive Descriptor (Write-Back) Format
	 *
	 *   63       48 47    32 31  30      21 20 16 15   4 3     0
	 *   +------------------------------------------------------+
	 * 0 | Packet     IP     |SPH| HDR_LEN   | RSV|Packet|  RSS |
	 *   | Checksum   Ident  |   |           |    | Type | Type |
	 *   +------------------------------------------------------+
	 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
	 *   +------------------------------------------------------+
	 *   63       48 47    32 31            20 19               0
	 */
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
486 487 488 489
		pr_info("------------------------------------\n");
		pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
		pr_info("------------------------------------\n");
		pr_info("R  [desc]      [ PktBuf     A0] "
490 491
			"[  HeadBuf   DD] [bi->dma       ] [bi->skb] "
			"<-- Adv Rx Read format\n");
492
		pr_info("RWB[desc]      [PcsmIpSHl PtRs] "
493 494 495 496 497
			"[vl er S cks ln] ---------------- [bi->skb] "
			"<-- Adv Rx Write-Back format\n");

		for (i = 0; i < rx_ring->count; i++) {
			rx_buffer_info = &rx_ring->rx_buffer_info[i];
498
			rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
499 500 501 502
			u0 = (struct my_u0 *)rx_desc;
			staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
			if (staterr & IXGBE_RXD_STAT_DD) {
				/* Descriptor Done */
503
				pr_info("RWB[0x%03X]     %016llX "
504 505 506 507 508
					"%016llX ---------------- %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					rx_buffer_info->skb);
			} else {
509
				pr_info("R  [0x%03X]     %016llX "
510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534
					"%016llX %016llX %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					(u64)rx_buffer_info->dma,
					rx_buffer_info->skb);

				if (netif_msg_pktdata(adapter)) {
					print_hex_dump(KERN_INFO, "",
					   DUMP_PREFIX_ADDRESS, 16, 1,
					   phys_to_virt(rx_buffer_info->dma),
					   rx_ring->rx_buf_len, true);

					if (rx_ring->rx_buf_len
						< IXGBE_RXBUFFER_2048)
						print_hex_dump(KERN_INFO, "",
						  DUMP_PREFIX_ADDRESS, 16, 1,
						  phys_to_virt(
						    rx_buffer_info->page_dma +
						    rx_buffer_info->page_offset
						  ),
						  PAGE_SIZE/2, true);
				}
			}

			if (i == rx_ring->next_to_use)
535
				pr_cont(" NTU\n");
536
			else if (i == rx_ring->next_to_clean)
537
				pr_cont(" NTC\n");
538
			else
539
				pr_cont("\n");
540 541 542 543 544 545 546 547

		}
	}

exit:
	return;
}

548 549 550 551 552 553 554
static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware take over control of h/w */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
555
			ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
556 557 558 559 560 561 562 563 564
}

static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware know the driver has taken over */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
565
			ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
566
}
567

568 569 570 571 572 573 574 575 576
/*
 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
 * @adapter: pointer to adapter struct
 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
 * @queue: queue to map the corresponding interrupt to
 * @msix_vector: the vector to map to the corresponding queue
 *
 */
static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
577
			   u8 queue, u8 msix_vector)
578 579
{
	u32 ivar, index;
580 581 582 583 584 585 586 587 588 589 590 591 592
	struct ixgbe_hw *hw = &adapter->hw;
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		msix_vector |= IXGBE_IVAR_ALLOC_VAL;
		if (direction == -1)
			direction = 0;
		index = (((direction * 64) + queue) >> 2) & 0x1F;
		ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
		ivar &= ~(0xFF << (8 * (queue & 0x3)));
		ivar |= (msix_vector << (8 * (queue & 0x3)));
		IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
593
	case ixgbe_mac_X540:
594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615
		if (direction == -1) {
			/* other causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((queue & 1) * 8);
			ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
			break;
		} else {
			/* tx or rx causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((16 * (queue & 1)) + (8 * direction));
			ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
			break;
		}
	default:
		break;
	}
616 617
}

618
static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
619
					  u64 qmask)
620 621 622
{
	u32 mask;

623 624
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
625 626
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
627 628
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
629
	case ixgbe_mac_X540:
630 631 632 633
		mask = (qmask & 0xFFFFFFFF);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
		mask = (qmask >> 32);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
634 635 636
		break;
	default:
		break;
637 638 639
	}
}

640 641
void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *tx_ring,
				      struct ixgbe_tx_buffer *tx_buffer_info)
642
{
643 644
	if (tx_buffer_info->dma) {
		if (tx_buffer_info->mapped_as_page)
645
			dma_unmap_page(tx_ring->dev,
646 647
				       tx_buffer_info->dma,
				       tx_buffer_info->length,
648
				       DMA_TO_DEVICE);
649
		else
650
			dma_unmap_single(tx_ring->dev,
651 652
					 tx_buffer_info->dma,
					 tx_buffer_info->length,
653
					 DMA_TO_DEVICE);
654 655
		tx_buffer_info->dma = 0;
	}
656 657 658 659
	if (tx_buffer_info->skb) {
		dev_kfree_skb_any(tx_buffer_info->skb);
		tx_buffer_info->skb = NULL;
	}
660
	tx_buffer_info->time_stamp = 0;
661 662 663
	/* tx_buffer_info must be completely set up in the transmit path */
}

664
/**
665 666 667
 * ixgbe_dcb_txq_to_tc - convert a reg index to a traffic class
 * @adapter: driver private struct
 * @index: reg idx of queue to query (0-127)
668
 *
L
Lucas De Marchi 已提交
669
 * Helper function to determine the traffic index for a particular
670
 * register index.
671
 *
672
 * Returns : a tc index for use in range 0-7, or 0-3
673
 */
674
static u8 ixgbe_dcb_txq_to_tc(struct ixgbe_adapter *adapter, u8 reg_idx)
675
{
676
	int tc = -1;
677
	int dcb_i = netdev_get_num_tc(adapter->netdev);
678

679 680 681
	/* if DCB is not enabled the queues have no TC */
	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
		return tc;
682

683 684 685 686 687 688 689 690 691 692
	/* check valid range */
	if (reg_idx >= adapter->hw.mac.max_tx_queues)
		return tc;

	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
		tc = reg_idx >> 2;
		break;
	default:
		if (dcb_i != 4 && dcb_i != 8)
693
			break;
694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732

		/* if VMDq is enabled the lowest order bits determine TC */
		if (adapter->flags & (IXGBE_FLAG_SRIOV_ENABLED |
				      IXGBE_FLAG_VMDQ_ENABLED)) {
			tc = reg_idx & (dcb_i - 1);
			break;
		}

		/*
		 * Convert the reg_idx into the correct TC. This bitmask
		 * targets the last full 32 ring traffic class and assigns
		 * it a value of 1. From there the rest of the rings are
		 * based on shifting the mask further up to include the
		 * reg_idx / 16 and then reg_idx / 8. It assumes dcB_i
		 * will only ever be 8 or 4 and that reg_idx will never
		 * be greater then 128. The code without the power of 2
		 * optimizations would be:
		 * (((reg_idx % 32) + 32) * dcb_i) >> (9 - reg_idx / 32)
		 */
		tc = ((reg_idx & 0X1F) + 0x20) * dcb_i;
		tc >>= 9 - (reg_idx >> 5);
	}

	return tc;
}

static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
	u32 data = 0;
	u32 xoff[8] = {0};
	int i;

	if ((hw->fc.current_mode == ixgbe_fc_full) ||
	    (hw->fc.current_mode == ixgbe_fc_rx_pause)) {
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
733 734
			break;
		default:
735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754
			data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
		}
		hwstats->lxoffrxc += data;

		/* refill credits (no tx hang) if we received xoff */
		if (!data)
			return;

		for (i = 0; i < adapter->num_tx_queues; i++)
			clear_bit(__IXGBE_HANG_CHECK_ARMED,
				  &adapter->tx_ring[i]->state);
		return;
	} else if (!(adapter->dcb_cfg.pfc_mode_enable))
		return;

	/* update stats for each tc, only valid with PFC enabled */
	for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
755
			break;
756 757
		default:
			xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
758
		}
759 760 761 762 763 764 765 766 767 768
		hwstats->pxoffrxc[i] += xoff[i];
	}

	/* disarm tx queues that have received xoff frames */
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
		u32 tc = ixgbe_dcb_txq_to_tc(adapter, tx_ring->reg_idx);

		if (xoff[tc])
			clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
769 770 771
	}
}

772
static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
773
{
774 775 776 777 778 779
	return ring->tx_stats.completed;
}

static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
{
	struct ixgbe_adapter *adapter = netdev_priv(ring->netdev);
780 781
	struct ixgbe_hw *hw = &adapter->hw;

782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798
	u32 head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
	u32 tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));

	if (head != tail)
		return (head < tail) ?
			tail - head : (tail + ring->count - head);

	return 0;
}

static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
{
	u32 tx_done = ixgbe_get_tx_completed(tx_ring);
	u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
	u32 tx_pending = ixgbe_get_tx_pending(tx_ring);
	bool ret = false;

A
Alexander Duyck 已提交
799
	clear_check_for_tx_hang(tx_ring);
800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821

	/*
	 * Check for a hung queue, but be thorough. This verifies
	 * that a transmit has been completed since the previous
	 * check AND there is at least one packet pending. The
	 * ARMED bit is set to indicate a potential hang. The
	 * bit is cleared if a pause frame is received to remove
	 * false hang detection due to PFC or 802.3x frames. By
	 * requiring this to fail twice we avoid races with
	 * pfc clearing the ARMED bit and conditions where we
	 * run the check_tx_hang logic with a transmit completion
	 * pending but without time to complete it yet.
	 */
	if ((tx_done_old == tx_done) && tx_pending) {
		/* make sure it is true for two checks in a row */
		ret = test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
				       &tx_ring->state);
	} else {
		/* update completed stats and continue */
		tx_ring->tx_stats.tx_done_old = tx_done;
		/* reset the countdown */
		clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
822 823
	}

824
	return ret;
825 826
}

827 828
#define IXGBE_MAX_TXD_PWR       14
#define IXGBE_MAX_DATA_PER_TXD  (1 << IXGBE_MAX_TXD_PWR)
829 830 831 832 833

/* Tx Descriptors needed, worst case */
#define TXD_USE_COUNT(S) (((S) >> IXGBE_MAX_TXD_PWR) + \
			 (((S) & (IXGBE_MAX_DATA_PER_TXD - 1)) ? 1 : 0))
#define DESC_NEEDED (TXD_USE_COUNT(IXGBE_MAX_DATA_PER_TXD) /* skb->data */ + \
834
	MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE) + 1) /* for context */
835

836 837 838 839 840 841 842 843 844 845 846 847 848
/**
 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
 * @adapter: driver private struct
 **/
static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
{

	/* Do the reset outside of interrupt context */
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
		adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
		ixgbe_service_event_schedule(adapter);
	}
}
849

850 851
/**
 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
852
 * @q_vector: structure containing interrupt and ring information
853
 * @tx_ring: tx ring to clean
854
 **/
855
static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
856
			       struct ixgbe_ring *tx_ring)
857
{
858
	struct ixgbe_adapter *adapter = q_vector->adapter;
859 860
	union ixgbe_adv_tx_desc *tx_desc, *eop_desc;
	struct ixgbe_tx_buffer *tx_buffer_info;
861
	unsigned int total_bytes = 0, total_packets = 0;
862
	u16 i, eop, count = 0;
863 864

	i = tx_ring->next_to_clean;
865
	eop = tx_ring->tx_buffer_info[i].next_to_watch;
866
	eop_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
867 868

	while ((eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)) &&
869
	       (count < tx_ring->work_limit)) {
870
		bool cleaned = false;
871
		rmb(); /* read buffer_info after eop_desc */
872
		for ( ; !cleaned; count++) {
873
			tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
874
			tx_buffer_info = &tx_ring->tx_buffer_info[i];
875 876

			tx_desc->wb.status = 0;
877
			cleaned = (i == eop);
878

879 880 881
			i++;
			if (i == tx_ring->count)
				i = 0;
882

883 884 885
			if (cleaned && tx_buffer_info->skb) {
				total_bytes += tx_buffer_info->bytecount;
				total_packets += tx_buffer_info->gso_segs;
886
			}
887

888
			ixgbe_unmap_and_free_tx_resource(tx_ring,
889
							 tx_buffer_info);
890
		}
891

892
		tx_ring->tx_stats.completed++;
893
		eop = tx_ring->tx_buffer_info[i].next_to_watch;
894
		eop_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
895 896
	}

897
	tx_ring->next_to_clean = i;
898 899 900 901 902 903 904
	tx_ring->total_bytes += total_bytes;
	tx_ring->total_packets += total_packets;
	u64_stats_update_begin(&tx_ring->syncp);
	tx_ring->stats.packets += total_packets;
	tx_ring->stats.bytes += total_bytes;
	u64_stats_update_end(&tx_ring->syncp);

905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928
	if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
		/* schedule immediate reset if we believe we hung */
		struct ixgbe_hw *hw = &adapter->hw;
		tx_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
		e_err(drv, "Detected Tx Unit Hang\n"
			"  Tx Queue             <%d>\n"
			"  TDH, TDT             <%x>, <%x>\n"
			"  next_to_use          <%x>\n"
			"  next_to_clean        <%x>\n"
			"tx_buffer_info[next_to_clean]\n"
			"  time_stamp           <%lx>\n"
			"  jiffies              <%lx>\n",
			tx_ring->queue_index,
			IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
			IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
			tx_ring->next_to_use, eop,
			tx_ring->tx_buffer_info[eop].time_stamp, jiffies);

		netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);

		e_info(probe,
		       "tx hang %d detected on queue %d, resetting adapter\n",
			adapter->tx_timeout_count + 1, tx_ring->queue_index);

929
		/* schedule immediate reset if we believe we hung */
930
		ixgbe_tx_timeout_reset(adapter);
931 932 933 934

		/* the adapter is about to reset, no point in enabling stuff */
		return true;
	}
935

936
#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
937
	if (unlikely(count && netif_carrier_ok(tx_ring->netdev) &&
938
		     (IXGBE_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
939 940 941 942
		/* Make sure that anybody stopping the queue after this
		 * sees the new next_to_clean.
		 */
		smp_mb();
943
		if (__netif_subqueue_stopped(tx_ring->netdev, tx_ring->queue_index) &&
944
		    !test_bit(__IXGBE_DOWN, &adapter->state)) {
945
			netif_wake_subqueue(tx_ring->netdev, tx_ring->queue_index);
946
			++tx_ring->tx_stats.restart_queue;
947
		}
948
	}
949

950
	return count < tx_ring->work_limit;
951 952
}

953
#ifdef CONFIG_IXGBE_DCA
954
static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
955 956
				struct ixgbe_ring *rx_ring,
				int cpu)
957
{
958
	struct ixgbe_hw *hw = &adapter->hw;
959
	u32 rxctrl;
960 961 962 963 964 965 966 967 968
	u8 reg_idx = rx_ring->reg_idx;

	rxctrl = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(reg_idx));
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK;
		rxctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
969
	case ixgbe_mac_X540:
970 971 972 973 974 975
		rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK_82599;
		rxctrl |= (dca3_get_tag(&adapter->pdev->dev, cpu) <<
			   IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599);
		break;
	default:
		break;
976
	}
977 978 979 980
	rxctrl |= IXGBE_DCA_RXCTRL_DESC_DCA_EN;
	rxctrl |= IXGBE_DCA_RXCTRL_HEAD_DCA_EN;
	rxctrl &= ~(IXGBE_DCA_RXCTRL_DESC_RRO_EN);
	IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
981 982 983
}

static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
984 985
				struct ixgbe_ring *tx_ring,
				int cpu)
986
{
987
	struct ixgbe_hw *hw = &adapter->hw;
988
	u32 txctrl;
989 990 991 992 993 994 995 996 997 998 999
	u8 reg_idx = tx_ring->reg_idx;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(reg_idx));
		txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK;
		txctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
		txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
		IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(reg_idx), txctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1000
	case ixgbe_mac_X540:
1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
		txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL_82599(reg_idx));
		txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK_82599;
		txctrl |= (dca3_get_tag(&adapter->pdev->dev, cpu) <<
			   IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599);
		txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
		IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL_82599(reg_idx), txctrl);
		break;
	default:
		break;
	}
}

static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
{
	struct ixgbe_adapter *adapter = q_vector->adapter;
1016
	int cpu = get_cpu();
1017 1018
	long r_idx;
	int i;
1019

1020 1021 1022 1023 1024 1025 1026 1027
	if (q_vector->cpu == cpu)
		goto out_no_update;

	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	for (i = 0; i < q_vector->txr_count; i++) {
		ixgbe_update_tx_dca(adapter, adapter->tx_ring[r_idx], cpu);
		r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
				      r_idx + 1);
1028
	}
1029 1030 1031 1032 1033 1034 1035 1036 1037 1038

	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
	for (i = 0; i < q_vector->rxr_count; i++) {
		ixgbe_update_rx_dca(adapter, adapter->rx_ring[r_idx], cpu);
		r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
				      r_idx + 1);
	}

	q_vector->cpu = cpu;
out_no_update:
1039 1040 1041 1042 1043
	put_cpu();
}

static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
{
1044
	int num_q_vectors;
1045 1046 1047 1048 1049
	int i;

	if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
		return;

1050 1051 1052
	/* always use CB2 mode, difference is masked in the CB driver */
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);

1053 1054 1055 1056 1057 1058 1059 1060
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
		num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
	else
		num_q_vectors = 1;

	for (i = 0; i < num_q_vectors; i++) {
		adapter->q_vector[i]->cpu = -1;
		ixgbe_update_dca(adapter->q_vector[i]);
1061 1062 1063 1064 1065
	}
}

static int __ixgbe_notify_dca(struct device *dev, void *data)
{
1066
	struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
1067 1068
	unsigned long event = *(unsigned long *)data;

1069 1070 1071
	if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
		return 0;

1072 1073
	switch (event) {
	case DCA_PROVIDER_ADD:
1074 1075 1076
		/* if we're already enabled, don't do it again */
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
			break;
1077
		if (dca_add_requester(dev) == 0) {
1078
			adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091
			ixgbe_setup_dca(adapter);
			break;
		}
		/* Fall Through since DCA is disabled. */
	case DCA_PROVIDER_REMOVE:
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
			dca_remove_requester(dev);
			adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
		}
		break;
	}

1092
	return 0;
1093
}
1094
#endif /* CONFIG_IXGBE_DCA */
E
Emil Tantilov 已提交
1095 1096 1097 1098 1099 1100 1101

static inline void ixgbe_rx_hash(union ixgbe_adv_rx_desc *rx_desc,
				 struct sk_buff *skb)
{
	skb->rxhash = le32_to_cpu(rx_desc->wb.lower.hi_dword.rss);
}

1102 1103 1104 1105
/**
 * ixgbe_receive_skb - Send a completed packet up the stack
 * @adapter: board private structure
 * @skb: packet to send up
1106 1107 1108
 * @status: hardware indication of status of receive
 * @rx_ring: rx descriptor ring (for a specific queue) to setup
 * @rx_desc: rx descriptor
1109
 **/
H
Herbert Xu 已提交
1110
static void ixgbe_receive_skb(struct ixgbe_q_vector *q_vector,
1111 1112 1113
			      struct sk_buff *skb, u8 status,
			      struct ixgbe_ring *ring,
			      union ixgbe_adv_rx_desc *rx_desc)
1114
{
H
Herbert Xu 已提交
1115 1116
	struct ixgbe_adapter *adapter = q_vector->adapter;
	struct napi_struct *napi = &q_vector->napi;
1117 1118
	bool is_vlan = (status & IXGBE_RXD_STAT_VP);
	u16 tag = le16_to_cpu(rx_desc->wb.upper.vlan);
1119

1120 1121 1122 1123 1124 1125 1126
	if (is_vlan && (tag & VLAN_VID_MASK))
		__vlan_hwaccel_put_tag(skb, tag);

	if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
		napi_gro_receive(napi, skb);
	else
		netif_rx(skb);
1127 1128
}

1129 1130 1131 1132 1133 1134
/**
 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
 * @adapter: address of board private structure
 * @status_err: hardware indication of status of receive
 * @skb: skb currently being received and modified
 **/
1135
static inline void ixgbe_rx_checksum(struct ixgbe_adapter *adapter,
1136 1137
				     union ixgbe_adv_rx_desc *rx_desc,
				     struct sk_buff *skb)
1138
{
1139 1140
	u32 status_err = le32_to_cpu(rx_desc->wb.upper.status_error);

1141
	skb_checksum_none_assert(skb);
1142

1143 1144
	/* Rx csum disabled */
	if (!(adapter->flags & IXGBE_FLAG_RX_CSUM_ENABLED))
1145
		return;
1146 1147 1148 1149

	/* if IP and error */
	if ((status_err & IXGBE_RXD_STAT_IPCS) &&
	    (status_err & IXGBE_RXDADV_ERR_IPE)) {
1150 1151 1152
		adapter->hw_csum_rx_error++;
		return;
	}
1153 1154 1155 1156 1157

	if (!(status_err & IXGBE_RXD_STAT_L4CS))
		return;

	if (status_err & IXGBE_RXDADV_ERR_TCPE) {
1158 1159 1160 1161 1162 1163 1164 1165 1166 1167
		u16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;

		/*
		 * 82599 errata, UDP frames with a 0 checksum can be marked as
		 * checksum errors.
		 */
		if ((pkt_info & IXGBE_RXDADV_PKTTYPE_UDP) &&
		    (adapter->hw.mac.type == ixgbe_mac_82599EB))
			return;

1168 1169 1170 1171
		adapter->hw_csum_rx_error++;
		return;
	}

1172
	/* It must be a TCP or UDP packet with a valid checksum */
1173
	skb->ip_summed = CHECKSUM_UNNECESSARY;
1174 1175
}

1176
static inline void ixgbe_release_rx_desc(struct ixgbe_ring *rx_ring, u32 val)
1177 1178 1179 1180 1181 1182 1183 1184
{
	/*
	 * Force memory writes to complete before letting h/w
	 * know there are new descriptors to fetch.  (Only
	 * applicable for weak-ordered memory model archs,
	 * such as IA-64).
	 */
	wmb();
1185
	writel(val, rx_ring->tail);
1186 1187
}

1188 1189
/**
 * ixgbe_alloc_rx_buffers - Replace used receive buffers; packet split
1190 1191
 * @rx_ring: ring to place buffers on
 * @cleaned_count: number of buffers to replace
1192
 **/
1193
void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
1194 1195
{
	union ixgbe_adv_rx_desc *rx_desc;
1196
	struct ixgbe_rx_buffer *bi;
1197 1198
	struct sk_buff *skb;
	u16 i = rx_ring->next_to_use;
1199

1200 1201 1202 1203
	/* do nothing if no valid netdev defined */
	if (!rx_ring->netdev)
		return;

1204
	while (cleaned_count--) {
1205
		rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
1206 1207
		bi = &rx_ring->rx_buffer_info[i];
		skb = bi->skb;
1208

1209
		if (!skb) {
1210
			skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1211
							rx_ring->rx_buf_len);
1212
			if (!skb) {
1213
				rx_ring->rx_stats.alloc_rx_buff_failed++;
1214 1215
				goto no_buffers;
			}
1216 1217
			/* initialize queue mapping */
			skb_record_rx_queue(skb, rx_ring->queue_index);
1218
			bi->skb = skb;
1219
		}
1220

1221
		if (!bi->dma) {
1222
			bi->dma = dma_map_single(rx_ring->dev,
1223
						 skb->data,
1224
						 rx_ring->rx_buf_len,
1225
						 DMA_FROM_DEVICE);
1226
			if (dma_mapping_error(rx_ring->dev, bi->dma)) {
1227
				rx_ring->rx_stats.alloc_rx_buff_failed++;
1228 1229 1230
				bi->dma = 0;
				goto no_buffers;
			}
1231
		}
1232

A
Alexander Duyck 已提交
1233
		if (ring_is_ps_enabled(rx_ring)) {
1234
			if (!bi->page) {
1235
				bi->page = netdev_alloc_page(rx_ring->netdev);
1236
				if (!bi->page) {
1237
					rx_ring->rx_stats.alloc_rx_page_failed++;
1238 1239 1240 1241 1242 1243 1244
					goto no_buffers;
				}
			}

			if (!bi->page_dma) {
				/* use a half page if we're re-using */
				bi->page_offset ^= PAGE_SIZE / 2;
1245
				bi->page_dma = dma_map_page(rx_ring->dev,
1246 1247 1248 1249
							    bi->page,
							    bi->page_offset,
							    PAGE_SIZE / 2,
							    DMA_FROM_DEVICE);
1250
				if (dma_mapping_error(rx_ring->dev,
1251
						      bi->page_dma)) {
1252
					rx_ring->rx_stats.alloc_rx_page_failed++;
1253 1254 1255 1256 1257 1258 1259
					bi->page_dma = 0;
					goto no_buffers;
				}
			}

			/* Refresh the desc even if buffer_addrs didn't change
			 * because each write-back erases this info. */
1260 1261
			rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
			rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
1262
		} else {
1263
			rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
1264
			rx_desc->read.hdr_addr = 0;
1265 1266 1267 1268 1269 1270
		}

		i++;
		if (i == rx_ring->count)
			i = 0;
	}
1271

1272 1273 1274
no_buffers:
	if (rx_ring->next_to_use != i) {
		rx_ring->next_to_use = i;
1275
		ixgbe_release_rx_desc(rx_ring, i);
1276 1277 1278
	}
}

1279
static inline u16 ixgbe_get_hlen(union ixgbe_adv_rx_desc *rx_desc)
1280
{
1281 1282 1283 1284 1285 1286 1287 1288 1289 1290
	/* HW will not DMA in data larger than the given buffer, even if it
	 * parses the (NFS, of course) header to be larger.  In that case, it
	 * fills the header buffer and spills the rest into the page.
	 */
	u16 hdr_info = le16_to_cpu(rx_desc->wb.lower.lo_dword.hs_rss.hdr_info);
	u16 hlen = (hdr_info &  IXGBE_RXDADV_HDRBUFLEN_MASK) >>
		    IXGBE_RXDADV_HDRBUFLEN_SHIFT;
	if (hlen > IXGBE_RX_HDR_SIZE)
		hlen = IXGBE_RX_HDR_SIZE;
	return hlen;
1291 1292
}

A
Alexander Duyck 已提交
1293 1294 1295 1296 1297 1298 1299 1300
/**
 * ixgbe_transform_rsc_queue - change rsc queue into a full packet
 * @skb: pointer to the last skb in the rsc queue
 *
 * This function changes a queue full of hw rsc buffers into a completed
 * packet.  It uses the ->prev pointers to find the first packet and then
 * turns it into the frag list owner.
 **/
1301
static inline struct sk_buff *ixgbe_transform_rsc_queue(struct sk_buff *skb)
A
Alexander Duyck 已提交
1302 1303
{
	unsigned int frag_list_size = 0;
1304
	unsigned int skb_cnt = 1;
A
Alexander Duyck 已提交
1305 1306 1307 1308 1309 1310

	while (skb->prev) {
		struct sk_buff *prev = skb->prev;
		frag_list_size += skb->len;
		skb->prev = NULL;
		skb = prev;
1311
		skb_cnt++;
A
Alexander Duyck 已提交
1312 1313 1314 1315 1316 1317 1318
	}

	skb_shinfo(skb)->frag_list = skb->next;
	skb->next = NULL;
	skb->len += frag_list_size;
	skb->data_len += frag_list_size;
	skb->truesize += frag_list_size;
1319 1320
	IXGBE_RSC_CB(skb)->skb_cnt = skb_cnt;

A
Alexander Duyck 已提交
1321 1322 1323
	return skb;
}

1324 1325 1326 1327 1328
static inline bool ixgbe_get_rsc_state(union ixgbe_adv_rx_desc *rx_desc)
{
	return !!(le32_to_cpu(rx_desc->wb.lower.lo_dword.data) &
		IXGBE_RXDADV_RSCCNT_MASK);
}
1329

1330
static void ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
1331 1332
			       struct ixgbe_ring *rx_ring,
			       int *work_done, int work_to_do)
1333
{
H
Herbert Xu 已提交
1334
	struct ixgbe_adapter *adapter = q_vector->adapter;
1335 1336 1337
	union ixgbe_adv_rx_desc *rx_desc, *next_rxd;
	struct ixgbe_rx_buffer *rx_buffer_info, *next_buffer;
	struct sk_buff *skb;
1338
	unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1339
	const int current_node = numa_node_id();
1340 1341 1342
#ifdef IXGBE_FCOE
	int ddp_bytes = 0;
#endif /* IXGBE_FCOE */
1343 1344 1345
	u32 staterr;
	u16 i;
	u16 cleaned_count = 0;
1346
	bool pkt_is_rsc = false;
1347 1348

	i = rx_ring->next_to_clean;
1349
	rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
1350 1351 1352
	staterr = le32_to_cpu(rx_desc->wb.upper.status_error);

	while (staterr & IXGBE_RXD_STAT_DD) {
1353
		u32 upper_len = 0;
1354

1355
		rmb(); /* read descriptor and rx_buffer_info after status DD */
1356

1357 1358
		rx_buffer_info = &rx_ring->rx_buffer_info[i];

1359 1360
		skb = rx_buffer_info->skb;
		rx_buffer_info->skb = NULL;
1361
		prefetch(skb->data);
1362

1363
		if (ring_is_rsc_enabled(rx_ring))
1364
			pkt_is_rsc = ixgbe_get_rsc_state(rx_desc);
1365 1366

		/* if this is a skb from previous receive DMA will be 0 */
1367
		if (rx_buffer_info->dma) {
1368
			u16 hlen;
1369
			if (pkt_is_rsc &&
1370 1371
			    !(staterr & IXGBE_RXD_STAT_EOP) &&
			    !skb->prev) {
1372 1373 1374 1375 1376 1377 1378
				/*
				 * When HWRSC is enabled, delay unmapping
				 * of the first packet. It carries the
				 * header information, HW may still
				 * access the header after the writeback.
				 * Only unmap it when EOP is reached
				 */
1379
				IXGBE_RSC_CB(skb)->delay_unmap = true;
1380
				IXGBE_RSC_CB(skb)->dma = rx_buffer_info->dma;
1381
			} else {
1382
				dma_unmap_single(rx_ring->dev,
1383 1384 1385
						 rx_buffer_info->dma,
						 rx_ring->rx_buf_len,
						 DMA_FROM_DEVICE);
1386
			}
J
Jesse Brandeburg 已提交
1387
			rx_buffer_info->dma = 0;
1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399

			if (ring_is_ps_enabled(rx_ring)) {
				hlen = ixgbe_get_hlen(rx_desc);
				upper_len = le16_to_cpu(rx_desc->wb.upper.length);
			} else {
				hlen = le16_to_cpu(rx_desc->wb.upper.length);
			}

			skb_put(skb, hlen);
		} else {
			/* assume packet split since header is unmapped */
			upper_len = le16_to_cpu(rx_desc->wb.upper.length);
1400 1401 1402
		}

		if (upper_len) {
1403 1404 1405 1406
			dma_unmap_page(rx_ring->dev,
				       rx_buffer_info->page_dma,
				       PAGE_SIZE / 2,
				       DMA_FROM_DEVICE);
1407 1408
			rx_buffer_info->page_dma = 0;
			skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
1409 1410 1411
					   rx_buffer_info->page,
					   rx_buffer_info->page_offset,
					   upper_len);
1412

1413 1414
			if ((page_count(rx_buffer_info->page) == 1) &&
			    (page_to_nid(rx_buffer_info->page) == current_node))
1415
				get_page(rx_buffer_info->page);
1416 1417
			else
				rx_buffer_info->page = NULL;
1418 1419 1420 1421 1422 1423 1424 1425 1426 1427

			skb->len += upper_len;
			skb->data_len += upper_len;
			skb->truesize += upper_len;
		}

		i++;
		if (i == rx_ring->count)
			i = 0;

1428
		next_rxd = IXGBE_RX_DESC_ADV(rx_ring, i);
1429 1430
		prefetch(next_rxd);
		cleaned_count++;
A
Alexander Duyck 已提交
1431

1432
		if (pkt_is_rsc) {
A
Alexander Duyck 已提交
1433 1434 1435 1436 1437 1438 1439
			u32 nextp = (staterr & IXGBE_RXDADV_NEXTP_MASK) >>
				     IXGBE_RXDADV_NEXTP_SHIFT;
			next_buffer = &rx_ring->rx_buffer_info[nextp];
		} else {
			next_buffer = &rx_ring->rx_buffer_info[i];
		}

1440
		if (!(staterr & IXGBE_RXD_STAT_EOP)) {
A
Alexander Duyck 已提交
1441
			if (ring_is_ps_enabled(rx_ring)) {
A
Alexander Duyck 已提交
1442 1443 1444 1445 1446 1447 1448 1449
				rx_buffer_info->skb = next_buffer->skb;
				rx_buffer_info->dma = next_buffer->dma;
				next_buffer->skb = skb;
				next_buffer->dma = 0;
			} else {
				skb->next = next_buffer->skb;
				skb->next->prev = skb;
			}
1450
			rx_ring->rx_stats.non_eop_descs++;
1451 1452 1453
			goto next_desc;
		}

1454 1455 1456 1457 1458 1459 1460 1461 1462
		if (skb->prev) {
			skb = ixgbe_transform_rsc_queue(skb);
			/* if we got here without RSC the packet is invalid */
			if (!pkt_is_rsc) {
				__pskb_trim(skb, 0);
				rx_buffer_info->skb = skb;
				goto next_desc;
			}
		}
1463 1464 1465 1466 1467 1468 1469 1470 1471 1472

		if (ring_is_rsc_enabled(rx_ring)) {
			if (IXGBE_RSC_CB(skb)->delay_unmap) {
				dma_unmap_single(rx_ring->dev,
						 IXGBE_RSC_CB(skb)->dma,
						 rx_ring->rx_buf_len,
						 DMA_FROM_DEVICE);
				IXGBE_RSC_CB(skb)->dma = 0;
				IXGBE_RSC_CB(skb)->delay_unmap = false;
			}
1473 1474
		}
		if (pkt_is_rsc) {
1475 1476
			if (ring_is_ps_enabled(rx_ring))
				rx_ring->rx_stats.rsc_count +=
1477
					skb_shinfo(skb)->nr_frags;
1478
			else
1479 1480
				rx_ring->rx_stats.rsc_count +=
					IXGBE_RSC_CB(skb)->skb_cnt;
1481 1482 1483 1484
			rx_ring->rx_stats.rsc_flush++;
		}

		/* ERR_MASK will only have valid bits if EOP set */
1485
		if (staterr & IXGBE_RXDADV_ERR_FRAME_ERR_MASK) {
1486 1487 1488
			/* trim packet back to size 0 and recycle it */
			__pskb_trim(skb, 0);
			rx_buffer_info->skb = skb;
1489 1490 1491
			goto next_desc;
		}

1492
		ixgbe_rx_checksum(adapter, rx_desc, skb);
E
Emil Tantilov 已提交
1493 1494
		if (adapter->netdev->features & NETIF_F_RXHASH)
			ixgbe_rx_hash(rx_desc, skb);
1495 1496 1497 1498 1499

		/* probably a little skewed due to removing CRC */
		total_rx_bytes += skb->len;
		total_rx_packets++;

1500
		skb->protocol = eth_type_trans(skb, rx_ring->netdev);
1501 1502
#ifdef IXGBE_FCOE
		/* if ddp, not passing to ULD unless for FCP_RSP or error */
1503 1504 1505
		if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
			ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
			if (!ddp_bytes)
1506
				goto next_desc;
1507
		}
1508
#endif /* IXGBE_FCOE */
1509
		ixgbe_receive_skb(q_vector, skb, staterr, rx_ring, rx_desc);
1510 1511 1512 1513

next_desc:
		rx_desc->wb.upper.status_error = 0;

1514 1515 1516 1517
		(*work_done)++;
		if (*work_done >= work_to_do)
			break;

1518 1519
		/* return some buffers to hardware, one at a time is too slow */
		if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
1520
			ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
1521 1522 1523 1524 1525 1526
			cleaned_count = 0;
		}

		/* use prefetched values */
		rx_desc = next_rxd;
		staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
1527 1528
	}

1529 1530 1531 1532
	rx_ring->next_to_clean = i;
	cleaned_count = IXGBE_DESC_UNUSED(rx_ring);

	if (cleaned_count)
1533
		ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
1534

1535 1536 1537 1538 1539
#ifdef IXGBE_FCOE
	/* include DDPed FCoE data */
	if (ddp_bytes > 0) {
		unsigned int mss;

1540
		mss = rx_ring->netdev->mtu - sizeof(struct fcoe_hdr) -
1541 1542 1543 1544 1545 1546 1547 1548 1549
			sizeof(struct fc_frame_header) -
			sizeof(struct fcoe_crc_eof);
		if (mss > 512)
			mss &= ~511;
		total_rx_bytes += ddp_bytes;
		total_rx_packets += DIV_ROUND_UP(ddp_bytes, mss);
	}
#endif /* IXGBE_FCOE */

1550 1551
	rx_ring->total_packets += total_rx_packets;
	rx_ring->total_bytes += total_rx_bytes;
1552 1553 1554 1555
	u64_stats_update_begin(&rx_ring->syncp);
	rx_ring->stats.packets += total_rx_packets;
	rx_ring->stats.bytes += total_rx_bytes;
	u64_stats_update_end(&rx_ring->syncp);
1556 1557
}

1558
static int ixgbe_clean_rxonly(struct napi_struct *, int);
1559 1560 1561 1562 1563 1564 1565 1566 1567
/**
 * ixgbe_configure_msix - Configure MSI-X hardware
 * @adapter: board private structure
 *
 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
 * interrupts.
 **/
static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
{
1568
	struct ixgbe_q_vector *q_vector;
1569
	int i, q_vectors, v_idx, r_idx;
1570
	u32 mask;
1571

1572
	q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1573

1574 1575
	/*
	 * Populate the IVAR table and set the ITR values to the
1576 1577 1578
	 * corresponding register.
	 */
	for (v_idx = 0; v_idx < q_vectors; v_idx++) {
1579
		q_vector = adapter->q_vector[v_idx];
1580
		/* XXX for_each_set_bit(...) */
1581
		r_idx = find_first_bit(q_vector->rxr_idx,
1582
				       adapter->num_rx_queues);
1583 1584

		for (i = 0; i < q_vector->rxr_count; i++) {
1585 1586
			u8 reg_idx = adapter->rx_ring[r_idx]->reg_idx;
			ixgbe_set_ivar(adapter, 0, reg_idx, v_idx);
1587
			r_idx = find_next_bit(q_vector->rxr_idx,
1588 1589
					      adapter->num_rx_queues,
					      r_idx + 1);
1590 1591
		}
		r_idx = find_first_bit(q_vector->txr_idx,
1592
				       adapter->num_tx_queues);
1593 1594

		for (i = 0; i < q_vector->txr_count; i++) {
1595 1596
			u8 reg_idx = adapter->tx_ring[r_idx]->reg_idx;
			ixgbe_set_ivar(adapter, 1, reg_idx, v_idx);
1597
			r_idx = find_next_bit(q_vector->txr_idx,
1598 1599
					      adapter->num_tx_queues,
					      r_idx + 1);
1600 1601 1602
		}

		if (q_vector->txr_count && !q_vector->rxr_count)
1603 1604
			/* tx only */
			q_vector->eitr = adapter->tx_eitr_param;
1605
		else if (q_vector->rxr_count)
1606 1607
			/* rx or mixed */
			q_vector->eitr = adapter->rx_eitr_param;
1608

1609
		ixgbe_write_eitr(q_vector);
1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624
		/* If Flow Director is enabled, set interrupt affinity */
		if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
		    (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)) {
			/*
			 * Allocate the affinity_hint cpumask, assign the mask
			 * for this vector, and set our affinity_hint for
			 * this irq.
			 */
			if (!alloc_cpumask_var(&q_vector->affinity_mask,
			                       GFP_KERNEL))
				return;
			cpumask_set_cpu(v_idx, q_vector->affinity_mask);
			irq_set_affinity_hint(adapter->msix_entries[v_idx].vector,
			                      q_vector->affinity_mask);
		}
1625 1626
	}

1627 1628
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
1629
		ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
1630
			       v_idx);
1631 1632
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1633
	case ixgbe_mac_X540:
1634
		ixgbe_set_ivar(adapter, -1, 1, v_idx);
1635 1636 1637 1638 1639
		break;

	default:
		break;
	}
1640 1641
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);

1642
	/* set up to autoclear timer, and the vectors */
1643
	mask = IXGBE_EIMS_ENABLE_MASK;
1644 1645 1646 1647 1648 1649
	if (adapter->num_vfs)
		mask &= ~(IXGBE_EIMS_OTHER |
			  IXGBE_EIMS_MAILBOX |
			  IXGBE_EIMS_LSC);
	else
		mask &= ~(IXGBE_EIMS_OTHER | IXGBE_EIMS_LSC);
1650
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
1651 1652
}

1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678
enum latency_range {
	lowest_latency = 0,
	low_latency = 1,
	bulk_latency = 2,
	latency_invalid = 255
};

/**
 * ixgbe_update_itr - update the dynamic ITR value based on statistics
 * @adapter: pointer to adapter
 * @eitr: eitr setting (ints per sec) to give last timeslice
 * @itr_setting: current throttle rate in ints/second
 * @packets: the number of packets during this measurement interval
 * @bytes: the number of bytes during this measurement interval
 *
 *      Stores a new ITR value based on packets and byte
 *      counts during the last interrupt.  The advantage of per interrupt
 *      computation is faster updates and more accurate ITR for the current
 *      traffic pattern.  Constants in this function were computed
 *      based on theoretical maximum wire speed and thresholds were set based
 *      on testing data as well as attempting to minimize response time
 *      while increasing bulk throughput.
 *      this functionality is controlled by the InterruptThrottleRate module
 *      parameter (see ixgbe_param.c)
 **/
static u8 ixgbe_update_itr(struct ixgbe_adapter *adapter,
1679 1680
			   u32 eitr, u8 itr_setting,
			   int packets, int bytes)
1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719
{
	unsigned int retval = itr_setting;
	u32 timepassed_us;
	u64 bytes_perint;

	if (packets == 0)
		goto update_itr_done;


	/* simple throttlerate management
	 *    0-20MB/s lowest (100000 ints/s)
	 *   20-100MB/s low   (20000 ints/s)
	 *  100-1249MB/s bulk (8000 ints/s)
	 */
	/* what was last interrupt timeslice? */
	timepassed_us = 1000000/eitr;
	bytes_perint = bytes / timepassed_us; /* bytes/usec */

	switch (itr_setting) {
	case lowest_latency:
		if (bytes_perint > adapter->eitr_low)
			retval = low_latency;
		break;
	case low_latency:
		if (bytes_perint > adapter->eitr_high)
			retval = bulk_latency;
		else if (bytes_perint <= adapter->eitr_low)
			retval = lowest_latency;
		break;
	case bulk_latency:
		if (bytes_perint <= adapter->eitr_high)
			retval = low_latency;
		break;
	}

update_itr_done:
	return retval;
}

1720 1721
/**
 * ixgbe_write_eitr - write EITR register in hardware specific way
1722
 * @q_vector: structure containing interrupt and ring information
1723 1724 1725 1726 1727
 *
 * This function is made to be called by ethtool and by the driver
 * when it needs to update EITR registers at runtime.  Hardware
 * specific quirks/differences are taken care of here.
 */
1728
void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
1729
{
1730
	struct ixgbe_adapter *adapter = q_vector->adapter;
1731
	struct ixgbe_hw *hw = &adapter->hw;
1732 1733 1734
	int v_idx = q_vector->v_idx;
	u32 itr_reg = EITR_INTS_PER_SEC_TO_REG(q_vector->eitr);

1735 1736
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
1737 1738
		/* must write high and low 16 bits to reset counter */
		itr_reg |= (itr_reg << 16);
1739 1740
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1741
	case ixgbe_mac_X540:
1742
		/*
D
Don Skidmore 已提交
1743
		 * 82599 and X540 can support a value of zero, so allow it for
1744 1745 1746 1747 1748 1749 1750
		 * max interrupt rate, but there is an errata where it can
		 * not be zero with RSC
		 */
		if (itr_reg == 8 &&
		    !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
			itr_reg = 0;

1751 1752 1753 1754 1755
		/*
		 * set the WDIS bit to not clear the timer bits and cause an
		 * immediate assertion of the interrupt
		 */
		itr_reg |= IXGBE_EITR_CNT_WDIS;
1756 1757 1758
		break;
	default:
		break;
1759 1760 1761 1762
	}
	IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
}

1763 1764 1765
static void ixgbe_set_itr_msix(struct ixgbe_q_vector *q_vector)
{
	struct ixgbe_adapter *adapter = q_vector->adapter;
1766
	int i, r_idx;
1767 1768 1769 1770 1771
	u32 new_itr;
	u8 current_itr, ret_itr;

	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	for (i = 0; i < q_vector->txr_count; i++) {
1772
		struct ixgbe_ring *tx_ring = adapter->tx_ring[r_idx];
1773
		ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
1774 1775 1776
					   q_vector->tx_itr,
					   tx_ring->total_packets,
					   tx_ring->total_bytes);
1777 1778
		/* if the result for this queue would decrease interrupt
		 * rate for this vector then use that result */
1779
		q_vector->tx_itr = ((q_vector->tx_itr > ret_itr) ?
1780
				    q_vector->tx_itr - 1 : ret_itr);
1781
		r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
1782
				      r_idx + 1);
1783 1784 1785 1786
	}

	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
	for (i = 0; i < q_vector->rxr_count; i++) {
1787
		struct ixgbe_ring *rx_ring = adapter->rx_ring[r_idx];
1788
		ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
1789 1790 1791
					   q_vector->rx_itr,
					   rx_ring->total_packets,
					   rx_ring->total_bytes);
1792 1793
		/* if the result for this queue would decrease interrupt
		 * rate for this vector then use that result */
1794
		q_vector->rx_itr = ((q_vector->rx_itr > ret_itr) ?
1795
				    q_vector->rx_itr - 1 : ret_itr);
1796
		r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
1797
				      r_idx + 1);
1798 1799
	}

1800
	current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816

	switch (current_itr) {
	/* counts and packets in update_itr are dependent on these numbers */
	case lowest_latency:
		new_itr = 100000;
		break;
	case low_latency:
		new_itr = 20000; /* aka hwitr = ~200 */
		break;
	case bulk_latency:
	default:
		new_itr = 8000;
		break;
	}

	if (new_itr != q_vector->eitr) {
1817
		/* do an exponential smoothing */
1818
		new_itr = ((q_vector->eitr * 9) + new_itr)/10;
1819 1820 1821

		/* save the algorithm value here, not the smoothed one */
		q_vector->eitr = new_itr;
1822 1823

		ixgbe_write_eitr(q_vector);
1824 1825 1826
	}
}

1827 1828 1829 1830 1831 1832 1833
/**
 * ixgbe_check_overtemp_task - worker thread to check over tempurature
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_check_overtemp_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
1834 1835
						     struct ixgbe_adapter,
						     check_overtemp_task);
1836 1837 1838
	struct ixgbe_hw *hw = &adapter->hw;
	u32 eicr = adapter->interrupt_event;

1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858
	if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
		return;

	switch (hw->device_id) {
	case IXGBE_DEV_ID_82599_T3_LOM: {
		u32 autoneg;
		bool link_up = false;

		if (hw->mac.ops.check_link)
			hw->mac.ops.check_link(hw, &autoneg, &link_up, false);

		if (((eicr & IXGBE_EICR_GPI_SDP0) && (!link_up)) ||
		    (eicr & IXGBE_EICR_LSC))
			/* Check if this is due to overtemp */
			if (hw->phy.ops.check_overtemp(hw) == IXGBE_ERR_OVERTEMP)
				break;
		return;
	}
	default:
		if (!(eicr & IXGBE_EICR_GPI_SDP0))
1859
			return;
1860
		break;
1861
	}
1862 1863 1864 1865 1866 1867
	e_crit(drv,
	       "Network adapter has been stopped because it has over heated. "
	       "Restart the computer. If the problem persists, "
	       "power off the system and replace the adapter\n");
	/* write to clear the interrupt */
	IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP0);
1868 1869
}

1870 1871 1872 1873 1874 1875
static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;

	if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
	    (eicr & IXGBE_EICR_GPI_SDP1)) {
1876
		e_crit(probe, "Fan has stopped, replace the adapter\n");
1877 1878 1879 1880
		/* write to clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
	}
}
1881

1882 1883 1884 1885
static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;

1886 1887 1888
	if (eicr & IXGBE_EICR_GPI_SDP2) {
		/* Clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
1889 1890 1891 1892
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
			ixgbe_service_event_schedule(adapter);
		}
1893 1894
	}

1895 1896 1897
	if (eicr & IXGBE_EICR_GPI_SDP1) {
		/* Clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
1898 1899 1900 1901
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
			ixgbe_service_event_schedule(adapter);
		}
1902 1903 1904
	}
}

1905 1906 1907 1908 1909 1910 1911 1912 1913
static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

	adapter->lsc_int++;
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
1914
		IXGBE_WRITE_FLUSH(hw);
1915
		ixgbe_service_event_schedule(adapter);
1916 1917 1918
	}
}

1919 1920 1921 1922 1923
static irqreturn_t ixgbe_msix_lsc(int irq, void *data)
{
	struct net_device *netdev = data;
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
1924 1925 1926 1927 1928 1929 1930 1931 1932 1933
	u32 eicr;

	/*
	 * Workaround for Silicon errata.  Use clear-by-write instead
	 * of clear-by-read.  Reading with EICS will return the
	 * interrupt causes without clearing, which later be done
	 * with the write to EICR.
	 */
	eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
	IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
1934

1935 1936
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
1937

1938 1939 1940
	if (eicr & IXGBE_EICR_MAILBOX)
		ixgbe_msg_task(adapter);

1941 1942
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
1943 1944 1945 1946 1947 1948 1949
		ixgbe_check_sfp_event(adapter, eicr);
		if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
		    ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC))) {
			adapter->interrupt_event = eicr;
			schedule_work(&adapter->check_overtemp_task);
		}
		/* now fallthrough to handle Flow Director */
D
Don Skidmore 已提交
1950
	case ixgbe_mac_X540:
1951 1952 1953 1954 1955 1956 1957 1958
		/* Handle Flow Director Full threshold interrupt */
		if (eicr & IXGBE_EICR_FLOW_DIR) {
			int i;
			IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_FLOW_DIR);
			/* Disable transmits before FDIR Re-initialization */
			netif_tx_stop_all_queues(netdev);
			for (i = 0; i < adapter->num_tx_queues; i++) {
				struct ixgbe_ring *tx_ring =
1959
							    adapter->tx_ring[i];
A
Alexander Duyck 已提交
1960 1961
				if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
						       &tx_ring->state))
1962 1963 1964
					schedule_work(&adapter->fdir_reinit_task);
			}
		}
1965 1966 1967
		break;
	default:
		break;
1968
	}
1969 1970 1971

	ixgbe_check_fan_failure(adapter, eicr);

1972
	/* re-enable the original interrupt state, no lsc, no queues */
1973
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
1974 1975
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, eicr &
		                ~(IXGBE_EIMS_LSC | IXGBE_EIMS_RTX_QUEUE));
1976 1977 1978 1979

	return IRQ_HANDLED;
}

1980 1981 1982 1983
static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
					   u64 qmask)
{
	u32 mask;
1984
	struct ixgbe_hw *hw = &adapter->hw;
1985

1986 1987
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
1988
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
1989 1990 1991
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1992
	case ixgbe_mac_X540:
1993
		mask = (qmask & 0xFFFFFFFF);
1994 1995
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
1996
		mask = (qmask >> 32);
1997 1998 1999 2000 2001
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
		break;
	default:
		break;
2002 2003 2004 2005 2006
	}
	/* skip the flush */
}

static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
2007
					    u64 qmask)
2008 2009
{
	u32 mask;
2010
	struct ixgbe_hw *hw = &adapter->hw;
2011

2012 2013
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
2014
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
2015 2016 2017
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2018
	case ixgbe_mac_X540:
2019
		mask = (qmask & 0xFFFFFFFF);
2020 2021
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
2022
		mask = (qmask >> 32);
2023 2024 2025 2026 2027
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
		break;
	default:
		break;
2028 2029 2030 2031
	}
	/* skip the flush */
}

2032 2033
static irqreturn_t ixgbe_msix_clean_tx(int irq, void *data)
{
2034 2035
	struct ixgbe_q_vector *q_vector = data;
	struct ixgbe_adapter  *adapter = q_vector->adapter;
2036
	struct ixgbe_ring     *tx_ring;
2037 2038 2039 2040 2041 2042 2043
	int i, r_idx;

	if (!q_vector->txr_count)
		return IRQ_HANDLED;

	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	for (i = 0; i < q_vector->txr_count; i++) {
2044
		tx_ring = adapter->tx_ring[r_idx];
2045 2046
		tx_ring->total_bytes = 0;
		tx_ring->total_packets = 0;
2047
		r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
2048
				      r_idx + 1);
2049
	}
2050

2051
	/* EIAM disabled interrupts (on this vector) for us */
2052 2053
	napi_schedule(&q_vector->napi);

2054 2055 2056
	return IRQ_HANDLED;
}

2057 2058 2059 2060 2061
/**
 * ixgbe_msix_clean_rx - single unshared vector rx clean (all queues)
 * @irq: unused
 * @data: pointer to our q_vector struct for this interrupt vector
 **/
2062 2063
static irqreturn_t ixgbe_msix_clean_rx(int irq, void *data)
{
2064 2065
	struct ixgbe_q_vector *q_vector = data;
	struct ixgbe_adapter  *adapter = q_vector->adapter;
2066
	struct ixgbe_ring  *rx_ring;
2067
	int r_idx;
2068
	int i;
2069

2070 2071 2072 2073 2074
#ifdef CONFIG_IXGBE_DCA
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		ixgbe_update_dca(q_vector);
#endif

2075
	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
2076
	for (i = 0; i < q_vector->rxr_count; i++) {
2077
		rx_ring = adapter->rx_ring[r_idx];
2078 2079 2080
		rx_ring->total_bytes = 0;
		rx_ring->total_packets = 0;
		r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
2081
				      r_idx + 1);
2082 2083
	}

2084 2085 2086
	if (!q_vector->rxr_count)
		return IRQ_HANDLED;

2087
	/* EIAM disabled interrupts (on this vector) for us */
2088
	napi_schedule(&q_vector->napi);
2089 2090 2091 2092 2093 2094

	return IRQ_HANDLED;
}

static irqreturn_t ixgbe_msix_clean_many(int irq, void *data)
{
2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105
	struct ixgbe_q_vector *q_vector = data;
	struct ixgbe_adapter  *adapter = q_vector->adapter;
	struct ixgbe_ring  *ring;
	int r_idx;
	int i;

	if (!q_vector->txr_count && !q_vector->rxr_count)
		return IRQ_HANDLED;

	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	for (i = 0; i < q_vector->txr_count; i++) {
2106
		ring = adapter->tx_ring[r_idx];
2107 2108 2109
		ring->total_bytes = 0;
		ring->total_packets = 0;
		r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
2110
				      r_idx + 1);
2111 2112 2113 2114
	}

	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
	for (i = 0; i < q_vector->rxr_count; i++) {
2115
		ring = adapter->rx_ring[r_idx];
2116 2117 2118
		ring->total_bytes = 0;
		ring->total_packets = 0;
		r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
2119
				      r_idx + 1);
2120 2121
	}

2122
	/* EIAM disabled interrupts (on this vector) for us */
2123
	napi_schedule(&q_vector->napi);
2124 2125 2126 2127

	return IRQ_HANDLED;
}

2128 2129 2130 2131 2132
/**
 * ixgbe_clean_rxonly - msix (aka one shot) rx clean routine
 * @napi: napi struct with our devices info in it
 * @budget: amount of work driver is allowed to do this pass, in packets
 *
2133 2134
 * This function is optimized for cleaning one queue only on a single
 * q_vector!!!
2135
 **/
2136 2137
static int ixgbe_clean_rxonly(struct napi_struct *napi, int budget)
{
2138
	struct ixgbe_q_vector *q_vector =
2139
			       container_of(napi, struct ixgbe_q_vector, napi);
2140
	struct ixgbe_adapter *adapter = q_vector->adapter;
2141
	struct ixgbe_ring *rx_ring = NULL;
2142
	int work_done = 0;
2143
	long r_idx;
2144

2145
#ifdef CONFIG_IXGBE_DCA
2146
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
2147
		ixgbe_update_dca(q_vector);
2148
#endif
2149

2150 2151 2152
	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
	rx_ring = adapter->rx_ring[r_idx];

H
Herbert Xu 已提交
2153
	ixgbe_clean_rx_irq(q_vector, rx_ring, &work_done, budget);
2154

2155 2156
	/* If all Rx work done, exit the polling mode */
	if (work_done < budget) {
2157
		napi_complete(napi);
2158
		if (adapter->rx_itr_setting & 1)
2159
			ixgbe_set_itr_msix(q_vector);
2160
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
2161
			ixgbe_irq_enable_queues(adapter,
2162
						((u64)1 << q_vector->v_idx));
2163 2164 2165 2166 2167
	}

	return work_done;
}

2168
/**
2169
 * ixgbe_clean_rxtx_many - msix (aka one shot) rx clean routine
2170 2171 2172 2173 2174 2175
 * @napi: napi struct with our devices info in it
 * @budget: amount of work driver is allowed to do this pass, in packets
 *
 * This function will clean more than one rx queue associated with a
 * q_vector.
 **/
2176
static int ixgbe_clean_rxtx_many(struct napi_struct *napi, int budget)
2177 2178
{
	struct ixgbe_q_vector *q_vector =
2179
			       container_of(napi, struct ixgbe_q_vector, napi);
2180
	struct ixgbe_adapter *adapter = q_vector->adapter;
2181
	struct ixgbe_ring *ring = NULL;
2182 2183
	int work_done = 0, i;
	long r_idx;
2184 2185
	bool tx_clean_complete = true;

2186 2187 2188 2189 2190
#ifdef CONFIG_IXGBE_DCA
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		ixgbe_update_dca(q_vector);
#endif

2191 2192
	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	for (i = 0; i < q_vector->txr_count; i++) {
2193
		ring = adapter->tx_ring[r_idx];
2194 2195
		tx_clean_complete &= ixgbe_clean_tx_irq(q_vector, ring);
		r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
2196
				      r_idx + 1);
2197
	}
2198 2199 2200 2201 2202 2203 2204

	/* attempt to distribute budget to each queue fairly, but don't allow
	 * the budget to go below 1 because we'll exit polling */
	budget /= (q_vector->rxr_count ?: 1);
	budget = max(budget, 1);
	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
	for (i = 0; i < q_vector->rxr_count; i++) {
2205
		ring = adapter->rx_ring[r_idx];
2206
		ixgbe_clean_rx_irq(q_vector, ring, &work_done, budget);
2207
		r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
2208
				      r_idx + 1);
2209 2210 2211
	}

	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
2212
	ring = adapter->rx_ring[r_idx];
2213
	/* If all Rx work done, exit the polling mode */
2214
	if (work_done < budget) {
2215
		napi_complete(napi);
2216
		if (adapter->rx_itr_setting & 1)
2217 2218
			ixgbe_set_itr_msix(q_vector);
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
2219
			ixgbe_irq_enable_queues(adapter,
2220
						((u64)1 << q_vector->v_idx));
2221 2222 2223 2224 2225
		return 0;
	}

	return work_done;
}
2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237

/**
 * ixgbe_clean_txonly - msix (aka one shot) tx clean routine
 * @napi: napi struct with our devices info in it
 * @budget: amount of work driver is allowed to do this pass, in packets
 *
 * This function is optimized for cleaning one queue only on a single
 * q_vector!!!
 **/
static int ixgbe_clean_txonly(struct napi_struct *napi, int budget)
{
	struct ixgbe_q_vector *q_vector =
2238
			       container_of(napi, struct ixgbe_q_vector, napi);
2239 2240 2241 2242 2243 2244 2245
	struct ixgbe_adapter *adapter = q_vector->adapter;
	struct ixgbe_ring *tx_ring = NULL;
	int work_done = 0;
	long r_idx;

#ifdef CONFIG_IXGBE_DCA
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
2246
		ixgbe_update_dca(q_vector);
2247 2248
#endif

2249 2250 2251
	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	tx_ring = adapter->tx_ring[r_idx];

2252 2253 2254
	if (!ixgbe_clean_tx_irq(q_vector, tx_ring))
		work_done = budget;

2255
	/* If all Tx work done, exit the polling mode */
2256 2257
	if (work_done < budget) {
		napi_complete(napi);
2258
		if (adapter->tx_itr_setting & 1)
2259 2260
			ixgbe_set_itr_msix(q_vector);
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
2261 2262
			ixgbe_irq_enable_queues(adapter,
						((u64)1 << q_vector->v_idx));
2263 2264 2265 2266 2267
	}

	return work_done;
}

2268
static inline void map_vector_to_rxq(struct ixgbe_adapter *a, int v_idx,
2269
				     int r_idx)
2270
{
2271
	struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
2272
	struct ixgbe_ring *rx_ring = a->rx_ring[r_idx];
2273 2274 2275

	set_bit(r_idx, q_vector->rxr_idx);
	q_vector->rxr_count++;
2276
	rx_ring->q_vector = q_vector;
2277 2278 2279
}

static inline void map_vector_to_txq(struct ixgbe_adapter *a, int v_idx,
2280
				     int t_idx)
2281
{
2282
	struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
2283
	struct ixgbe_ring *tx_ring = a->tx_ring[t_idx];
2284 2285 2286

	set_bit(t_idx, q_vector->txr_idx);
	q_vector->txr_count++;
2287
	tx_ring->q_vector = q_vector;
2288 2289
}

2290
/**
2291 2292
 * ixgbe_map_rings_to_vectors - Maps descriptor rings to vectors
 * @adapter: board private structure to initialize
2293
 *
2294 2295 2296 2297 2298
 * This function maps descriptor rings to the queue-specific vectors
 * we were allotted through the MSI-X enabling code.  Ideally, we'd have
 * one vector per ring/queue, but on a constrained vector budget, we
 * group the rings as "efficiently" as possible.  You would add new
 * mapping configurations in here.
2299
 **/
2300
static int ixgbe_map_rings_to_vectors(struct ixgbe_adapter *adapter)
2301
{
2302
	int q_vectors;
2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313
	int v_start = 0;
	int rxr_idx = 0, txr_idx = 0;
	int rxr_remaining = adapter->num_rx_queues;
	int txr_remaining = adapter->num_tx_queues;
	int i, j;
	int rqpv, tqpv;
	int err = 0;

	/* No mapping required if MSI-X is disabled. */
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
		goto out;
2314

2315 2316
	q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

2317 2318 2319 2320
	/*
	 * The ideal configuration...
	 * We have enough vectors to map one per queue.
	 */
2321
	if (q_vectors == adapter->num_rx_queues + adapter->num_tx_queues) {
2322 2323
		for (; rxr_idx < rxr_remaining; v_start++, rxr_idx++)
			map_vector_to_rxq(adapter, v_start, rxr_idx);
2324

2325 2326
		for (; txr_idx < txr_remaining; v_start++, txr_idx++)
			map_vector_to_txq(adapter, v_start, txr_idx);
2327 2328

		goto out;
2329
	}
2330

2331 2332 2333 2334 2335 2336
	/*
	 * If we don't have enough vectors for a 1-to-1
	 * mapping, we'll have to group them so there are
	 * multiple queues per vector.
	 */
	/* Re-adjusting *qpv takes care of the remainder. */
2337 2338
	for (i = v_start; i < q_vectors; i++) {
		rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors - i);
2339 2340 2341 2342 2343
		for (j = 0; j < rqpv; j++) {
			map_vector_to_rxq(adapter, i, rxr_idx);
			rxr_idx++;
			rxr_remaining--;
		}
2344
		tqpv = DIV_ROUND_UP(txr_remaining, q_vectors - i);
2345 2346 2347 2348
		for (j = 0; j < tqpv; j++) {
			map_vector_to_txq(adapter, i, txr_idx);
			txr_idx++;
			txr_remaining--;
2349 2350
		}
	}
2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366
out:
	return err;
}

/**
 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
 * @adapter: board private structure
 *
 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
 * interrupts from the kernel.
 **/
static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	irqreturn_t (*handler)(int, void *);
	int i, vector, q_vectors, err;
2367
	int ri = 0, ti = 0;
2368 2369 2370 2371

	/* Decrement for Other and TCP Timer vectors */
	q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

2372
	err = ixgbe_map_rings_to_vectors(adapter);
2373
	if (err)
2374
		return err;
2375

2376 2377 2378 2379 2380
#define SET_HANDLER(_v) (((_v)->rxr_count && (_v)->txr_count)        \
					  ? &ixgbe_msix_clean_many : \
			  (_v)->rxr_count ? &ixgbe_msix_clean_rx   : \
			  (_v)->txr_count ? &ixgbe_msix_clean_tx   : \
			  NULL)
2381
	for (vector = 0; vector < q_vectors; vector++) {
2382 2383
		struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
		handler = SET_HANDLER(q_vector);
R
Robert Olsson 已提交
2384

2385
		if (handler == &ixgbe_msix_clean_rx) {
2386 2387
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
			         "%s-%s-%d", netdev->name, "rx", ri++);
2388
		} else if (handler == &ixgbe_msix_clean_tx) {
2389 2390
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
			         "%s-%s-%d", netdev->name, "tx", ti++);
2391
		} else if (handler == &ixgbe_msix_clean_many) {
2392 2393
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
			         "%s-%s-%d", netdev->name, "TxRx", ri++);
2394
			ti++;
2395 2396 2397
		} else {
			/* skip this unused q_vector */
			continue;
2398
		}
2399
		err = request_irq(adapter->msix_entries[vector].vector,
2400 2401
				  handler, 0, q_vector->name,
				  q_vector);
2402
		if (err) {
2403
			e_err(probe, "request_irq failed for MSIX interrupt "
2404
			      "Error: %d\n", err);
2405
			goto free_queue_irqs;
2406 2407 2408
		}
	}

2409
	sprintf(adapter->lsc_int_name, "%s:lsc", netdev->name);
2410
	err = request_irq(adapter->msix_entries[vector].vector,
2411
			  ixgbe_msix_lsc, 0, adapter->lsc_int_name, netdev);
2412
	if (err) {
2413
		e_err(probe, "request_irq for msix_lsc failed: %d\n", err);
2414
		goto free_queue_irqs;
2415 2416 2417 2418
	}

	return 0;

2419 2420 2421
free_queue_irqs:
	for (i = vector - 1; i >= 0; i--)
		free_irq(adapter->msix_entries[--vector].vector,
2422
			 adapter->q_vector[i]);
2423 2424
	adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
	pci_disable_msix(adapter->pdev);
2425 2426 2427 2428 2429
	kfree(adapter->msix_entries);
	adapter->msix_entries = NULL;
	return err;
}

2430 2431
static void ixgbe_set_itr(struct ixgbe_adapter *adapter)
{
2432
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
2433 2434
	struct ixgbe_ring *rx_ring = adapter->rx_ring[0];
	struct ixgbe_ring *tx_ring = adapter->tx_ring[0];
2435 2436
	u32 new_itr = q_vector->eitr;
	u8 current_itr;
2437

2438
	q_vector->tx_itr = ixgbe_update_itr(adapter, new_itr,
2439 2440 2441
					    q_vector->tx_itr,
					    tx_ring->total_packets,
					    tx_ring->total_bytes);
2442
	q_vector->rx_itr = ixgbe_update_itr(adapter, new_itr,
2443 2444 2445
					    q_vector->rx_itr,
					    rx_ring->total_packets,
					    rx_ring->total_bytes);
2446

2447
	current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464

	switch (current_itr) {
	/* counts and packets in update_itr are dependent on these numbers */
	case lowest_latency:
		new_itr = 100000;
		break;
	case low_latency:
		new_itr = 20000; /* aka hwitr = ~200 */
		break;
	case bulk_latency:
		new_itr = 8000;
		break;
	default:
		break;
	}

	if (new_itr != q_vector->eitr) {
2465
		/* do an exponential smoothing */
2466
		new_itr = ((q_vector->eitr * 9) + new_itr)/10;
2467

2468
		/* save the algorithm value here */
2469
		q_vector->eitr = new_itr;
2470 2471

		ixgbe_write_eitr(q_vector);
2472 2473 2474
	}
}

2475 2476 2477 2478
/**
 * ixgbe_irq_enable - Enable default interrupt generation settings
 * @adapter: board private structure
 **/
2479 2480
static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
				    bool flush)
2481 2482
{
	u32 mask;
2483 2484

	mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
2485 2486
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
		mask |= IXGBE_EIMS_GPI_SDP0;
2487 2488
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
		mask |= IXGBE_EIMS_GPI_SDP1;
2489 2490
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2491
	case ixgbe_mac_X540:
2492
		mask |= IXGBE_EIMS_ECC;
2493 2494
		mask |= IXGBE_EIMS_GPI_SDP1;
		mask |= IXGBE_EIMS_GPI_SDP2;
2495 2496
		if (adapter->num_vfs)
			mask |= IXGBE_EIMS_MAILBOX;
2497 2498 2499
		break;
	default:
		break;
2500
	}
2501 2502 2503
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
		mask |= IXGBE_EIMS_FLOW_DIR;
2504

2505
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
2506 2507 2508 2509
	if (queues)
		ixgbe_irq_enable_queues(adapter, ~0);
	if (flush)
		IXGBE_WRITE_FLUSH(&adapter->hw);
2510 2511 2512 2513 2514

	if (adapter->num_vfs > 32) {
		u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
	}
2515
}
2516

2517
/**
2518
 * ixgbe_intr - legacy mode Interrupt Handler
2519 2520 2521 2522 2523 2524 2525 2526
 * @irq: interrupt number
 * @data: pointer to a network interface device structure
 **/
static irqreturn_t ixgbe_intr(int irq, void *data)
{
	struct net_device *netdev = data;
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
2527
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
2528 2529
	u32 eicr;

2530
	/*
2531
	 * Workaround for silicon errata on 82598.  Mask the interrupts
2532 2533 2534 2535
	 * before the read of EICR.
	 */
	IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);

2536 2537 2538
	/* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
	 * therefore no explict interrupt disable is necessary */
	eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
2539
	if (!eicr) {
2540 2541
		/*
		 * shared interrupt alert!
2542
		 * make sure interrupts are enabled because the read will
2543 2544 2545 2546 2547 2548
		 * have disabled interrupts due to EIAM
		 * finish the workaround of silicon errata on 82598.  Unmask
		 * the interrupt that we masked before the EICR read.
		 */
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
			ixgbe_irq_enable(adapter, true, true);
2549
		return IRQ_NONE;	/* Not our interrupt */
2550
	}
2551

2552 2553
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
2554

2555 2556
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
2557
		ixgbe_check_sfp_event(adapter, eicr);
2558 2559 2560 2561 2562 2563 2564 2565 2566
		if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
		    ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC))) {
			adapter->interrupt_event = eicr;
			schedule_work(&adapter->check_overtemp_task);
		}
		break;
	default:
		break;
	}
2567

2568 2569
	ixgbe_check_fan_failure(adapter, eicr);

2570
	if (napi_schedule_prep(&(q_vector->napi))) {
2571 2572 2573 2574
		adapter->tx_ring[0]->total_packets = 0;
		adapter->tx_ring[0]->total_bytes = 0;
		adapter->rx_ring[0]->total_packets = 0;
		adapter->rx_ring[0]->total_bytes = 0;
2575
		/* would disable interrupts here but EIAM disabled it */
2576
		__napi_schedule(&(q_vector->napi));
2577 2578
	}

2579 2580 2581 2582 2583 2584 2585 2586
	/*
	 * re-enable link(maybe) and non-queue interrupts, no flush.
	 * ixgbe_poll will re-enable the queue interrupts
	 */

	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		ixgbe_irq_enable(adapter, false, false);

2587 2588 2589
	return IRQ_HANDLED;
}

2590 2591 2592 2593 2594
static inline void ixgbe_reset_q_vectors(struct ixgbe_adapter *adapter)
{
	int i, q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

	for (i = 0; i < q_vectors; i++) {
2595
		struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
2596 2597 2598 2599 2600 2601 2602
		bitmap_zero(q_vector->rxr_idx, MAX_RX_QUEUES);
		bitmap_zero(q_vector->txr_idx, MAX_TX_QUEUES);
		q_vector->rxr_count = 0;
		q_vector->txr_count = 0;
	}
}

2603 2604 2605 2606 2607 2608 2609
/**
 * ixgbe_request_irq - initialize interrupts
 * @adapter: board private structure
 *
 * Attempts to configure interrupts using the best available
 * capabilities of the hardware and kernel.
 **/
2610
static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
2611 2612
{
	struct net_device *netdev = adapter->netdev;
2613
	int err;
2614

2615 2616 2617
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		err = ixgbe_request_msix_irqs(adapter);
	} else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
2618
		err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
2619
				  netdev->name, netdev);
2620
	} else {
2621
		err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
2622
				  netdev->name, netdev);
2623 2624 2625
	}

	if (err)
2626
		e_err(probe, "request_irq failed, Error %d\n", err);
2627 2628 2629 2630 2631 2632 2633 2634 2635

	return err;
}

static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;

	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2636
		int i, q_vectors;
2637

2638 2639 2640
		q_vectors = adapter->num_msix_vectors;

		i = q_vectors - 1;
2641 2642
		free_irq(adapter->msix_entries[i].vector, netdev);

2643 2644
		i--;
		for (; i >= 0; i--) {
2645 2646 2647 2648 2649
			/* free only the irqs that were actually requested */
			if (!adapter->q_vector[i]->rxr_count &&
			    !adapter->q_vector[i]->txr_count)
				continue;

2650
			free_irq(adapter->msix_entries[i].vector,
2651
				 adapter->q_vector[i]);
2652 2653 2654 2655 2656
		}

		ixgbe_reset_q_vectors(adapter);
	} else {
		free_irq(adapter->pdev->irq, netdev);
2657 2658 2659
	}
}

2660 2661 2662 2663 2664 2665
/**
 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
 * @adapter: board private structure
 **/
static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
{
2666 2667
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
2668
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
2669 2670
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2671
	case ixgbe_mac_X540:
2672 2673
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
2674
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
2675 2676
		if (adapter->num_vfs > 32)
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
2677 2678 2679
		break;
	default:
		break;
2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690
	}
	IXGBE_WRITE_FLUSH(&adapter->hw);
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		int i;
		for (i = 0; i < adapter->num_msix_vectors; i++)
			synchronize_irq(adapter->msix_entries[i].vector);
	} else {
		synchronize_irq(adapter->pdev->irq);
	}
}

2691 2692 2693 2694 2695 2696 2697 2698
/**
 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
 *
 **/
static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

2699
	IXGBE_WRITE_REG(hw, IXGBE_EITR(0),
2700
			EITR_INTS_PER_SEC_TO_REG(adapter->rx_eitr_param));
2701

2702 2703
	ixgbe_set_ivar(adapter, 0, 0, 0);
	ixgbe_set_ivar(adapter, 1, 0, 0);
2704 2705 2706 2707

	map_vector_to_rxq(adapter, 0, 0);
	map_vector_to_txq(adapter, 0, 0);

2708
	e_info(hw, "Legacy interrupt IVAR setup done\n");
2709 2710
}

2711 2712 2713 2714 2715 2716 2717
/**
 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
 * @adapter: board private structure
 * @ring: structure containing ring specific data
 *
 * Configure the Tx descriptor ring after a reset.
 **/
2718 2719
void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
2720 2721 2722
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 tdba = ring->dma;
2723 2724
	int wait_loop = 10;
	u32 txdctl;
2725
	u8 reg_idx = ring->reg_idx;
2726

2727 2728 2729 2730 2731 2732
	/* disable queue to avoid issues while updating state */
	txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx),
			txdctl & ~IXGBE_TXDCTL_ENABLE);
	IXGBE_WRITE_FLUSH(hw);

2733
	IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
2734
			(tdba & DMA_BIT_MASK(32)));
2735 2736 2737 2738 2739
	IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_tx_desc));
	IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
2740
	ring->tail = hw->hw_addr + IXGBE_TDT(reg_idx);
2741

2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755
	/* configure fetching thresholds */
	if (adapter->rx_itr_setting == 0) {
		/* cannot set wthresh when itr==0 */
		txdctl &= ~0x007F0000;
	} else {
		/* enable WTHRESH=8 descriptors, to encourage burst writeback */
		txdctl |= (8 << 16);
	}
	if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
		/* PThresh workaround for Tx hang with DFP enabled. */
		txdctl |= 32;
	}

	/* reinitialize flowdirector state */
2756 2757 2758 2759 2760 2761 2762 2763
	if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
	    adapter->atr_sample_rate) {
		ring->atr_sample_rate = adapter->atr_sample_rate;
		ring->atr_count = 0;
		set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
	} else {
		ring->atr_sample_rate = 0;
	}
2764

2765 2766
	clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);

2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777
	/* enable queue */
	txdctl |= IXGBE_TXDCTL_ENABLE;
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);

	/* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* poll to verify queue is enabled */
	do {
2778
		usleep_range(1000, 2000);
2779 2780 2781 2782
		txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
	} while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
	if (!wait_loop)
		e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
2783 2784
}

2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823
static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rttdcs;
	u32 mask;

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	/* disable the arbiter while setting MTQC */
	rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
	rttdcs |= IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);

	/* set transmit pool layout */
	mask = (IXGBE_FLAG_SRIOV_ENABLED | IXGBE_FLAG_DCB_ENABLED);
	switch (adapter->flags & mask) {

	case (IXGBE_FLAG_SRIOV_ENABLED):
		IXGBE_WRITE_REG(hw, IXGBE_MTQC,
				(IXGBE_MTQC_VT_ENA | IXGBE_MTQC_64VF));
		break;

	case (IXGBE_FLAG_DCB_ENABLED):
		/* We enable 8 traffic classes, DCB only */
		IXGBE_WRITE_REG(hw, IXGBE_MTQC,
			      (IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ));
		break;

	default:
		IXGBE_WRITE_REG(hw, IXGBE_MTQC, IXGBE_MTQC_64Q_1PB);
		break;
	}

	/* re-enable the arbiter */
	rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
}

2824
/**
2825
 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
2826 2827 2828 2829 2830 2831
 * @adapter: board private structure
 *
 * Configure the Tx unit of the MAC after a reset.
 **/
static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
{
2832 2833
	struct ixgbe_hw *hw = &adapter->hw;
	u32 dmatxctl;
2834
	u32 i;
2835

2836 2837 2838 2839 2840 2841 2842 2843 2844
	ixgbe_setup_mtqc(adapter);

	if (hw->mac.type != ixgbe_mac_82598EB) {
		/* DMATXCTL.EN must be before Tx queues are enabled */
		dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
		dmatxctl |= IXGBE_DMATXCTL_TE;
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
	}

2845
	/* Setup the HW Tx Head and Tail descriptor pointers */
2846 2847
	for (i = 0; i < adapter->num_tx_queues; i++)
		ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
2848 2849
}

2850
#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
2851

2852
static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
2853
				   struct ixgbe_ring *rx_ring)
2854 2855
{
	u32 srrctl;
2856
	u8 reg_idx = rx_ring->reg_idx;
2857

2858 2859 2860 2861
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB: {
		struct ixgbe_ring_feature *feature = adapter->ring_feature;
		const int mask = feature[RING_F_RSS].mask;
2862
		reg_idx = reg_idx & mask;
2863
	}
2864 2865
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2866
	case ixgbe_mac_X540:
2867 2868 2869 2870
	default:
		break;
	}

2871
	srrctl = IXGBE_READ_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx));
2872 2873 2874

	srrctl &= ~IXGBE_SRRCTL_BSIZEHDR_MASK;
	srrctl &= ~IXGBE_SRRCTL_BSIZEPKT_MASK;
2875 2876
	if (adapter->num_vfs)
		srrctl |= IXGBE_SRRCTL_DROP_EN;
2877

2878 2879 2880
	srrctl |= (IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT) &
		  IXGBE_SRRCTL_BSIZEHDR_MASK;

A
Alexander Duyck 已提交
2881
	if (ring_is_ps_enabled(rx_ring)) {
2882 2883 2884 2885 2886
#if (PAGE_SIZE / 2) > IXGBE_MAX_RXBUFFER
		srrctl |= IXGBE_MAX_RXBUFFER >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
#else
		srrctl |= (PAGE_SIZE / 2) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
#endif
2887 2888
		srrctl |= IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS;
	} else {
2889 2890
		srrctl |= ALIGN(rx_ring->rx_buf_len, 1024) >>
			  IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2891 2892
		srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
	}
2893

2894
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx), srrctl);
2895
}
2896

2897
static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
2898
{
2899 2900
	struct ixgbe_hw *hw = &adapter->hw;
	static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
2901 2902
			  0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
			  0x6A3E67EA, 0x14364D17, 0x3BED200D};
2903 2904 2905
	u32 mrqc = 0, reta = 0;
	u32 rxcsum;
	int i, j;
2906 2907
	int mask;

2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921
	/* Fill out hash function seeds */
	for (i = 0; i < 10; i++)
		IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);

	/* Fill out redirection table */
	for (i = 0, j = 0; i < 128; i++, j++) {
		if (j == adapter->ring_feature[RING_F_RSS].indices)
			j = 0;
		/* reta = 4-byte sliding window of
		 * 0x00..(indices-1)(indices-1)00..etc. */
		reta = (reta << 8) | (j * 0x11);
		if ((i & 3) == 3)
			IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
	}
2922

2923 2924 2925 2926 2927 2928 2929 2930 2931
	/* Disable indicating checksum in descriptor, enables RSS hash */
	rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
	rxcsum |= IXGBE_RXCSUM_PCSD;
	IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);

	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		mask = adapter->flags & IXGBE_FLAG_RSS_ENABLED;
	else
		mask = adapter->flags & (IXGBE_FLAG_RSS_ENABLED
2932
#ifdef CONFIG_IXGBE_DCB
2933
					 | IXGBE_FLAG_DCB_ENABLED
2934
#endif
2935 2936
					 | IXGBE_FLAG_SRIOV_ENABLED
					);
2937 2938

	switch (mask) {
2939 2940 2941 2942 2943 2944 2945 2946
#ifdef CONFIG_IXGBE_DCB
	case (IXGBE_FLAG_DCB_ENABLED | IXGBE_FLAG_RSS_ENABLED):
		mrqc = IXGBE_MRQC_RTRSS8TCEN;
		break;
	case (IXGBE_FLAG_DCB_ENABLED):
		mrqc = IXGBE_MRQC_RT8TCEN;
		break;
#endif /* CONFIG_IXGBE_DCB */
2947 2948 2949
	case (IXGBE_FLAG_RSS_ENABLED):
		mrqc = IXGBE_MRQC_RSSEN;
		break;
2950 2951 2952
	case (IXGBE_FLAG_SRIOV_ENABLED):
		mrqc = IXGBE_MRQC_VMDQEN;
		break;
2953 2954 2955 2956
	default:
		break;
	}

2957 2958 2959 2960 2961 2962 2963
	/* Perform hash on these packet types */
	mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4
	      | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
	      | IXGBE_MRQC_RSS_FIELD_IPV6
	      | IXGBE_MRQC_RSS_FIELD_IPV6_TCP;

	IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
2964 2965
}

D
Don Skidmore 已提交
2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982
/**
 * ixgbe_clear_rscctl - disable RSC for the indicated ring
 * @adapter: address of board private structure
 * @ring: structure containing ring specific data
 **/
void ixgbe_clear_rscctl(struct ixgbe_adapter *adapter,
                        struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rscctrl;
	u8 reg_idx = ring->reg_idx;

	rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
	rscctrl &= ~IXGBE_RSCCTL_RSCEN;
	IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
}

2983 2984 2985 2986 2987
/**
 * ixgbe_configure_rscctl - enable RSC for the indicated ring
 * @adapter:    address of board private structure
 * @index:      index of ring to set
 **/
D
Don Skidmore 已提交
2988
void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
2989
				   struct ixgbe_ring *ring)
2990 2991 2992
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rscctrl;
2993
	int rx_buf_len;
2994
	u8 reg_idx = ring->reg_idx;
2995

A
Alexander Duyck 已提交
2996
	if (!ring_is_rsc_enabled(ring))
2997
		return;
2998

2999 3000
	rx_buf_len = ring->rx_buf_len;
	rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
3001 3002 3003 3004 3005 3006
	rscctrl |= IXGBE_RSCCTL_RSCEN;
	/*
	 * we must limit the number of descriptors so that the
	 * total size of max desc * buf_len is not greater
	 * than 65535
	 */
A
Alexander Duyck 已提交
3007
	if (ring_is_ps_enabled(ring)) {
3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024
#if (MAX_SKB_FRAGS > 16)
		rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
#elif (MAX_SKB_FRAGS > 8)
		rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
#elif (MAX_SKB_FRAGS > 4)
		rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
#else
		rscctrl |= IXGBE_RSCCTL_MAXDESC_1;
#endif
	} else {
		if (rx_buf_len < IXGBE_RXBUFFER_4096)
			rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
		else if (rx_buf_len < IXGBE_RXBUFFER_8192)
			rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
		else
			rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
	}
3025
	IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
3026 3027
}

3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061
/**
 *  ixgbe_set_uta - Set unicast filter table address
 *  @adapter: board private structure
 *
 *  The unicast table address is a register array of 32-bit registers.
 *  The table is meant to be used in a way similar to how the MTA is used
 *  however due to certain limitations in the hardware it is necessary to
 *  set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
 *  enable bit to allow vlan tag stripping when promiscuous mode is enabled
 **/
static void ixgbe_set_uta(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int i;

	/* The UTA table only exists on 82599 hardware and newer */
	if (hw->mac.type < ixgbe_mac_82599EB)
		return;

	/* we only need to do this if VMDq is enabled */
	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return;

	for (i = 0; i < 128; i++)
		IXGBE_WRITE_REG(hw, IXGBE_UTA(i), ~0);
}

#define IXGBE_MAX_RX_DESC_POLL 10
static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
				       struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
3062
	u8 reg_idx = ring->reg_idx;
3063 3064 3065 3066 3067 3068 3069

	/* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	do {
3070
		usleep_range(1000, 2000);
3071 3072 3073 3074 3075 3076 3077 3078 3079
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
		      "the polling period\n", reg_idx);
	}
}

3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109
void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
			    struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
	u8 reg_idx = ring->reg_idx;

	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	rxdctl &= ~IXGBE_RXDCTL_ENABLE;

	/* write value back with RXDCTL.ENABLE bit cleared */
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* the hardware may take up to 100us to really disable the rx queue */
	do {
		udelay(10);
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
		      "the polling period\n", reg_idx);
	}
}

3110 3111
void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
3112 3113 3114
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 rdba = ring->dma;
3115
	u32 rxdctl;
3116
	u8 reg_idx = ring->reg_idx;
3117

3118 3119
	/* disable queue to avoid issues while updating state */
	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3120
	ixgbe_disable_rx_queue(adapter, ring);
3121

3122 3123 3124 3125 3126 3127
	IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
	IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_rx_desc));
	IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
3128
	ring->tail = hw->hw_addr + IXGBE_RDT(reg_idx);
3129 3130 3131 3132

	ixgbe_configure_srrctl(adapter, ring);
	ixgbe_configure_rscctl(adapter, ring);

3133 3134 3135 3136 3137 3138 3139 3140
	/* If operating in IOV mode set RLPML for X540 */
	if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
	    hw->mac.type == ixgbe_mac_X540) {
		rxdctl &= ~IXGBE_RXDCTL_RLPMLMASK;
		rxdctl |= ((ring->netdev->mtu + ETH_HLEN +
			    ETH_FCS_LEN + VLAN_HLEN) | IXGBE_RXDCTL_RLPML_EN);
	}

3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157
	if (hw->mac.type == ixgbe_mac_82598EB) {
		/*
		 * enable cache line friendly hardware writes:
		 * PTHRESH=32 descriptors (half the internal cache),
		 * this also removes ugly rx_no_buffer_count increment
		 * HTHRESH=4 descriptors (to minimize latency on fetch)
		 * WTHRESH=8 burst writeback up to two cache lines
		 */
		rxdctl &= ~0x3FFFFF;
		rxdctl |=  0x080420;
	}

	/* enable receive descriptor ring */
	rxdctl |= IXGBE_RXDCTL_ENABLE;
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	ixgbe_rx_desc_queue_enable(adapter, ring);
3158
	ixgbe_alloc_rx_buffers(ring, IXGBE_DESC_UNUSED(ring));
3159 3160
}

3161 3162 3163 3164 3165 3166 3167
static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int p;

	/* PSRTYPE must be initialized in non 82598 adapters */
	u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
3168 3169
		      IXGBE_PSRTYPE_UDPHDR |
		      IXGBE_PSRTYPE_IPV4HDR |
3170
		      IXGBE_PSRTYPE_L2HDR |
3171
		      IXGBE_PSRTYPE_IPV6HDR;
3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED)
		psrtype |= (adapter->num_rx_queues_per_pool << 29);

	for (p = 0; p < adapter->num_rx_pools; p++)
		IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(adapter->num_vfs + p),
				psrtype);
}

3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223
static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 gcr_ext;
	u32 vt_reg_bits;
	u32 reg_offset, vf_shift;
	u32 vmdctl;

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return;

	vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
	vt_reg_bits = IXGBE_VMD_CTL_VMDQ_EN | IXGBE_VT_CTL_REPLEN;
	vt_reg_bits |= (adapter->num_vfs << IXGBE_VT_CTL_POOL_SHIFT);
	IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl | vt_reg_bits);

	vf_shift = adapter->num_vfs % 32;
	reg_offset = (adapter->num_vfs > 32) ? 1 : 0;

	/* Enable only the PF's pool for Tx/Rx */
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (1 << vf_shift));
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), 0);
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (1 << vf_shift));
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), 0);
	IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);

	/* Map PF MAC address in RAR Entry 0 to first pool following VFs */
	hw->mac.ops.set_vmdq(hw, 0, adapter->num_vfs);

	/*
	 * Set up VF register offsets for selected VT Mode,
	 * i.e. 32 or 64 VFs for SR-IOV
	 */
	gcr_ext = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
	gcr_ext |= IXGBE_GCR_EXT_MSIX_EN;
	gcr_ext |= IXGBE_GCR_EXT_VT_MODE_64;
	IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);

	/* enable Tx loopback for VF/PF communication */
	IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
3224
	/* Enable MAC Anti-Spoofing */
G
Greg Rose 已提交
3225 3226 3227
	hw->mac.ops.set_mac_anti_spoofing(hw,
					  (adapter->antispoofing_enabled =
					   (adapter->num_vfs != 0)),
3228
					  adapter->num_vfs);
3229 3230
}

3231
static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
3232 3233 3234 3235
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *netdev = adapter->netdev;
	int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
3236
	int rx_buf_len;
3237 3238 3239
	struct ixgbe_ring *rx_ring;
	int i;
	u32 mhadd, hlreg0;
3240

3241
	/* Decide whether to use packet split mode or not */
3242 3243 3244
	/* On by default */
	adapter->flags |= IXGBE_FLAG_RX_PS_ENABLED;

3245
	/* Do not use packet split if we're in SR-IOV Mode */
3246 3247 3248 3249 3250 3251
	if (adapter->num_vfs)
		adapter->flags &= ~IXGBE_FLAG_RX_PS_ENABLED;

	/* Disable packet split due to 82599 erratum #45 */
	if (hw->mac.type == ixgbe_mac_82599EB)
		adapter->flags &= ~IXGBE_FLAG_RX_PS_ENABLED;
3252 3253 3254

	/* Set the RX buffer length according to the mode */
	if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
3255
		rx_buf_len = IXGBE_RX_HDR_SIZE;
3256
	} else {
3257
		if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
A
Alexander Duyck 已提交
3258
		    (netdev->mtu <= ETH_DATA_LEN))
3259
			rx_buf_len = MAXIMUM_ETHERNET_VLAN_SIZE;
3260
		else
3261
			rx_buf_len = ALIGN(max_frame + VLAN_HLEN, 1024);
3262 3263
	}

3264
#ifdef IXGBE_FCOE
3265 3266 3267 3268
	/* adjust max frame to be able to do baby jumbo for FCoE */
	if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
	    (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
		max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3269

3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282
#endif /* IXGBE_FCOE */
	mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
	if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
		mhadd &= ~IXGBE_MHADD_MFS_MASK;
		mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;

		IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
	}

	hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
	/* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
	hlreg0 |= IXGBE_HLREG0_JUMBOEN;
	IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3283

3284 3285 3286 3287
	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
3288
	for (i = 0; i < adapter->num_rx_queues; i++) {
3289
		rx_ring = adapter->rx_ring[i];
3290
		rx_ring->rx_buf_len = rx_buf_len;
3291

3292
		if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED)
A
Alexander Duyck 已提交
3293 3294 3295 3296 3297 3298
			set_ring_ps_enabled(rx_ring);
		else
			clear_ring_ps_enabled(rx_ring);

		if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
			set_ring_rsc_enabled(rx_ring);
3299
		else
A
Alexander Duyck 已提交
3300
			clear_ring_rsc_enabled(rx_ring);
3301

3302
#ifdef IXGBE_FCOE
3303
		if (netdev->features & NETIF_F_FCOE_MTU) {
3304 3305
			struct ixgbe_ring_feature *f;
			f = &adapter->ring_feature[RING_F_FCOE];
3306
			if ((i >= f->mask) && (i < f->mask + f->indices)) {
A
Alexander Duyck 已提交
3307
				clear_ring_ps_enabled(rx_ring);
3308 3309
				if (rx_buf_len < IXGBE_FCOE_JUMBO_FRAME_SIZE)
					rx_ring->rx_buf_len =
3310
						IXGBE_FCOE_JUMBO_FRAME_SIZE;
A
Alexander Duyck 已提交
3311 3312 3313 3314
			} else if (!ring_is_rsc_enabled(rx_ring) &&
				   !ring_is_ps_enabled(rx_ring)) {
				rx_ring->rx_buf_len =
						IXGBE_FCOE_JUMBO_FRAME_SIZE;
3315
			}
3316 3317
		}
#endif /* IXGBE_FCOE */
3318 3319 3320
	}
}

3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340
static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		/*
		 * For VMDq support of different descriptor types or
		 * buffer sizes through the use of multiple SRRCTL
		 * registers, RDRXCTL.MVMEN must be set to 1
		 *
		 * also, the manual doesn't mention it clearly but DCA hints
		 * will only use queue 0's tags unless this bit is set.  Side
		 * effects of setting this bit are only that SRRCTL must be
		 * fully programmed [0..15]
		 */
		rdrxctl |= IXGBE_RDRXCTL_MVMEN;
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3341
	case ixgbe_mac_X540:
3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357
		/* Disable RSC for ACK packets */
		IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
		   (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
		rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
		/* hardware requires some bits to be set by default */
		rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
		rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
		break;
	default:
		/* We should do nothing since we don't know this hardware */
		return;
	}

	IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
}

3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374
/**
 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
 * @adapter: board private structure
 *
 * Configure the Rx unit of the MAC after a reset.
 **/
static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int i;
	u32 rxctrl;

	/* disable receives while setting up the descriptors */
	rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
	IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);

	ixgbe_setup_psrtype(adapter);
3375
	ixgbe_setup_rdrxctl(adapter);
3376

3377
	/* Program registers for the distribution of queues */
3378 3379
	ixgbe_setup_mrqc(adapter);

3380 3381
	ixgbe_set_uta(adapter);

3382 3383 3384 3385 3386 3387 3388
	/* set_rx_buffer_len must be called before ring initialization */
	ixgbe_set_rx_buffer_len(adapter);

	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
3389 3390
	for (i = 0; i < adapter->num_rx_queues; i++)
		ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
3391

3392 3393 3394 3395 3396 3397 3398
	/* disable drop enable for 82598 parts */
	if (hw->mac.type == ixgbe_mac_82598EB)
		rxctrl |= IXGBE_RXCTRL_DMBYPS;

	/* enable all receives */
	rxctrl |= IXGBE_RXCTRL_RXEN;
	hw->mac.ops.enable_rx_dma(hw, rxctrl);
3399 3400
}

3401 3402 3403 3404
static void ixgbe_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
3405
	int pool_ndx = adapter->num_vfs;
3406 3407

	/* add VID to filter table */
3408
	hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, true);
3409
	set_bit(vid, adapter->active_vlans);
3410 3411 3412 3413 3414 3415
}

static void ixgbe_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
3416
	int pool_ndx = adapter->num_vfs;
3417 3418

	/* remove VID from filter table */
3419
	hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, false);
3420
	clear_bit(vid, adapter->active_vlans);
3421 3422
}

3423 3424 3425 3426 3427 3428 3429
/**
 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
 * @adapter: driver data
 */
static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459
	u32 vlnctrl;

	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
	vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
	IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
}

/**
 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
 * @adapter: driver data
 */
static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl;

	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
	vlnctrl |= IXGBE_VLNCTRL_VFE;
	vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
	IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
}

/**
 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
 * @adapter: driver data
 */
static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl;
3460 3461 3462 3463
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
3464 3465
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl &= ~IXGBE_VLNCTRL_VME;
3466 3467 3468
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3469
	case ixgbe_mac_X540:
3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482
		for (i = 0; i < adapter->num_rx_queues; i++) {
			j = adapter->rx_ring[i]->reg_idx;
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl &= ~IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

/**
3483
 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
3484 3485
 * @adapter: driver data
 */
3486
static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
3487 3488
{
	struct ixgbe_hw *hw = &adapter->hw;
3489
	u32 vlnctrl;
3490 3491 3492 3493
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
3494 3495
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl |= IXGBE_VLNCTRL_VME;
3496 3497 3498
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3499
	case ixgbe_mac_X540:
3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511
		for (i = 0; i < adapter->num_rx_queues; i++) {
			j = adapter->rx_ring[i]->reg_idx;
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl |= IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

3512 3513
static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
{
3514
	u16 vid;
3515

3516 3517 3518 3519
	ixgbe_vlan_rx_add_vid(adapter->netdev, 0);

	for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
		ixgbe_vlan_rx_add_vid(adapter->netdev, vid);
3520 3521
}

3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535
/**
 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
 * @netdev: network interface device structure
 *
 * Writes unicast address list to the RAR table.
 * Returns: -ENOMEM on failure/insufficient address space
 *                0 on no addresses written
 *                X on writing X addresses to the RAR table
 **/
static int ixgbe_write_uc_addr_list(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	unsigned int vfn = adapter->num_vfs;
G
Greg Rose 已提交
3536
	unsigned int rar_entries = IXGBE_MAX_PF_MACVLANS;
3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563
	int count = 0;

	/* return ENOMEM indicating insufficient memory for addresses */
	if (netdev_uc_count(netdev) > rar_entries)
		return -ENOMEM;

	if (!netdev_uc_empty(netdev) && rar_entries) {
		struct netdev_hw_addr *ha;
		/* return error if we do not support writing to RAR table */
		if (!hw->mac.ops.set_rar)
			return -ENOMEM;

		netdev_for_each_uc_addr(ha, netdev) {
			if (!rar_entries)
				break;
			hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
					    vfn, IXGBE_RAH_AV);
			count++;
		}
	}
	/* write the addresses in reverse order to avoid write combining */
	for (; rar_entries > 0 ; rar_entries--)
		hw->mac.ops.clear_rar(hw, rar_entries);

	return count;
}

3564
/**
3565
 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
3566 3567
 * @netdev: network interface device structure
 *
3568 3569 3570 3571
 * The set_rx_method entry point is called whenever the unicast/multicast
 * address list or the network interface flags are updated.  This routine is
 * responsible for configuring the hardware for proper unicast, multicast and
 * promiscuous mode.
3572
 **/
3573
void ixgbe_set_rx_mode(struct net_device *netdev)
3574 3575 3576
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
3577 3578
	u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
	int count;
3579 3580 3581 3582 3583

	/* Check for Promiscuous and All Multicast modes */

	fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);

3584 3585 3586 3587 3588
	/* set all bits that we expect to always be set */
	fctrl |= IXGBE_FCTRL_BAM;
	fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
	fctrl |= IXGBE_FCTRL_PMCF;

3589 3590 3591
	/* clear the bits we are changing the status of */
	fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);

3592
	if (netdev->flags & IFF_PROMISC) {
3593
		hw->addr_ctrl.user_set_promisc = true;
3594
		fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3595
		vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
3596 3597
		/* don't hardware filter vlans in promisc mode */
		ixgbe_vlan_filter_disable(adapter);
3598
	} else {
3599 3600
		if (netdev->flags & IFF_ALLMULTI) {
			fctrl |= IXGBE_FCTRL_MPE;
3601 3602 3603 3604
			vmolr |= IXGBE_VMOLR_MPE;
		} else {
			/*
			 * Write addresses to the MTA, if the attempt fails
L
Lucas De Marchi 已提交
3605
			 * then we should just turn on promiscuous mode so
3606 3607 3608 3609
			 * that we can at least receive multicast traffic
			 */
			hw->mac.ops.update_mc_addr_list(hw, netdev);
			vmolr |= IXGBE_VMOLR_ROMPE;
3610
		}
3611
		ixgbe_vlan_filter_enable(adapter);
3612
		hw->addr_ctrl.user_set_promisc = false;
3613 3614 3615
		/*
		 * Write addresses to available RAR registers, if there is not
		 * sufficient space to store all the addresses then enable
L
Lucas De Marchi 已提交
3616
		 * unicast promiscuous mode
3617 3618 3619 3620 3621 3622
		 */
		count = ixgbe_write_uc_addr_list(netdev);
		if (count < 0) {
			fctrl |= IXGBE_FCTRL_UPE;
			vmolr |= IXGBE_VMOLR_ROPE;
		}
3623 3624
	}

3625
	if (adapter->num_vfs) {
3626
		ixgbe_restore_vf_multicasts(adapter);
3627 3628 3629 3630 3631 3632 3633
		vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(adapter->num_vfs)) &
			 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
			   IXGBE_VMOLR_ROPE);
		IXGBE_WRITE_REG(hw, IXGBE_VMOLR(adapter->num_vfs), vmolr);
	}

	IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
3634 3635 3636 3637 3638

	if (netdev->features & NETIF_F_HW_VLAN_RX)
		ixgbe_vlan_strip_enable(adapter);
	else
		ixgbe_vlan_strip_disable(adapter);
3639 3640
}

3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651
static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;
	struct ixgbe_q_vector *q_vector;
	int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

	/* legacy and MSI only use one vector */
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
		q_vectors = 1;

	for (q_idx = 0; q_idx < q_vectors; q_idx++) {
3652
		struct napi_struct *napi;
3653
		q_vector = adapter->q_vector[q_idx];
3654
		napi = &q_vector->napi;
3655 3656 3657 3658 3659 3660 3661 3662
		if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
			if (!q_vector->rxr_count || !q_vector->txr_count) {
				if (q_vector->txr_count == 1)
					napi->poll = &ixgbe_clean_txonly;
				else if (q_vector->rxr_count == 1)
					napi->poll = &ixgbe_clean_rxonly;
			}
		}
3663 3664

		napi_enable(napi);
3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678
	}
}

static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;
	struct ixgbe_q_vector *q_vector;
	int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

	/* legacy and MSI only use one vector */
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
		q_vectors = 1;

	for (q_idx = 0; q_idx < q_vectors; q_idx++) {
3679
		q_vector = adapter->q_vector[q_idx];
3680 3681 3682 3683
		napi_disable(&q_vector->napi);
	}
}

J
Jeff Kirsher 已提交
3684
#ifdef CONFIG_IXGBE_DCB
3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695
/*
 * ixgbe_configure_dcb - Configure DCB hardware
 * @adapter: ixgbe adapter struct
 *
 * This is called by the driver on open to configure the DCB hardware.
 * This is also called by the gennetlink interface when reconfiguring
 * the DCB state.
 */
static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3696
	int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
3697

3698 3699 3700 3701 3702 3703 3704 3705 3706
	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
		if (hw->mac.type == ixgbe_mac_82598EB)
			netif_set_gso_max_size(adapter->netdev, 65536);
		return;
	}

	if (hw->mac.type == ixgbe_mac_82598EB)
		netif_set_gso_max_size(adapter->netdev, 32768);

3707 3708

	/* Enable VLAN tag insert/strip */
3709
	adapter->netdev->features |= NETIF_F_HW_VLAN_RX;
3710

3711
	hw->mac.ops.set_vfta(&adapter->hw, 0, 0, true);
3712 3713

	/* reconfigure the hardware */
3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733
	if (adapter->dcbx_cap & (DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE)) {
#ifdef CONFIG_FCOE
		if (adapter->netdev->features & NETIF_F_FCOE_MTU)
			max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
#endif
		ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
						DCB_TX_CONFIG);
		ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
						DCB_RX_CONFIG);
		ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
	} else {
		struct net_device *dev = adapter->netdev;

		if (adapter->ixgbe_ieee_ets)
			dev->dcbnl_ops->ieee_setets(dev,
						    adapter->ixgbe_ieee_ets);
		if (adapter->ixgbe_ieee_pfc)
			dev->dcbnl_ops->ieee_setpfc(dev,
						    adapter->ixgbe_ieee_pfc);
	}
3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750

	/* Enable RSS Hash per TC */
	if (hw->mac.type != ixgbe_mac_82598EB) {
		int i;
		u32 reg = 0;

		for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
			u8 msb = 0;
			u8 cnt = adapter->netdev->tc_to_txq[i].count;

			while (cnt >>= 1)
				msb++;

			reg |= msb << IXGBE_RQTC_SHIFT_TC(i);
		}
		IXGBE_WRITE_REG(hw, IXGBE_RQTC, reg);
	}
3751 3752 3753
}

#endif
3754 3755 3756
static void ixgbe_configure(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
3757
	struct ixgbe_hw *hw = &adapter->hw;
3758 3759
	int i;

J
Jeff Kirsher 已提交
3760
#ifdef CONFIG_IXGBE_DCB
3761
	ixgbe_configure_dcb(adapter);
3762
#endif
3763

3764 3765 3766
	ixgbe_set_rx_mode(netdev);
	ixgbe_restore_vlan(adapter);

3767 3768 3769 3770 3771
#ifdef IXGBE_FCOE
	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
		ixgbe_configure_fcoe(adapter);

#endif /* IXGBE_FCOE */
3772 3773
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
		for (i = 0; i < adapter->num_tx_queues; i++)
3774
			adapter->tx_ring[i]->atr_sample_rate =
3775
						       adapter->atr_sample_rate;
3776 3777 3778 3779
		ixgbe_init_fdir_signature_82599(hw, adapter->fdir_pballoc);
	} else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
		ixgbe_init_fdir_perfect_82599(hw, adapter->fdir_pballoc);
	}
3780
	ixgbe_configure_virtualization(adapter);
3781

3782 3783 3784 3785
	ixgbe_configure_tx(adapter);
	ixgbe_configure_rx(adapter);
}

3786 3787 3788 3789 3790 3791 3792
static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
{
	switch (hw->phy.type) {
	case ixgbe_phy_sfp_avago:
	case ixgbe_phy_sfp_ftl:
	case ixgbe_phy_sfp_intel:
	case ixgbe_phy_sfp_unknown:
3793 3794 3795 3796
	case ixgbe_phy_sfp_passive_tyco:
	case ixgbe_phy_sfp_passive_unknown:
	case ixgbe_phy_sfp_active_unknown:
	case ixgbe_phy_sfp_ftl_active:
3797 3798 3799 3800 3801 3802
		return true;
	default:
		return false;
	}
}

3803
/**
3804 3805 3806 3807 3808
 * ixgbe_sfp_link_config - set up SFP+ link
 * @adapter: pointer to private adapter struct
 **/
static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
{
3809 3810 3811 3812 3813 3814 3815 3816
	/*
	 * We are assuming the worst case scenerio here, and that
	 * is that an SFP was inserted/removed after the reset
	 * but before SFP detection was enabled.  As such the best
	 * solution is to just start searching as soon as we start
	 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
3817

3818
	adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
3819 3820 3821 3822
}

/**
 * ixgbe_non_sfp_link_config - set up non-SFP+ link
3823 3824 3825 3826
 * @hw: pointer to private hardware struct
 *
 * Returns 0 on success, negative on failure
 **/
3827
static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
3828 3829
{
	u32 autoneg;
3830
	bool negotiation, link_up = false;
3831 3832 3833 3834 3835 3836 3837 3838
	u32 ret = IXGBE_ERR_LINK_SETUP;

	if (hw->mac.ops.check_link)
		ret = hw->mac.ops.check_link(hw, &autoneg, &link_up, false);

	if (ret)
		goto link_cfg_out;

3839 3840
	autoneg = hw->phy.autoneg_advertised;
	if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
3841 3842
		ret = hw->mac.ops.get_link_capabilities(hw, &autoneg,
							&negotiation);
3843 3844 3845
	if (ret)
		goto link_cfg_out;

3846 3847
	if (hw->mac.ops.setup_link)
		ret = hw->mac.ops.setup_link(hw, autoneg, negotiation, link_up);
3848 3849 3850 3851
link_cfg_out:
	return ret;
}

3852
static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
3853 3854
{
	struct ixgbe_hw *hw = &adapter->hw;
3855
	u32 gpie = 0;
3856

3857
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
3858 3859 3860
		gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
		       IXGBE_GPIE_OCD;
		gpie |= IXGBE_GPIE_EIAME;
3861 3862 3863 3864 3865 3866 3867 3868 3869
		/*
		 * use EIAM to auto-mask when MSI-X interrupt is asserted
		 * this saves a register write for every interrupt
		 */
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3870 3871
		case ixgbe_mac_X540:
		default:
3872 3873 3874 3875 3876
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
			break;
		}
	} else {
3877 3878 3879 3880
		/* legacy interrupts, use EIAM to auto-mask when reading EICR,
		 * specifically only auto mask tx and rx interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
	}
3881

3882 3883 3884 3885 3886 3887
	/* XXX: to interrupt immediately for EICS writes, enable this */
	/* gpie |= IXGBE_GPIE_EIMEN; */

	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		gpie &= ~IXGBE_GPIE_VTMODE_MASK;
		gpie |= IXGBE_GPIE_VTMODE_64;
3888 3889
	}

3890 3891
	/* Enable fan failure interrupt */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
3892 3893
		gpie |= IXGBE_SDP1_GPIEN;

3894
	if (hw->mac.type == ixgbe_mac_82599EB) {
3895 3896
		gpie |= IXGBE_SDP1_GPIEN;
		gpie |= IXGBE_SDP2_GPIEN;
3897
	}
3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909

	IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
}

static int ixgbe_up_complete(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int err;
	u32 ctrl_ext;

	ixgbe_get_hw_control(adapter);
	ixgbe_setup_gpie(adapter);
3910

3911 3912 3913 3914 3915
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
		ixgbe_configure_msix(adapter);
	else
		ixgbe_configure_msi_and_legacy(adapter);

3916 3917 3918
	/* enable the optics for both mult-speed fiber and 82599 SFP+ fiber */
	if (hw->mac.ops.enable_tx_laser &&
	    ((hw->phy.multispeed_fiber) ||
3919
	     ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
3920
	      (hw->mac.type == ixgbe_mac_82599EB))))
3921 3922
		hw->mac.ops.enable_tx_laser(hw);

3923
	clear_bit(__IXGBE_DOWN, &adapter->state);
3924 3925
	ixgbe_napi_enable_all(adapter);

3926 3927 3928 3929 3930 3931 3932 3933
	if (ixgbe_is_sfp(hw)) {
		ixgbe_sfp_link_config(adapter);
	} else {
		err = ixgbe_non_sfp_link_config(hw);
		if (err)
			e_err(probe, "link_config FAILED %d\n", err);
	}

3934 3935
	/* clear any pending interrupts, may auto mask */
	IXGBE_READ_REG(hw, IXGBE_EICR);
3936
	ixgbe_irq_enable(adapter, true, true);
3937

3938 3939 3940 3941 3942 3943 3944
	/*
	 * If this adapter has a fan, check to see if we had a failure
	 * before we enabled the interrupt.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
3945
			e_crit(drv, "Fan has stopped, replace the adapter\n");
3946 3947
	}

3948
	/* enable transmits */
3949
	netif_tx_start_all_queues(adapter->netdev);
3950

3951 3952
	/* bring the link up in the watchdog, this could race with our first
	 * link up interrupt but shouldn't be a problem */
3953 3954
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
3955
	mod_timer(&adapter->service_timer, jiffies);
3956 3957 3958 3959 3960 3961

	/* Set PF Reset Done bit so PF/VF Mail Ops can work */
	ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
	ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
	IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);

3962 3963 3964
	return 0;
}

3965 3966 3967
void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
{
	WARN_ON(in_interrupt());
3968 3969 3970
	/* put off any impending NetWatchDogTimeout */
	adapter->netdev->trans_start = jiffies;

3971
	while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
3972
		usleep_range(1000, 2000);
3973
	ixgbe_down(adapter);
3974 3975 3976 3977 3978 3979 3980 3981
	/*
	 * If SR-IOV enabled then wait a bit before bringing the adapter
	 * back up to give the VFs time to respond to the reset.  The
	 * two second wait is based upon the watchdog timer cycle in
	 * the VF driver.
	 */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		msleep(2000);
3982 3983 3984 3985
	ixgbe_up(adapter);
	clear_bit(__IXGBE_RESETTING, &adapter->state);
}

3986 3987 3988 3989 3990 3991 3992 3993 3994 3995
int ixgbe_up(struct ixgbe_adapter *adapter)
{
	/* hardware has been reset, we need to reload some things */
	ixgbe_configure(adapter);

	return ixgbe_up_complete(adapter);
}

void ixgbe_reset(struct ixgbe_adapter *adapter)
{
3996
	struct ixgbe_hw *hw = &adapter->hw;
3997 3998
	int err;

3999 4000 4001 4002 4003 4004 4005 4006 4007
	/* lock SFP init bit to prevent race conditions with the watchdog */
	while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		usleep_range(1000, 2000);

	/* clear all SFP and link config related flags while holding SFP_INIT */
	adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
			     IXGBE_FLAG2_SFP_NEEDS_RESET);
	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;

4008
	err = hw->mac.ops.init_hw(hw);
4009 4010 4011
	switch (err) {
	case 0:
	case IXGBE_ERR_SFP_NOT_PRESENT:
4012
	case IXGBE_ERR_SFP_NOT_SUPPORTED:
4013 4014
		break;
	case IXGBE_ERR_MASTER_REQUESTS_PENDING:
4015
		e_dev_err("master disable timed out\n");
4016
		break;
4017 4018
	case IXGBE_ERR_EEPROM_VERSION:
		/* We are running on a pre-production device, log a warning */
4019 4020 4021 4022 4023 4024
		e_dev_warn("This device is a pre-production adapter/LOM. "
			   "Please be aware there may be issuesassociated with "
			   "your hardware.  If you are experiencing problems "
			   "please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
4025
		break;
4026
	default:
4027
		e_dev_err("Hardware Error: %d\n", err);
4028
	}
4029

4030 4031
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);

4032
	/* reprogram the RAR[0] in case user changed it. */
4033 4034
	hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
			    IXGBE_RAH_AV);
4035 4036 4037 4038 4039 4040
}

/**
 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
 * @rx_ring: ring to free buffers from
 **/
4041
static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
4042
{
4043
	struct device *dev = rx_ring->dev;
4044
	unsigned long size;
4045
	u16 i;
4046

4047 4048 4049
	/* ring already cleared, nothing to do */
	if (!rx_ring->rx_buffer_info)
		return;
4050

4051
	/* Free all the Rx ring sk_buffs */
4052 4053 4054 4055 4056
	for (i = 0; i < rx_ring->count; i++) {
		struct ixgbe_rx_buffer *rx_buffer_info;

		rx_buffer_info = &rx_ring->rx_buffer_info[i];
		if (rx_buffer_info->dma) {
4057
			dma_unmap_single(rx_ring->dev, rx_buffer_info->dma,
4058
					 rx_ring->rx_buf_len,
4059
					 DMA_FROM_DEVICE);
4060 4061 4062
			rx_buffer_info->dma = 0;
		}
		if (rx_buffer_info->skb) {
A
Alexander Duyck 已提交
4063
			struct sk_buff *skb = rx_buffer_info->skb;
4064
			rx_buffer_info->skb = NULL;
A
Alexander Duyck 已提交
4065 4066
			do {
				struct sk_buff *this = skb;
4067
				if (IXGBE_RSC_CB(this)->delay_unmap) {
4068
					dma_unmap_single(dev,
4069
							 IXGBE_RSC_CB(this)->dma,
4070
							 rx_ring->rx_buf_len,
4071
							 DMA_FROM_DEVICE);
4072
					IXGBE_RSC_CB(this)->dma = 0;
4073
					IXGBE_RSC_CB(skb)->delay_unmap = false;
4074
				}
A
Alexander Duyck 已提交
4075 4076 4077
				skb = skb->prev;
				dev_kfree_skb(this);
			} while (skb);
4078 4079 4080
		}
		if (!rx_buffer_info->page)
			continue;
J
Jesse Brandeburg 已提交
4081
		if (rx_buffer_info->page_dma) {
4082
			dma_unmap_page(dev, rx_buffer_info->page_dma,
4083
				       PAGE_SIZE / 2, DMA_FROM_DEVICE);
J
Jesse Brandeburg 已提交
4084 4085
			rx_buffer_info->page_dma = 0;
		}
4086 4087
		put_page(rx_buffer_info->page);
		rx_buffer_info->page = NULL;
4088
		rx_buffer_info->page_offset = 0;
4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104
	}

	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
	memset(rx_ring->rx_buffer_info, 0, size);

	/* Zero out the descriptor ring */
	memset(rx_ring->desc, 0, rx_ring->size);

	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
}

/**
 * ixgbe_clean_tx_ring - Free Tx Buffers
 * @tx_ring: ring to be cleaned
 **/
4105
static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
4106 4107 4108
{
	struct ixgbe_tx_buffer *tx_buffer_info;
	unsigned long size;
4109
	u16 i;
4110

4111 4112 4113
	/* ring already cleared, nothing to do */
	if (!tx_ring->tx_buffer_info)
		return;
4114

4115
	/* Free all the Tx ring sk_buffs */
4116 4117
	for (i = 0; i < tx_ring->count; i++) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
4118
		ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131
	}

	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
	memset(tx_ring->tx_buffer_info, 0, size);

	/* Zero out the descriptor ring */
	memset(tx_ring->desc, 0, tx_ring->size);

	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
}

/**
4132
 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
4133 4134
 * @adapter: board private structure
 **/
4135
static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
4136 4137 4138
{
	int i;

4139
	for (i = 0; i < adapter->num_rx_queues; i++)
4140
		ixgbe_clean_rx_ring(adapter->rx_ring[i]);
4141 4142 4143
}

/**
4144
 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
4145 4146
 * @adapter: board private structure
 **/
4147
static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
4148 4149 4150
{
	int i;

4151
	for (i = 0; i < adapter->num_tx_queues; i++)
4152
		ixgbe_clean_tx_ring(adapter->tx_ring[i]);
4153 4154 4155 4156 4157
}

void ixgbe_down(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
4158
	struct ixgbe_hw *hw = &adapter->hw;
4159
	u32 rxctrl;
4160
	u32 txdctl;
4161
	int i;
4162
	int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
4163 4164 4165 4166

	/* signal that we are down to the interrupt handler */
	set_bit(__IXGBE_DOWN, &adapter->state);

4167 4168 4169 4170
	/* disable receive for all VFs and wait one second */
	if (adapter->num_vfs) {
		/* ping all the active vfs to let them know we are going down */
		ixgbe_ping_all_vfs(adapter);
4171

4172 4173
		/* Disable all VFTE/VFRE TX/RX */
		ixgbe_disable_tx_rx(adapter);
4174 4175 4176 4177

		/* Mark all the VFs as inactive */
		for (i = 0 ; i < adapter->num_vfs; i++)
			adapter->vfinfo[i].clear_to_send = 0;
4178 4179
	}

4180
	/* disable receives */
4181 4182
	rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
	IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
4183

4184 4185 4186 4187 4188
	/* disable all enabled rx queues */
	for (i = 0; i < adapter->num_rx_queues; i++)
		/* this call also flushes the previous write */
		ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);

4189
	usleep_range(10000, 20000);
4190

4191 4192
	netif_tx_stop_all_queues(netdev);

4193
	/* call carrier off first to avoid false dev_watchdog timeouts */
4194 4195 4196 4197 4198 4199 4200
	netif_carrier_off(netdev);
	netif_tx_disable(netdev);

	ixgbe_irq_disable(adapter);

	ixgbe_napi_disable_all(adapter);

4201
	adapter->flags2 &= ~IXGBE_FLAG2_RESET_REQUESTED;
4202 4203 4204 4205
	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;

	del_timer_sync(&adapter->service_timer);

4206 4207 4208 4209 4210 4211 4212 4213 4214
	/* Cleanup the affinity_hint CPU mask memory and callback */
	for (i = 0; i < num_q_vectors; i++) {
		struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
		/* clear the affinity_mask in the IRQ descriptor */
		irq_set_affinity_hint(adapter->msix_entries[i]. vector, NULL);
		/* release the CPU mask memory */
		free_cpumask_var(q_vector->affinity_mask);
	}

4215 4216 4217 4218
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
		cancel_work_sync(&adapter->fdir_reinit_task);

4219 4220 4221
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
		cancel_work_sync(&adapter->check_overtemp_task);

4222 4223
	/* disable transmits in the hardware now that interrupts are off */
	for (i = 0; i < adapter->num_tx_queues; i++) {
4224 4225 4226
		u8 reg_idx = adapter->tx_ring[i]->reg_idx;
		txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
		IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx),
4227
				(txdctl & ~IXGBE_TXDCTL_ENABLE));
4228
	}
4229
	/* Disable the Tx DMA engine on 82599 */
4230 4231
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
4232
	case ixgbe_mac_X540:
4233
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
4234 4235
				(IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
				 ~IXGBE_DMATXCTL_TE));
4236 4237 4238 4239
		break;
	default:
		break;
	}
4240

4241 4242
	if (!pci_channel_offline(adapter->pdev))
		ixgbe_reset(adapter);
4243 4244 4245 4246

	/* power down the optics for multispeed fiber and 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser &&
	    ((hw->phy.multispeed_fiber) ||
4247
	     ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
4248 4249 4250
	      (hw->mac.type == ixgbe_mac_82599EB))))
		hw->mac.ops.disable_tx_laser(hw);

4251 4252 4253
	ixgbe_clean_all_tx_rings(adapter);
	ixgbe_clean_all_rx_rings(adapter);

4254
#ifdef CONFIG_IXGBE_DCA
4255
	/* since we reset the hardware DCA settings were cleared */
4256
	ixgbe_setup_dca(adapter);
4257
#endif
4258 4259 4260
}

/**
4261 4262 4263 4264 4265
 * ixgbe_poll - NAPI Rx polling callback
 * @napi: structure for representing this polling device
 * @budget: how many packets driver is allowed to clean
 *
 * This function is used for legacy and MSI, NAPI mode
4266
 **/
4267
static int ixgbe_poll(struct napi_struct *napi, int budget)
4268
{
4269
	struct ixgbe_q_vector *q_vector =
4270
				container_of(napi, struct ixgbe_q_vector, napi);
4271
	struct ixgbe_adapter *adapter = q_vector->adapter;
4272
	int tx_clean_complete, work_done = 0;
4273

4274
#ifdef CONFIG_IXGBE_DCA
4275 4276
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		ixgbe_update_dca(q_vector);
4277 4278
#endif

4279 4280
	tx_clean_complete = ixgbe_clean_tx_irq(q_vector, adapter->tx_ring[0]);
	ixgbe_clean_rx_irq(q_vector, adapter->rx_ring[0], &work_done, budget);
4281

4282
	if (!tx_clean_complete)
4283 4284
		work_done = budget;

4285 4286
	/* If budget not fully consumed, exit the polling mode */
	if (work_done < budget) {
4287
		napi_complete(napi);
4288
		if (adapter->rx_itr_setting & 1)
4289
			ixgbe_set_itr(adapter);
4290
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
4291
			ixgbe_irq_enable_queues(adapter, IXGBE_EIMS_RTX_QUEUE);
4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304
	}
	return work_done;
}

/**
 * ixgbe_tx_timeout - Respond to a Tx Hang
 * @netdev: network interface device structure
 **/
static void ixgbe_tx_timeout(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	/* Do the reset outside of interrupt context */
4305
	ixgbe_tx_timeout_reset(adapter);
4306 4307
}

4308 4309 4310 4311 4312 4313 4314 4315
/**
 * ixgbe_set_rss_queues: Allocate queues for RSS
 * @adapter: board private structure to initialize
 *
 * This is our "base" multiqueue mode.  RSS (Receive Side Scaling) will try
 * to allocate one Rx queue per CPU, and if available, one Tx queue per CPU.
 *
 **/
4316 4317 4318
static inline bool ixgbe_set_rss_queues(struct ixgbe_adapter *adapter)
{
	bool ret = false;
4319
	struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_RSS];
4320 4321

	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
4322 4323 4324
		f->mask = 0xF;
		adapter->num_rx_queues = f->indices;
		adapter->num_tx_queues = f->indices;
4325 4326 4327
		ret = true;
	} else {
		ret = false;
4328 4329
	}

4330 4331 4332
	return ret;
}

4333 4334 4335 4336 4337 4338 4339 4340 4341 4342
/**
 * ixgbe_set_fdir_queues: Allocate queues for Flow Director
 * @adapter: board private structure to initialize
 *
 * Flow Director is an advanced Rx filter, attempting to get Rx flows back
 * to the original CPU that initiated the Tx session.  This runs in addition
 * to RSS, so if a packet doesn't match an FDIR filter, we can still spread the
 * Rx load across CPUs using RSS.
 *
 **/
4343
static inline bool ixgbe_set_fdir_queues(struct ixgbe_adapter *adapter)
4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364
{
	bool ret = false;
	struct ixgbe_ring_feature *f_fdir = &adapter->ring_feature[RING_F_FDIR];

	f_fdir->indices = min((int)num_online_cpus(), f_fdir->indices);
	f_fdir->mask = 0;

	/* Flow Director must have RSS enabled */
	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED &&
	    ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	     (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)))) {
		adapter->num_tx_queues = f_fdir->indices;
		adapter->num_rx_queues = f_fdir->indices;
		ret = true;
	} else {
		adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
		adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
	}
	return ret;
}

4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379
#ifdef IXGBE_FCOE
/**
 * ixgbe_set_fcoe_queues: Allocate queues for Fiber Channel over Ethernet (FCoE)
 * @adapter: board private structure to initialize
 *
 * FCoE RX FCRETA can use up to 8 rx queues for up to 8 different exchanges.
 * The ring feature mask is not used as a mask for FCoE, as it can take any 8
 * rx queues out of the max number of rx queues, instead, it is used as the
 * index of the first rx queue used by FCoE.
 *
 **/
static inline bool ixgbe_set_fcoe_queues(struct ixgbe_adapter *adapter)
{
	struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];

4380 4381 4382 4383
	if (!(adapter->flags & IXGBE_FLAG_FCOE_ENABLED))
		return false;

	if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
4384
#ifdef CONFIG_IXGBE_DCB
4385 4386 4387 4388 4389 4390
		int tc;
		struct net_device *dev = adapter->netdev;

		tc = netdev_get_prio_tc_map(dev, adapter->fcoe.up);
		f->indices = dev->tc_to_txq[tc].count;
		f->mask = dev->tc_to_txq[tc].offset;
4391
#endif
4392 4393 4394 4395 4396 4397
	} else {
		f->indices = min((int)num_online_cpus(), f->indices);

		adapter->num_rx_queues = 1;
		adapter->num_tx_queues = 1;

4398
		if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
4399
			e_info(probe, "FCoE enabled with RSS\n");
4400 4401 4402 4403 4404
			if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
			    (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
				ixgbe_set_fdir_queues(adapter);
			else
				ixgbe_set_rss_queues(adapter);
4405 4406 4407 4408
		}
		/* adding FCoE rx rings to the end */
		f->mask = adapter->num_rx_queues;
		adapter->num_rx_queues += f->indices;
4409
		adapter->num_tx_queues += f->indices;
4410
	}
4411

4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429
	return true;
}
#endif /* IXGBE_FCOE */

#ifdef CONFIG_IXGBE_DCB
static inline bool ixgbe_set_dcb_queues(struct ixgbe_adapter *adapter)
{
	bool ret = false;
	struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_DCB];
	int i, q;

	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
		return ret;

	f->indices = 0;
	for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
		q = min((int)num_online_cpus(), MAX_TRAFFIC_CLASS);
		f->indices += q;
4430 4431
	}

4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444
	f->mask = 0x7 << 3;
	adapter->num_rx_queues = f->indices;
	adapter->num_tx_queues = f->indices;
	ret = true;

#ifdef IXGBE_FCOE
	/* FCoE enabled queues require special configuration done through
	 * configure_fcoe() and others. Here we map FCoE indices onto the
	 * DCB queue pairs allowing FCoE to own configuration later.
	 */
	ixgbe_set_fcoe_queues(adapter);
#endif

4445 4446
	return ret;
}
4447
#endif
4448

4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461
/**
 * ixgbe_set_sriov_queues: Allocate queues for IOV use
 * @adapter: board private structure to initialize
 *
 * IOV doesn't actually use anything, so just NAK the
 * request for now and let the other queue routines
 * figure out what to do.
 */
static inline bool ixgbe_set_sriov_queues(struct ixgbe_adapter *adapter)
{
	return false;
}

4462
/*
L
Lucas De Marchi 已提交
4463
 * ixgbe_set_num_queues: Allocate queues for device, feature dependent
4464 4465 4466 4467 4468 4469 4470 4471 4472
 * @adapter: board private structure to initialize
 *
 * This is the top level queue allocation routine.  The order here is very
 * important, starting with the "most" number of features turned on at once,
 * and ending with the smallest set of features.  This way large combinations
 * can be allocated if they're turned on, and smaller combinations are the
 * fallthrough conditions.
 *
 **/
4473
static int ixgbe_set_num_queues(struct ixgbe_adapter *adapter)
4474
{
4475 4476 4477 4478 4479 4480 4481
	/* Start with base case */
	adapter->num_rx_queues = 1;
	adapter->num_tx_queues = 1;
	adapter->num_rx_pools = adapter->num_rx_queues;
	adapter->num_rx_queues_per_pool = 1;

	if (ixgbe_set_sriov_queues(adapter))
4482
		goto done;
4483

4484 4485
#ifdef CONFIG_IXGBE_DCB
	if (ixgbe_set_dcb_queues(adapter))
4486
		goto done;
4487 4488

#endif
4489 4490 4491 4492 4493
#ifdef IXGBE_FCOE
	if (ixgbe_set_fcoe_queues(adapter))
		goto done;

#endif /* IXGBE_FCOE */
4494 4495 4496
	if (ixgbe_set_fdir_queues(adapter))
		goto done;

4497
	if (ixgbe_set_rss_queues(adapter))
4498 4499 4500 4501 4502 4503 4504
		goto done;

	/* fallback to base case */
	adapter->num_rx_queues = 1;
	adapter->num_tx_queues = 1;

done:
4505
	/* Notify the stack of the (possibly) reduced queue counts. */
4506
	netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
4507 4508
	return netif_set_real_num_rx_queues(adapter->netdev,
					    adapter->num_rx_queues);
4509 4510
}

4511
static void ixgbe_acquire_msix_vectors(struct ixgbe_adapter *adapter,
4512
				       int vectors)
4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530
{
	int err, vector_threshold;

	/* We'll want at least 3 (vector_threshold):
	 * 1) TxQ[0] Cleanup
	 * 2) RxQ[0] Cleanup
	 * 3) Other (Link Status Change, etc.)
	 * 4) TCP Timer (optional)
	 */
	vector_threshold = MIN_MSIX_COUNT;

	/* The more we get, the more we will assign to Tx/Rx Cleanup
	 * for the separate queues...where Rx Cleanup >= Tx Cleanup.
	 * Right now, we simply care about how many we'll get; we'll
	 * set them up later while requesting irq's.
	 */
	while (vectors >= vector_threshold) {
		err = pci_enable_msix(adapter->pdev, adapter->msix_entries,
4531
				      vectors);
4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544
		if (!err) /* Success in acquiring all requested vectors. */
			break;
		else if (err < 0)
			vectors = 0; /* Nasty failure, quit now */
		else /* err == number of vectors we should try again with */
			vectors = err;
	}

	if (vectors < vector_threshold) {
		/* Can't allocate enough MSI-X interrupts?  Oh well.
		 * This just means we'll go with either a single MSI
		 * vector or fall back to legacy interrupts.
		 */
4545 4546
		netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
			     "Unable to allocate MSI-X interrupts\n");
4547 4548 4549 4550 4551
		adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
		kfree(adapter->msix_entries);
		adapter->msix_entries = NULL;
	} else {
		adapter->flags |= IXGBE_FLAG_MSIX_ENABLED; /* Woot! */
4552 4553 4554 4555 4556 4557
		/*
		 * Adjust for only the vectors we'll use, which is minimum
		 * of max_msix_q_vectors + NON_Q_VECTORS, or the number of
		 * vectors we were allocated.
		 */
		adapter->num_msix_vectors = min(vectors,
4558
				   adapter->max_msix_q_vectors + NON_Q_VECTORS);
4559 4560 4561 4562
	}
}

/**
4563
 * ixgbe_cache_ring_rss - Descriptor ring to register mapping for RSS
4564 4565
 * @adapter: board private structure to initialize
 *
4566 4567
 * Cache the descriptor ring offsets for RSS to the assigned rings.
 *
4568
 **/
4569
static inline bool ixgbe_cache_ring_rss(struct ixgbe_adapter *adapter)
4570
{
4571 4572
	int i;

4573 4574
	if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED))
		return false;
4575

4576 4577 4578 4579 4580 4581
	for (i = 0; i < adapter->num_rx_queues; i++)
		adapter->rx_ring[i]->reg_idx = i;
	for (i = 0; i < adapter->num_tx_queues; i++)
		adapter->tx_ring[i]->reg_idx = i;

	return true;
4582 4583 4584
}

#ifdef CONFIG_IXGBE_DCB
4585 4586

/* ixgbe_get_first_reg_idx - Return first register index associated with ring */
J
John Fastabend 已提交
4587 4588
static void ixgbe_get_first_reg_idx(struct ixgbe_adapter *adapter, u8 tc,
				    unsigned int *tx, unsigned int *rx)
4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655
{
	struct net_device *dev = adapter->netdev;
	struct ixgbe_hw *hw = &adapter->hw;
	u8 num_tcs = netdev_get_num_tc(dev);

	*tx = 0;
	*rx = 0;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		*tx = tc << 3;
		*rx = tc << 2;
		break;
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
		if (num_tcs == 8) {
			if (tc < 3) {
				*tx = tc << 5;
				*rx = tc << 4;
			} else if (tc <  5) {
				*tx = ((tc + 2) << 4);
				*rx = tc << 4;
			} else if (tc < num_tcs) {
				*tx = ((tc + 8) << 3);
				*rx = tc << 4;
			}
		} else if (num_tcs == 4) {
			*rx =  tc << 5;
			switch (tc) {
			case 0:
				*tx =  0;
				break;
			case 1:
				*tx = 64;
				break;
			case 2:
				*tx = 96;
				break;
			case 3:
				*tx = 112;
				break;
			default:
				break;
			}
		}
		break;
	default:
		break;
	}
}

#define IXGBE_MAX_Q_PER_TC	(IXGBE_MAX_DCB_INDICES / MAX_TRAFFIC_CLASS)

/* ixgbe_setup_tc - routine to configure net_device for multiple traffic
 * classes.
 *
 * @netdev: net device to configure
 * @tc: number of traffic classes to enable
 */
int ixgbe_setup_tc(struct net_device *dev, u8 tc)
{
	int i;
	unsigned int q, offset = 0;

	if (!tc) {
		netdev_reset_tc(dev);
	} else {
J
John Fastabend 已提交
4656 4657 4658 4659
		struct ixgbe_adapter *adapter = netdev_priv(dev);

		/* Hardware supports up to 8 traffic classes */
		if (tc > MAX_TRAFFIC_CLASS || netdev_set_num_tc(dev, tc))
4660 4661 4662 4663 4664 4665 4666 4667 4668
			return -EINVAL;

		/* Partition Tx queues evenly amongst traffic classes */
		for (i = 0; i < tc; i++) {
			q = min((int)num_online_cpus(), IXGBE_MAX_Q_PER_TC);
			netdev_set_prio_tc_map(dev, i, i);
			netdev_set_tc_queue(dev, i, q, offset);
			offset += q;
		}
J
John Fastabend 已提交
4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684

		/* This enables multiple traffic class support in the hardware
		 * which defaults to strict priority transmission by default.
		 * If traffic classes are already enabled perhaps through DCB
		 * code path then existing configuration will be used.
		 */
		if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
		    dev->dcbnl_ops && dev->dcbnl_ops->setdcbx) {
			struct ieee_ets ets = {
					.prio_tc = {0, 1, 2, 3, 4, 5, 6, 7},
					      };
			u8 mode = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_IEEE;

			dev->dcbnl_ops->setdcbx(dev, mode);
			dev->dcbnl_ops->ieee_setets(dev, &ets);
		}
4685 4686 4687 4688
	}
	return 0;
}

4689 4690 4691 4692 4693 4694 4695 4696 4697
/**
 * ixgbe_cache_ring_dcb - Descriptor ring to register mapping for DCB
 * @adapter: board private structure to initialize
 *
 * Cache the descriptor ring offsets for DCB to the assigned rings.
 *
 **/
static inline bool ixgbe_cache_ring_dcb(struct ixgbe_adapter *adapter)
{
4698 4699 4700
	struct net_device *dev = adapter->netdev;
	int i, j, k;
	u8 num_tcs = netdev_get_num_tc(dev);
4701

4702 4703
	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
		return false;
4704

4705 4706 4707 4708 4709 4710 4711 4712 4713 4714
	for (i = 0, k = 0; i < num_tcs; i++) {
		unsigned int tx_s, rx_s;
		u16 count = dev->tc_to_txq[i].count;

		ixgbe_get_first_reg_idx(adapter, i, &tx_s, &rx_s);
		for (j = 0; j < count; j++, k++) {
			adapter->tx_ring[k]->reg_idx = tx_s + j;
			adapter->rx_ring[k]->reg_idx = rx_s + j;
			adapter->tx_ring[k]->dcb_tc = i;
			adapter->rx_ring[k]->dcb_tc = i;
4715 4716
		}
	}
4717 4718

	return true;
4719 4720 4721
}
#endif

4722 4723 4724 4725 4726 4727 4728
/**
 * ixgbe_cache_ring_fdir - Descriptor ring to register mapping for Flow Director
 * @adapter: board private structure to initialize
 *
 * Cache the descriptor ring offsets for Flow Director to the assigned rings.
 *
 **/
4729
static inline bool ixgbe_cache_ring_fdir(struct ixgbe_adapter *adapter)
4730 4731 4732 4733 4734 4735 4736 4737
{
	int i;
	bool ret = false;

	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED &&
	    ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
	     (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))) {
		for (i = 0; i < adapter->num_rx_queues; i++)
4738
			adapter->rx_ring[i]->reg_idx = i;
4739
		for (i = 0; i < adapter->num_tx_queues; i++)
4740
			adapter->tx_ring[i]->reg_idx = i;
4741 4742 4743 4744 4745 4746
		ret = true;
	}

	return ret;
}

4747 4748 4749 4750 4751 4752 4753 4754 4755 4756 4757
#ifdef IXGBE_FCOE
/**
 * ixgbe_cache_ring_fcoe - Descriptor ring to register mapping for the FCoE
 * @adapter: board private structure to initialize
 *
 * Cache the descriptor ring offsets for FCoE mode to the assigned rings.
 *
 */
static inline bool ixgbe_cache_ring_fcoe(struct ixgbe_adapter *adapter)
{
	struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];
4758 4759 4760 4761 4762
	int i;
	u8 fcoe_rx_i = 0, fcoe_tx_i = 0;

	if (!(adapter->flags & IXGBE_FLAG_FCOE_ENABLED))
		return false;
4763

4764 4765 4766 4767 4768 4769
	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
		if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
		    (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
			ixgbe_cache_ring_fdir(adapter);
		else
			ixgbe_cache_ring_rss(adapter);
4770

4771 4772
		fcoe_rx_i = f->mask;
		fcoe_tx_i = f->mask;
4773
	}
4774 4775 4776 4777 4778
	for (i = 0; i < f->indices; i++, fcoe_rx_i++, fcoe_tx_i++) {
		adapter->rx_ring[f->mask + i]->reg_idx = fcoe_rx_i;
		adapter->tx_ring[f->mask + i]->reg_idx = fcoe_tx_i;
	}
	return true;
4779 4780 4781
}

#endif /* IXGBE_FCOE */
4782 4783 4784 4785 4786 4787 4788 4789 4790 4791
/**
 * ixgbe_cache_ring_sriov - Descriptor ring to register mapping for sriov
 * @adapter: board private structure to initialize
 *
 * SR-IOV doesn't use any descriptor rings but changes the default if
 * no other mapping is used.
 *
 */
static inline bool ixgbe_cache_ring_sriov(struct ixgbe_adapter *adapter)
{
4792 4793
	adapter->rx_ring[0]->reg_idx = adapter->num_vfs * 2;
	adapter->tx_ring[0]->reg_idx = adapter->num_vfs * 2;
4794 4795 4796 4797 4798 4799
	if (adapter->num_vfs)
		return true;
	else
		return false;
}

4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810 4811 4812 4813
/**
 * ixgbe_cache_ring_register - Descriptor ring to register mapping
 * @adapter: board private structure to initialize
 *
 * Once we know the feature-set enabled for the device, we'll cache
 * the register offset the descriptor ring is assigned to.
 *
 * Note, the order the various feature calls is important.  It must start with
 * the "most" features enabled at the same time, then trickle down to the
 * least amount of features turned on at once.
 **/
static void ixgbe_cache_ring_register(struct ixgbe_adapter *adapter)
{
	/* start with default case */
4814 4815
	adapter->rx_ring[0]->reg_idx = 0;
	adapter->tx_ring[0]->reg_idx = 0;
4816

4817 4818 4819
	if (ixgbe_cache_ring_sriov(adapter))
		return;

4820 4821 4822 4823 4824
#ifdef CONFIG_IXGBE_DCB
	if (ixgbe_cache_ring_dcb(adapter))
		return;
#endif

4825 4826 4827 4828
#ifdef IXGBE_FCOE
	if (ixgbe_cache_ring_fcoe(adapter))
		return;
#endif /* IXGBE_FCOE */
4829

4830 4831 4832
	if (ixgbe_cache_ring_fdir(adapter))
		return;

4833 4834
	if (ixgbe_cache_ring_rss(adapter))
		return;
4835 4836
}

4837 4838 4839 4840 4841
/**
 * ixgbe_alloc_queues - Allocate memory for all rings
 * @adapter: board private structure to initialize
 *
 * We allocate one ring per queue at run-time since we don't know the
4842 4843
 * number of queues at compile-time.  The polling_netdev array is
 * intended for Multiqueue, but should work fine with a single queue.
4844
 **/
4845
static int ixgbe_alloc_queues(struct ixgbe_adapter *adapter)
4846
{
4847
	int rx = 0, tx = 0, nid = adapter->node;
4848

4849 4850 4851 4852 4853 4854 4855
	if (nid < 0 || !node_online(nid))
		nid = first_online_node;

	for (; tx < adapter->num_tx_queues; tx++) {
		struct ixgbe_ring *ring;

		ring = kzalloc_node(sizeof(*ring), GFP_KERNEL, nid);
4856
		if (!ring)
4857
			ring = kzalloc(sizeof(*ring), GFP_KERNEL);
4858
		if (!ring)
4859
			goto err_allocation;
4860
		ring->count = adapter->tx_ring_count;
4861 4862
		ring->queue_index = tx;
		ring->numa_node = nid;
4863
		ring->dev = &adapter->pdev->dev;
4864
		ring->netdev = adapter->netdev;
4865

4866
		adapter->tx_ring[tx] = ring;
4867
	}
4868

4869 4870
	for (; rx < adapter->num_rx_queues; rx++) {
		struct ixgbe_ring *ring;
4871

4872
		ring = kzalloc_node(sizeof(*ring), GFP_KERNEL, nid);
4873
		if (!ring)
4874
			ring = kzalloc(sizeof(*ring), GFP_KERNEL);
4875
		if (!ring)
4876 4877 4878 4879
			goto err_allocation;
		ring->count = adapter->rx_ring_count;
		ring->queue_index = rx;
		ring->numa_node = nid;
4880
		ring->dev = &adapter->pdev->dev;
4881
		ring->netdev = adapter->netdev;
4882

4883
		adapter->rx_ring[rx] = ring;
4884 4885 4886 4887 4888 4889
	}

	ixgbe_cache_ring_register(adapter);

	return 0;

4890 4891 4892 4893 4894 4895
err_allocation:
	while (tx)
		kfree(adapter->tx_ring[--tx]);

	while (rx)
		kfree(adapter->rx_ring[--rx]);
4896 4897 4898 4899 4900 4901 4902 4903 4904 4905
	return -ENOMEM;
}

/**
 * ixgbe_set_interrupt_capability - set MSI-X or MSI if supported
 * @adapter: board private structure to initialize
 *
 * Attempt to configure the interrupts using the best available
 * capabilities of the hardware and the kernel.
 **/
A
Al Viro 已提交
4906
static int ixgbe_set_interrupt_capability(struct ixgbe_adapter *adapter)
4907
{
4908
	struct ixgbe_hw *hw = &adapter->hw;
4909 4910 4911 4912 4913 4914 4915
	int err = 0;
	int vector, v_budget;

	/*
	 * It's easy to be greedy for MSI-X vectors, but it really
	 * doesn't do us much good if we have a lot more vectors
	 * than CPU's.  So let's be conservative and only ask for
4916
	 * (roughly) the same number of vectors as there are CPU's.
4917 4918
	 */
	v_budget = min(adapter->num_rx_queues + adapter->num_tx_queues,
4919
		       (int)num_online_cpus()) + NON_Q_VECTORS;
4920 4921 4922

	/*
	 * At the same time, hardware can only support a maximum of
4923 4924 4925 4926
	 * hw.mac->max_msix_vectors vectors.  With features
	 * such as RSS and VMDq, we can easily surpass the number of Rx and Tx
	 * descriptor queues supported by our device.  Thus, we cap it off in
	 * those rare cases where the cpu count also exceeds our vector limit.
4927
	 */
4928
	v_budget = min(v_budget, (int)hw->mac.max_msix_vectors);
4929 4930 4931 4932

	/* A failure in MSI-X entry allocation isn't fatal, but it does
	 * mean we disable MSI-X capabilities of the adapter. */
	adapter->msix_entries = kcalloc(v_budget,
4933
					sizeof(struct msix_entry), GFP_KERNEL);
4934 4935 4936
	if (adapter->msix_entries) {
		for (vector = 0; vector < v_budget; vector++)
			adapter->msix_entries[vector].entry = vector;
4937

4938
		ixgbe_acquire_msix_vectors(adapter, v_budget);
4939

4940 4941 4942
		if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
			goto out;
	}
4943

4944 4945
	adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
	adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
4946 4947 4948 4949 4950 4951
	if (adapter->flags & (IXGBE_FLAG_FDIR_HASH_CAPABLE |
			      IXGBE_FLAG_FDIR_PERFECT_CAPABLE)) {
		e_err(probe,
		      "Flow Director is not supported while multiple "
		      "queues are disabled.  Disabling Flow Director\n");
	}
4952 4953 4954
	adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
	adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
	adapter->atr_sample_rate = 0;
4955 4956 4957
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		ixgbe_disable_sriov(adapter);

4958 4959 4960
	err = ixgbe_set_num_queues(adapter);
	if (err)
		return err;
4961 4962 4963 4964 4965

	err = pci_enable_msi(adapter->pdev);
	if (!err) {
		adapter->flags |= IXGBE_FLAG_MSI_ENABLED;
	} else {
4966 4967 4968
		netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
			     "Unable to allocate MSI interrupt, "
			     "falling back to legacy.  Error: %d\n", err);
4969 4970 4971 4972 4973 4974 4975 4976
		/* reset err */
		err = 0;
	}

out:
	return err;
}

4977 4978 4979 4980 4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991
/**
 * ixgbe_alloc_q_vectors - Allocate memory for interrupt vectors
 * @adapter: board private structure to initialize
 *
 * We allocate one q_vector per queue interrupt.  If allocation fails we
 * return -ENOMEM.
 **/
static int ixgbe_alloc_q_vectors(struct ixgbe_adapter *adapter)
{
	int q_idx, num_q_vectors;
	struct ixgbe_q_vector *q_vector;
	int (*poll)(struct napi_struct *, int);

	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
4992
		poll = &ixgbe_clean_rxtx_many;
4993 4994 4995 4996 4997 4998
	} else {
		num_q_vectors = 1;
		poll = &ixgbe_poll;
	}

	for (q_idx = 0; q_idx < num_q_vectors; q_idx++) {
4999
		q_vector = kzalloc_node(sizeof(struct ixgbe_q_vector),
5000
					GFP_KERNEL, adapter->node);
5001 5002
		if (!q_vector)
			q_vector = kzalloc(sizeof(struct ixgbe_q_vector),
5003
					   GFP_KERNEL);
5004 5005 5006
		if (!q_vector)
			goto err_out;
		q_vector->adapter = adapter;
5007 5008 5009 5010
		if (q_vector->txr_count && !q_vector->rxr_count)
			q_vector->eitr = adapter->tx_eitr_param;
		else
			q_vector->eitr = adapter->rx_eitr_param;
5011
		q_vector->v_idx = q_idx;
5012
		netif_napi_add(adapter->netdev, &q_vector->napi, (*poll), 64);
5013 5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026 5027 5028 5029 5030 5031 5032 5033 5034 5035 5036 5037 5038 5039 5040
		adapter->q_vector[q_idx] = q_vector;
	}

	return 0;

err_out:
	while (q_idx) {
		q_idx--;
		q_vector = adapter->q_vector[q_idx];
		netif_napi_del(&q_vector->napi);
		kfree(q_vector);
		adapter->q_vector[q_idx] = NULL;
	}
	return -ENOMEM;
}

/**
 * ixgbe_free_q_vectors - Free memory allocated for interrupt vectors
 * @adapter: board private structure to initialize
 *
 * This function frees the memory allocated to the q_vectors.  In addition if
 * NAPI is enabled it will delete any references to the NAPI struct prior
 * to freeing the q_vector.
 **/
static void ixgbe_free_q_vectors(struct ixgbe_adapter *adapter)
{
	int q_idx, num_q_vectors;

5041
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
5042
		num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
5043
	else
5044 5045 5046 5047 5048
		num_q_vectors = 1;

	for (q_idx = 0; q_idx < num_q_vectors; q_idx++) {
		struct ixgbe_q_vector *q_vector = adapter->q_vector[q_idx];
		adapter->q_vector[q_idx] = NULL;
5049
		netif_napi_del(&q_vector->napi);
5050 5051 5052 5053
		kfree(q_vector);
	}
}

5054
static void ixgbe_reset_interrupt_capability(struct ixgbe_adapter *adapter)
5055 5056 5057 5058 5059 5060 5061 5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073 5074 5075 5076
{
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
		pci_disable_msix(adapter->pdev);
		kfree(adapter->msix_entries);
		adapter->msix_entries = NULL;
	} else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_MSI_ENABLED;
		pci_disable_msi(adapter->pdev);
	}
}

/**
 * ixgbe_init_interrupt_scheme - Determine proper interrupt scheme
 * @adapter: board private structure to initialize
 *
 * We determine which interrupt scheme to use based on...
 * - Kernel support (MSI, MSI-X)
 *   - which can be user-defined (via MODULE_PARAM)
 * - Hardware queue count (num_*_queues)
 *   - defined by miscellaneous hardware support/features (RSS, etc.)
 **/
5077
int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter)
5078 5079 5080 5081
{
	int err;

	/* Number of supported queues */
5082 5083 5084
	err = ixgbe_set_num_queues(adapter);
	if (err)
		return err;
5085 5086 5087

	err = ixgbe_set_interrupt_capability(adapter);
	if (err) {
5088
		e_dev_err("Unable to setup interrupt capabilities\n");
5089
		goto err_set_interrupt;
5090 5091
	}

5092 5093
	err = ixgbe_alloc_q_vectors(adapter);
	if (err) {
5094
		e_dev_err("Unable to allocate memory for queue vectors\n");
5095 5096 5097 5098 5099
		goto err_alloc_q_vectors;
	}

	err = ixgbe_alloc_queues(adapter);
	if (err) {
5100
		e_dev_err("Unable to allocate memory for queues\n");
5101 5102 5103
		goto err_alloc_queues;
	}

5104
	e_dev_info("Multiqueue %s: Rx Queue count = %u, Tx Queue count = %u\n",
5105 5106
		   (adapter->num_rx_queues > 1) ? "Enabled" : "Disabled",
		   adapter->num_rx_queues, adapter->num_tx_queues);
5107 5108 5109

	set_bit(__IXGBE_DOWN, &adapter->state);

5110
	return 0;
5111

5112 5113 5114 5115
err_alloc_queues:
	ixgbe_free_q_vectors(adapter);
err_alloc_q_vectors:
	ixgbe_reset_interrupt_capability(adapter);
5116
err_set_interrupt:
5117 5118 5119
	return err;
}

E
Eric Dumazet 已提交
5120 5121 5122 5123 5124
static void ring_free_rcu(struct rcu_head *head)
{
	kfree(container_of(head, struct ixgbe_ring, rcu));
}

5125 5126 5127 5128 5129 5130 5131 5132 5133
/**
 * ixgbe_clear_interrupt_scheme - Clear the current interrupt scheme settings
 * @adapter: board private structure to clear interrupt scheme on
 *
 * We go through and clear interrupt specific resources and reset the structure
 * to pre-load conditions
 **/
void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter)
{
5134 5135 5136 5137 5138 5139 5140
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++) {
		kfree(adapter->tx_ring[i]);
		adapter->tx_ring[i] = NULL;
	}
	for (i = 0; i < adapter->num_rx_queues; i++) {
E
Eric Dumazet 已提交
5141 5142 5143 5144 5145 5146
		struct ixgbe_ring *ring = adapter->rx_ring[i];

		/* ixgbe_get_stats64() might access this ring, we must wait
		 * a grace period before freeing it.
		 */
		call_rcu(&ring->rcu, ring_free_rcu);
5147 5148
		adapter->rx_ring[i] = NULL;
	}
5149

5150 5151 5152
	adapter->num_tx_queues = 0;
	adapter->num_rx_queues = 0;

5153 5154
	ixgbe_free_q_vectors(adapter);
	ixgbe_reset_interrupt_capability(adapter);
5155 5156 5157 5158 5159 5160 5161 5162 5163 5164 5165 5166 5167 5168
}

/**
 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
 * @adapter: board private structure to initialize
 *
 * ixgbe_sw_init initializes the Adapter private data structure.
 * Fields are initialized based on PCI device information and
 * OS network device settings (MTU size).
 **/
static int __devinit ixgbe_sw_init(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct pci_dev *pdev = adapter->pdev;
5169
	struct net_device *dev = adapter->netdev;
5170
	unsigned int rss;
J
Jeff Kirsher 已提交
5171
#ifdef CONFIG_IXGBE_DCB
5172 5173 5174
	int j;
	struct tc_configuration *tc;
#endif
5175
	int max_frame = dev->mtu + ETH_HLEN + ETH_FCS_LEN;
5176

5177 5178 5179 5180 5181 5182 5183 5184
	/* PCI config space info */

	hw->vendor_id = pdev->vendor;
	hw->device_id = pdev->device;
	hw->revision_id = pdev->revision;
	hw->subsystem_vendor_id = pdev->subsystem_vendor;
	hw->subsystem_device_id = pdev->subsystem_device;

5185 5186 5187 5188
	/* Set capability flags */
	rss = min(IXGBE_MAX_RSS_INDICES, (int)num_online_cpus());
	adapter->ring_feature[RING_F_RSS].indices = rss;
	adapter->flags |= IXGBE_FLAG_RSS_ENABLED;
5189
	adapter->ring_feature[RING_F_DCB].indices = IXGBE_MAX_DCB_INDICES;
5190 5191
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
5192 5193
		if (hw->device_id == IXGBE_DEV_ID_82598AT)
			adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
5194
		adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82598;
5195 5196
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5197
	case ixgbe_mac_X540:
5198
		adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82599;
5199 5200
		adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
		adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
5201 5202
		if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
5203 5204 5205 5206 5207
		/* n-tuple support exists, always init our spinlock */
		spin_lock_init(&adapter->fdir_perfect_lock);
		/* Flow Director hash filters enabled */
		adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
		adapter->atr_sample_rate = 20;
5208
		adapter->ring_feature[RING_F_FDIR].indices =
5209
							 IXGBE_MAX_FDIR_INDICES;
5210
		adapter->fdir_pballoc = 0;
5211
#ifdef IXGBE_FCOE
5212 5213 5214
		adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
		adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
		adapter->ring_feature[RING_F_FCOE].indices = 0;
5215
#ifdef CONFIG_IXGBE_DCB
5216 5217
		/* Default traffic class to use for FCoE */
		adapter->fcoe.tc = IXGBE_FCOE_DEFTC;
5218
		adapter->fcoe.up = IXGBE_FCOE_DEFTC;
5219
#endif
5220
#endif /* IXGBE_FCOE */
5221 5222 5223
		break;
	default:
		break;
A
Alexander Duyck 已提交
5224
	}
5225

J
Jeff Kirsher 已提交
5226
#ifdef CONFIG_IXGBE_DCB
5227 5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238
	/* Configure DCB traffic classes */
	for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
		tc = &adapter->dcb_cfg.tc_config[j];
		tc->path[DCB_TX_CONFIG].bwg_id = 0;
		tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->path[DCB_RX_CONFIG].bwg_id = 0;
		tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->dcb_pfc = pfc_disabled;
	}
	adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
	adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
	adapter->dcb_cfg.rx_pba_cfg = pba_equal;
5239
	adapter->dcb_cfg.pfc_mode_enable = false;
5240
	adapter->dcb_set_bitmap = 0x00;
5241
	adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
5242
	ixgbe_copy_dcb_cfg(&adapter->dcb_cfg, &adapter->temp_dcb_cfg,
5243
			   MAX_TRAFFIC_CLASS);
5244 5245

#endif
5246 5247

	/* default flow control settings */
5248
	hw->fc.requested_mode = ixgbe_fc_full;
D
Don Skidmore 已提交
5249
	hw->fc.current_mode = ixgbe_fc_full;	/* init for ethtool output */
5250 5251 5252
#ifdef CONFIG_DCB
	adapter->last_lfc_mode = hw->fc.current_mode;
#endif
5253 5254
	hw->fc.high_water = FC_HIGH_WATER(max_frame);
	hw->fc.low_water = FC_LOW_WATER(max_frame);
5255 5256
	hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
	hw->fc.send_xon = true;
D
Don Skidmore 已提交
5257
	hw->fc.disable_fc_autoneg = false;
5258

5259
	/* enable itr by default in dynamic mode */
5260 5261 5262 5263
	adapter->rx_itr_setting = 1;
	adapter->rx_eitr_param = 20000;
	adapter->tx_itr_setting = 1;
	adapter->tx_eitr_param = 10000;
5264 5265 5266 5267 5268 5269 5270 5271 5272

	/* set defaults for eitr in MegaBytes */
	adapter->eitr_low = 10;
	adapter->eitr_high = 20;

	/* set default ring sizes */
	adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
	adapter->rx_ring_count = IXGBE_DEFAULT_RXD;

5273
	/* initialize eeprom parameters */
5274
	if (ixgbe_init_eeprom_params_generic(hw)) {
5275
		e_dev_err("EEPROM initialization failed\n");
5276 5277 5278
		return -EIO;
	}

5279
	/* enable rx csum by default */
5280 5281
	adapter->flags |= IXGBE_FLAG_RX_CSUM_ENABLED;

5282 5283 5284
	/* get assigned NUMA node */
	adapter->node = dev_to_node(&pdev->dev);

5285 5286 5287 5288 5289 5290 5291
	set_bit(__IXGBE_DOWN, &adapter->state);

	return 0;
}

/**
 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
5292
 * @tx_ring:    tx descriptor ring (for a specific queue) to setup
5293 5294 5295
 *
 * Return 0 on success, negative on failure
 **/
5296
int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
5297
{
5298
	struct device *dev = tx_ring->dev;
5299 5300
	int size;

5301
	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
E
Eric Dumazet 已提交
5302
	tx_ring->tx_buffer_info = vzalloc_node(size, tx_ring->numa_node);
5303
	if (!tx_ring->tx_buffer_info)
E
Eric Dumazet 已提交
5304
		tx_ring->tx_buffer_info = vzalloc(size);
5305 5306
	if (!tx_ring->tx_buffer_info)
		goto err;
5307 5308

	/* round up to nearest 4K */
5309
	tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
5310
	tx_ring->size = ALIGN(tx_ring->size, 4096);
5311

5312
	tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
5313
					   &tx_ring->dma, GFP_KERNEL);
5314 5315
	if (!tx_ring->desc)
		goto err;
5316

5317 5318 5319
	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
	tx_ring->work_limit = tx_ring->count;
5320
	return 0;
5321 5322 5323 5324

err:
	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;
5325
	dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
5326
	return -ENOMEM;
5327 5328
}

5329 5330 5331 5332 5333 5334 5335 5336 5337 5338 5339 5340 5341 5342 5343
/**
 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_tx_queues; i++) {
5344
		err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
5345 5346
		if (!err)
			continue;
5347
		e_err(probe, "Allocation for Tx Queue %u failed\n", i);
5348 5349 5350 5351 5352 5353
		break;
	}

	return err;
}

5354 5355
/**
 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
5356
 * @rx_ring:    rx descriptor ring (for a specific queue) to setup
5357 5358 5359
 *
 * Returns 0 on success, negative on failure
 **/
5360
int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
5361
{
5362
	struct device *dev = rx_ring->dev;
5363
	int size;
5364

5365
	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
E
Eric Dumazet 已提交
5366
	rx_ring->rx_buffer_info = vzalloc_node(size, rx_ring->numa_node);
5367
	if (!rx_ring->rx_buffer_info)
E
Eric Dumazet 已提交
5368
		rx_ring->rx_buffer_info = vzalloc(size);
5369 5370
	if (!rx_ring->rx_buffer_info)
		goto err;
5371 5372

	/* Round up to nearest 4K */
5373 5374
	rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
	rx_ring->size = ALIGN(rx_ring->size, 4096);
5375

5376
	rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
5377
					   &rx_ring->dma, GFP_KERNEL);
5378

5379 5380
	if (!rx_ring->desc)
		goto err;
5381

5382 5383
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
5384 5385

	return 0;
5386 5387 5388 5389
err:
	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;
	dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
5390
	return -ENOMEM;
5391 5392
}

5393 5394 5395 5396 5397 5398 5399 5400 5401 5402 5403 5404 5405 5406 5407
/**
 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_rx_queues; i++) {
5408
		err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
5409 5410
		if (!err)
			continue;
5411
		e_err(probe, "Allocation for Rx Queue %u failed\n", i);
5412 5413 5414 5415 5416 5417
		break;
	}

	return err;
}

5418 5419 5420 5421 5422 5423
/**
 * ixgbe_free_tx_resources - Free Tx Resources per Queue
 * @tx_ring: Tx descriptor ring for a specific queue
 *
 * Free all transmit software resources
 **/
5424
void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
5425
{
5426
	ixgbe_clean_tx_ring(tx_ring);
5427 5428 5429 5430

	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;

5431 5432 5433 5434 5435 5436
	/* if not set, then don't free */
	if (!tx_ring->desc)
		return;

	dma_free_coherent(tx_ring->dev, tx_ring->size,
			  tx_ring->desc, tx_ring->dma);
5437 5438 5439 5440 5441 5442 5443 5444 5445 5446 5447 5448 5449 5450 5451

	tx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all transmit software resources
 **/
static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++)
5452
		if (adapter->tx_ring[i]->desc)
5453
			ixgbe_free_tx_resources(adapter->tx_ring[i]);
5454 5455 5456
}

/**
5457
 * ixgbe_free_rx_resources - Free Rx Resources
5458 5459 5460 5461
 * @rx_ring: ring to clean the resources from
 *
 * Free all receive software resources
 **/
5462
void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
5463
{
5464
	ixgbe_clean_rx_ring(rx_ring);
5465 5466 5467 5468

	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;

5469 5470 5471 5472 5473 5474
	/* if not set, then don't free */
	if (!rx_ring->desc)
		return;

	dma_free_coherent(rx_ring->dev, rx_ring->size,
			  rx_ring->desc, rx_ring->dma);
5475 5476 5477 5478 5479 5480 5481 5482 5483 5484 5485 5486 5487 5488 5489

	rx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all receive software resources
 **/
static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_rx_queues; i++)
5490
		if (adapter->rx_ring[i]->desc)
5491
			ixgbe_free_rx_resources(adapter->rx_ring[i]);
5492 5493 5494 5495 5496 5497 5498 5499 5500 5501 5502 5503
}

/**
 * ixgbe_change_mtu - Change the Maximum Transfer Unit
 * @netdev: network interface device structure
 * @new_mtu: new value for maximum frame size
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
5504
	struct ixgbe_hw *hw = &adapter->hw;
5505 5506
	int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;

5507
	/* MTU < 68 is an error and causes problems on some kernels */
5508 5509 5510 5511 5512 5513 5514 5515
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED &&
	    hw->mac.type != ixgbe_mac_X540) {
		if ((new_mtu < 68) || (max_frame > MAXIMUM_ETHERNET_VLAN_SIZE))
			return -EINVAL;
	} else {
		if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
			return -EINVAL;
	}
5516

5517
	e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
5518
	/* must set new MTU before calling down or up */
5519 5520
	netdev->mtu = new_mtu;

5521 5522 5523
	hw->fc.high_water = FC_HIGH_WATER(max_frame);
	hw->fc.low_water = FC_LOW_WATER(max_frame);

5524 5525
	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
5526 5527 5528 5529 5530 5531 5532 5533 5534 5535 5536 5537 5538 5539 5540 5541 5542 5543 5544 5545

	return 0;
}

/**
 * ixgbe_open - Called when a network interface is made active
 * @netdev: network interface device structure
 *
 * Returns 0 on success, negative value on failure
 *
 * The open entry point is called when a network interface is made
 * active by the system (IFF_UP).  At this point all resources needed
 * for transmit and receive operations are allocated, the interrupt
 * handler is registered with the OS, the watchdog timer is started,
 * and the stack is notified that the interface is ready.
 **/
static int ixgbe_open(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int err;
5546 5547 5548 5549

	/* disallow open during test */
	if (test_bit(__IXGBE_TESTING, &adapter->state))
		return -EBUSY;
5550

5551 5552
	netif_carrier_off(netdev);

5553 5554 5555 5556 5557 5558 5559 5560 5561 5562 5563 5564
	/* allocate transmit descriptors */
	err = ixgbe_setup_all_tx_resources(adapter);
	if (err)
		goto err_setup_tx;

	/* allocate receive descriptors */
	err = ixgbe_setup_all_rx_resources(adapter);
	if (err)
		goto err_setup_rx;

	ixgbe_configure(adapter);

5565
	err = ixgbe_request_irq(adapter);
5566 5567 5568 5569 5570 5571 5572
	if (err)
		goto err_req_irq;

	err = ixgbe_up_complete(adapter);
	if (err)
		goto err_up;

5573 5574
	netif_tx_start_all_queues(netdev);

5575 5576 5577
	return 0;

err_up:
5578
	ixgbe_release_hw_control(adapter);
5579 5580 5581
	ixgbe_free_irq(adapter);
err_req_irq:
err_setup_rx:
5582
	ixgbe_free_all_rx_resources(adapter);
5583
err_setup_tx:
5584
	ixgbe_free_all_tx_resources(adapter);
5585 5586 5587 5588 5589 5590 5591 5592 5593 5594 5595 5596 5597 5598 5599 5600 5601 5602 5603 5604 5605 5606 5607 5608 5609 5610
	ixgbe_reset(adapter);

	return err;
}

/**
 * ixgbe_close - Disables a network interface
 * @netdev: network interface device structure
 *
 * Returns 0, this is not allowed to fail
 *
 * The close entry point is called when an interface is de-activated
 * by the OS.  The hardware is still under the drivers control, but
 * needs to be disabled.  A global MAC reset is issued to stop the
 * hardware, and all transmit and receive resources are freed.
 **/
static int ixgbe_close(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	ixgbe_down(adapter);
	ixgbe_free_irq(adapter);

	ixgbe_free_all_tx_resources(adapter);
	ixgbe_free_all_rx_resources(adapter);

5611
	ixgbe_release_hw_control(adapter);
5612 5613 5614 5615

	return 0;
}

5616 5617 5618
#ifdef CONFIG_PM
static int ixgbe_resume(struct pci_dev *pdev)
{
5619 5620
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
5621 5622 5623 5624
	u32 err;

	pci_set_power_state(pdev, PCI_D0);
	pci_restore_state(pdev);
5625 5626 5627 5628 5629
	/*
	 * pci_restore_state clears dev->state_saved so call
	 * pci_save_state to restore it.
	 */
	pci_save_state(pdev);
5630 5631

	err = pci_enable_device_mem(pdev);
5632
	if (err) {
5633
		e_dev_err("Cannot enable PCI device from suspend\n");
5634 5635 5636 5637
		return err;
	}
	pci_set_master(pdev);

5638
	pci_wake_from_d3(pdev, false);
5639 5640 5641

	err = ixgbe_init_interrupt_scheme(adapter);
	if (err) {
5642
		e_dev_err("Cannot initialize interrupts for device\n");
5643 5644 5645 5646 5647
		return err;
	}

	ixgbe_reset(adapter);

5648 5649
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);

5650
	if (netif_running(netdev)) {
5651
		err = ixgbe_open(netdev);
5652 5653 5654 5655 5656 5657 5658 5659 5660
		if (err)
			return err;
	}

	netif_device_attach(netdev);

	return 0;
}
#endif /* CONFIG_PM */
5661 5662

static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
5663
{
5664 5665
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
5666 5667 5668
	struct ixgbe_hw *hw = &adapter->hw;
	u32 ctrl, fctrl;
	u32 wufc = adapter->wol;
5669 5670 5671 5672 5673 5674 5675 5676 5677 5678 5679 5680 5681
#ifdef CONFIG_PM
	int retval = 0;
#endif

	netif_device_detach(netdev);

	if (netif_running(netdev)) {
		ixgbe_down(adapter);
		ixgbe_free_irq(adapter);
		ixgbe_free_all_tx_resources(adapter);
		ixgbe_free_all_rx_resources(adapter);
	}

5682
	ixgbe_clear_interrupt_scheme(adapter);
5683 5684 5685 5686
#ifdef CONFIG_DCB
	kfree(adapter->ixgbe_ieee_pfc);
	kfree(adapter->ixgbe_ieee_ets);
#endif
5687

5688 5689 5690 5691
#ifdef CONFIG_PM
	retval = pci_save_state(pdev);
	if (retval)
		return retval;
5692

5693
#endif
5694 5695
	if (wufc) {
		ixgbe_set_rx_mode(netdev);
5696

5697 5698 5699 5700 5701 5702 5703 5704 5705 5706 5707 5708 5709 5710 5711 5712 5713
		/* turn on all-multi mode if wake on multicast is enabled */
		if (wufc & IXGBE_WUFC_MC) {
			fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
			fctrl |= IXGBE_FCTRL_MPE;
			IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
		}

		ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
		ctrl |= IXGBE_CTRL_GIO_DIS;
		IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);

		IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
	} else {
		IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
		IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
	}

5714 5715
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
5716
		pci_wake_from_d3(pdev, false);
5717 5718
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5719
	case ixgbe_mac_X540:
5720 5721 5722 5723 5724
		pci_wake_from_d3(pdev, !!wufc);
		break;
	default:
		break;
	}
5725

5726 5727
	*enable_wake = !!wufc;

5728 5729 5730 5731
	ixgbe_release_hw_control(adapter);

	pci_disable_device(pdev);

5732 5733 5734 5735 5736 5737 5738 5739 5740 5741 5742 5743 5744 5745 5746 5747 5748 5749 5750
	return 0;
}

#ifdef CONFIG_PM
static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
{
	int retval;
	bool wake;

	retval = __ixgbe_shutdown(pdev, &wake);
	if (retval)
		return retval;

	if (wake) {
		pci_prepare_to_sleep(pdev);
	} else {
		pci_wake_from_d3(pdev, false);
		pci_set_power_state(pdev, PCI_D3hot);
	}
5751 5752 5753

	return 0;
}
5754
#endif /* CONFIG_PM */
5755 5756 5757

static void ixgbe_shutdown(struct pci_dev *pdev)
{
5758 5759 5760 5761 5762 5763 5764 5765
	bool wake;

	__ixgbe_shutdown(pdev, &wake);

	if (system_state == SYSTEM_POWER_OFF) {
		pci_wake_from_d3(pdev, wake);
		pci_set_power_state(pdev, PCI_D3hot);
	}
5766 5767
}

5768 5769 5770 5771 5772 5773
/**
 * ixgbe_update_stats - Update the board statistics counters.
 * @adapter: board private structure
 **/
void ixgbe_update_stats(struct ixgbe_adapter *adapter)
{
5774
	struct net_device *netdev = adapter->netdev;
5775
	struct ixgbe_hw *hw = &adapter->hw;
5776
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
5777 5778
	u64 total_mpc = 0;
	u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
5779 5780 5781
	u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
	u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
	u64 bytes = 0, packets = 0;
5782

5783 5784 5785 5786
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

5787
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
A
Alexander Duyck 已提交
5788
		u64 rsc_count = 0;
5789
		u64 rsc_flush = 0;
5790 5791
		for (i = 0; i < 16; i++)
			adapter->hw_rx_no_dma_resources +=
5792
				IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
5793
		for (i = 0; i < adapter->num_rx_queues; i++) {
5794 5795
			rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
			rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
5796 5797 5798
		}
		adapter->rsc_total_count = rsc_count;
		adapter->rsc_total_flush = rsc_flush;
5799 5800
	}

5801 5802 5803 5804 5805 5806 5807 5808 5809 5810 5811 5812 5813 5814 5815 5816
	for (i = 0; i < adapter->num_rx_queues; i++) {
		struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
		non_eop_descs += rx_ring->rx_stats.non_eop_descs;
		alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
		alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
		bytes += rx_ring->stats.bytes;
		packets += rx_ring->stats.packets;
	}
	adapter->non_eop_descs = non_eop_descs;
	adapter->alloc_rx_page_failed = alloc_rx_page_failed;
	adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
	netdev->stats.rx_bytes = bytes;
	netdev->stats.rx_packets = packets;

	bytes = 0;
	packets = 0;
J
Jesse Brandeburg 已提交
5817
	/* gather some stats to the adapter struct that are per queue */
5818 5819 5820 5821 5822 5823 5824
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
		restart_queue += tx_ring->tx_stats.restart_queue;
		tx_busy += tx_ring->tx_stats.tx_busy;
		bytes += tx_ring->stats.bytes;
		packets += tx_ring->stats.packets;
	}
5825
	adapter->restart_queue = restart_queue;
5826 5827 5828
	adapter->tx_busy = tx_busy;
	netdev->stats.tx_bytes = bytes;
	netdev->stats.tx_packets = packets;
J
Jesse Brandeburg 已提交
5829

5830
	hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
5831 5832 5833 5834
	for (i = 0; i < 8; i++) {
		/* for packet buffers not used, the register should read 0 */
		mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
		missed_rx += mpc;
5835 5836
		hwstats->mpc[i] += mpc;
		total_mpc += hwstats->mpc[i];
5837
		if (hw->mac.type == ixgbe_mac_82598EB)
5838 5839 5840 5841 5842
			hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
		hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
		hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
		hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
		hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
5843 5844
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
5845 5846
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
5847 5848
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5849
		case ixgbe_mac_X540:
5850 5851 5852 5853 5854
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
			break;
		default:
			break;
5855
		}
5856 5857
		hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
		hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
5858
	}
5859
	hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
5860
	/* work around hardware counting issue */
5861
	hwstats->gprc -= missed_rx;
5862

5863 5864
	ixgbe_update_xoff_received(adapter);

5865
	/* 82598 hardware only has a 32 bit counter in the high register */
5866 5867 5868 5869 5870 5871 5872
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
		break;
D
Don Skidmore 已提交
5873
	case ixgbe_mac_X540:
5874 5875 5876 5877 5878 5879
		/* OS2BMC stats are X540 only*/
		hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
		hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
		hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
		hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
	case ixgbe_mac_82599EB:
5880
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
5881
		IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
5882
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
5883
		IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
5884
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
5885
		IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
5886 5887 5888
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
		hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
		hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
5889
#ifdef IXGBE_FCOE
5890 5891 5892 5893 5894 5895
		hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
		hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
		hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
		hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
		hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
		hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
5896
#endif /* IXGBE_FCOE */
5897 5898 5899
		break;
	default:
		break;
5900
	}
5901
	bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
5902 5903
	hwstats->bprc += bprc;
	hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
5904
	if (hw->mac.type == ixgbe_mac_82598EB)
5905 5906 5907 5908 5909 5910 5911 5912 5913
		hwstats->mprc -= bprc;
	hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
	hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
	hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
	hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
	hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
	hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
	hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
	hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
5914
	lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
5915
	hwstats->lxontxc += lxon;
5916
	lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
5917 5918 5919 5920
	hwstats->lxofftxc += lxoff;
	hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
	hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
	hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
5921 5922 5923 5924
	/*
	 * 82598 errata - tx of flow control packets is included in tx counters
	 */
	xon_off_tot = lxon + lxoff;
5925 5926 5927 5928 5929 5930 5931 5932 5933 5934 5935 5936 5937 5938 5939
	hwstats->gptc -= xon_off_tot;
	hwstats->mptc -= xon_off_tot;
	hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
	hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
	hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
	hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
	hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
	hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
	hwstats->ptc64 -= xon_off_tot;
	hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
	hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
	hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
	hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
	hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
	hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
5940 5941

	/* Fill out the OS statistics structure */
5942
	netdev->stats.multicast = hwstats->mprc;
5943 5944

	/* Rx Errors */
5945
	netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
5946
	netdev->stats.rx_dropped = 0;
5947 5948
	netdev->stats.rx_length_errors = hwstats->rlec;
	netdev->stats.rx_crc_errors = hwstats->crcerrs;
5949
	netdev->stats.rx_missed_errors = total_mpc;
5950 5951 5952
}

/**
5953 5954
 * ixgbe_fdir_reinit_task - worker thread to reinit FDIR filter table
 * @work: pointer to work_struct containing our data
5955
 **/
5956 5957 5958 5959 5960 5961 5962 5963 5964 5965 5966 5967 5968 5969 5970 5971 5972 5973 5974 5975 5976 5977 5978 5979 5980 5981 5982 5983 5984 5985
static void ixgbe_fdir_reinit_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
						     struct ixgbe_adapter,
						     fdir_reinit_task);
	struct ixgbe_hw *hw = &adapter->hw;
	int i;

	if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
		for (i = 0; i < adapter->num_tx_queues; i++)
			set_bit(__IXGBE_TX_FDIR_INIT_DONE,
				&(adapter->tx_ring[i]->state));
	} else {
		e_err(probe, "failed to finish FDIR re-initialization, "
		      "ignored adding FDIR ATR filters\n");
	}
	/* Done FDIR Re-initialization, enable transmits */
	netif_tx_start_all_queues(adapter->netdev);
}

/**
 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
 * @adapter - pointer to the device adapter structure
 *
 * This function serves two purposes.  First it strobes the interrupt lines
 * in order to make certain interrupts are occuring.  Secondly it sets the
 * bits needed to check for TX hangs.  As a result we should immediately
 * determine if a hang has occured.
 */
static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
5986
{
5987
	struct ixgbe_hw *hw = &adapter->hw;
5988 5989
	u64 eics = 0;
	int i;
5990

5991 5992 5993 5994
	/* If we're down or resetting, just bail */
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;
5995

5996 5997 5998 5999 6000
	/* Force detection of hung controller */
	if (netif_carrier_ok(adapter->netdev)) {
		for (i = 0; i < adapter->num_tx_queues; i++)
			set_check_for_tx_hang(adapter->tx_ring[i]);
	}
6001

6002 6003 6004 6005 6006 6007 6008 6009
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		/*
		 * for legacy and MSI interrupts don't set any bits
		 * that are enabled for EIAM, because this operation
		 * would set *both* EIMS and EICS for any bit in EIAM
		 */
		IXGBE_WRITE_REG(hw, IXGBE_EICS,
			(IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
6010 6011 6012 6013 6014 6015 6016
	} else {
		/* get one bit for every active tx/rx interrupt vector */
		for (i = 0; i < adapter->num_msix_vectors - NON_Q_VECTORS; i++) {
			struct ixgbe_q_vector *qv = adapter->q_vector[i];
			if (qv->rxr_count || qv->txr_count)
				eics |= ((u64)1 << i);
		}
6017
	}
6018

6019
	/* Cause software interrupt to ensure rings are cleaned */
6020 6021
	ixgbe_irq_rearm_queues(adapter, eics);

6022 6023
}

6024
/**
6025 6026 6027
 * ixgbe_watchdog_update_link - update the link status
 * @adapter - pointer to the device adapter structure
 * @link_speed - pointer to a u32 to store the link_speed
6028
 **/
6029
static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
6030 6031
{
	struct ixgbe_hw *hw = &adapter->hw;
6032 6033
	u32 link_speed = adapter->link_speed;
	bool link_up = adapter->link_up;
6034 6035
	int i;

6036 6037 6038 6039 6040
	if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
		return;

	if (hw->mac.ops.check_link) {
		hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
6041
	} else {
6042 6043 6044
		/* always assume link is up, if no check link function */
		link_speed = IXGBE_LINK_SPEED_10GB_FULL;
		link_up = true;
6045
	}
6046 6047 6048 6049 6050 6051 6052 6053 6054 6055 6056 6057 6058 6059 6060 6061 6062 6063 6064
	if (link_up) {
		if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
			for (i = 0; i < MAX_TRAFFIC_CLASS; i++)
				hw->mac.ops.fc_enable(hw, i);
		} else {
			hw->mac.ops.fc_enable(hw, 0);
		}
	}

	if (link_up ||
	    time_after(jiffies, (adapter->link_check_timeout +
				 IXGBE_TRY_LINK_TIMEOUT))) {
		adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
		IXGBE_WRITE_FLUSH(hw);
	}

	adapter->link_up = link_up;
	adapter->link_speed = link_speed;
6065 6066
}

6067 6068 6069 6070 6071 6072
/**
 * ixgbe_watchdog_link_is_up - update netif_carrier status and
 *                             print link up message
 * @adapter - pointer to the device adapter structure
 **/
static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
6073
{
6074 6075 6076 6077
	struct net_device *netdev = adapter->netdev;
	struct ixgbe_hw *hw = &adapter->hw;
	u32 link_speed = adapter->link_speed;
	bool flow_rx, flow_tx;
6078

6079 6080
	/* only continue if link was previously down */
	if (netif_carrier_ok(netdev))
6081 6082
		return;

6083
	adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
6084

6085 6086 6087 6088 6089 6090 6091 6092 6093 6094 6095 6096 6097 6098 6099 6100 6101 6102 6103 6104 6105 6106 6107 6108 6109 6110 6111 6112 6113 6114 6115 6116
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB: {
		u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
		u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
		flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
		flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
	}
		break;
	case ixgbe_mac_X540:
	case ixgbe_mac_82599EB: {
		u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
		u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
		flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
		flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
	}
		break;
	default:
		flow_tx = false;
		flow_rx = false;
		break;
	}
	e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
	       (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
	       "10 Gbps" :
	       (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
	       "1 Gbps" :
	       (link_speed == IXGBE_LINK_SPEED_100_FULL ?
	       "100 Mbps" :
	       "unknown speed"))),
	       ((flow_rx && flow_tx) ? "RX/TX" :
	       (flow_rx ? "RX" :
	       (flow_tx ? "TX" : "None"))));
6117

6118 6119 6120 6121
	netif_carrier_on(netdev);
#ifdef HAVE_IPLINK_VF_CONFIG
	ixgbe_check_vf_rate_limit(adapter);
#endif /* HAVE_IPLINK_VF_CONFIG */
6122 6123
}

6124
/**
6125 6126 6127
 * ixgbe_watchdog_link_is_down - update netif_carrier status and
 *                               print link down message
 * @adapter - pointer to the adapter structure
6128
 **/
6129
static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter* adapter)
6130 6131 6132
{
	struct net_device *netdev = adapter->netdev;
	struct ixgbe_hw *hw = &adapter->hw;
6133

6134 6135
	adapter->link_up = false;
	adapter->link_speed = 0;
6136

6137 6138 6139
	/* only continue if link was up previously */
	if (!netif_carrier_ok(netdev))
		return;
6140

6141 6142 6143
	/* poll for SFP+ cable when link is down */
	if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
		adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
6144

6145 6146 6147
	e_info(drv, "NIC Link is Down\n");
	netif_carrier_off(netdev);
}
6148

6149 6150 6151 6152 6153 6154 6155 6156
/**
 * ixgbe_watchdog_flush_tx - flush queues on link down
 * @adapter - pointer to the device adapter structure
 **/
static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
{
	int i;
	int some_tx_pending = 0;
6157

6158
	if (!netif_carrier_ok(adapter->netdev)) {
6159
		for (i = 0; i < adapter->num_tx_queues; i++) {
6160
			struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
6161 6162 6163 6164 6165 6166 6167 6168 6169 6170 6171 6172
			if (tx_ring->next_to_use != tx_ring->next_to_clean) {
				some_tx_pending = 1;
				break;
			}
		}

		if (some_tx_pending) {
			/* We've lost link, so the controller stops DMA,
			 * but we've got queued Tx work that's never going
			 * to get done, so reset controller to flush Tx.
			 * (Do the reset outside of interrupt context).
			 */
6173
			adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
6174 6175
		}
	}
6176 6177 6178 6179 6180 6181 6182 6183 6184 6185 6186 6187 6188 6189 6190 6191 6192 6193 6194 6195 6196 6197 6198 6199 6200 6201 6202 6203 6204 6205 6206 6207 6208 6209 6210 6211 6212 6213
}

static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
{
	u32 ssvpc;

	/* Do not perform spoof check for 82598 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		return;

	ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);

	/*
	 * ssvpc register is cleared on read, if zero then no
	 * spoofed packets in the last interval.
	 */
	if (!ssvpc)
		return;

	e_warn(drv, "%d Spoofed packets detected\n", ssvpc);
}

/**
 * ixgbe_watchdog_subtask - check and bring link up
 * @adapter - pointer to the device adapter structure
 **/
static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
{
	/* if interface is down do nothing */
	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return;

	ixgbe_watchdog_update_link(adapter);

	if (adapter->link_up)
		ixgbe_watchdog_link_is_up(adapter);
	else
		ixgbe_watchdog_link_is_down(adapter);
6214

6215
	ixgbe_spoof_check(adapter);
6216
	ixgbe_update_stats(adapter);
6217 6218

	ixgbe_watchdog_flush_tx(adapter);
6219 6220
}

6221 6222 6223 6224 6225 6226 6227 6228 6229 6230 6231 6232 6233 6234 6235 6236 6237 6238 6239 6240 6241 6242 6243 6244 6245 6246 6247 6248 6249 6250 6251 6252 6253 6254 6255 6256 6257 6258 6259 6260 6261 6262 6263 6264 6265 6266 6267 6268 6269 6270 6271 6272 6273 6274 6275 6276 6277 6278 6279 6280 6281 6282 6283 6284 6285 6286 6287 6288 6289 6290 6291 6292 6293 6294 6295 6296 6297 6298 6299 6300 6301 6302 6303 6304 6305 6306 6307 6308 6309 6310 6311 6312 6313 6314 6315 6316 6317 6318 6319 6320 6321 6322 6323 6324 6325 6326 6327 6328 6329 6330 6331 6332 6333 6334 6335 6336 6337 6338 6339
/**
 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
 * @adapter - the ixgbe adapter structure
 **/
static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	s32 err;

	/* not searching for SFP so there is nothing to do here */
	if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
	    !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
		return;

	/* someone else is in init, wait until next service event */
	if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		return;

	err = hw->phy.ops.identify_sfp(hw);
	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
		goto sfp_out;

	if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
		/* If no cable is present, then we need to reset
		 * the next time we find a good cable. */
		adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
	}

	/* exit on error */
	if (err)
		goto sfp_out;

	/* exit if reset not needed */
	if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
		goto sfp_out;

	adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;

	/*
	 * A module may be identified correctly, but the EEPROM may not have
	 * support for that module.  setup_sfp() will fail in that case, so
	 * we should not allow that module to load.
	 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		err = hw->phy.ops.reset(hw);
	else
		err = hw->mac.ops.setup_sfp(hw);

	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
		goto sfp_out;

	adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
	e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);

sfp_out:
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);

	if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
	    (adapter->netdev->reg_state == NETREG_REGISTERED)) {
		e_dev_err("failed to initialize because an unsupported "
			  "SFP+ module type was detected.\n");
		e_dev_err("Reload the driver after installing a "
			  "supported module.\n");
		unregister_netdev(adapter->netdev);
	}
}

/**
 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
 * @adapter - the ixgbe adapter structure
 **/
static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 autoneg;
	bool negotiation;

	if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
		return;

	/* someone else is in init, wait until next service event */
	if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		return;

	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;

	autoneg = hw->phy.autoneg_advertised;
	if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
		hw->mac.ops.get_link_capabilities(hw, &autoneg, &negotiation);
	hw->mac.autotry_restart = false;
	if (hw->mac.ops.setup_link)
		hw->mac.ops.setup_link(hw, autoneg, negotiation, true);

	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
}

/**
 * ixgbe_service_timer - Timer Call-back
 * @data: pointer to adapter cast into an unsigned long
 **/
static void ixgbe_service_timer(unsigned long data)
{
	struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
	unsigned long next_event_offset;

	/* poll faster when waiting for link */
	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
		next_event_offset = HZ / 10;
	else
		next_event_offset = HZ * 2;

	/* Reset the timer */
	mod_timer(&adapter->service_timer, next_event_offset + jiffies);

	ixgbe_service_event_schedule(adapter);
}

6340 6341 6342 6343 6344 6345 6346 6347 6348 6349 6350 6351 6352 6353 6354 6355 6356 6357 6358
static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
{
	if (!(adapter->flags2 & IXGBE_FLAG2_RESET_REQUESTED))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_RESET_REQUESTED;

	/* If we're already down or resetting, just bail */
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

	ixgbe_dump(adapter);
	netdev_err(adapter->netdev, "Reset adapter\n");
	adapter->tx_timeout_count++;

	ixgbe_reinit_locked(adapter);
}

6359 6360 6361 6362 6363 6364 6365 6366 6367 6368
/**
 * ixgbe_service_task - manages and runs subtasks
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_service_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
						     struct ixgbe_adapter,
						     service_task);

6369
	ixgbe_reset_subtask(adapter);
6370 6371
	ixgbe_sfp_detection_subtask(adapter);
	ixgbe_sfp_link_config_subtask(adapter);
6372 6373
	ixgbe_watchdog_subtask(adapter);
	ixgbe_check_hang_subtask(adapter);
6374 6375 6376 6377

	ixgbe_service_event_complete(adapter);
}

6378
static int ixgbe_tso(struct ixgbe_adapter *adapter,
6379
		     struct ixgbe_ring *tx_ring, struct sk_buff *skb,
6380
		     u32 tx_flags, u8 *hdr_len, __be16 protocol)
6381 6382 6383 6384 6385
{
	struct ixgbe_adv_tx_context_desc *context_desc;
	unsigned int i;
	int err;
	struct ixgbe_tx_buffer *tx_buffer_info;
J
Jesse Brandeburg 已提交
6386 6387
	u32 vlan_macip_lens = 0, type_tucmd_mlhl;
	u32 mss_l4len_idx, l4len;
6388 6389 6390 6391 6392 6393 6394 6395 6396 6397

	if (skb_is_gso(skb)) {
		if (skb_header_cloned(skb)) {
			err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
			if (err)
				return err;
		}
		l4len = tcp_hdrlen(skb);
		*hdr_len += l4len;

6398
		if (protocol == htons(ETH_P_IP)) {
6399 6400 6401 6402
			struct iphdr *iph = ip_hdr(skb);
			iph->tot_len = 0;
			iph->check = 0;
			tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6403 6404 6405
								 iph->daddr, 0,
								 IPPROTO_TCP,
								 0);
6406
		} else if (skb_is_gso_v6(skb)) {
6407 6408 6409
			ipv6_hdr(skb)->payload_len = 0;
			tcp_hdr(skb)->check =
			    ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
6410 6411
					     &ipv6_hdr(skb)->daddr,
					     0, IPPROTO_TCP, 0);
6412 6413 6414 6415 6416
		}

		i = tx_ring->next_to_use;

		tx_buffer_info = &tx_ring->tx_buffer_info[i];
6417
		context_desc = IXGBE_TX_CTXTDESC_ADV(tx_ring, i);
6418 6419 6420 6421 6422 6423

		/* VLAN MACLEN IPLEN */
		if (tx_flags & IXGBE_TX_FLAGS_VLAN)
			vlan_macip_lens |=
			    (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
		vlan_macip_lens |= ((skb_network_offset(skb)) <<
6424
				    IXGBE_ADVTXD_MACLEN_SHIFT);
6425 6426 6427 6428 6429 6430 6431 6432 6433
		*hdr_len += skb_network_offset(skb);
		vlan_macip_lens |=
		    (skb_transport_header(skb) - skb_network_header(skb));
		*hdr_len +=
		    (skb_transport_header(skb) - skb_network_header(skb));
		context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
		context_desc->seqnum_seed = 0;

		/* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
J
Jesse Brandeburg 已提交
6434
		type_tucmd_mlhl = (IXGBE_TXD_CMD_DEXT |
6435
				   IXGBE_ADVTXD_DTYP_CTXT);
6436

6437
		if (protocol == htons(ETH_P_IP))
6438 6439 6440 6441 6442
			type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV4;
		type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
		context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);

		/* MSS L4LEN IDX */
J
Jesse Brandeburg 已提交
6443
		mss_l4len_idx =
6444 6445
		    (skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT);
		mss_l4len_idx |= (l4len << IXGBE_ADVTXD_L4LEN_SHIFT);
6446 6447
		/* use index 1 for TSO */
		mss_l4len_idx |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
6448 6449 6450 6451 6452 6453 6454 6455 6456 6457 6458 6459 6460 6461 6462
		context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);

		tx_buffer_info->time_stamp = jiffies;
		tx_buffer_info->next_to_watch = i;

		i++;
		if (i == tx_ring->count)
			i = 0;
		tx_ring->next_to_use = i;

		return true;
	}
	return false;
}

6463 6464
static u32 ixgbe_psum(struct ixgbe_adapter *adapter, struct sk_buff *skb,
		      __be16 protocol)
6465 6466 6467 6468 6469 6470 6471 6472 6473 6474 6475 6476 6477 6478 6479 6480 6481 6482 6483 6484 6485 6486 6487 6488 6489 6490 6491 6492 6493
{
	u32 rtn = 0;

	switch (protocol) {
	case cpu_to_be16(ETH_P_IP):
		rtn |= IXGBE_ADVTXD_TUCMD_IPV4;
		switch (ip_hdr(skb)->protocol) {
		case IPPROTO_TCP:
			rtn |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
			break;
		case IPPROTO_SCTP:
			rtn |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
			break;
		}
		break;
	case cpu_to_be16(ETH_P_IPV6):
		/* XXX what about other V6 headers?? */
		switch (ipv6_hdr(skb)->nexthdr) {
		case IPPROTO_TCP:
			rtn |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
			break;
		case IPPROTO_SCTP:
			rtn |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
			break;
		}
		break;
	default:
		if (unlikely(net_ratelimit()))
			e_warn(probe, "partial checksum but proto=%x!\n",
6494
			       protocol);
6495 6496 6497 6498 6499 6500
		break;
	}

	return rtn;
}

6501
static bool ixgbe_tx_csum(struct ixgbe_adapter *adapter,
6502
			  struct ixgbe_ring *tx_ring,
6503 6504
			  struct sk_buff *skb, u32 tx_flags,
			  __be16 protocol)
6505 6506 6507 6508 6509 6510 6511 6512 6513 6514
{
	struct ixgbe_adv_tx_context_desc *context_desc;
	unsigned int i;
	struct ixgbe_tx_buffer *tx_buffer_info;
	u32 vlan_macip_lens = 0, type_tucmd_mlhl = 0;

	if (skb->ip_summed == CHECKSUM_PARTIAL ||
	    (tx_flags & IXGBE_TX_FLAGS_VLAN)) {
		i = tx_ring->next_to_use;
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
6515
		context_desc = IXGBE_TX_CTXTDESC_ADV(tx_ring, i);
6516 6517 6518 6519 6520

		if (tx_flags & IXGBE_TX_FLAGS_VLAN)
			vlan_macip_lens |=
			    (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
		vlan_macip_lens |= (skb_network_offset(skb) <<
6521
				    IXGBE_ADVTXD_MACLEN_SHIFT);
6522 6523
		if (skb->ip_summed == CHECKSUM_PARTIAL)
			vlan_macip_lens |= (skb_transport_header(skb) -
6524
					    skb_network_header(skb));
6525 6526 6527 6528 6529

		context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
		context_desc->seqnum_seed = 0;

		type_tucmd_mlhl |= (IXGBE_TXD_CMD_DEXT |
6530
				    IXGBE_ADVTXD_DTYP_CTXT);
6531

6532
		if (skb->ip_summed == CHECKSUM_PARTIAL)
6533
			type_tucmd_mlhl |= ixgbe_psum(adapter, skb, protocol);
6534 6535

		context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);
6536
		/* use index zero for tx checksum offload */
6537 6538 6539 6540
		context_desc->mss_l4len_idx = 0;

		tx_buffer_info->time_stamp = jiffies;
		tx_buffer_info->next_to_watch = i;
J
Jesse Brandeburg 已提交
6541

6542 6543 6544 6545 6546 6547 6548
		i++;
		if (i == tx_ring->count)
			i = 0;
		tx_ring->next_to_use = i;

		return true;
	}
J
Jesse Brandeburg 已提交
6549

6550 6551 6552 6553
	return false;
}

static int ixgbe_tx_map(struct ixgbe_adapter *adapter,
6554 6555
			struct ixgbe_ring *tx_ring,
			struct sk_buff *skb, u32 tx_flags,
6556
			unsigned int first, const u8 hdr_len)
6557
{
6558
	struct device *dev = tx_ring->dev;
6559
	struct ixgbe_tx_buffer *tx_buffer_info;
6560 6561
	unsigned int len;
	unsigned int total = skb->len;
6562 6563 6564
	unsigned int offset = 0, size, count = 0, i;
	unsigned int nr_frags = skb_shinfo(skb)->nr_frags;
	unsigned int f;
6565 6566
	unsigned int bytecount = skb->len;
	u16 gso_segs = 1;
6567 6568 6569

	i = tx_ring->next_to_use;

6570 6571 6572 6573 6574
	if (tx_flags & IXGBE_TX_FLAGS_FCOE)
		/* excluding fcoe_crc_eof for FCoE */
		total -= sizeof(struct fcoe_crc_eof);

	len = min(skb_headlen(skb), total);
6575 6576 6577 6578 6579
	while (len) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
		size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);

		tx_buffer_info->length = size;
6580
		tx_buffer_info->mapped_as_page = false;
6581
		tx_buffer_info->dma = dma_map_single(dev,
6582
						     skb->data + offset,
6583
						     size, DMA_TO_DEVICE);
6584
		if (dma_mapping_error(dev, tx_buffer_info->dma))
6585
			goto dma_error;
6586 6587 6588 6589
		tx_buffer_info->time_stamp = jiffies;
		tx_buffer_info->next_to_watch = i;

		len -= size;
6590
		total -= size;
6591 6592
		offset += size;
		count++;
6593 6594 6595 6596 6597 6598

		if (len) {
			i++;
			if (i == tx_ring->count)
				i = 0;
		}
6599 6600 6601 6602 6603 6604
	}

	for (f = 0; f < nr_frags; f++) {
		struct skb_frag_struct *frag;

		frag = &skb_shinfo(skb)->frags[f];
6605
		len = min((unsigned int)frag->size, total);
6606
		offset = frag->page_offset;
6607 6608

		while (len) {
6609 6610 6611 6612
			i++;
			if (i == tx_ring->count)
				i = 0;

6613 6614 6615 6616
			tx_buffer_info = &tx_ring->tx_buffer_info[i];
			size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);

			tx_buffer_info->length = size;
6617
			tx_buffer_info->dma = dma_map_page(dev,
6618 6619
							   frag->page,
							   offset, size,
6620
							   DMA_TO_DEVICE);
6621
			tx_buffer_info->mapped_as_page = true;
6622
			if (dma_mapping_error(dev, tx_buffer_info->dma))
6623
				goto dma_error;
6624 6625 6626 6627
			tx_buffer_info->time_stamp = jiffies;
			tx_buffer_info->next_to_watch = i;

			len -= size;
6628
			total -= size;
6629 6630 6631
			offset += size;
			count++;
		}
6632 6633
		if (total == 0)
			break;
6634
	}
6635

6636 6637 6638 6639 6640 6641 6642 6643 6644 6645 6646 6647 6648
	if (tx_flags & IXGBE_TX_FLAGS_TSO)
		gso_segs = skb_shinfo(skb)->gso_segs;
#ifdef IXGBE_FCOE
	/* adjust for FCoE Sequence Offload */
	else if (tx_flags & IXGBE_TX_FLAGS_FSO)
		gso_segs = DIV_ROUND_UP(skb->len - hdr_len,
					skb_shinfo(skb)->gso_size);
#endif /* IXGBE_FCOE */
	bytecount += (gso_segs - 1) * hdr_len;

	/* multiply data chunks by size of headers */
	tx_ring->tx_buffer_info[i].bytecount = bytecount;
	tx_ring->tx_buffer_info[i].gso_segs = gso_segs;
6649 6650 6651
	tx_ring->tx_buffer_info[i].skb = skb;
	tx_ring->tx_buffer_info[first].next_to_watch = i;

6652 6653 6654
	return count;

dma_error:
6655
	e_dev_err("TX DMA map failed\n");
6656 6657 6658 6659 6660

	/* clear timestamp and dma mappings for failed tx_buffer_info map */
	tx_buffer_info->dma = 0;
	tx_buffer_info->time_stamp = 0;
	tx_buffer_info->next_to_watch = 0;
6661 6662
	if (count)
		count--;
6663 6664

	/* clear timestamp and dma mappings for remaining portion of packet */
6665
	while (count--) {
6666
		if (i == 0)
6667
			i += tx_ring->count;
6668
		i--;
6669
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
6670
		ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
6671 6672
	}

6673
	return 0;
6674 6675
}

6676
static void ixgbe_tx_queue(struct ixgbe_ring *tx_ring,
6677
			   int tx_flags, int count, u32 paylen, u8 hdr_len)
6678 6679 6680 6681 6682 6683 6684 6685 6686 6687 6688 6689 6690 6691 6692 6693 6694 6695
{
	union ixgbe_adv_tx_desc *tx_desc = NULL;
	struct ixgbe_tx_buffer *tx_buffer_info;
	u32 olinfo_status = 0, cmd_type_len = 0;
	unsigned int i;
	u32 txd_cmd = IXGBE_TXD_CMD_EOP | IXGBE_TXD_CMD_RS | IXGBE_TXD_CMD_IFCS;

	cmd_type_len |= IXGBE_ADVTXD_DTYP_DATA;

	cmd_type_len |= IXGBE_ADVTXD_DCMD_IFCS | IXGBE_ADVTXD_DCMD_DEXT;

	if (tx_flags & IXGBE_TX_FLAGS_VLAN)
		cmd_type_len |= IXGBE_ADVTXD_DCMD_VLE;

	if (tx_flags & IXGBE_TX_FLAGS_TSO) {
		cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;

		olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
6696
				 IXGBE_ADVTXD_POPTS_SHIFT;
6697

6698 6699
		/* use index 1 context for tso */
		olinfo_status |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
6700 6701
		if (tx_flags & IXGBE_TX_FLAGS_IPV4)
			olinfo_status |= IXGBE_TXD_POPTS_IXSM <<
6702
					 IXGBE_ADVTXD_POPTS_SHIFT;
6703 6704 6705

	} else if (tx_flags & IXGBE_TX_FLAGS_CSUM)
		olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
6706
				 IXGBE_ADVTXD_POPTS_SHIFT;
6707

6708 6709 6710 6711 6712 6713 6714
	if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
		olinfo_status |= IXGBE_ADVTXD_CC;
		olinfo_status |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
		if (tx_flags & IXGBE_TX_FLAGS_FSO)
			cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;
	}

6715 6716 6717 6718 6719
	olinfo_status |= ((paylen - hdr_len) << IXGBE_ADVTXD_PAYLEN_SHIFT);

	i = tx_ring->next_to_use;
	while (count--) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
6720
		tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
6721 6722
		tx_desc->read.buffer_addr = cpu_to_le64(tx_buffer_info->dma);
		tx_desc->read.cmd_type_len =
6723
			cpu_to_le32(cmd_type_len | tx_buffer_info->length);
6724 6725 6726 6727 6728 6729 6730 6731 6732 6733 6734 6735 6736 6737 6738 6739 6740
		tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
		i++;
		if (i == tx_ring->count)
			i = 0;
	}

	tx_desc->read.cmd_type_len |= cpu_to_le32(txd_cmd);

	/*
	 * Force memory writes to complete before letting h/w
	 * know there are new descriptors to fetch.  (Only
	 * applicable for weak-ordered memory model archs,
	 * such as IA-64).
	 */
	wmb();

	tx_ring->next_to_use = i;
6741
	writel(i, tx_ring->tail);
6742 6743
}

6744 6745 6746 6747 6748 6749 6750 6751 6752 6753 6754
static void ixgbe_atr(struct ixgbe_ring *ring, struct sk_buff *skb,
		      u32 tx_flags, __be16 protocol)
{
	struct ixgbe_q_vector *q_vector = ring->q_vector;
	union ixgbe_atr_hash_dword input = { .dword = 0 };
	union ixgbe_atr_hash_dword common = { .dword = 0 };
	union {
		unsigned char *network;
		struct iphdr *ipv4;
		struct ipv6hdr *ipv6;
	} hdr;
6755
	struct tcphdr *th;
6756
	__be16 vlan_id;
6757

6758 6759 6760 6761 6762 6763
	/* if ring doesn't have a interrupt vector, cannot perform ATR */
	if (!q_vector)
		return;

	/* do nothing if sampling is disabled */
	if (!ring->atr_sample_rate)
6764
		return;
6765

6766
	ring->atr_count++;
6767

6768 6769 6770 6771 6772 6773 6774 6775 6776
	/* snag network header to get L4 type and address */
	hdr.network = skb_network_header(skb);

	/* Currently only IPv4/IPv6 with TCP is supported */
	if ((protocol != __constant_htons(ETH_P_IPV6) ||
	     hdr.ipv6->nexthdr != IPPROTO_TCP) &&
	    (protocol != __constant_htons(ETH_P_IP) ||
	     hdr.ipv4->protocol != IPPROTO_TCP))
		return;
6777 6778

	th = tcp_hdr(skb);
6779

6780 6781 6782 6783 6784 6785 6786 6787 6788 6789 6790 6791 6792 6793 6794 6795 6796 6797 6798 6799 6800 6801 6802 6803 6804 6805 6806 6807 6808 6809 6810 6811 6812 6813 6814 6815 6816 6817 6818 6819 6820 6821 6822 6823 6824 6825
	/* skip this packet since the socket is closing */
	if (th->fin)
		return;

	/* sample on all syn packets or once every atr sample count */
	if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
		return;

	/* reset sample count */
	ring->atr_count = 0;

	vlan_id = htons(tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);

	/*
	 * src and dst are inverted, think how the receiver sees them
	 *
	 * The input is broken into two sections, a non-compressed section
	 * containing vm_pool, vlan_id, and flow_type.  The rest of the data
	 * is XORed together and stored in the compressed dword.
	 */
	input.formatted.vlan_id = vlan_id;

	/*
	 * since src port and flex bytes occupy the same word XOR them together
	 * and write the value to source port portion of compressed dword
	 */
	if (vlan_id)
		common.port.src ^= th->dest ^ __constant_htons(ETH_P_8021Q);
	else
		common.port.src ^= th->dest ^ protocol;
	common.port.dst ^= th->source;

	if (protocol == __constant_htons(ETH_P_IP)) {
		input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
		common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
	} else {
		input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
		common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
			     hdr.ipv6->saddr.s6_addr32[1] ^
			     hdr.ipv6->saddr.s6_addr32[2] ^
			     hdr.ipv6->saddr.s6_addr32[3] ^
			     hdr.ipv6->daddr.s6_addr32[0] ^
			     hdr.ipv6->daddr.s6_addr32[1] ^
			     hdr.ipv6->daddr.s6_addr32[2] ^
			     hdr.ipv6->daddr.s6_addr32[3];
	}
6826 6827

	/* This assumes the Rx queue and Tx queue are bound to the same CPU */
6828 6829
	ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
					      input, common, ring->queue_index);
6830 6831
}

6832
static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, int size)
6833
{
6834
	netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
6835 6836 6837 6838 6839 6840 6841 6842 6843 6844 6845
	/* Herbert's original patch had:
	 *  smp_mb__after_netif_stop_queue();
	 * but since that doesn't exist yet, just open code it. */
	smp_mb();

	/* We need to check again in a case another CPU has just
	 * made room available. */
	if (likely(IXGBE_DESC_UNUSED(tx_ring) < size))
		return -EBUSY;

	/* A reprieve! - use start_queue because it doesn't call schedule */
6846
	netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
6847
	++tx_ring->tx_stats.restart_queue;
6848 6849 6850
	return 0;
}

6851
static int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, int size)
6852 6853 6854
{
	if (likely(IXGBE_DESC_UNUSED(tx_ring) >= size))
		return 0;
6855
	return __ixgbe_maybe_stop_tx(tx_ring, size);
6856 6857
}

6858 6859 6860
static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
6861
	int txq = smp_processor_id();
6862
#ifdef IXGBE_FCOE
6863 6864 6865 6866
	__be16 protocol;

	protocol = vlan_get_protocol(skb);

6867 6868 6869 6870 6871 6872
	if (((protocol == htons(ETH_P_FCOE)) ||
	    (protocol == htons(ETH_P_FIP))) &&
	    (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)) {
		txq &= (adapter->ring_feature[RING_F_FCOE].indices - 1);
		txq += adapter->ring_feature[RING_F_FCOE].mask;
		return txq;
6873 6874 6875
	}
#endif

K
Krishna Kumar 已提交
6876 6877 6878
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
		while (unlikely(txq >= dev->real_num_tx_queues))
			txq -= dev->real_num_tx_queues;
6879
		return txq;
K
Krishna Kumar 已提交
6880
	}
6881

6882 6883 6884
	return skb_tx_hash(dev, skb);
}

6885
netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
6886 6887
			  struct ixgbe_adapter *adapter,
			  struct ixgbe_ring *tx_ring)
6888 6889 6890
{
	unsigned int first;
	unsigned int tx_flags = 0;
6891
	u8 hdr_len = 0;
6892
	int tso;
6893 6894
	int count = 0;
	unsigned int f;
6895 6896 6897
	__be16 protocol;

	protocol = vlan_get_protocol(skb);
J
Jesse Brandeburg 已提交
6898

6899
	if (vlan_tx_tag_present(skb)) {
J
Jesse Brandeburg 已提交
6900
		tx_flags |= vlan_tx_tag_get(skb);
6901 6902
		if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
			tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
6903
			tx_flags |= tx_ring->dcb_tc << 13;
6904 6905 6906
		}
		tx_flags <<= IXGBE_TX_FLAGS_VLAN_SHIFT;
		tx_flags |= IXGBE_TX_FLAGS_VLAN;
6907 6908
	} else if (adapter->flags & IXGBE_FLAG_DCB_ENABLED &&
		   skb->priority != TC_PRIO_CONTROL) {
6909
		tx_flags |= tx_ring->dcb_tc << 13;
6910 6911
		tx_flags <<= IXGBE_TX_FLAGS_VLAN_SHIFT;
		tx_flags |= IXGBE_TX_FLAGS_VLAN;
6912
	}
6913

6914
#ifdef IXGBE_FCOE
6915 6916 6917
	/* for FCoE with DCB, we force the priority to what
	 * was specified by the switch */
	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED &&
6918 6919
	    (protocol == htons(ETH_P_FCOE)))
		tx_flags |= IXGBE_TX_FLAGS_FCOE;
R
Robert Love 已提交
6920 6921
#endif

6922
	/* four things can cause us to need a context descriptor */
J
Jesse Brandeburg 已提交
6923 6924
	if (skb_is_gso(skb) ||
	    (skb->ip_summed == CHECKSUM_PARTIAL) ||
6925 6926
	    (tx_flags & IXGBE_TX_FLAGS_VLAN) ||
	    (tx_flags & IXGBE_TX_FLAGS_FCOE))
6927 6928
		count++;

J
Jesse Brandeburg 已提交
6929 6930
	count += TXD_USE_COUNT(skb_headlen(skb));
	for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
6931 6932
		count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);

6933
	if (ixgbe_maybe_stop_tx(tx_ring, count)) {
6934
		tx_ring->tx_stats.tx_busy++;
6935 6936 6937 6938
		return NETDEV_TX_BUSY;
	}

	first = tx_ring->next_to_use;
6939 6940 6941 6942 6943 6944 6945 6946 6947 6948 6949 6950
	if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
#ifdef IXGBE_FCOE
		/* setup tx offload for FCoE */
		tso = ixgbe_fso(adapter, tx_ring, skb, tx_flags, &hdr_len);
		if (tso < 0) {
			dev_kfree_skb_any(skb);
			return NETDEV_TX_OK;
		}
		if (tso)
			tx_flags |= IXGBE_TX_FLAGS_FSO;
#endif /* IXGBE_FCOE */
	} else {
6951
		if (protocol == htons(ETH_P_IP))
6952
			tx_flags |= IXGBE_TX_FLAGS_IPV4;
6953 6954
		tso = ixgbe_tso(adapter, tx_ring, skb, tx_flags, &hdr_len,
				protocol);
6955 6956 6957 6958
		if (tso < 0) {
			dev_kfree_skb_any(skb);
			return NETDEV_TX_OK;
		}
6959

6960 6961
		if (tso)
			tx_flags |= IXGBE_TX_FLAGS_TSO;
6962 6963
		else if (ixgbe_tx_csum(adapter, tx_ring, skb, tx_flags,
				       protocol) &&
6964 6965 6966
			 (skb->ip_summed == CHECKSUM_PARTIAL))
			tx_flags |= IXGBE_TX_FLAGS_CSUM;
	}
6967

6968
	count = ixgbe_tx_map(adapter, tx_ring, skb, tx_flags, first, hdr_len);
6969
	if (count) {
6970
		/* add the ATR filter if ATR is on */
6971 6972
		if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
			ixgbe_atr(tx_ring, skb, tx_flags, protocol);
6973
		ixgbe_tx_queue(tx_ring, tx_flags, count, skb->len, hdr_len);
6974
		ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);
6975

6976 6977 6978 6979 6980
	} else {
		dev_kfree_skb_any(skb);
		tx_ring->tx_buffer_info[first].time_stamp = 0;
		tx_ring->next_to_use = first;
	}
6981 6982 6983 6984

	return NETDEV_TX_OK;
}

6985 6986 6987 6988 6989 6990
static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_ring *tx_ring;

	tx_ring = adapter->tx_ring[skb->queue_mapping];
6991
	return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
6992 6993
}

6994 6995 6996 6997 6998 6999 7000 7001 7002 7003
/**
 * ixgbe_set_mac - Change the Ethernet Address of the NIC
 * @netdev: network interface device structure
 * @p: pointer to an address structure
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_set_mac(struct net_device *netdev, void *p)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
7004
	struct ixgbe_hw *hw = &adapter->hw;
7005 7006 7007 7008 7009 7010
	struct sockaddr *addr = p;

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
7011
	memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
7012

7013 7014
	hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
			    IXGBE_RAH_AV);
7015 7016 7017 7018

	return 0;
}

7019 7020 7021 7022 7023 7024 7025 7026 7027 7028 7029 7030 7031 7032 7033 7034 7035 7036 7037 7038 7039 7040 7041 7042 7043 7044 7045 7046 7047 7048 7049 7050 7051 7052
static int
ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	u16 value;
	int rc;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
	if (!rc)
		rc = value;
	return rc;
}

static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
			    u16 addr, u16 value)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	return hw->phy.ops.write_reg(hw, addr, devad, value);
}

static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
}

7053 7054
/**
 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
7055
 * netdev->dev_addrs
7056 7057 7058 7059 7060 7061 7062 7063 7064 7065 7066 7067 7068 7069 7070 7071 7072 7073 7074 7075
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_add_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_mac_info *mac = &adapter->hw.mac;

	if (is_valid_ether_addr(mac->san_addr)) {
		rtnl_lock();
		err = dev_addr_add(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
		rtnl_unlock();
	}
	return err;
}

/**
 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
7076
 * netdev->dev_addrs
7077 7078 7079 7080 7081 7082 7083 7084 7085 7086 7087 7088 7089 7090 7091 7092 7093 7094
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_del_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_mac_info *mac = &adapter->hw.mac;

	if (is_valid_ether_addr(mac->san_addr)) {
		rtnl_lock();
		err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
		rtnl_unlock();
	}
	return err;
}

7095 7096 7097 7098 7099 7100 7101 7102 7103
#ifdef CONFIG_NET_POLL_CONTROLLER
/*
 * Polling 'interrupt' - used by things like netconsole to send skbs
 * without having to re-enable interrupts. It's not called while
 * the interrupt routine is executing.
 */
static void ixgbe_netpoll(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
7104
	int i;
7105

7106 7107 7108 7109
	/* if interface is down do nothing */
	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return;

7110
	adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
7111 7112 7113 7114 7115 7116 7117 7118 7119
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
		for (i = 0; i < num_q_vectors; i++) {
			struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
			ixgbe_msix_clean_many(0, q_vector);
		}
	} else {
		ixgbe_intr(adapter->pdev->irq, netdev);
	}
7120 7121 7122 7123
	adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
}
#endif

E
Eric Dumazet 已提交
7124 7125 7126 7127 7128 7129
static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
						   struct rtnl_link_stats64 *stats)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int i;

E
Eric Dumazet 已提交
7130
	rcu_read_lock();
E
Eric Dumazet 已提交
7131
	for (i = 0; i < adapter->num_rx_queues; i++) {
E
Eric Dumazet 已提交
7132
		struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
E
Eric Dumazet 已提交
7133 7134 7135
		u64 bytes, packets;
		unsigned int start;

E
Eric Dumazet 已提交
7136 7137 7138 7139 7140 7141 7142 7143 7144
		if (ring) {
			do {
				start = u64_stats_fetch_begin_bh(&ring->syncp);
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
			} while (u64_stats_fetch_retry_bh(&ring->syncp, start));
			stats->rx_packets += packets;
			stats->rx_bytes   += bytes;
		}
E
Eric Dumazet 已提交
7145
	}
E
Eric Dumazet 已提交
7146 7147 7148 7149 7150 7151 7152 7153 7154 7155 7156 7157 7158 7159 7160 7161

	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
		u64 bytes, packets;
		unsigned int start;

		if (ring) {
			do {
				start = u64_stats_fetch_begin_bh(&ring->syncp);
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
			} while (u64_stats_fetch_retry_bh(&ring->syncp, start));
			stats->tx_packets += packets;
			stats->tx_bytes   += bytes;
		}
	}
E
Eric Dumazet 已提交
7162
	rcu_read_unlock();
E
Eric Dumazet 已提交
7163 7164 7165 7166 7167 7168 7169 7170 7171 7172
	/* following stats updated by ixgbe_watchdog_task() */
	stats->multicast	= netdev->stats.multicast;
	stats->rx_errors	= netdev->stats.rx_errors;
	stats->rx_length_errors	= netdev->stats.rx_length_errors;
	stats->rx_crc_errors	= netdev->stats.rx_crc_errors;
	stats->rx_missed_errors	= netdev->stats.rx_missed_errors;
	return stats;
}


7173
static const struct net_device_ops ixgbe_netdev_ops = {
7174
	.ndo_open		= ixgbe_open,
7175
	.ndo_stop		= ixgbe_close,
7176
	.ndo_start_xmit		= ixgbe_xmit_frame,
7177
	.ndo_select_queue	= ixgbe_select_queue,
7178
	.ndo_set_rx_mode        = ixgbe_set_rx_mode,
7179 7180 7181 7182 7183 7184 7185
	.ndo_set_multicast_list	= ixgbe_set_rx_mode,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= ixgbe_set_mac,
	.ndo_change_mtu		= ixgbe_change_mtu,
	.ndo_tx_timeout		= ixgbe_tx_timeout,
	.ndo_vlan_rx_add_vid	= ixgbe_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid	= ixgbe_vlan_rx_kill_vid,
7186
	.ndo_do_ioctl		= ixgbe_ioctl,
7187 7188 7189 7190
	.ndo_set_vf_mac		= ixgbe_ndo_set_vf_mac,
	.ndo_set_vf_vlan	= ixgbe_ndo_set_vf_vlan,
	.ndo_set_vf_tx_rate	= ixgbe_ndo_set_vf_bw,
	.ndo_get_vf_config	= ixgbe_ndo_get_vf_config,
E
Eric Dumazet 已提交
7191
	.ndo_get_stats64	= ixgbe_get_stats64,
J
John Fastabend 已提交
7192 7193 7194
#ifdef CONFIG_IXGBE_DCB
	.ndo_setup_tc		= ixgbe_setup_tc,
#endif
7195 7196 7197
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= ixgbe_netpoll,
#endif
7198 7199
#ifdef IXGBE_FCOE
	.ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
7200
	.ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
7201
	.ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
7202 7203
	.ndo_fcoe_enable = ixgbe_fcoe_enable,
	.ndo_fcoe_disable = ixgbe_fcoe_disable,
7204
	.ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
7205
#endif /* IXGBE_FCOE */
7206 7207
};

7208 7209 7210 7211 7212 7213
static void __devinit ixgbe_probe_vf(struct ixgbe_adapter *adapter,
			   const struct ixgbe_info *ii)
{
#ifdef CONFIG_PCI_IOV
	struct ixgbe_hw *hw = &adapter->hw;
	int err;
G
Greg Rose 已提交
7214 7215
	int num_vf_macvlans, i;
	struct vf_macvlans *mv_list;
7216

7217
	if (hw->mac.type == ixgbe_mac_82598EB || !max_vfs)
7218 7219 7220 7221 7222 7223 7224 7225 7226 7227 7228
		return;

	/* The 82599 supports up to 64 VFs per physical function
	 * but this implementation limits allocation to 63 so that
	 * basic networking resources are still available to the
	 * physical function
	 */
	adapter->num_vfs = (max_vfs > 63) ? 63 : max_vfs;
	adapter->flags |= IXGBE_FLAG_SRIOV_ENABLED;
	err = pci_enable_sriov(adapter->pdev, adapter->num_vfs);
	if (err) {
7229
		e_err(probe, "Failed to enable PCI sriov: %d\n", err);
7230 7231
		goto err_novfs;
	}
G
Greg Rose 已提交
7232 7233 7234 7235 7236 7237 7238 7239 7240 7241 7242 7243 7244 7245 7246 7247 7248 7249 7250 7251

	num_vf_macvlans = hw->mac.num_rar_entries -
		(IXGBE_MAX_PF_MACVLANS + 1 + adapter->num_vfs);

	adapter->mv_list = mv_list = kcalloc(num_vf_macvlans,
					     sizeof(struct vf_macvlans),
					     GFP_KERNEL);
	if (mv_list) {
		/* Initialize list of VF macvlans */
		INIT_LIST_HEAD(&adapter->vf_mvs.l);
		for (i = 0; i < num_vf_macvlans; i++) {
			mv_list->vf = -1;
			mv_list->free = true;
			mv_list->rar_entry = hw->mac.num_rar_entries -
				(i + adapter->num_vfs + 1);
			list_add(&mv_list->l, &adapter->vf_mvs.l);
			mv_list++;
		}
	}

7252 7253 7254 7255 7256 7257 7258 7259 7260 7261 7262 7263 7264 7265 7266 7267 7268 7269 7270 7271 7272
	/* If call to enable VFs succeeded then allocate memory
	 * for per VF control structures.
	 */
	adapter->vfinfo =
		kcalloc(adapter->num_vfs,
			sizeof(struct vf_data_storage), GFP_KERNEL);
	if (adapter->vfinfo) {
		/* Now that we're sure SR-IOV is enabled
		 * and memory allocated set up the mailbox parameters
		 */
		ixgbe_init_mbx_params_pf(hw);
		memcpy(&hw->mbx.ops, ii->mbx_ops,
		       sizeof(hw->mbx.ops));

		/* Disable RSC when in SR-IOV mode */
		adapter->flags2 &= ~(IXGBE_FLAG2_RSC_CAPABLE |
				     IXGBE_FLAG2_RSC_ENABLED);
		return;
	}

	/* Oh oh */
7273 7274
	e_err(probe, "Unable to allocate memory for VF Data Storage - "
	      "SRIOV disabled\n");
7275 7276 7277 7278 7279 7280 7281 7282
	pci_disable_sriov(adapter->pdev);

err_novfs:
	adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
	adapter->num_vfs = 0;
#endif /* CONFIG_PCI_IOV */
}

7283 7284 7285 7286 7287 7288 7289 7290 7291 7292 7293 7294
/**
 * ixgbe_probe - Device Initialization Routine
 * @pdev: PCI device information struct
 * @ent: entry in ixgbe_pci_tbl
 *
 * Returns 0 on success, negative on failure
 *
 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
 * The OS initialization, configuring of the adapter private structure,
 * and a hardware reset occur.
 **/
static int __devinit ixgbe_probe(struct pci_dev *pdev,
7295
				 const struct pci_device_id *ent)
7296 7297 7298 7299 7300 7301 7302
{
	struct net_device *netdev;
	struct ixgbe_adapter *adapter = NULL;
	struct ixgbe_hw *hw;
	const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
	static int cards_found;
	int i, err, pci_using_dac;
7303
	u8 part_str[IXGBE_PBANUM_LENGTH];
7304
	unsigned int indices = num_possible_cpus();
7305 7306 7307
#ifdef IXGBE_FCOE
	u16 device_caps;
#endif
7308
	u32 eec;
7309

7310 7311 7312 7313 7314 7315 7316 7317 7318
	/* Catch broken hardware that put the wrong VF device ID in
	 * the PCIe SR-IOV capability.
	 */
	if (pdev->is_virtfn) {
		WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
		     pci_name(pdev), pdev->vendor, pdev->device);
		return -EINVAL;
	}

7319
	err = pci_enable_device_mem(pdev);
7320 7321 7322
	if (err)
		return err;

7323 7324
	if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
	    !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
7325 7326
		pci_using_dac = 1;
	} else {
7327
		err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
7328
		if (err) {
7329 7330
			err = dma_set_coherent_mask(&pdev->dev,
						    DMA_BIT_MASK(32));
7331
			if (err) {
7332 7333
				dev_err(&pdev->dev,
					"No usable DMA configuration, aborting\n");
7334 7335 7336 7337 7338 7339
				goto err_dma;
			}
		}
		pci_using_dac = 0;
	}

7340
	err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
7341
					   IORESOURCE_MEM), ixgbe_driver_name);
7342
	if (err) {
7343 7344
		dev_err(&pdev->dev,
			"pci_request_selected_regions failed 0x%x\n", err);
7345 7346 7347
		goto err_pci_reg;
	}

7348
	pci_enable_pcie_error_reporting(pdev);
7349

7350
	pci_set_master(pdev);
7351
	pci_save_state(pdev);
7352

7353 7354 7355 7356 7357
	if (ii->mac == ixgbe_mac_82598EB)
		indices = min_t(unsigned int, indices, IXGBE_MAX_RSS_INDICES);
	else
		indices = min_t(unsigned int, indices, IXGBE_MAX_FDIR_INDICES);

7358
#if defined(CONFIG_DCB)
7359
	indices = max_t(unsigned int, indices, IXGBE_MAX_DCB_INDICES);
7360
#elif defined(IXGBE_FCOE)
7361 7362 7363 7364
	indices += min_t(unsigned int, num_possible_cpus(),
			 IXGBE_MAX_FCOE_INDICES);
#endif
	netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
7365 7366 7367 7368 7369 7370 7371 7372
	if (!netdev) {
		err = -ENOMEM;
		goto err_alloc_etherdev;
	}

	SET_NETDEV_DEV(netdev, &pdev->dev);

	adapter = netdev_priv(netdev);
7373
	pci_set_drvdata(pdev, adapter);
7374 7375 7376 7377 7378 7379 7380

	adapter->netdev = netdev;
	adapter->pdev = pdev;
	hw = &adapter->hw;
	hw->back = adapter;
	adapter->msg_enable = (1 << DEFAULT_DEBUG_LEVEL_SHIFT) - 1;

7381
	hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
7382
			      pci_resource_len(pdev, 0));
7383 7384 7385 7386 7387 7388 7389 7390 7391 7392
	if (!hw->hw_addr) {
		err = -EIO;
		goto err_ioremap;
	}

	for (i = 1; i <= 5; i++) {
		if (pci_resource_len(pdev, i) == 0)
			continue;
	}

7393
	netdev->netdev_ops = &ixgbe_netdev_ops;
7394 7395
	ixgbe_set_ethtool_ops(netdev);
	netdev->watchdog_timeo = 5 * HZ;
7396
	strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
7397 7398 7399 7400 7401

	adapter->bd_number = cards_found;

	/* Setup hw api */
	memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
7402
	hw->mac.type  = ii->mac;
7403

7404 7405 7406 7407 7408 7409 7410 7411 7412
	/* EEPROM */
	memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
	eec = IXGBE_READ_REG(hw, IXGBE_EEC);
	/* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
	if (!(eec & (1 << 8)))
		hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;

	/* PHY */
	memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
D
Donald Skidmore 已提交
7413
	hw->phy.sfp_type = ixgbe_sfp_type_unknown;
7414 7415 7416 7417 7418 7419 7420
	/* ixgbe_identify_phy_generic will set prtad and mmds properly */
	hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
	hw->phy.mdio.mmds = 0;
	hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
	hw->phy.mdio.dev = netdev;
	hw->phy.mdio.mdio_read = ixgbe_mdio_read;
	hw->phy.mdio.mdio_write = ixgbe_mdio_write;
D
Donald Skidmore 已提交
7421

7422
	ii->get_invariants(hw);
7423 7424 7425 7426 7427 7428

	/* setup the private structure */
	err = ixgbe_sw_init(adapter);
	if (err)
		goto err_sw_init;

7429
	/* Make it possible the adapter to be woken up via WOL */
D
Don Skidmore 已提交
7430 7431 7432
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
7433
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
D
Don Skidmore 已提交
7434 7435 7436 7437
		break;
	default:
		break;
	}
7438

7439 7440 7441 7442 7443 7444 7445
	/*
	 * If there is a fan on this device and it has failed log the
	 * failure.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
7446
			e_crit(probe, "Fan has stopped, replace the adapter\n");
7447 7448
	}

7449
	/* reset_hw fills in the perm_addr as well */
7450
	hw->phy.reset_if_overtemp = true;
7451
	err = hw->mac.ops.reset_hw(hw);
7452
	hw->phy.reset_if_overtemp = false;
7453 7454 7455 7456
	if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
	    hw->mac.type == ixgbe_mac_82598EB) {
		err = 0;
	} else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
7457
		e_dev_err("failed to load because an unsupported SFP+ "
7458 7459 7460
			  "module type was detected.\n");
		e_dev_err("Reload the driver after installing a supported "
			  "module.\n");
7461 7462
		goto err_sw_init;
	} else if (err) {
7463
		e_dev_err("HW Init failed: %d\n", err);
7464 7465 7466
		goto err_sw_init;
	}

7467 7468
	ixgbe_probe_vf(adapter, ii);

7469
	netdev->features = NETIF_F_SG |
7470 7471 7472 7473
			   NETIF_F_IP_CSUM |
			   NETIF_F_HW_VLAN_TX |
			   NETIF_F_HW_VLAN_RX |
			   NETIF_F_HW_VLAN_FILTER;
7474

7475
	netdev->features |= NETIF_F_IPV6_CSUM;
7476 7477
	netdev->features |= NETIF_F_TSO;
	netdev->features |= NETIF_F_TSO6;
H
Herbert Xu 已提交
7478
	netdev->features |= NETIF_F_GRO;
E
Emil Tantilov 已提交
7479
	netdev->features |= NETIF_F_RXHASH;
7480

7481 7482 7483
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
7484
		netdev->features |= NETIF_F_SCTP_CSUM;
7485 7486 7487 7488
		break;
	default:
		break;
	}
7489

7490 7491
	netdev->vlan_features |= NETIF_F_TSO;
	netdev->vlan_features |= NETIF_F_TSO6;
7492
	netdev->vlan_features |= NETIF_F_IP_CSUM;
7493
	netdev->vlan_features |= NETIF_F_IPV6_CSUM;
7494 7495
	netdev->vlan_features |= NETIF_F_SG;

7496 7497 7498
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		adapter->flags &= ~(IXGBE_FLAG_RSS_ENABLED |
				    IXGBE_FLAG_DCB_ENABLED);
7499

J
Jeff Kirsher 已提交
7500
#ifdef CONFIG_IXGBE_DCB
7501 7502 7503
	netdev->dcbnl_ops = &dcbnl_ops;
#endif

7504
#ifdef IXGBE_FCOE
7505
	if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
7506 7507
		if (hw->mac.ops.get_device_caps) {
			hw->mac.ops.get_device_caps(hw, &device_caps);
7508 7509
			if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
				adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
7510 7511
		}
	}
7512 7513 7514 7515 7516
	if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
		netdev->vlan_features |= NETIF_F_FCOE_CRC;
		netdev->vlan_features |= NETIF_F_FSO;
		netdev->vlan_features |= NETIF_F_FCOE_MTU;
	}
7517
#endif /* IXGBE_FCOE */
7518
	if (pci_using_dac) {
7519
		netdev->features |= NETIF_F_HIGHDMA;
7520 7521
		netdev->vlan_features |= NETIF_F_HIGHDMA;
	}
7522

7523
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
A
Alexander Duyck 已提交
7524 7525
		netdev->features |= NETIF_F_LRO;

7526
	/* make sure the EEPROM is good */
7527
	if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
7528
		e_dev_err("The EEPROM Checksum Is Not Valid\n");
7529 7530 7531 7532 7533 7534 7535
		err = -EIO;
		goto err_eeprom;
	}

	memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
	memcpy(netdev->perm_addr, hw->mac.perm_addr, netdev->addr_len);

7536
	if (ixgbe_validate_mac_addr(netdev->perm_addr)) {
7537
		e_dev_err("invalid MAC address\n");
7538 7539 7540 7541
		err = -EIO;
		goto err_eeprom;
	}

7542 7543 7544
	/* power down the optics for multispeed fiber and 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser &&
	    ((hw->phy.multispeed_fiber) ||
7545
	     ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
7546
	      (hw->mac.type == ixgbe_mac_82599EB))))
7547 7548
		hw->mac.ops.disable_tx_laser(hw);

7549 7550
	setup_timer(&adapter->service_timer, &ixgbe_service_timer,
	            (unsigned long) adapter);
7551

7552 7553 7554
	INIT_WORK(&adapter->service_task, ixgbe_service_task);
	clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);

7555 7556 7557
	err = ixgbe_init_interrupt_scheme(adapter);
	if (err)
		goto err_sw_init;
7558

E
Emil Tantilov 已提交
7559 7560 7561
	if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED))
		netdev->features &= ~NETIF_F_RXHASH;

7562
	switch (pdev->device) {
7563 7564 7565 7566 7567 7568
	case IXGBE_DEV_ID_82599_SFP:
		/* Only this subdevice supports WOL */
		if (pdev->subsystem_device == IXGBE_SUBDEV_ID_82599_SFP)
			adapter->wol = (IXGBE_WUFC_MAG | IXGBE_WUFC_EX |
			                IXGBE_WUFC_MC | IXGBE_WUFC_BC);
		break;
7569 7570
	case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
		/* All except this subdevice support WOL */
7571 7572 7573 7574
		if (pdev->subsystem_device != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
			adapter->wol = (IXGBE_WUFC_MAG | IXGBE_WUFC_EX |
			                IXGBE_WUFC_MC | IXGBE_WUFC_BC);
		break;
7575
	case IXGBE_DEV_ID_82599_KX4:
7576
		adapter->wol = (IXGBE_WUFC_MAG | IXGBE_WUFC_EX |
7577
				IXGBE_WUFC_MC | IXGBE_WUFC_BC);
7578 7579 7580 7581 7582 7583 7584
		break;
	default:
		adapter->wol = 0;
		break;
	}
	device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);

7585 7586 7587
	/* pick up the PCI bus settings for reporting later */
	hw->mac.ops.get_bus_info(hw);

7588
	/* print bus type/speed/width info */
7589
	e_dev_info("(PCI Express:%s:%s) %pM\n",
7590 7591
		   (hw->bus.speed == ixgbe_bus_speed_5000 ? "5.0GT/s" :
		    hw->bus.speed == ixgbe_bus_speed_2500 ? "2.5GT/s" :
7592 7593 7594 7595 7596 7597
		    "Unknown"),
		   (hw->bus.width == ixgbe_bus_width_pcie_x8 ? "Width x8" :
		    hw->bus.width == ixgbe_bus_width_pcie_x4 ? "Width x4" :
		    hw->bus.width == ixgbe_bus_width_pcie_x1 ? "Width x1" :
		    "Unknown"),
		   netdev->dev_addr);
7598 7599 7600

	err = ixgbe_read_pba_string_generic(hw, part_str, IXGBE_PBANUM_LENGTH);
	if (err)
7601
		strncpy(part_str, "Unknown", IXGBE_PBANUM_LENGTH);
7602
	if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
7603
		e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
7604
			   hw->mac.type, hw->phy.type, hw->phy.sfp_type,
7605
		           part_str);
7606
	else
7607 7608
		e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
			   hw->mac.type, hw->phy.type, part_str);
7609

7610
	if (hw->bus.width <= ixgbe_bus_width_pcie_x4) {
7611 7612 7613 7614
		e_dev_warn("PCI-Express bandwidth available for this card is "
			   "not sufficient for optimal performance.\n");
		e_dev_warn("For optimal performance a x8 PCI-Express slot "
			   "is required.\n");
7615 7616
	}

7617 7618 7619
	/* save off EEPROM version number */
	hw->eeprom.ops.read(hw, 0x29, &adapter->eeprom_version);

7620
	/* reset the hardware with the new settings */
7621
	err = hw->mac.ops.start_hw(hw);
7622

7623 7624
	if (err == IXGBE_ERR_EEPROM_VERSION) {
		/* We are running on a pre-production device, log a warning */
7625 7626 7627 7628 7629 7630
		e_dev_warn("This device is a pre-production adapter/LOM. "
			   "Please be aware there may be issues associated "
			   "with your hardware.  If you are experiencing "
			   "problems please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
7631
	}
7632 7633 7634 7635 7636
	strcpy(netdev->name, "eth%d");
	err = register_netdev(netdev);
	if (err)
		goto err_register;

7637 7638 7639
	/* carrier off reporting is important to ethtool even BEFORE open */
	netif_carrier_off(netdev);

7640 7641 7642 7643
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
		INIT_WORK(&adapter->fdir_reinit_task, ixgbe_fdir_reinit_task);

7644
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
7645 7646
		INIT_WORK(&adapter->check_overtemp_task,
			  ixgbe_check_overtemp_task);
7647
#ifdef CONFIG_IXGBE_DCA
7648
	if (dca_add_requester(&pdev->dev) == 0) {
7649 7650 7651 7652
		adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
		ixgbe_setup_dca(adapter);
	}
#endif
7653
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
7654
		e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
7655 7656 7657 7658
		for (i = 0; i < adapter->num_vfs; i++)
			ixgbe_vf_configuration(pdev, (i | 0x10000000));
	}

7659 7660
	/* add san mac addr to netdev */
	ixgbe_add_sanmac_netdev(netdev);
7661

7662
	e_dev_info("Intel(R) 10 Gigabit Network Connection\n");
7663 7664 7665 7666
	cards_found++;
	return 0;

err_register:
7667
	ixgbe_release_hw_control(adapter);
7668
	ixgbe_clear_interrupt_scheme(adapter);
7669 7670
err_sw_init:
err_eeprom:
7671 7672
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		ixgbe_disable_sriov(adapter);
7673
	adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
7674 7675 7676 7677
	iounmap(hw->hw_addr);
err_ioremap:
	free_netdev(netdev);
err_alloc_etherdev:
7678 7679
	pci_release_selected_regions(pdev,
				     pci_select_bars(pdev, IORESOURCE_MEM));
7680 7681 7682 7683 7684 7685 7686 7687 7688 7689 7690 7691 7692 7693 7694 7695 7696
err_pci_reg:
err_dma:
	pci_disable_device(pdev);
	return err;
}

/**
 * ixgbe_remove - Device Removal Routine
 * @pdev: PCI device information struct
 *
 * ixgbe_remove is called by the PCI subsystem to alert the driver
 * that it should release a PCI device.  The could be caused by a
 * Hot-Plug event, or because the driver is going to be removed from
 * memory.
 **/
static void __devexit ixgbe_remove(struct pci_dev *pdev)
{
7697 7698
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
7699 7700

	set_bit(__IXGBE_DOWN, &adapter->state);
7701
	cancel_work_sync(&adapter->service_task);
7702

7703 7704 7705
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
		cancel_work_sync(&adapter->fdir_reinit_task);
7706 7707
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
		cancel_work_sync(&adapter->check_overtemp_task);
7708

7709
#ifdef CONFIG_IXGBE_DCA
7710 7711 7712 7713 7714 7715 7716
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
		dca_remove_requester(&pdev->dev);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
	}

#endif
7717 7718 7719 7720 7721
#ifdef IXGBE_FCOE
	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
		ixgbe_cleanup_fcoe(adapter);

#endif /* IXGBE_FCOE */
7722 7723 7724 7725

	/* remove the added san mac */
	ixgbe_del_sanmac_netdev(netdev);

D
Donald Skidmore 已提交
7726 7727
	if (netdev->reg_state == NETREG_REGISTERED)
		unregister_netdev(netdev);
7728

7729 7730 7731
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		ixgbe_disable_sriov(adapter);

7732
	ixgbe_clear_interrupt_scheme(adapter);
7733

7734
	ixgbe_release_hw_control(adapter);
7735 7736

	iounmap(adapter->hw.hw_addr);
7737
	pci_release_selected_regions(pdev, pci_select_bars(pdev,
7738
				     IORESOURCE_MEM));
7739

7740
	e_dev_info("complete\n");
7741

7742 7743
	free_netdev(netdev);

7744
	pci_disable_pcie_error_reporting(pdev);
7745

7746 7747 7748 7749 7750 7751 7752 7753 7754 7755 7756 7757
	pci_disable_device(pdev);
}

/**
 * ixgbe_io_error_detected - called when PCI error is detected
 * @pdev: Pointer to PCI device
 * @state: The current pci connection state
 *
 * This function is called after a PCI bus error affecting
 * this device has been detected.
 */
static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
7758
						pci_channel_state_t state)
7759
{
7760 7761
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
7762 7763 7764

	netif_device_detach(netdev);

7765 7766 7767
	if (state == pci_channel_io_perm_failure)
		return PCI_ERS_RESULT_DISCONNECT;

7768 7769 7770 7771
	if (netif_running(netdev))
		ixgbe_down(adapter);
	pci_disable_device(pdev);

7772
	/* Request a slot reset. */
7773 7774 7775 7776 7777 7778 7779 7780 7781 7782 7783
	return PCI_ERS_RESULT_NEED_RESET;
}

/**
 * ixgbe_io_slot_reset - called after the pci bus has been reset.
 * @pdev: Pointer to PCI device
 *
 * Restart the card from scratch, as if from a cold-boot.
 */
static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
{
7784
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7785 7786
	pci_ers_result_t result;
	int err;
7787

7788
	if (pci_enable_device_mem(pdev)) {
7789
		e_err(probe, "Cannot re-enable PCI device after reset.\n");
7790 7791 7792 7793
		result = PCI_ERS_RESULT_DISCONNECT;
	} else {
		pci_set_master(pdev);
		pci_restore_state(pdev);
7794
		pci_save_state(pdev);
7795

7796
		pci_wake_from_d3(pdev, false);
7797

7798
		ixgbe_reset(adapter);
7799
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
7800 7801 7802 7803 7804
		result = PCI_ERS_RESULT_RECOVERED;
	}

	err = pci_cleanup_aer_uncorrect_error_status(pdev);
	if (err) {
7805 7806
		e_dev_err("pci_cleanup_aer_uncorrect_error_status "
			  "failed 0x%0x\n", err);
7807 7808
		/* non-fatal, continue */
	}
7809

7810
	return result;
7811 7812 7813 7814 7815 7816 7817 7818 7819 7820 7821
}

/**
 * ixgbe_io_resume - called when traffic can start flowing again.
 * @pdev: Pointer to PCI device
 *
 * This callback is called when the error recovery driver tells us that
 * its OK to resume normal operation.
 */
static void ixgbe_io_resume(struct pci_dev *pdev)
{
7822 7823
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
7824 7825 7826

	if (netif_running(netdev)) {
		if (ixgbe_up(adapter)) {
7827
			e_info(probe, "ixgbe_up failed after reset\n");
7828 7829 7830 7831 7832 7833 7834 7835 7836 7837 7838 7839 7840 7841 7842 7843 7844 7845 7846 7847 7848 7849 7850 7851 7852 7853 7854 7855 7856 7857 7858 7859 7860 7861 7862
			return;
		}
	}

	netif_device_attach(netdev);
}

static struct pci_error_handlers ixgbe_err_handler = {
	.error_detected = ixgbe_io_error_detected,
	.slot_reset = ixgbe_io_slot_reset,
	.resume = ixgbe_io_resume,
};

static struct pci_driver ixgbe_driver = {
	.name     = ixgbe_driver_name,
	.id_table = ixgbe_pci_tbl,
	.probe    = ixgbe_probe,
	.remove   = __devexit_p(ixgbe_remove),
#ifdef CONFIG_PM
	.suspend  = ixgbe_suspend,
	.resume   = ixgbe_resume,
#endif
	.shutdown = ixgbe_shutdown,
	.err_handler = &ixgbe_err_handler
};

/**
 * ixgbe_init_module - Driver Registration Routine
 *
 * ixgbe_init_module is the first routine called when the driver is
 * loaded. All it does is register with the PCI subsystem.
 **/
static int __init ixgbe_init_module(void)
{
	int ret;
7863
	pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
7864
	pr_info("%s\n", ixgbe_copyright);
7865

7866
#ifdef CONFIG_IXGBE_DCA
7867 7868
	dca_register_notify(&dca_notifier);
#endif
7869

7870 7871 7872
	ret = pci_register_driver(&ixgbe_driver);
	return ret;
}
7873

7874 7875 7876 7877 7878 7879 7880 7881 7882 7883
module_init(ixgbe_init_module);

/**
 * ixgbe_exit_module - Driver Exit Cleanup Routine
 *
 * ixgbe_exit_module is called just before the driver is removed
 * from memory.
 **/
static void __exit ixgbe_exit_module(void)
{
7884
#ifdef CONFIG_IXGBE_DCA
7885 7886
	dca_unregister_notify(&dca_notifier);
#endif
7887
	pci_unregister_driver(&ixgbe_driver);
E
Eric Dumazet 已提交
7888
	rcu_barrier(); /* Wait for completion of call_rcu()'s */
7889
}
7890

7891
#ifdef CONFIG_IXGBE_DCA
7892
static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
7893
			    void *p)
7894 7895 7896 7897
{
	int ret_val;

	ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
7898
					 __ixgbe_notify_dca);
7899 7900 7901

	return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
}
7902

7903
#endif /* CONFIG_IXGBE_DCA */
7904

7905 7906 7907
module_exit(ixgbe_exit_module);

/* ixgbe_main.c */