ixgbe_main.c 213.7 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel 10 Gigabit PCI Express Linux driver
4
  Copyright(c) 1999 - 2011 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

#include <linux/types.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/vmalloc.h>
#include <linux/string.h>
#include <linux/in.h>
#include <linux/ip.h>
#include <linux/tcp.h>
37
#include <linux/pkt_sched.h>
38
#include <linux/ipv6.h>
39
#include <linux/slab.h>
40 41 42 43
#include <net/checksum.h>
#include <net/ip6_checksum.h>
#include <linux/ethtool.h>
#include <linux/if_vlan.h>
44
#include <scsi/fc/fc_fcoe.h>
45 46 47

#include "ixgbe.h"
#include "ixgbe_common.h"
48
#include "ixgbe_dcb_82599.h"
49
#include "ixgbe_sriov.h"
50 51

char ixgbe_driver_name[] = "ixgbe";
S
Stephen Hemminger 已提交
52
static const char ixgbe_driver_string[] =
53
			      "Intel(R) 10 Gigabit PCI Express Network Driver";
54

D
Don Skidmore 已提交
55
#define DRV_VERSION "3.2.9-k2"
S
Stephen Hemminger 已提交
56
const char ixgbe_driver_version[] = DRV_VERSION;
57 58
static const char ixgbe_copyright[] =
				"Copyright (c) 1999-2011 Intel Corporation.";
59 60

static const struct ixgbe_info *ixgbe_info_tbl[] = {
61
	[board_82598] = &ixgbe_82598_info,
62
	[board_82599] = &ixgbe_82599_info,
63
	[board_X540] = &ixgbe_X540_info,
64 65 66 67 68 69 70 71 72 73
};

/* ixgbe_pci_tbl - PCI Device ID Table
 *
 * Wildcard entries (PCI_ANY_ID) should come last
 * Last entry must be all 0s
 *
 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
 *   Class, Class Mask, private data (not used) }
 */
74
static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
D
Don Skidmore 已提交
75 76
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598),
	 board_82598 },
77
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT),
78
	 board_82598 },
79
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT),
80
	 board_82598 },
81 82
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT),
	 board_82598 },
83 84
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2),
	 board_82598 },
85
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4),
86
	 board_82598 },
J
Jesse Brandeburg 已提交
87 88
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT),
	 board_82598 },
D
Donald Skidmore 已提交
89 90 91 92
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT),
	 board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM),
	 board_82598 },
93 94
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR),
	 board_82598 },
D
Donald Skidmore 已提交
95 96
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM),
	 board_82598 },
97 98
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX),
	 board_82598 },
99 100
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4),
	 board_82599 },
101 102
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM),
	 board_82599 },
103 104
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR),
	 board_82599 },
105 106
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP),
	 board_82599 },
107 108
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM),
	 board_82599 },
109 110
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ),
	 board_82599 },
111 112
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4),
	 board_82599 },
113 114 115 116
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE),
	 board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE),
	 board_82599 },
117 118
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM),
	 board_82599 },
119 120
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE),
	 board_82599 },
D
Don Skidmore 已提交
121
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T),
122
	 board_X540 },
123 124 125 126 127 128

	/* required last entry */
	{0, }
};
MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);

129
#ifdef CONFIG_IXGBE_DCA
130
static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
131
			    void *p);
132 133 134 135 136 137 138
static struct notifier_block dca_notifier = {
	.notifier_call = ixgbe_notify_dca,
	.next          = NULL,
	.priority      = 0
};
#endif

139 140 141
#ifdef CONFIG_PCI_IOV
static unsigned int max_vfs;
module_param(max_vfs, uint, 0);
142 143
MODULE_PARM_DESC(max_vfs,
		 "Maximum number of virtual functions to allocate per physical function");
144 145
#endif /* CONFIG_PCI_IOV */

146 147 148 149 150 151 152
MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
MODULE_LICENSE("GPL");
MODULE_VERSION(DRV_VERSION);

#define DEFAULT_DEBUG_LEVEL_SHIFT 3

153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
static inline void ixgbe_disable_sriov(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 gcr;
	u32 gpie;
	u32 vmdctl;

#ifdef CONFIG_PCI_IOV
	/* disable iov and allow time for transactions to clear */
	pci_disable_sriov(adapter->pdev);
#endif

	/* turn off device IOV mode */
	gcr = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
	gcr &= ~(IXGBE_GCR_EXT_SRIOV);
	IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr);
	gpie = IXGBE_READ_REG(hw, IXGBE_GPIE);
	gpie &= ~IXGBE_GPIE_VTMODE_MASK;
	IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);

	/* set default pool back to 0 */
	vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
	vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
	IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);

	/* take a breather then clean up driver data */
	msleep(100);
180 181

	kfree(adapter->vfinfo);
182 183 184 185 186 187
	adapter->vfinfo = NULL;

	adapter->num_vfs = 0;
	adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
}

188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292
struct ixgbe_reg_info {
	u32 ofs;
	char *name;
};

static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {

	/* General Registers */
	{IXGBE_CTRL, "CTRL"},
	{IXGBE_STATUS, "STATUS"},
	{IXGBE_CTRL_EXT, "CTRL_EXT"},

	/* Interrupt Registers */
	{IXGBE_EICR, "EICR"},

	/* RX Registers */
	{IXGBE_SRRCTL(0), "SRRCTL"},
	{IXGBE_DCA_RXCTRL(0), "DRXCTL"},
	{IXGBE_RDLEN(0), "RDLEN"},
	{IXGBE_RDH(0), "RDH"},
	{IXGBE_RDT(0), "RDT"},
	{IXGBE_RXDCTL(0), "RXDCTL"},
	{IXGBE_RDBAL(0), "RDBAL"},
	{IXGBE_RDBAH(0), "RDBAH"},

	/* TX Registers */
	{IXGBE_TDBAL(0), "TDBAL"},
	{IXGBE_TDBAH(0), "TDBAH"},
	{IXGBE_TDLEN(0), "TDLEN"},
	{IXGBE_TDH(0), "TDH"},
	{IXGBE_TDT(0), "TDT"},
	{IXGBE_TXDCTL(0), "TXDCTL"},

	/* List Terminator */
	{}
};


/*
 * ixgbe_regdump - register printout routine
 */
static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
{
	int i = 0, j = 0;
	char rname[16];
	u32 regs[64];

	switch (reginfo->ofs) {
	case IXGBE_SRRCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
		break;
	case IXGBE_DCA_RXCTRL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
		break;
	case IXGBE_RDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
		break;
	case IXGBE_RDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
		break;
	case IXGBE_RDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
		break;
	case IXGBE_RXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
		break;
	case IXGBE_RDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
		break;
	case IXGBE_RDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
		break;
	case IXGBE_TDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
		break;
	case IXGBE_TDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
		break;
	case IXGBE_TDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
		break;
	case IXGBE_TDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
		break;
	case IXGBE_TDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
		break;
	case IXGBE_TXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
		break;
	default:
293
		pr_info("%-15s %08x\n", reginfo->name,
294 295 296 297 298 299
			IXGBE_READ_REG(hw, reginfo->ofs));
		return;
	}

	for (i = 0; i < 8; i++) {
		snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
300
		pr_err("%-15s", rname);
301
		for (j = 0; j < 8; j++)
302 303
			pr_cont(" %08x", regs[i*8+j]);
		pr_cont("\n");
304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332
	}

}

/*
 * ixgbe_dump - Print registers, tx-rings and rx-rings
 */
static void ixgbe_dump(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_reg_info *reginfo;
	int n = 0;
	struct ixgbe_ring *tx_ring;
	struct ixgbe_tx_buffer *tx_buffer_info;
	union ixgbe_adv_tx_desc *tx_desc;
	struct my_u0 { u64 a; u64 b; } *u0;
	struct ixgbe_ring *rx_ring;
	union ixgbe_adv_rx_desc *rx_desc;
	struct ixgbe_rx_buffer *rx_buffer_info;
	u32 staterr;
	int i = 0;

	if (!netif_msg_hw(adapter))
		return;

	/* Print netdevice Info */
	if (netdev) {
		dev_info(&adapter->pdev->dev, "Net device Info\n");
333
		pr_info("Device Name     state            "
334
			"trans_start      last_rx\n");
335 336 337 338 339
		pr_info("%-15s %016lX %016lX %016lX\n",
			netdev->name,
			netdev->state,
			netdev->trans_start,
			netdev->last_rx);
340 341 342 343
	}

	/* Print Registers */
	dev_info(&adapter->pdev->dev, "Register Dump\n");
344
	pr_info(" Register Name   Value\n");
345 346 347 348 349 350 351 352 353 354
	for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
	     reginfo->name; reginfo++) {
		ixgbe_regdump(hw, reginfo);
	}

	/* Print TX Ring Summary */
	if (!netdev || !netif_running(netdev))
		goto exit;

	dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
355
	pr_info("Queue [NTU] [NTC] [bi(ntc)->dma  ] leng ntw timestamp\n");
356 357 358 359
	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
		tx_buffer_info =
			&tx_ring->tx_buffer_info[tx_ring->next_to_clean];
360
		pr_info(" %5d %5X %5X %016llX %04X %3X %016llX\n",
361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386
			   n, tx_ring->next_to_use, tx_ring->next_to_clean,
			   (u64)tx_buffer_info->dma,
			   tx_buffer_info->length,
			   tx_buffer_info->next_to_watch,
			   (u64)tx_buffer_info->time_stamp);
	}

	/* Print TX Rings */
	if (!netif_msg_tx_done(adapter))
		goto rx_ring_summary;

	dev_info(&adapter->pdev->dev, "TX Rings Dump\n");

	/* Transmit Descriptor Formats
	 *
	 * Advanced Transmit Descriptor
	 *   +--------------------------------------------------------------+
	 * 0 |         Buffer Address [63:0]                                |
	 *   +--------------------------------------------------------------+
	 * 8 |  PAYLEN  | PORTS  | IDX | STA | DCMD  |DTYP |  RSV |  DTALEN |
	 *   +--------------------------------------------------------------+
	 *   63       46 45    40 39 36 35 32 31   24 23 20 19              0
	 */

	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
387 388 389 390
		pr_info("------------------------------------\n");
		pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
		pr_info("------------------------------------\n");
		pr_info("T [desc]     [address 63:0  ] "
391 392 393 394
			"[PlPOIdStDDt Ln] [bi->dma       ] "
			"leng  ntw timestamp        bi->skb\n");

		for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
395
			tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
396 397
			tx_buffer_info = &tx_ring->tx_buffer_info[i];
			u0 = (struct my_u0 *)tx_desc;
398
			pr_info("T [0x%03X]    %016llX %016llX %016llX"
399 400 401 402 403 404 405 406 407 408
				" %04X  %3X %016llX %p", i,
				le64_to_cpu(u0->a),
				le64_to_cpu(u0->b),
				(u64)tx_buffer_info->dma,
				tx_buffer_info->length,
				tx_buffer_info->next_to_watch,
				(u64)tx_buffer_info->time_stamp,
				tx_buffer_info->skb);
			if (i == tx_ring->next_to_use &&
				i == tx_ring->next_to_clean)
409
				pr_cont(" NTC/U\n");
410
			else if (i == tx_ring->next_to_use)
411
				pr_cont(" NTU\n");
412
			else if (i == tx_ring->next_to_clean)
413
				pr_cont(" NTC\n");
414
			else
415
				pr_cont("\n");
416 417 418 419 420 421 422 423 424 425 426 427 428

			if (netif_msg_pktdata(adapter) &&
				tx_buffer_info->dma != 0)
				print_hex_dump(KERN_INFO, "",
					DUMP_PREFIX_ADDRESS, 16, 1,
					phys_to_virt(tx_buffer_info->dma),
					tx_buffer_info->length, true);
		}
	}

	/* Print RX Rings Summary */
rx_ring_summary:
	dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
429
	pr_info("Queue [NTU] [NTC]\n");
430 431
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
432 433
		pr_info("%5d %5X %5X\n",
			n, rx_ring->next_to_use, rx_ring->next_to_clean);
434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463
	}

	/* Print RX Rings */
	if (!netif_msg_rx_status(adapter))
		goto exit;

	dev_info(&adapter->pdev->dev, "RX Rings Dump\n");

	/* Advanced Receive Descriptor (Read) Format
	 *    63                                           1        0
	 *    +-----------------------------------------------------+
	 *  0 |       Packet Buffer Address [63:1]           |A0/NSE|
	 *    +----------------------------------------------+------+
	 *  8 |       Header Buffer Address [63:1]           |  DD  |
	 *    +-----------------------------------------------------+
	 *
	 *
	 * Advanced Receive Descriptor (Write-Back) Format
	 *
	 *   63       48 47    32 31  30      21 20 16 15   4 3     0
	 *   +------------------------------------------------------+
	 * 0 | Packet     IP     |SPH| HDR_LEN   | RSV|Packet|  RSS |
	 *   | Checksum   Ident  |   |           |    | Type | Type |
	 *   +------------------------------------------------------+
	 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
	 *   +------------------------------------------------------+
	 *   63       48 47    32 31            20 19               0
	 */
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
464 465 466 467
		pr_info("------------------------------------\n");
		pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
		pr_info("------------------------------------\n");
		pr_info("R  [desc]      [ PktBuf     A0] "
468 469
			"[  HeadBuf   DD] [bi->dma       ] [bi->skb] "
			"<-- Adv Rx Read format\n");
470
		pr_info("RWB[desc]      [PcsmIpSHl PtRs] "
471 472 473 474 475
			"[vl er S cks ln] ---------------- [bi->skb] "
			"<-- Adv Rx Write-Back format\n");

		for (i = 0; i < rx_ring->count; i++) {
			rx_buffer_info = &rx_ring->rx_buffer_info[i];
476
			rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
477 478 479 480
			u0 = (struct my_u0 *)rx_desc;
			staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
			if (staterr & IXGBE_RXD_STAT_DD) {
				/* Descriptor Done */
481
				pr_info("RWB[0x%03X]     %016llX "
482 483 484 485 486
					"%016llX ---------------- %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					rx_buffer_info->skb);
			} else {
487
				pr_info("R  [0x%03X]     %016llX "
488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512
					"%016llX %016llX %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					(u64)rx_buffer_info->dma,
					rx_buffer_info->skb);

				if (netif_msg_pktdata(adapter)) {
					print_hex_dump(KERN_INFO, "",
					   DUMP_PREFIX_ADDRESS, 16, 1,
					   phys_to_virt(rx_buffer_info->dma),
					   rx_ring->rx_buf_len, true);

					if (rx_ring->rx_buf_len
						< IXGBE_RXBUFFER_2048)
						print_hex_dump(KERN_INFO, "",
						  DUMP_PREFIX_ADDRESS, 16, 1,
						  phys_to_virt(
						    rx_buffer_info->page_dma +
						    rx_buffer_info->page_offset
						  ),
						  PAGE_SIZE/2, true);
				}
			}

			if (i == rx_ring->next_to_use)
513
				pr_cont(" NTU\n");
514
			else if (i == rx_ring->next_to_clean)
515
				pr_cont(" NTC\n");
516
			else
517
				pr_cont("\n");
518 519 520 521 522 523 524 525

		}
	}

exit:
	return;
}

526 527 528 529 530 531 532
static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware take over control of h/w */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
533
			ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
534 535 536 537 538 539 540 541 542
}

static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware know the driver has taken over */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
543
			ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
544
}
545

546 547 548 549 550 551 552 553 554
/*
 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
 * @adapter: pointer to adapter struct
 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
 * @queue: queue to map the corresponding interrupt to
 * @msix_vector: the vector to map to the corresponding queue
 *
 */
static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
555
			   u8 queue, u8 msix_vector)
556 557
{
	u32 ivar, index;
558 559 560 561 562 563 564 565 566 567 568 569 570
	struct ixgbe_hw *hw = &adapter->hw;
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		msix_vector |= IXGBE_IVAR_ALLOC_VAL;
		if (direction == -1)
			direction = 0;
		index = (((direction * 64) + queue) >> 2) & 0x1F;
		ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
		ivar &= ~(0xFF << (8 * (queue & 0x3)));
		ivar |= (msix_vector << (8 * (queue & 0x3)));
		IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
571
	case ixgbe_mac_X540:
572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593
		if (direction == -1) {
			/* other causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((queue & 1) * 8);
			ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
			break;
		} else {
			/* tx or rx causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((16 * (queue & 1)) + (8 * direction));
			ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
			break;
		}
	default:
		break;
	}
594 595
}

596
static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
597
					  u64 qmask)
598 599 600
{
	u32 mask;

601 602
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
603 604
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
605 606
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
607
	case ixgbe_mac_X540:
608 609 610 611
		mask = (qmask & 0xFFFFFFFF);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
		mask = (qmask >> 32);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
612 613 614
		break;
	default:
		break;
615 616 617
	}
}

618 619
void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *tx_ring,
				      struct ixgbe_tx_buffer *tx_buffer_info)
620
{
621 622
	if (tx_buffer_info->dma) {
		if (tx_buffer_info->mapped_as_page)
623
			dma_unmap_page(tx_ring->dev,
624 625
				       tx_buffer_info->dma,
				       tx_buffer_info->length,
626
				       DMA_TO_DEVICE);
627
		else
628
			dma_unmap_single(tx_ring->dev,
629 630
					 tx_buffer_info->dma,
					 tx_buffer_info->length,
631
					 DMA_TO_DEVICE);
632 633
		tx_buffer_info->dma = 0;
	}
634 635 636 637
	if (tx_buffer_info->skb) {
		dev_kfree_skb_any(tx_buffer_info->skb);
		tx_buffer_info->skb = NULL;
	}
638
	tx_buffer_info->time_stamp = 0;
639 640 641
	/* tx_buffer_info must be completely set up in the transmit path */
}

642
/**
643 644 645
 * ixgbe_dcb_txq_to_tc - convert a reg index to a traffic class
 * @adapter: driver private struct
 * @index: reg idx of queue to query (0-127)
646
 *
647 648
 * Helper function to determine the traffic index for a paticular
 * register index.
649
 *
650
 * Returns : a tc index for use in range 0-7, or 0-3
651
 */
652
static u8 ixgbe_dcb_txq_to_tc(struct ixgbe_adapter *adapter, u8 reg_idx)
653
{
654 655
	int tc = -1;
	int dcb_i = adapter->ring_feature[RING_F_DCB].indices;
656

657 658 659
	/* if DCB is not enabled the queues have no TC */
	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
		return tc;
660

661 662 663 664 665 666 667 668 669 670
	/* check valid range */
	if (reg_idx >= adapter->hw.mac.max_tx_queues)
		return tc;

	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
		tc = reg_idx >> 2;
		break;
	default:
		if (dcb_i != 4 && dcb_i != 8)
671
			break;
672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710

		/* if VMDq is enabled the lowest order bits determine TC */
		if (adapter->flags & (IXGBE_FLAG_SRIOV_ENABLED |
				      IXGBE_FLAG_VMDQ_ENABLED)) {
			tc = reg_idx & (dcb_i - 1);
			break;
		}

		/*
		 * Convert the reg_idx into the correct TC. This bitmask
		 * targets the last full 32 ring traffic class and assigns
		 * it a value of 1. From there the rest of the rings are
		 * based on shifting the mask further up to include the
		 * reg_idx / 16 and then reg_idx / 8. It assumes dcB_i
		 * will only ever be 8 or 4 and that reg_idx will never
		 * be greater then 128. The code without the power of 2
		 * optimizations would be:
		 * (((reg_idx % 32) + 32) * dcb_i) >> (9 - reg_idx / 32)
		 */
		tc = ((reg_idx & 0X1F) + 0x20) * dcb_i;
		tc >>= 9 - (reg_idx >> 5);
	}

	return tc;
}

static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
	u32 data = 0;
	u32 xoff[8] = {0};
	int i;

	if ((hw->fc.current_mode == ixgbe_fc_full) ||
	    (hw->fc.current_mode == ixgbe_fc_rx_pause)) {
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
711 712
			break;
		default:
713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732
			data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
		}
		hwstats->lxoffrxc += data;

		/* refill credits (no tx hang) if we received xoff */
		if (!data)
			return;

		for (i = 0; i < adapter->num_tx_queues; i++)
			clear_bit(__IXGBE_HANG_CHECK_ARMED,
				  &adapter->tx_ring[i]->state);
		return;
	} else if (!(adapter->dcb_cfg.pfc_mode_enable))
		return;

	/* update stats for each tc, only valid with PFC enabled */
	for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
733
			break;
734 735
		default:
			xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
736
		}
737 738 739 740 741 742 743 744 745 746
		hwstats->pxoffrxc[i] += xoff[i];
	}

	/* disarm tx queues that have received xoff frames */
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
		u32 tc = ixgbe_dcb_txq_to_tc(adapter, tx_ring->reg_idx);

		if (xoff[tc])
			clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
747 748 749
	}
}

750
static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
751
{
752 753 754 755 756 757
	return ring->tx_stats.completed;
}

static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
{
	struct ixgbe_adapter *adapter = netdev_priv(ring->netdev);
758 759
	struct ixgbe_hw *hw = &adapter->hw;

760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776
	u32 head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
	u32 tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));

	if (head != tail)
		return (head < tail) ?
			tail - head : (tail + ring->count - head);

	return 0;
}

static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
{
	u32 tx_done = ixgbe_get_tx_completed(tx_ring);
	u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
	u32 tx_pending = ixgbe_get_tx_pending(tx_ring);
	bool ret = false;

A
Alexander Duyck 已提交
777
	clear_check_for_tx_hang(tx_ring);
778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799

	/*
	 * Check for a hung queue, but be thorough. This verifies
	 * that a transmit has been completed since the previous
	 * check AND there is at least one packet pending. The
	 * ARMED bit is set to indicate a potential hang. The
	 * bit is cleared if a pause frame is received to remove
	 * false hang detection due to PFC or 802.3x frames. By
	 * requiring this to fail twice we avoid races with
	 * pfc clearing the ARMED bit and conditions where we
	 * run the check_tx_hang logic with a transmit completion
	 * pending but without time to complete it yet.
	 */
	if ((tx_done_old == tx_done) && tx_pending) {
		/* make sure it is true for two checks in a row */
		ret = test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
				       &tx_ring->state);
	} else {
		/* update completed stats and continue */
		tx_ring->tx_stats.tx_done_old = tx_done;
		/* reset the countdown */
		clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
800 801
	}

802
	return ret;
803 804
}

805 806
#define IXGBE_MAX_TXD_PWR       14
#define IXGBE_MAX_DATA_PER_TXD  (1 << IXGBE_MAX_TXD_PWR)
807 808 809 810 811

/* Tx Descriptors needed, worst case */
#define TXD_USE_COUNT(S) (((S) >> IXGBE_MAX_TXD_PWR) + \
			 (((S) & (IXGBE_MAX_DATA_PER_TXD - 1)) ? 1 : 0))
#define DESC_NEEDED (TXD_USE_COUNT(IXGBE_MAX_DATA_PER_TXD) /* skb->data */ + \
812
	MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE) + 1) /* for context */
813

814 815
static void ixgbe_tx_timeout(struct net_device *netdev);

816 817
/**
 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
818
 * @q_vector: structure containing interrupt and ring information
819
 * @tx_ring: tx ring to clean
820
 **/
821
static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
822
			       struct ixgbe_ring *tx_ring)
823
{
824
	struct ixgbe_adapter *adapter = q_vector->adapter;
825 826
	union ixgbe_adv_tx_desc *tx_desc, *eop_desc;
	struct ixgbe_tx_buffer *tx_buffer_info;
827
	unsigned int total_bytes = 0, total_packets = 0;
828
	u16 i, eop, count = 0;
829 830

	i = tx_ring->next_to_clean;
831
	eop = tx_ring->tx_buffer_info[i].next_to_watch;
832
	eop_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
833 834

	while ((eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)) &&
835
	       (count < tx_ring->work_limit)) {
836
		bool cleaned = false;
837
		rmb(); /* read buffer_info after eop_desc */
838
		for ( ; !cleaned; count++) {
839
			tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
840
			tx_buffer_info = &tx_ring->tx_buffer_info[i];
841 842

			tx_desc->wb.status = 0;
843
			cleaned = (i == eop);
844

845 846 847
			i++;
			if (i == tx_ring->count)
				i = 0;
848

849 850 851
			if (cleaned && tx_buffer_info->skb) {
				total_bytes += tx_buffer_info->bytecount;
				total_packets += tx_buffer_info->gso_segs;
852
			}
853

854
			ixgbe_unmap_and_free_tx_resource(tx_ring,
855
							 tx_buffer_info);
856
		}
857

858
		tx_ring->tx_stats.completed++;
859
		eop = tx_ring->tx_buffer_info[i].next_to_watch;
860
		eop_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
861 862
	}

863
	tx_ring->next_to_clean = i;
864 865 866 867 868 869 870
	tx_ring->total_bytes += total_bytes;
	tx_ring->total_packets += total_packets;
	u64_stats_update_begin(&tx_ring->syncp);
	tx_ring->stats.packets += total_packets;
	tx_ring->stats.bytes += total_bytes;
	u64_stats_update_end(&tx_ring->syncp);

871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894
	if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
		/* schedule immediate reset if we believe we hung */
		struct ixgbe_hw *hw = &adapter->hw;
		tx_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
		e_err(drv, "Detected Tx Unit Hang\n"
			"  Tx Queue             <%d>\n"
			"  TDH, TDT             <%x>, <%x>\n"
			"  next_to_use          <%x>\n"
			"  next_to_clean        <%x>\n"
			"tx_buffer_info[next_to_clean]\n"
			"  time_stamp           <%lx>\n"
			"  jiffies              <%lx>\n",
			tx_ring->queue_index,
			IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
			IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
			tx_ring->next_to_use, eop,
			tx_ring->tx_buffer_info[eop].time_stamp, jiffies);

		netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);

		e_info(probe,
		       "tx hang %d detected on queue %d, resetting adapter\n",
			adapter->tx_timeout_count + 1, tx_ring->queue_index);

895 896 897 898 899 900
		/* schedule immediate reset if we believe we hung */
		ixgbe_tx_timeout(adapter->netdev);

		/* the adapter is about to reset, no point in enabling stuff */
		return true;
	}
901

902
#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
903
	if (unlikely(count && netif_carrier_ok(tx_ring->netdev) &&
904
		     (IXGBE_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
905 906 907 908
		/* Make sure that anybody stopping the queue after this
		 * sees the new next_to_clean.
		 */
		smp_mb();
909
		if (__netif_subqueue_stopped(tx_ring->netdev, tx_ring->queue_index) &&
910
		    !test_bit(__IXGBE_DOWN, &adapter->state)) {
911
			netif_wake_subqueue(tx_ring->netdev, tx_ring->queue_index);
912
			++tx_ring->tx_stats.restart_queue;
913
		}
914
	}
915

916
	return count < tx_ring->work_limit;
917 918
}

919
#ifdef CONFIG_IXGBE_DCA
920
static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
921 922
				struct ixgbe_ring *rx_ring,
				int cpu)
923
{
924
	struct ixgbe_hw *hw = &adapter->hw;
925
	u32 rxctrl;
926 927 928 929 930 931 932 933 934
	u8 reg_idx = rx_ring->reg_idx;

	rxctrl = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(reg_idx));
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK;
		rxctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
935
	case ixgbe_mac_X540:
936 937 938 939 940 941
		rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK_82599;
		rxctrl |= (dca3_get_tag(&adapter->pdev->dev, cpu) <<
			   IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599);
		break;
	default:
		break;
942
	}
943 944 945 946 947 948
	rxctrl |= IXGBE_DCA_RXCTRL_DESC_DCA_EN;
	rxctrl |= IXGBE_DCA_RXCTRL_HEAD_DCA_EN;
	rxctrl &= ~(IXGBE_DCA_RXCTRL_DESC_RRO_EN);
	rxctrl &= ~(IXGBE_DCA_RXCTRL_DESC_WRO_EN |
		    IXGBE_DCA_RXCTRL_DESC_HSRO_EN);
	IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
949 950 951
}

static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
952 953
				struct ixgbe_ring *tx_ring,
				int cpu)
954
{
955
	struct ixgbe_hw *hw = &adapter->hw;
956
	u32 txctrl;
957 958 959 960 961 962 963 964 965 966 967 968
	u8 reg_idx = tx_ring->reg_idx;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(reg_idx));
		txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK;
		txctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
		txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
		txctrl &= ~IXGBE_DCA_TXCTRL_TX_WB_RO_EN;
		IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(reg_idx), txctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
969
	case ixgbe_mac_X540:
970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985
		txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL_82599(reg_idx));
		txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK_82599;
		txctrl |= (dca3_get_tag(&adapter->pdev->dev, cpu) <<
			   IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599);
		txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
		txctrl &= ~IXGBE_DCA_TXCTRL_TX_WB_RO_EN;
		IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL_82599(reg_idx), txctrl);
		break;
	default:
		break;
	}
}

static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
{
	struct ixgbe_adapter *adapter = q_vector->adapter;
986
	int cpu = get_cpu();
987 988
	long r_idx;
	int i;
989

990 991 992 993 994 995 996 997
	if (q_vector->cpu == cpu)
		goto out_no_update;

	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	for (i = 0; i < q_vector->txr_count; i++) {
		ixgbe_update_tx_dca(adapter, adapter->tx_ring[r_idx], cpu);
		r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
				      r_idx + 1);
998
	}
999 1000 1001 1002 1003 1004 1005 1006 1007 1008

	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
	for (i = 0; i < q_vector->rxr_count; i++) {
		ixgbe_update_rx_dca(adapter, adapter->rx_ring[r_idx], cpu);
		r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
				      r_idx + 1);
	}

	q_vector->cpu = cpu;
out_no_update:
1009 1010 1011 1012 1013
	put_cpu();
}

static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
{
1014
	int num_q_vectors;
1015 1016 1017 1018 1019
	int i;

	if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
		return;

1020 1021 1022
	/* always use CB2 mode, difference is masked in the CB driver */
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);

1023 1024 1025 1026 1027 1028 1029 1030
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
		num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
	else
		num_q_vectors = 1;

	for (i = 0; i < num_q_vectors; i++) {
		adapter->q_vector[i]->cpu = -1;
		ixgbe_update_dca(adapter->q_vector[i]);
1031 1032 1033 1034 1035
	}
}

static int __ixgbe_notify_dca(struct device *dev, void *data)
{
1036
	struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
1037 1038
	unsigned long event = *(unsigned long *)data;

1039 1040 1041
	if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
		return 0;

1042 1043
	switch (event) {
	case DCA_PROVIDER_ADD:
1044 1045 1046
		/* if we're already enabled, don't do it again */
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
			break;
1047
		if (dca_add_requester(dev) == 0) {
1048
			adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061
			ixgbe_setup_dca(adapter);
			break;
		}
		/* Fall Through since DCA is disabled. */
	case DCA_PROVIDER_REMOVE:
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
			dca_remove_requester(dev);
			adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
		}
		break;
	}

1062
	return 0;
1063 1064
}

1065
#endif /* CONFIG_IXGBE_DCA */
1066 1067 1068 1069
/**
 * ixgbe_receive_skb - Send a completed packet up the stack
 * @adapter: board private structure
 * @skb: packet to send up
1070 1071 1072
 * @status: hardware indication of status of receive
 * @rx_ring: rx descriptor ring (for a specific queue) to setup
 * @rx_desc: rx descriptor
1073
 **/
H
Herbert Xu 已提交
1074
static void ixgbe_receive_skb(struct ixgbe_q_vector *q_vector,
1075 1076 1077
			      struct sk_buff *skb, u8 status,
			      struct ixgbe_ring *ring,
			      union ixgbe_adv_rx_desc *rx_desc)
1078
{
H
Herbert Xu 已提交
1079 1080
	struct ixgbe_adapter *adapter = q_vector->adapter;
	struct napi_struct *napi = &q_vector->napi;
1081 1082
	bool is_vlan = (status & IXGBE_RXD_STAT_VP);
	u16 tag = le16_to_cpu(rx_desc->wb.upper.vlan);
1083

1084 1085 1086 1087 1088 1089 1090
	if (is_vlan && (tag & VLAN_VID_MASK))
		__vlan_hwaccel_put_tag(skb, tag);

	if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
		napi_gro_receive(napi, skb);
	else
		netif_rx(skb);
1091 1092
}

1093 1094 1095 1096 1097 1098
/**
 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
 * @adapter: address of board private structure
 * @status_err: hardware indication of status of receive
 * @skb: skb currently being received and modified
 **/
1099
static inline void ixgbe_rx_checksum(struct ixgbe_adapter *adapter,
1100 1101
				     union ixgbe_adv_rx_desc *rx_desc,
				     struct sk_buff *skb)
1102
{
1103 1104
	u32 status_err = le32_to_cpu(rx_desc->wb.upper.status_error);

1105
	skb_checksum_none_assert(skb);
1106

1107 1108
	/* Rx csum disabled */
	if (!(adapter->flags & IXGBE_FLAG_RX_CSUM_ENABLED))
1109
		return;
1110 1111 1112 1113

	/* if IP and error */
	if ((status_err & IXGBE_RXD_STAT_IPCS) &&
	    (status_err & IXGBE_RXDADV_ERR_IPE)) {
1114 1115 1116
		adapter->hw_csum_rx_error++;
		return;
	}
1117 1118 1119 1120 1121

	if (!(status_err & IXGBE_RXD_STAT_L4CS))
		return;

	if (status_err & IXGBE_RXDADV_ERR_TCPE) {
1122 1123 1124 1125 1126 1127 1128 1129 1130 1131
		u16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;

		/*
		 * 82599 errata, UDP frames with a 0 checksum can be marked as
		 * checksum errors.
		 */
		if ((pkt_info & IXGBE_RXDADV_PKTTYPE_UDP) &&
		    (adapter->hw.mac.type == ixgbe_mac_82599EB))
			return;

1132 1133 1134 1135
		adapter->hw_csum_rx_error++;
		return;
	}

1136
	/* It must be a TCP or UDP packet with a valid checksum */
1137
	skb->ip_summed = CHECKSUM_UNNECESSARY;
1138 1139
}

1140
static inline void ixgbe_release_rx_desc(struct ixgbe_ring *rx_ring, u32 val)
1141 1142 1143 1144 1145 1146 1147 1148
{
	/*
	 * Force memory writes to complete before letting h/w
	 * know there are new descriptors to fetch.  (Only
	 * applicable for weak-ordered memory model archs,
	 * such as IA-64).
	 */
	wmb();
1149
	writel(val, rx_ring->tail);
1150 1151
}

1152 1153
/**
 * ixgbe_alloc_rx_buffers - Replace used receive buffers; packet split
1154 1155
 * @rx_ring: ring to place buffers on
 * @cleaned_count: number of buffers to replace
1156
 **/
1157
void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
1158 1159
{
	union ixgbe_adv_rx_desc *rx_desc;
1160
	struct ixgbe_rx_buffer *bi;
1161 1162
	struct sk_buff *skb;
	u16 i = rx_ring->next_to_use;
1163

1164 1165 1166 1167
	/* do nothing if no valid netdev defined */
	if (!rx_ring->netdev)
		return;

1168
	while (cleaned_count--) {
1169
		rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
1170 1171
		bi = &rx_ring->rx_buffer_info[i];
		skb = bi->skb;
1172

1173
		if (!skb) {
1174
			skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1175
							rx_ring->rx_buf_len);
1176
			if (!skb) {
1177
				rx_ring->rx_stats.alloc_rx_buff_failed++;
1178 1179
				goto no_buffers;
			}
1180 1181
			/* initialize queue mapping */
			skb_record_rx_queue(skb, rx_ring->queue_index);
1182
			bi->skb = skb;
1183
		}
1184

1185
		if (!bi->dma) {
1186
			bi->dma = dma_map_single(rx_ring->dev,
1187
						 skb->data,
1188
						 rx_ring->rx_buf_len,
1189
						 DMA_FROM_DEVICE);
1190
			if (dma_mapping_error(rx_ring->dev, bi->dma)) {
1191
				rx_ring->rx_stats.alloc_rx_buff_failed++;
1192 1193 1194
				bi->dma = 0;
				goto no_buffers;
			}
1195
		}
1196

A
Alexander Duyck 已提交
1197
		if (ring_is_ps_enabled(rx_ring)) {
1198
			if (!bi->page) {
1199
				bi->page = netdev_alloc_page(rx_ring->netdev);
1200
				if (!bi->page) {
1201
					rx_ring->rx_stats.alloc_rx_page_failed++;
1202 1203 1204 1205 1206 1207 1208
					goto no_buffers;
				}
			}

			if (!bi->page_dma) {
				/* use a half page if we're re-using */
				bi->page_offset ^= PAGE_SIZE / 2;
1209
				bi->page_dma = dma_map_page(rx_ring->dev,
1210 1211 1212 1213
							    bi->page,
							    bi->page_offset,
							    PAGE_SIZE / 2,
							    DMA_FROM_DEVICE);
1214
				if (dma_mapping_error(rx_ring->dev,
1215
						      bi->page_dma)) {
1216
					rx_ring->rx_stats.alloc_rx_page_failed++;
1217 1218 1219 1220 1221 1222 1223
					bi->page_dma = 0;
					goto no_buffers;
				}
			}

			/* Refresh the desc even if buffer_addrs didn't change
			 * because each write-back erases this info. */
1224 1225
			rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
			rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
1226
		} else {
1227
			rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
1228
			rx_desc->read.hdr_addr = 0;
1229 1230 1231 1232 1233 1234
		}

		i++;
		if (i == rx_ring->count)
			i = 0;
	}
1235

1236 1237 1238
no_buffers:
	if (rx_ring->next_to_use != i) {
		rx_ring->next_to_use = i;
1239
		ixgbe_release_rx_desc(rx_ring, i);
1240 1241 1242
	}
}

1243
static inline u16 ixgbe_get_hlen(union ixgbe_adv_rx_desc *rx_desc)
1244
{
1245 1246 1247 1248 1249 1250 1251 1252 1253 1254
	/* HW will not DMA in data larger than the given buffer, even if it
	 * parses the (NFS, of course) header to be larger.  In that case, it
	 * fills the header buffer and spills the rest into the page.
	 */
	u16 hdr_info = le16_to_cpu(rx_desc->wb.lower.lo_dword.hs_rss.hdr_info);
	u16 hlen = (hdr_info &  IXGBE_RXDADV_HDRBUFLEN_MASK) >>
		    IXGBE_RXDADV_HDRBUFLEN_SHIFT;
	if (hlen > IXGBE_RX_HDR_SIZE)
		hlen = IXGBE_RX_HDR_SIZE;
	return hlen;
1255 1256
}

A
Alexander Duyck 已提交
1257 1258 1259 1260 1261 1262 1263 1264
/**
 * ixgbe_transform_rsc_queue - change rsc queue into a full packet
 * @skb: pointer to the last skb in the rsc queue
 *
 * This function changes a queue full of hw rsc buffers into a completed
 * packet.  It uses the ->prev pointers to find the first packet and then
 * turns it into the frag list owner.
 **/
1265
static inline struct sk_buff *ixgbe_transform_rsc_queue(struct sk_buff *skb)
A
Alexander Duyck 已提交
1266 1267
{
	unsigned int frag_list_size = 0;
1268
	unsigned int skb_cnt = 1;
A
Alexander Duyck 已提交
1269 1270 1271 1272 1273 1274

	while (skb->prev) {
		struct sk_buff *prev = skb->prev;
		frag_list_size += skb->len;
		skb->prev = NULL;
		skb = prev;
1275
		skb_cnt++;
A
Alexander Duyck 已提交
1276 1277 1278 1279 1280 1281 1282
	}

	skb_shinfo(skb)->frag_list = skb->next;
	skb->next = NULL;
	skb->len += frag_list_size;
	skb->data_len += frag_list_size;
	skb->truesize += frag_list_size;
1283 1284
	IXGBE_RSC_CB(skb)->skb_cnt = skb_cnt;

A
Alexander Duyck 已提交
1285 1286 1287
	return skb;
}

1288 1289 1290 1291 1292
static inline bool ixgbe_get_rsc_state(union ixgbe_adv_rx_desc *rx_desc)
{
	return !!(le32_to_cpu(rx_desc->wb.lower.lo_dword.data) &
		IXGBE_RXDADV_RSCCNT_MASK);
}
1293

1294
static void ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
1295 1296
			       struct ixgbe_ring *rx_ring,
			       int *work_done, int work_to_do)
1297
{
H
Herbert Xu 已提交
1298
	struct ixgbe_adapter *adapter = q_vector->adapter;
1299 1300 1301
	union ixgbe_adv_rx_desc *rx_desc, *next_rxd;
	struct ixgbe_rx_buffer *rx_buffer_info, *next_buffer;
	struct sk_buff *skb;
1302
	unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1303
	const int current_node = numa_node_id();
1304 1305 1306
#ifdef IXGBE_FCOE
	int ddp_bytes = 0;
#endif /* IXGBE_FCOE */
1307 1308 1309
	u32 staterr;
	u16 i;
	u16 cleaned_count = 0;
1310
	bool pkt_is_rsc = false;
1311 1312

	i = rx_ring->next_to_clean;
1313
	rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
1314 1315 1316
	staterr = le32_to_cpu(rx_desc->wb.upper.status_error);

	while (staterr & IXGBE_RXD_STAT_DD) {
1317
		u32 upper_len = 0;
1318

1319
		rmb(); /* read descriptor and rx_buffer_info after status DD */
1320

1321 1322
		rx_buffer_info = &rx_ring->rx_buffer_info[i];

1323 1324
		skb = rx_buffer_info->skb;
		rx_buffer_info->skb = NULL;
1325
		prefetch(skb->data);
1326

1327
		if (ring_is_rsc_enabled(rx_ring))
1328
			pkt_is_rsc = ixgbe_get_rsc_state(rx_desc);
1329 1330

		/* if this is a skb from previous receive DMA will be 0 */
1331
		if (rx_buffer_info->dma) {
1332
			u16 hlen;
1333
			if (pkt_is_rsc &&
1334 1335
			    !(staterr & IXGBE_RXD_STAT_EOP) &&
			    !skb->prev) {
1336 1337 1338 1339 1340 1341 1342
				/*
				 * When HWRSC is enabled, delay unmapping
				 * of the first packet. It carries the
				 * header information, HW may still
				 * access the header after the writeback.
				 * Only unmap it when EOP is reached
				 */
1343
				IXGBE_RSC_CB(skb)->delay_unmap = true;
1344
				IXGBE_RSC_CB(skb)->dma = rx_buffer_info->dma;
1345
			} else {
1346
				dma_unmap_single(rx_ring->dev,
1347 1348 1349
						 rx_buffer_info->dma,
						 rx_ring->rx_buf_len,
						 DMA_FROM_DEVICE);
1350
			}
J
Jesse Brandeburg 已提交
1351
			rx_buffer_info->dma = 0;
1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363

			if (ring_is_ps_enabled(rx_ring)) {
				hlen = ixgbe_get_hlen(rx_desc);
				upper_len = le16_to_cpu(rx_desc->wb.upper.length);
			} else {
				hlen = le16_to_cpu(rx_desc->wb.upper.length);
			}

			skb_put(skb, hlen);
		} else {
			/* assume packet split since header is unmapped */
			upper_len = le16_to_cpu(rx_desc->wb.upper.length);
1364 1365 1366
		}

		if (upper_len) {
1367 1368 1369 1370
			dma_unmap_page(rx_ring->dev,
				       rx_buffer_info->page_dma,
				       PAGE_SIZE / 2,
				       DMA_FROM_DEVICE);
1371 1372
			rx_buffer_info->page_dma = 0;
			skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
1373 1374 1375
					   rx_buffer_info->page,
					   rx_buffer_info->page_offset,
					   upper_len);
1376

1377 1378
			if ((page_count(rx_buffer_info->page) == 1) &&
			    (page_to_nid(rx_buffer_info->page) == current_node))
1379
				get_page(rx_buffer_info->page);
1380 1381
			else
				rx_buffer_info->page = NULL;
1382 1383 1384 1385 1386 1387 1388 1389 1390 1391

			skb->len += upper_len;
			skb->data_len += upper_len;
			skb->truesize += upper_len;
		}

		i++;
		if (i == rx_ring->count)
			i = 0;

1392
		next_rxd = IXGBE_RX_DESC_ADV(rx_ring, i);
1393 1394
		prefetch(next_rxd);
		cleaned_count++;
A
Alexander Duyck 已提交
1395

1396
		if (pkt_is_rsc) {
A
Alexander Duyck 已提交
1397 1398 1399 1400 1401 1402 1403
			u32 nextp = (staterr & IXGBE_RXDADV_NEXTP_MASK) >>
				     IXGBE_RXDADV_NEXTP_SHIFT;
			next_buffer = &rx_ring->rx_buffer_info[nextp];
		} else {
			next_buffer = &rx_ring->rx_buffer_info[i];
		}

1404
		if (!(staterr & IXGBE_RXD_STAT_EOP)) {
A
Alexander Duyck 已提交
1405
			if (ring_is_ps_enabled(rx_ring)) {
A
Alexander Duyck 已提交
1406 1407 1408 1409 1410 1411 1412 1413
				rx_buffer_info->skb = next_buffer->skb;
				rx_buffer_info->dma = next_buffer->dma;
				next_buffer->skb = skb;
				next_buffer->dma = 0;
			} else {
				skb->next = next_buffer->skb;
				skb->next->prev = skb;
			}
1414
			rx_ring->rx_stats.non_eop_descs++;
1415 1416 1417
			goto next_desc;
		}

1418 1419 1420 1421 1422 1423 1424 1425 1426
		if (skb->prev) {
			skb = ixgbe_transform_rsc_queue(skb);
			/* if we got here without RSC the packet is invalid */
			if (!pkt_is_rsc) {
				__pskb_trim(skb, 0);
				rx_buffer_info->skb = skb;
				goto next_desc;
			}
		}
1427 1428 1429 1430 1431 1432 1433 1434 1435 1436

		if (ring_is_rsc_enabled(rx_ring)) {
			if (IXGBE_RSC_CB(skb)->delay_unmap) {
				dma_unmap_single(rx_ring->dev,
						 IXGBE_RSC_CB(skb)->dma,
						 rx_ring->rx_buf_len,
						 DMA_FROM_DEVICE);
				IXGBE_RSC_CB(skb)->dma = 0;
				IXGBE_RSC_CB(skb)->delay_unmap = false;
			}
1437 1438
		}
		if (pkt_is_rsc) {
1439 1440
			if (ring_is_ps_enabled(rx_ring))
				rx_ring->rx_stats.rsc_count +=
1441
					skb_shinfo(skb)->nr_frags;
1442
			else
1443 1444
				rx_ring->rx_stats.rsc_count +=
					IXGBE_RSC_CB(skb)->skb_cnt;
1445 1446 1447 1448
			rx_ring->rx_stats.rsc_flush++;
		}

		/* ERR_MASK will only have valid bits if EOP set */
1449
		if (staterr & IXGBE_RXDADV_ERR_FRAME_ERR_MASK) {
1450 1451 1452
			/* trim packet back to size 0 and recycle it */
			__pskb_trim(skb, 0);
			rx_buffer_info->skb = skb;
1453 1454 1455
			goto next_desc;
		}

1456
		ixgbe_rx_checksum(adapter, rx_desc, skb);
1457 1458 1459 1460 1461

		/* probably a little skewed due to removing CRC */
		total_rx_bytes += skb->len;
		total_rx_packets++;

1462
		skb->protocol = eth_type_trans(skb, rx_ring->netdev);
1463 1464
#ifdef IXGBE_FCOE
		/* if ddp, not passing to ULD unless for FCP_RSP or error */
1465 1466 1467
		if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
			ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
			if (!ddp_bytes)
1468
				goto next_desc;
1469
		}
1470
#endif /* IXGBE_FCOE */
1471
		ixgbe_receive_skb(q_vector, skb, staterr, rx_ring, rx_desc);
1472 1473 1474 1475

next_desc:
		rx_desc->wb.upper.status_error = 0;

1476 1477 1478 1479
		(*work_done)++;
		if (*work_done >= work_to_do)
			break;

1480 1481
		/* return some buffers to hardware, one at a time is too slow */
		if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
1482
			ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
1483 1484 1485 1486 1487 1488
			cleaned_count = 0;
		}

		/* use prefetched values */
		rx_desc = next_rxd;
		staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
1489 1490
	}

1491 1492 1493 1494
	rx_ring->next_to_clean = i;
	cleaned_count = IXGBE_DESC_UNUSED(rx_ring);

	if (cleaned_count)
1495
		ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
1496

1497 1498 1499 1500 1501
#ifdef IXGBE_FCOE
	/* include DDPed FCoE data */
	if (ddp_bytes > 0) {
		unsigned int mss;

1502
		mss = rx_ring->netdev->mtu - sizeof(struct fcoe_hdr) -
1503 1504 1505 1506 1507 1508 1509 1510 1511
			sizeof(struct fc_frame_header) -
			sizeof(struct fcoe_crc_eof);
		if (mss > 512)
			mss &= ~511;
		total_rx_bytes += ddp_bytes;
		total_rx_packets += DIV_ROUND_UP(ddp_bytes, mss);
	}
#endif /* IXGBE_FCOE */

1512 1513
	rx_ring->total_packets += total_rx_packets;
	rx_ring->total_bytes += total_rx_bytes;
1514 1515 1516 1517
	u64_stats_update_begin(&rx_ring->syncp);
	rx_ring->stats.packets += total_rx_packets;
	rx_ring->stats.bytes += total_rx_bytes;
	u64_stats_update_end(&rx_ring->syncp);
1518 1519
}

1520
static int ixgbe_clean_rxonly(struct napi_struct *, int);
1521 1522 1523 1524 1525 1526 1527 1528 1529
/**
 * ixgbe_configure_msix - Configure MSI-X hardware
 * @adapter: board private structure
 *
 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
 * interrupts.
 **/
static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
{
1530
	struct ixgbe_q_vector *q_vector;
1531
	int i, q_vectors, v_idx, r_idx;
1532
	u32 mask;
1533

1534
	q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1535

1536 1537
	/*
	 * Populate the IVAR table and set the ITR values to the
1538 1539 1540
	 * corresponding register.
	 */
	for (v_idx = 0; v_idx < q_vectors; v_idx++) {
1541
		q_vector = adapter->q_vector[v_idx];
1542
		/* XXX for_each_set_bit(...) */
1543
		r_idx = find_first_bit(q_vector->rxr_idx,
1544
				       adapter->num_rx_queues);
1545 1546

		for (i = 0; i < q_vector->rxr_count; i++) {
1547 1548
			u8 reg_idx = adapter->rx_ring[r_idx]->reg_idx;
			ixgbe_set_ivar(adapter, 0, reg_idx, v_idx);
1549
			r_idx = find_next_bit(q_vector->rxr_idx,
1550 1551
					      adapter->num_rx_queues,
					      r_idx + 1);
1552 1553
		}
		r_idx = find_first_bit(q_vector->txr_idx,
1554
				       adapter->num_tx_queues);
1555 1556

		for (i = 0; i < q_vector->txr_count; i++) {
1557 1558
			u8 reg_idx = adapter->tx_ring[r_idx]->reg_idx;
			ixgbe_set_ivar(adapter, 1, reg_idx, v_idx);
1559
			r_idx = find_next_bit(q_vector->txr_idx,
1560 1561
					      adapter->num_tx_queues,
					      r_idx + 1);
1562 1563 1564
		}

		if (q_vector->txr_count && !q_vector->rxr_count)
1565 1566
			/* tx only */
			q_vector->eitr = adapter->tx_eitr_param;
1567
		else if (q_vector->rxr_count)
1568 1569
			/* rx or mixed */
			q_vector->eitr = adapter->rx_eitr_param;
1570

1571
		ixgbe_write_eitr(q_vector);
1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586
		/* If Flow Director is enabled, set interrupt affinity */
		if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
		    (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)) {
			/*
			 * Allocate the affinity_hint cpumask, assign the mask
			 * for this vector, and set our affinity_hint for
			 * this irq.
			 */
			if (!alloc_cpumask_var(&q_vector->affinity_mask,
			                       GFP_KERNEL))
				return;
			cpumask_set_cpu(v_idx, q_vector->affinity_mask);
			irq_set_affinity_hint(adapter->msix_entries[v_idx].vector,
			                      q_vector->affinity_mask);
		}
1587 1588
	}

1589 1590
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
1591
		ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
1592
			       v_idx);
1593 1594
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1595
	case ixgbe_mac_X540:
1596
		ixgbe_set_ivar(adapter, -1, 1, v_idx);
1597 1598 1599 1600 1601
		break;

	default:
		break;
	}
1602 1603
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);

1604
	/* set up to autoclear timer, and the vectors */
1605
	mask = IXGBE_EIMS_ENABLE_MASK;
1606 1607 1608 1609 1610 1611
	if (adapter->num_vfs)
		mask &= ~(IXGBE_EIMS_OTHER |
			  IXGBE_EIMS_MAILBOX |
			  IXGBE_EIMS_LSC);
	else
		mask &= ~(IXGBE_EIMS_OTHER | IXGBE_EIMS_LSC);
1612
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
1613 1614
}

1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640
enum latency_range {
	lowest_latency = 0,
	low_latency = 1,
	bulk_latency = 2,
	latency_invalid = 255
};

/**
 * ixgbe_update_itr - update the dynamic ITR value based on statistics
 * @adapter: pointer to adapter
 * @eitr: eitr setting (ints per sec) to give last timeslice
 * @itr_setting: current throttle rate in ints/second
 * @packets: the number of packets during this measurement interval
 * @bytes: the number of bytes during this measurement interval
 *
 *      Stores a new ITR value based on packets and byte
 *      counts during the last interrupt.  The advantage of per interrupt
 *      computation is faster updates and more accurate ITR for the current
 *      traffic pattern.  Constants in this function were computed
 *      based on theoretical maximum wire speed and thresholds were set based
 *      on testing data as well as attempting to minimize response time
 *      while increasing bulk throughput.
 *      this functionality is controlled by the InterruptThrottleRate module
 *      parameter (see ixgbe_param.c)
 **/
static u8 ixgbe_update_itr(struct ixgbe_adapter *adapter,
1641 1642
			   u32 eitr, u8 itr_setting,
			   int packets, int bytes)
1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681
{
	unsigned int retval = itr_setting;
	u32 timepassed_us;
	u64 bytes_perint;

	if (packets == 0)
		goto update_itr_done;


	/* simple throttlerate management
	 *    0-20MB/s lowest (100000 ints/s)
	 *   20-100MB/s low   (20000 ints/s)
	 *  100-1249MB/s bulk (8000 ints/s)
	 */
	/* what was last interrupt timeslice? */
	timepassed_us = 1000000/eitr;
	bytes_perint = bytes / timepassed_us; /* bytes/usec */

	switch (itr_setting) {
	case lowest_latency:
		if (bytes_perint > adapter->eitr_low)
			retval = low_latency;
		break;
	case low_latency:
		if (bytes_perint > adapter->eitr_high)
			retval = bulk_latency;
		else if (bytes_perint <= adapter->eitr_low)
			retval = lowest_latency;
		break;
	case bulk_latency:
		if (bytes_perint <= adapter->eitr_high)
			retval = low_latency;
		break;
	}

update_itr_done:
	return retval;
}

1682 1683
/**
 * ixgbe_write_eitr - write EITR register in hardware specific way
1684
 * @q_vector: structure containing interrupt and ring information
1685 1686 1687 1688 1689
 *
 * This function is made to be called by ethtool and by the driver
 * when it needs to update EITR registers at runtime.  Hardware
 * specific quirks/differences are taken care of here.
 */
1690
void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
1691
{
1692
	struct ixgbe_adapter *adapter = q_vector->adapter;
1693
	struct ixgbe_hw *hw = &adapter->hw;
1694 1695 1696
	int v_idx = q_vector->v_idx;
	u32 itr_reg = EITR_INTS_PER_SEC_TO_REG(q_vector->eitr);

1697 1698
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
1699 1700
		/* must write high and low 16 bits to reset counter */
		itr_reg |= (itr_reg << 16);
1701 1702
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1703
	case ixgbe_mac_X540:
1704
		/*
D
Don Skidmore 已提交
1705
		 * 82599 and X540 can support a value of zero, so allow it for
1706 1707 1708 1709 1710 1711 1712
		 * max interrupt rate, but there is an errata where it can
		 * not be zero with RSC
		 */
		if (itr_reg == 8 &&
		    !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
			itr_reg = 0;

1713 1714 1715 1716 1717
		/*
		 * set the WDIS bit to not clear the timer bits and cause an
		 * immediate assertion of the interrupt
		 */
		itr_reg |= IXGBE_EITR_CNT_WDIS;
1718 1719 1720
		break;
	default:
		break;
1721 1722 1723 1724
	}
	IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
}

1725 1726 1727
static void ixgbe_set_itr_msix(struct ixgbe_q_vector *q_vector)
{
	struct ixgbe_adapter *adapter = q_vector->adapter;
1728
	int i, r_idx;
1729 1730 1731 1732 1733
	u32 new_itr;
	u8 current_itr, ret_itr;

	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	for (i = 0; i < q_vector->txr_count; i++) {
1734
		struct ixgbe_ring *tx_ring = adapter->tx_ring[r_idx];
1735
		ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
1736 1737 1738
					   q_vector->tx_itr,
					   tx_ring->total_packets,
					   tx_ring->total_bytes);
1739 1740
		/* if the result for this queue would decrease interrupt
		 * rate for this vector then use that result */
1741
		q_vector->tx_itr = ((q_vector->tx_itr > ret_itr) ?
1742
				    q_vector->tx_itr - 1 : ret_itr);
1743
		r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
1744
				      r_idx + 1);
1745 1746 1747 1748
	}

	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
	for (i = 0; i < q_vector->rxr_count; i++) {
1749
		struct ixgbe_ring *rx_ring = adapter->rx_ring[r_idx];
1750
		ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
1751 1752 1753
					   q_vector->rx_itr,
					   rx_ring->total_packets,
					   rx_ring->total_bytes);
1754 1755
		/* if the result for this queue would decrease interrupt
		 * rate for this vector then use that result */
1756
		q_vector->rx_itr = ((q_vector->rx_itr > ret_itr) ?
1757
				    q_vector->rx_itr - 1 : ret_itr);
1758
		r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
1759
				      r_idx + 1);
1760 1761
	}

1762
	current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778

	switch (current_itr) {
	/* counts and packets in update_itr are dependent on these numbers */
	case lowest_latency:
		new_itr = 100000;
		break;
	case low_latency:
		new_itr = 20000; /* aka hwitr = ~200 */
		break;
	case bulk_latency:
	default:
		new_itr = 8000;
		break;
	}

	if (new_itr != q_vector->eitr) {
1779
		/* do an exponential smoothing */
1780
		new_itr = ((q_vector->eitr * 9) + new_itr)/10;
1781 1782 1783

		/* save the algorithm value here, not the smoothed one */
		q_vector->eitr = new_itr;
1784 1785

		ixgbe_write_eitr(q_vector);
1786 1787 1788
	}
}

1789 1790 1791 1792 1793 1794 1795
/**
 * ixgbe_check_overtemp_task - worker thread to check over tempurature
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_check_overtemp_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
1796 1797
						     struct ixgbe_adapter,
						     check_overtemp_task);
1798 1799 1800
	struct ixgbe_hw *hw = &adapter->hw;
	u32 eicr = adapter->interrupt_event;

1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820
	if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
		return;

	switch (hw->device_id) {
	case IXGBE_DEV_ID_82599_T3_LOM: {
		u32 autoneg;
		bool link_up = false;

		if (hw->mac.ops.check_link)
			hw->mac.ops.check_link(hw, &autoneg, &link_up, false);

		if (((eicr & IXGBE_EICR_GPI_SDP0) && (!link_up)) ||
		    (eicr & IXGBE_EICR_LSC))
			/* Check if this is due to overtemp */
			if (hw->phy.ops.check_overtemp(hw) == IXGBE_ERR_OVERTEMP)
				break;
		return;
	}
	default:
		if (!(eicr & IXGBE_EICR_GPI_SDP0))
1821
			return;
1822
		break;
1823
	}
1824 1825 1826 1827 1828 1829
	e_crit(drv,
	       "Network adapter has been stopped because it has over heated. "
	       "Restart the computer. If the problem persists, "
	       "power off the system and replace the adapter\n");
	/* write to clear the interrupt */
	IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP0);
1830 1831
}

1832 1833 1834 1835 1836 1837
static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;

	if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
	    (eicr & IXGBE_EICR_GPI_SDP1)) {
1838
		e_crit(probe, "Fan has stopped, replace the adapter\n");
1839 1840 1841 1842
		/* write to clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
	}
}
1843

1844 1845 1846 1847
static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;

1848 1849 1850 1851 1852 1853 1854
	if (eicr & IXGBE_EICR_GPI_SDP2) {
		/* Clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
			schedule_work(&adapter->sfp_config_module_task);
	}

1855 1856 1857
	if (eicr & IXGBE_EICR_GPI_SDP1) {
		/* Clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
1858 1859
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
			schedule_work(&adapter->multispeed_fiber_task);
1860 1861 1862
	}
}

1863 1864 1865 1866 1867 1868 1869 1870 1871
static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

	adapter->lsc_int++;
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
1872
		IXGBE_WRITE_FLUSH(hw);
1873 1874 1875 1876
		schedule_work(&adapter->watchdog_task);
	}
}

1877 1878 1879 1880 1881
static irqreturn_t ixgbe_msix_lsc(int irq, void *data)
{
	struct net_device *netdev = data;
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
1882 1883 1884 1885 1886 1887 1888 1889 1890 1891
	u32 eicr;

	/*
	 * Workaround for Silicon errata.  Use clear-by-write instead
	 * of clear-by-read.  Reading with EICS will return the
	 * interrupt causes without clearing, which later be done
	 * with the write to EICR.
	 */
	eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
	IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
1892

1893 1894
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
1895

1896 1897 1898
	if (eicr & IXGBE_EICR_MAILBOX)
		ixgbe_msg_task(adapter);

1899 1900
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
1901 1902 1903 1904 1905 1906 1907
		ixgbe_check_sfp_event(adapter, eicr);
		if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
		    ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC))) {
			adapter->interrupt_event = eicr;
			schedule_work(&adapter->check_overtemp_task);
		}
		/* now fallthrough to handle Flow Director */
D
Don Skidmore 已提交
1908
	case ixgbe_mac_X540:
1909 1910 1911 1912 1913 1914 1915 1916
		/* Handle Flow Director Full threshold interrupt */
		if (eicr & IXGBE_EICR_FLOW_DIR) {
			int i;
			IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_FLOW_DIR);
			/* Disable transmits before FDIR Re-initialization */
			netif_tx_stop_all_queues(netdev);
			for (i = 0; i < adapter->num_tx_queues; i++) {
				struct ixgbe_ring *tx_ring =
1917
							    adapter->tx_ring[i];
A
Alexander Duyck 已提交
1918 1919
				if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
						       &tx_ring->state))
1920 1921 1922
					schedule_work(&adapter->fdir_reinit_task);
			}
		}
1923 1924 1925
		break;
	default:
		break;
1926
	}
1927 1928 1929

	ixgbe_check_fan_failure(adapter, eicr);

1930 1931
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_OTHER);
1932 1933 1934 1935

	return IRQ_HANDLED;
}

1936 1937 1938 1939
static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
					   u64 qmask)
{
	u32 mask;
1940
	struct ixgbe_hw *hw = &adapter->hw;
1941

1942 1943
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
1944
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
1945 1946 1947
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1948
	case ixgbe_mac_X540:
1949
		mask = (qmask & 0xFFFFFFFF);
1950 1951
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
1952
		mask = (qmask >> 32);
1953 1954 1955 1956 1957
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
		break;
	default:
		break;
1958 1959 1960 1961 1962
	}
	/* skip the flush */
}

static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
1963
					    u64 qmask)
1964 1965
{
	u32 mask;
1966
	struct ixgbe_hw *hw = &adapter->hw;
1967

1968 1969
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
1970
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
1971 1972 1973
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1974
	case ixgbe_mac_X540:
1975
		mask = (qmask & 0xFFFFFFFF);
1976 1977
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
1978
		mask = (qmask >> 32);
1979 1980 1981 1982 1983
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
		break;
	default:
		break;
1984 1985 1986 1987
	}
	/* skip the flush */
}

1988 1989
static irqreturn_t ixgbe_msix_clean_tx(int irq, void *data)
{
1990 1991
	struct ixgbe_q_vector *q_vector = data;
	struct ixgbe_adapter  *adapter = q_vector->adapter;
1992
	struct ixgbe_ring     *tx_ring;
1993 1994 1995 1996 1997 1998 1999
	int i, r_idx;

	if (!q_vector->txr_count)
		return IRQ_HANDLED;

	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	for (i = 0; i < q_vector->txr_count; i++) {
2000
		tx_ring = adapter->tx_ring[r_idx];
2001 2002
		tx_ring->total_bytes = 0;
		tx_ring->total_packets = 0;
2003
		r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
2004
				      r_idx + 1);
2005
	}
2006

2007
	/* EIAM disabled interrupts (on this vector) for us */
2008 2009
	napi_schedule(&q_vector->napi);

2010 2011 2012
	return IRQ_HANDLED;
}

2013 2014 2015 2016 2017
/**
 * ixgbe_msix_clean_rx - single unshared vector rx clean (all queues)
 * @irq: unused
 * @data: pointer to our q_vector struct for this interrupt vector
 **/
2018 2019
static irqreturn_t ixgbe_msix_clean_rx(int irq, void *data)
{
2020 2021
	struct ixgbe_q_vector *q_vector = data;
	struct ixgbe_adapter  *adapter = q_vector->adapter;
2022
	struct ixgbe_ring  *rx_ring;
2023
	int r_idx;
2024
	int i;
2025

2026 2027 2028 2029 2030
#ifdef CONFIG_IXGBE_DCA
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		ixgbe_update_dca(q_vector);
#endif

2031
	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
2032
	for (i = 0; i < q_vector->rxr_count; i++) {
2033
		rx_ring = adapter->rx_ring[r_idx];
2034 2035 2036
		rx_ring->total_bytes = 0;
		rx_ring->total_packets = 0;
		r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
2037
				      r_idx + 1);
2038 2039
	}

2040 2041 2042
	if (!q_vector->rxr_count)
		return IRQ_HANDLED;

2043
	/* EIAM disabled interrupts (on this vector) for us */
2044
	napi_schedule(&q_vector->napi);
2045 2046 2047 2048 2049 2050

	return IRQ_HANDLED;
}

static irqreturn_t ixgbe_msix_clean_many(int irq, void *data)
{
2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061
	struct ixgbe_q_vector *q_vector = data;
	struct ixgbe_adapter  *adapter = q_vector->adapter;
	struct ixgbe_ring  *ring;
	int r_idx;
	int i;

	if (!q_vector->txr_count && !q_vector->rxr_count)
		return IRQ_HANDLED;

	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	for (i = 0; i < q_vector->txr_count; i++) {
2062
		ring = adapter->tx_ring[r_idx];
2063 2064 2065
		ring->total_bytes = 0;
		ring->total_packets = 0;
		r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
2066
				      r_idx + 1);
2067 2068 2069 2070
	}

	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
	for (i = 0; i < q_vector->rxr_count; i++) {
2071
		ring = adapter->rx_ring[r_idx];
2072 2073 2074
		ring->total_bytes = 0;
		ring->total_packets = 0;
		r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
2075
				      r_idx + 1);
2076 2077
	}

2078
	/* EIAM disabled interrupts (on this vector) for us */
2079
	napi_schedule(&q_vector->napi);
2080 2081 2082 2083

	return IRQ_HANDLED;
}

2084 2085 2086 2087 2088
/**
 * ixgbe_clean_rxonly - msix (aka one shot) rx clean routine
 * @napi: napi struct with our devices info in it
 * @budget: amount of work driver is allowed to do this pass, in packets
 *
2089 2090
 * This function is optimized for cleaning one queue only on a single
 * q_vector!!!
2091
 **/
2092 2093
static int ixgbe_clean_rxonly(struct napi_struct *napi, int budget)
{
2094
	struct ixgbe_q_vector *q_vector =
2095
			       container_of(napi, struct ixgbe_q_vector, napi);
2096
	struct ixgbe_adapter *adapter = q_vector->adapter;
2097
	struct ixgbe_ring *rx_ring = NULL;
2098
	int work_done = 0;
2099
	long r_idx;
2100

2101
#ifdef CONFIG_IXGBE_DCA
2102
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
2103
		ixgbe_update_dca(q_vector);
2104
#endif
2105

2106 2107 2108
	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
	rx_ring = adapter->rx_ring[r_idx];

H
Herbert Xu 已提交
2109
	ixgbe_clean_rx_irq(q_vector, rx_ring, &work_done, budget);
2110

2111 2112
	/* If all Rx work done, exit the polling mode */
	if (work_done < budget) {
2113
		napi_complete(napi);
2114
		if (adapter->rx_itr_setting & 1)
2115
			ixgbe_set_itr_msix(q_vector);
2116
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
2117
			ixgbe_irq_enable_queues(adapter,
2118
						((u64)1 << q_vector->v_idx));
2119 2120 2121 2122 2123
	}

	return work_done;
}

2124
/**
2125
 * ixgbe_clean_rxtx_many - msix (aka one shot) rx clean routine
2126 2127 2128 2129 2130 2131
 * @napi: napi struct with our devices info in it
 * @budget: amount of work driver is allowed to do this pass, in packets
 *
 * This function will clean more than one rx queue associated with a
 * q_vector.
 **/
2132
static int ixgbe_clean_rxtx_many(struct napi_struct *napi, int budget)
2133 2134
{
	struct ixgbe_q_vector *q_vector =
2135
			       container_of(napi, struct ixgbe_q_vector, napi);
2136
	struct ixgbe_adapter *adapter = q_vector->adapter;
2137
	struct ixgbe_ring *ring = NULL;
2138 2139
	int work_done = 0, i;
	long r_idx;
2140 2141
	bool tx_clean_complete = true;

2142 2143 2144 2145 2146
#ifdef CONFIG_IXGBE_DCA
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		ixgbe_update_dca(q_vector);
#endif

2147 2148
	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	for (i = 0; i < q_vector->txr_count; i++) {
2149
		ring = adapter->tx_ring[r_idx];
2150 2151
		tx_clean_complete &= ixgbe_clean_tx_irq(q_vector, ring);
		r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
2152
				      r_idx + 1);
2153
	}
2154 2155 2156 2157 2158 2159 2160

	/* attempt to distribute budget to each queue fairly, but don't allow
	 * the budget to go below 1 because we'll exit polling */
	budget /= (q_vector->rxr_count ?: 1);
	budget = max(budget, 1);
	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
	for (i = 0; i < q_vector->rxr_count; i++) {
2161
		ring = adapter->rx_ring[r_idx];
2162
		ixgbe_clean_rx_irq(q_vector, ring, &work_done, budget);
2163
		r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
2164
				      r_idx + 1);
2165 2166 2167
	}

	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
2168
	ring = adapter->rx_ring[r_idx];
2169
	/* If all Rx work done, exit the polling mode */
2170
	if (work_done < budget) {
2171
		napi_complete(napi);
2172
		if (adapter->rx_itr_setting & 1)
2173 2174
			ixgbe_set_itr_msix(q_vector);
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
2175
			ixgbe_irq_enable_queues(adapter,
2176
						((u64)1 << q_vector->v_idx));
2177 2178 2179 2180 2181
		return 0;
	}

	return work_done;
}
2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193

/**
 * ixgbe_clean_txonly - msix (aka one shot) tx clean routine
 * @napi: napi struct with our devices info in it
 * @budget: amount of work driver is allowed to do this pass, in packets
 *
 * This function is optimized for cleaning one queue only on a single
 * q_vector!!!
 **/
static int ixgbe_clean_txonly(struct napi_struct *napi, int budget)
{
	struct ixgbe_q_vector *q_vector =
2194
			       container_of(napi, struct ixgbe_q_vector, napi);
2195 2196 2197 2198 2199 2200 2201
	struct ixgbe_adapter *adapter = q_vector->adapter;
	struct ixgbe_ring *tx_ring = NULL;
	int work_done = 0;
	long r_idx;

#ifdef CONFIG_IXGBE_DCA
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
2202
		ixgbe_update_dca(q_vector);
2203 2204
#endif

2205 2206 2207
	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	tx_ring = adapter->tx_ring[r_idx];

2208 2209 2210
	if (!ixgbe_clean_tx_irq(q_vector, tx_ring))
		work_done = budget;

2211
	/* If all Tx work done, exit the polling mode */
2212 2213
	if (work_done < budget) {
		napi_complete(napi);
2214
		if (adapter->tx_itr_setting & 1)
2215 2216
			ixgbe_set_itr_msix(q_vector);
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
2217 2218
			ixgbe_irq_enable_queues(adapter,
						((u64)1 << q_vector->v_idx));
2219 2220 2221 2222 2223
	}

	return work_done;
}

2224
static inline void map_vector_to_rxq(struct ixgbe_adapter *a, int v_idx,
2225
				     int r_idx)
2226
{
2227
	struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
2228
	struct ixgbe_ring *rx_ring = a->rx_ring[r_idx];
2229 2230 2231

	set_bit(r_idx, q_vector->rxr_idx);
	q_vector->rxr_count++;
2232
	rx_ring->q_vector = q_vector;
2233 2234 2235
}

static inline void map_vector_to_txq(struct ixgbe_adapter *a, int v_idx,
2236
				     int t_idx)
2237
{
2238
	struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
2239
	struct ixgbe_ring *tx_ring = a->tx_ring[t_idx];
2240 2241 2242

	set_bit(t_idx, q_vector->txr_idx);
	q_vector->txr_count++;
2243
	tx_ring->q_vector = q_vector;
2244 2245
}

2246
/**
2247 2248
 * ixgbe_map_rings_to_vectors - Maps descriptor rings to vectors
 * @adapter: board private structure to initialize
2249
 *
2250 2251 2252 2253 2254
 * This function maps descriptor rings to the queue-specific vectors
 * we were allotted through the MSI-X enabling code.  Ideally, we'd have
 * one vector per ring/queue, but on a constrained vector budget, we
 * group the rings as "efficiently" as possible.  You would add new
 * mapping configurations in here.
2255
 **/
2256
static int ixgbe_map_rings_to_vectors(struct ixgbe_adapter *adapter)
2257
{
2258
	int q_vectors;
2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269
	int v_start = 0;
	int rxr_idx = 0, txr_idx = 0;
	int rxr_remaining = adapter->num_rx_queues;
	int txr_remaining = adapter->num_tx_queues;
	int i, j;
	int rqpv, tqpv;
	int err = 0;

	/* No mapping required if MSI-X is disabled. */
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
		goto out;
2270

2271 2272
	q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

2273 2274 2275 2276
	/*
	 * The ideal configuration...
	 * We have enough vectors to map one per queue.
	 */
2277
	if (q_vectors == adapter->num_rx_queues + adapter->num_tx_queues) {
2278 2279
		for (; rxr_idx < rxr_remaining; v_start++, rxr_idx++)
			map_vector_to_rxq(adapter, v_start, rxr_idx);
2280

2281 2282
		for (; txr_idx < txr_remaining; v_start++, txr_idx++)
			map_vector_to_txq(adapter, v_start, txr_idx);
2283 2284

		goto out;
2285
	}
2286

2287 2288 2289 2290 2291 2292
	/*
	 * If we don't have enough vectors for a 1-to-1
	 * mapping, we'll have to group them so there are
	 * multiple queues per vector.
	 */
	/* Re-adjusting *qpv takes care of the remainder. */
2293 2294
	for (i = v_start; i < q_vectors; i++) {
		rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors - i);
2295 2296 2297 2298 2299
		for (j = 0; j < rqpv; j++) {
			map_vector_to_rxq(adapter, i, rxr_idx);
			rxr_idx++;
			rxr_remaining--;
		}
2300
		tqpv = DIV_ROUND_UP(txr_remaining, q_vectors - i);
2301 2302 2303 2304
		for (j = 0; j < tqpv; j++) {
			map_vector_to_txq(adapter, i, txr_idx);
			txr_idx++;
			txr_remaining--;
2305 2306
		}
	}
2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322
out:
	return err;
}

/**
 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
 * @adapter: board private structure
 *
 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
 * interrupts from the kernel.
 **/
static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	irqreturn_t (*handler)(int, void *);
	int i, vector, q_vectors, err;
2323
	int ri = 0, ti = 0;
2324 2325 2326 2327

	/* Decrement for Other and TCP Timer vectors */
	q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

2328
	err = ixgbe_map_rings_to_vectors(adapter);
2329
	if (err)
2330
		return err;
2331

2332 2333 2334 2335 2336
#define SET_HANDLER(_v) (((_v)->rxr_count && (_v)->txr_count)        \
					  ? &ixgbe_msix_clean_many : \
			  (_v)->rxr_count ? &ixgbe_msix_clean_rx   : \
			  (_v)->txr_count ? &ixgbe_msix_clean_tx   : \
			  NULL)
2337
	for (vector = 0; vector < q_vectors; vector++) {
2338 2339
		struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
		handler = SET_HANDLER(q_vector);
R
Robert Olsson 已提交
2340

2341
		if (handler == &ixgbe_msix_clean_rx) {
2342 2343
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
			         "%s-%s-%d", netdev->name, "rx", ri++);
2344
		} else if (handler == &ixgbe_msix_clean_tx) {
2345 2346
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
			         "%s-%s-%d", netdev->name, "tx", ti++);
2347
		} else if (handler == &ixgbe_msix_clean_many) {
2348 2349
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
			         "%s-%s-%d", netdev->name, "TxRx", ri++);
2350
			ti++;
2351 2352 2353
		} else {
			/* skip this unused q_vector */
			continue;
2354
		}
2355
		err = request_irq(adapter->msix_entries[vector].vector,
2356 2357
				  handler, 0, q_vector->name,
				  q_vector);
2358
		if (err) {
2359
			e_err(probe, "request_irq failed for MSIX interrupt "
2360
			      "Error: %d\n", err);
2361
			goto free_queue_irqs;
2362 2363 2364
		}
	}

2365
	sprintf(adapter->lsc_int_name, "%s:lsc", netdev->name);
2366
	err = request_irq(adapter->msix_entries[vector].vector,
2367
			  ixgbe_msix_lsc, 0, adapter->lsc_int_name, netdev);
2368
	if (err) {
2369
		e_err(probe, "request_irq for msix_lsc failed: %d\n", err);
2370
		goto free_queue_irqs;
2371 2372 2373 2374
	}

	return 0;

2375 2376 2377
free_queue_irqs:
	for (i = vector - 1; i >= 0; i--)
		free_irq(adapter->msix_entries[--vector].vector,
2378
			 adapter->q_vector[i]);
2379 2380
	adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
	pci_disable_msix(adapter->pdev);
2381 2382 2383 2384 2385
	kfree(adapter->msix_entries);
	adapter->msix_entries = NULL;
	return err;
}

2386 2387
static void ixgbe_set_itr(struct ixgbe_adapter *adapter)
{
2388
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
2389 2390
	struct ixgbe_ring *rx_ring = adapter->rx_ring[0];
	struct ixgbe_ring *tx_ring = adapter->tx_ring[0];
2391 2392
	u32 new_itr = q_vector->eitr;
	u8 current_itr;
2393

2394
	q_vector->tx_itr = ixgbe_update_itr(adapter, new_itr,
2395 2396 2397
					    q_vector->tx_itr,
					    tx_ring->total_packets,
					    tx_ring->total_bytes);
2398
	q_vector->rx_itr = ixgbe_update_itr(adapter, new_itr,
2399 2400 2401
					    q_vector->rx_itr,
					    rx_ring->total_packets,
					    rx_ring->total_bytes);
2402

2403
	current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420

	switch (current_itr) {
	/* counts and packets in update_itr are dependent on these numbers */
	case lowest_latency:
		new_itr = 100000;
		break;
	case low_latency:
		new_itr = 20000; /* aka hwitr = ~200 */
		break;
	case bulk_latency:
		new_itr = 8000;
		break;
	default:
		break;
	}

	if (new_itr != q_vector->eitr) {
2421
		/* do an exponential smoothing */
2422
		new_itr = ((q_vector->eitr * 9) + new_itr)/10;
2423

2424
		/* save the algorithm value here */
2425
		q_vector->eitr = new_itr;
2426 2427

		ixgbe_write_eitr(q_vector);
2428 2429 2430
	}
}

2431 2432 2433 2434
/**
 * ixgbe_irq_enable - Enable default interrupt generation settings
 * @adapter: board private structure
 **/
2435 2436
static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
				    bool flush)
2437 2438
{
	u32 mask;
2439 2440

	mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
2441 2442
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
		mask |= IXGBE_EIMS_GPI_SDP0;
2443 2444
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
		mask |= IXGBE_EIMS_GPI_SDP1;
2445 2446
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2447
	case ixgbe_mac_X540:
2448
		mask |= IXGBE_EIMS_ECC;
2449 2450
		mask |= IXGBE_EIMS_GPI_SDP1;
		mask |= IXGBE_EIMS_GPI_SDP2;
2451 2452
		if (adapter->num_vfs)
			mask |= IXGBE_EIMS_MAILBOX;
2453 2454 2455
		break;
	default:
		break;
2456
	}
2457 2458 2459
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
		mask |= IXGBE_EIMS_FLOW_DIR;
2460

2461
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
2462 2463 2464 2465
	if (queues)
		ixgbe_irq_enable_queues(adapter, ~0);
	if (flush)
		IXGBE_WRITE_FLUSH(&adapter->hw);
2466 2467 2468 2469 2470

	if (adapter->num_vfs > 32) {
		u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
	}
2471
}
2472

2473
/**
2474
 * ixgbe_intr - legacy mode Interrupt Handler
2475 2476 2477 2478 2479 2480 2481 2482
 * @irq: interrupt number
 * @data: pointer to a network interface device structure
 **/
static irqreturn_t ixgbe_intr(int irq, void *data)
{
	struct net_device *netdev = data;
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
2483
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
2484 2485
	u32 eicr;

2486
	/*
2487
	 * Workaround for silicon errata on 82598.  Mask the interrupts
2488 2489 2490 2491
	 * before the read of EICR.
	 */
	IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);

2492 2493 2494
	/* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
	 * therefore no explict interrupt disable is necessary */
	eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
2495
	if (!eicr) {
2496 2497
		/*
		 * shared interrupt alert!
2498
		 * make sure interrupts are enabled because the read will
2499 2500 2501 2502 2503 2504
		 * have disabled interrupts due to EIAM
		 * finish the workaround of silicon errata on 82598.  Unmask
		 * the interrupt that we masked before the EICR read.
		 */
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
			ixgbe_irq_enable(adapter, true, true);
2505
		return IRQ_NONE;	/* Not our interrupt */
2506
	}
2507

2508 2509
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
2510

2511 2512
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
2513
		ixgbe_check_sfp_event(adapter, eicr);
2514 2515 2516 2517 2518 2519 2520 2521 2522
		if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
		    ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC))) {
			adapter->interrupt_event = eicr;
			schedule_work(&adapter->check_overtemp_task);
		}
		break;
	default:
		break;
	}
2523

2524 2525
	ixgbe_check_fan_failure(adapter, eicr);

2526
	if (napi_schedule_prep(&(q_vector->napi))) {
2527 2528 2529 2530
		adapter->tx_ring[0]->total_packets = 0;
		adapter->tx_ring[0]->total_bytes = 0;
		adapter->rx_ring[0]->total_packets = 0;
		adapter->rx_ring[0]->total_bytes = 0;
2531
		/* would disable interrupts here but EIAM disabled it */
2532
		__napi_schedule(&(q_vector->napi));
2533 2534
	}

2535 2536 2537 2538 2539 2540 2541 2542
	/*
	 * re-enable link(maybe) and non-queue interrupts, no flush.
	 * ixgbe_poll will re-enable the queue interrupts
	 */

	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		ixgbe_irq_enable(adapter, false, false);

2543 2544 2545
	return IRQ_HANDLED;
}

2546 2547 2548 2549 2550
static inline void ixgbe_reset_q_vectors(struct ixgbe_adapter *adapter)
{
	int i, q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

	for (i = 0; i < q_vectors; i++) {
2551
		struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
2552 2553 2554 2555 2556 2557 2558
		bitmap_zero(q_vector->rxr_idx, MAX_RX_QUEUES);
		bitmap_zero(q_vector->txr_idx, MAX_TX_QUEUES);
		q_vector->rxr_count = 0;
		q_vector->txr_count = 0;
	}
}

2559 2560 2561 2562 2563 2564 2565
/**
 * ixgbe_request_irq - initialize interrupts
 * @adapter: board private structure
 *
 * Attempts to configure interrupts using the best available
 * capabilities of the hardware and kernel.
 **/
2566
static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
2567 2568
{
	struct net_device *netdev = adapter->netdev;
2569
	int err;
2570

2571 2572 2573
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		err = ixgbe_request_msix_irqs(adapter);
	} else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
2574
		err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
2575
				  netdev->name, netdev);
2576
	} else {
2577
		err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
2578
				  netdev->name, netdev);
2579 2580 2581
	}

	if (err)
2582
		e_err(probe, "request_irq failed, Error %d\n", err);
2583 2584 2585 2586 2587 2588 2589 2590 2591

	return err;
}

static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;

	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2592
		int i, q_vectors;
2593

2594 2595 2596
		q_vectors = adapter->num_msix_vectors;

		i = q_vectors - 1;
2597 2598
		free_irq(adapter->msix_entries[i].vector, netdev);

2599 2600
		i--;
		for (; i >= 0; i--) {
2601 2602 2603 2604 2605
			/* free only the irqs that were actually requested */
			if (!adapter->q_vector[i]->rxr_count &&
			    !adapter->q_vector[i]->txr_count)
				continue;

2606
			free_irq(adapter->msix_entries[i].vector,
2607
				 adapter->q_vector[i]);
2608 2609 2610 2611 2612
		}

		ixgbe_reset_q_vectors(adapter);
	} else {
		free_irq(adapter->pdev->irq, netdev);
2613 2614 2615
	}
}

2616 2617 2618 2619 2620 2621
/**
 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
 * @adapter: board private structure
 **/
static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
{
2622 2623
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
2624
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
2625 2626
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2627
	case ixgbe_mac_X540:
2628 2629
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
2630
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
2631 2632
		if (adapter->num_vfs > 32)
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
2633 2634 2635
		break;
	default:
		break;
2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646
	}
	IXGBE_WRITE_FLUSH(&adapter->hw);
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		int i;
		for (i = 0; i < adapter->num_msix_vectors; i++)
			synchronize_irq(adapter->msix_entries[i].vector);
	} else {
		synchronize_irq(adapter->pdev->irq);
	}
}

2647 2648 2649 2650 2651 2652 2653 2654
/**
 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
 *
 **/
static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

2655
	IXGBE_WRITE_REG(hw, IXGBE_EITR(0),
2656
			EITR_INTS_PER_SEC_TO_REG(adapter->rx_eitr_param));
2657

2658 2659
	ixgbe_set_ivar(adapter, 0, 0, 0);
	ixgbe_set_ivar(adapter, 1, 0, 0);
2660 2661 2662 2663

	map_vector_to_rxq(adapter, 0, 0);
	map_vector_to_txq(adapter, 0, 0);

2664
	e_info(hw, "Legacy interrupt IVAR setup done\n");
2665 2666
}

2667 2668 2669 2670 2671 2672 2673
/**
 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
 * @adapter: board private structure
 * @ring: structure containing ring specific data
 *
 * Configure the Tx descriptor ring after a reset.
 **/
2674 2675
void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
2676 2677 2678
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 tdba = ring->dma;
2679 2680
	int wait_loop = 10;
	u32 txdctl;
2681
	u8 reg_idx = ring->reg_idx;
2682

2683 2684 2685 2686 2687 2688
	/* disable queue to avoid issues while updating state */
	txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx),
			txdctl & ~IXGBE_TXDCTL_ENABLE);
	IXGBE_WRITE_FLUSH(hw);

2689
	IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
2690
			(tdba & DMA_BIT_MASK(32)));
2691 2692 2693 2694 2695
	IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_tx_desc));
	IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
2696
	ring->tail = hw->hw_addr + IXGBE_TDT(reg_idx);
2697

2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711
	/* configure fetching thresholds */
	if (adapter->rx_itr_setting == 0) {
		/* cannot set wthresh when itr==0 */
		txdctl &= ~0x007F0000;
	} else {
		/* enable WTHRESH=8 descriptors, to encourage burst writeback */
		txdctl |= (8 << 16);
	}
	if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
		/* PThresh workaround for Tx hang with DFP enabled. */
		txdctl |= 32;
	}

	/* reinitialize flowdirector state */
2712 2713 2714 2715 2716 2717 2718 2719
	if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
	    adapter->atr_sample_rate) {
		ring->atr_sample_rate = adapter->atr_sample_rate;
		ring->atr_count = 0;
		set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
	} else {
		ring->atr_sample_rate = 0;
	}
2720

2721 2722
	clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);

2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738
	/* enable queue */
	txdctl |= IXGBE_TXDCTL_ENABLE;
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);

	/* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* poll to verify queue is enabled */
	do {
		msleep(1);
		txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
	} while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
	if (!wait_loop)
		e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
2739 2740
}

2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779
static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rttdcs;
	u32 mask;

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	/* disable the arbiter while setting MTQC */
	rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
	rttdcs |= IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);

	/* set transmit pool layout */
	mask = (IXGBE_FLAG_SRIOV_ENABLED | IXGBE_FLAG_DCB_ENABLED);
	switch (adapter->flags & mask) {

	case (IXGBE_FLAG_SRIOV_ENABLED):
		IXGBE_WRITE_REG(hw, IXGBE_MTQC,
				(IXGBE_MTQC_VT_ENA | IXGBE_MTQC_64VF));
		break;

	case (IXGBE_FLAG_DCB_ENABLED):
		/* We enable 8 traffic classes, DCB only */
		IXGBE_WRITE_REG(hw, IXGBE_MTQC,
			      (IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ));
		break;

	default:
		IXGBE_WRITE_REG(hw, IXGBE_MTQC, IXGBE_MTQC_64Q_1PB);
		break;
	}

	/* re-enable the arbiter */
	rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
}

2780
/**
2781
 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
2782 2783 2784 2785 2786 2787
 * @adapter: board private structure
 *
 * Configure the Tx unit of the MAC after a reset.
 **/
static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
{
2788 2789
	struct ixgbe_hw *hw = &adapter->hw;
	u32 dmatxctl;
2790
	u32 i;
2791

2792 2793 2794 2795 2796 2797 2798 2799 2800
	ixgbe_setup_mtqc(adapter);

	if (hw->mac.type != ixgbe_mac_82598EB) {
		/* DMATXCTL.EN must be before Tx queues are enabled */
		dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
		dmatxctl |= IXGBE_DMATXCTL_TE;
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
	}

2801
	/* Setup the HW Tx Head and Tail descriptor pointers */
2802 2803
	for (i = 0; i < adapter->num_tx_queues; i++)
		ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
2804 2805
}

2806
#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
2807

2808
static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
2809
				   struct ixgbe_ring *rx_ring)
2810 2811
{
	u32 srrctl;
2812
	u8 reg_idx = rx_ring->reg_idx;
2813

2814 2815 2816 2817
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB: {
		struct ixgbe_ring_feature *feature = adapter->ring_feature;
		const int mask = feature[RING_F_RSS].mask;
2818
		reg_idx = reg_idx & mask;
2819
	}
2820 2821
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2822
	case ixgbe_mac_X540:
2823 2824 2825 2826
	default:
		break;
	}

2827
	srrctl = IXGBE_READ_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx));
2828 2829 2830

	srrctl &= ~IXGBE_SRRCTL_BSIZEHDR_MASK;
	srrctl &= ~IXGBE_SRRCTL_BSIZEPKT_MASK;
2831 2832
	if (adapter->num_vfs)
		srrctl |= IXGBE_SRRCTL_DROP_EN;
2833

2834 2835 2836
	srrctl |= (IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT) &
		  IXGBE_SRRCTL_BSIZEHDR_MASK;

A
Alexander Duyck 已提交
2837
	if (ring_is_ps_enabled(rx_ring)) {
2838 2839 2840 2841 2842
#if (PAGE_SIZE / 2) > IXGBE_MAX_RXBUFFER
		srrctl |= IXGBE_MAX_RXBUFFER >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
#else
		srrctl |= (PAGE_SIZE / 2) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
#endif
2843 2844
		srrctl |= IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS;
	} else {
2845 2846
		srrctl |= ALIGN(rx_ring->rx_buf_len, 1024) >>
			  IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2847 2848
		srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
	}
2849

2850
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx), srrctl);
2851
}
2852

2853
static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
2854
{
2855 2856
	struct ixgbe_hw *hw = &adapter->hw;
	static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
2857 2858
			  0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
			  0x6A3E67EA, 0x14364D17, 0x3BED200D};
2859 2860 2861
	u32 mrqc = 0, reta = 0;
	u32 rxcsum;
	int i, j;
2862 2863
	int mask;

2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877
	/* Fill out hash function seeds */
	for (i = 0; i < 10; i++)
		IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);

	/* Fill out redirection table */
	for (i = 0, j = 0; i < 128; i++, j++) {
		if (j == adapter->ring_feature[RING_F_RSS].indices)
			j = 0;
		/* reta = 4-byte sliding window of
		 * 0x00..(indices-1)(indices-1)00..etc. */
		reta = (reta << 8) | (j * 0x11);
		if ((i & 3) == 3)
			IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
	}
2878

2879 2880 2881 2882 2883 2884 2885 2886 2887
	/* Disable indicating checksum in descriptor, enables RSS hash */
	rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
	rxcsum |= IXGBE_RXCSUM_PCSD;
	IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);

	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		mask = adapter->flags & IXGBE_FLAG_RSS_ENABLED;
	else
		mask = adapter->flags & (IXGBE_FLAG_RSS_ENABLED
2888
#ifdef CONFIG_IXGBE_DCB
2889
					 | IXGBE_FLAG_DCB_ENABLED
2890
#endif
2891 2892
					 | IXGBE_FLAG_SRIOV_ENABLED
					);
2893 2894 2895 2896 2897

	switch (mask) {
	case (IXGBE_FLAG_RSS_ENABLED):
		mrqc = IXGBE_MRQC_RSSEN;
		break;
2898 2899 2900
	case (IXGBE_FLAG_SRIOV_ENABLED):
		mrqc = IXGBE_MRQC_VMDQEN;
		break;
2901 2902 2903 2904 2905 2906 2907 2908 2909
#ifdef CONFIG_IXGBE_DCB
	case (IXGBE_FLAG_DCB_ENABLED):
		mrqc = IXGBE_MRQC_RT8TCEN;
		break;
#endif /* CONFIG_IXGBE_DCB */
	default:
		break;
	}

2910 2911 2912 2913 2914 2915 2916
	/* Perform hash on these packet types */
	mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4
	      | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
	      | IXGBE_MRQC_RSS_FIELD_IPV6
	      | IXGBE_MRQC_RSS_FIELD_IPV6_TCP;

	IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
2917 2918
}

D
Don Skidmore 已提交
2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935
/**
 * ixgbe_clear_rscctl - disable RSC for the indicated ring
 * @adapter: address of board private structure
 * @ring: structure containing ring specific data
 **/
void ixgbe_clear_rscctl(struct ixgbe_adapter *adapter,
                        struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rscctrl;
	u8 reg_idx = ring->reg_idx;

	rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
	rscctrl &= ~IXGBE_RSCCTL_RSCEN;
	IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
}

2936 2937 2938 2939 2940
/**
 * ixgbe_configure_rscctl - enable RSC for the indicated ring
 * @adapter:    address of board private structure
 * @index:      index of ring to set
 **/
D
Don Skidmore 已提交
2941
void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
2942
				   struct ixgbe_ring *ring)
2943 2944 2945
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rscctrl;
2946
	int rx_buf_len;
2947
	u8 reg_idx = ring->reg_idx;
2948

A
Alexander Duyck 已提交
2949
	if (!ring_is_rsc_enabled(ring))
2950
		return;
2951

2952 2953
	rx_buf_len = ring->rx_buf_len;
	rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
2954 2955 2956 2957 2958 2959
	rscctrl |= IXGBE_RSCCTL_RSCEN;
	/*
	 * we must limit the number of descriptors so that the
	 * total size of max desc * buf_len is not greater
	 * than 65535
	 */
A
Alexander Duyck 已提交
2960
	if (ring_is_ps_enabled(ring)) {
2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977
#if (MAX_SKB_FRAGS > 16)
		rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
#elif (MAX_SKB_FRAGS > 8)
		rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
#elif (MAX_SKB_FRAGS > 4)
		rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
#else
		rscctrl |= IXGBE_RSCCTL_MAXDESC_1;
#endif
	} else {
		if (rx_buf_len < IXGBE_RXBUFFER_4096)
			rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
		else if (rx_buf_len < IXGBE_RXBUFFER_8192)
			rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
		else
			rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
	}
2978
	IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
2979 2980
}

2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014
/**
 *  ixgbe_set_uta - Set unicast filter table address
 *  @adapter: board private structure
 *
 *  The unicast table address is a register array of 32-bit registers.
 *  The table is meant to be used in a way similar to how the MTA is used
 *  however due to certain limitations in the hardware it is necessary to
 *  set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
 *  enable bit to allow vlan tag stripping when promiscuous mode is enabled
 **/
static void ixgbe_set_uta(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int i;

	/* The UTA table only exists on 82599 hardware and newer */
	if (hw->mac.type < ixgbe_mac_82599EB)
		return;

	/* we only need to do this if VMDq is enabled */
	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return;

	for (i = 0; i < 128; i++)
		IXGBE_WRITE_REG(hw, IXGBE_UTA(i), ~0);
}

#define IXGBE_MAX_RX_DESC_POLL 10
static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
				       struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
3015
	u8 reg_idx = ring->reg_idx;
3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032

	/* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	do {
		msleep(1);
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
		      "the polling period\n", reg_idx);
	}
}

3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062
void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
			    struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
	u8 reg_idx = ring->reg_idx;

	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	rxdctl &= ~IXGBE_RXDCTL_ENABLE;

	/* write value back with RXDCTL.ENABLE bit cleared */
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* the hardware may take up to 100us to really disable the rx queue */
	do {
		udelay(10);
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
		      "the polling period\n", reg_idx);
	}
}

3063 3064
void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
3065 3066 3067
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 rdba = ring->dma;
3068
	u32 rxdctl;
3069
	u8 reg_idx = ring->reg_idx;
3070

3071 3072
	/* disable queue to avoid issues while updating state */
	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3073
	ixgbe_disable_rx_queue(adapter, ring);
3074

3075 3076 3077 3078 3079 3080
	IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
	IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_rx_desc));
	IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
3081
	ring->tail = hw->hw_addr + IXGBE_RDT(reg_idx);
3082 3083 3084 3085

	ixgbe_configure_srrctl(adapter, ring);
	ixgbe_configure_rscctl(adapter, ring);

3086 3087 3088 3089 3090 3091 3092 3093
	/* If operating in IOV mode set RLPML for X540 */
	if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
	    hw->mac.type == ixgbe_mac_X540) {
		rxdctl &= ~IXGBE_RXDCTL_RLPMLMASK;
		rxdctl |= ((ring->netdev->mtu + ETH_HLEN +
			    ETH_FCS_LEN + VLAN_HLEN) | IXGBE_RXDCTL_RLPML_EN);
	}

3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110
	if (hw->mac.type == ixgbe_mac_82598EB) {
		/*
		 * enable cache line friendly hardware writes:
		 * PTHRESH=32 descriptors (half the internal cache),
		 * this also removes ugly rx_no_buffer_count increment
		 * HTHRESH=4 descriptors (to minimize latency on fetch)
		 * WTHRESH=8 burst writeback up to two cache lines
		 */
		rxdctl &= ~0x3FFFFF;
		rxdctl |=  0x080420;
	}

	/* enable receive descriptor ring */
	rxdctl |= IXGBE_RXDCTL_ENABLE;
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	ixgbe_rx_desc_queue_enable(adapter, ring);
3111
	ixgbe_alloc_rx_buffers(ring, IXGBE_DESC_UNUSED(ring));
3112 3113
}

3114 3115 3116 3117 3118 3119 3120
static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int p;

	/* PSRTYPE must be initialized in non 82598 adapters */
	u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
3121 3122
		      IXGBE_PSRTYPE_UDPHDR |
		      IXGBE_PSRTYPE_IPV4HDR |
3123
		      IXGBE_PSRTYPE_L2HDR |
3124
		      IXGBE_PSRTYPE_IPV6HDR;
3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED)
		psrtype |= (adapter->num_rx_queues_per_pool << 29);

	for (p = 0; p < adapter->num_rx_pools; p++)
		IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(adapter->num_vfs + p),
				psrtype);
}

3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176
static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 gcr_ext;
	u32 vt_reg_bits;
	u32 reg_offset, vf_shift;
	u32 vmdctl;

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return;

	vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
	vt_reg_bits = IXGBE_VMD_CTL_VMDQ_EN | IXGBE_VT_CTL_REPLEN;
	vt_reg_bits |= (adapter->num_vfs << IXGBE_VT_CTL_POOL_SHIFT);
	IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl | vt_reg_bits);

	vf_shift = adapter->num_vfs % 32;
	reg_offset = (adapter->num_vfs > 32) ? 1 : 0;

	/* Enable only the PF's pool for Tx/Rx */
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (1 << vf_shift));
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), 0);
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (1 << vf_shift));
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), 0);
	IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);

	/* Map PF MAC address in RAR Entry 0 to first pool following VFs */
	hw->mac.ops.set_vmdq(hw, 0, adapter->num_vfs);

	/*
	 * Set up VF register offsets for selected VT Mode,
	 * i.e. 32 or 64 VFs for SR-IOV
	 */
	gcr_ext = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
	gcr_ext |= IXGBE_GCR_EXT_MSIX_EN;
	gcr_ext |= IXGBE_GCR_EXT_VT_MODE_64;
	IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);

	/* enable Tx loopback for VF/PF communication */
	IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
3177 3178 3179
	/* Enable MAC Anti-Spoofing */
	hw->mac.ops.set_mac_anti_spoofing(hw, (adapter->num_vfs != 0),
					  adapter->num_vfs);
3180 3181
}

3182
static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
3183 3184 3185 3186
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *netdev = adapter->netdev;
	int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
3187
	int rx_buf_len;
3188 3189 3190
	struct ixgbe_ring *rx_ring;
	int i;
	u32 mhadd, hlreg0;
3191

3192
	/* Decide whether to use packet split mode or not */
3193 3194 3195
	/* On by default */
	adapter->flags |= IXGBE_FLAG_RX_PS_ENABLED;

3196
	/* Do not use packet split if we're in SR-IOV Mode */
3197 3198 3199 3200 3201 3202
	if (adapter->num_vfs)
		adapter->flags &= ~IXGBE_FLAG_RX_PS_ENABLED;

	/* Disable packet split due to 82599 erratum #45 */
	if (hw->mac.type == ixgbe_mac_82599EB)
		adapter->flags &= ~IXGBE_FLAG_RX_PS_ENABLED;
3203 3204 3205

	/* Set the RX buffer length according to the mode */
	if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
3206
		rx_buf_len = IXGBE_RX_HDR_SIZE;
3207
	} else {
3208
		if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
A
Alexander Duyck 已提交
3209
		    (netdev->mtu <= ETH_DATA_LEN))
3210
			rx_buf_len = MAXIMUM_ETHERNET_VLAN_SIZE;
3211
		else
3212
			rx_buf_len = ALIGN(max_frame + VLAN_HLEN, 1024);
3213 3214
	}

3215
#ifdef IXGBE_FCOE
3216 3217 3218 3219
	/* adjust max frame to be able to do baby jumbo for FCoE */
	if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
	    (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
		max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3220

3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233
#endif /* IXGBE_FCOE */
	mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
	if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
		mhadd &= ~IXGBE_MHADD_MFS_MASK;
		mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;

		IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
	}

	hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
	/* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
	hlreg0 |= IXGBE_HLREG0_JUMBOEN;
	IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3234

3235 3236 3237 3238
	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
3239
	for (i = 0; i < adapter->num_rx_queues; i++) {
3240
		rx_ring = adapter->rx_ring[i];
3241
		rx_ring->rx_buf_len = rx_buf_len;
3242

3243
		if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED)
A
Alexander Duyck 已提交
3244 3245 3246 3247 3248 3249
			set_ring_ps_enabled(rx_ring);
		else
			clear_ring_ps_enabled(rx_ring);

		if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
			set_ring_rsc_enabled(rx_ring);
3250
		else
A
Alexander Duyck 已提交
3251
			clear_ring_rsc_enabled(rx_ring);
3252

3253
#ifdef IXGBE_FCOE
3254
		if (netdev->features & NETIF_F_FCOE_MTU) {
3255 3256
			struct ixgbe_ring_feature *f;
			f = &adapter->ring_feature[RING_F_FCOE];
3257
			if ((i >= f->mask) && (i < f->mask + f->indices)) {
A
Alexander Duyck 已提交
3258
				clear_ring_ps_enabled(rx_ring);
3259 3260
				if (rx_buf_len < IXGBE_FCOE_JUMBO_FRAME_SIZE)
					rx_ring->rx_buf_len =
3261
						IXGBE_FCOE_JUMBO_FRAME_SIZE;
A
Alexander Duyck 已提交
3262 3263 3264 3265
			} else if (!ring_is_rsc_enabled(rx_ring) &&
				   !ring_is_ps_enabled(rx_ring)) {
				rx_ring->rx_buf_len =
						IXGBE_FCOE_JUMBO_FRAME_SIZE;
3266
			}
3267 3268
		}
#endif /* IXGBE_FCOE */
3269 3270 3271
	}
}

3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291
static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		/*
		 * For VMDq support of different descriptor types or
		 * buffer sizes through the use of multiple SRRCTL
		 * registers, RDRXCTL.MVMEN must be set to 1
		 *
		 * also, the manual doesn't mention it clearly but DCA hints
		 * will only use queue 0's tags unless this bit is set.  Side
		 * effects of setting this bit are only that SRRCTL must be
		 * fully programmed [0..15]
		 */
		rdrxctl |= IXGBE_RDRXCTL_MVMEN;
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3292
	case ixgbe_mac_X540:
3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308
		/* Disable RSC for ACK packets */
		IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
		   (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
		rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
		/* hardware requires some bits to be set by default */
		rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
		rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
		break;
	default:
		/* We should do nothing since we don't know this hardware */
		return;
	}

	IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
}

3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325
/**
 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
 * @adapter: board private structure
 *
 * Configure the Rx unit of the MAC after a reset.
 **/
static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int i;
	u32 rxctrl;

	/* disable receives while setting up the descriptors */
	rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
	IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);

	ixgbe_setup_psrtype(adapter);
3326
	ixgbe_setup_rdrxctl(adapter);
3327

3328
	/* Program registers for the distribution of queues */
3329 3330
	ixgbe_setup_mrqc(adapter);

3331 3332
	ixgbe_set_uta(adapter);

3333 3334 3335 3336 3337 3338 3339
	/* set_rx_buffer_len must be called before ring initialization */
	ixgbe_set_rx_buffer_len(adapter);

	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
3340 3341
	for (i = 0; i < adapter->num_rx_queues; i++)
		ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
3342

3343 3344 3345 3346 3347 3348 3349
	/* disable drop enable for 82598 parts */
	if (hw->mac.type == ixgbe_mac_82598EB)
		rxctrl |= IXGBE_RXCTRL_DMBYPS;

	/* enable all receives */
	rxctrl |= IXGBE_RXCTRL_RXEN;
	hw->mac.ops.enable_rx_dma(hw, rxctrl);
3350 3351
}

3352 3353 3354 3355
static void ixgbe_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
3356
	int pool_ndx = adapter->num_vfs;
3357 3358

	/* add VID to filter table */
3359
	hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, true);
3360
	set_bit(vid, adapter->active_vlans);
3361 3362 3363 3364 3365 3366
}

static void ixgbe_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
3367
	int pool_ndx = adapter->num_vfs;
3368 3369

	/* remove VID from filter table */
3370
	hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, false);
3371
	clear_bit(vid, adapter->active_vlans);
3372 3373
}

3374 3375 3376 3377 3378 3379 3380
/**
 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
 * @adapter: driver data
 */
static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410
	u32 vlnctrl;

	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
	vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
	IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
}

/**
 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
 * @adapter: driver data
 */
static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl;

	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
	vlnctrl |= IXGBE_VLNCTRL_VFE;
	vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
	IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
}

/**
 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
 * @adapter: driver data
 */
static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl;
3411 3412 3413 3414
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
3415 3416
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl &= ~IXGBE_VLNCTRL_VME;
3417 3418 3419
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3420
	case ixgbe_mac_X540:
3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433
		for (i = 0; i < adapter->num_rx_queues; i++) {
			j = adapter->rx_ring[i]->reg_idx;
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl &= ~IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

/**
3434
 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
3435 3436
 * @adapter: driver data
 */
3437
static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
3438 3439
{
	struct ixgbe_hw *hw = &adapter->hw;
3440
	u32 vlnctrl;
3441 3442 3443 3444
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
3445 3446
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl |= IXGBE_VLNCTRL_VME;
3447 3448 3449
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3450
	case ixgbe_mac_X540:
3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462
		for (i = 0; i < adapter->num_rx_queues; i++) {
			j = adapter->rx_ring[i]->reg_idx;
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl |= IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

3463 3464
static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
{
3465
	u16 vid;
3466

3467 3468 3469 3470
	ixgbe_vlan_rx_add_vid(adapter->netdev, 0);

	for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
		ixgbe_vlan_rx_add_vid(adapter->netdev, vid);
3471 3472
}

3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514
/**
 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
 * @netdev: network interface device structure
 *
 * Writes unicast address list to the RAR table.
 * Returns: -ENOMEM on failure/insufficient address space
 *                0 on no addresses written
 *                X on writing X addresses to the RAR table
 **/
static int ixgbe_write_uc_addr_list(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	unsigned int vfn = adapter->num_vfs;
	unsigned int rar_entries = hw->mac.num_rar_entries - (vfn + 1);
	int count = 0;

	/* return ENOMEM indicating insufficient memory for addresses */
	if (netdev_uc_count(netdev) > rar_entries)
		return -ENOMEM;

	if (!netdev_uc_empty(netdev) && rar_entries) {
		struct netdev_hw_addr *ha;
		/* return error if we do not support writing to RAR table */
		if (!hw->mac.ops.set_rar)
			return -ENOMEM;

		netdev_for_each_uc_addr(ha, netdev) {
			if (!rar_entries)
				break;
			hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
					    vfn, IXGBE_RAH_AV);
			count++;
		}
	}
	/* write the addresses in reverse order to avoid write combining */
	for (; rar_entries > 0 ; rar_entries--)
		hw->mac.ops.clear_rar(hw, rar_entries);

	return count;
}

3515
/**
3516
 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
3517 3518
 * @netdev: network interface device structure
 *
3519 3520 3521 3522
 * The set_rx_method entry point is called whenever the unicast/multicast
 * address list or the network interface flags are updated.  This routine is
 * responsible for configuring the hardware for proper unicast, multicast and
 * promiscuous mode.
3523
 **/
3524
void ixgbe_set_rx_mode(struct net_device *netdev)
3525 3526 3527
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
3528 3529
	u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
	int count;
3530 3531 3532 3533 3534

	/* Check for Promiscuous and All Multicast modes */

	fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);

3535 3536 3537 3538 3539
	/* set all bits that we expect to always be set */
	fctrl |= IXGBE_FCTRL_BAM;
	fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
	fctrl |= IXGBE_FCTRL_PMCF;

3540 3541 3542
	/* clear the bits we are changing the status of */
	fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);

3543
	if (netdev->flags & IFF_PROMISC) {
3544
		hw->addr_ctrl.user_set_promisc = true;
3545
		fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3546
		vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
3547 3548
		/* don't hardware filter vlans in promisc mode */
		ixgbe_vlan_filter_disable(adapter);
3549
	} else {
3550 3551
		if (netdev->flags & IFF_ALLMULTI) {
			fctrl |= IXGBE_FCTRL_MPE;
3552 3553 3554 3555 3556 3557 3558 3559 3560
			vmolr |= IXGBE_VMOLR_MPE;
		} else {
			/*
			 * Write addresses to the MTA, if the attempt fails
			 * then we should just turn on promiscous mode so
			 * that we can at least receive multicast traffic
			 */
			hw->mac.ops.update_mc_addr_list(hw, netdev);
			vmolr |= IXGBE_VMOLR_ROMPE;
3561
		}
3562
		ixgbe_vlan_filter_enable(adapter);
3563
		hw->addr_ctrl.user_set_promisc = false;
3564 3565 3566 3567 3568 3569 3570 3571 3572 3573
		/*
		 * Write addresses to available RAR registers, if there is not
		 * sufficient space to store all the addresses then enable
		 * unicast promiscous mode
		 */
		count = ixgbe_write_uc_addr_list(netdev);
		if (count < 0) {
			fctrl |= IXGBE_FCTRL_UPE;
			vmolr |= IXGBE_VMOLR_ROPE;
		}
3574 3575
	}

3576
	if (adapter->num_vfs) {
3577
		ixgbe_restore_vf_multicasts(adapter);
3578 3579 3580 3581 3582 3583 3584
		vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(adapter->num_vfs)) &
			 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
			   IXGBE_VMOLR_ROPE);
		IXGBE_WRITE_REG(hw, IXGBE_VMOLR(adapter->num_vfs), vmolr);
	}

	IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
3585 3586 3587 3588 3589

	if (netdev->features & NETIF_F_HW_VLAN_RX)
		ixgbe_vlan_strip_enable(adapter);
	else
		ixgbe_vlan_strip_disable(adapter);
3590 3591
}

3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602
static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;
	struct ixgbe_q_vector *q_vector;
	int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

	/* legacy and MSI only use one vector */
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
		q_vectors = 1;

	for (q_idx = 0; q_idx < q_vectors; q_idx++) {
3603
		struct napi_struct *napi;
3604
		q_vector = adapter->q_vector[q_idx];
3605
		napi = &q_vector->napi;
3606 3607 3608 3609 3610 3611 3612 3613
		if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
			if (!q_vector->rxr_count || !q_vector->txr_count) {
				if (q_vector->txr_count == 1)
					napi->poll = &ixgbe_clean_txonly;
				else if (q_vector->rxr_count == 1)
					napi->poll = &ixgbe_clean_rxonly;
			}
		}
3614 3615

		napi_enable(napi);
3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629
	}
}

static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;
	struct ixgbe_q_vector *q_vector;
	int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

	/* legacy and MSI only use one vector */
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
		q_vectors = 1;

	for (q_idx = 0; q_idx < q_vectors; q_idx++) {
3630
		q_vector = adapter->q_vector[q_idx];
3631 3632 3633 3634
		napi_disable(&q_vector->napi);
	}
}

J
Jeff Kirsher 已提交
3635
#ifdef CONFIG_IXGBE_DCB
3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646
/*
 * ixgbe_configure_dcb - Configure DCB hardware
 * @adapter: ixgbe adapter struct
 *
 * This is called by the driver on open to configure the DCB hardware.
 * This is also called by the gennetlink interface when reconfiguring
 * the DCB state.
 */
static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3647
	int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
3648

3649 3650 3651 3652 3653 3654 3655 3656 3657
	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
		if (hw->mac.type == ixgbe_mac_82598EB)
			netif_set_gso_max_size(adapter->netdev, 65536);
		return;
	}

	if (hw->mac.type == ixgbe_mac_82598EB)
		netif_set_gso_max_size(adapter->netdev, 32768);

3658 3659 3660 3661 3662
#ifdef CONFIG_FCOE
	if (adapter->netdev->features & NETIF_F_FCOE_MTU)
		max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
#endif

3663
	ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3664
					DCB_TX_CONFIG);
3665
	ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3666
					DCB_RX_CONFIG);
3667 3668

	/* Enable VLAN tag insert/strip */
3669
	adapter->netdev->features |= NETIF_F_HW_VLAN_RX;
3670

3671
	hw->mac.ops.set_vfta(&adapter->hw, 0, 0, true);
3672 3673 3674

	/* reconfigure the hardware */
	ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
3675 3676 3677
}

#endif
3678 3679 3680
static void ixgbe_configure(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
3681
	struct ixgbe_hw *hw = &adapter->hw;
3682 3683
	int i;

J
Jeff Kirsher 已提交
3684
#ifdef CONFIG_IXGBE_DCB
3685
	ixgbe_configure_dcb(adapter);
3686
#endif
3687

3688 3689 3690
	ixgbe_set_rx_mode(netdev);
	ixgbe_restore_vlan(adapter);

3691 3692 3693 3694 3695
#ifdef IXGBE_FCOE
	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
		ixgbe_configure_fcoe(adapter);

#endif /* IXGBE_FCOE */
3696 3697
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
		for (i = 0; i < adapter->num_tx_queues; i++)
3698
			adapter->tx_ring[i]->atr_sample_rate =
3699
						       adapter->atr_sample_rate;
3700 3701 3702 3703
		ixgbe_init_fdir_signature_82599(hw, adapter->fdir_pballoc);
	} else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
		ixgbe_init_fdir_perfect_82599(hw, adapter->fdir_pballoc);
	}
3704
	ixgbe_configure_virtualization(adapter);
3705

3706 3707 3708 3709
	ixgbe_configure_tx(adapter);
	ixgbe_configure_rx(adapter);
}

3710 3711 3712 3713 3714 3715 3716
static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
{
	switch (hw->phy.type) {
	case ixgbe_phy_sfp_avago:
	case ixgbe_phy_sfp_ftl:
	case ixgbe_phy_sfp_intel:
	case ixgbe_phy_sfp_unknown:
3717 3718 3719 3720
	case ixgbe_phy_sfp_passive_tyco:
	case ixgbe_phy_sfp_passive_unknown:
	case ixgbe_phy_sfp_active_unknown:
	case ixgbe_phy_sfp_ftl_active:
3721 3722 3723 3724 3725 3726
		return true;
	default:
		return false;
	}
}

3727
/**
3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744
 * ixgbe_sfp_link_config - set up SFP+ link
 * @adapter: pointer to private adapter struct
 **/
static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

		if (hw->phy.multispeed_fiber) {
			/*
			 * In multispeed fiber setups, the device may not have
			 * had a physical connection when the driver loaded.
			 * If that's the case, the initial link configuration
			 * couldn't get the MAC into 10G or 1G mode, so we'll
			 * never have a link status change interrupt fire.
			 * We need to try and force an autonegotiation
			 * session, then bring up link.
			 */
3745 3746
			if (hw->mac.ops.setup_sfp)
				hw->mac.ops.setup_sfp(hw);
3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761
			if (!(adapter->flags & IXGBE_FLAG_IN_SFP_LINK_TASK))
				schedule_work(&adapter->multispeed_fiber_task);
		} else {
			/*
			 * Direct Attach Cu and non-multispeed fiber modules
			 * still need to be configured properly prior to
			 * attempting link.
			 */
			if (!(adapter->flags & IXGBE_FLAG_IN_SFP_MOD_TASK))
				schedule_work(&adapter->sfp_config_module_task);
		}
}

/**
 * ixgbe_non_sfp_link_config - set up non-SFP+ link
3762 3763 3764 3765
 * @hw: pointer to private hardware struct
 *
 * Returns 0 on success, negative on failure
 **/
3766
static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
3767 3768
{
	u32 autoneg;
3769
	bool negotiation, link_up = false;
3770 3771 3772 3773 3774 3775 3776 3777 3778
	u32 ret = IXGBE_ERR_LINK_SETUP;

	if (hw->mac.ops.check_link)
		ret = hw->mac.ops.check_link(hw, &autoneg, &link_up, false);

	if (ret)
		goto link_cfg_out;

	if (hw->mac.ops.get_link_capabilities)
3779 3780
		ret = hw->mac.ops.get_link_capabilities(hw, &autoneg,
							&negotiation);
3781 3782 3783
	if (ret)
		goto link_cfg_out;

3784 3785
	if (hw->mac.ops.setup_link)
		ret = hw->mac.ops.setup_link(hw, autoneg, negotiation, link_up);
3786 3787 3788 3789
link_cfg_out:
	return ret;
}

3790
static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
3791 3792
{
	struct ixgbe_hw *hw = &adapter->hw;
3793
	u32 gpie = 0;
3794

3795
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
3796 3797 3798
		gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
		       IXGBE_GPIE_OCD;
		gpie |= IXGBE_GPIE_EIAME;
3799 3800 3801 3802 3803 3804 3805 3806 3807
		/*
		 * use EIAM to auto-mask when MSI-X interrupt is asserted
		 * this saves a register write for every interrupt
		 */
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3808 3809
		case ixgbe_mac_X540:
		default:
3810 3811 3812 3813 3814
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
			break;
		}
	} else {
3815 3816 3817 3818
		/* legacy interrupts, use EIAM to auto-mask when reading EICR,
		 * specifically only auto mask tx and rx interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
	}
3819

3820 3821 3822 3823 3824 3825
	/* XXX: to interrupt immediately for EICS writes, enable this */
	/* gpie |= IXGBE_GPIE_EIMEN; */

	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		gpie &= ~IXGBE_GPIE_VTMODE_MASK;
		gpie |= IXGBE_GPIE_VTMODE_64;
3826 3827
	}

3828 3829
	/* Enable fan failure interrupt */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
3830 3831
		gpie |= IXGBE_SDP1_GPIEN;

3832
	if (hw->mac.type == ixgbe_mac_82599EB)
3833 3834
		gpie |= IXGBE_SDP1_GPIEN;
		gpie |= IXGBE_SDP2_GPIEN;
3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846

	IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
}

static int ixgbe_up_complete(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int err;
	u32 ctrl_ext;

	ixgbe_get_hw_control(adapter);
	ixgbe_setup_gpie(adapter);
3847

3848 3849 3850 3851 3852
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
		ixgbe_configure_msix(adapter);
	else
		ixgbe_configure_msi_and_legacy(adapter);

3853 3854 3855
	/* enable the optics for both mult-speed fiber and 82599 SFP+ fiber */
	if (hw->mac.ops.enable_tx_laser &&
	    ((hw->phy.multispeed_fiber) ||
3856
	     ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
3857
	      (hw->mac.type == ixgbe_mac_82599EB))))
3858 3859
		hw->mac.ops.enable_tx_laser(hw);

3860
	clear_bit(__IXGBE_DOWN, &adapter->state);
3861 3862
	ixgbe_napi_enable_all(adapter);

3863 3864 3865 3866 3867 3868 3869 3870
	if (ixgbe_is_sfp(hw)) {
		ixgbe_sfp_link_config(adapter);
	} else {
		err = ixgbe_non_sfp_link_config(hw);
		if (err)
			e_err(probe, "link_config FAILED %d\n", err);
	}

3871 3872
	/* clear any pending interrupts, may auto mask */
	IXGBE_READ_REG(hw, IXGBE_EICR);
3873
	ixgbe_irq_enable(adapter, true, true);
3874

3875 3876 3877 3878 3879 3880 3881
	/*
	 * If this adapter has a fan, check to see if we had a failure
	 * before we enabled the interrupt.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
3882
			e_crit(drv, "Fan has stopped, replace the adapter\n");
3883 3884
	}

3885 3886
	/*
	 * For hot-pluggable SFP+ devices, a new SFP+ module may have
3887 3888 3889
	 * arrived before interrupts were enabled but after probe.  Such
	 * devices wouldn't have their type identified yet. We need to
	 * kick off the SFP+ module setup first, then try to bring up link.
3890 3891 3892
	 * If we're not hot-pluggable SFP+, we just need to configure link
	 * and bring it up.
	 */
3893
	if (hw->phy.type == ixgbe_phy_none)
3894
		schedule_work(&adapter->sfp_config_module_task);
3895

3896
	/* enable transmits */
3897
	netif_tx_start_all_queues(adapter->netdev);
3898

3899 3900
	/* bring the link up in the watchdog, this could race with our first
	 * link up interrupt but shouldn't be a problem */
3901 3902
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
3903
	mod_timer(&adapter->watchdog_timer, jiffies);
3904 3905 3906 3907 3908 3909

	/* Set PF Reset Done bit so PF/VF Mail Ops can work */
	ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
	ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
	IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);

3910 3911 3912
	return 0;
}

3913 3914 3915 3916 3917 3918
void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
{
	WARN_ON(in_interrupt());
	while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
		msleep(1);
	ixgbe_down(adapter);
3919 3920 3921 3922 3923 3924 3925 3926
	/*
	 * If SR-IOV enabled then wait a bit before bringing the adapter
	 * back up to give the VFs time to respond to the reset.  The
	 * two second wait is based upon the watchdog timer cycle in
	 * the VF driver.
	 */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		msleep(2000);
3927 3928 3929 3930
	ixgbe_up(adapter);
	clear_bit(__IXGBE_RESETTING, &adapter->state);
}

3931 3932 3933 3934 3935 3936 3937 3938 3939 3940
int ixgbe_up(struct ixgbe_adapter *adapter)
{
	/* hardware has been reset, we need to reload some things */
	ixgbe_configure(adapter);

	return ixgbe_up_complete(adapter);
}

void ixgbe_reset(struct ixgbe_adapter *adapter)
{
3941
	struct ixgbe_hw *hw = &adapter->hw;
3942 3943 3944
	int err;

	err = hw->mac.ops.init_hw(hw);
3945 3946 3947 3948 3949
	switch (err) {
	case 0:
	case IXGBE_ERR_SFP_NOT_PRESENT:
		break;
	case IXGBE_ERR_MASTER_REQUESTS_PENDING:
3950
		e_dev_err("master disable timed out\n");
3951
		break;
3952 3953
	case IXGBE_ERR_EEPROM_VERSION:
		/* We are running on a pre-production device, log a warning */
3954 3955 3956 3957 3958 3959
		e_dev_warn("This device is a pre-production adapter/LOM. "
			   "Please be aware there may be issuesassociated with "
			   "your hardware.  If you are experiencing problems "
			   "please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
3960
		break;
3961
	default:
3962
		e_dev_err("Hardware Error: %d\n", err);
3963
	}
3964 3965

	/* reprogram the RAR[0] in case user changed it. */
3966 3967
	hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
			    IXGBE_RAH_AV);
3968 3969 3970 3971 3972 3973
}

/**
 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
 * @rx_ring: ring to free buffers from
 **/
3974
static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
3975
{
3976
	struct device *dev = rx_ring->dev;
3977
	unsigned long size;
3978
	u16 i;
3979

3980 3981 3982
	/* ring already cleared, nothing to do */
	if (!rx_ring->rx_buffer_info)
		return;
3983

3984
	/* Free all the Rx ring sk_buffs */
3985 3986 3987 3988 3989
	for (i = 0; i < rx_ring->count; i++) {
		struct ixgbe_rx_buffer *rx_buffer_info;

		rx_buffer_info = &rx_ring->rx_buffer_info[i];
		if (rx_buffer_info->dma) {
3990
			dma_unmap_single(rx_ring->dev, rx_buffer_info->dma,
3991
					 rx_ring->rx_buf_len,
3992
					 DMA_FROM_DEVICE);
3993 3994 3995
			rx_buffer_info->dma = 0;
		}
		if (rx_buffer_info->skb) {
A
Alexander Duyck 已提交
3996
			struct sk_buff *skb = rx_buffer_info->skb;
3997
			rx_buffer_info->skb = NULL;
A
Alexander Duyck 已提交
3998 3999
			do {
				struct sk_buff *this = skb;
4000
				if (IXGBE_RSC_CB(this)->delay_unmap) {
4001
					dma_unmap_single(dev,
4002
							 IXGBE_RSC_CB(this)->dma,
4003
							 rx_ring->rx_buf_len,
4004
							 DMA_FROM_DEVICE);
4005
					IXGBE_RSC_CB(this)->dma = 0;
4006
					IXGBE_RSC_CB(skb)->delay_unmap = false;
4007
				}
A
Alexander Duyck 已提交
4008 4009 4010
				skb = skb->prev;
				dev_kfree_skb(this);
			} while (skb);
4011 4012 4013
		}
		if (!rx_buffer_info->page)
			continue;
J
Jesse Brandeburg 已提交
4014
		if (rx_buffer_info->page_dma) {
4015
			dma_unmap_page(dev, rx_buffer_info->page_dma,
4016
				       PAGE_SIZE / 2, DMA_FROM_DEVICE);
J
Jesse Brandeburg 已提交
4017 4018
			rx_buffer_info->page_dma = 0;
		}
4019 4020
		put_page(rx_buffer_info->page);
		rx_buffer_info->page = NULL;
4021
		rx_buffer_info->page_offset = 0;
4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037
	}

	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
	memset(rx_ring->rx_buffer_info, 0, size);

	/* Zero out the descriptor ring */
	memset(rx_ring->desc, 0, rx_ring->size);

	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
}

/**
 * ixgbe_clean_tx_ring - Free Tx Buffers
 * @tx_ring: ring to be cleaned
 **/
4038
static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
4039 4040 4041
{
	struct ixgbe_tx_buffer *tx_buffer_info;
	unsigned long size;
4042
	u16 i;
4043

4044 4045 4046
	/* ring already cleared, nothing to do */
	if (!tx_ring->tx_buffer_info)
		return;
4047

4048
	/* Free all the Tx ring sk_buffs */
4049 4050
	for (i = 0; i < tx_ring->count; i++) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
4051
		ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064
	}

	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
	memset(tx_ring->tx_buffer_info, 0, size);

	/* Zero out the descriptor ring */
	memset(tx_ring->desc, 0, tx_ring->size);

	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
}

/**
4065
 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
4066 4067
 * @adapter: board private structure
 **/
4068
static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
4069 4070 4071
{
	int i;

4072
	for (i = 0; i < adapter->num_rx_queues; i++)
4073
		ixgbe_clean_rx_ring(adapter->rx_ring[i]);
4074 4075 4076
}

/**
4077
 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
4078 4079
 * @adapter: board private structure
 **/
4080
static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
4081 4082 4083
{
	int i;

4084
	for (i = 0; i < adapter->num_tx_queues; i++)
4085
		ixgbe_clean_tx_ring(adapter->tx_ring[i]);
4086 4087 4088 4089 4090
}

void ixgbe_down(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
4091
	struct ixgbe_hw *hw = &adapter->hw;
4092
	u32 rxctrl;
4093
	u32 txdctl;
4094
	int i;
4095
	int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
4096 4097 4098 4099

	/* signal that we are down to the interrupt handler */
	set_bit(__IXGBE_DOWN, &adapter->state);

4100 4101 4102 4103
	/* disable receive for all VFs and wait one second */
	if (adapter->num_vfs) {
		/* ping all the active vfs to let them know we are going down */
		ixgbe_ping_all_vfs(adapter);
4104

4105 4106
		/* Disable all VFTE/VFRE TX/RX */
		ixgbe_disable_tx_rx(adapter);
4107 4108 4109 4110

		/* Mark all the VFs as inactive */
		for (i = 0 ; i < adapter->num_vfs; i++)
			adapter->vfinfo[i].clear_to_send = 0;
4111 4112
	}

4113
	/* disable receives */
4114 4115
	rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
	IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
4116

4117 4118 4119 4120 4121
	/* disable all enabled rx queues */
	for (i = 0; i < adapter->num_rx_queues; i++)
		/* this call also flushes the previous write */
		ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);

4122 4123
	msleep(10);

4124 4125
	netif_tx_stop_all_queues(netdev);

4126 4127
	clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
	del_timer_sync(&adapter->sfp_timer);
4128
	del_timer_sync(&adapter->watchdog_timer);
4129
	cancel_work_sync(&adapter->watchdog_task);
4130

4131 4132 4133 4134 4135 4136 4137
	netif_carrier_off(netdev);
	netif_tx_disable(netdev);

	ixgbe_irq_disable(adapter);

	ixgbe_napi_disable_all(adapter);

4138 4139 4140 4141 4142 4143 4144 4145 4146
	/* Cleanup the affinity_hint CPU mask memory and callback */
	for (i = 0; i < num_q_vectors; i++) {
		struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
		/* clear the affinity_mask in the IRQ descriptor */
		irq_set_affinity_hint(adapter->msix_entries[i]. vector, NULL);
		/* release the CPU mask memory */
		free_cpumask_var(q_vector->affinity_mask);
	}

4147 4148 4149 4150
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
		cancel_work_sync(&adapter->fdir_reinit_task);

4151 4152 4153
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
		cancel_work_sync(&adapter->check_overtemp_task);

4154 4155
	/* disable transmits in the hardware now that interrupts are off */
	for (i = 0; i < adapter->num_tx_queues; i++) {
4156 4157 4158
		u8 reg_idx = adapter->tx_ring[i]->reg_idx;
		txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
		IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx),
4159
				(txdctl & ~IXGBE_TXDCTL_ENABLE));
4160
	}
4161
	/* Disable the Tx DMA engine on 82599 */
4162 4163
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
4164
	case ixgbe_mac_X540:
4165
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
4166 4167
				(IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
				 ~IXGBE_DMATXCTL_TE));
4168 4169 4170 4171
		break;
	default:
		break;
	}
4172

4173 4174 4175
	/* clear n-tuple filters that are cached */
	ethtool_ntuple_flush(netdev);

4176 4177
	if (!pci_channel_offline(adapter->pdev))
		ixgbe_reset(adapter);
4178 4179 4180 4181

	/* power down the optics for multispeed fiber and 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser &&
	    ((hw->phy.multispeed_fiber) ||
4182
	     ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
4183 4184 4185
	      (hw->mac.type == ixgbe_mac_82599EB))))
		hw->mac.ops.disable_tx_laser(hw);

4186 4187 4188
	ixgbe_clean_all_tx_rings(adapter);
	ixgbe_clean_all_rx_rings(adapter);

4189
#ifdef CONFIG_IXGBE_DCA
4190
	/* since we reset the hardware DCA settings were cleared */
4191
	ixgbe_setup_dca(adapter);
4192
#endif
4193 4194 4195
}

/**
4196 4197 4198 4199 4200
 * ixgbe_poll - NAPI Rx polling callback
 * @napi: structure for representing this polling device
 * @budget: how many packets driver is allowed to clean
 *
 * This function is used for legacy and MSI, NAPI mode
4201
 **/
4202
static int ixgbe_poll(struct napi_struct *napi, int budget)
4203
{
4204
	struct ixgbe_q_vector *q_vector =
4205
				container_of(napi, struct ixgbe_q_vector, napi);
4206
	struct ixgbe_adapter *adapter = q_vector->adapter;
4207
	int tx_clean_complete, work_done = 0;
4208

4209
#ifdef CONFIG_IXGBE_DCA
4210 4211
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		ixgbe_update_dca(q_vector);
4212 4213
#endif

4214 4215
	tx_clean_complete = ixgbe_clean_tx_irq(q_vector, adapter->tx_ring[0]);
	ixgbe_clean_rx_irq(q_vector, adapter->rx_ring[0], &work_done, budget);
4216

4217
	if (!tx_clean_complete)
4218 4219
		work_done = budget;

4220 4221
	/* If budget not fully consumed, exit the polling mode */
	if (work_done < budget) {
4222
		napi_complete(napi);
4223
		if (adapter->rx_itr_setting & 1)
4224
			ixgbe_set_itr(adapter);
4225
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
4226
			ixgbe_irq_enable_queues(adapter, IXGBE_EIMS_RTX_QUEUE);
4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238
	}
	return work_done;
}

/**
 * ixgbe_tx_timeout - Respond to a Tx Hang
 * @netdev: network interface device structure
 **/
static void ixgbe_tx_timeout(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

4239 4240
	adapter->tx_timeout_count++;

4241 4242 4243 4244 4245 4246 4247 4248 4249
	/* Do the reset outside of interrupt context */
	schedule_work(&adapter->reset_task);
}

static void ixgbe_reset_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter;
	adapter = container_of(work, struct ixgbe_adapter, reset_task);

4250 4251 4252 4253 4254
	/* If we're already down or resetting, just bail */
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

4255 4256
	ixgbe_dump(adapter);
	netdev_err(adapter->netdev, "Reset adapter\n");
4257
	ixgbe_reinit_locked(adapter);
4258 4259
}

4260 4261
#ifdef CONFIG_IXGBE_DCB
static inline bool ixgbe_set_dcb_queues(struct ixgbe_adapter *adapter)
4262
{
4263
	bool ret = false;
4264
	struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_DCB];
4265

4266 4267 4268 4269 4270 4271 4272
	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
		return ret;

	f->mask = 0x7 << 3;
	adapter->num_rx_queues = f->indices;
	adapter->num_tx_queues = f->indices;
	ret = true;
4273

4274 4275 4276 4277
	return ret;
}
#endif

4278 4279 4280 4281 4282 4283 4284 4285
/**
 * ixgbe_set_rss_queues: Allocate queues for RSS
 * @adapter: board private structure to initialize
 *
 * This is our "base" multiqueue mode.  RSS (Receive Side Scaling) will try
 * to allocate one Rx queue per CPU, and if available, one Tx queue per CPU.
 *
 **/
4286 4287 4288
static inline bool ixgbe_set_rss_queues(struct ixgbe_adapter *adapter)
{
	bool ret = false;
4289
	struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_RSS];
4290 4291

	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
4292 4293 4294
		f->mask = 0xF;
		adapter->num_rx_queues = f->indices;
		adapter->num_tx_queues = f->indices;
4295 4296 4297
		ret = true;
	} else {
		ret = false;
4298 4299
	}

4300 4301 4302
	return ret;
}

4303 4304 4305 4306 4307 4308 4309 4310 4311 4312
/**
 * ixgbe_set_fdir_queues: Allocate queues for Flow Director
 * @adapter: board private structure to initialize
 *
 * Flow Director is an advanced Rx filter, attempting to get Rx flows back
 * to the original CPU that initiated the Tx session.  This runs in addition
 * to RSS, so if a packet doesn't match an FDIR filter, we can still spread the
 * Rx load across CPUs using RSS.
 *
 **/
4313
static inline bool ixgbe_set_fdir_queues(struct ixgbe_adapter *adapter)
4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334
{
	bool ret = false;
	struct ixgbe_ring_feature *f_fdir = &adapter->ring_feature[RING_F_FDIR];

	f_fdir->indices = min((int)num_online_cpus(), f_fdir->indices);
	f_fdir->mask = 0;

	/* Flow Director must have RSS enabled */
	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED &&
	    ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	     (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)))) {
		adapter->num_tx_queues = f_fdir->indices;
		adapter->num_rx_queues = f_fdir->indices;
		ret = true;
	} else {
		adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
		adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
	}
	return ret;
}

4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352
#ifdef IXGBE_FCOE
/**
 * ixgbe_set_fcoe_queues: Allocate queues for Fiber Channel over Ethernet (FCoE)
 * @adapter: board private structure to initialize
 *
 * FCoE RX FCRETA can use up to 8 rx queues for up to 8 different exchanges.
 * The ring feature mask is not used as a mask for FCoE, as it can take any 8
 * rx queues out of the max number of rx queues, instead, it is used as the
 * index of the first rx queue used by FCoE.
 *
 **/
static inline bool ixgbe_set_fcoe_queues(struct ixgbe_adapter *adapter)
{
	bool ret = false;
	struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];

	f->indices = min((int)num_online_cpus(), f->indices);
	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
4353 4354
		adapter->num_rx_queues = 1;
		adapter->num_tx_queues = 1;
4355 4356
#ifdef CONFIG_IXGBE_DCB
		if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
4357
			e_info(probe, "FCoE enabled with DCB\n");
4358 4359 4360 4361
			ixgbe_set_dcb_queues(adapter);
		}
#endif
		if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
4362
			e_info(probe, "FCoE enabled with RSS\n");
4363 4364 4365 4366 4367
			if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
			    (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
				ixgbe_set_fdir_queues(adapter);
			else
				ixgbe_set_rss_queues(adapter);
4368 4369 4370 4371
		}
		/* adding FCoE rx rings to the end */
		f->mask = adapter->num_rx_queues;
		adapter->num_rx_queues += f->indices;
4372
		adapter->num_tx_queues += f->indices;
4373 4374 4375 4376 4377 4378 4379 4380

		ret = true;
	}

	return ret;
}

#endif /* IXGBE_FCOE */
4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393
/**
 * ixgbe_set_sriov_queues: Allocate queues for IOV use
 * @adapter: board private structure to initialize
 *
 * IOV doesn't actually use anything, so just NAK the
 * request for now and let the other queue routines
 * figure out what to do.
 */
static inline bool ixgbe_set_sriov_queues(struct ixgbe_adapter *adapter)
{
	return false;
}

4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404
/*
 * ixgbe_set_num_queues: Allocate queues for device, feature dependant
 * @adapter: board private structure to initialize
 *
 * This is the top level queue allocation routine.  The order here is very
 * important, starting with the "most" number of features turned on at once,
 * and ending with the smallest set of features.  This way large combinations
 * can be allocated if they're turned on, and smaller combinations are the
 * fallthrough conditions.
 *
 **/
4405
static int ixgbe_set_num_queues(struct ixgbe_adapter *adapter)
4406
{
4407 4408 4409 4410 4411 4412 4413
	/* Start with base case */
	adapter->num_rx_queues = 1;
	adapter->num_tx_queues = 1;
	adapter->num_rx_pools = adapter->num_rx_queues;
	adapter->num_rx_queues_per_pool = 1;

	if (ixgbe_set_sriov_queues(adapter))
4414
		goto done;
4415

4416 4417 4418 4419 4420
#ifdef IXGBE_FCOE
	if (ixgbe_set_fcoe_queues(adapter))
		goto done;

#endif /* IXGBE_FCOE */
4421 4422
#ifdef CONFIG_IXGBE_DCB
	if (ixgbe_set_dcb_queues(adapter))
4423
		goto done;
4424 4425

#endif
4426 4427 4428
	if (ixgbe_set_fdir_queues(adapter))
		goto done;

4429
	if (ixgbe_set_rss_queues(adapter))
4430 4431 4432 4433 4434 4435 4436
		goto done;

	/* fallback to base case */
	adapter->num_rx_queues = 1;
	adapter->num_tx_queues = 1;

done:
4437
	/* Notify the stack of the (possibly) reduced queue counts. */
4438
	netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
4439 4440
	return netif_set_real_num_rx_queues(adapter->netdev,
					    adapter->num_rx_queues);
4441 4442
}

4443
static void ixgbe_acquire_msix_vectors(struct ixgbe_adapter *adapter,
4444
				       int vectors)
4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462
{
	int err, vector_threshold;

	/* We'll want at least 3 (vector_threshold):
	 * 1) TxQ[0] Cleanup
	 * 2) RxQ[0] Cleanup
	 * 3) Other (Link Status Change, etc.)
	 * 4) TCP Timer (optional)
	 */
	vector_threshold = MIN_MSIX_COUNT;

	/* The more we get, the more we will assign to Tx/Rx Cleanup
	 * for the separate queues...where Rx Cleanup >= Tx Cleanup.
	 * Right now, we simply care about how many we'll get; we'll
	 * set them up later while requesting irq's.
	 */
	while (vectors >= vector_threshold) {
		err = pci_enable_msix(adapter->pdev, adapter->msix_entries,
4463
				      vectors);
4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476
		if (!err) /* Success in acquiring all requested vectors. */
			break;
		else if (err < 0)
			vectors = 0; /* Nasty failure, quit now */
		else /* err == number of vectors we should try again with */
			vectors = err;
	}

	if (vectors < vector_threshold) {
		/* Can't allocate enough MSI-X interrupts?  Oh well.
		 * This just means we'll go with either a single MSI
		 * vector or fall back to legacy interrupts.
		 */
4477 4478
		netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
			     "Unable to allocate MSI-X interrupts\n");
4479 4480 4481 4482 4483
		adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
		kfree(adapter->msix_entries);
		adapter->msix_entries = NULL;
	} else {
		adapter->flags |= IXGBE_FLAG_MSIX_ENABLED; /* Woot! */
4484 4485 4486 4487 4488 4489
		/*
		 * Adjust for only the vectors we'll use, which is minimum
		 * of max_msix_q_vectors + NON_Q_VECTORS, or the number of
		 * vectors we were allocated.
		 */
		adapter->num_msix_vectors = min(vectors,
4490
				   adapter->max_msix_q_vectors + NON_Q_VECTORS);
4491 4492 4493 4494
	}
}

/**
4495
 * ixgbe_cache_ring_rss - Descriptor ring to register mapping for RSS
4496 4497
 * @adapter: board private structure to initialize
 *
4498 4499
 * Cache the descriptor ring offsets for RSS to the assigned rings.
 *
4500
 **/
4501
static inline bool ixgbe_cache_ring_rss(struct ixgbe_adapter *adapter)
4502
{
4503 4504
	int i;

4505 4506
	if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED))
		return false;
4507

4508 4509 4510 4511 4512 4513
	for (i = 0; i < adapter->num_rx_queues; i++)
		adapter->rx_ring[i]->reg_idx = i;
	for (i = 0; i < adapter->num_tx_queues; i++)
		adapter->tx_ring[i]->reg_idx = i;

	return true;
4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529
}

#ifdef CONFIG_IXGBE_DCB
/**
 * ixgbe_cache_ring_dcb - Descriptor ring to register mapping for DCB
 * @adapter: board private structure to initialize
 *
 * Cache the descriptor ring offsets for DCB to the assigned rings.
 *
 **/
static inline bool ixgbe_cache_ring_dcb(struct ixgbe_adapter *adapter)
{
	int i;
	bool ret = false;
	int dcb_i = adapter->ring_feature[RING_F_DCB].indices;

4530 4531
	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
		return false;
4532

4533 4534 4535 4536 4537 4538 4539 4540 4541 4542
	/* the number of queues is assumed to be symmetric */
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
		for (i = 0; i < dcb_i; i++) {
			adapter->rx_ring[i]->reg_idx = i << 3;
			adapter->tx_ring[i]->reg_idx = i << 2;
		}
		ret = true;
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
4543
	case ixgbe_mac_X540:
4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559
		if (dcb_i == 8) {
			/*
			 * Tx TC0 starts at: descriptor queue 0
			 * Tx TC1 starts at: descriptor queue 32
			 * Tx TC2 starts at: descriptor queue 64
			 * Tx TC3 starts at: descriptor queue 80
			 * Tx TC4 starts at: descriptor queue 96
			 * Tx TC5 starts at: descriptor queue 104
			 * Tx TC6 starts at: descriptor queue 112
			 * Tx TC7 starts at: descriptor queue 120
			 *
			 * Rx TC0-TC7 are offset by 16 queues each
			 */
			for (i = 0; i < 3; i++) {
				adapter->tx_ring[i]->reg_idx = i << 5;
				adapter->rx_ring[i]->reg_idx = i << 4;
4560
			}
4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585
			for ( ; i < 5; i++) {
				adapter->tx_ring[i]->reg_idx = ((i + 2) << 4);
				adapter->rx_ring[i]->reg_idx = i << 4;
			}
			for ( ; i < dcb_i; i++) {
				adapter->tx_ring[i]->reg_idx = ((i + 8) << 3);
				adapter->rx_ring[i]->reg_idx = i << 4;
			}
			ret = true;
		} else if (dcb_i == 4) {
			/*
			 * Tx TC0 starts at: descriptor queue 0
			 * Tx TC1 starts at: descriptor queue 64
			 * Tx TC2 starts at: descriptor queue 96
			 * Tx TC3 starts at: descriptor queue 112
			 *
			 * Rx TC0-TC3 are offset by 32 queues each
			 */
			adapter->tx_ring[0]->reg_idx = 0;
			adapter->tx_ring[1]->reg_idx = 64;
			adapter->tx_ring[2]->reg_idx = 96;
			adapter->tx_ring[3]->reg_idx = 112;
			for (i = 0 ; i < dcb_i; i++)
				adapter->rx_ring[i]->reg_idx = i << 5;
			ret = true;
4586
		}
4587 4588 4589
		break;
	default:
		break;
4590
	}
4591 4592 4593 4594
	return ret;
}
#endif

4595 4596 4597 4598 4599 4600 4601
/**
 * ixgbe_cache_ring_fdir - Descriptor ring to register mapping for Flow Director
 * @adapter: board private structure to initialize
 *
 * Cache the descriptor ring offsets for Flow Director to the assigned rings.
 *
 **/
4602
static inline bool ixgbe_cache_ring_fdir(struct ixgbe_adapter *adapter)
4603 4604 4605 4606 4607 4608 4609 4610
{
	int i;
	bool ret = false;

	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED &&
	    ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
	     (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))) {
		for (i = 0; i < adapter->num_rx_queues; i++)
4611
			adapter->rx_ring[i]->reg_idx = i;
4612
		for (i = 0; i < adapter->num_tx_queues; i++)
4613
			adapter->tx_ring[i]->reg_idx = i;
4614 4615 4616 4617 4618 4619
		ret = true;
	}

	return ret;
}

4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630
#ifdef IXGBE_FCOE
/**
 * ixgbe_cache_ring_fcoe - Descriptor ring to register mapping for the FCoE
 * @adapter: board private structure to initialize
 *
 * Cache the descriptor ring offsets for FCoE mode to the assigned rings.
 *
 */
static inline bool ixgbe_cache_ring_fcoe(struct ixgbe_adapter *adapter)
{
	struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];
4631 4632 4633 4634 4635
	int i;
	u8 fcoe_rx_i = 0, fcoe_tx_i = 0;

	if (!(adapter->flags & IXGBE_FLAG_FCOE_ENABLED))
		return false;
4636 4637

#ifdef CONFIG_IXGBE_DCB
4638 4639
	if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
		struct ixgbe_fcoe *fcoe = &adapter->fcoe;
4640

4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662
		ixgbe_cache_ring_dcb(adapter);
		/* find out queues in TC for FCoE */
		fcoe_rx_i = adapter->rx_ring[fcoe->tc]->reg_idx + 1;
		fcoe_tx_i = adapter->tx_ring[fcoe->tc]->reg_idx + 1;
		/*
		 * In 82599, the number of Tx queues for each traffic
		 * class for both 8-TC and 4-TC modes are:
		 * TCs  : TC0 TC1 TC2 TC3 TC4 TC5 TC6 TC7
		 * 8 TCs:  32  32  16  16   8   8   8   8
		 * 4 TCs:  64  64  32  32
		 * We have max 8 queues for FCoE, where 8 the is
		 * FCoE redirection table size. If TC for FCoE is
		 * less than or equal to TC3, we have enough queues
		 * to add max of 8 queues for FCoE, so we start FCoE
		 * Tx queue from the next one, i.e., reg_idx + 1.
		 * If TC for FCoE is above TC3, implying 8 TC mode,
		 * and we need 8 for FCoE, we have to take all queues
		 * in that traffic class for FCoE.
		 */
		if ((f->indices == IXGBE_FCRETA_SIZE) && (fcoe->tc > 3))
			fcoe_tx_i--;
	}
4663
#endif /* CONFIG_IXGBE_DCB */
4664 4665 4666 4667 4668 4669
	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
		if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
		    (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
			ixgbe_cache_ring_fdir(adapter);
		else
			ixgbe_cache_ring_rss(adapter);
4670

4671 4672
		fcoe_rx_i = f->mask;
		fcoe_tx_i = f->mask;
4673
	}
4674 4675 4676 4677 4678
	for (i = 0; i < f->indices; i++, fcoe_rx_i++, fcoe_tx_i++) {
		adapter->rx_ring[f->mask + i]->reg_idx = fcoe_rx_i;
		adapter->tx_ring[f->mask + i]->reg_idx = fcoe_tx_i;
	}
	return true;
4679 4680 4681
}

#endif /* IXGBE_FCOE */
4682 4683 4684 4685 4686 4687 4688 4689 4690 4691
/**
 * ixgbe_cache_ring_sriov - Descriptor ring to register mapping for sriov
 * @adapter: board private structure to initialize
 *
 * SR-IOV doesn't use any descriptor rings but changes the default if
 * no other mapping is used.
 *
 */
static inline bool ixgbe_cache_ring_sriov(struct ixgbe_adapter *adapter)
{
4692 4693
	adapter->rx_ring[0]->reg_idx = adapter->num_vfs * 2;
	adapter->tx_ring[0]->reg_idx = adapter->num_vfs * 2;
4694 4695 4696 4697 4698 4699
	if (adapter->num_vfs)
		return true;
	else
		return false;
}

4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713
/**
 * ixgbe_cache_ring_register - Descriptor ring to register mapping
 * @adapter: board private structure to initialize
 *
 * Once we know the feature-set enabled for the device, we'll cache
 * the register offset the descriptor ring is assigned to.
 *
 * Note, the order the various feature calls is important.  It must start with
 * the "most" features enabled at the same time, then trickle down to the
 * least amount of features turned on at once.
 **/
static void ixgbe_cache_ring_register(struct ixgbe_adapter *adapter)
{
	/* start with default case */
4714 4715
	adapter->rx_ring[0]->reg_idx = 0;
	adapter->tx_ring[0]->reg_idx = 0;
4716

4717 4718 4719
	if (ixgbe_cache_ring_sriov(adapter))
		return;

4720 4721 4722 4723 4724
#ifdef IXGBE_FCOE
	if (ixgbe_cache_ring_fcoe(adapter))
		return;

#endif /* IXGBE_FCOE */
4725 4726 4727 4728 4729
#ifdef CONFIG_IXGBE_DCB
	if (ixgbe_cache_ring_dcb(adapter))
		return;

#endif
4730 4731 4732
	if (ixgbe_cache_ring_fdir(adapter))
		return;

4733 4734
	if (ixgbe_cache_ring_rss(adapter))
		return;
4735 4736
}

4737 4738 4739 4740 4741
/**
 * ixgbe_alloc_queues - Allocate memory for all rings
 * @adapter: board private structure to initialize
 *
 * We allocate one ring per queue at run-time since we don't know the
4742 4743
 * number of queues at compile-time.  The polling_netdev array is
 * intended for Multiqueue, but should work fine with a single queue.
4744
 **/
4745
static int ixgbe_alloc_queues(struct ixgbe_adapter *adapter)
4746
{
4747
	int rx = 0, tx = 0, nid = adapter->node;
4748

4749 4750 4751 4752 4753 4754 4755
	if (nid < 0 || !node_online(nid))
		nid = first_online_node;

	for (; tx < adapter->num_tx_queues; tx++) {
		struct ixgbe_ring *ring;

		ring = kzalloc_node(sizeof(*ring), GFP_KERNEL, nid);
4756
		if (!ring)
4757
			ring = kzalloc(sizeof(*ring), GFP_KERNEL);
4758
		if (!ring)
4759
			goto err_allocation;
4760
		ring->count = adapter->tx_ring_count;
4761 4762
		ring->queue_index = tx;
		ring->numa_node = nid;
4763
		ring->dev = &adapter->pdev->dev;
4764
		ring->netdev = adapter->netdev;
4765

4766
		adapter->tx_ring[tx] = ring;
4767
	}
4768

4769 4770
	for (; rx < adapter->num_rx_queues; rx++) {
		struct ixgbe_ring *ring;
4771

4772
		ring = kzalloc_node(sizeof(*ring), GFP_KERNEL, nid);
4773
		if (!ring)
4774
			ring = kzalloc(sizeof(*ring), GFP_KERNEL);
4775
		if (!ring)
4776 4777 4778 4779
			goto err_allocation;
		ring->count = adapter->rx_ring_count;
		ring->queue_index = rx;
		ring->numa_node = nid;
4780
		ring->dev = &adapter->pdev->dev;
4781
		ring->netdev = adapter->netdev;
4782

4783
		adapter->rx_ring[rx] = ring;
4784 4785 4786 4787 4788 4789
	}

	ixgbe_cache_ring_register(adapter);

	return 0;

4790 4791 4792 4793 4794 4795
err_allocation:
	while (tx)
		kfree(adapter->tx_ring[--tx]);

	while (rx)
		kfree(adapter->rx_ring[--rx]);
4796 4797 4798 4799 4800 4801 4802 4803 4804 4805
	return -ENOMEM;
}

/**
 * ixgbe_set_interrupt_capability - set MSI-X or MSI if supported
 * @adapter: board private structure to initialize
 *
 * Attempt to configure the interrupts using the best available
 * capabilities of the hardware and the kernel.
 **/
A
Al Viro 已提交
4806
static int ixgbe_set_interrupt_capability(struct ixgbe_adapter *adapter)
4807
{
4808
	struct ixgbe_hw *hw = &adapter->hw;
4809 4810 4811 4812 4813 4814 4815
	int err = 0;
	int vector, v_budget;

	/*
	 * It's easy to be greedy for MSI-X vectors, but it really
	 * doesn't do us much good if we have a lot more vectors
	 * than CPU's.  So let's be conservative and only ask for
4816
	 * (roughly) the same number of vectors as there are CPU's.
4817 4818
	 */
	v_budget = min(adapter->num_rx_queues + adapter->num_tx_queues,
4819
		       (int)num_online_cpus()) + NON_Q_VECTORS;
4820 4821 4822

	/*
	 * At the same time, hardware can only support a maximum of
4823 4824 4825 4826
	 * hw.mac->max_msix_vectors vectors.  With features
	 * such as RSS and VMDq, we can easily surpass the number of Rx and Tx
	 * descriptor queues supported by our device.  Thus, we cap it off in
	 * those rare cases where the cpu count also exceeds our vector limit.
4827
	 */
4828
	v_budget = min(v_budget, (int)hw->mac.max_msix_vectors);
4829 4830 4831 4832

	/* A failure in MSI-X entry allocation isn't fatal, but it does
	 * mean we disable MSI-X capabilities of the adapter. */
	adapter->msix_entries = kcalloc(v_budget,
4833
					sizeof(struct msix_entry), GFP_KERNEL);
4834 4835 4836
	if (adapter->msix_entries) {
		for (vector = 0; vector < v_budget; vector++)
			adapter->msix_entries[vector].entry = vector;
4837

4838
		ixgbe_acquire_msix_vectors(adapter, v_budget);
4839

4840 4841 4842
		if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
			goto out;
	}
4843

4844 4845
	adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
	adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
4846 4847 4848 4849 4850 4851
	if (adapter->flags & (IXGBE_FLAG_FDIR_HASH_CAPABLE |
			      IXGBE_FLAG_FDIR_PERFECT_CAPABLE)) {
		e_err(probe,
		      "Flow Director is not supported while multiple "
		      "queues are disabled.  Disabling Flow Director\n");
	}
4852 4853 4854
	adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
	adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
	adapter->atr_sample_rate = 0;
4855 4856 4857
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		ixgbe_disable_sriov(adapter);

4858 4859 4860
	err = ixgbe_set_num_queues(adapter);
	if (err)
		return err;
4861 4862 4863 4864 4865

	err = pci_enable_msi(adapter->pdev);
	if (!err) {
		adapter->flags |= IXGBE_FLAG_MSI_ENABLED;
	} else {
4866 4867 4868
		netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
			     "Unable to allocate MSI interrupt, "
			     "falling back to legacy.  Error: %d\n", err);
4869 4870 4871 4872 4873 4874 4875 4876
		/* reset err */
		err = 0;
	}

out:
	return err;
}

4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891
/**
 * ixgbe_alloc_q_vectors - Allocate memory for interrupt vectors
 * @adapter: board private structure to initialize
 *
 * We allocate one q_vector per queue interrupt.  If allocation fails we
 * return -ENOMEM.
 **/
static int ixgbe_alloc_q_vectors(struct ixgbe_adapter *adapter)
{
	int q_idx, num_q_vectors;
	struct ixgbe_q_vector *q_vector;
	int (*poll)(struct napi_struct *, int);

	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
4892
		poll = &ixgbe_clean_rxtx_many;
4893 4894 4895 4896 4897 4898
	} else {
		num_q_vectors = 1;
		poll = &ixgbe_poll;
	}

	for (q_idx = 0; q_idx < num_q_vectors; q_idx++) {
4899
		q_vector = kzalloc_node(sizeof(struct ixgbe_q_vector),
4900
					GFP_KERNEL, adapter->node);
4901 4902
		if (!q_vector)
			q_vector = kzalloc(sizeof(struct ixgbe_q_vector),
4903
					   GFP_KERNEL);
4904 4905 4906
		if (!q_vector)
			goto err_out;
		q_vector->adapter = adapter;
4907 4908 4909 4910
		if (q_vector->txr_count && !q_vector->rxr_count)
			q_vector->eitr = adapter->tx_eitr_param;
		else
			q_vector->eitr = adapter->rx_eitr_param;
4911
		q_vector->v_idx = q_idx;
4912
		netif_napi_add(adapter->netdev, &q_vector->napi, (*poll), 64);
4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940
		adapter->q_vector[q_idx] = q_vector;
	}

	return 0;

err_out:
	while (q_idx) {
		q_idx--;
		q_vector = adapter->q_vector[q_idx];
		netif_napi_del(&q_vector->napi);
		kfree(q_vector);
		adapter->q_vector[q_idx] = NULL;
	}
	return -ENOMEM;
}

/**
 * ixgbe_free_q_vectors - Free memory allocated for interrupt vectors
 * @adapter: board private structure to initialize
 *
 * This function frees the memory allocated to the q_vectors.  In addition if
 * NAPI is enabled it will delete any references to the NAPI struct prior
 * to freeing the q_vector.
 **/
static void ixgbe_free_q_vectors(struct ixgbe_adapter *adapter)
{
	int q_idx, num_q_vectors;

4941
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
4942
		num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
4943
	else
4944 4945 4946 4947 4948
		num_q_vectors = 1;

	for (q_idx = 0; q_idx < num_q_vectors; q_idx++) {
		struct ixgbe_q_vector *q_vector = adapter->q_vector[q_idx];
		adapter->q_vector[q_idx] = NULL;
4949
		netif_napi_del(&q_vector->napi);
4950 4951 4952 4953
		kfree(q_vector);
	}
}

4954
static void ixgbe_reset_interrupt_capability(struct ixgbe_adapter *adapter)
4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976
{
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
		pci_disable_msix(adapter->pdev);
		kfree(adapter->msix_entries);
		adapter->msix_entries = NULL;
	} else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_MSI_ENABLED;
		pci_disable_msi(adapter->pdev);
	}
}

/**
 * ixgbe_init_interrupt_scheme - Determine proper interrupt scheme
 * @adapter: board private structure to initialize
 *
 * We determine which interrupt scheme to use based on...
 * - Kernel support (MSI, MSI-X)
 *   - which can be user-defined (via MODULE_PARAM)
 * - Hardware queue count (num_*_queues)
 *   - defined by miscellaneous hardware support/features (RSS, etc.)
 **/
4977
int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter)
4978 4979 4980 4981
{
	int err;

	/* Number of supported queues */
4982 4983 4984
	err = ixgbe_set_num_queues(adapter);
	if (err)
		return err;
4985 4986 4987

	err = ixgbe_set_interrupt_capability(adapter);
	if (err) {
4988
		e_dev_err("Unable to setup interrupt capabilities\n");
4989
		goto err_set_interrupt;
4990 4991
	}

4992 4993
	err = ixgbe_alloc_q_vectors(adapter);
	if (err) {
4994
		e_dev_err("Unable to allocate memory for queue vectors\n");
4995 4996 4997 4998 4999
		goto err_alloc_q_vectors;
	}

	err = ixgbe_alloc_queues(adapter);
	if (err) {
5000
		e_dev_err("Unable to allocate memory for queues\n");
5001 5002 5003
		goto err_alloc_queues;
	}

5004
	e_dev_info("Multiqueue %s: Rx Queue count = %u, Tx Queue count = %u\n",
5005 5006
		   (adapter->num_rx_queues > 1) ? "Enabled" : "Disabled",
		   adapter->num_rx_queues, adapter->num_tx_queues);
5007 5008 5009

	set_bit(__IXGBE_DOWN, &adapter->state);

5010
	return 0;
5011

5012 5013 5014 5015
err_alloc_queues:
	ixgbe_free_q_vectors(adapter);
err_alloc_q_vectors:
	ixgbe_reset_interrupt_capability(adapter);
5016
err_set_interrupt:
5017 5018 5019
	return err;
}

E
Eric Dumazet 已提交
5020 5021 5022 5023 5024
static void ring_free_rcu(struct rcu_head *head)
{
	kfree(container_of(head, struct ixgbe_ring, rcu));
}

5025 5026 5027 5028 5029 5030 5031 5032 5033
/**
 * ixgbe_clear_interrupt_scheme - Clear the current interrupt scheme settings
 * @adapter: board private structure to clear interrupt scheme on
 *
 * We go through and clear interrupt specific resources and reset the structure
 * to pre-load conditions
 **/
void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter)
{
5034 5035 5036 5037 5038 5039 5040
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++) {
		kfree(adapter->tx_ring[i]);
		adapter->tx_ring[i] = NULL;
	}
	for (i = 0; i < adapter->num_rx_queues; i++) {
E
Eric Dumazet 已提交
5041 5042 5043 5044 5045 5046
		struct ixgbe_ring *ring = adapter->rx_ring[i];

		/* ixgbe_get_stats64() might access this ring, we must wait
		 * a grace period before freeing it.
		 */
		call_rcu(&ring->rcu, ring_free_rcu);
5047 5048
		adapter->rx_ring[i] = NULL;
	}
5049

5050 5051 5052
	adapter->num_tx_queues = 0;
	adapter->num_rx_queues = 0;

5053 5054
	ixgbe_free_q_vectors(adapter);
	ixgbe_reset_interrupt_capability(adapter);
5055 5056
}

D
Donald Skidmore 已提交
5057 5058 5059 5060 5061 5062 5063 5064
/**
 * ixgbe_sfp_timer - worker thread to find a missing module
 * @data: pointer to our adapter struct
 **/
static void ixgbe_sfp_timer(unsigned long data)
{
	struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;

5065 5066
	/*
	 * Do the sfp_timer outside of interrupt context due to the
D
Donald Skidmore 已提交
5067 5068 5069 5070 5071 5072 5073 5074 5075 5076 5077 5078
	 * delays that sfp+ detection requires
	 */
	schedule_work(&adapter->sfp_task);
}

/**
 * ixgbe_sfp_task - worker thread to find a missing module
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_sfp_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
5079 5080
						     struct ixgbe_adapter,
						     sfp_task);
D
Donald Skidmore 已提交
5081 5082 5083 5084 5085
	struct ixgbe_hw *hw = &adapter->hw;

	if ((hw->phy.type == ixgbe_phy_nl) &&
	    (hw->phy.sfp_type == ixgbe_sfp_type_not_present)) {
		s32 ret = hw->phy.ops.identify_sfp(hw);
5086
		if (ret == IXGBE_ERR_SFP_NOT_PRESENT)
D
Donald Skidmore 已提交
5087 5088 5089
			goto reschedule;
		ret = hw->phy.ops.reset(hw);
		if (ret == IXGBE_ERR_SFP_NOT_SUPPORTED) {
5090 5091 5092 5093
			e_dev_err("failed to initialize because an unsupported "
				  "SFP+ module type was detected.\n");
			e_dev_err("Reload the driver after installing a "
				  "supported module.\n");
D
Donald Skidmore 已提交
5094 5095
			unregister_netdev(adapter->netdev);
		} else {
5096
			e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);
D
Donald Skidmore 已提交
5097 5098 5099 5100 5101 5102 5103 5104
		}
		/* don't need this routine any more */
		clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
	}
	return;
reschedule:
	if (test_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state))
		mod_timer(&adapter->sfp_timer,
5105
			  round_jiffies(jiffies + (2 * HZ)));
D
Donald Skidmore 已提交
5106 5107
}

5108 5109 5110 5111 5112 5113 5114 5115 5116 5117 5118 5119
/**
 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
 * @adapter: board private structure to initialize
 *
 * ixgbe_sw_init initializes the Adapter private data structure.
 * Fields are initialized based on PCI device information and
 * OS network device settings (MTU size).
 **/
static int __devinit ixgbe_sw_init(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct pci_dev *pdev = adapter->pdev;
5120
	struct net_device *dev = adapter->netdev;
5121
	unsigned int rss;
J
Jeff Kirsher 已提交
5122
#ifdef CONFIG_IXGBE_DCB
5123 5124 5125
	int j;
	struct tc_configuration *tc;
#endif
5126
	int max_frame = dev->mtu + ETH_HLEN + ETH_FCS_LEN;
5127

5128 5129 5130 5131 5132 5133 5134 5135
	/* PCI config space info */

	hw->vendor_id = pdev->vendor;
	hw->device_id = pdev->device;
	hw->revision_id = pdev->revision;
	hw->subsystem_vendor_id = pdev->subsystem_vendor;
	hw->subsystem_device_id = pdev->subsystem_device;

5136 5137 5138 5139
	/* Set capability flags */
	rss = min(IXGBE_MAX_RSS_INDICES, (int)num_online_cpus());
	adapter->ring_feature[RING_F_RSS].indices = rss;
	adapter->flags |= IXGBE_FLAG_RSS_ENABLED;
5140
	adapter->ring_feature[RING_F_DCB].indices = IXGBE_MAX_DCB_INDICES;
5141 5142
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
5143 5144
		if (hw->device_id == IXGBE_DEV_ID_82598AT)
			adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
5145
		adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82598;
5146 5147
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5148
	case ixgbe_mac_X540:
5149
		adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82599;
5150 5151
		adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
		adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
5152 5153
		if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
5154 5155 5156 5157 5158
		/* n-tuple support exists, always init our spinlock */
		spin_lock_init(&adapter->fdir_perfect_lock);
		/* Flow Director hash filters enabled */
		adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
		adapter->atr_sample_rate = 20;
5159
		adapter->ring_feature[RING_F_FDIR].indices =
5160
							 IXGBE_MAX_FDIR_INDICES;
5161
		adapter->fdir_pballoc = 0;
5162
#ifdef IXGBE_FCOE
5163 5164 5165
		adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
		adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
		adapter->ring_feature[RING_F_FCOE].indices = 0;
5166
#ifdef CONFIG_IXGBE_DCB
5167 5168
		/* Default traffic class to use for FCoE */
		adapter->fcoe.tc = IXGBE_FCOE_DEFTC;
5169
		adapter->fcoe.up = IXGBE_FCOE_DEFTC;
5170
#endif
5171
#endif /* IXGBE_FCOE */
5172 5173 5174
		break;
	default:
		break;
A
Alexander Duyck 已提交
5175
	}
5176

J
Jeff Kirsher 已提交
5177
#ifdef CONFIG_IXGBE_DCB
5178 5179 5180 5181 5182 5183 5184 5185 5186 5187 5188 5189
	/* Configure DCB traffic classes */
	for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
		tc = &adapter->dcb_cfg.tc_config[j];
		tc->path[DCB_TX_CONFIG].bwg_id = 0;
		tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->path[DCB_RX_CONFIG].bwg_id = 0;
		tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->dcb_pfc = pfc_disabled;
	}
	adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
	adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
	adapter->dcb_cfg.rx_pba_cfg = pba_equal;
5190
	adapter->dcb_cfg.pfc_mode_enable = false;
5191 5192
	adapter->dcb_set_bitmap = 0x00;
	ixgbe_copy_dcb_cfg(&adapter->dcb_cfg, &adapter->temp_dcb_cfg,
5193
			   adapter->ring_feature[RING_F_DCB].indices);
5194 5195

#endif
5196 5197

	/* default flow control settings */
5198
	hw->fc.requested_mode = ixgbe_fc_full;
D
Don Skidmore 已提交
5199
	hw->fc.current_mode = ixgbe_fc_full;	/* init for ethtool output */
5200 5201 5202
#ifdef CONFIG_DCB
	adapter->last_lfc_mode = hw->fc.current_mode;
#endif
5203 5204
	hw->fc.high_water = FC_HIGH_WATER(max_frame);
	hw->fc.low_water = FC_LOW_WATER(max_frame);
5205 5206
	hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
	hw->fc.send_xon = true;
D
Don Skidmore 已提交
5207
	hw->fc.disable_fc_autoneg = false;
5208

5209
	/* enable itr by default in dynamic mode */
5210 5211 5212 5213
	adapter->rx_itr_setting = 1;
	adapter->rx_eitr_param = 20000;
	adapter->tx_itr_setting = 1;
	adapter->tx_eitr_param = 10000;
5214 5215 5216 5217 5218 5219 5220 5221 5222

	/* set defaults for eitr in MegaBytes */
	adapter->eitr_low = 10;
	adapter->eitr_high = 20;

	/* set default ring sizes */
	adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
	adapter->rx_ring_count = IXGBE_DEFAULT_RXD;

5223
	/* initialize eeprom parameters */
5224
	if (ixgbe_init_eeprom_params_generic(hw)) {
5225
		e_dev_err("EEPROM initialization failed\n");
5226 5227 5228
		return -EIO;
	}

5229
	/* enable rx csum by default */
5230 5231
	adapter->flags |= IXGBE_FLAG_RX_CSUM_ENABLED;

5232 5233 5234
	/* get assigned NUMA node */
	adapter->node = dev_to_node(&pdev->dev);

5235 5236 5237 5238 5239 5240 5241
	set_bit(__IXGBE_DOWN, &adapter->state);

	return 0;
}

/**
 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
5242
 * @tx_ring:    tx descriptor ring (for a specific queue) to setup
5243 5244 5245
 *
 * Return 0 on success, negative on failure
 **/
5246
int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
5247
{
5248
	struct device *dev = tx_ring->dev;
5249 5250
	int size;

5251
	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
E
Eric Dumazet 已提交
5252
	tx_ring->tx_buffer_info = vzalloc_node(size, tx_ring->numa_node);
5253
	if (!tx_ring->tx_buffer_info)
E
Eric Dumazet 已提交
5254
		tx_ring->tx_buffer_info = vzalloc(size);
5255 5256
	if (!tx_ring->tx_buffer_info)
		goto err;
5257 5258

	/* round up to nearest 4K */
5259
	tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
5260
	tx_ring->size = ALIGN(tx_ring->size, 4096);
5261

5262
	tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
5263
					   &tx_ring->dma, GFP_KERNEL);
5264 5265
	if (!tx_ring->desc)
		goto err;
5266

5267 5268 5269
	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
	tx_ring->work_limit = tx_ring->count;
5270
	return 0;
5271 5272 5273 5274

err:
	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;
5275
	dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
5276
	return -ENOMEM;
5277 5278
}

5279 5280 5281 5282 5283 5284 5285 5286 5287 5288 5289 5290 5291 5292 5293
/**
 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_tx_queues; i++) {
5294
		err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
5295 5296
		if (!err)
			continue;
5297
		e_err(probe, "Allocation for Tx Queue %u failed\n", i);
5298 5299 5300 5301 5302 5303
		break;
	}

	return err;
}

5304 5305
/**
 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
5306
 * @rx_ring:    rx descriptor ring (for a specific queue) to setup
5307 5308 5309
 *
 * Returns 0 on success, negative on failure
 **/
5310
int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
5311
{
5312
	struct device *dev = rx_ring->dev;
5313
	int size;
5314

5315
	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
E
Eric Dumazet 已提交
5316
	rx_ring->rx_buffer_info = vzalloc_node(size, rx_ring->numa_node);
5317
	if (!rx_ring->rx_buffer_info)
E
Eric Dumazet 已提交
5318
		rx_ring->rx_buffer_info = vzalloc(size);
5319 5320
	if (!rx_ring->rx_buffer_info)
		goto err;
5321 5322

	/* Round up to nearest 4K */
5323 5324
	rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
	rx_ring->size = ALIGN(rx_ring->size, 4096);
5325

5326
	rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
5327
					   &rx_ring->dma, GFP_KERNEL);
5328

5329 5330
	if (!rx_ring->desc)
		goto err;
5331

5332 5333
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
5334 5335

	return 0;
5336 5337 5338 5339
err:
	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;
	dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
5340
	return -ENOMEM;
5341 5342
}

5343 5344 5345 5346 5347 5348 5349 5350 5351 5352 5353 5354 5355 5356 5357
/**
 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_rx_queues; i++) {
5358
		err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
5359 5360
		if (!err)
			continue;
5361
		e_err(probe, "Allocation for Rx Queue %u failed\n", i);
5362 5363 5364 5365 5366 5367
		break;
	}

	return err;
}

5368 5369 5370 5371 5372 5373
/**
 * ixgbe_free_tx_resources - Free Tx Resources per Queue
 * @tx_ring: Tx descriptor ring for a specific queue
 *
 * Free all transmit software resources
 **/
5374
void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
5375
{
5376
	ixgbe_clean_tx_ring(tx_ring);
5377 5378 5379 5380

	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;

5381 5382 5383 5384 5385 5386
	/* if not set, then don't free */
	if (!tx_ring->desc)
		return;

	dma_free_coherent(tx_ring->dev, tx_ring->size,
			  tx_ring->desc, tx_ring->dma);
5387 5388 5389 5390 5391 5392 5393 5394 5395 5396 5397 5398 5399 5400 5401

	tx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all transmit software resources
 **/
static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++)
5402
		if (adapter->tx_ring[i]->desc)
5403
			ixgbe_free_tx_resources(adapter->tx_ring[i]);
5404 5405 5406
}

/**
5407
 * ixgbe_free_rx_resources - Free Rx Resources
5408 5409 5410 5411
 * @rx_ring: ring to clean the resources from
 *
 * Free all receive software resources
 **/
5412
void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
5413
{
5414
	ixgbe_clean_rx_ring(rx_ring);
5415 5416 5417 5418

	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;

5419 5420 5421 5422 5423 5424
	/* if not set, then don't free */
	if (!rx_ring->desc)
		return;

	dma_free_coherent(rx_ring->dev, rx_ring->size,
			  rx_ring->desc, rx_ring->dma);
5425 5426 5427 5428 5429 5430 5431 5432 5433 5434 5435 5436 5437 5438 5439

	rx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all receive software resources
 **/
static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_rx_queues; i++)
5440
		if (adapter->rx_ring[i]->desc)
5441
			ixgbe_free_rx_resources(adapter->rx_ring[i]);
5442 5443 5444 5445 5446 5447 5448 5449 5450 5451 5452 5453
}

/**
 * ixgbe_change_mtu - Change the Maximum Transfer Unit
 * @netdev: network interface device structure
 * @new_mtu: new value for maximum frame size
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
5454
	struct ixgbe_hw *hw = &adapter->hw;
5455 5456
	int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;

5457
	/* MTU < 68 is an error and causes problems on some kernels */
5458 5459 5460 5461 5462 5463 5464 5465
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED &&
	    hw->mac.type != ixgbe_mac_X540) {
		if ((new_mtu < 68) || (max_frame > MAXIMUM_ETHERNET_VLAN_SIZE))
			return -EINVAL;
	} else {
		if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
			return -EINVAL;
	}
5466

5467
	e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
5468
	/* must set new MTU before calling down or up */
5469 5470
	netdev->mtu = new_mtu;

5471 5472 5473
	hw->fc.high_water = FC_HIGH_WATER(max_frame);
	hw->fc.low_water = FC_LOW_WATER(max_frame);

5474 5475
	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
5476 5477 5478 5479 5480 5481 5482 5483 5484 5485 5486 5487 5488 5489 5490 5491 5492 5493 5494 5495

	return 0;
}

/**
 * ixgbe_open - Called when a network interface is made active
 * @netdev: network interface device structure
 *
 * Returns 0 on success, negative value on failure
 *
 * The open entry point is called when a network interface is made
 * active by the system (IFF_UP).  At this point all resources needed
 * for transmit and receive operations are allocated, the interrupt
 * handler is registered with the OS, the watchdog timer is started,
 * and the stack is notified that the interface is ready.
 **/
static int ixgbe_open(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int err;
5496 5497 5498 5499

	/* disallow open during test */
	if (test_bit(__IXGBE_TESTING, &adapter->state))
		return -EBUSY;
5500

5501 5502
	netif_carrier_off(netdev);

5503 5504 5505 5506 5507 5508 5509 5510 5511 5512 5513 5514
	/* allocate transmit descriptors */
	err = ixgbe_setup_all_tx_resources(adapter);
	if (err)
		goto err_setup_tx;

	/* allocate receive descriptors */
	err = ixgbe_setup_all_rx_resources(adapter);
	if (err)
		goto err_setup_rx;

	ixgbe_configure(adapter);

5515
	err = ixgbe_request_irq(adapter);
5516 5517 5518 5519 5520 5521 5522
	if (err)
		goto err_req_irq;

	err = ixgbe_up_complete(adapter);
	if (err)
		goto err_up;

5523 5524
	netif_tx_start_all_queues(netdev);

5525 5526 5527
	return 0;

err_up:
5528
	ixgbe_release_hw_control(adapter);
5529 5530 5531
	ixgbe_free_irq(adapter);
err_req_irq:
err_setup_rx:
5532
	ixgbe_free_all_rx_resources(adapter);
5533
err_setup_tx:
5534
	ixgbe_free_all_tx_resources(adapter);
5535 5536 5537 5538 5539 5540 5541 5542 5543 5544 5545 5546 5547 5548 5549 5550 5551 5552 5553 5554 5555 5556 5557 5558 5559 5560
	ixgbe_reset(adapter);

	return err;
}

/**
 * ixgbe_close - Disables a network interface
 * @netdev: network interface device structure
 *
 * Returns 0, this is not allowed to fail
 *
 * The close entry point is called when an interface is de-activated
 * by the OS.  The hardware is still under the drivers control, but
 * needs to be disabled.  A global MAC reset is issued to stop the
 * hardware, and all transmit and receive resources are freed.
 **/
static int ixgbe_close(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	ixgbe_down(adapter);
	ixgbe_free_irq(adapter);

	ixgbe_free_all_tx_resources(adapter);
	ixgbe_free_all_rx_resources(adapter);

5561
	ixgbe_release_hw_control(adapter);
5562 5563 5564 5565

	return 0;
}

5566 5567 5568
#ifdef CONFIG_PM
static int ixgbe_resume(struct pci_dev *pdev)
{
5569 5570
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
5571 5572 5573 5574
	u32 err;

	pci_set_power_state(pdev, PCI_D0);
	pci_restore_state(pdev);
5575 5576 5577 5578 5579
	/*
	 * pci_restore_state clears dev->state_saved so call
	 * pci_save_state to restore it.
	 */
	pci_save_state(pdev);
5580 5581

	err = pci_enable_device_mem(pdev);
5582
	if (err) {
5583
		e_dev_err("Cannot enable PCI device from suspend\n");
5584 5585 5586 5587
		return err;
	}
	pci_set_master(pdev);

5588
	pci_wake_from_d3(pdev, false);
5589 5590 5591

	err = ixgbe_init_interrupt_scheme(adapter);
	if (err) {
5592
		e_dev_err("Cannot initialize interrupts for device\n");
5593 5594 5595 5596 5597
		return err;
	}

	ixgbe_reset(adapter);

5598 5599
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);

5600
	if (netif_running(netdev)) {
5601
		err = ixgbe_open(netdev);
5602 5603 5604 5605 5606 5607 5608 5609 5610
		if (err)
			return err;
	}

	netif_device_attach(netdev);

	return 0;
}
#endif /* CONFIG_PM */
5611 5612

static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
5613
{
5614 5615
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
5616 5617 5618
	struct ixgbe_hw *hw = &adapter->hw;
	u32 ctrl, fctrl;
	u32 wufc = adapter->wol;
5619 5620 5621 5622 5623 5624 5625 5626 5627 5628 5629 5630 5631
#ifdef CONFIG_PM
	int retval = 0;
#endif

	netif_device_detach(netdev);

	if (netif_running(netdev)) {
		ixgbe_down(adapter);
		ixgbe_free_irq(adapter);
		ixgbe_free_all_tx_resources(adapter);
		ixgbe_free_all_rx_resources(adapter);
	}

5632
	ixgbe_clear_interrupt_scheme(adapter);
5633 5634 5635 5636
#ifdef CONFIG_DCB
	kfree(adapter->ixgbe_ieee_pfc);
	kfree(adapter->ixgbe_ieee_ets);
#endif
5637

5638 5639 5640 5641
#ifdef CONFIG_PM
	retval = pci_save_state(pdev);
	if (retval)
		return retval;
5642

5643
#endif
5644 5645
	if (wufc) {
		ixgbe_set_rx_mode(netdev);
5646

5647 5648 5649 5650 5651 5652 5653 5654 5655 5656 5657 5658 5659 5660 5661 5662 5663
		/* turn on all-multi mode if wake on multicast is enabled */
		if (wufc & IXGBE_WUFC_MC) {
			fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
			fctrl |= IXGBE_FCTRL_MPE;
			IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
		}

		ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
		ctrl |= IXGBE_CTRL_GIO_DIS;
		IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);

		IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
	} else {
		IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
		IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
	}

5664 5665
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
5666
		pci_wake_from_d3(pdev, false);
5667 5668
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5669
	case ixgbe_mac_X540:
5670 5671 5672 5673 5674
		pci_wake_from_d3(pdev, !!wufc);
		break;
	default:
		break;
	}
5675

5676 5677
	*enable_wake = !!wufc;

5678 5679 5680 5681
	ixgbe_release_hw_control(adapter);

	pci_disable_device(pdev);

5682 5683 5684 5685 5686 5687 5688 5689 5690 5691 5692 5693 5694 5695 5696 5697 5698 5699 5700
	return 0;
}

#ifdef CONFIG_PM
static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
{
	int retval;
	bool wake;

	retval = __ixgbe_shutdown(pdev, &wake);
	if (retval)
		return retval;

	if (wake) {
		pci_prepare_to_sleep(pdev);
	} else {
		pci_wake_from_d3(pdev, false);
		pci_set_power_state(pdev, PCI_D3hot);
	}
5701 5702 5703

	return 0;
}
5704
#endif /* CONFIG_PM */
5705 5706 5707

static void ixgbe_shutdown(struct pci_dev *pdev)
{
5708 5709 5710 5711 5712 5713 5714 5715
	bool wake;

	__ixgbe_shutdown(pdev, &wake);

	if (system_state == SYSTEM_POWER_OFF) {
		pci_wake_from_d3(pdev, wake);
		pci_set_power_state(pdev, PCI_D3hot);
	}
5716 5717
}

5718 5719 5720 5721 5722 5723
/**
 * ixgbe_update_stats - Update the board statistics counters.
 * @adapter: board private structure
 **/
void ixgbe_update_stats(struct ixgbe_adapter *adapter)
{
5724
	struct net_device *netdev = adapter->netdev;
5725
	struct ixgbe_hw *hw = &adapter->hw;
5726
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
5727 5728
	u64 total_mpc = 0;
	u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
5729 5730 5731
	u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
	u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
	u64 bytes = 0, packets = 0;
5732

5733 5734 5735 5736
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

5737
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
A
Alexander Duyck 已提交
5738
		u64 rsc_count = 0;
5739
		u64 rsc_flush = 0;
5740 5741
		for (i = 0; i < 16; i++)
			adapter->hw_rx_no_dma_resources +=
5742
				IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
5743
		for (i = 0; i < adapter->num_rx_queues; i++) {
5744 5745
			rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
			rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
5746 5747 5748
		}
		adapter->rsc_total_count = rsc_count;
		adapter->rsc_total_flush = rsc_flush;
5749 5750
	}

5751 5752 5753 5754 5755 5756 5757 5758 5759 5760 5761 5762 5763 5764 5765 5766
	for (i = 0; i < adapter->num_rx_queues; i++) {
		struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
		non_eop_descs += rx_ring->rx_stats.non_eop_descs;
		alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
		alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
		bytes += rx_ring->stats.bytes;
		packets += rx_ring->stats.packets;
	}
	adapter->non_eop_descs = non_eop_descs;
	adapter->alloc_rx_page_failed = alloc_rx_page_failed;
	adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
	netdev->stats.rx_bytes = bytes;
	netdev->stats.rx_packets = packets;

	bytes = 0;
	packets = 0;
J
Jesse Brandeburg 已提交
5767
	/* gather some stats to the adapter struct that are per queue */
5768 5769 5770 5771 5772 5773 5774
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
		restart_queue += tx_ring->tx_stats.restart_queue;
		tx_busy += tx_ring->tx_stats.tx_busy;
		bytes += tx_ring->stats.bytes;
		packets += tx_ring->stats.packets;
	}
5775
	adapter->restart_queue = restart_queue;
5776 5777 5778
	adapter->tx_busy = tx_busy;
	netdev->stats.tx_bytes = bytes;
	netdev->stats.tx_packets = packets;
J
Jesse Brandeburg 已提交
5779

5780
	hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
5781 5782 5783 5784
	for (i = 0; i < 8; i++) {
		/* for packet buffers not used, the register should read 0 */
		mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
		missed_rx += mpc;
5785 5786
		hwstats->mpc[i] += mpc;
		total_mpc += hwstats->mpc[i];
5787
		if (hw->mac.type == ixgbe_mac_82598EB)
5788 5789 5790 5791 5792
			hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
		hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
		hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
		hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
		hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
5793 5794
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
5795 5796
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
5797 5798
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5799
		case ixgbe_mac_X540:
5800 5801 5802 5803 5804
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
			break;
		default:
			break;
5805
		}
5806 5807
		hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
		hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
5808
	}
5809
	hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
5810
	/* work around hardware counting issue */
5811
	hwstats->gprc -= missed_rx;
5812

5813 5814
	ixgbe_update_xoff_received(adapter);

5815
	/* 82598 hardware only has a 32 bit counter in the high register */
5816 5817 5818 5819 5820 5821 5822 5823
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5824
	case ixgbe_mac_X540:
5825
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
5826
		IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
5827
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
5828
		IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
5829
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
5830
		IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
5831 5832 5833
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
		hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
		hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
5834
#ifdef IXGBE_FCOE
5835 5836 5837 5838 5839 5840
		hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
		hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
		hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
		hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
		hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
		hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
5841
#endif /* IXGBE_FCOE */
5842 5843 5844
		break;
	default:
		break;
5845
	}
5846
	bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
5847 5848
	hwstats->bprc += bprc;
	hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
5849
	if (hw->mac.type == ixgbe_mac_82598EB)
5850 5851 5852 5853 5854 5855 5856 5857 5858
		hwstats->mprc -= bprc;
	hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
	hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
	hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
	hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
	hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
	hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
	hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
	hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
5859
	lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
5860
	hwstats->lxontxc += lxon;
5861
	lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
5862 5863 5864 5865
	hwstats->lxofftxc += lxoff;
	hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
	hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
	hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
5866 5867 5868 5869
	/*
	 * 82598 errata - tx of flow control packets is included in tx counters
	 */
	xon_off_tot = lxon + lxoff;
5870 5871 5872 5873 5874 5875 5876 5877 5878 5879 5880 5881 5882 5883 5884
	hwstats->gptc -= xon_off_tot;
	hwstats->mptc -= xon_off_tot;
	hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
	hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
	hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
	hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
	hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
	hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
	hwstats->ptc64 -= xon_off_tot;
	hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
	hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
	hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
	hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
	hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
	hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
5885 5886

	/* Fill out the OS statistics structure */
5887
	netdev->stats.multicast = hwstats->mprc;
5888 5889

	/* Rx Errors */
5890
	netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
5891
	netdev->stats.rx_dropped = 0;
5892 5893
	netdev->stats.rx_length_errors = hwstats->rlec;
	netdev->stats.rx_crc_errors = hwstats->crcerrs;
5894
	netdev->stats.rx_missed_errors = total_mpc;
5895 5896 5897 5898 5899 5900 5901 5902 5903
}

/**
 * ixgbe_watchdog - Timer Call-back
 * @data: pointer to adapter cast into an unsigned long
 **/
static void ixgbe_watchdog(unsigned long data)
{
	struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
5904
	struct ixgbe_hw *hw = &adapter->hw;
5905 5906
	u64 eics = 0;
	int i;
5907

5908 5909 5910 5911
	/*
	 *  Do the watchdog outside of interrupt context due to the lovely
	 * delays that some of the newer hardware requires
	 */
5912

5913 5914
	if (test_bit(__IXGBE_DOWN, &adapter->state))
		goto watchdog_short_circuit;
5915

5916 5917 5918 5919 5920 5921 5922 5923 5924 5925 5926 5927 5928 5929 5930 5931
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		/*
		 * for legacy and MSI interrupts don't set any bits
		 * that are enabled for EIAM, because this operation
		 * would set *both* EIMS and EICS for any bit in EIAM
		 */
		IXGBE_WRITE_REG(hw, IXGBE_EICS,
			(IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
		goto watchdog_reschedule;
	}

	/* get one bit for every active tx/rx interrupt vector */
	for (i = 0; i < adapter->num_msix_vectors - NON_Q_VECTORS; i++) {
		struct ixgbe_q_vector *qv = adapter->q_vector[i];
		if (qv->rxr_count || qv->txr_count)
			eics |= ((u64)1 << i);
5932
	}
5933

5934 5935 5936 5937 5938 5939 5940 5941
	/* Cause software interrupt to ensure rx rings are cleaned */
	ixgbe_irq_rearm_queues(adapter, eics);

watchdog_reschedule:
	/* Reset the timer */
	mod_timer(&adapter->watchdog_timer, round_jiffies(jiffies + 2 * HZ));

watchdog_short_circuit:
5942 5943 5944
	schedule_work(&adapter->watchdog_task);
}

5945 5946 5947 5948 5949 5950 5951
/**
 * ixgbe_multispeed_fiber_task - worker thread to configure multispeed fiber
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_multispeed_fiber_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
5952 5953
						     struct ixgbe_adapter,
						     multispeed_fiber_task);
5954 5955
	struct ixgbe_hw *hw = &adapter->hw;
	u32 autoneg;
5956
	bool negotiation;
5957 5958

	adapter->flags |= IXGBE_FLAG_IN_SFP_LINK_TASK;
5959 5960
	autoneg = hw->phy.autoneg_advertised;
	if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
5961
		hw->mac.ops.get_link_capabilities(hw, &autoneg, &negotiation);
5962
	hw->mac.autotry_restart = false;
5963 5964
	if (hw->mac.ops.setup_link)
		hw->mac.ops.setup_link(hw, autoneg, negotiation, true);
5965 5966 5967 5968 5969 5970 5971 5972 5973 5974 5975
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->flags &= ~IXGBE_FLAG_IN_SFP_LINK_TASK;
}

/**
 * ixgbe_sfp_config_module_task - worker thread to configure a new SFP+ module
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_sfp_config_module_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
5976 5977
						     struct ixgbe_adapter,
						     sfp_config_module_task);
5978 5979 5980 5981
	struct ixgbe_hw *hw = &adapter->hw;
	u32 err;

	adapter->flags |= IXGBE_FLAG_IN_SFP_MOD_TASK;
5982 5983 5984

	/* Time for electrical oscillations to settle down */
	msleep(100);
5985
	err = hw->phy.ops.identify_sfp(hw);
5986

5987
	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
5988 5989 5990 5991
		e_dev_err("failed to initialize because an unsupported SFP+ "
			  "module type was detected.\n");
		e_dev_err("Reload the driver after installing a supported "
			  "module.\n");
5992
		unregister_netdev(adapter->netdev);
5993 5994
		return;
	}
5995 5996
	if (hw->mac.ops.setup_sfp)
		hw->mac.ops.setup_sfp(hw);
5997

5998
	if (!(adapter->flags & IXGBE_FLAG_IN_SFP_LINK_TASK))
5999 6000 6001 6002 6003
		/* This will also work for DA Twinax connections */
		schedule_work(&adapter->multispeed_fiber_task);
	adapter->flags &= ~IXGBE_FLAG_IN_SFP_MOD_TASK;
}

6004 6005 6006 6007 6008 6009 6010
/**
 * ixgbe_fdir_reinit_task - worker thread to reinit FDIR filter table
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_fdir_reinit_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
6011 6012
						     struct ixgbe_adapter,
						     fdir_reinit_task);
6013 6014 6015 6016 6017
	struct ixgbe_hw *hw = &adapter->hw;
	int i;

	if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
		for (i = 0; i < adapter->num_tx_queues; i++)
A
Alexander Duyck 已提交
6018 6019
			set_bit(__IXGBE_TX_FDIR_INIT_DONE,
				&(adapter->tx_ring[i]->state));
6020
	} else {
6021
		e_err(probe, "failed to finish FDIR re-initialization, "
6022
		      "ignored adding FDIR ATR filters\n");
6023 6024 6025 6026 6027
	}
	/* Done FDIR Re-initialization, enable transmits */
	netif_tx_start_all_queues(adapter->netdev);
}

6028 6029 6030 6031 6032 6033 6034 6035 6036 6037 6038 6039 6040 6041 6042 6043 6044 6045 6046 6047
static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
{
	u32 ssvpc;

	/* Do not perform spoof check for 82598 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		return;

	ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);

	/*
	 * ssvpc register is cleared on read, if zero then no
	 * spoofed packets in the last interval.
	 */
	if (!ssvpc)
		return;

	e_warn(drv, "%d Spoofed packets detected\n", ssvpc);
}

6048 6049
static DEFINE_MUTEX(ixgbe_watchdog_lock);

6050
/**
6051 6052
 * ixgbe_watchdog_task - worker thread to bring link up
 * @work: pointer to work_struct containing our data
6053 6054 6055 6056
 **/
static void ixgbe_watchdog_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
6057 6058
						     struct ixgbe_adapter,
						     watchdog_task);
6059 6060
	struct net_device *netdev = adapter->netdev;
	struct ixgbe_hw *hw = &adapter->hw;
6061 6062
	u32 link_speed;
	bool link_up;
6063 6064 6065
	int i;
	struct ixgbe_ring *tx_ring;
	int some_tx_pending = 0;
6066

6067 6068 6069 6070
	mutex_lock(&ixgbe_watchdog_lock);

	link_up = adapter->link_up;
	link_speed = adapter->link_speed;
6071 6072 6073

	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE) {
		hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
6074 6075 6076 6077
		if (link_up) {
#ifdef CONFIG_DCB
			if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
				for (i = 0; i < MAX_TRAFFIC_CLASS; i++)
6078
					hw->mac.ops.fc_enable(hw, i);
6079
			} else {
6080
				hw->mac.ops.fc_enable(hw, 0);
6081 6082
			}
#else
6083
			hw->mac.ops.fc_enable(hw, 0);
6084 6085 6086
#endif
		}

6087 6088
		if (link_up ||
		    time_after(jiffies, (adapter->link_check_timeout +
6089
					 IXGBE_TRY_LINK_TIMEOUT))) {
6090
			adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
6091
			IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
6092 6093 6094 6095
		}
		adapter->link_up = link_up;
		adapter->link_speed = link_speed;
	}
6096 6097 6098

	if (link_up) {
		if (!netif_carrier_ok(netdev)) {
6099 6100
			bool flow_rx, flow_tx;

6101 6102
			switch (hw->mac.type) {
			case ixgbe_mac_82598EB: {
6103 6104
				u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
				u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
6105 6106
				flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
				flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
6107
			}
6108
				break;
D
Don Skidmore 已提交
6109 6110
			case ixgbe_mac_82599EB:
			case ixgbe_mac_X540: {
6111 6112 6113 6114 6115 6116 6117 6118 6119 6120 6121
				u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
				u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
				flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
				flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
			}
				break;
			default:
				flow_tx = false;
				flow_rx = false;
				break;
			}
6122

6123
			e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
6124
			       (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
6125 6126
			       "10 Gbps" :
			       (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
6127 6128 6129 6130
			       "1 Gbps" :
			       (link_speed == IXGBE_LINK_SPEED_100_FULL ?
			       "100 Mbps" :
			       "unknown speed"))),
6131
			       ((flow_rx && flow_tx) ? "RX/TX" :
6132 6133
			       (flow_rx ? "RX" :
			       (flow_tx ? "TX" : "None"))));
6134 6135 6136 6137

			netif_carrier_on(netdev);
		} else {
			/* Force detection of hung controller */
A
Alexander Duyck 已提交
6138 6139 6140 6141
			for (i = 0; i < adapter->num_tx_queues; i++) {
				tx_ring = adapter->tx_ring[i];
				set_check_for_tx_hang(tx_ring);
			}
6142 6143
		}
	} else {
6144 6145
		adapter->link_up = false;
		adapter->link_speed = 0;
6146
		if (netif_carrier_ok(netdev)) {
6147
			e_info(drv, "NIC Link is Down\n");
6148 6149 6150 6151
			netif_carrier_off(netdev);
		}
	}

6152 6153
	if (!netif_carrier_ok(netdev)) {
		for (i = 0; i < adapter->num_tx_queues; i++) {
6154
			tx_ring = adapter->tx_ring[i];
6155 6156 6157 6158 6159 6160 6161 6162 6163 6164 6165 6166 6167 6168 6169 6170
			if (tx_ring->next_to_use != tx_ring->next_to_clean) {
				some_tx_pending = 1;
				break;
			}
		}

		if (some_tx_pending) {
			/* We've lost link, so the controller stops DMA,
			 * but we've got queued Tx work that's never going
			 * to get done, so reset controller to flush Tx.
			 * (Do the reset outside of interrupt context).
			 */
			 schedule_work(&adapter->reset_task);
		}
	}

6171
	ixgbe_spoof_check(adapter);
6172
	ixgbe_update_stats(adapter);
6173
	mutex_unlock(&ixgbe_watchdog_lock);
6174 6175 6176
}

static int ixgbe_tso(struct ixgbe_adapter *adapter,
6177
		     struct ixgbe_ring *tx_ring, struct sk_buff *skb,
6178
		     u32 tx_flags, u8 *hdr_len, __be16 protocol)
6179 6180 6181 6182 6183
{
	struct ixgbe_adv_tx_context_desc *context_desc;
	unsigned int i;
	int err;
	struct ixgbe_tx_buffer *tx_buffer_info;
J
Jesse Brandeburg 已提交
6184 6185
	u32 vlan_macip_lens = 0, type_tucmd_mlhl;
	u32 mss_l4len_idx, l4len;
6186 6187 6188 6189 6190 6191 6192 6193 6194 6195

	if (skb_is_gso(skb)) {
		if (skb_header_cloned(skb)) {
			err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
			if (err)
				return err;
		}
		l4len = tcp_hdrlen(skb);
		*hdr_len += l4len;

6196
		if (protocol == htons(ETH_P_IP)) {
6197 6198 6199 6200
			struct iphdr *iph = ip_hdr(skb);
			iph->tot_len = 0;
			iph->check = 0;
			tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6201 6202 6203
								 iph->daddr, 0,
								 IPPROTO_TCP,
								 0);
6204
		} else if (skb_is_gso_v6(skb)) {
6205 6206 6207
			ipv6_hdr(skb)->payload_len = 0;
			tcp_hdr(skb)->check =
			    ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
6208 6209
					     &ipv6_hdr(skb)->daddr,
					     0, IPPROTO_TCP, 0);
6210 6211 6212 6213 6214
		}

		i = tx_ring->next_to_use;

		tx_buffer_info = &tx_ring->tx_buffer_info[i];
6215
		context_desc = IXGBE_TX_CTXTDESC_ADV(tx_ring, i);
6216 6217 6218 6219 6220 6221

		/* VLAN MACLEN IPLEN */
		if (tx_flags & IXGBE_TX_FLAGS_VLAN)
			vlan_macip_lens |=
			    (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
		vlan_macip_lens |= ((skb_network_offset(skb)) <<
6222
				    IXGBE_ADVTXD_MACLEN_SHIFT);
6223 6224 6225 6226 6227 6228 6229 6230 6231
		*hdr_len += skb_network_offset(skb);
		vlan_macip_lens |=
		    (skb_transport_header(skb) - skb_network_header(skb));
		*hdr_len +=
		    (skb_transport_header(skb) - skb_network_header(skb));
		context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
		context_desc->seqnum_seed = 0;

		/* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
J
Jesse Brandeburg 已提交
6232
		type_tucmd_mlhl = (IXGBE_TXD_CMD_DEXT |
6233
				   IXGBE_ADVTXD_DTYP_CTXT);
6234

6235
		if (protocol == htons(ETH_P_IP))
6236 6237 6238 6239 6240
			type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV4;
		type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
		context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);

		/* MSS L4LEN IDX */
J
Jesse Brandeburg 已提交
6241
		mss_l4len_idx =
6242 6243
		    (skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT);
		mss_l4len_idx |= (l4len << IXGBE_ADVTXD_L4LEN_SHIFT);
6244 6245
		/* use index 1 for TSO */
		mss_l4len_idx |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
6246 6247 6248 6249 6250 6251 6252 6253 6254 6255 6256 6257 6258 6259 6260
		context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);

		tx_buffer_info->time_stamp = jiffies;
		tx_buffer_info->next_to_watch = i;

		i++;
		if (i == tx_ring->count)
			i = 0;
		tx_ring->next_to_use = i;

		return true;
	}
	return false;
}

6261 6262
static u32 ixgbe_psum(struct ixgbe_adapter *adapter, struct sk_buff *skb,
		      __be16 protocol)
6263 6264 6265 6266 6267 6268 6269 6270 6271 6272 6273 6274 6275 6276 6277 6278 6279 6280 6281 6282 6283 6284 6285 6286 6287 6288 6289 6290 6291
{
	u32 rtn = 0;

	switch (protocol) {
	case cpu_to_be16(ETH_P_IP):
		rtn |= IXGBE_ADVTXD_TUCMD_IPV4;
		switch (ip_hdr(skb)->protocol) {
		case IPPROTO_TCP:
			rtn |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
			break;
		case IPPROTO_SCTP:
			rtn |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
			break;
		}
		break;
	case cpu_to_be16(ETH_P_IPV6):
		/* XXX what about other V6 headers?? */
		switch (ipv6_hdr(skb)->nexthdr) {
		case IPPROTO_TCP:
			rtn |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
			break;
		case IPPROTO_SCTP:
			rtn |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
			break;
		}
		break;
	default:
		if (unlikely(net_ratelimit()))
			e_warn(probe, "partial checksum but proto=%x!\n",
6292
			       protocol);
6293 6294 6295 6296 6297 6298
		break;
	}

	return rtn;
}

6299
static bool ixgbe_tx_csum(struct ixgbe_adapter *adapter,
6300
			  struct ixgbe_ring *tx_ring,
6301 6302
			  struct sk_buff *skb, u32 tx_flags,
			  __be16 protocol)
6303 6304 6305 6306 6307 6308 6309 6310 6311 6312
{
	struct ixgbe_adv_tx_context_desc *context_desc;
	unsigned int i;
	struct ixgbe_tx_buffer *tx_buffer_info;
	u32 vlan_macip_lens = 0, type_tucmd_mlhl = 0;

	if (skb->ip_summed == CHECKSUM_PARTIAL ||
	    (tx_flags & IXGBE_TX_FLAGS_VLAN)) {
		i = tx_ring->next_to_use;
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
6313
		context_desc = IXGBE_TX_CTXTDESC_ADV(tx_ring, i);
6314 6315 6316 6317 6318

		if (tx_flags & IXGBE_TX_FLAGS_VLAN)
			vlan_macip_lens |=
			    (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
		vlan_macip_lens |= (skb_network_offset(skb) <<
6319
				    IXGBE_ADVTXD_MACLEN_SHIFT);
6320 6321
		if (skb->ip_summed == CHECKSUM_PARTIAL)
			vlan_macip_lens |= (skb_transport_header(skb) -
6322
					    skb_network_header(skb));
6323 6324 6325 6326 6327

		context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
		context_desc->seqnum_seed = 0;

		type_tucmd_mlhl |= (IXGBE_TXD_CMD_DEXT |
6328
				    IXGBE_ADVTXD_DTYP_CTXT);
6329

6330
		if (skb->ip_summed == CHECKSUM_PARTIAL)
6331
			type_tucmd_mlhl |= ixgbe_psum(adapter, skb, protocol);
6332 6333

		context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);
6334
		/* use index zero for tx checksum offload */
6335 6336 6337 6338
		context_desc->mss_l4len_idx = 0;

		tx_buffer_info->time_stamp = jiffies;
		tx_buffer_info->next_to_watch = i;
J
Jesse Brandeburg 已提交
6339

6340 6341 6342 6343 6344 6345 6346
		i++;
		if (i == tx_ring->count)
			i = 0;
		tx_ring->next_to_use = i;

		return true;
	}
J
Jesse Brandeburg 已提交
6347

6348 6349 6350 6351
	return false;
}

static int ixgbe_tx_map(struct ixgbe_adapter *adapter,
6352 6353
			struct ixgbe_ring *tx_ring,
			struct sk_buff *skb, u32 tx_flags,
6354
			unsigned int first, const u8 hdr_len)
6355
{
6356
	struct device *dev = tx_ring->dev;
6357
	struct ixgbe_tx_buffer *tx_buffer_info;
6358 6359
	unsigned int len;
	unsigned int total = skb->len;
6360 6361 6362
	unsigned int offset = 0, size, count = 0, i;
	unsigned int nr_frags = skb_shinfo(skb)->nr_frags;
	unsigned int f;
6363 6364
	unsigned int bytecount = skb->len;
	u16 gso_segs = 1;
6365 6366 6367

	i = tx_ring->next_to_use;

6368 6369 6370 6371 6372
	if (tx_flags & IXGBE_TX_FLAGS_FCOE)
		/* excluding fcoe_crc_eof for FCoE */
		total -= sizeof(struct fcoe_crc_eof);

	len = min(skb_headlen(skb), total);
6373 6374 6375 6376 6377
	while (len) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
		size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);

		tx_buffer_info->length = size;
6378
		tx_buffer_info->mapped_as_page = false;
6379
		tx_buffer_info->dma = dma_map_single(dev,
6380
						     skb->data + offset,
6381
						     size, DMA_TO_DEVICE);
6382
		if (dma_mapping_error(dev, tx_buffer_info->dma))
6383
			goto dma_error;
6384 6385 6386 6387
		tx_buffer_info->time_stamp = jiffies;
		tx_buffer_info->next_to_watch = i;

		len -= size;
6388
		total -= size;
6389 6390
		offset += size;
		count++;
6391 6392 6393 6394 6395 6396

		if (len) {
			i++;
			if (i == tx_ring->count)
				i = 0;
		}
6397 6398 6399 6400 6401 6402
	}

	for (f = 0; f < nr_frags; f++) {
		struct skb_frag_struct *frag;

		frag = &skb_shinfo(skb)->frags[f];
6403
		len = min((unsigned int)frag->size, total);
6404
		offset = frag->page_offset;
6405 6406

		while (len) {
6407 6408 6409 6410
			i++;
			if (i == tx_ring->count)
				i = 0;

6411 6412 6413 6414
			tx_buffer_info = &tx_ring->tx_buffer_info[i];
			size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);

			tx_buffer_info->length = size;
6415
			tx_buffer_info->dma = dma_map_page(dev,
6416 6417
							   frag->page,
							   offset, size,
6418
							   DMA_TO_DEVICE);
6419
			tx_buffer_info->mapped_as_page = true;
6420
			if (dma_mapping_error(dev, tx_buffer_info->dma))
6421
				goto dma_error;
6422 6423 6424 6425
			tx_buffer_info->time_stamp = jiffies;
			tx_buffer_info->next_to_watch = i;

			len -= size;
6426
			total -= size;
6427 6428 6429
			offset += size;
			count++;
		}
6430 6431
		if (total == 0)
			break;
6432
	}
6433

6434 6435 6436 6437 6438 6439 6440 6441 6442 6443 6444 6445 6446
	if (tx_flags & IXGBE_TX_FLAGS_TSO)
		gso_segs = skb_shinfo(skb)->gso_segs;
#ifdef IXGBE_FCOE
	/* adjust for FCoE Sequence Offload */
	else if (tx_flags & IXGBE_TX_FLAGS_FSO)
		gso_segs = DIV_ROUND_UP(skb->len - hdr_len,
					skb_shinfo(skb)->gso_size);
#endif /* IXGBE_FCOE */
	bytecount += (gso_segs - 1) * hdr_len;

	/* multiply data chunks by size of headers */
	tx_ring->tx_buffer_info[i].bytecount = bytecount;
	tx_ring->tx_buffer_info[i].gso_segs = gso_segs;
6447 6448 6449
	tx_ring->tx_buffer_info[i].skb = skb;
	tx_ring->tx_buffer_info[first].next_to_watch = i;

6450 6451 6452
	return count;

dma_error:
6453
	e_dev_err("TX DMA map failed\n");
6454 6455 6456 6457 6458

	/* clear timestamp and dma mappings for failed tx_buffer_info map */
	tx_buffer_info->dma = 0;
	tx_buffer_info->time_stamp = 0;
	tx_buffer_info->next_to_watch = 0;
6459 6460
	if (count)
		count--;
6461 6462

	/* clear timestamp and dma mappings for remaining portion of packet */
6463
	while (count--) {
6464
		if (i == 0)
6465
			i += tx_ring->count;
6466
		i--;
6467
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
6468
		ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
6469 6470
	}

6471
	return 0;
6472 6473
}

6474
static void ixgbe_tx_queue(struct ixgbe_ring *tx_ring,
6475
			   int tx_flags, int count, u32 paylen, u8 hdr_len)
6476 6477 6478 6479 6480 6481 6482 6483 6484 6485 6486 6487 6488 6489 6490 6491 6492 6493
{
	union ixgbe_adv_tx_desc *tx_desc = NULL;
	struct ixgbe_tx_buffer *tx_buffer_info;
	u32 olinfo_status = 0, cmd_type_len = 0;
	unsigned int i;
	u32 txd_cmd = IXGBE_TXD_CMD_EOP | IXGBE_TXD_CMD_RS | IXGBE_TXD_CMD_IFCS;

	cmd_type_len |= IXGBE_ADVTXD_DTYP_DATA;

	cmd_type_len |= IXGBE_ADVTXD_DCMD_IFCS | IXGBE_ADVTXD_DCMD_DEXT;

	if (tx_flags & IXGBE_TX_FLAGS_VLAN)
		cmd_type_len |= IXGBE_ADVTXD_DCMD_VLE;

	if (tx_flags & IXGBE_TX_FLAGS_TSO) {
		cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;

		olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
6494
				 IXGBE_ADVTXD_POPTS_SHIFT;
6495

6496 6497
		/* use index 1 context for tso */
		olinfo_status |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
6498 6499
		if (tx_flags & IXGBE_TX_FLAGS_IPV4)
			olinfo_status |= IXGBE_TXD_POPTS_IXSM <<
6500
					 IXGBE_ADVTXD_POPTS_SHIFT;
6501 6502 6503

	} else if (tx_flags & IXGBE_TX_FLAGS_CSUM)
		olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
6504
				 IXGBE_ADVTXD_POPTS_SHIFT;
6505

6506 6507 6508 6509 6510 6511 6512
	if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
		olinfo_status |= IXGBE_ADVTXD_CC;
		olinfo_status |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
		if (tx_flags & IXGBE_TX_FLAGS_FSO)
			cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;
	}

6513 6514 6515 6516 6517
	olinfo_status |= ((paylen - hdr_len) << IXGBE_ADVTXD_PAYLEN_SHIFT);

	i = tx_ring->next_to_use;
	while (count--) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
6518
		tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
6519 6520
		tx_desc->read.buffer_addr = cpu_to_le64(tx_buffer_info->dma);
		tx_desc->read.cmd_type_len =
6521
			cpu_to_le32(cmd_type_len | tx_buffer_info->length);
6522 6523 6524 6525 6526 6527 6528 6529 6530 6531 6532 6533 6534 6535 6536 6537 6538
		tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
		i++;
		if (i == tx_ring->count)
			i = 0;
	}

	tx_desc->read.cmd_type_len |= cpu_to_le32(txd_cmd);

	/*
	 * Force memory writes to complete before letting h/w
	 * know there are new descriptors to fetch.  (Only
	 * applicable for weak-ordered memory model archs,
	 * such as IA-64).
	 */
	wmb();

	tx_ring->next_to_use = i;
6539
	writel(i, tx_ring->tail);
6540 6541
}

6542 6543 6544 6545 6546 6547 6548 6549 6550 6551 6552
static void ixgbe_atr(struct ixgbe_ring *ring, struct sk_buff *skb,
		      u32 tx_flags, __be16 protocol)
{
	struct ixgbe_q_vector *q_vector = ring->q_vector;
	union ixgbe_atr_hash_dword input = { .dword = 0 };
	union ixgbe_atr_hash_dword common = { .dword = 0 };
	union {
		unsigned char *network;
		struct iphdr *ipv4;
		struct ipv6hdr *ipv6;
	} hdr;
6553
	struct tcphdr *th;
6554
	__be16 vlan_id;
6555

6556 6557 6558 6559 6560 6561
	/* if ring doesn't have a interrupt vector, cannot perform ATR */
	if (!q_vector)
		return;

	/* do nothing if sampling is disabled */
	if (!ring->atr_sample_rate)
6562
		return;
6563

6564
	ring->atr_count++;
6565

6566 6567 6568 6569 6570 6571 6572 6573 6574
	/* snag network header to get L4 type and address */
	hdr.network = skb_network_header(skb);

	/* Currently only IPv4/IPv6 with TCP is supported */
	if ((protocol != __constant_htons(ETH_P_IPV6) ||
	     hdr.ipv6->nexthdr != IPPROTO_TCP) &&
	    (protocol != __constant_htons(ETH_P_IP) ||
	     hdr.ipv4->protocol != IPPROTO_TCP))
		return;
6575 6576

	th = tcp_hdr(skb);
6577

6578 6579 6580 6581 6582 6583 6584 6585 6586 6587 6588 6589 6590 6591 6592 6593 6594 6595 6596 6597 6598 6599 6600 6601 6602 6603 6604 6605 6606 6607 6608 6609 6610 6611 6612 6613 6614 6615 6616 6617 6618 6619 6620 6621 6622 6623
	/* skip this packet since the socket is closing */
	if (th->fin)
		return;

	/* sample on all syn packets or once every atr sample count */
	if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
		return;

	/* reset sample count */
	ring->atr_count = 0;

	vlan_id = htons(tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);

	/*
	 * src and dst are inverted, think how the receiver sees them
	 *
	 * The input is broken into two sections, a non-compressed section
	 * containing vm_pool, vlan_id, and flow_type.  The rest of the data
	 * is XORed together and stored in the compressed dword.
	 */
	input.formatted.vlan_id = vlan_id;

	/*
	 * since src port and flex bytes occupy the same word XOR them together
	 * and write the value to source port portion of compressed dword
	 */
	if (vlan_id)
		common.port.src ^= th->dest ^ __constant_htons(ETH_P_8021Q);
	else
		common.port.src ^= th->dest ^ protocol;
	common.port.dst ^= th->source;

	if (protocol == __constant_htons(ETH_P_IP)) {
		input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
		common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
	} else {
		input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
		common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
			     hdr.ipv6->saddr.s6_addr32[1] ^
			     hdr.ipv6->saddr.s6_addr32[2] ^
			     hdr.ipv6->saddr.s6_addr32[3] ^
			     hdr.ipv6->daddr.s6_addr32[0] ^
			     hdr.ipv6->daddr.s6_addr32[1] ^
			     hdr.ipv6->daddr.s6_addr32[2] ^
			     hdr.ipv6->daddr.s6_addr32[3];
	}
6624 6625

	/* This assumes the Rx queue and Tx queue are bound to the same CPU */
6626 6627
	ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
					      input, common, ring->queue_index);
6628 6629
}

6630
static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, int size)
6631
{
6632
	netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
6633 6634 6635 6636 6637 6638 6639 6640 6641 6642 6643
	/* Herbert's original patch had:
	 *  smp_mb__after_netif_stop_queue();
	 * but since that doesn't exist yet, just open code it. */
	smp_mb();

	/* We need to check again in a case another CPU has just
	 * made room available. */
	if (likely(IXGBE_DESC_UNUSED(tx_ring) < size))
		return -EBUSY;

	/* A reprieve! - use start_queue because it doesn't call schedule */
6644
	netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
6645
	++tx_ring->tx_stats.restart_queue;
6646 6647 6648
	return 0;
}

6649
static int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, int size)
6650 6651 6652
{
	if (likely(IXGBE_DESC_UNUSED(tx_ring) >= size))
		return 0;
6653
	return __ixgbe_maybe_stop_tx(tx_ring, size);
6654 6655
}

6656 6657 6658
static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
6659
	int txq = smp_processor_id();
6660
#ifdef IXGBE_FCOE
6661 6662 6663 6664 6665 6666
	__be16 protocol;

	protocol = vlan_get_protocol(skb);

	if ((protocol == htons(ETH_P_FCOE)) ||
	    (protocol == htons(ETH_P_FIP))) {
6667 6668 6669 6670
		if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
			txq &= (adapter->ring_feature[RING_F_FCOE].indices - 1);
			txq += adapter->ring_feature[RING_F_FCOE].mask;
			return txq;
6671
#ifdef CONFIG_IXGBE_DCB
6672 6673 6674
		} else if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
			txq = adapter->fcoe.up;
			return txq;
6675
#endif
6676 6677 6678 6679
		}
	}
#endif

K
Krishna Kumar 已提交
6680 6681 6682
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
		while (unlikely(txq >= dev->real_num_tx_queues))
			txq -= dev->real_num_tx_queues;
6683
		return txq;
K
Krishna Kumar 已提交
6684
	}
6685

6686 6687 6688 6689 6690 6691 6692 6693
	if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
		if (skb->priority == TC_PRIO_CONTROL)
			txq = adapter->ring_feature[RING_F_DCB].indices-1;
		else
			txq = (skb->vlan_tci & IXGBE_TX_FLAGS_VLAN_PRIO_MASK)
			       >> 13;
		return txq;
	}
6694 6695 6696 6697

	return skb_tx_hash(dev, skb);
}

6698
netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
6699 6700
			  struct ixgbe_adapter *adapter,
			  struct ixgbe_ring *tx_ring)
6701 6702 6703
{
	unsigned int first;
	unsigned int tx_flags = 0;
6704
	u8 hdr_len = 0;
6705
	int tso;
6706 6707
	int count = 0;
	unsigned int f;
6708 6709 6710
	__be16 protocol;

	protocol = vlan_get_protocol(skb);
J
Jesse Brandeburg 已提交
6711

6712
	if (vlan_tx_tag_present(skb)) {
J
Jesse Brandeburg 已提交
6713
		tx_flags |= vlan_tx_tag_get(skb);
6714 6715
		if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
			tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
6716
			tx_flags |= ((skb->queue_mapping & 0x7) << 13);
6717 6718 6719
		}
		tx_flags <<= IXGBE_TX_FLAGS_VLAN_SHIFT;
		tx_flags |= IXGBE_TX_FLAGS_VLAN;
6720 6721
	} else if (adapter->flags & IXGBE_FLAG_DCB_ENABLED &&
		   skb->priority != TC_PRIO_CONTROL) {
6722 6723 6724
		tx_flags |= ((skb->queue_mapping & 0x7) << 13);
		tx_flags <<= IXGBE_TX_FLAGS_VLAN_SHIFT;
		tx_flags |= IXGBE_TX_FLAGS_VLAN;
6725
	}
6726

6727
#ifdef IXGBE_FCOE
6728 6729 6730
	/* for FCoE with DCB, we force the priority to what
	 * was specified by the switch */
	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED &&
6731 6732
	    (protocol == htons(ETH_P_FCOE) ||
	     protocol == htons(ETH_P_FIP))) {
6733 6734 6735 6736 6737 6738 6739 6740
#ifdef CONFIG_IXGBE_DCB
		if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
			tx_flags &= ~(IXGBE_TX_FLAGS_VLAN_PRIO_MASK
				      << IXGBE_TX_FLAGS_VLAN_SHIFT);
			tx_flags |= ((adapter->fcoe.up << 13)
				      << IXGBE_TX_FLAGS_VLAN_SHIFT);
		}
#endif
R
Robert Love 已提交
6741
		/* flag for FCoE offloads */
6742
		if (protocol == htons(ETH_P_FCOE))
R
Robert Love 已提交
6743
			tx_flags |= IXGBE_TX_FLAGS_FCOE;
6744
	}
R
Robert Love 已提交
6745 6746
#endif

6747
	/* four things can cause us to need a context descriptor */
J
Jesse Brandeburg 已提交
6748 6749
	if (skb_is_gso(skb) ||
	    (skb->ip_summed == CHECKSUM_PARTIAL) ||
6750 6751
	    (tx_flags & IXGBE_TX_FLAGS_VLAN) ||
	    (tx_flags & IXGBE_TX_FLAGS_FCOE))
6752 6753
		count++;

J
Jesse Brandeburg 已提交
6754 6755
	count += TXD_USE_COUNT(skb_headlen(skb));
	for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
6756 6757
		count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);

6758
	if (ixgbe_maybe_stop_tx(tx_ring, count)) {
6759
		tx_ring->tx_stats.tx_busy++;
6760 6761 6762 6763
		return NETDEV_TX_BUSY;
	}

	first = tx_ring->next_to_use;
6764 6765 6766 6767 6768 6769 6770 6771 6772 6773 6774 6775
	if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
#ifdef IXGBE_FCOE
		/* setup tx offload for FCoE */
		tso = ixgbe_fso(adapter, tx_ring, skb, tx_flags, &hdr_len);
		if (tso < 0) {
			dev_kfree_skb_any(skb);
			return NETDEV_TX_OK;
		}
		if (tso)
			tx_flags |= IXGBE_TX_FLAGS_FSO;
#endif /* IXGBE_FCOE */
	} else {
6776
		if (protocol == htons(ETH_P_IP))
6777
			tx_flags |= IXGBE_TX_FLAGS_IPV4;
6778 6779
		tso = ixgbe_tso(adapter, tx_ring, skb, tx_flags, &hdr_len,
				protocol);
6780 6781 6782 6783
		if (tso < 0) {
			dev_kfree_skb_any(skb);
			return NETDEV_TX_OK;
		}
6784

6785 6786
		if (tso)
			tx_flags |= IXGBE_TX_FLAGS_TSO;
6787 6788
		else if (ixgbe_tx_csum(adapter, tx_ring, skb, tx_flags,
				       protocol) &&
6789 6790 6791
			 (skb->ip_summed == CHECKSUM_PARTIAL))
			tx_flags |= IXGBE_TX_FLAGS_CSUM;
	}
6792

6793
	count = ixgbe_tx_map(adapter, tx_ring, skb, tx_flags, first, hdr_len);
6794
	if (count) {
6795
		/* add the ATR filter if ATR is on */
6796 6797
		if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
			ixgbe_atr(tx_ring, skb, tx_flags, protocol);
6798
		ixgbe_tx_queue(tx_ring, tx_flags, count, skb->len, hdr_len);
6799
		ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);
6800

6801 6802 6803 6804 6805
	} else {
		dev_kfree_skb_any(skb);
		tx_ring->tx_buffer_info[first].time_stamp = 0;
		tx_ring->next_to_use = first;
	}
6806 6807 6808 6809

	return NETDEV_TX_OK;
}

6810 6811 6812 6813 6814 6815
static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_ring *tx_ring;

	tx_ring = adapter->tx_ring[skb->queue_mapping];
6816
	return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
6817 6818
}

6819 6820 6821 6822 6823 6824 6825 6826 6827 6828
/**
 * ixgbe_set_mac - Change the Ethernet Address of the NIC
 * @netdev: network interface device structure
 * @p: pointer to an address structure
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_set_mac(struct net_device *netdev, void *p)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
6829
	struct ixgbe_hw *hw = &adapter->hw;
6830 6831 6832 6833 6834 6835
	struct sockaddr *addr = p;

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
6836
	memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
6837

6838 6839
	hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
			    IXGBE_RAH_AV);
6840 6841 6842 6843

	return 0;
}

6844 6845 6846 6847 6848 6849 6850 6851 6852 6853 6854 6855 6856 6857 6858 6859 6860 6861 6862 6863 6864 6865 6866 6867 6868 6869 6870 6871 6872 6873 6874 6875 6876 6877
static int
ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	u16 value;
	int rc;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
	if (!rc)
		rc = value;
	return rc;
}

static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
			    u16 addr, u16 value)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	return hw->phy.ops.write_reg(hw, addr, devad, value);
}

static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
}

6878 6879
/**
 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
6880
 * netdev->dev_addrs
6881 6882 6883 6884 6885 6886 6887 6888 6889 6890 6891 6892 6893 6894 6895 6896 6897 6898 6899 6900
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_add_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_mac_info *mac = &adapter->hw.mac;

	if (is_valid_ether_addr(mac->san_addr)) {
		rtnl_lock();
		err = dev_addr_add(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
		rtnl_unlock();
	}
	return err;
}

/**
 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
6901
 * netdev->dev_addrs
6902 6903 6904 6905 6906 6907 6908 6909 6910 6911 6912 6913 6914 6915 6916 6917 6918 6919
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_del_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_mac_info *mac = &adapter->hw.mac;

	if (is_valid_ether_addr(mac->san_addr)) {
		rtnl_lock();
		err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
		rtnl_unlock();
	}
	return err;
}

6920 6921 6922 6923 6924 6925 6926 6927 6928
#ifdef CONFIG_NET_POLL_CONTROLLER
/*
 * Polling 'interrupt' - used by things like netconsole to send skbs
 * without having to re-enable interrupts. It's not called while
 * the interrupt routine is executing.
 */
static void ixgbe_netpoll(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
6929
	int i;
6930

6931 6932 6933 6934
	/* if interface is down do nothing */
	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return;

6935
	adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
6936 6937 6938 6939 6940 6941 6942 6943 6944
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
		for (i = 0; i < num_q_vectors; i++) {
			struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
			ixgbe_msix_clean_many(0, q_vector);
		}
	} else {
		ixgbe_intr(adapter->pdev->irq, netdev);
	}
6945 6946 6947 6948
	adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
}
#endif

E
Eric Dumazet 已提交
6949 6950 6951 6952 6953 6954
static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
						   struct rtnl_link_stats64 *stats)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int i;

E
Eric Dumazet 已提交
6955
	rcu_read_lock();
E
Eric Dumazet 已提交
6956
	for (i = 0; i < adapter->num_rx_queues; i++) {
E
Eric Dumazet 已提交
6957
		struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
E
Eric Dumazet 已提交
6958 6959 6960
		u64 bytes, packets;
		unsigned int start;

E
Eric Dumazet 已提交
6961 6962 6963 6964 6965 6966 6967 6968 6969
		if (ring) {
			do {
				start = u64_stats_fetch_begin_bh(&ring->syncp);
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
			} while (u64_stats_fetch_retry_bh(&ring->syncp, start));
			stats->rx_packets += packets;
			stats->rx_bytes   += bytes;
		}
E
Eric Dumazet 已提交
6970
	}
E
Eric Dumazet 已提交
6971 6972 6973 6974 6975 6976 6977 6978 6979 6980 6981 6982 6983 6984 6985 6986

	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
		u64 bytes, packets;
		unsigned int start;

		if (ring) {
			do {
				start = u64_stats_fetch_begin_bh(&ring->syncp);
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
			} while (u64_stats_fetch_retry_bh(&ring->syncp, start));
			stats->tx_packets += packets;
			stats->tx_bytes   += bytes;
		}
	}
E
Eric Dumazet 已提交
6987
	rcu_read_unlock();
E
Eric Dumazet 已提交
6988 6989 6990 6991 6992 6993 6994 6995 6996 6997
	/* following stats updated by ixgbe_watchdog_task() */
	stats->multicast	= netdev->stats.multicast;
	stats->rx_errors	= netdev->stats.rx_errors;
	stats->rx_length_errors	= netdev->stats.rx_length_errors;
	stats->rx_crc_errors	= netdev->stats.rx_crc_errors;
	stats->rx_missed_errors	= netdev->stats.rx_missed_errors;
	return stats;
}


6998
static const struct net_device_ops ixgbe_netdev_ops = {
6999
	.ndo_open		= ixgbe_open,
7000
	.ndo_stop		= ixgbe_close,
7001
	.ndo_start_xmit		= ixgbe_xmit_frame,
7002
	.ndo_select_queue	= ixgbe_select_queue,
7003
	.ndo_set_rx_mode        = ixgbe_set_rx_mode,
7004 7005 7006 7007 7008 7009 7010
	.ndo_set_multicast_list	= ixgbe_set_rx_mode,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= ixgbe_set_mac,
	.ndo_change_mtu		= ixgbe_change_mtu,
	.ndo_tx_timeout		= ixgbe_tx_timeout,
	.ndo_vlan_rx_add_vid	= ixgbe_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid	= ixgbe_vlan_rx_kill_vid,
7011
	.ndo_do_ioctl		= ixgbe_ioctl,
7012 7013 7014 7015
	.ndo_set_vf_mac		= ixgbe_ndo_set_vf_mac,
	.ndo_set_vf_vlan	= ixgbe_ndo_set_vf_vlan,
	.ndo_set_vf_tx_rate	= ixgbe_ndo_set_vf_bw,
	.ndo_get_vf_config	= ixgbe_ndo_get_vf_config,
E
Eric Dumazet 已提交
7016
	.ndo_get_stats64	= ixgbe_get_stats64,
7017 7018 7019
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= ixgbe_netpoll,
#endif
7020 7021
#ifdef IXGBE_FCOE
	.ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
7022
	.ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
7023
	.ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
7024 7025
	.ndo_fcoe_enable = ixgbe_fcoe_enable,
	.ndo_fcoe_disable = ixgbe_fcoe_disable,
7026
	.ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
7027
#endif /* IXGBE_FCOE */
7028 7029
};

7030 7031 7032 7033 7034 7035 7036
static void __devinit ixgbe_probe_vf(struct ixgbe_adapter *adapter,
			   const struct ixgbe_info *ii)
{
#ifdef CONFIG_PCI_IOV
	struct ixgbe_hw *hw = &adapter->hw;
	int err;

7037
	if (hw->mac.type == ixgbe_mac_82598EB || !max_vfs)
7038 7039 7040 7041 7042 7043 7044 7045 7046 7047 7048
		return;

	/* The 82599 supports up to 64 VFs per physical function
	 * but this implementation limits allocation to 63 so that
	 * basic networking resources are still available to the
	 * physical function
	 */
	adapter->num_vfs = (max_vfs > 63) ? 63 : max_vfs;
	adapter->flags |= IXGBE_FLAG_SRIOV_ENABLED;
	err = pci_enable_sriov(adapter->pdev, adapter->num_vfs);
	if (err) {
7049
		e_err(probe, "Failed to enable PCI sriov: %d\n", err);
7050 7051 7052 7053 7054 7055 7056 7057 7058 7059 7060 7061 7062 7063 7064 7065 7066 7067 7068 7069 7070 7071 7072
		goto err_novfs;
	}
	/* If call to enable VFs succeeded then allocate memory
	 * for per VF control structures.
	 */
	adapter->vfinfo =
		kcalloc(adapter->num_vfs,
			sizeof(struct vf_data_storage), GFP_KERNEL);
	if (adapter->vfinfo) {
		/* Now that we're sure SR-IOV is enabled
		 * and memory allocated set up the mailbox parameters
		 */
		ixgbe_init_mbx_params_pf(hw);
		memcpy(&hw->mbx.ops, ii->mbx_ops,
		       sizeof(hw->mbx.ops));

		/* Disable RSC when in SR-IOV mode */
		adapter->flags2 &= ~(IXGBE_FLAG2_RSC_CAPABLE |
				     IXGBE_FLAG2_RSC_ENABLED);
		return;
	}

	/* Oh oh */
7073 7074
	e_err(probe, "Unable to allocate memory for VF Data Storage - "
	      "SRIOV disabled\n");
7075 7076 7077 7078 7079 7080 7081 7082
	pci_disable_sriov(adapter->pdev);

err_novfs:
	adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
	adapter->num_vfs = 0;
#endif /* CONFIG_PCI_IOV */
}

7083 7084 7085 7086 7087 7088 7089 7090 7091 7092 7093 7094
/**
 * ixgbe_probe - Device Initialization Routine
 * @pdev: PCI device information struct
 * @ent: entry in ixgbe_pci_tbl
 *
 * Returns 0 on success, negative on failure
 *
 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
 * The OS initialization, configuring of the adapter private structure,
 * and a hardware reset occur.
 **/
static int __devinit ixgbe_probe(struct pci_dev *pdev,
7095
				 const struct pci_device_id *ent)
7096 7097 7098 7099 7100 7101 7102
{
	struct net_device *netdev;
	struct ixgbe_adapter *adapter = NULL;
	struct ixgbe_hw *hw;
	const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
	static int cards_found;
	int i, err, pci_using_dac;
7103
	u8 part_str[IXGBE_PBANUM_LENGTH];
7104
	unsigned int indices = num_possible_cpus();
7105 7106 7107
#ifdef IXGBE_FCOE
	u16 device_caps;
#endif
7108
	u32 eec;
7109

7110 7111 7112 7113 7114 7115 7116 7117 7118
	/* Catch broken hardware that put the wrong VF device ID in
	 * the PCIe SR-IOV capability.
	 */
	if (pdev->is_virtfn) {
		WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
		     pci_name(pdev), pdev->vendor, pdev->device);
		return -EINVAL;
	}

7119
	err = pci_enable_device_mem(pdev);
7120 7121 7122
	if (err)
		return err;

7123 7124
	if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
	    !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
7125 7126
		pci_using_dac = 1;
	} else {
7127
		err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
7128
		if (err) {
7129 7130
			err = dma_set_coherent_mask(&pdev->dev,
						    DMA_BIT_MASK(32));
7131
			if (err) {
7132 7133
				dev_err(&pdev->dev,
					"No usable DMA configuration, aborting\n");
7134 7135 7136 7137 7138 7139
				goto err_dma;
			}
		}
		pci_using_dac = 0;
	}

7140
	err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
7141
					   IORESOURCE_MEM), ixgbe_driver_name);
7142
	if (err) {
7143 7144
		dev_err(&pdev->dev,
			"pci_request_selected_regions failed 0x%x\n", err);
7145 7146 7147
		goto err_pci_reg;
	}

7148
	pci_enable_pcie_error_reporting(pdev);
7149

7150
	pci_set_master(pdev);
7151
	pci_save_state(pdev);
7152

7153 7154 7155 7156 7157 7158 7159 7160 7161 7162 7163
	if (ii->mac == ixgbe_mac_82598EB)
		indices = min_t(unsigned int, indices, IXGBE_MAX_RSS_INDICES);
	else
		indices = min_t(unsigned int, indices, IXGBE_MAX_FDIR_INDICES);

	indices = max_t(unsigned int, indices, IXGBE_MAX_DCB_INDICES);
#ifdef IXGBE_FCOE
	indices += min_t(unsigned int, num_possible_cpus(),
			 IXGBE_MAX_FCOE_INDICES);
#endif
	netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
7164 7165 7166 7167 7168 7169 7170 7171
	if (!netdev) {
		err = -ENOMEM;
		goto err_alloc_etherdev;
	}

	SET_NETDEV_DEV(netdev, &pdev->dev);

	adapter = netdev_priv(netdev);
7172
	pci_set_drvdata(pdev, adapter);
7173 7174 7175 7176 7177 7178 7179

	adapter->netdev = netdev;
	adapter->pdev = pdev;
	hw = &adapter->hw;
	hw->back = adapter;
	adapter->msg_enable = (1 << DEFAULT_DEBUG_LEVEL_SHIFT) - 1;

7180
	hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
7181
			      pci_resource_len(pdev, 0));
7182 7183 7184 7185 7186 7187 7188 7189 7190 7191
	if (!hw->hw_addr) {
		err = -EIO;
		goto err_ioremap;
	}

	for (i = 1; i <= 5; i++) {
		if (pci_resource_len(pdev, i) == 0)
			continue;
	}

7192
	netdev->netdev_ops = &ixgbe_netdev_ops;
7193 7194
	ixgbe_set_ethtool_ops(netdev);
	netdev->watchdog_timeo = 5 * HZ;
7195
	strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
7196 7197 7198 7199 7200

	adapter->bd_number = cards_found;

	/* Setup hw api */
	memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
7201
	hw->mac.type  = ii->mac;
7202

7203 7204 7205 7206 7207 7208 7209 7210 7211
	/* EEPROM */
	memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
	eec = IXGBE_READ_REG(hw, IXGBE_EEC);
	/* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
	if (!(eec & (1 << 8)))
		hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;

	/* PHY */
	memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
D
Donald Skidmore 已提交
7212
	hw->phy.sfp_type = ixgbe_sfp_type_unknown;
7213 7214 7215 7216 7217 7218 7219
	/* ixgbe_identify_phy_generic will set prtad and mmds properly */
	hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
	hw->phy.mdio.mmds = 0;
	hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
	hw->phy.mdio.dev = netdev;
	hw->phy.mdio.mdio_read = ixgbe_mdio_read;
	hw->phy.mdio.mdio_write = ixgbe_mdio_write;
D
Donald Skidmore 已提交
7220 7221 7222 7223 7224

	/* set up this timer and work struct before calling get_invariants
	 * which might start the timer
	 */
	init_timer(&adapter->sfp_timer);
7225
	adapter->sfp_timer.function = ixgbe_sfp_timer;
D
Donald Skidmore 已提交
7226 7227 7228
	adapter->sfp_timer.data = (unsigned long) adapter;

	INIT_WORK(&adapter->sfp_task, ixgbe_sfp_task);
7229

7230 7231 7232 7233 7234
	/* multispeed fiber has its own tasklet, called from GPI SDP1 context */
	INIT_WORK(&adapter->multispeed_fiber_task, ixgbe_multispeed_fiber_task);

	/* a new SFP+ module arrival, called from GPI SDP2 context */
	INIT_WORK(&adapter->sfp_config_module_task,
7235
		  ixgbe_sfp_config_module_task);
7236

7237
	ii->get_invariants(hw);
7238 7239 7240 7241 7242 7243

	/* setup the private structure */
	err = ixgbe_sw_init(adapter);
	if (err)
		goto err_sw_init;

7244
	/* Make it possible the adapter to be woken up via WOL */
D
Don Skidmore 已提交
7245 7246 7247
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
7248
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
D
Don Skidmore 已提交
7249 7250 7251 7252
		break;
	default:
		break;
	}
7253

7254 7255 7256 7257 7258 7259 7260
	/*
	 * If there is a fan on this device and it has failed log the
	 * failure.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
7261
			e_crit(probe, "Fan has stopped, replace the adapter\n");
7262 7263
	}

7264
	/* reset_hw fills in the perm_addr as well */
7265
	hw->phy.reset_if_overtemp = true;
7266
	err = hw->mac.ops.reset_hw(hw);
7267
	hw->phy.reset_if_overtemp = false;
7268 7269 7270 7271 7272 7273 7274 7275 7276 7277 7278 7279
	if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
	    hw->mac.type == ixgbe_mac_82598EB) {
		/*
		 * Start a kernel thread to watch for a module to arrive.
		 * Only do this for 82598, since 82599 will generate
		 * interrupts on module arrival.
		 */
		set_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
		mod_timer(&adapter->sfp_timer,
			  round_jiffies(jiffies + (2 * HZ)));
		err = 0;
	} else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
7280 7281 7282 7283
		e_dev_err("failed to initialize because an unsupported SFP+ "
			  "module type was detected.\n");
		e_dev_err("Reload the driver after installing a supported "
			  "module.\n");
7284 7285
		goto err_sw_init;
	} else if (err) {
7286
		e_dev_err("HW Init failed: %d\n", err);
7287 7288 7289
		goto err_sw_init;
	}

7290 7291
	ixgbe_probe_vf(adapter, ii);

7292
	netdev->features = NETIF_F_SG |
7293 7294 7295 7296
			   NETIF_F_IP_CSUM |
			   NETIF_F_HW_VLAN_TX |
			   NETIF_F_HW_VLAN_RX |
			   NETIF_F_HW_VLAN_FILTER;
7297

7298
	netdev->features |= NETIF_F_IPV6_CSUM;
7299 7300
	netdev->features |= NETIF_F_TSO;
	netdev->features |= NETIF_F_TSO6;
H
Herbert Xu 已提交
7301
	netdev->features |= NETIF_F_GRO;
7302

7303 7304 7305
	if (adapter->hw.mac.type == ixgbe_mac_82599EB)
		netdev->features |= NETIF_F_SCTP_CSUM;

7306 7307
	netdev->vlan_features |= NETIF_F_TSO;
	netdev->vlan_features |= NETIF_F_TSO6;
7308
	netdev->vlan_features |= NETIF_F_IP_CSUM;
7309
	netdev->vlan_features |= NETIF_F_IPV6_CSUM;
7310 7311
	netdev->vlan_features |= NETIF_F_SG;

7312 7313 7314
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		adapter->flags &= ~(IXGBE_FLAG_RSS_ENABLED |
				    IXGBE_FLAG_DCB_ENABLED);
7315 7316 7317
	if (adapter->flags & IXGBE_FLAG_DCB_ENABLED)
		adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;

J
Jeff Kirsher 已提交
7318
#ifdef CONFIG_IXGBE_DCB
7319 7320 7321
	netdev->dcbnl_ops = &dcbnl_ops;
#endif

7322
#ifdef IXGBE_FCOE
7323
	if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
7324 7325
		if (hw->mac.ops.get_device_caps) {
			hw->mac.ops.get_device_caps(hw, &device_caps);
7326 7327
			if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
				adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
7328 7329
		}
	}
7330 7331 7332 7333 7334
	if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
		netdev->vlan_features |= NETIF_F_FCOE_CRC;
		netdev->vlan_features |= NETIF_F_FSO;
		netdev->vlan_features |= NETIF_F_FCOE_MTU;
	}
7335
#endif /* IXGBE_FCOE */
7336
	if (pci_using_dac) {
7337
		netdev->features |= NETIF_F_HIGHDMA;
7338 7339
		netdev->vlan_features |= NETIF_F_HIGHDMA;
	}
7340

7341
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
A
Alexander Duyck 已提交
7342 7343
		netdev->features |= NETIF_F_LRO;

7344
	/* make sure the EEPROM is good */
7345
	if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
7346
		e_dev_err("The EEPROM Checksum Is Not Valid\n");
7347 7348 7349 7350 7351 7352 7353
		err = -EIO;
		goto err_eeprom;
	}

	memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
	memcpy(netdev->perm_addr, hw->mac.perm_addr, netdev->addr_len);

7354
	if (ixgbe_validate_mac_addr(netdev->perm_addr)) {
7355
		e_dev_err("invalid MAC address\n");
7356 7357 7358 7359
		err = -EIO;
		goto err_eeprom;
	}

7360 7361 7362
	/* power down the optics for multispeed fiber and 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser &&
	    ((hw->phy.multispeed_fiber) ||
7363
	     ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
7364
	      (hw->mac.type == ixgbe_mac_82599EB))))
7365 7366
		hw->mac.ops.disable_tx_laser(hw);

7367
	init_timer(&adapter->watchdog_timer);
7368
	adapter->watchdog_timer.function = ixgbe_watchdog;
7369 7370 7371
	adapter->watchdog_timer.data = (unsigned long)adapter;

	INIT_WORK(&adapter->reset_task, ixgbe_reset_task);
7372
	INIT_WORK(&adapter->watchdog_task, ixgbe_watchdog_task);
7373

7374 7375 7376
	err = ixgbe_init_interrupt_scheme(adapter);
	if (err)
		goto err_sw_init;
7377

7378
	switch (pdev->device) {
7379 7380 7381 7382 7383 7384
	case IXGBE_DEV_ID_82599_SFP:
		/* Only this subdevice supports WOL */
		if (pdev->subsystem_device == IXGBE_SUBDEV_ID_82599_SFP)
			adapter->wol = (IXGBE_WUFC_MAG | IXGBE_WUFC_EX |
			                IXGBE_WUFC_MC | IXGBE_WUFC_BC);
		break;
7385 7386
	case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
		/* All except this subdevice support WOL */
7387 7388 7389 7390
		if (pdev->subsystem_device != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
			adapter->wol = (IXGBE_WUFC_MAG | IXGBE_WUFC_EX |
			                IXGBE_WUFC_MC | IXGBE_WUFC_BC);
		break;
7391
	case IXGBE_DEV_ID_82599_KX4:
7392
		adapter->wol = (IXGBE_WUFC_MAG | IXGBE_WUFC_EX |
7393
				IXGBE_WUFC_MC | IXGBE_WUFC_BC);
7394 7395 7396 7397 7398 7399 7400
		break;
	default:
		adapter->wol = 0;
		break;
	}
	device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);

7401 7402 7403
	/* pick up the PCI bus settings for reporting later */
	hw->mac.ops.get_bus_info(hw);

7404
	/* print bus type/speed/width info */
7405
	e_dev_info("(PCI Express:%s:%s) %pM\n",
7406 7407 7408 7409 7410 7411 7412 7413
		   (hw->bus.speed == ixgbe_bus_speed_5000 ? "5.0Gb/s" :
		    hw->bus.speed == ixgbe_bus_speed_2500 ? "2.5Gb/s" :
		    "Unknown"),
		   (hw->bus.width == ixgbe_bus_width_pcie_x8 ? "Width x8" :
		    hw->bus.width == ixgbe_bus_width_pcie_x4 ? "Width x4" :
		    hw->bus.width == ixgbe_bus_width_pcie_x1 ? "Width x1" :
		    "Unknown"),
		   netdev->dev_addr);
7414 7415 7416

	err = ixgbe_read_pba_string_generic(hw, part_str, IXGBE_PBANUM_LENGTH);
	if (err)
7417
		strncpy(part_str, "Unknown", IXGBE_PBANUM_LENGTH);
7418
	if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
7419
		e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
7420
			   hw->mac.type, hw->phy.type, hw->phy.sfp_type,
7421
		           part_str);
7422
	else
7423 7424
		e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
			   hw->mac.type, hw->phy.type, part_str);
7425

7426
	if (hw->bus.width <= ixgbe_bus_width_pcie_x4) {
7427 7428 7429 7430
		e_dev_warn("PCI-Express bandwidth available for this card is "
			   "not sufficient for optimal performance.\n");
		e_dev_warn("For optimal performance a x8 PCI-Express slot "
			   "is required.\n");
7431 7432
	}

7433 7434 7435
	/* save off EEPROM version number */
	hw->eeprom.ops.read(hw, 0x29, &adapter->eeprom_version);

7436
	/* reset the hardware with the new settings */
7437
	err = hw->mac.ops.start_hw(hw);
7438

7439 7440
	if (err == IXGBE_ERR_EEPROM_VERSION) {
		/* We are running on a pre-production device, log a warning */
7441 7442 7443 7444 7445 7446
		e_dev_warn("This device is a pre-production adapter/LOM. "
			   "Please be aware there may be issues associated "
			   "with your hardware.  If you are experiencing "
			   "problems please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
7447
	}
7448 7449 7450 7451 7452
	strcpy(netdev->name, "eth%d");
	err = register_netdev(netdev);
	if (err)
		goto err_register;

7453 7454 7455
	/* carrier off reporting is important to ethtool even BEFORE open */
	netif_carrier_off(netdev);

7456 7457 7458 7459
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
		INIT_WORK(&adapter->fdir_reinit_task, ixgbe_fdir_reinit_task);

7460
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
7461 7462
		INIT_WORK(&adapter->check_overtemp_task,
			  ixgbe_check_overtemp_task);
7463
#ifdef CONFIG_IXGBE_DCA
7464
	if (dca_add_requester(&pdev->dev) == 0) {
7465 7466 7467 7468
		adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
		ixgbe_setup_dca(adapter);
	}
#endif
7469
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
7470
		e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
7471 7472 7473 7474
		for (i = 0; i < adapter->num_vfs; i++)
			ixgbe_vf_configuration(pdev, (i | 0x10000000));
	}

7475 7476
	/* add san mac addr to netdev */
	ixgbe_add_sanmac_netdev(netdev);
7477

7478
	e_dev_info("Intel(R) 10 Gigabit Network Connection\n");
7479 7480 7481 7482
	cards_found++;
	return 0;

err_register:
7483
	ixgbe_release_hw_control(adapter);
7484
	ixgbe_clear_interrupt_scheme(adapter);
7485 7486
err_sw_init:
err_eeprom:
7487 7488
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		ixgbe_disable_sriov(adapter);
D
Donald Skidmore 已提交
7489 7490 7491
	clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
	del_timer_sync(&adapter->sfp_timer);
	cancel_work_sync(&adapter->sfp_task);
7492 7493
	cancel_work_sync(&adapter->multispeed_fiber_task);
	cancel_work_sync(&adapter->sfp_config_module_task);
7494 7495 7496 7497
	iounmap(hw->hw_addr);
err_ioremap:
	free_netdev(netdev);
err_alloc_etherdev:
7498 7499
	pci_release_selected_regions(pdev,
				     pci_select_bars(pdev, IORESOURCE_MEM));
7500 7501 7502 7503 7504 7505 7506 7507 7508 7509 7510 7511 7512 7513 7514 7515 7516
err_pci_reg:
err_dma:
	pci_disable_device(pdev);
	return err;
}

/**
 * ixgbe_remove - Device Removal Routine
 * @pdev: PCI device information struct
 *
 * ixgbe_remove is called by the PCI subsystem to alert the driver
 * that it should release a PCI device.  The could be caused by a
 * Hot-Plug event, or because the driver is going to be removed from
 * memory.
 **/
static void __devexit ixgbe_remove(struct pci_dev *pdev)
{
7517 7518
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
7519 7520

	set_bit(__IXGBE_DOWN, &adapter->state);
7521 7522 7523 7524

	/*
	 * The timers may be rescheduled, so explicitly disable them
	 * from being rescheduled.
D
Donald Skidmore 已提交
7525 7526
	 */
	clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
7527
	del_timer_sync(&adapter->watchdog_timer);
D
Donald Skidmore 已提交
7528
	del_timer_sync(&adapter->sfp_timer);
7529

D
Donald Skidmore 已提交
7530 7531
	cancel_work_sync(&adapter->watchdog_task);
	cancel_work_sync(&adapter->sfp_task);
7532 7533
	cancel_work_sync(&adapter->multispeed_fiber_task);
	cancel_work_sync(&adapter->sfp_config_module_task);
7534 7535 7536
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
		cancel_work_sync(&adapter->fdir_reinit_task);
7537 7538
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
		cancel_work_sync(&adapter->check_overtemp_task);
7539

7540
#ifdef CONFIG_IXGBE_DCA
7541 7542 7543 7544 7545 7546 7547
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
		dca_remove_requester(&pdev->dev);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
	}

#endif
7548 7549 7550 7551 7552
#ifdef IXGBE_FCOE
	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
		ixgbe_cleanup_fcoe(adapter);

#endif /* IXGBE_FCOE */
7553 7554 7555 7556

	/* remove the added san mac */
	ixgbe_del_sanmac_netdev(netdev);

D
Donald Skidmore 已提交
7557 7558
	if (netdev->reg_state == NETREG_REGISTERED)
		unregister_netdev(netdev);
7559

7560 7561 7562
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		ixgbe_disable_sriov(adapter);

7563
	ixgbe_clear_interrupt_scheme(adapter);
7564

7565
	ixgbe_release_hw_control(adapter);
7566 7567

	iounmap(adapter->hw.hw_addr);
7568
	pci_release_selected_regions(pdev, pci_select_bars(pdev,
7569
				     IORESOURCE_MEM));
7570

7571
	e_dev_info("complete\n");
7572

7573 7574
	free_netdev(netdev);

7575
	pci_disable_pcie_error_reporting(pdev);
7576

7577 7578 7579 7580 7581 7582 7583 7584 7585 7586 7587 7588
	pci_disable_device(pdev);
}

/**
 * ixgbe_io_error_detected - called when PCI error is detected
 * @pdev: Pointer to PCI device
 * @state: The current pci connection state
 *
 * This function is called after a PCI bus error affecting
 * this device has been detected.
 */
static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
7589
						pci_channel_state_t state)
7590
{
7591 7592
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
7593 7594 7595

	netif_device_detach(netdev);

7596 7597 7598
	if (state == pci_channel_io_perm_failure)
		return PCI_ERS_RESULT_DISCONNECT;

7599 7600 7601 7602
	if (netif_running(netdev))
		ixgbe_down(adapter);
	pci_disable_device(pdev);

7603
	/* Request a slot reset. */
7604 7605 7606 7607 7608 7609 7610 7611 7612 7613 7614
	return PCI_ERS_RESULT_NEED_RESET;
}

/**
 * ixgbe_io_slot_reset - called after the pci bus has been reset.
 * @pdev: Pointer to PCI device
 *
 * Restart the card from scratch, as if from a cold-boot.
 */
static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
{
7615
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7616 7617
	pci_ers_result_t result;
	int err;
7618

7619
	if (pci_enable_device_mem(pdev)) {
7620
		e_err(probe, "Cannot re-enable PCI device after reset.\n");
7621 7622 7623 7624
		result = PCI_ERS_RESULT_DISCONNECT;
	} else {
		pci_set_master(pdev);
		pci_restore_state(pdev);
7625
		pci_save_state(pdev);
7626

7627
		pci_wake_from_d3(pdev, false);
7628

7629
		ixgbe_reset(adapter);
7630
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
7631 7632 7633 7634 7635
		result = PCI_ERS_RESULT_RECOVERED;
	}

	err = pci_cleanup_aer_uncorrect_error_status(pdev);
	if (err) {
7636 7637
		e_dev_err("pci_cleanup_aer_uncorrect_error_status "
			  "failed 0x%0x\n", err);
7638 7639
		/* non-fatal, continue */
	}
7640

7641
	return result;
7642 7643 7644 7645 7646 7647 7648 7649 7650 7651 7652
}

/**
 * ixgbe_io_resume - called when traffic can start flowing again.
 * @pdev: Pointer to PCI device
 *
 * This callback is called when the error recovery driver tells us that
 * its OK to resume normal operation.
 */
static void ixgbe_io_resume(struct pci_dev *pdev)
{
7653 7654
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
7655 7656 7657

	if (netif_running(netdev)) {
		if (ixgbe_up(adapter)) {
7658
			e_info(probe, "ixgbe_up failed after reset\n");
7659 7660 7661 7662 7663 7664 7665 7666 7667 7668 7669 7670 7671 7672 7673 7674 7675 7676 7677 7678 7679 7680 7681 7682 7683 7684 7685 7686 7687 7688 7689 7690 7691 7692 7693
			return;
		}
	}

	netif_device_attach(netdev);
}

static struct pci_error_handlers ixgbe_err_handler = {
	.error_detected = ixgbe_io_error_detected,
	.slot_reset = ixgbe_io_slot_reset,
	.resume = ixgbe_io_resume,
};

static struct pci_driver ixgbe_driver = {
	.name     = ixgbe_driver_name,
	.id_table = ixgbe_pci_tbl,
	.probe    = ixgbe_probe,
	.remove   = __devexit_p(ixgbe_remove),
#ifdef CONFIG_PM
	.suspend  = ixgbe_suspend,
	.resume   = ixgbe_resume,
#endif
	.shutdown = ixgbe_shutdown,
	.err_handler = &ixgbe_err_handler
};

/**
 * ixgbe_init_module - Driver Registration Routine
 *
 * ixgbe_init_module is the first routine called when the driver is
 * loaded. All it does is register with the PCI subsystem.
 **/
static int __init ixgbe_init_module(void)
{
	int ret;
7694
	pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
7695
	pr_info("%s\n", ixgbe_copyright);
7696

7697
#ifdef CONFIG_IXGBE_DCA
7698 7699
	dca_register_notify(&dca_notifier);
#endif
7700

7701 7702 7703
	ret = pci_register_driver(&ixgbe_driver);
	return ret;
}
7704

7705 7706 7707 7708 7709 7710 7711 7712 7713 7714
module_init(ixgbe_init_module);

/**
 * ixgbe_exit_module - Driver Exit Cleanup Routine
 *
 * ixgbe_exit_module is called just before the driver is removed
 * from memory.
 **/
static void __exit ixgbe_exit_module(void)
{
7715
#ifdef CONFIG_IXGBE_DCA
7716 7717
	dca_unregister_notify(&dca_notifier);
#endif
7718
	pci_unregister_driver(&ixgbe_driver);
E
Eric Dumazet 已提交
7719
	rcu_barrier(); /* Wait for completion of call_rcu()'s */
7720
}
7721

7722
#ifdef CONFIG_IXGBE_DCA
7723
static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
7724
			    void *p)
7725 7726 7727 7728
{
	int ret_val;

	ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
7729
					 __ixgbe_notify_dca);
7730 7731 7732

	return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
}
7733

7734
#endif /* CONFIG_IXGBE_DCA */
7735

7736 7737 7738
module_exit(ixgbe_exit_module);

/* ixgbe_main.c */