ixgbe_main.c 205.2 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel 10 Gigabit PCI Express Linux driver
S
Shannon Nelson 已提交
4
  Copyright(c) 1999 - 2010 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

#include <linux/types.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/vmalloc.h>
#include <linux/string.h>
#include <linux/in.h>
#include <linux/ip.h>
#include <linux/tcp.h>
37
#include <linux/pkt_sched.h>
38
#include <linux/ipv6.h>
39
#include <linux/slab.h>
40 41 42 43
#include <net/checksum.h>
#include <net/ip6_checksum.h>
#include <linux/ethtool.h>
#include <linux/if_vlan.h>
44
#include <scsi/fc/fc_fcoe.h>
45 46 47

#include "ixgbe.h"
#include "ixgbe_common.h"
48
#include "ixgbe_dcb_82599.h"
49
#include "ixgbe_sriov.h"
50 51

char ixgbe_driver_name[] = "ixgbe";
S
Stephen Hemminger 已提交
52
static const char ixgbe_driver_string[] =
53
			      "Intel(R) 10 Gigabit PCI Express Network Driver";
54

55
#define DRV_VERSION "2.0.84-k2"
S
Stephen Hemminger 已提交
56
const char ixgbe_driver_version[] = DRV_VERSION;
S
Shannon Nelson 已提交
57
static char ixgbe_copyright[] = "Copyright (c) 1999-2010 Intel Corporation.";
58 59

static const struct ixgbe_info *ixgbe_info_tbl[] = {
60
	[board_82598] = &ixgbe_82598_info,
61
	[board_82599] = &ixgbe_82599_info,
62 63 64 65 66 67 68 69 70 71
};

/* ixgbe_pci_tbl - PCI Device ID Table
 *
 * Wildcard entries (PCI_ANY_ID) should come last
 * Last entry must be all 0s
 *
 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
 *   Class, Class Mask, private data (not used) }
 */
72
static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
D
Don Skidmore 已提交
73 74
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598),
	 board_82598 },
75
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT),
76
	 board_82598 },
77
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT),
78
	 board_82598 },
79 80
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT),
	 board_82598 },
81 82
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2),
	 board_82598 },
83
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4),
84
	 board_82598 },
J
Jesse Brandeburg 已提交
85 86
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT),
	 board_82598 },
D
Donald Skidmore 已提交
87 88 89 90
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT),
	 board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM),
	 board_82598 },
91 92
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR),
	 board_82598 },
D
Donald Skidmore 已提交
93 94
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM),
	 board_82598 },
95 96
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX),
	 board_82598 },
97 98
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4),
	 board_82599 },
99 100
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM),
	 board_82599 },
101 102
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR),
	 board_82599 },
103 104
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP),
	 board_82599 },
105 106
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM),
	 board_82599 },
107 108
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ),
	 board_82599 },
109 110
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4),
	 board_82599 },
111 112
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM),
	 board_82599 },
113 114
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE),
	 board_82599 },
115 116 117 118 119 120

	/* required last entry */
	{0, }
};
MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);

121
#ifdef CONFIG_IXGBE_DCA
122
static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
123
			    void *p);
124 125 126 127 128 129 130
static struct notifier_block dca_notifier = {
	.notifier_call = ixgbe_notify_dca,
	.next          = NULL,
	.priority      = 0
};
#endif

131 132 133
#ifdef CONFIG_PCI_IOV
static unsigned int max_vfs;
module_param(max_vfs, uint, 0);
134 135
MODULE_PARM_DESC(max_vfs,
		 "Maximum number of virtual functions to allocate per physical function");
136 137
#endif /* CONFIG_PCI_IOV */

138 139 140 141 142 143 144
MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
MODULE_LICENSE("GPL");
MODULE_VERSION(DRV_VERSION);

#define DEFAULT_DEBUG_LEVEL_SHIFT 3

145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171
static inline void ixgbe_disable_sriov(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 gcr;
	u32 gpie;
	u32 vmdctl;

#ifdef CONFIG_PCI_IOV
	/* disable iov and allow time for transactions to clear */
	pci_disable_sriov(adapter->pdev);
#endif

	/* turn off device IOV mode */
	gcr = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
	gcr &= ~(IXGBE_GCR_EXT_SRIOV);
	IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr);
	gpie = IXGBE_READ_REG(hw, IXGBE_GPIE);
	gpie &= ~IXGBE_GPIE_VTMODE_MASK;
	IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);

	/* set default pool back to 0 */
	vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
	vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
	IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);

	/* take a breather then clean up driver data */
	msleep(100);
172 173

	kfree(adapter->vfinfo);
174 175 176 177 178 179
	adapter->vfinfo = NULL;

	adapter->num_vfs = 0;
	adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
}

180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284
struct ixgbe_reg_info {
	u32 ofs;
	char *name;
};

static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {

	/* General Registers */
	{IXGBE_CTRL, "CTRL"},
	{IXGBE_STATUS, "STATUS"},
	{IXGBE_CTRL_EXT, "CTRL_EXT"},

	/* Interrupt Registers */
	{IXGBE_EICR, "EICR"},

	/* RX Registers */
	{IXGBE_SRRCTL(0), "SRRCTL"},
	{IXGBE_DCA_RXCTRL(0), "DRXCTL"},
	{IXGBE_RDLEN(0), "RDLEN"},
	{IXGBE_RDH(0), "RDH"},
	{IXGBE_RDT(0), "RDT"},
	{IXGBE_RXDCTL(0), "RXDCTL"},
	{IXGBE_RDBAL(0), "RDBAL"},
	{IXGBE_RDBAH(0), "RDBAH"},

	/* TX Registers */
	{IXGBE_TDBAL(0), "TDBAL"},
	{IXGBE_TDBAH(0), "TDBAH"},
	{IXGBE_TDLEN(0), "TDLEN"},
	{IXGBE_TDH(0), "TDH"},
	{IXGBE_TDT(0), "TDT"},
	{IXGBE_TXDCTL(0), "TXDCTL"},

	/* List Terminator */
	{}
};


/*
 * ixgbe_regdump - register printout routine
 */
static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
{
	int i = 0, j = 0;
	char rname[16];
	u32 regs[64];

	switch (reginfo->ofs) {
	case IXGBE_SRRCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
		break;
	case IXGBE_DCA_RXCTRL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
		break;
	case IXGBE_RDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
		break;
	case IXGBE_RDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
		break;
	case IXGBE_RDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
		break;
	case IXGBE_RXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
		break;
	case IXGBE_RDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
		break;
	case IXGBE_RDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
		break;
	case IXGBE_TDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
		break;
	case IXGBE_TDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
		break;
	case IXGBE_TDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
		break;
	case IXGBE_TDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
		break;
	case IXGBE_TDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
		break;
	case IXGBE_TXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
		break;
	default:
285
		pr_info("%-15s %08x\n", reginfo->name,
286 287 288 289 290 291
			IXGBE_READ_REG(hw, reginfo->ofs));
		return;
	}

	for (i = 0; i < 8; i++) {
		snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
292
		pr_err("%-15s", rname);
293
		for (j = 0; j < 8; j++)
294 295
			pr_cont(" %08x", regs[i*8+j]);
		pr_cont("\n");
296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324
	}

}

/*
 * ixgbe_dump - Print registers, tx-rings and rx-rings
 */
static void ixgbe_dump(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_reg_info *reginfo;
	int n = 0;
	struct ixgbe_ring *tx_ring;
	struct ixgbe_tx_buffer *tx_buffer_info;
	union ixgbe_adv_tx_desc *tx_desc;
	struct my_u0 { u64 a; u64 b; } *u0;
	struct ixgbe_ring *rx_ring;
	union ixgbe_adv_rx_desc *rx_desc;
	struct ixgbe_rx_buffer *rx_buffer_info;
	u32 staterr;
	int i = 0;

	if (!netif_msg_hw(adapter))
		return;

	/* Print netdevice Info */
	if (netdev) {
		dev_info(&adapter->pdev->dev, "Net device Info\n");
325
		pr_info("Device Name     state            "
326
			"trans_start      last_rx\n");
327 328 329 330 331
		pr_info("%-15s %016lX %016lX %016lX\n",
			netdev->name,
			netdev->state,
			netdev->trans_start,
			netdev->last_rx);
332 333 334 335
	}

	/* Print Registers */
	dev_info(&adapter->pdev->dev, "Register Dump\n");
336
	pr_info(" Register Name   Value\n");
337 338 339 340 341 342 343 344 345 346
	for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
	     reginfo->name; reginfo++) {
		ixgbe_regdump(hw, reginfo);
	}

	/* Print TX Ring Summary */
	if (!netdev || !netif_running(netdev))
		goto exit;

	dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
347
	pr_info("Queue [NTU] [NTC] [bi(ntc)->dma  ] leng ntw timestamp\n");
348 349 350 351
	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
		tx_buffer_info =
			&tx_ring->tx_buffer_info[tx_ring->next_to_clean];
352
		pr_info(" %5d %5X %5X %016llX %04X %3X %016llX\n",
353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378
			   n, tx_ring->next_to_use, tx_ring->next_to_clean,
			   (u64)tx_buffer_info->dma,
			   tx_buffer_info->length,
			   tx_buffer_info->next_to_watch,
			   (u64)tx_buffer_info->time_stamp);
	}

	/* Print TX Rings */
	if (!netif_msg_tx_done(adapter))
		goto rx_ring_summary;

	dev_info(&adapter->pdev->dev, "TX Rings Dump\n");

	/* Transmit Descriptor Formats
	 *
	 * Advanced Transmit Descriptor
	 *   +--------------------------------------------------------------+
	 * 0 |         Buffer Address [63:0]                                |
	 *   +--------------------------------------------------------------+
	 * 8 |  PAYLEN  | PORTS  | IDX | STA | DCMD  |DTYP |  RSV |  DTALEN |
	 *   +--------------------------------------------------------------+
	 *   63       46 45    40 39 36 35 32 31   24 23 20 19              0
	 */

	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
379 380 381 382
		pr_info("------------------------------------\n");
		pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
		pr_info("------------------------------------\n");
		pr_info("T [desc]     [address 63:0  ] "
383 384 385 386
			"[PlPOIdStDDt Ln] [bi->dma       ] "
			"leng  ntw timestamp        bi->skb\n");

		for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
387
			tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
388 389
			tx_buffer_info = &tx_ring->tx_buffer_info[i];
			u0 = (struct my_u0 *)tx_desc;
390
			pr_info("T [0x%03X]    %016llX %016llX %016llX"
391 392 393 394 395 396 397 398 399 400
				" %04X  %3X %016llX %p", i,
				le64_to_cpu(u0->a),
				le64_to_cpu(u0->b),
				(u64)tx_buffer_info->dma,
				tx_buffer_info->length,
				tx_buffer_info->next_to_watch,
				(u64)tx_buffer_info->time_stamp,
				tx_buffer_info->skb);
			if (i == tx_ring->next_to_use &&
				i == tx_ring->next_to_clean)
401
				pr_cont(" NTC/U\n");
402
			else if (i == tx_ring->next_to_use)
403
				pr_cont(" NTU\n");
404
			else if (i == tx_ring->next_to_clean)
405
				pr_cont(" NTC\n");
406
			else
407
				pr_cont("\n");
408 409 410 411 412 413 414 415 416 417 418 419 420

			if (netif_msg_pktdata(adapter) &&
				tx_buffer_info->dma != 0)
				print_hex_dump(KERN_INFO, "",
					DUMP_PREFIX_ADDRESS, 16, 1,
					phys_to_virt(tx_buffer_info->dma),
					tx_buffer_info->length, true);
		}
	}

	/* Print RX Rings Summary */
rx_ring_summary:
	dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
421
	pr_info("Queue [NTU] [NTC]\n");
422 423
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
424 425
		pr_info("%5d %5X %5X\n",
			n, rx_ring->next_to_use, rx_ring->next_to_clean);
426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455
	}

	/* Print RX Rings */
	if (!netif_msg_rx_status(adapter))
		goto exit;

	dev_info(&adapter->pdev->dev, "RX Rings Dump\n");

	/* Advanced Receive Descriptor (Read) Format
	 *    63                                           1        0
	 *    +-----------------------------------------------------+
	 *  0 |       Packet Buffer Address [63:1]           |A0/NSE|
	 *    +----------------------------------------------+------+
	 *  8 |       Header Buffer Address [63:1]           |  DD  |
	 *    +-----------------------------------------------------+
	 *
	 *
	 * Advanced Receive Descriptor (Write-Back) Format
	 *
	 *   63       48 47    32 31  30      21 20 16 15   4 3     0
	 *   +------------------------------------------------------+
	 * 0 | Packet     IP     |SPH| HDR_LEN   | RSV|Packet|  RSS |
	 *   | Checksum   Ident  |   |           |    | Type | Type |
	 *   +------------------------------------------------------+
	 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
	 *   +------------------------------------------------------+
	 *   63       48 47    32 31            20 19               0
	 */
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
456 457 458 459
		pr_info("------------------------------------\n");
		pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
		pr_info("------------------------------------\n");
		pr_info("R  [desc]      [ PktBuf     A0] "
460 461
			"[  HeadBuf   DD] [bi->dma       ] [bi->skb] "
			"<-- Adv Rx Read format\n");
462
		pr_info("RWB[desc]      [PcsmIpSHl PtRs] "
463 464 465 466 467
			"[vl er S cks ln] ---------------- [bi->skb] "
			"<-- Adv Rx Write-Back format\n");

		for (i = 0; i < rx_ring->count; i++) {
			rx_buffer_info = &rx_ring->rx_buffer_info[i];
468
			rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
469 470 471 472
			u0 = (struct my_u0 *)rx_desc;
			staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
			if (staterr & IXGBE_RXD_STAT_DD) {
				/* Descriptor Done */
473
				pr_info("RWB[0x%03X]     %016llX "
474 475 476 477 478
					"%016llX ---------------- %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					rx_buffer_info->skb);
			} else {
479
				pr_info("R  [0x%03X]     %016llX "
480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504
					"%016llX %016llX %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					(u64)rx_buffer_info->dma,
					rx_buffer_info->skb);

				if (netif_msg_pktdata(adapter)) {
					print_hex_dump(KERN_INFO, "",
					   DUMP_PREFIX_ADDRESS, 16, 1,
					   phys_to_virt(rx_buffer_info->dma),
					   rx_ring->rx_buf_len, true);

					if (rx_ring->rx_buf_len
						< IXGBE_RXBUFFER_2048)
						print_hex_dump(KERN_INFO, "",
						  DUMP_PREFIX_ADDRESS, 16, 1,
						  phys_to_virt(
						    rx_buffer_info->page_dma +
						    rx_buffer_info->page_offset
						  ),
						  PAGE_SIZE/2, true);
				}
			}

			if (i == rx_ring->next_to_use)
505
				pr_cont(" NTU\n");
506
			else if (i == rx_ring->next_to_clean)
507
				pr_cont(" NTC\n");
508
			else
509
				pr_cont("\n");
510 511 512 513 514 515 516 517

		}
	}

exit:
	return;
}

518 519 520 521 522 523 524
static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware take over control of h/w */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
525
			ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
526 527 528 529 530 531 532 533 534
}

static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware know the driver has taken over */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
535
			ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
536
}
537

538 539 540 541 542 543 544 545 546
/*
 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
 * @adapter: pointer to adapter struct
 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
 * @queue: queue to map the corresponding interrupt to
 * @msix_vector: the vector to map to the corresponding queue
 *
 */
static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
547
			   u8 queue, u8 msix_vector)
548 549
{
	u32 ivar, index;
550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584
	struct ixgbe_hw *hw = &adapter->hw;
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		msix_vector |= IXGBE_IVAR_ALLOC_VAL;
		if (direction == -1)
			direction = 0;
		index = (((direction * 64) + queue) >> 2) & 0x1F;
		ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
		ivar &= ~(0xFF << (8 * (queue & 0x3)));
		ivar |= (msix_vector << (8 * (queue & 0x3)));
		IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
		break;
	case ixgbe_mac_82599EB:
		if (direction == -1) {
			/* other causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((queue & 1) * 8);
			ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
			break;
		} else {
			/* tx or rx causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((16 * (queue & 1)) + (8 * direction));
			ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
			break;
		}
	default:
		break;
	}
585 586
}

587
static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
588
					  u64 qmask)
589 590 591
{
	u32 mask;

592 593
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
594 595
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
596 597
		break;
	case ixgbe_mac_82599EB:
598 599 600 601
		mask = (qmask & 0xFFFFFFFF);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
		mask = (qmask >> 32);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
602 603 604
		break;
	default:
		break;
605 606 607
	}
}

608 609
void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *tx_ring,
				      struct ixgbe_tx_buffer *tx_buffer_info)
610
{
611 612
	if (tx_buffer_info->dma) {
		if (tx_buffer_info->mapped_as_page)
613
			dma_unmap_page(tx_ring->dev,
614 615
				       tx_buffer_info->dma,
				       tx_buffer_info->length,
616
				       DMA_TO_DEVICE);
617
		else
618
			dma_unmap_single(tx_ring->dev,
619 620
					 tx_buffer_info->dma,
					 tx_buffer_info->length,
621
					 DMA_TO_DEVICE);
622 623
		tx_buffer_info->dma = 0;
	}
624 625 626 627
	if (tx_buffer_info->skb) {
		dev_kfree_skb_any(tx_buffer_info->skb);
		tx_buffer_info->skb = NULL;
	}
628
	tx_buffer_info->time_stamp = 0;
629 630 631
	/* tx_buffer_info must be completely set up in the transmit path */
}

632
/**
633
 * ixgbe_tx_xon_state - check the tx ring xon state
634 635 636 637 638 639
 * @adapter: the ixgbe adapter
 * @tx_ring: the corresponding tx_ring
 *
 * If not in DCB mode, checks TFCS.TXOFF, otherwise, find out the
 * corresponding TC of this tx_ring when checking TFCS.
 *
640
 * Returns : true if in xon state (currently not paused)
641
 */
642
static inline bool ixgbe_tx_xon_state(struct ixgbe_adapter *adapter,
643
				      struct ixgbe_ring *tx_ring)
644 645 646 647
{
	u32 txoff = IXGBE_TFCS_TXOFF;

#ifdef CONFIG_IXGBE_DCB
648
	if (adapter->dcb_cfg.pfc_mode_enable) {
649
		int tc;
650 651 652
		int reg_idx = tx_ring->reg_idx;
		int dcb_i = adapter->ring_feature[RING_F_DCB].indices;

653 654
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82598EB:
655 656
			tc = reg_idx >> 2;
			txoff = IXGBE_TFCS_TXOFF0;
657 658
			break;
		case ixgbe_mac_82599EB:
659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676
			tc = 0;
			txoff = IXGBE_TFCS_TXOFF;
			if (dcb_i == 8) {
				/* TC0, TC1 */
				tc = reg_idx >> 5;
				if (tc == 2) /* TC2, TC3 */
					tc += (reg_idx - 64) >> 4;
				else if (tc == 3) /* TC4, TC5, TC6, TC7 */
					tc += 1 + ((reg_idx - 96) >> 3);
			} else if (dcb_i == 4) {
				/* TC0, TC1 */
				tc = reg_idx >> 6;
				if (tc == 1) {
					tc += (reg_idx - 64) >> 5;
					if (tc == 2) /* TC2, TC3 */
						tc += (reg_idx - 96) >> 4;
				}
			}
677 678 679
			break;
		default:
			tc = 0;
680
			break;
681 682 683 684 685 686 687
		}
		txoff <<= tc;
	}
#endif
	return IXGBE_READ_REG(&adapter->hw, IXGBE_TFCS) & txoff;
}

688
static inline bool ixgbe_check_tx_hang(struct ixgbe_adapter *adapter,
689 690
				       struct ixgbe_ring *tx_ring,
				       unsigned int eop)
691
{
692 693
	struct ixgbe_hw *hw = &adapter->hw;

694
	/* Detect a transmit hang in hardware, this serializes the
695
	 * check with the clearing of time_stamp and movement of eop */
A
Alexander Duyck 已提交
696
	clear_check_for_tx_hang(tx_ring);
697
	if (tx_ring->tx_buffer_info[eop].time_stamp &&
698
	    time_after(jiffies, tx_ring->tx_buffer_info[eop].time_stamp + HZ) &&
699
	    ixgbe_tx_xon_state(adapter, tx_ring)) {
700
		/* detected Tx unit hang */
701
		union ixgbe_adv_tx_desc *tx_desc;
702
		tx_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
703
		e_err(drv, "Detected Tx Unit Hang\n"
704 705 706 707 708 709 710 711
		      "  Tx Queue             <%d>\n"
		      "  TDH, TDT             <%x>, <%x>\n"
		      "  next_to_use          <%x>\n"
		      "  next_to_clean        <%x>\n"
		      "tx_buffer_info[next_to_clean]\n"
		      "  time_stamp           <%lx>\n"
		      "  jiffies              <%lx>\n",
		      tx_ring->queue_index,
712 713
		      IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
		      IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
714 715
		      tx_ring->next_to_use, eop,
		      tx_ring->tx_buffer_info[eop].time_stamp, jiffies);
716 717 718 719 720 721
		return true;
	}

	return false;
}

722 723
#define IXGBE_MAX_TXD_PWR       14
#define IXGBE_MAX_DATA_PER_TXD  (1 << IXGBE_MAX_TXD_PWR)
724 725 726 727 728

/* Tx Descriptors needed, worst case */
#define TXD_USE_COUNT(S) (((S) >> IXGBE_MAX_TXD_PWR) + \
			 (((S) & (IXGBE_MAX_DATA_PER_TXD - 1)) ? 1 : 0))
#define DESC_NEEDED (TXD_USE_COUNT(IXGBE_MAX_DATA_PER_TXD) /* skb->data */ + \
729
	MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE) + 1) /* for context */
730

731 732
static void ixgbe_tx_timeout(struct net_device *netdev);

733 734
/**
 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
735
 * @q_vector: structure containing interrupt and ring information
736
 * @tx_ring: tx ring to clean
737
 **/
738
static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
739
			       struct ixgbe_ring *tx_ring)
740
{
741
	struct ixgbe_adapter *adapter = q_vector->adapter;
742 743
	union ixgbe_adv_tx_desc *tx_desc, *eop_desc;
	struct ixgbe_tx_buffer *tx_buffer_info;
744
	unsigned int total_bytes = 0, total_packets = 0;
745
	u16 i, eop, count = 0;
746 747

	i = tx_ring->next_to_clean;
748
	eop = tx_ring->tx_buffer_info[i].next_to_watch;
749
	eop_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
750 751

	while ((eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)) &&
752
	       (count < tx_ring->work_limit)) {
753
		bool cleaned = false;
754
		rmb(); /* read buffer_info after eop_desc */
755
		for ( ; !cleaned; count++) {
756
			tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
757
			tx_buffer_info = &tx_ring->tx_buffer_info[i];
758 759

			tx_desc->wb.status = 0;
760
			cleaned = (i == eop);
761

762 763 764
			i++;
			if (i == tx_ring->count)
				i = 0;
765

766 767 768
			if (cleaned && tx_buffer_info->skb) {
				total_bytes += tx_buffer_info->bytecount;
				total_packets += tx_buffer_info->gso_segs;
769
			}
770

771
			ixgbe_unmap_and_free_tx_resource(tx_ring,
772
							 tx_buffer_info);
773
		}
774 775

		eop = tx_ring->tx_buffer_info[i].next_to_watch;
776
		eop_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
777 778
	}

779
	tx_ring->next_to_clean = i;
780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796
	tx_ring->total_bytes += total_bytes;
	tx_ring->total_packets += total_packets;
	u64_stats_update_begin(&tx_ring->syncp);
	tx_ring->stats.packets += total_packets;
	tx_ring->stats.bytes += total_bytes;
	u64_stats_update_end(&tx_ring->syncp);

	if (check_for_tx_hang(tx_ring) &&
	    ixgbe_check_tx_hang(adapter, tx_ring, i)) {
		/* schedule immediate reset if we believe we hung */
		e_info(probe, "tx hang %d detected, resetting "
		       "adapter\n", adapter->tx_timeout_count + 1);
		ixgbe_tx_timeout(adapter->netdev);

		/* the adapter is about to reset, no point in enabling stuff */
		return true;
	}
797

798
#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
799
	if (unlikely(count && netif_carrier_ok(tx_ring->netdev) &&
800
		     (IXGBE_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
801 802 803 804
		/* Make sure that anybody stopping the queue after this
		 * sees the new next_to_clean.
		 */
		smp_mb();
805
		if (__netif_subqueue_stopped(tx_ring->netdev, tx_ring->queue_index) &&
806
		    !test_bit(__IXGBE_DOWN, &adapter->state)) {
807
			netif_wake_subqueue(tx_ring->netdev, tx_ring->queue_index);
808
			++tx_ring->tx_stats.restart_queue;
809
		}
810
	}
811

812
	return count < tx_ring->work_limit;
813 814
}

815
#ifdef CONFIG_IXGBE_DCA
816
static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
817 818
				struct ixgbe_ring *rx_ring,
				int cpu)
819
{
820
	struct ixgbe_hw *hw = &adapter->hw;
821
	u32 rxctrl;
822 823 824 825 826 827 828 829 830 831 832 833 834 835 836
	u8 reg_idx = rx_ring->reg_idx;

	rxctrl = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(reg_idx));
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK;
		rxctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
		break;
	case ixgbe_mac_82599EB:
		rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK_82599;
		rxctrl |= (dca3_get_tag(&adapter->pdev->dev, cpu) <<
			   IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599);
		break;
	default:
		break;
837
	}
838 839 840 841 842 843
	rxctrl |= IXGBE_DCA_RXCTRL_DESC_DCA_EN;
	rxctrl |= IXGBE_DCA_RXCTRL_HEAD_DCA_EN;
	rxctrl &= ~(IXGBE_DCA_RXCTRL_DESC_RRO_EN);
	rxctrl &= ~(IXGBE_DCA_RXCTRL_DESC_WRO_EN |
		    IXGBE_DCA_RXCTRL_DESC_HSRO_EN);
	IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
844 845 846
}

static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
847 848
				struct ixgbe_ring *tx_ring,
				int cpu)
849
{
850
	struct ixgbe_hw *hw = &adapter->hw;
851
	u32 txctrl;
852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879
	u8 reg_idx = tx_ring->reg_idx;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(reg_idx));
		txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK;
		txctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
		txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
		txctrl &= ~IXGBE_DCA_TXCTRL_TX_WB_RO_EN;
		IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(reg_idx), txctrl);
		break;
	case ixgbe_mac_82599EB:
		txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL_82599(reg_idx));
		txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK_82599;
		txctrl |= (dca3_get_tag(&adapter->pdev->dev, cpu) <<
			   IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599);
		txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
		txctrl &= ~IXGBE_DCA_TXCTRL_TX_WB_RO_EN;
		IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL_82599(reg_idx), txctrl);
		break;
	default:
		break;
	}
}

static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
{
	struct ixgbe_adapter *adapter = q_vector->adapter;
880
	int cpu = get_cpu();
881 882
	long r_idx;
	int i;
883

884 885 886 887 888 889 890 891
	if (q_vector->cpu == cpu)
		goto out_no_update;

	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	for (i = 0; i < q_vector->txr_count; i++) {
		ixgbe_update_tx_dca(adapter, adapter->tx_ring[r_idx], cpu);
		r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
				      r_idx + 1);
892
	}
893 894 895 896 897 898 899 900 901 902

	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
	for (i = 0; i < q_vector->rxr_count; i++) {
		ixgbe_update_rx_dca(adapter, adapter->rx_ring[r_idx], cpu);
		r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
				      r_idx + 1);
	}

	q_vector->cpu = cpu;
out_no_update:
903 904 905 906 907
	put_cpu();
}

static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
{
908
	int num_q_vectors;
909 910 911 912 913
	int i;

	if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
		return;

914 915 916
	/* always use CB2 mode, difference is masked in the CB driver */
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);

917 918 919 920 921 922 923 924
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
		num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
	else
		num_q_vectors = 1;

	for (i = 0; i < num_q_vectors; i++) {
		adapter->q_vector[i]->cpu = -1;
		ixgbe_update_dca(adapter->q_vector[i]);
925 926 927 928 929
	}
}

static int __ixgbe_notify_dca(struct device *dev, void *data)
{
930
	struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
931 932
	unsigned long event = *(unsigned long *)data;

933 934 935
	if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
		return 0;

936 937
	switch (event) {
	case DCA_PROVIDER_ADD:
938 939 940
		/* if we're already enabled, don't do it again */
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
			break;
941
		if (dca_add_requester(dev) == 0) {
942
			adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
943 944 945 946 947 948 949 950 951 952 953 954 955
			ixgbe_setup_dca(adapter);
			break;
		}
		/* Fall Through since DCA is disabled. */
	case DCA_PROVIDER_REMOVE:
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
			dca_remove_requester(dev);
			adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
		}
		break;
	}

956
	return 0;
957 958
}

959
#endif /* CONFIG_IXGBE_DCA */
960 961 962 963
/**
 * ixgbe_receive_skb - Send a completed packet up the stack
 * @adapter: board private structure
 * @skb: packet to send up
964 965 966
 * @status: hardware indication of status of receive
 * @rx_ring: rx descriptor ring (for a specific queue) to setup
 * @rx_desc: rx descriptor
967
 **/
H
Herbert Xu 已提交
968
static void ixgbe_receive_skb(struct ixgbe_q_vector *q_vector,
969 970 971
			      struct sk_buff *skb, u8 status,
			      struct ixgbe_ring *ring,
			      union ixgbe_adv_rx_desc *rx_desc)
972
{
H
Herbert Xu 已提交
973 974
	struct ixgbe_adapter *adapter = q_vector->adapter;
	struct napi_struct *napi = &q_vector->napi;
975 976
	bool is_vlan = (status & IXGBE_RXD_STAT_VP);
	u16 tag = le16_to_cpu(rx_desc->wb.upper.vlan);
977

978 979 980 981 982 983 984
	if (is_vlan && (tag & VLAN_VID_MASK))
		__vlan_hwaccel_put_tag(skb, tag);

	if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
		napi_gro_receive(napi, skb);
	else
		netif_rx(skb);
985 986
}

987 988 989 990 991 992
/**
 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
 * @adapter: address of board private structure
 * @status_err: hardware indication of status of receive
 * @skb: skb currently being received and modified
 **/
993
static inline void ixgbe_rx_checksum(struct ixgbe_adapter *adapter,
994 995
				     union ixgbe_adv_rx_desc *rx_desc,
				     struct sk_buff *skb)
996
{
997 998
	u32 status_err = le32_to_cpu(rx_desc->wb.upper.status_error);

999
	skb_checksum_none_assert(skb);
1000

1001 1002
	/* Rx csum disabled */
	if (!(adapter->flags & IXGBE_FLAG_RX_CSUM_ENABLED))
1003
		return;
1004 1005 1006 1007

	/* if IP and error */
	if ((status_err & IXGBE_RXD_STAT_IPCS) &&
	    (status_err & IXGBE_RXDADV_ERR_IPE)) {
1008 1009 1010
		adapter->hw_csum_rx_error++;
		return;
	}
1011 1012 1013 1014 1015

	if (!(status_err & IXGBE_RXD_STAT_L4CS))
		return;

	if (status_err & IXGBE_RXDADV_ERR_TCPE) {
1016 1017 1018 1019 1020 1021 1022 1023 1024 1025
		u16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;

		/*
		 * 82599 errata, UDP frames with a 0 checksum can be marked as
		 * checksum errors.
		 */
		if ((pkt_info & IXGBE_RXDADV_PKTTYPE_UDP) &&
		    (adapter->hw.mac.type == ixgbe_mac_82599EB))
			return;

1026 1027 1028 1029
		adapter->hw_csum_rx_error++;
		return;
	}

1030
	/* It must be a TCP or UDP packet with a valid checksum */
1031
	skb->ip_summed = CHECKSUM_UNNECESSARY;
1032 1033
}

1034
static inline void ixgbe_release_rx_desc(struct ixgbe_ring *rx_ring, u32 val)
1035 1036 1037 1038 1039 1040 1041 1042
{
	/*
	 * Force memory writes to complete before letting h/w
	 * know there are new descriptors to fetch.  (Only
	 * applicable for weak-ordered memory model archs,
	 * such as IA-64).
	 */
	wmb();
1043
	writel(val, rx_ring->tail);
1044 1045
}

1046 1047
/**
 * ixgbe_alloc_rx_buffers - Replace used receive buffers; packet split
1048 1049
 * @rx_ring: ring to place buffers on
 * @cleaned_count: number of buffers to replace
1050
 **/
1051
void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
1052 1053
{
	union ixgbe_adv_rx_desc *rx_desc;
1054
	struct ixgbe_rx_buffer *bi;
1055 1056
	struct sk_buff *skb;
	u16 i = rx_ring->next_to_use;
1057

1058 1059 1060 1061
	/* do nothing if no valid netdev defined */
	if (!rx_ring->netdev)
		return;

1062
	while (cleaned_count--) {
1063
		rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
1064 1065
		bi = &rx_ring->rx_buffer_info[i];
		skb = bi->skb;
1066

1067
		if (!skb) {
1068
			skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1069
							rx_ring->rx_buf_len);
1070
			if (!skb) {
1071
				rx_ring->rx_stats.alloc_rx_buff_failed++;
1072 1073
				goto no_buffers;
			}
1074 1075
			/* initialize queue mapping */
			skb_record_rx_queue(skb, rx_ring->queue_index);
1076
			bi->skb = skb;
1077
		}
1078

1079
		if (!bi->dma) {
1080
			bi->dma = dma_map_single(rx_ring->dev,
1081
						 skb->data,
1082
						 rx_ring->rx_buf_len,
1083
						 DMA_FROM_DEVICE);
1084
			if (dma_mapping_error(rx_ring->dev, bi->dma)) {
1085
				rx_ring->rx_stats.alloc_rx_buff_failed++;
1086 1087 1088
				bi->dma = 0;
				goto no_buffers;
			}
1089
		}
1090

A
Alexander Duyck 已提交
1091
		if (ring_is_ps_enabled(rx_ring)) {
1092
			if (!bi->page) {
1093
				bi->page = netdev_alloc_page(rx_ring->netdev);
1094
				if (!bi->page) {
1095
					rx_ring->rx_stats.alloc_rx_page_failed++;
1096 1097 1098 1099 1100 1101 1102
					goto no_buffers;
				}
			}

			if (!bi->page_dma) {
				/* use a half page if we're re-using */
				bi->page_offset ^= PAGE_SIZE / 2;
1103
				bi->page_dma = dma_map_page(rx_ring->dev,
1104 1105 1106 1107
							    bi->page,
							    bi->page_offset,
							    PAGE_SIZE / 2,
							    DMA_FROM_DEVICE);
1108
				if (dma_mapping_error(rx_ring->dev,
1109
						      bi->page_dma)) {
1110
					rx_ring->rx_stats.alloc_rx_page_failed++;
1111 1112 1113 1114 1115 1116 1117
					bi->page_dma = 0;
					goto no_buffers;
				}
			}

			/* Refresh the desc even if buffer_addrs didn't change
			 * because each write-back erases this info. */
1118 1119
			rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
			rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
1120
		} else {
1121
			rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
1122
			rx_desc->read.hdr_addr = 0;
1123 1124 1125 1126 1127 1128
		}

		i++;
		if (i == rx_ring->count)
			i = 0;
	}
1129

1130 1131 1132
no_buffers:
	if (rx_ring->next_to_use != i) {
		rx_ring->next_to_use = i;
1133
		ixgbe_release_rx_desc(rx_ring, i);
1134 1135 1136
	}
}

1137
static inline u16 ixgbe_get_hlen(union ixgbe_adv_rx_desc *rx_desc)
1138
{
1139 1140 1141 1142 1143 1144 1145 1146 1147 1148
	/* HW will not DMA in data larger than the given buffer, even if it
	 * parses the (NFS, of course) header to be larger.  In that case, it
	 * fills the header buffer and spills the rest into the page.
	 */
	u16 hdr_info = le16_to_cpu(rx_desc->wb.lower.lo_dword.hs_rss.hdr_info);
	u16 hlen = (hdr_info &  IXGBE_RXDADV_HDRBUFLEN_MASK) >>
		    IXGBE_RXDADV_HDRBUFLEN_SHIFT;
	if (hlen > IXGBE_RX_HDR_SIZE)
		hlen = IXGBE_RX_HDR_SIZE;
	return hlen;
1149 1150
}

A
Alexander Duyck 已提交
1151 1152 1153 1154 1155 1156 1157 1158
/**
 * ixgbe_transform_rsc_queue - change rsc queue into a full packet
 * @skb: pointer to the last skb in the rsc queue
 *
 * This function changes a queue full of hw rsc buffers into a completed
 * packet.  It uses the ->prev pointers to find the first packet and then
 * turns it into the frag list owner.
 **/
1159
static inline struct sk_buff *ixgbe_transform_rsc_queue(struct sk_buff *skb)
A
Alexander Duyck 已提交
1160 1161
{
	unsigned int frag_list_size = 0;
1162
	unsigned int skb_cnt = 1;
A
Alexander Duyck 已提交
1163 1164 1165 1166 1167 1168

	while (skb->prev) {
		struct sk_buff *prev = skb->prev;
		frag_list_size += skb->len;
		skb->prev = NULL;
		skb = prev;
1169
		skb_cnt++;
A
Alexander Duyck 已提交
1170 1171 1172 1173 1174 1175 1176
	}

	skb_shinfo(skb)->frag_list = skb->next;
	skb->next = NULL;
	skb->len += frag_list_size;
	skb->data_len += frag_list_size;
	skb->truesize += frag_list_size;
1177 1178
	IXGBE_RSC_CB(skb)->skb_cnt = skb_cnt;

A
Alexander Duyck 已提交
1179 1180 1181
	return skb;
}

1182 1183 1184 1185 1186
static inline bool ixgbe_get_rsc_state(union ixgbe_adv_rx_desc *rx_desc)
{
	return !!(le32_to_cpu(rx_desc->wb.lower.lo_dword.data) &
		IXGBE_RXDADV_RSCCNT_MASK);
}
1187

1188
static void ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
1189 1190
			       struct ixgbe_ring *rx_ring,
			       int *work_done, int work_to_do)
1191
{
H
Herbert Xu 已提交
1192
	struct ixgbe_adapter *adapter = q_vector->adapter;
1193 1194 1195
	union ixgbe_adv_rx_desc *rx_desc, *next_rxd;
	struct ixgbe_rx_buffer *rx_buffer_info, *next_buffer;
	struct sk_buff *skb;
1196
	unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1197
	const int current_node = numa_node_id();
1198 1199 1200
#ifdef IXGBE_FCOE
	int ddp_bytes = 0;
#endif /* IXGBE_FCOE */
1201 1202 1203
	u32 staterr;
	u16 i;
	u16 cleaned_count = 0;
1204
	bool pkt_is_rsc = false;
1205 1206

	i = rx_ring->next_to_clean;
1207
	rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
1208 1209 1210
	staterr = le32_to_cpu(rx_desc->wb.upper.status_error);

	while (staterr & IXGBE_RXD_STAT_DD) {
1211
		u32 upper_len = 0;
1212

1213
		rmb(); /* read descriptor and rx_buffer_info after status DD */
1214

1215 1216
		rx_buffer_info = &rx_ring->rx_buffer_info[i];

1217 1218
		skb = rx_buffer_info->skb;
		rx_buffer_info->skb = NULL;
1219
		prefetch(skb->data);
1220

1221
		if (ring_is_rsc_enabled(rx_ring))
1222
			pkt_is_rsc = ixgbe_get_rsc_state(rx_desc);
1223 1224

		/* if this is a skb from previous receive DMA will be 0 */
1225
		if (rx_buffer_info->dma) {
1226
			u16 hlen;
1227
			if (pkt_is_rsc &&
1228 1229
			    !(staterr & IXGBE_RXD_STAT_EOP) &&
			    !skb->prev) {
1230 1231 1232 1233 1234 1235 1236
				/*
				 * When HWRSC is enabled, delay unmapping
				 * of the first packet. It carries the
				 * header information, HW may still
				 * access the header after the writeback.
				 * Only unmap it when EOP is reached
				 */
1237
				IXGBE_RSC_CB(skb)->delay_unmap = true;
1238
				IXGBE_RSC_CB(skb)->dma = rx_buffer_info->dma;
1239
			} else {
1240
				dma_unmap_single(rx_ring->dev,
1241 1242 1243
						 rx_buffer_info->dma,
						 rx_ring->rx_buf_len,
						 DMA_FROM_DEVICE);
1244
			}
J
Jesse Brandeburg 已提交
1245
			rx_buffer_info->dma = 0;
1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257

			if (ring_is_ps_enabled(rx_ring)) {
				hlen = ixgbe_get_hlen(rx_desc);
				upper_len = le16_to_cpu(rx_desc->wb.upper.length);
			} else {
				hlen = le16_to_cpu(rx_desc->wb.upper.length);
			}

			skb_put(skb, hlen);
		} else {
			/* assume packet split since header is unmapped */
			upper_len = le16_to_cpu(rx_desc->wb.upper.length);
1258 1259 1260
		}

		if (upper_len) {
1261 1262 1263 1264
			dma_unmap_page(rx_ring->dev,
				       rx_buffer_info->page_dma,
				       PAGE_SIZE / 2,
				       DMA_FROM_DEVICE);
1265 1266
			rx_buffer_info->page_dma = 0;
			skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
1267 1268 1269
					   rx_buffer_info->page,
					   rx_buffer_info->page_offset,
					   upper_len);
1270

1271 1272
			if ((page_count(rx_buffer_info->page) == 1) &&
			    (page_to_nid(rx_buffer_info->page) == current_node))
1273
				get_page(rx_buffer_info->page);
1274 1275
			else
				rx_buffer_info->page = NULL;
1276 1277 1278 1279 1280 1281 1282 1283 1284 1285

			skb->len += upper_len;
			skb->data_len += upper_len;
			skb->truesize += upper_len;
		}

		i++;
		if (i == rx_ring->count)
			i = 0;

1286
		next_rxd = IXGBE_RX_DESC_ADV(rx_ring, i);
1287 1288
		prefetch(next_rxd);
		cleaned_count++;
A
Alexander Duyck 已提交
1289

1290
		if (pkt_is_rsc) {
A
Alexander Duyck 已提交
1291 1292 1293 1294 1295 1296 1297
			u32 nextp = (staterr & IXGBE_RXDADV_NEXTP_MASK) >>
				     IXGBE_RXDADV_NEXTP_SHIFT;
			next_buffer = &rx_ring->rx_buffer_info[nextp];
		} else {
			next_buffer = &rx_ring->rx_buffer_info[i];
		}

1298
		if (!(staterr & IXGBE_RXD_STAT_EOP)) {
A
Alexander Duyck 已提交
1299
			if (ring_is_ps_enabled(rx_ring)) {
A
Alexander Duyck 已提交
1300 1301 1302 1303 1304 1305 1306 1307
				rx_buffer_info->skb = next_buffer->skb;
				rx_buffer_info->dma = next_buffer->dma;
				next_buffer->skb = skb;
				next_buffer->dma = 0;
			} else {
				skb->next = next_buffer->skb;
				skb->next->prev = skb;
			}
1308
			rx_ring->rx_stats.non_eop_descs++;
1309 1310 1311
			goto next_desc;
		}

1312 1313 1314 1315 1316 1317 1318 1319 1320
		if (skb->prev) {
			skb = ixgbe_transform_rsc_queue(skb);
			/* if we got here without RSC the packet is invalid */
			if (!pkt_is_rsc) {
				__pskb_trim(skb, 0);
				rx_buffer_info->skb = skb;
				goto next_desc;
			}
		}
1321 1322 1323 1324 1325 1326 1327 1328 1329 1330

		if (ring_is_rsc_enabled(rx_ring)) {
			if (IXGBE_RSC_CB(skb)->delay_unmap) {
				dma_unmap_single(rx_ring->dev,
						 IXGBE_RSC_CB(skb)->dma,
						 rx_ring->rx_buf_len,
						 DMA_FROM_DEVICE);
				IXGBE_RSC_CB(skb)->dma = 0;
				IXGBE_RSC_CB(skb)->delay_unmap = false;
			}
1331 1332
		}
		if (pkt_is_rsc) {
1333 1334
			if (ring_is_ps_enabled(rx_ring))
				rx_ring->rx_stats.rsc_count +=
1335
					skb_shinfo(skb)->nr_frags;
1336
			else
1337 1338
				rx_ring->rx_stats.rsc_count +=
					IXGBE_RSC_CB(skb)->skb_cnt;
1339 1340 1341 1342
			rx_ring->rx_stats.rsc_flush++;
		}

		/* ERR_MASK will only have valid bits if EOP set */
1343
		if (staterr & IXGBE_RXDADV_ERR_FRAME_ERR_MASK) {
1344 1345 1346
			/* trim packet back to size 0 and recycle it */
			__pskb_trim(skb, 0);
			rx_buffer_info->skb = skb;
1347 1348 1349
			goto next_desc;
		}

1350
		ixgbe_rx_checksum(adapter, rx_desc, skb);
1351 1352 1353 1354 1355

		/* probably a little skewed due to removing CRC */
		total_rx_bytes += skb->len;
		total_rx_packets++;

1356
		skb->protocol = eth_type_trans(skb, rx_ring->netdev);
1357 1358
#ifdef IXGBE_FCOE
		/* if ddp, not passing to ULD unless for FCP_RSP or error */
1359 1360 1361
		if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
			ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
			if (!ddp_bytes)
1362
				goto next_desc;
1363
		}
1364
#endif /* IXGBE_FCOE */
1365
		ixgbe_receive_skb(q_vector, skb, staterr, rx_ring, rx_desc);
1366 1367 1368 1369

next_desc:
		rx_desc->wb.upper.status_error = 0;

1370 1371 1372 1373
		(*work_done)++;
		if (*work_done >= work_to_do)
			break;

1374 1375
		/* return some buffers to hardware, one at a time is too slow */
		if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
1376
			ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
1377 1378 1379 1380 1381 1382
			cleaned_count = 0;
		}

		/* use prefetched values */
		rx_desc = next_rxd;
		staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
1383 1384
	}

1385 1386 1387 1388
	rx_ring->next_to_clean = i;
	cleaned_count = IXGBE_DESC_UNUSED(rx_ring);

	if (cleaned_count)
1389
		ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
1390

1391 1392 1393 1394 1395
#ifdef IXGBE_FCOE
	/* include DDPed FCoE data */
	if (ddp_bytes > 0) {
		unsigned int mss;

1396
		mss = rx_ring->netdev->mtu - sizeof(struct fcoe_hdr) -
1397 1398 1399 1400 1401 1402 1403 1404 1405
			sizeof(struct fc_frame_header) -
			sizeof(struct fcoe_crc_eof);
		if (mss > 512)
			mss &= ~511;
		total_rx_bytes += ddp_bytes;
		total_rx_packets += DIV_ROUND_UP(ddp_bytes, mss);
	}
#endif /* IXGBE_FCOE */

1406 1407
	rx_ring->total_packets += total_rx_packets;
	rx_ring->total_bytes += total_rx_bytes;
1408 1409 1410 1411
	u64_stats_update_begin(&rx_ring->syncp);
	rx_ring->stats.packets += total_rx_packets;
	rx_ring->stats.bytes += total_rx_bytes;
	u64_stats_update_end(&rx_ring->syncp);
1412 1413
}

1414
static int ixgbe_clean_rxonly(struct napi_struct *, int);
1415 1416 1417 1418 1419 1420 1421 1422 1423
/**
 * ixgbe_configure_msix - Configure MSI-X hardware
 * @adapter: board private structure
 *
 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
 * interrupts.
 **/
static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
{
1424 1425 1426
	struct ixgbe_q_vector *q_vector;
	int i, j, q_vectors, v_idx, r_idx;
	u32 mask;
1427

1428
	q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1429

1430 1431
	/*
	 * Populate the IVAR table and set the ITR values to the
1432 1433 1434
	 * corresponding register.
	 */
	for (v_idx = 0; v_idx < q_vectors; v_idx++) {
1435
		q_vector = adapter->q_vector[v_idx];
1436
		/* XXX for_each_set_bit(...) */
1437
		r_idx = find_first_bit(q_vector->rxr_idx,
1438
				       adapter->num_rx_queues);
1439 1440

		for (i = 0; i < q_vector->rxr_count; i++) {
1441
			j = adapter->rx_ring[r_idx]->reg_idx;
1442
			ixgbe_set_ivar(adapter, 0, j, v_idx);
1443
			r_idx = find_next_bit(q_vector->rxr_idx,
1444 1445
					      adapter->num_rx_queues,
					      r_idx + 1);
1446 1447
		}
		r_idx = find_first_bit(q_vector->txr_idx,
1448
				       adapter->num_tx_queues);
1449 1450

		for (i = 0; i < q_vector->txr_count; i++) {
1451
			j = adapter->tx_ring[r_idx]->reg_idx;
1452
			ixgbe_set_ivar(adapter, 1, j, v_idx);
1453
			r_idx = find_next_bit(q_vector->txr_idx,
1454 1455
					      adapter->num_tx_queues,
					      r_idx + 1);
1456 1457 1458
		}

		if (q_vector->txr_count && !q_vector->rxr_count)
1459 1460
			/* tx only */
			q_vector->eitr = adapter->tx_eitr_param;
1461
		else if (q_vector->rxr_count)
1462 1463
			/* rx or mixed */
			q_vector->eitr = adapter->rx_eitr_param;
1464

1465
		ixgbe_write_eitr(q_vector);
1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480
		/* If Flow Director is enabled, set interrupt affinity */
		if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
		    (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)) {
			/*
			 * Allocate the affinity_hint cpumask, assign the mask
			 * for this vector, and set our affinity_hint for
			 * this irq.
			 */
			if (!alloc_cpumask_var(&q_vector->affinity_mask,
			                       GFP_KERNEL))
				return;
			cpumask_set_cpu(v_idx, q_vector->affinity_mask);
			irq_set_affinity_hint(adapter->msix_entries[v_idx].vector,
			                      q_vector->affinity_mask);
		}
1481 1482
	}

1483 1484
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
1485
		ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
1486
			       v_idx);
1487 1488
		break;
	case ixgbe_mac_82599EB:
1489
		ixgbe_set_ivar(adapter, -1, 1, v_idx);
1490 1491 1492 1493 1494
		break;

	default:
		break;
	}
1495 1496
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);

1497
	/* set up to autoclear timer, and the vectors */
1498
	mask = IXGBE_EIMS_ENABLE_MASK;
1499 1500 1501 1502 1503 1504
	if (adapter->num_vfs)
		mask &= ~(IXGBE_EIMS_OTHER |
			  IXGBE_EIMS_MAILBOX |
			  IXGBE_EIMS_LSC);
	else
		mask &= ~(IXGBE_EIMS_OTHER | IXGBE_EIMS_LSC);
1505
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
1506 1507
}

1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533
enum latency_range {
	lowest_latency = 0,
	low_latency = 1,
	bulk_latency = 2,
	latency_invalid = 255
};

/**
 * ixgbe_update_itr - update the dynamic ITR value based on statistics
 * @adapter: pointer to adapter
 * @eitr: eitr setting (ints per sec) to give last timeslice
 * @itr_setting: current throttle rate in ints/second
 * @packets: the number of packets during this measurement interval
 * @bytes: the number of bytes during this measurement interval
 *
 *      Stores a new ITR value based on packets and byte
 *      counts during the last interrupt.  The advantage of per interrupt
 *      computation is faster updates and more accurate ITR for the current
 *      traffic pattern.  Constants in this function were computed
 *      based on theoretical maximum wire speed and thresholds were set based
 *      on testing data as well as attempting to minimize response time
 *      while increasing bulk throughput.
 *      this functionality is controlled by the InterruptThrottleRate module
 *      parameter (see ixgbe_param.c)
 **/
static u8 ixgbe_update_itr(struct ixgbe_adapter *adapter,
1534 1535
			   u32 eitr, u8 itr_setting,
			   int packets, int bytes)
1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574
{
	unsigned int retval = itr_setting;
	u32 timepassed_us;
	u64 bytes_perint;

	if (packets == 0)
		goto update_itr_done;


	/* simple throttlerate management
	 *    0-20MB/s lowest (100000 ints/s)
	 *   20-100MB/s low   (20000 ints/s)
	 *  100-1249MB/s bulk (8000 ints/s)
	 */
	/* what was last interrupt timeslice? */
	timepassed_us = 1000000/eitr;
	bytes_perint = bytes / timepassed_us; /* bytes/usec */

	switch (itr_setting) {
	case lowest_latency:
		if (bytes_perint > adapter->eitr_low)
			retval = low_latency;
		break;
	case low_latency:
		if (bytes_perint > adapter->eitr_high)
			retval = bulk_latency;
		else if (bytes_perint <= adapter->eitr_low)
			retval = lowest_latency;
		break;
	case bulk_latency:
		if (bytes_perint <= adapter->eitr_high)
			retval = low_latency;
		break;
	}

update_itr_done:
	return retval;
}

1575 1576
/**
 * ixgbe_write_eitr - write EITR register in hardware specific way
1577
 * @q_vector: structure containing interrupt and ring information
1578 1579 1580 1581 1582
 *
 * This function is made to be called by ethtool and by the driver
 * when it needs to update EITR registers at runtime.  Hardware
 * specific quirks/differences are taken care of here.
 */
1583
void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
1584
{
1585
	struct ixgbe_adapter *adapter = q_vector->adapter;
1586
	struct ixgbe_hw *hw = &adapter->hw;
1587 1588 1589
	int v_idx = q_vector->v_idx;
	u32 itr_reg = EITR_INTS_PER_SEC_TO_REG(q_vector->eitr);

1590 1591
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
1592 1593
		/* must write high and low 16 bits to reset counter */
		itr_reg |= (itr_reg << 16);
1594 1595
		break;
	case ixgbe_mac_82599EB:
1596 1597 1598 1599 1600 1601 1602 1603 1604
		/*
		 * 82599 can support a value of zero, so allow it for
		 * max interrupt rate, but there is an errata where it can
		 * not be zero with RSC
		 */
		if (itr_reg == 8 &&
		    !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
			itr_reg = 0;

1605 1606 1607 1608 1609
		/*
		 * set the WDIS bit to not clear the timer bits and cause an
		 * immediate assertion of the interrupt
		 */
		itr_reg |= IXGBE_EITR_CNT_WDIS;
1610 1611 1612
		break;
	default:
		break;
1613 1614 1615 1616
	}
	IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
}

1617 1618 1619 1620 1621
static void ixgbe_set_itr_msix(struct ixgbe_q_vector *q_vector)
{
	struct ixgbe_adapter *adapter = q_vector->adapter;
	u32 new_itr;
	u8 current_itr, ret_itr;
1622
	int i, r_idx;
1623 1624 1625 1626
	struct ixgbe_ring *rx_ring, *tx_ring;

	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	for (i = 0; i < q_vector->txr_count; i++) {
1627
		tx_ring = adapter->tx_ring[r_idx];
1628
		ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
1629 1630 1631
					   q_vector->tx_itr,
					   tx_ring->total_packets,
					   tx_ring->total_bytes);
1632 1633
		/* if the result for this queue would decrease interrupt
		 * rate for this vector then use that result */
1634
		q_vector->tx_itr = ((q_vector->tx_itr > ret_itr) ?
1635
				    q_vector->tx_itr - 1 : ret_itr);
1636
		r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
1637
				      r_idx + 1);
1638 1639 1640 1641
	}

	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
	for (i = 0; i < q_vector->rxr_count; i++) {
1642
		rx_ring = adapter->rx_ring[r_idx];
1643
		ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
1644 1645 1646
					   q_vector->rx_itr,
					   rx_ring->total_packets,
					   rx_ring->total_bytes);
1647 1648
		/* if the result for this queue would decrease interrupt
		 * rate for this vector then use that result */
1649
		q_vector->rx_itr = ((q_vector->rx_itr > ret_itr) ?
1650
				    q_vector->rx_itr - 1 : ret_itr);
1651
		r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
1652
				      r_idx + 1);
1653 1654
	}

1655
	current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671

	switch (current_itr) {
	/* counts and packets in update_itr are dependent on these numbers */
	case lowest_latency:
		new_itr = 100000;
		break;
	case low_latency:
		new_itr = 20000; /* aka hwitr = ~200 */
		break;
	case bulk_latency:
	default:
		new_itr = 8000;
		break;
	}

	if (new_itr != q_vector->eitr) {
1672 1673
		/* do an exponential smoothing */
		new_itr = ((q_vector->eitr * 90)/100) + ((new_itr * 10)/100);
1674 1675 1676

		/* save the algorithm value here, not the smoothed one */
		q_vector->eitr = new_itr;
1677 1678

		ixgbe_write_eitr(q_vector);
1679 1680 1681
	}
}

1682 1683 1684 1685 1686 1687 1688
/**
 * ixgbe_check_overtemp_task - worker thread to check over tempurature
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_check_overtemp_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
1689 1690
						     struct ixgbe_adapter,
						     check_overtemp_task);
1691 1692 1693
	struct ixgbe_hw *hw = &adapter->hw;
	u32 eicr = adapter->interrupt_event;

1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713
	if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
		return;

	switch (hw->device_id) {
	case IXGBE_DEV_ID_82599_T3_LOM: {
		u32 autoneg;
		bool link_up = false;

		if (hw->mac.ops.check_link)
			hw->mac.ops.check_link(hw, &autoneg, &link_up, false);

		if (((eicr & IXGBE_EICR_GPI_SDP0) && (!link_up)) ||
		    (eicr & IXGBE_EICR_LSC))
			/* Check if this is due to overtemp */
			if (hw->phy.ops.check_overtemp(hw) == IXGBE_ERR_OVERTEMP)
				break;
		return;
	}
	default:
		if (!(eicr & IXGBE_EICR_GPI_SDP0))
1714
			return;
1715
		break;
1716
	}
1717 1718 1719 1720 1721 1722
	e_crit(drv,
	       "Network adapter has been stopped because it has over heated. "
	       "Restart the computer. If the problem persists, "
	       "power off the system and replace the adapter\n");
	/* write to clear the interrupt */
	IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP0);
1723 1724
}

1725 1726 1727 1728 1729 1730
static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;

	if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
	    (eicr & IXGBE_EICR_GPI_SDP1)) {
1731
		e_crit(probe, "Fan has stopped, replace the adapter\n");
1732 1733 1734 1735
		/* write to clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
	}
}
1736

1737 1738 1739 1740
static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;

1741 1742 1743 1744 1745 1746 1747
	if (eicr & IXGBE_EICR_GPI_SDP2) {
		/* Clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
			schedule_work(&adapter->sfp_config_module_task);
	}

1748 1749 1750
	if (eicr & IXGBE_EICR_GPI_SDP1) {
		/* Clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
1751 1752
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
			schedule_work(&adapter->multispeed_fiber_task);
1753 1754 1755
	}
}

1756 1757 1758 1759 1760 1761 1762 1763 1764
static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

	adapter->lsc_int++;
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
1765
		IXGBE_WRITE_FLUSH(hw);
1766 1767 1768 1769
		schedule_work(&adapter->watchdog_task);
	}
}

1770 1771 1772 1773 1774
static irqreturn_t ixgbe_msix_lsc(int irq, void *data)
{
	struct net_device *netdev = data;
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
1775 1776 1777 1778 1779 1780 1781 1782 1783 1784
	u32 eicr;

	/*
	 * Workaround for Silicon errata.  Use clear-by-write instead
	 * of clear-by-read.  Reading with EICS will return the
	 * interrupt causes without clearing, which later be done
	 * with the write to EICR.
	 */
	eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
	IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
1785

1786 1787
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
1788

1789 1790 1791
	if (eicr & IXGBE_EICR_MAILBOX)
		ixgbe_msg_task(adapter);

1792 1793
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
1794 1795 1796 1797 1798 1799 1800 1801
		/* Handle Flow Director Full threshold interrupt */
		if (eicr & IXGBE_EICR_FLOW_DIR) {
			int i;
			IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_FLOW_DIR);
			/* Disable transmits before FDIR Re-initialization */
			netif_tx_stop_all_queues(netdev);
			for (i = 0; i < adapter->num_tx_queues; i++) {
				struct ixgbe_ring *tx_ring =
1802
							    adapter->tx_ring[i];
A
Alexander Duyck 已提交
1803 1804
				if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
						       &tx_ring->state))
1805 1806 1807
					schedule_work(&adapter->fdir_reinit_task);
			}
		}
1808 1809 1810 1811 1812 1813 1814 1815 1816
		ixgbe_check_sfp_event(adapter, eicr);
		if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
		    ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC))) {
			adapter->interrupt_event = eicr;
			schedule_work(&adapter->check_overtemp_task);
		}
		break;
	default:
		break;
1817
	}
1818 1819 1820

	ixgbe_check_fan_failure(adapter, eicr);

1821 1822
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_OTHER);
1823 1824 1825 1826

	return IRQ_HANDLED;
}

1827 1828 1829 1830
static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
					   u64 qmask)
{
	u32 mask;
1831
	struct ixgbe_hw *hw = &adapter->hw;
1832

1833 1834
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
1835
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
1836 1837 1838
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
		break;
	case ixgbe_mac_82599EB:
1839
		mask = (qmask & 0xFFFFFFFF);
1840 1841
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
1842
		mask = (qmask >> 32);
1843 1844 1845 1846 1847
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
		break;
	default:
		break;
1848 1849 1850 1851 1852
	}
	/* skip the flush */
}

static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
1853
					    u64 qmask)
1854 1855
{
	u32 mask;
1856
	struct ixgbe_hw *hw = &adapter->hw;
1857

1858 1859
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
1860
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
1861 1862 1863
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
		break;
	case ixgbe_mac_82599EB:
1864
		mask = (qmask & 0xFFFFFFFF);
1865 1866
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
1867
		mask = (qmask >> 32);
1868 1869 1870 1871 1872
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
		break;
	default:
		break;
1873 1874 1875 1876
	}
	/* skip the flush */
}

1877 1878
static irqreturn_t ixgbe_msix_clean_tx(int irq, void *data)
{
1879 1880
	struct ixgbe_q_vector *q_vector = data;
	struct ixgbe_adapter  *adapter = q_vector->adapter;
1881
	struct ixgbe_ring     *tx_ring;
1882 1883 1884 1885 1886 1887 1888
	int i, r_idx;

	if (!q_vector->txr_count)
		return IRQ_HANDLED;

	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	for (i = 0; i < q_vector->txr_count; i++) {
1889
		tx_ring = adapter->tx_ring[r_idx];
1890 1891
		tx_ring->total_bytes = 0;
		tx_ring->total_packets = 0;
1892
		r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
1893
				      r_idx + 1);
1894
	}
1895

1896
	/* EIAM disabled interrupts (on this vector) for us */
1897 1898
	napi_schedule(&q_vector->napi);

1899 1900 1901
	return IRQ_HANDLED;
}

1902 1903 1904 1905 1906
/**
 * ixgbe_msix_clean_rx - single unshared vector rx clean (all queues)
 * @irq: unused
 * @data: pointer to our q_vector struct for this interrupt vector
 **/
1907 1908
static irqreturn_t ixgbe_msix_clean_rx(int irq, void *data)
{
1909 1910
	struct ixgbe_q_vector *q_vector = data;
	struct ixgbe_adapter  *adapter = q_vector->adapter;
1911
	struct ixgbe_ring  *rx_ring;
1912
	int r_idx;
1913
	int i;
1914

1915 1916 1917 1918 1919
#ifdef CONFIG_IXGBE_DCA
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		ixgbe_update_dca(q_vector);
#endif

1920
	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
1921
	for (i = 0; i < q_vector->rxr_count; i++) {
1922
		rx_ring = adapter->rx_ring[r_idx];
1923 1924 1925
		rx_ring->total_bytes = 0;
		rx_ring->total_packets = 0;
		r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
1926
				      r_idx + 1);
1927 1928
	}

1929 1930 1931
	if (!q_vector->rxr_count)
		return IRQ_HANDLED;

1932
	/* EIAM disabled interrupts (on this vector) for us */
1933
	napi_schedule(&q_vector->napi);
1934 1935 1936 1937 1938 1939

	return IRQ_HANDLED;
}

static irqreturn_t ixgbe_msix_clean_many(int irq, void *data)
{
1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950
	struct ixgbe_q_vector *q_vector = data;
	struct ixgbe_adapter  *adapter = q_vector->adapter;
	struct ixgbe_ring  *ring;
	int r_idx;
	int i;

	if (!q_vector->txr_count && !q_vector->rxr_count)
		return IRQ_HANDLED;

	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	for (i = 0; i < q_vector->txr_count; i++) {
1951
		ring = adapter->tx_ring[r_idx];
1952 1953 1954
		ring->total_bytes = 0;
		ring->total_packets = 0;
		r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
1955
				      r_idx + 1);
1956 1957 1958 1959
	}

	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
	for (i = 0; i < q_vector->rxr_count; i++) {
1960
		ring = adapter->rx_ring[r_idx];
1961 1962 1963
		ring->total_bytes = 0;
		ring->total_packets = 0;
		r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
1964
				      r_idx + 1);
1965 1966
	}

1967
	/* EIAM disabled interrupts (on this vector) for us */
1968
	napi_schedule(&q_vector->napi);
1969 1970 1971 1972

	return IRQ_HANDLED;
}

1973 1974 1975 1976 1977
/**
 * ixgbe_clean_rxonly - msix (aka one shot) rx clean routine
 * @napi: napi struct with our devices info in it
 * @budget: amount of work driver is allowed to do this pass, in packets
 *
1978 1979
 * This function is optimized for cleaning one queue only on a single
 * q_vector!!!
1980
 **/
1981 1982
static int ixgbe_clean_rxonly(struct napi_struct *napi, int budget)
{
1983
	struct ixgbe_q_vector *q_vector =
1984
			       container_of(napi, struct ixgbe_q_vector, napi);
1985
	struct ixgbe_adapter *adapter = q_vector->adapter;
1986
	struct ixgbe_ring *rx_ring = NULL;
1987
	int work_done = 0;
1988
	long r_idx;
1989

1990
#ifdef CONFIG_IXGBE_DCA
1991
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
1992
		ixgbe_update_dca(q_vector);
1993
#endif
1994

1995 1996 1997
	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
	rx_ring = adapter->rx_ring[r_idx];

H
Herbert Xu 已提交
1998
	ixgbe_clean_rx_irq(q_vector, rx_ring, &work_done, budget);
1999

2000 2001
	/* If all Rx work done, exit the polling mode */
	if (work_done < budget) {
2002
		napi_complete(napi);
2003
		if (adapter->rx_itr_setting & 1)
2004
			ixgbe_set_itr_msix(q_vector);
2005
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
2006
			ixgbe_irq_enable_queues(adapter,
2007
						((u64)1 << q_vector->v_idx));
2008 2009 2010 2011 2012
	}

	return work_done;
}

2013
/**
2014
 * ixgbe_clean_rxtx_many - msix (aka one shot) rx clean routine
2015 2016 2017 2018 2019 2020
 * @napi: napi struct with our devices info in it
 * @budget: amount of work driver is allowed to do this pass, in packets
 *
 * This function will clean more than one rx queue associated with a
 * q_vector.
 **/
2021
static int ixgbe_clean_rxtx_many(struct napi_struct *napi, int budget)
2022 2023
{
	struct ixgbe_q_vector *q_vector =
2024
			       container_of(napi, struct ixgbe_q_vector, napi);
2025
	struct ixgbe_adapter *adapter = q_vector->adapter;
2026
	struct ixgbe_ring *ring = NULL;
2027 2028
	int work_done = 0, i;
	long r_idx;
2029 2030
	bool tx_clean_complete = true;

2031 2032 2033 2034 2035
#ifdef CONFIG_IXGBE_DCA
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		ixgbe_update_dca(q_vector);
#endif

2036 2037
	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	for (i = 0; i < q_vector->txr_count; i++) {
2038
		ring = adapter->tx_ring[r_idx];
2039 2040
		tx_clean_complete &= ixgbe_clean_tx_irq(q_vector, ring);
		r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
2041
				      r_idx + 1);
2042
	}
2043 2044 2045 2046 2047 2048 2049

	/* attempt to distribute budget to each queue fairly, but don't allow
	 * the budget to go below 1 because we'll exit polling */
	budget /= (q_vector->rxr_count ?: 1);
	budget = max(budget, 1);
	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
	for (i = 0; i < q_vector->rxr_count; i++) {
2050
		ring = adapter->rx_ring[r_idx];
2051
		ixgbe_clean_rx_irq(q_vector, ring, &work_done, budget);
2052
		r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
2053
				      r_idx + 1);
2054 2055 2056
	}

	r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
2057
	ring = adapter->rx_ring[r_idx];
2058
	/* If all Rx work done, exit the polling mode */
2059
	if (work_done < budget) {
2060
		napi_complete(napi);
2061
		if (adapter->rx_itr_setting & 1)
2062 2063
			ixgbe_set_itr_msix(q_vector);
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
2064
			ixgbe_irq_enable_queues(adapter,
2065
						((u64)1 << q_vector->v_idx));
2066 2067 2068 2069 2070
		return 0;
	}

	return work_done;
}
2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082

/**
 * ixgbe_clean_txonly - msix (aka one shot) tx clean routine
 * @napi: napi struct with our devices info in it
 * @budget: amount of work driver is allowed to do this pass, in packets
 *
 * This function is optimized for cleaning one queue only on a single
 * q_vector!!!
 **/
static int ixgbe_clean_txonly(struct napi_struct *napi, int budget)
{
	struct ixgbe_q_vector *q_vector =
2083
			       container_of(napi, struct ixgbe_q_vector, napi);
2084 2085 2086 2087 2088 2089 2090
	struct ixgbe_adapter *adapter = q_vector->adapter;
	struct ixgbe_ring *tx_ring = NULL;
	int work_done = 0;
	long r_idx;

#ifdef CONFIG_IXGBE_DCA
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
2091
		ixgbe_update_dca(q_vector);
2092 2093
#endif

2094 2095 2096
	r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
	tx_ring = adapter->tx_ring[r_idx];

2097 2098 2099
	if (!ixgbe_clean_tx_irq(q_vector, tx_ring))
		work_done = budget;

2100
	/* If all Tx work done, exit the polling mode */
2101 2102
	if (work_done < budget) {
		napi_complete(napi);
2103
		if (adapter->tx_itr_setting & 1)
2104 2105
			ixgbe_set_itr_msix(q_vector);
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
2106 2107
			ixgbe_irq_enable_queues(adapter,
						((u64)1 << q_vector->v_idx));
2108 2109 2110 2111 2112
	}

	return work_done;
}

2113
static inline void map_vector_to_rxq(struct ixgbe_adapter *a, int v_idx,
2114
				     int r_idx)
2115
{
2116 2117 2118 2119
	struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];

	set_bit(r_idx, q_vector->rxr_idx);
	q_vector->rxr_count++;
2120 2121 2122
}

static inline void map_vector_to_txq(struct ixgbe_adapter *a, int v_idx,
2123
				     int t_idx)
2124
{
2125 2126 2127 2128
	struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];

	set_bit(t_idx, q_vector->txr_idx);
	q_vector->txr_count++;
2129 2130
}

2131
/**
2132 2133 2134
 * ixgbe_map_rings_to_vectors - Maps descriptor rings to vectors
 * @adapter: board private structure to initialize
 * @vectors: allotted vector count for descriptor rings
2135
 *
2136 2137 2138 2139 2140
 * This function maps descriptor rings to the queue-specific vectors
 * we were allotted through the MSI-X enabling code.  Ideally, we'd have
 * one vector per ring/queue, but on a constrained vector budget, we
 * group the rings as "efficiently" as possible.  You would add new
 * mapping configurations in here.
2141
 **/
2142
static int ixgbe_map_rings_to_vectors(struct ixgbe_adapter *adapter,
2143
				      int vectors)
2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155
{
	int v_start = 0;
	int rxr_idx = 0, txr_idx = 0;
	int rxr_remaining = adapter->num_rx_queues;
	int txr_remaining = adapter->num_tx_queues;
	int i, j;
	int rqpv, tqpv;
	int err = 0;

	/* No mapping required if MSI-X is disabled. */
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
		goto out;
2156

2157 2158 2159 2160 2161 2162 2163
	/*
	 * The ideal configuration...
	 * We have enough vectors to map one per queue.
	 */
	if (vectors == adapter->num_rx_queues + adapter->num_tx_queues) {
		for (; rxr_idx < rxr_remaining; v_start++, rxr_idx++)
			map_vector_to_rxq(adapter, v_start, rxr_idx);
2164

2165 2166
		for (; txr_idx < txr_remaining; v_start++, txr_idx++)
			map_vector_to_txq(adapter, v_start, txr_idx);
2167 2168

		goto out;
2169
	}
2170

2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190
	/*
	 * If we don't have enough vectors for a 1-to-1
	 * mapping, we'll have to group them so there are
	 * multiple queues per vector.
	 */
	/* Re-adjusting *qpv takes care of the remainder. */
	for (i = v_start; i < vectors; i++) {
		rqpv = DIV_ROUND_UP(rxr_remaining, vectors - i);
		for (j = 0; j < rqpv; j++) {
			map_vector_to_rxq(adapter, i, rxr_idx);
			rxr_idx++;
			rxr_remaining--;
		}
	}
	for (i = v_start; i < vectors; i++) {
		tqpv = DIV_ROUND_UP(txr_remaining, vectors - i);
		for (j = 0; j < tqpv; j++) {
			map_vector_to_txq(adapter, i, txr_idx);
			txr_idx++;
			txr_remaining--;
2191 2192 2193
		}
	}

2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209
out:
	return err;
}

/**
 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
 * @adapter: board private structure
 *
 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
 * interrupts from the kernel.
 **/
static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	irqreturn_t (*handler)(int, void *);
	int i, vector, q_vectors, err;
2210
	int ri = 0, ti = 0;
2211 2212 2213 2214 2215 2216 2217 2218 2219 2220

	/* Decrement for Other and TCP Timer vectors */
	q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

	/* Map the Tx/Rx rings to the vectors we were allotted. */
	err = ixgbe_map_rings_to_vectors(adapter, q_vectors);
	if (err)
		goto out;

#define SET_HANDLER(_v) ((!(_v)->rxr_count) ? &ixgbe_msix_clean_tx : \
2221 2222
			 (!(_v)->txr_count) ? &ixgbe_msix_clean_rx : \
			 &ixgbe_msix_clean_many)
2223
	for (vector = 0; vector < q_vectors; vector++) {
2224
		handler = SET_HANDLER(adapter->q_vector[vector]);
R
Robert Olsson 已提交
2225

2226
		if (handler == &ixgbe_msix_clean_rx) {
R
Robert Olsson 已提交
2227 2228
			sprintf(adapter->name[vector], "%s-%s-%d",
				netdev->name, "rx", ri++);
2229
		} else if (handler == &ixgbe_msix_clean_tx) {
R
Robert Olsson 已提交
2230 2231
			sprintf(adapter->name[vector], "%s-%s-%d",
				netdev->name, "tx", ti++);
2232
		} else {
R
Robert Olsson 已提交
2233
			sprintf(adapter->name[vector], "%s-%s-%d",
2234 2235 2236
				netdev->name, "TxRx", ri++);
			ti++;
		}
R
Robert Olsson 已提交
2237

2238
		err = request_irq(adapter->msix_entries[vector].vector,
2239 2240
				  handler, 0, adapter->name[vector],
				  adapter->q_vector[vector]);
2241
		if (err) {
2242
			e_err(probe, "request_irq failed for MSIX interrupt "
2243
			      "Error: %d\n", err);
2244
			goto free_queue_irqs;
2245 2246 2247
		}
	}

2248 2249
	sprintf(adapter->name[vector], "%s:lsc", netdev->name);
	err = request_irq(adapter->msix_entries[vector].vector,
2250
			  ixgbe_msix_lsc, 0, adapter->name[vector], netdev);
2251
	if (err) {
2252
		e_err(probe, "request_irq for msix_lsc failed: %d\n", err);
2253
		goto free_queue_irqs;
2254 2255 2256 2257
	}

	return 0;

2258 2259 2260
free_queue_irqs:
	for (i = vector - 1; i >= 0; i--)
		free_irq(adapter->msix_entries[--vector].vector,
2261
			 adapter->q_vector[i]);
2262 2263
	adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
	pci_disable_msix(adapter->pdev);
2264 2265
	kfree(adapter->msix_entries);
	adapter->msix_entries = NULL;
2266
out:
2267 2268 2269
	return err;
}

2270 2271
static void ixgbe_set_itr(struct ixgbe_adapter *adapter)
{
2272
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
2273 2274
	u8 current_itr;
	u32 new_itr = q_vector->eitr;
2275 2276
	struct ixgbe_ring *rx_ring = adapter->rx_ring[0];
	struct ixgbe_ring *tx_ring = adapter->tx_ring[0];
2277

2278
	q_vector->tx_itr = ixgbe_update_itr(adapter, new_itr,
2279 2280 2281
					    q_vector->tx_itr,
					    tx_ring->total_packets,
					    tx_ring->total_bytes);
2282
	q_vector->rx_itr = ixgbe_update_itr(adapter, new_itr,
2283 2284 2285
					    q_vector->rx_itr,
					    rx_ring->total_packets,
					    rx_ring->total_bytes);
2286

2287
	current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304

	switch (current_itr) {
	/* counts and packets in update_itr are dependent on these numbers */
	case lowest_latency:
		new_itr = 100000;
		break;
	case low_latency:
		new_itr = 20000; /* aka hwitr = ~200 */
		break;
	case bulk_latency:
		new_itr = 8000;
		break;
	default:
		break;
	}

	if (new_itr != q_vector->eitr) {
2305 2306
		/* do an exponential smoothing */
		new_itr = ((q_vector->eitr * 90)/100) + ((new_itr * 10)/100);
2307 2308 2309

		/* save the algorithm value here, not the smoothed one */
		q_vector->eitr = new_itr;
2310 2311

		ixgbe_write_eitr(q_vector);
2312 2313 2314
	}
}

2315 2316 2317 2318
/**
 * ixgbe_irq_enable - Enable default interrupt generation settings
 * @adapter: board private structure
 **/
2319 2320
static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
				    bool flush)
2321 2322
{
	u32 mask;
2323 2324

	mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
2325 2326
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
		mask |= IXGBE_EIMS_GPI_SDP0;
2327 2328
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
		mask |= IXGBE_EIMS_GPI_SDP1;
2329 2330
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
2331
		mask |= IXGBE_EIMS_ECC;
2332 2333
		mask |= IXGBE_EIMS_GPI_SDP1;
		mask |= IXGBE_EIMS_GPI_SDP2;
2334 2335
		if (adapter->num_vfs)
			mask |= IXGBE_EIMS_MAILBOX;
2336 2337 2338
		break;
	default:
		break;
2339
	}
2340 2341 2342
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
		mask |= IXGBE_EIMS_FLOW_DIR;
2343

2344
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
2345 2346 2347 2348
	if (queues)
		ixgbe_irq_enable_queues(adapter, ~0);
	if (flush)
		IXGBE_WRITE_FLUSH(&adapter->hw);
2349 2350 2351 2352 2353

	if (adapter->num_vfs > 32) {
		u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
	}
2354
}
2355

2356
/**
2357
 * ixgbe_intr - legacy mode Interrupt Handler
2358 2359 2360 2361 2362 2363 2364 2365
 * @irq: interrupt number
 * @data: pointer to a network interface device structure
 **/
static irqreturn_t ixgbe_intr(int irq, void *data)
{
	struct net_device *netdev = data;
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
2366
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
2367 2368
	u32 eicr;

2369
	/*
2370
	 * Workaround for silicon errata on 82598.  Mask the interrupts
2371 2372 2373 2374
	 * before the read of EICR.
	 */
	IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);

2375 2376 2377
	/* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
	 * therefore no explict interrupt disable is necessary */
	eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
2378
	if (!eicr) {
2379 2380
		/*
		 * shared interrupt alert!
2381
		 * make sure interrupts are enabled because the read will
2382 2383 2384 2385 2386 2387
		 * have disabled interrupts due to EIAM
		 * finish the workaround of silicon errata on 82598.  Unmask
		 * the interrupt that we masked before the EICR read.
		 */
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
			ixgbe_irq_enable(adapter, true, true);
2388
		return IRQ_NONE;	/* Not our interrupt */
2389
	}
2390

2391 2392
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
2393

2394 2395
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
2396
		ixgbe_check_sfp_event(adapter, eicr);
2397 2398 2399 2400 2401 2402 2403 2404 2405
		if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
		    ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC))) {
			adapter->interrupt_event = eicr;
			schedule_work(&adapter->check_overtemp_task);
		}
		break;
	default:
		break;
	}
2406

2407 2408
	ixgbe_check_fan_failure(adapter, eicr);

2409
	if (napi_schedule_prep(&(q_vector->napi))) {
2410 2411 2412 2413
		adapter->tx_ring[0]->total_packets = 0;
		adapter->tx_ring[0]->total_bytes = 0;
		adapter->rx_ring[0]->total_packets = 0;
		adapter->rx_ring[0]->total_bytes = 0;
2414
		/* would disable interrupts here but EIAM disabled it */
2415
		__napi_schedule(&(q_vector->napi));
2416 2417
	}

2418 2419 2420 2421 2422 2423 2424 2425
	/*
	 * re-enable link(maybe) and non-queue interrupts, no flush.
	 * ixgbe_poll will re-enable the queue interrupts
	 */

	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		ixgbe_irq_enable(adapter, false, false);

2426 2427 2428
	return IRQ_HANDLED;
}

2429 2430 2431 2432 2433
static inline void ixgbe_reset_q_vectors(struct ixgbe_adapter *adapter)
{
	int i, q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

	for (i = 0; i < q_vectors; i++) {
2434
		struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
2435 2436 2437 2438 2439 2440 2441
		bitmap_zero(q_vector->rxr_idx, MAX_RX_QUEUES);
		bitmap_zero(q_vector->txr_idx, MAX_TX_QUEUES);
		q_vector->rxr_count = 0;
		q_vector->txr_count = 0;
	}
}

2442 2443 2444 2445 2446 2447 2448
/**
 * ixgbe_request_irq - initialize interrupts
 * @adapter: board private structure
 *
 * Attempts to configure interrupts using the best available
 * capabilities of the hardware and kernel.
 **/
2449
static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
2450 2451
{
	struct net_device *netdev = adapter->netdev;
2452
	int err;
2453

2454 2455 2456
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		err = ixgbe_request_msix_irqs(adapter);
	} else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
2457
		err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
2458
				  netdev->name, netdev);
2459
	} else {
2460
		err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
2461
				  netdev->name, netdev);
2462 2463 2464
	}

	if (err)
2465
		e_err(probe, "request_irq failed, Error %d\n", err);
2466 2467 2468 2469 2470 2471 2472 2473 2474

	return err;
}

static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;

	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2475
		int i, q_vectors;
2476

2477 2478 2479
		q_vectors = adapter->num_msix_vectors;

		i = q_vectors - 1;
2480 2481
		free_irq(adapter->msix_entries[i].vector, netdev);

2482 2483 2484
		i--;
		for (; i >= 0; i--) {
			free_irq(adapter->msix_entries[i].vector,
2485
				 adapter->q_vector[i]);
2486 2487 2488 2489 2490
		}

		ixgbe_reset_q_vectors(adapter);
	} else {
		free_irq(adapter->pdev->irq, netdev);
2491 2492 2493
	}
}

2494 2495 2496 2497 2498 2499
/**
 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
 * @adapter: board private structure
 **/
static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
{
2500 2501
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
2502
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
2503 2504
		break;
	case ixgbe_mac_82599EB:
2505 2506
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
2507
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
2508 2509
		if (adapter->num_vfs > 32)
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
2510 2511 2512
		break;
	default:
		break;
2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523
	}
	IXGBE_WRITE_FLUSH(&adapter->hw);
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		int i;
		for (i = 0; i < adapter->num_msix_vectors; i++)
			synchronize_irq(adapter->msix_entries[i].vector);
	} else {
		synchronize_irq(adapter->pdev->irq);
	}
}

2524 2525 2526 2527 2528 2529 2530 2531
/**
 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
 *
 **/
static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

2532
	IXGBE_WRITE_REG(hw, IXGBE_EITR(0),
2533
			EITR_INTS_PER_SEC_TO_REG(adapter->rx_eitr_param));
2534

2535 2536
	ixgbe_set_ivar(adapter, 0, 0, 0);
	ixgbe_set_ivar(adapter, 1, 0, 0);
2537 2538 2539 2540

	map_vector_to_rxq(adapter, 0, 0);
	map_vector_to_txq(adapter, 0, 0);

2541
	e_info(hw, "Legacy interrupt IVAR setup done\n");
2542 2543
}

2544 2545 2546 2547 2548 2549 2550
/**
 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
 * @adapter: board private structure
 * @ring: structure containing ring specific data
 *
 * Configure the Tx descriptor ring after a reset.
 **/
2551 2552
void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
2553 2554 2555
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 tdba = ring->dma;
2556 2557
	int wait_loop = 10;
	u32 txdctl;
2558 2559
	u16 reg_idx = ring->reg_idx;

2560 2561 2562 2563 2564 2565
	/* disable queue to avoid issues while updating state */
	txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx),
			txdctl & ~IXGBE_TXDCTL_ENABLE);
	IXGBE_WRITE_FLUSH(hw);

2566
	IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
2567
			(tdba & DMA_BIT_MASK(32)));
2568 2569 2570 2571 2572
	IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_tx_desc));
	IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
2573
	ring->tail = hw->hw_addr + IXGBE_TDT(reg_idx);
2574

2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588
	/* configure fetching thresholds */
	if (adapter->rx_itr_setting == 0) {
		/* cannot set wthresh when itr==0 */
		txdctl &= ~0x007F0000;
	} else {
		/* enable WTHRESH=8 descriptors, to encourage burst writeback */
		txdctl |= (8 << 16);
	}
	if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
		/* PThresh workaround for Tx hang with DFP enabled. */
		txdctl |= 32;
	}

	/* reinitialize flowdirector state */
2589 2590 2591 2592 2593 2594 2595 2596
	if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
	    adapter->atr_sample_rate) {
		ring->atr_sample_rate = adapter->atr_sample_rate;
		ring->atr_count = 0;
		set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
	} else {
		ring->atr_sample_rate = 0;
	}
2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613

	/* enable queue */
	txdctl |= IXGBE_TXDCTL_ENABLE;
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);

	/* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* poll to verify queue is enabled */
	do {
		msleep(1);
		txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
	} while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
	if (!wait_loop)
		e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
2614 2615
}

2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654
static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rttdcs;
	u32 mask;

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	/* disable the arbiter while setting MTQC */
	rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
	rttdcs |= IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);

	/* set transmit pool layout */
	mask = (IXGBE_FLAG_SRIOV_ENABLED | IXGBE_FLAG_DCB_ENABLED);
	switch (adapter->flags & mask) {

	case (IXGBE_FLAG_SRIOV_ENABLED):
		IXGBE_WRITE_REG(hw, IXGBE_MTQC,
				(IXGBE_MTQC_VT_ENA | IXGBE_MTQC_64VF));
		break;

	case (IXGBE_FLAG_DCB_ENABLED):
		/* We enable 8 traffic classes, DCB only */
		IXGBE_WRITE_REG(hw, IXGBE_MTQC,
			      (IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ));
		break;

	default:
		IXGBE_WRITE_REG(hw, IXGBE_MTQC, IXGBE_MTQC_64Q_1PB);
		break;
	}

	/* re-enable the arbiter */
	rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
}

2655
/**
2656
 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
2657 2658 2659 2660 2661 2662
 * @adapter: board private structure
 *
 * Configure the Tx unit of the MAC after a reset.
 **/
static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
{
2663 2664
	struct ixgbe_hw *hw = &adapter->hw;
	u32 dmatxctl;
2665
	u32 i;
2666

2667 2668 2669 2670 2671 2672 2673 2674 2675
	ixgbe_setup_mtqc(adapter);

	if (hw->mac.type != ixgbe_mac_82598EB) {
		/* DMATXCTL.EN must be before Tx queues are enabled */
		dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
		dmatxctl |= IXGBE_DMATXCTL_TE;
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
	}

2676
	/* Setup the HW Tx Head and Tail descriptor pointers */
2677 2678
	for (i = 0; i < adapter->num_tx_queues; i++)
		ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
2679 2680
}

2681
#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
2682

2683
static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
2684
				   struct ixgbe_ring *rx_ring)
2685 2686
{
	u32 srrctl;
2687
	int index = rx_ring->reg_idx;
2688

2689 2690 2691 2692
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB: {
		struct ixgbe_ring_feature *feature = adapter->ring_feature;
		const int mask = feature[RING_F_RSS].mask;
2693
		index = index & mask;
2694
	}
2695 2696 2697 2698 2699 2700
		break;
	case ixgbe_mac_82599EB:
	default:
		break;
	}

2701 2702 2703 2704
	srrctl = IXGBE_READ_REG(&adapter->hw, IXGBE_SRRCTL(index));

	srrctl &= ~IXGBE_SRRCTL_BSIZEHDR_MASK;
	srrctl &= ~IXGBE_SRRCTL_BSIZEPKT_MASK;
2705 2706
	if (adapter->num_vfs)
		srrctl |= IXGBE_SRRCTL_DROP_EN;
2707

2708 2709 2710
	srrctl |= (IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT) &
		  IXGBE_SRRCTL_BSIZEHDR_MASK;

A
Alexander Duyck 已提交
2711
	if (ring_is_ps_enabled(rx_ring)) {
2712 2713 2714 2715 2716
#if (PAGE_SIZE / 2) > IXGBE_MAX_RXBUFFER
		srrctl |= IXGBE_MAX_RXBUFFER >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
#else
		srrctl |= (PAGE_SIZE / 2) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
#endif
2717 2718
		srrctl |= IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS;
	} else {
2719 2720
		srrctl |= ALIGN(rx_ring->rx_buf_len, 1024) >>
			  IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2721 2722
		srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
	}
2723

2724 2725
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_SRRCTL(index), srrctl);
}
2726

2727
static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
2728
{
2729 2730
	struct ixgbe_hw *hw = &adapter->hw;
	static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
2731 2732
			  0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
			  0x6A3E67EA, 0x14364D17, 0x3BED200D};
2733 2734 2735
	u32 mrqc = 0, reta = 0;
	u32 rxcsum;
	int i, j;
2736 2737
	int mask;

2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751
	/* Fill out hash function seeds */
	for (i = 0; i < 10; i++)
		IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);

	/* Fill out redirection table */
	for (i = 0, j = 0; i < 128; i++, j++) {
		if (j == adapter->ring_feature[RING_F_RSS].indices)
			j = 0;
		/* reta = 4-byte sliding window of
		 * 0x00..(indices-1)(indices-1)00..etc. */
		reta = (reta << 8) | (j * 0x11);
		if ((i & 3) == 3)
			IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
	}
2752

2753 2754 2755 2756 2757 2758 2759 2760 2761
	/* Disable indicating checksum in descriptor, enables RSS hash */
	rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
	rxcsum |= IXGBE_RXCSUM_PCSD;
	IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);

	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		mask = adapter->flags & IXGBE_FLAG_RSS_ENABLED;
	else
		mask = adapter->flags & (IXGBE_FLAG_RSS_ENABLED
2762
#ifdef CONFIG_IXGBE_DCB
2763
					 | IXGBE_FLAG_DCB_ENABLED
2764
#endif
2765 2766
					 | IXGBE_FLAG_SRIOV_ENABLED
					);
2767 2768 2769 2770 2771

	switch (mask) {
	case (IXGBE_FLAG_RSS_ENABLED):
		mrqc = IXGBE_MRQC_RSSEN;
		break;
2772 2773 2774
	case (IXGBE_FLAG_SRIOV_ENABLED):
		mrqc = IXGBE_MRQC_VMDQEN;
		break;
2775 2776 2777 2778 2779 2780 2781 2782 2783
#ifdef CONFIG_IXGBE_DCB
	case (IXGBE_FLAG_DCB_ENABLED):
		mrqc = IXGBE_MRQC_RT8TCEN;
		break;
#endif /* CONFIG_IXGBE_DCB */
	default:
		break;
	}

2784 2785 2786 2787 2788 2789 2790
	/* Perform hash on these packet types */
	mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4
	      | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
	      | IXGBE_MRQC_RSS_FIELD_IPV6
	      | IXGBE_MRQC_RSS_FIELD_IPV6_TCP;

	IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
2791 2792
}

2793 2794 2795 2796 2797
/**
 * ixgbe_configure_rscctl - enable RSC for the indicated ring
 * @adapter:    address of board private structure
 * @index:      index of ring to set
 **/
2798 2799
static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
				   struct ixgbe_ring *ring)
2800 2801 2802
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rscctrl;
2803
	int rx_buf_len;
2804 2805
	u16 reg_idx = ring->reg_idx;

A
Alexander Duyck 已提交
2806
	if (!ring_is_rsc_enabled(ring))
2807
		return;
2808

2809 2810
	rx_buf_len = ring->rx_buf_len;
	rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
2811 2812 2813 2814 2815 2816
	rscctrl |= IXGBE_RSCCTL_RSCEN;
	/*
	 * we must limit the number of descriptors so that the
	 * total size of max desc * buf_len is not greater
	 * than 65535
	 */
A
Alexander Duyck 已提交
2817
	if (ring_is_ps_enabled(ring)) {
2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834
#if (MAX_SKB_FRAGS > 16)
		rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
#elif (MAX_SKB_FRAGS > 8)
		rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
#elif (MAX_SKB_FRAGS > 4)
		rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
#else
		rscctrl |= IXGBE_RSCCTL_MAXDESC_1;
#endif
	} else {
		if (rx_buf_len < IXGBE_RXBUFFER_4096)
			rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
		else if (rx_buf_len < IXGBE_RXBUFFER_8192)
			rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
		else
			rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
	}
2835
	IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
2836 2837
}

2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889
/**
 *  ixgbe_set_uta - Set unicast filter table address
 *  @adapter: board private structure
 *
 *  The unicast table address is a register array of 32-bit registers.
 *  The table is meant to be used in a way similar to how the MTA is used
 *  however due to certain limitations in the hardware it is necessary to
 *  set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
 *  enable bit to allow vlan tag stripping when promiscuous mode is enabled
 **/
static void ixgbe_set_uta(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int i;

	/* The UTA table only exists on 82599 hardware and newer */
	if (hw->mac.type < ixgbe_mac_82599EB)
		return;

	/* we only need to do this if VMDq is enabled */
	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return;

	for (i = 0; i < 128; i++)
		IXGBE_WRITE_REG(hw, IXGBE_UTA(i), ~0);
}

#define IXGBE_MAX_RX_DESC_POLL 10
static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
				       struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int reg_idx = ring->reg_idx;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;

	/* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	do {
		msleep(1);
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
		      "the polling period\n", reg_idx);
	}
}

2890 2891
void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
2892 2893 2894
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 rdba = ring->dma;
2895
	u32 rxdctl;
2896 2897
	u16 reg_idx = ring->reg_idx;

2898 2899 2900 2901 2902 2903
	/* disable queue to avoid issues while updating state */
	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx),
			rxdctl & ~IXGBE_RXDCTL_ENABLE);
	IXGBE_WRITE_FLUSH(hw);

2904 2905 2906 2907 2908 2909
	IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
	IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_rx_desc));
	IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
2910
	ring->tail = hw->hw_addr + IXGBE_RDT(reg_idx);
2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931

	ixgbe_configure_srrctl(adapter, ring);
	ixgbe_configure_rscctl(adapter, ring);

	if (hw->mac.type == ixgbe_mac_82598EB) {
		/*
		 * enable cache line friendly hardware writes:
		 * PTHRESH=32 descriptors (half the internal cache),
		 * this also removes ugly rx_no_buffer_count increment
		 * HTHRESH=4 descriptors (to minimize latency on fetch)
		 * WTHRESH=8 burst writeback up to two cache lines
		 */
		rxdctl &= ~0x3FFFFF;
		rxdctl |=  0x080420;
	}

	/* enable receive descriptor ring */
	rxdctl |= IXGBE_RXDCTL_ENABLE;
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	ixgbe_rx_desc_queue_enable(adapter, ring);
2932
	ixgbe_alloc_rx_buffers(ring, IXGBE_DESC_UNUSED(ring));
2933 2934
}

2935 2936 2937 2938 2939 2940 2941
static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int p;

	/* PSRTYPE must be initialized in non 82598 adapters */
	u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
2942 2943
		      IXGBE_PSRTYPE_UDPHDR |
		      IXGBE_PSRTYPE_IPV4HDR |
2944
		      IXGBE_PSRTYPE_L2HDR |
2945
		      IXGBE_PSRTYPE_IPV6HDR;
2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED)
		psrtype |= (adapter->num_rx_queues_per_pool << 29);

	for (p = 0; p < adapter->num_rx_pools; p++)
		IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(adapter->num_vfs + p),
				psrtype);
}

2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999
static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 gcr_ext;
	u32 vt_reg_bits;
	u32 reg_offset, vf_shift;
	u32 vmdctl;

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return;

	vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
	vt_reg_bits = IXGBE_VMD_CTL_VMDQ_EN | IXGBE_VT_CTL_REPLEN;
	vt_reg_bits |= (adapter->num_vfs << IXGBE_VT_CTL_POOL_SHIFT);
	IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl | vt_reg_bits);

	vf_shift = adapter->num_vfs % 32;
	reg_offset = (adapter->num_vfs > 32) ? 1 : 0;

	/* Enable only the PF's pool for Tx/Rx */
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (1 << vf_shift));
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), 0);
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (1 << vf_shift));
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), 0);
	IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);

	/* Map PF MAC address in RAR Entry 0 to first pool following VFs */
	hw->mac.ops.set_vmdq(hw, 0, adapter->num_vfs);

	/*
	 * Set up VF register offsets for selected VT Mode,
	 * i.e. 32 or 64 VFs for SR-IOV
	 */
	gcr_ext = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
	gcr_ext |= IXGBE_GCR_EXT_MSIX_EN;
	gcr_ext |= IXGBE_GCR_EXT_VT_MODE_64;
	IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);

	/* enable Tx loopback for VF/PF communication */
	IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
}

3000
static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
3001 3002 3003 3004
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *netdev = adapter->netdev;
	int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
3005
	int rx_buf_len;
3006 3007 3008
	struct ixgbe_ring *rx_ring;
	int i;
	u32 mhadd, hlreg0;
3009

3010
	/* Decide whether to use packet split mode or not */
3011 3012 3013
	/* Do not use packet split if we're in SR-IOV Mode */
	if (!adapter->num_vfs)
		adapter->flags |= IXGBE_FLAG_RX_PS_ENABLED;
3014 3015 3016

	/* Set the RX buffer length according to the mode */
	if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
3017
		rx_buf_len = IXGBE_RX_HDR_SIZE;
3018
	} else {
3019
		if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
A
Alexander Duyck 已提交
3020
		    (netdev->mtu <= ETH_DATA_LEN))
3021
			rx_buf_len = MAXIMUM_ETHERNET_VLAN_SIZE;
3022
		else
3023
			rx_buf_len = ALIGN(max_frame + VLAN_HLEN, 1024);
3024 3025
	}

3026
#ifdef IXGBE_FCOE
3027 3028 3029 3030
	/* adjust max frame to be able to do baby jumbo for FCoE */
	if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
	    (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
		max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3031

3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044
#endif /* IXGBE_FCOE */
	mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
	if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
		mhadd &= ~IXGBE_MHADD_MFS_MASK;
		mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;

		IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
	}

	hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
	/* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
	hlreg0 |= IXGBE_HLREG0_JUMBOEN;
	IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3045

3046 3047 3048 3049
	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
3050
	for (i = 0; i < adapter->num_rx_queues; i++) {
3051
		rx_ring = adapter->rx_ring[i];
3052
		rx_ring->rx_buf_len = rx_buf_len;
3053

3054
		if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED)
A
Alexander Duyck 已提交
3055 3056 3057 3058 3059 3060
			set_ring_ps_enabled(rx_ring);
		else
			clear_ring_ps_enabled(rx_ring);

		if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
			set_ring_rsc_enabled(rx_ring);
3061
		else
A
Alexander Duyck 已提交
3062
			clear_ring_rsc_enabled(rx_ring);
3063

3064
#ifdef IXGBE_FCOE
3065
		if (netdev->features & NETIF_F_FCOE_MTU) {
3066 3067
			struct ixgbe_ring_feature *f;
			f = &adapter->ring_feature[RING_F_FCOE];
3068
			if ((i >= f->mask) && (i < f->mask + f->indices)) {
A
Alexander Duyck 已提交
3069
				clear_ring_ps_enabled(rx_ring);
3070 3071
				if (rx_buf_len < IXGBE_FCOE_JUMBO_FRAME_SIZE)
					rx_ring->rx_buf_len =
3072
						IXGBE_FCOE_JUMBO_FRAME_SIZE;
A
Alexander Duyck 已提交
3073 3074 3075 3076
			} else if (!ring_is_rsc_enabled(rx_ring) &&
				   !ring_is_ps_enabled(rx_ring)) {
				rx_ring->rx_buf_len =
						IXGBE_FCOE_JUMBO_FRAME_SIZE;
3077
			}
3078 3079
		}
#endif /* IXGBE_FCOE */
3080 3081 3082
	}
}

3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118
static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		/*
		 * For VMDq support of different descriptor types or
		 * buffer sizes through the use of multiple SRRCTL
		 * registers, RDRXCTL.MVMEN must be set to 1
		 *
		 * also, the manual doesn't mention it clearly but DCA hints
		 * will only use queue 0's tags unless this bit is set.  Side
		 * effects of setting this bit are only that SRRCTL must be
		 * fully programmed [0..15]
		 */
		rdrxctl |= IXGBE_RDRXCTL_MVMEN;
		break;
	case ixgbe_mac_82599EB:
		/* Disable RSC for ACK packets */
		IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
		   (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
		rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
		/* hardware requires some bits to be set by default */
		rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
		rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
		break;
	default:
		/* We should do nothing since we don't know this hardware */
		return;
	}

	IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
}

3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135
/**
 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
 * @adapter: board private structure
 *
 * Configure the Rx unit of the MAC after a reset.
 **/
static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int i;
	u32 rxctrl;

	/* disable receives while setting up the descriptors */
	rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
	IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);

	ixgbe_setup_psrtype(adapter);
3136
	ixgbe_setup_rdrxctl(adapter);
3137

3138
	/* Program registers for the distribution of queues */
3139 3140
	ixgbe_setup_mrqc(adapter);

3141 3142
	ixgbe_set_uta(adapter);

3143 3144 3145 3146 3147 3148 3149
	/* set_rx_buffer_len must be called before ring initialization */
	ixgbe_set_rx_buffer_len(adapter);

	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
3150 3151
	for (i = 0; i < adapter->num_rx_queues; i++)
		ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
3152

3153 3154 3155 3156 3157 3158 3159
	/* disable drop enable for 82598 parts */
	if (hw->mac.type == ixgbe_mac_82598EB)
		rxctrl |= IXGBE_RXCTRL_DMBYPS;

	/* enable all receives */
	rxctrl |= IXGBE_RXCTRL_RXEN;
	hw->mac.ops.enable_rx_dma(hw, rxctrl);
3160 3161
}

3162 3163 3164 3165
static void ixgbe_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
3166
	int pool_ndx = adapter->num_vfs;
3167 3168

	/* add VID to filter table */
3169
	hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, true);
3170
	set_bit(vid, adapter->active_vlans);
3171 3172 3173 3174 3175 3176
}

static void ixgbe_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
3177
	int pool_ndx = adapter->num_vfs;
3178 3179

	/* remove VID from filter table */
3180
	hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, false);
3181
	clear_bit(vid, adapter->active_vlans);
3182 3183
}

3184 3185 3186 3187 3188 3189 3190
/**
 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
 * @adapter: driver data
 */
static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220
	u32 vlnctrl;

	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
	vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
	IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
}

/**
 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
 * @adapter: driver data
 */
static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl;

	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
	vlnctrl |= IXGBE_VLNCTRL_VFE;
	vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
	IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
}

/**
 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
 * @adapter: driver data
 */
static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl;
3221 3222 3223 3224
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
3225 3226
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl &= ~IXGBE_VLNCTRL_VME;
3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
		for (i = 0; i < adapter->num_rx_queues; i++) {
			j = adapter->rx_ring[i]->reg_idx;
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl &= ~IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

/**
3243
 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
3244 3245
 * @adapter: driver data
 */
3246
static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
3247 3248
{
	struct ixgbe_hw *hw = &adapter->hw;
3249
	u32 vlnctrl;
3250 3251 3252 3253
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
3254 3255
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl |= IXGBE_VLNCTRL_VME;
3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
		for (i = 0; i < adapter->num_rx_queues; i++) {
			j = adapter->rx_ring[i]->reg_idx;
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl |= IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

3271 3272
static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
{
3273
	u16 vid;
3274

3275 3276 3277 3278
	ixgbe_vlan_rx_add_vid(adapter->netdev, 0);

	for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
		ixgbe_vlan_rx_add_vid(adapter->netdev, vid);
3279 3280
}

3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322
/**
 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
 * @netdev: network interface device structure
 *
 * Writes unicast address list to the RAR table.
 * Returns: -ENOMEM on failure/insufficient address space
 *                0 on no addresses written
 *                X on writing X addresses to the RAR table
 **/
static int ixgbe_write_uc_addr_list(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	unsigned int vfn = adapter->num_vfs;
	unsigned int rar_entries = hw->mac.num_rar_entries - (vfn + 1);
	int count = 0;

	/* return ENOMEM indicating insufficient memory for addresses */
	if (netdev_uc_count(netdev) > rar_entries)
		return -ENOMEM;

	if (!netdev_uc_empty(netdev) && rar_entries) {
		struct netdev_hw_addr *ha;
		/* return error if we do not support writing to RAR table */
		if (!hw->mac.ops.set_rar)
			return -ENOMEM;

		netdev_for_each_uc_addr(ha, netdev) {
			if (!rar_entries)
				break;
			hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
					    vfn, IXGBE_RAH_AV);
			count++;
		}
	}
	/* write the addresses in reverse order to avoid write combining */
	for (; rar_entries > 0 ; rar_entries--)
		hw->mac.ops.clear_rar(hw, rar_entries);

	return count;
}

3323
/**
3324
 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
3325 3326
 * @netdev: network interface device structure
 *
3327 3328 3329 3330
 * The set_rx_method entry point is called whenever the unicast/multicast
 * address list or the network interface flags are updated.  This routine is
 * responsible for configuring the hardware for proper unicast, multicast and
 * promiscuous mode.
3331
 **/
3332
void ixgbe_set_rx_mode(struct net_device *netdev)
3333 3334 3335
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
3336 3337
	u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
	int count;
3338 3339 3340 3341 3342

	/* Check for Promiscuous and All Multicast modes */

	fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);

3343 3344 3345 3346 3347
	/* set all bits that we expect to always be set */
	fctrl |= IXGBE_FCTRL_BAM;
	fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
	fctrl |= IXGBE_FCTRL_PMCF;

3348 3349 3350
	/* clear the bits we are changing the status of */
	fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);

3351
	if (netdev->flags & IFF_PROMISC) {
3352
		hw->addr_ctrl.user_set_promisc = true;
3353
		fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3354
		vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
3355 3356
		/* don't hardware filter vlans in promisc mode */
		ixgbe_vlan_filter_disable(adapter);
3357
	} else {
3358 3359
		if (netdev->flags & IFF_ALLMULTI) {
			fctrl |= IXGBE_FCTRL_MPE;
3360 3361 3362 3363 3364 3365 3366 3367 3368
			vmolr |= IXGBE_VMOLR_MPE;
		} else {
			/*
			 * Write addresses to the MTA, if the attempt fails
			 * then we should just turn on promiscous mode so
			 * that we can at least receive multicast traffic
			 */
			hw->mac.ops.update_mc_addr_list(hw, netdev);
			vmolr |= IXGBE_VMOLR_ROMPE;
3369
		}
3370
		ixgbe_vlan_filter_enable(adapter);
3371
		hw->addr_ctrl.user_set_promisc = false;
3372 3373 3374 3375 3376 3377 3378 3379 3380 3381
		/*
		 * Write addresses to available RAR registers, if there is not
		 * sufficient space to store all the addresses then enable
		 * unicast promiscous mode
		 */
		count = ixgbe_write_uc_addr_list(netdev);
		if (count < 0) {
			fctrl |= IXGBE_FCTRL_UPE;
			vmolr |= IXGBE_VMOLR_ROPE;
		}
3382 3383
	}

3384
	if (adapter->num_vfs) {
3385
		ixgbe_restore_vf_multicasts(adapter);
3386 3387 3388 3389 3390 3391 3392
		vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(adapter->num_vfs)) &
			 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
			   IXGBE_VMOLR_ROPE);
		IXGBE_WRITE_REG(hw, IXGBE_VMOLR(adapter->num_vfs), vmolr);
	}

	IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
3393 3394 3395 3396 3397

	if (netdev->features & NETIF_F_HW_VLAN_RX)
		ixgbe_vlan_strip_enable(adapter);
	else
		ixgbe_vlan_strip_disable(adapter);
3398 3399
}

3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410
static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;
	struct ixgbe_q_vector *q_vector;
	int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

	/* legacy and MSI only use one vector */
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
		q_vectors = 1;

	for (q_idx = 0; q_idx < q_vectors; q_idx++) {
3411
		struct napi_struct *napi;
3412
		q_vector = adapter->q_vector[q_idx];
3413
		napi = &q_vector->napi;
3414 3415 3416 3417 3418 3419 3420 3421
		if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
			if (!q_vector->rxr_count || !q_vector->txr_count) {
				if (q_vector->txr_count == 1)
					napi->poll = &ixgbe_clean_txonly;
				else if (q_vector->rxr_count == 1)
					napi->poll = &ixgbe_clean_rxonly;
			}
		}
3422 3423

		napi_enable(napi);
3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437
	}
}

static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;
	struct ixgbe_q_vector *q_vector;
	int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

	/* legacy and MSI only use one vector */
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
		q_vectors = 1;

	for (q_idx = 0; q_idx < q_vectors; q_idx++) {
3438
		q_vector = adapter->q_vector[q_idx];
3439 3440 3441 3442
		napi_disable(&q_vector->napi);
	}
}

J
Jeff Kirsher 已提交
3443
#ifdef CONFIG_IXGBE_DCB
3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454
/*
 * ixgbe_configure_dcb - Configure DCB hardware
 * @adapter: ixgbe adapter struct
 *
 * This is called by the driver on open to configure the DCB hardware.
 * This is also called by the gennetlink interface when reconfiguring
 * the DCB state.
 */
static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3455
	int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
3456

3457 3458 3459 3460 3461 3462 3463 3464 3465
	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
		if (hw->mac.type == ixgbe_mac_82598EB)
			netif_set_gso_max_size(adapter->netdev, 65536);
		return;
	}

	if (hw->mac.type == ixgbe_mac_82598EB)
		netif_set_gso_max_size(adapter->netdev, 32768);

3466 3467 3468 3469 3470
#ifdef CONFIG_FCOE
	if (adapter->netdev->features & NETIF_F_FCOE_MTU)
		max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
#endif

3471
	ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3472
					DCB_TX_CONFIG);
3473
	ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3474
					DCB_RX_CONFIG);
3475 3476

	/* Enable VLAN tag insert/strip */
3477
	adapter->netdev->features |= NETIF_F_HW_VLAN_RX;
3478

3479
	hw->mac.ops.set_vfta(&adapter->hw, 0, 0, true);
3480 3481 3482

	/* reconfigure the hardware */
	ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
3483 3484 3485
}

#endif
3486 3487 3488
static void ixgbe_configure(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
3489
	struct ixgbe_hw *hw = &adapter->hw;
3490 3491
	int i;

J
Jeff Kirsher 已提交
3492
#ifdef CONFIG_IXGBE_DCB
3493
	ixgbe_configure_dcb(adapter);
3494
#endif
3495

3496 3497 3498
	ixgbe_set_rx_mode(netdev);
	ixgbe_restore_vlan(adapter);

3499 3500 3501 3502 3503
#ifdef IXGBE_FCOE
	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
		ixgbe_configure_fcoe(adapter);

#endif /* IXGBE_FCOE */
3504 3505
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
		for (i = 0; i < adapter->num_tx_queues; i++)
3506
			adapter->tx_ring[i]->atr_sample_rate =
3507
						       adapter->atr_sample_rate;
3508 3509 3510 3511
		ixgbe_init_fdir_signature_82599(hw, adapter->fdir_pballoc);
	} else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
		ixgbe_init_fdir_perfect_82599(hw, adapter->fdir_pballoc);
	}
3512
	ixgbe_configure_virtualization(adapter);
3513

3514 3515 3516 3517
	ixgbe_configure_tx(adapter);
	ixgbe_configure_rx(adapter);
}

3518 3519 3520 3521 3522 3523 3524
static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
{
	switch (hw->phy.type) {
	case ixgbe_phy_sfp_avago:
	case ixgbe_phy_sfp_ftl:
	case ixgbe_phy_sfp_intel:
	case ixgbe_phy_sfp_unknown:
3525 3526 3527 3528
	case ixgbe_phy_sfp_passive_tyco:
	case ixgbe_phy_sfp_passive_unknown:
	case ixgbe_phy_sfp_active_unknown:
	case ixgbe_phy_sfp_ftl_active:
3529 3530 3531 3532 3533 3534
		return true;
	default:
		return false;
	}
}

3535
/**
3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568
 * ixgbe_sfp_link_config - set up SFP+ link
 * @adapter: pointer to private adapter struct
 **/
static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

		if (hw->phy.multispeed_fiber) {
			/*
			 * In multispeed fiber setups, the device may not have
			 * had a physical connection when the driver loaded.
			 * If that's the case, the initial link configuration
			 * couldn't get the MAC into 10G or 1G mode, so we'll
			 * never have a link status change interrupt fire.
			 * We need to try and force an autonegotiation
			 * session, then bring up link.
			 */
			hw->mac.ops.setup_sfp(hw);
			if (!(adapter->flags & IXGBE_FLAG_IN_SFP_LINK_TASK))
				schedule_work(&adapter->multispeed_fiber_task);
		} else {
			/*
			 * Direct Attach Cu and non-multispeed fiber modules
			 * still need to be configured properly prior to
			 * attempting link.
			 */
			if (!(adapter->flags & IXGBE_FLAG_IN_SFP_MOD_TASK))
				schedule_work(&adapter->sfp_config_module_task);
		}
}

/**
 * ixgbe_non_sfp_link_config - set up non-SFP+ link
3569 3570 3571 3572
 * @hw: pointer to private hardware struct
 *
 * Returns 0 on success, negative on failure
 **/
3573
static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
3574 3575
{
	u32 autoneg;
3576
	bool negotiation, link_up = false;
3577 3578 3579 3580 3581 3582 3583 3584 3585
	u32 ret = IXGBE_ERR_LINK_SETUP;

	if (hw->mac.ops.check_link)
		ret = hw->mac.ops.check_link(hw, &autoneg, &link_up, false);

	if (ret)
		goto link_cfg_out;

	if (hw->mac.ops.get_link_capabilities)
3586 3587
		ret = hw->mac.ops.get_link_capabilities(hw, &autoneg,
							&negotiation);
3588 3589 3590
	if (ret)
		goto link_cfg_out;

3591 3592
	if (hw->mac.ops.setup_link)
		ret = hw->mac.ops.setup_link(hw, autoneg, negotiation, link_up);
3593 3594 3595 3596
link_cfg_out:
	return ret;
}

3597
static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
3598 3599
{
	struct ixgbe_hw *hw = &adapter->hw;
3600
	u32 gpie = 0;
3601

3602
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
3603 3604 3605
		gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
		       IXGBE_GPIE_OCD;
		gpie |= IXGBE_GPIE_EIAME;
3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620
		/*
		 * use EIAM to auto-mask when MSI-X interrupt is asserted
		 * this saves a register write for every interrupt
		 */
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
			break;
		default:
		case ixgbe_mac_82599EB:
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
			break;
		}
	} else {
3621 3622 3623 3624
		/* legacy interrupts, use EIAM to auto-mask when reading EICR,
		 * specifically only auto mask tx and rx interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
	}
3625

3626 3627 3628 3629 3630 3631
	/* XXX: to interrupt immediately for EICS writes, enable this */
	/* gpie |= IXGBE_GPIE_EIMEN; */

	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		gpie &= ~IXGBE_GPIE_VTMODE_MASK;
		gpie |= IXGBE_GPIE_VTMODE_64;
3632 3633
	}

3634 3635
	/* Enable fan failure interrupt */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
3636 3637
		gpie |= IXGBE_SDP1_GPIEN;

3638
	if (hw->mac.type == ixgbe_mac_82599EB)
3639 3640
		gpie |= IXGBE_SDP1_GPIEN;
		gpie |= IXGBE_SDP2_GPIEN;
3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652

	IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
}

static int ixgbe_up_complete(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int err;
	u32 ctrl_ext;

	ixgbe_get_hw_control(adapter);
	ixgbe_setup_gpie(adapter);
3653

3654 3655 3656 3657 3658
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
		ixgbe_configure_msix(adapter);
	else
		ixgbe_configure_msi_and_legacy(adapter);

3659 3660 3661 3662
	/* enable the optics */
	if (hw->phy.multispeed_fiber)
		hw->mac.ops.enable_tx_laser(hw);

3663
	clear_bit(__IXGBE_DOWN, &adapter->state);
3664 3665
	ixgbe_napi_enable_all(adapter);

3666 3667 3668 3669 3670 3671 3672 3673
	if (ixgbe_is_sfp(hw)) {
		ixgbe_sfp_link_config(adapter);
	} else {
		err = ixgbe_non_sfp_link_config(hw);
		if (err)
			e_err(probe, "link_config FAILED %d\n", err);
	}

3674 3675
	/* clear any pending interrupts, may auto mask */
	IXGBE_READ_REG(hw, IXGBE_EICR);
3676
	ixgbe_irq_enable(adapter, true, true);
3677

3678 3679 3680 3681 3682 3683 3684
	/*
	 * If this adapter has a fan, check to see if we had a failure
	 * before we enabled the interrupt.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
3685
			e_crit(drv, "Fan has stopped, replace the adapter\n");
3686 3687
	}

3688 3689
	/*
	 * For hot-pluggable SFP+ devices, a new SFP+ module may have
3690 3691 3692
	 * arrived before interrupts were enabled but after probe.  Such
	 * devices wouldn't have their type identified yet. We need to
	 * kick off the SFP+ module setup first, then try to bring up link.
3693 3694 3695
	 * If we're not hot-pluggable SFP+, we just need to configure link
	 * and bring it up.
	 */
3696 3697
	if (hw->phy.type == ixgbe_phy_unknown)
		schedule_work(&adapter->sfp_config_module_task);
3698

3699
	/* enable transmits */
3700
	netif_tx_start_all_queues(adapter->netdev);
3701

3702 3703
	/* bring the link up in the watchdog, this could race with our first
	 * link up interrupt but shouldn't be a problem */
3704 3705
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
3706
	mod_timer(&adapter->watchdog_timer, jiffies);
3707 3708 3709 3710 3711 3712

	/* Set PF Reset Done bit so PF/VF Mail Ops can work */
	ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
	ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
	IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);

3713 3714 3715
	return 0;
}

3716 3717 3718 3719 3720 3721
void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
{
	WARN_ON(in_interrupt());
	while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
		msleep(1);
	ixgbe_down(adapter);
3722 3723 3724 3725 3726 3727 3728 3729
	/*
	 * If SR-IOV enabled then wait a bit before bringing the adapter
	 * back up to give the VFs time to respond to the reset.  The
	 * two second wait is based upon the watchdog timer cycle in
	 * the VF driver.
	 */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		msleep(2000);
3730 3731 3732 3733
	ixgbe_up(adapter);
	clear_bit(__IXGBE_RESETTING, &adapter->state);
}

3734 3735 3736 3737 3738 3739 3740 3741 3742 3743
int ixgbe_up(struct ixgbe_adapter *adapter)
{
	/* hardware has been reset, we need to reload some things */
	ixgbe_configure(adapter);

	return ixgbe_up_complete(adapter);
}

void ixgbe_reset(struct ixgbe_adapter *adapter)
{
3744
	struct ixgbe_hw *hw = &adapter->hw;
3745 3746 3747
	int err;

	err = hw->mac.ops.init_hw(hw);
3748 3749 3750 3751 3752
	switch (err) {
	case 0:
	case IXGBE_ERR_SFP_NOT_PRESENT:
		break;
	case IXGBE_ERR_MASTER_REQUESTS_PENDING:
3753
		e_dev_err("master disable timed out\n");
3754
		break;
3755 3756
	case IXGBE_ERR_EEPROM_VERSION:
		/* We are running on a pre-production device, log a warning */
3757 3758 3759 3760 3761 3762
		e_dev_warn("This device is a pre-production adapter/LOM. "
			   "Please be aware there may be issuesassociated with "
			   "your hardware.  If you are experiencing problems "
			   "please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
3763
		break;
3764
	default:
3765
		e_dev_err("Hardware Error: %d\n", err);
3766
	}
3767 3768

	/* reprogram the RAR[0] in case user changed it. */
3769 3770
	hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
			    IXGBE_RAH_AV);
3771 3772 3773 3774 3775 3776
}

/**
 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
 * @rx_ring: ring to free buffers from
 **/
3777
static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
3778
{
3779
	struct device *dev = rx_ring->dev;
3780
	unsigned long size;
3781
	u16 i;
3782

3783 3784 3785
	/* ring already cleared, nothing to do */
	if (!rx_ring->rx_buffer_info)
		return;
3786

3787
	/* Free all the Rx ring sk_buffs */
3788 3789 3790 3791 3792
	for (i = 0; i < rx_ring->count; i++) {
		struct ixgbe_rx_buffer *rx_buffer_info;

		rx_buffer_info = &rx_ring->rx_buffer_info[i];
		if (rx_buffer_info->dma) {
3793
			dma_unmap_single(rx_ring->dev, rx_buffer_info->dma,
3794
					 rx_ring->rx_buf_len,
3795
					 DMA_FROM_DEVICE);
3796 3797 3798
			rx_buffer_info->dma = 0;
		}
		if (rx_buffer_info->skb) {
A
Alexander Duyck 已提交
3799
			struct sk_buff *skb = rx_buffer_info->skb;
3800
			rx_buffer_info->skb = NULL;
A
Alexander Duyck 已提交
3801 3802
			do {
				struct sk_buff *this = skb;
3803
				if (IXGBE_RSC_CB(this)->delay_unmap) {
3804
					dma_unmap_single(dev,
3805
							 IXGBE_RSC_CB(this)->dma,
3806
							 rx_ring->rx_buf_len,
3807
							 DMA_FROM_DEVICE);
3808
					IXGBE_RSC_CB(this)->dma = 0;
3809
					IXGBE_RSC_CB(skb)->delay_unmap = false;
3810
				}
A
Alexander Duyck 已提交
3811 3812 3813
				skb = skb->prev;
				dev_kfree_skb(this);
			} while (skb);
3814 3815 3816
		}
		if (!rx_buffer_info->page)
			continue;
J
Jesse Brandeburg 已提交
3817
		if (rx_buffer_info->page_dma) {
3818
			dma_unmap_page(dev, rx_buffer_info->page_dma,
3819
				       PAGE_SIZE / 2, DMA_FROM_DEVICE);
J
Jesse Brandeburg 已提交
3820 3821
			rx_buffer_info->page_dma = 0;
		}
3822 3823
		put_page(rx_buffer_info->page);
		rx_buffer_info->page = NULL;
3824
		rx_buffer_info->page_offset = 0;
3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840
	}

	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
	memset(rx_ring->rx_buffer_info, 0, size);

	/* Zero out the descriptor ring */
	memset(rx_ring->desc, 0, rx_ring->size);

	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
}

/**
 * ixgbe_clean_tx_ring - Free Tx Buffers
 * @tx_ring: ring to be cleaned
 **/
3841
static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
3842 3843 3844
{
	struct ixgbe_tx_buffer *tx_buffer_info;
	unsigned long size;
3845
	u16 i;
3846

3847 3848 3849
	/* ring already cleared, nothing to do */
	if (!tx_ring->tx_buffer_info)
		return;
3850

3851
	/* Free all the Tx ring sk_buffs */
3852 3853
	for (i = 0; i < tx_ring->count; i++) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
3854
		ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867
	}

	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
	memset(tx_ring->tx_buffer_info, 0, size);

	/* Zero out the descriptor ring */
	memset(tx_ring->desc, 0, tx_ring->size);

	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
}

/**
3868
 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
3869 3870
 * @adapter: board private structure
 **/
3871
static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
3872 3873 3874
{
	int i;

3875
	for (i = 0; i < adapter->num_rx_queues; i++)
3876
		ixgbe_clean_rx_ring(adapter->rx_ring[i]);
3877 3878 3879
}

/**
3880
 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
3881 3882
 * @adapter: board private structure
 **/
3883
static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
3884 3885 3886
{
	int i;

3887
	for (i = 0; i < adapter->num_tx_queues; i++)
3888
		ixgbe_clean_tx_ring(adapter->tx_ring[i]);
3889 3890 3891 3892 3893
}

void ixgbe_down(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
3894
	struct ixgbe_hw *hw = &adapter->hw;
3895
	u32 rxctrl;
3896 3897
	u32 txdctl;
	int i, j;
3898
	int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
3899 3900 3901 3902

	/* signal that we are down to the interrupt handler */
	set_bit(__IXGBE_DOWN, &adapter->state);

3903 3904 3905 3906
	/* disable receive for all VFs and wait one second */
	if (adapter->num_vfs) {
		/* ping all the active vfs to let them know we are going down */
		ixgbe_ping_all_vfs(adapter);
3907

3908 3909
		/* Disable all VFTE/VFRE TX/RX */
		ixgbe_disable_tx_rx(adapter);
3910 3911 3912 3913

		/* Mark all the VFs as inactive */
		for (i = 0 ; i < adapter->num_vfs; i++)
			adapter->vfinfo[i].clear_to_send = 0;
3914 3915
	}

3916
	/* disable receives */
3917 3918
	rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
	IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
3919

3920
	IXGBE_WRITE_FLUSH(hw);
3921 3922
	msleep(10);

3923 3924
	netif_tx_stop_all_queues(netdev);

3925 3926
	clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
	del_timer_sync(&adapter->sfp_timer);
3927
	del_timer_sync(&adapter->watchdog_timer);
3928
	cancel_work_sync(&adapter->watchdog_task);
3929

3930 3931 3932 3933 3934 3935 3936
	netif_carrier_off(netdev);
	netif_tx_disable(netdev);

	ixgbe_irq_disable(adapter);

	ixgbe_napi_disable_all(adapter);

3937 3938 3939 3940 3941 3942 3943 3944 3945
	/* Cleanup the affinity_hint CPU mask memory and callback */
	for (i = 0; i < num_q_vectors; i++) {
		struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
		/* clear the affinity_mask in the IRQ descriptor */
		irq_set_affinity_hint(adapter->msix_entries[i]. vector, NULL);
		/* release the CPU mask memory */
		free_cpumask_var(q_vector->affinity_mask);
	}

3946 3947 3948 3949
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
		cancel_work_sync(&adapter->fdir_reinit_task);

3950 3951 3952
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
		cancel_work_sync(&adapter->check_overtemp_task);

3953 3954
	/* disable transmits in the hardware now that interrupts are off */
	for (i = 0; i < adapter->num_tx_queues; i++) {
3955
		j = adapter->tx_ring[i]->reg_idx;
3956 3957
		txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(j));
		IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(j),
3958
				(txdctl & ~IXGBE_TXDCTL_ENABLE));
3959
	}
3960
	/* Disable the Tx DMA engine on 82599 */
3961 3962
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
3963
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
3964 3965
				(IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
				 ~IXGBE_DMATXCTL_TE));
3966 3967 3968 3969
		break;
	default:
		break;
	}
3970

3971 3972 3973 3974
	/* power down the optics */
	if (hw->phy.multispeed_fiber)
		hw->mac.ops.disable_tx_laser(hw);

3975 3976 3977
	/* clear n-tuple filters that are cached */
	ethtool_ntuple_flush(netdev);

3978 3979
	if (!pci_channel_offline(adapter->pdev))
		ixgbe_reset(adapter);
3980 3981 3982
	ixgbe_clean_all_tx_rings(adapter);
	ixgbe_clean_all_rx_rings(adapter);

3983
#ifdef CONFIG_IXGBE_DCA
3984
	/* since we reset the hardware DCA settings were cleared */
3985
	ixgbe_setup_dca(adapter);
3986
#endif
3987 3988 3989
}

/**
3990 3991 3992 3993 3994
 * ixgbe_poll - NAPI Rx polling callback
 * @napi: structure for representing this polling device
 * @budget: how many packets driver is allowed to clean
 *
 * This function is used for legacy and MSI, NAPI mode
3995
 **/
3996
static int ixgbe_poll(struct napi_struct *napi, int budget)
3997
{
3998
	struct ixgbe_q_vector *q_vector =
3999
				container_of(napi, struct ixgbe_q_vector, napi);
4000
	struct ixgbe_adapter *adapter = q_vector->adapter;
4001
	int tx_clean_complete, work_done = 0;
4002

4003
#ifdef CONFIG_IXGBE_DCA
4004 4005
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		ixgbe_update_dca(q_vector);
4006 4007
#endif

4008 4009
	tx_clean_complete = ixgbe_clean_tx_irq(q_vector, adapter->tx_ring[0]);
	ixgbe_clean_rx_irq(q_vector, adapter->rx_ring[0], &work_done, budget);
4010

4011
	if (!tx_clean_complete)
4012 4013
		work_done = budget;

4014 4015
	/* If budget not fully consumed, exit the polling mode */
	if (work_done < budget) {
4016
		napi_complete(napi);
4017
		if (adapter->rx_itr_setting & 1)
4018
			ixgbe_set_itr(adapter);
4019
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
4020
			ixgbe_irq_enable_queues(adapter, IXGBE_EIMS_RTX_QUEUE);
4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041
	}
	return work_done;
}

/**
 * ixgbe_tx_timeout - Respond to a Tx Hang
 * @netdev: network interface device structure
 **/
static void ixgbe_tx_timeout(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	/* Do the reset outside of interrupt context */
	schedule_work(&adapter->reset_task);
}

static void ixgbe_reset_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter;
	adapter = container_of(work, struct ixgbe_adapter, reset_task);

4042 4043 4044 4045 4046
	/* If we're already down or resetting, just bail */
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

4047 4048
	adapter->tx_timeout_count++;

4049 4050
	ixgbe_dump(adapter);
	netdev_err(adapter->netdev, "Reset adapter\n");
4051
	ixgbe_reinit_locked(adapter);
4052 4053
}

4054 4055
#ifdef CONFIG_IXGBE_DCB
static inline bool ixgbe_set_dcb_queues(struct ixgbe_adapter *adapter)
4056
{
4057
	bool ret = false;
4058
	struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_DCB];
4059

4060 4061 4062 4063 4064 4065 4066
	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
		return ret;

	f->mask = 0x7 << 3;
	adapter->num_rx_queues = f->indices;
	adapter->num_tx_queues = f->indices;
	ret = true;
4067

4068 4069 4070 4071
	return ret;
}
#endif

4072 4073 4074 4075 4076 4077 4078 4079
/**
 * ixgbe_set_rss_queues: Allocate queues for RSS
 * @adapter: board private structure to initialize
 *
 * This is our "base" multiqueue mode.  RSS (Receive Side Scaling) will try
 * to allocate one Rx queue per CPU, and if available, one Tx queue per CPU.
 *
 **/
4080 4081 4082
static inline bool ixgbe_set_rss_queues(struct ixgbe_adapter *adapter)
{
	bool ret = false;
4083
	struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_RSS];
4084 4085

	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
4086 4087 4088
		f->mask = 0xF;
		adapter->num_rx_queues = f->indices;
		adapter->num_tx_queues = f->indices;
4089 4090 4091
		ret = true;
	} else {
		ret = false;
4092 4093
	}

4094 4095 4096
	return ret;
}

4097 4098 4099 4100 4101 4102 4103 4104 4105 4106
/**
 * ixgbe_set_fdir_queues: Allocate queues for Flow Director
 * @adapter: board private structure to initialize
 *
 * Flow Director is an advanced Rx filter, attempting to get Rx flows back
 * to the original CPU that initiated the Tx session.  This runs in addition
 * to RSS, so if a packet doesn't match an FDIR filter, we can still spread the
 * Rx load across CPUs using RSS.
 *
 **/
4107
static inline bool ixgbe_set_fdir_queues(struct ixgbe_adapter *adapter)
4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128
{
	bool ret = false;
	struct ixgbe_ring_feature *f_fdir = &adapter->ring_feature[RING_F_FDIR];

	f_fdir->indices = min((int)num_online_cpus(), f_fdir->indices);
	f_fdir->mask = 0;

	/* Flow Director must have RSS enabled */
	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED &&
	    ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	     (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)))) {
		adapter->num_tx_queues = f_fdir->indices;
		adapter->num_rx_queues = f_fdir->indices;
		ret = true;
	} else {
		adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
		adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
	}
	return ret;
}

4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146
#ifdef IXGBE_FCOE
/**
 * ixgbe_set_fcoe_queues: Allocate queues for Fiber Channel over Ethernet (FCoE)
 * @adapter: board private structure to initialize
 *
 * FCoE RX FCRETA can use up to 8 rx queues for up to 8 different exchanges.
 * The ring feature mask is not used as a mask for FCoE, as it can take any 8
 * rx queues out of the max number of rx queues, instead, it is used as the
 * index of the first rx queue used by FCoE.
 *
 **/
static inline bool ixgbe_set_fcoe_queues(struct ixgbe_adapter *adapter)
{
	bool ret = false;
	struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];

	f->indices = min((int)num_online_cpus(), f->indices);
	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
4147 4148
		adapter->num_rx_queues = 1;
		adapter->num_tx_queues = 1;
4149 4150
#ifdef CONFIG_IXGBE_DCB
		if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
4151
			e_info(probe, "FCoE enabled with DCB\n");
4152 4153 4154 4155
			ixgbe_set_dcb_queues(adapter);
		}
#endif
		if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
4156
			e_info(probe, "FCoE enabled with RSS\n");
4157 4158 4159 4160 4161
			if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
			    (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
				ixgbe_set_fdir_queues(adapter);
			else
				ixgbe_set_rss_queues(adapter);
4162 4163 4164 4165
		}
		/* adding FCoE rx rings to the end */
		f->mask = adapter->num_rx_queues;
		adapter->num_rx_queues += f->indices;
4166
		adapter->num_tx_queues += f->indices;
4167 4168 4169 4170 4171 4172 4173 4174

		ret = true;
	}

	return ret;
}

#endif /* IXGBE_FCOE */
4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187
/**
 * ixgbe_set_sriov_queues: Allocate queues for IOV use
 * @adapter: board private structure to initialize
 *
 * IOV doesn't actually use anything, so just NAK the
 * request for now and let the other queue routines
 * figure out what to do.
 */
static inline bool ixgbe_set_sriov_queues(struct ixgbe_adapter *adapter)
{
	return false;
}

4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198
/*
 * ixgbe_set_num_queues: Allocate queues for device, feature dependant
 * @adapter: board private structure to initialize
 *
 * This is the top level queue allocation routine.  The order here is very
 * important, starting with the "most" number of features turned on at once,
 * and ending with the smallest set of features.  This way large combinations
 * can be allocated if they're turned on, and smaller combinations are the
 * fallthrough conditions.
 *
 **/
4199
static int ixgbe_set_num_queues(struct ixgbe_adapter *adapter)
4200
{
4201 4202 4203 4204 4205 4206 4207
	/* Start with base case */
	adapter->num_rx_queues = 1;
	adapter->num_tx_queues = 1;
	adapter->num_rx_pools = adapter->num_rx_queues;
	adapter->num_rx_queues_per_pool = 1;

	if (ixgbe_set_sriov_queues(adapter))
4208
		goto done;
4209

4210 4211 4212 4213 4214
#ifdef IXGBE_FCOE
	if (ixgbe_set_fcoe_queues(adapter))
		goto done;

#endif /* IXGBE_FCOE */
4215 4216
#ifdef CONFIG_IXGBE_DCB
	if (ixgbe_set_dcb_queues(adapter))
4217
		goto done;
4218 4219

#endif
4220 4221 4222
	if (ixgbe_set_fdir_queues(adapter))
		goto done;

4223
	if (ixgbe_set_rss_queues(adapter))
4224 4225 4226 4227 4228 4229 4230
		goto done;

	/* fallback to base case */
	adapter->num_rx_queues = 1;
	adapter->num_tx_queues = 1;

done:
4231
	/* Notify the stack of the (possibly) reduced queue counts. */
4232
	netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
4233 4234
	return netif_set_real_num_rx_queues(adapter->netdev,
					    adapter->num_rx_queues);
4235 4236
}

4237
static void ixgbe_acquire_msix_vectors(struct ixgbe_adapter *adapter,
4238
				       int vectors)
4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256
{
	int err, vector_threshold;

	/* We'll want at least 3 (vector_threshold):
	 * 1) TxQ[0] Cleanup
	 * 2) RxQ[0] Cleanup
	 * 3) Other (Link Status Change, etc.)
	 * 4) TCP Timer (optional)
	 */
	vector_threshold = MIN_MSIX_COUNT;

	/* The more we get, the more we will assign to Tx/Rx Cleanup
	 * for the separate queues...where Rx Cleanup >= Tx Cleanup.
	 * Right now, we simply care about how many we'll get; we'll
	 * set them up later while requesting irq's.
	 */
	while (vectors >= vector_threshold) {
		err = pci_enable_msix(adapter->pdev, adapter->msix_entries,
4257
				      vectors);
4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270
		if (!err) /* Success in acquiring all requested vectors. */
			break;
		else if (err < 0)
			vectors = 0; /* Nasty failure, quit now */
		else /* err == number of vectors we should try again with */
			vectors = err;
	}

	if (vectors < vector_threshold) {
		/* Can't allocate enough MSI-X interrupts?  Oh well.
		 * This just means we'll go with either a single MSI
		 * vector or fall back to legacy interrupts.
		 */
4271 4272
		netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
			     "Unable to allocate MSI-X interrupts\n");
4273 4274 4275 4276 4277
		adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
		kfree(adapter->msix_entries);
		adapter->msix_entries = NULL;
	} else {
		adapter->flags |= IXGBE_FLAG_MSIX_ENABLED; /* Woot! */
4278 4279 4280 4281 4282 4283
		/*
		 * Adjust for only the vectors we'll use, which is minimum
		 * of max_msix_q_vectors + NON_Q_VECTORS, or the number of
		 * vectors we were allocated.
		 */
		adapter->num_msix_vectors = min(vectors,
4284
				   adapter->max_msix_q_vectors + NON_Q_VECTORS);
4285 4286 4287 4288
	}
}

/**
4289
 * ixgbe_cache_ring_rss - Descriptor ring to register mapping for RSS
4290 4291
 * @adapter: board private structure to initialize
 *
4292 4293
 * Cache the descriptor ring offsets for RSS to the assigned rings.
 *
4294
 **/
4295
static inline bool ixgbe_cache_ring_rss(struct ixgbe_adapter *adapter)
4296
{
4297 4298 4299 4300 4301
	int i;
	bool ret = false;

	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
		for (i = 0; i < adapter->num_rx_queues; i++)
4302
			adapter->rx_ring[i]->reg_idx = i;
4303
		for (i = 0; i < adapter->num_tx_queues; i++)
4304
			adapter->tx_ring[i]->reg_idx = i;
4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326
		ret = true;
	} else {
		ret = false;
	}

	return ret;
}

#ifdef CONFIG_IXGBE_DCB
/**
 * ixgbe_cache_ring_dcb - Descriptor ring to register mapping for DCB
 * @adapter: board private structure to initialize
 *
 * Cache the descriptor ring offsets for DCB to the assigned rings.
 *
 **/
static inline bool ixgbe_cache_ring_dcb(struct ixgbe_adapter *adapter)
{
	int i;
	bool ret = false;
	int dcb_i = adapter->ring_feature[RING_F_DCB].indices;

4327 4328
	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
		return false;
4329

4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355
	/* the number of queues is assumed to be symmetric */
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
		for (i = 0; i < dcb_i; i++) {
			adapter->rx_ring[i]->reg_idx = i << 3;
			adapter->tx_ring[i]->reg_idx = i << 2;
		}
		ret = true;
		break;
	case ixgbe_mac_82599EB:
		if (dcb_i == 8) {
			/*
			 * Tx TC0 starts at: descriptor queue 0
			 * Tx TC1 starts at: descriptor queue 32
			 * Tx TC2 starts at: descriptor queue 64
			 * Tx TC3 starts at: descriptor queue 80
			 * Tx TC4 starts at: descriptor queue 96
			 * Tx TC5 starts at: descriptor queue 104
			 * Tx TC6 starts at: descriptor queue 112
			 * Tx TC7 starts at: descriptor queue 120
			 *
			 * Rx TC0-TC7 are offset by 16 queues each
			 */
			for (i = 0; i < 3; i++) {
				adapter->tx_ring[i]->reg_idx = i << 5;
				adapter->rx_ring[i]->reg_idx = i << 4;
4356
			}
4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381
			for ( ; i < 5; i++) {
				adapter->tx_ring[i]->reg_idx = ((i + 2) << 4);
				adapter->rx_ring[i]->reg_idx = i << 4;
			}
			for ( ; i < dcb_i; i++) {
				adapter->tx_ring[i]->reg_idx = ((i + 8) << 3);
				adapter->rx_ring[i]->reg_idx = i << 4;
			}
			ret = true;
		} else if (dcb_i == 4) {
			/*
			 * Tx TC0 starts at: descriptor queue 0
			 * Tx TC1 starts at: descriptor queue 64
			 * Tx TC2 starts at: descriptor queue 96
			 * Tx TC3 starts at: descriptor queue 112
			 *
			 * Rx TC0-TC3 are offset by 32 queues each
			 */
			adapter->tx_ring[0]->reg_idx = 0;
			adapter->tx_ring[1]->reg_idx = 64;
			adapter->tx_ring[2]->reg_idx = 96;
			adapter->tx_ring[3]->reg_idx = 112;
			for (i = 0 ; i < dcb_i; i++)
				adapter->rx_ring[i]->reg_idx = i << 5;
			ret = true;
4382
		}
4383 4384 4385
		break;
	default:
		break;
4386
	}
4387 4388 4389 4390
	return ret;
}
#endif

4391 4392 4393 4394 4395 4396 4397
/**
 * ixgbe_cache_ring_fdir - Descriptor ring to register mapping for Flow Director
 * @adapter: board private structure to initialize
 *
 * Cache the descriptor ring offsets for Flow Director to the assigned rings.
 *
 **/
4398
static inline bool ixgbe_cache_ring_fdir(struct ixgbe_adapter *adapter)
4399 4400 4401 4402 4403 4404 4405 4406
{
	int i;
	bool ret = false;

	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED &&
	    ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
	     (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))) {
		for (i = 0; i < adapter->num_rx_queues; i++)
4407
			adapter->rx_ring[i]->reg_idx = i;
4408
		for (i = 0; i < adapter->num_tx_queues; i++)
4409
			adapter->tx_ring[i]->reg_idx = i;
4410 4411 4412 4413 4414 4415
		ret = true;
	}

	return ret;
}

4416 4417 4418 4419 4420 4421 4422 4423 4424 4425
#ifdef IXGBE_FCOE
/**
 * ixgbe_cache_ring_fcoe - Descriptor ring to register mapping for the FCoE
 * @adapter: board private structure to initialize
 *
 * Cache the descriptor ring offsets for FCoE mode to the assigned rings.
 *
 */
static inline bool ixgbe_cache_ring_fcoe(struct ixgbe_adapter *adapter)
{
4426
	int i, fcoe_rx_i = 0, fcoe_tx_i = 0;
4427 4428 4429 4430 4431 4432
	bool ret = false;
	struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];

	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
#ifdef CONFIG_IXGBE_DCB
		if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
4433 4434
			struct ixgbe_fcoe *fcoe = &adapter->fcoe;

4435
			ixgbe_cache_ring_dcb(adapter);
4436
			/* find out queues in TC for FCoE */
4437 4438
			fcoe_rx_i = adapter->rx_ring[fcoe->tc]->reg_idx + 1;
			fcoe_tx_i = adapter->tx_ring[fcoe->tc]->reg_idx + 1;
4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455
			/*
			 * In 82599, the number of Tx queues for each traffic
			 * class for both 8-TC and 4-TC modes are:
			 * TCs  : TC0 TC1 TC2 TC3 TC4 TC5 TC6 TC7
			 * 8 TCs:  32  32  16  16   8   8   8   8
			 * 4 TCs:  64  64  32  32
			 * We have max 8 queues for FCoE, where 8 the is
			 * FCoE redirection table size. If TC for FCoE is
			 * less than or equal to TC3, we have enough queues
			 * to add max of 8 queues for FCoE, so we start FCoE
			 * tx descriptor from the next one, i.e., reg_idx + 1.
			 * If TC for FCoE is above TC3, implying 8 TC mode,
			 * and we need 8 for FCoE, we have to take all queues
			 * in that traffic class for FCoE.
			 */
			if ((f->indices == IXGBE_FCRETA_SIZE) && (fcoe->tc > 3))
				fcoe_tx_i--;
4456 4457 4458
		}
#endif /* CONFIG_IXGBE_DCB */
		if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
4459 4460 4461 4462 4463 4464
			if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
			    (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
				ixgbe_cache_ring_fdir(adapter);
			else
				ixgbe_cache_ring_rss(adapter);

4465 4466 4467 4468
			fcoe_rx_i = f->mask;
			fcoe_tx_i = f->mask;
		}
		for (i = 0; i < f->indices; i++, fcoe_rx_i++, fcoe_tx_i++) {
4469 4470
			adapter->rx_ring[f->mask + i]->reg_idx = fcoe_rx_i;
			adapter->tx_ring[f->mask + i]->reg_idx = fcoe_tx_i;
4471 4472 4473 4474 4475 4476 4477
		}
		ret = true;
	}
	return ret;
}

#endif /* IXGBE_FCOE */
4478 4479 4480 4481 4482 4483 4484 4485 4486 4487
/**
 * ixgbe_cache_ring_sriov - Descriptor ring to register mapping for sriov
 * @adapter: board private structure to initialize
 *
 * SR-IOV doesn't use any descriptor rings but changes the default if
 * no other mapping is used.
 *
 */
static inline bool ixgbe_cache_ring_sriov(struct ixgbe_adapter *adapter)
{
4488 4489
	adapter->rx_ring[0]->reg_idx = adapter->num_vfs * 2;
	adapter->tx_ring[0]->reg_idx = adapter->num_vfs * 2;
4490 4491 4492 4493 4494 4495
	if (adapter->num_vfs)
		return true;
	else
		return false;
}

4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509
/**
 * ixgbe_cache_ring_register - Descriptor ring to register mapping
 * @adapter: board private structure to initialize
 *
 * Once we know the feature-set enabled for the device, we'll cache
 * the register offset the descriptor ring is assigned to.
 *
 * Note, the order the various feature calls is important.  It must start with
 * the "most" features enabled at the same time, then trickle down to the
 * least amount of features turned on at once.
 **/
static void ixgbe_cache_ring_register(struct ixgbe_adapter *adapter)
{
	/* start with default case */
4510 4511
	adapter->rx_ring[0]->reg_idx = 0;
	adapter->tx_ring[0]->reg_idx = 0;
4512

4513 4514 4515
	if (ixgbe_cache_ring_sriov(adapter))
		return;

4516 4517 4518 4519 4520
#ifdef IXGBE_FCOE
	if (ixgbe_cache_ring_fcoe(adapter))
		return;

#endif /* IXGBE_FCOE */
4521 4522 4523 4524 4525
#ifdef CONFIG_IXGBE_DCB
	if (ixgbe_cache_ring_dcb(adapter))
		return;

#endif
4526 4527 4528
	if (ixgbe_cache_ring_fdir(adapter))
		return;

4529 4530
	if (ixgbe_cache_ring_rss(adapter))
		return;
4531 4532
}

4533 4534 4535 4536 4537
/**
 * ixgbe_alloc_queues - Allocate memory for all rings
 * @adapter: board private structure to initialize
 *
 * We allocate one ring per queue at run-time since we don't know the
4538 4539
 * number of queues at compile-time.  The polling_netdev array is
 * intended for Multiqueue, but should work fine with a single queue.
4540
 **/
4541
static int ixgbe_alloc_queues(struct ixgbe_adapter *adapter)
4542 4543
{
	int i;
4544
	int rx_count;
4545
	int orig_node = adapter->node;
4546

4547
	for (i = 0; i < adapter->num_tx_queues; i++) {
4548 4549 4550 4551 4552 4553 4554 4555
		struct ixgbe_ring *ring = adapter->tx_ring[i];
		if (orig_node == -1) {
			int cur_node = next_online_node(adapter->node);
			if (cur_node == MAX_NUMNODES)
				cur_node = first_online_node;
			adapter->node = cur_node;
		}
		ring = kzalloc_node(sizeof(struct ixgbe_ring), GFP_KERNEL,
4556
				    adapter->node);
4557 4558 4559 4560 4561 4562
		if (!ring)
			ring = kzalloc(sizeof(struct ixgbe_ring), GFP_KERNEL);
		if (!ring)
			goto err_tx_ring_allocation;
		ring->count = adapter->tx_ring_count;
		ring->queue_index = i;
4563
		ring->dev = &adapter->pdev->dev;
4564
		ring->netdev = adapter->netdev;
4565 4566 4567
		ring->numa_node = adapter->node;

		adapter->tx_ring[i] = ring;
4568
	}
4569

4570 4571 4572
	/* Restore the adapter's original node */
	adapter->node = orig_node;

4573
	rx_count = adapter->rx_ring_count;
4574
	for (i = 0; i < adapter->num_rx_queues; i++) {
4575 4576 4577 4578 4579 4580 4581 4582
		struct ixgbe_ring *ring = adapter->rx_ring[i];
		if (orig_node == -1) {
			int cur_node = next_online_node(adapter->node);
			if (cur_node == MAX_NUMNODES)
				cur_node = first_online_node;
			adapter->node = cur_node;
		}
		ring = kzalloc_node(sizeof(struct ixgbe_ring), GFP_KERNEL,
4583
				    adapter->node);
4584 4585 4586 4587
		if (!ring)
			ring = kzalloc(sizeof(struct ixgbe_ring), GFP_KERNEL);
		if (!ring)
			goto err_rx_ring_allocation;
4588
		ring->count = rx_count;
4589
		ring->queue_index = i;
4590
		ring->dev = &adapter->pdev->dev;
4591
		ring->netdev = adapter->netdev;
4592 4593 4594
		ring->numa_node = adapter->node;

		adapter->rx_ring[i] = ring;
4595 4596
	}

4597 4598 4599
	/* Restore the adapter's original node */
	adapter->node = orig_node;

4600 4601 4602 4603 4604
	ixgbe_cache_ring_register(adapter);

	return 0;

err_rx_ring_allocation:
4605 4606
	for (i = 0; i < adapter->num_tx_queues; i++)
		kfree(adapter->tx_ring[i]);
4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617
err_tx_ring_allocation:
	return -ENOMEM;
}

/**
 * ixgbe_set_interrupt_capability - set MSI-X or MSI if supported
 * @adapter: board private structure to initialize
 *
 * Attempt to configure the interrupts using the best available
 * capabilities of the hardware and the kernel.
 **/
A
Al Viro 已提交
4618
static int ixgbe_set_interrupt_capability(struct ixgbe_adapter *adapter)
4619
{
4620
	struct ixgbe_hw *hw = &adapter->hw;
4621 4622 4623 4624 4625 4626 4627
	int err = 0;
	int vector, v_budget;

	/*
	 * It's easy to be greedy for MSI-X vectors, but it really
	 * doesn't do us much good if we have a lot more vectors
	 * than CPU's.  So let's be conservative and only ask for
4628
	 * (roughly) the same number of vectors as there are CPU's.
4629 4630
	 */
	v_budget = min(adapter->num_rx_queues + adapter->num_tx_queues,
4631
		       (int)num_online_cpus()) + NON_Q_VECTORS;
4632 4633 4634

	/*
	 * At the same time, hardware can only support a maximum of
4635 4636 4637 4638
	 * hw.mac->max_msix_vectors vectors.  With features
	 * such as RSS and VMDq, we can easily surpass the number of Rx and Tx
	 * descriptor queues supported by our device.  Thus, we cap it off in
	 * those rare cases where the cpu count also exceeds our vector limit.
4639
	 */
4640
	v_budget = min(v_budget, (int)hw->mac.max_msix_vectors);
4641 4642 4643 4644

	/* A failure in MSI-X entry allocation isn't fatal, but it does
	 * mean we disable MSI-X capabilities of the adapter. */
	adapter->msix_entries = kcalloc(v_budget,
4645
					sizeof(struct msix_entry), GFP_KERNEL);
4646 4647 4648
	if (adapter->msix_entries) {
		for (vector = 0; vector < v_budget; vector++)
			adapter->msix_entries[vector].entry = vector;
4649

4650
		ixgbe_acquire_msix_vectors(adapter, v_budget);
4651

4652 4653 4654
		if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
			goto out;
	}
4655

4656 4657
	adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
	adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
4658 4659 4660
	adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
	adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
	adapter->atr_sample_rate = 0;
4661 4662 4663
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		ixgbe_disable_sriov(adapter);

4664 4665 4666
	err = ixgbe_set_num_queues(adapter);
	if (err)
		return err;
4667 4668 4669 4670 4671

	err = pci_enable_msi(adapter->pdev);
	if (!err) {
		adapter->flags |= IXGBE_FLAG_MSI_ENABLED;
	} else {
4672 4673 4674
		netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
			     "Unable to allocate MSI interrupt, "
			     "falling back to legacy.  Error: %d\n", err);
4675 4676 4677 4678 4679 4680 4681 4682
		/* reset err */
		err = 0;
	}

out:
	return err;
}

4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699
/**
 * ixgbe_alloc_q_vectors - Allocate memory for interrupt vectors
 * @adapter: board private structure to initialize
 *
 * We allocate one q_vector per queue interrupt.  If allocation fails we
 * return -ENOMEM.
 **/
static int ixgbe_alloc_q_vectors(struct ixgbe_adapter *adapter)
{
	int q_idx, num_q_vectors;
	struct ixgbe_q_vector *q_vector;
	int napi_vectors;
	int (*poll)(struct napi_struct *, int);

	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
		napi_vectors = adapter->num_rx_queues;
4700
		poll = &ixgbe_clean_rxtx_many;
4701 4702 4703 4704 4705 4706 4707
	} else {
		num_q_vectors = 1;
		napi_vectors = 1;
		poll = &ixgbe_poll;
	}

	for (q_idx = 0; q_idx < num_q_vectors; q_idx++) {
4708
		q_vector = kzalloc_node(sizeof(struct ixgbe_q_vector),
4709
					GFP_KERNEL, adapter->node);
4710 4711
		if (!q_vector)
			q_vector = kzalloc(sizeof(struct ixgbe_q_vector),
4712
					   GFP_KERNEL);
4713 4714 4715
		if (!q_vector)
			goto err_out;
		q_vector->adapter = adapter;
4716 4717 4718 4719
		if (q_vector->txr_count && !q_vector->rxr_count)
			q_vector->eitr = adapter->tx_eitr_param;
		else
			q_vector->eitr = adapter->rx_eitr_param;
4720
		q_vector->v_idx = q_idx;
4721
		netif_napi_add(adapter->netdev, &q_vector->napi, (*poll), 64);
4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749
		adapter->q_vector[q_idx] = q_vector;
	}

	return 0;

err_out:
	while (q_idx) {
		q_idx--;
		q_vector = adapter->q_vector[q_idx];
		netif_napi_del(&q_vector->napi);
		kfree(q_vector);
		adapter->q_vector[q_idx] = NULL;
	}
	return -ENOMEM;
}

/**
 * ixgbe_free_q_vectors - Free memory allocated for interrupt vectors
 * @adapter: board private structure to initialize
 *
 * This function frees the memory allocated to the q_vectors.  In addition if
 * NAPI is enabled it will delete any references to the NAPI struct prior
 * to freeing the q_vector.
 **/
static void ixgbe_free_q_vectors(struct ixgbe_adapter *adapter)
{
	int q_idx, num_q_vectors;

4750
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
4751
		num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
4752
	else
4753 4754 4755 4756 4757
		num_q_vectors = 1;

	for (q_idx = 0; q_idx < num_q_vectors; q_idx++) {
		struct ixgbe_q_vector *q_vector = adapter->q_vector[q_idx];
		adapter->q_vector[q_idx] = NULL;
4758
		netif_napi_del(&q_vector->napi);
4759 4760 4761 4762
		kfree(q_vector);
	}
}

4763
static void ixgbe_reset_interrupt_capability(struct ixgbe_adapter *adapter)
4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785
{
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
		pci_disable_msix(adapter->pdev);
		kfree(adapter->msix_entries);
		adapter->msix_entries = NULL;
	} else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_MSI_ENABLED;
		pci_disable_msi(adapter->pdev);
	}
}

/**
 * ixgbe_init_interrupt_scheme - Determine proper interrupt scheme
 * @adapter: board private structure to initialize
 *
 * We determine which interrupt scheme to use based on...
 * - Kernel support (MSI, MSI-X)
 *   - which can be user-defined (via MODULE_PARAM)
 * - Hardware queue count (num_*_queues)
 *   - defined by miscellaneous hardware support/features (RSS, etc.)
 **/
4786
int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter)
4787 4788 4789 4790
{
	int err;

	/* Number of supported queues */
4791 4792 4793
	err = ixgbe_set_num_queues(adapter);
	if (err)
		return err;
4794 4795 4796

	err = ixgbe_set_interrupt_capability(adapter);
	if (err) {
4797
		e_dev_err("Unable to setup interrupt capabilities\n");
4798
		goto err_set_interrupt;
4799 4800
	}

4801 4802
	err = ixgbe_alloc_q_vectors(adapter);
	if (err) {
4803
		e_dev_err("Unable to allocate memory for queue vectors\n");
4804 4805 4806 4807 4808
		goto err_alloc_q_vectors;
	}

	err = ixgbe_alloc_queues(adapter);
	if (err) {
4809
		e_dev_err("Unable to allocate memory for queues\n");
4810 4811 4812
		goto err_alloc_queues;
	}

4813
	e_dev_info("Multiqueue %s: Rx Queue count = %u, Tx Queue count = %u\n",
4814 4815
		   (adapter->num_rx_queues > 1) ? "Enabled" : "Disabled",
		   adapter->num_rx_queues, adapter->num_tx_queues);
4816 4817 4818

	set_bit(__IXGBE_DOWN, &adapter->state);

4819
	return 0;
4820

4821 4822 4823 4824
err_alloc_queues:
	ixgbe_free_q_vectors(adapter);
err_alloc_q_vectors:
	ixgbe_reset_interrupt_capability(adapter);
4825
err_set_interrupt:
4826 4827 4828
	return err;
}

E
Eric Dumazet 已提交
4829 4830 4831 4832 4833
static void ring_free_rcu(struct rcu_head *head)
{
	kfree(container_of(head, struct ixgbe_ring, rcu));
}

4834 4835 4836 4837 4838 4839 4840 4841 4842
/**
 * ixgbe_clear_interrupt_scheme - Clear the current interrupt scheme settings
 * @adapter: board private structure to clear interrupt scheme on
 *
 * We go through and clear interrupt specific resources and reset the structure
 * to pre-load conditions
 **/
void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter)
{
4843 4844 4845 4846 4847 4848 4849
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++) {
		kfree(adapter->tx_ring[i]);
		adapter->tx_ring[i] = NULL;
	}
	for (i = 0; i < adapter->num_rx_queues; i++) {
E
Eric Dumazet 已提交
4850 4851 4852 4853 4854 4855
		struct ixgbe_ring *ring = adapter->rx_ring[i];

		/* ixgbe_get_stats64() might access this ring, we must wait
		 * a grace period before freeing it.
		 */
		call_rcu(&ring->rcu, ring_free_rcu);
4856 4857
		adapter->rx_ring[i] = NULL;
	}
4858 4859 4860

	ixgbe_free_q_vectors(adapter);
	ixgbe_reset_interrupt_capability(adapter);
4861 4862
}

D
Donald Skidmore 已提交
4863 4864 4865 4866 4867 4868 4869 4870
/**
 * ixgbe_sfp_timer - worker thread to find a missing module
 * @data: pointer to our adapter struct
 **/
static void ixgbe_sfp_timer(unsigned long data)
{
	struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;

4871 4872
	/*
	 * Do the sfp_timer outside of interrupt context due to the
D
Donald Skidmore 已提交
4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884
	 * delays that sfp+ detection requires
	 */
	schedule_work(&adapter->sfp_task);
}

/**
 * ixgbe_sfp_task - worker thread to find a missing module
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_sfp_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
4885 4886
						     struct ixgbe_adapter,
						     sfp_task);
D
Donald Skidmore 已提交
4887 4888 4889 4890 4891
	struct ixgbe_hw *hw = &adapter->hw;

	if ((hw->phy.type == ixgbe_phy_nl) &&
	    (hw->phy.sfp_type == ixgbe_sfp_type_not_present)) {
		s32 ret = hw->phy.ops.identify_sfp(hw);
4892
		if (ret == IXGBE_ERR_SFP_NOT_PRESENT)
D
Donald Skidmore 已提交
4893 4894 4895
			goto reschedule;
		ret = hw->phy.ops.reset(hw);
		if (ret == IXGBE_ERR_SFP_NOT_SUPPORTED) {
4896 4897 4898 4899
			e_dev_err("failed to initialize because an unsupported "
				  "SFP+ module type was detected.\n");
			e_dev_err("Reload the driver after installing a "
				  "supported module.\n");
D
Donald Skidmore 已提交
4900 4901
			unregister_netdev(adapter->netdev);
		} else {
4902
			e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);
D
Donald Skidmore 已提交
4903 4904 4905 4906 4907 4908 4909 4910
		}
		/* don't need this routine any more */
		clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
	}
	return;
reschedule:
	if (test_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state))
		mod_timer(&adapter->sfp_timer,
4911
			  round_jiffies(jiffies + (2 * HZ)));
D
Donald Skidmore 已提交
4912 4913
}

4914 4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925
/**
 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
 * @adapter: board private structure to initialize
 *
 * ixgbe_sw_init initializes the Adapter private data structure.
 * Fields are initialized based on PCI device information and
 * OS network device settings (MTU size).
 **/
static int __devinit ixgbe_sw_init(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct pci_dev *pdev = adapter->pdev;
4926
	struct net_device *dev = adapter->netdev;
4927
	unsigned int rss;
J
Jeff Kirsher 已提交
4928
#ifdef CONFIG_IXGBE_DCB
4929 4930 4931
	int j;
	struct tc_configuration *tc;
#endif
4932
	int max_frame = dev->mtu + ETH_HLEN + ETH_FCS_LEN;
4933

4934 4935 4936 4937 4938 4939 4940 4941
	/* PCI config space info */

	hw->vendor_id = pdev->vendor;
	hw->device_id = pdev->device;
	hw->revision_id = pdev->revision;
	hw->subsystem_vendor_id = pdev->subsystem_vendor;
	hw->subsystem_device_id = pdev->subsystem_device;

4942 4943 4944 4945
	/* Set capability flags */
	rss = min(IXGBE_MAX_RSS_INDICES, (int)num_online_cpus());
	adapter->ring_feature[RING_F_RSS].indices = rss;
	adapter->flags |= IXGBE_FLAG_RSS_ENABLED;
4946
	adapter->ring_feature[RING_F_DCB].indices = IXGBE_MAX_DCB_INDICES;
4947 4948
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
4949 4950
		if (hw->device_id == IXGBE_DEV_ID_82598AT)
			adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
4951
		adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82598;
4952 4953
		break;
	case ixgbe_mac_82599EB:
4954
		adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82599;
4955 4956
		adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
		adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
4957 4958
		if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
4959 4960 4961 4962 4963 4964 4965 4966 4967 4968
		if (dev->features & NETIF_F_NTUPLE) {
			/* Flow Director perfect filter enabled */
			adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
			adapter->atr_sample_rate = 0;
			spin_lock_init(&adapter->fdir_perfect_lock);
		} else {
			/* Flow Director hash filters enabled */
			adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
			adapter->atr_sample_rate = 20;
		}
4969
		adapter->ring_feature[RING_F_FDIR].indices =
4970
							 IXGBE_MAX_FDIR_INDICES;
4971
		adapter->fdir_pballoc = 0;
4972
#ifdef IXGBE_FCOE
4973 4974 4975
		adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
		adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
		adapter->ring_feature[RING_F_FCOE].indices = 0;
4976
#ifdef CONFIG_IXGBE_DCB
4977 4978
		/* Default traffic class to use for FCoE */
		adapter->fcoe.tc = IXGBE_FCOE_DEFTC;
4979
		adapter->fcoe.up = IXGBE_FCOE_DEFTC;
4980
#endif
4981
#endif /* IXGBE_FCOE */
4982 4983 4984
		break;
	default:
		break;
A
Alexander Duyck 已提交
4985
	}
4986

J
Jeff Kirsher 已提交
4987
#ifdef CONFIG_IXGBE_DCB
4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999
	/* Configure DCB traffic classes */
	for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
		tc = &adapter->dcb_cfg.tc_config[j];
		tc->path[DCB_TX_CONFIG].bwg_id = 0;
		tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->path[DCB_RX_CONFIG].bwg_id = 0;
		tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->dcb_pfc = pfc_disabled;
	}
	adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
	adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
	adapter->dcb_cfg.rx_pba_cfg = pba_equal;
5000
	adapter->dcb_cfg.pfc_mode_enable = false;
5001 5002 5003
	adapter->dcb_cfg.round_robin_enable = false;
	adapter->dcb_set_bitmap = 0x00;
	ixgbe_copy_dcb_cfg(&adapter->dcb_cfg, &adapter->temp_dcb_cfg,
5004
			   adapter->ring_feature[RING_F_DCB].indices);
5005 5006

#endif
5007 5008

	/* default flow control settings */
5009
	hw->fc.requested_mode = ixgbe_fc_full;
D
Don Skidmore 已提交
5010
	hw->fc.current_mode = ixgbe_fc_full;	/* init for ethtool output */
5011 5012 5013
#ifdef CONFIG_DCB
	adapter->last_lfc_mode = hw->fc.current_mode;
#endif
5014 5015
	hw->fc.high_water = FC_HIGH_WATER(max_frame);
	hw->fc.low_water = FC_LOW_WATER(max_frame);
5016 5017
	hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
	hw->fc.send_xon = true;
D
Don Skidmore 已提交
5018
	hw->fc.disable_fc_autoneg = false;
5019

5020
	/* enable itr by default in dynamic mode */
5021 5022 5023 5024
	adapter->rx_itr_setting = 1;
	adapter->rx_eitr_param = 20000;
	adapter->tx_itr_setting = 1;
	adapter->tx_eitr_param = 10000;
5025 5026 5027 5028 5029 5030 5031 5032 5033

	/* set defaults for eitr in MegaBytes */
	adapter->eitr_low = 10;
	adapter->eitr_high = 20;

	/* set default ring sizes */
	adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
	adapter->rx_ring_count = IXGBE_DEFAULT_RXD;

5034
	/* initialize eeprom parameters */
5035
	if (ixgbe_init_eeprom_params_generic(hw)) {
5036
		e_dev_err("EEPROM initialization failed\n");
5037 5038 5039
		return -EIO;
	}

5040
	/* enable rx csum by default */
5041 5042
	adapter->flags |= IXGBE_FLAG_RX_CSUM_ENABLED;

5043 5044 5045
	/* get assigned NUMA node */
	adapter->node = dev_to_node(&pdev->dev);

5046 5047 5048 5049 5050 5051 5052
	set_bit(__IXGBE_DOWN, &adapter->state);

	return 0;
}

/**
 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
5053
 * @tx_ring:    tx descriptor ring (for a specific queue) to setup
5054 5055 5056
 *
 * Return 0 on success, negative on failure
 **/
5057
int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
5058
{
5059
	struct device *dev = tx_ring->dev;
5060 5061
	int size;

5062
	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
5063
	tx_ring->tx_buffer_info = vmalloc_node(size, tx_ring->numa_node);
5064 5065
	if (!tx_ring->tx_buffer_info)
		tx_ring->tx_buffer_info = vmalloc(size);
5066 5067
	if (!tx_ring->tx_buffer_info)
		goto err;
5068
	memset(tx_ring->tx_buffer_info, 0, size);
5069 5070

	/* round up to nearest 4K */
5071
	tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
5072
	tx_ring->size = ALIGN(tx_ring->size, 4096);
5073

5074
	tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
5075
					   &tx_ring->dma, GFP_KERNEL);
5076 5077
	if (!tx_ring->desc)
		goto err;
5078

5079 5080 5081
	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
	tx_ring->work_limit = tx_ring->count;
5082
	return 0;
5083 5084 5085 5086

err:
	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;
5087
	dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
5088
	return -ENOMEM;
5089 5090
}

5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105
/**
 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_tx_queues; i++) {
5106
		err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
5107 5108
		if (!err)
			continue;
5109
		e_err(probe, "Allocation for Tx Queue %u failed\n", i);
5110 5111 5112 5113 5114 5115
		break;
	}

	return err;
}

5116 5117
/**
 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
5118
 * @rx_ring:    rx descriptor ring (for a specific queue) to setup
5119 5120 5121
 *
 * Returns 0 on success, negative on failure
 **/
5122
int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
5123
{
5124
	struct device *dev = rx_ring->dev;
5125
	int size;
5126

5127
	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
5128
	rx_ring->rx_buffer_info = vmalloc_node(size, rx_ring->numa_node);
5129 5130
	if (!rx_ring->rx_buffer_info)
		rx_ring->rx_buffer_info = vmalloc(size);
5131 5132
	if (!rx_ring->rx_buffer_info)
		goto err;
5133
	memset(rx_ring->rx_buffer_info, 0, size);
5134 5135

	/* Round up to nearest 4K */
5136 5137
	rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
	rx_ring->size = ALIGN(rx_ring->size, 4096);
5138

5139
	rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
5140
					   &rx_ring->dma, GFP_KERNEL);
5141

5142 5143
	if (!rx_ring->desc)
		goto err;
5144

5145 5146
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
5147 5148

	return 0;
5149 5150 5151 5152
err:
	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;
	dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
5153
	return -ENOMEM;
5154 5155
}

5156 5157 5158 5159 5160 5161 5162 5163 5164 5165 5166 5167 5168 5169 5170
/**
 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_rx_queues; i++) {
5171
		err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
5172 5173
		if (!err)
			continue;
5174
		e_err(probe, "Allocation for Rx Queue %u failed\n", i);
5175 5176 5177 5178 5179 5180
		break;
	}

	return err;
}

5181 5182 5183 5184 5185 5186
/**
 * ixgbe_free_tx_resources - Free Tx Resources per Queue
 * @tx_ring: Tx descriptor ring for a specific queue
 *
 * Free all transmit software resources
 **/
5187
void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
5188
{
5189
	ixgbe_clean_tx_ring(tx_ring);
5190 5191 5192 5193

	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;

5194 5195 5196 5197 5198 5199
	/* if not set, then don't free */
	if (!tx_ring->desc)
		return;

	dma_free_coherent(tx_ring->dev, tx_ring->size,
			  tx_ring->desc, tx_ring->dma);
5200 5201 5202 5203 5204 5205 5206 5207 5208 5209 5210 5211 5212 5213 5214

	tx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all transmit software resources
 **/
static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++)
5215
		if (adapter->tx_ring[i]->desc)
5216
			ixgbe_free_tx_resources(adapter->tx_ring[i]);
5217 5218 5219
}

/**
5220
 * ixgbe_free_rx_resources - Free Rx Resources
5221 5222 5223 5224
 * @rx_ring: ring to clean the resources from
 *
 * Free all receive software resources
 **/
5225
void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
5226
{
5227
	ixgbe_clean_rx_ring(rx_ring);
5228 5229 5230 5231

	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;

5232 5233 5234 5235 5236 5237
	/* if not set, then don't free */
	if (!rx_ring->desc)
		return;

	dma_free_coherent(rx_ring->dev, rx_ring->size,
			  rx_ring->desc, rx_ring->dma);
5238 5239 5240 5241 5242 5243 5244 5245 5246 5247 5248 5249 5250 5251 5252

	rx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all receive software resources
 **/
static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_rx_queues; i++)
5253
		if (adapter->rx_ring[i]->desc)
5254
			ixgbe_free_rx_resources(adapter->rx_ring[i]);
5255 5256 5257 5258 5259 5260 5261 5262 5263 5264 5265 5266
}

/**
 * ixgbe_change_mtu - Change the Maximum Transfer Unit
 * @netdev: network interface device structure
 * @new_mtu: new value for maximum frame size
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
5267
	struct ixgbe_hw *hw = &adapter->hw;
5268 5269
	int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;

5270 5271
	/* MTU < 68 is an error and causes problems on some kernels */
	if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
5272 5273
		return -EINVAL;

5274
	e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
5275
	/* must set new MTU before calling down or up */
5276 5277
	netdev->mtu = new_mtu;

5278 5279 5280
	hw->fc.high_water = FC_HIGH_WATER(max_frame);
	hw->fc.low_water = FC_LOW_WATER(max_frame);

5281 5282
	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
5283 5284 5285 5286 5287 5288 5289 5290 5291 5292 5293 5294 5295 5296 5297 5298 5299 5300 5301 5302

	return 0;
}

/**
 * ixgbe_open - Called when a network interface is made active
 * @netdev: network interface device structure
 *
 * Returns 0 on success, negative value on failure
 *
 * The open entry point is called when a network interface is made
 * active by the system (IFF_UP).  At this point all resources needed
 * for transmit and receive operations are allocated, the interrupt
 * handler is registered with the OS, the watchdog timer is started,
 * and the stack is notified that the interface is ready.
 **/
static int ixgbe_open(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int err;
5303 5304 5305 5306

	/* disallow open during test */
	if (test_bit(__IXGBE_TESTING, &adapter->state))
		return -EBUSY;
5307

5308 5309
	netif_carrier_off(netdev);

5310 5311 5312 5313 5314 5315 5316 5317 5318 5319 5320 5321
	/* allocate transmit descriptors */
	err = ixgbe_setup_all_tx_resources(adapter);
	if (err)
		goto err_setup_tx;

	/* allocate receive descriptors */
	err = ixgbe_setup_all_rx_resources(adapter);
	if (err)
		goto err_setup_rx;

	ixgbe_configure(adapter);

5322
	err = ixgbe_request_irq(adapter);
5323 5324 5325 5326 5327 5328 5329
	if (err)
		goto err_req_irq;

	err = ixgbe_up_complete(adapter);
	if (err)
		goto err_up;

5330 5331
	netif_tx_start_all_queues(netdev);

5332 5333 5334
	return 0;

err_up:
5335
	ixgbe_release_hw_control(adapter);
5336 5337 5338
	ixgbe_free_irq(adapter);
err_req_irq:
err_setup_rx:
5339
	ixgbe_free_all_rx_resources(adapter);
5340
err_setup_tx:
5341
	ixgbe_free_all_tx_resources(adapter);
5342 5343 5344 5345 5346 5347 5348 5349 5350 5351 5352 5353 5354 5355 5356 5357 5358 5359 5360 5361 5362 5363 5364 5365 5366 5367
	ixgbe_reset(adapter);

	return err;
}

/**
 * ixgbe_close - Disables a network interface
 * @netdev: network interface device structure
 *
 * Returns 0, this is not allowed to fail
 *
 * The close entry point is called when an interface is de-activated
 * by the OS.  The hardware is still under the drivers control, but
 * needs to be disabled.  A global MAC reset is issued to stop the
 * hardware, and all transmit and receive resources are freed.
 **/
static int ixgbe_close(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	ixgbe_down(adapter);
	ixgbe_free_irq(adapter);

	ixgbe_free_all_tx_resources(adapter);
	ixgbe_free_all_rx_resources(adapter);

5368
	ixgbe_release_hw_control(adapter);
5369 5370 5371 5372

	return 0;
}

5373 5374 5375
#ifdef CONFIG_PM
static int ixgbe_resume(struct pci_dev *pdev)
{
5376 5377
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
5378 5379 5380 5381
	u32 err;

	pci_set_power_state(pdev, PCI_D0);
	pci_restore_state(pdev);
5382 5383 5384 5385 5386
	/*
	 * pci_restore_state clears dev->state_saved so call
	 * pci_save_state to restore it.
	 */
	pci_save_state(pdev);
5387 5388

	err = pci_enable_device_mem(pdev);
5389
	if (err) {
5390
		e_dev_err("Cannot enable PCI device from suspend\n");
5391 5392 5393 5394
		return err;
	}
	pci_set_master(pdev);

5395
	pci_wake_from_d3(pdev, false);
5396 5397 5398

	err = ixgbe_init_interrupt_scheme(adapter);
	if (err) {
5399
		e_dev_err("Cannot initialize interrupts for device\n");
5400 5401 5402 5403 5404
		return err;
	}

	ixgbe_reset(adapter);

5405 5406
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);

5407
	if (netif_running(netdev)) {
5408
		err = ixgbe_open(netdev);
5409 5410 5411 5412 5413 5414 5415 5416 5417
		if (err)
			return err;
	}

	netif_device_attach(netdev);

	return 0;
}
#endif /* CONFIG_PM */
5418 5419

static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
5420
{
5421 5422
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
5423 5424 5425
	struct ixgbe_hw *hw = &adapter->hw;
	u32 ctrl, fctrl;
	u32 wufc = adapter->wol;
5426 5427 5428 5429 5430 5431 5432 5433 5434 5435 5436 5437 5438
#ifdef CONFIG_PM
	int retval = 0;
#endif

	netif_device_detach(netdev);

	if (netif_running(netdev)) {
		ixgbe_down(adapter);
		ixgbe_free_irq(adapter);
		ixgbe_free_all_tx_resources(adapter);
		ixgbe_free_all_rx_resources(adapter);
	}

5439 5440
	ixgbe_clear_interrupt_scheme(adapter);

5441 5442 5443 5444
#ifdef CONFIG_PM
	retval = pci_save_state(pdev);
	if (retval)
		return retval;
5445

5446
#endif
5447 5448
	if (wufc) {
		ixgbe_set_rx_mode(netdev);
5449

5450 5451 5452 5453 5454 5455 5456 5457 5458 5459 5460 5461 5462 5463 5464 5465 5466
		/* turn on all-multi mode if wake on multicast is enabled */
		if (wufc & IXGBE_WUFC_MC) {
			fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
			fctrl |= IXGBE_FCTRL_MPE;
			IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
		}

		ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
		ctrl |= IXGBE_CTRL_GIO_DIS;
		IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);

		IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
	} else {
		IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
		IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
	}

5467 5468
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
5469
		pci_wake_from_d3(pdev, false);
5470 5471 5472 5473 5474 5475 5476
		break;
	case ixgbe_mac_82599EB:
		pci_wake_from_d3(pdev, !!wufc);
		break;
	default:
		break;
	}
5477

5478 5479
	*enable_wake = !!wufc;

5480 5481 5482 5483
	ixgbe_release_hw_control(adapter);

	pci_disable_device(pdev);

5484 5485 5486 5487 5488 5489 5490 5491 5492 5493 5494 5495 5496 5497 5498 5499 5500 5501 5502
	return 0;
}

#ifdef CONFIG_PM
static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
{
	int retval;
	bool wake;

	retval = __ixgbe_shutdown(pdev, &wake);
	if (retval)
		return retval;

	if (wake) {
		pci_prepare_to_sleep(pdev);
	} else {
		pci_wake_from_d3(pdev, false);
		pci_set_power_state(pdev, PCI_D3hot);
	}
5503 5504 5505

	return 0;
}
5506
#endif /* CONFIG_PM */
5507 5508 5509

static void ixgbe_shutdown(struct pci_dev *pdev)
{
5510 5511 5512 5513 5514 5515 5516 5517
	bool wake;

	__ixgbe_shutdown(pdev, &wake);

	if (system_state == SYSTEM_POWER_OFF) {
		pci_wake_from_d3(pdev, wake);
		pci_set_power_state(pdev, PCI_D3hot);
	}
5518 5519
}

5520 5521 5522 5523 5524 5525
/**
 * ixgbe_update_stats - Update the board statistics counters.
 * @adapter: board private structure
 **/
void ixgbe_update_stats(struct ixgbe_adapter *adapter)
{
5526
	struct net_device *netdev = adapter->netdev;
5527
	struct ixgbe_hw *hw = &adapter->hw;
5528
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
5529 5530
	u64 total_mpc = 0;
	u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
5531 5532 5533
	u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
	u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
	u64 bytes = 0, packets = 0;
5534

5535 5536 5537 5538
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

5539
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
A
Alexander Duyck 已提交
5540
		u64 rsc_count = 0;
5541
		u64 rsc_flush = 0;
5542 5543
		for (i = 0; i < 16; i++)
			adapter->hw_rx_no_dma_resources +=
5544
				IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
5545
		for (i = 0; i < adapter->num_rx_queues; i++) {
5546 5547
			rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
			rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
5548 5549 5550
		}
		adapter->rsc_total_count = rsc_count;
		adapter->rsc_total_flush = rsc_flush;
5551 5552
	}

5553 5554 5555 5556 5557 5558 5559 5560 5561 5562 5563 5564 5565 5566 5567 5568
	for (i = 0; i < adapter->num_rx_queues; i++) {
		struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
		non_eop_descs += rx_ring->rx_stats.non_eop_descs;
		alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
		alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
		bytes += rx_ring->stats.bytes;
		packets += rx_ring->stats.packets;
	}
	adapter->non_eop_descs = non_eop_descs;
	adapter->alloc_rx_page_failed = alloc_rx_page_failed;
	adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
	netdev->stats.rx_bytes = bytes;
	netdev->stats.rx_packets = packets;

	bytes = 0;
	packets = 0;
J
Jesse Brandeburg 已提交
5569
	/* gather some stats to the adapter struct that are per queue */
5570 5571 5572 5573 5574 5575 5576
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
		restart_queue += tx_ring->tx_stats.restart_queue;
		tx_busy += tx_ring->tx_stats.tx_busy;
		bytes += tx_ring->stats.bytes;
		packets += tx_ring->stats.packets;
	}
5577
	adapter->restart_queue = restart_queue;
5578 5579 5580
	adapter->tx_busy = tx_busy;
	netdev->stats.tx_bytes = bytes;
	netdev->stats.tx_packets = packets;
J
Jesse Brandeburg 已提交
5581

5582
	hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
5583 5584 5585 5586
	for (i = 0; i < 8; i++) {
		/* for packet buffers not used, the register should read 0 */
		mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
		missed_rx += mpc;
5587 5588
		hwstats->mpc[i] += mpc;
		total_mpc += hwstats->mpc[i];
5589
		if (hw->mac.type == ixgbe_mac_82598EB)
5590 5591 5592 5593 5594
			hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
		hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
		hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
		hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
		hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
5595 5596
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
5597 5598 5599 5600
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
			hwstats->pxoffrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
5601 5602 5603 5604 5605 5606 5607 5608 5609
			break;
		case ixgbe_mac_82599EB:
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
			hwstats->pxoffrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
			break;
		default:
			break;
5610
		}
5611 5612
		hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
		hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
5613
	}
5614
	hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
5615
	/* work around hardware counting issue */
5616
	hwstats->gprc -= missed_rx;
5617 5618

	/* 82598 hardware only has a 32 bit counter in the high register */
5619 5620 5621 5622 5623 5624 5625 5626 5627
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
		hwstats->lxoffrxc += IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
		break;
	case ixgbe_mac_82599EB:
5628
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
5629
		IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
5630
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
5631
		IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
5632
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
5633
		IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
5634 5635 5636 5637
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
		hwstats->lxoffrxc += IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
		hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
		hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
5638
#ifdef IXGBE_FCOE
5639 5640 5641 5642 5643 5644
		hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
		hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
		hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
		hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
		hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
		hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
5645
#endif /* IXGBE_FCOE */
5646 5647 5648
		break;
	default:
		break;
5649
	}
5650
	bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
5651 5652
	hwstats->bprc += bprc;
	hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
5653
	if (hw->mac.type == ixgbe_mac_82598EB)
5654 5655 5656 5657 5658 5659 5660 5661 5662
		hwstats->mprc -= bprc;
	hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
	hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
	hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
	hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
	hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
	hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
	hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
	hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
5663
	lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
5664
	hwstats->lxontxc += lxon;
5665
	lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
5666 5667 5668 5669
	hwstats->lxofftxc += lxoff;
	hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
	hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
	hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
5670 5671 5672 5673
	/*
	 * 82598 errata - tx of flow control packets is included in tx counters
	 */
	xon_off_tot = lxon + lxoff;
5674 5675 5676 5677 5678 5679 5680 5681 5682 5683 5684 5685 5686 5687 5688
	hwstats->gptc -= xon_off_tot;
	hwstats->mptc -= xon_off_tot;
	hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
	hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
	hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
	hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
	hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
	hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
	hwstats->ptc64 -= xon_off_tot;
	hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
	hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
	hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
	hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
	hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
	hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
5689 5690

	/* Fill out the OS statistics structure */
5691
	netdev->stats.multicast = hwstats->mprc;
5692 5693

	/* Rx Errors */
5694
	netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
5695
	netdev->stats.rx_dropped = 0;
5696 5697
	netdev->stats.rx_length_errors = hwstats->rlec;
	netdev->stats.rx_crc_errors = hwstats->crcerrs;
5698
	netdev->stats.rx_missed_errors = total_mpc;
5699 5700 5701 5702 5703 5704 5705 5706 5707
}

/**
 * ixgbe_watchdog - Timer Call-back
 * @data: pointer to adapter cast into an unsigned long
 **/
static void ixgbe_watchdog(unsigned long data)
{
	struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
5708
	struct ixgbe_hw *hw = &adapter->hw;
5709 5710
	u64 eics = 0;
	int i;
5711

5712 5713 5714 5715
	/*
	 *  Do the watchdog outside of interrupt context due to the lovely
	 * delays that some of the newer hardware requires
	 */
5716

5717 5718
	if (test_bit(__IXGBE_DOWN, &adapter->state))
		goto watchdog_short_circuit;
5719

5720 5721 5722 5723 5724 5725 5726 5727 5728 5729 5730 5731 5732 5733 5734 5735
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		/*
		 * for legacy and MSI interrupts don't set any bits
		 * that are enabled for EIAM, because this operation
		 * would set *both* EIMS and EICS for any bit in EIAM
		 */
		IXGBE_WRITE_REG(hw, IXGBE_EICS,
			(IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
		goto watchdog_reschedule;
	}

	/* get one bit for every active tx/rx interrupt vector */
	for (i = 0; i < adapter->num_msix_vectors - NON_Q_VECTORS; i++) {
		struct ixgbe_q_vector *qv = adapter->q_vector[i];
		if (qv->rxr_count || qv->txr_count)
			eics |= ((u64)1 << i);
5736
	}
5737

5738 5739 5740 5741 5742 5743 5744 5745
	/* Cause software interrupt to ensure rx rings are cleaned */
	ixgbe_irq_rearm_queues(adapter, eics);

watchdog_reschedule:
	/* Reset the timer */
	mod_timer(&adapter->watchdog_timer, round_jiffies(jiffies + 2 * HZ));

watchdog_short_circuit:
5746 5747 5748
	schedule_work(&adapter->watchdog_task);
}

5749 5750 5751 5752 5753 5754 5755
/**
 * ixgbe_multispeed_fiber_task - worker thread to configure multispeed fiber
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_multispeed_fiber_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
5756 5757
						     struct ixgbe_adapter,
						     multispeed_fiber_task);
5758 5759
	struct ixgbe_hw *hw = &adapter->hw;
	u32 autoneg;
5760
	bool negotiation;
5761 5762

	adapter->flags |= IXGBE_FLAG_IN_SFP_LINK_TASK;
5763 5764
	autoneg = hw->phy.autoneg_advertised;
	if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
5765
		hw->mac.ops.get_link_capabilities(hw, &autoneg, &negotiation);
5766
	hw->mac.autotry_restart = false;
5767 5768
	if (hw->mac.ops.setup_link)
		hw->mac.ops.setup_link(hw, autoneg, negotiation, true);
5769 5770 5771 5772 5773 5774 5775 5776 5777 5778 5779
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->flags &= ~IXGBE_FLAG_IN_SFP_LINK_TASK;
}

/**
 * ixgbe_sfp_config_module_task - worker thread to configure a new SFP+ module
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_sfp_config_module_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
5780 5781
						     struct ixgbe_adapter,
						     sfp_config_module_task);
5782 5783 5784 5785
	struct ixgbe_hw *hw = &adapter->hw;
	u32 err;

	adapter->flags |= IXGBE_FLAG_IN_SFP_MOD_TASK;
5786 5787 5788

	/* Time for electrical oscillations to settle down */
	msleep(100);
5789
	err = hw->phy.ops.identify_sfp(hw);
5790

5791
	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
5792 5793 5794 5795
		e_dev_err("failed to initialize because an unsupported SFP+ "
			  "module type was detected.\n");
		e_dev_err("Reload the driver after installing a supported "
			  "module.\n");
5796
		unregister_netdev(adapter->netdev);
5797 5798 5799 5800
		return;
	}
	hw->mac.ops.setup_sfp(hw);

5801
	if (!(adapter->flags & IXGBE_FLAG_IN_SFP_LINK_TASK))
5802 5803 5804 5805 5806
		/* This will also work for DA Twinax connections */
		schedule_work(&adapter->multispeed_fiber_task);
	adapter->flags &= ~IXGBE_FLAG_IN_SFP_MOD_TASK;
}

5807 5808 5809 5810 5811 5812 5813
/**
 * ixgbe_fdir_reinit_task - worker thread to reinit FDIR filter table
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_fdir_reinit_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
5814 5815
						     struct ixgbe_adapter,
						     fdir_reinit_task);
5816 5817 5818 5819 5820
	struct ixgbe_hw *hw = &adapter->hw;
	int i;

	if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
		for (i = 0; i < adapter->num_tx_queues; i++)
A
Alexander Duyck 已提交
5821 5822
			set_bit(__IXGBE_TX_FDIR_INIT_DONE,
				&(adapter->tx_ring[i]->state));
5823
	} else {
5824
		e_err(probe, "failed to finish FDIR re-initialization, "
5825
		      "ignored adding FDIR ATR filters\n");
5826 5827 5828 5829 5830
	}
	/* Done FDIR Re-initialization, enable transmits */
	netif_tx_start_all_queues(adapter->netdev);
}

5831 5832
static DEFINE_MUTEX(ixgbe_watchdog_lock);

5833
/**
5834 5835
 * ixgbe_watchdog_task - worker thread to bring link up
 * @work: pointer to work_struct containing our data
5836 5837 5838 5839
 **/
static void ixgbe_watchdog_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
5840 5841
						     struct ixgbe_adapter,
						     watchdog_task);
5842 5843
	struct net_device *netdev = adapter->netdev;
	struct ixgbe_hw *hw = &adapter->hw;
5844 5845
	u32 link_speed;
	bool link_up;
5846 5847 5848
	int i;
	struct ixgbe_ring *tx_ring;
	int some_tx_pending = 0;
5849

5850 5851 5852 5853
	mutex_lock(&ixgbe_watchdog_lock);

	link_up = adapter->link_up;
	link_speed = adapter->link_speed;
5854 5855 5856

	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE) {
		hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
5857 5858 5859 5860
		if (link_up) {
#ifdef CONFIG_DCB
			if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
				for (i = 0; i < MAX_TRAFFIC_CLASS; i++)
5861
					hw->mac.ops.fc_enable(hw, i);
5862
			} else {
5863
				hw->mac.ops.fc_enable(hw, 0);
5864 5865
			}
#else
5866
			hw->mac.ops.fc_enable(hw, 0);
5867 5868 5869
#endif
		}

5870 5871
		if (link_up ||
		    time_after(jiffies, (adapter->link_check_timeout +
5872
					 IXGBE_TRY_LINK_TIMEOUT))) {
5873
			adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
5874
			IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
5875 5876 5877 5878
		}
		adapter->link_up = link_up;
		adapter->link_speed = link_speed;
	}
5879 5880 5881

	if (link_up) {
		if (!netif_carrier_ok(netdev)) {
5882 5883
			bool flow_rx, flow_tx;

5884 5885
			switch (hw->mac.type) {
			case ixgbe_mac_82598EB: {
5886 5887
				u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
				u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
5888 5889
				flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
				flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
5890
			}
5891 5892 5893 5894 5895 5896 5897 5898 5899 5900 5901 5902 5903
				break;
			case ixgbe_mac_82599EB: {
				u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
				u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
				flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
				flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
			}
				break;
			default:
				flow_tx = false;
				flow_rx = false;
				break;
			}
5904

5905
			e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
5906
			       (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
5907 5908 5909
			       "10 Gbps" :
			       (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
			       "1 Gbps" : "unknown speed")),
5910
			       ((flow_rx && flow_tx) ? "RX/TX" :
5911 5912
			       (flow_rx ? "RX" :
			       (flow_tx ? "TX" : "None"))));
5913 5914 5915 5916

			netif_carrier_on(netdev);
		} else {
			/* Force detection of hung controller */
A
Alexander Duyck 已提交
5917 5918 5919 5920
			for (i = 0; i < adapter->num_tx_queues; i++) {
				tx_ring = adapter->tx_ring[i];
				set_check_for_tx_hang(tx_ring);
			}
5921 5922
		}
	} else {
5923 5924
		adapter->link_up = false;
		adapter->link_speed = 0;
5925
		if (netif_carrier_ok(netdev)) {
5926
			e_info(drv, "NIC Link is Down\n");
5927 5928 5929 5930
			netif_carrier_off(netdev);
		}
	}

5931 5932
	if (!netif_carrier_ok(netdev)) {
		for (i = 0; i < adapter->num_tx_queues; i++) {
5933
			tx_ring = adapter->tx_ring[i];
5934 5935 5936 5937 5938 5939 5940 5941 5942 5943 5944 5945 5946 5947 5948 5949
			if (tx_ring->next_to_use != tx_ring->next_to_clean) {
				some_tx_pending = 1;
				break;
			}
		}

		if (some_tx_pending) {
			/* We've lost link, so the controller stops DMA,
			 * but we've got queued Tx work that's never going
			 * to get done, so reset controller to flush Tx.
			 * (Do the reset outside of interrupt context).
			 */
			 schedule_work(&adapter->reset_task);
		}
	}

5950
	ixgbe_update_stats(adapter);
5951
	mutex_unlock(&ixgbe_watchdog_lock);
5952 5953 5954
}

static int ixgbe_tso(struct ixgbe_adapter *adapter,
5955
		     struct ixgbe_ring *tx_ring, struct sk_buff *skb,
5956
		     u32 tx_flags, u8 *hdr_len, __be16 protocol)
5957 5958 5959 5960 5961
{
	struct ixgbe_adv_tx_context_desc *context_desc;
	unsigned int i;
	int err;
	struct ixgbe_tx_buffer *tx_buffer_info;
J
Jesse Brandeburg 已提交
5962 5963
	u32 vlan_macip_lens = 0, type_tucmd_mlhl;
	u32 mss_l4len_idx, l4len;
5964 5965 5966 5967 5968 5969 5970 5971 5972 5973

	if (skb_is_gso(skb)) {
		if (skb_header_cloned(skb)) {
			err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
			if (err)
				return err;
		}
		l4len = tcp_hdrlen(skb);
		*hdr_len += l4len;

5974
		if (protocol == htons(ETH_P_IP)) {
5975 5976 5977 5978
			struct iphdr *iph = ip_hdr(skb);
			iph->tot_len = 0;
			iph->check = 0;
			tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
5979 5980 5981
								 iph->daddr, 0,
								 IPPROTO_TCP,
								 0);
5982
		} else if (skb_is_gso_v6(skb)) {
5983 5984 5985
			ipv6_hdr(skb)->payload_len = 0;
			tcp_hdr(skb)->check =
			    ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
5986 5987
					     &ipv6_hdr(skb)->daddr,
					     0, IPPROTO_TCP, 0);
5988 5989 5990 5991 5992
		}

		i = tx_ring->next_to_use;

		tx_buffer_info = &tx_ring->tx_buffer_info[i];
5993
		context_desc = IXGBE_TX_CTXTDESC_ADV(tx_ring, i);
5994 5995 5996 5997 5998 5999

		/* VLAN MACLEN IPLEN */
		if (tx_flags & IXGBE_TX_FLAGS_VLAN)
			vlan_macip_lens |=
			    (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
		vlan_macip_lens |= ((skb_network_offset(skb)) <<
6000
				    IXGBE_ADVTXD_MACLEN_SHIFT);
6001 6002 6003 6004 6005 6006 6007 6008 6009
		*hdr_len += skb_network_offset(skb);
		vlan_macip_lens |=
		    (skb_transport_header(skb) - skb_network_header(skb));
		*hdr_len +=
		    (skb_transport_header(skb) - skb_network_header(skb));
		context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
		context_desc->seqnum_seed = 0;

		/* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
J
Jesse Brandeburg 已提交
6010
		type_tucmd_mlhl = (IXGBE_TXD_CMD_DEXT |
6011
				   IXGBE_ADVTXD_DTYP_CTXT);
6012

6013
		if (protocol == htons(ETH_P_IP))
6014 6015 6016 6017 6018
			type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV4;
		type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
		context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);

		/* MSS L4LEN IDX */
J
Jesse Brandeburg 已提交
6019
		mss_l4len_idx =
6020 6021
		    (skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT);
		mss_l4len_idx |= (l4len << IXGBE_ADVTXD_L4LEN_SHIFT);
6022 6023
		/* use index 1 for TSO */
		mss_l4len_idx |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
6024 6025 6026 6027 6028 6029 6030 6031 6032 6033 6034 6035 6036 6037 6038
		context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);

		tx_buffer_info->time_stamp = jiffies;
		tx_buffer_info->next_to_watch = i;

		i++;
		if (i == tx_ring->count)
			i = 0;
		tx_ring->next_to_use = i;

		return true;
	}
	return false;
}

6039 6040
static u32 ixgbe_psum(struct ixgbe_adapter *adapter, struct sk_buff *skb,
		      __be16 protocol)
6041 6042 6043 6044 6045 6046 6047 6048 6049 6050 6051 6052 6053 6054 6055 6056 6057 6058 6059 6060 6061 6062 6063 6064 6065 6066 6067 6068 6069
{
	u32 rtn = 0;

	switch (protocol) {
	case cpu_to_be16(ETH_P_IP):
		rtn |= IXGBE_ADVTXD_TUCMD_IPV4;
		switch (ip_hdr(skb)->protocol) {
		case IPPROTO_TCP:
			rtn |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
			break;
		case IPPROTO_SCTP:
			rtn |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
			break;
		}
		break;
	case cpu_to_be16(ETH_P_IPV6):
		/* XXX what about other V6 headers?? */
		switch (ipv6_hdr(skb)->nexthdr) {
		case IPPROTO_TCP:
			rtn |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
			break;
		case IPPROTO_SCTP:
			rtn |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
			break;
		}
		break;
	default:
		if (unlikely(net_ratelimit()))
			e_warn(probe, "partial checksum but proto=%x!\n",
6070
			       protocol);
6071 6072 6073 6074 6075 6076
		break;
	}

	return rtn;
}

6077
static bool ixgbe_tx_csum(struct ixgbe_adapter *adapter,
6078
			  struct ixgbe_ring *tx_ring,
6079 6080
			  struct sk_buff *skb, u32 tx_flags,
			  __be16 protocol)
6081 6082 6083 6084 6085 6086 6087 6088 6089 6090
{
	struct ixgbe_adv_tx_context_desc *context_desc;
	unsigned int i;
	struct ixgbe_tx_buffer *tx_buffer_info;
	u32 vlan_macip_lens = 0, type_tucmd_mlhl = 0;

	if (skb->ip_summed == CHECKSUM_PARTIAL ||
	    (tx_flags & IXGBE_TX_FLAGS_VLAN)) {
		i = tx_ring->next_to_use;
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
6091
		context_desc = IXGBE_TX_CTXTDESC_ADV(tx_ring, i);
6092 6093 6094 6095 6096

		if (tx_flags & IXGBE_TX_FLAGS_VLAN)
			vlan_macip_lens |=
			    (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
		vlan_macip_lens |= (skb_network_offset(skb) <<
6097
				    IXGBE_ADVTXD_MACLEN_SHIFT);
6098 6099
		if (skb->ip_summed == CHECKSUM_PARTIAL)
			vlan_macip_lens |= (skb_transport_header(skb) -
6100
					    skb_network_header(skb));
6101 6102 6103 6104 6105

		context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
		context_desc->seqnum_seed = 0;

		type_tucmd_mlhl |= (IXGBE_TXD_CMD_DEXT |
6106
				    IXGBE_ADVTXD_DTYP_CTXT);
6107

6108
		if (skb->ip_summed == CHECKSUM_PARTIAL)
6109
			type_tucmd_mlhl |= ixgbe_psum(adapter, skb, protocol);
6110 6111

		context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);
6112
		/* use index zero for tx checksum offload */
6113 6114 6115 6116
		context_desc->mss_l4len_idx = 0;

		tx_buffer_info->time_stamp = jiffies;
		tx_buffer_info->next_to_watch = i;
J
Jesse Brandeburg 已提交
6117

6118 6119 6120 6121 6122 6123 6124
		i++;
		if (i == tx_ring->count)
			i = 0;
		tx_ring->next_to_use = i;

		return true;
	}
J
Jesse Brandeburg 已提交
6125

6126 6127 6128 6129
	return false;
}

static int ixgbe_tx_map(struct ixgbe_adapter *adapter,
6130 6131
			struct ixgbe_ring *tx_ring,
			struct sk_buff *skb, u32 tx_flags,
6132
			unsigned int first, const u8 hdr_len)
6133
{
6134
	struct device *dev = tx_ring->dev;
6135
	struct ixgbe_tx_buffer *tx_buffer_info;
6136 6137
	unsigned int len;
	unsigned int total = skb->len;
6138 6139 6140
	unsigned int offset = 0, size, count = 0, i;
	unsigned int nr_frags = skb_shinfo(skb)->nr_frags;
	unsigned int f;
6141 6142
	unsigned int bytecount = skb->len;
	u16 gso_segs = 1;
6143 6144 6145

	i = tx_ring->next_to_use;

6146 6147 6148 6149 6150
	if (tx_flags & IXGBE_TX_FLAGS_FCOE)
		/* excluding fcoe_crc_eof for FCoE */
		total -= sizeof(struct fcoe_crc_eof);

	len = min(skb_headlen(skb), total);
6151 6152 6153 6154 6155
	while (len) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
		size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);

		tx_buffer_info->length = size;
6156
		tx_buffer_info->mapped_as_page = false;
6157
		tx_buffer_info->dma = dma_map_single(dev,
6158
						     skb->data + offset,
6159
						     size, DMA_TO_DEVICE);
6160
		if (dma_mapping_error(dev, tx_buffer_info->dma))
6161
			goto dma_error;
6162 6163 6164 6165
		tx_buffer_info->time_stamp = jiffies;
		tx_buffer_info->next_to_watch = i;

		len -= size;
6166
		total -= size;
6167 6168
		offset += size;
		count++;
6169 6170 6171 6172 6173 6174

		if (len) {
			i++;
			if (i == tx_ring->count)
				i = 0;
		}
6175 6176 6177 6178 6179 6180
	}

	for (f = 0; f < nr_frags; f++) {
		struct skb_frag_struct *frag;

		frag = &skb_shinfo(skb)->frags[f];
6181
		len = min((unsigned int)frag->size, total);
6182
		offset = frag->page_offset;
6183 6184

		while (len) {
6185 6186 6187 6188
			i++;
			if (i == tx_ring->count)
				i = 0;

6189 6190 6191 6192
			tx_buffer_info = &tx_ring->tx_buffer_info[i];
			size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);

			tx_buffer_info->length = size;
6193
			tx_buffer_info->dma = dma_map_page(dev,
6194 6195
							   frag->page,
							   offset, size,
6196
							   DMA_TO_DEVICE);
6197
			tx_buffer_info->mapped_as_page = true;
6198
			if (dma_mapping_error(dev, tx_buffer_info->dma))
6199
				goto dma_error;
6200 6201 6202 6203
			tx_buffer_info->time_stamp = jiffies;
			tx_buffer_info->next_to_watch = i;

			len -= size;
6204
			total -= size;
6205 6206 6207
			offset += size;
			count++;
		}
6208 6209
		if (total == 0)
			break;
6210
	}
6211

6212 6213 6214 6215 6216 6217 6218 6219 6220 6221 6222 6223 6224
	if (tx_flags & IXGBE_TX_FLAGS_TSO)
		gso_segs = skb_shinfo(skb)->gso_segs;
#ifdef IXGBE_FCOE
	/* adjust for FCoE Sequence Offload */
	else if (tx_flags & IXGBE_TX_FLAGS_FSO)
		gso_segs = DIV_ROUND_UP(skb->len - hdr_len,
					skb_shinfo(skb)->gso_size);
#endif /* IXGBE_FCOE */
	bytecount += (gso_segs - 1) * hdr_len;

	/* multiply data chunks by size of headers */
	tx_ring->tx_buffer_info[i].bytecount = bytecount;
	tx_ring->tx_buffer_info[i].gso_segs = gso_segs;
6225 6226 6227
	tx_ring->tx_buffer_info[i].skb = skb;
	tx_ring->tx_buffer_info[first].next_to_watch = i;

6228 6229 6230
	return count;

dma_error:
6231
	e_dev_err("TX DMA map failed\n");
6232 6233 6234 6235 6236

	/* clear timestamp and dma mappings for failed tx_buffer_info map */
	tx_buffer_info->dma = 0;
	tx_buffer_info->time_stamp = 0;
	tx_buffer_info->next_to_watch = 0;
6237 6238
	if (count)
		count--;
6239 6240

	/* clear timestamp and dma mappings for remaining portion of packet */
6241
	while (count--) {
6242
		if (i == 0)
6243
			i += tx_ring->count;
6244
		i--;
6245
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
6246
		ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
6247 6248
	}

6249
	return 0;
6250 6251
}

6252
static void ixgbe_tx_queue(struct ixgbe_ring *tx_ring,
6253
			   int tx_flags, int count, u32 paylen, u8 hdr_len)
6254 6255 6256 6257 6258 6259 6260 6261 6262 6263 6264 6265 6266 6267 6268 6269 6270 6271
{
	union ixgbe_adv_tx_desc *tx_desc = NULL;
	struct ixgbe_tx_buffer *tx_buffer_info;
	u32 olinfo_status = 0, cmd_type_len = 0;
	unsigned int i;
	u32 txd_cmd = IXGBE_TXD_CMD_EOP | IXGBE_TXD_CMD_RS | IXGBE_TXD_CMD_IFCS;

	cmd_type_len |= IXGBE_ADVTXD_DTYP_DATA;

	cmd_type_len |= IXGBE_ADVTXD_DCMD_IFCS | IXGBE_ADVTXD_DCMD_DEXT;

	if (tx_flags & IXGBE_TX_FLAGS_VLAN)
		cmd_type_len |= IXGBE_ADVTXD_DCMD_VLE;

	if (tx_flags & IXGBE_TX_FLAGS_TSO) {
		cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;

		olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
6272
				 IXGBE_ADVTXD_POPTS_SHIFT;
6273

6274 6275
		/* use index 1 context for tso */
		olinfo_status |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
6276 6277
		if (tx_flags & IXGBE_TX_FLAGS_IPV4)
			olinfo_status |= IXGBE_TXD_POPTS_IXSM <<
6278
					 IXGBE_ADVTXD_POPTS_SHIFT;
6279 6280 6281

	} else if (tx_flags & IXGBE_TX_FLAGS_CSUM)
		olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
6282
				 IXGBE_ADVTXD_POPTS_SHIFT;
6283

6284 6285 6286 6287 6288 6289 6290
	if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
		olinfo_status |= IXGBE_ADVTXD_CC;
		olinfo_status |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
		if (tx_flags & IXGBE_TX_FLAGS_FSO)
			cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;
	}

6291 6292 6293 6294 6295
	olinfo_status |= ((paylen - hdr_len) << IXGBE_ADVTXD_PAYLEN_SHIFT);

	i = tx_ring->next_to_use;
	while (count--) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
6296
		tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
6297 6298
		tx_desc->read.buffer_addr = cpu_to_le64(tx_buffer_info->dma);
		tx_desc->read.cmd_type_len =
6299
			cpu_to_le32(cmd_type_len | tx_buffer_info->length);
6300 6301 6302 6303 6304 6305 6306 6307 6308 6309 6310 6311 6312 6313 6314 6315 6316
		tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
		i++;
		if (i == tx_ring->count)
			i = 0;
	}

	tx_desc->read.cmd_type_len |= cpu_to_le32(txd_cmd);

	/*
	 * Force memory writes to complete before letting h/w
	 * know there are new descriptors to fetch.  (Only
	 * applicable for weak-ordered memory model archs,
	 * such as IA-64).
	 */
	wmb();

	tx_ring->next_to_use = i;
6317
	writel(i, tx_ring->tail);
6318 6319
}

6320
static void ixgbe_atr(struct ixgbe_adapter *adapter, struct sk_buff *skb,
6321
		      u8 queue, u32 tx_flags, __be16 protocol)
6322 6323 6324 6325
{
	struct ixgbe_atr_input atr_input;
	struct iphdr *iph = ip_hdr(skb);
	struct ethhdr *eth = (struct ethhdr *)skb->data;
6326 6327
	struct tcphdr *th;
	u16 vlan_id;
6328

6329 6330 6331
	/* Right now, we support IPv4 w/ TCP only */
	if (protocol != htons(ETH_P_IP) ||
	    iph->protocol != IPPROTO_TCP)
6332
		return;
6333 6334 6335 6336

	memset(&atr_input, 0, sizeof(struct ixgbe_atr_input));

	vlan_id = (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK) >>
6337
		   IXGBE_TX_FLAGS_VLAN_SHIFT;
6338 6339

	th = tcp_hdr(skb);
6340 6341

	ixgbe_atr_set_vlan_id_82599(&atr_input, vlan_id);
6342 6343 6344 6345
	ixgbe_atr_set_src_port_82599(&atr_input, th->dest);
	ixgbe_atr_set_dst_port_82599(&atr_input, th->source);
	ixgbe_atr_set_flex_byte_82599(&atr_input, eth->h_proto);
	ixgbe_atr_set_l4type_82599(&atr_input, IXGBE_ATR_L4TYPE_TCP);
6346
	/* src and dst are inverted, think how the receiver sees them */
6347 6348
	ixgbe_atr_set_src_ipv4_82599(&atr_input, iph->daddr);
	ixgbe_atr_set_dst_ipv4_82599(&atr_input, iph->saddr);
6349 6350 6351 6352 6353

	/* This assumes the Rx queue and Tx queue are bound to the same CPU */
	ixgbe_fdir_add_signature_filter_82599(&adapter->hw, &atr_input, queue);
}

6354
static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, int size)
6355
{
6356
	netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
6357 6358 6359 6360 6361 6362 6363 6364 6365 6366 6367
	/* Herbert's original patch had:
	 *  smp_mb__after_netif_stop_queue();
	 * but since that doesn't exist yet, just open code it. */
	smp_mb();

	/* We need to check again in a case another CPU has just
	 * made room available. */
	if (likely(IXGBE_DESC_UNUSED(tx_ring) < size))
		return -EBUSY;

	/* A reprieve! - use start_queue because it doesn't call schedule */
6368
	netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
6369
	++tx_ring->tx_stats.restart_queue;
6370 6371 6372
	return 0;
}

6373
static int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, int size)
6374 6375 6376
{
	if (likely(IXGBE_DESC_UNUSED(tx_ring) >= size))
		return 0;
6377
	return __ixgbe_maybe_stop_tx(tx_ring, size);
6378 6379
}

6380 6381 6382
static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
6383
	int txq = smp_processor_id();
6384
#ifdef IXGBE_FCOE
6385 6386 6387 6388 6389 6390
	__be16 protocol;

	protocol = vlan_get_protocol(skb);

	if ((protocol == htons(ETH_P_FCOE)) ||
	    (protocol == htons(ETH_P_FIP))) {
6391 6392 6393 6394
		if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
			txq &= (adapter->ring_feature[RING_F_FCOE].indices - 1);
			txq += adapter->ring_feature[RING_F_FCOE].mask;
			return txq;
6395
#ifdef CONFIG_IXGBE_DCB
6396 6397 6398
		} else if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
			txq = adapter->fcoe.up;
			return txq;
6399
#endif
6400 6401 6402 6403
		}
	}
#endif

K
Krishna Kumar 已提交
6404 6405 6406
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
		while (unlikely(txq >= dev->real_num_tx_queues))
			txq -= dev->real_num_tx_queues;
6407
		return txq;
K
Krishna Kumar 已提交
6408
	}
6409

6410 6411 6412 6413 6414 6415 6416 6417
	if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
		if (skb->priority == TC_PRIO_CONTROL)
			txq = adapter->ring_feature[RING_F_DCB].indices-1;
		else
			txq = (skb->vlan_tci & IXGBE_TX_FLAGS_VLAN_PRIO_MASK)
			       >> 13;
		return txq;
	}
6418 6419 6420 6421

	return skb_tx_hash(dev, skb);
}

6422
netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
6423 6424
			  struct ixgbe_adapter *adapter,
			  struct ixgbe_ring *tx_ring)
6425
{
6426
	struct net_device *netdev = tx_ring->netdev;
E
Eric Dumazet 已提交
6427
	struct netdev_queue *txq;
6428 6429
	unsigned int first;
	unsigned int tx_flags = 0;
6430
	u8 hdr_len = 0;
6431
	int tso;
6432 6433
	int count = 0;
	unsigned int f;
6434 6435 6436
	__be16 protocol;

	protocol = vlan_get_protocol(skb);
J
Jesse Brandeburg 已提交
6437

6438
	if (vlan_tx_tag_present(skb)) {
J
Jesse Brandeburg 已提交
6439
		tx_flags |= vlan_tx_tag_get(skb);
6440 6441
		if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
			tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
6442
			tx_flags |= ((skb->queue_mapping & 0x7) << 13);
6443 6444 6445
		}
		tx_flags <<= IXGBE_TX_FLAGS_VLAN_SHIFT;
		tx_flags |= IXGBE_TX_FLAGS_VLAN;
6446 6447
	} else if (adapter->flags & IXGBE_FLAG_DCB_ENABLED &&
		   skb->priority != TC_PRIO_CONTROL) {
6448 6449 6450
		tx_flags |= ((skb->queue_mapping & 0x7) << 13);
		tx_flags <<= IXGBE_TX_FLAGS_VLAN_SHIFT;
		tx_flags |= IXGBE_TX_FLAGS_VLAN;
6451
	}
6452

6453
#ifdef IXGBE_FCOE
6454 6455 6456
	/* for FCoE with DCB, we force the priority to what
	 * was specified by the switch */
	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED &&
6457 6458
	    (protocol == htons(ETH_P_FCOE) ||
	     protocol == htons(ETH_P_FIP))) {
6459 6460 6461 6462 6463 6464 6465 6466
#ifdef CONFIG_IXGBE_DCB
		if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
			tx_flags &= ~(IXGBE_TX_FLAGS_VLAN_PRIO_MASK
				      << IXGBE_TX_FLAGS_VLAN_SHIFT);
			tx_flags |= ((adapter->fcoe.up << 13)
				      << IXGBE_TX_FLAGS_VLAN_SHIFT);
		}
#endif
R
Robert Love 已提交
6467
		/* flag for FCoE offloads */
6468
		if (protocol == htons(ETH_P_FCOE))
R
Robert Love 已提交
6469
			tx_flags |= IXGBE_TX_FLAGS_FCOE;
6470
	}
R
Robert Love 已提交
6471 6472
#endif

6473
	/* four things can cause us to need a context descriptor */
J
Jesse Brandeburg 已提交
6474 6475
	if (skb_is_gso(skb) ||
	    (skb->ip_summed == CHECKSUM_PARTIAL) ||
6476 6477
	    (tx_flags & IXGBE_TX_FLAGS_VLAN) ||
	    (tx_flags & IXGBE_TX_FLAGS_FCOE))
6478 6479
		count++;

J
Jesse Brandeburg 已提交
6480 6481
	count += TXD_USE_COUNT(skb_headlen(skb));
	for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
6482 6483
		count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);

6484
	if (ixgbe_maybe_stop_tx(tx_ring, count)) {
6485
		tx_ring->tx_stats.tx_busy++;
6486 6487 6488 6489
		return NETDEV_TX_BUSY;
	}

	first = tx_ring->next_to_use;
6490 6491 6492 6493 6494 6495 6496 6497 6498 6499 6500 6501
	if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
#ifdef IXGBE_FCOE
		/* setup tx offload for FCoE */
		tso = ixgbe_fso(adapter, tx_ring, skb, tx_flags, &hdr_len);
		if (tso < 0) {
			dev_kfree_skb_any(skb);
			return NETDEV_TX_OK;
		}
		if (tso)
			tx_flags |= IXGBE_TX_FLAGS_FSO;
#endif /* IXGBE_FCOE */
	} else {
6502
		if (protocol == htons(ETH_P_IP))
6503
			tx_flags |= IXGBE_TX_FLAGS_IPV4;
6504 6505
		tso = ixgbe_tso(adapter, tx_ring, skb, tx_flags, &hdr_len,
				protocol);
6506 6507 6508 6509
		if (tso < 0) {
			dev_kfree_skb_any(skb);
			return NETDEV_TX_OK;
		}
6510

6511 6512
		if (tso)
			tx_flags |= IXGBE_TX_FLAGS_TSO;
6513 6514
		else if (ixgbe_tx_csum(adapter, tx_ring, skb, tx_flags,
				       protocol) &&
6515 6516 6517
			 (skb->ip_summed == CHECKSUM_PARTIAL))
			tx_flags |= IXGBE_TX_FLAGS_CSUM;
	}
6518

6519
	count = ixgbe_tx_map(adapter, tx_ring, skb, tx_flags, first, hdr_len);
6520
	if (count) {
6521 6522 6523 6524
		/* add the ATR filter if ATR is on */
		if (tx_ring->atr_sample_rate) {
			++tx_ring->atr_count;
			if ((tx_ring->atr_count >= tx_ring->atr_sample_rate) &&
A
Alexander Duyck 已提交
6525 6526
			     test_bit(__IXGBE_TX_FDIR_INIT_DONE,
				      &tx_ring->state)) {
6527
				ixgbe_atr(adapter, skb, tx_ring->queue_index,
6528
					  tx_flags, protocol);
6529 6530 6531
				tx_ring->atr_count = 0;
			}
		}
E
Eric Dumazet 已提交
6532 6533 6534
		txq = netdev_get_tx_queue(netdev, tx_ring->queue_index);
		txq->tx_bytes += skb->len;
		txq->tx_packets++;
6535
		ixgbe_tx_queue(tx_ring, tx_flags, count, skb->len, hdr_len);
6536
		ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);
6537

6538 6539 6540 6541 6542
	} else {
		dev_kfree_skb_any(skb);
		tx_ring->tx_buffer_info[first].time_stamp = 0;
		tx_ring->next_to_use = first;
	}
6543 6544 6545 6546

	return NETDEV_TX_OK;
}

6547 6548 6549 6550 6551 6552
static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_ring *tx_ring;

	tx_ring = adapter->tx_ring[skb->queue_mapping];
6553
	return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
6554 6555
}

6556 6557 6558 6559 6560 6561 6562 6563 6564 6565
/**
 * ixgbe_set_mac - Change the Ethernet Address of the NIC
 * @netdev: network interface device structure
 * @p: pointer to an address structure
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_set_mac(struct net_device *netdev, void *p)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
6566
	struct ixgbe_hw *hw = &adapter->hw;
6567 6568 6569 6570 6571 6572
	struct sockaddr *addr = p;

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
6573
	memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
6574

6575 6576
	hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
			    IXGBE_RAH_AV);
6577 6578 6579 6580

	return 0;
}

6581 6582 6583 6584 6585 6586 6587 6588 6589 6590 6591 6592 6593 6594 6595 6596 6597 6598 6599 6600 6601 6602 6603 6604 6605 6606 6607 6608 6609 6610 6611 6612 6613 6614
static int
ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	u16 value;
	int rc;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
	if (!rc)
		rc = value;
	return rc;
}

static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
			    u16 addr, u16 value)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	return hw->phy.ops.write_reg(hw, addr, devad, value);
}

static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
}

6615 6616
/**
 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
6617
 * netdev->dev_addrs
6618 6619 6620 6621 6622 6623 6624 6625 6626 6627 6628 6629 6630 6631 6632 6633 6634 6635 6636 6637
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_add_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_mac_info *mac = &adapter->hw.mac;

	if (is_valid_ether_addr(mac->san_addr)) {
		rtnl_lock();
		err = dev_addr_add(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
		rtnl_unlock();
	}
	return err;
}

/**
 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
6638
 * netdev->dev_addrs
6639 6640 6641 6642 6643 6644 6645 6646 6647 6648 6649 6650 6651 6652 6653 6654 6655 6656
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_del_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_mac_info *mac = &adapter->hw.mac;

	if (is_valid_ether_addr(mac->san_addr)) {
		rtnl_lock();
		err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
		rtnl_unlock();
	}
	return err;
}

6657 6658 6659 6660 6661 6662 6663 6664 6665
#ifdef CONFIG_NET_POLL_CONTROLLER
/*
 * Polling 'interrupt' - used by things like netconsole to send skbs
 * without having to re-enable interrupts. It's not called while
 * the interrupt routine is executing.
 */
static void ixgbe_netpoll(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
6666
	int i;
6667

6668 6669 6670 6671
	/* if interface is down do nothing */
	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return;

6672
	adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
6673 6674 6675 6676 6677 6678 6679 6680 6681
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
		for (i = 0; i < num_q_vectors; i++) {
			struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
			ixgbe_msix_clean_many(0, q_vector);
		}
	} else {
		ixgbe_intr(adapter->pdev->irq, netdev);
	}
6682 6683 6684 6685
	adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
}
#endif

E
Eric Dumazet 已提交
6686 6687 6688 6689 6690 6691 6692 6693
static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
						   struct rtnl_link_stats64 *stats)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int i;

	/* accurate rx/tx bytes/packets stats */
	dev_txq_stats_fold(netdev, stats);
E
Eric Dumazet 已提交
6694
	rcu_read_lock();
E
Eric Dumazet 已提交
6695
	for (i = 0; i < adapter->num_rx_queues; i++) {
E
Eric Dumazet 已提交
6696
		struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
E
Eric Dumazet 已提交
6697 6698 6699
		u64 bytes, packets;
		unsigned int start;

E
Eric Dumazet 已提交
6700 6701 6702 6703 6704 6705 6706 6707 6708
		if (ring) {
			do {
				start = u64_stats_fetch_begin_bh(&ring->syncp);
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
			} while (u64_stats_fetch_retry_bh(&ring->syncp, start));
			stats->rx_packets += packets;
			stats->rx_bytes   += bytes;
		}
E
Eric Dumazet 已提交
6709
	}
E
Eric Dumazet 已提交
6710
	rcu_read_unlock();
E
Eric Dumazet 已提交
6711 6712 6713 6714 6715 6716 6717 6718 6719 6720
	/* following stats updated by ixgbe_watchdog_task() */
	stats->multicast	= netdev->stats.multicast;
	stats->rx_errors	= netdev->stats.rx_errors;
	stats->rx_length_errors	= netdev->stats.rx_length_errors;
	stats->rx_crc_errors	= netdev->stats.rx_crc_errors;
	stats->rx_missed_errors	= netdev->stats.rx_missed_errors;
	return stats;
}


6721
static const struct net_device_ops ixgbe_netdev_ops = {
6722
	.ndo_open		= ixgbe_open,
6723
	.ndo_stop		= ixgbe_close,
6724
	.ndo_start_xmit		= ixgbe_xmit_frame,
6725
	.ndo_select_queue	= ixgbe_select_queue,
6726
	.ndo_set_rx_mode        = ixgbe_set_rx_mode,
6727 6728 6729 6730 6731 6732 6733
	.ndo_set_multicast_list	= ixgbe_set_rx_mode,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= ixgbe_set_mac,
	.ndo_change_mtu		= ixgbe_change_mtu,
	.ndo_tx_timeout		= ixgbe_tx_timeout,
	.ndo_vlan_rx_add_vid	= ixgbe_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid	= ixgbe_vlan_rx_kill_vid,
6734
	.ndo_do_ioctl		= ixgbe_ioctl,
6735 6736 6737 6738
	.ndo_set_vf_mac		= ixgbe_ndo_set_vf_mac,
	.ndo_set_vf_vlan	= ixgbe_ndo_set_vf_vlan,
	.ndo_set_vf_tx_rate	= ixgbe_ndo_set_vf_bw,
	.ndo_get_vf_config	= ixgbe_ndo_get_vf_config,
E
Eric Dumazet 已提交
6739
	.ndo_get_stats64	= ixgbe_get_stats64,
6740 6741 6742
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= ixgbe_netpoll,
#endif
6743 6744 6745
#ifdef IXGBE_FCOE
	.ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
	.ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
6746 6747
	.ndo_fcoe_enable = ixgbe_fcoe_enable,
	.ndo_fcoe_disable = ixgbe_fcoe_disable,
6748
	.ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
6749
#endif /* IXGBE_FCOE */
6750 6751
};

6752 6753 6754 6755 6756 6757 6758 6759 6760 6761 6762 6763 6764 6765 6766 6767 6768 6769 6770
static void __devinit ixgbe_probe_vf(struct ixgbe_adapter *adapter,
			   const struct ixgbe_info *ii)
{
#ifdef CONFIG_PCI_IOV
	struct ixgbe_hw *hw = &adapter->hw;
	int err;

	if (hw->mac.type != ixgbe_mac_82599EB || !max_vfs)
		return;

	/* The 82599 supports up to 64 VFs per physical function
	 * but this implementation limits allocation to 63 so that
	 * basic networking resources are still available to the
	 * physical function
	 */
	adapter->num_vfs = (max_vfs > 63) ? 63 : max_vfs;
	adapter->flags |= IXGBE_FLAG_SRIOV_ENABLED;
	err = pci_enable_sriov(adapter->pdev, adapter->num_vfs);
	if (err) {
6771
		e_err(probe, "Failed to enable PCI sriov: %d\n", err);
6772 6773 6774 6775 6776 6777 6778 6779 6780 6781 6782 6783 6784 6785 6786 6787 6788 6789 6790 6791 6792 6793 6794
		goto err_novfs;
	}
	/* If call to enable VFs succeeded then allocate memory
	 * for per VF control structures.
	 */
	adapter->vfinfo =
		kcalloc(adapter->num_vfs,
			sizeof(struct vf_data_storage), GFP_KERNEL);
	if (adapter->vfinfo) {
		/* Now that we're sure SR-IOV is enabled
		 * and memory allocated set up the mailbox parameters
		 */
		ixgbe_init_mbx_params_pf(hw);
		memcpy(&hw->mbx.ops, ii->mbx_ops,
		       sizeof(hw->mbx.ops));

		/* Disable RSC when in SR-IOV mode */
		adapter->flags2 &= ~(IXGBE_FLAG2_RSC_CAPABLE |
				     IXGBE_FLAG2_RSC_ENABLED);
		return;
	}

	/* Oh oh */
6795 6796
	e_err(probe, "Unable to allocate memory for VF Data Storage - "
	      "SRIOV disabled\n");
6797 6798 6799 6800 6801 6802 6803 6804
	pci_disable_sriov(adapter->pdev);

err_novfs:
	adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
	adapter->num_vfs = 0;
#endif /* CONFIG_PCI_IOV */
}

6805 6806 6807 6808 6809 6810 6811 6812 6813 6814 6815 6816
/**
 * ixgbe_probe - Device Initialization Routine
 * @pdev: PCI device information struct
 * @ent: entry in ixgbe_pci_tbl
 *
 * Returns 0 on success, negative on failure
 *
 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
 * The OS initialization, configuring of the adapter private structure,
 * and a hardware reset occur.
 **/
static int __devinit ixgbe_probe(struct pci_dev *pdev,
6817
				 const struct pci_device_id *ent)
6818 6819 6820 6821 6822 6823 6824
{
	struct net_device *netdev;
	struct ixgbe_adapter *adapter = NULL;
	struct ixgbe_hw *hw;
	const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
	static int cards_found;
	int i, err, pci_using_dac;
6825
	unsigned int indices = num_possible_cpus();
6826 6827 6828
#ifdef IXGBE_FCOE
	u16 device_caps;
#endif
6829
	u32 part_num, eec;
6830

6831 6832 6833 6834 6835 6836 6837 6838 6839
	/* Catch broken hardware that put the wrong VF device ID in
	 * the PCIe SR-IOV capability.
	 */
	if (pdev->is_virtfn) {
		WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
		     pci_name(pdev), pdev->vendor, pdev->device);
		return -EINVAL;
	}

6840
	err = pci_enable_device_mem(pdev);
6841 6842 6843
	if (err)
		return err;

6844 6845
	if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
	    !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
6846 6847
		pci_using_dac = 1;
	} else {
6848
		err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
6849
		if (err) {
6850 6851
			err = dma_set_coherent_mask(&pdev->dev,
						    DMA_BIT_MASK(32));
6852
			if (err) {
6853 6854
				dev_err(&pdev->dev,
					"No usable DMA configuration, aborting\n");
6855 6856 6857 6858 6859 6860
				goto err_dma;
			}
		}
		pci_using_dac = 0;
	}

6861
	err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
6862
					   IORESOURCE_MEM), ixgbe_driver_name);
6863
	if (err) {
6864 6865
		dev_err(&pdev->dev,
			"pci_request_selected_regions failed 0x%x\n", err);
6866 6867 6868
		goto err_pci_reg;
	}

6869
	pci_enable_pcie_error_reporting(pdev);
6870

6871
	pci_set_master(pdev);
6872
	pci_save_state(pdev);
6873

6874 6875 6876 6877 6878 6879 6880 6881 6882 6883 6884
	if (ii->mac == ixgbe_mac_82598EB)
		indices = min_t(unsigned int, indices, IXGBE_MAX_RSS_INDICES);
	else
		indices = min_t(unsigned int, indices, IXGBE_MAX_FDIR_INDICES);

	indices = max_t(unsigned int, indices, IXGBE_MAX_DCB_INDICES);
#ifdef IXGBE_FCOE
	indices += min_t(unsigned int, num_possible_cpus(),
			 IXGBE_MAX_FCOE_INDICES);
#endif
	netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
6885 6886 6887 6888 6889 6890 6891 6892
	if (!netdev) {
		err = -ENOMEM;
		goto err_alloc_etherdev;
	}

	SET_NETDEV_DEV(netdev, &pdev->dev);

	adapter = netdev_priv(netdev);
6893
	pci_set_drvdata(pdev, adapter);
6894 6895 6896 6897 6898 6899 6900

	adapter->netdev = netdev;
	adapter->pdev = pdev;
	hw = &adapter->hw;
	hw->back = adapter;
	adapter->msg_enable = (1 << DEFAULT_DEBUG_LEVEL_SHIFT) - 1;

6901
	hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
6902
			      pci_resource_len(pdev, 0));
6903 6904 6905 6906 6907 6908 6909 6910 6911 6912
	if (!hw->hw_addr) {
		err = -EIO;
		goto err_ioremap;
	}

	for (i = 1; i <= 5; i++) {
		if (pci_resource_len(pdev, i) == 0)
			continue;
	}

6913
	netdev->netdev_ops = &ixgbe_netdev_ops;
6914 6915 6916 6917 6918 6919 6920 6921
	ixgbe_set_ethtool_ops(netdev);
	netdev->watchdog_timeo = 5 * HZ;
	strcpy(netdev->name, pci_name(pdev));

	adapter->bd_number = cards_found;

	/* Setup hw api */
	memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
6922
	hw->mac.type  = ii->mac;
6923

6924 6925 6926 6927 6928 6929 6930 6931 6932
	/* EEPROM */
	memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
	eec = IXGBE_READ_REG(hw, IXGBE_EEC);
	/* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
	if (!(eec & (1 << 8)))
		hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;

	/* PHY */
	memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
D
Donald Skidmore 已提交
6933
	hw->phy.sfp_type = ixgbe_sfp_type_unknown;
6934 6935 6936 6937 6938 6939 6940
	/* ixgbe_identify_phy_generic will set prtad and mmds properly */
	hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
	hw->phy.mdio.mmds = 0;
	hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
	hw->phy.mdio.dev = netdev;
	hw->phy.mdio.mdio_read = ixgbe_mdio_read;
	hw->phy.mdio.mdio_write = ixgbe_mdio_write;
D
Donald Skidmore 已提交
6941 6942 6943 6944 6945

	/* set up this timer and work struct before calling get_invariants
	 * which might start the timer
	 */
	init_timer(&adapter->sfp_timer);
6946
	adapter->sfp_timer.function = ixgbe_sfp_timer;
D
Donald Skidmore 已提交
6947 6948 6949
	adapter->sfp_timer.data = (unsigned long) adapter;

	INIT_WORK(&adapter->sfp_task, ixgbe_sfp_task);
6950

6951 6952 6953 6954 6955
	/* multispeed fiber has its own tasklet, called from GPI SDP1 context */
	INIT_WORK(&adapter->multispeed_fiber_task, ixgbe_multispeed_fiber_task);

	/* a new SFP+ module arrival, called from GPI SDP2 context */
	INIT_WORK(&adapter->sfp_config_module_task,
6956
		  ixgbe_sfp_config_module_task);
6957

6958
	ii->get_invariants(hw);
6959 6960 6961 6962 6963 6964

	/* setup the private structure */
	err = ixgbe_sw_init(adapter);
	if (err)
		goto err_sw_init;

6965 6966 6967 6968
	/* Make it possible the adapter to be woken up via WOL */
	if (adapter->hw.mac.type == ixgbe_mac_82599EB)
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);

6969 6970 6971 6972 6973 6974 6975
	/*
	 * If there is a fan on this device and it has failed log the
	 * failure.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
6976
			e_crit(probe, "Fan has stopped, replace the adapter\n");
6977 6978
	}

6979
	/* reset_hw fills in the perm_addr as well */
6980
	hw->phy.reset_if_overtemp = true;
6981
	err = hw->mac.ops.reset_hw(hw);
6982
	hw->phy.reset_if_overtemp = false;
6983 6984 6985 6986 6987 6988 6989 6990 6991 6992 6993 6994
	if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
	    hw->mac.type == ixgbe_mac_82598EB) {
		/*
		 * Start a kernel thread to watch for a module to arrive.
		 * Only do this for 82598, since 82599 will generate
		 * interrupts on module arrival.
		 */
		set_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
		mod_timer(&adapter->sfp_timer,
			  round_jiffies(jiffies + (2 * HZ)));
		err = 0;
	} else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
6995 6996 6997 6998
		e_dev_err("failed to initialize because an unsupported SFP+ "
			  "module type was detected.\n");
		e_dev_err("Reload the driver after installing a supported "
			  "module.\n");
6999 7000
		goto err_sw_init;
	} else if (err) {
7001
		e_dev_err("HW Init failed: %d\n", err);
7002 7003 7004
		goto err_sw_init;
	}

7005 7006
	ixgbe_probe_vf(adapter, ii);

7007
	netdev->features = NETIF_F_SG |
7008 7009 7010 7011
			   NETIF_F_IP_CSUM |
			   NETIF_F_HW_VLAN_TX |
			   NETIF_F_HW_VLAN_RX |
			   NETIF_F_HW_VLAN_FILTER;
7012

7013
	netdev->features |= NETIF_F_IPV6_CSUM;
7014 7015
	netdev->features |= NETIF_F_TSO;
	netdev->features |= NETIF_F_TSO6;
H
Herbert Xu 已提交
7016
	netdev->features |= NETIF_F_GRO;
7017

7018 7019 7020
	if (adapter->hw.mac.type == ixgbe_mac_82599EB)
		netdev->features |= NETIF_F_SCTP_CSUM;

7021 7022
	netdev->vlan_features |= NETIF_F_TSO;
	netdev->vlan_features |= NETIF_F_TSO6;
7023
	netdev->vlan_features |= NETIF_F_IP_CSUM;
7024
	netdev->vlan_features |= NETIF_F_IPV6_CSUM;
7025 7026
	netdev->vlan_features |= NETIF_F_SG;

7027 7028 7029
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		adapter->flags &= ~(IXGBE_FLAG_RSS_ENABLED |
				    IXGBE_FLAG_DCB_ENABLED);
7030 7031 7032
	if (adapter->flags & IXGBE_FLAG_DCB_ENABLED)
		adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;

J
Jeff Kirsher 已提交
7033
#ifdef CONFIG_IXGBE_DCB
7034 7035 7036
	netdev->dcbnl_ops = &dcbnl_ops;
#endif

7037
#ifdef IXGBE_FCOE
7038
	if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
7039 7040
		if (hw->mac.ops.get_device_caps) {
			hw->mac.ops.get_device_caps(hw, &device_caps);
7041 7042
			if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
				adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
7043 7044
		}
	}
7045 7046 7047 7048 7049
	if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
		netdev->vlan_features |= NETIF_F_FCOE_CRC;
		netdev->vlan_features |= NETIF_F_FSO;
		netdev->vlan_features |= NETIF_F_FCOE_MTU;
	}
7050
#endif /* IXGBE_FCOE */
7051
	if (pci_using_dac) {
7052
		netdev->features |= NETIF_F_HIGHDMA;
7053 7054
		netdev->vlan_features |= NETIF_F_HIGHDMA;
	}
7055

7056
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
A
Alexander Duyck 已提交
7057 7058
		netdev->features |= NETIF_F_LRO;

7059
	/* make sure the EEPROM is good */
7060
	if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
7061
		e_dev_err("The EEPROM Checksum Is Not Valid\n");
7062 7063 7064 7065 7066 7067 7068
		err = -EIO;
		goto err_eeprom;
	}

	memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
	memcpy(netdev->perm_addr, hw->mac.perm_addr, netdev->addr_len);

7069
	if (ixgbe_validate_mac_addr(netdev->perm_addr)) {
7070
		e_dev_err("invalid MAC address\n");
7071 7072 7073 7074
		err = -EIO;
		goto err_eeprom;
	}

7075 7076 7077 7078
	/* power down the optics */
	if (hw->phy.multispeed_fiber)
		hw->mac.ops.disable_tx_laser(hw);

7079
	init_timer(&adapter->watchdog_timer);
7080
	adapter->watchdog_timer.function = ixgbe_watchdog;
7081 7082 7083
	adapter->watchdog_timer.data = (unsigned long)adapter;

	INIT_WORK(&adapter->reset_task, ixgbe_reset_task);
7084
	INIT_WORK(&adapter->watchdog_task, ixgbe_watchdog_task);
7085

7086 7087 7088
	err = ixgbe_init_interrupt_scheme(adapter);
	if (err)
		goto err_sw_init;
7089

7090 7091
	switch (pdev->device) {
	case IXGBE_DEV_ID_82599_KX4:
7092
		adapter->wol = (IXGBE_WUFC_MAG | IXGBE_WUFC_EX |
7093
				IXGBE_WUFC_MC | IXGBE_WUFC_BC);
7094 7095 7096 7097 7098 7099 7100
		break;
	default:
		adapter->wol = 0;
		break;
	}
	device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);

7101 7102 7103
	/* pick up the PCI bus settings for reporting later */
	hw->mac.ops.get_bus_info(hw);

7104
	/* print bus type/speed/width info */
7105
	e_dev_info("(PCI Express:%s:%s) %pM\n",
7106 7107 7108 7109 7110 7111 7112 7113
		   (hw->bus.speed == ixgbe_bus_speed_5000 ? "5.0Gb/s" :
		    hw->bus.speed == ixgbe_bus_speed_2500 ? "2.5Gb/s" :
		    "Unknown"),
		   (hw->bus.width == ixgbe_bus_width_pcie_x8 ? "Width x8" :
		    hw->bus.width == ixgbe_bus_width_pcie_x4 ? "Width x4" :
		    hw->bus.width == ixgbe_bus_width_pcie_x1 ? "Width x1" :
		    "Unknown"),
		   netdev->dev_addr);
7114
	ixgbe_read_pba_num_generic(hw, &part_num);
7115
	if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
7116 7117 7118 7119
		e_dev_info("MAC: %d, PHY: %d, SFP+: %d, "
			   "PBA No: %06x-%03x\n",
			   hw->mac.type, hw->phy.type, hw->phy.sfp_type,
			   (part_num >> 8), (part_num & 0xff));
7120
	else
7121 7122 7123
		e_dev_info("MAC: %d, PHY: %d, PBA No: %06x-%03x\n",
			   hw->mac.type, hw->phy.type,
			   (part_num >> 8), (part_num & 0xff));
7124

7125
	if (hw->bus.width <= ixgbe_bus_width_pcie_x4) {
7126 7127 7128 7129
		e_dev_warn("PCI-Express bandwidth available for this card is "
			   "not sufficient for optimal performance.\n");
		e_dev_warn("For optimal performance a x8 PCI-Express slot "
			   "is required.\n");
7130 7131
	}

7132 7133 7134
	/* save off EEPROM version number */
	hw->eeprom.ops.read(hw, 0x29, &adapter->eeprom_version);

7135
	/* reset the hardware with the new settings */
7136
	err = hw->mac.ops.start_hw(hw);
7137

7138 7139
	if (err == IXGBE_ERR_EEPROM_VERSION) {
		/* We are running on a pre-production device, log a warning */
7140 7141 7142 7143 7144 7145
		e_dev_warn("This device is a pre-production adapter/LOM. "
			   "Please be aware there may be issues associated "
			   "with your hardware.  If you are experiencing "
			   "problems please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
7146
	}
7147 7148 7149 7150 7151
	strcpy(netdev->name, "eth%d");
	err = register_netdev(netdev);
	if (err)
		goto err_register;

7152 7153 7154
	/* carrier off reporting is important to ethtool even BEFORE open */
	netif_carrier_off(netdev);

7155 7156 7157 7158
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
		INIT_WORK(&adapter->fdir_reinit_task, ixgbe_fdir_reinit_task);

7159
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
7160 7161
		INIT_WORK(&adapter->check_overtemp_task,
			  ixgbe_check_overtemp_task);
7162
#ifdef CONFIG_IXGBE_DCA
7163
	if (dca_add_requester(&pdev->dev) == 0) {
7164 7165 7166 7167
		adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
		ixgbe_setup_dca(adapter);
	}
#endif
7168
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
7169
		e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
7170 7171 7172 7173
		for (i = 0; i < adapter->num_vfs; i++)
			ixgbe_vf_configuration(pdev, (i | 0x10000000));
	}

7174 7175
	/* add san mac addr to netdev */
	ixgbe_add_sanmac_netdev(netdev);
7176

7177
	e_dev_info("Intel(R) 10 Gigabit Network Connection\n");
7178 7179 7180 7181
	cards_found++;
	return 0;

err_register:
7182
	ixgbe_release_hw_control(adapter);
7183
	ixgbe_clear_interrupt_scheme(adapter);
7184 7185
err_sw_init:
err_eeprom:
7186 7187
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		ixgbe_disable_sriov(adapter);
D
Donald Skidmore 已提交
7188 7189 7190
	clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
	del_timer_sync(&adapter->sfp_timer);
	cancel_work_sync(&adapter->sfp_task);
7191 7192
	cancel_work_sync(&adapter->multispeed_fiber_task);
	cancel_work_sync(&adapter->sfp_config_module_task);
7193 7194 7195 7196
	iounmap(hw->hw_addr);
err_ioremap:
	free_netdev(netdev);
err_alloc_etherdev:
7197 7198
	pci_release_selected_regions(pdev,
				     pci_select_bars(pdev, IORESOURCE_MEM));
7199 7200 7201 7202 7203 7204 7205 7206 7207 7208 7209 7210 7211 7212 7213 7214 7215
err_pci_reg:
err_dma:
	pci_disable_device(pdev);
	return err;
}

/**
 * ixgbe_remove - Device Removal Routine
 * @pdev: PCI device information struct
 *
 * ixgbe_remove is called by the PCI subsystem to alert the driver
 * that it should release a PCI device.  The could be caused by a
 * Hot-Plug event, or because the driver is going to be removed from
 * memory.
 **/
static void __devexit ixgbe_remove(struct pci_dev *pdev)
{
7216 7217
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
7218 7219

	set_bit(__IXGBE_DOWN, &adapter->state);
D
Donald Skidmore 已提交
7220 7221 7222 7223
	/* clear the module not found bit to make sure the worker won't
	 * reschedule
	 */
	clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
7224 7225
	del_timer_sync(&adapter->watchdog_timer);

D
Donald Skidmore 已提交
7226 7227 7228
	del_timer_sync(&adapter->sfp_timer);
	cancel_work_sync(&adapter->watchdog_task);
	cancel_work_sync(&adapter->sfp_task);
7229 7230
	cancel_work_sync(&adapter->multispeed_fiber_task);
	cancel_work_sync(&adapter->sfp_config_module_task);
7231 7232 7233
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
		cancel_work_sync(&adapter->fdir_reinit_task);
7234 7235
	flush_scheduled_work();

7236
#ifdef CONFIG_IXGBE_DCA
7237 7238 7239 7240 7241 7242 7243
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
		dca_remove_requester(&pdev->dev);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
	}

#endif
7244 7245 7246 7247 7248
#ifdef IXGBE_FCOE
	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
		ixgbe_cleanup_fcoe(adapter);

#endif /* IXGBE_FCOE */
7249 7250 7251 7252

	/* remove the added san mac */
	ixgbe_del_sanmac_netdev(netdev);

D
Donald Skidmore 已提交
7253 7254
	if (netdev->reg_state == NETREG_REGISTERED)
		unregister_netdev(netdev);
7255

7256 7257 7258
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		ixgbe_disable_sriov(adapter);

7259
	ixgbe_clear_interrupt_scheme(adapter);
7260

7261
	ixgbe_release_hw_control(adapter);
7262 7263

	iounmap(adapter->hw.hw_addr);
7264
	pci_release_selected_regions(pdev, pci_select_bars(pdev,
7265
				     IORESOURCE_MEM));
7266

7267
	e_dev_info("complete\n");
7268

7269 7270
	free_netdev(netdev);

7271
	pci_disable_pcie_error_reporting(pdev);
7272

7273 7274 7275 7276 7277 7278 7279 7280 7281 7282 7283 7284
	pci_disable_device(pdev);
}

/**
 * ixgbe_io_error_detected - called when PCI error is detected
 * @pdev: Pointer to PCI device
 * @state: The current pci connection state
 *
 * This function is called after a PCI bus error affecting
 * this device has been detected.
 */
static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
7285
						pci_channel_state_t state)
7286
{
7287 7288
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
7289 7290 7291

	netif_device_detach(netdev);

7292 7293 7294
	if (state == pci_channel_io_perm_failure)
		return PCI_ERS_RESULT_DISCONNECT;

7295 7296 7297 7298
	if (netif_running(netdev))
		ixgbe_down(adapter);
	pci_disable_device(pdev);

7299
	/* Request a slot reset. */
7300 7301 7302 7303 7304 7305 7306 7307 7308 7309 7310
	return PCI_ERS_RESULT_NEED_RESET;
}

/**
 * ixgbe_io_slot_reset - called after the pci bus has been reset.
 * @pdev: Pointer to PCI device
 *
 * Restart the card from scratch, as if from a cold-boot.
 */
static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
{
7311
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7312 7313
	pci_ers_result_t result;
	int err;
7314

7315
	if (pci_enable_device_mem(pdev)) {
7316
		e_err(probe, "Cannot re-enable PCI device after reset.\n");
7317 7318 7319 7320
		result = PCI_ERS_RESULT_DISCONNECT;
	} else {
		pci_set_master(pdev);
		pci_restore_state(pdev);
7321
		pci_save_state(pdev);
7322

7323
		pci_wake_from_d3(pdev, false);
7324

7325
		ixgbe_reset(adapter);
7326
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
7327 7328 7329 7330 7331
		result = PCI_ERS_RESULT_RECOVERED;
	}

	err = pci_cleanup_aer_uncorrect_error_status(pdev);
	if (err) {
7332 7333
		e_dev_err("pci_cleanup_aer_uncorrect_error_status "
			  "failed 0x%0x\n", err);
7334 7335
		/* non-fatal, continue */
	}
7336

7337
	return result;
7338 7339 7340 7341 7342 7343 7344 7345 7346 7347 7348
}

/**
 * ixgbe_io_resume - called when traffic can start flowing again.
 * @pdev: Pointer to PCI device
 *
 * This callback is called when the error recovery driver tells us that
 * its OK to resume normal operation.
 */
static void ixgbe_io_resume(struct pci_dev *pdev)
{
7349 7350
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
7351 7352 7353

	if (netif_running(netdev)) {
		if (ixgbe_up(adapter)) {
7354
			e_info(probe, "ixgbe_up failed after reset\n");
7355 7356 7357 7358 7359 7360 7361 7362 7363 7364 7365 7366 7367 7368 7369 7370 7371 7372 7373 7374 7375 7376 7377 7378 7379 7380 7381 7382 7383 7384 7385 7386 7387 7388 7389
			return;
		}
	}

	netif_device_attach(netdev);
}

static struct pci_error_handlers ixgbe_err_handler = {
	.error_detected = ixgbe_io_error_detected,
	.slot_reset = ixgbe_io_slot_reset,
	.resume = ixgbe_io_resume,
};

static struct pci_driver ixgbe_driver = {
	.name     = ixgbe_driver_name,
	.id_table = ixgbe_pci_tbl,
	.probe    = ixgbe_probe,
	.remove   = __devexit_p(ixgbe_remove),
#ifdef CONFIG_PM
	.suspend  = ixgbe_suspend,
	.resume   = ixgbe_resume,
#endif
	.shutdown = ixgbe_shutdown,
	.err_handler = &ixgbe_err_handler
};

/**
 * ixgbe_init_module - Driver Registration Routine
 *
 * ixgbe_init_module is the first routine called when the driver is
 * loaded. All it does is register with the PCI subsystem.
 **/
static int __init ixgbe_init_module(void)
{
	int ret;
7390
	pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
7391
	pr_info("%s\n", ixgbe_copyright);
7392

7393
#ifdef CONFIG_IXGBE_DCA
7394 7395
	dca_register_notify(&dca_notifier);
#endif
7396

7397 7398 7399
	ret = pci_register_driver(&ixgbe_driver);
	return ret;
}
7400

7401 7402 7403 7404 7405 7406 7407 7408 7409 7410
module_init(ixgbe_init_module);

/**
 * ixgbe_exit_module - Driver Exit Cleanup Routine
 *
 * ixgbe_exit_module is called just before the driver is removed
 * from memory.
 **/
static void __exit ixgbe_exit_module(void)
{
7411
#ifdef CONFIG_IXGBE_DCA
7412 7413
	dca_unregister_notify(&dca_notifier);
#endif
7414
	pci_unregister_driver(&ixgbe_driver);
E
Eric Dumazet 已提交
7415
	rcu_barrier(); /* Wait for completion of call_rcu()'s */
7416
}
7417

7418
#ifdef CONFIG_IXGBE_DCA
7419
static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
7420
			    void *p)
7421 7422 7423 7424
{
	int ret_val;

	ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
7425
					 __ixgbe_notify_dca);
7426 7427 7428

	return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
}
7429

7430
#endif /* CONFIG_IXGBE_DCA */
7431

7432
/**
7433
 * ixgbe_get_hw_dev return device
7434 7435
 * used by hardware layer to print debugging information
 **/
7436
struct net_device *ixgbe_get_hw_dev(struct ixgbe_hw *hw)
7437 7438
{
	struct ixgbe_adapter *adapter = hw->back;
7439
	return adapter->netdev;
7440
}
7441

7442 7443 7444
module_exit(ixgbe_exit_module);

/* ixgbe_main.c */