sun7i-a20.dtsi 44.4 KB
Newer Older
1 2 3 4 5
/*
 * Copyright 2013 Maxime Ripard
 *
 * Maxime Ripard <maxime.ripard@free-electrons.com>
 *
6 7 8 9
 * This file is dual-licensed: you can use it either under the terms
 * of the GPL or the X11 license, at your option. Note that this dual
 * licensing only applies to this file, and not this project as a
 * whole.
10
 *
M
Maxime Ripard 已提交
11
 *  a) This file is free software; you can redistribute it and/or
12 13 14 15
 *     modify it under the terms of the GNU General Public License as
 *     published by the Free Software Foundation; either version 2 of the
 *     License, or (at your option) any later version.
 *
M
Maxime Ripard 已提交
16
 *     This file is distributed in the hope that it will be useful,
17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42
 *     but WITHOUT ANY WARRANTY; without even the implied warranty of
 *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *     GNU General Public License for more details.
 *
 * Or, alternatively,
 *
 *  b) Permission is hereby granted, free of charge, to any person
 *     obtaining a copy of this software and associated documentation
 *     files (the "Software"), to deal in the Software without
 *     restriction, including without limitation the rights to use,
 *     copy, modify, merge, publish, distribute, sublicense, and/or
 *     sell copies of the Software, and to permit persons to whom the
 *     Software is furnished to do so, subject to the following
 *     conditions:
 *
 *     The above copyright notice and this permission notice shall be
 *     included in all copies or substantial portions of the Software.
 *
 *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
 *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
 *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
 *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 *     OTHER DEALINGS IN THE SOFTWARE.
43 44
 */

45
#include "skeleton.dtsi"
46

47
#include <dt-bindings/interrupt-controller/arm-gic.h>
48
#include <dt-bindings/thermal/thermal.h>
49

M
Maxime Ripard 已提交
50
#include <dt-bindings/clock/sun4i-a10-pll2.h>
51
#include <dt-bindings/dma/sun4i-a10.h>
52
#include <dt-bindings/pinctrl/sun4i-a10.h>
53 54 55 56

/ {
	interrupt-parent = <&gic>;

E
Emilio López 已提交
57
	aliases {
58
		ethernet0 = &gmac;
E
Emilio López 已提交
59 60
	};

H
Hans de Goede 已提交
61 62 63 64 65
	chosen {
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

66
		framebuffer@0 {
67 68
			compatible = "allwinner,simple-framebuffer",
				     "simple-framebuffer";
69
			allwinner,pipeline = "de_be0-lcd0-hdmi";
70 71 72
			clocks = <&ahb_gates 36>, <&ahb_gates 43>,
				 <&ahb_gates 44>, <&de_be0_clk>,
				 <&tcon0_ch1_clk>, <&dram_gates 26>;
H
Hans de Goede 已提交
73 74
			status = "disabled";
		};
75 76 77 78 79

		framebuffer@1 {
			compatible = "allwinner,simple-framebuffer",
				     "simple-framebuffer";
			allwinner,pipeline = "de_be0-lcd0";
80 81 82
			clocks = <&ahb_gates 36>, <&ahb_gates 44>,
				 <&de_be0_clk>, <&tcon0_ch0_clk>,
				 <&dram_gates 26>;
83 84 85 86 87 88 89
			status = "disabled";
		};

		framebuffer@2 {
			compatible = "allwinner,simple-framebuffer",
				     "simple-framebuffer";
			allwinner,pipeline = "de_be0-lcd0-tve0";
90 91 92
			clocks = <&ahb_gates 34>, <&ahb_gates 36>,
				 <&ahb_gates 44>,
				 <&de_be0_clk>, <&tcon0_ch1_clk>,
93
				 <&dram_gates 5>, <&dram_gates 26>;
94 95
			status = "disabled";
		};
H
Hans de Goede 已提交
96 97
	};

98 99 100 101
	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

102
		cpu0: cpu@0 {
103 104 105
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <0>;
106 107 108
			clocks = <&cpu>;
			clock-latency = <244144>; /* 8 32k periods */
			operating-points = <
109 110 111 112 113 114 115
				/* kHz	  uV */
				960000	1400000
				912000	1400000
				864000	1300000
				720000	1200000
				528000	1100000
				312000	1000000
116
				144000	1000000
117 118 119
				>;
			#cooling-cells = <2>;
			cooling-min-level = <0>;
120
			cooling-max-level = <6>;
121 122 123 124 125 126 127 128 129
		};

		cpu@1 {
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <1>;
		};
	};

130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161
	thermal-zones {
		cpu_thermal {
			/* milliseconds */
			polling-delay-passive = <250>;
			polling-delay = <1000>;
			thermal-sensors = <&rtp>;

			cooling-maps {
				map0 {
					trip = <&cpu_alert0>;
					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
				};
			};

			trips {
				cpu_alert0: cpu_alert0 {
					/* milliCelsius */
					temperature = <75000>;
					hysteresis = <2000>;
					type = "passive";
				};

				cpu_crit: cpu_crit {
					/* milliCelsius */
					temperature = <100000>;
					hysteresis = <2000>;
					type = "critical";
				};
			};
		};
	};

162 163 164 165
	memory {
		reg = <0x40000000 0x80000000>;
	};

M
Marc Zyngier 已提交
166 167
	timer {
		compatible = "arm,armv7-timer";
168 169 170 171
		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
M
Marc Zyngier 已提交
172 173
	};

174 175
	pmu {
		compatible = "arm,cortex-a7-pmu", "arm,cortex-a15-pmu";
176 177
		interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
178 179
	};

180 181 182 183 184
	clocks {
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

185
		osc24M: clk@01c20050 {
186
			#clock-cells = <0>;
187
			compatible = "allwinner,sun4i-a10-osc-clk";
188
			reg = <0x01c20050 0x4>;
189
			clock-frequency = <24000000>;
190
			clock-output-names = "osc24M";
191 192
		};

193 194 195 196 197 198 199 200 201
		osc3M: osc3M_clk {
			#clock-cells = <0>;
			compatible = "fixed-factor-clock";
			clock-div = <8>;
			clock-mult = <1>;
			clocks = <&osc24M>;
			clock-output-names = "osc3M";
		};

202
		osc32k: clk@0 {
203 204 205
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <32768>;
206
			clock-output-names = "osc32k";
207
		};
208

209
		pll1: clk@01c20000 {
210
			#clock-cells = <0>;
211
			compatible = "allwinner,sun4i-a10-pll1-clk";
212 213
			reg = <0x01c20000 0x4>;
			clocks = <&osc24M>;
214
			clock-output-names = "pll1";
215 216
		};

M
Maxime Ripard 已提交
217 218 219 220 221 222 223 224 225
		pll2: clk@01c20008 {
			#clock-cells = <1>;
			compatible = "allwinner,sun4i-a10-pll2-clk";
			reg = <0x01c20008 0x8>;
			clocks = <&osc24M>;
			clock-output-names = "pll2-1x", "pll2-2x",
					     "pll2-4x", "pll2-8x";
		};

226 227 228 229 230 231 232 233 234 235 236
		pll3: clk@01c20010 {
			#clock-cells = <0>;
			compatible = "allwinner,sun4i-a10-pll3-clk";
			reg = <0x01c20010 0x4>;
			clocks = <&osc3M>;
			clock-output-names = "pll3";
		};

		pll3x2: pll3x2_clk {
			#clock-cells = <0>;
			compatible = "fixed-factor-clock";
237
			clocks = <&pll3>;
238 239 240 241 242
			clock-div = <1>;
			clock-mult = <2>;
			clock-output-names = "pll3-2x";
		};

243
		pll4: clk@01c20018 {
244
			#clock-cells = <0>;
245
			compatible = "allwinner,sun7i-a20-pll4-clk";
E
Emilio López 已提交
246 247
			reg = <0x01c20018 0x4>;
			clocks = <&osc24M>;
248
			clock-output-names = "pll4";
E
Emilio López 已提交
249 250
		};

251
		pll5: clk@01c20020 {
252
			#clock-cells = <1>;
253
			compatible = "allwinner,sun4i-a10-pll5-clk";
254 255 256 257 258
			reg = <0x01c20020 0x4>;
			clocks = <&osc24M>;
			clock-output-names = "pll5_ddr", "pll5_other";
		};

259
		pll6: clk@01c20028 {
260
			#clock-cells = <1>;
261
			compatible = "allwinner,sun4i-a10-pll6-clk";
262 263
			reg = <0x01c20028 0x4>;
			clocks = <&osc24M>;
264 265
			clock-output-names = "pll6_sata", "pll6_other", "pll6",
					     "pll6_div_4";
266 267
		};

268 269 270 271 272 273 274 275 276 277 278
		pll7: clk@01c20030 {
			#clock-cells = <0>;
			compatible = "allwinner,sun4i-a10-pll3-clk";
			reg = <0x01c20030 0x4>;
			clocks = <&osc3M>;
			clock-output-names = "pll7";
		};

		pll7x2: pll7x2_clk {
			#clock-cells = <0>;
			compatible = "fixed-factor-clock";
279
			clocks = <&pll7>;
280 281 282 283 284
			clock-div = <1>;
			clock-mult = <2>;
			clock-output-names = "pll7-2x";
		};

285 286 287 288 289 290 291 292
		pll8: clk@01c20040 {
			#clock-cells = <0>;
			compatible = "allwinner,sun7i-a20-pll4-clk";
			reg = <0x01c20040 0x4>;
			clocks = <&osc24M>;
			clock-output-names = "pll8";
		};

293 294
		cpu: cpu@01c20054 {
			#clock-cells = <0>;
295
			compatible = "allwinner,sun4i-a10-cpu-clk";
296
			reg = <0x01c20054 0x4>;
297
			clocks = <&osc32k>, <&osc24M>, <&pll1>, <&pll6 1>;
298
			clock-output-names = "cpu";
299 300 301 302
		};

		axi: axi@01c20054 {
			#clock-cells = <0>;
303
			compatible = "allwinner,sun4i-a10-axi-clk";
304 305
			reg = <0x01c20054 0x4>;
			clocks = <&cpu>;
306
			clock-output-names = "axi";
307 308 309 310
		};

		ahb: ahb@01c20054 {
			#clock-cells = <0>;
311
			compatible = "allwinner,sun5i-a13-ahb-clk";
312
			reg = <0x01c20054 0x4>;
313
			clocks = <&axi>, <&pll6 3>, <&pll6 1>;
314
			clock-output-names = "ahb";
315 316 317 318 319 320
			/*
			 * Use PLL6 as parent, instead of CPU/AXI
			 * which has rate changes due to cpufreq
			 */
			assigned-clocks = <&ahb>;
			assigned-clock-parents = <&pll6 3>;
321 322
		};

323
		ahb_gates: clk@01c20060 {
324 325 326 327
			#clock-cells = <1>;
			compatible = "allwinner,sun7i-a20-ahb-gates-clk";
			reg = <0x01c20060 0x8>;
			clocks = <&ahb>;
M
Maxime Ripard 已提交
328 329 330 331 332 333 334 335 336 337 338 339 340
			clock-indices = <0>, <1>,
					<2>, <3>, <4>,
					<5>, <6>, <7>, <8>,
					<9>, <10>, <11>, <12>,
					<13>, <14>, <16>,
					<17>, <18>, <20>, <21>,
					<22>, <23>, <25>,
					<28>, <32>, <33>, <34>,
					<35>, <36>, <37>, <40>,
					<41>, <42>, <43>,
					<44>, <45>, <46>,
					<47>, <49>, <50>,
					<52>;
341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357
			clock-output-names = "ahb_usb0", "ahb_ehci0",
				"ahb_ohci0", "ahb_ehci1", "ahb_ohci1",
				"ahb_ss", "ahb_dma", "ahb_bist", "ahb_mmc0",
				"ahb_mmc1", "ahb_mmc2", "ahb_mmc3", "ahb_ms",
				"ahb_nand", "ahb_sdram", "ahb_ace",
				"ahb_emac", "ahb_ts", "ahb_spi0", "ahb_spi1",
				"ahb_spi2", "ahb_spi3", "ahb_sata",
				"ahb_hstimer", "ahb_ve", "ahb_tvd", "ahb_tve0",
				"ahb_tve1", "ahb_lcd0", "ahb_lcd1", "ahb_csi0",
				"ahb_csi1", "ahb_hdmi1", "ahb_hdmi0",
				"ahb_de_be0", "ahb_de_be1", "ahb_de_fe0",
				"ahb_de_fe1", "ahb_gmac", "ahb_mp",
				"ahb_mali";
		};

		apb0: apb0@01c20054 {
			#clock-cells = <0>;
358
			compatible = "allwinner,sun4i-a10-apb0-clk";
359 360
			reg = <0x01c20054 0x4>;
			clocks = <&ahb>;
361
			clock-output-names = "apb0";
362 363
		};

364
		apb0_gates: clk@01c20068 {
365 366 367 368
			#clock-cells = <1>;
			compatible = "allwinner,sun7i-a20-apb0-gates-clk";
			reg = <0x01c20068 0x4>;
			clocks = <&apb0>;
M
Maxime Ripard 已提交
369 370 371 372
			clock-indices = <0>, <1>,
					<2>, <3>, <4>,
					<5>, <6>, <7>,
					<8>, <10>;
373
			clock-output-names = "apb0_codec", "apb0_spdif",
E
Emilio López 已提交
374
				"apb0_ac97", "apb0_i2s0", "apb0_i2s1",
375
				"apb0_pio", "apb0_ir0", "apb0_ir1",
E
Emilio López 已提交
376
				"apb0_i2s2", "apb0_keypad";
377 378
		};

E
Emilio López 已提交
379
		apb1: clk@01c20058 {
380
			#clock-cells = <0>;
381
			compatible = "allwinner,sun4i-a10-apb1-clk";
382
			reg = <0x01c20058 0x4>;
E
Emilio López 已提交
383
			clocks = <&osc24M>, <&pll6 1>, <&osc32k>;
384
			clock-output-names = "apb1";
385 386
		};

387
		apb1_gates: clk@01c2006c {
388 389 390 391
			#clock-cells = <1>;
			compatible = "allwinner,sun7i-a20-apb1-gates-clk";
			reg = <0x01c2006c 0x4>;
			clocks = <&apb1>;
M
Maxime Ripard 已提交
392 393 394 395 396 397
			clock-indices = <0>, <1>,
					<2>, <3>, <4>,
					<5>, <6>, <7>,
					<15>, <16>, <17>,
					<18>, <19>, <20>,
					<21>, <22>, <23>;
398 399 400 401 402 403 404
			clock-output-names = "apb1_i2c0", "apb1_i2c1",
				"apb1_i2c2", "apb1_i2c3", "apb1_can",
				"apb1_scr", "apb1_ps20", "apb1_ps21",
				"apb1_i2c4", "apb1_uart0", "apb1_uart1",
				"apb1_uart2", "apb1_uart3", "apb1_uart4",
				"apb1_uart5", "apb1_uart6", "apb1_uart7";
		};
E
Emilio López 已提交
405 406 407

		nand_clk: clk@01c20080 {
			#clock-cells = <0>;
408
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
409 410 411 412 413 414 415
			reg = <0x01c20080 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "nand";
		};

		ms_clk: clk@01c20084 {
			#clock-cells = <0>;
416
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
417 418 419 420 421 422
			reg = <0x01c20084 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ms";
		};

		mmc0_clk: clk@01c20088 {
423 424
			#clock-cells = <1>;
			compatible = "allwinner,sun4i-a10-mmc-clk";
E
Emilio López 已提交
425 426
			reg = <0x01c20088 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
427 428 429
			clock-output-names = "mmc0",
					     "mmc0_output",
					     "mmc0_sample";
E
Emilio López 已提交
430 431 432
		};

		mmc1_clk: clk@01c2008c {
433 434
			#clock-cells = <1>;
			compatible = "allwinner,sun4i-a10-mmc-clk";
E
Emilio López 已提交
435 436
			reg = <0x01c2008c 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
437 438 439
			clock-output-names = "mmc1",
					     "mmc1_output",
					     "mmc1_sample";
E
Emilio López 已提交
440 441 442
		};

		mmc2_clk: clk@01c20090 {
443 444
			#clock-cells = <1>;
			compatible = "allwinner,sun4i-a10-mmc-clk";
E
Emilio López 已提交
445 446
			reg = <0x01c20090 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
447 448 449
			clock-output-names = "mmc2",
					     "mmc2_output",
					     "mmc2_sample";
E
Emilio López 已提交
450 451 452
		};

		mmc3_clk: clk@01c20094 {
453 454
			#clock-cells = <1>;
			compatible = "allwinner,sun4i-a10-mmc-clk";
E
Emilio López 已提交
455 456
			reg = <0x01c20094 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
457 458 459
			clock-output-names = "mmc3",
					     "mmc3_output",
					     "mmc3_sample";
E
Emilio López 已提交
460 461 462 463
		};

		ts_clk: clk@01c20098 {
			#clock-cells = <0>;
464
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
465 466 467 468 469 470 471
			reg = <0x01c20098 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ts";
		};

		ss_clk: clk@01c2009c {
			#clock-cells = <0>;
472
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
473 474 475 476 477 478 479
			reg = <0x01c2009c 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ss";
		};

		spi0_clk: clk@01c200a0 {
			#clock-cells = <0>;
480
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
481 482 483 484 485 486 487
			reg = <0x01c200a0 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi0";
		};

		spi1_clk: clk@01c200a4 {
			#clock-cells = <0>;
488
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
489 490 491 492 493 494 495
			reg = <0x01c200a4 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi1";
		};

		spi2_clk: clk@01c200a8 {
			#clock-cells = <0>;
496
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
497 498 499 500 501 502 503
			reg = <0x01c200a8 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi2";
		};

		pata_clk: clk@01c200ac {
			#clock-cells = <0>;
504
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
505 506 507 508 509 510 511
			reg = <0x01c200ac 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "pata";
		};

		ir0_clk: clk@01c200b0 {
			#clock-cells = <0>;
512
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
513 514 515 516 517 518 519
			reg = <0x01c200b0 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ir0";
		};

		ir1_clk: clk@01c200b4 {
			#clock-cells = <0>;
520
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
521 522 523 524 525
			reg = <0x01c200b4 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ir1";
		};

E
Emilio López 已提交
526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547
		i2s0_clk: clk@01c200b8 {
			#clock-cells = <0>;
			compatible = "allwinner,sun4i-a10-mod1-clk";
			reg = <0x01c200b8 0x4>;
			clocks = <&pll2 SUN4I_A10_PLL2_8X>,
				 <&pll2 SUN4I_A10_PLL2_4X>,
				 <&pll2 SUN4I_A10_PLL2_2X>,
				 <&pll2 SUN4I_A10_PLL2_1X>;
			clock-output-names = "i2s0";
		};

		ac97_clk: clk@01c200bc {
			#clock-cells = <0>;
			compatible = "allwinner,sun4i-a10-mod1-clk";
			reg = <0x01c200bc 0x4>;
			clocks = <&pll2 SUN4I_A10_PLL2_8X>,
				 <&pll2 SUN4I_A10_PLL2_4X>,
				 <&pll2 SUN4I_A10_PLL2_2X>,
				 <&pll2 SUN4I_A10_PLL2_1X>;
			clock-output-names = "ac97";
		};

548 549 550 551 552 553 554 555 556 557 558
		spdif_clk: clk@01c200c0 {
			#clock-cells = <0>;
			compatible = "allwinner,sun4i-a10-mod1-clk";
			reg = <0x01c200c0 0x4>;
			clocks = <&pll2 SUN4I_A10_PLL2_8X>,
				 <&pll2 SUN4I_A10_PLL2_4X>,
				 <&pll2 SUN4I_A10_PLL2_2X>,
				 <&pll2 SUN4I_A10_PLL2_1X>;
			clock-output-names = "spdif";
		};

559 560 561 562 563 564 565 566
		keypad_clk: clk@01c200c4 {
			#clock-cells = <0>;
			compatible = "allwinner,sun4i-a10-mod0-clk";
			reg = <0x01c200c4 0x4>;
			clocks = <&osc24M>;
			clock-output-names = "keypad";
		};

567 568
		usb_clk: clk@01c200cc {
			#clock-cells = <1>;
569
			#reset-cells = <1>;
570 571 572
			compatible = "allwinner,sun4i-a10-usb-clk";
			reg = <0x01c200cc 0x4>;
			clocks = <&pll6 1>;
573 574
			clock-output-names = "usb_ohci0", "usb_ohci1",
					     "usb_phy";
575 576
		};

E
Emilio López 已提交
577 578
		spi3_clk: clk@01c200d4 {
			#clock-cells = <0>;
579
			compatible = "allwinner,sun4i-a10-mod0-clk";
E
Emilio López 已提交
580 581 582 583
			reg = <0x01c200d4 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi3";
		};
584

E
Emilio López 已提交
585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606
		i2s1_clk: clk@01c200d8 {
			#clock-cells = <0>;
			compatible = "allwinner,sun4i-a10-mod1-clk";
			reg = <0x01c200d8 0x4>;
			clocks = <&pll2 SUN4I_A10_PLL2_8X>,
				 <&pll2 SUN4I_A10_PLL2_4X>,
				 <&pll2 SUN4I_A10_PLL2_2X>,
				 <&pll2 SUN4I_A10_PLL2_1X>;
			clock-output-names = "i2s1";
		};

		i2s2_clk: clk@01c200dc {
			#clock-cells = <0>;
			compatible = "allwinner,sun4i-a10-mod1-clk";
			reg = <0x01c200dc 0x4>;
			clocks = <&pll2 SUN4I_A10_PLL2_8X>,
				 <&pll2 SUN4I_A10_PLL2_4X>,
				 <&pll2 SUN4I_A10_PLL2_2X>,
				 <&pll2 SUN4I_A10_PLL2_1X>;
			clock-output-names = "i2s2";
		};

C
Chen-Yu Tsai 已提交
607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631
		dram_gates: clk@01c20100 {
			#clock-cells = <1>;
			compatible = "allwinner,sun4i-a10-dram-gates-clk";
			reg = <0x01c20100 0x4>;
			clocks = <&pll5 0>;
			clock-indices = <0>,
					<1>, <2>,
					<3>,
					<4>,
					<5>, <6>,
					<15>,
					<24>, <25>,
					<26>, <27>,
					<28>, <29>;
			clock-output-names = "dram_ve",
					     "dram_csi0", "dram_csi1",
					     "dram_ts",
					     "dram_tvd",
					     "dram_tve0", "dram_tve1",
					     "dram_output",
					     "dram_de_fe1", "dram_de_fe0",
					     "dram_de_be0", "dram_de_be1",
					     "dram_de_mp", "dram_ace";
		};

632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705
		de_be0_clk: clk@01c20104 {
			#clock-cells = <0>;
			#reset-cells = <0>;
			compatible = "allwinner,sun4i-a10-display-clk";
			reg = <0x01c20104 0x4>;
			clocks = <&pll3>, <&pll7>, <&pll5 1>;
			clock-output-names = "de-be0";
		};

		de_be1_clk: clk@01c20108 {
			#clock-cells = <0>;
			#reset-cells = <0>;
			compatible = "allwinner,sun4i-a10-display-clk";
			reg = <0x01c20108 0x4>;
			clocks = <&pll3>, <&pll7>, <&pll5 1>;
			clock-output-names = "de-be1";
		};

		de_fe0_clk: clk@01c2010c {
			#clock-cells = <0>;
			#reset-cells = <0>;
			compatible = "allwinner,sun4i-a10-display-clk";
			reg = <0x01c2010c 0x4>;
			clocks = <&pll3>, <&pll7>, <&pll5 1>;
			clock-output-names = "de-fe0";
		};

		de_fe1_clk: clk@01c20110 {
			#clock-cells = <0>;
			#reset-cells = <0>;
			compatible = "allwinner,sun4i-a10-display-clk";
			reg = <0x01c20110 0x4>;
			clocks = <&pll3>, <&pll7>, <&pll5 1>;
			clock-output-names = "de-fe1";
		};

		tcon0_ch0_clk: clk@01c20118 {
			#clock-cells = <0>;
			#reset-cells = <1>;
			compatible = "allwinner,sun4i-a10-tcon-ch0-clk";
			reg = <0x01c20118 0x4>;
			clocks = <&pll3>, <&pll7>, <&pll3x2>, <&pll7x2>;
			clock-output-names = "tcon0-ch0-sclk";

		};

		tcon1_ch0_clk: clk@01c2011c {
			#clock-cells = <0>;
			#reset-cells = <1>;
			compatible = "allwinner,sun4i-a10-tcon-ch1-clk";
			reg = <0x01c2011c 0x4>;
			clocks = <&pll3>, <&pll7>, <&pll3x2>, <&pll7x2>;
			clock-output-names = "tcon1-ch0-sclk";

		};

		tcon0_ch1_clk: clk@01c2012c {
			#clock-cells = <0>;
			compatible = "allwinner,sun4i-a10-tcon-ch0-clk";
			reg = <0x01c2012c 0x4>;
			clocks = <&pll3>, <&pll7>, <&pll3x2>, <&pll7x2>;
			clock-output-names = "tcon0-ch1-sclk";

		};

		tcon1_ch1_clk: clk@01c20130 {
			#clock-cells = <0>;
			compatible = "allwinner,sun4i-a10-tcon-ch1-clk";
			reg = <0x01c20130 0x4>;
			clocks = <&pll3>, <&pll7>, <&pll3x2>, <&pll7x2>;
			clock-output-names = "tcon1-ch1-sclk";

		};

706 707 708 709 710 711 712 713 714
		ve_clk: clk@01c2013c {
			#clock-cells = <0>;
			#reset-cells = <0>;
			compatible = "allwinner,sun4i-a10-ve-clk";
			reg = <0x01c2013c 0x4>;
			clocks = <&pll4>;
			clock-output-names = "ve";
		};

M
Maxime Ripard 已提交
715 716 717 718 719 720 721 722
		codec_clk: clk@01c20140 {
			#clock-cells = <0>;
			compatible = "allwinner,sun4i-a10-codec-clk";
			reg = <0x01c20140 0x4>;
			clocks = <&pll2 SUN4I_A10_PLL2_1X>;
			clock-output-names = "codec";
		};

723 724
		mbus_clk: clk@01c2015c {
			#clock-cells = <0>;
725
			compatible = "allwinner,sun5i-a13-mbus-clk";
726 727 728 729
			reg = <0x01c2015c 0x4>;
			clocks = <&osc24M>, <&pll6 2>, <&pll5 1>;
			clock-output-names = "mbus";
		};
730

731
		/*
732 733 734 735 736 737 738
		 * The following two are dummy clocks, placeholders
		 * used in the gmac_tx clock. The gmac driver will
		 * choose one parent depending on the PHY interface
		 * mode, using clk_set_rate auto-reparenting.
		 *
		 * The actual TX clock rate is not controlled by the
		 * gmac_tx clock.
739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761
		 */
		mii_phy_tx_clk: clk@2 {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <25000000>;
			clock-output-names = "mii_phy_tx";
		};

		gmac_int_tx_clk: clk@3 {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <125000000>;
			clock-output-names = "gmac_int_tx";
		};

		gmac_tx_clk: clk@01c20164 {
			#clock-cells = <0>;
			compatible = "allwinner,sun7i-a20-gmac-clk";
			reg = <0x01c20164 0x4>;
			clocks = <&mii_phy_tx_clk>, <&gmac_int_tx_clk>;
			clock-output-names = "gmac_tx";
		};

762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788
		/*
		 * Dummy clock used by output clocks
		 */
		osc24M_32k: clk@1 {
			#clock-cells = <0>;
			compatible = "fixed-factor-clock";
			clock-div = <750>;
			clock-mult = <1>;
			clocks = <&osc24M>;
			clock-output-names = "osc24M_32k";
		};

		clk_out_a: clk@01c201f0 {
			#clock-cells = <0>;
			compatible = "allwinner,sun7i-a20-out-clk";
			reg = <0x01c201f0 0x4>;
			clocks = <&osc24M_32k>, <&osc32k>, <&osc24M>;
			clock-output-names = "clk_out_a";
		};

		clk_out_b: clk@01c201f4 {
			#clock-cells = <0>;
			compatible = "allwinner,sun7i-a20-out-clk";
			reg = <0x01c201f4 0x4>;
			clocks = <&osc24M_32k>, <&osc32k>, <&osc24M>;
			clock-output-names = "clk_out_b";
		};
789 790 791 792 793 794 795 796
	};

	soc@01c00000 {
		compatible = "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832
		sram-controller@01c00000 {
			compatible = "allwinner,sun4i-a10-sram-controller";
			reg = <0x01c00000 0x30>;
			#address-cells = <1>;
			#size-cells = <1>;
			ranges;

			sram_a: sram@00000000 {
				compatible = "mmio-sram";
				reg = <0x00000000 0xc000>;
				#address-cells = <1>;
				#size-cells = <1>;
				ranges = <0 0x00000000 0xc000>;

				emac_sram: sram-section@8000 {
					compatible = "allwinner,sun4i-a10-sram-a3-a4";
					reg = <0x8000 0x4000>;
					status = "disabled";
				};
			};

			sram_d: sram@00010000 {
				compatible = "mmio-sram";
				reg = <0x00010000 0x1000>;
				#address-cells = <1>;
				#size-cells = <1>;
				ranges = <0 0x00010000 0x1000>;

				otg_sram: sram-section@0000 {
					compatible = "allwinner,sun4i-a10-sram-d";
					reg = <0x0000 0x1000>;
					status = "disabled";
				};
			};
		};

833 834 835 836 837
		nmi_intc: interrupt-controller@01c00030 {
			compatible = "allwinner,sun7i-a20-sc-nmi";
			interrupt-controller;
			#interrupt-cells = <2>;
			reg = <0x01c00030 0x0c>;
838
			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
839 840
		};

841 842 843
		dma: dma-controller@01c02000 {
			compatible = "allwinner,sun4i-a10-dma";
			reg = <0x01c02000 0x1000>;
844
			interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
845 846 847 848
			clocks = <&ahb_gates 6>;
			#dma-cells = <2>;
		};

849 850 851 852 853 854 855 856 857 858 859 860 861
		nfc: nand@01c03000 {
			compatible = "allwinner,sun4i-a10-nand";
			reg = <0x01c03000 0x1000>;
			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&ahb_gates 13>, <&nand_clk>;
			clock-names = "ahb", "mod";
			dmas = <&dma SUN4I_DMA_DEDICATED 3>;
			dma-names = "rxtx";
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

862 863 864
		spi0: spi@01c05000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c05000 0x1000>;
865
			interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
866 867
			clocks = <&ahb_gates 20>, <&spi0_clk>;
			clock-names = "ahb", "mod";
868 869
			dmas = <&dma SUN4I_DMA_DEDICATED 27>,
			       <&dma SUN4I_DMA_DEDICATED 26>;
870
			dma-names = "rx", "tx";
871 872 873 874 875 876 877 878
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

		spi1: spi@01c06000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c06000 0x1000>;
879
			interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
880 881
			clocks = <&ahb_gates 21>, <&spi1_clk>;
			clock-names = "ahb", "mod";
882 883
			dmas = <&dma SUN4I_DMA_DEDICATED 9>,
			       <&dma SUN4I_DMA_DEDICATED 8>;
884
			dma-names = "rx", "tx";
885 886 887 888 889
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

890
		emac: ethernet@01c0b000 {
891
			compatible = "allwinner,sun4i-a10-emac";
892
			reg = <0x01c0b000 0x1000>;
893
			interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
894
			clocks = <&ahb_gates 17>;
895
			allwinner,sram = <&emac_sram 1>;
896 897 898
			status = "disabled";
		};

899
		mdio: mdio@01c0b080 {
900
			compatible = "allwinner,sun4i-a10-mdio";
901 902 903 904 905 906
			reg = <0x01c0b080 0x14>;
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

907
		mmc0: mmc@01c0f000 {
908
			compatible = "allwinner,sun7i-a20-mmc";
909
			reg = <0x01c0f000 0x1000>;
910 911 912 913 914 915 916 917
			clocks = <&ahb_gates 8>,
				 <&mmc0_clk 0>,
				 <&mmc0_clk 1>,
				 <&mmc0_clk 2>;
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
918
			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
919
			status = "disabled";
920 921
			#address-cells = <1>;
			#size-cells = <0>;
922 923 924
		};

		mmc1: mmc@01c10000 {
925
			compatible = "allwinner,sun7i-a20-mmc";
926
			reg = <0x01c10000 0x1000>;
927 928 929 930 931 932 933 934
			clocks = <&ahb_gates 9>,
				 <&mmc1_clk 0>,
				 <&mmc1_clk 1>,
				 <&mmc1_clk 2>;
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
935
			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
936
			status = "disabled";
937 938
			#address-cells = <1>;
			#size-cells = <0>;
939 940 941
		};

		mmc2: mmc@01c11000 {
942
			compatible = "allwinner,sun7i-a20-mmc";
943
			reg = <0x01c11000 0x1000>;
944 945 946 947 948 949 950 951
			clocks = <&ahb_gates 10>,
				 <&mmc2_clk 0>,
				 <&mmc2_clk 1>,
				 <&mmc2_clk 2>;
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
952
			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
953
			status = "disabled";
954 955
			#address-cells = <1>;
			#size-cells = <0>;
956 957 958
		};

		mmc3: mmc@01c12000 {
959
			compatible = "allwinner,sun7i-a20-mmc";
960
			reg = <0x01c12000 0x1000>;
961 962 963 964 965 966 967 968
			clocks = <&ahb_gates 11>,
				 <&mmc3_clk 0>,
				 <&mmc3_clk 1>,
				 <&mmc3_clk 2>;
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
969
			interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
970
			status = "disabled";
971 972
			#address-cells = <1>;
			#size-cells = <0>;
973 974
		};

975 976 977 978 979 980 981 982 983 984 985 986 987
		usb_otg: usb@01c13000 {
			compatible = "allwinner,sun4i-a10-musb";
			reg = <0x01c13000 0x0400>;
			clocks = <&ahb_gates 0>;
			interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
			interrupt-names = "mc";
			phys = <&usbphy 0>;
			phy-names = "usb";
			extcon = <&usbphy 0>;
			allwinner,sram = <&otg_sram 1>;
			status = "disabled";
		};

988 989 990 991 992 993 994
		usbphy: phy@01c13400 {
			#phy-cells = <1>;
			compatible = "allwinner,sun7i-a20-usb-phy";
			reg = <0x01c13400 0x10 0x01c14800 0x4 0x01c1c800 0x4>;
			reg-names = "phy_ctrl", "pmu1", "pmu2";
			clocks = <&usb_clk 8>;
			clock-names = "usb_phy";
995 996
			resets = <&usb_clk 0>, <&usb_clk 1>, <&usb_clk 2>;
			reset-names = "usb0_reset", "usb1_reset", "usb2_reset";
997 998 999 1000 1001 1002
			status = "disabled";
		};

		ehci0: usb@01c14000 {
			compatible = "allwinner,sun7i-a20-ehci", "generic-ehci";
			reg = <0x01c14000 0x100>;
1003
			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
1004 1005 1006 1007 1008 1009 1010 1011 1012
			clocks = <&ahb_gates 1>;
			phys = <&usbphy 1>;
			phy-names = "usb";
			status = "disabled";
		};

		ohci0: usb@01c14400 {
			compatible = "allwinner,sun7i-a20-ohci", "generic-ohci";
			reg = <0x01c14400 0x100>;
1013
			interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
1014 1015 1016 1017 1018 1019
			clocks = <&usb_clk 6>, <&ahb_gates 2>;
			phys = <&usbphy 1>;
			phy-names = "usb";
			status = "disabled";
		};

1020 1021 1022 1023 1024 1025 1026 1027
		crypto: crypto-engine@01c15000 {
			compatible = "allwinner,sun4i-a10-crypto";
			reg = <0x01c15000 0x1000>;
			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&ahb_gates 5>, <&ss_clk>;
			clock-names = "ahb", "mod";
		};

1028 1029 1030
		spi2: spi@01c17000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c17000 0x1000>;
1031
			interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
1032 1033
			clocks = <&ahb_gates 22>, <&spi2_clk>;
			clock-names = "ahb", "mod";
1034 1035
			dmas = <&dma SUN4I_DMA_DEDICATED 29>,
			       <&dma SUN4I_DMA_DEDICATED 28>;
1036
			dma-names = "rx", "tx";
1037 1038 1039 1040 1041
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

1042 1043 1044
		ahci: sata@01c18000 {
			compatible = "allwinner,sun4i-a10-ahci";
			reg = <0x01c18000 0x1000>;
1045
			interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
1046 1047 1048 1049
			clocks = <&pll6 0>, <&ahb_gates 25>;
			status = "disabled";
		};

1050 1051 1052
		ehci1: usb@01c1c000 {
			compatible = "allwinner,sun7i-a20-ehci", "generic-ehci";
			reg = <0x01c1c000 0x100>;
1053
			interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
1054 1055 1056 1057 1058 1059 1060 1061 1062
			clocks = <&ahb_gates 3>;
			phys = <&usbphy 2>;
			phy-names = "usb";
			status = "disabled";
		};

		ohci1: usb@01c1c400 {
			compatible = "allwinner,sun7i-a20-ohci", "generic-ohci";
			reg = <0x01c1c400 0x100>;
1063
			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
1064 1065 1066 1067 1068 1069
			clocks = <&usb_clk 7>, <&ahb_gates 4>;
			phys = <&usbphy 2>;
			phy-names = "usb";
			status = "disabled";
		};

1070 1071 1072
		spi3: spi@01c1f000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c1f000 0x1000>;
1073
			interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
1074 1075
			clocks = <&ahb_gates 23>, <&spi3_clk>;
			clock-names = "ahb", "mod";
1076 1077
			dmas = <&dma SUN4I_DMA_DEDICATED 31>,
			       <&dma SUN4I_DMA_DEDICATED 30>;
1078
			dma-names = "rx", "tx";
1079
			status = "disabled";
1080 1081 1082 1083
			#address-cells = <1>;
			#size-cells = <0>;
		};

1084 1085 1086
		pio: pinctrl@01c20800 {
			compatible = "allwinner,sun7i-a20-pinctrl";
			reg = <0x01c20800 0x400>;
1087
			interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
1088 1089
			clocks = <&apb0_gates 5>, <&osc24M>, <&osc32k>;
			clock-names = "apb", "hosc", "losc";
1090 1091
			gpio-controller;
			interrupt-controller;
1092
			#interrupt-cells = <3>;
1093
			#gpio-cells = <3>;
1094

1095 1096 1097
			clk_out_a_pins_a: clk_out_a@0 {
				allwinner,pins = "PI12";
				allwinner,function = "clk_out_a";
1098 1099
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1100 1101
			};

1102 1103 1104
			clk_out_b_pins_a: clk_out_b@0 {
				allwinner,pins = "PI13";
				allwinner,function = "clk_out_b";
1105 1106
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1107 1108
			};

1109 1110 1111 1112 1113 1114 1115
			emac_pins_a: emac0@0 {
				allwinner,pins = "PA0", "PA1", "PA2",
						"PA3", "PA4", "PA5", "PA6",
						"PA7", "PA8", "PA9", "PA10",
						"PA11", "PA12", "PA13", "PA14",
						"PA15", "PA16";
				allwinner,function = "emac";
1116 1117
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1118 1119
			};

1120 1121 1122 1123 1124 1125 1126
			gmac_pins_mii_a: gmac_mii@0 {
				allwinner,pins = "PA0", "PA1", "PA2",
						"PA3", "PA4", "PA5", "PA6",
						"PA7", "PA8", "PA9", "PA10",
						"PA11", "PA12", "PA13", "PA14",
						"PA15", "PA16";
				allwinner,function = "gmac";
1127 1128
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1129 1130
			};

1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142
			gmac_pins_rgmii_a: gmac_rgmii@0 {
				allwinner,pins = "PA0", "PA1", "PA2",
						"PA3", "PA4", "PA5", "PA6",
						"PA7", "PA8", "PA10",
						"PA11", "PA12", "PA13",
						"PA15", "PA16";
				allwinner,function = "gmac";
				/*
				 * data lines in RGMII mode use DDR mode
				 * and need a higher signal drive strength
				 */
				allwinner,drive = <SUN4I_PINCTRL_40_MA>;
1143
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1144 1145
			};

1146 1147 1148
			i2c0_pins_a: i2c0@0 {
				allwinner,pins = "PB0", "PB1";
				allwinner,function = "i2c0";
1149 1150
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1151 1152
			};

1153 1154 1155
			i2c1_pins_a: i2c1@0 {
				allwinner,pins = "PB18", "PB19";
				allwinner,function = "i2c1";
1156 1157
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1158 1159
			};

1160 1161 1162
			i2c2_pins_a: i2c2@0 {
				allwinner,pins = "PB20", "PB21";
				allwinner,function = "i2c2";
1163 1164 1165 1166
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
			};

1167 1168 1169
			i2c3_pins_a: i2c3@0 {
				allwinner,pins = "PI0", "PI1";
				allwinner,function = "i2c3";
1170 1171
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1172 1173
			};

1174 1175 1176 1177 1178
			ir0_rx_pins_a: ir0@0 {
				    allwinner,pins = "PB4";
				    allwinner,function = "ir0";
				    allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				    allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1179 1180
			};

1181 1182 1183 1184 1185
			ir0_tx_pins_a: ir0@1 {
				    allwinner,pins = "PB3";
				    allwinner,function = "ir0";
				    allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				    allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1186
			};
1187

1188 1189 1190 1191 1192
			ir1_rx_pins_a: ir1@0 {
				    allwinner,pins = "PB23";
				    allwinner,function = "ir1";
				    allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				    allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1193 1194
			};

1195 1196 1197 1198 1199
			ir1_tx_pins_a: ir1@1 {
				    allwinner,pins = "PB22";
				    allwinner,function = "ir1";
				    allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				    allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1200 1201
			};

1202 1203 1204 1205 1206
			mmc0_pins_a: mmc0@0 {
				allwinner,pins = "PF0", "PF1", "PF2",
						 "PF3", "PF4", "PF5";
				allwinner,function = "mmc0";
				allwinner,drive = <SUN4I_PINCTRL_30_MA>;
1207
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1208 1209
			};

1210 1211 1212
			mmc0_cd_pin_reference_design: mmc0_cd_pin@0 {
				allwinner,pins = "PH1";
				allwinner,function = "gpio_in";
1213
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229
				allwinner,pull = <SUN4I_PINCTRL_PULL_UP>;
			};

			mmc2_pins_a: mmc2@0 {
				allwinner,pins = "PC6", "PC7", "PC8",
						 "PC9", "PC10", "PC11";
				allwinner,function = "mmc2";
				allwinner,drive = <SUN4I_PINCTRL_30_MA>;
				allwinner,pull = <SUN4I_PINCTRL_PULL_UP>;
			};

			mmc3_pins_a: mmc3@0 {
				allwinner,pins = "PI4", "PI5", "PI6",
						 "PI7", "PI8", "PI9";
				allwinner,function = "mmc3";
				allwinner,drive = <SUN4I_PINCTRL_30_MA>;
1230
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1231 1232
			};

1233 1234 1235
			ps20_pins_a: ps20@0 {
				allwinner,pins = "PI20", "PI21";
				allwinner,function = "ps2";
1236 1237
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1238
			};
1239

1240 1241 1242
			ps21_pins_a: ps21@0 {
				allwinner,pins = "PH12", "PH13";
				allwinner,function = "ps2";
1243 1244
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1245 1246
			};

1247 1248 1249
			pwm0_pins_a: pwm0@0 {
				allwinner,pins = "PB2";
				allwinner,function = "pwm";
1250 1251
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1252
			};
1253

1254 1255 1256
			pwm1_pins_a: pwm1@0 {
				allwinner,pins = "PI3";
				allwinner,function = "pwm";
1257 1258
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1259 1260
			};

1261 1262 1263 1264 1265
			spdif_tx_pins_a: spdif@0 {
				allwinner,pins = "PB13";
				allwinner,function = "spdif";
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_PULL_UP>;
1266
			};
1267

1268
			spi0_pins_a: spi0@0 {
1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283
				allwinner,pins = "PI11", "PI12", "PI13";
				allwinner,function = "spi0";
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
			};

			spi0_cs0_pins_a: spi0_cs0@0 {
				allwinner,pins = "PI10";
				allwinner,function = "spi0";
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
			};

			spi0_cs1_pins_a: spi0_cs1@0 {
				allwinner,pins = "PI14";
1284
				allwinner,function = "spi0";
1285 1286
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1287 1288
			};

1289
			spi1_pins_a: spi1@0 {
1290 1291 1292 1293 1294 1295 1296 1297
				allwinner,pins = "PI17", "PI18", "PI19";
				allwinner,function = "spi1";
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
			};

			spi1_cs0_pins_a: spi1_cs0@0 {
				allwinner,pins = "PI16";
1298
				allwinner,function = "spi1";
1299 1300
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1301 1302 1303
			};

			spi2_pins_a: spi2@0 {
1304
				allwinner,pins = "PC20", "PC21", "PC22";
1305
				allwinner,function = "spi2";
1306 1307
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1308 1309 1310
			};

			spi2_pins_b: spi2@1 {
1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325
				allwinner,pins = "PB15", "PB16", "PB17";
				allwinner,function = "spi2";
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
			};

			spi2_cs0_pins_a: spi2_cs0@0 {
				allwinner,pins = "PC19";
				allwinner,function = "spi2";
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
			};

			spi2_cs0_pins_b: spi2_cs0@1 {
				allwinner,pins = "PB14";
1326
				allwinner,function = "spi2";
1327 1328
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1329
			};
1330

1331 1332 1333 1334
			uart0_pins_a: uart0@0 {
				allwinner,pins = "PB22", "PB23";
				allwinner,function = "uart0";
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1335
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1336 1337
			};

1338 1339 1340
			uart2_pins_a: uart2@0 {
				allwinner,pins = "PI16", "PI17", "PI18", "PI19";
				allwinner,function = "uart2";
1341 1342
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1343
			};
1344

1345 1346 1347 1348 1349
			uart3_pins_a: uart3@0 {
				allwinner,pins = "PG6", "PG7", "PG8", "PG9";
				allwinner,function = "uart3";
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1350 1351
			};

1352 1353 1354 1355 1356
			uart3_pins_b: uart3@1 {
				allwinner,pins = "PH0", "PH1";
				allwinner,function = "uart3";
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1357 1358
			};

1359 1360 1361 1362 1363
			uart4_pins_a: uart4@0 {
				allwinner,pins = "PG10", "PG11";
				allwinner,function = "uart4";
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1364 1365
			};

1366 1367 1368 1369 1370
			uart4_pins_b: uart4@1 {
				allwinner,pins = "PH4", "PH5";
				allwinner,function = "uart4";
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1371
			};
1372

1373 1374 1375
			uart5_pins_a: uart5@0 {
				allwinner,pins = "PI10", "PI11";
				allwinner,function = "uart5";
1376 1377 1378 1379
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
			};

1380 1381 1382
			uart6_pins_a: uart6@0 {
				allwinner,pins = "PI12", "PI13";
				allwinner,function = "uart6";
1383 1384
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1385
			};
1386

1387 1388 1389
			uart7_pins_a: uart7@0 {
				allwinner,pins = "PI20", "PI21";
				allwinner,function = "uart7";
1390
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1391
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1392
			};
1393 1394
		};

1395
		timer@01c20c00 {
1396
			compatible = "allwinner,sun4i-a10-timer";
1397
			reg = <0x01c20c00 0x90>;
1398 1399 1400 1401 1402 1403
			interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
1404 1405 1406 1407
			clocks = <&osc24M>;
		};

		wdt: watchdog@01c20c90 {
1408
			compatible = "allwinner,sun4i-a10-wdt";
1409 1410 1411
			reg = <0x01c20c90 0x10>;
		};

C
Carlo Caione 已提交
1412 1413 1414
		rtc: rtc@01c20d00 {
			compatible = "allwinner,sun7i-a20-rtc";
			reg = <0x01c20d00 0x20>;
1415
			interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
C
Carlo Caione 已提交
1416 1417
		};

1418 1419 1420 1421 1422 1423 1424 1425
		pwm: pwm@01c20e00 {
			compatible = "allwinner,sun7i-a20-pwm";
			reg = <0x01c20e00 0xc>;
			clocks = <&osc24M>;
			#pwm-cells = <3>;
			status = "disabled";
		};

1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438
		spdif: spdif@01c21000 {
			#sound-dai-cells = <0>;
			compatible = "allwinner,sun4i-a10-spdif";
			reg = <0x01c21000 0x400>;
			interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&apb0_gates 1>, <&spdif_clk>;
			clock-names = "apb", "spdif";
			dmas = <&dma SUN4I_DMA_NORMAL 2>,
			       <&dma SUN4I_DMA_NORMAL 2>;
			dma-names = "rx", "tx";
			status = "disabled";
		};

1439
		ir0: ir@01c21800 {
1440
			compatible = "allwinner,sun4i-a10-ir";
1441 1442
			clocks = <&apb0_gates 6>, <&ir0_clk>;
			clock-names = "apb", "ir";
1443
			interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
1444 1445 1446 1447 1448
			reg = <0x01c21800 0x40>;
			status = "disabled";
		};

		ir1: ir@01c21c00 {
1449
			compatible = "allwinner,sun4i-a10-ir";
1450 1451
			clocks = <&apb0_gates 7>, <&ir1_clk>;
			clock-names = "apb", "ir";
1452
			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
1453 1454 1455 1456
			reg = <0x01c21c00 0x40>;
			status = "disabled";
		};

M
Maxime Ripard 已提交
1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482
		i2s1: i2s@01c22000 {
			#sound-dai-cells = <0>;
			compatible = "allwinner,sun4i-a10-i2s";
			reg = <0x01c22000 0x400>;
			interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&apb0_gates 4>, <&i2s1_clk>;
			clock-names = "apb", "mod";
			dmas = <&dma SUN4I_DMA_NORMAL 4>,
			       <&dma SUN4I_DMA_NORMAL 4>;
			dma-names = "rx", "tx";
			status = "disabled";
		};

		i2s0: i2s@01c22400 {
			#sound-dai-cells = <0>;
			compatible = "allwinner,sun4i-a10-i2s";
			reg = <0x01c22400 0x400>;
			interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&apb0_gates 3>, <&i2s0_clk>;
			clock-names = "apb", "mod";
			dmas = <&dma SUN4I_DMA_NORMAL 3>,
			       <&dma SUN4I_DMA_NORMAL 3>;
			dma-names = "rx", "tx";
			status = "disabled";
		};

H
Hans de Goede 已提交
1483 1484 1485
		lradc: lradc@01c22800 {
			compatible = "allwinner,sun4i-a10-lradc-keys";
			reg = <0x01c22800 0x100>;
1486
			interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
H
Hans de Goede 已提交
1487 1488 1489
			status = "disabled";
		};

1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502
		codec: codec@01c22c00 {
			#sound-dai-cells = <0>;
			compatible = "allwinner,sun7i-a20-codec";
			reg = <0x01c22c00 0x40>;
			interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&apb0_gates 0>, <&codec_clk>;
			clock-names = "apb", "codec";
			dmas = <&dma SUN4I_DMA_NORMAL 19>,
			       <&dma SUN4I_DMA_NORMAL 19>;
			dma-names = "rx", "tx";
			status = "disabled";
		};

1503 1504 1505 1506 1507
		sid: eeprom@01c23800 {
			compatible = "allwinner,sun7i-a20-sid";
			reg = <0x01c23800 0x200>;
		};

M
Maxime Ripard 已提交
1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520
		i2s2: i2s@01c24400 {
			#sound-dai-cells = <0>;
			compatible = "allwinner,sun4i-a10-i2s";
			reg = <0x01c24400 0x400>;
			interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&apb0_gates 8>, <&i2s2_clk>;
			clock-names = "apb", "mod";
			dmas = <&dma SUN4I_DMA_NORMAL 6>,
			       <&dma SUN4I_DMA_NORMAL 6>;
			dma-names = "rx", "tx";
			status = "disabled";
		};

1521
		rtp: rtp@01c25000 {
1522
			compatible = "allwinner,sun5i-a13-ts";
1523
			reg = <0x01c25000 0x100>;
1524
			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
1525
			#thermal-sensor-cells = <0>;
1526 1527
		};

1528 1529 1530
		uart0: serial@01c28000 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28000 0x400>;
1531
			interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
1532 1533
			reg-shift = <2>;
			reg-io-width = <4>;
1534
			clocks = <&apb1_gates 16>;
1535 1536 1537 1538 1539 1540
			status = "disabled";
		};

		uart1: serial@01c28400 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28400 0x400>;
1541
			interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
1542 1543
			reg-shift = <2>;
			reg-io-width = <4>;
1544
			clocks = <&apb1_gates 17>;
1545 1546 1547 1548 1549 1550
			status = "disabled";
		};

		uart2: serial@01c28800 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28800 0x400>;
1551
			interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
1552 1553
			reg-shift = <2>;
			reg-io-width = <4>;
1554
			clocks = <&apb1_gates 18>;
1555 1556 1557 1558 1559 1560
			status = "disabled";
		};

		uart3: serial@01c28c00 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28c00 0x400>;
1561
			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
1562 1563
			reg-shift = <2>;
			reg-io-width = <4>;
1564
			clocks = <&apb1_gates 19>;
1565 1566 1567 1568 1569 1570
			status = "disabled";
		};

		uart4: serial@01c29000 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29000 0x400>;
1571
			interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
1572 1573
			reg-shift = <2>;
			reg-io-width = <4>;
1574
			clocks = <&apb1_gates 20>;
1575 1576 1577 1578 1579 1580
			status = "disabled";
		};

		uart5: serial@01c29400 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29400 0x400>;
1581
			interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>;
1582 1583
			reg-shift = <2>;
			reg-io-width = <4>;
1584
			clocks = <&apb1_gates 21>;
1585 1586 1587 1588 1589 1590
			status = "disabled";
		};

		uart6: serial@01c29800 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29800 0x400>;
1591
			interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
1592 1593
			reg-shift = <2>;
			reg-io-width = <4>;
1594
			clocks = <&apb1_gates 22>;
1595 1596 1597 1598 1599 1600
			status = "disabled";
		};

		uart7: serial@01c29c00 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29c00 0x400>;
1601
			interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
1602 1603
			reg-shift = <2>;
			reg-io-width = <4>;
1604
			clocks = <&apb1_gates 23>;
1605 1606 1607
			status = "disabled";
		};

1608
		i2c0: i2c@01c2ac00 {
1609 1610
			compatible = "allwinner,sun7i-a20-i2c",
				     "allwinner,sun4i-a10-i2c";
1611
			reg = <0x01c2ac00 0x400>;
1612
			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
1613 1614
			clocks = <&apb1_gates 0>;
			status = "disabled";
1615 1616
			#address-cells = <1>;
			#size-cells = <0>;
1617 1618 1619
		};

		i2c1: i2c@01c2b000 {
1620 1621
			compatible = "allwinner,sun7i-a20-i2c",
				     "allwinner,sun4i-a10-i2c";
1622
			reg = <0x01c2b000 0x400>;
1623
			interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
1624 1625
			clocks = <&apb1_gates 1>;
			status = "disabled";
1626 1627
			#address-cells = <1>;
			#size-cells = <0>;
1628 1629 1630
		};

		i2c2: i2c@01c2b400 {
1631 1632
			compatible = "allwinner,sun7i-a20-i2c",
				     "allwinner,sun4i-a10-i2c";
1633
			reg = <0x01c2b400 0x400>;
1634
			interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
1635 1636
			clocks = <&apb1_gates 2>;
			status = "disabled";
1637 1638
			#address-cells = <1>;
			#size-cells = <0>;
1639 1640 1641
		};

		i2c3: i2c@01c2b800 {
1642 1643
			compatible = "allwinner,sun7i-a20-i2c",
				     "allwinner,sun4i-a10-i2c";
1644
			reg = <0x01c2b800 0x400>;
1645
			interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
1646 1647
			clocks = <&apb1_gates 3>;
			status = "disabled";
1648 1649
			#address-cells = <1>;
			#size-cells = <0>;
1650 1651
		};

1652
		i2c4: i2c@01c2c000 {
1653 1654
			compatible = "allwinner,sun7i-a20-i2c",
				     "allwinner,sun4i-a10-i2c";
1655
			reg = <0x01c2c000 0x400>;
1656
			interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
1657 1658
			clocks = <&apb1_gates 15>;
			status = "disabled";
1659 1660
			#address-cells = <1>;
			#size-cells = <0>;
1661 1662
		};

1663 1664 1665
		gmac: ethernet@01c50000 {
			compatible = "allwinner,sun7i-a20-gmac";
			reg = <0x01c50000 0x10000>;
1666
			interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677
			interrupt-names = "macirq";
			clocks = <&ahb_gates 49>, <&gmac_tx_clk>;
			clock-names = "stmmaceth", "allwinner_gmac_tx";
			snps,pbl = <2>;
			snps,fixed-burst;
			snps,force_sf_dma_mode;
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

1678 1679 1680
		hstimer@01c60000 {
			compatible = "allwinner,sun7i-a20-hstimer";
			reg = <0x01c60000 0x1000>;
1681 1682 1683 1684
			interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
1685 1686 1687
			clocks = <&ahb_gates 28>;
		};

1688 1689 1690 1691 1692 1693 1694 1695
		gic: interrupt-controller@01c81000 {
			compatible = "arm,cortex-a7-gic", "arm,cortex-a15-gic";
			reg = <0x01c81000 0x1000>,
			      <0x01c82000 0x1000>,
			      <0x01c84000 0x2000>,
			      <0x01c86000 0x2000>;
			interrupt-controller;
			#interrupt-cells = <3>;
1696
			interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
1697
		};
1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712

		ps20: ps2@01c2a000 {
			compatible = "allwinner,sun4i-a10-ps2";
			reg = <0x01c2a000 0x400>;
			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&apb1_gates 6>;
			status = "disabled";
		};

		ps21: ps2@01c2a400 {
			compatible = "allwinner,sun4i-a10-ps2";
			reg = <0x01c2a400 0x400>;
			interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&apb1_gates 7>;
			status = "disabled";
1713 1714 1715
		};
	};
};