r8169_main.c 141.6 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
L
Linus Torvalds 已提交
2
/*
F
Francois Romieu 已提交
3 4 5 6 7 8 9
 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
 *
 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
 * Copyright (c) a lot of people too. Please respect their work.
 *
 * See MAINTAINERS file for support contact information.
L
Linus Torvalds 已提交
10 11 12 13 14 15
 */

#include <linux/module.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/etherdevice.h>
16
#include <linux/clk.h>
L
Linus Torvalds 已提交
17 18
#include <linux/delay.h>
#include <linux/ethtool.h>
19
#include <linux/phy.h>
L
Linus Torvalds 已提交
20 21
#include <linux/if_vlan.h>
#include <linux/in.h>
22
#include <linux/io.h>
L
Linus Torvalds 已提交
23 24
#include <linux/ip.h>
#include <linux/tcp.h>
25
#include <linux/interrupt.h>
L
Linus Torvalds 已提交
26
#include <linux/dma-mapping.h>
27
#include <linux/pm_runtime.h>
28
#include <linux/bitfield.h>
29
#include <linux/prefetch.h>
H
hayeswang 已提交
30
#include <linux/ipv6.h>
31
#include <asm/unaligned.h>
H
hayeswang 已提交
32
#include <net/ip6_checksum.h>
L
Linus Torvalds 已提交
33

H
Heiner Kallweit 已提交
34
#include "r8169.h"
35 36
#include "r8169_firmware.h"

37 38
#define FIRMWARE_8168D_1	"rtl_nic/rtl8168d-1.fw"
#define FIRMWARE_8168D_2	"rtl_nic/rtl8168d-2.fw"
H
hayeswang 已提交
39 40
#define FIRMWARE_8168E_1	"rtl_nic/rtl8168e-1.fw"
#define FIRMWARE_8168E_2	"rtl_nic/rtl8168e-2.fw"
H
Hayes Wang 已提交
41
#define FIRMWARE_8168E_3	"rtl_nic/rtl8168e-3.fw"
42 43
#define FIRMWARE_8168F_1	"rtl_nic/rtl8168f-1.fw"
#define FIRMWARE_8168F_2	"rtl_nic/rtl8168f-2.fw"
44
#define FIRMWARE_8105E_1	"rtl_nic/rtl8105e-1.fw"
45
#define FIRMWARE_8402_1		"rtl_nic/rtl8402-1.fw"
46
#define FIRMWARE_8411_1		"rtl_nic/rtl8411-1.fw"
H
hayeswang 已提交
47
#define FIRMWARE_8411_2		"rtl_nic/rtl8411-2.fw"
H
Hayes Wang 已提交
48
#define FIRMWARE_8106E_1	"rtl_nic/rtl8106e-1.fw"
H
hayeswang 已提交
49
#define FIRMWARE_8106E_2	"rtl_nic/rtl8106e-2.fw"
50
#define FIRMWARE_8168G_2	"rtl_nic/rtl8168g-2.fw"
H
hayeswang 已提交
51
#define FIRMWARE_8168G_3	"rtl_nic/rtl8168g-3.fw"
52 53
#define FIRMWARE_8168H_1	"rtl_nic/rtl8168h-1.fw"
#define FIRMWARE_8168H_2	"rtl_nic/rtl8168h-2.fw"
54
#define FIRMWARE_8168FP_3	"rtl_nic/rtl8168fp-3.fw"
55 56
#define FIRMWARE_8107E_1	"rtl_nic/rtl8107e-1.fw"
#define FIRMWARE_8107E_2	"rtl_nic/rtl8107e-2.fw"
57
#define FIRMWARE_8125A_3	"rtl_nic/rtl8125a-3.fw"
58
#define FIRMWARE_8125B_2	"rtl_nic/rtl8125b-2.fw"
59

L
Linus Torvalds 已提交
60 61
/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
   The RTL chips use a 64 element hash table based on the Ethernet CRC. */
H
Heiner Kallweit 已提交
62
#define	MC_FILTER_LIMIT	32
L
Linus Torvalds 已提交
63

64
#define TX_DMA_BURST	7	/* Maximum PCI burst, '7' is unlimited */
L
Linus Torvalds 已提交
65 66 67
#define InterFrameGap	0x03	/* 3 means InterFrameGap = the shortest one */

#define R8169_REGS_SIZE		256
68
#define R8169_RX_BUF_SIZE	(SZ_16K - 1)
69
#define NUM_TX_DESC	256	/* Number of Tx descriptor registers */
70
#define NUM_RX_DESC	256	/* Number of Rx descriptor registers */
L
Linus Torvalds 已提交
71 72 73
#define R8169_TX_RING_BYTES	(NUM_TX_DESC * sizeof(struct TxDesc))
#define R8169_RX_RING_BYTES	(NUM_RX_DESC * sizeof(struct RxDesc))

74 75
#define OCP_STD_PHY_BASE	0xa400

76 77
#define RTL_CFG_NO_GBIT	1

L
Linus Torvalds 已提交
78
/* write/read MMIO register */
79 80 81 82 83 84
#define RTL_W8(tp, reg, val8)	writeb((val8), tp->mmio_addr + (reg))
#define RTL_W16(tp, reg, val16)	writew((val16), tp->mmio_addr + (reg))
#define RTL_W32(tp, reg, val32)	writel((val32), tp->mmio_addr + (reg))
#define RTL_R8(tp, reg)		readb(tp->mmio_addr + (reg))
#define RTL_R16(tp, reg)		readw(tp->mmio_addr + (reg))
#define RTL_R32(tp, reg)		readl(tp->mmio_addr + (reg))
L
Linus Torvalds 已提交
85

86 87 88 89
#define JUMBO_4K	(4 * SZ_1K - VLAN_ETH_HLEN - ETH_FCS_LEN)
#define JUMBO_6K	(6 * SZ_1K - VLAN_ETH_HLEN - ETH_FCS_LEN)
#define JUMBO_7K	(7 * SZ_1K - VLAN_ETH_HLEN - ETH_FCS_LEN)
#define JUMBO_9K	(9 * SZ_1K - VLAN_ETH_HLEN - ETH_FCS_LEN)
F
Francois Romieu 已提交
90

91
static const struct {
L
Linus Torvalds 已提交
92
	const char *name;
93
	const char *fw_name;
94 95
} rtl_chip_infos[] = {
	/* PCI devices. */
96 97 98 99 100
	[RTL_GIGA_MAC_VER_02] = {"RTL8169s"				},
	[RTL_GIGA_MAC_VER_03] = {"RTL8110s"				},
	[RTL_GIGA_MAC_VER_04] = {"RTL8169sb/8110sb"			},
	[RTL_GIGA_MAC_VER_05] = {"RTL8169sc/8110sc"			},
	[RTL_GIGA_MAC_VER_06] = {"RTL8169sc/8110sc"			},
101
	/* PCI-E devices. */
102 103
	[RTL_GIGA_MAC_VER_07] = {"RTL8102e"				},
	[RTL_GIGA_MAC_VER_08] = {"RTL8102e"				},
104
	[RTL_GIGA_MAC_VER_09] = {"RTL8102e/RTL8103e"			},
105 106 107
	[RTL_GIGA_MAC_VER_10] = {"RTL8101e"				},
	[RTL_GIGA_MAC_VER_11] = {"RTL8168b/8111b"			},
	[RTL_GIGA_MAC_VER_12] = {"RTL8168b/8111b"			},
108
	[RTL_GIGA_MAC_VER_13] = {"RTL8101e/RTL8100e"			},
109
	[RTL_GIGA_MAC_VER_14] = {"RTL8401"				},
110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134
	[RTL_GIGA_MAC_VER_16] = {"RTL8101e"				},
	[RTL_GIGA_MAC_VER_17] = {"RTL8168b/8111b"			},
	[RTL_GIGA_MAC_VER_18] = {"RTL8168cp/8111cp"			},
	[RTL_GIGA_MAC_VER_19] = {"RTL8168c/8111c"			},
	[RTL_GIGA_MAC_VER_20] = {"RTL8168c/8111c"			},
	[RTL_GIGA_MAC_VER_21] = {"RTL8168c/8111c"			},
	[RTL_GIGA_MAC_VER_22] = {"RTL8168c/8111c"			},
	[RTL_GIGA_MAC_VER_23] = {"RTL8168cp/8111cp"			},
	[RTL_GIGA_MAC_VER_24] = {"RTL8168cp/8111cp"			},
	[RTL_GIGA_MAC_VER_25] = {"RTL8168d/8111d",	FIRMWARE_8168D_1},
	[RTL_GIGA_MAC_VER_26] = {"RTL8168d/8111d",	FIRMWARE_8168D_2},
	[RTL_GIGA_MAC_VER_28] = {"RTL8168dp/8111dp"			},
	[RTL_GIGA_MAC_VER_29] = {"RTL8105e",		FIRMWARE_8105E_1},
	[RTL_GIGA_MAC_VER_30] = {"RTL8105e",		FIRMWARE_8105E_1},
	[RTL_GIGA_MAC_VER_31] = {"RTL8168dp/8111dp"			},
	[RTL_GIGA_MAC_VER_32] = {"RTL8168e/8111e",	FIRMWARE_8168E_1},
	[RTL_GIGA_MAC_VER_33] = {"RTL8168e/8111e",	FIRMWARE_8168E_2},
	[RTL_GIGA_MAC_VER_34] = {"RTL8168evl/8111evl",	FIRMWARE_8168E_3},
	[RTL_GIGA_MAC_VER_35] = {"RTL8168f/8111f",	FIRMWARE_8168F_1},
	[RTL_GIGA_MAC_VER_36] = {"RTL8168f/8111f",	FIRMWARE_8168F_2},
	[RTL_GIGA_MAC_VER_37] = {"RTL8402",		FIRMWARE_8402_1 },
	[RTL_GIGA_MAC_VER_38] = {"RTL8411",		FIRMWARE_8411_1 },
	[RTL_GIGA_MAC_VER_39] = {"RTL8106e",		FIRMWARE_8106E_1},
	[RTL_GIGA_MAC_VER_40] = {"RTL8168g/8111g",	FIRMWARE_8168G_2},
	[RTL_GIGA_MAC_VER_41] = {"RTL8168g/8111g"			},
135 136 137
	[RTL_GIGA_MAC_VER_42] = {"RTL8168gu/8111gu",	FIRMWARE_8168G_3},
	[RTL_GIGA_MAC_VER_43] = {"RTL8106eus",		FIRMWARE_8106E_2},
	[RTL_GIGA_MAC_VER_44] = {"RTL8411b",		FIRMWARE_8411_2 },
138 139 140 141 142 143 144
	[RTL_GIGA_MAC_VER_45] = {"RTL8168h/8111h",	FIRMWARE_8168H_1},
	[RTL_GIGA_MAC_VER_46] = {"RTL8168h/8111h",	FIRMWARE_8168H_2},
	[RTL_GIGA_MAC_VER_47] = {"RTL8107e",		FIRMWARE_8107E_1},
	[RTL_GIGA_MAC_VER_48] = {"RTL8107e",		FIRMWARE_8107E_2},
	[RTL_GIGA_MAC_VER_49] = {"RTL8168ep/8111ep"			},
	[RTL_GIGA_MAC_VER_50] = {"RTL8168ep/8111ep"			},
	[RTL_GIGA_MAC_VER_51] = {"RTL8168ep/8111ep"			},
145
	[RTL_GIGA_MAC_VER_52] = {"RTL8168fp/RTL8117",  FIRMWARE_8168FP_3},
146
	[RTL_GIGA_MAC_VER_53] = {"RTL8168fp/RTL8117",			},
147 148
	[RTL_GIGA_MAC_VER_60] = {"RTL8125A"				},
	[RTL_GIGA_MAC_VER_61] = {"RTL8125A",		FIRMWARE_8125A_3},
149 150
	/* reserve 62 for CFG_METHOD_4 in the vendor driver */
	[RTL_GIGA_MAC_VER_63] = {"RTL8125B",		FIRMWARE_8125B_2},
151 152
};

153
static const struct pci_device_id rtl8169_pci_tbl[] = {
154 155 156 157 158
	{ PCI_VDEVICE(REALTEK,	0x2502) },
	{ PCI_VDEVICE(REALTEK,	0x2600) },
	{ PCI_VDEVICE(REALTEK,	0x8129) },
	{ PCI_VDEVICE(REALTEK,	0x8136), RTL_CFG_NO_GBIT },
	{ PCI_VDEVICE(REALTEK,	0x8161) },
159
	{ PCI_VDEVICE(REALTEK,	0x8162) },
160 161 162 163
	{ PCI_VDEVICE(REALTEK,	0x8167) },
	{ PCI_VDEVICE(REALTEK,	0x8168) },
	{ PCI_VDEVICE(NCUBE,	0x8168) },
	{ PCI_VDEVICE(REALTEK,	0x8169) },
H
Heiner Kallweit 已提交
164
	{ PCI_VENDOR_ID_DLINK,	0x4300,
165
		PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0 },
166 167 168 169 170 171
	{ PCI_VDEVICE(DLINK,	0x4300) },
	{ PCI_VDEVICE(DLINK,	0x4302) },
	{ PCI_VDEVICE(AT,	0xc107) },
	{ PCI_VDEVICE(USR,	0x0116) },
	{ PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0024 },
	{ 0x0001, 0x8168, PCI_ANY_ID, 0x2410 },
H
Heiner Kallweit 已提交
172 173
	{ PCI_VDEVICE(REALTEK,	0x8125) },
	{ PCI_VDEVICE(REALTEK,	0x3000) },
H
Heiner Kallweit 已提交
174
	{}
L
Linus Torvalds 已提交
175 176 177 178
};

MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);

F
Francois Romieu 已提交
179 180
enum rtl_registers {
	MAC0		= 0,	/* Ethernet hardware address. */
181
	MAC4		= 4,
F
Francois Romieu 已提交
182 183 184 185 186 187 188 189 190 191 192 193 194
	MAR0		= 8,	/* Multicast filter. */
	CounterAddrLow		= 0x10,
	CounterAddrHigh		= 0x14,
	TxDescStartAddrLow	= 0x20,
	TxDescStartAddrHigh	= 0x24,
	TxHDescStartAddrLow	= 0x28,
	TxHDescStartAddrHigh	= 0x2c,
	FLASH		= 0x30,
	ERSR		= 0x36,
	ChipCmd		= 0x37,
	TxPoll		= 0x38,
	IntrMask	= 0x3c,
	IntrStatus	= 0x3e,
H
Hayes Wang 已提交
195

F
Francois Romieu 已提交
196
	TxConfig	= 0x40,
H
Hayes Wang 已提交
197 198
#define	TXCFG_AUTO_FIFO			(1 << 7)	/* 8111e-vl */
#define	TXCFG_EMPTY			(1 << 11)	/* 8111e-vl */
F
Francois Romieu 已提交
199

H
Hayes Wang 已提交
200 201 202 203 204 205
	RxConfig	= 0x44,
#define	RX128_INT_EN			(1 << 15)	/* 8111c and later */
#define	RX_MULTI_EN			(1 << 14)	/* 8111c only */
#define	RXCFG_FIFO_SHIFT		13
					/* No threshold before first PCI xfer */
#define	RX_FIFO_THRESH			(7 << RXCFG_FIFO_SHIFT)
206
#define	RX_EARLY_OFF			(1 << 11)
H
Hayes Wang 已提交
207 208 209
#define	RXCFG_DMA_SHIFT			8
					/* Unlimited maximum PCI burst. */
#define	RX_DMA_BURST			(7 << RXCFG_DMA_SHIFT)
F
Francois Romieu 已提交
210

F
Francois Romieu 已提交
211 212 213 214
	Cfg9346		= 0x50,
	Config0		= 0x51,
	Config1		= 0x52,
	Config2		= 0x53,
215 216
#define PME_SIGNAL			(1 << 5)	/* 8168c and later */

F
Francois Romieu 已提交
217 218 219 220 221 222 223 224
	Config3		= 0x54,
	Config4		= 0x55,
	Config5		= 0x56,
	PHYAR		= 0x60,
	PHYstatus	= 0x6c,
	RxMaxSize	= 0xda,
	CPlusCmd	= 0xe0,
	IntrMitigate	= 0xe2,
225

226 227 228 229 230
#define RTL_COALESCE_TX_USECS	GENMASK(15, 12)
#define RTL_COALESCE_TX_FRAMES	GENMASK(11, 8)
#define RTL_COALESCE_RX_USECS	GENMASK(7, 4)
#define RTL_COALESCE_RX_FRAMES	GENMASK(3, 0)

231 232
#define RTL_COALESCE_T_MAX	0x0fU
#define RTL_COALESCE_FRAME_MAX	(RTL_COALESCE_T_MAX * 4)
233

F
Francois Romieu 已提交
234 235
	RxDescAddrLow	= 0xe4,
	RxDescAddrHigh	= 0xe8,
236 237 238 239 240 241 242
	EarlyTxThres	= 0xec,	/* 8169. Unit of 32 bytes. */

#define NoEarlyTx	0x3f	/* Max value : no early transmit. */

	MaxTxPacketSize	= 0xec,	/* 8101/8168. Unit of 128 bytes. */

#define TxPacketMax	(8064 >> 7)
243
#define EarlySize	0x27
244

F
Francois Romieu 已提交
245 246 247
	FuncEvent	= 0xf0,
	FuncEventMask	= 0xf4,
	FuncPresetState	= 0xf8,
C
Chun-Hao Lin 已提交
248 249 250 251
	IBCR0           = 0xf8,
	IBCR2           = 0xf9,
	IBIMR0          = 0xfa,
	IBISR0          = 0xfb,
F
Francois Romieu 已提交
252
	FuncForceEvent	= 0xfc,
L
Linus Torvalds 已提交
253 254
};

255 256 257 258 259
enum rtl8168_8101_registers {
	CSIDR			= 0x64,
	CSIAR			= 0x68,
#define	CSIAR_FLAG			0x80000000
#define	CSIAR_WRITE_CMD			0x80000000
260 261
#define	CSIAR_BYTE_ENABLE		0x0000f000
#define	CSIAR_ADDR_MASK			0x00000fff
F
françois romieu 已提交
262
	PMCH			= 0x6f,
263 264 265
#define D3COLD_NO_PLL_DOWN		BIT(7)
#define D3HOT_NO_PLL_DOWN		BIT(6)
#define D3_NO_PLL_DOWN			(BIT(7) | BIT(6))
266 267 268 269 270 271
	EPHYAR			= 0x80,
#define	EPHYAR_FLAG			0x80000000
#define	EPHYAR_WRITE_CMD		0x80000000
#define	EPHYAR_REG_MASK			0x1f
#define	EPHYAR_REG_SHIFT		16
#define	EPHYAR_DATA_MASK		0xffff
272
	DLLPR			= 0xd0,
H
Hayes Wang 已提交
273
#define	PFM_EN				(1 << 6)
274
#define	TX_10M_PS_EN			(1 << 7)
275 276 277
	DBG_REG			= 0xd1,
#define	FIX_NAK_1			(1 << 4)
#define	FIX_NAK_2			(1 << 3)
278 279
	TWSI			= 0xd2,
	MCU			= 0xd3,
H
Hayes Wang 已提交
280
#define	NOW_IS_OOB			(1 << 7)
H
Hayes Wang 已提交
281 282 283
#define	TX_EMPTY			(1 << 5)
#define	RX_EMPTY			(1 << 4)
#define	RXTX_EMPTY			(TX_EMPTY | RX_EMPTY)
284 285
#define	EN_NDP				(1 << 3)
#define	EN_OOB_RESET			(1 << 2)
H
Hayes Wang 已提交
286
#define	LINK_LIST_RDY			(1 << 1)
287 288 289 290 291 292 293
	EFUSEAR			= 0xdc,
#define	EFUSEAR_FLAG			0x80000000
#define	EFUSEAR_WRITE_CMD		0x80000000
#define	EFUSEAR_READ_CMD		0x00000000
#define	EFUSEAR_REG_MASK		0x03ff
#define	EFUSEAR_REG_SHIFT		8
#define	EFUSEAR_DATA_MASK		0xff
294 295
	MISC_1			= 0xf2,
#define	PFM_D3COLD_EN			(1 << 6)
296 297
};

298
enum rtl8168_registers {
H
Hayes Wang 已提交
299 300
	LED_FREQ		= 0x1a,
	EEE_LED			= 0x1b,
F
françois romieu 已提交
301 302 303 304 305 306 307
	ERIDR			= 0x70,
	ERIAR			= 0x74,
#define ERIAR_FLAG			0x80000000
#define ERIAR_WRITE_CMD			0x80000000
#define ERIAR_READ_CMD			0x00000000
#define ERIAR_ADDR_BYTE_ALIGN		4
#define ERIAR_TYPE_SHIFT		16
H
Hayes Wang 已提交
308 309 310
#define ERIAR_EXGMAC			(0x00 << ERIAR_TYPE_SHIFT)
#define ERIAR_MSIX			(0x01 << ERIAR_TYPE_SHIFT)
#define ERIAR_ASF			(0x02 << ERIAR_TYPE_SHIFT)
C
Chun-Hao Lin 已提交
311
#define ERIAR_OOB			(0x02 << ERIAR_TYPE_SHIFT)
H
Hayes Wang 已提交
312 313 314
#define ERIAR_MASK_SHIFT		12
#define ERIAR_MASK_0001			(0x1 << ERIAR_MASK_SHIFT)
#define ERIAR_MASK_0011			(0x3 << ERIAR_MASK_SHIFT)
315
#define ERIAR_MASK_0100			(0x4 << ERIAR_MASK_SHIFT)
H
Hayes Wang 已提交
316
#define ERIAR_MASK_0101			(0x5 << ERIAR_MASK_SHIFT)
H
Hayes Wang 已提交
317
#define ERIAR_MASK_1111			(0xf << ERIAR_MASK_SHIFT)
318 319 320 321 322 323 324 325 326 327 328
	EPHY_RXER_NUM		= 0x7c,
	OCPDR			= 0xb0,	/* OCP GPHY access */
#define OCPDR_WRITE_CMD			0x80000000
#define OCPDR_READ_CMD			0x00000000
#define OCPDR_REG_MASK			0x7f
#define OCPDR_GPHY_REG_SHIFT		16
#define OCPDR_DATA_MASK			0xffff
	OCPAR			= 0xb4,
#define OCPAR_FLAG			0x80000000
#define OCPAR_GPHY_WRITE_CMD		0x8000f060
#define OCPAR_GPHY_READ_CMD		0x0000f060
H
Hayes Wang 已提交
329
	GPHY_OCP		= 0xb8,
H
hayeswang 已提交
330 331
	RDSAR1			= 0xd0,	/* 8168c only. Undocumented on 8168dp */
	MISC			= 0xf0,	/* 8168e only. */
F
Francois Romieu 已提交
332
#define TXPLA_RST			(1 << 29)
H
Hayes Wang 已提交
333
#define DISABLE_LAN_EN			(1 << 23) /* Enable GPIO pin */
H
Hayes Wang 已提交
334
#define PWM_EN				(1 << 22)
H
Hayes Wang 已提交
335
#define RXDV_GATED_EN			(1 << 19)
H
Hayes Wang 已提交
336
#define EARLY_TALLY_EN			(1 << 16)
337 338
};

H
Heiner Kallweit 已提交
339 340 341 342 343
enum rtl8125_registers {
	IntrMask_8125		= 0x38,
	IntrStatus_8125		= 0x3c,
	TxPoll_8125		= 0x90,
	MAC0_BKP		= 0x19e0,
344
	EEE_TXIDLE_TIMER_8125	= 0x6048,
H
Heiner Kallweit 已提交
345 346 347 348 349 350 351 352
};

#define RX_VLAN_INNER_8125	BIT(22)
#define RX_VLAN_OUTER_8125	BIT(23)
#define RX_VLAN_8125		(RX_VLAN_INNER_8125 | RX_VLAN_OUTER_8125)

#define RX_FETCH_DFLT_8125	(8 << 27)

F
Francois Romieu 已提交
353
enum rtl_register_content {
L
Linus Torvalds 已提交
354
	/* InterruptStatusBits */
F
Francois Romieu 已提交
355 356 357 358 359 360 361 362 363 364 365
	SYSErr		= 0x8000,
	PCSTimeout	= 0x4000,
	SWInt		= 0x0100,
	TxDescUnavail	= 0x0080,
	RxFIFOOver	= 0x0040,
	LinkChg		= 0x0020,
	RxOverflow	= 0x0010,
	TxErr		= 0x0008,
	TxOK		= 0x0004,
	RxErr		= 0x0002,
	RxOK		= 0x0001,
L
Linus Torvalds 已提交
366 367

	/* RxStatusDesc */
368 369 370 371
	RxRWT	= (1 << 22),
	RxRES	= (1 << 21),
	RxRUNT	= (1 << 20),
	RxCRC	= (1 << 19),
L
Linus Torvalds 已提交
372 373

	/* ChipCmdBits */
H
Hayes Wang 已提交
374
	StopReq		= 0x80,
F
Francois Romieu 已提交
375 376 377 378
	CmdReset	= 0x10,
	CmdRxEnb	= 0x08,
	CmdTxEnb	= 0x04,
	RxBufEmpty	= 0x01,
L
Linus Torvalds 已提交
379

380 381 382 383 384
	/* TXPoll register p.5 */
	HPQ		= 0x80,		/* Poll cmd on the high prio queue */
	NPQ		= 0x40,		/* Poll cmd on the low prio queue */
	FSWInt		= 0x01,		/* Forced software interrupt */

L
Linus Torvalds 已提交
385
	/* Cfg9346Bits */
F
Francois Romieu 已提交
386 387
	Cfg9346_Lock	= 0x00,
	Cfg9346_Unlock	= 0xc0,
L
Linus Torvalds 已提交
388 389

	/* rx_mode_bits */
F
Francois Romieu 已提交
390 391
	AcceptErr	= 0x20,
	AcceptRunt	= 0x10,
392
#define RX_CONFIG_ACCEPT_ERR_MASK	0x30
F
Francois Romieu 已提交
393 394 395 396
	AcceptBroadcast	= 0x08,
	AcceptMulticast	= 0x04,
	AcceptMyPhys	= 0x02,
	AcceptAllPhys	= 0x01,
397
#define RX_CONFIG_ACCEPT_OK_MASK	0x0f
398
#define RX_CONFIG_ACCEPT_MASK		0x3f
L
Linus Torvalds 已提交
399 400 401 402 403

	/* TxConfigBits */
	TxInterFrameGapShift = 24,
	TxDMAShift = 8,	/* DMA burst value (0-7) is shift this many bits */

404
	/* Config1 register p.24 */
405 406 407 408 409 410
	LEDS1		= (1 << 7),
	LEDS0		= (1 << 6),
	Speed_down	= (1 << 4),
	MEMMAP		= (1 << 3),
	IOMAP		= (1 << 2),
	VPD		= (1 << 1),
411 412
	PMEnable	= (1 << 0),	/* Power Management Enable */

413
	/* Config2 register p. 25 */
H
hayeswang 已提交
414
	ClkReqEn	= (1 << 7),	/* Clock Request Enable */
415
	MSIEnable	= (1 << 5),	/* 8169 only. Reserved in the 8168. */
416 417 418
	PCI_Clock_66MHz = 0x01,
	PCI_Clock_33MHz = 0x00,

F
Francois Romieu 已提交
419 420 421
	/* Config3 register p.25 */
	MagicPacket	= (1 << 5),	/* Wake up when receives a Magic Packet */
	LinkUp		= (1 << 4),	/* Wake up when the cable connection is re-established */
F
Francois Romieu 已提交
422
	Jumbo_En0	= (1 << 2),	/* 8168 only. Reserved in the 8168b */
H
hayeswang 已提交
423
	Rdy_to_L23	= (1 << 1),	/* L23 Enable */
424
	Beacon_en	= (1 << 0),	/* 8168 only. Reserved in the 8168b */
F
Francois Romieu 已提交
425

F
Francois Romieu 已提交
426 427 428
	/* Config4 register */
	Jumbo_En1	= (1 << 1),	/* 8168 only. Reserved in the 8168b */

429
	/* Config5 register p.27 */
F
Francois Romieu 已提交
430 431 432
	BWF		= (1 << 6),	/* Accept Broadcast wakeup frame */
	MWF		= (1 << 5),	/* Accept Multicast wakeup frame */
	UWF		= (1 << 4),	/* Accept Unicast wakeup frame */
F
Francois Romieu 已提交
433
	Spi_en		= (1 << 3),
F
Francois Romieu 已提交
434
	LanWake		= (1 << 1),	/* LanWake enable/disable */
435
	PMEStatus	= (1 << 0),	/* PME status can be reset by PCI RST# */
H
hayeswang 已提交
436
	ASPM_en		= (1 << 0),	/* ASPM enable */
437

L
Linus Torvalds 已提交
438
	/* CPlusCmd p.31 */
439 440
	EnableBist	= (1 << 15),	// 8168 8101
	Mac_dbgo_oe	= (1 << 14),	// 8168 8101
H
Heiner Kallweit 已提交
441
	EnAnaPLL	= (1 << 14),	// 8169
442 443 444 445 446 447 448 449
	Normal_mode	= (1 << 13),	// unused
	Force_half_dup	= (1 << 12),	// 8168 8101
	Force_rxflow_en	= (1 << 11),	// 8168 8101
	Force_txflow_en	= (1 << 10),	// 8168 8101
	Cxpl_dbg_sel	= (1 << 9),	// 8168 8101
	ASF		= (1 << 8),	// 8168 8101
	PktCntrDisable	= (1 << 7),	// 8168 8101
	Mac_dbgo_sel	= 0x001c,	// 8168
L
Linus Torvalds 已提交
450 451 452 453
	RxVlan		= (1 << 6),
	RxChkSum	= (1 << 5),
	PCIDAC		= (1 << 4),
	PCIMulRW	= (1 << 3),
454
#define INTT_MASK	GENMASK(1, 0)
455
#define CPCMD_MASK	(Normal_mode | RxVlan | RxChkSum | INTT_MASK)
L
Linus Torvalds 已提交
456 457

	/* rtl8169_PHYstatus */
F
Francois Romieu 已提交
458 459 460 461 462 463 464 465
	TBI_Enable	= 0x80,
	TxFlowCtrl	= 0x40,
	RxFlowCtrl	= 0x20,
	_1000bpsF	= 0x10,
	_100bps		= 0x08,
	_10bps		= 0x04,
	LinkStatus	= 0x02,
	FullDup		= 0x01,
L
Linus Torvalds 已提交
466

467 468 469
	/* ResetCounterCommand */
	CounterReset	= 0x1,

470
	/* DumpCounterCommand */
F
Francois Romieu 已提交
471
	CounterDump	= 0x8,
472 473 474

	/* magic enable v2 */
	MagicPacket_v2	= (1 << 16),	/* Wake up when receives a Magic Packet */
L
Linus Torvalds 已提交
475 476
};

F
Francois Romieu 已提交
477 478
enum rtl_desc_bit {
	/* First doubleword. */
L
Linus Torvalds 已提交
479 480 481 482
	DescOwn		= (1 << 31), /* Descriptor is owned by NIC */
	RingEnd		= (1 << 30), /* End of descriptor ring */
	FirstFrag	= (1 << 29), /* First segment of a packet */
	LastFrag	= (1 << 28), /* Final segment of a packet */
F
Francois Romieu 已提交
483 484 485 486 487 488 489
};

/* Generic case. */
enum rtl_tx_desc_bit {
	/* First doubleword. */
	TD_LSO		= (1 << 27),		/* Large Send Offload */
#define TD_MSS_MAX			0x07ffu	/* MSS value */
L
Linus Torvalds 已提交
490

F
Francois Romieu 已提交
491 492 493 494 495 496 497 498 499 500 501 502 503 504 505
	/* Second doubleword. */
	TxVlanTag	= (1 << 17),		/* Add VLAN tag */
};

/* 8169, 8168b and 810x except 8102e. */
enum rtl_tx_desc_bit_0 {
	/* First doubleword. */
#define TD0_MSS_SHIFT			16	/* MSS position (11 bits) */
	TD0_TCP_CS	= (1 << 16),		/* Calculate TCP/IP checksum */
	TD0_UDP_CS	= (1 << 17),		/* Calculate UDP/IP checksum */
	TD0_IP_CS	= (1 << 18),		/* Calculate IP checksum */
};

/* 8102e, 8168c and beyond. */
enum rtl_tx_desc_bit_1 {
H
hayeswang 已提交
506 507
	/* First doubleword. */
	TD1_GTSENV4	= (1 << 26),		/* Giant Send for IPv4 */
H
hayeswang 已提交
508
	TD1_GTSENV6	= (1 << 25),		/* Giant Send for IPv6 */
H
hayeswang 已提交
509
#define GTTCPHO_SHIFT			18
510
#define GTTCPHO_MAX			0x7f
H
hayeswang 已提交
511

F
Francois Romieu 已提交
512
	/* Second doubleword. */
H
hayeswang 已提交
513
#define TCPHO_SHIFT			18
514
#define TCPHO_MAX			0x3ff
F
Francois Romieu 已提交
515
#define TD1_MSS_SHIFT			18	/* MSS position (11 bits) */
H
hayeswang 已提交
516 517
	TD1_IPv6_CS	= (1 << 28),		/* Calculate IPv6 checksum */
	TD1_IPv4_CS	= (1 << 29),		/* Calculate IPv4 checksum */
F
Francois Romieu 已提交
518 519 520
	TD1_TCP_CS	= (1 << 30),		/* Calculate TCP/IP checksum */
	TD1_UDP_CS	= (1 << 31),		/* Calculate UDP/IP checksum */
};
L
Linus Torvalds 已提交
521

F
Francois Romieu 已提交
522
enum rtl_rx_desc_bit {
L
Linus Torvalds 已提交
523 524
	/* Rx private */
	PID1		= (1 << 18), /* Protocol ID bit 1/2 */
Z
Zhu Yanjun 已提交
525
	PID0		= (1 << 17), /* Protocol ID bit 0/2 */
L
Linus Torvalds 已提交
526 527 528 529 530 531 532 533 534

#define RxProtoUDP	(PID1)
#define RxProtoTCP	(PID0)
#define RxProtoIP	(PID1 | PID0)
#define RxProtoMask	RxProtoIP

	IPFail		= (1 << 16), /* IP checksum failed */
	UDPFail		= (1 << 15), /* UDP/IP checksum failed */
	TCPFail		= (1 << 14), /* TCP/IP checksum failed */
H
Heiner Kallweit 已提交
535 536 537

#define RxCSFailMask	(IPFail | UDPFail | TCPFail)

L
Linus Torvalds 已提交
538 539 540
	RxVlanTag	= (1 << 16), /* VLAN tag available */
};

541 542 543 544 545
#define RTL_GSO_MAX_SIZE_V1	32000
#define RTL_GSO_MAX_SEGS_V1	24
#define RTL_GSO_MAX_SIZE_V2	64000
#define RTL_GSO_MAX_SEGS_V2	64

L
Linus Torvalds 已提交
546
struct TxDesc {
547 548 549
	__le32 opts1;
	__le32 opts2;
	__le64 addr;
L
Linus Torvalds 已提交
550 551 552
};

struct RxDesc {
553 554 555
	__le32 opts1;
	__le32 opts2;
	__le64 addr;
L
Linus Torvalds 已提交
556 557 558 559 560 561 562
};

struct ring_info {
	struct sk_buff	*skb;
	u32		len;
};

563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578
struct rtl8169_counters {
	__le64	tx_packets;
	__le64	rx_packets;
	__le64	tx_errors;
	__le32	rx_errors;
	__le16	rx_missed;
	__le16	align_errors;
	__le32	tx_one_collision;
	__le32	tx_multi_collision;
	__le64	rx_unicast;
	__le64	rx_broadcast;
	__le32	rx_multicast;
	__le16	tx_aborted;
	__le16	tx_underun;
};

579 580 581 582 583
struct rtl8169_tc_offsets {
	bool	inited;
	__le64	tx_errors;
	__le32	tx_multi_collision;
	__le16	tx_aborted;
584
	__le16	rx_missed;
585 586
};

587
enum rtl_flag {
588
	RTL_FLAG_TASK_ENABLED = 0,
589 590 591 592
	RTL_FLAG_TASK_RESET_PENDING,
	RTL_FLAG_MAX
};

H
Heiner Kallweit 已提交
593 594 595 596 597 598
enum rtl_dash_type {
	RTL_DASH_NONE,
	RTL_DASH_DP,
	RTL_DASH_EP,
};

L
Linus Torvalds 已提交
599 600
struct rtl8169_private {
	void __iomem *mmio_addr;	/* memory map physical address */
F
Francois Romieu 已提交
601
	struct pci_dev *pci_dev;
D
David Howells 已提交
602
	struct net_device *dev;
603
	struct phy_device *phydev;
604
	struct napi_struct napi;
605
	enum mac_version mac_version;
H
Heiner Kallweit 已提交
606
	enum rtl_dash_type dash_type;
L
Linus Torvalds 已提交
607 608 609 610 611 612 613
	u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
	u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
	u32 dirty_tx;
	struct TxDesc *TxDescArray;	/* 256-aligned Tx descriptor ring */
	struct RxDesc *RxDescArray;	/* 256-aligned Rx descriptor ring */
	dma_addr_t TxPhyAddr;
	dma_addr_t RxPhyAddr;
614
	struct page *Rx_databuff[NUM_RX_DESC];	/* Rx data buffers */
L
Linus Torvalds 已提交
615 616
	struct ring_info tx_skb[NUM_TX_DESC];	/* Tx data buffers */
	u16 cp_cmd;
617
	u32 irq_mask;
618
	struct clk *clk;
619

620
	struct {
621
		DECLARE_BITMAP(flags, RTL_FLAG_MAX);
622 623 624
		struct work_struct work;
	} wk;

625
	unsigned supports_gmii:1;
626
	unsigned aspm_manageable:1;
627 628
	dma_addr_t counters_phys_addr;
	struct rtl8169_counters *counters;
629
	struct rtl8169_tc_offsets tc_offset;
630
	u32 saved_wolopts;
631
	int eee_adv;
632

633
	const char *fw_name;
634
	struct rtl_fw *rtl_fw;
H
Hayes Wang 已提交
635 636

	u32 ocp_base;
L
Linus Torvalds 已提交
637 638
};

639 640
typedef void (*rtl_generic_fct)(struct rtl8169_private *tp);

641
MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
L
Linus Torvalds 已提交
642
MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
643
MODULE_SOFTDEP("pre: realtek");
L
Linus Torvalds 已提交
644
MODULE_LICENSE("GPL");
645 646
MODULE_FIRMWARE(FIRMWARE_8168D_1);
MODULE_FIRMWARE(FIRMWARE_8168D_2);
H
hayeswang 已提交
647 648
MODULE_FIRMWARE(FIRMWARE_8168E_1);
MODULE_FIRMWARE(FIRMWARE_8168E_2);
649
MODULE_FIRMWARE(FIRMWARE_8168E_3);
650
MODULE_FIRMWARE(FIRMWARE_8105E_1);
651 652
MODULE_FIRMWARE(FIRMWARE_8168F_1);
MODULE_FIRMWARE(FIRMWARE_8168F_2);
653
MODULE_FIRMWARE(FIRMWARE_8402_1);
654
MODULE_FIRMWARE(FIRMWARE_8411_1);
H
hayeswang 已提交
655
MODULE_FIRMWARE(FIRMWARE_8411_2);
H
Hayes Wang 已提交
656
MODULE_FIRMWARE(FIRMWARE_8106E_1);
H
hayeswang 已提交
657
MODULE_FIRMWARE(FIRMWARE_8106E_2);
658
MODULE_FIRMWARE(FIRMWARE_8168G_2);
H
hayeswang 已提交
659
MODULE_FIRMWARE(FIRMWARE_8168G_3);
660 661
MODULE_FIRMWARE(FIRMWARE_8168H_1);
MODULE_FIRMWARE(FIRMWARE_8168H_2);
662
MODULE_FIRMWARE(FIRMWARE_8168FP_3);
663 664
MODULE_FIRMWARE(FIRMWARE_8107E_1);
MODULE_FIRMWARE(FIRMWARE_8107E_2);
665
MODULE_FIRMWARE(FIRMWARE_8125A_3);
666
MODULE_FIRMWARE(FIRMWARE_8125B_2);
L
Linus Torvalds 已提交
667

H
Heiner Kallweit 已提交
668 669 670 671 672
static inline struct device *tp_to_dev(struct rtl8169_private *tp)
{
	return &tp->pci_dev->dev;
}

673 674 675 676 677 678 679 680 681 682
static void rtl_lock_config_regs(struct rtl8169_private *tp)
{
	RTL_W8(tp, Cfg9346, Cfg9346_Lock);
}

static void rtl_unlock_config_regs(struct rtl8169_private *tp)
{
	RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
}

683 684 685 686 687 688
static void rtl_pci_commit(struct rtl8169_private *tp)
{
	/* Read an arbitrary register to commit a preceding PCI write */
	RTL_R8(tp, ChipCmd);
}

H
Heiner Kallweit 已提交
689 690 691 692 693
static bool rtl_is_8125(struct rtl8169_private *tp)
{
	return tp->mac_version >= RTL_GIGA_MAC_VER_60;
}

694 695 696
static bool rtl_is_8168evl_up(struct rtl8169_private *tp)
{
	return tp->mac_version >= RTL_GIGA_MAC_VER_34 &&
697
	       tp->mac_version != RTL_GIGA_MAC_VER_39 &&
698
	       tp->mac_version <= RTL_GIGA_MAC_VER_53;
699 700
}

701 702 703 704 705 706 707
static bool rtl_supports_eee(struct rtl8169_private *tp)
{
	return tp->mac_version >= RTL_GIGA_MAC_VER_34 &&
	       tp->mac_version != RTL_GIGA_MAC_VER_37 &&
	       tp->mac_version != RTL_GIGA_MAC_VER_39;
}

708 709 710 711 712 713 714 715
static void rtl_read_mac_from_reg(struct rtl8169_private *tp, u8 *mac, int reg)
{
	int i;

	for (i = 0; i < ETH_ALEN; i++)
		mac[i] = RTL_R8(tp, reg + i);
}

716 717 718 719 720 721
struct rtl_cond {
	bool (*check)(struct rtl8169_private *);
	const char *msg;
};

static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
722
			  unsigned long usecs, int n, bool high)
723 724 725 726 727 728
{
	int i;

	for (i = 0; i < n; i++) {
		if (c->check(tp) == high)
			return true;
729
		fsleep(usecs);
730
	}
731 732

	if (net_ratelimit())
733 734
		netdev_err(tp->dev, "%s == %d (loop: %d, delay: %lu).\n",
			   c->msg, !high, n, usecs);
735 736 737
	return false;
}

738 739 740
static bool rtl_loop_wait_high(struct rtl8169_private *tp,
			       const struct rtl_cond *c,
			       unsigned long d, int n)
741
{
742
	return rtl_loop_wait(tp, c, d, n, true);
743 744
}

745 746 747
static bool rtl_loop_wait_low(struct rtl8169_private *tp,
			      const struct rtl_cond *c,
			      unsigned long d, int n)
748
{
749
	return rtl_loop_wait(tp, c, d, n, false);
750 751 752 753 754 755 756 757 758 759 760 761
}

#define DECLARE_RTL_COND(name)				\
static bool name ## _check(struct rtl8169_private *);	\
							\
static const struct rtl_cond name = {			\
	.check	= name ## _check,			\
	.msg	= #name					\
};							\
							\
static bool name ## _check(struct rtl8169_private *tp)

762 763 764
static void r8168fp_adjust_ocp_cmd(struct rtl8169_private *tp, u32 *cmd, int type)
{
	/* based on RTL8168FP_OOBMAC_BASE in vendor driver */
765 766 767
	if (type == ERIAR_OOB &&
	    (tp->mac_version == RTL_GIGA_MAC_VER_52 ||
	     tp->mac_version == RTL_GIGA_MAC_VER_53))
768
		*cmd |= 0xf70 << 18;
769 770 771 772 773 774 775 776 777 778 779 780
}

DECLARE_RTL_COND(rtl_eriar_cond)
{
	return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
}

static void _rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
			   u32 val, int type)
{
	u32 cmd = ERIAR_WRITE_CMD | type | mask | addr;

781 782 783
	if (WARN(addr & 3 || !mask, "addr: 0x%x, mask: 0x%08x\n", addr, mask))
		return;

784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829
	RTL_W32(tp, ERIDR, val);
	r8168fp_adjust_ocp_cmd(tp, &cmd, type);
	RTL_W32(tp, ERIAR, cmd);

	rtl_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
}

static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
			  u32 val)
{
	_rtl_eri_write(tp, addr, mask, val, ERIAR_EXGMAC);
}

static u32 _rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
{
	u32 cmd = ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr;

	r8168fp_adjust_ocp_cmd(tp, &cmd, type);
	RTL_W32(tp, ERIAR, cmd);

	return rtl_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
		RTL_R32(tp, ERIDR) : ~0;
}

static u32 rtl_eri_read(struct rtl8169_private *tp, int addr)
{
	return _rtl_eri_read(tp, addr, ERIAR_EXGMAC);
}

static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 p, u32 m)
{
	u32 val = rtl_eri_read(tp, addr);

	rtl_eri_write(tp, addr, ERIAR_MASK_1111, (val & ~m) | p);
}

static void rtl_eri_set_bits(struct rtl8169_private *tp, int addr, u32 p)
{
	rtl_w0w1_eri(tp, addr, p, 0);
}

static void rtl_eri_clear_bits(struct rtl8169_private *tp, int addr, u32 m)
{
	rtl_w0w1_eri(tp, addr, 0, m);
}

830
static bool rtl_ocp_reg_failure(u32 reg)
H
Hayes Wang 已提交
831
{
832
	return WARN_ONCE(reg & 0xffff0001, "Invalid ocp reg %x!\n", reg);
H
Hayes Wang 已提交
833 834 835 836
}

DECLARE_RTL_COND(rtl_ocp_gphy_cond)
{
837
	return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
H
Hayes Wang 已提交
838 839 840 841
}

static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
{
842
	if (rtl_ocp_reg_failure(reg))
H
Hayes Wang 已提交
843 844
		return;

845
	RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
H
Hayes Wang 已提交
846

847
	rtl_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
H
Hayes Wang 已提交
848 849
}

850
static int r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
H
Hayes Wang 已提交
851
{
852
	if (rtl_ocp_reg_failure(reg))
H
Hayes Wang 已提交
853 854
		return 0;

855
	RTL_W32(tp, GPHY_OCP, reg << 15);
H
Hayes Wang 已提交
856

857
	return rtl_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
858
		(RTL_R32(tp, GPHY_OCP) & 0xffff) : -ETIMEDOUT;
H
Hayes Wang 已提交
859 860 861 862
}

static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
{
863
	if (rtl_ocp_reg_failure(reg))
H
Hayes Wang 已提交
864 865
		return;

866
	RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
H
Hayes Wang 已提交
867 868 869 870
}

static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
{
871
	if (rtl_ocp_reg_failure(reg))
H
Hayes Wang 已提交
872 873
		return 0;

874
	RTL_W32(tp, OCPDR, reg << 15);
H
Hayes Wang 已提交
875

876
	return RTL_R32(tp, OCPDR);
H
Hayes Wang 已提交
877 878
}

879 880 881 882 883 884 885 886
static void r8168_mac_ocp_modify(struct rtl8169_private *tp, u32 reg, u16 mask,
				 u16 set)
{
	u16 data = r8168_mac_ocp_read(tp, reg);

	r8168_mac_ocp_write(tp, reg, (data & ~mask) | set);
}

887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905
/* Work around a hw issue with RTL8168g PHY, the quirk disables
 * PHY MCU interrupts before PHY power-down.
 */
static void rtl8168g_phy_suspend_quirk(struct rtl8169_private *tp, int value)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
	case RTL_GIGA_MAC_VER_49:
		if (value & BMCR_RESET || !(value & BMCR_PDOWN))
			rtl_eri_set_bits(tp, 0x1a8, 0xfc000000);
		else
			rtl_eri_clear_bits(tp, 0x1a8, 0xfc000000);
		break;
	default:
		break;
	}
};

H
Hayes Wang 已提交
906 907 908 909 910 911 912 913 914 915
static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
{
	if (reg == 0x1f) {
		tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
		return;
	}

	if (tp->ocp_base != OCP_STD_PHY_BASE)
		reg -= 0x10;

916 917 918
	if (tp->ocp_base == OCP_STD_PHY_BASE && reg == MII_BMCR)
		rtl8168g_phy_suspend_quirk(tp, value);

H
Hayes Wang 已提交
919 920 921 922 923
	r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
}

static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
{
924 925 926
	if (reg == 0x1f)
		return tp->ocp_base == OCP_STD_PHY_BASE ? 0 : tp->ocp_base >> 4;

H
Hayes Wang 已提交
927 928 929 930 931 932
	if (tp->ocp_base != OCP_STD_PHY_BASE)
		reg -= 0x10;

	return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
}

933 934 935 936 937 938 939 940 941 942 943 944 945 946 947
static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
{
	if (reg == 0x1f) {
		tp->ocp_base = value << 4;
		return;
	}

	r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
}

static int mac_mcu_read(struct rtl8169_private *tp, int reg)
{
	return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
}

948 949
DECLARE_RTL_COND(rtl_phyar_cond)
{
950
	return RTL_R32(tp, PHYAR) & 0x80000000;
951 952
}

953
static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
L
Linus Torvalds 已提交
954
{
955
	RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
L
Linus Torvalds 已提交
956

957
	rtl_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
958
	/*
959 960
	 * According to hardware specs a 20us delay is required after write
	 * complete indication, but before sending next command.
961
	 */
962
	udelay(20);
L
Linus Torvalds 已提交
963 964
}

965
static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
L
Linus Torvalds 已提交
966
{
967
	int value;
L
Linus Torvalds 已提交
968

969
	RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
L
Linus Torvalds 已提交
970

971
	value = rtl_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
972
		RTL_R32(tp, PHYAR) & 0xffff : -ETIMEDOUT;
973

974 975 976 977 978 979
	/*
	 * According to hardware specs a 20us delay is required after read
	 * complete indication, but before sending next command.
	 */
	udelay(20);

L
Linus Torvalds 已提交
980 981 982
	return value;
}

C
Chun-Hao Lin 已提交
983 984
DECLARE_RTL_COND(rtl_ocpar_cond)
{
985
	return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
C
Chun-Hao Lin 已提交
986 987
}

F
françois romieu 已提交
988 989
#define R8168DP_1_MDIO_ACCESS_BIT	0x00020000

990
static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
F
françois romieu 已提交
991
{
992
	RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
F
françois romieu 已提交
993 994
}

995
static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
F
françois romieu 已提交
996
{
997
	RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
F
françois romieu 已提交
998 999
}

1000
static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
F
françois romieu 已提交
1001
{
1002
	r8168dp_2_mdio_start(tp);
F
françois romieu 已提交
1003

1004
	r8169_mdio_write(tp, reg, value);
F
françois romieu 已提交
1005

1006
	r8168dp_2_mdio_stop(tp);
F
françois romieu 已提交
1007 1008
}

1009
static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
F
françois romieu 已提交
1010 1011 1012
{
	int value;

1013 1014 1015 1016
	/* Work around issue with chip reporting wrong PHY ID */
	if (reg == MII_PHYSID2)
		return 0xc912;

1017
	r8168dp_2_mdio_start(tp);
F
françois romieu 已提交
1018

1019
	value = r8169_mdio_read(tp, reg);
F
françois romieu 已提交
1020

1021
	r8168dp_2_mdio_stop(tp);
F
françois romieu 已提交
1022 1023 1024 1025

	return value;
}

1026
static void rtl_writephy(struct rtl8169_private *tp, int location, int val)
1027
{
H
Heiner Kallweit 已提交
1028 1029 1030 1031 1032
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		r8168dp_2_mdio_write(tp, location, val);
		break;
1033
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_63:
H
Heiner Kallweit 已提交
1034 1035 1036 1037 1038 1039
		r8168g_mdio_write(tp, location, val);
		break;
	default:
		r8169_mdio_write(tp, location, val);
		break;
	}
1040 1041
}

1042 1043
static int rtl_readphy(struct rtl8169_private *tp, int location)
{
H
Heiner Kallweit 已提交
1044 1045 1046 1047
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		return r8168dp_2_mdio_read(tp, location);
1048
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_63:
H
Heiner Kallweit 已提交
1049 1050 1051 1052
		return r8168g_mdio_read(tp, location);
	default:
		return r8169_mdio_read(tp, location);
	}
1053 1054
}

1055 1056
DECLARE_RTL_COND(rtl_ephyar_cond)
{
1057
	return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
1058 1059
}

1060
static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
1061
{
1062
	RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
1063 1064
		(reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);

1065
	rtl_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);
1066 1067

	udelay(10);
1068 1069
}

1070
static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
1071
{
1072
	RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1073

1074
	return rtl_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
1075
		RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
1076 1077
}

1078
static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u16 reg)
C
Chun-Hao Lin 已提交
1079
{
1080
	RTL_W32(tp, OCPAR, 0x0fu << 12 | (reg & 0x0fff));
1081
	return rtl_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
1082
		RTL_R32(tp, OCPDR) : ~0;
C
Chun-Hao Lin 已提交
1083 1084
}

1085
static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u16 reg)
C
Chun-Hao Lin 已提交
1086
{
1087
	return _rtl_eri_read(tp, reg, ERIAR_OOB);
C
Chun-Hao Lin 已提交
1088 1089 1090 1091 1092
}

static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
			      u32 data)
{
1093 1094
	RTL_W32(tp, OCPDR, data);
	RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
1095
	rtl_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
C
Chun-Hao Lin 已提交
1096 1097 1098 1099 1100
}

static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
			      u32 data)
{
1101 1102
	_rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
		       data, ERIAR_OOB);
C
Chun-Hao Lin 已提交
1103 1104
}

H
Heiner Kallweit 已提交
1105
static void r8168dp_oob_notify(struct rtl8169_private *tp, u8 cmd)
1106
{
1107
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd);
1108

H
Heiner Kallweit 已提交
1109
	r8168dp_ocp_write(tp, 0x1, 0x30, 0x00000001);
1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120
}

#define OOB_CMD_RESET		0x00
#define OOB_CMD_DRIVER_START	0x05
#define OOB_CMD_DRIVER_STOP	0x06

static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
{
	return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
}

H
Heiner Kallweit 已提交
1121
DECLARE_RTL_COND(rtl_dp_ocp_read_cond)
1122 1123 1124 1125 1126
{
	u16 reg;

	reg = rtl8168_get_ocp_reg(tp);

1127
	return r8168dp_ocp_read(tp, reg) & 0x00000800;
1128 1129
}

C
Chun-Hao Lin 已提交
1130
DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1131
{
1132
	return r8168ep_ocp_read(tp, 0x124) & 0x00000001;
C
Chun-Hao Lin 已提交
1133 1134 1135 1136
}

DECLARE_RTL_COND(rtl_ocp_tx_cond)
{
1137
	return RTL_R8(tp, IBISR0) & 0x20;
C
Chun-Hao Lin 已提交
1138
}
1139

C
Chun-Hao Lin 已提交
1140 1141
static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
{
1142
	RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
1143
	rtl_loop_wait_high(tp, &rtl_ocp_tx_cond, 50000, 2000);
1144 1145
	RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
	RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
C
Chun-Hao Lin 已提交
1146 1147
}

C
Chun-Hao Lin 已提交
1148 1149
static void rtl8168dp_driver_start(struct rtl8169_private *tp)
{
H
Heiner Kallweit 已提交
1150
	r8168dp_oob_notify(tp, OOB_CMD_DRIVER_START);
1151
	rtl_loop_wait_high(tp, &rtl_dp_ocp_read_cond, 10000, 10);
1152 1153
}

C
Chun-Hao Lin 已提交
1154
static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1155
{
H
Heiner Kallweit 已提交
1156
	r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
1157
	r8168ep_ocp_write(tp, 0x01, 0x30, r8168ep_ocp_read(tp, 0x30) | 0x01);
1158
	rtl_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10000, 10);
C
Chun-Hao Lin 已提交
1159 1160 1161 1162
}

static void rtl8168_driver_start(struct rtl8169_private *tp)
{
H
Heiner Kallweit 已提交
1163
	if (tp->dash_type == RTL_DASH_DP)
C
Chun-Hao Lin 已提交
1164
		rtl8168dp_driver_start(tp);
H
Heiner Kallweit 已提交
1165
	else
C
Chun-Hao Lin 已提交
1166 1167
		rtl8168ep_driver_start(tp);
}
1168

C
Chun-Hao Lin 已提交
1169 1170
static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
{
H
Heiner Kallweit 已提交
1171
	r8168dp_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1172
	rtl_loop_wait_low(tp, &rtl_dp_ocp_read_cond, 10000, 10);
1173 1174
}

C
Chun-Hao Lin 已提交
1175 1176
static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
{
C
Chun-Hao Lin 已提交
1177
	rtl8168ep_stop_cmac(tp);
H
Heiner Kallweit 已提交
1178
	r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
1179
	r8168ep_ocp_write(tp, 0x01, 0x30, r8168ep_ocp_read(tp, 0x30) | 0x01);
1180
	rtl_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10000, 10);
C
Chun-Hao Lin 已提交
1181 1182 1183 1184
}

static void rtl8168_driver_stop(struct rtl8169_private *tp)
{
H
Heiner Kallweit 已提交
1185
	if (tp->dash_type == RTL_DASH_DP)
C
Chun-Hao Lin 已提交
1186
		rtl8168dp_driver_stop(tp);
H
Heiner Kallweit 已提交
1187
	else
C
Chun-Hao Lin 已提交
1188 1189 1190
		rtl8168ep_driver_stop(tp);
}

1191
static bool r8168dp_check_dash(struct rtl8169_private *tp)
1192 1193 1194
{
	u16 reg = rtl8168_get_ocp_reg(tp);

H
Heiner Kallweit 已提交
1195
	return r8168dp_ocp_read(tp, reg) & BIT(15);
1196 1197
}

1198
static bool r8168ep_check_dash(struct rtl8169_private *tp)
C
Chun-Hao Lin 已提交
1199
{
H
Heiner Kallweit 已提交
1200
	return r8168ep_ocp_read(tp, 0x128) & BIT(0);
C
Chun-Hao Lin 已提交
1201 1202
}

H
Heiner Kallweit 已提交
1203
static enum rtl_dash_type rtl_check_dash(struct rtl8169_private *tp)
C
Chun-Hao Lin 已提交
1204 1205 1206 1207
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
H
Heiner Kallweit 已提交
1208
		return r8168dp_check_dash(tp) ? RTL_DASH_DP : RTL_DASH_NONE;
1209
	case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_53:
H
Heiner Kallweit 已提交
1210
		return r8168ep_check_dash(tp) ? RTL_DASH_EP : RTL_DASH_NONE;
C
Chun-Hao Lin 已提交
1211
	default:
H
Heiner Kallweit 已提交
1212
		return RTL_DASH_NONE;
C
Chun-Hao Lin 已提交
1213 1214 1215
	}
}

1216 1217 1218 1219
static void rtl_set_d3_pll_down(struct rtl8169_private *tp, bool enable)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_26:
1220
	case RTL_GIGA_MAC_VER_29 ... RTL_GIGA_MAC_VER_30:
1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232
	case RTL_GIGA_MAC_VER_32 ... RTL_GIGA_MAC_VER_37:
	case RTL_GIGA_MAC_VER_39 ... RTL_GIGA_MAC_VER_63:
		if (enable)
			RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~D3_NO_PLL_DOWN);
		else
			RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | D3_NO_PLL_DOWN);
		break;
	default:
		break;
	}
}

1233 1234
static void rtl_reset_packet_filter(struct rtl8169_private *tp)
{
1235 1236
	rtl_eri_clear_bits(tp, 0xdc, BIT(0));
	rtl_eri_set_bits(tp, 0xdc, BIT(0));
1237 1238
}

1239 1240
DECLARE_RTL_COND(rtl_efusear_cond)
{
1241
	return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
1242 1243
}

H
Heiner Kallweit 已提交
1244
u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
1245
{
1246
	RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
1247

1248
	return rtl_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
1249
		RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
1250 1251
}

1252 1253
static u32 rtl_get_events(struct rtl8169_private *tp)
{
H
Heiner Kallweit 已提交
1254 1255 1256 1257
	if (rtl_is_8125(tp))
		return RTL_R32(tp, IntrStatus_8125);
	else
		return RTL_R16(tp, IntrStatus);
1258 1259 1260
}

static void rtl_ack_events(struct rtl8169_private *tp, u32 bits)
F
Francois Romieu 已提交
1261
{
H
Heiner Kallweit 已提交
1262 1263 1264 1265
	if (rtl_is_8125(tp))
		RTL_W32(tp, IntrStatus_8125, bits);
	else
		RTL_W16(tp, IntrStatus, bits);
F
Francois Romieu 已提交
1266 1267 1268 1269
}

static void rtl_irq_disable(struct rtl8169_private *tp)
{
H
Heiner Kallweit 已提交
1270 1271 1272 1273
	if (rtl_is_8125(tp))
		RTL_W32(tp, IntrMask_8125, 0);
	else
		RTL_W16(tp, IntrMask, 0);
1274 1275
}

1276
static void rtl_irq_enable(struct rtl8169_private *tp)
1277
{
H
Heiner Kallweit 已提交
1278 1279 1280 1281
	if (rtl_is_8125(tp))
		RTL_W32(tp, IntrMask_8125, tp->irq_mask);
	else
		RTL_W16(tp, IntrMask, tp->irq_mask);
1282 1283
}

F
françois romieu 已提交
1284
static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1285
{
F
Francois Romieu 已提交
1286
	rtl_irq_disable(tp);
1287
	rtl_ack_events(tp, 0xffffffff);
1288
	rtl_pci_commit(tp);
L
Linus Torvalds 已提交
1289 1290
}

H
Hayes Wang 已提交
1291 1292
static void rtl_link_chg_patch(struct rtl8169_private *tp)
{
1293
	struct phy_device *phydev = tp->phydev;
H
Hayes Wang 已提交
1294

1295 1296
	if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_38) {
1297
		if (phydev->speed == SPEED_1000) {
1298 1299
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
1300
		} else if (phydev->speed == SPEED_100) {
1301 1302
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
H
Hayes Wang 已提交
1303
		} else {
1304 1305
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f);
H
Hayes Wang 已提交
1306
		}
1307
		rtl_reset_packet_filter(tp);
1308 1309
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_36) {
1310
		if (phydev->speed == SPEED_1000) {
1311 1312
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
1313
		} else {
1314 1315
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f);
1316
		}
1317
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
1318
		if (phydev->speed == SPEED_10) {
1319 1320
			rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060a);
1321
		} else {
1322
			rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000);
1323
		}
H
Hayes Wang 已提交
1324 1325 1326
	}
}

1327 1328 1329
#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)

static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
F
Francois Romieu 已提交
1330 1331
{
	struct rtl8169_private *tp = netdev_priv(dev);
1332 1333

	wol->supported = WAKE_ANY;
1334
	wol->wolopts = tp->saved_wolopts;
1335 1336 1337 1338
}

static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
{
1339
	static const struct {
F
Francois Romieu 已提交
1340 1341 1342 1343 1344 1345 1346 1347
		u32 opt;
		u16 reg;
		u8  mask;
	} cfg[] = {
		{ WAKE_PHY,   Config3, LinkUp },
		{ WAKE_UCAST, Config5, UWF },
		{ WAKE_BCAST, Config5, BWF },
		{ WAKE_MCAST, Config5, MWF },
1348 1349
		{ WAKE_ANY,   Config5, LanWake },
		{ WAKE_MAGIC, Config3, MagicPacket }
F
Francois Romieu 已提交
1350
	};
H
Heiner Kallweit 已提交
1351
	unsigned int i, tmp = ARRAY_SIZE(cfg);
1352
	u8 options;
F
Francois Romieu 已提交
1353

1354
	rtl_unlock_config_regs(tp);
F
Francois Romieu 已提交
1355

1356
	if (rtl_is_8168evl_up(tp)) {
H
Heiner Kallweit 已提交
1357
		tmp--;
1358
		if (wolopts & WAKE_MAGIC)
1359
			rtl_eri_set_bits(tp, 0x0dc, MagicPacket_v2);
1360
		else
1361
			rtl_eri_clear_bits(tp, 0x0dc, MagicPacket_v2);
H
Heiner Kallweit 已提交
1362 1363 1364 1365 1366 1367
	} else if (rtl_is_8125(tp)) {
		tmp--;
		if (wolopts & WAKE_MAGIC)
			r8168_mac_ocp_modify(tp, 0xc0b6, 0, BIT(0));
		else
			r8168_mac_ocp_modify(tp, 0xc0b6, BIT(0), 0);
1368 1369 1370
	}

	for (i = 0; i < tmp; i++) {
1371
		options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
1372
		if (wolopts & cfg[i].opt)
F
Francois Romieu 已提交
1373
			options |= cfg[i].mask;
1374
		RTL_W8(tp, cfg[i].reg, options);
F
Francois Romieu 已提交
1375 1376
	}

1377
	switch (tp->mac_version) {
1378
	case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
1379
		options = RTL_R8(tp, Config1) & ~PMEnable;
1380 1381
		if (wolopts)
			options |= PMEnable;
1382
		RTL_W8(tp, Config1, options);
1383
		break;
1384 1385
	case RTL_GIGA_MAC_VER_34:
	case RTL_GIGA_MAC_VER_37:
1386
	case RTL_GIGA_MAC_VER_39 ... RTL_GIGA_MAC_VER_63:
1387
		options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
1388 1389
		if (wolopts)
			options |= PME_SIGNAL;
1390
		RTL_W8(tp, Config2, options);
1391
		break;
1392 1393
	default:
		break;
1394 1395
	}

1396
	rtl_lock_config_regs(tp);
1397 1398

	device_set_wakeup_enable(tp_to_dev(tp), wolopts);
1399
	rtl_set_d3_pll_down(tp, !wolopts);
1400
	tp->dev->wol_enabled = wolopts ? 1 : 0;
1401 1402 1403 1404 1405
}

static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	struct rtl8169_private *tp = netdev_priv(dev);
1406

1407 1408 1409 1410
	if (wol->wolopts & ~WAKE_ANY)
		return -EINVAL;

	tp->saved_wolopts = wol->wolopts;
1411
	__rtl8169_set_wol(tp, tp->saved_wolopts);
1412

F
Francois Romieu 已提交
1413 1414 1415
	return 0;
}

L
Linus Torvalds 已提交
1416 1417 1418 1419
static void rtl8169_get_drvinfo(struct net_device *dev,
				struct ethtool_drvinfo *info)
{
	struct rtl8169_private *tp = netdev_priv(dev);
1420
	struct rtl_fw *rtl_fw = tp->rtl_fw;
L
Linus Torvalds 已提交
1421

1422
	strlcpy(info->driver, KBUILD_MODNAME, sizeof(info->driver));
1423
	strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
1424
	BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
1425
	if (rtl_fw)
1426 1427
		strlcpy(info->fw_version, rtl_fw->version,
			sizeof(info->fw_version));
L
Linus Torvalds 已提交
1428 1429 1430 1431 1432 1433 1434
}

static int rtl8169_get_regs_len(struct net_device *dev)
{
	return R8169_REGS_SIZE;
}

1435 1436
static netdev_features_t rtl8169_fix_features(struct net_device *dev,
	netdev_features_t features)
L
Linus Torvalds 已提交
1437
{
F
Francois Romieu 已提交
1438 1439
	struct rtl8169_private *tp = netdev_priv(dev);

F
Francois Romieu 已提交
1440
	if (dev->mtu > TD_MSS_MAX)
1441
		features &= ~NETIF_F_ALL_TSO;
L
Linus Torvalds 已提交
1442

1443
	if (dev->mtu > ETH_DATA_LEN &&
1444
	    tp->mac_version > RTL_GIGA_MAC_VER_06)
1445
		features &= ~(NETIF_F_CSUM_MASK | NETIF_F_ALL_TSO);
F
Francois Romieu 已提交
1446

1447
	return features;
L
Linus Torvalds 已提交
1448 1449
}

1450 1451
static void rtl_set_rx_config_features(struct rtl8169_private *tp,
				       netdev_features_t features)
L
Linus Torvalds 已提交
1452
{
1453
	u32 rx_config = RTL_R32(tp, RxConfig);
1454

H
hayeswang 已提交
1455
	if (features & NETIF_F_RXALL)
1456
		rx_config |= RX_CONFIG_ACCEPT_ERR_MASK;
H
hayeswang 已提交
1457
	else
1458
		rx_config &= ~RX_CONFIG_ACCEPT_ERR_MASK;
L
Linus Torvalds 已提交
1459

H
Heiner Kallweit 已提交
1460 1461 1462 1463 1464 1465 1466
	if (rtl_is_8125(tp)) {
		if (features & NETIF_F_HW_VLAN_CTAG_RX)
			rx_config |= RX_VLAN_8125;
		else
			rx_config &= ~RX_VLAN_8125;
	}

1467
	RTL_W32(tp, RxConfig, rx_config);
1468 1469 1470 1471 1472 1473 1474 1475
}

static int rtl8169_set_features(struct net_device *dev,
				netdev_features_t features)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl_set_rx_config_features(tp, features);
1476

H
hayeswang 已提交
1477 1478 1479 1480
	if (features & NETIF_F_RXCSUM)
		tp->cp_cmd |= RxChkSum;
	else
		tp->cp_cmd &= ~RxChkSum;
B
Ben Greear 已提交
1481

H
Heiner Kallweit 已提交
1482 1483 1484 1485 1486 1487
	if (!rtl_is_8125(tp)) {
		if (features & NETIF_F_HW_VLAN_CTAG_RX)
			tp->cp_cmd |= RxVlan;
		else
			tp->cp_cmd &= ~RxVlan;
	}
H
hayeswang 已提交
1488

1489
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1490
	rtl_pci_commit(tp);
L
Linus Torvalds 已提交
1491 1492 1493 1494

	return 0;
}

1495
static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
L
Linus Torvalds 已提交
1496
{
1497
	return (skb_vlan_tag_present(skb)) ?
1498
		TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
L
Linus Torvalds 已提交
1499 1500
}

1501
static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
L
Linus Torvalds 已提交
1502 1503 1504
{
	u32 opts2 = le32_to_cpu(desc->opts2);

1505
	if (opts2 & RxVlanTag)
1506
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
L
Linus Torvalds 已提交
1507 1508 1509 1510 1511
}

static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
			     void *p)
{
1512
	struct rtl8169_private *tp = netdev_priv(dev);
P
Peter Wu 已提交
1513 1514 1515
	u32 __iomem *data = tp->mmio_addr;
	u32 *dw = p;
	int i;
L
Linus Torvalds 已提交
1516

P
Peter Wu 已提交
1517 1518
	for (i = 0; i < R8169_REGS_SIZE; i += 4)
		memcpy_fromio(dw++, data++, 4);
L
Linus Torvalds 已提交
1519 1520
}

1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536
static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
	"tx_packets",
	"rx_packets",
	"tx_errors",
	"rx_errors",
	"rx_missed",
	"align_errors",
	"tx_single_collisions",
	"tx_multi_collisions",
	"unicast",
	"broadcast",
	"multicast",
	"tx_aborted",
	"tx_underrun",
};

1537
static int rtl8169_get_sset_count(struct net_device *dev, int sset)
1538
{
1539 1540 1541 1542 1543 1544
	switch (sset) {
	case ETH_SS_STATS:
		return ARRAY_SIZE(rtl8169_gstrings);
	default:
		return -EOPNOTSUPP;
	}
1545 1546
}

1547
DECLARE_RTL_COND(rtl_counters_cond)
1548
{
1549
	return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
1550 1551
}

1552
static void rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
1553
{
1554
	u32 cmd = lower_32_bits(tp->counters_phys_addr);
1555

1556
	RTL_W32(tp, CounterAddrHigh, upper_32_bits(tp->counters_phys_addr));
1557
	rtl_pci_commit(tp);
1558 1559
	RTL_W32(tp, CounterAddrLow, cmd);
	RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
1560

1561
	rtl_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
1562 1563
}

1564
static void rtl8169_update_counters(struct rtl8169_private *tp)
1565
{
1566 1567
	u8 val = RTL_R8(tp, ChipCmd);

1568 1569
	/*
	 * Some chips are unable to dump tally counters when the receiver
1570
	 * is disabled. If 0xff chip may be in a PCI power-save state.
1571
	 */
1572 1573
	if (val & CmdRxEnb && val != 0xff)
		rtl8169_do_counters(tp, CounterDump);
1574 1575
}

1576
static void rtl8169_init_counter_offsets(struct rtl8169_private *tp)
1577
{
1578
	struct rtl8169_counters *counters = tp->counters;
1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595

	/*
	 * rtl8169_init_counter_offsets is called from rtl_open.  On chip
	 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
	 * reset by a power cycle, while the counter values collected by the
	 * driver are reset at every driver unload/load cycle.
	 *
	 * To make sure the HW values returned by @get_stats64 match the SW
	 * values, we collect the initial values at first open(*) and use them
	 * as offsets to normalize the values returned by @get_stats64.
	 *
	 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
	 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
	 * set at open time by rtl_hw_start.
	 */

	if (tp->tc_offset.inited)
1596
		return;
1597

1598 1599 1600 1601 1602 1603 1604 1605 1606
	if (tp->mac_version >= RTL_GIGA_MAC_VER_19) {
		rtl8169_do_counters(tp, CounterReset);
	} else {
		rtl8169_update_counters(tp);
		tp->tc_offset.tx_errors = counters->tx_errors;
		tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
		tp->tc_offset.tx_aborted = counters->tx_aborted;
		tp->tc_offset.rx_missed = counters->rx_missed;
	}
1607 1608

	tp->tc_offset.inited = true;
1609 1610
}

1611 1612 1613 1614
static void rtl8169_get_ethtool_stats(struct net_device *dev,
				      struct ethtool_stats *stats, u64 *data)
{
	struct rtl8169_private *tp = netdev_priv(dev);
1615
	struct rtl8169_counters *counters;
1616

1617 1618
	counters = tp->counters;
	rtl8169_update_counters(tp);
1619

1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632
	data[0] = le64_to_cpu(counters->tx_packets);
	data[1] = le64_to_cpu(counters->rx_packets);
	data[2] = le64_to_cpu(counters->tx_errors);
	data[3] = le32_to_cpu(counters->rx_errors);
	data[4] = le16_to_cpu(counters->rx_missed);
	data[5] = le16_to_cpu(counters->align_errors);
	data[6] = le32_to_cpu(counters->tx_one_collision);
	data[7] = le32_to_cpu(counters->tx_multi_collision);
	data[8] = le64_to_cpu(counters->rx_unicast);
	data[9] = le64_to_cpu(counters->rx_broadcast);
	data[10] = le32_to_cpu(counters->rx_multicast);
	data[11] = le16_to_cpu(counters->tx_aborted);
	data[12] = le16_to_cpu(counters->tx_underun);
1633 1634
}

1635 1636 1637 1638
static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
{
	switch(stringset) {
	case ETH_SS_STATS:
1639
		memcpy(data, rtl8169_gstrings, sizeof(rtl8169_gstrings));
1640 1641 1642 1643
		break;
	}
}

1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674
/*
 * Interrupt coalescing
 *
 * > 1 - the availability of the IntrMitigate (0xe2) register through the
 * >     8169, 8168 and 810x line of chipsets
 *
 * 8169, 8168, and 8136(810x) serial chipsets support it.
 *
 * > 2 - the Tx timer unit at gigabit speed
 *
 * The unit of the timer depends on both the speed and the setting of CPlusCmd
 * (0xe0) bit 1 and bit 0.
 *
 * For 8169
 * bit[1:0] \ speed        1000M           100M            10M
 * 0 0                     320ns           2.56us          40.96us
 * 0 1                     2.56us          20.48us         327.7us
 * 1 0                     5.12us          40.96us         655.4us
 * 1 1                     10.24us         81.92us         1.31ms
 *
 * For the other
 * bit[1:0] \ speed        1000M           100M            10M
 * 0 0                     5us             2.56us          40.96us
 * 0 1                     40us            20.48us         327.7us
 * 1 0                     80us            40.96us         655.4us
 * 1 1                     160us           81.92us         1.31ms
 */

/* rx/tx scale factors for all CPlusCmd[0:1] cases */
struct rtl_coalesce_info {
	u32 speed;
1675
	u32 scale_nsecs[4];
1676 1677
};

1678 1679 1680
/* produce array with base delay *1, *8, *8*2, *8*2*2 */
#define COALESCE_DELAY(d) { (d), 8 * (d), 16 * (d), 32 * (d) }

1681
static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
1682
	{ SPEED_1000,	COALESCE_DELAY(320) },
1683 1684
	{ SPEED_100,	COALESCE_DELAY(2560) },
	{ SPEED_10,	COALESCE_DELAY(40960) },
1685 1686 1687 1688
	{ 0 },
};

static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
1689
	{ SPEED_1000,	COALESCE_DELAY(5000) },
1690 1691
	{ SPEED_100,	COALESCE_DELAY(2560) },
	{ SPEED_10,	COALESCE_DELAY(40960) },
1692 1693
	{ 0 },
};
1694
#undef COALESCE_DELAY
1695 1696

/* get rx/tx scale vector corresponding to current speed */
1697 1698
static const struct rtl_coalesce_info *
rtl_coalesce_info(struct rtl8169_private *tp)
1699 1700 1701
{
	const struct rtl_coalesce_info *ci;

1702 1703 1704 1705
	if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
		ci = rtl_coalesce_info_8169;
	else
		ci = rtl_coalesce_info_8168_8136;
1706

1707 1708 1709 1710
	/* if speed is unknown assume highest one */
	if (tp->phydev->speed == SPEED_UNKNOWN)
		return ci;

1711 1712
	for (; ci->speed; ci++) {
		if (tp->phydev->speed == ci->speed)
1713 1714 1715 1716 1717 1718
			return ci;
	}

	return ERR_PTR(-ELNRNG);
}

1719 1720 1721 1722
static int rtl_get_coalesce(struct net_device *dev,
			    struct ethtool_coalesce *ec,
			    struct kernel_ethtool_coalesce *kernel_coal,
			    struct netlink_ext_ack *extack)
1723 1724 1725
{
	struct rtl8169_private *tp = netdev_priv(dev);
	const struct rtl_coalesce_info *ci;
1726 1727
	u32 scale, c_us, c_fr;
	u16 intrmit;
1728

H
Heiner Kallweit 已提交
1729 1730 1731
	if (rtl_is_8125(tp))
		return -EOPNOTSUPP;

1732 1733 1734
	memset(ec, 0, sizeof(*ec));

	/* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
1735
	ci = rtl_coalesce_info(tp);
1736 1737 1738
	if (IS_ERR(ci))
		return PTR_ERR(ci);

1739
	scale = ci->scale_nsecs[tp->cp_cmd & INTT_MASK];
1740

1741
	intrmit = RTL_R16(tp, IntrMitigate);
1742

1743 1744
	c_us = FIELD_GET(RTL_COALESCE_TX_USECS, intrmit);
	ec->tx_coalesce_usecs = DIV_ROUND_UP(c_us * scale, 1000);
1745

1746 1747 1748 1749 1750 1751 1752 1753 1754
	c_fr = FIELD_GET(RTL_COALESCE_TX_FRAMES, intrmit);
	/* ethtool_coalesce states usecs and max_frames must not both be 0 */
	ec->tx_max_coalesced_frames = (c_us || c_fr) ? c_fr * 4 : 1;

	c_us = FIELD_GET(RTL_COALESCE_RX_USECS, intrmit);
	ec->rx_coalesce_usecs = DIV_ROUND_UP(c_us * scale, 1000);

	c_fr = FIELD_GET(RTL_COALESCE_RX_FRAMES, intrmit);
	ec->rx_max_coalesced_frames = (c_us || c_fr) ? c_fr * 4 : 1;
1755 1756 1757 1758

	return 0;
}

1759 1760
/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, usec) */
static int rtl_coalesce_choose_scale(struct rtl8169_private *tp, u32 usec,
1761
				     u16 *cp01)
1762 1763 1764 1765
{
	const struct rtl_coalesce_info *ci;
	u16 i;

1766
	ci = rtl_coalesce_info(tp);
1767
	if (IS_ERR(ci))
1768
		return PTR_ERR(ci);
1769 1770

	for (i = 0; i < 4; i++) {
1771
		if (usec <= ci->scale_nsecs[i] * RTL_COALESCE_T_MAX / 1000U) {
1772
			*cp01 = i;
1773
			return ci->scale_nsecs[i];
1774 1775 1776
		}
	}

1777
	return -ERANGE;
1778 1779
}

1780 1781 1782 1783
static int rtl_set_coalesce(struct net_device *dev,
			    struct ethtool_coalesce *ec,
			    struct kernel_ethtool_coalesce *kernel_coal,
			    struct netlink_ext_ack *extack)
1784 1785
{
	struct rtl8169_private *tp = netdev_priv(dev);
1786 1787 1788
	u32 tx_fr = ec->tx_max_coalesced_frames;
	u32 rx_fr = ec->rx_max_coalesced_frames;
	u32 coal_usec_max, units;
1789
	u16 w = 0, cp01 = 0;
1790
	int scale;
1791

H
Heiner Kallweit 已提交
1792 1793 1794
	if (rtl_is_8125(tp))
		return -EOPNOTSUPP;

1795 1796 1797
	if (rx_fr > RTL_COALESCE_FRAME_MAX || tx_fr > RTL_COALESCE_FRAME_MAX)
		return -ERANGE;

1798 1799
	coal_usec_max = max(ec->rx_coalesce_usecs, ec->tx_coalesce_usecs);
	scale = rtl_coalesce_choose_scale(tp, coal_usec_max, &cp01);
1800 1801
	if (scale < 0)
		return scale;
1802

1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816
	/* Accept max_frames=1 we returned in rtl_get_coalesce. Accept it
	 * not only when usecs=0 because of e.g. the following scenario:
	 *
	 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
	 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
	 * - then user does `ethtool -C eth0 rx-usecs 100`
	 *
	 * Since ethtool sends to kernel whole ethtool_coalesce settings,
	 * if we want to ignore rx_frames then it has to be set to 0.
	 */
	if (rx_fr == 1)
		rx_fr = 0;
	if (tx_fr == 1)
		tx_fr = 0;
1817

1818 1819 1820 1821 1822
	/* HW requires time limit to be set if frame limit is set */
	if ((tx_fr && !ec->tx_coalesce_usecs) ||
	    (rx_fr && !ec->rx_coalesce_usecs))
		return -EINVAL;

1823 1824
	w |= FIELD_PREP(RTL_COALESCE_TX_FRAMES, DIV_ROUND_UP(tx_fr, 4));
	w |= FIELD_PREP(RTL_COALESCE_RX_FRAMES, DIV_ROUND_UP(rx_fr, 4));
1825

1826 1827 1828 1829
	units = DIV_ROUND_UP(ec->tx_coalesce_usecs * 1000U, scale);
	w |= FIELD_PREP(RTL_COALESCE_TX_USECS, units);
	units = DIV_ROUND_UP(ec->rx_coalesce_usecs * 1000U, scale);
	w |= FIELD_PREP(RTL_COALESCE_RX_USECS, units);
1830

1831
	RTL_W16(tp, IntrMitigate, w);
1832

1833 1834 1835 1836 1837 1838 1839 1840 1841
	/* Meaning of PktCntrDisable bit changed from RTL8168e-vl */
	if (rtl_is_8168evl_up(tp)) {
		if (!rx_fr && !tx_fr)
			/* disable packet counter */
			tp->cp_cmd |= PktCntrDisable;
		else
			tp->cp_cmd &= ~PktCntrDisable;
	}

1842
	tp->cp_cmd = (tp->cp_cmd & ~INTT_MASK) | cp01;
1843
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1844
	rtl_pci_commit(tp);
1845 1846 1847 1848

	return 0;
}

1849 1850 1851 1852
static int rtl8169_get_eee(struct net_device *dev, struct ethtool_eee *data)
{
	struct rtl8169_private *tp = netdev_priv(dev);

1853 1854 1855
	if (!rtl_supports_eee(tp))
		return -EOPNOTSUPP;

1856
	return phy_ethtool_get_eee(tp->phydev, data);
1857 1858 1859 1860 1861
}

static int rtl8169_set_eee(struct net_device *dev, struct ethtool_eee *data)
{
	struct rtl8169_private *tp = netdev_priv(dev);
1862 1863 1864 1865
	int ret;

	if (!rtl_supports_eee(tp))
		return -EOPNOTSUPP;
1866

1867
	ret = phy_ethtool_set_eee(tp->phydev, data);
1868 1869 1870 1871

	if (!ret)
		tp->eee_adv = phy_read_mmd(dev->phydev, MDIO_MMD_AN,
					   MDIO_AN_EEE_ADV);
1872
	return ret;
1873 1874
}

1875 1876 1877 1878 1879 1880 1881 1882 1883
static void rtl8169_get_ringparam(struct net_device *dev,
				  struct ethtool_ringparam *data)
{
	data->rx_max_pending = NUM_RX_DESC;
	data->rx_pending = NUM_RX_DESC;
	data->tx_max_pending = NUM_TX_DESC;
	data->tx_pending = NUM_TX_DESC;
}

1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909
static void rtl8169_get_pauseparam(struct net_device *dev,
				   struct ethtool_pauseparam *data)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	bool tx_pause, rx_pause;

	phy_get_pause(tp->phydev, &tx_pause, &rx_pause);

	data->autoneg = tp->phydev->autoneg;
	data->tx_pause = tx_pause ? 1 : 0;
	data->rx_pause = rx_pause ? 1 : 0;
}

static int rtl8169_set_pauseparam(struct net_device *dev,
				  struct ethtool_pauseparam *data)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	if (dev->mtu > ETH_DATA_LEN)
		return -EOPNOTSUPP;

	phy_set_asym_pause(tp->phydev, data->rx_pause, data->tx_pause);

	return 0;
}

1910
static const struct ethtool_ops rtl8169_ethtool_ops = {
1911 1912
	.supported_coalesce_params = ETHTOOL_COALESCE_USECS |
				     ETHTOOL_COALESCE_MAX_FRAMES,
L
Linus Torvalds 已提交
1913 1914 1915
	.get_drvinfo		= rtl8169_get_drvinfo,
	.get_regs_len		= rtl8169_get_regs_len,
	.get_link		= ethtool_op_get_link,
1916 1917
	.get_coalesce		= rtl_get_coalesce,
	.set_coalesce		= rtl_set_coalesce,
L
Linus Torvalds 已提交
1918
	.get_regs		= rtl8169_get_regs,
F
Francois Romieu 已提交
1919 1920
	.get_wol		= rtl8169_get_wol,
	.set_wol		= rtl8169_set_wol,
1921
	.get_strings		= rtl8169_get_strings,
1922
	.get_sset_count		= rtl8169_get_sset_count,
1923
	.get_ethtool_stats	= rtl8169_get_ethtool_stats,
1924
	.get_ts_info		= ethtool_op_get_ts_info,
1925
	.nway_reset		= phy_ethtool_nway_reset,
1926 1927
	.get_eee		= rtl8169_get_eee,
	.set_eee		= rtl8169_set_eee,
1928 1929
	.get_link_ksettings	= phy_ethtool_get_link_ksettings,
	.set_link_ksettings	= phy_ethtool_set_link_ksettings,
1930
	.get_ringparam		= rtl8169_get_ringparam,
1931 1932
	.get_pauseparam		= rtl8169_get_pauseparam,
	.set_pauseparam		= rtl8169_set_pauseparam,
L
Linus Torvalds 已提交
1933 1934
};

1935 1936
static void rtl_enable_eee(struct rtl8169_private *tp)
{
1937
	struct phy_device *phydev = tp->phydev;
1938 1939 1940 1941 1942 1943 1944
	int adv;

	/* respect EEE advertisement the user may have set */
	if (tp->eee_adv >= 0)
		adv = tp->eee_adv;
	else
		adv = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_PCS_EEE_ABLE);
1945

1946 1947
	if (adv >= 0)
		phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV, adv);
1948 1949
}

1950
static enum mac_version rtl8169_get_mac_version(u16 xid, bool gmii)
L
Linus Torvalds 已提交
1951
{
1952 1953 1954 1955 1956
	/*
	 * The driver currently handles the 8168Bf and the 8168Be identically
	 * but they can be identified more specifically through the test below
	 * if needed:
	 *
1957
	 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
F
Francois Romieu 已提交
1958 1959 1960
	 *
	 * Same thing for the 8101Eb and the 8101Ec:
	 *
1961
	 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
1962
	 */
1963
	static const struct rtl_mac_info {
1964 1965
		u16 mask;
		u16 val;
1966
		enum mac_version ver;
L
Linus Torvalds 已提交
1967
	} mac_info[] = {
1968 1969 1970 1971
		/* 8125B family. */
		{ 0x7cf, 0x641,	RTL_GIGA_MAC_VER_63 },

		/* 8125A family. */
H
Heiner Kallweit 已提交
1972 1973 1974
		{ 0x7cf, 0x608,	RTL_GIGA_MAC_VER_60 },
		{ 0x7c8, 0x608,	RTL_GIGA_MAC_VER_61 },

H
Heiner Kallweit 已提交
1975
		/* RTL8117 */
1976
		{ 0x7cf, 0x54b,	RTL_GIGA_MAC_VER_53 },
H
Heiner Kallweit 已提交
1977 1978
		{ 0x7cf, 0x54a,	RTL_GIGA_MAC_VER_52 },

C
Chun-Hao Lin 已提交
1979
		/* 8168EP family. */
1980
		{ 0x7cf, 0x502,	RTL_GIGA_MAC_VER_51 },
1981 1982 1983 1984 1985
		/* It seems this chip version never made it to
		 * the wild. Let's disable detection.
		 * { 0x7cf, 0x501,      RTL_GIGA_MAC_VER_50 },
		 * { 0x7cf, 0x500,      RTL_GIGA_MAC_VER_49 },
		 */
C
Chun-Hao Lin 已提交
1986

1987
		/* 8168H family. */
1988
		{ 0x7cf, 0x541,	RTL_GIGA_MAC_VER_46 },
1989 1990 1991 1992
		/* It seems this chip version never made it to
		 * the wild. Let's disable detection.
		 * { 0x7cf, 0x540,	RTL_GIGA_MAC_VER_45 },
		 */
1993

H
Hayes Wang 已提交
1994
		/* 8168G family. */
1995 1996
		{ 0x7cf, 0x5c8,	RTL_GIGA_MAC_VER_44 },
		{ 0x7cf, 0x509,	RTL_GIGA_MAC_VER_42 },
1997 1998 1999 2000
		/* It seems this chip version never made it to
		 * the wild. Let's disable detection.
		 * { 0x7cf, 0x4c1,	RTL_GIGA_MAC_VER_41 },
		 */
2001
		{ 0x7cf, 0x4c0,	RTL_GIGA_MAC_VER_40 },
H
Hayes Wang 已提交
2002

2003
		/* 8168F family. */
2004 2005 2006
		{ 0x7c8, 0x488,	RTL_GIGA_MAC_VER_38 },
		{ 0x7cf, 0x481,	RTL_GIGA_MAC_VER_36 },
		{ 0x7cf, 0x480,	RTL_GIGA_MAC_VER_35 },
2007

H
hayeswang 已提交
2008
		/* 8168E family. */
2009 2010 2011
		{ 0x7c8, 0x2c8,	RTL_GIGA_MAC_VER_34 },
		{ 0x7cf, 0x2c1,	RTL_GIGA_MAC_VER_32 },
		{ 0x7c8, 0x2c0,	RTL_GIGA_MAC_VER_33 },
H
hayeswang 已提交
2012

F
Francois Romieu 已提交
2013
		/* 8168D family. */
2014 2015
		{ 0x7cf, 0x281,	RTL_GIGA_MAC_VER_25 },
		{ 0x7c8, 0x280,	RTL_GIGA_MAC_VER_26 },
F
Francois Romieu 已提交
2016

F
françois romieu 已提交
2017
		/* 8168DP family. */
2018
		/* It seems this early RTL8168dp version never made it to
2019
		 * the wild. Support has been removed.
2020 2021
		 * { 0x7cf, 0x288,      RTL_GIGA_MAC_VER_27 },
		 */
2022 2023
		{ 0x7cf, 0x28a,	RTL_GIGA_MAC_VER_28 },
		{ 0x7cf, 0x28b,	RTL_GIGA_MAC_VER_31 },
F
françois romieu 已提交
2024

2025
		/* 8168C family. */
2026 2027 2028 2029 2030 2031 2032
		{ 0x7cf, 0x3c9,	RTL_GIGA_MAC_VER_23 },
		{ 0x7cf, 0x3c8,	RTL_GIGA_MAC_VER_18 },
		{ 0x7c8, 0x3c8,	RTL_GIGA_MAC_VER_24 },
		{ 0x7cf, 0x3c0,	RTL_GIGA_MAC_VER_19 },
		{ 0x7cf, 0x3c2,	RTL_GIGA_MAC_VER_20 },
		{ 0x7cf, 0x3c3,	RTL_GIGA_MAC_VER_21 },
		{ 0x7c8, 0x3c0,	RTL_GIGA_MAC_VER_22 },
F
Francois Romieu 已提交
2033 2034

		/* 8168B family. */
2035 2036 2037
		{ 0x7cf, 0x380,	RTL_GIGA_MAC_VER_12 },
		{ 0x7c8, 0x380,	RTL_GIGA_MAC_VER_17 },
		{ 0x7c8, 0x300,	RTL_GIGA_MAC_VER_11 },
F
Francois Romieu 已提交
2038 2039

		/* 8101 family. */
2040 2041 2042 2043 2044 2045 2046 2047 2048
		{ 0x7c8, 0x448,	RTL_GIGA_MAC_VER_39 },
		{ 0x7c8, 0x440,	RTL_GIGA_MAC_VER_37 },
		{ 0x7cf, 0x409,	RTL_GIGA_MAC_VER_29 },
		{ 0x7c8, 0x408,	RTL_GIGA_MAC_VER_30 },
		{ 0x7cf, 0x349,	RTL_GIGA_MAC_VER_08 },
		{ 0x7cf, 0x249,	RTL_GIGA_MAC_VER_08 },
		{ 0x7cf, 0x348,	RTL_GIGA_MAC_VER_07 },
		{ 0x7cf, 0x248,	RTL_GIGA_MAC_VER_07 },
		{ 0x7cf, 0x340,	RTL_GIGA_MAC_VER_13 },
2049
		{ 0x7cf, 0x240,	RTL_GIGA_MAC_VER_14 },
2050 2051 2052 2053 2054
		{ 0x7cf, 0x343,	RTL_GIGA_MAC_VER_10 },
		{ 0x7cf, 0x342,	RTL_GIGA_MAC_VER_16 },
		{ 0x7c8, 0x348,	RTL_GIGA_MAC_VER_09 },
		{ 0x7c8, 0x248,	RTL_GIGA_MAC_VER_09 },
		{ 0x7c8, 0x340,	RTL_GIGA_MAC_VER_16 },
2055 2056 2057 2058 2059 2060
		/* FIXME: where did these entries come from ? -- FR
		 * Not even r8101 vendor driver knows these id's,
		 * so let's disable detection for now. -- HK
		 * { 0xfc8, 0x388,	RTL_GIGA_MAC_VER_13 },
		 * { 0xfc8, 0x308,	RTL_GIGA_MAC_VER_13 },
		 */
F
Francois Romieu 已提交
2061 2062

		/* 8110 family. */
2063 2064 2065 2066 2067
		{ 0xfc8, 0x980,	RTL_GIGA_MAC_VER_06 },
		{ 0xfc8, 0x180,	RTL_GIGA_MAC_VER_05 },
		{ 0xfc8, 0x100,	RTL_GIGA_MAC_VER_04 },
		{ 0xfc8, 0x040,	RTL_GIGA_MAC_VER_03 },
		{ 0xfc8, 0x008,	RTL_GIGA_MAC_VER_02 },
F
Francois Romieu 已提交
2068

2069
		/* Catch-all */
2070
		{ 0x000, 0x000,	RTL_GIGA_MAC_NONE   }
2071 2072
	};
	const struct rtl_mac_info *p = mac_info;
2073
	enum mac_version ver;
L
Linus Torvalds 已提交
2074

2075
	while ((xid & p->mask) != p->val)
L
Linus Torvalds 已提交
2076
		p++;
2077 2078 2079 2080 2081 2082 2083 2084 2085
	ver = p->ver;

	if (ver != RTL_GIGA_MAC_NONE && !gmii) {
		if (ver == RTL_GIGA_MAC_VER_42)
			ver = RTL_GIGA_MAC_VER_43;
		else if (ver == RTL_GIGA_MAC_VER_45)
			ver = RTL_GIGA_MAC_VER_47;
		else if (ver == RTL_GIGA_MAC_VER_46)
			ver = RTL_GIGA_MAC_VER_48;
2086
	}
2087 2088

	return ver;
L
Linus Torvalds 已提交
2089 2090
}

2091 2092
static void rtl_release_firmware(struct rtl8169_private *tp)
{
2093
	if (tp->rtl_fw) {
2094
		rtl_fw_release_firmware(tp->rtl_fw);
2095
		kfree(tp->rtl_fw);
2096
		tp->rtl_fw = NULL;
2097
	}
2098 2099
}

H
Heiner Kallweit 已提交
2100
void r8169_apply_firmware(struct rtl8169_private *tp)
2101
{
2102 2103
	int val;

2104
	/* TODO: release firmware if rtl_fw_write_firmware signals failure. */
2105
	if (tp->rtl_fw) {
2106
		rtl_fw_write_firmware(tp, tp->rtl_fw);
2107 2108
		/* At least one firmware doesn't reset tp->ocp_base. */
		tp->ocp_base = OCP_STD_PHY_BASE;
2109 2110 2111 2112 2113

		/* PHY soft reset may still be in progress */
		phy_read_poll_timeout(tp->phydev, MII_BMCR, val,
				      !(val & BMCR_RESET),
				      50000, 600000, true);
2114
	}
2115 2116
}

2117 2118
static void rtl8168_config_eee_mac(struct rtl8169_private *tp)
{
2119 2120 2121 2122
	/* Adjust EEE LED frequency */
	if (tp->mac_version != RTL_GIGA_MAC_VER_38)
		RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);

2123
	rtl_eri_set_bits(tp, 0x1b0, 0x0003);
2124 2125
}

2126
static void rtl8125a_config_eee_mac(struct rtl8169_private *tp)
2127 2128 2129 2130 2131
{
	r8168_mac_ocp_modify(tp, 0xe040, 0, BIT(1) | BIT(0));
	r8168_mac_ocp_modify(tp, 0xeb62, 0, BIT(2) | BIT(1));
}

2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142
static void rtl8125_set_eee_txidle_timer(struct rtl8169_private *tp)
{
	RTL_W16(tp, EEE_TXIDLE_TIMER_8125, tp->dev->mtu + ETH_HLEN + 0x20);
}

static void rtl8125b_config_eee_mac(struct rtl8169_private *tp)
{
	rtl8125_set_eee_txidle_timer(tp);
	r8168_mac_ocp_modify(tp, 0xe040, 0, BIT(1) | BIT(0));
}

2143
static void rtl_rar_exgmac_set(struct rtl8169_private *tp, const u8 *addr)
2144
{
2145 2146 2147 2148
	rtl_eri_write(tp, 0xe0, ERIAR_MASK_1111, get_unaligned_le32(addr));
	rtl_eri_write(tp, 0xe4, ERIAR_MASK_1111, get_unaligned_le16(addr + 4));
	rtl_eri_write(tp, 0xf0, ERIAR_MASK_1111, get_unaligned_le16(addr) << 16);
	rtl_eri_write(tp, 0xf4, ERIAR_MASK_1111, get_unaligned_le32(addr + 2));
2149 2150
}

H
Heiner Kallweit 已提交
2151
u16 rtl8168h_2_get_adc_bias_ioffset(struct rtl8169_private *tp)
2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166
{
	u16 data1, data2, ioffset;

	r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
	data1 = r8168_mac_ocp_read(tp, 0xdd02);
	data2 = r8168_mac_ocp_read(tp, 0xdd00);

	ioffset = (data2 >> 1) & 0x7ff8;
	ioffset |= data2 & 0x0007;
	if (data1 & BIT(7))
		ioffset |= BIT(15);

	return ioffset;
}

2167 2168
static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
{
2169 2170
	set_bit(flag, tp->wk.flags);
	schedule_work(&tp->wk.work);
2171 2172
}

2173
static void rtl8169_init_phy(struct rtl8169_private *tp)
2174
{
2175
	r8169_hw_phy_config(tp, tp->phydev, tp->mac_version);
2176

2177
	if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
2178 2179
		pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
		pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
2180
		/* set undocumented MAC Reg C+CR Offset 0x82h */
2181
		RTL_W8(tp, 0x82, 0x01);
2182
	}
2183

2184 2185 2186 2187 2188
	if (tp->mac_version == RTL_GIGA_MAC_VER_05 &&
	    tp->pci_dev->subsystem_vendor == PCI_VENDOR_ID_GIGABYTE &&
	    tp->pci_dev->subsystem_device == 0xe000)
		phy_write_paged(tp->phydev, 0x0001, 0x10, 0xf01b);

2189
	/* We may have called phy_speed_down before */
2190
	phy_speed_up(tp->phydev);
2191

2192 2193 2194
	if (rtl_supports_eee(tp))
		rtl_enable_eee(tp);

2195
	genphy_soft_reset(tp->phydev);
2196 2197
}

2198
static void rtl_rar_set(struct rtl8169_private *tp, const u8 *addr)
2199
{
2200
	rtl_unlock_config_regs(tp);
2201

2202
	RTL_W32(tp, MAC4, get_unaligned_le16(addr + 4));
2203
	rtl_pci_commit(tp);
2204

2205
	RTL_W32(tp, MAC0, get_unaligned_le32(addr));
2206
	rtl_pci_commit(tp);
2207

2208 2209
	if (tp->mac_version == RTL_GIGA_MAC_VER_34)
		rtl_rar_exgmac_set(tp, addr);
2210

2211
	rtl_lock_config_regs(tp);
2212 2213 2214 2215 2216
}

static int rtl_set_mac_address(struct net_device *dev, void *p)
{
	struct rtl8169_private *tp = netdev_priv(dev);
2217
	int ret;
2218

2219 2220 2221
	ret = eth_mac_addr(dev, p);
	if (ret)
		return ret;
2222

2223
	rtl_rar_set(tp, dev->dev_addr);
2224 2225 2226 2227

	return 0;
}

2228
static void rtl_wol_enable_rx(struct rtl8169_private *tp)
2229
{
2230
	if (tp->mac_version >= RTL_GIGA_MAC_VER_25)
2231
		RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
2232 2233 2234
			AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
}

2235
static void rtl_prepare_power_down(struct rtl8169_private *tp)
F
françois romieu 已提交
2236
{
H
Heiner Kallweit 已提交
2237
	if (tp->dash_type != RTL_DASH_NONE)
F
françois romieu 已提交
2238 2239
		return;

H
hayeswang 已提交
2240 2241
	if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_33)
2242
		rtl_ephy_write(tp, 0x19, 0xff64);
H
hayeswang 已提交
2243

2244 2245
	if (device_may_wakeup(tp_to_dev(tp))) {
		phy_speed_down(tp->phydev, false);
2246
		rtl_wol_enable_rx(tp);
F
françois romieu 已提交
2247 2248 2249
	}
}

2250 2251 2252
static void rtl_init_rxcfg(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
2253
	case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
2254
	case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
2255
		RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
2256
		break;
2257
	case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
2258 2259
	case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_36:
	case RTL_GIGA_MAC_VER_38:
2260
		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
2261
		break;
2262
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_53:
2263
		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
2264
		break;
2265
	case RTL_GIGA_MAC_VER_60 ... RTL_GIGA_MAC_VER_63:
2266
		RTL_W32(tp, RxConfig, RX_FETCH_DFLT_8125 | RX_DMA_BURST);
H
Heiner Kallweit 已提交
2267
		break;
2268
	default:
2269
		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
2270 2271 2272 2273
		break;
	}
}

2274 2275
static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
{
2276
	tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
2277 2278
}

F
Francois Romieu 已提交
2279 2280
static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
{
2281 2282
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
F
Francois Romieu 已提交
2283 2284 2285 2286
}

static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
{
2287 2288
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
F
Francois Romieu 已提交
2289 2290 2291 2292
}

static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
{
2293
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
F
Francois Romieu 已提交
2294 2295 2296 2297
}

static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
{
2298
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
F
Francois Romieu 已提交
2299 2300 2301 2302
}

static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
{
2303
	RTL_W8(tp, MaxTxPacketSize, 0x24);
2304 2305
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
F
Francois Romieu 已提交
2306 2307 2308 2309
}

static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
{
2310
	RTL_W8(tp, MaxTxPacketSize, 0x3f);
2311 2312
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
F
Francois Romieu 已提交
2313 2314 2315 2316
}

static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
{
2317
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
F
Francois Romieu 已提交
2318 2319 2320 2321
}

static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
{
2322
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
F
Francois Romieu 已提交
2323 2324
}

2325
static void rtl_jumbo_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2326
{
2327
	bool jumbo = tp->dev->mtu > ETH_DATA_LEN;
2328
	int readrq = 4096;
F
Francois Romieu 已提交
2329

H
Heiner Kallweit 已提交
2330 2331 2332 2333
	rtl_unlock_config_regs(tp);
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
2334
		if (jumbo) {
2335
			readrq = 512;
2336 2337 2338 2339
			r8168b_1_hw_jumbo_enable(tp);
		} else {
			r8168b_1_hw_jumbo_disable(tp);
		}
H
Heiner Kallweit 已提交
2340 2341
		break;
	case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_26:
2342
		if (jumbo) {
2343
			readrq = 512;
2344 2345 2346 2347
			r8168c_hw_jumbo_enable(tp);
		} else {
			r8168c_hw_jumbo_disable(tp);
		}
H
Heiner Kallweit 已提交
2348
		break;
2349
	case RTL_GIGA_MAC_VER_28:
2350 2351 2352 2353
		if (jumbo)
			r8168dp_hw_jumbo_enable(tp);
		else
			r8168dp_hw_jumbo_disable(tp);
H
Heiner Kallweit 已提交
2354
		break;
2355
	case RTL_GIGA_MAC_VER_31 ... RTL_GIGA_MAC_VER_33:
2356
		if (jumbo)
2357
			r8168e_hw_jumbo_enable(tp);
2358
		else
2359
			r8168e_hw_jumbo_disable(tp);
H
Heiner Kallweit 已提交
2360
		break;
F
Francois Romieu 已提交
2361 2362 2363
	default:
		break;
	}
H
Heiner Kallweit 已提交
2364
	rtl_lock_config_regs(tp);
2365

2366 2367
	if (pci_is_pcie(tp->pci_dev) && tp->supports_gmii)
		pcie_set_readrq(tp->pci_dev, readrq);
2368 2369

	/* Chip doesn't support pause in jumbo mode */
2370 2371 2372 2373 2374 2375 2376
	if (jumbo) {
		linkmode_clear_bit(ETHTOOL_LINK_MODE_Pause_BIT,
				   tp->phydev->advertising);
		linkmode_clear_bit(ETHTOOL_LINK_MODE_Asym_Pause_BIT,
				   tp->phydev->advertising);
		phy_start_aneg(tp->phydev);
	}
F
Francois Romieu 已提交
2377 2378
}

2379 2380
DECLARE_RTL_COND(rtl_chipcmd_cond)
{
2381
	return RTL_R8(tp, ChipCmd) & CmdReset;
2382 2383
}

2384 2385
static void rtl_hw_reset(struct rtl8169_private *tp)
{
2386
	RTL_W8(tp, ChipCmd, CmdReset);
2387

2388
	rtl_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
2389 2390
}

2391
static void rtl_request_firmware(struct rtl8169_private *tp)
2392
{
2393
	struct rtl_fw *rtl_fw;
2394

2395 2396 2397
	/* firmware loaded already or no firmware available */
	if (tp->rtl_fw || !tp->fw_name)
		return;
2398

2399
	rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
2400
	if (!rtl_fw)
2401
		return;
2402

2403 2404 2405 2406
	rtl_fw->phy_write = rtl_writephy;
	rtl_fw->phy_read = rtl_readphy;
	rtl_fw->mac_mcu_write = mac_mcu_write;
	rtl_fw->mac_mcu_read = mac_mcu_read;
2407 2408
	rtl_fw->fw_name = tp->fw_name;
	rtl_fw->dev = tp_to_dev(tp);
2409

2410 2411 2412 2413
	if (rtl_fw_request_firmware(rtl_fw))
		kfree(rtl_fw);
	else
		tp->rtl_fw = rtl_fw;
2414 2415
}

2416 2417
static void rtl_rx_close(struct rtl8169_private *tp)
{
2418
	RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
2419 2420
}

2421 2422
DECLARE_RTL_COND(rtl_npq_cond)
{
2423
	return RTL_R8(tp, TxPoll) & NPQ;
2424 2425 2426 2427
}

DECLARE_RTL_COND(rtl_txcfg_empty_cond)
{
2428
	return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
2429 2430
}

2431 2432 2433 2434 2435
DECLARE_RTL_COND(rtl_rxtx_empty_cond)
{
	return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
}

2436 2437 2438 2439 2440 2441
DECLARE_RTL_COND(rtl_rxtx_empty_cond_2)
{
	/* IntrMitigate has new functionality on RTL8125 */
	return (RTL_R16(tp, IntrMitigate) & 0x0103) == 0x0103;
}

2442 2443 2444
static void rtl_wait_txrx_fifo_empty(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
2445
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_53:
2446 2447 2448 2449 2450 2451
		rtl_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42);
		rtl_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42);
		break;
	case RTL_GIGA_MAC_VER_60 ... RTL_GIGA_MAC_VER_61:
		rtl_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42);
		break;
2452 2453 2454 2455 2456
	case RTL_GIGA_MAC_VER_63:
		RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
		rtl_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42);
		rtl_loop_wait_high(tp, &rtl_rxtx_empty_cond_2, 100, 42);
		break;
2457 2458 2459 2460 2461
	default:
		break;
	}
}

2462 2463 2464 2465
static void rtl_enable_rxdvgate(struct rtl8169_private *tp)
{
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
	fsleep(2000);
2466
	rtl_wait_txrx_fifo_empty(tp);
2467 2468
}

2469
static void rtl_set_tx_config_registers(struct rtl8169_private *tp)
2470
{
2471 2472 2473
	u32 val = TX_DMA_BURST << TxDMAShift |
		  InterFrameGap << TxInterFrameGapShift;

2474
	if (rtl_is_8168evl_up(tp))
2475 2476 2477
		val |= TXCFG_AUTO_FIFO;

	RTL_W32(tp, TxConfig, val);
2478 2479
}

2480
static void rtl_set_rx_max_size(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
2481
{
2482 2483
	/* Low hurts. Let's disable the filtering. */
	RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
2484 2485
}

2486
static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
2487 2488 2489 2490 2491 2492
{
	/*
	 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
	 * register to be written before TxDescAddrLow to work.
	 * Switching from MMIO to I/O access fixes the issue as well.
	 */
2493 2494 2495 2496
	RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
	RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
	RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
	RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
2497 2498
}

2499
static void rtl8169_set_magic_reg(struct rtl8169_private *tp)
2500
{
2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513
	u32 val;

	if (tp->mac_version == RTL_GIGA_MAC_VER_05)
		val = 0x000fff00;
	else if (tp->mac_version == RTL_GIGA_MAC_VER_06)
		val = 0x00ffff00;
	else
		return;

	if (RTL_R8(tp, Config2) & PCI_Clock_66MHz)
		val |= 0xff;

	RTL_W32(tp, 0x7c, val);
2514 2515
}

2516 2517
static void rtl_set_rx_mode(struct net_device *dev)
{
H
Heiner Kallweit 已提交
2518 2519 2520
	u32 rx_mode = AcceptBroadcast | AcceptMyPhys | AcceptMulticast;
	/* Multicast hash filter */
	u32 mc_filter[2] = { 0xffffffff, 0xffffffff };
2521
	struct rtl8169_private *tp = netdev_priv(dev);
H
Heiner Kallweit 已提交
2522
	u32 tmp;
2523 2524

	if (dev->flags & IFF_PROMISC) {
H
Heiner Kallweit 已提交
2525 2526 2527 2528 2529 2530 2531
		rx_mode |= AcceptAllPhys;
	} else if (netdev_mc_count(dev) > MC_FILTER_LIMIT ||
		   dev->flags & IFF_ALLMULTI ||
		   tp->mac_version == RTL_GIGA_MAC_VER_35) {
		/* accept all multicasts */
	} else if (netdev_mc_empty(dev)) {
		rx_mode &= ~AcceptMulticast;
2532 2533 2534 2535 2536
	} else {
		struct netdev_hw_addr *ha;

		mc_filter[1] = mc_filter[0] = 0;
		netdev_for_each_mc_addr(ha, dev) {
2537
			u32 bit_nr = eth_hw_addr_crc(ha) >> 26;
H
Heiner Kallweit 已提交
2538 2539 2540 2541 2542 2543 2544
			mc_filter[bit_nr >> 5] |= BIT(bit_nr & 31);
		}

		if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
			tmp = mc_filter[0];
			mc_filter[0] = swab32(mc_filter[1]);
			mc_filter[1] = swab32(tmp);
2545 2546 2547
		}
	}

2548 2549
	RTL_W32(tp, MAR0 + 4, mc_filter[1]);
	RTL_W32(tp, MAR0 + 0, mc_filter[0]);
2550

H
Heiner Kallweit 已提交
2551
	tmp = RTL_R32(tp, RxConfig);
2552
	RTL_W32(tp, RxConfig, (tmp & ~RX_CONFIG_ACCEPT_OK_MASK) | rx_mode);
2553 2554
}

2555 2556
DECLARE_RTL_COND(rtl_csiar_cond)
{
2557
	return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
2558 2559
}

2560
static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
2561
{
2562
	u32 func = PCI_FUNC(tp->pci_dev->devfn);
2563

2564 2565
	RTL_W32(tp, CSIDR, value);
	RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
2566
		CSIAR_BYTE_ENABLE | func << 16);
2567

2568
	rtl_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
2569 2570
}

2571
static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
2572
{
2573 2574 2575 2576
	u32 func = PCI_FUNC(tp->pci_dev->devfn);

	RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | func << 16 |
		CSIAR_BYTE_ENABLE);
2577

2578
	return rtl_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
2579
		RTL_R32(tp, CSIDR) : ~0;
2580 2581
}

2582
static void rtl_set_aspm_entry_latency(struct rtl8169_private *tp, u8 val)
H
hayeswang 已提交
2583
{
2584 2585
	struct pci_dev *pdev = tp->pci_dev;
	u32 csi;
H
hayeswang 已提交
2586

2587 2588 2589
	/* According to Realtek the value at config space address 0x070f
	 * controls the L0s/L1 entrance latency. We try standard ECAM access
	 * first and if it fails fall back to CSI.
2590 2591
	 * bit 0..2: L0: 0 = 1us, 1 = 2us .. 6 = 7us, 7 = 7us (no typo)
	 * bit 3..5: L1: 0 = 1us, 1 = 2us .. 6 = 64us, 7 = 64us
2592 2593 2594 2595 2596 2597 2598 2599 2600
	 */
	if (pdev->cfg_size > 0x070f &&
	    pci_write_config_byte(pdev, 0x070f, val) == PCIBIOS_SUCCESSFUL)
		return;

	netdev_notice_once(tp->dev,
		"No native access to PCI extended config space, falling back to CSI\n");
	csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
	rtl_csi_write(tp, 0x070c, csi | val << 24);
H
hayeswang 已提交
2601 2602
}

2603
static void rtl_set_def_aspm_entry_latency(struct rtl8169_private *tp)
2604
{
2605 2606
	/* L0 7us, L1 16us */
	rtl_set_aspm_entry_latency(tp, 0x27);
2607 2608 2609 2610 2611 2612 2613 2614
}

struct ephy_info {
	unsigned int offset;
	u16 mask;
	u16 bits;
};

2615 2616
static void __rtl_ephy_init(struct rtl8169_private *tp,
			    const struct ephy_info *e, int len)
2617 2618 2619 2620
{
	u16 w;

	while (len-- > 0) {
2621 2622
		w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
		rtl_ephy_write(tp, e->offset, w);
2623 2624 2625 2626
		e++;
	}
}

2627 2628
#define rtl_ephy_init(tp, a) __rtl_ephy_init(tp, a, ARRAY_SIZE(a))

2629
static void rtl_disable_clock_request(struct rtl8169_private *tp)
2630
{
2631
	pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
2632
				   PCI_EXP_LNKCTL_CLKREQ_EN);
2633 2634
}

2635
static void rtl_enable_clock_request(struct rtl8169_private *tp)
F
françois romieu 已提交
2636
{
2637
	pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
2638
				 PCI_EXP_LNKCTL_CLKREQ_EN);
F
françois romieu 已提交
2639 2640
}

2641
static void rtl_pcie_state_l2l3_disable(struct rtl8169_private *tp)
H
hayeswang 已提交
2642
{
2643 2644
	/* work around an issue when PCI reset occurs during L2/L3 state */
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Rdy_to_L23);
H
hayeswang 已提交
2645 2646
}

H
Heiner Kallweit 已提交
2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674
static void rtl_enable_exit_l1(struct rtl8169_private *tp)
{
	/* Bits control which events trigger ASPM L1 exit:
	 * Bit 12: rxdv
	 * Bit 11: ltr_msg
	 * Bit 10: txdma_poll
	 * Bit  9: xadm
	 * Bit  8: pktavi
	 * Bit  7: txpla
	 */
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_36:
		rtl_eri_set_bits(tp, 0xd4, 0x1f00);
		break;
	case RTL_GIGA_MAC_VER_37 ... RTL_GIGA_MAC_VER_38:
		rtl_eri_set_bits(tp, 0xd4, 0x0c00);
		break;
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_53:
		rtl_eri_set_bits(tp, 0xd4, 0x1f80);
		break;
	case RTL_GIGA_MAC_VER_60 ... RTL_GIGA_MAC_VER_63:
		r8168_mac_ocp_modify(tp, 0xc0ac, 0, 0x1f80);
		break;
	default:
		break;
	}
}

K
Kai-Heng Feng 已提交
2675 2676
static void rtl_hw_aspm_clkreq_enable(struct rtl8169_private *tp, bool enable)
{
2677 2678
	/* Don't enable ASPM in the chip if OS can't control ASPM */
	if (enable && tp->aspm_manageable) {
K
Kai-Heng Feng 已提交
2679
		RTL_W8(tp, Config5, RTL_R8(tp, Config5) | ASPM_en);
2680
		RTL_W8(tp, Config2, RTL_R8(tp, Config2) | ClkReqEn);
K
Kai-Heng Feng 已提交
2681 2682 2683 2684
	} else {
		RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
		RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
	}
2685 2686

	udelay(10);
K
Kai-Heng Feng 已提交
2687 2688
}

H
Heiner Kallweit 已提交
2689 2690 2691 2692 2693 2694 2695 2696 2697 2698
static void rtl_set_fifo_size(struct rtl8169_private *tp, u16 rx_stat,
			      u16 tx_stat, u16 rx_dyn, u16 tx_dyn)
{
	/* Usage of dynamic vs. static FIFO is controlled by bit
	 * TXCFG_AUTO_FIFO. Exact meaning of FIFO values isn't known.
	 */
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, (rx_stat << 16) | rx_dyn);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, (tx_stat << 16) | tx_dyn);
}

2699 2700 2701 2702 2703 2704 2705 2706
static void rtl8168g_set_pause_thresholds(struct rtl8169_private *tp,
					  u8 low, u8 high)
{
	/* FIFO thresholds for pause flow control */
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, low);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, high);
}

2707
static void rtl_hw_start_8168b(struct rtl8169_private *tp)
2708
{
2709
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
2710 2711
}

2712
static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
2713
{
2714
	RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
2715

2716
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
2717

2718
	rtl_disable_clock_request(tp);
2719 2720
}

2721
static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
2722
{
2723
	static const struct ephy_info e_info_8168cp[] = {
2724 2725 2726 2727 2728 2729 2730
		{ 0x01, 0,	0x0001 },
		{ 0x02, 0x0800,	0x1000 },
		{ 0x03, 0,	0x0042 },
		{ 0x06, 0x0080,	0x0000 },
		{ 0x07, 0,	0x2000 }
	};

2731
	rtl_set_def_aspm_entry_latency(tp);
2732

2733
	rtl_ephy_init(tp, e_info_8168cp);
2734

2735
	__rtl_hw_start_8168cp(tp);
2736 2737
}

2738
static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2739
{
2740
	rtl_set_def_aspm_entry_latency(tp);
F
Francois Romieu 已提交
2741

2742
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
F
Francois Romieu 已提交
2743 2744
}

2745
static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
2746
{
2747
	rtl_set_def_aspm_entry_latency(tp);
2748

2749
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
2750 2751

	/* Magic. */
2752
	RTL_W8(tp, DBG_REG, 0x20);
2753 2754
}

2755
static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
2756
{
2757
	static const struct ephy_info e_info_8168c_1[] = {
2758 2759 2760 2761 2762
		{ 0x02, 0x0800,	0x1000 },
		{ 0x03, 0,	0x0002 },
		{ 0x06, 0x0080,	0x0000 }
	};

2763
	rtl_set_def_aspm_entry_latency(tp);
2764

2765
	RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
2766

2767
	rtl_ephy_init(tp, e_info_8168c_1);
2768

2769
	__rtl_hw_start_8168cp(tp);
2770 2771
}

2772
static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
2773
{
2774
	static const struct ephy_info e_info_8168c_2[] = {
2775
		{ 0x01, 0,	0x0001 },
2776
		{ 0x03, 0x0400,	0x0020 }
2777 2778
	};

2779
	rtl_set_def_aspm_entry_latency(tp);
2780

2781
	rtl_ephy_init(tp, e_info_8168c_2);
2782

2783
	__rtl_hw_start_8168cp(tp);
2784 2785
}

2786
static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
2787
{
2788
	rtl_set_def_aspm_entry_latency(tp);
2789

2790
	__rtl_hw_start_8168cp(tp);
2791 2792
}

2793
static void rtl_hw_start_8168d(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2794
{
2795
	rtl_set_def_aspm_entry_latency(tp);
F
Francois Romieu 已提交
2796

2797
	rtl_disable_clock_request(tp);
F
Francois Romieu 已提交
2798 2799
}

2800
static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
F
françois romieu 已提交
2801 2802
{
	static const struct ephy_info e_info_8168d_4[] = {
2803 2804
		{ 0x0b, 0x0000,	0x0048 },
		{ 0x19, 0x0020,	0x0050 },
2805 2806
		{ 0x0c, 0x0100,	0x0020 },
		{ 0x10, 0x0004,	0x0000 },
F
françois romieu 已提交
2807 2808
	};

2809
	rtl_set_def_aspm_entry_latency(tp);
F
françois romieu 已提交
2810

2811
	rtl_ephy_init(tp, e_info_8168d_4);
F
françois romieu 已提交
2812

2813
	rtl_enable_clock_request(tp);
F
françois romieu 已提交
2814 2815
}

2816
static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
H
hayeswang 已提交
2817
{
H
Hayes Wang 已提交
2818
	static const struct ephy_info e_info_8168e_1[] = {
H
hayeswang 已提交
2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833
		{ 0x00, 0x0200,	0x0100 },
		{ 0x00, 0x0000,	0x0004 },
		{ 0x06, 0x0002,	0x0001 },
		{ 0x06, 0x0000,	0x0030 },
		{ 0x07, 0x0000,	0x2000 },
		{ 0x00, 0x0000,	0x0020 },
		{ 0x03, 0x5800,	0x2000 },
		{ 0x03, 0x0000,	0x0001 },
		{ 0x01, 0x0800,	0x1000 },
		{ 0x07, 0x0000,	0x4000 },
		{ 0x1e, 0x0000,	0x2000 },
		{ 0x19, 0xffff,	0xfe6c },
		{ 0x0a, 0x0000,	0x0040 }
	};

2834
	rtl_set_def_aspm_entry_latency(tp);
H
hayeswang 已提交
2835

2836
	rtl_ephy_init(tp, e_info_8168e_1);
H
hayeswang 已提交
2837

2838
	rtl_disable_clock_request(tp);
H
hayeswang 已提交
2839 2840

	/* Reset tx FIFO pointer */
2841 2842
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
H
hayeswang 已提交
2843

2844
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
H
hayeswang 已提交
2845 2846
}

2847
static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
H
Hayes Wang 已提交
2848 2849 2850
{
	static const struct ephy_info e_info_8168e_2[] = {
		{ 0x09, 0x0000,	0x0080 },
2851 2852 2853
		{ 0x19, 0x0000,	0x0224 },
		{ 0x00, 0x0000,	0x0004 },
		{ 0x0c, 0x3df0,	0x0200 },
H
Hayes Wang 已提交
2854 2855
	};

2856
	rtl_set_def_aspm_entry_latency(tp);
H
Hayes Wang 已提交
2857

2858
	rtl_ephy_init(tp, e_info_8168e_2);
H
Hayes Wang 已提交
2859

2860
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
2861
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_1111, 0x0000);
H
Heiner Kallweit 已提交
2862
	rtl_set_fifo_size(tp, 0x10, 0x10, 0x02, 0x06);
2863 2864 2865
	rtl_eri_set_bits(tp, 0x1d0, BIT(1));
	rtl_reset_packet_filter(tp);
	rtl_eri_set_bits(tp, 0x1b0, BIT(4));
2866 2867
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060);
H
Hayes Wang 已提交
2868

2869
	rtl_disable_clock_request(tp);
2870

2871
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
H
Hayes Wang 已提交
2872

2873 2874
	rtl8168_config_eee_mac(tp);

2875 2876 2877
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
2878 2879

	rtl_hw_aspm_clkreq_enable(tp, true);
H
Hayes Wang 已提交
2880 2881
}

2882
static void rtl_hw_start_8168f(struct rtl8169_private *tp)
2883
{
2884
	rtl_set_def_aspm_entry_latency(tp);
2885

2886
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
2887
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_1111, 0x0000);
H
Heiner Kallweit 已提交
2888
	rtl_set_fifo_size(tp, 0x10, 0x10, 0x02, 0x06);
2889
	rtl_reset_packet_filter(tp);
2890
	rtl_eri_set_bits(tp, 0x1b0, BIT(4));
2891
	rtl_eri_set_bits(tp, 0x1d0, BIT(4) | BIT(1));
2892 2893
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060);
2894

2895
	rtl_disable_clock_request(tp);
2896

2897 2898 2899 2900
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
2901 2902

	rtl8168_config_eee_mac(tp);
2903 2904
}

2905 2906 2907 2908 2909 2910
static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168f_1[] = {
		{ 0x06, 0x00c0,	0x0020 },
		{ 0x08, 0x0001,	0x0002 },
		{ 0x09, 0x0000,	0x0080 },
2911
		{ 0x19, 0x0000,	0x0224 },
2912
		{ 0x00, 0x0000,	0x0008 },
2913
		{ 0x0c, 0x3df0,	0x0200 },
2914 2915 2916 2917
	};

	rtl_hw_start_8168f(tp);

2918
	rtl_ephy_init(tp, e_info_8168f_1);
2919 2920
}

2921 2922 2923 2924 2925
static void rtl_hw_start_8411(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168f_1[] = {
		{ 0x06, 0x00c0,	0x0020 },
		{ 0x0f, 0xffff,	0x5200 },
2926
		{ 0x19, 0x0000,	0x0224 },
2927
		{ 0x00, 0x0000,	0x0008 },
2928
		{ 0x0c, 0x3df0,	0x0200 },
2929 2930 2931
	};

	rtl_hw_start_8168f(tp);
2932
	rtl_pcie_state_l2l3_disable(tp);
2933

2934
	rtl_ephy_init(tp, e_info_8168f_1);
2935 2936
}

2937
static void rtl_hw_start_8168g(struct rtl8169_private *tp)
H
Hayes Wang 已提交
2938
{
H
Heiner Kallweit 已提交
2939
	rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
2940
	rtl8168g_set_pause_thresholds(tp, 0x38, 0x48);
H
Hayes Wang 已提交
2941

2942
	rtl_set_def_aspm_entry_latency(tp);
H
Hayes Wang 已提交
2943

2944
	rtl_reset_packet_filter(tp);
2945
	rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f);
H
Hayes Wang 已提交
2946

2947
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
H
Hayes Wang 已提交
2948

2949 2950
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
H
Hayes Wang 已提交
2951

2952 2953
	rtl8168_config_eee_mac(tp);

2954 2955
	rtl_w0w1_eri(tp, 0x2fc, 0x01, 0x06);
	rtl_eri_clear_bits(tp, 0x1b0, BIT(12));
H
hayeswang 已提交
2956

2957
	rtl_pcie_state_l2l3_disable(tp);
H
Hayes Wang 已提交
2958 2959
}

2960 2961 2962
static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168g_1[] = {
2963 2964
		{ 0x00, 0x0008,	0x0000 },
		{ 0x0c, 0x3ff0,	0x0820 },
2965 2966 2967 2968 2969 2970 2971
		{ 0x1e, 0x0000,	0x0001 },
		{ 0x19, 0x8000,	0x0000 }
	};

	rtl_hw_start_8168g(tp);

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
2972
	rtl_hw_aspm_clkreq_enable(tp, false);
2973
	rtl_ephy_init(tp, e_info_8168g_1);
K
Kai-Heng Feng 已提交
2974
	rtl_hw_aspm_clkreq_enable(tp, true);
2975 2976
}

H
hayeswang 已提交
2977 2978 2979
static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168g_2[] = {
2980 2981 2982 2983 2984 2985 2986 2987 2988
		{ 0x00, 0x0008,	0x0000 },
		{ 0x0c, 0x3ff0,	0x0820 },
		{ 0x19, 0xffff,	0x7c00 },
		{ 0x1e, 0xffff,	0x20eb },
		{ 0x0d, 0xffff,	0x1666 },
		{ 0x00, 0xffff,	0x10a3 },
		{ 0x06, 0xffff,	0xf050 },
		{ 0x04, 0x0000,	0x0010 },
		{ 0x1d, 0x4000,	0x0000 },
H
hayeswang 已提交
2989 2990
	};

2991
	rtl_hw_start_8168g(tp);
H
hayeswang 已提交
2992 2993

	/* disable aspm and clock request before access ephy */
2994
	rtl_hw_aspm_clkreq_enable(tp, false);
2995
	rtl_ephy_init(tp, e_info_8168g_2);
H
hayeswang 已提交
2996 2997
}

H
hayeswang 已提交
2998 2999 3000
static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8411_2[] = {
3001 3002 3003 3004 3005 3006 3007 3008 3009 3010
		{ 0x00, 0x0008,	0x0000 },
		{ 0x0c, 0x37d0,	0x0820 },
		{ 0x1e, 0x0000,	0x0001 },
		{ 0x19, 0x8021,	0x0000 },
		{ 0x1e, 0x0000,	0x2000 },
		{ 0x0d, 0x0100,	0x0200 },
		{ 0x00, 0x0000,	0x0080 },
		{ 0x06, 0x0000,	0x0010 },
		{ 0x04, 0x0000,	0x0010 },
		{ 0x1d, 0x0000,	0x4000 },
H
hayeswang 已提交
3011 3012
	};

3013
	rtl_hw_start_8168g(tp);
H
hayeswang 已提交
3014 3015

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
3016
	rtl_hw_aspm_clkreq_enable(tp, false);
3017
	rtl_ephy_init(tp, e_info_8411_2);
3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154

	/* The following Realtek-provided magic fixes an issue with the RX unit
	 * getting confused after the PHY having been powered-down.
	 */
	r8168_mac_ocp_write(tp, 0xFC28, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC2A, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC2C, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC2E, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC30, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC32, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC34, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC36, 0x0000);
	mdelay(3);
	r8168_mac_ocp_write(tp, 0xFC26, 0x0000);

	r8168_mac_ocp_write(tp, 0xF800, 0xE008);
	r8168_mac_ocp_write(tp, 0xF802, 0xE00A);
	r8168_mac_ocp_write(tp, 0xF804, 0xE00C);
	r8168_mac_ocp_write(tp, 0xF806, 0xE00E);
	r8168_mac_ocp_write(tp, 0xF808, 0xE027);
	r8168_mac_ocp_write(tp, 0xF80A, 0xE04F);
	r8168_mac_ocp_write(tp, 0xF80C, 0xE05E);
	r8168_mac_ocp_write(tp, 0xF80E, 0xE065);
	r8168_mac_ocp_write(tp, 0xF810, 0xC602);
	r8168_mac_ocp_write(tp, 0xF812, 0xBE00);
	r8168_mac_ocp_write(tp, 0xF814, 0x0000);
	r8168_mac_ocp_write(tp, 0xF816, 0xC502);
	r8168_mac_ocp_write(tp, 0xF818, 0xBD00);
	r8168_mac_ocp_write(tp, 0xF81A, 0x074C);
	r8168_mac_ocp_write(tp, 0xF81C, 0xC302);
	r8168_mac_ocp_write(tp, 0xF81E, 0xBB00);
	r8168_mac_ocp_write(tp, 0xF820, 0x080A);
	r8168_mac_ocp_write(tp, 0xF822, 0x6420);
	r8168_mac_ocp_write(tp, 0xF824, 0x48C2);
	r8168_mac_ocp_write(tp, 0xF826, 0x8C20);
	r8168_mac_ocp_write(tp, 0xF828, 0xC516);
	r8168_mac_ocp_write(tp, 0xF82A, 0x64A4);
	r8168_mac_ocp_write(tp, 0xF82C, 0x49C0);
	r8168_mac_ocp_write(tp, 0xF82E, 0xF009);
	r8168_mac_ocp_write(tp, 0xF830, 0x74A2);
	r8168_mac_ocp_write(tp, 0xF832, 0x8CA5);
	r8168_mac_ocp_write(tp, 0xF834, 0x74A0);
	r8168_mac_ocp_write(tp, 0xF836, 0xC50E);
	r8168_mac_ocp_write(tp, 0xF838, 0x9CA2);
	r8168_mac_ocp_write(tp, 0xF83A, 0x1C11);
	r8168_mac_ocp_write(tp, 0xF83C, 0x9CA0);
	r8168_mac_ocp_write(tp, 0xF83E, 0xE006);
	r8168_mac_ocp_write(tp, 0xF840, 0x74F8);
	r8168_mac_ocp_write(tp, 0xF842, 0x48C4);
	r8168_mac_ocp_write(tp, 0xF844, 0x8CF8);
	r8168_mac_ocp_write(tp, 0xF846, 0xC404);
	r8168_mac_ocp_write(tp, 0xF848, 0xBC00);
	r8168_mac_ocp_write(tp, 0xF84A, 0xC403);
	r8168_mac_ocp_write(tp, 0xF84C, 0xBC00);
	r8168_mac_ocp_write(tp, 0xF84E, 0x0BF2);
	r8168_mac_ocp_write(tp, 0xF850, 0x0C0A);
	r8168_mac_ocp_write(tp, 0xF852, 0xE434);
	r8168_mac_ocp_write(tp, 0xF854, 0xD3C0);
	r8168_mac_ocp_write(tp, 0xF856, 0x49D9);
	r8168_mac_ocp_write(tp, 0xF858, 0xF01F);
	r8168_mac_ocp_write(tp, 0xF85A, 0xC526);
	r8168_mac_ocp_write(tp, 0xF85C, 0x64A5);
	r8168_mac_ocp_write(tp, 0xF85E, 0x1400);
	r8168_mac_ocp_write(tp, 0xF860, 0xF007);
	r8168_mac_ocp_write(tp, 0xF862, 0x0C01);
	r8168_mac_ocp_write(tp, 0xF864, 0x8CA5);
	r8168_mac_ocp_write(tp, 0xF866, 0x1C15);
	r8168_mac_ocp_write(tp, 0xF868, 0xC51B);
	r8168_mac_ocp_write(tp, 0xF86A, 0x9CA0);
	r8168_mac_ocp_write(tp, 0xF86C, 0xE013);
	r8168_mac_ocp_write(tp, 0xF86E, 0xC519);
	r8168_mac_ocp_write(tp, 0xF870, 0x74A0);
	r8168_mac_ocp_write(tp, 0xF872, 0x48C4);
	r8168_mac_ocp_write(tp, 0xF874, 0x8CA0);
	r8168_mac_ocp_write(tp, 0xF876, 0xC516);
	r8168_mac_ocp_write(tp, 0xF878, 0x74A4);
	r8168_mac_ocp_write(tp, 0xF87A, 0x48C8);
	r8168_mac_ocp_write(tp, 0xF87C, 0x48CA);
	r8168_mac_ocp_write(tp, 0xF87E, 0x9CA4);
	r8168_mac_ocp_write(tp, 0xF880, 0xC512);
	r8168_mac_ocp_write(tp, 0xF882, 0x1B00);
	r8168_mac_ocp_write(tp, 0xF884, 0x9BA0);
	r8168_mac_ocp_write(tp, 0xF886, 0x1B1C);
	r8168_mac_ocp_write(tp, 0xF888, 0x483F);
	r8168_mac_ocp_write(tp, 0xF88A, 0x9BA2);
	r8168_mac_ocp_write(tp, 0xF88C, 0x1B04);
	r8168_mac_ocp_write(tp, 0xF88E, 0xC508);
	r8168_mac_ocp_write(tp, 0xF890, 0x9BA0);
	r8168_mac_ocp_write(tp, 0xF892, 0xC505);
	r8168_mac_ocp_write(tp, 0xF894, 0xBD00);
	r8168_mac_ocp_write(tp, 0xF896, 0xC502);
	r8168_mac_ocp_write(tp, 0xF898, 0xBD00);
	r8168_mac_ocp_write(tp, 0xF89A, 0x0300);
	r8168_mac_ocp_write(tp, 0xF89C, 0x051E);
	r8168_mac_ocp_write(tp, 0xF89E, 0xE434);
	r8168_mac_ocp_write(tp, 0xF8A0, 0xE018);
	r8168_mac_ocp_write(tp, 0xF8A2, 0xE092);
	r8168_mac_ocp_write(tp, 0xF8A4, 0xDE20);
	r8168_mac_ocp_write(tp, 0xF8A6, 0xD3C0);
	r8168_mac_ocp_write(tp, 0xF8A8, 0xC50F);
	r8168_mac_ocp_write(tp, 0xF8AA, 0x76A4);
	r8168_mac_ocp_write(tp, 0xF8AC, 0x49E3);
	r8168_mac_ocp_write(tp, 0xF8AE, 0xF007);
	r8168_mac_ocp_write(tp, 0xF8B0, 0x49C0);
	r8168_mac_ocp_write(tp, 0xF8B2, 0xF103);
	r8168_mac_ocp_write(tp, 0xF8B4, 0xC607);
	r8168_mac_ocp_write(tp, 0xF8B6, 0xBE00);
	r8168_mac_ocp_write(tp, 0xF8B8, 0xC606);
	r8168_mac_ocp_write(tp, 0xF8BA, 0xBE00);
	r8168_mac_ocp_write(tp, 0xF8BC, 0xC602);
	r8168_mac_ocp_write(tp, 0xF8BE, 0xBE00);
	r8168_mac_ocp_write(tp, 0xF8C0, 0x0C4C);
	r8168_mac_ocp_write(tp, 0xF8C2, 0x0C28);
	r8168_mac_ocp_write(tp, 0xF8C4, 0x0C2C);
	r8168_mac_ocp_write(tp, 0xF8C6, 0xDC00);
	r8168_mac_ocp_write(tp, 0xF8C8, 0xC707);
	r8168_mac_ocp_write(tp, 0xF8CA, 0x1D00);
	r8168_mac_ocp_write(tp, 0xF8CC, 0x8DE2);
	r8168_mac_ocp_write(tp, 0xF8CE, 0x48C1);
	r8168_mac_ocp_write(tp, 0xF8D0, 0xC502);
	r8168_mac_ocp_write(tp, 0xF8D2, 0xBD00);
	r8168_mac_ocp_write(tp, 0xF8D4, 0x00AA);
	r8168_mac_ocp_write(tp, 0xF8D6, 0xE0C0);
	r8168_mac_ocp_write(tp, 0xF8D8, 0xC502);
	r8168_mac_ocp_write(tp, 0xF8DA, 0xBD00);
	r8168_mac_ocp_write(tp, 0xF8DC, 0x0132);

	r8168_mac_ocp_write(tp, 0xFC26, 0x8000);

	r8168_mac_ocp_write(tp, 0xFC2A, 0x0743);
	r8168_mac_ocp_write(tp, 0xFC2C, 0x0801);
	r8168_mac_ocp_write(tp, 0xFC2E, 0x0BE9);
	r8168_mac_ocp_write(tp, 0xFC30, 0x02FD);
	r8168_mac_ocp_write(tp, 0xFC32, 0x0C25);
	r8168_mac_ocp_write(tp, 0xFC34, 0x00A9);
	r8168_mac_ocp_write(tp, 0xFC36, 0x012D);

K
Kai-Heng Feng 已提交
3155
	rtl_hw_aspm_clkreq_enable(tp, true);
H
hayeswang 已提交
3156 3157
}

3158 3159 3160 3161 3162 3163 3164
static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168h_1[] = {
		{ 0x1e, 0x0800,	0x0001 },
		{ 0x1d, 0x0000,	0x0800 },
		{ 0x05, 0xffff,	0x2089 },
		{ 0x06, 0xffff,	0x5881 },
3165
		{ 0x04, 0xffff,	0x854a },
3166 3167
		{ 0x01, 0xffff,	0x068b }
	};
3168
	int rg_saw_cnt;
3169 3170

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
3171
	rtl_hw_aspm_clkreq_enable(tp, false);
3172
	rtl_ephy_init(tp, e_info_8168h_1);
3173

H
Heiner Kallweit 已提交
3174
	rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
3175
	rtl8168g_set_pause_thresholds(tp, 0x38, 0x48);
3176

3177
	rtl_set_def_aspm_entry_latency(tp);
3178

3179
	rtl_reset_packet_filter(tp);
3180

3181
	rtl_eri_set_bits(tp, 0xdc, 0x001c);
3182

3183
	rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);
3184

3185
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
3186

3187 3188
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
3189

3190 3191
	rtl8168_config_eee_mac(tp);

3192 3193
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
3194

3195
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
3196

3197
	rtl_eri_clear_bits(tp, 0x1b0, BIT(12));
3198

3199
	rtl_pcie_state_l2l3_disable(tp);
3200

3201
	rg_saw_cnt = phy_read_paged(tp->phydev, 0x0c42, 0x13) & 0x3fff;
3202 3203 3204 3205 3206
	if (rg_saw_cnt > 0) {
		u16 sw_cnt_1ms_ini;

		sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
		sw_cnt_1ms_ini &= 0x0fff;
3207
		r8168_mac_ocp_modify(tp, 0xd412, 0x0fff, sw_cnt_1ms_ini);
3208 3209
	}

3210 3211 3212 3213
	r8168_mac_ocp_modify(tp, 0xe056, 0x00f0, 0x0070);
	r8168_mac_ocp_modify(tp, 0xe052, 0x6000, 0x8008);
	r8168_mac_ocp_modify(tp, 0xe0d6, 0x01ff, 0x017f);
	r8168_mac_ocp_modify(tp, 0xd420, 0x0fff, 0x047f);
3214 3215 3216 3217 3218

	r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
	r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
	r8168_mac_ocp_write(tp, 0xc094, 0x0000);
	r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
K
Kai-Heng Feng 已提交
3219 3220

	rtl_hw_aspm_clkreq_enable(tp, true);
3221 3222
}

C
Chun-Hao Lin 已提交
3223 3224
static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
{
C
Chun-Hao Lin 已提交
3225 3226
	rtl8168ep_stop_cmac(tp);

H
Heiner Kallweit 已提交
3227
	rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
3228
	rtl8168g_set_pause_thresholds(tp, 0x2f, 0x5f);
C
Chun-Hao Lin 已提交
3229

3230
	rtl_set_def_aspm_entry_latency(tp);
C
Chun-Hao Lin 已提交
3231

3232
	rtl_reset_packet_filter(tp);
C
Chun-Hao Lin 已提交
3233

3234
	rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);
C
Chun-Hao Lin 已提交
3235

3236
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
C
Chun-Hao Lin 已提交
3237

3238 3239
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
C
Chun-Hao Lin 已提交
3240

3241 3242
	rtl8168_config_eee_mac(tp);

3243
	rtl_w0w1_eri(tp, 0x2fc, 0x01, 0x06);
C
Chun-Hao Lin 已提交
3244

3245
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
C
Chun-Hao Lin 已提交
3246

3247
	rtl_pcie_state_l2l3_disable(tp);
C
Chun-Hao Lin 已提交
3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260
}

static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168ep_1[] = {
		{ 0x00, 0xffff,	0x10ab },
		{ 0x06, 0xffff,	0xf030 },
		{ 0x08, 0xffff,	0x2006 },
		{ 0x0d, 0xffff,	0x1666 },
		{ 0x0c, 0x3ff0,	0x0000 }
	};

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
3261
	rtl_hw_aspm_clkreq_enable(tp, false);
3262
	rtl_ephy_init(tp, e_info_8168ep_1);
C
Chun-Hao Lin 已提交
3263 3264

	rtl_hw_start_8168ep(tp);
K
Kai-Heng Feng 已提交
3265 3266

	rtl_hw_aspm_clkreq_enable(tp, true);
C
Chun-Hao Lin 已提交
3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277
}

static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168ep_2[] = {
		{ 0x00, 0xffff,	0x10a3 },
		{ 0x19, 0xffff,	0xfc00 },
		{ 0x1e, 0xffff,	0x20ea }
	};

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
3278
	rtl_hw_aspm_clkreq_enable(tp, false);
3279
	rtl_ephy_init(tp, e_info_8168ep_2);
C
Chun-Hao Lin 已提交
3280 3281 3282

	rtl_hw_start_8168ep(tp);

3283 3284
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
K
Kai-Heng Feng 已提交
3285 3286

	rtl_hw_aspm_clkreq_enable(tp, true);
C
Chun-Hao Lin 已提交
3287 3288 3289 3290 3291
}

static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168ep_3[] = {
3292 3293 3294 3295
		{ 0x00, 0x0000,	0x0080 },
		{ 0x0d, 0x0100,	0x0200 },
		{ 0x19, 0x8021,	0x0000 },
		{ 0x1e, 0x0000,	0x2000 },
C
Chun-Hao Lin 已提交
3296 3297 3298
	};

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
3299
	rtl_hw_aspm_clkreq_enable(tp, false);
3300
	rtl_ephy_init(tp, e_info_8168ep_3);
C
Chun-Hao Lin 已提交
3301 3302 3303

	rtl_hw_start_8168ep(tp);

3304 3305
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
C
Chun-Hao Lin 已提交
3306

3307 3308 3309
	r8168_mac_ocp_modify(tp, 0xd3e2, 0x0fff, 0x0271);
	r8168_mac_ocp_modify(tp, 0xd3e4, 0x00ff, 0x0000);
	r8168_mac_ocp_modify(tp, 0xe860, 0x0000, 0x0080);
K
Kai-Heng Feng 已提交
3310 3311

	rtl_hw_aspm_clkreq_enable(tp, true);
C
Chun-Hao Lin 已提交
3312 3313
}

H
Heiner Kallweit 已提交
3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334
static void rtl_hw_start_8117(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8117[] = {
		{ 0x19, 0x0040,	0x1100 },
		{ 0x59, 0x0040,	0x1100 },
	};
	int rg_saw_cnt;

	rtl8168ep_stop_cmac(tp);

	/* disable aspm and clock request before access ephy */
	rtl_hw_aspm_clkreq_enable(tp, false);
	rtl_ephy_init(tp, e_info_8117);

	rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
	rtl8168g_set_pause_thresholds(tp, 0x2f, 0x5f);

	rtl_set_def_aspm_entry_latency(tp);

	rtl_reset_packet_filter(tp);

H
Heiner Kallweit 已提交
3335
	rtl_eri_set_bits(tp, 0xd4, 0x0010);
H
Heiner Kallweit 已提交
3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350

	rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);

	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);

	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);

	rtl8168_config_eee_mac(tp);

	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);

	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);

3351
	rtl_eri_clear_bits(tp, 0x1b0, BIT(12));
H
Heiner Kallweit 已提交
3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372

	rtl_pcie_state_l2l3_disable(tp);

	rg_saw_cnt = phy_read_paged(tp->phydev, 0x0c42, 0x13) & 0x3fff;
	if (rg_saw_cnt > 0) {
		u16 sw_cnt_1ms_ini;

		sw_cnt_1ms_ini = (16000000 / rg_saw_cnt) & 0x0fff;
		r8168_mac_ocp_modify(tp, 0xd412, 0x0fff, sw_cnt_1ms_ini);
	}

	r8168_mac_ocp_modify(tp, 0xe056, 0x00f0, 0x0070);
	r8168_mac_ocp_write(tp, 0xea80, 0x0003);
	r8168_mac_ocp_modify(tp, 0xe052, 0x0000, 0x0009);
	r8168_mac_ocp_modify(tp, 0xd420, 0x0fff, 0x047f);

	r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
	r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
	r8168_mac_ocp_write(tp, 0xc094, 0x0000);
	r8168_mac_ocp_write(tp, 0xc09e, 0x0000);

3373
	/* firmware is for MAC only */
3374
	r8169_apply_firmware(tp);
3375

H
Heiner Kallweit 已提交
3376 3377 3378
	rtl_hw_aspm_clkreq_enable(tp, true);
}

3379
static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
3380
{
3381
	static const struct ephy_info e_info_8102e_1[] = {
3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392
		{ 0x01,	0, 0x6e65 },
		{ 0x02,	0, 0x091f },
		{ 0x03,	0, 0xc2f9 },
		{ 0x06,	0, 0xafb5 },
		{ 0x07,	0, 0x0e00 },
		{ 0x19,	0, 0xec80 },
		{ 0x01,	0, 0x2e65 },
		{ 0x01,	0, 0x6e65 }
	};
	u8 cfg1;

3393
	rtl_set_def_aspm_entry_latency(tp);
3394

3395
	RTL_W8(tp, DBG_REG, FIX_NAK_1);
3396

3397
	RTL_W8(tp, Config1,
3398
	       LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
3399
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
3400

3401
	cfg1 = RTL_R8(tp, Config1);
3402
	if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
3403
		RTL_W8(tp, Config1, cfg1 & ~LEDS0);
3404

3405
	rtl_ephy_init(tp, e_info_8102e_1);
3406 3407
}

3408
static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
3409
{
3410
	rtl_set_def_aspm_entry_latency(tp);
3411

3412 3413
	RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
3414 3415
}

3416
static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
3417
{
3418
	rtl_hw_start_8102e_2(tp);
3419

3420
	rtl_ephy_write(tp, 0x03, 0xc2f9);
3421 3422
}

3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435
static void rtl_hw_start_8401(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8401[] = {
		{ 0x01,	0xffff, 0x6fe5 },
		{ 0x03,	0xffff, 0x0599 },
		{ 0x06,	0xffff, 0xaf25 },
		{ 0x07,	0xffff, 0x8e68 },
	};

	rtl_ephy_init(tp, e_info_8401);
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
}

3436
static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448
{
	static const struct ephy_info e_info_8105e_1[] = {
		{ 0x07,	0, 0x4000 },
		{ 0x19,	0, 0x0200 },
		{ 0x19,	0, 0x0020 },
		{ 0x1e,	0, 0x2000 },
		{ 0x03,	0, 0x0001 },
		{ 0x19,	0, 0x0100 },
		{ 0x19,	0, 0x0004 },
		{ 0x0a,	0, 0x0020 }
	};

F
Francois Romieu 已提交
3449
	/* Force LAN exit from ASPM if Rx/Tx are not idle */
3450
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
3451

F
Francois Romieu 已提交
3452
	/* Disable Early Tally Counter */
3453
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
3454

3455 3456
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
3457

3458
	rtl_ephy_init(tp, e_info_8105e_1);
H
hayeswang 已提交
3459

3460
	rtl_pcie_state_l2l3_disable(tp);
3461 3462
}

3463
static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
3464
{
3465
	rtl_hw_start_8105e_1(tp);
3466
	rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
3467 3468
}

3469 3470 3471 3472 3473 3474 3475
static void rtl_hw_start_8402(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8402[] = {
		{ 0x19,	0xffff, 0xff64 },
		{ 0x1e,	0, 0x4000 }
	};

3476
	rtl_set_def_aspm_entry_latency(tp);
3477 3478

	/* Force LAN exit from ASPM if Rx/Tx are not idle */
3479
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
3480

3481
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
3482

3483
	rtl_ephy_init(tp, e_info_8402);
3484

H
Heiner Kallweit 已提交
3485
	rtl_set_fifo_size(tp, 0x00, 0x00, 0x02, 0x06);
3486
	rtl_reset_packet_filter(tp);
3487 3488
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
3489
	rtl_w0w1_eri(tp, 0x0d4, 0x0e00, 0xff00);
H
hayeswang 已提交
3490

3491 3492 3493
	/* disable EEE */
	rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000);

3494
	rtl_pcie_state_l2l3_disable(tp);
3495 3496
}

H
Hayes Wang 已提交
3497 3498
static void rtl_hw_start_8106(struct rtl8169_private *tp)
{
K
Kai-Heng Feng 已提交
3499 3500
	rtl_hw_aspm_clkreq_enable(tp, false);

H
Hayes Wang 已提交
3501
	/* Force LAN exit from ASPM if Rx/Tx are not idle */
3502
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
H
Hayes Wang 已提交
3503

3504 3505 3506
	RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
H
hayeswang 已提交
3507

3508 3509
	/* L0 7us, L1 32us - needed to avoid issues with link-up detection */
	rtl_set_aspm_entry_latency(tp, 0x2f);
3510

3511 3512
	rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000);

3513 3514 3515
	/* disable EEE */
	rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000);

3516
	rtl_pcie_state_l2l3_disable(tp);
3517
	rtl_hw_aspm_clkreq_enable(tp, true);
H
Hayes Wang 已提交
3518 3519
}

H
Heiner Kallweit 已提交
3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547
DECLARE_RTL_COND(rtl_mac_ocp_e00e_cond)
{
	return r8168_mac_ocp_read(tp, 0xe00e) & BIT(13);
}

static void rtl_hw_start_8125_common(struct rtl8169_private *tp)
{
	rtl_pcie_state_l2l3_disable(tp);

	RTL_W16(tp, 0x382, 0x221b);
	RTL_W8(tp, 0x4500, 0);
	RTL_W16(tp, 0x4800, 0);

	/* disable UPS */
	r8168_mac_ocp_modify(tp, 0xd40a, 0x0010, 0x0000);

	RTL_W8(tp, Config1, RTL_R8(tp, Config1) & ~0x10);

	r8168_mac_ocp_write(tp, 0xc140, 0xffff);
	r8168_mac_ocp_write(tp, 0xc142, 0xffff);

	r8168_mac_ocp_modify(tp, 0xd3e2, 0x0fff, 0x03a9);
	r8168_mac_ocp_modify(tp, 0xd3e4, 0x00ff, 0x0000);
	r8168_mac_ocp_modify(tp, 0xe860, 0x0000, 0x0080);

	/* disable new tx descriptor format */
	r8168_mac_ocp_modify(tp, 0xeb58, 0x0001, 0x0000);

3548 3549 3550 3551 3552 3553 3554 3555 3556 3557
	if (tp->mac_version == RTL_GIGA_MAC_VER_63)
		r8168_mac_ocp_modify(tp, 0xe614, 0x0700, 0x0200);
	else
		r8168_mac_ocp_modify(tp, 0xe614, 0x0700, 0x0400);

	if (tp->mac_version == RTL_GIGA_MAC_VER_63)
		r8168_mac_ocp_modify(tp, 0xe63e, 0x0c30, 0x0000);
	else
		r8168_mac_ocp_modify(tp, 0xe63e, 0x0c30, 0x0020);

H
Heiner Kallweit 已提交
3558 3559 3560 3561 3562
	r8168_mac_ocp_modify(tp, 0xc0b4, 0x0000, 0x000c);
	r8168_mac_ocp_modify(tp, 0xeb6a, 0x00ff, 0x0033);
	r8168_mac_ocp_modify(tp, 0xeb50, 0x03e0, 0x0040);
	r8168_mac_ocp_modify(tp, 0xe056, 0x00f0, 0x0030);
	r8168_mac_ocp_modify(tp, 0xe040, 0x1000, 0x0000);
3563
	r8168_mac_ocp_modify(tp, 0xea1c, 0x0003, 0x0001);
H
Heiner Kallweit 已提交
3564
	r8168_mac_ocp_modify(tp, 0xe0c0, 0x4f0f, 0x4403);
3565
	r8168_mac_ocp_modify(tp, 0xe052, 0x0080, 0x0068);
H
Heiner Kallweit 已提交
3566
	r8168_mac_ocp_modify(tp, 0xd430, 0x0fff, 0x047f);
3567

H
Heiner Kallweit 已提交
3568 3569 3570 3571 3572 3573 3574 3575
	r8168_mac_ocp_modify(tp, 0xea1c, 0x0004, 0x0000);
	r8168_mac_ocp_modify(tp, 0xeb54, 0x0000, 0x0001);
	udelay(1);
	r8168_mac_ocp_modify(tp, 0xeb54, 0x0001, 0x0000);
	RTL_W16(tp, 0x1880, RTL_R16(tp, 0x1880) & ~0x0030);

	r8168_mac_ocp_write(tp, 0xe098, 0xc302);

3576
	rtl_loop_wait_low(tp, &rtl_mac_ocp_e00e_cond, 1000, 10);
H
Heiner Kallweit 已提交
3577

3578 3579 3580 3581
	if (tp->mac_version == RTL_GIGA_MAC_VER_63)
		rtl8125b_config_eee_mac(tp);
	else
		rtl8125a_config_eee_mac(tp);
3582

H
Heiner Kallweit 已提交
3583 3584 3585 3586
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
	udelay(10);
}

3587
static void rtl_hw_start_8125a_1(struct rtl8169_private *tp)
H
Heiner Kallweit 已提交
3588
{
3589
	static const struct ephy_info e_info_8125a_1[] = {
H
Heiner Kallweit 已提交
3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620
		{ 0x01, 0xffff, 0xa812 },
		{ 0x09, 0xffff, 0x520c },
		{ 0x04, 0xffff, 0xd000 },
		{ 0x0d, 0xffff, 0xf702 },
		{ 0x0a, 0xffff, 0x8653 },
		{ 0x06, 0xffff, 0x001e },
		{ 0x08, 0xffff, 0x3595 },
		{ 0x20, 0xffff, 0x9455 },
		{ 0x21, 0xffff, 0x99ff },
		{ 0x02, 0xffff, 0x6046 },
		{ 0x29, 0xffff, 0xfe00 },
		{ 0x23, 0xffff, 0xab62 },

		{ 0x41, 0xffff, 0xa80c },
		{ 0x49, 0xffff, 0x520c },
		{ 0x44, 0xffff, 0xd000 },
		{ 0x4d, 0xffff, 0xf702 },
		{ 0x4a, 0xffff, 0x8653 },
		{ 0x46, 0xffff, 0x001e },
		{ 0x48, 0xffff, 0x3595 },
		{ 0x60, 0xffff, 0x9455 },
		{ 0x61, 0xffff, 0x99ff },
		{ 0x42, 0xffff, 0x6046 },
		{ 0x69, 0xffff, 0xfe00 },
		{ 0x63, 0xffff, 0xab62 },
	};

	rtl_set_def_aspm_entry_latency(tp);

	/* disable aspm and clock request before access ephy */
	rtl_hw_aspm_clkreq_enable(tp, false);
3621
	rtl_ephy_init(tp, e_info_8125a_1);
H
Heiner Kallweit 已提交
3622 3623

	rtl_hw_start_8125_common(tp);
3624
	rtl_hw_aspm_clkreq_enable(tp, true);
H
Heiner Kallweit 已提交
3625 3626
}

3627
static void rtl_hw_start_8125a_2(struct rtl8169_private *tp)
H
Heiner Kallweit 已提交
3628
{
3629
	static const struct ephy_info e_info_8125a_2[] = {
H
Heiner Kallweit 已提交
3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648
		{ 0x04, 0xffff, 0xd000 },
		{ 0x0a, 0xffff, 0x8653 },
		{ 0x23, 0xffff, 0xab66 },
		{ 0x20, 0xffff, 0x9455 },
		{ 0x21, 0xffff, 0x99ff },
		{ 0x29, 0xffff, 0xfe04 },

		{ 0x44, 0xffff, 0xd000 },
		{ 0x4a, 0xffff, 0x8653 },
		{ 0x63, 0xffff, 0xab66 },
		{ 0x60, 0xffff, 0x9455 },
		{ 0x61, 0xffff, 0x99ff },
		{ 0x69, 0xffff, 0xfe04 },
	};

	rtl_set_def_aspm_entry_latency(tp);

	/* disable aspm and clock request before access ephy */
	rtl_hw_aspm_clkreq_enable(tp, false);
3649
	rtl_ephy_init(tp, e_info_8125a_2);
H
Heiner Kallweit 已提交
3650 3651

	rtl_hw_start_8125_common(tp);
3652
	rtl_hw_aspm_clkreq_enable(tp, true);
H
Heiner Kallweit 已提交
3653 3654
}

3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674
static void rtl_hw_start_8125b(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8125b[] = {
		{ 0x0b, 0xffff, 0xa908 },
		{ 0x1e, 0xffff, 0x20eb },
		{ 0x4b, 0xffff, 0xa908 },
		{ 0x5e, 0xffff, 0x20eb },
		{ 0x22, 0x0030, 0x0020 },
		{ 0x62, 0x0030, 0x0020 },
	};

	rtl_set_def_aspm_entry_latency(tp);
	rtl_hw_aspm_clkreq_enable(tp, false);

	rtl_ephy_init(tp, e_info_8125b);
	rtl_hw_start_8125_common(tp);

	rtl_hw_aspm_clkreq_enable(tp, true);
}

3675 3676 3677 3678 3679 3680 3681
static void rtl_hw_config(struct rtl8169_private *tp)
{
	static const rtl_generic_fct hw_configs[] = {
		[RTL_GIGA_MAC_VER_07] = rtl_hw_start_8102e_1,
		[RTL_GIGA_MAC_VER_08] = rtl_hw_start_8102e_3,
		[RTL_GIGA_MAC_VER_09] = rtl_hw_start_8102e_2,
		[RTL_GIGA_MAC_VER_10] = NULL,
3682 3683
		[RTL_GIGA_MAC_VER_11] = rtl_hw_start_8168b,
		[RTL_GIGA_MAC_VER_12] = rtl_hw_start_8168b,
3684
		[RTL_GIGA_MAC_VER_13] = NULL,
3685
		[RTL_GIGA_MAC_VER_14] = rtl_hw_start_8401,
3686
		[RTL_GIGA_MAC_VER_16] = NULL,
3687
		[RTL_GIGA_MAC_VER_17] = rtl_hw_start_8168b,
3688 3689 3690
		[RTL_GIGA_MAC_VER_18] = rtl_hw_start_8168cp_1,
		[RTL_GIGA_MAC_VER_19] = rtl_hw_start_8168c_1,
		[RTL_GIGA_MAC_VER_20] = rtl_hw_start_8168c_2,
3691
		[RTL_GIGA_MAC_VER_21] = rtl_hw_start_8168c_2,
3692 3693 3694 3695 3696 3697 3698 3699
		[RTL_GIGA_MAC_VER_22] = rtl_hw_start_8168c_4,
		[RTL_GIGA_MAC_VER_23] = rtl_hw_start_8168cp_2,
		[RTL_GIGA_MAC_VER_24] = rtl_hw_start_8168cp_3,
		[RTL_GIGA_MAC_VER_25] = rtl_hw_start_8168d,
		[RTL_GIGA_MAC_VER_26] = rtl_hw_start_8168d,
		[RTL_GIGA_MAC_VER_28] = rtl_hw_start_8168d_4,
		[RTL_GIGA_MAC_VER_29] = rtl_hw_start_8105e_1,
		[RTL_GIGA_MAC_VER_30] = rtl_hw_start_8105e_2,
3700
		[RTL_GIGA_MAC_VER_31] = rtl_hw_start_8168d,
3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720
		[RTL_GIGA_MAC_VER_32] = rtl_hw_start_8168e_1,
		[RTL_GIGA_MAC_VER_33] = rtl_hw_start_8168e_1,
		[RTL_GIGA_MAC_VER_34] = rtl_hw_start_8168e_2,
		[RTL_GIGA_MAC_VER_35] = rtl_hw_start_8168f_1,
		[RTL_GIGA_MAC_VER_36] = rtl_hw_start_8168f_1,
		[RTL_GIGA_MAC_VER_37] = rtl_hw_start_8402,
		[RTL_GIGA_MAC_VER_38] = rtl_hw_start_8411,
		[RTL_GIGA_MAC_VER_39] = rtl_hw_start_8106,
		[RTL_GIGA_MAC_VER_40] = rtl_hw_start_8168g_1,
		[RTL_GIGA_MAC_VER_41] = rtl_hw_start_8168g_1,
		[RTL_GIGA_MAC_VER_42] = rtl_hw_start_8168g_2,
		[RTL_GIGA_MAC_VER_43] = rtl_hw_start_8168g_2,
		[RTL_GIGA_MAC_VER_44] = rtl_hw_start_8411_2,
		[RTL_GIGA_MAC_VER_45] = rtl_hw_start_8168h_1,
		[RTL_GIGA_MAC_VER_46] = rtl_hw_start_8168h_1,
		[RTL_GIGA_MAC_VER_47] = rtl_hw_start_8168h_1,
		[RTL_GIGA_MAC_VER_48] = rtl_hw_start_8168h_1,
		[RTL_GIGA_MAC_VER_49] = rtl_hw_start_8168ep_1,
		[RTL_GIGA_MAC_VER_50] = rtl_hw_start_8168ep_2,
		[RTL_GIGA_MAC_VER_51] = rtl_hw_start_8168ep_3,
H
Heiner Kallweit 已提交
3721
		[RTL_GIGA_MAC_VER_52] = rtl_hw_start_8117,
3722
		[RTL_GIGA_MAC_VER_53] = rtl_hw_start_8117,
3723 3724
		[RTL_GIGA_MAC_VER_60] = rtl_hw_start_8125a_1,
		[RTL_GIGA_MAC_VER_61] = rtl_hw_start_8125a_2,
3725
		[RTL_GIGA_MAC_VER_63] = rtl_hw_start_8125b,
3726 3727 3728 3729 3730 3731
	};

	if (hw_configs[tp->mac_version])
		hw_configs[tp->mac_version](tp);
}

H
Heiner Kallweit 已提交
3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742
static void rtl_hw_start_8125(struct rtl8169_private *tp)
{
	int i;

	/* disable interrupt coalescing */
	for (i = 0xa00; i < 0xb00; i += 4)
		RTL_W32(tp, i, 0);

	rtl_hw_config(tp);
}

3743
static void rtl_hw_start_8168(struct rtl8169_private *tp)
3744
{
3745 3746 3747 3748
	if (rtl_is_8168evl_up(tp))
		RTL_W8(tp, MaxTxPacketSize, EarlySize);
	else
		RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
H
hayeswang 已提交
3749

3750
	rtl_hw_config(tp);
3751 3752 3753

	/* disable interrupt coalescing */
	RTL_W16(tp, IntrMitigate, 0x0000);
L
Linus Torvalds 已提交
3754 3755
}

3756 3757 3758 3759 3760 3761 3762
static void rtl_hw_start_8169(struct rtl8169_private *tp)
{
	RTL_W8(tp, EarlyTxThres, NoEarlyTx);

	tp->cp_cmd |= PCIMulRW;

	if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
H
Heiner Kallweit 已提交
3763 3764
	    tp->mac_version == RTL_GIGA_MAC_VER_03)
		tp->cp_cmd |= EnAnaPLL;
3765 3766 3767

	RTL_W16(tp, CPlusCmd, tp->cp_cmd);

3768
	rtl8169_set_magic_reg(tp);
3769

3770 3771
	/* disable interrupt coalescing */
	RTL_W16(tp, IntrMitigate, 0x0000);
3772 3773 3774 3775 3776 3777 3778 3779 3780 3781
}

static void rtl_hw_start(struct  rtl8169_private *tp)
{
	rtl_unlock_config_regs(tp);

	RTL_W16(tp, CPlusCmd, tp->cp_cmd);

	if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
		rtl_hw_start_8169(tp);
H
Heiner Kallweit 已提交
3782 3783
	else if (rtl_is_8125(tp))
		rtl_hw_start_8125(tp);
3784 3785 3786
	else
		rtl_hw_start_8168(tp);

H
Heiner Kallweit 已提交
3787
	rtl_enable_exit_l1(tp);
3788 3789 3790 3791
	rtl_set_rx_max_size(tp);
	rtl_set_rx_tx_desc_registers(tp);
	rtl_lock_config_regs(tp);

3792
	rtl_jumbo_config(tp);
3793

3794
	/* Initially a 10 us delay. Turned it into a PCI commit. - FR */
3795 3796
	rtl_pci_commit(tp);

3797 3798 3799
	RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
	rtl_init_rxcfg(tp);
	rtl_set_tx_config_registers(tp);
3800
	rtl_set_rx_config_features(tp, tp->dev->features);
3801 3802 3803 3804
	rtl_set_rx_mode(tp->dev);
	rtl_irq_enable(tp);
}

L
Linus Torvalds 已提交
3805 3806
static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
{
F
Francois Romieu 已提交
3807 3808
	struct rtl8169_private *tp = netdev_priv(dev);

L
Linus Torvalds 已提交
3809
	dev->mtu = new_mtu;
3810
	netdev_update_features(dev);
3811
	rtl_jumbo_config(tp);
3812

3813 3814 3815 3816 3817 3818 3819 3820 3821
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_61:
	case RTL_GIGA_MAC_VER_63:
		rtl8125_set_eee_txidle_timer(tp);
		break;
	default:
		break;
	}

S
Stanislaw Gruszka 已提交
3822
	return 0;
L
Linus Torvalds 已提交
3823 3824
}

3825
static void rtl8169_mark_to_asic(struct RxDesc *desc)
L
Linus Torvalds 已提交
3826 3827 3828
{
	u32 eor = le32_to_cpu(desc->opts1) & RingEnd;

3829
	desc->opts2 = 0;
3830 3831
	/* Force memory writes to complete before releasing descriptor */
	dma_wmb();
3832
	WRITE_ONCE(desc->opts1, cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE));
L
Linus Torvalds 已提交
3833 3834
}

3835 3836
static struct page *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
					  struct RxDesc *desc)
L
Linus Torvalds 已提交
3837
{
H
Heiner Kallweit 已提交
3838
	struct device *d = tp_to_dev(tp);
3839
	int node = dev_to_node(d);
3840 3841
	dma_addr_t mapping;
	struct page *data;
L
Linus Torvalds 已提交
3842

3843
	data = alloc_pages_node(node, GFP_KERNEL, get_order(R8169_RX_BUF_SIZE));
E
Eric Dumazet 已提交
3844 3845
	if (!data)
		return NULL;
3846

3847
	mapping = dma_map_page(d, data, 0, R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
3848
	if (unlikely(dma_mapping_error(d, mapping))) {
3849
		netdev_err(tp->dev, "Failed to map RX DMA!\n");
3850 3851
		__free_pages(data, get_order(R8169_RX_BUF_SIZE));
		return NULL;
3852
	}
L
Linus Torvalds 已提交
3853

3854 3855
	desc->addr = cpu_to_le64(mapping);
	rtl8169_mark_to_asic(desc);
3856

3857
	return data;
L
Linus Torvalds 已提交
3858 3859 3860 3861
}

static void rtl8169_rx_clear(struct rtl8169_private *tp)
{
3862
	int i;
L
Linus Torvalds 已提交
3863

3864 3865 3866 3867 3868 3869
	for (i = 0; i < NUM_RX_DESC && tp->Rx_databuff[i]; i++) {
		dma_unmap_page(tp_to_dev(tp),
			       le64_to_cpu(tp->RxDescArray[i].addr),
			       R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
		__free_pages(tp->Rx_databuff[i], get_order(R8169_RX_BUF_SIZE));
		tp->Rx_databuff[i] = NULL;
3870 3871
		tp->RxDescArray[i].addr = 0;
		tp->RxDescArray[i].opts1 = 0;
L
Linus Torvalds 已提交
3872 3873 3874
	}
}

S
Stanislaw Gruszka 已提交
3875 3876
static int rtl8169_rx_fill(struct rtl8169_private *tp)
{
3877
	int i;
L
Linus Torvalds 已提交
3878

S
Stanislaw Gruszka 已提交
3879
	for (i = 0; i < NUM_RX_DESC; i++) {
3880
		struct page *data;
3881

S
Stanislaw Gruszka 已提交
3882
		data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
E
Eric Dumazet 已提交
3883
		if (!data) {
H
Heiner Kallweit 已提交
3884 3885
			rtl8169_rx_clear(tp);
			return -ENOMEM;
E
Eric Dumazet 已提交
3886 3887
		}
		tp->Rx_databuff[i] = data;
L
Linus Torvalds 已提交
3888 3889
	}

3890 3891
	/* mark as last descriptor in the ring */
	tp->RxDescArray[NUM_RX_DESC - 1].opts1 |= cpu_to_le32(RingEnd);
S
Stanislaw Gruszka 已提交
3892

H
Heiner Kallweit 已提交
3893
	return 0;
L
Linus Torvalds 已提交
3894 3895
}

3896
static int rtl8169_init_ring(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
3897 3898 3899
{
	rtl8169_init_ring_indexes(tp);

3900 3901
	memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
	memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
L
Linus Torvalds 已提交
3902

S
Stanislaw Gruszka 已提交
3903
	return rtl8169_rx_fill(tp);
L
Linus Torvalds 已提交
3904 3905
}

3906
static void rtl8169_unmap_tx_skb(struct rtl8169_private *tp, unsigned int entry)
L
Linus Torvalds 已提交
3907
{
3908 3909
	struct ring_info *tx_skb = tp->tx_skb + entry;
	struct TxDesc *desc = tp->TxDescArray + entry;
L
Linus Torvalds 已提交
3910

3911 3912
	dma_unmap_single(tp_to_dev(tp), le64_to_cpu(desc->addr), tx_skb->len,
			 DMA_TO_DEVICE);
3913 3914
	memset(desc, 0, sizeof(*desc));
	memset(tx_skb, 0, sizeof(*tx_skb));
L
Linus Torvalds 已提交
3915 3916
}

3917 3918
static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
				   unsigned int n)
L
Linus Torvalds 已提交
3919 3920 3921
{
	unsigned int i;

3922 3923
	for (i = 0; i < n; i++) {
		unsigned int entry = (start + i) % NUM_TX_DESC;
L
Linus Torvalds 已提交
3924 3925 3926 3927 3928 3929
		struct ring_info *tx_skb = tp->tx_skb + entry;
		unsigned int len = tx_skb->len;

		if (len) {
			struct sk_buff *skb = tx_skb->skb;

3930
			rtl8169_unmap_tx_skb(tp, entry);
3931
			if (skb)
3932
				dev_consume_skb_any(skb);
L
Linus Torvalds 已提交
3933 3934
		}
	}
3935 3936 3937 3938 3939
}

static void rtl8169_tx_clear(struct rtl8169_private *tp)
{
	rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
3940
	netdev_reset_queue(tp->dev);
L
Linus Torvalds 已提交
3941 3942
}

3943
static void rtl8169_cleanup(struct rtl8169_private *tp, bool going_down)
3944
{
3945 3946
	napi_disable(&tp->napi);

3947
	/* Give a racing hard_start_xmit a few cycles to complete. */
3948
	synchronize_net();
3949 3950 3951 3952 3953 3954

	/* Disable interrupts */
	rtl8169_irq_mask_and_ack(tp);

	rtl_rx_close(tp);

H
Heiner Kallweit 已提交
3955 3956 3957
	if (going_down && tp->dev->wol_enabled)
		goto no_reset;

3958 3959 3960 3961 3962 3963 3964 3965 3966
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl_loop_wait_low(tp, &rtl_npq_cond, 20, 2000);
		break;
	case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
		RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
		rtl_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
		break;
3967
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_63:
3968 3969 3970 3971 3972 3973 3974 3975 3976 3977
		rtl_enable_rxdvgate(tp);
		fsleep(2000);
		break;
	default:
		RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
		fsleep(100);
		break;
	}

	rtl_hw_reset(tp);
H
Heiner Kallweit 已提交
3978
no_reset:
3979 3980 3981 3982
	rtl8169_tx_clear(tp);
	rtl8169_init_ring_indexes(tp);
}

3983
static void rtl_reset_work(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
3984
{
3985
	int i;
L
Linus Torvalds 已提交
3986

3987
	netif_stop_queue(tp->dev);
L
Linus Torvalds 已提交
3988

3989
	rtl8169_cleanup(tp, false);
3990

3991
	for (i = 0; i < NUM_RX_DESC; i++)
3992
		rtl8169_mark_to_asic(tp->RxDescArray + i);
3993

3994
	napi_enable(&tp->napi);
3995
	rtl_hw_start(tp);
L
Linus Torvalds 已提交
3996 3997
}

3998
static void rtl8169_tx_timeout(struct net_device *dev, unsigned int txqueue)
L
Linus Torvalds 已提交
3999
{
4000 4001 4002
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
L
Linus Torvalds 已提交
4003 4004
}

4005 4006
static int rtl8169_tx_map(struct rtl8169_private *tp, const u32 *opts, u32 len,
			  void *addr, unsigned int entry, bool desc_own)
4007
{
4008 4009 4010 4011 4012 4013 4014 4015 4016 4017
	struct TxDesc *txd = tp->TxDescArray + entry;
	struct device *d = tp_to_dev(tp);
	dma_addr_t mapping;
	u32 opts1;
	int ret;

	mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
	ret = dma_mapping_error(d, mapping);
	if (unlikely(ret)) {
		if (net_ratelimit())
4018
			netdev_err(tp->dev, "Failed to map TX data!\n");
4019 4020 4021 4022 4023
		return ret;
	}

	txd->addr = cpu_to_le64(mapping);
	txd->opts2 = cpu_to_le32(opts[1]);
4024

4025
	opts1 = opts[0] | len;
4026
	if (entry == NUM_TX_DESC - 1)
4027 4028 4029 4030
		opts1 |= RingEnd;
	if (desc_own)
		opts1 |= DescOwn;
	txd->opts1 = cpu_to_le32(opts1);
4031

4032 4033 4034
	tp->tx_skb[entry].len = len;

	return 0;
4035 4036
}

L
Linus Torvalds 已提交
4037
static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
4038
			      const u32 *opts, unsigned int entry)
L
Linus Torvalds 已提交
4039 4040
{
	struct skb_shared_info *info = skb_shinfo(skb);
4041
	unsigned int cur_frag;
L
Linus Torvalds 已提交
4042 4043

	for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
E
Eric Dumazet 已提交
4044
		const skb_frag_t *frag = info->frags + cur_frag;
4045 4046
		void *addr = skb_frag_address(frag);
		u32 len = skb_frag_size(frag);
L
Linus Torvalds 已提交
4047 4048 4049

		entry = (entry + 1) % NUM_TX_DESC;

4050
		if (unlikely(rtl8169_tx_map(tp, opts, len, addr, entry, true)))
4051
			goto err_out;
L
Linus Torvalds 已提交
4052 4053
	}

4054
	return 0;
4055 4056 4057 4058

err_out:
	rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
	return -EIO;
L
Linus Torvalds 已提交
4059 4060
}

4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083
static bool rtl_skb_is_udp(struct sk_buff *skb)
{
	int no = skb_network_offset(skb);
	struct ipv6hdr *i6h, _i6h;
	struct iphdr *ih, _ih;

	switch (vlan_get_protocol(skb)) {
	case htons(ETH_P_IP):
		ih = skb_header_pointer(skb, no, sizeof(_ih), &_ih);
		return ih && ih->protocol == IPPROTO_UDP;
	case htons(ETH_P_IPV6):
		i6h = skb_header_pointer(skb, no, sizeof(_i6h), &_i6h);
		return i6h && i6h->nexthdr == IPPROTO_UDP;
	default:
		return false;
	}
}

#define RTL_MIN_PATCH_LEN	47

/* see rtl8125_get_patch_pad_len() in r8125 vendor driver */
static unsigned int rtl8125_quirk_udp_padto(struct rtl8169_private *tp,
					    struct sk_buff *skb)
4084
{
4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115
	unsigned int padto = 0, len = skb->len;

	if (rtl_is_8125(tp) && len < 128 + RTL_MIN_PATCH_LEN &&
	    rtl_skb_is_udp(skb) && skb_transport_header_was_set(skb)) {
		unsigned int trans_data_len = skb_tail_pointer(skb) -
					      skb_transport_header(skb);

		if (trans_data_len >= offsetof(struct udphdr, len) &&
		    trans_data_len < RTL_MIN_PATCH_LEN) {
			u16 dest = ntohs(udp_hdr(skb)->dest);

			/* dest is a standard PTP port */
			if (dest == 319 || dest == 320)
				padto = len + RTL_MIN_PATCH_LEN - trans_data_len;
		}

		if (trans_data_len < sizeof(struct udphdr))
			padto = max_t(unsigned int, padto,
				      len + sizeof(struct udphdr) - trans_data_len);
	}

	return padto;
}

static unsigned int rtl_quirk_packet_padto(struct rtl8169_private *tp,
					   struct sk_buff *skb)
{
	unsigned int padto;

	padto = rtl8125_quirk_udp_padto(tp, skb);

4116 4117 4118 4119 4120
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_34:
	case RTL_GIGA_MAC_VER_60:
	case RTL_GIGA_MAC_VER_61:
	case RTL_GIGA_MAC_VER_63:
4121
		padto = max_t(unsigned int, padto, ETH_ZLEN);
4122
		break;
4123
	default:
4124
		break;
4125
	}
4126 4127

	return padto;
4128 4129
}

4130
static void rtl8169_tso_csum_v1(struct sk_buff *skb, u32 *opts)
L
Linus Torvalds 已提交
4131
{
4132 4133
	u32 mss = skb_shinfo(skb)->gso_size;

F
Francois Romieu 已提交
4134 4135
	if (mss) {
		opts[0] |= TD_LSO;
4136
		opts[0] |= mss << TD0_MSS_SHIFT;
H
hayeswang 已提交
4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
		const struct iphdr *ip = ip_hdr(skb);

		if (ip->protocol == IPPROTO_TCP)
			opts[0] |= TD0_IP_CS | TD0_TCP_CS;
		else if (ip->protocol == IPPROTO_UDP)
			opts[0] |= TD0_IP_CS | TD0_UDP_CS;
		else
			WARN_ON_ONCE(1);
	}
}

static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
				struct sk_buff *skb, u32 *opts)
{
H
hayeswang 已提交
4152
	u32 transport_offset = (u32)skb_transport_offset(skb);
4153 4154
	struct skb_shared_info *shinfo = skb_shinfo(skb);
	u32 mss = shinfo->gso_size;
H
hayeswang 已提交
4155 4156

	if (mss) {
4157
		if (shinfo->gso_type & SKB_GSO_TCPV4) {
H
hayeswang 已提交
4158
			opts[0] |= TD1_GTSENV4;
4159
		} else if (shinfo->gso_type & SKB_GSO_TCPV6) {
4160
			if (skb_cow_head(skb, 0))
H
hayeswang 已提交
4161 4162
				return false;

4163
			tcp_v6_gso_csum_prep(skb);
H
hayeswang 已提交
4164
			opts[0] |= TD1_GTSENV6;
4165
		} else {
H
hayeswang 已提交
4166 4167 4168
			WARN_ON_ONCE(1);
		}

H
hayeswang 已提交
4169
		opts[0] |= transport_offset << GTTCPHO_SHIFT;
4170
		opts[1] |= mss << TD1_MSS_SHIFT;
F
Francois Romieu 已提交
4171
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
H
hayeswang 已提交
4172
		u8 ip_protocol;
L
Linus Torvalds 已提交
4173

4174
		switch (vlan_get_protocol(skb)) {
H
hayeswang 已提交
4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193
		case htons(ETH_P_IP):
			opts[1] |= TD1_IPv4_CS;
			ip_protocol = ip_hdr(skb)->protocol;
			break;

		case htons(ETH_P_IPV6):
			opts[1] |= TD1_IPv6_CS;
			ip_protocol = ipv6_hdr(skb)->nexthdr;
			break;

		default:
			ip_protocol = IPPROTO_RAW;
			break;
		}

		if (ip_protocol == IPPROTO_TCP)
			opts[1] |= TD1_TCP_CS;
		else if (ip_protocol == IPPROTO_UDP)
			opts[1] |= TD1_UDP_CS;
F
Francois Romieu 已提交
4194 4195
		else
			WARN_ON_ONCE(1);
H
hayeswang 已提交
4196 4197

		opts[1] |= transport_offset << TCPHO_SHIFT;
4198
	} else {
4199 4200 4201 4202
		unsigned int padto = rtl_quirk_packet_padto(tp, skb);

		/* skb_padto would free the skb on error */
		return !__skb_put_padto(skb, padto, false);
L
Linus Torvalds 已提交
4203
	}
H
hayeswang 已提交
4204

4205
	return true;
L
Linus Torvalds 已提交
4206 4207
}

4208
static bool rtl_tx_slots_avail(struct rtl8169_private *tp)
4209
{
4210 4211
	unsigned int slots_avail = READ_ONCE(tp->dirty_tx) + NUM_TX_DESC
					- READ_ONCE(tp->cur_tx);
4212 4213

	/* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
4214
	return slots_avail > MAX_SKB_FRAGS;
4215 4216
}

4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228
/* Versions RTL8102e and from RTL8168c onwards support csum_v2 */
static bool rtl_chip_supports_csum_v2(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
	case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
		return false;
	default:
		return true;
	}
}

H
Heiner Kallweit 已提交
4229 4230 4231 4232 4233 4234 4235 4236
static void rtl8169_doorbell(struct rtl8169_private *tp)
{
	if (rtl_is_8125(tp))
		RTL_W16(tp, TxPoll_8125, BIT(0));
	else
		RTL_W8(tp, TxPoll, NPQ);
}

4237 4238
static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
				      struct net_device *dev)
L
Linus Torvalds 已提交
4239
{
4240
	unsigned int frags = skb_shinfo(skb)->nr_frags;
L
Linus Torvalds 已提交
4241
	struct rtl8169_private *tp = netdev_priv(dev);
4242
	unsigned int entry = tp->cur_tx % NUM_TX_DESC;
4243 4244 4245 4246
	struct TxDesc *txd_first, *txd_last;
	bool stop_queue, door_bell;
	u32 opts[2];

4247
	if (unlikely(!rtl_tx_slots_avail(tp))) {
4248 4249
		if (net_ratelimit())
			netdev_err(dev, "BUG! Tx Ring full when queue awake!\n");
4250
		goto err_stop_0;
L
Linus Torvalds 已提交
4251 4252
	}

4253
	opts[1] = rtl8169_tx_vlan_tag(skb);
4254
	opts[0] = 0;
4255

4256
	if (!rtl_chip_supports_csum_v2(tp))
4257
		rtl8169_tso_csum_v1(skb, opts);
4258
	else if (!rtl8169_tso_csum_v2(tp, skb, opts))
4259 4260
		goto err_dma_0;

4261 4262 4263
	if (unlikely(rtl8169_tx_map(tp, opts, skb_headlen(skb), skb->data,
				    entry, false)))
		goto err_dma_0;
L
Linus Torvalds 已提交
4264

4265 4266
	txd_first = tp->TxDescArray + entry;

4267 4268
	if (frags) {
		if (rtl8169_xmit_frags(tp, skb, opts, entry))
4269
			goto err_dma_1;
4270
		entry = (entry + frags) % NUM_TX_DESC;
L
Linus Torvalds 已提交
4271 4272
	}

4273 4274 4275
	txd_last = tp->TxDescArray + entry;
	txd_last->opts1 |= cpu_to_le32(LastFrag);
	tp->tx_skb[entry].skb = skb;
F
Francois Romieu 已提交
4276

4277 4278
	skb_tx_timestamp(skb);

4279 4280
	/* Force memory writes to complete before releasing descriptor */
	dma_wmb();
L
Linus Torvalds 已提交
4281

H
Heiner Kallweit 已提交
4282 4283
	door_bell = __netdev_sent_queue(dev, skb->len, netdev_xmit_more());

4284
	txd_first->opts1 |= cpu_to_le32(DescOwn | FirstFrag);
L
Linus Torvalds 已提交
4285

4286 4287
	/* rtl_tx needs to see descriptor changes before updated tp->cur_tx */
	smp_wmb();
L
Linus Torvalds 已提交
4288

4289
	WRITE_ONCE(tp->cur_tx, tp->cur_tx + frags + 1);
4290

4291
	stop_queue = !rtl_tx_slots_avail(tp);
H
Heiner Kallweit 已提交
4292
	if (unlikely(stop_queue)) {
4293 4294 4295 4296 4297
		/* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
		 * not miss a ring update when it notices a stopped queue.
		 */
		smp_wmb();
		netif_stop_queue(dev);
4298 4299 4300 4301 4302 4303 4304
		/* Sync with rtl_tx:
		 * - publish queue status and cur_tx ring index (write barrier)
		 * - refresh dirty_tx ring index (read barrier).
		 * May the current thread have a pessimistic view of the ring
		 * status and forget to wake up queue, a racing rtl_tx thread
		 * can't.
		 */
4305
		smp_mb__after_atomic();
4306
		if (rtl_tx_slots_avail(tp))
4307
			netif_start_queue(dev);
4308
		door_bell = true;
L
Linus Torvalds 已提交
4309 4310
	}

4311 4312 4313
	if (door_bell)
		rtl8169_doorbell(tp);

4314
	return NETDEV_TX_OK;
L
Linus Torvalds 已提交
4315

4316
err_dma_1:
4317
	rtl8169_unmap_tx_skb(tp, entry);
4318
err_dma_0:
4319
	dev_kfree_skb_any(skb);
4320 4321 4322 4323
	dev->stats.tx_dropped++;
	return NETDEV_TX_OK;

err_stop_0:
L
Linus Torvalds 已提交
4324
	netif_stop_queue(dev);
4325
	dev->stats.tx_dropped++;
4326
	return NETDEV_TX_BUSY;
L
Linus Torvalds 已提交
4327 4328
}

4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359
static unsigned int rtl_last_frag_len(struct sk_buff *skb)
{
	struct skb_shared_info *info = skb_shinfo(skb);
	unsigned int nr_frags = info->nr_frags;

	if (!nr_frags)
		return UINT_MAX;

	return skb_frag_size(info->frags + nr_frags - 1);
}

/* Workaround for hw issues with TSO on RTL8168evl */
static netdev_features_t rtl8168evl_fix_tso(struct sk_buff *skb,
					    netdev_features_t features)
{
	/* IPv4 header has options field */
	if (vlan_get_protocol(skb) == htons(ETH_P_IP) &&
	    ip_hdrlen(skb) > sizeof(struct iphdr))
		features &= ~NETIF_F_ALL_TSO;

	/* IPv4 TCP header has options field */
	else if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV4 &&
		 tcp_hdrlen(skb) > sizeof(struct tcphdr))
		features &= ~NETIF_F_ALL_TSO;

	else if (rtl_last_frag_len(skb) <= 6)
		features &= ~NETIF_F_ALL_TSO;

	return features;
}

4360 4361 4362 4363 4364 4365 4366 4367
static netdev_features_t rtl8169_features_check(struct sk_buff *skb,
						struct net_device *dev,
						netdev_features_t features)
{
	int transport_offset = skb_transport_offset(skb);
	struct rtl8169_private *tp = netdev_priv(dev);

	if (skb_is_gso(skb)) {
4368 4369 4370
		if (tp->mac_version == RTL_GIGA_MAC_VER_34)
			features = rtl8168evl_fix_tso(skb, features);

4371 4372 4373 4374
		if (transport_offset > GTTCPHO_MAX &&
		    rtl_chip_supports_csum_v2(tp))
			features &= ~NETIF_F_ALL_TSO;
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
4375 4376 4377
		/* work around hw bug on some chip versions */
		if (skb->len < ETH_ZLEN)
			features &= ~NETIF_F_CSUM_MASK;
4378

4379 4380
		if (rtl_quirk_packet_padto(tp, skb))
			features &= ~NETIF_F_CSUM_MASK;
4381 4382 4383 4384 4385 4386 4387 4388 4389

		if (transport_offset > TCPHO_MAX &&
		    rtl_chip_supports_csum_v2(tp))
			features &= ~NETIF_F_CSUM_MASK;
	}

	return vlan_features_check(skb, features);
}

L
Linus Torvalds 已提交
4390 4391 4392 4393
static void rtl8169_pcierr_interrupt(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;
4394 4395
	int pci_status_errs;
	u16 pci_cmd;
L
Linus Torvalds 已提交
4396 4397 4398

	pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);

4399 4400
	pci_status_errs = pci_status_get_and_clear_errors(pdev);

4401 4402 4403
	if (net_ratelimit())
		netdev_err(dev, "PCI error (cmd = 0x%04x, status_errs = 0x%04x)\n",
			   pci_cmd, pci_status_errs);
L
Linus Torvalds 已提交
4404

4405
	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
L
Linus Torvalds 已提交
4406 4407
}

4408 4409
static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp,
		   int budget)
L
Linus Torvalds 已提交
4410
{
H
Heiner Kallweit 已提交
4411
	unsigned int dirty_tx, bytes_compl = 0, pkts_compl = 0;
4412
	struct sk_buff *skb;
L
Linus Torvalds 已提交
4413 4414 4415

	dirty_tx = tp->dirty_tx;

H
Heiner Kallweit 已提交
4416
	while (READ_ONCE(tp->cur_tx) != dirty_tx) {
L
Linus Torvalds 已提交
4417 4418 4419 4420 4421 4422 4423
		unsigned int entry = dirty_tx % NUM_TX_DESC;
		u32 status;

		status = le32_to_cpu(tp->TxDescArray[entry].opts1);
		if (status & DescOwn)
			break;

4424
		skb = tp->tx_skb[entry].skb;
4425 4426
		rtl8169_unmap_tx_skb(tp, entry);

4427
		if (skb) {
4428
			pkts_compl++;
4429 4430
			bytes_compl += skb->len;
			napi_consume_skb(skb, budget);
L
Linus Torvalds 已提交
4431 4432 4433 4434 4435
		}
		dirty_tx++;
	}

	if (tp->dirty_tx != dirty_tx) {
4436
		netdev_completed_queue(dev, pkts_compl, bytes_compl);
4437
		dev_sw_netstats_tx_add(dev, pkts_compl, bytes_compl);
4438

4439 4440 4441 4442 4443 4444 4445
		/* Sync with rtl8169_start_xmit:
		 * - publish dirty_tx ring index (write barrier)
		 * - refresh cur_tx ring index and queue status (read barrier)
		 * May the current thread miss the stopped queue condition,
		 * a racing xmit thread can only have a right view of the
		 * ring status.
		 */
H
Heiner Kallweit 已提交
4446
		smp_store_mb(tp->dirty_tx, dirty_tx);
4447
		if (netif_queue_stopped(dev) && rtl_tx_slots_avail(tp))
L
Linus Torvalds 已提交
4448
			netif_wake_queue(dev);
4449 4450 4451 4452 4453
		/*
		 * 8168 hack: TxPoll requests are lost when the Tx packets are
		 * too close. Let's kick an extra TxPoll request when a burst
		 * of start_xmit activity is detected (if it is not detected,
		 * it is slow enough). -- FR
4454 4455
		 * If skb is NULL then we come here again once a tx irq is
		 * triggered after the last fragment is marked transmitted.
4456
		 */
4457
		if (tp->cur_tx != dirty_tx && skb)
H
Heiner Kallweit 已提交
4458
			rtl8169_doorbell(tp);
L
Linus Torvalds 已提交
4459 4460 4461
	}
}

4462 4463 4464 4465 4466
static inline int rtl8169_fragmented_frame(u32 status)
{
	return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
}

E
Eric Dumazet 已提交
4467
static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
L
Linus Torvalds 已提交
4468
{
H
Heiner Kallweit 已提交
4469
	u32 status = opts1 & (RxProtoMask | RxCSFailMask);
L
Linus Torvalds 已提交
4470

H
Heiner Kallweit 已提交
4471
	if (status == RxProtoTCP || status == RxProtoUDP)
L
Linus Torvalds 已提交
4472 4473
		skb->ip_summed = CHECKSUM_UNNECESSARY;
	else
4474
		skb_checksum_none_assert(skb);
L
Linus Torvalds 已提交
4475 4476
}

H
Heiner Kallweit 已提交
4477
static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, int budget)
L
Linus Torvalds 已提交
4478
{
4479
	struct device *d = tp_to_dev(tp);
H
Heiner Kallweit 已提交
4480
	int count;
L
Linus Torvalds 已提交
4481

H
Heiner Kallweit 已提交
4482 4483
	for (count = 0; count < budget; count++, tp->cur_rx++) {
		unsigned int pkt_size, entry = tp->cur_rx % NUM_RX_DESC;
4484
		struct RxDesc *desc = tp->RxDescArray + entry;
4485 4486 4487
		struct sk_buff *skb;
		const void *rx_buf;
		dma_addr_t addr;
L
Linus Torvalds 已提交
4488 4489
		u32 status;

4490
		status = le32_to_cpu(desc->opts1);
L
Linus Torvalds 已提交
4491 4492
		if (status & DescOwn)
			break;
4493 4494 4495 4496 4497 4498 4499

		/* This barrier is needed to keep us from reading
		 * any other fields out of the Rx descriptor until
		 * we know the status of DescOwn
		 */
		dma_rmb();

R
Richard Dawe 已提交
4500
		if (unlikely(status & RxRES)) {
4501 4502 4503
			if (net_ratelimit())
				netdev_warn(dev, "Rx ERROR. status = %08x\n",
					    status);
4504
			dev->stats.rx_errors++;
L
Linus Torvalds 已提交
4505
			if (status & (RxRWT | RxRUNT))
4506
				dev->stats.rx_length_errors++;
L
Linus Torvalds 已提交
4507
			if (status & RxCRC)
4508
				dev->stats.rx_crc_errors++;
4509

4510
			if (!(dev->features & NETIF_F_RXALL))
4511
				goto release_descriptor;
4512 4513 4514
			else if (status & RxRWT || !(status & (RxRUNT | RxCRC)))
				goto release_descriptor;
		}
L
Linus Torvalds 已提交
4515

4516 4517 4518
		pkt_size = status & GENMASK(13, 0);
		if (likely(!(dev->features & NETIF_F_RXFCS)))
			pkt_size -= ETH_FCS_LEN;
H
Heiner Kallweit 已提交
4519

4520 4521 4522 4523 4524 4525 4526 4527
		/* The driver does not support incoming fragmented frames.
		 * They are seen as a symptom of over-mtu sized frames.
		 */
		if (unlikely(rtl8169_fragmented_frame(status))) {
			dev->stats.rx_dropped++;
			dev->stats.rx_length_errors++;
			goto release_descriptor;
		}
4528

4529 4530 4531 4532 4533
		skb = napi_alloc_skb(&tp->napi, pkt_size);
		if (unlikely(!skb)) {
			dev->stats.rx_dropped++;
			goto release_descriptor;
		}
L
Linus Torvalds 已提交
4534

4535 4536
		addr = le64_to_cpu(desc->addr);
		rx_buf = page_address(tp->Rx_databuff[entry]);
4537

4538 4539 4540 4541 4542 4543
		dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
		prefetch(rx_buf);
		skb_copy_to_linear_data(skb, rx_buf, pkt_size);
		skb->tail += pkt_size;
		skb->len = pkt_size;
		dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);
4544

4545 4546 4547 4548 4549 4550 4551 4552 4553 4554
		rtl8169_rx_csum(skb, status);
		skb->protocol = eth_type_trans(skb, dev);

		rtl8169_rx_vlan_tag(desc, skb);

		if (skb->pkt_type == PACKET_MULTICAST)
			dev->stats.multicast++;

		napi_gro_receive(&tp->napi, skb);

4555
		dev_sw_netstats_rx_add(dev, pkt_size);
4556
release_descriptor:
4557
		rtl8169_mark_to_asic(desc);
L
Linus Torvalds 已提交
4558 4559 4560 4561 4562
	}

	return count;
}

F
Francois Romieu 已提交
4563
static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
L
Linus Torvalds 已提交
4564
{
4565
	struct rtl8169_private *tp = dev_instance;
4566
	u32 status = rtl_get_events(tp);
L
Linus Torvalds 已提交
4567

4568
	if ((status & 0xffff) == 0xffff || !(status & tp->irq_mask))
4569
		return IRQ_NONE;
L
Linus Torvalds 已提交
4570

4571 4572 4573 4574
	if (unlikely(status & SYSErr)) {
		rtl8169_pcierr_interrupt(tp->dev);
		goto out;
	}
4575

4576 4577
	if (status & LinkChg)
		phy_mac_interrupt(tp->phydev);
L
Linus Torvalds 已提交
4578

4579 4580 4581
	if (unlikely(status & RxFIFOOver &&
	    tp->mac_version == RTL_GIGA_MAC_VER_11)) {
		netif_stop_queue(tp->dev);
4582
		rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
4583
	}
L
Linus Torvalds 已提交
4584

4585 4586 4587 4588
	if (napi_schedule_prep(&tp->napi)) {
		rtl_irq_disable(tp);
		__napi_schedule(&tp->napi);
	}
4589 4590
out:
	rtl_ack_events(tp, status);
L
Linus Torvalds 已提交
4591

4592
	return IRQ_HANDLED;
L
Linus Torvalds 已提交
4593 4594
}

4595 4596 4597 4598
static void rtl_task(struct work_struct *work)
{
	struct rtl8169_private *tp =
		container_of(work, struct rtl8169_private, wk.work);
4599

4600
	rtnl_lock();
4601

H
Heiner Kallweit 已提交
4602
	if (!netif_running(tp->dev) ||
4603
	    !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
4604 4605
		goto out_unlock;

4606
	if (test_and_clear_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags)) {
H
Heiner Kallweit 已提交
4607
		rtl_reset_work(tp);
4608 4609
		netif_wake_queue(tp->dev);
	}
4610
out_unlock:
4611
	rtnl_unlock();
4612 4613
}

4614
static int rtl8169_poll(struct napi_struct *napi, int budget)
L
Linus Torvalds 已提交
4615
{
4616 4617
	struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
	struct net_device *dev = tp->dev;
4618
	int work_done;
4619

4620
	rtl_tx(dev, tp, budget);
L
Linus Torvalds 已提交
4621

4622 4623
	work_done = rtl_rx(dev, tp, budget);

4624
	if (work_done < budget && napi_complete_done(napi, work_done))
4625
		rtl_irq_enable(tp);
L
Linus Torvalds 已提交
4626

4627
	return work_done;
L
Linus Torvalds 已提交
4628 4629
}

4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641
static void r8169_phylink_handler(struct net_device *ndev)
{
	struct rtl8169_private *tp = netdev_priv(ndev);

	if (netif_carrier_ok(ndev)) {
		rtl_link_chg_patch(tp);
		pm_request_resume(&tp->pci_dev->dev);
	} else {
		pm_runtime_idle(&tp->pci_dev->dev);
	}

	if (net_ratelimit())
4642
		phy_print_status(tp->phydev);
4643 4644 4645 4646
}

static int r8169_phy_connect(struct rtl8169_private *tp)
{
4647
	struct phy_device *phydev = tp->phydev;
4648 4649 4650
	phy_interface_t phy_mode;
	int ret;

4651
	phy_mode = tp->supports_gmii ? PHY_INTERFACE_MODE_GMII :
4652 4653 4654 4655 4656 4657 4658
		   PHY_INTERFACE_MODE_MII;

	ret = phy_connect_direct(tp->dev, phydev, r8169_phylink_handler,
				 phy_mode);
	if (ret)
		return ret;

4659
	if (!tp->supports_gmii)
4660 4661 4662 4663 4664 4665 4666
		phy_set_max_speed(phydev, SPEED_100);

	phy_attached_info(phydev);

	return 0;
}

4667
static void rtl8169_down(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
4668
{
4669 4670
	/* Clear all task flags */
	bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
4671

4672
	phy_stop(tp->phydev);
L
Linus Torvalds 已提交
4673

4674 4675
	rtl8169_update_counters(tp);

4676 4677 4678
	pci_clear_master(tp->pci_dev);
	rtl_pci_commit(tp);

4679
	rtl8169_cleanup(tp, true);
L
Linus Torvalds 已提交
4680

4681
	rtl_prepare_power_down(tp);
L
Linus Torvalds 已提交
4682 4683
}

H
Heiner Kallweit 已提交
4684 4685
static void rtl8169_up(struct rtl8169_private *tp)
{
4686
	pci_set_master(tp->pci_dev);
H
Heiner Kallweit 已提交
4687
	phy_init_hw(tp->phydev);
4688
	phy_resume(tp->phydev);
H
Heiner Kallweit 已提交
4689 4690 4691 4692 4693 4694 4695 4696
	rtl8169_init_phy(tp);
	napi_enable(&tp->napi);
	set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
	rtl_reset_work(tp);

	phy_start(tp->phydev);
}

L
Linus Torvalds 已提交
4697 4698 4699 4700 4701
static int rtl8169_close(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;

4702 4703
	pm_runtime_get_sync(&pdev->dev);

4704 4705 4706
	netif_stop_queue(dev);
	rtl8169_down(tp);
	rtl8169_rx_clear(tp);
L
Linus Torvalds 已提交
4707

4708 4709
	cancel_work_sync(&tp->wk.work);

4710
	free_irq(pci_irq_vector(pdev, 0), tp);
L
Linus Torvalds 已提交
4711

4712 4713
	phy_disconnect(tp->phydev);

4714 4715 4716 4717
	dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
			  tp->RxPhyAddr);
	dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
			  tp->TxPhyAddr);
L
Linus Torvalds 已提交
4718 4719 4720
	tp->TxDescArray = NULL;
	tp->RxDescArray = NULL;

4721 4722
	pm_runtime_put_sync(&pdev->dev);

L
Linus Torvalds 已提交
4723 4724 4725
	return 0;
}

4726 4727 4728 4729 4730
#ifdef CONFIG_NET_POLL_CONTROLLER
static void rtl8169_netpoll(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

V
Ville Syrjälä 已提交
4731
	rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), tp);
4732 4733 4734
}
#endif

4735 4736 4737 4738
static int rtl_open(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;
4739
	unsigned long irqflags;
4740 4741 4742 4743 4744
	int retval = -ENOMEM;

	pm_runtime_get_sync(&pdev->dev);

	/*
4745
	 * Rx and Tx descriptors needs 256 bytes alignment.
4746 4747 4748 4749 4750
	 * dma_alloc_coherent provides more.
	 */
	tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
					     &tp->TxPhyAddr, GFP_KERNEL);
	if (!tp->TxDescArray)
4751
		goto out;
4752 4753 4754 4755 4756 4757

	tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
					     &tp->RxPhyAddr, GFP_KERNEL);
	if (!tp->RxDescArray)
		goto err_free_tx_0;

4758
	retval = rtl8169_init_ring(tp);
4759 4760 4761 4762 4763
	if (retval < 0)
		goto err_free_rx_1;

	rtl_request_firmware(tp);

4764
	irqflags = pci_dev_msi_enabled(pdev) ? IRQF_NO_THREAD : IRQF_SHARED;
4765
	retval = request_irq(pci_irq_vector(pdev, 0), rtl8169_interrupt,
4766
			     irqflags, dev->name, tp);
4767 4768 4769
	if (retval < 0)
		goto err_release_fw_2;

4770 4771 4772 4773
	retval = r8169_phy_connect(tp);
	if (retval)
		goto err_free_irq;

H
Heiner Kallweit 已提交
4774
	rtl8169_up(tp);
4775
	rtl8169_init_counter_offsets(tp);
4776 4777
	netif_start_queue(dev);
out:
4778 4779
	pm_runtime_put_sync(&pdev->dev);

4780 4781
	return retval;

4782
err_free_irq:
4783
	free_irq(pci_irq_vector(pdev, 0), tp);
4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797
err_release_fw_2:
	rtl_release_firmware(tp);
	rtl8169_rx_clear(tp);
err_free_rx_1:
	dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
			  tp->RxPhyAddr);
	tp->RxDescArray = NULL;
err_free_tx_0:
	dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
			  tp->TxPhyAddr);
	tp->TxDescArray = NULL;
	goto out;
}

4798
static void
J
Junchang Wang 已提交
4799
rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
L
Linus Torvalds 已提交
4800 4801
{
	struct rtl8169_private *tp = netdev_priv(dev);
4802
	struct pci_dev *pdev = tp->pci_dev;
4803
	struct rtl8169_counters *counters = tp->counters;
L
Linus Torvalds 已提交
4804

4805 4806
	pm_runtime_get_noresume(&pdev->dev);

4807
	netdev_stats_to_stats64(stats, &dev->stats);
4808
	dev_fetch_sw_netstats(stats, dev->tstats);
J
Junchang Wang 已提交
4809

4810
	/*
C
Corentin Musard 已提交
4811
	 * Fetch additional counter values missing in stats collected by driver
4812 4813
	 * from tally counters.
	 */
4814
	if (pm_runtime_active(&pdev->dev))
4815
		rtl8169_update_counters(tp);
4816 4817 4818 4819 4820

	/*
	 * Subtract values fetched during initalization.
	 * See rtl8169_init_counter_offsets for a description why we do that.
	 */
4821
	stats->tx_errors = le64_to_cpu(counters->tx_errors) -
4822
		le64_to_cpu(tp->tc_offset.tx_errors);
4823
	stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
4824
		le32_to_cpu(tp->tc_offset.tx_multi_collision);
4825
	stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
4826
		le16_to_cpu(tp->tc_offset.tx_aborted);
4827 4828
	stats->rx_missed_errors = le16_to_cpu(counters->rx_missed) -
		le16_to_cpu(tp->tc_offset.rx_missed);
4829

4830
	pm_runtime_put_noidle(&pdev->dev);
L
Linus Torvalds 已提交
4831 4832
}

H
Heiner Kallweit 已提交
4833
static void rtl8169_net_suspend(struct rtl8169_private *tp)
4834
{
H
Heiner Kallweit 已提交
4835
	netif_device_detach(tp->dev);
4836 4837 4838

	if (netif_running(tp->dev))
		rtl8169_down(tp);
4839 4840 4841 4842
}

#ifdef CONFIG_PM

4843
static int rtl8169_runtime_resume(struct device *dev)
H
Heiner Kallweit 已提交
4844
{
4845 4846
	struct rtl8169_private *tp = dev_get_drvdata(dev);

H
Heiner Kallweit 已提交
4847
	rtl_rar_set(tp, tp->dev->dev_addr);
4848
	__rtl8169_set_wol(tp, tp->saved_wolopts);
H
Heiner Kallweit 已提交
4849 4850 4851 4852 4853 4854 4855 4856 4857

	if (tp->TxDescArray)
		rtl8169_up(tp);

	netif_device_attach(tp->dev);

	return 0;
}

4858
static int __maybe_unused rtl8169_suspend(struct device *device)
4859
{
H
Heiner Kallweit 已提交
4860
	struct rtl8169_private *tp = dev_get_drvdata(device);
4861

4862
	rtnl_lock();
H
Heiner Kallweit 已提交
4863
	rtl8169_net_suspend(tp);
H
Heiner Kallweit 已提交
4864 4865
	if (!device_may_wakeup(tp_to_dev(tp)))
		clk_disable_unprepare(tp->clk);
4866
	rtnl_unlock();
4867

4868 4869 4870
	return 0;
}

H
Heiner Kallweit 已提交
4871
static int __maybe_unused rtl8169_resume(struct device *device)
4872
{
H
Heiner Kallweit 已提交
4873
	struct rtl8169_private *tp = dev_get_drvdata(device);
4874

H
Heiner Kallweit 已提交
4875 4876
	if (!device_may_wakeup(tp_to_dev(tp)))
		clk_prepare_enable(tp->clk);
4877

4878 4879 4880
	/* Reportedly at least Asus X453MA truncates packets otherwise */
	if (tp->mac_version == RTL_GIGA_MAC_VER_37)
		rtl_init_rxcfg(tp);
4881

4882
	return rtl8169_runtime_resume(device);
4883 4884 4885 4886
}

static int rtl8169_runtime_suspend(struct device *device)
{
H
Heiner Kallweit 已提交
4887
	struct rtl8169_private *tp = dev_get_drvdata(device);
4888

4889 4890
	if (!tp->TxDescArray) {
		netif_device_detach(tp->dev);
4891
		return 0;
4892
	}
4893

4894
	rtnl_lock();
4895
	__rtl8169_set_wol(tp, WAKE_PHY);
H
Heiner Kallweit 已提交
4896
	rtl8169_net_suspend(tp);
4897
	rtnl_unlock();
4898 4899 4900 4901 4902 4903

	return 0;
}

static int rtl8169_runtime_idle(struct device *device)
{
H
Heiner Kallweit 已提交
4904
	struct rtl8169_private *tp = dev_get_drvdata(device);
4905

H
Heiner Kallweit 已提交
4906
	if (!netif_running(tp->dev) || !netif_carrier_ok(tp->dev))
4907 4908 4909
		pm_schedule_suspend(device, 10000);

	return -EBUSY;
4910 4911
}

4912
static const struct dev_pm_ops rtl8169_pm_ops = {
4913 4914 4915
	SET_SYSTEM_SLEEP_PM_OPS(rtl8169_suspend, rtl8169_resume)
	SET_RUNTIME_PM_OPS(rtl8169_runtime_suspend, rtl8169_runtime_resume,
			   rtl8169_runtime_idle)
4916 4917
};

4918
#endif /* CONFIG_PM */
4919

4920 4921 4922 4923 4924 4925 4926 4927 4928
static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
{
	/* WoL fails with 8168b when the receiver is disabled. */
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
		pci_clear_master(tp->pci_dev);

4929
		RTL_W8(tp, ChipCmd, CmdRxEnb);
4930
		rtl_pci_commit(tp);
4931 4932 4933 4934 4935 4936
		break;
	default:
		break;
	}
}

F
Francois Romieu 已提交
4937 4938
static void rtl_shutdown(struct pci_dev *pdev)
{
H
Heiner Kallweit 已提交
4939
	struct rtl8169_private *tp = pci_get_drvdata(pdev);
4940

4941
	rtnl_lock();
H
Heiner Kallweit 已提交
4942
	rtl8169_net_suspend(tp);
4943
	rtnl_unlock();
F
Francois Romieu 已提交
4944

F
Francois Romieu 已提交
4945
	/* Restore original MAC address */
H
Heiner Kallweit 已提交
4946
	rtl_rar_set(tp, tp->dev->perm_addr);
4947

4948
	if (system_state == SYSTEM_POWER_OFF) {
4949
		if (tp->saved_wolopts)
4950
			rtl_wol_shutdown_quirk(tp);
4951

4952
		pci_wake_from_d3(pdev, tp->saved_wolopts);
4953 4954 4955
		pci_set_power_state(pdev, PCI_D3hot);
	}
}
4956

B
Bill Pemberton 已提交
4957
static void rtl_remove_one(struct pci_dev *pdev)
4958
{
H
Heiner Kallweit 已提交
4959
	struct rtl8169_private *tp = pci_get_drvdata(pdev);
4960

H
Heiner Kallweit 已提交
4961 4962
	if (pci_dev_run_wake(pdev))
		pm_runtime_get_noresume(&pdev->dev);
4963

H
Heiner Kallweit 已提交
4964
	unregister_netdev(tp->dev);
4965

H
Heiner Kallweit 已提交
4966
	if (tp->dash_type != RTL_DASH_NONE)
H
Heiner Kallweit 已提交
4967
		rtl8168_driver_stop(tp);
4968

H
Heiner Kallweit 已提交
4969
	rtl_release_firmware(tp);
4970 4971

	/* restore original MAC address */
H
Heiner Kallweit 已提交
4972
	rtl_rar_set(tp, tp->dev->perm_addr);
4973 4974
}

4975
static const struct net_device_ops rtl_netdev_ops = {
4976
	.ndo_open		= rtl_open,
4977 4978 4979
	.ndo_stop		= rtl8169_close,
	.ndo_get_stats64	= rtl8169_get_stats64,
	.ndo_start_xmit		= rtl8169_start_xmit,
4980
	.ndo_features_check	= rtl8169_features_check,
4981 4982 4983 4984 4985 4986
	.ndo_tx_timeout		= rtl8169_tx_timeout,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_change_mtu		= rtl8169_change_mtu,
	.ndo_fix_features	= rtl8169_fix_features,
	.ndo_set_features	= rtl8169_set_features,
	.ndo_set_mac_address	= rtl_set_mac_address,
4987
	.ndo_eth_ioctl		= phy_do_ioctl_running,
4988 4989 4990 4991 4992 4993 4994
	.ndo_set_rx_mode	= rtl_set_rx_mode,
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= rtl8169_netpoll,
#endif

};

4995 4996
static void rtl_set_irq_mask(struct rtl8169_private *tp)
{
4997
	tp->irq_mask = RxOK | RxErr | TxOK | TxErr | LinkChg;
4998 4999 5000 5001 5002 5003 5004 5005 5006 5007

	if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
		tp->irq_mask |= SYSErr | RxOverflow | RxFIFOOver;
	else if (tp->mac_version == RTL_GIGA_MAC_VER_11)
		/* special workaround needed */
		tp->irq_mask |= RxFIFOOver;
	else
		tp->irq_mask |= RxOverflow;
}

5008
static int rtl_alloc_irq(struct rtl8169_private *tp)
5009
{
5010
	unsigned int flags;
5011

5012 5013
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
5014
		rtl_unlock_config_regs(tp);
5015
		RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
5016
		rtl_lock_config_regs(tp);
5017
		fallthrough;
5018
	case RTL_GIGA_MAC_VER_07 ... RTL_GIGA_MAC_VER_17:
5019
		flags = PCI_IRQ_LEGACY;
5020 5021
		break;
	default:
5022
		flags = PCI_IRQ_ALL_TYPES;
5023
		break;
5024
	}
5025 5026

	return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
5027 5028
}

5029 5030 5031 5032
static void rtl_read_mac_address(struct rtl8169_private *tp,
				 u8 mac_addr[ETH_ALEN])
{
	/* Get MAC address */
5033
	if (rtl_is_8168evl_up(tp) && tp->mac_version != RTL_GIGA_MAC_VER_34) {
5034
		u32 value;
T
Thierry Reding 已提交
5035

5036 5037
		value = rtl_eri_read(tp, 0xe0);
		put_unaligned_le32(value, mac_addr);
5038
		value = rtl_eri_read(tp, 0xe4);
5039
		put_unaligned_le16(value, mac_addr + 4);
H
Heiner Kallweit 已提交
5040 5041
	} else if (rtl_is_8125(tp)) {
		rtl_read_mac_from_reg(tp, mac_addr, MAC0_BKP);
5042 5043 5044
	}
}

H
Hayes Wang 已提交
5045 5046
DECLARE_RTL_COND(rtl_link_list_ready_cond)
{
5047
	return RTL_R8(tp, MCU) & LINK_LIST_RDY;
H
Hayes Wang 已提交
5048 5049
}

5050 5051 5052 5053 5054
static void r8168g_wait_ll_share_fifo_ready(struct rtl8169_private *tp)
{
	rtl_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42);
}

5055 5056 5057 5058 5059 5060 5061 5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073 5074 5075 5076 5077 5078 5079 5080 5081 5082 5083 5084 5085 5086 5087 5088 5089 5090
static int r8169_mdio_read_reg(struct mii_bus *mii_bus, int phyaddr, int phyreg)
{
	struct rtl8169_private *tp = mii_bus->priv;

	if (phyaddr > 0)
		return -ENODEV;

	return rtl_readphy(tp, phyreg);
}

static int r8169_mdio_write_reg(struct mii_bus *mii_bus, int phyaddr,
				int phyreg, u16 val)
{
	struct rtl8169_private *tp = mii_bus->priv;

	if (phyaddr > 0)
		return -ENODEV;

	rtl_writephy(tp, phyreg, val);

	return 0;
}

static int r8169_mdio_register(struct rtl8169_private *tp)
{
	struct pci_dev *pdev = tp->pci_dev;
	struct mii_bus *new_bus;
	int ret;

	new_bus = devm_mdiobus_alloc(&pdev->dev);
	if (!new_bus)
		return -ENOMEM;

	new_bus->name = "r8169";
	new_bus->priv = tp;
	new_bus->parent = &pdev->dev;
5091
	new_bus->irq[0] = PHY_MAC_INTERRUPT;
5092 5093
	snprintf(new_bus->id, MII_BUS_ID_SIZE, "r8169-%x-%x",
		 pci_domain_nr(pdev->bus), pci_dev_id(pdev));
5094 5095 5096 5097

	new_bus->read = r8169_mdio_read_reg;
	new_bus->write = r8169_mdio_write_reg;

5098
	ret = devm_mdiobus_register(&pdev->dev, new_bus);
5099 5100 5101
	if (ret)
		return ret;

5102 5103
	tp->phydev = mdiobus_get_phy(new_bus, 0);
	if (!tp->phydev) {
5104
		return -ENODEV;
5105 5106 5107 5108
	} else if (!tp->phydev->drv) {
		/* Most chip versions fail with the genphy driver.
		 * Therefore ensure that the dedicated PHY driver is loaded.
		 */
5109 5110
		dev_err(&pdev->dev, "no dedicated PHY driver found for PHY ID 0x%08x, maybe realtek.ko needs to be added to initramfs?\n",
			tp->phydev->phy_id);
5111
		return -EUNATCH;
5112 5113
	}

H
Heiner Kallweit 已提交
5114 5115
	tp->phydev->mac_managed_pm = 1;

5116 5117
	phy_support_asym_pause(tp->phydev);

5118
	/* PHY will be woken up in rtl_open() */
5119
	phy_suspend(tp->phydev);
5120 5121 5122 5123

	return 0;
}

B
Bill Pemberton 已提交
5124
static void rtl_hw_init_8168g(struct rtl8169_private *tp)
H
Hayes Wang 已提交
5125
{
5126
	rtl_enable_rxdvgate(tp);
H
Hayes Wang 已提交
5127

5128
	RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
H
Hayes Wang 已提交
5129
	msleep(1);
5130
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
H
Hayes Wang 已提交
5131

5132
	r8168_mac_ocp_modify(tp, 0xe8de, BIT(14), 0);
5133
	r8168g_wait_ll_share_fifo_ready(tp);
H
Hayes Wang 已提交
5134

5135
	r8168_mac_ocp_modify(tp, 0xe8de, 0, BIT(15));
5136
	r8168g_wait_ll_share_fifo_ready(tp);
H
Hayes Wang 已提交
5137 5138
}

H
Heiner Kallweit 已提交
5139 5140
static void rtl_hw_init_8125(struct rtl8169_private *tp)
{
5141
	rtl_enable_rxdvgate(tp);
H
Heiner Kallweit 已提交
5142 5143 5144 5145 5146 5147

	RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
	msleep(1);
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);

	r8168_mac_ocp_modify(tp, 0xe8de, BIT(14), 0);
5148
	r8168g_wait_ll_share_fifo_ready(tp);
H
Heiner Kallweit 已提交
5149 5150 5151 5152

	r8168_mac_ocp_write(tp, 0xc0aa, 0x07d0);
	r8168_mac_ocp_write(tp, 0xc0a6, 0x0150);
	r8168_mac_ocp_write(tp, 0xc01e, 0x5555);
5153
	r8168g_wait_ll_share_fifo_ready(tp);
H
Heiner Kallweit 已提交
5154 5155
}

B
Bill Pemberton 已提交
5156
static void rtl_hw_initialize(struct rtl8169_private *tp)
H
Hayes Wang 已提交
5157 5158
{
	switch (tp->mac_version) {
5159
	case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_53:
5160
		rtl8168ep_stop_cmac(tp);
5161
		fallthrough;
5162
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
5163 5164
		rtl_hw_init_8168g(tp);
		break;
5165
	case RTL_GIGA_MAC_VER_60 ... RTL_GIGA_MAC_VER_63:
H
Heiner Kallweit 已提交
5166 5167
		rtl_hw_init_8125(tp);
		break;
H
Hayes Wang 已提交
5168 5169 5170 5171 5172
	default:
		break;
	}
}

5173 5174 5175 5176
static int rtl_jumbo_max(struct rtl8169_private *tp)
{
	/* Non-GBit versions don't support jumbo frames */
	if (!tp->supports_gmii)
5177
		return 0;
5178 5179 5180

	switch (tp->mac_version) {
	/* RTL8169 */
5181
	case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
5182 5183 5184 5185 5186 5187 5188 5189 5190 5191 5192 5193 5194 5195
		return JUMBO_7K;
	/* RTL8168b */
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
		return JUMBO_4K;
	/* RTL8168c */
	case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
		return JUMBO_6K;
	default:
		return JUMBO_9K;
	}
}

5196 5197 5198 5199 5200
static void rtl_disable_clk(void *data)
{
	clk_disable_unprepare(data);
}

5201 5202 5203 5204 5205 5206 5207 5208 5209 5210 5211 5212
static int rtl_get_ether_clk(struct rtl8169_private *tp)
{
	struct device *d = tp_to_dev(tp);
	struct clk *clk;
	int rc;

	clk = devm_clk_get(d, "ether_clk");
	if (IS_ERR(clk)) {
		rc = PTR_ERR(clk);
		if (rc == -ENOENT)
			/* clk-core allows NULL (for suspend / resume) */
			rc = 0;
5213 5214
		else
			dev_err_probe(d, rc, "failed to get clk\n");
5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226
	} else {
		tp->clk = clk;
		rc = clk_prepare_enable(clk);
		if (rc)
			dev_err(d, "failed to enable clk: %d\n", rc);
		else
			rc = devm_add_action_or_reset(d, rtl_disable_clk, clk);
	}

	return rc;
}

5227 5228 5229
static void rtl_init_mac_address(struct rtl8169_private *tp)
{
	struct net_device *dev = tp->dev;
5230
	u8 mac_addr[ETH_ALEN];
5231
	int rc;
5232 5233 5234 5235 5236 5237 5238 5239 5240

	rc = eth_platform_get_mac_address(tp_to_dev(tp), mac_addr);
	if (!rc)
		goto done;

	rtl_read_mac_address(tp, mac_addr);
	if (is_valid_ether_addr(mac_addr))
		goto done;

5241
	rtl_read_mac_from_reg(tp, mac_addr, MAC0);
5242 5243 5244 5245 5246 5247
	if (is_valid_ether_addr(mac_addr))
		goto done;

	eth_hw_addr_random(dev);
	dev_warn(tp_to_dev(tp), "can't read MAC address, setting random one\n");
done:
5248
	eth_hw_addr_set(dev, mac_addr);
5249 5250 5251
	rtl_rar_set(tp, mac_addr);
}

H
hayeswang 已提交
5252
static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
5253 5254
{
	struct rtl8169_private *tp;
5255 5256
	int jumbo_max, region, rc;
	enum mac_version chipset;
5257
	struct net_device *dev;
5258
	u16 xid;
5259

5260 5261 5262
	dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
	if (!dev)
		return -ENOMEM;
5263 5264

	SET_NETDEV_DEV(dev, &pdev->dev);
5265
	dev->netdev_ops = &rtl_netdev_ops;
5266 5267 5268
	tp = netdev_priv(dev);
	tp->dev = dev;
	tp->pci_dev = pdev;
5269
	tp->supports_gmii = ent->driver_data == RTL_CFG_NO_GBIT ? 0 : 1;
5270
	tp->eee_adv = -1;
5271
	tp->ocp_base = OCP_STD_PHY_BASE;
5272

5273 5274 5275 5276 5277
	dev->tstats = devm_netdev_alloc_pcpu_stats(&pdev->dev,
						   struct pcpu_sw_netstats);
	if (!dev->tstats)
		return -ENOMEM;

5278
	/* Get the *optional* external "ether_clk" used on some boards */
5279 5280 5281
	rc = rtl_get_ether_clk(tp);
	if (rc)
		return rc;
5282

5283
	/* enable device (incl. PCI PM wakeup and hotplug setup) */
5284
	rc = pcim_enable_device(pdev);
5285
	if (rc < 0) {
5286
		dev_err(&pdev->dev, "enable failure\n");
5287
		return rc;
5288 5289
	}

5290
	if (pcim_set_mwi(pdev) < 0)
5291
		dev_info(&pdev->dev, "Mem-Wr-Inval unavailable\n");
5292

5293 5294 5295
	/* use first MMIO region */
	region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
	if (region < 0) {
5296
		dev_err(&pdev->dev, "no MMIO resource found\n");
5297
		return -ENODEV;
5298 5299 5300 5301
	}

	/* check for weird/broken PCI region reporting */
	if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
5302
		dev_err(&pdev->dev, "Invalid PCI region size(s), aborting\n");
5303
		return -ENODEV;
5304 5305
	}

5306
	rc = pcim_iomap_regions(pdev, BIT(region), KBUILD_MODNAME);
5307
	if (rc < 0) {
5308
		dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
5309
		return rc;
5310 5311
	}

5312
	tp->mmio_addr = pcim_iomap_table(pdev)[region];
5313

5314 5315
	xid = (RTL_R32(tp, TxConfig) >> 20) & 0xfcf;

5316
	/* Identify chip attached to board */
5317 5318
	chipset = rtl8169_get_mac_version(xid, tp->supports_gmii);
	if (chipset == RTL_GIGA_MAC_NONE) {
5319
		dev_err(&pdev->dev, "unknown chip XID %03x, contact r8169 maintainers (see MAINTAINERS file)\n", xid);
5320
		return -ENODEV;
5321 5322 5323
	}

	tp->mac_version = chipset;
5324

5325 5326 5327 5328 5329 5330 5331 5332 5333 5334 5335
	/* Disable ASPM L1 as that cause random device stop working
	 * problems as well as full system hangs for some PCIe devices users.
	 * Chips from RTL8168h partially have issues with L1.2, but seem
	 * to work fine with L1 and L1.1.
	 */
	if (tp->mac_version >= RTL_GIGA_MAC_VER_45)
		rc = pci_disable_link_state(pdev, PCIE_LINK_STATE_L1_2);
	else
		rc = pci_disable_link_state(pdev, PCIE_LINK_STATE_L1);
	tp->aspm_manageable = !rc;

H
Heiner Kallweit 已提交
5336 5337
	tp->dash_type = rtl_check_dash(tp);

5338
	tp->cp_cmd = RTL_R16(tp, CPlusCmd) & CPCMD_MASK;
5339

H
Heiner Kallweit 已提交
5340
	if (sizeof(dma_addr_t) > 4 && tp->mac_version >= RTL_GIGA_MAC_VER_18 &&
5341
	    !dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)))
5342 5343
		dev->features |= NETIF_F_HIGHDMA;

5344 5345
	rtl_init_rxcfg(tp);

5346
	rtl8169_irq_mask_and_ack(tp);
5347

H
Hayes Wang 已提交
5348 5349
	rtl_hw_initialize(tp);

5350 5351
	rtl_hw_reset(tp);

5352 5353
	rc = rtl_alloc_irq(tp);
	if (rc < 0) {
5354
		dev_err(&pdev->dev, "Can't allocate interrupt\n");
5355 5356
		return rc;
	}
5357

5358
	INIT_WORK(&tp->wk.work, rtl_task);
5359

5360
	rtl_init_mac_address(tp);
5361

5362
	dev->ethtool_ops = &rtl8169_ethtool_ops;
5363

5364
	netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
5365

5366 5367
	dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_RXCSUM |
			   NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
5368
	dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO;
H
Heiner Kallweit 已提交
5369
	dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;
5370

H
hayeswang 已提交
5371 5372 5373 5374
	/*
	 * Pretend we are using VLANs; This bypasses a nasty bug where
	 * Interrupts stop flowing on high load on 8110SCd controllers.
	 */
5375
	if (tp->mac_version == RTL_GIGA_MAC_VER_05)
H
hayeswang 已提交
5376
		/* Disallow toggling */
5377
		dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
5378

5379 5380 5381 5382 5383 5384 5385 5386 5387 5388
	if (rtl_chip_supports_csum_v2(tp))
		dev->hw_features |= NETIF_F_IPV6_CSUM;

	dev->features |= dev->hw_features;

	/* There has been a number of reports that using SG/TSO results in
	 * tx timeouts. However for a lot of people SG/TSO works fine.
	 * Therefore disable both features by default, but allow users to
	 * enable them. Use at own risk!
	 */
5389
	if (rtl_chip_supports_csum_v2(tp)) {
5390
		dev->hw_features |= NETIF_F_SG | NETIF_F_TSO | NETIF_F_TSO6;
5391 5392 5393
		dev->gso_max_size = RTL_GSO_MAX_SIZE_V2;
		dev->gso_max_segs = RTL_GSO_MAX_SEGS_V2;
	} else {
5394
		dev->hw_features |= NETIF_F_SG | NETIF_F_TSO;
5395 5396 5397
		dev->gso_max_size = RTL_GSO_MAX_SIZE_V1;
		dev->gso_max_segs = RTL_GSO_MAX_SEGS_V1;
	}
H
hayeswang 已提交
5398

5399 5400 5401
	dev->hw_features |= NETIF_F_RXALL;
	dev->hw_features |= NETIF_F_RXFCS;

5402 5403 5404
	/* configure chip for default features */
	rtl8169_set_features(dev, dev->features);

5405 5406
	rtl_set_d3_pll_down(tp, true);

5407
	jumbo_max = rtl_jumbo_max(tp);
5408 5409
	if (jumbo_max)
		dev->max_mtu = jumbo_max;
5410

5411
	rtl_set_irq_mask(tp);
5412

5413
	tp->fw_name = rtl_chip_infos[chipset].fw_name;
5414

5415 5416 5417
	tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
					    &tp->counters_phys_addr,
					    GFP_KERNEL);
5418 5419
	if (!tp->counters)
		return -ENOMEM;
5420

H
Heiner Kallweit 已提交
5421
	pci_set_drvdata(pdev, tp);
5422

5423 5424
	rc = r8169_mdio_register(tp);
	if (rc)
5425
		return rc;
5426

5427 5428
	rc = register_netdev(dev);
	if (rc)
5429
		return rc;
5430

5431 5432 5433
	netdev_info(dev, "%s, %pM, XID %03x, IRQ %d\n",
		    rtl_chip_infos[chipset].name, dev->dev_addr, xid,
		    pci_irq_vector(pdev, 0));
5434

5435
	if (jumbo_max)
5436 5437 5438
		netdev_info(dev, "jumbo features [frames: %d bytes, tx checksumming: %s]\n",
			    jumbo_max, tp->mac_version <= RTL_GIGA_MAC_VER_06 ?
			    "ok" : "ko");
5439

H
Heiner Kallweit 已提交
5440
	if (tp->dash_type != RTL_DASH_NONE) {
5441
		netdev_info(dev, "DASH enabled\n");
5442
		rtl8168_driver_start(tp);
5443
	}
5444

5445 5446 5447
	if (pci_dev_run_wake(pdev))
		pm_runtime_put_sync(&pdev->dev);

5448
	return 0;
5449 5450
}

L
Linus Torvalds 已提交
5451
static struct pci_driver rtl8169_pci_driver = {
5452
	.name		= KBUILD_MODNAME,
L
Linus Torvalds 已提交
5453
	.id_table	= rtl8169_pci_tbl,
5454
	.probe		= rtl_init_one,
B
Bill Pemberton 已提交
5455
	.remove		= rtl_remove_one,
F
Francois Romieu 已提交
5456
	.shutdown	= rtl_shutdown,
H
Heiner Kallweit 已提交
5457
	.driver.pm	= pm_ptr(&rtl8169_pm_ops),
L
Linus Torvalds 已提交
5458 5459
};

5460
module_pci_driver(rtl8169_pci_driver);