r8169_main.c 172.5 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
L
Linus Torvalds 已提交
2
/*
F
Francois Romieu 已提交
3 4 5 6 7 8 9
 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
 *
 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
 * Copyright (c) a lot of people too. Please respect their work.
 *
 * See MAINTAINERS file for support contact information.
L
Linus Torvalds 已提交
10 11 12 13 14 15 16
 */

#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/etherdevice.h>
17
#include <linux/clk.h>
L
Linus Torvalds 已提交
18 19
#include <linux/delay.h>
#include <linux/ethtool.h>
20
#include <linux/phy.h>
L
Linus Torvalds 已提交
21 22 23
#include <linux/if_vlan.h>
#include <linux/crc32.h>
#include <linux/in.h>
24
#include <linux/io.h>
L
Linus Torvalds 已提交
25 26
#include <linux/ip.h>
#include <linux/tcp.h>
27
#include <linux/interrupt.h>
L
Linus Torvalds 已提交
28
#include <linux/dma-mapping.h>
29
#include <linux/pm_runtime.h>
30
#include <linux/prefetch.h>
H
Heiner Kallweit 已提交
31
#include <linux/pci-aspm.h>
H
hayeswang 已提交
32 33
#include <linux/ipv6.h>
#include <net/ip6_checksum.h>
L
Linus Torvalds 已提交
34

35 36
#include "r8169_firmware.h"

L
Linus Torvalds 已提交
37 38
#define MODULENAME "r8169"

39 40
#define FIRMWARE_8168D_1	"rtl_nic/rtl8168d-1.fw"
#define FIRMWARE_8168D_2	"rtl_nic/rtl8168d-2.fw"
H
hayeswang 已提交
41 42
#define FIRMWARE_8168E_1	"rtl_nic/rtl8168e-1.fw"
#define FIRMWARE_8168E_2	"rtl_nic/rtl8168e-2.fw"
H
Hayes Wang 已提交
43
#define FIRMWARE_8168E_3	"rtl_nic/rtl8168e-3.fw"
44 45
#define FIRMWARE_8168F_1	"rtl_nic/rtl8168f-1.fw"
#define FIRMWARE_8168F_2	"rtl_nic/rtl8168f-2.fw"
46
#define FIRMWARE_8105E_1	"rtl_nic/rtl8105e-1.fw"
47
#define FIRMWARE_8402_1		"rtl_nic/rtl8402-1.fw"
48
#define FIRMWARE_8411_1		"rtl_nic/rtl8411-1.fw"
H
hayeswang 已提交
49
#define FIRMWARE_8411_2		"rtl_nic/rtl8411-2.fw"
H
Hayes Wang 已提交
50
#define FIRMWARE_8106E_1	"rtl_nic/rtl8106e-1.fw"
H
hayeswang 已提交
51
#define FIRMWARE_8106E_2	"rtl_nic/rtl8106e-2.fw"
52
#define FIRMWARE_8168G_2	"rtl_nic/rtl8168g-2.fw"
H
hayeswang 已提交
53
#define FIRMWARE_8168G_3	"rtl_nic/rtl8168g-3.fw"
54 55 56 57
#define FIRMWARE_8168H_1	"rtl_nic/rtl8168h-1.fw"
#define FIRMWARE_8168H_2	"rtl_nic/rtl8168h-2.fw"
#define FIRMWARE_8107E_1	"rtl_nic/rtl8107e-1.fw"
#define FIRMWARE_8107E_2	"rtl_nic/rtl8107e-2.fw"
58

59
#define R8169_MSG_DEFAULT \
60
	(NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
61

L
Linus Torvalds 已提交
62 63
/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
   The RTL chips use a 64 element hash table based on the Ethernet CRC. */
H
Heiner Kallweit 已提交
64
#define	MC_FILTER_LIMIT	32
L
Linus Torvalds 已提交
65

66
#define TX_DMA_BURST	7	/* Maximum PCI burst, '7' is unlimited */
L
Linus Torvalds 已提交
67 68 69
#define InterFrameGap	0x03	/* 3 means InterFrameGap = the shortest one */

#define R8169_REGS_SIZE		256
70
#define R8169_RX_BUF_SIZE	(SZ_16K - 1)
L
Linus Torvalds 已提交
71
#define NUM_TX_DESC	64	/* Number of Tx descriptor registers */
72
#define NUM_RX_DESC	256U	/* Number of Rx descriptor registers */
L
Linus Torvalds 已提交
73 74 75
#define R8169_TX_RING_BYTES	(NUM_TX_DESC * sizeof(struct TxDesc))
#define R8169_RX_RING_BYTES	(NUM_RX_DESC * sizeof(struct RxDesc))

76 77
#define RTL_CFG_NO_GBIT	1

L
Linus Torvalds 已提交
78
/* write/read MMIO register */
79 80 81 82 83 84
#define RTL_W8(tp, reg, val8)	writeb((val8), tp->mmio_addr + (reg))
#define RTL_W16(tp, reg, val16)	writew((val16), tp->mmio_addr + (reg))
#define RTL_W32(tp, reg, val32)	writel((val32), tp->mmio_addr + (reg))
#define RTL_R8(tp, reg)		readb(tp->mmio_addr + (reg))
#define RTL_R16(tp, reg)		readw(tp->mmio_addr + (reg))
#define RTL_R32(tp, reg)		readl(tp->mmio_addr + (reg))
L
Linus Torvalds 已提交
85 86

enum mac_version {
87
	/* support for ancient RTL_GIGA_MAC_VER_01 has been removed */
88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119
	RTL_GIGA_MAC_VER_02,
	RTL_GIGA_MAC_VER_03,
	RTL_GIGA_MAC_VER_04,
	RTL_GIGA_MAC_VER_05,
	RTL_GIGA_MAC_VER_06,
	RTL_GIGA_MAC_VER_07,
	RTL_GIGA_MAC_VER_08,
	RTL_GIGA_MAC_VER_09,
	RTL_GIGA_MAC_VER_10,
	RTL_GIGA_MAC_VER_11,
	RTL_GIGA_MAC_VER_12,
	RTL_GIGA_MAC_VER_13,
	RTL_GIGA_MAC_VER_14,
	RTL_GIGA_MAC_VER_15,
	RTL_GIGA_MAC_VER_16,
	RTL_GIGA_MAC_VER_17,
	RTL_GIGA_MAC_VER_18,
	RTL_GIGA_MAC_VER_19,
	RTL_GIGA_MAC_VER_20,
	RTL_GIGA_MAC_VER_21,
	RTL_GIGA_MAC_VER_22,
	RTL_GIGA_MAC_VER_23,
	RTL_GIGA_MAC_VER_24,
	RTL_GIGA_MAC_VER_25,
	RTL_GIGA_MAC_VER_26,
	RTL_GIGA_MAC_VER_27,
	RTL_GIGA_MAC_VER_28,
	RTL_GIGA_MAC_VER_29,
	RTL_GIGA_MAC_VER_30,
	RTL_GIGA_MAC_VER_31,
	RTL_GIGA_MAC_VER_32,
	RTL_GIGA_MAC_VER_33,
H
Hayes Wang 已提交
120
	RTL_GIGA_MAC_VER_34,
121 122
	RTL_GIGA_MAC_VER_35,
	RTL_GIGA_MAC_VER_36,
123
	RTL_GIGA_MAC_VER_37,
124
	RTL_GIGA_MAC_VER_38,
H
Hayes Wang 已提交
125
	RTL_GIGA_MAC_VER_39,
H
Hayes Wang 已提交
126 127
	RTL_GIGA_MAC_VER_40,
	RTL_GIGA_MAC_VER_41,
H
hayeswang 已提交
128
	RTL_GIGA_MAC_VER_42,
H
hayeswang 已提交
129
	RTL_GIGA_MAC_VER_43,
H
hayeswang 已提交
130
	RTL_GIGA_MAC_VER_44,
131 132 133 134
	RTL_GIGA_MAC_VER_45,
	RTL_GIGA_MAC_VER_46,
	RTL_GIGA_MAC_VER_47,
	RTL_GIGA_MAC_VER_48,
C
Chun-Hao Lin 已提交
135 136 137
	RTL_GIGA_MAC_VER_49,
	RTL_GIGA_MAC_VER_50,
	RTL_GIGA_MAC_VER_51,
138
	RTL_GIGA_MAC_NONE
L
Linus Torvalds 已提交
139 140
};

F
Francois Romieu 已提交
141 142 143 144 145 146
#define JUMBO_1K	ETH_DATA_LEN
#define JUMBO_4K	(4*1024 - ETH_HLEN - 2)
#define JUMBO_6K	(6*1024 - ETH_HLEN - 2)
#define JUMBO_7K	(7*1024 - ETH_HLEN - 2)
#define JUMBO_9K	(9*1024 - ETH_HLEN - 2)

147
static const struct {
L
Linus Torvalds 已提交
148
	const char *name;
149
	const char *fw_name;
150 151
} rtl_chip_infos[] = {
	/* PCI devices. */
152 153 154 155 156
	[RTL_GIGA_MAC_VER_02] = {"RTL8169s"				},
	[RTL_GIGA_MAC_VER_03] = {"RTL8110s"				},
	[RTL_GIGA_MAC_VER_04] = {"RTL8169sb/8110sb"			},
	[RTL_GIGA_MAC_VER_05] = {"RTL8169sc/8110sc"			},
	[RTL_GIGA_MAC_VER_06] = {"RTL8169sc/8110sc"			},
157
	/* PCI-E devices. */
158 159
	[RTL_GIGA_MAC_VER_07] = {"RTL8102e"				},
	[RTL_GIGA_MAC_VER_08] = {"RTL8102e"				},
160
	[RTL_GIGA_MAC_VER_09] = {"RTL8102e/RTL8103e"			},
161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192
	[RTL_GIGA_MAC_VER_10] = {"RTL8101e"				},
	[RTL_GIGA_MAC_VER_11] = {"RTL8168b/8111b"			},
	[RTL_GIGA_MAC_VER_12] = {"RTL8168b/8111b"			},
	[RTL_GIGA_MAC_VER_13] = {"RTL8101e"				},
	[RTL_GIGA_MAC_VER_14] = {"RTL8100e"				},
	[RTL_GIGA_MAC_VER_15] = {"RTL8100e"				},
	[RTL_GIGA_MAC_VER_16] = {"RTL8101e"				},
	[RTL_GIGA_MAC_VER_17] = {"RTL8168b/8111b"			},
	[RTL_GIGA_MAC_VER_18] = {"RTL8168cp/8111cp"			},
	[RTL_GIGA_MAC_VER_19] = {"RTL8168c/8111c"			},
	[RTL_GIGA_MAC_VER_20] = {"RTL8168c/8111c"			},
	[RTL_GIGA_MAC_VER_21] = {"RTL8168c/8111c"			},
	[RTL_GIGA_MAC_VER_22] = {"RTL8168c/8111c"			},
	[RTL_GIGA_MAC_VER_23] = {"RTL8168cp/8111cp"			},
	[RTL_GIGA_MAC_VER_24] = {"RTL8168cp/8111cp"			},
	[RTL_GIGA_MAC_VER_25] = {"RTL8168d/8111d",	FIRMWARE_8168D_1},
	[RTL_GIGA_MAC_VER_26] = {"RTL8168d/8111d",	FIRMWARE_8168D_2},
	[RTL_GIGA_MAC_VER_27] = {"RTL8168dp/8111dp"			},
	[RTL_GIGA_MAC_VER_28] = {"RTL8168dp/8111dp"			},
	[RTL_GIGA_MAC_VER_29] = {"RTL8105e",		FIRMWARE_8105E_1},
	[RTL_GIGA_MAC_VER_30] = {"RTL8105e",		FIRMWARE_8105E_1},
	[RTL_GIGA_MAC_VER_31] = {"RTL8168dp/8111dp"			},
	[RTL_GIGA_MAC_VER_32] = {"RTL8168e/8111e",	FIRMWARE_8168E_1},
	[RTL_GIGA_MAC_VER_33] = {"RTL8168e/8111e",	FIRMWARE_8168E_2},
	[RTL_GIGA_MAC_VER_34] = {"RTL8168evl/8111evl",	FIRMWARE_8168E_3},
	[RTL_GIGA_MAC_VER_35] = {"RTL8168f/8111f",	FIRMWARE_8168F_1},
	[RTL_GIGA_MAC_VER_36] = {"RTL8168f/8111f",	FIRMWARE_8168F_2},
	[RTL_GIGA_MAC_VER_37] = {"RTL8402",		FIRMWARE_8402_1 },
	[RTL_GIGA_MAC_VER_38] = {"RTL8411",		FIRMWARE_8411_1 },
	[RTL_GIGA_MAC_VER_39] = {"RTL8106e",		FIRMWARE_8106E_1},
	[RTL_GIGA_MAC_VER_40] = {"RTL8168g/8111g",	FIRMWARE_8168G_2},
	[RTL_GIGA_MAC_VER_41] = {"RTL8168g/8111g"			},
193 194 195
	[RTL_GIGA_MAC_VER_42] = {"RTL8168gu/8111gu",	FIRMWARE_8168G_3},
	[RTL_GIGA_MAC_VER_43] = {"RTL8106eus",		FIRMWARE_8106E_2},
	[RTL_GIGA_MAC_VER_44] = {"RTL8411b",		FIRMWARE_8411_2 },
196 197 198 199 200 201 202
	[RTL_GIGA_MAC_VER_45] = {"RTL8168h/8111h",	FIRMWARE_8168H_1},
	[RTL_GIGA_MAC_VER_46] = {"RTL8168h/8111h",	FIRMWARE_8168H_2},
	[RTL_GIGA_MAC_VER_47] = {"RTL8107e",		FIRMWARE_8107E_1},
	[RTL_GIGA_MAC_VER_48] = {"RTL8107e",		FIRMWARE_8107E_2},
	[RTL_GIGA_MAC_VER_49] = {"RTL8168ep/8111ep"			},
	[RTL_GIGA_MAC_VER_50] = {"RTL8168ep/8111ep"			},
	[RTL_GIGA_MAC_VER_51] = {"RTL8168ep/8111ep"			},
203 204
};

205
static const struct pci_device_id rtl8169_pci_tbl[] = {
206 207 208 209 210 211 212 213 214
	{ PCI_VDEVICE(REALTEK,	0x2502) },
	{ PCI_VDEVICE(REALTEK,	0x2600) },
	{ PCI_VDEVICE(REALTEK,	0x8129) },
	{ PCI_VDEVICE(REALTEK,	0x8136), RTL_CFG_NO_GBIT },
	{ PCI_VDEVICE(REALTEK,	0x8161) },
	{ PCI_VDEVICE(REALTEK,	0x8167) },
	{ PCI_VDEVICE(REALTEK,	0x8168) },
	{ PCI_VDEVICE(NCUBE,	0x8168) },
	{ PCI_VDEVICE(REALTEK,	0x8169) },
H
Heiner Kallweit 已提交
215
	{ PCI_VENDOR_ID_DLINK,	0x4300,
216
		PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0 },
217 218 219 220 221 222
	{ PCI_VDEVICE(DLINK,	0x4300) },
	{ PCI_VDEVICE(DLINK,	0x4302) },
	{ PCI_VDEVICE(AT,	0xc107) },
	{ PCI_VDEVICE(USR,	0x0116) },
	{ PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0024 },
	{ 0x0001, 0x8168, PCI_ANY_ID, 0x2410 },
H
Heiner Kallweit 已提交
223
	{}
L
Linus Torvalds 已提交
224 225 226 227
};

MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);

228 229 230
static struct {
	u32 msg_enable;
} debug = { -1 };
L
Linus Torvalds 已提交
231

F
Francois Romieu 已提交
232 233
enum rtl_registers {
	MAC0		= 0,	/* Ethernet hardware address. */
234
	MAC4		= 4,
F
Francois Romieu 已提交
235 236 237 238 239 240 241 242 243 244 245 246 247
	MAR0		= 8,	/* Multicast filter. */
	CounterAddrLow		= 0x10,
	CounterAddrHigh		= 0x14,
	TxDescStartAddrLow	= 0x20,
	TxDescStartAddrHigh	= 0x24,
	TxHDescStartAddrLow	= 0x28,
	TxHDescStartAddrHigh	= 0x2c,
	FLASH		= 0x30,
	ERSR		= 0x36,
	ChipCmd		= 0x37,
	TxPoll		= 0x38,
	IntrMask	= 0x3c,
	IntrStatus	= 0x3e,
H
Hayes Wang 已提交
248

F
Francois Romieu 已提交
249
	TxConfig	= 0x40,
H
Hayes Wang 已提交
250 251
#define	TXCFG_AUTO_FIFO			(1 << 7)	/* 8111e-vl */
#define	TXCFG_EMPTY			(1 << 11)	/* 8111e-vl */
F
Francois Romieu 已提交
252

H
Hayes Wang 已提交
253 254 255 256 257 258
	RxConfig	= 0x44,
#define	RX128_INT_EN			(1 << 15)	/* 8111c and later */
#define	RX_MULTI_EN			(1 << 14)	/* 8111c only */
#define	RXCFG_FIFO_SHIFT		13
					/* No threshold before first PCI xfer */
#define	RX_FIFO_THRESH			(7 << RXCFG_FIFO_SHIFT)
259
#define	RX_EARLY_OFF			(1 << 11)
H
Hayes Wang 已提交
260 261 262
#define	RXCFG_DMA_SHIFT			8
					/* Unlimited maximum PCI burst. */
#define	RX_DMA_BURST			(7 << RXCFG_DMA_SHIFT)
F
Francois Romieu 已提交
263

F
Francois Romieu 已提交
264 265 266 267 268
	RxMissed	= 0x4c,
	Cfg9346		= 0x50,
	Config0		= 0x51,
	Config1		= 0x52,
	Config2		= 0x53,
269 270
#define PME_SIGNAL			(1 << 5)	/* 8168c and later */

F
Francois Romieu 已提交
271 272 273 274 275 276 277 278
	Config3		= 0x54,
	Config4		= 0x55,
	Config5		= 0x56,
	PHYAR		= 0x60,
	PHYstatus	= 0x6c,
	RxMaxSize	= 0xda,
	CPlusCmd	= 0xe0,
	IntrMitigate	= 0xe2,
279 280 281 282 283 284

#define RTL_COALESCE_MASK	0x0f
#define RTL_COALESCE_SHIFT	4
#define RTL_COALESCE_T_MAX	(RTL_COALESCE_MASK)
#define RTL_COALESCE_FRAME_MAX	(RTL_COALESCE_MASK << 2)

F
Francois Romieu 已提交
285 286
	RxDescAddrLow	= 0xe4,
	RxDescAddrHigh	= 0xe8,
287 288 289 290 291 292 293
	EarlyTxThres	= 0xec,	/* 8169. Unit of 32 bytes. */

#define NoEarlyTx	0x3f	/* Max value : no early transmit. */

	MaxTxPacketSize	= 0xec,	/* 8101/8168. Unit of 128 bytes. */

#define TxPacketMax	(8064 >> 7)
294
#define EarlySize	0x27
295

F
Francois Romieu 已提交
296 297 298
	FuncEvent	= 0xf0,
	FuncEventMask	= 0xf4,
	FuncPresetState	= 0xf8,
C
Chun-Hao Lin 已提交
299 300 301 302
	IBCR0           = 0xf8,
	IBCR2           = 0xf9,
	IBIMR0          = 0xfa,
	IBISR0          = 0xfb,
F
Francois Romieu 已提交
303
	FuncForceEvent	= 0xfc,
L
Linus Torvalds 已提交
304 305
};

306 307 308 309 310
enum rtl8168_8101_registers {
	CSIDR			= 0x64,
	CSIAR			= 0x68,
#define	CSIAR_FLAG			0x80000000
#define	CSIAR_WRITE_CMD			0x80000000
311 312
#define	CSIAR_BYTE_ENABLE		0x0000f000
#define	CSIAR_ADDR_MASK			0x00000fff
F
françois romieu 已提交
313
	PMCH			= 0x6f,
314 315 316 317 318 319
	EPHYAR			= 0x80,
#define	EPHYAR_FLAG			0x80000000
#define	EPHYAR_WRITE_CMD		0x80000000
#define	EPHYAR_REG_MASK			0x1f
#define	EPHYAR_REG_SHIFT		16
#define	EPHYAR_DATA_MASK		0xffff
320
	DLLPR			= 0xd0,
H
Hayes Wang 已提交
321
#define	PFM_EN				(1 << 6)
322
#define	TX_10M_PS_EN			(1 << 7)
323 324 325
	DBG_REG			= 0xd1,
#define	FIX_NAK_1			(1 << 4)
#define	FIX_NAK_2			(1 << 3)
326 327
	TWSI			= 0xd2,
	MCU			= 0xd3,
H
Hayes Wang 已提交
328
#define	NOW_IS_OOB			(1 << 7)
H
Hayes Wang 已提交
329 330 331
#define	TX_EMPTY			(1 << 5)
#define	RX_EMPTY			(1 << 4)
#define	RXTX_EMPTY			(TX_EMPTY | RX_EMPTY)
332 333
#define	EN_NDP				(1 << 3)
#define	EN_OOB_RESET			(1 << 2)
H
Hayes Wang 已提交
334
#define	LINK_LIST_RDY			(1 << 1)
335 336 337 338 339 340 341
	EFUSEAR			= 0xdc,
#define	EFUSEAR_FLAG			0x80000000
#define	EFUSEAR_WRITE_CMD		0x80000000
#define	EFUSEAR_READ_CMD		0x00000000
#define	EFUSEAR_REG_MASK		0x03ff
#define	EFUSEAR_REG_SHIFT		8
#define	EFUSEAR_DATA_MASK		0xff
342 343
	MISC_1			= 0xf2,
#define	PFM_D3COLD_EN			(1 << 6)
344 345
};

346
enum rtl8168_registers {
H
Hayes Wang 已提交
347 348
	LED_FREQ		= 0x1a,
	EEE_LED			= 0x1b,
F
françois romieu 已提交
349 350 351 352 353 354 355
	ERIDR			= 0x70,
	ERIAR			= 0x74,
#define ERIAR_FLAG			0x80000000
#define ERIAR_WRITE_CMD			0x80000000
#define ERIAR_READ_CMD			0x00000000
#define ERIAR_ADDR_BYTE_ALIGN		4
#define ERIAR_TYPE_SHIFT		16
H
Hayes Wang 已提交
356 357 358
#define ERIAR_EXGMAC			(0x00 << ERIAR_TYPE_SHIFT)
#define ERIAR_MSIX			(0x01 << ERIAR_TYPE_SHIFT)
#define ERIAR_ASF			(0x02 << ERIAR_TYPE_SHIFT)
C
Chun-Hao Lin 已提交
359
#define ERIAR_OOB			(0x02 << ERIAR_TYPE_SHIFT)
H
Hayes Wang 已提交
360 361 362
#define ERIAR_MASK_SHIFT		12
#define ERIAR_MASK_0001			(0x1 << ERIAR_MASK_SHIFT)
#define ERIAR_MASK_0011			(0x3 << ERIAR_MASK_SHIFT)
363
#define ERIAR_MASK_0100			(0x4 << ERIAR_MASK_SHIFT)
H
Hayes Wang 已提交
364
#define ERIAR_MASK_0101			(0x5 << ERIAR_MASK_SHIFT)
H
Hayes Wang 已提交
365
#define ERIAR_MASK_1111			(0xf << ERIAR_MASK_SHIFT)
366 367 368 369 370 371 372 373 374 375 376
	EPHY_RXER_NUM		= 0x7c,
	OCPDR			= 0xb0,	/* OCP GPHY access */
#define OCPDR_WRITE_CMD			0x80000000
#define OCPDR_READ_CMD			0x00000000
#define OCPDR_REG_MASK			0x7f
#define OCPDR_GPHY_REG_SHIFT		16
#define OCPDR_DATA_MASK			0xffff
	OCPAR			= 0xb4,
#define OCPAR_FLAG			0x80000000
#define OCPAR_GPHY_WRITE_CMD		0x8000f060
#define OCPAR_GPHY_READ_CMD		0x0000f060
H
Hayes Wang 已提交
377
	GPHY_OCP		= 0xb8,
H
hayeswang 已提交
378 379
	RDSAR1			= 0xd0,	/* 8168c only. Undocumented on 8168dp */
	MISC			= 0xf0,	/* 8168e only. */
F
Francois Romieu 已提交
380
#define TXPLA_RST			(1 << 29)
H
Hayes Wang 已提交
381
#define DISABLE_LAN_EN			(1 << 23) /* Enable GPIO pin */
H
Hayes Wang 已提交
382
#define PWM_EN				(1 << 22)
H
Hayes Wang 已提交
383
#define RXDV_GATED_EN			(1 << 19)
H
Hayes Wang 已提交
384
#define EARLY_TALLY_EN			(1 << 16)
385 386
};

F
Francois Romieu 已提交
387
enum rtl_register_content {
L
Linus Torvalds 已提交
388
	/* InterruptStatusBits */
F
Francois Romieu 已提交
389 390 391 392 393 394 395 396 397 398 399
	SYSErr		= 0x8000,
	PCSTimeout	= 0x4000,
	SWInt		= 0x0100,
	TxDescUnavail	= 0x0080,
	RxFIFOOver	= 0x0040,
	LinkChg		= 0x0020,
	RxOverflow	= 0x0010,
	TxErr		= 0x0008,
	TxOK		= 0x0004,
	RxErr		= 0x0002,
	RxOK		= 0x0001,
L
Linus Torvalds 已提交
400 401

	/* RxStatusDesc */
402 403 404 405
	RxRWT	= (1 << 22),
	RxRES	= (1 << 21),
	RxRUNT	= (1 << 20),
	RxCRC	= (1 << 19),
L
Linus Torvalds 已提交
406 407

	/* ChipCmdBits */
H
Hayes Wang 已提交
408
	StopReq		= 0x80,
F
Francois Romieu 已提交
409 410 411 412
	CmdReset	= 0x10,
	CmdRxEnb	= 0x08,
	CmdTxEnb	= 0x04,
	RxBufEmpty	= 0x01,
L
Linus Torvalds 已提交
413

414 415 416 417 418
	/* TXPoll register p.5 */
	HPQ		= 0x80,		/* Poll cmd on the high prio queue */
	NPQ		= 0x40,		/* Poll cmd on the low prio queue */
	FSWInt		= 0x01,		/* Forced software interrupt */

L
Linus Torvalds 已提交
419
	/* Cfg9346Bits */
F
Francois Romieu 已提交
420 421
	Cfg9346_Lock	= 0x00,
	Cfg9346_Unlock	= 0xc0,
L
Linus Torvalds 已提交
422 423

	/* rx_mode_bits */
F
Francois Romieu 已提交
424 425 426 427 428 429
	AcceptErr	= 0x20,
	AcceptRunt	= 0x10,
	AcceptBroadcast	= 0x08,
	AcceptMulticast	= 0x04,
	AcceptMyPhys	= 0x02,
	AcceptAllPhys	= 0x01,
430
#define RX_CONFIG_ACCEPT_MASK		0x3f
L
Linus Torvalds 已提交
431 432 433 434 435

	/* TxConfigBits */
	TxInterFrameGapShift = 24,
	TxDMAShift = 8,	/* DMA burst value (0-7) is shift this many bits */

436
	/* Config1 register p.24 */
437 438 439 440 441 442
	LEDS1		= (1 << 7),
	LEDS0		= (1 << 6),
	Speed_down	= (1 << 4),
	MEMMAP		= (1 << 3),
	IOMAP		= (1 << 2),
	VPD		= (1 << 1),
443 444
	PMEnable	= (1 << 0),	/* Power Management Enable */

445
	/* Config2 register p. 25 */
H
hayeswang 已提交
446
	ClkReqEn	= (1 << 7),	/* Clock Request Enable */
447
	MSIEnable	= (1 << 5),	/* 8169 only. Reserved in the 8168. */
448 449 450
	PCI_Clock_66MHz = 0x01,
	PCI_Clock_33MHz = 0x00,

F
Francois Romieu 已提交
451 452 453
	/* Config3 register p.25 */
	MagicPacket	= (1 << 5),	/* Wake up when receives a Magic Packet */
	LinkUp		= (1 << 4),	/* Wake up when the cable connection is re-established */
F
Francois Romieu 已提交
454
	Jumbo_En0	= (1 << 2),	/* 8168 only. Reserved in the 8168b */
H
hayeswang 已提交
455
	Rdy_to_L23	= (1 << 1),	/* L23 Enable */
456
	Beacon_en	= (1 << 0),	/* 8168 only. Reserved in the 8168b */
F
Francois Romieu 已提交
457

F
Francois Romieu 已提交
458 459 460
	/* Config4 register */
	Jumbo_En1	= (1 << 1),	/* 8168 only. Reserved in the 8168b */

461
	/* Config5 register p.27 */
F
Francois Romieu 已提交
462 463 464
	BWF		= (1 << 6),	/* Accept Broadcast wakeup frame */
	MWF		= (1 << 5),	/* Accept Multicast wakeup frame */
	UWF		= (1 << 4),	/* Accept Unicast wakeup frame */
F
Francois Romieu 已提交
465
	Spi_en		= (1 << 3),
F
Francois Romieu 已提交
466
	LanWake		= (1 << 1),	/* LanWake enable/disable */
467
	PMEStatus	= (1 << 0),	/* PME status can be reset by PCI RST# */
H
hayeswang 已提交
468
	ASPM_en		= (1 << 0),	/* ASPM enable */
469

L
Linus Torvalds 已提交
470
	/* CPlusCmd p.31 */
471 472 473 474 475 476 477 478 479 480
	EnableBist	= (1 << 15),	// 8168 8101
	Mac_dbgo_oe	= (1 << 14),	// 8168 8101
	Normal_mode	= (1 << 13),	// unused
	Force_half_dup	= (1 << 12),	// 8168 8101
	Force_rxflow_en	= (1 << 11),	// 8168 8101
	Force_txflow_en	= (1 << 10),	// 8168 8101
	Cxpl_dbg_sel	= (1 << 9),	// 8168 8101
	ASF		= (1 << 8),	// 8168 8101
	PktCntrDisable	= (1 << 7),	// 8168 8101
	Mac_dbgo_sel	= 0x001c,	// 8168
L
Linus Torvalds 已提交
481 482 483 484
	RxVlan		= (1 << 6),
	RxChkSum	= (1 << 5),
	PCIDAC		= (1 << 4),
	PCIMulRW	= (1 << 3),
485
#define INTT_MASK	GENMASK(1, 0)
486
#define CPCMD_MASK	(Normal_mode | RxVlan | RxChkSum | INTT_MASK)
L
Linus Torvalds 已提交
487 488

	/* rtl8169_PHYstatus */
F
Francois Romieu 已提交
489 490 491 492 493 494 495 496
	TBI_Enable	= 0x80,
	TxFlowCtrl	= 0x40,
	RxFlowCtrl	= 0x20,
	_1000bpsF	= 0x10,
	_100bps		= 0x08,
	_10bps		= 0x04,
	LinkStatus	= 0x02,
	FullDup		= 0x01,
L
Linus Torvalds 已提交
497

498 499 500
	/* ResetCounterCommand */
	CounterReset	= 0x1,

501
	/* DumpCounterCommand */
F
Francois Romieu 已提交
502
	CounterDump	= 0x8,
503 504 505

	/* magic enable v2 */
	MagicPacket_v2	= (1 << 16),	/* Wake up when receives a Magic Packet */
L
Linus Torvalds 已提交
506 507
};

F
Francois Romieu 已提交
508 509
enum rtl_desc_bit {
	/* First doubleword. */
L
Linus Torvalds 已提交
510 511 512 513
	DescOwn		= (1 << 31), /* Descriptor is owned by NIC */
	RingEnd		= (1 << 30), /* End of descriptor ring */
	FirstFrag	= (1 << 29), /* First segment of a packet */
	LastFrag	= (1 << 28), /* Final segment of a packet */
F
Francois Romieu 已提交
514 515 516 517 518 519 520
};

/* Generic case. */
enum rtl_tx_desc_bit {
	/* First doubleword. */
	TD_LSO		= (1 << 27),		/* Large Send Offload */
#define TD_MSS_MAX			0x07ffu	/* MSS value */
L
Linus Torvalds 已提交
521

F
Francois Romieu 已提交
522 523 524 525 526 527 528 529 530 531 532 533 534 535 536
	/* Second doubleword. */
	TxVlanTag	= (1 << 17),		/* Add VLAN tag */
};

/* 8169, 8168b and 810x except 8102e. */
enum rtl_tx_desc_bit_0 {
	/* First doubleword. */
#define TD0_MSS_SHIFT			16	/* MSS position (11 bits) */
	TD0_TCP_CS	= (1 << 16),		/* Calculate TCP/IP checksum */
	TD0_UDP_CS	= (1 << 17),		/* Calculate UDP/IP checksum */
	TD0_IP_CS	= (1 << 18),		/* Calculate IP checksum */
};

/* 8102e, 8168c and beyond. */
enum rtl_tx_desc_bit_1 {
H
hayeswang 已提交
537 538
	/* First doubleword. */
	TD1_GTSENV4	= (1 << 26),		/* Giant Send for IPv4 */
H
hayeswang 已提交
539
	TD1_GTSENV6	= (1 << 25),		/* Giant Send for IPv6 */
H
hayeswang 已提交
540
#define GTTCPHO_SHIFT			18
541
#define GTTCPHO_MAX			0x7f
H
hayeswang 已提交
542

F
Francois Romieu 已提交
543
	/* Second doubleword. */
H
hayeswang 已提交
544
#define TCPHO_SHIFT			18
545
#define TCPHO_MAX			0x3ff
F
Francois Romieu 已提交
546
#define TD1_MSS_SHIFT			18	/* MSS position (11 bits) */
H
hayeswang 已提交
547 548
	TD1_IPv6_CS	= (1 << 28),		/* Calculate IPv6 checksum */
	TD1_IPv4_CS	= (1 << 29),		/* Calculate IPv4 checksum */
F
Francois Romieu 已提交
549 550 551
	TD1_TCP_CS	= (1 << 30),		/* Calculate TCP/IP checksum */
	TD1_UDP_CS	= (1 << 31),		/* Calculate UDP/IP checksum */
};
L
Linus Torvalds 已提交
552

F
Francois Romieu 已提交
553
enum rtl_rx_desc_bit {
L
Linus Torvalds 已提交
554 555
	/* Rx private */
	PID1		= (1 << 18), /* Protocol ID bit 1/2 */
Z
Zhu Yanjun 已提交
556
	PID0		= (1 << 17), /* Protocol ID bit 0/2 */
L
Linus Torvalds 已提交
557 558 559 560 561 562 563 564 565 566 567 568 569 570

#define RxProtoUDP	(PID1)
#define RxProtoTCP	(PID0)
#define RxProtoIP	(PID1 | PID0)
#define RxProtoMask	RxProtoIP

	IPFail		= (1 << 16), /* IP checksum failed */
	UDPFail		= (1 << 15), /* UDP/IP checksum failed */
	TCPFail		= (1 << 14), /* TCP/IP checksum failed */
	RxVlanTag	= (1 << 16), /* VLAN tag available */
};

#define RsvdMask	0x3fffc000

571 572 573 574 575
#define RTL_GSO_MAX_SIZE_V1	32000
#define RTL_GSO_MAX_SEGS_V1	24
#define RTL_GSO_MAX_SIZE_V2	64000
#define RTL_GSO_MAX_SEGS_V2	64

L
Linus Torvalds 已提交
576
struct TxDesc {
577 578 579
	__le32 opts1;
	__le32 opts2;
	__le64 addr;
L
Linus Torvalds 已提交
580 581 582
};

struct RxDesc {
583 584 585
	__le32 opts1;
	__le32 opts2;
	__le64 addr;
L
Linus Torvalds 已提交
586 587 588 589 590 591 592
};

struct ring_info {
	struct sk_buff	*skb;
	u32		len;
};

593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608
struct rtl8169_counters {
	__le64	tx_packets;
	__le64	rx_packets;
	__le64	tx_errors;
	__le32	rx_errors;
	__le16	rx_missed;
	__le16	align_errors;
	__le32	tx_one_collision;
	__le32	tx_multi_collision;
	__le64	rx_unicast;
	__le64	rx_broadcast;
	__le32	rx_multicast;
	__le16	tx_aborted;
	__le16	tx_underun;
};

609 610 611 612 613 614 615
struct rtl8169_tc_offsets {
	bool	inited;
	__le64	tx_errors;
	__le32	tx_multi_collision;
	__le16	tx_aborted;
};

616
enum rtl_flag {
617
	RTL_FLAG_TASK_ENABLED = 0,
618 619 620 621
	RTL_FLAG_TASK_RESET_PENDING,
	RTL_FLAG_MAX
};

J
Junchang Wang 已提交
622 623 624 625 626 627
struct rtl8169_stats {
	u64			packets;
	u64			bytes;
	struct u64_stats_sync	syncp;
};

L
Linus Torvalds 已提交
628 629
struct rtl8169_private {
	void __iomem *mmio_addr;	/* memory map physical address */
F
Francois Romieu 已提交
630
	struct pci_dev *pci_dev;
D
David Howells 已提交
631
	struct net_device *dev;
632
	struct phy_device *phydev;
633
	struct napi_struct napi;
634
	u32 msg_enable;
635
	enum mac_version mac_version;
L
Linus Torvalds 已提交
636 637 638
	u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
	u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
	u32 dirty_tx;
J
Junchang Wang 已提交
639 640
	struct rtl8169_stats rx_stats;
	struct rtl8169_stats tx_stats;
L
Linus Torvalds 已提交
641 642 643 644
	struct TxDesc *TxDescArray;	/* 256-aligned Tx descriptor ring */
	struct RxDesc *RxDescArray;	/* 256-aligned Rx descriptor ring */
	dma_addr_t TxPhyAddr;
	dma_addr_t RxPhyAddr;
645
	struct page *Rx_databuff[NUM_RX_DESC];	/* Rx data buffers */
L
Linus Torvalds 已提交
646 647
	struct ring_info tx_skb[NUM_TX_DESC];	/* Tx data buffers */
	u16 cp_cmd;
648
	u32 irq_mask;
649
	struct clk *clk;
650

651
	struct {
652 653
		DECLARE_BITMAP(flags, RTL_FLAG_MAX);
		struct mutex mutex;
654 655 656
		struct work_struct work;
	} wk;

657
	unsigned irq_enabled:1;
658
	unsigned supports_gmii:1;
659
	unsigned aspm_manageable:1;
660 661
	dma_addr_t counters_phys_addr;
	struct rtl8169_counters *counters;
662
	struct rtl8169_tc_offsets tc_offset;
663
	u32 saved_wolopts;
664

665
	const char *fw_name;
666
	struct rtl_fw *rtl_fw;
H
Hayes Wang 已提交
667 668

	u32 ocp_base;
L
Linus Torvalds 已提交
669 670
};

671 672
typedef void (*rtl_generic_fct)(struct rtl8169_private *tp);

673
MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
L
Linus Torvalds 已提交
674
MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
675 676
module_param_named(debug, debug.msg_enable, int, 0);
MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
677
MODULE_SOFTDEP("pre: realtek");
L
Linus Torvalds 已提交
678
MODULE_LICENSE("GPL");
679 680
MODULE_FIRMWARE(FIRMWARE_8168D_1);
MODULE_FIRMWARE(FIRMWARE_8168D_2);
H
hayeswang 已提交
681 682
MODULE_FIRMWARE(FIRMWARE_8168E_1);
MODULE_FIRMWARE(FIRMWARE_8168E_2);
683
MODULE_FIRMWARE(FIRMWARE_8168E_3);
684
MODULE_FIRMWARE(FIRMWARE_8105E_1);
685 686
MODULE_FIRMWARE(FIRMWARE_8168F_1);
MODULE_FIRMWARE(FIRMWARE_8168F_2);
687
MODULE_FIRMWARE(FIRMWARE_8402_1);
688
MODULE_FIRMWARE(FIRMWARE_8411_1);
H
hayeswang 已提交
689
MODULE_FIRMWARE(FIRMWARE_8411_2);
H
Hayes Wang 已提交
690
MODULE_FIRMWARE(FIRMWARE_8106E_1);
H
hayeswang 已提交
691
MODULE_FIRMWARE(FIRMWARE_8106E_2);
692
MODULE_FIRMWARE(FIRMWARE_8168G_2);
H
hayeswang 已提交
693
MODULE_FIRMWARE(FIRMWARE_8168G_3);
694 695
MODULE_FIRMWARE(FIRMWARE_8168H_1);
MODULE_FIRMWARE(FIRMWARE_8168H_2);
696 697
MODULE_FIRMWARE(FIRMWARE_8107E_1);
MODULE_FIRMWARE(FIRMWARE_8107E_2);
L
Linus Torvalds 已提交
698

H
Heiner Kallweit 已提交
699 700 701 702 703
static inline struct device *tp_to_dev(struct rtl8169_private *tp)
{
	return &tp->pci_dev->dev;
}

704 705 706 707 708 709 710 711 712 713
static void rtl_lock_work(struct rtl8169_private *tp)
{
	mutex_lock(&tp->wk.mutex);
}

static void rtl_unlock_work(struct rtl8169_private *tp)
{
	mutex_unlock(&tp->wk.mutex);
}

714 715 716 717 718 719 720 721 722 723
static void rtl_lock_config_regs(struct rtl8169_private *tp)
{
	RTL_W8(tp, Cfg9346, Cfg9346_Lock);
}

static void rtl_unlock_config_regs(struct rtl8169_private *tp)
{
	RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
}

724
static void rtl_tx_performance_tweak(struct rtl8169_private *tp, u16 force)
F
Francois Romieu 已提交
725
{
726
	pcie_capability_clear_and_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
727
					   PCI_EXP_DEVCTL_READRQ, force);
F
Francois Romieu 已提交
728 729
}

730 731 732
static bool rtl_is_8168evl_up(struct rtl8169_private *tp)
{
	return tp->mac_version >= RTL_GIGA_MAC_VER_34 &&
733 734
	       tp->mac_version != RTL_GIGA_MAC_VER_39 &&
	       tp->mac_version <= RTL_GIGA_MAC_VER_51;
735 736
}

737 738 739 740 741 742 743
static bool rtl_supports_eee(struct rtl8169_private *tp)
{
	return tp->mac_version >= RTL_GIGA_MAC_VER_34 &&
	       tp->mac_version != RTL_GIGA_MAC_VER_37 &&
	       tp->mac_version != RTL_GIGA_MAC_VER_39;
}

744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762
struct rtl_cond {
	bool (*check)(struct rtl8169_private *);
	const char *msg;
};

static void rtl_udelay(unsigned int d)
{
	udelay(d);
}

static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
			  void (*delay)(unsigned int), unsigned int d, int n,
			  bool high)
{
	int i;

	for (i = 0; i < n; i++) {
		if (c->check(tp) == high)
			return true;
H
Heiner Kallweit 已提交
763
		delay(d);
764
	}
F
Francois Romieu 已提交
765 766
	netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
		  c->msg, !high, n, d);
767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807
	return false;
}

static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
				      const struct rtl_cond *c,
				      unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
}

static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
				     const struct rtl_cond *c,
				     unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
}

static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
				      const struct rtl_cond *c,
				      unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, msleep, d, n, true);
}

static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
				     const struct rtl_cond *c,
				     unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, msleep, d, n, false);
}

#define DECLARE_RTL_COND(name)				\
static bool name ## _check(struct rtl8169_private *);	\
							\
static const struct rtl_cond name = {			\
	.check	= name ## _check,			\
	.msg	= #name					\
};							\
							\
static bool name ## _check(struct rtl8169_private *tp)

H
Hayes Wang 已提交
808 809 810 811 812 813 814 815 816 817 818
static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
{
	if (reg & 0xffff0001) {
		netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
		return true;
	}
	return false;
}

DECLARE_RTL_COND(rtl_ocp_gphy_cond)
{
819
	return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
H
Hayes Wang 已提交
820 821 822 823 824 825 826
}

static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return;

827
	RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
H
Hayes Wang 已提交
828 829 830 831

	rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
}

832
static int r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
H
Hayes Wang 已提交
833 834 835 836
{
	if (rtl_ocp_reg_failure(tp, reg))
		return 0;

837
	RTL_W32(tp, GPHY_OCP, reg << 15);
H
Hayes Wang 已提交
838 839

	return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
840
		(RTL_R32(tp, GPHY_OCP) & 0xffff) : -ETIMEDOUT;
H
Hayes Wang 已提交
841 842 843 844 845 846 847
}

static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return;

848
	RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
H
Hayes Wang 已提交
849 850 851 852 853 854 855
}

static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return 0;

856
	RTL_W32(tp, OCPDR, reg << 15);
H
Hayes Wang 已提交
857

858
	return RTL_R32(tp, OCPDR);
H
Hayes Wang 已提交
859 860
}

861 862 863 864 865 866 867 868
static void r8168_mac_ocp_modify(struct rtl8169_private *tp, u32 reg, u16 mask,
				 u16 set)
{
	u16 data = r8168_mac_ocp_read(tp, reg);

	r8168_mac_ocp_write(tp, reg, (data & ~mask) | set);
}

H
Hayes Wang 已提交
869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891
#define OCP_STD_PHY_BASE	0xa400

static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
{
	if (reg == 0x1f) {
		tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
		return;
	}

	if (tp->ocp_base != OCP_STD_PHY_BASE)
		reg -= 0x10;

	r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
}

static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
{
	if (tp->ocp_base != OCP_STD_PHY_BASE)
		reg -= 0x10;

	return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
}

892 893 894 895 896 897 898 899 900 901 902 903 904 905 906
static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
{
	if (reg == 0x1f) {
		tp->ocp_base = value << 4;
		return;
	}

	r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
}

static int mac_mcu_read(struct rtl8169_private *tp, int reg)
{
	return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
}

907 908
DECLARE_RTL_COND(rtl_phyar_cond)
{
909
	return RTL_R32(tp, PHYAR) & 0x80000000;
910 911
}

912
static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
L
Linus Torvalds 已提交
913
{
914
	RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
L
Linus Torvalds 已提交
915

916
	rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
917
	/*
918 919
	 * According to hardware specs a 20us delay is required after write
	 * complete indication, but before sending next command.
920
	 */
921
	udelay(20);
L
Linus Torvalds 已提交
922 923
}

924
static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
L
Linus Torvalds 已提交
925
{
926
	int value;
L
Linus Torvalds 已提交
927

928
	RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
L
Linus Torvalds 已提交
929

930
	value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
931
		RTL_R32(tp, PHYAR) & 0xffff : -ETIMEDOUT;
932

933 934 935 936 937 938
	/*
	 * According to hardware specs a 20us delay is required after read
	 * complete indication, but before sending next command.
	 */
	udelay(20);

L
Linus Torvalds 已提交
939 940 941
	return value;
}

C
Chun-Hao Lin 已提交
942 943
DECLARE_RTL_COND(rtl_ocpar_cond)
{
944
	return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
C
Chun-Hao Lin 已提交
945 946
}

947
static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
948
{
949 950 951
	RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
	RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
	RTL_W32(tp, EPHY_RXER_NUM, 0);
952

953
	rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
954 955
}

956
static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
957
{
958 959
	r8168dp_1_mdio_access(tp, reg,
			      OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
960 961
}

962
static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
963
{
964
	r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
965 966

	mdelay(1);
967 968
	RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
	RTL_W32(tp, EPHY_RXER_NUM, 0);
969

970
	return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
971
		RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : -ETIMEDOUT;
972 973
}

F
françois romieu 已提交
974 975
#define R8168DP_1_MDIO_ACCESS_BIT	0x00020000

976
static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
F
françois romieu 已提交
977
{
978
	RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
F
françois romieu 已提交
979 980
}

981
static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
F
françois romieu 已提交
982
{
983
	RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
F
françois romieu 已提交
984 985
}

986
static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
F
françois romieu 已提交
987
{
988
	r8168dp_2_mdio_start(tp);
F
françois romieu 已提交
989

990
	r8169_mdio_write(tp, reg, value);
F
françois romieu 已提交
991

992
	r8168dp_2_mdio_stop(tp);
F
françois romieu 已提交
993 994
}

995
static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
F
françois romieu 已提交
996 997 998
{
	int value;

999
	r8168dp_2_mdio_start(tp);
F
françois romieu 已提交
1000

1001
	value = r8169_mdio_read(tp, reg);
F
françois romieu 已提交
1002

1003
	r8168dp_2_mdio_stop(tp);
F
françois romieu 已提交
1004 1005 1006 1007

	return value;
}

1008
static void rtl_writephy(struct rtl8169_private *tp, int location, int val)
1009
{
H
Heiner Kallweit 已提交
1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
		r8168dp_1_mdio_write(tp, location, val);
		break;
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		r8168dp_2_mdio_write(tp, location, val);
		break;
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
		r8168g_mdio_write(tp, location, val);
		break;
	default:
		r8169_mdio_write(tp, location, val);
		break;
	}
1025 1026
}

1027 1028
static int rtl_readphy(struct rtl8169_private *tp, int location)
{
H
Heiner Kallweit 已提交
1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
		return r8168dp_1_mdio_read(tp, location);
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		return r8168dp_2_mdio_read(tp, location);
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
		return r8168g_mdio_read(tp, location);
	default:
		return r8169_mdio_read(tp, location);
	}
1040 1041 1042 1043 1044 1045 1046
}

static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
{
	rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
}

1047
static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
1048 1049 1050
{
	int val;

1051
	val = rtl_readphy(tp, reg_addr);
1052
	rtl_writephy(tp, reg_addr, (val & ~m) | p);
1053 1054
}

1055 1056
DECLARE_RTL_COND(rtl_ephyar_cond)
{
1057
	return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
1058 1059
}

1060
static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
1061
{
1062
	RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
1063 1064
		(reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);

1065 1066 1067
	rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);

	udelay(10);
1068 1069
}

1070
static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
1071
{
1072
	RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1073

1074
	return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
1075
		RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
1076 1077
}

C
Chun-Hao Lin 已提交
1078 1079
DECLARE_RTL_COND(rtl_eriar_cond)
{
1080
	return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
C
Chun-Hao Lin 已提交
1081 1082
}

1083 1084
static void _rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
			   u32 val, int type)
H
Hayes Wang 已提交
1085 1086
{
	BUG_ON((addr & 3) || (mask == 0));
1087 1088
	RTL_W32(tp, ERIDR, val);
	RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
H
Hayes Wang 已提交
1089

1090
	rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
H
Hayes Wang 已提交
1091 1092
}

1093 1094 1095 1096 1097 1098 1099
static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
			  u32 val)
{
	_rtl_eri_write(tp, addr, mask, val, ERIAR_EXGMAC);
}

static u32 _rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
H
Hayes Wang 已提交
1100
{
1101
	RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
H
Hayes Wang 已提交
1102

1103
	return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
1104
		RTL_R32(tp, ERIDR) : ~0;
H
Hayes Wang 已提交
1105 1106
}

1107 1108 1109 1110 1111
static u32 rtl_eri_read(struct rtl8169_private *tp, int addr)
{
	return _rtl_eri_read(tp, addr, ERIAR_EXGMAC);
}

1112
static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
1113
			 u32 m)
H
Hayes Wang 已提交
1114 1115 1116
{
	u32 val;

1117 1118
	val = rtl_eri_read(tp, addr);
	rtl_eri_write(tp, addr, mask, (val & ~m) | p);
H
Hayes Wang 已提交
1119 1120
}

1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132
static void rtl_eri_set_bits(struct rtl8169_private *tp, int addr, u32 mask,
			     u32 p)
{
	rtl_w0w1_eri(tp, addr, mask, p, 0);
}

static void rtl_eri_clear_bits(struct rtl8169_private *tp, int addr, u32 mask,
			       u32 m)
{
	rtl_w0w1_eri(tp, addr, mask, 0, m);
}

C
Chun-Hao Lin 已提交
1133 1134
static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
{
1135
	RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
C
Chun-Hao Lin 已提交
1136
	return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
1137
		RTL_R32(tp, OCPDR) : ~0;
C
Chun-Hao Lin 已提交
1138 1139 1140 1141
}

static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
{
1142
	return _rtl_eri_read(tp, reg, ERIAR_OOB);
C
Chun-Hao Lin 已提交
1143 1144 1145 1146 1147
}

static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
			      u32 data)
{
1148 1149
	RTL_W32(tp, OCPDR, data);
	RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
C
Chun-Hao Lin 已提交
1150 1151 1152 1153 1154 1155
	rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
}

static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
			      u32 data)
{
1156 1157
	_rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
		       data, ERIAR_OOB);
C
Chun-Hao Lin 已提交
1158 1159
}

H
Heiner Kallweit 已提交
1160
static void r8168dp_oob_notify(struct rtl8169_private *tp, u8 cmd)
1161
{
1162
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd);
1163

H
Heiner Kallweit 已提交
1164
	r8168dp_ocp_write(tp, 0x1, 0x30, 0x00000001);
1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175
}

#define OOB_CMD_RESET		0x00
#define OOB_CMD_DRIVER_START	0x05
#define OOB_CMD_DRIVER_STOP	0x06

static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
{
	return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
}

H
Heiner Kallweit 已提交
1176
DECLARE_RTL_COND(rtl_dp_ocp_read_cond)
1177 1178 1179 1180 1181
{
	u16 reg;

	reg = rtl8168_get_ocp_reg(tp);

H
Heiner Kallweit 已提交
1182
	return r8168dp_ocp_read(tp, 0x0f, reg) & 0x00000800;
1183 1184
}

C
Chun-Hao Lin 已提交
1185
DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1186
{
H
Heiner Kallweit 已提交
1187
	return r8168ep_ocp_read(tp, 0x0f, 0x124) & 0x00000001;
C
Chun-Hao Lin 已提交
1188 1189 1190 1191
}

DECLARE_RTL_COND(rtl_ocp_tx_cond)
{
1192
	return RTL_R8(tp, IBISR0) & 0x20;
C
Chun-Hao Lin 已提交
1193
}
1194

C
Chun-Hao Lin 已提交
1195 1196
static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
{
1197
	RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
1198
	rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
1199 1200
	RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
	RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
C
Chun-Hao Lin 已提交
1201 1202
}

C
Chun-Hao Lin 已提交
1203 1204
static void rtl8168dp_driver_start(struct rtl8169_private *tp)
{
H
Heiner Kallweit 已提交
1205 1206
	r8168dp_oob_notify(tp, OOB_CMD_DRIVER_START);
	rtl_msleep_loop_wait_high(tp, &rtl_dp_ocp_read_cond, 10, 10);
1207 1208
}

C
Chun-Hao Lin 已提交
1209
static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1210
{
H
Heiner Kallweit 已提交
1211 1212 1213
	r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
	r8168ep_ocp_write(tp, 0x01, 0x30,
			  r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01);
C
Chun-Hao Lin 已提交
1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234
	rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
}

static void rtl8168_driver_start(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl8168dp_driver_start(tp);
		break;
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		rtl8168ep_driver_start(tp);
		break;
	default:
		BUG();
		break;
	}
}
1235

C
Chun-Hao Lin 已提交
1236 1237
static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
{
H
Heiner Kallweit 已提交
1238 1239
	r8168dp_oob_notify(tp, OOB_CMD_DRIVER_STOP);
	rtl_msleep_loop_wait_low(tp, &rtl_dp_ocp_read_cond, 10, 10);
1240 1241
}

C
Chun-Hao Lin 已提交
1242 1243
static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
{
C
Chun-Hao Lin 已提交
1244
	rtl8168ep_stop_cmac(tp);
H
Heiner Kallweit 已提交
1245 1246 1247
	r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
	r8168ep_ocp_write(tp, 0x01, 0x30,
			  r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01);
C
Chun-Hao Lin 已提交
1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269
	rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
}

static void rtl8168_driver_stop(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl8168dp_driver_stop(tp);
		break;
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		rtl8168ep_driver_stop(tp);
		break;
	default:
		BUG();
		break;
	}
}

1270
static bool r8168dp_check_dash(struct rtl8169_private *tp)
1271 1272 1273
{
	u16 reg = rtl8168_get_ocp_reg(tp);

H
Heiner Kallweit 已提交
1274
	return !!(r8168dp_ocp_read(tp, 0x0f, reg) & 0x00008000);
1275 1276
}

1277
static bool r8168ep_check_dash(struct rtl8169_private *tp)
C
Chun-Hao Lin 已提交
1278
{
H
Heiner Kallweit 已提交
1279
	return !!(r8168ep_ocp_read(tp, 0x0f, 0x128) & 0x00000001);
C
Chun-Hao Lin 已提交
1280 1281
}

1282
static bool r8168_check_dash(struct rtl8169_private *tp)
C
Chun-Hao Lin 已提交
1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		return r8168dp_check_dash(tp);
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		return r8168ep_check_dash(tp);
	default:
1294
		return false;
C
Chun-Hao Lin 已提交
1295 1296 1297
	}
}

1298 1299 1300 1301 1302 1303
static void rtl_reset_packet_filter(struct rtl8169_private *tp)
{
	rtl_eri_clear_bits(tp, 0xdc, ERIAR_MASK_0001, BIT(0));
	rtl_eri_set_bits(tp, 0xdc, ERIAR_MASK_0001, BIT(0));
}

1304 1305
DECLARE_RTL_COND(rtl_efusear_cond)
{
1306
	return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
1307 1308
}

1309
static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
1310
{
1311
	RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
1312

1313
	return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
1314
		RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
1315 1316
}

1317 1318 1319 1320 1321 1322
static u32 rtl_get_events(struct rtl8169_private *tp)
{
	return RTL_R16(tp, IntrStatus);
}

static void rtl_ack_events(struct rtl8169_private *tp, u32 bits)
F
Francois Romieu 已提交
1323
{
1324
	RTL_W16(tp, IntrStatus, bits);
F
Francois Romieu 已提交
1325 1326 1327 1328
}

static void rtl_irq_disable(struct rtl8169_private *tp)
{
1329
	RTL_W16(tp, IntrMask, 0);
1330
	tp->irq_enabled = 0;
1331 1332
}

1333 1334 1335 1336
#define RTL_EVENT_NAPI_RX	(RxOK | RxErr)
#define RTL_EVENT_NAPI_TX	(TxOK | TxErr)
#define RTL_EVENT_NAPI		(RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)

1337
static void rtl_irq_enable(struct rtl8169_private *tp)
1338
{
1339
	tp->irq_enabled = 1;
1340
	RTL_W16(tp, IntrMask, tp->irq_mask);
1341 1342
}

F
françois romieu 已提交
1343
static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1344
{
F
Francois Romieu 已提交
1345
	rtl_irq_disable(tp);
1346
	rtl_ack_events(tp, 0xffffffff);
1347
	/* PCI commit */
1348
	RTL_R8(tp, ChipCmd);
L
Linus Torvalds 已提交
1349 1350
}

H
Hayes Wang 已提交
1351 1352 1353
static void rtl_link_chg_patch(struct rtl8169_private *tp)
{
	struct net_device *dev = tp->dev;
1354
	struct phy_device *phydev = tp->phydev;
H
Hayes Wang 已提交
1355 1356 1357 1358

	if (!netif_running(dev))
		return;

1359 1360
	if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_38) {
1361
		if (phydev->speed == SPEED_1000) {
1362 1363
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
1364
		} else if (phydev->speed == SPEED_100) {
1365 1366
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
H
Hayes Wang 已提交
1367
		} else {
1368 1369
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f);
H
Hayes Wang 已提交
1370
		}
1371
		rtl_reset_packet_filter(tp);
1372 1373
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_36) {
1374
		if (phydev->speed == SPEED_1000) {
1375 1376
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
1377
		} else {
1378 1379
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f);
1380
		}
1381
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
1382
		if (phydev->speed == SPEED_10) {
1383 1384
			rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060a);
1385
		} else {
1386
			rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000);
1387
		}
H
Hayes Wang 已提交
1388 1389 1390
	}
}

1391 1392 1393
#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)

static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
F
Francois Romieu 已提交
1394 1395
{
	struct rtl8169_private *tp = netdev_priv(dev);
1396

1397
	rtl_lock_work(tp);
1398
	wol->supported = WAKE_ANY;
1399
	wol->wolopts = tp->saved_wolopts;
1400
	rtl_unlock_work(tp);
1401 1402 1403 1404
}

static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
{
1405
	unsigned int i, tmp;
1406
	static const struct {
F
Francois Romieu 已提交
1407 1408 1409 1410 1411 1412 1413 1414
		u32 opt;
		u16 reg;
		u8  mask;
	} cfg[] = {
		{ WAKE_PHY,   Config3, LinkUp },
		{ WAKE_UCAST, Config5, UWF },
		{ WAKE_BCAST, Config5, BWF },
		{ WAKE_MCAST, Config5, MWF },
1415 1416
		{ WAKE_ANY,   Config5, LanWake },
		{ WAKE_MAGIC, Config3, MagicPacket }
F
Francois Romieu 已提交
1417
	};
1418
	u8 options;
F
Francois Romieu 已提交
1419

1420
	rtl_unlock_config_regs(tp);
F
Francois Romieu 已提交
1421

1422
	if (rtl_is_8168evl_up(tp)) {
1423 1424
		tmp = ARRAY_SIZE(cfg) - 1;
		if (wolopts & WAKE_MAGIC)
1425 1426
			rtl_eri_set_bits(tp, 0x0dc, ERIAR_MASK_0100,
					 MagicPacket_v2);
1427
		else
1428 1429
			rtl_eri_clear_bits(tp, 0x0dc, ERIAR_MASK_0100,
					   MagicPacket_v2);
1430
	} else {
1431 1432 1433 1434
		tmp = ARRAY_SIZE(cfg);
	}

	for (i = 0; i < tmp; i++) {
1435
		options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
1436
		if (wolopts & cfg[i].opt)
F
Francois Romieu 已提交
1437
			options |= cfg[i].mask;
1438
		RTL_W8(tp, cfg[i].reg, options);
F
Francois Romieu 已提交
1439 1440
	}

1441
	switch (tp->mac_version) {
1442
	case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
1443
		options = RTL_R8(tp, Config1) & ~PMEnable;
1444 1445
		if (wolopts)
			options |= PMEnable;
1446
		RTL_W8(tp, Config1, options);
1447
		break;
1448 1449 1450
	case RTL_GIGA_MAC_VER_34:
	case RTL_GIGA_MAC_VER_37:
	case RTL_GIGA_MAC_VER_39 ... RTL_GIGA_MAC_VER_51:
1451
		options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
1452 1453
		if (wolopts)
			options |= PME_SIGNAL;
1454
		RTL_W8(tp, Config2, options);
1455
		break;
1456 1457
	default:
		break;
1458 1459
	}

1460
	rtl_lock_config_regs(tp);
1461 1462

	device_set_wakeup_enable(tp_to_dev(tp), wolopts);
1463 1464 1465 1466 1467
}

static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
Heiner Kallweit 已提交
1468
	struct device *d = tp_to_dev(tp);
1469

1470 1471 1472
	if (wol->wolopts & ~WAKE_ANY)
		return -EINVAL;

1473
	pm_runtime_get_noresume(d);
1474

1475
	rtl_lock_work(tp);
F
Francois Romieu 已提交
1476

1477
	tp->saved_wolopts = wol->wolopts;
1478

1479
	if (pm_runtime_active(d))
1480
		__rtl8169_set_wol(tp, tp->saved_wolopts);
1481 1482

	rtl_unlock_work(tp);
F
Francois Romieu 已提交
1483

1484 1485
	pm_runtime_put_noidle(d);

F
Francois Romieu 已提交
1486 1487 1488
	return 0;
}

L
Linus Torvalds 已提交
1489 1490 1491 1492
static void rtl8169_get_drvinfo(struct net_device *dev,
				struct ethtool_drvinfo *info)
{
	struct rtl8169_private *tp = netdev_priv(dev);
1493
	struct rtl_fw *rtl_fw = tp->rtl_fw;
L
Linus Torvalds 已提交
1494

1495 1496
	strlcpy(info->driver, MODULENAME, sizeof(info->driver));
	strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
1497
	BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
1498
	if (rtl_fw)
1499 1500
		strlcpy(info->fw_version, rtl_fw->version,
			sizeof(info->fw_version));
L
Linus Torvalds 已提交
1501 1502 1503 1504 1505 1506 1507
}

static int rtl8169_get_regs_len(struct net_device *dev)
{
	return R8169_REGS_SIZE;
}

1508 1509
static netdev_features_t rtl8169_fix_features(struct net_device *dev,
	netdev_features_t features)
L
Linus Torvalds 已提交
1510
{
F
Francois Romieu 已提交
1511 1512
	struct rtl8169_private *tp = netdev_priv(dev);

F
Francois Romieu 已提交
1513
	if (dev->mtu > TD_MSS_MAX)
1514
		features &= ~NETIF_F_ALL_TSO;
L
Linus Torvalds 已提交
1515

F
Francois Romieu 已提交
1516
	if (dev->mtu > JUMBO_1K &&
1517
	    tp->mac_version > RTL_GIGA_MAC_VER_06)
F
Francois Romieu 已提交
1518 1519
		features &= ~NETIF_F_IP_CSUM;

1520
	return features;
L
Linus Torvalds 已提交
1521 1522
}

1523 1524
static int rtl8169_set_features(struct net_device *dev,
				netdev_features_t features)
L
Linus Torvalds 已提交
1525 1526
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
hayeswang 已提交
1527
	u32 rx_config;
L
Linus Torvalds 已提交
1528

1529 1530
	rtl_lock_work(tp);

1531
	rx_config = RTL_R32(tp, RxConfig);
H
hayeswang 已提交
1532 1533 1534 1535
	if (features & NETIF_F_RXALL)
		rx_config |= (AcceptErr | AcceptRunt);
	else
		rx_config &= ~(AcceptErr | AcceptRunt);
L
Linus Torvalds 已提交
1536

1537
	RTL_W32(tp, RxConfig, rx_config);
1538

H
hayeswang 已提交
1539 1540 1541 1542
	if (features & NETIF_F_RXCSUM)
		tp->cp_cmd |= RxChkSum;
	else
		tp->cp_cmd &= ~RxChkSum;
B
Ben Greear 已提交
1543

H
hayeswang 已提交
1544 1545 1546 1547 1548
	if (features & NETIF_F_HW_VLAN_CTAG_RX)
		tp->cp_cmd |= RxVlan;
	else
		tp->cp_cmd &= ~RxVlan;

1549 1550
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
	RTL_R16(tp, CPlusCmd);
L
Linus Torvalds 已提交
1551

1552
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
1553 1554 1555 1556

	return 0;
}

1557
static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
L
Linus Torvalds 已提交
1558
{
1559
	return (skb_vlan_tag_present(skb)) ?
1560
		TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
L
Linus Torvalds 已提交
1561 1562
}

1563
static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
L
Linus Torvalds 已提交
1564 1565 1566
{
	u32 opts2 = le32_to_cpu(desc->opts2);

1567
	if (opts2 & RxVlanTag)
1568
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
L
Linus Torvalds 已提交
1569 1570 1571 1572 1573
}

static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
			     void *p)
{
1574
	struct rtl8169_private *tp = netdev_priv(dev);
P
Peter Wu 已提交
1575 1576 1577
	u32 __iomem *data = tp->mmio_addr;
	u32 *dw = p;
	int i;
L
Linus Torvalds 已提交
1578

1579
	rtl_lock_work(tp);
P
Peter Wu 已提交
1580 1581
	for (i = 0; i < R8169_REGS_SIZE; i += 4)
		memcpy_fromio(dw++, data++, 4);
1582
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
1583 1584
}

1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598
static u32 rtl8169_get_msglevel(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	return tp->msg_enable;
}

static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	tp->msg_enable = value;
}

1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614
static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
	"tx_packets",
	"rx_packets",
	"tx_errors",
	"rx_errors",
	"rx_missed",
	"align_errors",
	"tx_single_collisions",
	"tx_multi_collisions",
	"unicast",
	"broadcast",
	"multicast",
	"tx_aborted",
	"tx_underrun",
};

1615
static int rtl8169_get_sset_count(struct net_device *dev, int sset)
1616
{
1617 1618 1619 1620 1621 1622
	switch (sset) {
	case ETH_SS_STATS:
		return ARRAY_SIZE(rtl8169_gstrings);
	default:
		return -EOPNOTSUPP;
	}
1623 1624
}

1625
DECLARE_RTL_COND(rtl_counters_cond)
1626
{
1627
	return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
1628 1629
}

1630
static bool rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
1631
{
1632 1633
	dma_addr_t paddr = tp->counters_phys_addr;
	u32 cmd;
1634

1635 1636
	RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
	RTL_R32(tp, CounterAddrHigh);
1637
	cmd = (u64)paddr & DMA_BIT_MASK(32);
1638 1639
	RTL_W32(tp, CounterAddrLow, cmd);
	RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
1640

1641
	return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
1642 1643
}

1644
static bool rtl8169_reset_counters(struct rtl8169_private *tp)
1645 1646 1647 1648 1649 1650 1651 1652
{
	/*
	 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
	 * tally counters.
	 */
	if (tp->mac_version < RTL_GIGA_MAC_VER_19)
		return true;

1653
	return rtl8169_do_counters(tp, CounterReset);
1654 1655
}

1656
static bool rtl8169_update_counters(struct rtl8169_private *tp)
1657
{
1658 1659
	u8 val = RTL_R8(tp, ChipCmd);

1660 1661
	/*
	 * Some chips are unable to dump tally counters when the receiver
1662
	 * is disabled. If 0xff chip may be in a PCI power-save state.
1663
	 */
1664
	if (!(val & CmdRxEnb) || val == 0xff)
1665
		return true;
1666

1667
	return rtl8169_do_counters(tp, CounterDump);
1668 1669
}

1670
static bool rtl8169_init_counter_offsets(struct rtl8169_private *tp)
1671
{
1672
	struct rtl8169_counters *counters = tp->counters;
1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693
	bool ret = false;

	/*
	 * rtl8169_init_counter_offsets is called from rtl_open.  On chip
	 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
	 * reset by a power cycle, while the counter values collected by the
	 * driver are reset at every driver unload/load cycle.
	 *
	 * To make sure the HW values returned by @get_stats64 match the SW
	 * values, we collect the initial values at first open(*) and use them
	 * as offsets to normalize the values returned by @get_stats64.
	 *
	 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
	 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
	 * set at open time by rtl_hw_start.
	 */

	if (tp->tc_offset.inited)
		return true;

	/* If both, reset and update fail, propagate to caller. */
1694
	if (rtl8169_reset_counters(tp))
1695 1696
		ret = true;

1697
	if (rtl8169_update_counters(tp))
1698 1699
		ret = true;

1700 1701 1702
	tp->tc_offset.tx_errors = counters->tx_errors;
	tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
	tp->tc_offset.tx_aborted = counters->tx_aborted;
1703 1704 1705
	tp->tc_offset.inited = true;

	return ret;
1706 1707
}

1708 1709 1710 1711
static void rtl8169_get_ethtool_stats(struct net_device *dev,
				      struct ethtool_stats *stats, u64 *data)
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
Heiner Kallweit 已提交
1712
	struct device *d = tp_to_dev(tp);
1713
	struct rtl8169_counters *counters = tp->counters;
1714 1715 1716

	ASSERT_RTNL();

1717 1718 1719
	pm_runtime_get_noresume(d);

	if (pm_runtime_active(d))
1720
		rtl8169_update_counters(tp);
1721 1722

	pm_runtime_put_noidle(d);
1723

1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736
	data[0] = le64_to_cpu(counters->tx_packets);
	data[1] = le64_to_cpu(counters->rx_packets);
	data[2] = le64_to_cpu(counters->tx_errors);
	data[3] = le32_to_cpu(counters->rx_errors);
	data[4] = le16_to_cpu(counters->rx_missed);
	data[5] = le16_to_cpu(counters->align_errors);
	data[6] = le32_to_cpu(counters->tx_one_collision);
	data[7] = le32_to_cpu(counters->tx_multi_collision);
	data[8] = le64_to_cpu(counters->rx_unicast);
	data[9] = le64_to_cpu(counters->rx_broadcast);
	data[10] = le32_to_cpu(counters->rx_multicast);
	data[11] = le16_to_cpu(counters->tx_aborted);
	data[12] = le16_to_cpu(counters->tx_underun);
1737 1738
}

1739 1740 1741 1742 1743 1744 1745 1746 1747
static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
{
	switch(stringset) {
	case ETH_SS_STATS:
		memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
		break;
	}
}

1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817
/*
 * Interrupt coalescing
 *
 * > 1 - the availability of the IntrMitigate (0xe2) register through the
 * >     8169, 8168 and 810x line of chipsets
 *
 * 8169, 8168, and 8136(810x) serial chipsets support it.
 *
 * > 2 - the Tx timer unit at gigabit speed
 *
 * The unit of the timer depends on both the speed and the setting of CPlusCmd
 * (0xe0) bit 1 and bit 0.
 *
 * For 8169
 * bit[1:0] \ speed        1000M           100M            10M
 * 0 0                     320ns           2.56us          40.96us
 * 0 1                     2.56us          20.48us         327.7us
 * 1 0                     5.12us          40.96us         655.4us
 * 1 1                     10.24us         81.92us         1.31ms
 *
 * For the other
 * bit[1:0] \ speed        1000M           100M            10M
 * 0 0                     5us             2.56us          40.96us
 * 0 1                     40us            20.48us         327.7us
 * 1 0                     80us            40.96us         655.4us
 * 1 1                     160us           81.92us         1.31ms
 */

/* rx/tx scale factors for one particular CPlusCmd[0:1] value */
struct rtl_coalesce_scale {
	/* Rx / Tx */
	u32 nsecs[2];
};

/* rx/tx scale factors for all CPlusCmd[0:1] cases */
struct rtl_coalesce_info {
	u32 speed;
	struct rtl_coalesce_scale scalev[4];	/* each CPlusCmd[0:1] case */
};

/* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
#define rxtx_x1822(r, t) {		\
	{{(r),		(t)}},		\
	{{(r)*8,	(t)*8}},	\
	{{(r)*8*2,	(t)*8*2}},	\
	{{(r)*8*2*2,	(t)*8*2*2}},	\
}
static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
	/* speed	delays:     rx00   tx00	*/
	{ SPEED_10,	rxtx_x1822(40960, 40960)	},
	{ SPEED_100,	rxtx_x1822( 2560,  2560)	},
	{ SPEED_1000,	rxtx_x1822(  320,   320)	},
	{ 0 },
};

static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
	/* speed	delays:     rx00   tx00	*/
	{ SPEED_10,	rxtx_x1822(40960, 40960)	},
	{ SPEED_100,	rxtx_x1822( 2560,  2560)	},
	{ SPEED_1000,	rxtx_x1822( 5000,  5000)	},
	{ 0 },
};
#undef rxtx_x1822

/* get rx/tx scale vector corresponding to current speed */
static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	const struct rtl_coalesce_info *ci;

1818 1819 1820 1821
	if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
		ci = rtl_coalesce_info_8169;
	else
		ci = rtl_coalesce_info_8168_8136;
1822

1823 1824
	for (; ci->speed; ci++) {
		if (tp->phydev->speed == ci->speed)
1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852
			return ci;
	}

	return ERR_PTR(-ELNRNG);
}

static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	const struct rtl_coalesce_info *ci;
	const struct rtl_coalesce_scale *scale;
	struct {
		u32 *max_frames;
		u32 *usecs;
	} coal_settings [] = {
		{ &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
		{ &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
	}, *p = coal_settings;
	int i;
	u16 w;

	memset(ec, 0, sizeof(*ec));

	/* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
	ci = rtl_coalesce_info(dev);
	if (IS_ERR(ci))
		return PTR_ERR(ci);

1853
	scale = &ci->scalev[tp->cp_cmd & INTT_MASK];
1854 1855

	/* read IntrMitigate and adjust according to scale */
1856
	for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949
		*p->max_frames = (w & RTL_COALESCE_MASK) << 2;
		w >>= RTL_COALESCE_SHIFT;
		*p->usecs = w & RTL_COALESCE_MASK;
	}

	for (i = 0; i < 2; i++) {
		p = coal_settings + i;
		*p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;

		/*
		 * ethtool_coalesce says it is illegal to set both usecs and
		 * max_frames to 0.
		 */
		if (!*p->usecs && !*p->max_frames)
			*p->max_frames = 1;
	}

	return 0;
}

/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
			struct net_device *dev, u32 nsec, u16 *cp01)
{
	const struct rtl_coalesce_info *ci;
	u16 i;

	ci = rtl_coalesce_info(dev);
	if (IS_ERR(ci))
		return ERR_CAST(ci);

	for (i = 0; i < 4; i++) {
		u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
					ci->scalev[i].nsecs[1]);
		if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
			*cp01 = i;
			return &ci->scalev[i];
		}
	}

	return ERR_PTR(-EINVAL);
}

static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	const struct rtl_coalesce_scale *scale;
	struct {
		u32 frames;
		u32 usecs;
	} coal_settings [] = {
		{ ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
		{ ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
	}, *p = coal_settings;
	u16 w = 0, cp01;
	int i;

	scale = rtl_coalesce_choose_scale(dev,
			max(p[0].usecs, p[1].usecs) * 1000, &cp01);
	if (IS_ERR(scale))
		return PTR_ERR(scale);

	for (i = 0; i < 2; i++, p++) {
		u32 units;

		/*
		 * accept max_frames=1 we returned in rtl_get_coalesce.
		 * accept it not only when usecs=0 because of e.g. the following scenario:
		 *
		 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
		 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
		 * - then user does `ethtool -C eth0 rx-usecs 100`
		 *
		 * since ethtool sends to kernel whole ethtool_coalesce
		 * settings, if we do not handle rx_usecs=!0, rx_frames=1
		 * we'll reject it below in `frames % 4 != 0`.
		 */
		if (p->frames == 1) {
			p->frames = 0;
		}

		units = p->usecs * 1000 / scale->nsecs[i];
		if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
			return -EINVAL;

		w <<= RTL_COALESCE_SHIFT;
		w |= units;
		w <<= RTL_COALESCE_SHIFT;
		w |= p->frames >> 2;
	}

	rtl_lock_work(tp);

1950
	RTL_W16(tp, IntrMitigate, swab16(w));
1951

1952
	tp->cp_cmd = (tp->cp_cmd & ~INTT_MASK) | cp01;
1953 1954
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
	RTL_R16(tp, CPlusCmd);
1955 1956 1957 1958 1959 1960

	rtl_unlock_work(tp);

	return 0;
}

1961 1962 1963 1964 1965 1966
static int rtl8169_get_eee(struct net_device *dev, struct ethtool_eee *data)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct device *d = tp_to_dev(tp);
	int ret;

1967 1968 1969
	if (!rtl_supports_eee(tp))
		return -EOPNOTSUPP;

1970 1971 1972 1973
	pm_runtime_get_noresume(d);

	if (!pm_runtime_active(d)) {
		ret = -EOPNOTSUPP;
1974 1975
	} else {
		ret = phy_ethtool_get_eee(tp->phydev, data);
1976 1977 1978
	}

	pm_runtime_put_noidle(d);
1979 1980

	return ret;
1981 1982 1983 1984 1985 1986
}

static int rtl8169_set_eee(struct net_device *dev, struct ethtool_eee *data)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct device *d = tp_to_dev(tp);
1987 1988 1989 1990
	int ret;

	if (!rtl_supports_eee(tp))
		return -EOPNOTSUPP;
1991 1992 1993

	pm_runtime_get_noresume(d);

1994
	if (!pm_runtime_active(d)) {
1995 1996 1997 1998 1999 2000 2001 2002 2003 2004
		ret = -EOPNOTSUPP;
		goto out;
	}

	if (dev->phydev->autoneg == AUTONEG_DISABLE ||
	    dev->phydev->duplex != DUPLEX_FULL) {
		ret = -EPROTONOSUPPORT;
		goto out;
	}

2005
	ret = phy_ethtool_set_eee(tp->phydev, data);
2006 2007
out:
	pm_runtime_put_noidle(d);
2008
	return ret;
2009 2010
}

2011
static const struct ethtool_ops rtl8169_ethtool_ops = {
L
Linus Torvalds 已提交
2012 2013 2014
	.get_drvinfo		= rtl8169_get_drvinfo,
	.get_regs_len		= rtl8169_get_regs_len,
	.get_link		= ethtool_op_get_link,
2015 2016
	.get_coalesce		= rtl_get_coalesce,
	.set_coalesce		= rtl_set_coalesce,
2017 2018
	.get_msglevel		= rtl8169_get_msglevel,
	.set_msglevel		= rtl8169_set_msglevel,
L
Linus Torvalds 已提交
2019
	.get_regs		= rtl8169_get_regs,
F
Francois Romieu 已提交
2020 2021
	.get_wol		= rtl8169_get_wol,
	.set_wol		= rtl8169_set_wol,
2022
	.get_strings		= rtl8169_get_strings,
2023
	.get_sset_count		= rtl8169_get_sset_count,
2024
	.get_ethtool_stats	= rtl8169_get_ethtool_stats,
2025
	.get_ts_info		= ethtool_op_get_ts_info,
2026
	.nway_reset		= phy_ethtool_nway_reset,
2027 2028
	.get_eee		= rtl8169_get_eee,
	.set_eee		= rtl8169_set_eee,
2029 2030
	.get_link_ksettings	= phy_ethtool_get_link_ksettings,
	.set_link_ksettings	= phy_ethtool_set_link_ksettings,
L
Linus Torvalds 已提交
2031 2032
};

2033 2034
static void rtl_enable_eee(struct rtl8169_private *tp)
{
2035 2036
	struct phy_device *phydev = tp->phydev;
	int supported = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_PCS_EEE_ABLE);
2037 2038

	if (supported > 0)
2039
		phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV, supported);
2040 2041
}

2042
static void rtl8169_get_mac_version(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
2043
{
2044 2045 2046 2047 2048
	/*
	 * The driver currently handles the 8168Bf and the 8168Be identically
	 * but they can be identified more specifically through the test below
	 * if needed:
	 *
2049
	 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
F
Francois Romieu 已提交
2050 2051 2052
	 *
	 * Same thing for the 8101Eb and the 8101Ec:
	 *
2053
	 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
2054
	 */
2055
	static const struct rtl_mac_info {
2056 2057 2058
		u16 mask;
		u16 val;
		u16 mac_version;
L
Linus Torvalds 已提交
2059
	} mac_info[] = {
C
Chun-Hao Lin 已提交
2060
		/* 8168EP family. */
2061 2062 2063
		{ 0x7cf, 0x502,	RTL_GIGA_MAC_VER_51 },
		{ 0x7cf, 0x501,	RTL_GIGA_MAC_VER_50 },
		{ 0x7cf, 0x500,	RTL_GIGA_MAC_VER_49 },
C
Chun-Hao Lin 已提交
2064

2065
		/* 8168H family. */
2066 2067
		{ 0x7cf, 0x541,	RTL_GIGA_MAC_VER_46 },
		{ 0x7cf, 0x540,	RTL_GIGA_MAC_VER_45 },
2068

H
Hayes Wang 已提交
2069
		/* 8168G family. */
2070 2071 2072 2073
		{ 0x7cf, 0x5c8,	RTL_GIGA_MAC_VER_44 },
		{ 0x7cf, 0x509,	RTL_GIGA_MAC_VER_42 },
		{ 0x7cf, 0x4c1,	RTL_GIGA_MAC_VER_41 },
		{ 0x7cf, 0x4c0,	RTL_GIGA_MAC_VER_40 },
H
Hayes Wang 已提交
2074

2075
		/* 8168F family. */
2076 2077 2078
		{ 0x7c8, 0x488,	RTL_GIGA_MAC_VER_38 },
		{ 0x7cf, 0x481,	RTL_GIGA_MAC_VER_36 },
		{ 0x7cf, 0x480,	RTL_GIGA_MAC_VER_35 },
2079

H
hayeswang 已提交
2080
		/* 8168E family. */
2081 2082 2083
		{ 0x7c8, 0x2c8,	RTL_GIGA_MAC_VER_34 },
		{ 0x7cf, 0x2c1,	RTL_GIGA_MAC_VER_32 },
		{ 0x7c8, 0x2c0,	RTL_GIGA_MAC_VER_33 },
H
hayeswang 已提交
2084

F
Francois Romieu 已提交
2085
		/* 8168D family. */
2086 2087
		{ 0x7cf, 0x281,	RTL_GIGA_MAC_VER_25 },
		{ 0x7c8, 0x280,	RTL_GIGA_MAC_VER_26 },
F
Francois Romieu 已提交
2088

F
françois romieu 已提交
2089
		/* 8168DP family. */
2090 2091 2092
		{ 0x7cf, 0x288,	RTL_GIGA_MAC_VER_27 },
		{ 0x7cf, 0x28a,	RTL_GIGA_MAC_VER_28 },
		{ 0x7cf, 0x28b,	RTL_GIGA_MAC_VER_31 },
F
françois romieu 已提交
2093

2094
		/* 8168C family. */
2095 2096 2097 2098 2099 2100 2101
		{ 0x7cf, 0x3c9,	RTL_GIGA_MAC_VER_23 },
		{ 0x7cf, 0x3c8,	RTL_GIGA_MAC_VER_18 },
		{ 0x7c8, 0x3c8,	RTL_GIGA_MAC_VER_24 },
		{ 0x7cf, 0x3c0,	RTL_GIGA_MAC_VER_19 },
		{ 0x7cf, 0x3c2,	RTL_GIGA_MAC_VER_20 },
		{ 0x7cf, 0x3c3,	RTL_GIGA_MAC_VER_21 },
		{ 0x7c8, 0x3c0,	RTL_GIGA_MAC_VER_22 },
F
Francois Romieu 已提交
2102 2103

		/* 8168B family. */
2104 2105 2106
		{ 0x7cf, 0x380,	RTL_GIGA_MAC_VER_12 },
		{ 0x7c8, 0x380,	RTL_GIGA_MAC_VER_17 },
		{ 0x7c8, 0x300,	RTL_GIGA_MAC_VER_11 },
F
Francois Romieu 已提交
2107 2108

		/* 8101 family. */
2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122
		{ 0x7c8, 0x448,	RTL_GIGA_MAC_VER_39 },
		{ 0x7c8, 0x440,	RTL_GIGA_MAC_VER_37 },
		{ 0x7cf, 0x409,	RTL_GIGA_MAC_VER_29 },
		{ 0x7c8, 0x408,	RTL_GIGA_MAC_VER_30 },
		{ 0x7cf, 0x349,	RTL_GIGA_MAC_VER_08 },
		{ 0x7cf, 0x249,	RTL_GIGA_MAC_VER_08 },
		{ 0x7cf, 0x348,	RTL_GIGA_MAC_VER_07 },
		{ 0x7cf, 0x248,	RTL_GIGA_MAC_VER_07 },
		{ 0x7cf, 0x340,	RTL_GIGA_MAC_VER_13 },
		{ 0x7cf, 0x343,	RTL_GIGA_MAC_VER_10 },
		{ 0x7cf, 0x342,	RTL_GIGA_MAC_VER_16 },
		{ 0x7c8, 0x348,	RTL_GIGA_MAC_VER_09 },
		{ 0x7c8, 0x248,	RTL_GIGA_MAC_VER_09 },
		{ 0x7c8, 0x340,	RTL_GIGA_MAC_VER_16 },
F
Francois Romieu 已提交
2123
		/* FIXME: where did these entries come from ? -- FR */
2124 2125
		{ 0xfc8, 0x388,	RTL_GIGA_MAC_VER_15 },
		{ 0xfc8, 0x308,	RTL_GIGA_MAC_VER_14 },
F
Francois Romieu 已提交
2126 2127

		/* 8110 family. */
2128 2129 2130 2131 2132
		{ 0xfc8, 0x980,	RTL_GIGA_MAC_VER_06 },
		{ 0xfc8, 0x180,	RTL_GIGA_MAC_VER_05 },
		{ 0xfc8, 0x100,	RTL_GIGA_MAC_VER_04 },
		{ 0xfc8, 0x040,	RTL_GIGA_MAC_VER_03 },
		{ 0xfc8, 0x008,	RTL_GIGA_MAC_VER_02 },
F
Francois Romieu 已提交
2133

2134
		/* Catch-all */
2135
		{ 0x000, 0x000,	RTL_GIGA_MAC_NONE   }
2136 2137
	};
	const struct rtl_mac_info *p = mac_info;
2138
	u16 reg = RTL_R32(tp, TxConfig) >> 20;
L
Linus Torvalds 已提交
2139

F
Francois Romieu 已提交
2140
	while ((reg & p->mask) != p->val)
L
Linus Torvalds 已提交
2141 2142
		p++;
	tp->mac_version = p->mac_version;
2143 2144

	if (tp->mac_version == RTL_GIGA_MAC_NONE) {
2145
		dev_err(tp_to_dev(tp), "unknown chip XID %03x\n", reg & 0xfcf);
2146 2147 2148 2149 2150 2151 2152
	} else if (!tp->supports_gmii) {
		if (tp->mac_version == RTL_GIGA_MAC_VER_42)
			tp->mac_version = RTL_GIGA_MAC_VER_43;
		else if (tp->mac_version == RTL_GIGA_MAC_VER_45)
			tp->mac_version = RTL_GIGA_MAC_VER_47;
		else if (tp->mac_version == RTL_GIGA_MAC_VER_46)
			tp->mac_version = RTL_GIGA_MAC_VER_48;
2153
	}
L
Linus Torvalds 已提交
2154 2155
}

F
Francois Romieu 已提交
2156 2157 2158 2159 2160
struct phy_reg {
	u16 reg;
	u16 val;
};

2161 2162
static void __rtl_writephy_batch(struct rtl8169_private *tp,
				 const struct phy_reg *regs, int len)
F
Francois Romieu 已提交
2163 2164
{
	while (len-- > 0) {
2165
		rtl_writephy(tp, regs->reg, regs->val);
F
Francois Romieu 已提交
2166 2167 2168 2169
		regs++;
	}
}

2170 2171
#define rtl_writephy_batch(tp, a) __rtl_writephy_batch(tp, a, ARRAY_SIZE(a))

2172 2173
static void rtl_release_firmware(struct rtl8169_private *tp)
{
2174
	if (tp->rtl_fw) {
2175
		rtl_fw_release_firmware(tp->rtl_fw);
2176
		kfree(tp->rtl_fw);
2177
		tp->rtl_fw = NULL;
2178
	}
2179 2180
}

2181
static void rtl_apply_firmware(struct rtl8169_private *tp)
2182
{
2183
	/* TODO: release firmware if rtl_fw_write_firmware signals failure. */
2184
	if (tp->rtl_fw)
2185
		rtl_fw_write_firmware(tp, tp->rtl_fw);
2186 2187 2188 2189 2190 2191 2192 2193
}

static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
{
	if (rtl_readphy(tp, reg) != val)
		netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
	else
		rtl_apply_firmware(tp);
2194 2195
}

2196 2197
static void rtl8168_config_eee_mac(struct rtl8169_private *tp)
{
2198 2199 2200 2201
	/* Adjust EEE LED frequency */
	if (tp->mac_version != RTL_GIGA_MAC_VER_38)
		RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);

2202
	rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_1111, 0x0003);
2203 2204
}

2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219
static void rtl8168f_config_eee_phy(struct rtl8169_private *tp)
{
	struct phy_device *phydev = tp->phydev;

	phy_write(phydev, 0x1f, 0x0007);
	phy_write(phydev, 0x1e, 0x0020);
	phy_set_bits(phydev, 0x15, BIT(8));

	phy_write(phydev, 0x1f, 0x0005);
	phy_write(phydev, 0x05, 0x8b85);
	phy_set_bits(phydev, 0x06, BIT(13));

	phy_write(phydev, 0x1f, 0x0000);
}

2220 2221
static void rtl8168g_config_eee_phy(struct rtl8169_private *tp)
{
2222
	phy_modify_paged(tp->phydev, 0x0a43, 0x11, 0, BIT(4));
2223 2224
}

2225 2226 2227 2228 2229 2230 2231 2232 2233 2234
static void rtl8168h_config_eee_phy(struct rtl8169_private *tp)
{
	struct phy_device *phydev = tp->phydev;

	rtl8168g_config_eee_phy(tp);

	phy_modify_paged(phydev, 0xa4a, 0x11, 0x0000, 0x0200);
	phy_modify_paged(phydev, 0xa42, 0x14, 0x0000, 0x0080);
}

2235
static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
2236
{
2237
	static const struct phy_reg phy_reg_init[] = {
F
françois romieu 已提交
2238 2239 2240 2241 2242
		{ 0x1f, 0x0001 },
		{ 0x06, 0x006e },
		{ 0x08, 0x0708 },
		{ 0x15, 0x4000 },
		{ 0x18, 0x65c7 },
L
Linus Torvalds 已提交
2243

F
françois romieu 已提交
2244 2245 2246 2247 2248 2249 2250
		{ 0x1f, 0x0001 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x0000 },
L
Linus Torvalds 已提交
2251

F
françois romieu 已提交
2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297
		{ 0x03, 0xff41 },
		{ 0x02, 0xdf60 },
		{ 0x01, 0x0140 },
		{ 0x00, 0x0077 },
		{ 0x04, 0x7800 },
		{ 0x04, 0x7000 },

		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf0f9 },
		{ 0x04, 0x9800 },
		{ 0x04, 0x9000 },

		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xa000 },

		{ 0x03, 0xff41 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x0140 },
		{ 0x00, 0x00bb },
		{ 0x04, 0xb800 },
		{ 0x04, 0xb000 },

		{ 0x03, 0xdf41 },
		{ 0x02, 0xdc60 },
		{ 0x01, 0x6340 },
		{ 0x00, 0x007d },
		{ 0x04, 0xd800 },
		{ 0x04, 0xd000 },

		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x100a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0xf000 },

		{ 0x1f, 0x0000 },
		{ 0x0b, 0x0000 },
		{ 0x00, 0x9200 }
	};
L
Linus Torvalds 已提交
2298

2299
	rtl_writephy_batch(tp, phy_reg_init);
L
Linus Torvalds 已提交
2300 2301
}

2302
static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
2303
{
2304
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
2305 2306 2307 2308 2309
		{ 0x1f, 0x0002 },
		{ 0x01, 0x90d0 },
		{ 0x1f, 0x0000 }
	};

2310
	rtl_writephy_batch(tp, phy_reg_init);
2311 2312
}

2313
static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
2314 2315 2316
{
	struct pci_dev *pdev = tp->pci_dev;

2317 2318
	if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
	    (pdev->subsystem_device != 0xe000))
2319 2320
		return;

2321 2322 2323
	rtl_writephy(tp, 0x1f, 0x0001);
	rtl_writephy(tp, 0x10, 0xf01b);
	rtl_writephy(tp, 0x1f, 0x0000);
2324 2325
}

2326
static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
2327
{
2328
	static const struct phy_reg phy_reg_init[] = {
2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367
		{ 0x1f, 0x0001 },
		{ 0x04, 0x0000 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x9000 },
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0xa000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x10, 0xf41b },
		{ 0x14, 0xfb54 },
		{ 0x18, 0xf5c7 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
		{ 0x1f, 0x0000 }
	};

2368
	rtl_writephy_batch(tp, phy_reg_init);
2369

2370
	rtl8169scd_hw_phy_config_quirk(tp);
2371 2372
}

2373
static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
2374
{
2375
	static const struct phy_reg phy_reg_init[] = {
2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422
		{ 0x1f, 0x0001 },
		{ 0x04, 0x0000 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x9000 },
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0xa000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x0b, 0x8480 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x18, 0x67c7 },
		{ 0x04, 0x2000 },
		{ 0x03, 0x002f },
		{ 0x02, 0x4360 },
		{ 0x01, 0x0109 },
		{ 0x00, 0x3022 },
		{ 0x04, 0x2800 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
		{ 0x1f, 0x0000 }
	};

2423
	rtl_writephy_batch(tp, phy_reg_init);
2424 2425
}

2426
static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
2427
{
2428
	static const struct phy_reg phy_reg_init[] = {
2429 2430 2431 2432
		{ 0x10, 0xf41b },
		{ 0x1f, 0x0000 }
	};

2433 2434
	rtl_writephy(tp, 0x1f, 0x0001);
	rtl_patchphy(tp, 0x16, 1 << 0);
2435

2436
	rtl_writephy_batch(tp, phy_reg_init);
2437 2438
}

2439
static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
2440
{
2441
	static const struct phy_reg phy_reg_init[] = {
2442 2443 2444 2445 2446
		{ 0x1f, 0x0001 },
		{ 0x10, 0xf41b },
		{ 0x1f, 0x0000 }
	};

2447
	rtl_writephy_batch(tp, phy_reg_init);
2448 2449
}

2450
static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2451
{
2452
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
2453 2454 2455 2456 2457 2458 2459
		{ 0x1f, 0x0000 },
		{ 0x1d, 0x0f00 },
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x1ec8 },
		{ 0x1f, 0x0000 }
	};

2460
	rtl_writephy_batch(tp, phy_reg_init);
F
Francois Romieu 已提交
2461 2462
}

2463
static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2464
{
2465
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
2466 2467 2468 2469 2470
		{ 0x1f, 0x0001 },
		{ 0x1d, 0x3d98 },
		{ 0x1f, 0x0000 }
	};

2471 2472 2473
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
F
Francois Romieu 已提交
2474

2475
	rtl_writephy_batch(tp, phy_reg_init);
F
Francois Romieu 已提交
2476 2477
}

2478
static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2479
{
2480
	static const struct phy_reg phy_reg_init[] = {
2481 2482
		{ 0x1f, 0x0001 },
		{ 0x12, 0x2300 },
F
Francois Romieu 已提交
2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493
		{ 0x1f, 0x0002 },
		{ 0x00, 0x88d4 },
		{ 0x01, 0x82b1 },
		{ 0x03, 0x7002 },
		{ 0x08, 0x9e30 },
		{ 0x09, 0x01f0 },
		{ 0x0a, 0x5500 },
		{ 0x0c, 0x00c8 },
		{ 0x1f, 0x0003 },
		{ 0x12, 0xc096 },
		{ 0x16, 0x000a },
2494 2495 2496 2497
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0000 },
		{ 0x09, 0x2000 },
		{ 0x09, 0x0000 }
F
Francois Romieu 已提交
2498 2499
	};

2500
	rtl_writephy_batch(tp, phy_reg_init);
2501

2502 2503 2504
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
F
Francois Romieu 已提交
2505 2506
}

2507
static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
2508
{
2509
	static const struct phy_reg phy_reg_init[] = {
2510
		{ 0x1f, 0x0001 },
2511
		{ 0x12, 0x2300 },
2512 2513 2514 2515 2516 2517 2518
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0x9000 },
		{ 0x1d, 0x3d98 },
2519 2520
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x7eb8 },
2521 2522 2523
		{ 0x06, 0x0761 },
		{ 0x1f, 0x0003 },
		{ 0x16, 0x0f0a },
2524 2525 2526
		{ 0x1f, 0x0000 }
	};

2527
	rtl_writephy_batch(tp, phy_reg_init);
2528

2529 2530 2531 2532
	rtl_patchphy(tp, 0x16, 1 << 0);
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
2533 2534
}

2535
static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2536
{
2537
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548
		{ 0x1f, 0x0001 },
		{ 0x12, 0x2300 },
		{ 0x1d, 0x3d98 },
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x7eb8 },
		{ 0x06, 0x5461 },
		{ 0x1f, 0x0003 },
		{ 0x16, 0x0f0a },
		{ 0x1f, 0x0000 }
	};

2549
	rtl_writephy_batch(tp, phy_reg_init);
F
Francois Romieu 已提交
2550

2551 2552 2553 2554
	rtl_patchphy(tp, 0x16, 1 << 0);
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
F
Francois Romieu 已提交
2555 2556
}

2557
static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
2558
{
2559
	rtl8168c_3_hw_phy_config(tp);
2560 2561
}

2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580
static const struct phy_reg rtl8168d_1_phy_reg_init_0[] = {
	/* Channel Estimation */
	{ 0x1f, 0x0001 },
	{ 0x06, 0x4064 },
	{ 0x07, 0x2863 },
	{ 0x08, 0x059c },
	{ 0x09, 0x26b4 },
	{ 0x0a, 0x6a19 },
	{ 0x0b, 0xdcc8 },
	{ 0x10, 0xf06d },
	{ 0x14, 0x7f68 },
	{ 0x18, 0x7fd9 },
	{ 0x1c, 0xf0ff },
	{ 0x1d, 0x3d9c },
	{ 0x1f, 0x0003 },
	{ 0x12, 0xf49f },
	{ 0x13, 0x070b },
	{ 0x1a, 0x05ad },
	{ 0x14, 0x94c0 },
2581

2582 2583 2584 2585 2586 2587 2588 2589 2590
	/*
	 * Tx Error Issue
	 * Enhance line driver power
	 */
	{ 0x1f, 0x0002 },
	{ 0x06, 0x5561 },
	{ 0x1f, 0x0005 },
	{ 0x05, 0x8332 },
	{ 0x06, 0x5561 },
2591

2592 2593 2594 2595 2596 2597
	/*
	 * Can not link to 1Gbps with bad cable
	 * Decrease SNR threshold form 21.07dB to 19.04dB
	 */
	{ 0x1f, 0x0001 },
	{ 0x17, 0x0cc0 },
2598

2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610
	{ 0x1f, 0x0000 },
	{ 0x0d, 0xf880 }
};

static const struct phy_reg rtl8168d_1_phy_reg_init_1[] = {
	{ 0x1f, 0x0002 },
	{ 0x05, 0x669a },
	{ 0x1f, 0x0005 },
	{ 0x05, 0x8330 },
	{ 0x06, 0x669a },
	{ 0x1f, 0x0002 }
};
2611

2612 2613 2614
static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_0);
2615

2616 2617 2618 2619
	/*
	 * Rx Error Issue
	 * Fine Tune Switching regulator parameter
	 */
2620
	rtl_writephy(tp, 0x1f, 0x0002);
2621 2622
	rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
	rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
2623

2624
	if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
2625 2626
		int val;

2627
		rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_1);
2628

2629
		val = rtl_readphy(tp, 0x0d);
2630 2631

		if ((val & 0x00ff) != 0x006c) {
2632
			static const u32 set[] = {
2633 2634 2635 2636 2637
				0x0065, 0x0066, 0x0067, 0x0068,
				0x0069, 0x006a, 0x006b, 0x006c
			};
			int i;

2638
			rtl_writephy(tp, 0x1f, 0x0002);
2639 2640 2641

			val &= 0xff00;
			for (i = 0; i < ARRAY_SIZE(set); i++)
2642
				rtl_writephy(tp, 0x0d, val | set[i]);
2643 2644
		}
	} else {
2645
		static const struct phy_reg phy_reg_init[] = {
2646 2647 2648 2649 2650 2651 2652
			{ 0x1f, 0x0002 },
			{ 0x05, 0x6662 },
			{ 0x1f, 0x0005 },
			{ 0x05, 0x8330 },
			{ 0x06, 0x6662 }
		};

2653
		rtl_writephy_batch(tp, phy_reg_init);
2654 2655
	}

2656
	/* RSET couple improve */
2657 2658 2659
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_patchphy(tp, 0x0d, 0x0300);
	rtl_patchphy(tp, 0x0f, 0x0010);
2660

2661
	/* Fine tune PLL performance */
2662
	rtl_writephy(tp, 0x1f, 0x0002);
2663 2664
	rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
	rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
2665

2666 2667
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x001b);
2668 2669

	rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
2670

2671
	rtl_writephy(tp, 0x1f, 0x0000);
2672 2673
}

2674
static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
2675
{
2676
	rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_0);
F
Francois Romieu 已提交
2677

2678
	if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
2679 2680
		int val;

2681
		rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_1);
2682

2683
		val = rtl_readphy(tp, 0x0d);
2684
		if ((val & 0x00ff) != 0x006c) {
J
Joe Perches 已提交
2685
			static const u32 set[] = {
2686 2687 2688 2689 2690
				0x0065, 0x0066, 0x0067, 0x0068,
				0x0069, 0x006a, 0x006b, 0x006c
			};
			int i;

2691
			rtl_writephy(tp, 0x1f, 0x0002);
2692 2693 2694

			val &= 0xff00;
			for (i = 0; i < ARRAY_SIZE(set); i++)
2695
				rtl_writephy(tp, 0x0d, val | set[i]);
2696 2697
		}
	} else {
2698
		static const struct phy_reg phy_reg_init[] = {
2699 2700
			{ 0x1f, 0x0002 },
			{ 0x05, 0x2642 },
F
Francois Romieu 已提交
2701
			{ 0x1f, 0x0005 },
2702 2703
			{ 0x05, 0x8330 },
			{ 0x06, 0x2642 }
F
Francois Romieu 已提交
2704 2705
		};

2706
		rtl_writephy_batch(tp, phy_reg_init);
F
Francois Romieu 已提交
2707 2708
	}

2709
	/* Fine tune PLL performance */
2710
	rtl_writephy(tp, 0x1f, 0x0002);
2711 2712
	rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
	rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
2713

2714
	/* Switching regulator Slew rate */
2715 2716
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_patchphy(tp, 0x0f, 0x0017);
2717

2718 2719
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x001b);
2720 2721

	rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
2722

2723
	rtl_writephy(tp, 0x1f, 0x0000);
2724 2725
}

2726
static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
2727
{
2728
	static const struct phy_reg phy_reg_init[] = {
2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783
		{ 0x1f, 0x0002 },
		{ 0x10, 0x0008 },
		{ 0x0d, 0x006c },

		{ 0x1f, 0x0000 },
		{ 0x0d, 0xf880 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },

		{ 0x1f, 0x0001 },
		{ 0x0b, 0xa4d8 },
		{ 0x09, 0x281c },
		{ 0x07, 0x2883 },
		{ 0x0a, 0x6b35 },
		{ 0x1d, 0x3da4 },
		{ 0x1c, 0xeffd },
		{ 0x14, 0x7f52 },
		{ 0x18, 0x7fc6 },
		{ 0x08, 0x0601 },
		{ 0x06, 0x4063 },
		{ 0x10, 0xf074 },
		{ 0x1f, 0x0003 },
		{ 0x13, 0x0789 },
		{ 0x12, 0xf4bd },
		{ 0x1a, 0x04fd },
		{ 0x14, 0x84b0 },
		{ 0x1f, 0x0000 },
		{ 0x00, 0x9200 },

		{ 0x1f, 0x0005 },
		{ 0x01, 0x0340 },
		{ 0x1f, 0x0001 },
		{ 0x04, 0x4000 },
		{ 0x03, 0x1d21 },
		{ 0x02, 0x0c32 },
		{ 0x01, 0x0200 },
		{ 0x00, 0x5554 },
		{ 0x04, 0x4800 },
		{ 0x04, 0x4000 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0xf000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0007 },
		{ 0x1e, 0x0023 },
		{ 0x16, 0x0000 },
		{ 0x1f, 0x0000 }
	};

2784
	rtl_writephy_batch(tp, phy_reg_init);
F
Francois Romieu 已提交
2785 2786
}

F
françois romieu 已提交
2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798
static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },

		{ 0x1f, 0x0007 },
		{ 0x1e, 0x002d },
		{ 0x18, 0x0040 },
		{ 0x1f, 0x0000 }
	};

2799
	rtl_writephy_batch(tp, phy_reg_init);
F
françois romieu 已提交
2800 2801 2802
	rtl_patchphy(tp, 0x0d, 1 << 5);
}

H
Hayes Wang 已提交
2803
static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
H
hayeswang 已提交
2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832
{
	static const struct phy_reg phy_reg_init[] = {
		/* Enable Delay cap */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b80 },
		{ 0x06, 0xc896 },
		{ 0x1f, 0x0000 },

		/* Channel estimation fine tune */
		{ 0x1f, 0x0001 },
		{ 0x0b, 0x6c20 },
		{ 0x07, 0x2872 },
		{ 0x1c, 0xefff },
		{ 0x1f, 0x0003 },
		{ 0x14, 0x6420 },
		{ 0x1f, 0x0000 },

		/* Update PFM & 10M TX idle timer */
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x002f },
		{ 0x15, 0x1919 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0007 },
		{ 0x1e, 0x00ac },
		{ 0x18, 0x0006 },
		{ 0x1f, 0x0000 }
	};

F
Francois Romieu 已提交
2833 2834
	rtl_apply_firmware(tp);

2835
	rtl_writephy_batch(tp, phy_reg_init);
H
hayeswang 已提交
2836 2837 2838 2839

	/* DCO enable for 10M IDLE Power */
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0023);
2840
	rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
H
hayeswang 已提交
2841 2842 2843 2844
	rtl_writephy(tp, 0x1f, 0x0000);

	/* For impedance matching */
	rtl_writephy(tp, 0x1f, 0x0002);
2845
	rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
F
Francois Romieu 已提交
2846
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
2847 2848 2849 2850

	/* PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x002d);
2851
	rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
H
hayeswang 已提交
2852
	rtl_writephy(tp, 0x1f, 0x0000);
2853
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
H
hayeswang 已提交
2854 2855 2856

	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b86);
2857
	rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
H
hayeswang 已提交
2858 2859 2860 2861
	rtl_writephy(tp, 0x1f, 0x0000);

	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
2862
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
H
hayeswang 已提交
2863 2864
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0020);
2865
	rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
H
hayeswang 已提交
2866 2867 2868 2869 2870 2871 2872 2873 2874 2875
	rtl_writephy(tp, 0x1f, 0x0006);
	rtl_writephy(tp, 0x00, 0x5a00);
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0007);
	rtl_writephy(tp, 0x0e, 0x003c);
	rtl_writephy(tp, 0x0d, 0x4007);
	rtl_writephy(tp, 0x0e, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0000);
}

2876 2877 2878 2879 2880 2881 2882 2883
static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
{
	const u16 w[] = {
		addr[0] | (addr[1] << 8),
		addr[2] | (addr[3] << 8),
		addr[4] | (addr[5] << 8)
	};

2884 2885 2886 2887
	rtl_eri_write(tp, 0xe0, ERIAR_MASK_1111, w[0] | (w[1] << 16));
	rtl_eri_write(tp, 0xe4, ERIAR_MASK_1111, w[2]);
	rtl_eri_write(tp, 0xf0, ERIAR_MASK_1111, w[0] << 16);
	rtl_eri_write(tp, 0xf4, ERIAR_MASK_1111, w[1] | (w[2] << 16));
2888 2889
}

H
Hayes Wang 已提交
2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920
static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		/* Enable Delay cap */
		{ 0x1f, 0x0004 },
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x00ac },
		{ 0x18, 0x0006 },
		{ 0x1f, 0x0002 },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0000 },

		/* Channel estimation fine tune */
		{ 0x1f, 0x0003 },
		{ 0x09, 0xa20f },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0000 },

		/* Green Setting */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b5b },
		{ 0x06, 0x9222 },
		{ 0x05, 0x8b6d },
		{ 0x06, 0x8000 },
		{ 0x05, 0x8b76 },
		{ 0x06, 0x8000 },
		{ 0x1f, 0x0000 }
	};

	rtl_apply_firmware(tp);

2921
	rtl_writephy_batch(tp, phy_reg_init);
H
Hayes Wang 已提交
2922 2923 2924 2925

	/* For 4-corner performance improve */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b80);
2926
	rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
H
Hayes Wang 已提交
2927 2928 2929 2930 2931 2932
	rtl_writephy(tp, 0x1f, 0x0000);

	/* PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x002d);
2933
	rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
H
Hayes Wang 已提交
2934 2935
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_writephy(tp, 0x1f, 0x0000);
2936
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
H
Hayes Wang 已提交
2937 2938 2939 2940

	/* improve 10M EEE waveform */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b86);
2941
	rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
H
Hayes Wang 已提交
2942 2943 2944 2945 2946
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Improve 2-pair detection performance */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
2947
	rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
H
Hayes Wang 已提交
2948 2949
	rtl_writephy(tp, 0x1f, 0x0000);

2950
	rtl8168f_config_eee_phy(tp);
2951
	rtl_enable_eee(tp);
H
Hayes Wang 已提交
2952 2953 2954

	/* Green feature */
	rtl_writephy(tp, 0x1f, 0x0003);
2955 2956
	rtl_w0w1_phy(tp, 0x19, 0x0001, 0x0000);
	rtl_w0w1_phy(tp, 0x10, 0x0400, 0x0000);
H
Hayes Wang 已提交
2957
	rtl_writephy(tp, 0x1f, 0x0000);
2958 2959 2960
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_w0w1_phy(tp, 0x01, 0x0100, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
2961

2962 2963
	/* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
	rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
H
Hayes Wang 已提交
2964 2965
}

2966 2967 2968 2969 2970
static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
{
	/* For 4-corner performance improve */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b80);
2971
	rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
2972 2973 2974 2975 2976
	rtl_writephy(tp, 0x1f, 0x0000);

	/* PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x002d);
2977
	rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
2978
	rtl_writephy(tp, 0x1f, 0x0000);
2979
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
2980 2981 2982 2983

	/* Improve 10M EEE waveform */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b86);
2984
	rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
2985
	rtl_writephy(tp, 0x1f, 0x0000);
2986 2987

	rtl8168f_config_eee_phy(tp);
2988
	rtl_enable_eee(tp);
2989 2990
}

2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029
static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		/* Channel estimation fine tune */
		{ 0x1f, 0x0003 },
		{ 0x09, 0xa20f },
		{ 0x1f, 0x0000 },

		/* Modify green table for giga & fnet */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b55 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b5e },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b67 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b70 },
		{ 0x06, 0x0000 },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x0078 },
		{ 0x17, 0x0000 },
		{ 0x19, 0x00fb },
		{ 0x1f, 0x0000 },

		/* Modify green table for 10M */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b79 },
		{ 0x06, 0xaa00 },
		{ 0x1f, 0x0000 },

		/* Disable hiimpedance detection (RTCT) */
		{ 0x1f, 0x0003 },
		{ 0x01, 0x328a },
		{ 0x1f, 0x0000 }
	};

	rtl_apply_firmware(tp);

3030
	rtl_writephy_batch(tp, phy_reg_init);
3031

3032
	rtl8168f_hw_phy_config(tp);
3033 3034 3035 3036

	/* Improve 2-pair detection performance */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3037
	rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
3038 3039 3040 3041 3042 3043 3044
	rtl_writephy(tp, 0x1f, 0x0000);
}

static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_apply_firmware(tp);

3045
	rtl8168f_hw_phy_config(tp);
3046 3047
}

3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092
static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		/* Channel estimation fine tune */
		{ 0x1f, 0x0003 },
		{ 0x09, 0xa20f },
		{ 0x1f, 0x0000 },

		/* Modify green table for giga & fnet */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b55 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b5e },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b67 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b70 },
		{ 0x06, 0x0000 },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x0078 },
		{ 0x17, 0x0000 },
		{ 0x19, 0x00aa },
		{ 0x1f, 0x0000 },

		/* Modify green table for 10M */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b79 },
		{ 0x06, 0xaa00 },
		{ 0x1f, 0x0000 },

		/* Disable hiimpedance detection (RTCT) */
		{ 0x1f, 0x0003 },
		{ 0x01, 0x328a },
		{ 0x1f, 0x0000 }
	};


	rtl_apply_firmware(tp);

	rtl8168f_hw_phy_config(tp);

	/* Improve 2-pair detection performance */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3093
	rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
3094 3095
	rtl_writephy(tp, 0x1f, 0x0000);

3096
	rtl_writephy_batch(tp, phy_reg_init);
3097 3098 3099 3100

	/* Modify green table for giga */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b54);
3101
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
3102
	rtl_writephy(tp, 0x05, 0x8b5d);
3103
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
3104
	rtl_writephy(tp, 0x05, 0x8a7c);
3105
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3106
	rtl_writephy(tp, 0x05, 0x8a7f);
3107
	rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
3108
	rtl_writephy(tp, 0x05, 0x8a82);
3109
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3110
	rtl_writephy(tp, 0x05, 0x8a85);
3111
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3112
	rtl_writephy(tp, 0x05, 0x8a88);
3113
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3114 3115 3116 3117 3118
	rtl_writephy(tp, 0x1f, 0x0000);

	/* uc same-seed solution */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3119
	rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
3120 3121 3122 3123
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Green feature */
	rtl_writephy(tp, 0x1f, 0x0003);
3124 3125
	rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
	rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
3126 3127 3128
	rtl_writephy(tp, 0x1f, 0x0000);
}

3129 3130
static void rtl8168g_disable_aldps(struct rtl8169_private *tp)
{
3131
	phy_modify_paged(tp->phydev, 0x0a43, 0x10, BIT(2), 0);
3132 3133
}

3134 3135 3136 3137
static void rtl8168g_phy_adjust_10m_aldps(struct rtl8169_private *tp)
{
	struct phy_device *phydev = tp->phydev;

3138 3139
	phy_modify_paged(phydev, 0x0bcc, 0x14, BIT(8), 0);
	phy_modify_paged(phydev, 0x0a44, 0x11, 0, BIT(7) | BIT(6));
3140 3141 3142 3143 3144 3145 3146 3147
	phy_write(phydev, 0x1f, 0x0a43);
	phy_write(phydev, 0x13, 0x8084);
	phy_clear_bits(phydev, 0x14, BIT(14) | BIT(13));
	phy_set_bits(phydev, 0x10, BIT(12) | BIT(1) | BIT(0));

	phy_write(phydev, 0x1f, 0x0000);
}

H
Hayes Wang 已提交
3148 3149
static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
{
3150 3151
	int ret;

H
Hayes Wang 已提交
3152 3153
	rtl_apply_firmware(tp);

3154 3155 3156 3157 3158
	ret = phy_read_paged(tp->phydev, 0x0a46, 0x10);
	if (ret & BIT(8))
		phy_modify_paged(tp->phydev, 0x0bcc, 0x12, BIT(15), 0);
	else
		phy_modify_paged(tp->phydev, 0x0bcc, 0x12, 0, BIT(15));
H
Hayes Wang 已提交
3159

3160 3161
	ret = phy_read_paged(tp->phydev, 0x0a46, 0x13);
	if (ret & BIT(8))
T
Thomas Voegtle 已提交
3162
		phy_modify_paged(tp->phydev, 0x0c41, 0x15, 0, BIT(1));
3163
	else
T
Thomas Voegtle 已提交
3164
		phy_modify_paged(tp->phydev, 0x0c41, 0x15, BIT(1), 0);
H
Hayes Wang 已提交
3165

3166
	/* Enable PHY auto speed down */
3167
	phy_modify_paged(tp->phydev, 0x0a44, 0x11, 0, BIT(3) | BIT(2));
H
Hayes Wang 已提交
3168

3169
	rtl8168g_phy_adjust_10m_aldps(tp);
3170

3171
	/* EEE auto-fallback function */
3172
	phy_modify_paged(tp->phydev, 0x0a4b, 0x11, 0, BIT(2));
H
Hayes Wang 已提交
3173

3174 3175 3176
	/* Enable UC LPF tune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8012);
3177
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3178

3179
	phy_modify_paged(tp->phydev, 0x0c42, 0x11, BIT(13), BIT(14));
3180

3181 3182 3183 3184 3185 3186 3187 3188 3189 3190
	/* Improve SWR Efficiency */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x5065);
	rtl_writephy(tp, 0x14, 0xd065);
	rtl_writephy(tp, 0x1f, 0x0bc8);
	rtl_writephy(tp, 0x11, 0x5655);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x14, 0x9065);
	rtl_writephy(tp, 0x14, 0x1065);
3191
	rtl_writephy(tp, 0x1f, 0x0000);
3192

3193
	rtl8168g_disable_aldps(tp);
3194
	rtl8168g_config_eee_phy(tp);
3195
	rtl_enable_eee(tp);
H
Hayes Wang 已提交
3196 3197
}

H
hayeswang 已提交
3198 3199 3200
static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_apply_firmware(tp);
3201
	rtl8168g_config_eee_phy(tp);
3202
	rtl_enable_eee(tp);
H
hayeswang 已提交
3203 3204
}

3205 3206 3207 3208 3209 3210 3211 3212 3213 3214
static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
{
	u16 dout_tapbin;
	u32 data;

	rtl_apply_firmware(tp);

	/* CHN EST parameters adjust - giga master */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x809b);
3215
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
3216
	rtl_writephy(tp, 0x13, 0x80a2);
3217
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
3218
	rtl_writephy(tp, 0x13, 0x80a4);
3219
	rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
3220
	rtl_writephy(tp, 0x13, 0x809c);
3221
	rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
3222 3223 3224 3225 3226
	rtl_writephy(tp, 0x1f, 0x0000);

	/* CHN EST parameters adjust - giga slave */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x80ad);
3227
	rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
3228
	rtl_writephy(tp, 0x13, 0x80b4);
3229
	rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
3230
	rtl_writephy(tp, 0x13, 0x80ac);
3231
	rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
3232 3233 3234 3235 3236
	rtl_writephy(tp, 0x1f, 0x0000);

	/* CHN EST parameters adjust - fnet */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x808e);
3237
	rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
3238
	rtl_writephy(tp, 0x13, 0x8090);
3239
	rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
3240
	rtl_writephy(tp, 0x13, 0x8092);
3241
	rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable R-tune & PGA-retune function */
	dout_tapbin = 0;
	rtl_writephy(tp, 0x1f, 0x0a46);
	data = rtl_readphy(tp, 0x13);
	data &= 3;
	data <<= 2;
	dout_tapbin |= data;
	data = rtl_readphy(tp, 0x12);
	data &= 0xc000;
	data >>= 14;
	dout_tapbin |= data;
	dout_tapbin = ~(dout_tapbin^0x08);
	dout_tapbin <<= 12;
	dout_tapbin &= 0xf000;
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x827a);
3260
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3261
	rtl_writephy(tp, 0x13, 0x827b);
3262
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3263
	rtl_writephy(tp, 0x13, 0x827c);
3264
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3265
	rtl_writephy(tp, 0x13, 0x827d);
3266
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3267 3268 3269

	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x0811);
3270
	rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
3271
	rtl_writephy(tp, 0x1f, 0x0a42);
3272
	rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
3273 3274 3275
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable GPHY 10M */
3276
	phy_modify_paged(tp->phydev, 0x0a44, 0x11, 0, BIT(11));
3277 3278

	/* SAR ADC performance */
3279
	phy_modify_paged(tp->phydev, 0x0bca, 0x17, BIT(12) | BIT(13), BIT(14));
3280 3281 3282

	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x803f);
3283
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3284
	rtl_writephy(tp, 0x13, 0x8047);
3285
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3286
	rtl_writephy(tp, 0x13, 0x804f);
3287
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3288
	rtl_writephy(tp, 0x13, 0x8057);
3289
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3290
	rtl_writephy(tp, 0x13, 0x805f);
3291
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3292
	rtl_writephy(tp, 0x13, 0x8067);
3293
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3294
	rtl_writephy(tp, 0x13, 0x806f);
3295
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3296 3297 3298
	rtl_writephy(tp, 0x1f, 0x0000);

	/* disable phy pfm mode */
3299
	phy_modify_paged(tp->phydev, 0x0a44, 0x11, BIT(7), 0);
3300

3301
	rtl8168g_disable_aldps(tp);
3302
	rtl8168h_config_eee_phy(tp);
3303
	rtl_enable_eee(tp);
3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316
}

static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
{
	u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
	u16 rlen;
	u32 data;

	rtl_apply_firmware(tp);

	/* CHIN EST parameter update */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x808a);
3317
	rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
3318 3319 3320 3321 3322
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable R-tune & PGA-retune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x0811);
3323
	rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
3324
	rtl_writephy(tp, 0x1f, 0x0a42);
3325
	rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
3326 3327 3328
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable GPHY 10M */
3329
	phy_modify_paged(tp->phydev, 0x0a44, 0x11, 0, BIT(11));
3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344

	r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
	data = r8168_mac_ocp_read(tp, 0xdd02);
	ioffset_p3 = ((data & 0x80)>>7);
	ioffset_p3 <<= 3;

	data = r8168_mac_ocp_read(tp, 0xdd00);
	ioffset_p3 |= ((data & (0xe000))>>13);
	ioffset_p2 = ((data & (0x1e00))>>9);
	ioffset_p1 = ((data & (0x01e0))>>5);
	ioffset_p0 = ((data & 0x0010)>>4);
	ioffset_p0 <<= 3;
	ioffset_p0 |= (data & (0x07));
	data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);

3345
	if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
3346
	    (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364
		rtl_writephy(tp, 0x1f, 0x0bcf);
		rtl_writephy(tp, 0x16, data);
		rtl_writephy(tp, 0x1f, 0x0000);
	}

	/* Modify rlen (TX LPF corner frequency) level */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	data = rtl_readphy(tp, 0x16);
	data &= 0x000f;
	rlen = 0;
	if (data > 3)
		rlen = data - 3;
	data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
	rtl_writephy(tp, 0x17, data);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* disable phy pfm mode */
3365
	phy_modify_paged(tp->phydev, 0x0a44, 0x11, BIT(7), 0);
3366

3367
	rtl8168g_disable_aldps(tp);
3368
	rtl8168g_config_eee_phy(tp);
3369
	rtl_enable_eee(tp);
3370 3371
}

C
Chun-Hao Lin 已提交
3372 3373 3374
static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
{
	/* Enable PHY auto speed down */
3375
	phy_modify_paged(tp->phydev, 0x0a44, 0x11, 0, BIT(3) | BIT(2));
C
Chun-Hao Lin 已提交
3376

3377
	rtl8168g_phy_adjust_10m_aldps(tp);
C
Chun-Hao Lin 已提交
3378 3379

	/* Enable EEE auto-fallback function */
3380
	phy_modify_paged(tp->phydev, 0x0a4b, 0x11, 0, BIT(2));
C
Chun-Hao Lin 已提交
3381 3382 3383 3384 3385 3386 3387 3388

	/* Enable UC LPF tune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8012);
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* set rg_sel_sdm_rate */
3389
	phy_modify_paged(tp->phydev, 0x0c42, 0x11, BIT(13), BIT(14));
C
Chun-Hao Lin 已提交
3390

3391
	rtl8168g_disable_aldps(tp);
3392
	rtl8168g_config_eee_phy(tp);
3393
	rtl_enable_eee(tp);
C
Chun-Hao Lin 已提交
3394 3395 3396 3397
}

static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
{
3398
	rtl8168g_phy_adjust_10m_aldps(tp);
C
Chun-Hao Lin 已提交
3399 3400 3401 3402 3403 3404 3405 3406

	/* Enable UC LPF tune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8012);
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Set rg_sel_sdm_rate */
3407
	phy_modify_paged(tp->phydev, 0x0c42, 0x11, BIT(13), BIT(14));
C
Chun-Hao Lin 已提交
3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467

	/* Channel estimation parameters */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x80f3);
	rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
	rtl_writephy(tp, 0x13, 0x80f0);
	rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
	rtl_writephy(tp, 0x13, 0x80ef);
	rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
	rtl_writephy(tp, 0x13, 0x80f6);
	rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
	rtl_writephy(tp, 0x13, 0x80ec);
	rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
	rtl_writephy(tp, 0x13, 0x80ed);
	rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
	rtl_writephy(tp, 0x13, 0x80f2);
	rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
	rtl_writephy(tp, 0x13, 0x80f4);
	rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8110);
	rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
	rtl_writephy(tp, 0x13, 0x810f);
	rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
	rtl_writephy(tp, 0x13, 0x8111);
	rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
	rtl_writephy(tp, 0x13, 0x8113);
	rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
	rtl_writephy(tp, 0x13, 0x8115);
	rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
	rtl_writephy(tp, 0x13, 0x810e);
	rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
	rtl_writephy(tp, 0x13, 0x810c);
	rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
	rtl_writephy(tp, 0x13, 0x810b);
	rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x80d1);
	rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
	rtl_writephy(tp, 0x13, 0x80cd);
	rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
	rtl_writephy(tp, 0x13, 0x80d3);
	rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
	rtl_writephy(tp, 0x13, 0x80d5);
	rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
	rtl_writephy(tp, 0x13, 0x80d7);
	rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);

	/* Force PWM-mode */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x5065);
	rtl_writephy(tp, 0x14, 0xd065);
	rtl_writephy(tp, 0x1f, 0x0bc8);
	rtl_writephy(tp, 0x12, 0x00ed);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x14, 0x9065);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x1f, 0x0000);

3468
	rtl8168g_disable_aldps(tp);
3469
	rtl8168g_config_eee_phy(tp);
3470
	rtl_enable_eee(tp);
C
Chun-Hao Lin 已提交
3471 3472
}

3473
static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
3474
{
3475
	static const struct phy_reg phy_reg_init[] = {
3476 3477 3478 3479 3480 3481
		{ 0x1f, 0x0003 },
		{ 0x08, 0x441d },
		{ 0x01, 0x9100 },
		{ 0x1f, 0x0000 }
	};

3482 3483 3484 3485
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_patchphy(tp, 0x11, 1 << 12);
	rtl_patchphy(tp, 0x19, 1 << 13);
	rtl_patchphy(tp, 0x10, 1 << 15);
3486

3487
	rtl_writephy_batch(tp, phy_reg_init);
3488 3489
}

3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506
static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		{ 0x1f, 0x0005 },
		{ 0x1a, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0004 },
		{ 0x1c, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x15, 0x7701 },
		{ 0x1f, 0x0000 }
	};

	/* Disable ALDPS before ram code */
3507 3508 3509
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x18, 0x0310);
	msleep(100);
3510

3511
	rtl_apply_firmware(tp);
3512

3513
	rtl_writephy_batch(tp, phy_reg_init);
3514 3515
}

3516 3517 3518
static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
{
	/* Disable ALDPS before setting firmware */
3519 3520 3521
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x18, 0x0310);
	msleep(20);
3522 3523 3524 3525

	rtl_apply_firmware(tp);

	/* EEE setting */
3526
	rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000);
3527 3528 3529 3530 3531 3532
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x10, 0x401f);
	rtl_writephy(tp, 0x19, 0x7030);
	rtl_writephy(tp, 0x1f, 0x0000);
}

H
Hayes Wang 已提交
3533 3534 3535 3536 3537 3538 3539 3540 3541 3542
static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		{ 0x1f, 0x0004 },
		{ 0x10, 0xc07f },
		{ 0x19, 0x7030 },
		{ 0x1f, 0x0000 }
	};

	/* Disable ALDPS before ram code */
3543 3544 3545
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x18, 0x0310);
	msleep(100);
H
Hayes Wang 已提交
3546 3547 3548

	rtl_apply_firmware(tp);

3549
	rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000);
3550
	rtl_writephy_batch(tp, phy_reg_init);
H
Hayes Wang 已提交
3551

3552
	rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000);
H
Hayes Wang 已提交
3553 3554
}

3555 3556
static void rtl_hw_phy_config(struct net_device *dev)
{
3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610
	static const rtl_generic_fct phy_configs[] = {
		/* PCI devices. */
		[RTL_GIGA_MAC_VER_02] = rtl8169s_hw_phy_config,
		[RTL_GIGA_MAC_VER_03] = rtl8169s_hw_phy_config,
		[RTL_GIGA_MAC_VER_04] = rtl8169sb_hw_phy_config,
		[RTL_GIGA_MAC_VER_05] = rtl8169scd_hw_phy_config,
		[RTL_GIGA_MAC_VER_06] = rtl8169sce_hw_phy_config,
		/* PCI-E devices. */
		[RTL_GIGA_MAC_VER_07] = rtl8102e_hw_phy_config,
		[RTL_GIGA_MAC_VER_08] = rtl8102e_hw_phy_config,
		[RTL_GIGA_MAC_VER_09] = rtl8102e_hw_phy_config,
		[RTL_GIGA_MAC_VER_10] = NULL,
		[RTL_GIGA_MAC_VER_11] = rtl8168bb_hw_phy_config,
		[RTL_GIGA_MAC_VER_12] = rtl8168bef_hw_phy_config,
		[RTL_GIGA_MAC_VER_13] = NULL,
		[RTL_GIGA_MAC_VER_14] = NULL,
		[RTL_GIGA_MAC_VER_15] = NULL,
		[RTL_GIGA_MAC_VER_16] = NULL,
		[RTL_GIGA_MAC_VER_17] = rtl8168bef_hw_phy_config,
		[RTL_GIGA_MAC_VER_18] = rtl8168cp_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_19] = rtl8168c_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_20] = rtl8168c_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_21] = rtl8168c_3_hw_phy_config,
		[RTL_GIGA_MAC_VER_22] = rtl8168c_4_hw_phy_config,
		[RTL_GIGA_MAC_VER_23] = rtl8168cp_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_24] = rtl8168cp_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_25] = rtl8168d_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_26] = rtl8168d_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_27] = rtl8168d_3_hw_phy_config,
		[RTL_GIGA_MAC_VER_28] = rtl8168d_4_hw_phy_config,
		[RTL_GIGA_MAC_VER_29] = rtl8105e_hw_phy_config,
		[RTL_GIGA_MAC_VER_30] = rtl8105e_hw_phy_config,
		[RTL_GIGA_MAC_VER_31] = NULL,
		[RTL_GIGA_MAC_VER_32] = rtl8168e_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_33] = rtl8168e_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_34] = rtl8168e_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_35] = rtl8168f_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_36] = rtl8168f_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_37] = rtl8402_hw_phy_config,
		[RTL_GIGA_MAC_VER_38] = rtl8411_hw_phy_config,
		[RTL_GIGA_MAC_VER_39] = rtl8106e_hw_phy_config,
		[RTL_GIGA_MAC_VER_40] = rtl8168g_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_41] = NULL,
		[RTL_GIGA_MAC_VER_42] = rtl8168g_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_43] = rtl8168g_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_44] = rtl8168g_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_45] = rtl8168h_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_46] = rtl8168h_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_47] = rtl8168h_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_48] = rtl8168h_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_49] = rtl8168ep_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_50] = rtl8168ep_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_51] = rtl8168ep_2_hw_phy_config,
	};
3611 3612
	struct rtl8169_private *tp = netdev_priv(dev);

3613 3614
	if (phy_configs[tp->mac_version])
		phy_configs[tp->mac_version](tp);
3615 3616
}

3617 3618 3619 3620 3621 3622
static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
{
	if (!test_and_set_bit(flag, tp->wk.flags))
		schedule_work(&tp->wk.work);
}

3623 3624
static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
{
3625
	rtl_hw_phy_config(dev);
3626

3627
	if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
3628 3629
		pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
		pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
3630 3631
		netif_dbg(tp, drv, dev,
			  "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
3632
		RTL_W8(tp, 0x82, 0x01);
3633
	}
3634

3635
	/* We may have called phy_speed_down before */
3636
	phy_speed_up(tp->phydev);
3637

3638
	genphy_soft_reset(tp->phydev);
3639 3640
}

3641 3642
static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
{
3643
	rtl_lock_work(tp);
3644

3645
	rtl_unlock_config_regs(tp);
3646

3647 3648
	RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
	RTL_R32(tp, MAC4);
3649

3650 3651
	RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
	RTL_R32(tp, MAC0);
3652

3653 3654
	if (tp->mac_version == RTL_GIGA_MAC_VER_34)
		rtl_rar_exgmac_set(tp, addr);
3655

3656
	rtl_lock_config_regs(tp);
3657

3658
	rtl_unlock_work(tp);
3659 3660 3661 3662 3663
}

static int rtl_set_mac_address(struct net_device *dev, void *p)
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
Heiner Kallweit 已提交
3664
	struct device *d = tp_to_dev(tp);
3665
	int ret;
3666

3667 3668 3669
	ret = eth_mac_addr(dev, p);
	if (ret)
		return ret;
3670

3671 3672 3673 3674 3675 3676
	pm_runtime_get_noresume(d);

	if (pm_runtime_active(d))
		rtl_rar_set(tp, dev->dev_addr);

	pm_runtime_put_noidle(d);
3677 3678 3679 3680

	return 0;
}

3681
static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
F
Francois Romieu 已提交
3682
{
3683 3684
	struct rtl8169_private *tp = netdev_priv(dev);

H
Heiner Kallweit 已提交
3685 3686
	if (!netif_running(dev))
		return -ENODEV;
3687

3688
	return phy_mii_ioctl(tp->phydev, ifr, cmd);
F
Francois Romieu 已提交
3689 3690
}

3691 3692 3693
static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
3694 3695
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
3696 3697 3698 3699 3700
	case RTL_GIGA_MAC_VER_29:
	case RTL_GIGA_MAC_VER_30:
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
	case RTL_GIGA_MAC_VER_34:
3701
	case RTL_GIGA_MAC_VER_37 ... RTL_GIGA_MAC_VER_51:
3702
		RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
3703 3704 3705 3706 3707 3708 3709
			AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
		break;
	default:
		break;
	}
}

3710
static void rtl_pll_power_down(struct rtl8169_private *tp)
F
françois romieu 已提交
3711
{
3712
	if (r8168_check_dash(tp))
F
françois romieu 已提交
3713 3714
		return;

H
hayeswang 已提交
3715 3716
	if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_33)
3717
		rtl_ephy_write(tp, 0x19, 0xff64);
H
hayeswang 已提交
3718

3719 3720 3721
	if (device_may_wakeup(tp_to_dev(tp))) {
		phy_speed_down(tp->phydev, false);
		rtl_wol_suspend_quirk(tp);
F
françois romieu 已提交
3722
		return;
3723
	}
F
françois romieu 已提交
3724 3725

	switch (tp->mac_version) {
3726
	case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
3727 3728 3729
	case RTL_GIGA_MAC_VER_37:
	case RTL_GIGA_MAC_VER_39:
	case RTL_GIGA_MAC_VER_43:
3730
	case RTL_GIGA_MAC_VER_44:
3731 3732
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
3733 3734
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
3735 3736
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
3737
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
F
françois romieu 已提交
3738
		break;
3739 3740
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
C
Chun-Hao Lin 已提交
3741
	case RTL_GIGA_MAC_VER_49:
3742
		rtl_eri_clear_bits(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000);
3743
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
3744
		break;
3745 3746
	default:
		break;
F
françois romieu 已提交
3747 3748 3749
	}
}

3750
static void rtl_pll_power_up(struct rtl8169_private *tp)
F
françois romieu 已提交
3751 3752
{
	switch (tp->mac_version) {
3753
	case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
3754 3755 3756
	case RTL_GIGA_MAC_VER_37:
	case RTL_GIGA_MAC_VER_39:
	case RTL_GIGA_MAC_VER_43:
3757
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
F
françois romieu 已提交
3758
		break;
3759
	case RTL_GIGA_MAC_VER_44:
3760 3761
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
3762 3763
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
3764 3765
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
3766
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
3767
		break;
3768 3769
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
C
Chun-Hao Lin 已提交
3770
	case RTL_GIGA_MAC_VER_49:
3771
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
3772
		rtl_eri_set_bits(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000);
3773
		break;
3774 3775
	default:
		break;
F
françois romieu 已提交
3776 3777
	}

3778
	phy_resume(tp->phydev);
3779 3780
	/* give MAC/PHY some time to resume */
	msleep(20);
F
françois romieu 已提交
3781 3782
}

3783 3784 3785
static void rtl_init_rxcfg(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
3786
	case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
3787
	case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
3788
		RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
3789
		break;
3790
	case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
3791 3792
	case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_36:
	case RTL_GIGA_MAC_VER_38:
3793
		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
3794
		break;
3795
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
3796
		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
3797
		break;
3798
	default:
3799
		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
3800 3801 3802 3803
		break;
	}
}

3804 3805
static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
{
3806
	tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
3807 3808
}

F
Francois Romieu 已提交
3809 3810
static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
{
3811 3812
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
3813
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
F
Francois Romieu 已提交
3814 3815 3816 3817
}

static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
{
3818 3819
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
3820
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
Francois Romieu 已提交
3821 3822 3823 3824
}

static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
{
3825
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
F
Francois Romieu 已提交
3826 3827 3828 3829
}

static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
{
3830
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
F
Francois Romieu 已提交
3831 3832 3833 3834
}

static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
{
3835 3836 3837
	RTL_W8(tp, MaxTxPacketSize, 0x3f);
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
3838
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
F
Francois Romieu 已提交
3839 3840 3841 3842
}

static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
{
3843 3844 3845
	RTL_W8(tp, MaxTxPacketSize, 0x0c);
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
3846
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
Francois Romieu 已提交
3847 3848 3849 3850
}

static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
{
3851
	rtl_tx_performance_tweak(tp,
3852
		PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
F
Francois Romieu 已提交
3853 3854 3855 3856
}

static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
{
3857
	rtl_tx_performance_tweak(tp,
3858
		PCI_EXP_DEVCTL_READRQ_4096B | PCI_EXP_DEVCTL_NOSNOOP_EN);
F
Francois Romieu 已提交
3859 3860 3861 3862 3863 3864
}

static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
{
	r8168b_0_hw_jumbo_enable(tp);

3865
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
F
Francois Romieu 已提交
3866 3867 3868 3869 3870 3871
}

static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
{
	r8168b_0_hw_jumbo_disable(tp);

3872
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
F
Francois Romieu 已提交
3873 3874
}

H
Heiner Kallweit 已提交
3875
static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
F
Francois Romieu 已提交
3876
{
H
Heiner Kallweit 已提交
3877
	rtl_unlock_config_regs(tp);
F
Francois Romieu 已提交
3878 3879
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
H
Heiner Kallweit 已提交
3880
		r8168b_0_hw_jumbo_enable(tp);
F
Francois Romieu 已提交
3881 3882 3883
		break;
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
H
Heiner Kallweit 已提交
3884
		r8168b_1_hw_jumbo_enable(tp);
F
Francois Romieu 已提交
3885
		break;
H
Heiner Kallweit 已提交
3886 3887
	case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_26:
		r8168c_hw_jumbo_enable(tp);
F
Francois Romieu 已提交
3888
		break;
H
Heiner Kallweit 已提交
3889 3890
	case RTL_GIGA_MAC_VER_27 ... RTL_GIGA_MAC_VER_28:
		r8168dp_hw_jumbo_enable(tp);
F
Francois Romieu 已提交
3891
		break;
H
Heiner Kallweit 已提交
3892 3893 3894 3895
	case RTL_GIGA_MAC_VER_31 ... RTL_GIGA_MAC_VER_34:
		r8168e_hw_jumbo_enable(tp);
		break;
	default:
F
Francois Romieu 已提交
3896
		break;
H
Heiner Kallweit 已提交
3897 3898 3899
	}
	rtl_lock_config_regs(tp);
}
F
Francois Romieu 已提交
3900

H
Heiner Kallweit 已提交
3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920
static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
{
	rtl_unlock_config_regs(tp);
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
		r8168b_0_hw_jumbo_disable(tp);
		break;
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
		r8168b_1_hw_jumbo_disable(tp);
		break;
	case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_26:
		r8168c_hw_jumbo_disable(tp);
		break;
	case RTL_GIGA_MAC_VER_27 ... RTL_GIGA_MAC_VER_28:
		r8168dp_hw_jumbo_disable(tp);
		break;
	case RTL_GIGA_MAC_VER_31 ... RTL_GIGA_MAC_VER_34:
		r8168e_hw_jumbo_disable(tp);
		break;
F
Francois Romieu 已提交
3921 3922 3923
	default:
		break;
	}
H
Heiner Kallweit 已提交
3924
	rtl_lock_config_regs(tp);
F
Francois Romieu 已提交
3925 3926
}

3927 3928
DECLARE_RTL_COND(rtl_chipcmd_cond)
{
3929
	return RTL_R8(tp, ChipCmd) & CmdReset;
3930 3931
}

3932 3933
static void rtl_hw_reset(struct rtl8169_private *tp)
{
3934
	RTL_W8(tp, ChipCmd, CmdReset);
3935

3936
	rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
3937 3938
}

3939
static void rtl_request_firmware(struct rtl8169_private *tp)
3940
{
3941
	struct rtl_fw *rtl_fw;
3942

3943 3944 3945
	/* firmware loaded already or no firmware available */
	if (tp->rtl_fw || !tp->fw_name)
		return;
3946

3947
	rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
3948 3949 3950 3951
	if (!rtl_fw) {
		netif_warn(tp, ifup, tp->dev, "Unable to load firmware, out of memory\n");
		return;
	}
3952

3953 3954 3955 3956
	rtl_fw->phy_write = rtl_writephy;
	rtl_fw->phy_read = rtl_readphy;
	rtl_fw->mac_mcu_write = mac_mcu_write;
	rtl_fw->mac_mcu_read = mac_mcu_read;
3957 3958
	rtl_fw->fw_name = tp->fw_name;
	rtl_fw->dev = tp_to_dev(tp);
3959

3960 3961 3962 3963
	if (rtl_fw_request_firmware(rtl_fw))
		kfree(rtl_fw);
	else
		tp->rtl_fw = rtl_fw;
3964 3965
}

3966 3967
static void rtl_rx_close(struct rtl8169_private *tp)
{
3968
	RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
3969 3970
}

3971 3972
DECLARE_RTL_COND(rtl_npq_cond)
{
3973
	return RTL_R8(tp, TxPoll) & NPQ;
3974 3975 3976 3977
}

DECLARE_RTL_COND(rtl_txcfg_empty_cond)
{
3978
	return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
3979 3980
}

F
françois romieu 已提交
3981
static void rtl8169_hw_reset(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
3982 3983
{
	/* Disable interrupts */
F
françois romieu 已提交
3984
	rtl8169_irq_mask_and_ack(tp);
L
Linus Torvalds 已提交
3985

3986 3987
	rtl_rx_close(tp);

3988 3989 3990 3991
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
3992
		rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
3993 3994 3995
		break;
	case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
3996
		RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
3997
		rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
3998 3999
		break;
	default:
4000
		RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
4001
		udelay(100);
4002
		break;
F
françois romieu 已提交
4003 4004
	}

4005
	rtl_hw_reset(tp);
L
Linus Torvalds 已提交
4006 4007
}

4008
static void rtl_set_tx_config_registers(struct rtl8169_private *tp)
4009
{
4010 4011 4012
	u32 val = TX_DMA_BURST << TxDMAShift |
		  InterFrameGap << TxInterFrameGapShift;

4013
	if (rtl_is_8168evl_up(tp))
4014 4015 4016
		val |= TXCFG_AUTO_FIFO;

	RTL_W32(tp, TxConfig, val);
4017 4018
}

4019
static void rtl_set_rx_max_size(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
4020
{
4021 4022
	/* Low hurts. Let's disable the filtering. */
	RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
4023 4024
}

4025
static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
4026 4027 4028 4029 4030 4031
{
	/*
	 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
	 * register to be written before TxDescAddrLow to work.
	 * Switching from MMIO to I/O access fixes the issue as well.
	 */
4032 4033 4034 4035
	RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
	RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
	RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
	RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
4036 4037
}

4038
static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version)
4039
{
4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052
	u32 val;

	if (tp->mac_version == RTL_GIGA_MAC_VER_05)
		val = 0x000fff00;
	else if (tp->mac_version == RTL_GIGA_MAC_VER_06)
		val = 0x00ffff00;
	else
		return;

	if (RTL_R8(tp, Config2) & PCI_Clock_66MHz)
		val |= 0xff;

	RTL_W32(tp, 0x7c, val);
4053 4054
}

4055 4056
static void rtl_set_rx_mode(struct net_device *dev)
{
H
Heiner Kallweit 已提交
4057 4058 4059
	u32 rx_mode = AcceptBroadcast | AcceptMyPhys | AcceptMulticast;
	/* Multicast hash filter */
	u32 mc_filter[2] = { 0xffffffff, 0xffffffff };
4060
	struct rtl8169_private *tp = netdev_priv(dev);
H
Heiner Kallweit 已提交
4061
	u32 tmp;
4062 4063 4064 4065

	if (dev->flags & IFF_PROMISC) {
		/* Unconditionally log net taps. */
		netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
H
Heiner Kallweit 已提交
4066 4067 4068 4069 4070 4071 4072
		rx_mode |= AcceptAllPhys;
	} else if (netdev_mc_count(dev) > MC_FILTER_LIMIT ||
		   dev->flags & IFF_ALLMULTI ||
		   tp->mac_version == RTL_GIGA_MAC_VER_35) {
		/* accept all multicasts */
	} else if (netdev_mc_empty(dev)) {
		rx_mode &= ~AcceptMulticast;
4073 4074 4075 4076 4077
	} else {
		struct netdev_hw_addr *ha;

		mc_filter[1] = mc_filter[0] = 0;
		netdev_for_each_mc_addr(ha, dev) {
H
Heiner Kallweit 已提交
4078 4079 4080 4081 4082 4083 4084 4085
			u32 bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
			mc_filter[bit_nr >> 5] |= BIT(bit_nr & 31);
		}

		if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
			tmp = mc_filter[0];
			mc_filter[0] = swab32(mc_filter[1]);
			mc_filter[1] = swab32(tmp);
4086 4087 4088 4089 4090 4091
		}
	}

	if (dev->features & NETIF_F_RXALL)
		rx_mode |= (AcceptErr | AcceptRunt);

4092 4093
	RTL_W32(tp, MAR0 + 4, mc_filter[1]);
	RTL_W32(tp, MAR0 + 0, mc_filter[0]);
4094

H
Heiner Kallweit 已提交
4095 4096
	tmp = RTL_R32(tp, RxConfig);
	RTL_W32(tp, RxConfig, (tmp & ~RX_CONFIG_ACCEPT_MASK) | rx_mode);
4097 4098
}

4099 4100
DECLARE_RTL_COND(rtl_csiar_cond)
{
4101
	return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
4102 4103
}

4104
static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
4105
{
4106
	u32 func = PCI_FUNC(tp->pci_dev->devfn);
4107

4108 4109
	RTL_W32(tp, CSIDR, value);
	RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
4110
		CSIAR_BYTE_ENABLE | func << 16);
4111

4112
	rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
4113 4114
}

4115
static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
4116
{
4117 4118 4119 4120
	u32 func = PCI_FUNC(tp->pci_dev->devfn);

	RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | func << 16 |
		CSIAR_BYTE_ENABLE);
4121

4122
	return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
4123
		RTL_R32(tp, CSIDR) : ~0;
4124 4125
}

4126
static void rtl_csi_access_enable(struct rtl8169_private *tp, u8 val)
H
hayeswang 已提交
4127
{
4128 4129
	struct pci_dev *pdev = tp->pci_dev;
	u32 csi;
H
hayeswang 已提交
4130

4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142
	/* According to Realtek the value at config space address 0x070f
	 * controls the L0s/L1 entrance latency. We try standard ECAM access
	 * first and if it fails fall back to CSI.
	 */
	if (pdev->cfg_size > 0x070f &&
	    pci_write_config_byte(pdev, 0x070f, val) == PCIBIOS_SUCCESSFUL)
		return;

	netdev_notice_once(tp->dev,
		"No native access to PCI extended config space, falling back to CSI\n");
	csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
	rtl_csi_write(tp, 0x070c, csi | val << 24);
H
hayeswang 已提交
4143 4144
}

4145
static void rtl_set_def_aspm_entry_latency(struct rtl8169_private *tp)
4146
{
4147
	rtl_csi_access_enable(tp, 0x27);
4148 4149 4150 4151 4152 4153 4154 4155
}

struct ephy_info {
	unsigned int offset;
	u16 mask;
	u16 bits;
};

4156 4157
static void __rtl_ephy_init(struct rtl8169_private *tp,
			    const struct ephy_info *e, int len)
4158 4159 4160 4161
{
	u16 w;

	while (len-- > 0) {
4162 4163
		w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
		rtl_ephy_write(tp, e->offset, w);
4164 4165 4166 4167
		e++;
	}
}

4168 4169
#define rtl_ephy_init(tp, a) __rtl_ephy_init(tp, a, ARRAY_SIZE(a))

4170
static void rtl_disable_clock_request(struct rtl8169_private *tp)
4171
{
4172
	pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
4173
				   PCI_EXP_LNKCTL_CLKREQ_EN);
4174 4175
}

4176
static void rtl_enable_clock_request(struct rtl8169_private *tp)
F
françois romieu 已提交
4177
{
4178
	pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
4179
				 PCI_EXP_LNKCTL_CLKREQ_EN);
F
françois romieu 已提交
4180 4181
}

4182
static void rtl_pcie_state_l2l3_disable(struct rtl8169_private *tp)
H
hayeswang 已提交
4183
{
4184 4185
	/* work around an issue when PCI reset occurs during L2/L3 state */
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Rdy_to_L23);
H
hayeswang 已提交
4186 4187
}

K
Kai-Heng Feng 已提交
4188 4189
static void rtl_hw_aspm_clkreq_enable(struct rtl8169_private *tp, bool enable)
{
4190 4191
	/* Don't enable ASPM in the chip if OS can't control ASPM */
	if (enable && tp->aspm_manageable) {
K
Kai-Heng Feng 已提交
4192
		RTL_W8(tp, Config5, RTL_R8(tp, Config5) | ASPM_en);
4193
		RTL_W8(tp, Config2, RTL_R8(tp, Config2) | ClkReqEn);
K
Kai-Heng Feng 已提交
4194 4195 4196 4197
	} else {
		RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
		RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
	}
4198 4199

	udelay(10);
K
Kai-Heng Feng 已提交
4200 4201
}

H
Heiner Kallweit 已提交
4202 4203 4204 4205 4206 4207 4208 4209 4210 4211
static void rtl_set_fifo_size(struct rtl8169_private *tp, u16 rx_stat,
			      u16 tx_stat, u16 rx_dyn, u16 tx_dyn)
{
	/* Usage of dynamic vs. static FIFO is controlled by bit
	 * TXCFG_AUTO_FIFO. Exact meaning of FIFO values isn't known.
	 */
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, (rx_stat << 16) | rx_dyn);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, (tx_stat << 16) | tx_dyn);
}

4212 4213 4214 4215 4216 4217 4218 4219
static void rtl8168g_set_pause_thresholds(struct rtl8169_private *tp,
					  u8 low, u8 high)
{
	/* FIFO thresholds for pause flow control */
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, low);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, high);
}

4220
static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
4221
{
4222
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
4223

4224
	if (tp->dev->mtu <= ETH_DATA_LEN) {
4225
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B |
4226 4227
					 PCI_EXP_DEVCTL_NOSNOOP_EN);
	}
4228 4229
}

4230
static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
4231
{
4232
	rtl_hw_start_8168bb(tp);
4233

4234
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
4235 4236
}

4237
static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
4238
{
4239
	RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
4240

4241
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
4242

4243
	if (tp->dev->mtu <= ETH_DATA_LEN)
4244
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
4245

4246
	rtl_disable_clock_request(tp);
4247 4248
}

4249
static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
4250
{
4251
	static const struct ephy_info e_info_8168cp[] = {
4252 4253 4254 4255 4256 4257 4258
		{ 0x01, 0,	0x0001 },
		{ 0x02, 0x0800,	0x1000 },
		{ 0x03, 0,	0x0042 },
		{ 0x06, 0x0080,	0x0000 },
		{ 0x07, 0,	0x2000 }
	};

4259
	rtl_set_def_aspm_entry_latency(tp);
4260

4261
	rtl_ephy_init(tp, e_info_8168cp);
4262

4263
	__rtl_hw_start_8168cp(tp);
4264 4265
}

4266
static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
F
Francois Romieu 已提交
4267
{
4268
	rtl_set_def_aspm_entry_latency(tp);
F
Francois Romieu 已提交
4269

4270
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
F
Francois Romieu 已提交
4271

4272
	if (tp->dev->mtu <= ETH_DATA_LEN)
4273
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
Francois Romieu 已提交
4274 4275
}

4276
static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
4277
{
4278
	rtl_set_def_aspm_entry_latency(tp);
4279

4280
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
4281 4282

	/* Magic. */
4283
	RTL_W8(tp, DBG_REG, 0x20);
4284

4285
	if (tp->dev->mtu <= ETH_DATA_LEN)
4286
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
4287 4288
}

4289
static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
4290
{
4291
	static const struct ephy_info e_info_8168c_1[] = {
4292 4293 4294 4295 4296
		{ 0x02, 0x0800,	0x1000 },
		{ 0x03, 0,	0x0002 },
		{ 0x06, 0x0080,	0x0000 }
	};

4297
	rtl_set_def_aspm_entry_latency(tp);
4298

4299
	RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
4300

4301
	rtl_ephy_init(tp, e_info_8168c_1);
4302

4303
	__rtl_hw_start_8168cp(tp);
4304 4305
}

4306
static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
4307
{
4308
	static const struct ephy_info e_info_8168c_2[] = {
4309
		{ 0x01, 0,	0x0001 },
4310
		{ 0x03, 0x0400,	0x0020 }
4311 4312
	};

4313
	rtl_set_def_aspm_entry_latency(tp);
4314

4315
	rtl_ephy_init(tp, e_info_8168c_2);
4316

4317
	__rtl_hw_start_8168cp(tp);
4318 4319
}

4320
static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
F
Francois Romieu 已提交
4321
{
4322
	rtl_hw_start_8168c_2(tp);
F
Francois Romieu 已提交
4323 4324
}

4325
static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
4326
{
4327
	rtl_set_def_aspm_entry_latency(tp);
4328

4329
	__rtl_hw_start_8168cp(tp);
4330 4331
}

4332
static void rtl_hw_start_8168d(struct rtl8169_private *tp)
F
Francois Romieu 已提交
4333
{
4334
	rtl_set_def_aspm_entry_latency(tp);
F
Francois Romieu 已提交
4335

4336
	rtl_disable_clock_request(tp);
F
Francois Romieu 已提交
4337

4338
	if (tp->dev->mtu <= ETH_DATA_LEN)
4339
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
Francois Romieu 已提交
4340 4341
}

4342
static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
4343
{
4344
	rtl_set_def_aspm_entry_latency(tp);
4345

4346
	if (tp->dev->mtu <= ETH_DATA_LEN)
4347
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
4348

4349
	rtl_disable_clock_request(tp);
4350 4351
}

4352
static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
F
françois romieu 已提交
4353 4354
{
	static const struct ephy_info e_info_8168d_4[] = {
4355 4356
		{ 0x0b, 0x0000,	0x0048 },
		{ 0x19, 0x0020,	0x0050 },
4357 4358
		{ 0x0c, 0x0100,	0x0020 },
		{ 0x10, 0x0004,	0x0000 },
F
françois romieu 已提交
4359 4360
	};

4361
	rtl_set_def_aspm_entry_latency(tp);
F
françois romieu 已提交
4362

4363
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
françois romieu 已提交
4364

4365
	rtl_ephy_init(tp, e_info_8168d_4);
F
françois romieu 已提交
4366

4367
	rtl_enable_clock_request(tp);
F
françois romieu 已提交
4368 4369
}

4370
static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
H
hayeswang 已提交
4371
{
H
Hayes Wang 已提交
4372
	static const struct ephy_info e_info_8168e_1[] = {
H
hayeswang 已提交
4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387
		{ 0x00, 0x0200,	0x0100 },
		{ 0x00, 0x0000,	0x0004 },
		{ 0x06, 0x0002,	0x0001 },
		{ 0x06, 0x0000,	0x0030 },
		{ 0x07, 0x0000,	0x2000 },
		{ 0x00, 0x0000,	0x0020 },
		{ 0x03, 0x5800,	0x2000 },
		{ 0x03, 0x0000,	0x0001 },
		{ 0x01, 0x0800,	0x1000 },
		{ 0x07, 0x0000,	0x4000 },
		{ 0x1e, 0x0000,	0x2000 },
		{ 0x19, 0xffff,	0xfe6c },
		{ 0x0a, 0x0000,	0x0040 }
	};

4388
	rtl_set_def_aspm_entry_latency(tp);
H
hayeswang 已提交
4389

4390
	rtl_ephy_init(tp, e_info_8168e_1);
H
hayeswang 已提交
4391

4392
	if (tp->dev->mtu <= ETH_DATA_LEN)
4393
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
H
hayeswang 已提交
4394

4395
	rtl_disable_clock_request(tp);
H
hayeswang 已提交
4396 4397

	/* Reset tx FIFO pointer */
4398 4399
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
H
hayeswang 已提交
4400

4401
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
H
hayeswang 已提交
4402 4403
}

4404
static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
H
Hayes Wang 已提交
4405 4406 4407
{
	static const struct ephy_info e_info_8168e_2[] = {
		{ 0x09, 0x0000,	0x0080 },
4408 4409 4410
		{ 0x19, 0x0000,	0x0224 },
		{ 0x00, 0x0000,	0x0004 },
		{ 0x0c, 0x3df0,	0x0200 },
H
Hayes Wang 已提交
4411 4412
	};

4413
	rtl_set_def_aspm_entry_latency(tp);
H
Hayes Wang 已提交
4414

4415
	rtl_ephy_init(tp, e_info_8168e_2);
H
Hayes Wang 已提交
4416

4417
	if (tp->dev->mtu <= ETH_DATA_LEN)
4418
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
H
Hayes Wang 已提交
4419

4420 4421
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
H
Heiner Kallweit 已提交
4422
	rtl_set_fifo_size(tp, 0x10, 0x10, 0x02, 0x06);
4423 4424
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060);
4425
	rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_0001, BIT(4));
4426
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00);
H
Hayes Wang 已提交
4427

4428
	rtl_disable_clock_request(tp);
4429

4430
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
H
Hayes Wang 已提交
4431

4432 4433
	rtl8168_config_eee_mac(tp);

4434 4435 4436
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
4437 4438

	rtl_hw_aspm_clkreq_enable(tp, true);
H
Hayes Wang 已提交
4439 4440
}

4441
static void rtl_hw_start_8168f(struct rtl8169_private *tp)
4442
{
4443
	rtl_set_def_aspm_entry_latency(tp);
4444

4445
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
4446

4447 4448
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
H
Heiner Kallweit 已提交
4449
	rtl_set_fifo_size(tp, 0x10, 0x10, 0x02, 0x06);
4450
	rtl_reset_packet_filter(tp);
4451 4452
	rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_0001, BIT(4));
	rtl_eri_set_bits(tp, 0x1d0, ERIAR_MASK_0001, BIT(4));
4453 4454
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060);
4455

4456
	rtl_disable_clock_request(tp);
4457

4458 4459 4460 4461
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
4462 4463

	rtl8168_config_eee_mac(tp);
4464 4465
}

4466 4467 4468 4469 4470 4471
static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168f_1[] = {
		{ 0x06, 0x00c0,	0x0020 },
		{ 0x08, 0x0001,	0x0002 },
		{ 0x09, 0x0000,	0x0080 },
4472 4473 4474
		{ 0x19, 0x0000,	0x0224 },
		{ 0x00, 0x0000,	0x0004 },
		{ 0x0c, 0x3df0,	0x0200 },
4475 4476 4477 4478
	};

	rtl_hw_start_8168f(tp);

4479
	rtl_ephy_init(tp, e_info_8168f_1);
4480

4481
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00);
4482 4483
}

4484 4485 4486 4487 4488
static void rtl_hw_start_8411(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168f_1[] = {
		{ 0x06, 0x00c0,	0x0020 },
		{ 0x0f, 0xffff,	0x5200 },
4489 4490 4491
		{ 0x19, 0x0000,	0x0224 },
		{ 0x00, 0x0000,	0x0004 },
		{ 0x0c, 0x3df0,	0x0200 },
4492 4493 4494
	};

	rtl_hw_start_8168f(tp);
4495
	rtl_pcie_state_l2l3_disable(tp);
4496

4497
	rtl_ephy_init(tp, e_info_8168f_1);
4498

4499
	rtl_eri_set_bits(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00);
4500 4501
}

4502
static void rtl_hw_start_8168g(struct rtl8169_private *tp)
H
Hayes Wang 已提交
4503
{
H
Heiner Kallweit 已提交
4504
	rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
4505
	rtl8168g_set_pause_thresholds(tp, 0x38, 0x48);
H
Hayes Wang 已提交
4506

4507
	rtl_set_def_aspm_entry_latency(tp);
H
Hayes Wang 已提交
4508

4509
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
H
Hayes Wang 已提交
4510

4511
	rtl_reset_packet_filter(tp);
4512
	rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f);
H
Hayes Wang 已提交
4513

4514
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
H
Hayes Wang 已提交
4515

4516 4517
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
H
Hayes Wang 已提交
4518

4519 4520
	rtl8168_config_eee_mac(tp);

4521
	rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06);
4522
	rtl_eri_clear_bits(tp, 0x1b0, ERIAR_MASK_0011, BIT(12));
H
hayeswang 已提交
4523

4524
	rtl_pcie_state_l2l3_disable(tp);
H
Hayes Wang 已提交
4525 4526
}

4527 4528 4529
static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168g_1[] = {
4530 4531
		{ 0x00, 0x0008,	0x0000 },
		{ 0x0c, 0x3ff0,	0x0820 },
4532 4533 4534 4535 4536 4537 4538
		{ 0x1e, 0x0000,	0x0001 },
		{ 0x19, 0x8000,	0x0000 }
	};

	rtl_hw_start_8168g(tp);

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
4539
	rtl_hw_aspm_clkreq_enable(tp, false);
4540
	rtl_ephy_init(tp, e_info_8168g_1);
K
Kai-Heng Feng 已提交
4541
	rtl_hw_aspm_clkreq_enable(tp, true);
4542 4543
}

H
hayeswang 已提交
4544 4545 4546
static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168g_2[] = {
4547 4548 4549 4550 4551 4552 4553 4554 4555
		{ 0x00, 0x0008,	0x0000 },
		{ 0x0c, 0x3ff0,	0x0820 },
		{ 0x19, 0xffff,	0x7c00 },
		{ 0x1e, 0xffff,	0x20eb },
		{ 0x0d, 0xffff,	0x1666 },
		{ 0x00, 0xffff,	0x10a3 },
		{ 0x06, 0xffff,	0xf050 },
		{ 0x04, 0x0000,	0x0010 },
		{ 0x1d, 0x4000,	0x0000 },
H
hayeswang 已提交
4556 4557
	};

4558
	rtl_hw_start_8168g(tp);
H
hayeswang 已提交
4559 4560

	/* disable aspm and clock request before access ephy */
4561 4562
	RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
4563
	rtl_ephy_init(tp, e_info_8168g_2);
H
hayeswang 已提交
4564 4565
}

H
hayeswang 已提交
4566 4567 4568
static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8411_2[] = {
4569 4570 4571 4572 4573 4574 4575 4576 4577 4578
		{ 0x00, 0x0008,	0x0000 },
		{ 0x0c, 0x37d0,	0x0820 },
		{ 0x1e, 0x0000,	0x0001 },
		{ 0x19, 0x8021,	0x0000 },
		{ 0x1e, 0x0000,	0x2000 },
		{ 0x0d, 0x0100,	0x0200 },
		{ 0x00, 0x0000,	0x0080 },
		{ 0x06, 0x0000,	0x0010 },
		{ 0x04, 0x0000,	0x0010 },
		{ 0x1d, 0x0000,	0x4000 },
H
hayeswang 已提交
4579 4580
	};

4581
	rtl_hw_start_8168g(tp);
H
hayeswang 已提交
4582 4583

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
4584
	rtl_hw_aspm_clkreq_enable(tp, false);
4585
	rtl_ephy_init(tp, e_info_8411_2);
4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722

	/* The following Realtek-provided magic fixes an issue with the RX unit
	 * getting confused after the PHY having been powered-down.
	 */
	r8168_mac_ocp_write(tp, 0xFC28, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC2A, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC2C, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC2E, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC30, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC32, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC34, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC36, 0x0000);
	mdelay(3);
	r8168_mac_ocp_write(tp, 0xFC26, 0x0000);

	r8168_mac_ocp_write(tp, 0xF800, 0xE008);
	r8168_mac_ocp_write(tp, 0xF802, 0xE00A);
	r8168_mac_ocp_write(tp, 0xF804, 0xE00C);
	r8168_mac_ocp_write(tp, 0xF806, 0xE00E);
	r8168_mac_ocp_write(tp, 0xF808, 0xE027);
	r8168_mac_ocp_write(tp, 0xF80A, 0xE04F);
	r8168_mac_ocp_write(tp, 0xF80C, 0xE05E);
	r8168_mac_ocp_write(tp, 0xF80E, 0xE065);
	r8168_mac_ocp_write(tp, 0xF810, 0xC602);
	r8168_mac_ocp_write(tp, 0xF812, 0xBE00);
	r8168_mac_ocp_write(tp, 0xF814, 0x0000);
	r8168_mac_ocp_write(tp, 0xF816, 0xC502);
	r8168_mac_ocp_write(tp, 0xF818, 0xBD00);
	r8168_mac_ocp_write(tp, 0xF81A, 0x074C);
	r8168_mac_ocp_write(tp, 0xF81C, 0xC302);
	r8168_mac_ocp_write(tp, 0xF81E, 0xBB00);
	r8168_mac_ocp_write(tp, 0xF820, 0x080A);
	r8168_mac_ocp_write(tp, 0xF822, 0x6420);
	r8168_mac_ocp_write(tp, 0xF824, 0x48C2);
	r8168_mac_ocp_write(tp, 0xF826, 0x8C20);
	r8168_mac_ocp_write(tp, 0xF828, 0xC516);
	r8168_mac_ocp_write(tp, 0xF82A, 0x64A4);
	r8168_mac_ocp_write(tp, 0xF82C, 0x49C0);
	r8168_mac_ocp_write(tp, 0xF82E, 0xF009);
	r8168_mac_ocp_write(tp, 0xF830, 0x74A2);
	r8168_mac_ocp_write(tp, 0xF832, 0x8CA5);
	r8168_mac_ocp_write(tp, 0xF834, 0x74A0);
	r8168_mac_ocp_write(tp, 0xF836, 0xC50E);
	r8168_mac_ocp_write(tp, 0xF838, 0x9CA2);
	r8168_mac_ocp_write(tp, 0xF83A, 0x1C11);
	r8168_mac_ocp_write(tp, 0xF83C, 0x9CA0);
	r8168_mac_ocp_write(tp, 0xF83E, 0xE006);
	r8168_mac_ocp_write(tp, 0xF840, 0x74F8);
	r8168_mac_ocp_write(tp, 0xF842, 0x48C4);
	r8168_mac_ocp_write(tp, 0xF844, 0x8CF8);
	r8168_mac_ocp_write(tp, 0xF846, 0xC404);
	r8168_mac_ocp_write(tp, 0xF848, 0xBC00);
	r8168_mac_ocp_write(tp, 0xF84A, 0xC403);
	r8168_mac_ocp_write(tp, 0xF84C, 0xBC00);
	r8168_mac_ocp_write(tp, 0xF84E, 0x0BF2);
	r8168_mac_ocp_write(tp, 0xF850, 0x0C0A);
	r8168_mac_ocp_write(tp, 0xF852, 0xE434);
	r8168_mac_ocp_write(tp, 0xF854, 0xD3C0);
	r8168_mac_ocp_write(tp, 0xF856, 0x49D9);
	r8168_mac_ocp_write(tp, 0xF858, 0xF01F);
	r8168_mac_ocp_write(tp, 0xF85A, 0xC526);
	r8168_mac_ocp_write(tp, 0xF85C, 0x64A5);
	r8168_mac_ocp_write(tp, 0xF85E, 0x1400);
	r8168_mac_ocp_write(tp, 0xF860, 0xF007);
	r8168_mac_ocp_write(tp, 0xF862, 0x0C01);
	r8168_mac_ocp_write(tp, 0xF864, 0x8CA5);
	r8168_mac_ocp_write(tp, 0xF866, 0x1C15);
	r8168_mac_ocp_write(tp, 0xF868, 0xC51B);
	r8168_mac_ocp_write(tp, 0xF86A, 0x9CA0);
	r8168_mac_ocp_write(tp, 0xF86C, 0xE013);
	r8168_mac_ocp_write(tp, 0xF86E, 0xC519);
	r8168_mac_ocp_write(tp, 0xF870, 0x74A0);
	r8168_mac_ocp_write(tp, 0xF872, 0x48C4);
	r8168_mac_ocp_write(tp, 0xF874, 0x8CA0);
	r8168_mac_ocp_write(tp, 0xF876, 0xC516);
	r8168_mac_ocp_write(tp, 0xF878, 0x74A4);
	r8168_mac_ocp_write(tp, 0xF87A, 0x48C8);
	r8168_mac_ocp_write(tp, 0xF87C, 0x48CA);
	r8168_mac_ocp_write(tp, 0xF87E, 0x9CA4);
	r8168_mac_ocp_write(tp, 0xF880, 0xC512);
	r8168_mac_ocp_write(tp, 0xF882, 0x1B00);
	r8168_mac_ocp_write(tp, 0xF884, 0x9BA0);
	r8168_mac_ocp_write(tp, 0xF886, 0x1B1C);
	r8168_mac_ocp_write(tp, 0xF888, 0x483F);
	r8168_mac_ocp_write(tp, 0xF88A, 0x9BA2);
	r8168_mac_ocp_write(tp, 0xF88C, 0x1B04);
	r8168_mac_ocp_write(tp, 0xF88E, 0xC508);
	r8168_mac_ocp_write(tp, 0xF890, 0x9BA0);
	r8168_mac_ocp_write(tp, 0xF892, 0xC505);
	r8168_mac_ocp_write(tp, 0xF894, 0xBD00);
	r8168_mac_ocp_write(tp, 0xF896, 0xC502);
	r8168_mac_ocp_write(tp, 0xF898, 0xBD00);
	r8168_mac_ocp_write(tp, 0xF89A, 0x0300);
	r8168_mac_ocp_write(tp, 0xF89C, 0x051E);
	r8168_mac_ocp_write(tp, 0xF89E, 0xE434);
	r8168_mac_ocp_write(tp, 0xF8A0, 0xE018);
	r8168_mac_ocp_write(tp, 0xF8A2, 0xE092);
	r8168_mac_ocp_write(tp, 0xF8A4, 0xDE20);
	r8168_mac_ocp_write(tp, 0xF8A6, 0xD3C0);
	r8168_mac_ocp_write(tp, 0xF8A8, 0xC50F);
	r8168_mac_ocp_write(tp, 0xF8AA, 0x76A4);
	r8168_mac_ocp_write(tp, 0xF8AC, 0x49E3);
	r8168_mac_ocp_write(tp, 0xF8AE, 0xF007);
	r8168_mac_ocp_write(tp, 0xF8B0, 0x49C0);
	r8168_mac_ocp_write(tp, 0xF8B2, 0xF103);
	r8168_mac_ocp_write(tp, 0xF8B4, 0xC607);
	r8168_mac_ocp_write(tp, 0xF8B6, 0xBE00);
	r8168_mac_ocp_write(tp, 0xF8B8, 0xC606);
	r8168_mac_ocp_write(tp, 0xF8BA, 0xBE00);
	r8168_mac_ocp_write(tp, 0xF8BC, 0xC602);
	r8168_mac_ocp_write(tp, 0xF8BE, 0xBE00);
	r8168_mac_ocp_write(tp, 0xF8C0, 0x0C4C);
	r8168_mac_ocp_write(tp, 0xF8C2, 0x0C28);
	r8168_mac_ocp_write(tp, 0xF8C4, 0x0C2C);
	r8168_mac_ocp_write(tp, 0xF8C6, 0xDC00);
	r8168_mac_ocp_write(tp, 0xF8C8, 0xC707);
	r8168_mac_ocp_write(tp, 0xF8CA, 0x1D00);
	r8168_mac_ocp_write(tp, 0xF8CC, 0x8DE2);
	r8168_mac_ocp_write(tp, 0xF8CE, 0x48C1);
	r8168_mac_ocp_write(tp, 0xF8D0, 0xC502);
	r8168_mac_ocp_write(tp, 0xF8D2, 0xBD00);
	r8168_mac_ocp_write(tp, 0xF8D4, 0x00AA);
	r8168_mac_ocp_write(tp, 0xF8D6, 0xE0C0);
	r8168_mac_ocp_write(tp, 0xF8D8, 0xC502);
	r8168_mac_ocp_write(tp, 0xF8DA, 0xBD00);
	r8168_mac_ocp_write(tp, 0xF8DC, 0x0132);

	r8168_mac_ocp_write(tp, 0xFC26, 0x8000);

	r8168_mac_ocp_write(tp, 0xFC2A, 0x0743);
	r8168_mac_ocp_write(tp, 0xFC2C, 0x0801);
	r8168_mac_ocp_write(tp, 0xFC2E, 0x0BE9);
	r8168_mac_ocp_write(tp, 0xFC30, 0x02FD);
	r8168_mac_ocp_write(tp, 0xFC32, 0x0C25);
	r8168_mac_ocp_write(tp, 0xFC34, 0x00A9);
	r8168_mac_ocp_write(tp, 0xFC36, 0x012D);

K
Kai-Heng Feng 已提交
4723
	rtl_hw_aspm_clkreq_enable(tp, true);
H
hayeswang 已提交
4724 4725
}

4726 4727 4728 4729 4730 4731 4732
static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168h_1[] = {
		{ 0x1e, 0x0800,	0x0001 },
		{ 0x1d, 0x0000,	0x0800 },
		{ 0x05, 0xffff,	0x2089 },
		{ 0x06, 0xffff,	0x5881 },
4733
		{ 0x04, 0xffff,	0x854a },
4734 4735
		{ 0x01, 0xffff,	0x068b }
	};
4736
	int rg_saw_cnt;
4737 4738

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
4739
	rtl_hw_aspm_clkreq_enable(tp, false);
4740
	rtl_ephy_init(tp, e_info_8168h_1);
4741

H
Heiner Kallweit 已提交
4742
	rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
4743
	rtl8168g_set_pause_thresholds(tp, 0x38, 0x48);
4744

4745
	rtl_set_def_aspm_entry_latency(tp);
4746

4747
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
4748

4749
	rtl_reset_packet_filter(tp);
4750

4751
	rtl_eri_set_bits(tp, 0xdc, ERIAR_MASK_1111, BIT(4));
4752

4753
	rtl_eri_set_bits(tp, 0xd4, ERIAR_MASK_1111, 0x1f00);
4754

4755
	rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);
4756

4757
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
4758

4759 4760
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
4761

4762 4763
	rtl8168_config_eee_mac(tp);

4764 4765
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
4766

4767
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
4768

4769
	rtl_eri_clear_bits(tp, 0x1b0, ERIAR_MASK_0011, BIT(12));
4770

4771
	rtl_pcie_state_l2l3_disable(tp);
4772 4773

	rtl_writephy(tp, 0x1f, 0x0c42);
4774
	rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
4775 4776 4777 4778 4779 4780
	rtl_writephy(tp, 0x1f, 0x0000);
	if (rg_saw_cnt > 0) {
		u16 sw_cnt_1ms_ini;

		sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
		sw_cnt_1ms_ini &= 0x0fff;
4781
		r8168_mac_ocp_modify(tp, 0xd412, 0x0fff, sw_cnt_1ms_ini);
4782 4783
	}

4784 4785 4786 4787
	r8168_mac_ocp_modify(tp, 0xe056, 0x00f0, 0x0070);
	r8168_mac_ocp_modify(tp, 0xe052, 0x6000, 0x8008);
	r8168_mac_ocp_modify(tp, 0xe0d6, 0x01ff, 0x017f);
	r8168_mac_ocp_modify(tp, 0xd420, 0x0fff, 0x047f);
4788 4789 4790 4791 4792

	r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
	r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
	r8168_mac_ocp_write(tp, 0xc094, 0x0000);
	r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
K
Kai-Heng Feng 已提交
4793 4794

	rtl_hw_aspm_clkreq_enable(tp, true);
4795 4796
}

C
Chun-Hao Lin 已提交
4797 4798
static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
{
C
Chun-Hao Lin 已提交
4799 4800
	rtl8168ep_stop_cmac(tp);

H
Heiner Kallweit 已提交
4801
	rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
4802
	rtl8168g_set_pause_thresholds(tp, 0x2f, 0x5f);
C
Chun-Hao Lin 已提交
4803

4804
	rtl_set_def_aspm_entry_latency(tp);
C
Chun-Hao Lin 已提交
4805

4806
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
C
Chun-Hao Lin 已提交
4807

4808
	rtl_reset_packet_filter(tp);
C
Chun-Hao Lin 已提交
4809

4810
	rtl_eri_set_bits(tp, 0xd4, ERIAR_MASK_1111, 0x1f80);
C
Chun-Hao Lin 已提交
4811

4812
	rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);
C
Chun-Hao Lin 已提交
4813

4814
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
C
Chun-Hao Lin 已提交
4815

4816 4817
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
C
Chun-Hao Lin 已提交
4818

4819 4820
	rtl8168_config_eee_mac(tp);

4821
	rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06);
C
Chun-Hao Lin 已提交
4822

4823
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
C
Chun-Hao Lin 已提交
4824

4825
	rtl_pcie_state_l2l3_disable(tp);
C
Chun-Hao Lin 已提交
4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838
}

static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168ep_1[] = {
		{ 0x00, 0xffff,	0x10ab },
		{ 0x06, 0xffff,	0xf030 },
		{ 0x08, 0xffff,	0x2006 },
		{ 0x0d, 0xffff,	0x1666 },
		{ 0x0c, 0x3ff0,	0x0000 }
	};

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
4839
	rtl_hw_aspm_clkreq_enable(tp, false);
4840
	rtl_ephy_init(tp, e_info_8168ep_1);
C
Chun-Hao Lin 已提交
4841 4842

	rtl_hw_start_8168ep(tp);
K
Kai-Heng Feng 已提交
4843 4844

	rtl_hw_aspm_clkreq_enable(tp, true);
C
Chun-Hao Lin 已提交
4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855
}

static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168ep_2[] = {
		{ 0x00, 0xffff,	0x10a3 },
		{ 0x19, 0xffff,	0xfc00 },
		{ 0x1e, 0xffff,	0x20ea }
	};

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
4856
	rtl_hw_aspm_clkreq_enable(tp, false);
4857
	rtl_ephy_init(tp, e_info_8168ep_2);
C
Chun-Hao Lin 已提交
4858 4859 4860

	rtl_hw_start_8168ep(tp);

4861 4862
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
K
Kai-Heng Feng 已提交
4863 4864

	rtl_hw_aspm_clkreq_enable(tp, true);
C
Chun-Hao Lin 已提交
4865 4866 4867 4868 4869
}

static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168ep_3[] = {
4870 4871 4872 4873
		{ 0x00, 0x0000,	0x0080 },
		{ 0x0d, 0x0100,	0x0200 },
		{ 0x19, 0x8021,	0x0000 },
		{ 0x1e, 0x0000,	0x2000 },
C
Chun-Hao Lin 已提交
4874 4875 4876
	};

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
4877
	rtl_hw_aspm_clkreq_enable(tp, false);
4878
	rtl_ephy_init(tp, e_info_8168ep_3);
C
Chun-Hao Lin 已提交
4879 4880 4881

	rtl_hw_start_8168ep(tp);

4882 4883
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
C
Chun-Hao Lin 已提交
4884

4885 4886 4887
	r8168_mac_ocp_modify(tp, 0xd3e2, 0x0fff, 0x0271);
	r8168_mac_ocp_modify(tp, 0xd3e4, 0x00ff, 0x0000);
	r8168_mac_ocp_modify(tp, 0xe860, 0x0000, 0x0080);
K
Kai-Heng Feng 已提交
4888 4889

	rtl_hw_aspm_clkreq_enable(tp, true);
C
Chun-Hao Lin 已提交
4890 4891
}

4892
static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
4893
{
4894
	static const struct ephy_info e_info_8102e_1[] = {
4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905
		{ 0x01,	0, 0x6e65 },
		{ 0x02,	0, 0x091f },
		{ 0x03,	0, 0xc2f9 },
		{ 0x06,	0, 0xafb5 },
		{ 0x07,	0, 0x0e00 },
		{ 0x19,	0, 0xec80 },
		{ 0x01,	0, 0x2e65 },
		{ 0x01,	0, 0x6e65 }
	};
	u8 cfg1;

4906
	rtl_set_def_aspm_entry_latency(tp);
4907

4908
	RTL_W8(tp, DBG_REG, FIX_NAK_1);
4909

4910
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
4911

4912
	RTL_W8(tp, Config1,
4913
	       LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
4914
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
4915

4916
	cfg1 = RTL_R8(tp, Config1);
4917
	if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
4918
		RTL_W8(tp, Config1, cfg1 & ~LEDS0);
4919

4920
	rtl_ephy_init(tp, e_info_8102e_1);
4921 4922
}

4923
static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
4924
{
4925
	rtl_set_def_aspm_entry_latency(tp);
4926

4927
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
4928

4929 4930
	RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
4931 4932
}

4933
static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
4934
{
4935
	rtl_hw_start_8102e_2(tp);
4936

4937
	rtl_ephy_write(tp, 0x03, 0xc2f9);
4938 4939
}

4940
static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952
{
	static const struct ephy_info e_info_8105e_1[] = {
		{ 0x07,	0, 0x4000 },
		{ 0x19,	0, 0x0200 },
		{ 0x19,	0, 0x0020 },
		{ 0x1e,	0, 0x2000 },
		{ 0x03,	0, 0x0001 },
		{ 0x19,	0, 0x0100 },
		{ 0x19,	0, 0x0004 },
		{ 0x0a,	0, 0x0020 }
	};

F
Francois Romieu 已提交
4953
	/* Force LAN exit from ASPM if Rx/Tx are not idle */
4954
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
4955

F
Francois Romieu 已提交
4956
	/* Disable Early Tally Counter */
4957
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
4958

4959 4960
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
4961

4962
	rtl_ephy_init(tp, e_info_8105e_1);
H
hayeswang 已提交
4963

4964
	rtl_pcie_state_l2l3_disable(tp);
4965 4966
}

4967
static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
4968
{
4969
	rtl_hw_start_8105e_1(tp);
4970
	rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
4971 4972
}

4973 4974 4975 4976 4977 4978 4979
static void rtl_hw_start_8402(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8402[] = {
		{ 0x19,	0xffff, 0xff64 },
		{ 0x1e,	0, 0x4000 }
	};

4980
	rtl_set_def_aspm_entry_latency(tp);
4981 4982

	/* Force LAN exit from ASPM if Rx/Tx are not idle */
4983
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
4984

4985
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
4986

4987
	rtl_ephy_init(tp, e_info_8402);
4988

4989
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
4990

H
Heiner Kallweit 已提交
4991
	rtl_set_fifo_size(tp, 0x00, 0x00, 0x02, 0x06);
4992
	rtl_reset_packet_filter(tp);
4993 4994 4995
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00);
H
hayeswang 已提交
4996

4997
	rtl_pcie_state_l2l3_disable(tp);
4998 4999
}

H
Hayes Wang 已提交
5000 5001
static void rtl_hw_start_8106(struct rtl8169_private *tp)
{
K
Kai-Heng Feng 已提交
5002 5003
	rtl_hw_aspm_clkreq_enable(tp, false);

H
Hayes Wang 已提交
5004
	/* Force LAN exit from ASPM if Rx/Tx are not idle */
5005
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
H
Hayes Wang 已提交
5006

5007 5008 5009
	RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
H
hayeswang 已提交
5010

5011
	rtl_pcie_state_l2l3_disable(tp);
K
Kai-Heng Feng 已提交
5012
	rtl_hw_aspm_clkreq_enable(tp, true);
H
Hayes Wang 已提交
5013 5014
}

5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026 5027 5028 5029 5030 5031 5032 5033 5034 5035 5036 5037 5038 5039 5040 5041 5042 5043 5044 5045 5046 5047 5048 5049 5050 5051 5052 5053 5054 5055 5056 5057 5058 5059 5060 5061 5062 5063 5064 5065 5066 5067 5068 5069
static void rtl_hw_config(struct rtl8169_private *tp)
{
	static const rtl_generic_fct hw_configs[] = {
		[RTL_GIGA_MAC_VER_07] = rtl_hw_start_8102e_1,
		[RTL_GIGA_MAC_VER_08] = rtl_hw_start_8102e_3,
		[RTL_GIGA_MAC_VER_09] = rtl_hw_start_8102e_2,
		[RTL_GIGA_MAC_VER_10] = NULL,
		[RTL_GIGA_MAC_VER_11] = rtl_hw_start_8168bb,
		[RTL_GIGA_MAC_VER_12] = rtl_hw_start_8168bef,
		[RTL_GIGA_MAC_VER_13] = NULL,
		[RTL_GIGA_MAC_VER_14] = NULL,
		[RTL_GIGA_MAC_VER_15] = NULL,
		[RTL_GIGA_MAC_VER_16] = NULL,
		[RTL_GIGA_MAC_VER_17] = rtl_hw_start_8168bef,
		[RTL_GIGA_MAC_VER_18] = rtl_hw_start_8168cp_1,
		[RTL_GIGA_MAC_VER_19] = rtl_hw_start_8168c_1,
		[RTL_GIGA_MAC_VER_20] = rtl_hw_start_8168c_2,
		[RTL_GIGA_MAC_VER_21] = rtl_hw_start_8168c_3,
		[RTL_GIGA_MAC_VER_22] = rtl_hw_start_8168c_4,
		[RTL_GIGA_MAC_VER_23] = rtl_hw_start_8168cp_2,
		[RTL_GIGA_MAC_VER_24] = rtl_hw_start_8168cp_3,
		[RTL_GIGA_MAC_VER_25] = rtl_hw_start_8168d,
		[RTL_GIGA_MAC_VER_26] = rtl_hw_start_8168d,
		[RTL_GIGA_MAC_VER_27] = rtl_hw_start_8168d,
		[RTL_GIGA_MAC_VER_28] = rtl_hw_start_8168d_4,
		[RTL_GIGA_MAC_VER_29] = rtl_hw_start_8105e_1,
		[RTL_GIGA_MAC_VER_30] = rtl_hw_start_8105e_2,
		[RTL_GIGA_MAC_VER_31] = rtl_hw_start_8168dp,
		[RTL_GIGA_MAC_VER_32] = rtl_hw_start_8168e_1,
		[RTL_GIGA_MAC_VER_33] = rtl_hw_start_8168e_1,
		[RTL_GIGA_MAC_VER_34] = rtl_hw_start_8168e_2,
		[RTL_GIGA_MAC_VER_35] = rtl_hw_start_8168f_1,
		[RTL_GIGA_MAC_VER_36] = rtl_hw_start_8168f_1,
		[RTL_GIGA_MAC_VER_37] = rtl_hw_start_8402,
		[RTL_GIGA_MAC_VER_38] = rtl_hw_start_8411,
		[RTL_GIGA_MAC_VER_39] = rtl_hw_start_8106,
		[RTL_GIGA_MAC_VER_40] = rtl_hw_start_8168g_1,
		[RTL_GIGA_MAC_VER_41] = rtl_hw_start_8168g_1,
		[RTL_GIGA_MAC_VER_42] = rtl_hw_start_8168g_2,
		[RTL_GIGA_MAC_VER_43] = rtl_hw_start_8168g_2,
		[RTL_GIGA_MAC_VER_44] = rtl_hw_start_8411_2,
		[RTL_GIGA_MAC_VER_45] = rtl_hw_start_8168h_1,
		[RTL_GIGA_MAC_VER_46] = rtl_hw_start_8168h_1,
		[RTL_GIGA_MAC_VER_47] = rtl_hw_start_8168h_1,
		[RTL_GIGA_MAC_VER_48] = rtl_hw_start_8168h_1,
		[RTL_GIGA_MAC_VER_49] = rtl_hw_start_8168ep_1,
		[RTL_GIGA_MAC_VER_50] = rtl_hw_start_8168ep_2,
		[RTL_GIGA_MAC_VER_51] = rtl_hw_start_8168ep_3,
	};

	if (hw_configs[tp->mac_version])
		hw_configs[tp->mac_version](tp);
}

static void rtl_hw_start_8168(struct rtl8169_private *tp)
5070
{
F
Francois Romieu 已提交
5071
	if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
5072
	    tp->mac_version == RTL_GIGA_MAC_VER_16)
5073
		pcie_capability_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
5074
					 PCI_EXP_DEVCTL_NOSNOOP_EN);
5075

5076 5077 5078 5079
	if (rtl_is_8168evl_up(tp))
		RTL_W8(tp, MaxTxPacketSize, EarlySize);
	else
		RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
H
hayeswang 已提交
5080

5081
	rtl_hw_config(tp);
L
Linus Torvalds 已提交
5082 5083
}

5084 5085 5086 5087 5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113 5114 5115 5116 5117 5118 5119 5120 5121 5122 5123 5124 5125 5126 5127 5128 5129 5130 5131 5132 5133
static void rtl_hw_start_8169(struct rtl8169_private *tp)
{
	if (tp->mac_version == RTL_GIGA_MAC_VER_05)
		pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);

	RTL_W8(tp, EarlyTxThres, NoEarlyTx);

	tp->cp_cmd |= PCIMulRW;

	if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_03) {
		netif_dbg(tp, drv, tp->dev,
			  "Set MAC Reg C+CR Offset 0xe0. Bit 3 and Bit 14 MUST be 1\n");
		tp->cp_cmd |= (1 << 14);
	}

	RTL_W16(tp, CPlusCmd, tp->cp_cmd);

	rtl8169_set_magic_reg(tp, tp->mac_version);

	RTL_W32(tp, RxMissed, 0);
}

static void rtl_hw_start(struct  rtl8169_private *tp)
{
	rtl_unlock_config_regs(tp);

	tp->cp_cmd &= CPCMD_MASK;
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);

	if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
		rtl_hw_start_8169(tp);
	else
		rtl_hw_start_8168(tp);

	rtl_set_rx_max_size(tp);
	rtl_set_rx_tx_desc_registers(tp);
	rtl_lock_config_regs(tp);

	/* disable interrupt coalescing */
	RTL_W16(tp, IntrMitigate, 0x0000);
	/* Initially a 10 us delay. Turned it into a PCI commit. - FR */
	RTL_R8(tp, IntrMask);
	RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
	rtl_init_rxcfg(tp);
	rtl_set_tx_config_registers(tp);
	rtl_set_rx_mode(tp->dev);
	rtl_irq_enable(tp);
}

L
Linus Torvalds 已提交
5134 5135
static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
{
F
Francois Romieu 已提交
5136 5137 5138 5139 5140 5141 5142
	struct rtl8169_private *tp = netdev_priv(dev);

	if (new_mtu > ETH_DATA_LEN)
		rtl_hw_jumbo_enable(tp);
	else
		rtl_hw_jumbo_disable(tp);

L
Linus Torvalds 已提交
5143
	dev->mtu = new_mtu;
5144 5145
	netdev_update_features(dev);

S
Stanislaw Gruszka 已提交
5146
	return 0;
L
Linus Torvalds 已提交
5147 5148 5149 5150
}

static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
{
A
Al Viro 已提交
5151
	desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
L
Linus Torvalds 已提交
5152 5153 5154
	desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
}

5155
static inline void rtl8169_mark_to_asic(struct RxDesc *desc)
L
Linus Torvalds 已提交
5156 5157 5158
{
	u32 eor = le32_to_cpu(desc->opts1) & RingEnd;

5159 5160 5161
	/* Force memory writes to complete before releasing descriptor */
	dma_wmb();

5162
	desc->opts1 = cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE);
L
Linus Torvalds 已提交
5163 5164
}

5165 5166
static struct page *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
					  struct RxDesc *desc)
L
Linus Torvalds 已提交
5167
{
H
Heiner Kallweit 已提交
5168
	struct device *d = tp_to_dev(tp);
5169
	int node = dev_to_node(d);
5170 5171
	dma_addr_t mapping;
	struct page *data;
L
Linus Torvalds 已提交
5172

5173
	data = alloc_pages_node(node, GFP_KERNEL, get_order(R8169_RX_BUF_SIZE));
E
Eric Dumazet 已提交
5174 5175
	if (!data)
		return NULL;
5176

5177
	mapping = dma_map_page(d, data, 0, R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
5178 5179 5180
	if (unlikely(dma_mapping_error(d, mapping))) {
		if (net_ratelimit())
			netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
5181 5182
		__free_pages(data, get_order(R8169_RX_BUF_SIZE));
		return NULL;
5183
	}
L
Linus Torvalds 已提交
5184

5185 5186
	desc->addr = cpu_to_le64(mapping);
	rtl8169_mark_to_asic(desc);
5187

5188
	return data;
L
Linus Torvalds 已提交
5189 5190 5191 5192
}

static void rtl8169_rx_clear(struct rtl8169_private *tp)
{
F
Francois Romieu 已提交
5193
	unsigned int i;
L
Linus Torvalds 已提交
5194

5195 5196 5197 5198 5199 5200 5201
	for (i = 0; i < NUM_RX_DESC && tp->Rx_databuff[i]; i++) {
		dma_unmap_page(tp_to_dev(tp),
			       le64_to_cpu(tp->RxDescArray[i].addr),
			       R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
		__free_pages(tp->Rx_databuff[i], get_order(R8169_RX_BUF_SIZE));
		tp->Rx_databuff[i] = NULL;
		rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
L
Linus Torvalds 已提交
5202 5203 5204
	}
}

S
Stanislaw Gruszka 已提交
5205
static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
L
Linus Torvalds 已提交
5206
{
S
Stanislaw Gruszka 已提交
5207 5208
	desc->opts1 |= cpu_to_le32(RingEnd);
}
5209

S
Stanislaw Gruszka 已提交
5210 5211 5212
static int rtl8169_rx_fill(struct rtl8169_private *tp)
{
	unsigned int i;
L
Linus Torvalds 已提交
5213

S
Stanislaw Gruszka 已提交
5214
	for (i = 0; i < NUM_RX_DESC; i++) {
5215
		struct page *data;
5216

S
Stanislaw Gruszka 已提交
5217
		data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
E
Eric Dumazet 已提交
5218 5219
		if (!data) {
			rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
S
Stanislaw Gruszka 已提交
5220
			goto err_out;
E
Eric Dumazet 已提交
5221 5222
		}
		tp->Rx_databuff[i] = data;
L
Linus Torvalds 已提交
5223 5224
	}

S
Stanislaw Gruszka 已提交
5225 5226 5227 5228 5229 5230
	rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
	return 0;

err_out:
	rtl8169_rx_clear(tp);
	return -ENOMEM;
L
Linus Torvalds 已提交
5231 5232
}

5233
static int rtl8169_init_ring(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
5234 5235 5236
{
	rtl8169_init_ring_indexes(tp);

5237 5238
	memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
	memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
L
Linus Torvalds 已提交
5239

S
Stanislaw Gruszka 已提交
5240
	return rtl8169_rx_fill(tp);
L
Linus Torvalds 已提交
5241 5242
}

5243
static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
L
Linus Torvalds 已提交
5244 5245 5246 5247
				 struct TxDesc *desc)
{
	unsigned int len = tx_skb->len;

5248 5249
	dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);

L
Linus Torvalds 已提交
5250 5251 5252 5253 5254 5255
	desc->opts1 = 0x00;
	desc->opts2 = 0x00;
	desc->addr = 0x00;
	tx_skb->len = 0;
}

5256 5257
static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
				   unsigned int n)
L
Linus Torvalds 已提交
5258 5259 5260
{
	unsigned int i;

5261 5262
	for (i = 0; i < n; i++) {
		unsigned int entry = (start + i) % NUM_TX_DESC;
L
Linus Torvalds 已提交
5263 5264 5265 5266 5267 5268
		struct ring_info *tx_skb = tp->tx_skb + entry;
		unsigned int len = tx_skb->len;

		if (len) {
			struct sk_buff *skb = tx_skb->skb;

H
Heiner Kallweit 已提交
5269
			rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
L
Linus Torvalds 已提交
5270 5271
					     tp->TxDescArray + entry);
			if (skb) {
5272
				dev_consume_skb_any(skb);
L
Linus Torvalds 已提交
5273 5274 5275 5276
				tx_skb->skb = NULL;
			}
		}
	}
5277 5278 5279 5280 5281
}

static void rtl8169_tx_clear(struct rtl8169_private *tp)
{
	rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
L
Linus Torvalds 已提交
5282
	tp->cur_tx = tp->dirty_tx = 0;
5283
	netdev_reset_queue(tp->dev);
L
Linus Torvalds 已提交
5284 5285
}

5286
static void rtl_reset_work(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
5287
{
D
David Howells 已提交
5288
	struct net_device *dev = tp->dev;
5289
	int i;
L
Linus Torvalds 已提交
5290

5291 5292
	napi_disable(&tp->napi);
	netif_stop_queue(dev);
5293
	synchronize_rcu();
L
Linus Torvalds 已提交
5294

5295 5296
	rtl8169_hw_reset(tp);

5297
	for (i = 0; i < NUM_RX_DESC; i++)
5298
		rtl8169_mark_to_asic(tp->RxDescArray + i);
5299

L
Linus Torvalds 已提交
5300
	rtl8169_tx_clear(tp);
5301
	rtl8169_init_ring_indexes(tp);
L
Linus Torvalds 已提交
5302

5303
	napi_enable(&tp->napi);
5304
	rtl_hw_start(tp);
5305
	netif_wake_queue(dev);
L
Linus Torvalds 已提交
5306 5307 5308 5309
}

static void rtl8169_tx_timeout(struct net_device *dev)
{
5310 5311 5312
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
L
Linus Torvalds 已提交
5313 5314
}

5315 5316 5317 5318 5319 5320 5321 5322 5323 5324
static __le32 rtl8169_get_txd_opts1(u32 opts0, u32 len, unsigned int entry)
{
	u32 status = opts0 | len;

	if (entry == NUM_TX_DESC - 1)
		status |= RingEnd;

	return cpu_to_le32(status);
}

L
Linus Torvalds 已提交
5325
static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
F
Francois Romieu 已提交
5326
			      u32 *opts)
L
Linus Torvalds 已提交
5327 5328 5329
{
	struct skb_shared_info *info = skb_shinfo(skb);
	unsigned int cur_frag, entry;
5330
	struct TxDesc *uninitialized_var(txd);
H
Heiner Kallweit 已提交
5331
	struct device *d = tp_to_dev(tp);
L
Linus Torvalds 已提交
5332 5333 5334

	entry = tp->cur_tx;
	for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
E
Eric Dumazet 已提交
5335
		const skb_frag_t *frag = info->frags + cur_frag;
L
Linus Torvalds 已提交
5336
		dma_addr_t mapping;
5337
		u32 len;
L
Linus Torvalds 已提交
5338 5339 5340 5341 5342
		void *addr;

		entry = (entry + 1) % NUM_TX_DESC;

		txd = tp->TxDescArray + entry;
E
Eric Dumazet 已提交
5343
		len = skb_frag_size(frag);
5344
		addr = skb_frag_address(frag);
5345
		mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
5346 5347 5348 5349
		if (unlikely(dma_mapping_error(d, mapping))) {
			if (net_ratelimit())
				netif_err(tp, drv, tp->dev,
					  "Failed to map TX fragments DMA!\n");
5350
			goto err_out;
5351
		}
L
Linus Torvalds 已提交
5352

5353
		txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry);
F
Francois Romieu 已提交
5354
		txd->opts2 = cpu_to_le32(opts[1]);
L
Linus Torvalds 已提交
5355 5356 5357 5358 5359 5360 5361 5362 5363 5364 5365
		txd->addr = cpu_to_le64(mapping);

		tp->tx_skb[entry].len = len;
	}

	if (cur_frag) {
		tp->tx_skb[entry].skb = skb;
		txd->opts1 |= cpu_to_le32(LastFrag);
	}

	return cur_frag;
5366 5367 5368 5369

err_out:
	rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
	return -EIO;
L
Linus Torvalds 已提交
5370 5371
}

5372 5373 5374 5375 5376
static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
{
	return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
}

H
hayeswang 已提交
5377 5378 5379 5380 5381 5382 5383 5384 5385 5386 5387 5388 5389 5390 5391 5392 5393 5394 5395 5396 5397 5398 5399
/* msdn_giant_send_check()
 * According to the document of microsoft, the TCP Pseudo Header excludes the
 * packet length for IPv6 TCP large packets.
 */
static int msdn_giant_send_check(struct sk_buff *skb)
{
	const struct ipv6hdr *ipv6h;
	struct tcphdr *th;
	int ret;

	ret = skb_cow_head(skb, 0);
	if (ret)
		return ret;

	ipv6h = ipv6_hdr(skb);
	th = tcp_hdr(skb);

	th->check = 0;
	th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);

	return ret;
}

5400
static void rtl8169_tso_csum_v1(struct sk_buff *skb, u32 *opts)
L
Linus Torvalds 已提交
5401
{
5402 5403
	u32 mss = skb_shinfo(skb)->gso_size;

F
Francois Romieu 已提交
5404 5405
	if (mss) {
		opts[0] |= TD_LSO;
H
hayeswang 已提交
5406 5407 5408 5409 5410 5411 5412 5413 5414 5415 5416 5417 5418 5419 5420 5421
		opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
		const struct iphdr *ip = ip_hdr(skb);

		if (ip->protocol == IPPROTO_TCP)
			opts[0] |= TD0_IP_CS | TD0_TCP_CS;
		else if (ip->protocol == IPPROTO_UDP)
			opts[0] |= TD0_IP_CS | TD0_UDP_CS;
		else
			WARN_ON_ONCE(1);
	}
}

static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
				struct sk_buff *skb, u32 *opts)
{
H
hayeswang 已提交
5422
	u32 transport_offset = (u32)skb_transport_offset(skb);
H
hayeswang 已提交
5423 5424 5425
	u32 mss = skb_shinfo(skb)->gso_size;

	if (mss) {
5426
		switch (vlan_get_protocol(skb)) {
H
hayeswang 已提交
5427 5428 5429 5430 5431 5432 5433 5434 5435 5436 5437 5438 5439 5440 5441 5442
		case htons(ETH_P_IP):
			opts[0] |= TD1_GTSENV4;
			break;

		case htons(ETH_P_IPV6):
			if (msdn_giant_send_check(skb))
				return false;

			opts[0] |= TD1_GTSENV6;
			break;

		default:
			WARN_ON_ONCE(1);
			break;
		}

H
hayeswang 已提交
5443
		opts[0] |= transport_offset << GTTCPHO_SHIFT;
H
hayeswang 已提交
5444
		opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
F
Francois Romieu 已提交
5445
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
H
hayeswang 已提交
5446
		u8 ip_protocol;
L
Linus Torvalds 已提交
5447

5448
		switch (vlan_get_protocol(skb)) {
H
hayeswang 已提交
5449 5450 5451 5452 5453 5454 5455 5456 5457 5458 5459 5460 5461 5462 5463 5464 5465 5466 5467
		case htons(ETH_P_IP):
			opts[1] |= TD1_IPv4_CS;
			ip_protocol = ip_hdr(skb)->protocol;
			break;

		case htons(ETH_P_IPV6):
			opts[1] |= TD1_IPv6_CS;
			ip_protocol = ipv6_hdr(skb)->nexthdr;
			break;

		default:
			ip_protocol = IPPROTO_RAW;
			break;
		}

		if (ip_protocol == IPPROTO_TCP)
			opts[1] |= TD1_TCP_CS;
		else if (ip_protocol == IPPROTO_UDP)
			opts[1] |= TD1_UDP_CS;
F
Francois Romieu 已提交
5468 5469
		else
			WARN_ON_ONCE(1);
H
hayeswang 已提交
5470 5471

		opts[1] |= transport_offset << TCPHO_SHIFT;
5472 5473
	} else {
		if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
A
Alexander Duyck 已提交
5474
			return !eth_skb_pad(skb);
L
Linus Torvalds 已提交
5475
	}
H
hayeswang 已提交
5476

5477
	return true;
L
Linus Torvalds 已提交
5478 5479
}

5480 5481 5482 5483 5484 5485 5486 5487 5488
static bool rtl_tx_slots_avail(struct rtl8169_private *tp,
			       unsigned int nr_frags)
{
	unsigned int slots_avail = tp->dirty_tx + NUM_TX_DESC - tp->cur_tx;

	/* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
	return slots_avail > nr_frags;
}

5489 5490 5491 5492 5493 5494 5495 5496 5497 5498 5499 5500
/* Versions RTL8102e and from RTL8168c onwards support csum_v2 */
static bool rtl_chip_supports_csum_v2(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
	case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
		return false;
	default:
		return true;
	}
}

5501 5502
static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
				      struct net_device *dev)
L
Linus Torvalds 已提交
5503 5504
{
	struct rtl8169_private *tp = netdev_priv(dev);
5505
	unsigned int entry = tp->cur_tx % NUM_TX_DESC;
L
Linus Torvalds 已提交
5506
	struct TxDesc *txd = tp->TxDescArray + entry;
H
Heiner Kallweit 已提交
5507
	struct device *d = tp_to_dev(tp);
L
Linus Torvalds 已提交
5508
	dma_addr_t mapping;
5509
	u32 opts[2], len;
H
Heiner Kallweit 已提交
5510 5511
	bool stop_queue;
	bool door_bell;
5512
	int frags;
5513

5514
	if (unlikely(!rtl_tx_slots_avail(tp, skb_shinfo(skb)->nr_frags))) {
5515
		netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
5516
		goto err_stop_0;
L
Linus Torvalds 已提交
5517 5518 5519
	}

	if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
5520 5521
		goto err_stop_0;

5522
	opts[1] = rtl8169_tx_vlan_tag(skb);
5523 5524
	opts[0] = DescOwn;

5525
	if (rtl_chip_supports_csum_v2(tp)) {
5526 5527
		if (!rtl8169_tso_csum_v2(tp, skb, opts))
			goto err_dma_0;
5528 5529
	} else {
		rtl8169_tso_csum_v1(skb, opts);
H
hayeswang 已提交
5530
	}
5531

5532
	len = skb_headlen(skb);
5533
	mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
5534 5535 5536
	if (unlikely(dma_mapping_error(d, mapping))) {
		if (net_ratelimit())
			netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
5537
		goto err_dma_0;
5538
	}
5539 5540 5541

	tp->tx_skb[entry].len = len;
	txd->addr = cpu_to_le64(mapping);
L
Linus Torvalds 已提交
5542

F
Francois Romieu 已提交
5543
	frags = rtl8169_xmit_frags(tp, skb, opts);
5544 5545 5546
	if (frags < 0)
		goto err_dma_1;
	else if (frags)
F
Francois Romieu 已提交
5547
		opts[0] |= FirstFrag;
5548
	else {
F
Francois Romieu 已提交
5549
		opts[0] |= FirstFrag | LastFrag;
L
Linus Torvalds 已提交
5550 5551 5552
		tp->tx_skb[entry].skb = skb;
	}

F
Francois Romieu 已提交
5553 5554
	txd->opts2 = cpu_to_le32(opts[1]);

5555 5556
	skb_tx_timestamp(skb);

5557 5558
	/* Force memory writes to complete before releasing descriptor */
	dma_wmb();
L
Linus Torvalds 已提交
5559

H
Heiner Kallweit 已提交
5560 5561
	door_bell = __netdev_sent_queue(dev, skb->len, netdev_xmit_more());

5562
	txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry);
L
Linus Torvalds 已提交
5563

5564
	/* Force all memory writes to complete before notifying device */
5565
	wmb();
L
Linus Torvalds 已提交
5566

5567 5568
	tp->cur_tx += frags + 1;

H
Heiner Kallweit 已提交
5569 5570
	stop_queue = !rtl_tx_slots_avail(tp, MAX_SKB_FRAGS);
	if (unlikely(stop_queue)) {
5571 5572 5573 5574 5575
		/* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
		 * not miss a ring update when it notices a stopped queue.
		 */
		smp_wmb();
		netif_stop_queue(dev);
5576
		door_bell = true;
H
Heiner Kallweit 已提交
5577 5578 5579 5580 5581 5582
	}

	if (door_bell)
		RTL_W8(tp, TxPoll, NPQ);

	if (unlikely(stop_queue)) {
5583 5584 5585 5586 5587 5588 5589
		/* Sync with rtl_tx:
		 * - publish queue status and cur_tx ring index (write barrier)
		 * - refresh dirty_tx ring index (read barrier).
		 * May the current thread have a pessimistic view of the ring
		 * status and forget to wake up queue, a racing rtl_tx thread
		 * can't.
		 */
F
Francois Romieu 已提交
5590
		smp_mb();
5591
		if (rtl_tx_slots_avail(tp, MAX_SKB_FRAGS))
5592
			netif_start_queue(dev);
L
Linus Torvalds 已提交
5593 5594
	}

5595
	return NETDEV_TX_OK;
L
Linus Torvalds 已提交
5596

5597
err_dma_1:
5598
	rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
5599
err_dma_0:
5600
	dev_kfree_skb_any(skb);
5601 5602 5603 5604
	dev->stats.tx_dropped++;
	return NETDEV_TX_OK;

err_stop_0:
L
Linus Torvalds 已提交
5605
	netif_stop_queue(dev);
5606
	dev->stats.tx_dropped++;
5607
	return NETDEV_TX_BUSY;
L
Linus Torvalds 已提交
5608 5609
}

5610 5611 5612 5613 5614 5615 5616 5617 5618 5619 5620 5621 5622 5623 5624 5625 5626 5627 5628 5629 5630 5631 5632 5633 5634 5635 5636 5637 5638 5639 5640 5641 5642
static netdev_features_t rtl8169_features_check(struct sk_buff *skb,
						struct net_device *dev,
						netdev_features_t features)
{
	int transport_offset = skb_transport_offset(skb);
	struct rtl8169_private *tp = netdev_priv(dev);

	if (skb_is_gso(skb)) {
		if (transport_offset > GTTCPHO_MAX &&
		    rtl_chip_supports_csum_v2(tp))
			features &= ~NETIF_F_ALL_TSO;
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
		if (skb->len < ETH_ZLEN) {
			switch (tp->mac_version) {
			case RTL_GIGA_MAC_VER_11:
			case RTL_GIGA_MAC_VER_12:
			case RTL_GIGA_MAC_VER_17:
			case RTL_GIGA_MAC_VER_34:
				features &= ~NETIF_F_CSUM_MASK;
				break;
			default:
				break;
			}
		}

		if (transport_offset > TCPHO_MAX &&
		    rtl_chip_supports_csum_v2(tp))
			features &= ~NETIF_F_CSUM_MASK;
	}

	return vlan_features_check(skb, features);
}

L
Linus Torvalds 已提交
5643 5644 5645 5646 5647 5648 5649 5650 5651
static void rtl8169_pcierr_interrupt(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;
	u16 pci_status, pci_cmd;

	pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
	pci_read_config_word(pdev, PCI_STATUS, &pci_status);

5652 5653
	netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
		  pci_cmd, pci_status);
L
Linus Torvalds 已提交
5654 5655 5656 5657

	/*
	 * The recovery sequence below admits a very elaborated explanation:
	 * - it seems to work;
5658 5659
	 * - I did not see what else could be done;
	 * - it makes iop3xx happy.
L
Linus Torvalds 已提交
5660 5661 5662
	 *
	 * Feel free to adjust to your needs.
	 */
5663
	if (pdev->broken_parity_status)
5664 5665 5666 5667 5668
		pci_cmd &= ~PCI_COMMAND_PARITY;
	else
		pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;

	pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
L
Linus Torvalds 已提交
5669 5670 5671 5672 5673 5674

	pci_write_config_word(pdev, PCI_STATUS,
		pci_status & (PCI_STATUS_DETECTED_PARITY |
		PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
		PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));

5675
	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
L
Linus Torvalds 已提交
5676 5677
}

5678 5679
static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp,
		   int budget)
L
Linus Torvalds 已提交
5680
{
5681
	unsigned int dirty_tx, tx_left, bytes_compl = 0, pkts_compl = 0;
L
Linus Torvalds 已提交
5682 5683 5684 5685 5686 5687 5688 5689 5690 5691 5692 5693 5694 5695

	dirty_tx = tp->dirty_tx;
	smp_rmb();
	tx_left = tp->cur_tx - dirty_tx;

	while (tx_left > 0) {
		unsigned int entry = dirty_tx % NUM_TX_DESC;
		struct ring_info *tx_skb = tp->tx_skb + entry;
		u32 status;

		status = le32_to_cpu(tp->TxDescArray[entry].opts1);
		if (status & DescOwn)
			break;

5696 5697 5698 5699 5700 5701
		/* This barrier is needed to keep us from reading
		 * any other fields out of the Tx descriptor until
		 * we know the status of DescOwn
		 */
		dma_rmb();

H
Heiner Kallweit 已提交
5702
		rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
5703
				     tp->TxDescArray + entry);
L
Linus Torvalds 已提交
5704
		if (status & LastFrag) {
5705 5706
			pkts_compl++;
			bytes_compl += tx_skb->skb->len;
5707
			napi_consume_skb(tx_skb->skb, budget);
L
Linus Torvalds 已提交
5708 5709 5710 5711 5712 5713 5714
			tx_skb->skb = NULL;
		}
		dirty_tx++;
		tx_left--;
	}

	if (tp->dirty_tx != dirty_tx) {
5715 5716 5717 5718 5719 5720 5721
		netdev_completed_queue(dev, pkts_compl, bytes_compl);

		u64_stats_update_begin(&tp->tx_stats.syncp);
		tp->tx_stats.packets += pkts_compl;
		tp->tx_stats.bytes += bytes_compl;
		u64_stats_update_end(&tp->tx_stats.syncp);

L
Linus Torvalds 已提交
5722
		tp->dirty_tx = dirty_tx;
5723 5724 5725 5726 5727 5728 5729
		/* Sync with rtl8169_start_xmit:
		 * - publish dirty_tx ring index (write barrier)
		 * - refresh cur_tx ring index and queue status (read barrier)
		 * May the current thread miss the stopped queue condition,
		 * a racing xmit thread can only have a right view of the
		 * ring status.
		 */
F
Francois Romieu 已提交
5730
		smp_mb();
L
Linus Torvalds 已提交
5731
		if (netif_queue_stopped(dev) &&
5732
		    rtl_tx_slots_avail(tp, MAX_SKB_FRAGS)) {
L
Linus Torvalds 已提交
5733 5734
			netif_wake_queue(dev);
		}
5735 5736 5737 5738 5739 5740
		/*
		 * 8168 hack: TxPoll requests are lost when the Tx packets are
		 * too close. Let's kick an extra TxPoll request when a burst
		 * of start_xmit activity is detected (if it is not detected,
		 * it is slow enough). -- FR
		 */
5741 5742
		if (tp->cur_tx != dirty_tx)
			RTL_W8(tp, TxPoll, NPQ);
L
Linus Torvalds 已提交
5743 5744 5745
	}
}

5746 5747 5748 5749 5750
static inline int rtl8169_fragmented_frame(u32 status)
{
	return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
}

E
Eric Dumazet 已提交
5751
static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
L
Linus Torvalds 已提交
5752 5753 5754 5755
{
	u32 status = opts1 & RxProtoMask;

	if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
S
Shan Wei 已提交
5756
	    ((status == RxProtoUDP) && !(opts1 & UDPFail)))
L
Linus Torvalds 已提交
5757 5758
		skb->ip_summed = CHECKSUM_UNNECESSARY;
	else
5759
		skb_checksum_none_assert(skb);
L
Linus Torvalds 已提交
5760 5761
}

5762
static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
L
Linus Torvalds 已提交
5763 5764
{
	unsigned int cur_rx, rx_left;
E
Eric Dumazet 已提交
5765
	unsigned int count;
L
Linus Torvalds 已提交
5766 5767 5768

	cur_rx = tp->cur_rx;

5769
	for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
L
Linus Torvalds 已提交
5770
		unsigned int entry = cur_rx % NUM_RX_DESC;
5771
		const void *rx_buf = page_address(tp->Rx_databuff[entry]);
5772
		struct RxDesc *desc = tp->RxDescArray + entry;
L
Linus Torvalds 已提交
5773 5774
		u32 status;

5775
		status = le32_to_cpu(desc->opts1);
L
Linus Torvalds 已提交
5776 5777
		if (status & DescOwn)
			break;
5778 5779 5780 5781 5782 5783 5784

		/* This barrier is needed to keep us from reading
		 * any other fields out of the Rx descriptor until
		 * we know the status of DescOwn
		 */
		dma_rmb();

R
Richard Dawe 已提交
5785
		if (unlikely(status & RxRES)) {
5786 5787
			netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
				   status);
5788
			dev->stats.rx_errors++;
L
Linus Torvalds 已提交
5789
			if (status & (RxRWT | RxRUNT))
5790
				dev->stats.rx_length_errors++;
L
Linus Torvalds 已提交
5791
			if (status & RxCRC)
5792
				dev->stats.rx_crc_errors++;
5793 5794
			if (status & (RxRUNT | RxCRC) && !(status & RxRWT) &&
			    dev->features & NETIF_F_RXALL) {
B
Ben Greear 已提交
5795
				goto process_pkt;
5796
			}
L
Linus Torvalds 已提交
5797
		} else {
H
Heiner Kallweit 已提交
5798
			unsigned int pkt_size;
E
Eric Dumazet 已提交
5799
			struct sk_buff *skb;
B
Ben Greear 已提交
5800 5801

process_pkt:
H
Heiner Kallweit 已提交
5802
			pkt_size = status & GENMASK(13, 0);
B
Ben Greear 已提交
5803
			if (likely(!(dev->features & NETIF_F_RXFCS)))
H
Heiner Kallweit 已提交
5804
				pkt_size -= ETH_FCS_LEN;
5805 5806 5807 5808 5809 5810
			/*
			 * The driver does not support incoming fragmented
			 * frames. They are seen as a symptom of over-mtu
			 * sized frames.
			 */
			if (unlikely(rtl8169_fragmented_frame(status))) {
5811 5812
				dev->stats.rx_dropped++;
				dev->stats.rx_length_errors++;
5813
				goto release_descriptor;
5814 5815
			}

H
Heiner Kallweit 已提交
5816 5817
			skb = napi_alloc_skb(&tp->napi, pkt_size);
			if (unlikely(!skb)) {
E
Eric Dumazet 已提交
5818
				dev->stats.rx_dropped++;
5819
				goto release_descriptor;
L
Linus Torvalds 已提交
5820 5821
			}

5822 5823 5824
			dma_sync_single_for_cpu(tp_to_dev(tp),
						le64_to_cpu(desc->addr),
						pkt_size, DMA_FROM_DEVICE);
5825 5826
			prefetch(rx_buf);
			skb_copy_to_linear_data(skb, rx_buf, pkt_size);
H
Heiner Kallweit 已提交
5827 5828 5829
			skb->tail += pkt_size;
			skb->len = pkt_size;

5830 5831 5832 5833
			dma_sync_single_for_device(tp_to_dev(tp),
						   le64_to_cpu(desc->addr),
						   pkt_size, DMA_FROM_DEVICE);

E
Eric Dumazet 已提交
5834
			rtl8169_rx_csum(skb, status);
L
Linus Torvalds 已提交
5835 5836
			skb->protocol = eth_type_trans(skb, dev);

5837 5838
			rtl8169_rx_vlan_tag(desc, skb);

5839 5840 5841
			if (skb->pkt_type == PACKET_MULTICAST)
				dev->stats.multicast++;

5842
			napi_gro_receive(&tp->napi, skb);
L
Linus Torvalds 已提交
5843

J
Junchang Wang 已提交
5844 5845 5846 5847
			u64_stats_update_begin(&tp->rx_stats.syncp);
			tp->rx_stats.packets++;
			tp->rx_stats.bytes += pkt_size;
			u64_stats_update_end(&tp->rx_stats.syncp);
L
Linus Torvalds 已提交
5848
		}
5849 5850
release_descriptor:
		desc->opts2 = 0;
5851
		rtl8169_mark_to_asic(desc);
L
Linus Torvalds 已提交
5852 5853 5854 5855 5856 5857 5858 5859
	}

	count = cur_rx - tp->cur_rx;
	tp->cur_rx = cur_rx;

	return count;
}

F
Francois Romieu 已提交
5860
static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
L
Linus Torvalds 已提交
5861
{
5862
	struct rtl8169_private *tp = dev_instance;
5863
	u32 status = rtl_get_events(tp);
L
Linus Torvalds 已提交
5864

5865 5866
	if (!tp->irq_enabled || (status & 0xffff) == 0xffff ||
	    !(status & tp->irq_mask))
5867
		return IRQ_NONE;
L
Linus Torvalds 已提交
5868

5869 5870 5871 5872
	if (unlikely(status & SYSErr)) {
		rtl8169_pcierr_interrupt(tp->dev);
		goto out;
	}
5873

5874 5875
	if (status & LinkChg)
		phy_mac_interrupt(tp->phydev);
L
Linus Torvalds 已提交
5876

5877 5878 5879 5880 5881
	if (unlikely(status & RxFIFOOver &&
	    tp->mac_version == RTL_GIGA_MAC_VER_11)) {
		netif_stop_queue(tp->dev);
		/* XXX - Hack alert. See rtl_task(). */
		set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
5882
	}
L
Linus Torvalds 已提交
5883

5884 5885
	rtl_irq_disable(tp);
	napi_schedule_irqoff(&tp->napi);
5886 5887
out:
	rtl_ack_events(tp, status);
L
Linus Torvalds 已提交
5888

5889
	return IRQ_HANDLED;
L
Linus Torvalds 已提交
5890 5891
}

5892 5893
static void rtl_task(struct work_struct *work)
{
5894 5895 5896 5897 5898 5899
	static const struct {
		int bitnr;
		void (*action)(struct rtl8169_private *);
	} rtl_work[] = {
		{ RTL_FLAG_TASK_RESET_PENDING,	rtl_reset_work },
	};
5900 5901
	struct rtl8169_private *tp =
		container_of(work, struct rtl8169_private, wk.work);
5902 5903 5904 5905 5906
	struct net_device *dev = tp->dev;
	int i;

	rtl_lock_work(tp);

5907 5908
	if (!netif_running(dev) ||
	    !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
5909 5910 5911 5912 5913 5914 5915 5916 5917
		goto out_unlock;

	for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
		bool pending;

		pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
		if (pending)
			rtl_work[i].action(tp);
	}
5918

5919 5920
out_unlock:
	rtl_unlock_work(tp);
5921 5922
}

5923
static int rtl8169_poll(struct napi_struct *napi, int budget)
L
Linus Torvalds 已提交
5924
{
5925 5926
	struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
	struct net_device *dev = tp->dev;
5927
	int work_done;
5928

5929
	work_done = rtl_rx(dev, tp, (u32) budget);
5930

5931
	rtl_tx(dev, tp, budget);
L
Linus Torvalds 已提交
5932

5933
	if (work_done < budget) {
5934
		napi_complete_done(napi, work_done);
5935
		rtl_irq_enable(tp);
L
Linus Torvalds 已提交
5936 5937
	}

5938
	return work_done;
L
Linus Torvalds 已提交
5939 5940
}

5941
static void rtl8169_rx_missed(struct net_device *dev)
5942 5943 5944 5945 5946 5947
{
	struct rtl8169_private *tp = netdev_priv(dev);

	if (tp->mac_version > RTL_GIGA_MAC_VER_06)
		return;

5948 5949
	dev->stats.rx_missed_errors += RTL_R32(tp, RxMissed) & 0xffffff;
	RTL_W32(tp, RxMissed, 0);
5950 5951
}

5952 5953 5954 5955 5956 5957 5958 5959 5960 5961 5962 5963
static void r8169_phylink_handler(struct net_device *ndev)
{
	struct rtl8169_private *tp = netdev_priv(ndev);

	if (netif_carrier_ok(ndev)) {
		rtl_link_chg_patch(tp);
		pm_request_resume(&tp->pci_dev->dev);
	} else {
		pm_runtime_idle(&tp->pci_dev->dev);
	}

	if (net_ratelimit())
5964
		phy_print_status(tp->phydev);
5965 5966 5967 5968
}

static int r8169_phy_connect(struct rtl8169_private *tp)
{
5969
	struct phy_device *phydev = tp->phydev;
5970 5971 5972
	phy_interface_t phy_mode;
	int ret;

5973
	phy_mode = tp->supports_gmii ? PHY_INTERFACE_MODE_GMII :
5974 5975 5976 5977 5978 5979 5980
		   PHY_INTERFACE_MODE_MII;

	ret = phy_connect_direct(tp->dev, phydev, r8169_phylink_handler,
				 phy_mode);
	if (ret)
		return ret;

5981
	if (!tp->supports_gmii)
5982 5983
		phy_set_max_speed(phydev, SPEED_100);

5984
	phy_support_asym_pause(phydev);
5985 5986 5987 5988 5989 5990

	phy_attached_info(phydev);

	return 0;
}

L
Linus Torvalds 已提交
5991 5992 5993 5994
static void rtl8169_down(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

5995
	phy_stop(tp->phydev);
5996

5997
	napi_disable(&tp->napi);
5998
	netif_stop_queue(dev);
L
Linus Torvalds 已提交
5999

6000
	rtl8169_hw_reset(tp);
S
Stanislaw Gruszka 已提交
6001 6002
	/*
	 * At this point device interrupts can not be enabled in any function,
6003 6004
	 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
	 * and napi is disabled (rtl8169_poll).
S
Stanislaw Gruszka 已提交
6005
	 */
6006
	rtl8169_rx_missed(dev);
L
Linus Torvalds 已提交
6007 6008

	/* Give a racing hard_start_xmit a few cycles to complete. */
6009
	synchronize_rcu();
L
Linus Torvalds 已提交
6010 6011 6012 6013

	rtl8169_tx_clear(tp);

	rtl8169_rx_clear(tp);
F
françois romieu 已提交
6014 6015

	rtl_pll_power_down(tp);
L
Linus Torvalds 已提交
6016 6017 6018 6019 6020 6021 6022
}

static int rtl8169_close(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;

6023 6024
	pm_runtime_get_sync(&pdev->dev);

F
Francois Romieu 已提交
6025
	/* Update counters before going down */
6026
	rtl8169_update_counters(tp);
6027

6028
	rtl_lock_work(tp);
6029 6030
	/* Clear all task flags */
	bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
6031

L
Linus Torvalds 已提交
6032
	rtl8169_down(dev);
6033
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
6034

6035 6036
	cancel_work_sync(&tp->wk.work);

6037
	phy_disconnect(tp->phydev);
6038

6039
	pci_free_irq(pdev, 0, tp);
L
Linus Torvalds 已提交
6040

6041 6042 6043 6044
	dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
			  tp->RxPhyAddr);
	dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
			  tp->TxPhyAddr);
L
Linus Torvalds 已提交
6045 6046 6047
	tp->TxDescArray = NULL;
	tp->RxDescArray = NULL;

6048 6049
	pm_runtime_put_sync(&pdev->dev);

L
Linus Torvalds 已提交
6050 6051 6052
	return 0;
}

6053 6054 6055 6056 6057
#ifdef CONFIG_NET_POLL_CONTROLLER
static void rtl8169_netpoll(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

V
Ville Syrjälä 已提交
6058
	rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), tp);
6059 6060 6061
}
#endif

6062 6063 6064 6065 6066 6067 6068 6069 6070
static int rtl_open(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;
	int retval = -ENOMEM;

	pm_runtime_get_sync(&pdev->dev);

	/*
6071
	 * Rx and Tx descriptors needs 256 bytes alignment.
6072 6073 6074 6075 6076 6077 6078 6079 6080 6081 6082 6083
	 * dma_alloc_coherent provides more.
	 */
	tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
					     &tp->TxPhyAddr, GFP_KERNEL);
	if (!tp->TxDescArray)
		goto err_pm_runtime_put;

	tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
					     &tp->RxPhyAddr, GFP_KERNEL);
	if (!tp->RxDescArray)
		goto err_free_tx_0;

6084
	retval = rtl8169_init_ring(tp);
6085 6086 6087 6088 6089
	if (retval < 0)
		goto err_free_rx_1;

	rtl_request_firmware(tp);

6090
	retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, tp,
6091
				 dev->name);
6092 6093 6094
	if (retval < 0)
		goto err_release_fw_2;

6095 6096 6097 6098
	retval = r8169_phy_connect(tp);
	if (retval)
		goto err_free_irq;

6099 6100 6101 6102 6103 6104 6105 6106 6107 6108
	rtl_lock_work(tp);

	set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);

	napi_enable(&tp->napi);

	rtl8169_init_phy(dev, tp);

	rtl_pll_power_up(tp);

6109
	rtl_hw_start(tp);
6110

6111
	if (!rtl8169_init_counter_offsets(tp))
6112 6113
		netif_warn(tp, hw, dev, "counter reset/update failed\n");

6114
	phy_start(tp->phydev);
6115 6116 6117 6118
	netif_start_queue(dev);

	rtl_unlock_work(tp);

6119
	pm_runtime_put_sync(&pdev->dev);
6120 6121 6122
out:
	return retval;

6123 6124
err_free_irq:
	pci_free_irq(pdev, 0, tp);
6125 6126 6127 6128 6129 6130 6131 6132 6133 6134 6135 6136 6137 6138 6139 6140
err_release_fw_2:
	rtl_release_firmware(tp);
	rtl8169_rx_clear(tp);
err_free_rx_1:
	dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
			  tp->RxPhyAddr);
	tp->RxDescArray = NULL;
err_free_tx_0:
	dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
			  tp->TxPhyAddr);
	tp->TxDescArray = NULL;
err_pm_runtime_put:
	pm_runtime_put_noidle(&pdev->dev);
	goto out;
}

6141
static void
J
Junchang Wang 已提交
6142
rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
L
Linus Torvalds 已提交
6143 6144
{
	struct rtl8169_private *tp = netdev_priv(dev);
6145
	struct pci_dev *pdev = tp->pci_dev;
6146
	struct rtl8169_counters *counters = tp->counters;
J
Junchang Wang 已提交
6147
	unsigned int start;
L
Linus Torvalds 已提交
6148

6149 6150 6151
	pm_runtime_get_noresume(&pdev->dev);

	if (netif_running(dev) && pm_runtime_active(&pdev->dev))
6152
		rtl8169_rx_missed(dev);
6153

J
Junchang Wang 已提交
6154
	do {
6155
		start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
J
Junchang Wang 已提交
6156 6157
		stats->rx_packets = tp->rx_stats.packets;
		stats->rx_bytes	= tp->rx_stats.bytes;
6158
	} while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
J
Junchang Wang 已提交
6159 6160

	do {
6161
		start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
J
Junchang Wang 已提交
6162 6163
		stats->tx_packets = tp->tx_stats.packets;
		stats->tx_bytes	= tp->tx_stats.bytes;
6164
	} while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
J
Junchang Wang 已提交
6165 6166 6167 6168 6169 6170 6171 6172

	stats->rx_dropped	= dev->stats.rx_dropped;
	stats->tx_dropped	= dev->stats.tx_dropped;
	stats->rx_length_errors = dev->stats.rx_length_errors;
	stats->rx_errors	= dev->stats.rx_errors;
	stats->rx_crc_errors	= dev->stats.rx_crc_errors;
	stats->rx_fifo_errors	= dev->stats.rx_fifo_errors;
	stats->rx_missed_errors = dev->stats.rx_missed_errors;
6173
	stats->multicast	= dev->stats.multicast;
J
Junchang Wang 已提交
6174

6175
	/*
C
Corentin Musard 已提交
6176
	 * Fetch additional counter values missing in stats collected by driver
6177 6178
	 * from tally counters.
	 */
6179
	if (pm_runtime_active(&pdev->dev))
6180
		rtl8169_update_counters(tp);
6181 6182 6183 6184 6185

	/*
	 * Subtract values fetched during initalization.
	 * See rtl8169_init_counter_offsets for a description why we do that.
	 */
6186
	stats->tx_errors = le64_to_cpu(counters->tx_errors) -
6187
		le64_to_cpu(tp->tc_offset.tx_errors);
6188
	stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
6189
		le32_to_cpu(tp->tc_offset.tx_multi_collision);
6190
	stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
6191 6192
		le16_to_cpu(tp->tc_offset.tx_aborted);

6193
	pm_runtime_put_noidle(&pdev->dev);
L
Linus Torvalds 已提交
6194 6195
}

6196
static void rtl8169_net_suspend(struct net_device *dev)
6197
{
F
françois romieu 已提交
6198 6199
	struct rtl8169_private *tp = netdev_priv(dev);

6200
	if (!netif_running(dev))
6201
		return;
6202

6203
	phy_stop(tp->phydev);
6204
	netif_device_detach(dev);
6205 6206 6207

	rtl_lock_work(tp);
	napi_disable(&tp->napi);
6208 6209 6210
	/* Clear all task flags */
	bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);

6211 6212 6213
	rtl_unlock_work(tp);

	rtl_pll_power_down(tp);
6214 6215 6216 6217 6218 6219
}

#ifdef CONFIG_PM

static int rtl8169_suspend(struct device *device)
{
6220
	struct net_device *dev = dev_get_drvdata(device);
6221
	struct rtl8169_private *tp = netdev_priv(dev);
6222

6223
	rtl8169_net_suspend(dev);
6224
	clk_disable_unprepare(tp->clk);
6225

6226 6227 6228
	return 0;
}

6229 6230
static void __rtl8169_resume(struct net_device *dev)
{
F
françois romieu 已提交
6231 6232
	struct rtl8169_private *tp = netdev_priv(dev);

6233
	netif_device_attach(dev);
F
françois romieu 已提交
6234 6235

	rtl_pll_power_up(tp);
6236
	rtl8169_init_phy(dev, tp);
F
françois romieu 已提交
6237

6238
	phy_start(tp->phydev);
6239

A
Artem Savkov 已提交
6240 6241
	rtl_lock_work(tp);
	napi_enable(&tp->napi);
6242
	set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
6243
	rtl_reset_work(tp);
A
Artem Savkov 已提交
6244
	rtl_unlock_work(tp);
6245 6246
}

6247
static int rtl8169_resume(struct device *device)
6248
{
6249
	struct net_device *dev = dev_get_drvdata(device);
6250 6251
	struct rtl8169_private *tp = netdev_priv(dev);

6252 6253
	rtl_rar_set(tp, dev->dev_addr);

6254
	clk_prepare_enable(tp->clk);
6255

6256 6257
	if (netif_running(dev))
		__rtl8169_resume(dev);
6258

6259 6260 6261 6262 6263
	return 0;
}

static int rtl8169_runtime_suspend(struct device *device)
{
6264
	struct net_device *dev = dev_get_drvdata(device);
6265 6266
	struct rtl8169_private *tp = netdev_priv(dev);

6267
	if (!tp->TxDescArray)
6268 6269
		return 0;

6270
	rtl_lock_work(tp);
6271
	__rtl8169_set_wol(tp, WAKE_ANY);
6272
	rtl_unlock_work(tp);
6273 6274 6275

	rtl8169_net_suspend(dev);

6276
	/* Update counters before going runtime suspend */
6277
	rtl8169_rx_missed(dev);
6278
	rtl8169_update_counters(tp);
6279

6280 6281 6282 6283 6284
	return 0;
}

static int rtl8169_runtime_resume(struct device *device)
{
6285
	struct net_device *dev = dev_get_drvdata(device);
6286
	struct rtl8169_private *tp = netdev_priv(dev);
6287

6288
	rtl_rar_set(tp, dev->dev_addr);
6289 6290 6291 6292

	if (!tp->TxDescArray)
		return 0;

6293
	rtl_lock_work(tp);
6294
	__rtl8169_set_wol(tp, tp->saved_wolopts);
6295
	rtl_unlock_work(tp);
6296 6297

	__rtl8169_resume(dev);
6298 6299 6300 6301

	return 0;
}

6302 6303
static int rtl8169_runtime_idle(struct device *device)
{
6304
	struct net_device *dev = dev_get_drvdata(device);
6305

6306 6307 6308 6309
	if (!netif_running(dev) || !netif_carrier_ok(dev))
		pm_schedule_suspend(device, 10000);

	return -EBUSY;
6310 6311
}

6312
static const struct dev_pm_ops rtl8169_pm_ops = {
F
Francois Romieu 已提交
6313 6314 6315 6316 6317 6318 6319 6320 6321
	.suspend		= rtl8169_suspend,
	.resume			= rtl8169_resume,
	.freeze			= rtl8169_suspend,
	.thaw			= rtl8169_resume,
	.poweroff		= rtl8169_suspend,
	.restore		= rtl8169_resume,
	.runtime_suspend	= rtl8169_runtime_suspend,
	.runtime_resume		= rtl8169_runtime_resume,
	.runtime_idle		= rtl8169_runtime_idle,
6322 6323 6324 6325 6326 6327 6328 6329 6330 6331
};

#define RTL8169_PM_OPS	(&rtl8169_pm_ops)

#else /* !CONFIG_PM */

#define RTL8169_PM_OPS	NULL

#endif /* !CONFIG_PM */

6332 6333 6334 6335 6336 6337 6338 6339 6340
static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
{
	/* WoL fails with 8168b when the receiver is disabled. */
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
		pci_clear_master(tp->pci_dev);

6341
		RTL_W8(tp, ChipCmd, CmdRxEnb);
6342
		/* PCI commit */
6343
		RTL_R8(tp, ChipCmd);
6344 6345 6346 6347 6348 6349
		break;
	default:
		break;
	}
}

F
Francois Romieu 已提交
6350 6351
static void rtl_shutdown(struct pci_dev *pdev)
{
6352
	struct net_device *dev = pci_get_drvdata(pdev);
6353
	struct rtl8169_private *tp = netdev_priv(dev);
6354 6355

	rtl8169_net_suspend(dev);
F
Francois Romieu 已提交
6356

F
Francois Romieu 已提交
6357
	/* Restore original MAC address */
6358 6359
	rtl_rar_set(tp, dev->perm_addr);

6360
	rtl8169_hw_reset(tp);
6361

6362
	if (system_state == SYSTEM_POWER_OFF) {
6363
		if (tp->saved_wolopts) {
6364 6365
			rtl_wol_suspend_quirk(tp);
			rtl_wol_shutdown_quirk(tp);
6366 6367
		}

6368 6369 6370 6371
		pci_wake_from_d3(pdev, true);
		pci_set_power_state(pdev, PCI_D3hot);
	}
}
6372

B
Bill Pemberton 已提交
6373
static void rtl_remove_one(struct pci_dev *pdev)
6374 6375 6376 6377
{
	struct net_device *dev = pci_get_drvdata(pdev);
	struct rtl8169_private *tp = netdev_priv(dev);

6378
	if (r8168_check_dash(tp))
6379 6380
		rtl8168_driver_stop(tp);

6381 6382
	netif_napi_del(&tp->napi);

6383
	unregister_netdev(dev);
6384
	mdiobus_unregister(tp->phydev->mdio.bus);
6385 6386 6387 6388 6389 6390 6391 6392 6393 6394

	rtl_release_firmware(tp);

	if (pci_dev_run_wake(pdev))
		pm_runtime_get_noresume(&pdev->dev);

	/* restore original MAC address */
	rtl_rar_set(tp, dev->perm_addr);
}

6395
static const struct net_device_ops rtl_netdev_ops = {
6396
	.ndo_open		= rtl_open,
6397 6398 6399
	.ndo_stop		= rtl8169_close,
	.ndo_get_stats64	= rtl8169_get_stats64,
	.ndo_start_xmit		= rtl8169_start_xmit,
6400
	.ndo_features_check	= rtl8169_features_check,
6401 6402 6403 6404 6405 6406 6407 6408 6409 6410 6411 6412 6413 6414
	.ndo_tx_timeout		= rtl8169_tx_timeout,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_change_mtu		= rtl8169_change_mtu,
	.ndo_fix_features	= rtl8169_fix_features,
	.ndo_set_features	= rtl8169_set_features,
	.ndo_set_mac_address	= rtl_set_mac_address,
	.ndo_do_ioctl		= rtl8169_ioctl,
	.ndo_set_rx_mode	= rtl_set_rx_mode,
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= rtl8169_netpoll,
#endif

};

6415 6416 6417 6418 6419 6420 6421 6422 6423 6424 6425 6426 6427
static void rtl_set_irq_mask(struct rtl8169_private *tp)
{
	tp->irq_mask = RTL_EVENT_NAPI | LinkChg;

	if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
		tp->irq_mask |= SYSErr | RxOverflow | RxFIFOOver;
	else if (tp->mac_version == RTL_GIGA_MAC_VER_11)
		/* special workaround needed */
		tp->irq_mask |= RxFIFOOver;
	else
		tp->irq_mask |= RxOverflow;
}

6428
static int rtl_alloc_irq(struct rtl8169_private *tp)
6429
{
6430
	unsigned int flags;
6431

6432 6433
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
6434
		rtl_unlock_config_regs(tp);
6435
		RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
6436
		rtl_lock_config_regs(tp);
6437 6438
		/* fall through */
	case RTL_GIGA_MAC_VER_07 ... RTL_GIGA_MAC_VER_24:
6439
		flags = PCI_IRQ_LEGACY;
6440 6441
		break;
	default:
6442
		flags = PCI_IRQ_ALL_TYPES;
6443
		break;
6444
	}
6445 6446

	return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
6447 6448
}

6449 6450 6451 6452
static void rtl_read_mac_address(struct rtl8169_private *tp,
				 u8 mac_addr[ETH_ALEN])
{
	/* Get MAC address */
6453 6454 6455
	if (rtl_is_8168evl_up(tp) && tp->mac_version != RTL_GIGA_MAC_VER_34) {
		u32 value = rtl_eri_read(tp, 0xe0);

T
Thierry Reding 已提交
6456 6457 6458 6459 6460
		mac_addr[0] = (value >>  0) & 0xff;
		mac_addr[1] = (value >>  8) & 0xff;
		mac_addr[2] = (value >> 16) & 0xff;
		mac_addr[3] = (value >> 24) & 0xff;

6461
		value = rtl_eri_read(tp, 0xe4);
T
Thierry Reding 已提交
6462 6463
		mac_addr[4] = (value >>  0) & 0xff;
		mac_addr[5] = (value >>  8) & 0xff;
6464 6465 6466
	}
}

H
Hayes Wang 已提交
6467 6468
DECLARE_RTL_COND(rtl_link_list_ready_cond)
{
6469
	return RTL_R8(tp, MCU) & LINK_LIST_RDY;
H
Hayes Wang 已提交
6470 6471 6472 6473
}

DECLARE_RTL_COND(rtl_rxtx_empty_cond)
{
6474
	return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
H
Hayes Wang 已提交
6475 6476
}

6477 6478 6479 6480 6481 6482 6483 6484 6485 6486 6487 6488 6489 6490 6491 6492 6493 6494 6495 6496 6497 6498 6499 6500 6501 6502 6503 6504 6505 6506 6507 6508 6509 6510 6511 6512 6513
static int r8169_mdio_read_reg(struct mii_bus *mii_bus, int phyaddr, int phyreg)
{
	struct rtl8169_private *tp = mii_bus->priv;

	if (phyaddr > 0)
		return -ENODEV;

	return rtl_readphy(tp, phyreg);
}

static int r8169_mdio_write_reg(struct mii_bus *mii_bus, int phyaddr,
				int phyreg, u16 val)
{
	struct rtl8169_private *tp = mii_bus->priv;

	if (phyaddr > 0)
		return -ENODEV;

	rtl_writephy(tp, phyreg, val);

	return 0;
}

static int r8169_mdio_register(struct rtl8169_private *tp)
{
	struct pci_dev *pdev = tp->pci_dev;
	struct mii_bus *new_bus;
	int ret;

	new_bus = devm_mdiobus_alloc(&pdev->dev);
	if (!new_bus)
		return -ENOMEM;

	new_bus->name = "r8169";
	new_bus->priv = tp;
	new_bus->parent = &pdev->dev;
	new_bus->irq[0] = PHY_IGNORE_INTERRUPT;
H
Heiner Kallweit 已提交
6514
	snprintf(new_bus->id, MII_BUS_ID_SIZE, "r8169-%x", pci_dev_id(pdev));
6515 6516 6517 6518 6519 6520 6521 6522

	new_bus->read = r8169_mdio_read_reg;
	new_bus->write = r8169_mdio_write_reg;

	ret = mdiobus_register(new_bus);
	if (ret)
		return ret;

6523 6524
	tp->phydev = mdiobus_get_phy(new_bus, 0);
	if (!tp->phydev) {
6525 6526 6527 6528
		mdiobus_unregister(new_bus);
		return -ENODEV;
	}

6529
	/* PHY will be woken up in rtl_open() */
6530
	phy_suspend(tp->phydev);
6531 6532 6533 6534

	return 0;
}

B
Bill Pemberton 已提交
6535
static void rtl_hw_init_8168g(struct rtl8169_private *tp)
H
Hayes Wang 已提交
6536 6537 6538
{
	tp->ocp_base = OCP_STD_PHY_BASE;

6539
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
H
Hayes Wang 已提交
6540 6541 6542 6543 6544 6545 6546

	if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
		return;

	if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
		return;

6547
	RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
H
Hayes Wang 已提交
6548
	msleep(1);
6549
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
H
Hayes Wang 已提交
6550

6551
	r8168_mac_ocp_modify(tp, 0xe8de, BIT(14), 0);
H
Hayes Wang 已提交
6552 6553 6554 6555

	if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
		return;

6556
	r8168_mac_ocp_modify(tp, 0xe8de, 0, BIT(15));
H
Hayes Wang 已提交
6557

6558
	rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42);
H
Hayes Wang 已提交
6559 6560
}

B
Bill Pemberton 已提交
6561
static void rtl_hw_initialize(struct rtl8169_private *tp)
H
Hayes Wang 已提交
6562 6563
{
	switch (tp->mac_version) {
6564 6565 6566
	case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_51:
		rtl8168ep_stop_cmac(tp);
		/* fall through */
6567
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
6568 6569
		rtl_hw_init_8168g(tp);
		break;
H
Hayes Wang 已提交
6570 6571 6572 6573 6574
	default:
		break;
	}
}

6575 6576 6577 6578 6579 6580 6581 6582
static int rtl_jumbo_max(struct rtl8169_private *tp)
{
	/* Non-GBit versions don't support jumbo frames */
	if (!tp->supports_gmii)
		return JUMBO_1K;

	switch (tp->mac_version) {
	/* RTL8169 */
6583
	case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
6584 6585 6586 6587 6588 6589 6590 6591 6592 6593 6594 6595 6596 6597
		return JUMBO_7K;
	/* RTL8168b */
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
		return JUMBO_4K;
	/* RTL8168c */
	case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
		return JUMBO_6K;
	default:
		return JUMBO_9K;
	}
}

6598 6599 6600 6601 6602
static void rtl_disable_clk(void *data)
{
	clk_disable_unprepare(data);
}

6603 6604 6605 6606 6607 6608 6609 6610 6611 6612 6613 6614 6615 6616 6617 6618 6619 6620 6621 6622 6623 6624 6625 6626 6627 6628
static int rtl_get_ether_clk(struct rtl8169_private *tp)
{
	struct device *d = tp_to_dev(tp);
	struct clk *clk;
	int rc;

	clk = devm_clk_get(d, "ether_clk");
	if (IS_ERR(clk)) {
		rc = PTR_ERR(clk);
		if (rc == -ENOENT)
			/* clk-core allows NULL (for suspend / resume) */
			rc = 0;
		else if (rc != -EPROBE_DEFER)
			dev_err(d, "failed to get clk: %d\n", rc);
	} else {
		tp->clk = clk;
		rc = clk_prepare_enable(clk);
		if (rc)
			dev_err(d, "failed to enable clk: %d\n", rc);
		else
			rc = devm_add_action_or_reset(d, rtl_disable_clk, clk);
	}

	return rc;
}

6629 6630 6631 6632 6633 6634 6635 6636 6637 6638 6639 6640 6641 6642 6643 6644 6645 6646 6647 6648 6649 6650 6651 6652 6653
static void rtl_init_mac_address(struct rtl8169_private *tp)
{
	struct net_device *dev = tp->dev;
	u8 *mac_addr = dev->dev_addr;
	int rc, i;

	rc = eth_platform_get_mac_address(tp_to_dev(tp), mac_addr);
	if (!rc)
		goto done;

	rtl_read_mac_address(tp, mac_addr);
	if (is_valid_ether_addr(mac_addr))
		goto done;

	for (i = 0; i < ETH_ALEN; i++)
		mac_addr[i] = RTL_R8(tp, MAC0 + i);
	if (is_valid_ether_addr(mac_addr))
		goto done;

	eth_hw_addr_random(dev);
	dev_warn(tp_to_dev(tp), "can't read MAC address, setting random one\n");
done:
	rtl_rar_set(tp, mac_addr);
}

H
hayeswang 已提交
6654
static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
6655 6656 6657
{
	struct rtl8169_private *tp;
	struct net_device *dev;
6658
	int chipset, region;
6659
	int jumbo_max, rc;
6660

6661 6662 6663
	dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
	if (!dev)
		return -ENOMEM;
6664 6665

	SET_NETDEV_DEV(dev, &pdev->dev);
6666
	dev->netdev_ops = &rtl_netdev_ops;
6667 6668 6669 6670
	tp = netdev_priv(dev);
	tp->dev = dev;
	tp->pci_dev = pdev;
	tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
6671
	tp->supports_gmii = ent->driver_data == RTL_CFG_NO_GBIT ? 0 : 1;
6672

6673
	/* Get the *optional* external "ether_clk" used on some boards */
6674 6675 6676
	rc = rtl_get_ether_clk(tp);
	if (rc)
		return rc;
6677

H
Heiner Kallweit 已提交
6678 6679 6680
	/* Disable ASPM completely as that cause random device stop working
	 * problems as well as full system hangs for some PCIe devices users.
	 */
6681 6682 6683
	rc = pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
					  PCIE_LINK_STATE_L1);
	tp->aspm_manageable = !rc;
H
Heiner Kallweit 已提交
6684

6685
	/* enable device (incl. PCI PM wakeup and hotplug setup) */
6686
	rc = pcim_enable_device(pdev);
6687
	if (rc < 0) {
6688
		dev_err(&pdev->dev, "enable failure\n");
6689
		return rc;
6690 6691
	}

6692
	if (pcim_set_mwi(pdev) < 0)
6693
		dev_info(&pdev->dev, "Mem-Wr-Inval unavailable\n");
6694

6695 6696 6697
	/* use first MMIO region */
	region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
	if (region < 0) {
6698
		dev_err(&pdev->dev, "no MMIO resource found\n");
6699
		return -ENODEV;
6700 6701 6702 6703
	}

	/* check for weird/broken PCI region reporting */
	if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
6704
		dev_err(&pdev->dev, "Invalid PCI region size(s), aborting\n");
6705
		return -ENODEV;
6706 6707
	}

6708
	rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
6709
	if (rc < 0) {
6710
		dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
6711
		return rc;
6712 6713
	}

6714
	tp->mmio_addr = pcim_iomap_table(pdev)[region];
6715 6716

	/* Identify chip attached to board */
6717 6718 6719
	rtl8169_get_mac_version(tp);
	if (tp->mac_version == RTL_GIGA_MAC_NONE)
		return -ENODEV;
6720

6721
	tp->cp_cmd = RTL_R16(tp, CPlusCmd);
6722

H
Heiner Kallweit 已提交
6723
	if (sizeof(dma_addr_t) > 4 && tp->mac_version >= RTL_GIGA_MAC_VER_18 &&
6724
	    !dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)))
6725 6726
		dev->features |= NETIF_F_HIGHDMA;

6727 6728
	rtl_init_rxcfg(tp);

6729
	rtl8169_irq_mask_and_ack(tp);
6730

H
Hayes Wang 已提交
6731 6732
	rtl_hw_initialize(tp);

6733 6734 6735 6736 6737 6738
	rtl_hw_reset(tp);

	pci_set_master(pdev);

	chipset = tp->mac_version;

6739 6740
	rc = rtl_alloc_irq(tp);
	if (rc < 0) {
6741
		dev_err(&pdev->dev, "Can't allocate interrupt\n");
6742 6743
		return rc;
	}
6744 6745

	mutex_init(&tp->wk.mutex);
6746
	INIT_WORK(&tp->wk.work, rtl_task);
6747 6748
	u64_stats_init(&tp->rx_stats.syncp);
	u64_stats_init(&tp->tx_stats.syncp);
6749

6750
	rtl_init_mac_address(tp);
6751

6752
	dev->ethtool_ops = &rtl8169_ethtool_ops;
6753

6754
	netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
6755

H
Heiner Kallweit 已提交
6756 6757 6758
	dev->features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
		NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
		NETIF_F_HW_VLAN_CTAG_RX;
6759
	dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
6760 6761
		NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
		NETIF_F_HW_VLAN_CTAG_RX;
6762 6763
	dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
		NETIF_F_HIGHDMA;
H
Heiner Kallweit 已提交
6764
	dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;
6765

H
hayeswang 已提交
6766 6767 6768 6769 6770 6771
	tp->cp_cmd |= RxChkSum | RxVlan;

	/*
	 * Pretend we are using VLANs; This bypasses a nasty bug where
	 * Interrupts stop flowing on high load on 8110SCd controllers.
	 */
6772
	if (tp->mac_version == RTL_GIGA_MAC_VER_05)
H
hayeswang 已提交
6773
		/* Disallow toggling */
6774
		dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
6775

6776
	if (rtl_chip_supports_csum_v2(tp)) {
H
hayeswang 已提交
6777
		dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
H
Heiner Kallweit 已提交
6778
		dev->features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
6779 6780 6781 6782 6783 6784
		dev->gso_max_size = RTL_GSO_MAX_SIZE_V2;
		dev->gso_max_segs = RTL_GSO_MAX_SEGS_V2;
	} else {
		dev->gso_max_size = RTL_GSO_MAX_SIZE_V1;
		dev->gso_max_segs = RTL_GSO_MAX_SEGS_V1;
	}
H
hayeswang 已提交
6785

H
Heiner Kallweit 已提交
6786 6787
	/* RTL8168e-vl has a HW issue with TSO */
	if (tp->mac_version == RTL_GIGA_MAC_VER_34) {
6788 6789 6790
		dev->vlan_features &= ~(NETIF_F_ALL_TSO | NETIF_F_SG);
		dev->hw_features &= ~(NETIF_F_ALL_TSO | NETIF_F_SG);
		dev->features &= ~(NETIF_F_ALL_TSO | NETIF_F_SG);
H
Heiner Kallweit 已提交
6791 6792
	}

6793 6794 6795
	dev->hw_features |= NETIF_F_RXALL;
	dev->hw_features |= NETIF_F_RXFCS;

6796 6797
	/* MTU range: 60 - hw-specific max */
	dev->min_mtu = ETH_ZLEN;
6798 6799
	jumbo_max = rtl_jumbo_max(tp);
	dev->max_mtu = jumbo_max;
6800

6801
	rtl_set_irq_mask(tp);
6802

6803
	tp->fw_name = rtl_chip_infos[chipset].fw_name;
6804

6805 6806 6807
	tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
					    &tp->counters_phys_addr,
					    GFP_KERNEL);
6808 6809
	if (!tp->counters)
		return -ENOMEM;
6810

6811 6812
	pci_set_drvdata(pdev, dev);

6813 6814
	rc = r8169_mdio_register(tp);
	if (rc)
6815
		return rc;
6816

6817 6818 6819
	/* chip gets powered up in rtl_open() */
	rtl_pll_power_down(tp);

6820 6821 6822 6823
	rc = register_netdev(dev);
	if (rc)
		goto err_mdio_unregister;

6824
	netif_info(tp, probe, dev, "%s, %pM, XID %03x, IRQ %d\n",
6825
		   rtl_chip_infos[chipset].name, dev->dev_addr,
6826
		   (RTL_R32(tp, TxConfig) >> 20) & 0xfcf,
6827
		   pci_irq_vector(pdev, 0));
6828 6829 6830 6831 6832 6833

	if (jumbo_max > JUMBO_1K)
		netif_info(tp, probe, dev,
			   "jumbo features [frames: %d bytes, tx checksumming: %s]\n",
			   jumbo_max, tp->mac_version <= RTL_GIGA_MAC_VER_06 ?
			   "ok" : "ko");
6834

6835
	if (r8168_check_dash(tp))
6836 6837
		rtl8168_driver_start(tp);

6838 6839 6840
	if (pci_dev_run_wake(pdev))
		pm_runtime_put_sync(&pdev->dev);

6841
	return 0;
6842 6843

err_mdio_unregister:
6844
	mdiobus_unregister(tp->phydev->mdio.bus);
6845
	return rc;
6846 6847
}

L
Linus Torvalds 已提交
6848 6849 6850
static struct pci_driver rtl8169_pci_driver = {
	.name		= MODULENAME,
	.id_table	= rtl8169_pci_tbl,
6851
	.probe		= rtl_init_one,
B
Bill Pemberton 已提交
6852
	.remove		= rtl_remove_one,
F
Francois Romieu 已提交
6853
	.shutdown	= rtl_shutdown,
6854
	.driver.pm	= RTL8169_PM_OPS,
L
Linus Torvalds 已提交
6855 6856
};

6857
module_pci_driver(rtl8169_pci_driver);