r8169_main.c 180.5 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
L
Linus Torvalds 已提交
2
/*
F
Francois Romieu 已提交
3 4 5 6 7 8 9
 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
 *
 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
 * Copyright (c) a lot of people too. Please respect their work.
 *
 * See MAINTAINERS file for support contact information.
L
Linus Torvalds 已提交
10 11 12 13 14 15 16
 */

#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/etherdevice.h>
17
#include <linux/clk.h>
L
Linus Torvalds 已提交
18 19
#include <linux/delay.h>
#include <linux/ethtool.h>
20
#include <linux/phy.h>
L
Linus Torvalds 已提交
21 22 23
#include <linux/if_vlan.h>
#include <linux/crc32.h>
#include <linux/in.h>
24
#include <linux/io.h>
L
Linus Torvalds 已提交
25 26
#include <linux/ip.h>
#include <linux/tcp.h>
27
#include <linux/interrupt.h>
L
Linus Torvalds 已提交
28
#include <linux/dma-mapping.h>
29
#include <linux/pm_runtime.h>
30
#include <linux/prefetch.h>
H
hayeswang 已提交
31 32
#include <linux/ipv6.h>
#include <net/ip6_checksum.h>
L
Linus Torvalds 已提交
33

34 35
#include "r8169_firmware.h"

L
Linus Torvalds 已提交
36 37
#define MODULENAME "r8169"

38 39
#define FIRMWARE_8168D_1	"rtl_nic/rtl8168d-1.fw"
#define FIRMWARE_8168D_2	"rtl_nic/rtl8168d-2.fw"
H
hayeswang 已提交
40 41
#define FIRMWARE_8168E_1	"rtl_nic/rtl8168e-1.fw"
#define FIRMWARE_8168E_2	"rtl_nic/rtl8168e-2.fw"
H
Hayes Wang 已提交
42
#define FIRMWARE_8168E_3	"rtl_nic/rtl8168e-3.fw"
43 44
#define FIRMWARE_8168F_1	"rtl_nic/rtl8168f-1.fw"
#define FIRMWARE_8168F_2	"rtl_nic/rtl8168f-2.fw"
45
#define FIRMWARE_8105E_1	"rtl_nic/rtl8105e-1.fw"
46
#define FIRMWARE_8402_1		"rtl_nic/rtl8402-1.fw"
47
#define FIRMWARE_8411_1		"rtl_nic/rtl8411-1.fw"
H
hayeswang 已提交
48
#define FIRMWARE_8411_2		"rtl_nic/rtl8411-2.fw"
H
Hayes Wang 已提交
49
#define FIRMWARE_8106E_1	"rtl_nic/rtl8106e-1.fw"
H
hayeswang 已提交
50
#define FIRMWARE_8106E_2	"rtl_nic/rtl8106e-2.fw"
51
#define FIRMWARE_8168G_2	"rtl_nic/rtl8168g-2.fw"
H
hayeswang 已提交
52
#define FIRMWARE_8168G_3	"rtl_nic/rtl8168g-3.fw"
53 54
#define FIRMWARE_8168H_1	"rtl_nic/rtl8168h-1.fw"
#define FIRMWARE_8168H_2	"rtl_nic/rtl8168h-2.fw"
55
#define FIRMWARE_8168FP_3	"rtl_nic/rtl8168fp-3.fw"
56 57
#define FIRMWARE_8107E_1	"rtl_nic/rtl8107e-1.fw"
#define FIRMWARE_8107E_2	"rtl_nic/rtl8107e-2.fw"
58
#define FIRMWARE_8125A_3	"rtl_nic/rtl8125a-3.fw"
59

60
#define R8169_MSG_DEFAULT \
61
	(NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
62

L
Linus Torvalds 已提交
63 64
/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
   The RTL chips use a 64 element hash table based on the Ethernet CRC. */
H
Heiner Kallweit 已提交
65
#define	MC_FILTER_LIMIT	32
L
Linus Torvalds 已提交
66

67
#define TX_DMA_BURST	7	/* Maximum PCI burst, '7' is unlimited */
L
Linus Torvalds 已提交
68 69 70
#define InterFrameGap	0x03	/* 3 means InterFrameGap = the shortest one */

#define R8169_REGS_SIZE		256
71
#define R8169_RX_BUF_SIZE	(SZ_16K - 1)
L
Linus Torvalds 已提交
72
#define NUM_TX_DESC	64	/* Number of Tx descriptor registers */
73
#define NUM_RX_DESC	256U	/* Number of Rx descriptor registers */
L
Linus Torvalds 已提交
74 75 76
#define R8169_TX_RING_BYTES	(NUM_TX_DESC * sizeof(struct TxDesc))
#define R8169_RX_RING_BYTES	(NUM_RX_DESC * sizeof(struct RxDesc))

77 78
#define RTL_CFG_NO_GBIT	1

L
Linus Torvalds 已提交
79
/* write/read MMIO register */
80 81 82 83 84 85
#define RTL_W8(tp, reg, val8)	writeb((val8), tp->mmio_addr + (reg))
#define RTL_W16(tp, reg, val16)	writew((val16), tp->mmio_addr + (reg))
#define RTL_W32(tp, reg, val32)	writel((val32), tp->mmio_addr + (reg))
#define RTL_R8(tp, reg)		readb(tp->mmio_addr + (reg))
#define RTL_R16(tp, reg)		readw(tp->mmio_addr + (reg))
#define RTL_R32(tp, reg)		readl(tp->mmio_addr + (reg))
L
Linus Torvalds 已提交
86 87

enum mac_version {
88
	/* support for ancient RTL_GIGA_MAC_VER_01 has been removed */
89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120
	RTL_GIGA_MAC_VER_02,
	RTL_GIGA_MAC_VER_03,
	RTL_GIGA_MAC_VER_04,
	RTL_GIGA_MAC_VER_05,
	RTL_GIGA_MAC_VER_06,
	RTL_GIGA_MAC_VER_07,
	RTL_GIGA_MAC_VER_08,
	RTL_GIGA_MAC_VER_09,
	RTL_GIGA_MAC_VER_10,
	RTL_GIGA_MAC_VER_11,
	RTL_GIGA_MAC_VER_12,
	RTL_GIGA_MAC_VER_13,
	RTL_GIGA_MAC_VER_14,
	RTL_GIGA_MAC_VER_15,
	RTL_GIGA_MAC_VER_16,
	RTL_GIGA_MAC_VER_17,
	RTL_GIGA_MAC_VER_18,
	RTL_GIGA_MAC_VER_19,
	RTL_GIGA_MAC_VER_20,
	RTL_GIGA_MAC_VER_21,
	RTL_GIGA_MAC_VER_22,
	RTL_GIGA_MAC_VER_23,
	RTL_GIGA_MAC_VER_24,
	RTL_GIGA_MAC_VER_25,
	RTL_GIGA_MAC_VER_26,
	RTL_GIGA_MAC_VER_27,
	RTL_GIGA_MAC_VER_28,
	RTL_GIGA_MAC_VER_29,
	RTL_GIGA_MAC_VER_30,
	RTL_GIGA_MAC_VER_31,
	RTL_GIGA_MAC_VER_32,
	RTL_GIGA_MAC_VER_33,
H
Hayes Wang 已提交
121
	RTL_GIGA_MAC_VER_34,
122 123
	RTL_GIGA_MAC_VER_35,
	RTL_GIGA_MAC_VER_36,
124
	RTL_GIGA_MAC_VER_37,
125
	RTL_GIGA_MAC_VER_38,
H
Hayes Wang 已提交
126
	RTL_GIGA_MAC_VER_39,
H
Hayes Wang 已提交
127 128
	RTL_GIGA_MAC_VER_40,
	RTL_GIGA_MAC_VER_41,
H
hayeswang 已提交
129
	RTL_GIGA_MAC_VER_42,
H
hayeswang 已提交
130
	RTL_GIGA_MAC_VER_43,
H
hayeswang 已提交
131
	RTL_GIGA_MAC_VER_44,
132 133 134 135
	RTL_GIGA_MAC_VER_45,
	RTL_GIGA_MAC_VER_46,
	RTL_GIGA_MAC_VER_47,
	RTL_GIGA_MAC_VER_48,
C
Chun-Hao Lin 已提交
136 137 138
	RTL_GIGA_MAC_VER_49,
	RTL_GIGA_MAC_VER_50,
	RTL_GIGA_MAC_VER_51,
H
Heiner Kallweit 已提交
139
	RTL_GIGA_MAC_VER_52,
H
Heiner Kallweit 已提交
140 141
	RTL_GIGA_MAC_VER_60,
	RTL_GIGA_MAC_VER_61,
142
	RTL_GIGA_MAC_NONE
L
Linus Torvalds 已提交
143 144
};

F
Francois Romieu 已提交
145 146 147 148 149 150
#define JUMBO_1K	ETH_DATA_LEN
#define JUMBO_4K	(4*1024 - ETH_HLEN - 2)
#define JUMBO_6K	(6*1024 - ETH_HLEN - 2)
#define JUMBO_7K	(7*1024 - ETH_HLEN - 2)
#define JUMBO_9K	(9*1024 - ETH_HLEN - 2)

151
static const struct {
L
Linus Torvalds 已提交
152
	const char *name;
153
	const char *fw_name;
154 155
} rtl_chip_infos[] = {
	/* PCI devices. */
156 157 158 159 160
	[RTL_GIGA_MAC_VER_02] = {"RTL8169s"				},
	[RTL_GIGA_MAC_VER_03] = {"RTL8110s"				},
	[RTL_GIGA_MAC_VER_04] = {"RTL8169sb/8110sb"			},
	[RTL_GIGA_MAC_VER_05] = {"RTL8169sc/8110sc"			},
	[RTL_GIGA_MAC_VER_06] = {"RTL8169sc/8110sc"			},
161
	/* PCI-E devices. */
162 163
	[RTL_GIGA_MAC_VER_07] = {"RTL8102e"				},
	[RTL_GIGA_MAC_VER_08] = {"RTL8102e"				},
164
	[RTL_GIGA_MAC_VER_09] = {"RTL8102e/RTL8103e"			},
165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196
	[RTL_GIGA_MAC_VER_10] = {"RTL8101e"				},
	[RTL_GIGA_MAC_VER_11] = {"RTL8168b/8111b"			},
	[RTL_GIGA_MAC_VER_12] = {"RTL8168b/8111b"			},
	[RTL_GIGA_MAC_VER_13] = {"RTL8101e"				},
	[RTL_GIGA_MAC_VER_14] = {"RTL8100e"				},
	[RTL_GIGA_MAC_VER_15] = {"RTL8100e"				},
	[RTL_GIGA_MAC_VER_16] = {"RTL8101e"				},
	[RTL_GIGA_MAC_VER_17] = {"RTL8168b/8111b"			},
	[RTL_GIGA_MAC_VER_18] = {"RTL8168cp/8111cp"			},
	[RTL_GIGA_MAC_VER_19] = {"RTL8168c/8111c"			},
	[RTL_GIGA_MAC_VER_20] = {"RTL8168c/8111c"			},
	[RTL_GIGA_MAC_VER_21] = {"RTL8168c/8111c"			},
	[RTL_GIGA_MAC_VER_22] = {"RTL8168c/8111c"			},
	[RTL_GIGA_MAC_VER_23] = {"RTL8168cp/8111cp"			},
	[RTL_GIGA_MAC_VER_24] = {"RTL8168cp/8111cp"			},
	[RTL_GIGA_MAC_VER_25] = {"RTL8168d/8111d",	FIRMWARE_8168D_1},
	[RTL_GIGA_MAC_VER_26] = {"RTL8168d/8111d",	FIRMWARE_8168D_2},
	[RTL_GIGA_MAC_VER_27] = {"RTL8168dp/8111dp"			},
	[RTL_GIGA_MAC_VER_28] = {"RTL8168dp/8111dp"			},
	[RTL_GIGA_MAC_VER_29] = {"RTL8105e",		FIRMWARE_8105E_1},
	[RTL_GIGA_MAC_VER_30] = {"RTL8105e",		FIRMWARE_8105E_1},
	[RTL_GIGA_MAC_VER_31] = {"RTL8168dp/8111dp"			},
	[RTL_GIGA_MAC_VER_32] = {"RTL8168e/8111e",	FIRMWARE_8168E_1},
	[RTL_GIGA_MAC_VER_33] = {"RTL8168e/8111e",	FIRMWARE_8168E_2},
	[RTL_GIGA_MAC_VER_34] = {"RTL8168evl/8111evl",	FIRMWARE_8168E_3},
	[RTL_GIGA_MAC_VER_35] = {"RTL8168f/8111f",	FIRMWARE_8168F_1},
	[RTL_GIGA_MAC_VER_36] = {"RTL8168f/8111f",	FIRMWARE_8168F_2},
	[RTL_GIGA_MAC_VER_37] = {"RTL8402",		FIRMWARE_8402_1 },
	[RTL_GIGA_MAC_VER_38] = {"RTL8411",		FIRMWARE_8411_1 },
	[RTL_GIGA_MAC_VER_39] = {"RTL8106e",		FIRMWARE_8106E_1},
	[RTL_GIGA_MAC_VER_40] = {"RTL8168g/8111g",	FIRMWARE_8168G_2},
	[RTL_GIGA_MAC_VER_41] = {"RTL8168g/8111g"			},
197 198 199
	[RTL_GIGA_MAC_VER_42] = {"RTL8168gu/8111gu",	FIRMWARE_8168G_3},
	[RTL_GIGA_MAC_VER_43] = {"RTL8106eus",		FIRMWARE_8106E_2},
	[RTL_GIGA_MAC_VER_44] = {"RTL8411b",		FIRMWARE_8411_2 },
200 201 202 203 204 205 206
	[RTL_GIGA_MAC_VER_45] = {"RTL8168h/8111h",	FIRMWARE_8168H_1},
	[RTL_GIGA_MAC_VER_46] = {"RTL8168h/8111h",	FIRMWARE_8168H_2},
	[RTL_GIGA_MAC_VER_47] = {"RTL8107e",		FIRMWARE_8107E_1},
	[RTL_GIGA_MAC_VER_48] = {"RTL8107e",		FIRMWARE_8107E_2},
	[RTL_GIGA_MAC_VER_49] = {"RTL8168ep/8111ep"			},
	[RTL_GIGA_MAC_VER_50] = {"RTL8168ep/8111ep"			},
	[RTL_GIGA_MAC_VER_51] = {"RTL8168ep/8111ep"			},
207
	[RTL_GIGA_MAC_VER_52] = {"RTL8168fp/RTL8117",  FIRMWARE_8168FP_3},
H
Heiner Kallweit 已提交
208
	[RTL_GIGA_MAC_VER_60] = {"RTL8125"				},
209
	[RTL_GIGA_MAC_VER_61] = {"RTL8125",		FIRMWARE_8125A_3},
210 211
};

212
static const struct pci_device_id rtl8169_pci_tbl[] = {
213 214 215 216 217 218 219 220 221
	{ PCI_VDEVICE(REALTEK,	0x2502) },
	{ PCI_VDEVICE(REALTEK,	0x2600) },
	{ PCI_VDEVICE(REALTEK,	0x8129) },
	{ PCI_VDEVICE(REALTEK,	0x8136), RTL_CFG_NO_GBIT },
	{ PCI_VDEVICE(REALTEK,	0x8161) },
	{ PCI_VDEVICE(REALTEK,	0x8167) },
	{ PCI_VDEVICE(REALTEK,	0x8168) },
	{ PCI_VDEVICE(NCUBE,	0x8168) },
	{ PCI_VDEVICE(REALTEK,	0x8169) },
H
Heiner Kallweit 已提交
222
	{ PCI_VENDOR_ID_DLINK,	0x4300,
223
		PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0 },
224 225 226 227 228 229
	{ PCI_VDEVICE(DLINK,	0x4300) },
	{ PCI_VDEVICE(DLINK,	0x4302) },
	{ PCI_VDEVICE(AT,	0xc107) },
	{ PCI_VDEVICE(USR,	0x0116) },
	{ PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0024 },
	{ 0x0001, 0x8168, PCI_ANY_ID, 0x2410 },
H
Heiner Kallweit 已提交
230 231
	{ PCI_VDEVICE(REALTEK,	0x8125) },
	{ PCI_VDEVICE(REALTEK,	0x3000) },
H
Heiner Kallweit 已提交
232
	{}
L
Linus Torvalds 已提交
233 234 235 236
};

MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);

237 238 239
static struct {
	u32 msg_enable;
} debug = { -1 };
L
Linus Torvalds 已提交
240

F
Francois Romieu 已提交
241 242
enum rtl_registers {
	MAC0		= 0,	/* Ethernet hardware address. */
243
	MAC4		= 4,
F
Francois Romieu 已提交
244 245 246 247 248 249 250 251 252 253 254 255 256
	MAR0		= 8,	/* Multicast filter. */
	CounterAddrLow		= 0x10,
	CounterAddrHigh		= 0x14,
	TxDescStartAddrLow	= 0x20,
	TxDescStartAddrHigh	= 0x24,
	TxHDescStartAddrLow	= 0x28,
	TxHDescStartAddrHigh	= 0x2c,
	FLASH		= 0x30,
	ERSR		= 0x36,
	ChipCmd		= 0x37,
	TxPoll		= 0x38,
	IntrMask	= 0x3c,
	IntrStatus	= 0x3e,
H
Hayes Wang 已提交
257

F
Francois Romieu 已提交
258
	TxConfig	= 0x40,
H
Hayes Wang 已提交
259 260
#define	TXCFG_AUTO_FIFO			(1 << 7)	/* 8111e-vl */
#define	TXCFG_EMPTY			(1 << 11)	/* 8111e-vl */
F
Francois Romieu 已提交
261

H
Hayes Wang 已提交
262 263 264 265 266 267
	RxConfig	= 0x44,
#define	RX128_INT_EN			(1 << 15)	/* 8111c and later */
#define	RX_MULTI_EN			(1 << 14)	/* 8111c only */
#define	RXCFG_FIFO_SHIFT		13
					/* No threshold before first PCI xfer */
#define	RX_FIFO_THRESH			(7 << RXCFG_FIFO_SHIFT)
268
#define	RX_EARLY_OFF			(1 << 11)
H
Hayes Wang 已提交
269 270 271
#define	RXCFG_DMA_SHIFT			8
					/* Unlimited maximum PCI burst. */
#define	RX_DMA_BURST			(7 << RXCFG_DMA_SHIFT)
F
Francois Romieu 已提交
272

F
Francois Romieu 已提交
273 274 275 276 277
	RxMissed	= 0x4c,
	Cfg9346		= 0x50,
	Config0		= 0x51,
	Config1		= 0x52,
	Config2		= 0x53,
278 279
#define PME_SIGNAL			(1 << 5)	/* 8168c and later */

F
Francois Romieu 已提交
280 281 282 283 284 285 286 287
	Config3		= 0x54,
	Config4		= 0x55,
	Config5		= 0x56,
	PHYAR		= 0x60,
	PHYstatus	= 0x6c,
	RxMaxSize	= 0xda,
	CPlusCmd	= 0xe0,
	IntrMitigate	= 0xe2,
288 289 290 291 292 293

#define RTL_COALESCE_MASK	0x0f
#define RTL_COALESCE_SHIFT	4
#define RTL_COALESCE_T_MAX	(RTL_COALESCE_MASK)
#define RTL_COALESCE_FRAME_MAX	(RTL_COALESCE_MASK << 2)

F
Francois Romieu 已提交
294 295
	RxDescAddrLow	= 0xe4,
	RxDescAddrHigh	= 0xe8,
296 297 298 299 300 301 302
	EarlyTxThres	= 0xec,	/* 8169. Unit of 32 bytes. */

#define NoEarlyTx	0x3f	/* Max value : no early transmit. */

	MaxTxPacketSize	= 0xec,	/* 8101/8168. Unit of 128 bytes. */

#define TxPacketMax	(8064 >> 7)
303
#define EarlySize	0x27
304

F
Francois Romieu 已提交
305 306 307
	FuncEvent	= 0xf0,
	FuncEventMask	= 0xf4,
	FuncPresetState	= 0xf8,
C
Chun-Hao Lin 已提交
308 309 310 311
	IBCR0           = 0xf8,
	IBCR2           = 0xf9,
	IBIMR0          = 0xfa,
	IBISR0          = 0xfb,
F
Francois Romieu 已提交
312
	FuncForceEvent	= 0xfc,
L
Linus Torvalds 已提交
313 314
};

315 316 317 318 319
enum rtl8168_8101_registers {
	CSIDR			= 0x64,
	CSIAR			= 0x68,
#define	CSIAR_FLAG			0x80000000
#define	CSIAR_WRITE_CMD			0x80000000
320 321
#define	CSIAR_BYTE_ENABLE		0x0000f000
#define	CSIAR_ADDR_MASK			0x00000fff
F
françois romieu 已提交
322
	PMCH			= 0x6f,
323 324 325 326 327 328
	EPHYAR			= 0x80,
#define	EPHYAR_FLAG			0x80000000
#define	EPHYAR_WRITE_CMD		0x80000000
#define	EPHYAR_REG_MASK			0x1f
#define	EPHYAR_REG_SHIFT		16
#define	EPHYAR_DATA_MASK		0xffff
329
	DLLPR			= 0xd0,
H
Hayes Wang 已提交
330
#define	PFM_EN				(1 << 6)
331
#define	TX_10M_PS_EN			(1 << 7)
332 333 334
	DBG_REG			= 0xd1,
#define	FIX_NAK_1			(1 << 4)
#define	FIX_NAK_2			(1 << 3)
335 336
	TWSI			= 0xd2,
	MCU			= 0xd3,
H
Hayes Wang 已提交
337
#define	NOW_IS_OOB			(1 << 7)
H
Hayes Wang 已提交
338 339 340
#define	TX_EMPTY			(1 << 5)
#define	RX_EMPTY			(1 << 4)
#define	RXTX_EMPTY			(TX_EMPTY | RX_EMPTY)
341 342
#define	EN_NDP				(1 << 3)
#define	EN_OOB_RESET			(1 << 2)
H
Hayes Wang 已提交
343
#define	LINK_LIST_RDY			(1 << 1)
344 345 346 347 348 349 350
	EFUSEAR			= 0xdc,
#define	EFUSEAR_FLAG			0x80000000
#define	EFUSEAR_WRITE_CMD		0x80000000
#define	EFUSEAR_READ_CMD		0x00000000
#define	EFUSEAR_REG_MASK		0x03ff
#define	EFUSEAR_REG_SHIFT		8
#define	EFUSEAR_DATA_MASK		0xff
351 352
	MISC_1			= 0xf2,
#define	PFM_D3COLD_EN			(1 << 6)
353 354
};

355
enum rtl8168_registers {
H
Hayes Wang 已提交
356 357
	LED_FREQ		= 0x1a,
	EEE_LED			= 0x1b,
F
françois romieu 已提交
358 359 360 361 362 363 364
	ERIDR			= 0x70,
	ERIAR			= 0x74,
#define ERIAR_FLAG			0x80000000
#define ERIAR_WRITE_CMD			0x80000000
#define ERIAR_READ_CMD			0x00000000
#define ERIAR_ADDR_BYTE_ALIGN		4
#define ERIAR_TYPE_SHIFT		16
H
Hayes Wang 已提交
365 366 367
#define ERIAR_EXGMAC			(0x00 << ERIAR_TYPE_SHIFT)
#define ERIAR_MSIX			(0x01 << ERIAR_TYPE_SHIFT)
#define ERIAR_ASF			(0x02 << ERIAR_TYPE_SHIFT)
C
Chun-Hao Lin 已提交
368
#define ERIAR_OOB			(0x02 << ERIAR_TYPE_SHIFT)
H
Hayes Wang 已提交
369 370 371
#define ERIAR_MASK_SHIFT		12
#define ERIAR_MASK_0001			(0x1 << ERIAR_MASK_SHIFT)
#define ERIAR_MASK_0011			(0x3 << ERIAR_MASK_SHIFT)
372
#define ERIAR_MASK_0100			(0x4 << ERIAR_MASK_SHIFT)
H
Hayes Wang 已提交
373
#define ERIAR_MASK_0101			(0x5 << ERIAR_MASK_SHIFT)
H
Hayes Wang 已提交
374
#define ERIAR_MASK_1111			(0xf << ERIAR_MASK_SHIFT)
375 376 377 378 379 380 381 382 383 384 385
	EPHY_RXER_NUM		= 0x7c,
	OCPDR			= 0xb0,	/* OCP GPHY access */
#define OCPDR_WRITE_CMD			0x80000000
#define OCPDR_READ_CMD			0x00000000
#define OCPDR_REG_MASK			0x7f
#define OCPDR_GPHY_REG_SHIFT		16
#define OCPDR_DATA_MASK			0xffff
	OCPAR			= 0xb4,
#define OCPAR_FLAG			0x80000000
#define OCPAR_GPHY_WRITE_CMD		0x8000f060
#define OCPAR_GPHY_READ_CMD		0x0000f060
H
Hayes Wang 已提交
386
	GPHY_OCP		= 0xb8,
H
hayeswang 已提交
387 388
	RDSAR1			= 0xd0,	/* 8168c only. Undocumented on 8168dp */
	MISC			= 0xf0,	/* 8168e only. */
F
Francois Romieu 已提交
389
#define TXPLA_RST			(1 << 29)
H
Hayes Wang 已提交
390
#define DISABLE_LAN_EN			(1 << 23) /* Enable GPIO pin */
H
Hayes Wang 已提交
391
#define PWM_EN				(1 << 22)
H
Hayes Wang 已提交
392
#define RXDV_GATED_EN			(1 << 19)
H
Hayes Wang 已提交
393
#define EARLY_TALLY_EN			(1 << 16)
394 395
};

H
Heiner Kallweit 已提交
396 397 398 399 400 401 402 403 404 405 406 407 408
enum rtl8125_registers {
	IntrMask_8125		= 0x38,
	IntrStatus_8125		= 0x3c,
	TxPoll_8125		= 0x90,
	MAC0_BKP		= 0x19e0,
};

#define RX_VLAN_INNER_8125	BIT(22)
#define RX_VLAN_OUTER_8125	BIT(23)
#define RX_VLAN_8125		(RX_VLAN_INNER_8125 | RX_VLAN_OUTER_8125)

#define RX_FETCH_DFLT_8125	(8 << 27)

F
Francois Romieu 已提交
409
enum rtl_register_content {
L
Linus Torvalds 已提交
410
	/* InterruptStatusBits */
F
Francois Romieu 已提交
411 412 413 414 415 416 417 418 419 420 421
	SYSErr		= 0x8000,
	PCSTimeout	= 0x4000,
	SWInt		= 0x0100,
	TxDescUnavail	= 0x0080,
	RxFIFOOver	= 0x0040,
	LinkChg		= 0x0020,
	RxOverflow	= 0x0010,
	TxErr		= 0x0008,
	TxOK		= 0x0004,
	RxErr		= 0x0002,
	RxOK		= 0x0001,
L
Linus Torvalds 已提交
422 423

	/* RxStatusDesc */
424 425 426 427
	RxRWT	= (1 << 22),
	RxRES	= (1 << 21),
	RxRUNT	= (1 << 20),
	RxCRC	= (1 << 19),
L
Linus Torvalds 已提交
428 429

	/* ChipCmdBits */
H
Hayes Wang 已提交
430
	StopReq		= 0x80,
F
Francois Romieu 已提交
431 432 433 434
	CmdReset	= 0x10,
	CmdRxEnb	= 0x08,
	CmdTxEnb	= 0x04,
	RxBufEmpty	= 0x01,
L
Linus Torvalds 已提交
435

436 437 438 439 440
	/* TXPoll register p.5 */
	HPQ		= 0x80,		/* Poll cmd on the high prio queue */
	NPQ		= 0x40,		/* Poll cmd on the low prio queue */
	FSWInt		= 0x01,		/* Forced software interrupt */

L
Linus Torvalds 已提交
441
	/* Cfg9346Bits */
F
Francois Romieu 已提交
442 443
	Cfg9346_Lock	= 0x00,
	Cfg9346_Unlock	= 0xc0,
L
Linus Torvalds 已提交
444 445

	/* rx_mode_bits */
F
Francois Romieu 已提交
446 447 448 449 450 451
	AcceptErr	= 0x20,
	AcceptRunt	= 0x10,
	AcceptBroadcast	= 0x08,
	AcceptMulticast	= 0x04,
	AcceptMyPhys	= 0x02,
	AcceptAllPhys	= 0x01,
452
#define RX_CONFIG_ACCEPT_MASK		0x3f
L
Linus Torvalds 已提交
453 454 455 456 457

	/* TxConfigBits */
	TxInterFrameGapShift = 24,
	TxDMAShift = 8,	/* DMA burst value (0-7) is shift this many bits */

458
	/* Config1 register p.24 */
459 460 461 462 463 464
	LEDS1		= (1 << 7),
	LEDS0		= (1 << 6),
	Speed_down	= (1 << 4),
	MEMMAP		= (1 << 3),
	IOMAP		= (1 << 2),
	VPD		= (1 << 1),
465 466
	PMEnable	= (1 << 0),	/* Power Management Enable */

467
	/* Config2 register p. 25 */
H
hayeswang 已提交
468
	ClkReqEn	= (1 << 7),	/* Clock Request Enable */
469
	MSIEnable	= (1 << 5),	/* 8169 only. Reserved in the 8168. */
470 471 472
	PCI_Clock_66MHz = 0x01,
	PCI_Clock_33MHz = 0x00,

F
Francois Romieu 已提交
473 474 475
	/* Config3 register p.25 */
	MagicPacket	= (1 << 5),	/* Wake up when receives a Magic Packet */
	LinkUp		= (1 << 4),	/* Wake up when the cable connection is re-established */
F
Francois Romieu 已提交
476
	Jumbo_En0	= (1 << 2),	/* 8168 only. Reserved in the 8168b */
H
hayeswang 已提交
477
	Rdy_to_L23	= (1 << 1),	/* L23 Enable */
478
	Beacon_en	= (1 << 0),	/* 8168 only. Reserved in the 8168b */
F
Francois Romieu 已提交
479

F
Francois Romieu 已提交
480 481 482
	/* Config4 register */
	Jumbo_En1	= (1 << 1),	/* 8168 only. Reserved in the 8168b */

483
	/* Config5 register p.27 */
F
Francois Romieu 已提交
484 485 486
	BWF		= (1 << 6),	/* Accept Broadcast wakeup frame */
	MWF		= (1 << 5),	/* Accept Multicast wakeup frame */
	UWF		= (1 << 4),	/* Accept Unicast wakeup frame */
F
Francois Romieu 已提交
487
	Spi_en		= (1 << 3),
F
Francois Romieu 已提交
488
	LanWake		= (1 << 1),	/* LanWake enable/disable */
489
	PMEStatus	= (1 << 0),	/* PME status can be reset by PCI RST# */
H
hayeswang 已提交
490
	ASPM_en		= (1 << 0),	/* ASPM enable */
491

L
Linus Torvalds 已提交
492
	/* CPlusCmd p.31 */
493 494
	EnableBist	= (1 << 15),	// 8168 8101
	Mac_dbgo_oe	= (1 << 14),	// 8168 8101
H
Heiner Kallweit 已提交
495
	EnAnaPLL	= (1 << 14),	// 8169
496 497 498 499 500 501 502 503
	Normal_mode	= (1 << 13),	// unused
	Force_half_dup	= (1 << 12),	// 8168 8101
	Force_rxflow_en	= (1 << 11),	// 8168 8101
	Force_txflow_en	= (1 << 10),	// 8168 8101
	Cxpl_dbg_sel	= (1 << 9),	// 8168 8101
	ASF		= (1 << 8),	// 8168 8101
	PktCntrDisable	= (1 << 7),	// 8168 8101
	Mac_dbgo_sel	= 0x001c,	// 8168
L
Linus Torvalds 已提交
504 505 506 507
	RxVlan		= (1 << 6),
	RxChkSum	= (1 << 5),
	PCIDAC		= (1 << 4),
	PCIMulRW	= (1 << 3),
508
#define INTT_MASK	GENMASK(1, 0)
509
#define CPCMD_MASK	(Normal_mode | RxVlan | RxChkSum | INTT_MASK)
L
Linus Torvalds 已提交
510 511

	/* rtl8169_PHYstatus */
F
Francois Romieu 已提交
512 513 514 515 516 517 518 519
	TBI_Enable	= 0x80,
	TxFlowCtrl	= 0x40,
	RxFlowCtrl	= 0x20,
	_1000bpsF	= 0x10,
	_100bps		= 0x08,
	_10bps		= 0x04,
	LinkStatus	= 0x02,
	FullDup		= 0x01,
L
Linus Torvalds 已提交
520

521 522 523
	/* ResetCounterCommand */
	CounterReset	= 0x1,

524
	/* DumpCounterCommand */
F
Francois Romieu 已提交
525
	CounterDump	= 0x8,
526 527 528

	/* magic enable v2 */
	MagicPacket_v2	= (1 << 16),	/* Wake up when receives a Magic Packet */
L
Linus Torvalds 已提交
529 530
};

F
Francois Romieu 已提交
531 532
enum rtl_desc_bit {
	/* First doubleword. */
L
Linus Torvalds 已提交
533 534 535 536
	DescOwn		= (1 << 31), /* Descriptor is owned by NIC */
	RingEnd		= (1 << 30), /* End of descriptor ring */
	FirstFrag	= (1 << 29), /* First segment of a packet */
	LastFrag	= (1 << 28), /* Final segment of a packet */
F
Francois Romieu 已提交
537 538 539 540 541 542 543
};

/* Generic case. */
enum rtl_tx_desc_bit {
	/* First doubleword. */
	TD_LSO		= (1 << 27),		/* Large Send Offload */
#define TD_MSS_MAX			0x07ffu	/* MSS value */
L
Linus Torvalds 已提交
544

F
Francois Romieu 已提交
545 546 547 548 549 550 551 552 553 554 555 556 557 558 559
	/* Second doubleword. */
	TxVlanTag	= (1 << 17),		/* Add VLAN tag */
};

/* 8169, 8168b and 810x except 8102e. */
enum rtl_tx_desc_bit_0 {
	/* First doubleword. */
#define TD0_MSS_SHIFT			16	/* MSS position (11 bits) */
	TD0_TCP_CS	= (1 << 16),		/* Calculate TCP/IP checksum */
	TD0_UDP_CS	= (1 << 17),		/* Calculate UDP/IP checksum */
	TD0_IP_CS	= (1 << 18),		/* Calculate IP checksum */
};

/* 8102e, 8168c and beyond. */
enum rtl_tx_desc_bit_1 {
H
hayeswang 已提交
560 561
	/* First doubleword. */
	TD1_GTSENV4	= (1 << 26),		/* Giant Send for IPv4 */
H
hayeswang 已提交
562
	TD1_GTSENV6	= (1 << 25),		/* Giant Send for IPv6 */
H
hayeswang 已提交
563
#define GTTCPHO_SHIFT			18
564
#define GTTCPHO_MAX			0x7f
H
hayeswang 已提交
565

F
Francois Romieu 已提交
566
	/* Second doubleword. */
H
hayeswang 已提交
567
#define TCPHO_SHIFT			18
568
#define TCPHO_MAX			0x3ff
F
Francois Romieu 已提交
569
#define TD1_MSS_SHIFT			18	/* MSS position (11 bits) */
H
hayeswang 已提交
570 571
	TD1_IPv6_CS	= (1 << 28),		/* Calculate IPv6 checksum */
	TD1_IPv4_CS	= (1 << 29),		/* Calculate IPv4 checksum */
F
Francois Romieu 已提交
572 573 574
	TD1_TCP_CS	= (1 << 30),		/* Calculate TCP/IP checksum */
	TD1_UDP_CS	= (1 << 31),		/* Calculate UDP/IP checksum */
};
L
Linus Torvalds 已提交
575

F
Francois Romieu 已提交
576
enum rtl_rx_desc_bit {
L
Linus Torvalds 已提交
577 578
	/* Rx private */
	PID1		= (1 << 18), /* Protocol ID bit 1/2 */
Z
Zhu Yanjun 已提交
579
	PID0		= (1 << 17), /* Protocol ID bit 0/2 */
L
Linus Torvalds 已提交
580 581 582 583 584 585 586 587 588 589 590 591 592 593

#define RxProtoUDP	(PID1)
#define RxProtoTCP	(PID0)
#define RxProtoIP	(PID1 | PID0)
#define RxProtoMask	RxProtoIP

	IPFail		= (1 << 16), /* IP checksum failed */
	UDPFail		= (1 << 15), /* UDP/IP checksum failed */
	TCPFail		= (1 << 14), /* TCP/IP checksum failed */
	RxVlanTag	= (1 << 16), /* VLAN tag available */
};

#define RsvdMask	0x3fffc000

594 595 596 597 598
#define RTL_GSO_MAX_SIZE_V1	32000
#define RTL_GSO_MAX_SEGS_V1	24
#define RTL_GSO_MAX_SIZE_V2	64000
#define RTL_GSO_MAX_SEGS_V2	64

L
Linus Torvalds 已提交
599
struct TxDesc {
600 601 602
	__le32 opts1;
	__le32 opts2;
	__le64 addr;
L
Linus Torvalds 已提交
603 604 605
};

struct RxDesc {
606 607 608
	__le32 opts1;
	__le32 opts2;
	__le64 addr;
L
Linus Torvalds 已提交
609 610 611 612 613 614 615
};

struct ring_info {
	struct sk_buff	*skb;
	u32		len;
};

616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631
struct rtl8169_counters {
	__le64	tx_packets;
	__le64	rx_packets;
	__le64	tx_errors;
	__le32	rx_errors;
	__le16	rx_missed;
	__le16	align_errors;
	__le32	tx_one_collision;
	__le32	tx_multi_collision;
	__le64	rx_unicast;
	__le64	rx_broadcast;
	__le32	rx_multicast;
	__le16	tx_aborted;
	__le16	tx_underun;
};

632 633 634 635 636 637 638
struct rtl8169_tc_offsets {
	bool	inited;
	__le64	tx_errors;
	__le32	tx_multi_collision;
	__le16	tx_aborted;
};

639
enum rtl_flag {
640
	RTL_FLAG_TASK_ENABLED = 0,
641 642 643 644
	RTL_FLAG_TASK_RESET_PENDING,
	RTL_FLAG_MAX
};

J
Junchang Wang 已提交
645 646 647 648 649 650
struct rtl8169_stats {
	u64			packets;
	u64			bytes;
	struct u64_stats_sync	syncp;
};

L
Linus Torvalds 已提交
651 652
struct rtl8169_private {
	void __iomem *mmio_addr;	/* memory map physical address */
F
Francois Romieu 已提交
653
	struct pci_dev *pci_dev;
D
David Howells 已提交
654
	struct net_device *dev;
655
	struct phy_device *phydev;
656
	struct napi_struct napi;
657
	u32 msg_enable;
658
	enum mac_version mac_version;
L
Linus Torvalds 已提交
659 660 661
	u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
	u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
	u32 dirty_tx;
J
Junchang Wang 已提交
662 663
	struct rtl8169_stats rx_stats;
	struct rtl8169_stats tx_stats;
L
Linus Torvalds 已提交
664 665 666 667
	struct TxDesc *TxDescArray;	/* 256-aligned Tx descriptor ring */
	struct RxDesc *RxDescArray;	/* 256-aligned Rx descriptor ring */
	dma_addr_t TxPhyAddr;
	dma_addr_t RxPhyAddr;
668
	struct page *Rx_databuff[NUM_RX_DESC];	/* Rx data buffers */
L
Linus Torvalds 已提交
669 670
	struct ring_info tx_skb[NUM_TX_DESC];	/* Tx data buffers */
	u16 cp_cmd;
671
	u32 irq_mask;
672
	struct clk *clk;
673

674
	struct {
675 676
		DECLARE_BITMAP(flags, RTL_FLAG_MAX);
		struct mutex mutex;
677 678 679
		struct work_struct work;
	} wk;

680
	unsigned irq_enabled:1;
681
	unsigned supports_gmii:1;
682
	unsigned aspm_manageable:1;
683 684
	dma_addr_t counters_phys_addr;
	struct rtl8169_counters *counters;
685
	struct rtl8169_tc_offsets tc_offset;
686
	u32 saved_wolopts;
687
	int eee_adv;
688

689
	const char *fw_name;
690
	struct rtl_fw *rtl_fw;
H
Hayes Wang 已提交
691 692

	u32 ocp_base;
L
Linus Torvalds 已提交
693 694
};

695
typedef void (*rtl_generic_fct)(struct rtl8169_private *tp);
696 697
typedef void (*rtl_phy_cfg_fct)(struct rtl8169_private *tp,
				struct phy_device *phydev);
698

699
MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
L
Linus Torvalds 已提交
700
MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
701 702
module_param_named(debug, debug.msg_enable, int, 0);
MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
703
MODULE_SOFTDEP("pre: realtek");
L
Linus Torvalds 已提交
704
MODULE_LICENSE("GPL");
705 706
MODULE_FIRMWARE(FIRMWARE_8168D_1);
MODULE_FIRMWARE(FIRMWARE_8168D_2);
H
hayeswang 已提交
707 708
MODULE_FIRMWARE(FIRMWARE_8168E_1);
MODULE_FIRMWARE(FIRMWARE_8168E_2);
709
MODULE_FIRMWARE(FIRMWARE_8168E_3);
710
MODULE_FIRMWARE(FIRMWARE_8105E_1);
711 712
MODULE_FIRMWARE(FIRMWARE_8168F_1);
MODULE_FIRMWARE(FIRMWARE_8168F_2);
713
MODULE_FIRMWARE(FIRMWARE_8402_1);
714
MODULE_FIRMWARE(FIRMWARE_8411_1);
H
hayeswang 已提交
715
MODULE_FIRMWARE(FIRMWARE_8411_2);
H
Hayes Wang 已提交
716
MODULE_FIRMWARE(FIRMWARE_8106E_1);
H
hayeswang 已提交
717
MODULE_FIRMWARE(FIRMWARE_8106E_2);
718
MODULE_FIRMWARE(FIRMWARE_8168G_2);
H
hayeswang 已提交
719
MODULE_FIRMWARE(FIRMWARE_8168G_3);
720 721
MODULE_FIRMWARE(FIRMWARE_8168H_1);
MODULE_FIRMWARE(FIRMWARE_8168H_2);
722
MODULE_FIRMWARE(FIRMWARE_8168FP_3);
723 724
MODULE_FIRMWARE(FIRMWARE_8107E_1);
MODULE_FIRMWARE(FIRMWARE_8107E_2);
725
MODULE_FIRMWARE(FIRMWARE_8125A_3);
L
Linus Torvalds 已提交
726

H
Heiner Kallweit 已提交
727 728 729 730 731
static inline struct device *tp_to_dev(struct rtl8169_private *tp)
{
	return &tp->pci_dev->dev;
}

732 733 734 735 736 737 738 739 740 741
static void rtl_lock_work(struct rtl8169_private *tp)
{
	mutex_lock(&tp->wk.mutex);
}

static void rtl_unlock_work(struct rtl8169_private *tp)
{
	mutex_unlock(&tp->wk.mutex);
}

742 743 744 745 746 747 748 749 750 751
static void rtl_lock_config_regs(struct rtl8169_private *tp)
{
	RTL_W8(tp, Cfg9346, Cfg9346_Lock);
}

static void rtl_unlock_config_regs(struct rtl8169_private *tp)
{
	RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
}

H
Heiner Kallweit 已提交
752 753 754 755 756
static bool rtl_is_8125(struct rtl8169_private *tp)
{
	return tp->mac_version >= RTL_GIGA_MAC_VER_60;
}

757 758 759
static bool rtl_is_8168evl_up(struct rtl8169_private *tp)
{
	return tp->mac_version >= RTL_GIGA_MAC_VER_34 &&
760
	       tp->mac_version != RTL_GIGA_MAC_VER_39 &&
H
Heiner Kallweit 已提交
761
	       tp->mac_version <= RTL_GIGA_MAC_VER_52;
762 763
}

764 765 766 767 768 769 770
static bool rtl_supports_eee(struct rtl8169_private *tp)
{
	return tp->mac_version >= RTL_GIGA_MAC_VER_34 &&
	       tp->mac_version != RTL_GIGA_MAC_VER_37 &&
	       tp->mac_version != RTL_GIGA_MAC_VER_39;
}

771 772 773 774 775 776 777 778
static void rtl_read_mac_from_reg(struct rtl8169_private *tp, u8 *mac, int reg)
{
	int i;

	for (i = 0; i < ETH_ALEN; i++)
		mac[i] = RTL_R8(tp, reg + i);
}

779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797
struct rtl_cond {
	bool (*check)(struct rtl8169_private *);
	const char *msg;
};

static void rtl_udelay(unsigned int d)
{
	udelay(d);
}

static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
			  void (*delay)(unsigned int), unsigned int d, int n,
			  bool high)
{
	int i;

	for (i = 0; i < n; i++) {
		if (c->check(tp) == high)
			return true;
H
Heiner Kallweit 已提交
798
		delay(d);
799
	}
F
Francois Romieu 已提交
800 801
	netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
		  c->msg, !high, n, d);
802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842
	return false;
}

static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
				      const struct rtl_cond *c,
				      unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
}

static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
				     const struct rtl_cond *c,
				     unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
}

static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
				      const struct rtl_cond *c,
				      unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, msleep, d, n, true);
}

static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
				     const struct rtl_cond *c,
				     unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, msleep, d, n, false);
}

#define DECLARE_RTL_COND(name)				\
static bool name ## _check(struct rtl8169_private *);	\
							\
static const struct rtl_cond name = {			\
	.check	= name ## _check,			\
	.msg	= #name					\
};							\
							\
static bool name ## _check(struct rtl8169_private *tp)

H
Hayes Wang 已提交
843 844 845 846 847 848 849 850 851 852 853
static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
{
	if (reg & 0xffff0001) {
		netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
		return true;
	}
	return false;
}

DECLARE_RTL_COND(rtl_ocp_gphy_cond)
{
854
	return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
H
Hayes Wang 已提交
855 856 857 858 859 860 861
}

static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return;

862
	RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
H
Hayes Wang 已提交
863 864 865 866

	rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
}

867
static int r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
H
Hayes Wang 已提交
868 869 870 871
{
	if (rtl_ocp_reg_failure(tp, reg))
		return 0;

872
	RTL_W32(tp, GPHY_OCP, reg << 15);
H
Hayes Wang 已提交
873 874

	return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
875
		(RTL_R32(tp, GPHY_OCP) & 0xffff) : -ETIMEDOUT;
H
Hayes Wang 已提交
876 877 878 879 880 881 882
}

static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return;

883
	RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
H
Hayes Wang 已提交
884 885 886 887 888 889 890
}

static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return 0;

891
	RTL_W32(tp, OCPDR, reg << 15);
H
Hayes Wang 已提交
892

893
	return RTL_R32(tp, OCPDR);
H
Hayes Wang 已提交
894 895
}

896 897 898 899 900 901 902 903
static void r8168_mac_ocp_modify(struct rtl8169_private *tp, u32 reg, u16 mask,
				 u16 set)
{
	u16 data = r8168_mac_ocp_read(tp, reg);

	r8168_mac_ocp_write(tp, reg, (data & ~mask) | set);
}

H
Hayes Wang 已提交
904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920
#define OCP_STD_PHY_BASE	0xa400

static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
{
	if (reg == 0x1f) {
		tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
		return;
	}

	if (tp->ocp_base != OCP_STD_PHY_BASE)
		reg -= 0x10;

	r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
}

static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
{
921 922 923
	if (reg == 0x1f)
		return tp->ocp_base == OCP_STD_PHY_BASE ? 0 : tp->ocp_base >> 4;

H
Hayes Wang 已提交
924 925 926 927 928 929
	if (tp->ocp_base != OCP_STD_PHY_BASE)
		reg -= 0x10;

	return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
}

930 931 932 933 934 935 936 937 938 939 940 941 942 943 944
static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
{
	if (reg == 0x1f) {
		tp->ocp_base = value << 4;
		return;
	}

	r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
}

static int mac_mcu_read(struct rtl8169_private *tp, int reg)
{
	return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
}

945 946
DECLARE_RTL_COND(rtl_phyar_cond)
{
947
	return RTL_R32(tp, PHYAR) & 0x80000000;
948 949
}

950
static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
L
Linus Torvalds 已提交
951
{
952
	RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
L
Linus Torvalds 已提交
953

954
	rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
955
	/*
956 957
	 * According to hardware specs a 20us delay is required after write
	 * complete indication, but before sending next command.
958
	 */
959
	udelay(20);
L
Linus Torvalds 已提交
960 961
}

962
static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
L
Linus Torvalds 已提交
963
{
964
	int value;
L
Linus Torvalds 已提交
965

966
	RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
L
Linus Torvalds 已提交
967

968
	value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
969
		RTL_R32(tp, PHYAR) & 0xffff : -ETIMEDOUT;
970

971 972 973 974 975 976
	/*
	 * According to hardware specs a 20us delay is required after read
	 * complete indication, but before sending next command.
	 */
	udelay(20);

L
Linus Torvalds 已提交
977 978 979
	return value;
}

C
Chun-Hao Lin 已提交
980 981
DECLARE_RTL_COND(rtl_ocpar_cond)
{
982
	return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
C
Chun-Hao Lin 已提交
983 984
}

985
static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
986
{
987 988 989
	RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
	RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
	RTL_W32(tp, EPHY_RXER_NUM, 0);
990

991
	rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
992 993
}

994
static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
995
{
996 997
	r8168dp_1_mdio_access(tp, reg,
			      OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
998 999
}

1000
static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
1001
{
1002
	r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
1003 1004

	mdelay(1);
1005 1006
	RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
	RTL_W32(tp, EPHY_RXER_NUM, 0);
1007

1008
	return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
1009
		RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : -ETIMEDOUT;
1010 1011
}

F
françois romieu 已提交
1012 1013
#define R8168DP_1_MDIO_ACCESS_BIT	0x00020000

1014
static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
F
françois romieu 已提交
1015
{
1016
	RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
F
françois romieu 已提交
1017 1018
}

1019
static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
F
françois romieu 已提交
1020
{
1021
	RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
F
françois romieu 已提交
1022 1023
}

1024
static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
F
françois romieu 已提交
1025
{
1026
	r8168dp_2_mdio_start(tp);
F
françois romieu 已提交
1027

1028
	r8169_mdio_write(tp, reg, value);
F
françois romieu 已提交
1029

1030
	r8168dp_2_mdio_stop(tp);
F
françois romieu 已提交
1031 1032
}

1033
static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
F
françois romieu 已提交
1034 1035 1036
{
	int value;

1037 1038 1039 1040
	/* Work around issue with chip reporting wrong PHY ID */
	if (reg == MII_PHYSID2)
		return 0xc912;

1041
	r8168dp_2_mdio_start(tp);
F
françois romieu 已提交
1042

1043
	value = r8169_mdio_read(tp, reg);
F
françois romieu 已提交
1044

1045
	r8168dp_2_mdio_stop(tp);
F
françois romieu 已提交
1046 1047 1048 1049

	return value;
}

1050
static void rtl_writephy(struct rtl8169_private *tp, int location, int val)
1051
{
H
Heiner Kallweit 已提交
1052 1053 1054 1055 1056 1057 1058 1059
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
		r8168dp_1_mdio_write(tp, location, val);
		break;
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		r8168dp_2_mdio_write(tp, location, val);
		break;
H
Heiner Kallweit 已提交
1060
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_61:
H
Heiner Kallweit 已提交
1061 1062 1063 1064 1065 1066
		r8168g_mdio_write(tp, location, val);
		break;
	default:
		r8169_mdio_write(tp, location, val);
		break;
	}
1067 1068
}

1069 1070
static int rtl_readphy(struct rtl8169_private *tp, int location)
{
H
Heiner Kallweit 已提交
1071 1072 1073 1074 1075 1076
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
		return r8168dp_1_mdio_read(tp, location);
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		return r8168dp_2_mdio_read(tp, location);
H
Heiner Kallweit 已提交
1077
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_61:
H
Heiner Kallweit 已提交
1078 1079 1080 1081
		return r8168g_mdio_read(tp, location);
	default:
		return r8169_mdio_read(tp, location);
	}
1082 1083
}

1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094
static void r8168d_modify_extpage(struct phy_device *phydev, int extpage,
				  int reg, u16 mask, u16 val)
{
	int oldpage = phy_select_page(phydev, 0x0007);

	__phy_write(phydev, 0x1e, extpage);
	__phy_modify(phydev, reg, mask, val);

	phy_restore_page(phydev, oldpage, 0);
}

1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105
static void r8168d_phy_param(struct phy_device *phydev, u16 parm,
			     u16 mask, u16 val)
{
	int oldpage = phy_select_page(phydev, 0x0005);

	__phy_write(phydev, 0x05, parm);
	__phy_modify(phydev, 0x06, mask, val);

	phy_restore_page(phydev, oldpage, 0);
}

1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116
static void r8168g_phy_param(struct phy_device *phydev, u16 parm,
			     u16 mask, u16 val)
{
	int oldpage = phy_select_page(phydev, 0x0a43);

	__phy_write(phydev, 0x13, parm);
	__phy_modify(phydev, 0x14, mask, val);

	phy_restore_page(phydev, oldpage, 0);
}

1117 1118
DECLARE_RTL_COND(rtl_ephyar_cond)
{
1119
	return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
1120 1121
}

1122
static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
1123
{
1124
	RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
1125 1126
		(reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);

1127 1128 1129
	rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);

	udelay(10);
1130 1131
}

1132
static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
1133
{
1134
	RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1135

1136
	return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
1137
		RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
1138 1139
}

C
Chun-Hao Lin 已提交
1140 1141
DECLARE_RTL_COND(rtl_eriar_cond)
{
1142
	return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
C
Chun-Hao Lin 已提交
1143 1144
}

1145 1146
static void _rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
			   u32 val, int type)
H
Hayes Wang 已提交
1147 1148
{
	BUG_ON((addr & 3) || (mask == 0));
1149 1150
	RTL_W32(tp, ERIDR, val);
	RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
H
Hayes Wang 已提交
1151

1152
	rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
H
Hayes Wang 已提交
1153 1154
}

1155 1156 1157 1158 1159 1160 1161
static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
			  u32 val)
{
	_rtl_eri_write(tp, addr, mask, val, ERIAR_EXGMAC);
}

static u32 _rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
H
Hayes Wang 已提交
1162
{
1163
	RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
H
Hayes Wang 已提交
1164

1165
	return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
1166
		RTL_R32(tp, ERIDR) : ~0;
H
Hayes Wang 已提交
1167 1168
}

1169 1170 1171 1172 1173
static u32 rtl_eri_read(struct rtl8169_private *tp, int addr)
{
	return _rtl_eri_read(tp, addr, ERIAR_EXGMAC);
}

1174
static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
1175
			 u32 m)
H
Hayes Wang 已提交
1176 1177 1178
{
	u32 val;

1179 1180
	val = rtl_eri_read(tp, addr);
	rtl_eri_write(tp, addr, mask, (val & ~m) | p);
H
Hayes Wang 已提交
1181 1182
}

1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194
static void rtl_eri_set_bits(struct rtl8169_private *tp, int addr, u32 mask,
			     u32 p)
{
	rtl_w0w1_eri(tp, addr, mask, p, 0);
}

static void rtl_eri_clear_bits(struct rtl8169_private *tp, int addr, u32 mask,
			       u32 m)
{
	rtl_w0w1_eri(tp, addr, mask, 0, m);
}

C
Chun-Hao Lin 已提交
1195 1196
static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
{
1197
	RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
C
Chun-Hao Lin 已提交
1198
	return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
1199
		RTL_R32(tp, OCPDR) : ~0;
C
Chun-Hao Lin 已提交
1200 1201 1202 1203
}

static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
{
1204
	return _rtl_eri_read(tp, reg, ERIAR_OOB);
C
Chun-Hao Lin 已提交
1205 1206 1207 1208 1209
}

static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
			      u32 data)
{
1210 1211
	RTL_W32(tp, OCPDR, data);
	RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
C
Chun-Hao Lin 已提交
1212 1213 1214 1215 1216 1217
	rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
}

static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
			      u32 data)
{
1218 1219
	_rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
		       data, ERIAR_OOB);
C
Chun-Hao Lin 已提交
1220 1221
}

H
Heiner Kallweit 已提交
1222
static void r8168dp_oob_notify(struct rtl8169_private *tp, u8 cmd)
1223
{
1224
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd);
1225

H
Heiner Kallweit 已提交
1226
	r8168dp_ocp_write(tp, 0x1, 0x30, 0x00000001);
1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237
}

#define OOB_CMD_RESET		0x00
#define OOB_CMD_DRIVER_START	0x05
#define OOB_CMD_DRIVER_STOP	0x06

static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
{
	return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
}

H
Heiner Kallweit 已提交
1238
DECLARE_RTL_COND(rtl_dp_ocp_read_cond)
1239 1240 1241 1242 1243
{
	u16 reg;

	reg = rtl8168_get_ocp_reg(tp);

H
Heiner Kallweit 已提交
1244
	return r8168dp_ocp_read(tp, 0x0f, reg) & 0x00000800;
1245 1246
}

C
Chun-Hao Lin 已提交
1247
DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1248
{
H
Heiner Kallweit 已提交
1249
	return r8168ep_ocp_read(tp, 0x0f, 0x124) & 0x00000001;
C
Chun-Hao Lin 已提交
1250 1251 1252 1253
}

DECLARE_RTL_COND(rtl_ocp_tx_cond)
{
1254
	return RTL_R8(tp, IBISR0) & 0x20;
C
Chun-Hao Lin 已提交
1255
}
1256

C
Chun-Hao Lin 已提交
1257 1258
static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
{
1259
	RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
1260
	rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
1261 1262
	RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
	RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
C
Chun-Hao Lin 已提交
1263 1264
}

C
Chun-Hao Lin 已提交
1265 1266
static void rtl8168dp_driver_start(struct rtl8169_private *tp)
{
H
Heiner Kallweit 已提交
1267 1268
	r8168dp_oob_notify(tp, OOB_CMD_DRIVER_START);
	rtl_msleep_loop_wait_high(tp, &rtl_dp_ocp_read_cond, 10, 10);
1269 1270
}

C
Chun-Hao Lin 已提交
1271
static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1272
{
H
Heiner Kallweit 已提交
1273 1274 1275
	r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
	r8168ep_ocp_write(tp, 0x01, 0x30,
			  r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01);
C
Chun-Hao Lin 已提交
1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286
	rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
}

static void rtl8168_driver_start(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl8168dp_driver_start(tp);
		break;
H
Heiner Kallweit 已提交
1287
	case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_52:
C
Chun-Hao Lin 已提交
1288 1289 1290 1291 1292 1293 1294
		rtl8168ep_driver_start(tp);
		break;
	default:
		BUG();
		break;
	}
}
1295

C
Chun-Hao Lin 已提交
1296 1297
static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
{
H
Heiner Kallweit 已提交
1298 1299
	r8168dp_oob_notify(tp, OOB_CMD_DRIVER_STOP);
	rtl_msleep_loop_wait_low(tp, &rtl_dp_ocp_read_cond, 10, 10);
1300 1301
}

C
Chun-Hao Lin 已提交
1302 1303
static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
{
C
Chun-Hao Lin 已提交
1304
	rtl8168ep_stop_cmac(tp);
H
Heiner Kallweit 已提交
1305 1306 1307
	r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
	r8168ep_ocp_write(tp, 0x01, 0x30,
			  r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01);
C
Chun-Hao Lin 已提交
1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318
	rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
}

static void rtl8168_driver_stop(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl8168dp_driver_stop(tp);
		break;
H
Heiner Kallweit 已提交
1319
	case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_52:
C
Chun-Hao Lin 已提交
1320 1321 1322 1323 1324 1325 1326 1327
		rtl8168ep_driver_stop(tp);
		break;
	default:
		BUG();
		break;
	}
}

1328
static bool r8168dp_check_dash(struct rtl8169_private *tp)
1329 1330 1331
{
	u16 reg = rtl8168_get_ocp_reg(tp);

H
Heiner Kallweit 已提交
1332
	return !!(r8168dp_ocp_read(tp, 0x0f, reg) & 0x00008000);
1333 1334
}

1335
static bool r8168ep_check_dash(struct rtl8169_private *tp)
C
Chun-Hao Lin 已提交
1336
{
H
Heiner Kallweit 已提交
1337
	return !!(r8168ep_ocp_read(tp, 0x0f, 0x128) & 0x00000001);
C
Chun-Hao Lin 已提交
1338 1339
}

1340
static bool r8168_check_dash(struct rtl8169_private *tp)
C
Chun-Hao Lin 已提交
1341 1342 1343 1344 1345 1346
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		return r8168dp_check_dash(tp);
H
Heiner Kallweit 已提交
1347
	case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_52:
C
Chun-Hao Lin 已提交
1348 1349
		return r8168ep_check_dash(tp);
	default:
1350
		return false;
C
Chun-Hao Lin 已提交
1351 1352 1353
	}
}

1354 1355 1356 1357 1358 1359
static void rtl_reset_packet_filter(struct rtl8169_private *tp)
{
	rtl_eri_clear_bits(tp, 0xdc, ERIAR_MASK_0001, BIT(0));
	rtl_eri_set_bits(tp, 0xdc, ERIAR_MASK_0001, BIT(0));
}

1360 1361
DECLARE_RTL_COND(rtl_efusear_cond)
{
1362
	return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
1363 1364
}

1365
static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
1366
{
1367
	RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
1368

1369
	return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
1370
		RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
1371 1372
}

1373 1374
static u32 rtl_get_events(struct rtl8169_private *tp)
{
H
Heiner Kallweit 已提交
1375 1376 1377 1378
	if (rtl_is_8125(tp))
		return RTL_R32(tp, IntrStatus_8125);
	else
		return RTL_R16(tp, IntrStatus);
1379 1380 1381
}

static void rtl_ack_events(struct rtl8169_private *tp, u32 bits)
F
Francois Romieu 已提交
1382
{
H
Heiner Kallweit 已提交
1383 1384 1385 1386
	if (rtl_is_8125(tp))
		RTL_W32(tp, IntrStatus_8125, bits);
	else
		RTL_W16(tp, IntrStatus, bits);
F
Francois Romieu 已提交
1387 1388 1389 1390
}

static void rtl_irq_disable(struct rtl8169_private *tp)
{
H
Heiner Kallweit 已提交
1391 1392 1393 1394
	if (rtl_is_8125(tp))
		RTL_W32(tp, IntrMask_8125, 0);
	else
		RTL_W16(tp, IntrMask, 0);
1395
	tp->irq_enabled = 0;
1396 1397
}

1398 1399 1400 1401
#define RTL_EVENT_NAPI_RX	(RxOK | RxErr)
#define RTL_EVENT_NAPI_TX	(TxOK | TxErr)
#define RTL_EVENT_NAPI		(RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)

1402
static void rtl_irq_enable(struct rtl8169_private *tp)
1403
{
1404
	tp->irq_enabled = 1;
H
Heiner Kallweit 已提交
1405 1406 1407 1408
	if (rtl_is_8125(tp))
		RTL_W32(tp, IntrMask_8125, tp->irq_mask);
	else
		RTL_W16(tp, IntrMask, tp->irq_mask);
1409 1410
}

F
françois romieu 已提交
1411
static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1412
{
F
Francois Romieu 已提交
1413
	rtl_irq_disable(tp);
1414
	rtl_ack_events(tp, 0xffffffff);
1415
	/* PCI commit */
1416
	RTL_R8(tp, ChipCmd);
L
Linus Torvalds 已提交
1417 1418
}

H
Hayes Wang 已提交
1419 1420 1421
static void rtl_link_chg_patch(struct rtl8169_private *tp)
{
	struct net_device *dev = tp->dev;
1422
	struct phy_device *phydev = tp->phydev;
H
Hayes Wang 已提交
1423 1424 1425 1426

	if (!netif_running(dev))
		return;

1427 1428
	if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_38) {
1429
		if (phydev->speed == SPEED_1000) {
1430 1431
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
1432
		} else if (phydev->speed == SPEED_100) {
1433 1434
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
H
Hayes Wang 已提交
1435
		} else {
1436 1437
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f);
H
Hayes Wang 已提交
1438
		}
1439
		rtl_reset_packet_filter(tp);
1440 1441
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_36) {
1442
		if (phydev->speed == SPEED_1000) {
1443 1444
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
1445
		} else {
1446 1447
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f);
1448
		}
1449
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
1450
		if (phydev->speed == SPEED_10) {
1451 1452
			rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060a);
1453
		} else {
1454
			rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000);
1455
		}
H
Hayes Wang 已提交
1456 1457 1458
	}
}

1459 1460 1461
#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)

static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
F
Francois Romieu 已提交
1462 1463
{
	struct rtl8169_private *tp = netdev_priv(dev);
1464

1465
	rtl_lock_work(tp);
1466
	wol->supported = WAKE_ANY;
1467
	wol->wolopts = tp->saved_wolopts;
1468
	rtl_unlock_work(tp);
1469 1470 1471 1472
}

static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
{
1473
	static const struct {
F
Francois Romieu 已提交
1474 1475 1476 1477 1478 1479 1480 1481
		u32 opt;
		u16 reg;
		u8  mask;
	} cfg[] = {
		{ WAKE_PHY,   Config3, LinkUp },
		{ WAKE_UCAST, Config5, UWF },
		{ WAKE_BCAST, Config5, BWF },
		{ WAKE_MCAST, Config5, MWF },
1482 1483
		{ WAKE_ANY,   Config5, LanWake },
		{ WAKE_MAGIC, Config3, MagicPacket }
F
Francois Romieu 已提交
1484
	};
H
Heiner Kallweit 已提交
1485
	unsigned int i, tmp = ARRAY_SIZE(cfg);
1486
	u8 options;
F
Francois Romieu 已提交
1487

1488
	rtl_unlock_config_regs(tp);
F
Francois Romieu 已提交
1489

1490
	if (rtl_is_8168evl_up(tp)) {
H
Heiner Kallweit 已提交
1491
		tmp--;
1492
		if (wolopts & WAKE_MAGIC)
1493 1494
			rtl_eri_set_bits(tp, 0x0dc, ERIAR_MASK_0100,
					 MagicPacket_v2);
1495
		else
1496 1497
			rtl_eri_clear_bits(tp, 0x0dc, ERIAR_MASK_0100,
					   MagicPacket_v2);
H
Heiner Kallweit 已提交
1498 1499 1500 1501 1502 1503
	} else if (rtl_is_8125(tp)) {
		tmp--;
		if (wolopts & WAKE_MAGIC)
			r8168_mac_ocp_modify(tp, 0xc0b6, 0, BIT(0));
		else
			r8168_mac_ocp_modify(tp, 0xc0b6, BIT(0), 0);
1504 1505 1506
	}

	for (i = 0; i < tmp; i++) {
1507
		options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
1508
		if (wolopts & cfg[i].opt)
F
Francois Romieu 已提交
1509
			options |= cfg[i].mask;
1510
		RTL_W8(tp, cfg[i].reg, options);
F
Francois Romieu 已提交
1511 1512
	}

1513
	switch (tp->mac_version) {
1514
	case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
1515
		options = RTL_R8(tp, Config1) & ~PMEnable;
1516 1517
		if (wolopts)
			options |= PMEnable;
1518
		RTL_W8(tp, Config1, options);
1519
		break;
1520 1521
	case RTL_GIGA_MAC_VER_34:
	case RTL_GIGA_MAC_VER_37:
H
Heiner Kallweit 已提交
1522
	case RTL_GIGA_MAC_VER_39 ... RTL_GIGA_MAC_VER_52:
1523
		options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
1524 1525
		if (wolopts)
			options |= PME_SIGNAL;
1526
		RTL_W8(tp, Config2, options);
1527
		break;
1528 1529
	default:
		break;
1530 1531
	}

1532
	rtl_lock_config_regs(tp);
1533 1534

	device_set_wakeup_enable(tp_to_dev(tp), wolopts);
1535
	tp->dev->wol_enabled = wolopts ? 1 : 0;
1536 1537 1538 1539 1540
}

static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
Heiner Kallweit 已提交
1541
	struct device *d = tp_to_dev(tp);
1542

1543 1544 1545
	if (wol->wolopts & ~WAKE_ANY)
		return -EINVAL;

1546
	pm_runtime_get_noresume(d);
1547

1548
	rtl_lock_work(tp);
F
Francois Romieu 已提交
1549

1550
	tp->saved_wolopts = wol->wolopts;
1551

1552
	if (pm_runtime_active(d))
1553
		__rtl8169_set_wol(tp, tp->saved_wolopts);
1554 1555

	rtl_unlock_work(tp);
F
Francois Romieu 已提交
1556

1557 1558
	pm_runtime_put_noidle(d);

F
Francois Romieu 已提交
1559 1560 1561
	return 0;
}

L
Linus Torvalds 已提交
1562 1563 1564 1565
static void rtl8169_get_drvinfo(struct net_device *dev,
				struct ethtool_drvinfo *info)
{
	struct rtl8169_private *tp = netdev_priv(dev);
1566
	struct rtl_fw *rtl_fw = tp->rtl_fw;
L
Linus Torvalds 已提交
1567

1568 1569
	strlcpy(info->driver, MODULENAME, sizeof(info->driver));
	strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
1570
	BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
1571
	if (rtl_fw)
1572 1573
		strlcpy(info->fw_version, rtl_fw->version,
			sizeof(info->fw_version));
L
Linus Torvalds 已提交
1574 1575 1576 1577 1578 1579 1580
}

static int rtl8169_get_regs_len(struct net_device *dev)
{
	return R8169_REGS_SIZE;
}

1581 1582
static netdev_features_t rtl8169_fix_features(struct net_device *dev,
	netdev_features_t features)
L
Linus Torvalds 已提交
1583
{
F
Francois Romieu 已提交
1584 1585
	struct rtl8169_private *tp = netdev_priv(dev);

F
Francois Romieu 已提交
1586
	if (dev->mtu > TD_MSS_MAX)
1587
		features &= ~NETIF_F_ALL_TSO;
L
Linus Torvalds 已提交
1588

F
Francois Romieu 已提交
1589
	if (dev->mtu > JUMBO_1K &&
1590
	    tp->mac_version > RTL_GIGA_MAC_VER_06)
1591
		features &= ~(NETIF_F_CSUM_MASK | NETIF_F_ALL_TSO);
F
Francois Romieu 已提交
1592

1593
	return features;
L
Linus Torvalds 已提交
1594 1595
}

1596 1597
static int rtl8169_set_features(struct net_device *dev,
				netdev_features_t features)
L
Linus Torvalds 已提交
1598 1599
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
hayeswang 已提交
1600
	u32 rx_config;
L
Linus Torvalds 已提交
1601

1602 1603
	rtl_lock_work(tp);

1604
	rx_config = RTL_R32(tp, RxConfig);
H
hayeswang 已提交
1605 1606 1607 1608
	if (features & NETIF_F_RXALL)
		rx_config |= (AcceptErr | AcceptRunt);
	else
		rx_config &= ~(AcceptErr | AcceptRunt);
L
Linus Torvalds 已提交
1609

H
Heiner Kallweit 已提交
1610 1611 1612 1613 1614 1615 1616
	if (rtl_is_8125(tp)) {
		if (features & NETIF_F_HW_VLAN_CTAG_RX)
			rx_config |= RX_VLAN_8125;
		else
			rx_config &= ~RX_VLAN_8125;
	}

1617
	RTL_W32(tp, RxConfig, rx_config);
1618

H
hayeswang 已提交
1619 1620 1621 1622
	if (features & NETIF_F_RXCSUM)
		tp->cp_cmd |= RxChkSum;
	else
		tp->cp_cmd &= ~RxChkSum;
B
Ben Greear 已提交
1623

H
Heiner Kallweit 已提交
1624 1625 1626 1627 1628 1629
	if (!rtl_is_8125(tp)) {
		if (features & NETIF_F_HW_VLAN_CTAG_RX)
			tp->cp_cmd |= RxVlan;
		else
			tp->cp_cmd &= ~RxVlan;
	}
H
hayeswang 已提交
1630

1631 1632
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
	RTL_R16(tp, CPlusCmd);
L
Linus Torvalds 已提交
1633

1634
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
1635 1636 1637 1638

	return 0;
}

1639
static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
L
Linus Torvalds 已提交
1640
{
1641
	return (skb_vlan_tag_present(skb)) ?
1642
		TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
L
Linus Torvalds 已提交
1643 1644
}

1645
static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
L
Linus Torvalds 已提交
1646 1647 1648
{
	u32 opts2 = le32_to_cpu(desc->opts2);

1649
	if (opts2 & RxVlanTag)
1650
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
L
Linus Torvalds 已提交
1651 1652 1653 1654 1655
}

static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
			     void *p)
{
1656
	struct rtl8169_private *tp = netdev_priv(dev);
P
Peter Wu 已提交
1657 1658 1659
	u32 __iomem *data = tp->mmio_addr;
	u32 *dw = p;
	int i;
L
Linus Torvalds 已提交
1660

1661
	rtl_lock_work(tp);
P
Peter Wu 已提交
1662 1663
	for (i = 0; i < R8169_REGS_SIZE; i += 4)
		memcpy_fromio(dw++, data++, 4);
1664
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
1665 1666
}

1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680
static u32 rtl8169_get_msglevel(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	return tp->msg_enable;
}

static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	tp->msg_enable = value;
}

1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696
static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
	"tx_packets",
	"rx_packets",
	"tx_errors",
	"rx_errors",
	"rx_missed",
	"align_errors",
	"tx_single_collisions",
	"tx_multi_collisions",
	"unicast",
	"broadcast",
	"multicast",
	"tx_aborted",
	"tx_underrun",
};

1697
static int rtl8169_get_sset_count(struct net_device *dev, int sset)
1698
{
1699 1700 1701 1702 1703 1704
	switch (sset) {
	case ETH_SS_STATS:
		return ARRAY_SIZE(rtl8169_gstrings);
	default:
		return -EOPNOTSUPP;
	}
1705 1706
}

1707
DECLARE_RTL_COND(rtl_counters_cond)
1708
{
1709
	return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
1710 1711
}

1712
static bool rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
1713
{
1714 1715
	dma_addr_t paddr = tp->counters_phys_addr;
	u32 cmd;
1716

1717 1718
	RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
	RTL_R32(tp, CounterAddrHigh);
1719
	cmd = (u64)paddr & DMA_BIT_MASK(32);
1720 1721
	RTL_W32(tp, CounterAddrLow, cmd);
	RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
1722

1723
	return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
1724 1725
}

1726
static bool rtl8169_reset_counters(struct rtl8169_private *tp)
1727 1728 1729 1730 1731 1732 1733 1734
{
	/*
	 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
	 * tally counters.
	 */
	if (tp->mac_version < RTL_GIGA_MAC_VER_19)
		return true;

1735
	return rtl8169_do_counters(tp, CounterReset);
1736 1737
}

1738
static bool rtl8169_update_counters(struct rtl8169_private *tp)
1739
{
1740 1741
	u8 val = RTL_R8(tp, ChipCmd);

1742 1743
	/*
	 * Some chips are unable to dump tally counters when the receiver
1744
	 * is disabled. If 0xff chip may be in a PCI power-save state.
1745
	 */
1746
	if (!(val & CmdRxEnb) || val == 0xff)
1747
		return true;
1748

1749
	return rtl8169_do_counters(tp, CounterDump);
1750 1751
}

1752
static bool rtl8169_init_counter_offsets(struct rtl8169_private *tp)
1753
{
1754
	struct rtl8169_counters *counters = tp->counters;
1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775
	bool ret = false;

	/*
	 * rtl8169_init_counter_offsets is called from rtl_open.  On chip
	 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
	 * reset by a power cycle, while the counter values collected by the
	 * driver are reset at every driver unload/load cycle.
	 *
	 * To make sure the HW values returned by @get_stats64 match the SW
	 * values, we collect the initial values at first open(*) and use them
	 * as offsets to normalize the values returned by @get_stats64.
	 *
	 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
	 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
	 * set at open time by rtl_hw_start.
	 */

	if (tp->tc_offset.inited)
		return true;

	/* If both, reset and update fail, propagate to caller. */
1776
	if (rtl8169_reset_counters(tp))
1777 1778
		ret = true;

1779
	if (rtl8169_update_counters(tp))
1780 1781
		ret = true;

1782 1783 1784
	tp->tc_offset.tx_errors = counters->tx_errors;
	tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
	tp->tc_offset.tx_aborted = counters->tx_aborted;
1785 1786 1787
	tp->tc_offset.inited = true;

	return ret;
1788 1789
}

1790 1791 1792 1793
static void rtl8169_get_ethtool_stats(struct net_device *dev,
				      struct ethtool_stats *stats, u64 *data)
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
Heiner Kallweit 已提交
1794
	struct device *d = tp_to_dev(tp);
1795
	struct rtl8169_counters *counters = tp->counters;
1796 1797 1798

	ASSERT_RTNL();

1799 1800 1801
	pm_runtime_get_noresume(d);

	if (pm_runtime_active(d))
1802
		rtl8169_update_counters(tp);
1803 1804

	pm_runtime_put_noidle(d);
1805

1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818
	data[0] = le64_to_cpu(counters->tx_packets);
	data[1] = le64_to_cpu(counters->rx_packets);
	data[2] = le64_to_cpu(counters->tx_errors);
	data[3] = le32_to_cpu(counters->rx_errors);
	data[4] = le16_to_cpu(counters->rx_missed);
	data[5] = le16_to_cpu(counters->align_errors);
	data[6] = le32_to_cpu(counters->tx_one_collision);
	data[7] = le32_to_cpu(counters->tx_multi_collision);
	data[8] = le64_to_cpu(counters->rx_unicast);
	data[9] = le64_to_cpu(counters->rx_broadcast);
	data[10] = le32_to_cpu(counters->rx_multicast);
	data[11] = le16_to_cpu(counters->tx_aborted);
	data[12] = le16_to_cpu(counters->tx_underun);
1819 1820
}

1821 1822 1823 1824 1825 1826 1827 1828 1829
static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
{
	switch(stringset) {
	case ETH_SS_STATS:
		memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
		break;
	}
}

1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899
/*
 * Interrupt coalescing
 *
 * > 1 - the availability of the IntrMitigate (0xe2) register through the
 * >     8169, 8168 and 810x line of chipsets
 *
 * 8169, 8168, and 8136(810x) serial chipsets support it.
 *
 * > 2 - the Tx timer unit at gigabit speed
 *
 * The unit of the timer depends on both the speed and the setting of CPlusCmd
 * (0xe0) bit 1 and bit 0.
 *
 * For 8169
 * bit[1:0] \ speed        1000M           100M            10M
 * 0 0                     320ns           2.56us          40.96us
 * 0 1                     2.56us          20.48us         327.7us
 * 1 0                     5.12us          40.96us         655.4us
 * 1 1                     10.24us         81.92us         1.31ms
 *
 * For the other
 * bit[1:0] \ speed        1000M           100M            10M
 * 0 0                     5us             2.56us          40.96us
 * 0 1                     40us            20.48us         327.7us
 * 1 0                     80us            40.96us         655.4us
 * 1 1                     160us           81.92us         1.31ms
 */

/* rx/tx scale factors for one particular CPlusCmd[0:1] value */
struct rtl_coalesce_scale {
	/* Rx / Tx */
	u32 nsecs[2];
};

/* rx/tx scale factors for all CPlusCmd[0:1] cases */
struct rtl_coalesce_info {
	u32 speed;
	struct rtl_coalesce_scale scalev[4];	/* each CPlusCmd[0:1] case */
};

/* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
#define rxtx_x1822(r, t) {		\
	{{(r),		(t)}},		\
	{{(r)*8,	(t)*8}},	\
	{{(r)*8*2,	(t)*8*2}},	\
	{{(r)*8*2*2,	(t)*8*2*2}},	\
}
static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
	/* speed	delays:     rx00   tx00	*/
	{ SPEED_10,	rxtx_x1822(40960, 40960)	},
	{ SPEED_100,	rxtx_x1822( 2560,  2560)	},
	{ SPEED_1000,	rxtx_x1822(  320,   320)	},
	{ 0 },
};

static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
	/* speed	delays:     rx00   tx00	*/
	{ SPEED_10,	rxtx_x1822(40960, 40960)	},
	{ SPEED_100,	rxtx_x1822( 2560,  2560)	},
	{ SPEED_1000,	rxtx_x1822( 5000,  5000)	},
	{ 0 },
};
#undef rxtx_x1822

/* get rx/tx scale vector corresponding to current speed */
static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	const struct rtl_coalesce_info *ci;

1900 1901 1902 1903
	if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
		ci = rtl_coalesce_info_8169;
	else
		ci = rtl_coalesce_info_8168_8136;
1904

1905 1906
	for (; ci->speed; ci++) {
		if (tp->phydev->speed == ci->speed)
1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927
			return ci;
	}

	return ERR_PTR(-ELNRNG);
}

static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	const struct rtl_coalesce_info *ci;
	const struct rtl_coalesce_scale *scale;
	struct {
		u32 *max_frames;
		u32 *usecs;
	} coal_settings [] = {
		{ &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
		{ &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
	}, *p = coal_settings;
	int i;
	u16 w;

H
Heiner Kallweit 已提交
1928 1929 1930
	if (rtl_is_8125(tp))
		return -EOPNOTSUPP;

1931 1932 1933 1934 1935 1936 1937
	memset(ec, 0, sizeof(*ec));

	/* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
	ci = rtl_coalesce_info(dev);
	if (IS_ERR(ci))
		return PTR_ERR(ci);

1938
	scale = &ci->scalev[tp->cp_cmd & INTT_MASK];
1939 1940

	/* read IntrMitigate and adjust according to scale */
1941
	for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998
		*p->max_frames = (w & RTL_COALESCE_MASK) << 2;
		w >>= RTL_COALESCE_SHIFT;
		*p->usecs = w & RTL_COALESCE_MASK;
	}

	for (i = 0; i < 2; i++) {
		p = coal_settings + i;
		*p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;

		/*
		 * ethtool_coalesce says it is illegal to set both usecs and
		 * max_frames to 0.
		 */
		if (!*p->usecs && !*p->max_frames)
			*p->max_frames = 1;
	}

	return 0;
}

/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
			struct net_device *dev, u32 nsec, u16 *cp01)
{
	const struct rtl_coalesce_info *ci;
	u16 i;

	ci = rtl_coalesce_info(dev);
	if (IS_ERR(ci))
		return ERR_CAST(ci);

	for (i = 0; i < 4; i++) {
		u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
					ci->scalev[i].nsecs[1]);
		if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
			*cp01 = i;
			return &ci->scalev[i];
		}
	}

	return ERR_PTR(-EINVAL);
}

static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	const struct rtl_coalesce_scale *scale;
	struct {
		u32 frames;
		u32 usecs;
	} coal_settings [] = {
		{ ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
		{ ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
	}, *p = coal_settings;
	u16 w = 0, cp01;
	int i;

H
Heiner Kallweit 已提交
1999 2000 2001
	if (rtl_is_8125(tp))
		return -EOPNOTSUPP;

2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037
	scale = rtl_coalesce_choose_scale(dev,
			max(p[0].usecs, p[1].usecs) * 1000, &cp01);
	if (IS_ERR(scale))
		return PTR_ERR(scale);

	for (i = 0; i < 2; i++, p++) {
		u32 units;

		/*
		 * accept max_frames=1 we returned in rtl_get_coalesce.
		 * accept it not only when usecs=0 because of e.g. the following scenario:
		 *
		 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
		 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
		 * - then user does `ethtool -C eth0 rx-usecs 100`
		 *
		 * since ethtool sends to kernel whole ethtool_coalesce
		 * settings, if we do not handle rx_usecs=!0, rx_frames=1
		 * we'll reject it below in `frames % 4 != 0`.
		 */
		if (p->frames == 1) {
			p->frames = 0;
		}

		units = p->usecs * 1000 / scale->nsecs[i];
		if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
			return -EINVAL;

		w <<= RTL_COALESCE_SHIFT;
		w |= units;
		w <<= RTL_COALESCE_SHIFT;
		w |= p->frames >> 2;
	}

	rtl_lock_work(tp);

2038
	RTL_W16(tp, IntrMitigate, swab16(w));
2039

2040
	tp->cp_cmd = (tp->cp_cmd & ~INTT_MASK) | cp01;
2041 2042
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
	RTL_R16(tp, CPlusCmd);
2043 2044 2045 2046 2047 2048

	rtl_unlock_work(tp);

	return 0;
}

2049 2050 2051 2052 2053 2054
static int rtl8169_get_eee(struct net_device *dev, struct ethtool_eee *data)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct device *d = tp_to_dev(tp);
	int ret;

2055 2056 2057
	if (!rtl_supports_eee(tp))
		return -EOPNOTSUPP;

2058 2059 2060 2061
	pm_runtime_get_noresume(d);

	if (!pm_runtime_active(d)) {
		ret = -EOPNOTSUPP;
2062 2063
	} else {
		ret = phy_ethtool_get_eee(tp->phydev, data);
2064 2065 2066
	}

	pm_runtime_put_noidle(d);
2067 2068

	return ret;
2069 2070 2071 2072 2073 2074
}

static int rtl8169_set_eee(struct net_device *dev, struct ethtool_eee *data)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct device *d = tp_to_dev(tp);
2075 2076 2077 2078
	int ret;

	if (!rtl_supports_eee(tp))
		return -EOPNOTSUPP;
2079 2080 2081

	pm_runtime_get_noresume(d);

2082
	if (!pm_runtime_active(d)) {
2083 2084 2085 2086 2087 2088 2089 2090 2091 2092
		ret = -EOPNOTSUPP;
		goto out;
	}

	if (dev->phydev->autoneg == AUTONEG_DISABLE ||
	    dev->phydev->duplex != DUPLEX_FULL) {
		ret = -EPROTONOSUPPORT;
		goto out;
	}

2093
	ret = phy_ethtool_set_eee(tp->phydev, data);
2094 2095 2096 2097

	if (!ret)
		tp->eee_adv = phy_read_mmd(dev->phydev, MDIO_MMD_AN,
					   MDIO_AN_EEE_ADV);
2098 2099
out:
	pm_runtime_put_noidle(d);
2100
	return ret;
2101 2102
}

2103
static const struct ethtool_ops rtl8169_ethtool_ops = {
L
Linus Torvalds 已提交
2104 2105 2106
	.get_drvinfo		= rtl8169_get_drvinfo,
	.get_regs_len		= rtl8169_get_regs_len,
	.get_link		= ethtool_op_get_link,
2107 2108
	.get_coalesce		= rtl_get_coalesce,
	.set_coalesce		= rtl_set_coalesce,
2109 2110
	.get_msglevel		= rtl8169_get_msglevel,
	.set_msglevel		= rtl8169_set_msglevel,
L
Linus Torvalds 已提交
2111
	.get_regs		= rtl8169_get_regs,
F
Francois Romieu 已提交
2112 2113
	.get_wol		= rtl8169_get_wol,
	.set_wol		= rtl8169_set_wol,
2114
	.get_strings		= rtl8169_get_strings,
2115
	.get_sset_count		= rtl8169_get_sset_count,
2116
	.get_ethtool_stats	= rtl8169_get_ethtool_stats,
2117
	.get_ts_info		= ethtool_op_get_ts_info,
2118
	.nway_reset		= phy_ethtool_nway_reset,
2119 2120
	.get_eee		= rtl8169_get_eee,
	.set_eee		= rtl8169_set_eee,
2121 2122
	.get_link_ksettings	= phy_ethtool_get_link_ksettings,
	.set_link_ksettings	= phy_ethtool_set_link_ksettings,
L
Linus Torvalds 已提交
2123 2124
};

2125 2126
static void rtl_enable_eee(struct rtl8169_private *tp)
{
2127
	struct phy_device *phydev = tp->phydev;
2128 2129 2130 2131 2132 2133 2134
	int adv;

	/* respect EEE advertisement the user may have set */
	if (tp->eee_adv >= 0)
		adv = tp->eee_adv;
	else
		adv = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_PCS_EEE_ABLE);
2135

2136 2137
	if (adv >= 0)
		phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV, adv);
2138 2139
}

2140
static void rtl8169_get_mac_version(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
2141
{
2142 2143 2144 2145 2146
	/*
	 * The driver currently handles the 8168Bf and the 8168Be identically
	 * but they can be identified more specifically through the test below
	 * if needed:
	 *
2147
	 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
F
Francois Romieu 已提交
2148 2149 2150
	 *
	 * Same thing for the 8101Eb and the 8101Ec:
	 *
2151
	 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
2152
	 */
2153
	static const struct rtl_mac_info {
2154 2155 2156
		u16 mask;
		u16 val;
		u16 mac_version;
L
Linus Torvalds 已提交
2157
	} mac_info[] = {
H
Heiner Kallweit 已提交
2158 2159 2160 2161
		/* 8125 family. */
		{ 0x7cf, 0x608,	RTL_GIGA_MAC_VER_60 },
		{ 0x7c8, 0x608,	RTL_GIGA_MAC_VER_61 },

H
Heiner Kallweit 已提交
2162 2163 2164
		/* RTL8117 */
		{ 0x7cf, 0x54a,	RTL_GIGA_MAC_VER_52 },

C
Chun-Hao Lin 已提交
2165
		/* 8168EP family. */
2166 2167 2168
		{ 0x7cf, 0x502,	RTL_GIGA_MAC_VER_51 },
		{ 0x7cf, 0x501,	RTL_GIGA_MAC_VER_50 },
		{ 0x7cf, 0x500,	RTL_GIGA_MAC_VER_49 },
C
Chun-Hao Lin 已提交
2169

2170
		/* 8168H family. */
2171 2172
		{ 0x7cf, 0x541,	RTL_GIGA_MAC_VER_46 },
		{ 0x7cf, 0x540,	RTL_GIGA_MAC_VER_45 },
2173

H
Hayes Wang 已提交
2174
		/* 8168G family. */
2175 2176 2177 2178
		{ 0x7cf, 0x5c8,	RTL_GIGA_MAC_VER_44 },
		{ 0x7cf, 0x509,	RTL_GIGA_MAC_VER_42 },
		{ 0x7cf, 0x4c1,	RTL_GIGA_MAC_VER_41 },
		{ 0x7cf, 0x4c0,	RTL_GIGA_MAC_VER_40 },
H
Hayes Wang 已提交
2179

2180
		/* 8168F family. */
2181 2182 2183
		{ 0x7c8, 0x488,	RTL_GIGA_MAC_VER_38 },
		{ 0x7cf, 0x481,	RTL_GIGA_MAC_VER_36 },
		{ 0x7cf, 0x480,	RTL_GIGA_MAC_VER_35 },
2184

H
hayeswang 已提交
2185
		/* 8168E family. */
2186 2187 2188
		{ 0x7c8, 0x2c8,	RTL_GIGA_MAC_VER_34 },
		{ 0x7cf, 0x2c1,	RTL_GIGA_MAC_VER_32 },
		{ 0x7c8, 0x2c0,	RTL_GIGA_MAC_VER_33 },
H
hayeswang 已提交
2189

F
Francois Romieu 已提交
2190
		/* 8168D family. */
2191 2192
		{ 0x7cf, 0x281,	RTL_GIGA_MAC_VER_25 },
		{ 0x7c8, 0x280,	RTL_GIGA_MAC_VER_26 },
F
Francois Romieu 已提交
2193

F
françois romieu 已提交
2194
		/* 8168DP family. */
2195 2196 2197
		{ 0x7cf, 0x288,	RTL_GIGA_MAC_VER_27 },
		{ 0x7cf, 0x28a,	RTL_GIGA_MAC_VER_28 },
		{ 0x7cf, 0x28b,	RTL_GIGA_MAC_VER_31 },
F
françois romieu 已提交
2198

2199
		/* 8168C family. */
2200 2201 2202 2203 2204 2205 2206
		{ 0x7cf, 0x3c9,	RTL_GIGA_MAC_VER_23 },
		{ 0x7cf, 0x3c8,	RTL_GIGA_MAC_VER_18 },
		{ 0x7c8, 0x3c8,	RTL_GIGA_MAC_VER_24 },
		{ 0x7cf, 0x3c0,	RTL_GIGA_MAC_VER_19 },
		{ 0x7cf, 0x3c2,	RTL_GIGA_MAC_VER_20 },
		{ 0x7cf, 0x3c3,	RTL_GIGA_MAC_VER_21 },
		{ 0x7c8, 0x3c0,	RTL_GIGA_MAC_VER_22 },
F
Francois Romieu 已提交
2207 2208

		/* 8168B family. */
2209 2210 2211
		{ 0x7cf, 0x380,	RTL_GIGA_MAC_VER_12 },
		{ 0x7c8, 0x380,	RTL_GIGA_MAC_VER_17 },
		{ 0x7c8, 0x300,	RTL_GIGA_MAC_VER_11 },
F
Francois Romieu 已提交
2212 2213

		/* 8101 family. */
2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227
		{ 0x7c8, 0x448,	RTL_GIGA_MAC_VER_39 },
		{ 0x7c8, 0x440,	RTL_GIGA_MAC_VER_37 },
		{ 0x7cf, 0x409,	RTL_GIGA_MAC_VER_29 },
		{ 0x7c8, 0x408,	RTL_GIGA_MAC_VER_30 },
		{ 0x7cf, 0x349,	RTL_GIGA_MAC_VER_08 },
		{ 0x7cf, 0x249,	RTL_GIGA_MAC_VER_08 },
		{ 0x7cf, 0x348,	RTL_GIGA_MAC_VER_07 },
		{ 0x7cf, 0x248,	RTL_GIGA_MAC_VER_07 },
		{ 0x7cf, 0x340,	RTL_GIGA_MAC_VER_13 },
		{ 0x7cf, 0x343,	RTL_GIGA_MAC_VER_10 },
		{ 0x7cf, 0x342,	RTL_GIGA_MAC_VER_16 },
		{ 0x7c8, 0x348,	RTL_GIGA_MAC_VER_09 },
		{ 0x7c8, 0x248,	RTL_GIGA_MAC_VER_09 },
		{ 0x7c8, 0x340,	RTL_GIGA_MAC_VER_16 },
F
Francois Romieu 已提交
2228
		/* FIXME: where did these entries come from ? -- FR */
2229 2230
		{ 0xfc8, 0x388,	RTL_GIGA_MAC_VER_15 },
		{ 0xfc8, 0x308,	RTL_GIGA_MAC_VER_14 },
F
Francois Romieu 已提交
2231 2232

		/* 8110 family. */
2233 2234 2235 2236 2237
		{ 0xfc8, 0x980,	RTL_GIGA_MAC_VER_06 },
		{ 0xfc8, 0x180,	RTL_GIGA_MAC_VER_05 },
		{ 0xfc8, 0x100,	RTL_GIGA_MAC_VER_04 },
		{ 0xfc8, 0x040,	RTL_GIGA_MAC_VER_03 },
		{ 0xfc8, 0x008,	RTL_GIGA_MAC_VER_02 },
F
Francois Romieu 已提交
2238

2239
		/* Catch-all */
2240
		{ 0x000, 0x000,	RTL_GIGA_MAC_NONE   }
2241 2242
	};
	const struct rtl_mac_info *p = mac_info;
2243
	u16 reg = RTL_R32(tp, TxConfig) >> 20;
L
Linus Torvalds 已提交
2244

F
Francois Romieu 已提交
2245
	while ((reg & p->mask) != p->val)
L
Linus Torvalds 已提交
2246 2247
		p++;
	tp->mac_version = p->mac_version;
2248 2249

	if (tp->mac_version == RTL_GIGA_MAC_NONE) {
2250
		dev_err(tp_to_dev(tp), "unknown chip XID %03x\n", reg & 0xfcf);
2251 2252 2253 2254 2255 2256 2257
	} else if (!tp->supports_gmii) {
		if (tp->mac_version == RTL_GIGA_MAC_VER_42)
			tp->mac_version = RTL_GIGA_MAC_VER_43;
		else if (tp->mac_version == RTL_GIGA_MAC_VER_45)
			tp->mac_version = RTL_GIGA_MAC_VER_47;
		else if (tp->mac_version == RTL_GIGA_MAC_VER_46)
			tp->mac_version = RTL_GIGA_MAC_VER_48;
2258
	}
L
Linus Torvalds 已提交
2259 2260
}

F
Francois Romieu 已提交
2261 2262 2263 2264 2265
struct phy_reg {
	u16 reg;
	u16 val;
};

2266
static void __rtl_writephy_batch(struct phy_device *phydev,
2267
				 const struct phy_reg *regs, int len)
F
Francois Romieu 已提交
2268
{
2269 2270
	phy_lock_mdio_bus(phydev);

F
Francois Romieu 已提交
2271
	while (len-- > 0) {
2272
		__phy_write(phydev, regs->reg, regs->val);
F
Francois Romieu 已提交
2273 2274
		regs++;
	}
2275 2276

	phy_unlock_mdio_bus(phydev);
F
Francois Romieu 已提交
2277 2278
}

2279
#define rtl_writephy_batch(p, a) __rtl_writephy_batch(p, a, ARRAY_SIZE(a))
2280

2281 2282
static void rtl_release_firmware(struct rtl8169_private *tp)
{
2283
	if (tp->rtl_fw) {
2284
		rtl_fw_release_firmware(tp->rtl_fw);
2285
		kfree(tp->rtl_fw);
2286
		tp->rtl_fw = NULL;
2287
	}
2288 2289
}

2290
static void rtl_apply_firmware(struct rtl8169_private *tp)
2291
{
2292
	/* TODO: release firmware if rtl_fw_write_firmware signals failure. */
2293
	if (tp->rtl_fw)
2294
		rtl_fw_write_firmware(tp, tp->rtl_fw);
2295 2296
}

2297 2298
static void rtl8168_config_eee_mac(struct rtl8169_private *tp)
{
2299 2300 2301 2302
	/* Adjust EEE LED frequency */
	if (tp->mac_version != RTL_GIGA_MAC_VER_38)
		RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);

2303
	rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_1111, 0x0003);
2304 2305
}

2306 2307 2308 2309 2310 2311
static void rtl8125_config_eee_mac(struct rtl8169_private *tp)
{
	r8168_mac_ocp_modify(tp, 0xe040, 0, BIT(1) | BIT(0));
	r8168_mac_ocp_modify(tp, 0xeb62, 0, BIT(2) | BIT(1));
}

2312
static void rtl8168f_config_eee_phy(struct phy_device *phydev)
2313
{
2314
	r8168d_modify_extpage(phydev, 0x0020, 0x15, 0, BIT(8));
2315
	r8168d_phy_param(phydev, 0x8b85, 0, BIT(13));
2316 2317
}

2318
static void rtl8168g_config_eee_phy(struct phy_device *phydev)
2319
{
2320
	phy_modify_paged(phydev, 0x0a43, 0x11, 0, BIT(4));
2321 2322
}

2323
static void rtl8168h_config_eee_phy(struct phy_device *phydev)
2324
{
2325
	rtl8168g_config_eee_phy(phydev);
2326 2327 2328 2329 2330

	phy_modify_paged(phydev, 0xa4a, 0x11, 0x0000, 0x0200);
	phy_modify_paged(phydev, 0xa42, 0x14, 0x0000, 0x0080);
}

2331
static void rtl8125_config_eee_phy(struct phy_device *phydev)
2332
{
2333
	rtl8168h_config_eee_phy(phydev);
2334 2335 2336 2337 2338

	phy_modify_paged(phydev, 0xa6d, 0x12, 0x0001, 0x0000);
	phy_modify_paged(phydev, 0xa6d, 0x14, 0x0010, 0x0000);
}

2339 2340
static void rtl8169s_hw_phy_config(struct rtl8169_private *tp,
				   struct phy_device *phydev)
L
Linus Torvalds 已提交
2341
{
2342
	static const struct phy_reg phy_reg_init[] = {
F
françois romieu 已提交
2343 2344 2345 2346 2347
		{ 0x1f, 0x0001 },
		{ 0x06, 0x006e },
		{ 0x08, 0x0708 },
		{ 0x15, 0x4000 },
		{ 0x18, 0x65c7 },
L
Linus Torvalds 已提交
2348

F
françois romieu 已提交
2349 2350 2351 2352 2353 2354 2355
		{ 0x1f, 0x0001 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x0000 },
L
Linus Torvalds 已提交
2356

F
françois romieu 已提交
2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402
		{ 0x03, 0xff41 },
		{ 0x02, 0xdf60 },
		{ 0x01, 0x0140 },
		{ 0x00, 0x0077 },
		{ 0x04, 0x7800 },
		{ 0x04, 0x7000 },

		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf0f9 },
		{ 0x04, 0x9800 },
		{ 0x04, 0x9000 },

		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xa000 },

		{ 0x03, 0xff41 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x0140 },
		{ 0x00, 0x00bb },
		{ 0x04, 0xb800 },
		{ 0x04, 0xb000 },

		{ 0x03, 0xdf41 },
		{ 0x02, 0xdc60 },
		{ 0x01, 0x6340 },
		{ 0x00, 0x007d },
		{ 0x04, 0xd800 },
		{ 0x04, 0xd000 },

		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x100a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0xf000 },

		{ 0x1f, 0x0000 },
		{ 0x0b, 0x0000 },
		{ 0x00, 0x9200 }
	};
L
Linus Torvalds 已提交
2403

2404
	rtl_writephy_batch(phydev, phy_reg_init);
L
Linus Torvalds 已提交
2405 2406
}

2407 2408
static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp,
				    struct phy_device *phydev)
2409
{
2410
	phy_write_paged(phydev, 0x0002, 0x01, 0x90d0);
2411 2412
}

2413 2414
static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp,
				     struct phy_device *phydev)
2415
{
2416
	static const struct phy_reg phy_reg_init[] = {
2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455
		{ 0x1f, 0x0001 },
		{ 0x04, 0x0000 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x9000 },
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0xa000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x10, 0xf41b },
		{ 0x14, 0xfb54 },
		{ 0x18, 0xf5c7 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
		{ 0x1f, 0x0000 }
	};

2456
	rtl_writephy_batch(phydev, phy_reg_init);
2457 2458
}

2459 2460
static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp,
				     struct phy_device *phydev)
2461
{
2462
	static const struct phy_reg phy_reg_init[] = {
2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509
		{ 0x1f, 0x0001 },
		{ 0x04, 0x0000 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x9000 },
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0xa000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x0b, 0x8480 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x18, 0x67c7 },
		{ 0x04, 0x2000 },
		{ 0x03, 0x002f },
		{ 0x02, 0x4360 },
		{ 0x01, 0x0109 },
		{ 0x00, 0x3022 },
		{ 0x04, 0x2800 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
		{ 0x1f, 0x0000 }
	};

2510
	rtl_writephy_batch(phydev, phy_reg_init);
2511 2512
}

2513 2514
static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp,
				    struct phy_device *phydev)
2515
{
2516
	rtl_writephy(tp, 0x1f, 0x0001);
H
Heiner Kallweit 已提交
2517
	phy_set_bits(phydev, 0x16, BIT(0));
2518 2519
	rtl_writephy(tp, 0x10, 0xf41b);
	rtl_writephy(tp, 0x1f, 0x0000);
2520 2521
}

2522 2523
static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp,
				     struct phy_device *phydev)
2524
{
2525
	phy_write_paged(phydev, 0x0001, 0x10, 0xf41b);
2526 2527
}

2528 2529
static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp,
				      struct phy_device *phydev)
F
Francois Romieu 已提交
2530
{
2531 2532
	phy_write(phydev, 0x1d, 0x0f00);
	phy_write_paged(phydev, 0x0002, 0x0c, 0x1ec8);
F
Francois Romieu 已提交
2533 2534
}

2535 2536
static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp,
				      struct phy_device *phydev)
F
Francois Romieu 已提交
2537
{
2538 2539 2540
	phy_set_bits(phydev, 0x14, BIT(5));
	phy_set_bits(phydev, 0x0d, BIT(5));
	phy_write_paged(phydev, 0x0001, 0x1d, 0x3d98);
F
Francois Romieu 已提交
2541 2542
}

2543 2544
static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp,
				     struct phy_device *phydev)
F
Francois Romieu 已提交
2545
{
2546
	static const struct phy_reg phy_reg_init[] = {
2547 2548
		{ 0x1f, 0x0001 },
		{ 0x12, 0x2300 },
F
Francois Romieu 已提交
2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559
		{ 0x1f, 0x0002 },
		{ 0x00, 0x88d4 },
		{ 0x01, 0x82b1 },
		{ 0x03, 0x7002 },
		{ 0x08, 0x9e30 },
		{ 0x09, 0x01f0 },
		{ 0x0a, 0x5500 },
		{ 0x0c, 0x00c8 },
		{ 0x1f, 0x0003 },
		{ 0x12, 0xc096 },
		{ 0x16, 0x000a },
2560 2561 2562 2563
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0000 },
		{ 0x09, 0x2000 },
		{ 0x09, 0x0000 }
F
Francois Romieu 已提交
2564 2565
	};

2566
	rtl_writephy_batch(phydev, phy_reg_init);
2567

H
Heiner Kallweit 已提交
2568 2569
	phy_set_bits(phydev, 0x14, BIT(5));
	phy_set_bits(phydev, 0x0d, BIT(5));
F
Francois Romieu 已提交
2570 2571
}

2572 2573
static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp,
				     struct phy_device *phydev)
2574
{
2575
	static const struct phy_reg phy_reg_init[] = {
2576
		{ 0x1f, 0x0001 },
2577
		{ 0x12, 0x2300 },
2578 2579 2580 2581 2582 2583 2584
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0x9000 },
		{ 0x1d, 0x3d98 },
2585 2586
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x7eb8 },
2587 2588 2589
		{ 0x06, 0x0761 },
		{ 0x1f, 0x0003 },
		{ 0x16, 0x0f0a },
2590 2591 2592
		{ 0x1f, 0x0000 }
	};

2593
	rtl_writephy_batch(phydev, phy_reg_init);
2594

H
Heiner Kallweit 已提交
2595 2596 2597
	phy_set_bits(phydev, 0x16, BIT(0));
	phy_set_bits(phydev, 0x14, BIT(5));
	phy_set_bits(phydev, 0x0d, BIT(5));
2598 2599
}

2600 2601
static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp,
				     struct phy_device *phydev)
F
Francois Romieu 已提交
2602
{
2603
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614
		{ 0x1f, 0x0001 },
		{ 0x12, 0x2300 },
		{ 0x1d, 0x3d98 },
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x7eb8 },
		{ 0x06, 0x5461 },
		{ 0x1f, 0x0003 },
		{ 0x16, 0x0f0a },
		{ 0x1f, 0x0000 }
	};

2615
	rtl_writephy_batch(phydev, phy_reg_init);
F
Francois Romieu 已提交
2616

H
Heiner Kallweit 已提交
2617 2618 2619
	phy_set_bits(phydev, 0x16, BIT(0));
	phy_set_bits(phydev, 0x14, BIT(5));
	phy_set_bits(phydev, 0x0d, BIT(5));
F
Francois Romieu 已提交
2620 2621
}

2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640
static const struct phy_reg rtl8168d_1_phy_reg_init_0[] = {
	/* Channel Estimation */
	{ 0x1f, 0x0001 },
	{ 0x06, 0x4064 },
	{ 0x07, 0x2863 },
	{ 0x08, 0x059c },
	{ 0x09, 0x26b4 },
	{ 0x0a, 0x6a19 },
	{ 0x0b, 0xdcc8 },
	{ 0x10, 0xf06d },
	{ 0x14, 0x7f68 },
	{ 0x18, 0x7fd9 },
	{ 0x1c, 0xf0ff },
	{ 0x1d, 0x3d9c },
	{ 0x1f, 0x0003 },
	{ 0x12, 0xf49f },
	{ 0x13, 0x070b },
	{ 0x1a, 0x05ad },
	{ 0x14, 0x94c0 },
2641

2642 2643 2644 2645 2646 2647 2648 2649 2650
	/*
	 * Tx Error Issue
	 * Enhance line driver power
	 */
	{ 0x1f, 0x0002 },
	{ 0x06, 0x5561 },
	{ 0x1f, 0x0005 },
	{ 0x05, 0x8332 },
	{ 0x06, 0x5561 },
2651

2652 2653 2654 2655 2656 2657
	/*
	 * Can not link to 1Gbps with bad cable
	 * Decrease SNR threshold form 21.07dB to 19.04dB
	 */
	{ 0x1f, 0x0001 },
	{ 0x17, 0x0cc0 },
2658

2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670
	{ 0x1f, 0x0000 },
	{ 0x0d, 0xf880 }
};

static const struct phy_reg rtl8168d_1_phy_reg_init_1[] = {
	{ 0x1f, 0x0002 },
	{ 0x05, 0x669a },
	{ 0x1f, 0x0005 },
	{ 0x05, 0x8330 },
	{ 0x06, 0x669a },
	{ 0x1f, 0x0002 }
};
2671

2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686
static void rtl8168d_apply_firmware_cond(struct rtl8169_private *tp, u16 val)
{
	u16 reg_val;

	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x001b);
	reg_val = rtl_readphy(tp, 0x06);
	rtl_writephy(tp, 0x1f, 0x0000);

	if (reg_val != val)
		netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
	else
		rtl_apply_firmware(tp);
}

2687 2688
static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp,
				     struct phy_device *phydev)
2689
{
2690
	rtl_writephy_batch(phydev, rtl8168d_1_phy_reg_init_0);
2691

2692 2693 2694 2695
	/*
	 * Rx Error Issue
	 * Fine Tune Switching regulator parameter
	 */
2696
	rtl_writephy(tp, 0x1f, 0x0002);
H
Heiner Kallweit 已提交
2697 2698
	phy_modify(phydev, 0x0b, 0x00ef, 0x0010);
	phy_modify(phydev, 0x0c, 0x5d00, 0xa200);
2699

2700
	if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
2701 2702
		int val;

2703
		rtl_writephy_batch(phydev, rtl8168d_1_phy_reg_init_1);
2704

2705
		val = rtl_readphy(tp, 0x0d);
2706 2707

		if ((val & 0x00ff) != 0x006c) {
2708
			static const u32 set[] = {
2709 2710 2711 2712 2713
				0x0065, 0x0066, 0x0067, 0x0068,
				0x0069, 0x006a, 0x006b, 0x006c
			};
			int i;

2714
			rtl_writephy(tp, 0x1f, 0x0002);
2715 2716 2717

			val &= 0xff00;
			for (i = 0; i < ARRAY_SIZE(set); i++)
2718
				rtl_writephy(tp, 0x0d, val | set[i]);
2719 2720
		}
	} else {
2721 2722
		phy_write_paged(phydev, 0x0002, 0x05, 0x6662);
		r8168d_phy_param(phydev, 0x8330, 0xffff, 0x6662);
2723 2724
	}

2725
	/* RSET couple improve */
2726
	rtl_writephy(tp, 0x1f, 0x0002);
H
Heiner Kallweit 已提交
2727 2728
	phy_set_bits(phydev, 0x0d, 0x0300);
	phy_set_bits(phydev, 0x0f, 0x0010);
2729

2730
	/* Fine tune PLL performance */
2731
	rtl_writephy(tp, 0x1f, 0x0002);
H
Heiner Kallweit 已提交
2732 2733
	phy_modify(phydev, 0x02, 0x0600, 0x0100);
	phy_clear_bits(phydev, 0x03, 0xe000);
2734
	rtl_writephy(tp, 0x1f, 0x0000);
2735 2736

	rtl8168d_apply_firmware_cond(tp, 0xbf00);
2737 2738
}

2739 2740
static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp,
				     struct phy_device *phydev)
2741
{
2742
	rtl_writephy_batch(phydev, rtl8168d_1_phy_reg_init_0);
F
Francois Romieu 已提交
2743

2744
	if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
2745 2746
		int val;

2747
		rtl_writephy_batch(phydev, rtl8168d_1_phy_reg_init_1);
2748

2749
		val = rtl_readphy(tp, 0x0d);
2750
		if ((val & 0x00ff) != 0x006c) {
J
Joe Perches 已提交
2751
			static const u32 set[] = {
2752 2753 2754 2755 2756
				0x0065, 0x0066, 0x0067, 0x0068,
				0x0069, 0x006a, 0x006b, 0x006c
			};
			int i;

2757
			rtl_writephy(tp, 0x1f, 0x0002);
2758 2759 2760

			val &= 0xff00;
			for (i = 0; i < ARRAY_SIZE(set); i++)
2761
				rtl_writephy(tp, 0x0d, val | set[i]);
2762 2763
		}
	} else {
2764 2765
		phy_write_paged(phydev, 0x0002, 0x05, 0x2642);
		r8168d_phy_param(phydev, 0x8330, 0xffff, 0x2642);
F
Francois Romieu 已提交
2766 2767
	}

2768
	/* Fine tune PLL performance */
2769
	rtl_writephy(tp, 0x1f, 0x0002);
H
Heiner Kallweit 已提交
2770 2771
	phy_modify(phydev, 0x02, 0x0600, 0x0100);
	phy_clear_bits(phydev, 0x03, 0xe000);
H
Heiner Kallweit 已提交
2772
	rtl_writephy(tp, 0x1f, 0x0000);
2773

2774
	/* Switching regulator Slew rate */
H
Heiner Kallweit 已提交
2775
	phy_modify_paged(phydev, 0x0002, 0x0f, 0x0000, 0x0017);
2776 2777

	rtl8168d_apply_firmware_cond(tp, 0xb300);
2778 2779
}

2780 2781
static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp,
				     struct phy_device *phydev)
2782
{
2783
	static const struct phy_reg phy_reg_init[] = {
2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833
		{ 0x1f, 0x0002 },
		{ 0x10, 0x0008 },
		{ 0x0d, 0x006c },

		{ 0x1f, 0x0000 },
		{ 0x0d, 0xf880 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },

		{ 0x1f, 0x0001 },
		{ 0x0b, 0xa4d8 },
		{ 0x09, 0x281c },
		{ 0x07, 0x2883 },
		{ 0x0a, 0x6b35 },
		{ 0x1d, 0x3da4 },
		{ 0x1c, 0xeffd },
		{ 0x14, 0x7f52 },
		{ 0x18, 0x7fc6 },
		{ 0x08, 0x0601 },
		{ 0x06, 0x4063 },
		{ 0x10, 0xf074 },
		{ 0x1f, 0x0003 },
		{ 0x13, 0x0789 },
		{ 0x12, 0xf4bd },
		{ 0x1a, 0x04fd },
		{ 0x14, 0x84b0 },
		{ 0x1f, 0x0000 },
		{ 0x00, 0x9200 },

		{ 0x1f, 0x0005 },
		{ 0x01, 0x0340 },
		{ 0x1f, 0x0001 },
		{ 0x04, 0x4000 },
		{ 0x03, 0x1d21 },
		{ 0x02, 0x0c32 },
		{ 0x01, 0x0200 },
		{ 0x00, 0x5554 },
		{ 0x04, 0x4800 },
		{ 0x04, 0x4000 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0xf000 },
		{ 0x1f, 0x0000 },
	};

2834
	rtl_writephy_batch(phydev, phy_reg_init);
2835
	r8168d_modify_extpage(phydev, 0x0023, 0x16, 0xffff, 0x0000);
F
Francois Romieu 已提交
2836 2837
}

2838 2839
static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp,
				     struct phy_device *phydev)
F
françois romieu 已提交
2840
{
2841 2842 2843
	phy_write_paged(phydev, 0x0001, 0x17, 0x0cc0);
	r8168d_modify_extpage(phydev, 0x002d, 0x18, 0xffff, 0x0040);
	phy_set_bits(phydev, 0x0d, BIT(5));
F
françois romieu 已提交
2844 2845
}

2846 2847
static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp,
				     struct phy_device *phydev)
H
hayeswang 已提交
2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859
{
	static const struct phy_reg phy_reg_init[] = {
		/* Channel estimation fine tune */
		{ 0x1f, 0x0001 },
		{ 0x0b, 0x6c20 },
		{ 0x07, 0x2872 },
		{ 0x1c, 0xefff },
		{ 0x1f, 0x0003 },
		{ 0x14, 0x6420 },
		{ 0x1f, 0x0000 },
	};

F
Francois Romieu 已提交
2860 2861
	rtl_apply_firmware(tp);

2862 2863 2864
	/* Enable Delay cap */
	r8168d_phy_param(phydev, 0x8b80, 0xffff, 0xc896);

2865
	rtl_writephy_batch(phydev, phy_reg_init);
H
hayeswang 已提交
2866

2867 2868 2869 2870 2871
	/* Update PFM & 10M TX idle timer */
	r8168d_modify_extpage(phydev, 0x002f, 0x15, 0xffff, 0x1919);

	r8168d_modify_extpage(phydev, 0x00ac, 0x18, 0xffff, 0x0006);

H
hayeswang 已提交
2872
	/* DCO enable for 10M IDLE Power */
2873
	r8168d_modify_extpage(phydev, 0x0023, 0x17, 0x0000, 0x0006);
H
hayeswang 已提交
2874 2875

	/* For impedance matching */
2876
	phy_modify_paged(phydev, 0x0002, 0x08, 0x7f00, 0x8000);
H
hayeswang 已提交
2877 2878

	/* PHY auto speed down */
2879 2880
	r8168d_modify_extpage(phydev, 0x002d, 0x18, 0x0000, 0x0050);
	phy_set_bits(phydev, 0x14, BIT(15));
H
hayeswang 已提交
2881

2882 2883
	r8168d_phy_param(phydev, 0x8b86, 0x0000, 0x0001);
	r8168d_phy_param(phydev, 0x8b85, 0x2000, 0x0000);
H
hayeswang 已提交
2884

2885 2886
	r8168d_modify_extpage(phydev, 0x0020, 0x15, 0x1100, 0x0000);
	phy_write_paged(phydev, 0x0006, 0x00, 0x5a00);
2887 2888

	phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV, 0x0000);
H
hayeswang 已提交
2889 2890
}

2891 2892 2893 2894 2895 2896 2897 2898
static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
{
	const u16 w[] = {
		addr[0] | (addr[1] << 8),
		addr[2] | (addr[3] << 8),
		addr[4] | (addr[5] << 8)
	};

2899 2900 2901 2902
	rtl_eri_write(tp, 0xe0, ERIAR_MASK_1111, w[0] | (w[1] << 16));
	rtl_eri_write(tp, 0xe4, ERIAR_MASK_1111, w[2]);
	rtl_eri_write(tp, 0xf0, ERIAR_MASK_1111, w[0] << 16);
	rtl_eri_write(tp, 0xf4, ERIAR_MASK_1111, w[1] | (w[2] << 16));
2903 2904
}

2905 2906
static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp,
				     struct phy_device *phydev)
H
Hayes Wang 已提交
2907 2908 2909
{
	rtl_apply_firmware(tp);

2910 2911 2912 2913 2914
	/* Enable Delay cap */
	r8168d_modify_extpage(phydev, 0x00ac, 0x18, 0xffff, 0x0006);

	/* Channel estimation fine tune */
	phy_write_paged(phydev, 0x0003, 0x09, 0xa20f);
H
Hayes Wang 已提交
2915

2916 2917 2918 2919 2920
	/* Green Setting */
	r8168d_phy_param(phydev, 0x8b5b, 0xffff, 0x9222);
	r8168d_phy_param(phydev, 0x8b6d, 0xffff, 0x8000);
	r8168d_phy_param(phydev, 0x8b76, 0xffff, 0x8000);

H
Hayes Wang 已提交
2921 2922 2923
	/* For 4-corner performance improve */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b80);
H
Heiner Kallweit 已提交
2924
	phy_set_bits(phydev, 0x17, 0x0006);
H
Hayes Wang 已提交
2925 2926 2927
	rtl_writephy(tp, 0x1f, 0x0000);

	/* PHY auto speed down */
2928 2929
	r8168d_modify_extpage(phydev, 0x002d, 0x18, 0x0000, 0x0010);
	phy_set_bits(phydev, 0x14, BIT(15));
H
Hayes Wang 已提交
2930 2931

	/* improve 10M EEE waveform */
2932
	r8168d_phy_param(phydev, 0x8b86, 0x0000, 0x0001);
H
Hayes Wang 已提交
2933 2934

	/* Improve 2-pair detection performance */
2935
	r8168d_phy_param(phydev, 0x8b85, 0x0000, 0x4000);
H
Hayes Wang 已提交
2936

2937
	rtl8168f_config_eee_phy(phydev);
H
Hayes Wang 已提交
2938 2939 2940

	/* Green feature */
	rtl_writephy(tp, 0x1f, 0x0003);
H
Heiner Kallweit 已提交
2941 2942
	phy_set_bits(phydev, 0x19, BIT(0));
	phy_set_bits(phydev, 0x10, BIT(10));
2943
	rtl_writephy(tp, 0x1f, 0x0000);
H
Heiner Kallweit 已提交
2944
	phy_modify_paged(phydev, 0x0005, 0x01, 0, BIT(8));
H
Hayes Wang 已提交
2945 2946
}

2947 2948
static void rtl8168f_hw_phy_config(struct rtl8169_private *tp,
				   struct phy_device *phydev)
2949 2950
{
	/* For 4-corner performance improve */
2951
	r8168d_phy_param(phydev, 0x8b80, 0x0000, 0x0006);
2952 2953

	/* PHY auto speed down */
2954 2955
	r8168d_modify_extpage(phydev, 0x002d, 0x18, 0x0000, 0x0010);
	phy_set_bits(phydev, 0x14, BIT(15));
2956 2957

	/* Improve 10M EEE waveform */
2958
	r8168d_phy_param(phydev, 0x8b86, 0x0000, 0x0001);
2959

2960
	rtl8168f_config_eee_phy(phydev);
2961 2962
}

2963 2964
static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp,
				     struct phy_device *phydev)
2965
{
2966
	rtl_apply_firmware(tp);
2967

2968 2969
	/* Channel estimation fine tune */
	phy_write_paged(phydev, 0x0003, 0x09, 0xa20f);
2970

2971 2972 2973 2974 2975
	/* Modify green table for giga & fnet */
	r8168d_phy_param(phydev, 0x8b55, 0xffff, 0x0000);
	r8168d_phy_param(phydev, 0x8b5e, 0xffff, 0x0000);
	r8168d_phy_param(phydev, 0x8b67, 0xffff, 0x0000);
	r8168d_phy_param(phydev, 0x8b70, 0xffff, 0x0000);
2976 2977
	r8168d_modify_extpage(phydev, 0x0078, 0x17, 0xffff, 0x0000);
	r8168d_modify_extpage(phydev, 0x0078, 0x19, 0xffff, 0x00fb);
2978

2979 2980
	/* Modify green table for 10M */
	r8168d_phy_param(phydev, 0x8b79, 0xffff, 0xaa00);
2981

2982 2983
	/* Disable hiimpedance detection (RTCT) */
	phy_write_paged(phydev, 0x0003, 0x01, 0x328a);
2984

2985
	rtl8168f_hw_phy_config(tp, phydev);
2986 2987

	/* Improve 2-pair detection performance */
2988
	r8168d_phy_param(phydev, 0x8b85, 0x0000, 0x4000);
2989 2990
}

2991 2992
static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp,
				     struct phy_device *phydev)
2993 2994 2995
{
	rtl_apply_firmware(tp);

2996
	rtl8168f_hw_phy_config(tp, phydev);
2997 2998
}

2999 3000
static void rtl8411_hw_phy_config(struct rtl8169_private *tp,
				  struct phy_device *phydev)
3001 3002 3003
{
	rtl_apply_firmware(tp);

3004
	rtl8168f_hw_phy_config(tp, phydev);
3005 3006

	/* Improve 2-pair detection performance */
3007
	r8168d_phy_param(phydev, 0x8b85, 0x0000, 0x4000);
3008

3009 3010 3011 3012 3013 3014 3015 3016
	/* Channel estimation fine tune */
	phy_write_paged(phydev, 0x0003, 0x09, 0xa20f);

	/* Modify green table for giga & fnet */
	r8168d_phy_param(phydev, 0x8b55, 0xffff, 0x0000);
	r8168d_phy_param(phydev, 0x8b5e, 0xffff, 0x0000);
	r8168d_phy_param(phydev, 0x8b67, 0xffff, 0x0000);
	r8168d_phy_param(phydev, 0x8b70, 0xffff, 0x0000);
3017 3018
	r8168d_modify_extpage(phydev, 0x0078, 0x17, 0xffff, 0x0000);
	r8168d_modify_extpage(phydev, 0x0078, 0x19, 0xffff, 0x00aa);
3019 3020 3021 3022 3023 3024

	/* Modify green table for 10M */
	r8168d_phy_param(phydev, 0x8b79, 0xffff, 0xaa00);

	/* Disable hiimpedance detection (RTCT) */
	phy_write_paged(phydev, 0x0003, 0x01, 0x328a);
3025 3026

	/* Modify green table for giga */
3027 3028 3029 3030 3031 3032 3033
	r8168d_phy_param(phydev, 0x8b54, 0x0800, 0x0000);
	r8168d_phy_param(phydev, 0x8b5d, 0x0800, 0x0000);
	r8168d_phy_param(phydev, 0x8a7c, 0x0100, 0x0000);
	r8168d_phy_param(phydev, 0x8a7f, 0x0000, 0x0100);
	r8168d_phy_param(phydev, 0x8a82, 0x0100, 0x0000);
	r8168d_phy_param(phydev, 0x8a85, 0x0100, 0x0000);
	r8168d_phy_param(phydev, 0x8a88, 0x0100, 0x0000);
3034 3035

	/* uc same-seed solution */
3036
	r8168d_phy_param(phydev, 0x8b85, 0x0000, 0x8000);
3037 3038 3039

	/* Green feature */
	rtl_writephy(tp, 0x1f, 0x0003);
H
Heiner Kallweit 已提交
3040 3041
	phy_clear_bits(phydev, 0x19, BIT(0));
	phy_clear_bits(phydev, 0x10, BIT(10));
3042 3043 3044
	rtl_writephy(tp, 0x1f, 0x0000);
}

3045
static void rtl8168g_disable_aldps(struct phy_device *phydev)
3046
{
3047
	phy_modify_paged(phydev, 0x0a43, 0x10, BIT(2), 0);
3048 3049
}

3050
static void rtl8168g_phy_adjust_10m_aldps(struct phy_device *phydev)
3051
{
3052 3053
	phy_modify_paged(phydev, 0x0bcc, 0x14, BIT(8), 0);
	phy_modify_paged(phydev, 0x0a44, 0x11, 0, BIT(7) | BIT(6));
3054 3055
	r8168g_phy_param(phydev, 0x8084, 0x6000, 0x0000);
	phy_modify_paged(phydev, 0x0a43, 0x10, 0x0000, 0x1003);
3056 3057
}

3058 3059
static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp,
				     struct phy_device *phydev)
H
Hayes Wang 已提交
3060
{
3061 3062
	int ret;

H
Hayes Wang 已提交
3063 3064
	rtl_apply_firmware(tp);

3065
	ret = phy_read_paged(phydev, 0x0a46, 0x10);
3066
	if (ret & BIT(8))
3067
		phy_modify_paged(phydev, 0x0bcc, 0x12, BIT(15), 0);
3068
	else
3069
		phy_modify_paged(phydev, 0x0bcc, 0x12, 0, BIT(15));
H
Hayes Wang 已提交
3070

3071
	ret = phy_read_paged(phydev, 0x0a46, 0x13);
3072
	if (ret & BIT(8))
3073
		phy_modify_paged(phydev, 0x0c41, 0x15, 0, BIT(1));
3074
	else
3075
		phy_modify_paged(phydev, 0x0c41, 0x15, BIT(1), 0);
H
Hayes Wang 已提交
3076

3077
	/* Enable PHY auto speed down */
3078
	phy_modify_paged(phydev, 0x0a44, 0x11, 0, BIT(3) | BIT(2));
H
Hayes Wang 已提交
3079

3080
	rtl8168g_phy_adjust_10m_aldps(phydev);
3081

3082
	/* EEE auto-fallback function */
3083
	phy_modify_paged(phydev, 0x0a4b, 0x11, 0, BIT(2));
H
Hayes Wang 已提交
3084

3085
	/* Enable UC LPF tune function */
3086
	r8168g_phy_param(phydev, 0x8012, 0x0000, 0x8000);
3087

3088
	phy_modify_paged(phydev, 0x0c42, 0x11, BIT(13), BIT(14));
3089

3090 3091 3092 3093 3094 3095 3096 3097 3098 3099
	/* Improve SWR Efficiency */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x5065);
	rtl_writephy(tp, 0x14, 0xd065);
	rtl_writephy(tp, 0x1f, 0x0bc8);
	rtl_writephy(tp, 0x11, 0x5655);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x14, 0x9065);
	rtl_writephy(tp, 0x14, 0x1065);
3100
	rtl_writephy(tp, 0x1f, 0x0000);
3101

3102
	rtl8168g_disable_aldps(phydev);
3103
	rtl8168g_config_eee_phy(phydev);
H
Hayes Wang 已提交
3104 3105
}

3106 3107
static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp,
				     struct phy_device *phydev)
H
hayeswang 已提交
3108 3109
{
	rtl_apply_firmware(tp);
3110
	rtl8168g_config_eee_phy(phydev);
H
hayeswang 已提交
3111 3112
}

3113 3114
static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp,
				     struct phy_device *phydev)
3115 3116 3117 3118 3119 3120 3121
{
	u16 dout_tapbin;
	u32 data;

	rtl_apply_firmware(tp);

	/* CHN EST parameters adjust - giga master */
3122 3123 3124 3125
	r8168g_phy_param(phydev, 0x809b, 0xf800, 0x8000);
	r8168g_phy_param(phydev, 0x80a2, 0xff00, 0x8000);
	r8168g_phy_param(phydev, 0x80a4, 0xff00, 0x8500);
	r8168g_phy_param(phydev, 0x809c, 0xff00, 0xbd00);
3126 3127

	/* CHN EST parameters adjust - giga slave */
3128 3129 3130
	r8168g_phy_param(phydev, 0x80ad, 0xf800, 0x7000);
	r8168g_phy_param(phydev, 0x80b4, 0xff00, 0x5000);
	r8168g_phy_param(phydev, 0x80ac, 0xff00, 0x4000);
3131 3132

	/* CHN EST parameters adjust - fnet */
3133 3134 3135
	r8168g_phy_param(phydev, 0x808e, 0xff00, 0x1200);
	r8168g_phy_param(phydev, 0x8090, 0xff00, 0xe500);
	r8168g_phy_param(phydev, 0x8092, 0xff00, 0x9f00);
3136 3137 3138

	/* enable R-tune & PGA-retune function */
	dout_tapbin = 0;
3139
	data = phy_read_paged(phydev, 0x0a46, 0x13);
3140 3141 3142
	data &= 3;
	data <<= 2;
	dout_tapbin |= data;
3143
	data = phy_read_paged(phydev, 0x0a46, 0x12);
3144 3145 3146 3147 3148 3149
	data &= 0xc000;
	data >>= 14;
	dout_tapbin |= data;
	dout_tapbin = ~(dout_tapbin^0x08);
	dout_tapbin <<= 12;
	dout_tapbin &= 0xf000;
3150 3151 3152 3153 3154 3155 3156

	r8168g_phy_param(phydev, 0x827a, 0xf000, dout_tapbin);
	r8168g_phy_param(phydev, 0x827b, 0xf000, dout_tapbin);
	r8168g_phy_param(phydev, 0x827c, 0xf000, dout_tapbin);
	r8168g_phy_param(phydev, 0x827d, 0xf000, dout_tapbin);
	r8168g_phy_param(phydev, 0x0811, 0x0000, 0x0800);
	phy_modify_paged(phydev, 0x0a42, 0x16, 0x0000, 0x0002);
3157 3158

	/* enable GPHY 10M */
3159
	phy_modify_paged(phydev, 0x0a44, 0x11, 0, BIT(11));
3160 3161

	/* SAR ADC performance */
3162
	phy_modify_paged(phydev, 0x0bca, 0x17, BIT(12) | BIT(13), BIT(14));
3163

3164 3165 3166 3167 3168 3169 3170
	r8168g_phy_param(phydev, 0x803f, 0x3000, 0x0000);
	r8168g_phy_param(phydev, 0x8047, 0x3000, 0x0000);
	r8168g_phy_param(phydev, 0x804f, 0x3000, 0x0000);
	r8168g_phy_param(phydev, 0x8057, 0x3000, 0x0000);
	r8168g_phy_param(phydev, 0x805f, 0x3000, 0x0000);
	r8168g_phy_param(phydev, 0x8067, 0x3000, 0x0000);
	r8168g_phy_param(phydev, 0x806f, 0x3000, 0x0000);
3171 3172

	/* disable phy pfm mode */
3173
	phy_modify_paged(phydev, 0x0a44, 0x11, BIT(7), 0);
3174

3175
	rtl8168g_disable_aldps(phydev);
3176
	rtl8168h_config_eee_phy(phydev);
3177 3178
}

3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194
static u16 rtl8168h_2_get_adc_bias_ioffset(struct rtl8169_private *tp)
{
	u16 data1, data2, ioffset;

	r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
	data1 = r8168_mac_ocp_read(tp, 0xdd02);
	data2 = r8168_mac_ocp_read(tp, 0xdd00);

	ioffset = (data2 >> 1) & 0x7ff8;
	ioffset |= data2 & 0x0007;
	if (data1 & BIT(7))
		ioffset |= BIT(15);

	return ioffset;
}

3195 3196
static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp,
				     struct phy_device *phydev)
3197
{
3198
	u16 ioffset, rlen;
3199 3200 3201 3202 3203
	u32 data;

	rtl_apply_firmware(tp);

	/* CHIN EST parameter update */
3204
	r8168g_phy_param(phydev, 0x808a, 0x003f, 0x000a);
3205 3206

	/* enable R-tune & PGA-retune function */
3207 3208
	r8168g_phy_param(phydev, 0x0811, 0x0000, 0x0800);
	phy_modify_paged(phydev, 0x0a42, 0x16, 0x0000, 0x0002);
3209 3210

	/* enable GPHY 10M */
3211
	phy_modify_paged(phydev, 0x0a44, 0x11, 0, BIT(11));
3212

3213 3214 3215
	ioffset = rtl8168h_2_get_adc_bias_ioffset(tp);
	if (ioffset != 0xffff)
		phy_write_paged(phydev, 0x0bcf, 0x16, ioffset);
3216 3217

	/* Modify rlen (TX LPF corner frequency) level */
3218
	data = phy_read_paged(phydev, 0x0bcd, 0x16);
3219 3220 3221 3222 3223
	data &= 0x000f;
	rlen = 0;
	if (data > 3)
		rlen = data - 3;
	data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
3224
	phy_write_paged(phydev, 0x0bcd, 0x17, data);
3225 3226

	/* disable phy pfm mode */
3227
	phy_modify_paged(phydev, 0x0a44, 0x11, BIT(7), 0);
3228

3229
	rtl8168g_disable_aldps(phydev);
3230
	rtl8168g_config_eee_phy(phydev);
3231 3232
}

3233 3234
static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp,
				      struct phy_device *phydev)
C
Chun-Hao Lin 已提交
3235 3236
{
	/* Enable PHY auto speed down */
3237
	phy_modify_paged(phydev, 0x0a44, 0x11, 0, BIT(3) | BIT(2));
C
Chun-Hao Lin 已提交
3238

3239
	rtl8168g_phy_adjust_10m_aldps(phydev);
C
Chun-Hao Lin 已提交
3240 3241

	/* Enable EEE auto-fallback function */
3242
	phy_modify_paged(phydev, 0x0a4b, 0x11, 0, BIT(2));
C
Chun-Hao Lin 已提交
3243 3244

	/* Enable UC LPF tune function */
3245
	r8168g_phy_param(phydev, 0x8012, 0x0000, 0x8000);
C
Chun-Hao Lin 已提交
3246 3247

	/* set rg_sel_sdm_rate */
3248
	phy_modify_paged(phydev, 0x0c42, 0x11, BIT(13), BIT(14));
C
Chun-Hao Lin 已提交
3249

3250
	rtl8168g_disable_aldps(phydev);
3251
	rtl8168g_config_eee_phy(phydev);
C
Chun-Hao Lin 已提交
3252 3253
}

3254 3255
static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp,
				      struct phy_device *phydev)
C
Chun-Hao Lin 已提交
3256
{
3257
	rtl8168g_phy_adjust_10m_aldps(phydev);
C
Chun-Hao Lin 已提交
3258 3259

	/* Enable UC LPF tune function */
3260
	r8168g_phy_param(phydev, 0x8012, 0x0000, 0x8000);
C
Chun-Hao Lin 已提交
3261 3262

	/* Set rg_sel_sdm_rate */
3263
	phy_modify_paged(phydev, 0x0c42, 0x11, BIT(13), BIT(14));
C
Chun-Hao Lin 已提交
3264 3265

	/* Channel estimation parameters */
3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286
	r8168g_phy_param(phydev, 0x80f3, 0xff00, 0x8b00);
	r8168g_phy_param(phydev, 0x80f0, 0xff00, 0x3a00);
	r8168g_phy_param(phydev, 0x80ef, 0xff00, 0x0500);
	r8168g_phy_param(phydev, 0x80f6, 0xff00, 0x6e00);
	r8168g_phy_param(phydev, 0x80ec, 0xff00, 0x6800);
	r8168g_phy_param(phydev, 0x80ed, 0xff00, 0x7c00);
	r8168g_phy_param(phydev, 0x80f2, 0xff00, 0xf400);
	r8168g_phy_param(phydev, 0x80f4, 0xff00, 0x8500);
	r8168g_phy_param(phydev, 0x8110, 0xff00, 0xa800);
	r8168g_phy_param(phydev, 0x810f, 0xff00, 0x1d00);
	r8168g_phy_param(phydev, 0x8111, 0xff00, 0xf500);
	r8168g_phy_param(phydev, 0x8113, 0xff00, 0x6100);
	r8168g_phy_param(phydev, 0x8115, 0xff00, 0x9200);
	r8168g_phy_param(phydev, 0x810e, 0xff00, 0x0400);
	r8168g_phy_param(phydev, 0x810c, 0xff00, 0x7c00);
	r8168g_phy_param(phydev, 0x810b, 0xff00, 0x5a00);
	r8168g_phy_param(phydev, 0x80d1, 0xff00, 0xff00);
	r8168g_phy_param(phydev, 0x80cd, 0xff00, 0x9e00);
	r8168g_phy_param(phydev, 0x80d3, 0xff00, 0x0e00);
	r8168g_phy_param(phydev, 0x80d5, 0xff00, 0xca00);
	r8168g_phy_param(phydev, 0x80d7, 0xff00, 0x8400);
C
Chun-Hao Lin 已提交
3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299

	/* Force PWM-mode */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x5065);
	rtl_writephy(tp, 0x14, 0xd065);
	rtl_writephy(tp, 0x1f, 0x0bc8);
	rtl_writephy(tp, 0x12, 0x00ed);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x14, 0x9065);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x1f, 0x0000);

3300
	rtl8168g_disable_aldps(phydev);
3301
	rtl8168g_config_eee_phy(phydev);
C
Chun-Hao Lin 已提交
3302 3303
}

3304 3305
static void rtl8117_hw_phy_config(struct rtl8169_private *tp,
				  struct phy_device *phydev)
H
Heiner Kallweit 已提交
3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333
{
	/* CHN EST parameters adjust - fnet */
	r8168g_phy_param(phydev, 0x808e, 0xff00, 0x4800);
	r8168g_phy_param(phydev, 0x8090, 0xff00, 0xcc00);
	r8168g_phy_param(phydev, 0x8092, 0xff00, 0xb000);

	r8168g_phy_param(phydev, 0x8088, 0xff00, 0x6000);
	r8168g_phy_param(phydev, 0x808b, 0x3f00, 0x0b00);
	r8168g_phy_param(phydev, 0x808d, 0x1f00, 0x0600);
	r8168g_phy_param(phydev, 0x808c, 0xff00, 0xb000);
	r8168g_phy_param(phydev, 0x80a0, 0xff00, 0x2800);
	r8168g_phy_param(phydev, 0x80a2, 0xff00, 0x5000);
	r8168g_phy_param(phydev, 0x809b, 0xf800, 0xb000);
	r8168g_phy_param(phydev, 0x809a, 0xff00, 0x4b00);
	r8168g_phy_param(phydev, 0x809d, 0x3f00, 0x0800);
	r8168g_phy_param(phydev, 0x80a1, 0xff00, 0x7000);
	r8168g_phy_param(phydev, 0x809f, 0x1f00, 0x0300);
	r8168g_phy_param(phydev, 0x809e, 0xff00, 0x8800);
	r8168g_phy_param(phydev, 0x80b2, 0xff00, 0x2200);
	r8168g_phy_param(phydev, 0x80ad, 0xf800, 0x9800);
	r8168g_phy_param(phydev, 0x80af, 0x3f00, 0x0800);
	r8168g_phy_param(phydev, 0x80b3, 0xff00, 0x6f00);
	r8168g_phy_param(phydev, 0x80b1, 0x1f00, 0x0300);
	r8168g_phy_param(phydev, 0x80b0, 0xff00, 0x9300);

	r8168g_phy_param(phydev, 0x8011, 0x0000, 0x0800);

	/* enable GPHY 10M */
3334
	phy_modify_paged(phydev, 0x0a44, 0x11, 0, BIT(11));
H
Heiner Kallweit 已提交
3335 3336 3337

	r8168g_phy_param(phydev, 0x8016, 0x0000, 0x0400);

3338
	rtl8168g_disable_aldps(phydev);
3339
	rtl8168h_config_eee_phy(phydev);
H
Heiner Kallweit 已提交
3340 3341
}

3342 3343
static void rtl8102e_hw_phy_config(struct rtl8169_private *tp,
				   struct phy_device *phydev)
3344
{
3345
	static const struct phy_reg phy_reg_init[] = {
3346 3347 3348 3349 3350 3351
		{ 0x1f, 0x0003 },
		{ 0x08, 0x441d },
		{ 0x01, 0x9100 },
		{ 0x1f, 0x0000 }
	};

H
Heiner Kallweit 已提交
3352 3353 3354
	phy_set_bits(phydev, 0x11, BIT(12));
	phy_set_bits(phydev, 0x19, BIT(13));
	phy_set_bits(phydev, 0x10, BIT(15));
3355

3356
	rtl_writephy_batch(phydev, phy_reg_init);
3357 3358
}

3359 3360
static void rtl8105e_hw_phy_config(struct rtl8169_private *tp,
				   struct phy_device *phydev)
3361 3362
{
	/* Disable ALDPS before ram code */
3363
	phy_write(phydev, 0x18, 0x0310);
3364
	msleep(100);
3365

3366
	rtl_apply_firmware(tp);
3367

3368 3369 3370
	phy_write_paged(phydev, 0x0005, 0x1a, 0x0000);
	phy_write_paged(phydev, 0x0004, 0x1c, 0x0000);
	phy_write_paged(phydev, 0x0001, 0x15, 0x7701);
3371 3372
}

3373 3374
static void rtl8402_hw_phy_config(struct rtl8169_private *tp,
				  struct phy_device *phydev)
3375 3376
{
	/* Disable ALDPS before setting firmware */
3377
	phy_write(phydev, 0x18, 0x0310);
3378
	msleep(20);
3379 3380 3381 3382 3383 3384 3385 3386 3387 3388

	rtl_apply_firmware(tp);

	/* EEE setting */
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x10, 0x401f);
	rtl_writephy(tp, 0x19, 0x7030);
	rtl_writephy(tp, 0x1f, 0x0000);
}

3389 3390
static void rtl8106e_hw_phy_config(struct rtl8169_private *tp,
				   struct phy_device *phydev)
H
Hayes Wang 已提交
3391 3392 3393 3394 3395 3396 3397 3398 3399
{
	static const struct phy_reg phy_reg_init[] = {
		{ 0x1f, 0x0004 },
		{ 0x10, 0xc07f },
		{ 0x19, 0x7030 },
		{ 0x1f, 0x0000 }
	};

	/* Disable ALDPS before ram code */
3400
	phy_write(phydev, 0x18, 0x0310);
3401
	msleep(100);
H
Hayes Wang 已提交
3402 3403 3404

	rtl_apply_firmware(tp);

3405
	rtl_writephy_batch(phydev, phy_reg_init);
H
Hayes Wang 已提交
3406 3407
}

3408 3409
static void rtl8125_1_hw_phy_config(struct rtl8169_private *tp,
				    struct phy_device *phydev)
3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420
{
	phy_modify_paged(phydev, 0xad4, 0x10, 0x03ff, 0x0084);
	phy_modify_paged(phydev, 0xad4, 0x17, 0x0000, 0x0010);
	phy_modify_paged(phydev, 0xad1, 0x13, 0x03ff, 0x0006);
	phy_modify_paged(phydev, 0xad3, 0x11, 0x003f, 0x0006);
	phy_modify_paged(phydev, 0xac0, 0x14, 0x0000, 0x1100);
	phy_modify_paged(phydev, 0xac8, 0x15, 0xf000, 0x7000);
	phy_modify_paged(phydev, 0xad1, 0x14, 0x0000, 0x0400);
	phy_modify_paged(phydev, 0xad1, 0x15, 0x0000, 0x03ff);
	phy_modify_paged(phydev, 0xad1, 0x16, 0x0000, 0x03ff);

3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433
	r8168g_phy_param(phydev, 0x80ea, 0xff00, 0xc400);
	r8168g_phy_param(phydev, 0x80eb, 0x0700, 0x0300);
	r8168g_phy_param(phydev, 0x80f8, 0xff00, 0x1c00);
	r8168g_phy_param(phydev, 0x80f1, 0xff00, 0x3000);
	r8168g_phy_param(phydev, 0x80fe, 0xff00, 0xa500);
	r8168g_phy_param(phydev, 0x8102, 0xff00, 0x5000);
	r8168g_phy_param(phydev, 0x8105, 0xff00, 0x3300);
	r8168g_phy_param(phydev, 0x8100, 0xff00, 0x7000);
	r8168g_phy_param(phydev, 0x8104, 0xff00, 0xf000);
	r8168g_phy_param(phydev, 0x8106, 0xff00, 0x6500);
	r8168g_phy_param(phydev, 0x80dc, 0xff00, 0xed00);
	r8168g_phy_param(phydev, 0x80df, 0x0000, 0x0100);
	r8168g_phy_param(phydev, 0x80e1, 0x0100, 0x0000);
3434 3435

	phy_modify_paged(phydev, 0xbf0, 0x13, 0x003f, 0x0038);
3436
	r8168g_phy_param(phydev, 0x819f, 0xffff, 0xd0b6);
3437 3438 3439 3440 3441

	phy_write_paged(phydev, 0xbc3, 0x12, 0x5555);
	phy_modify_paged(phydev, 0xbf0, 0x15, 0x0e00, 0x0a00);
	phy_modify_paged(phydev, 0xa5c, 0x10, 0x0400, 0x0000);
	phy_modify_paged(phydev, 0xa44, 0x11, 0x0000, 0x0800);
3442

3443
	rtl8125_config_eee_phy(phydev);
3444 3445
}

3446 3447
static void rtl8125_2_hw_phy_config(struct rtl8169_private *tp,
				    struct phy_device *phydev)
3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491
{
	int i;

	phy_modify_paged(phydev, 0xad4, 0x17, 0x0000, 0x0010);
	phy_modify_paged(phydev, 0xad1, 0x13, 0x03ff, 0x03ff);
	phy_modify_paged(phydev, 0xad3, 0x11, 0x003f, 0x0006);
	phy_modify_paged(phydev, 0xac0, 0x14, 0x1100, 0x0000);
	phy_modify_paged(phydev, 0xacc, 0x10, 0x0003, 0x0002);
	phy_modify_paged(phydev, 0xad4, 0x10, 0x00e7, 0x0044);
	phy_modify_paged(phydev, 0xac1, 0x12, 0x0080, 0x0000);
	phy_modify_paged(phydev, 0xac8, 0x10, 0x0300, 0x0000);
	phy_modify_paged(phydev, 0xac5, 0x17, 0x0007, 0x0002);
	phy_write_paged(phydev, 0xad4, 0x16, 0x00a8);
	phy_write_paged(phydev, 0xac5, 0x16, 0x01ff);
	phy_modify_paged(phydev, 0xac8, 0x15, 0x00f0, 0x0030);

	phy_write(phydev, 0x1f, 0x0b87);
	phy_write(phydev, 0x16, 0x80a2);
	phy_write(phydev, 0x17, 0x0153);
	phy_write(phydev, 0x16, 0x809c);
	phy_write(phydev, 0x17, 0x0153);
	phy_write(phydev, 0x1f, 0x0000);

	phy_write(phydev, 0x1f, 0x0a43);
	phy_write(phydev, 0x13, 0x81B3);
	phy_write(phydev, 0x14, 0x0043);
	phy_write(phydev, 0x14, 0x00A7);
	phy_write(phydev, 0x14, 0x00D6);
	phy_write(phydev, 0x14, 0x00EC);
	phy_write(phydev, 0x14, 0x00F6);
	phy_write(phydev, 0x14, 0x00FB);
	phy_write(phydev, 0x14, 0x00FD);
	phy_write(phydev, 0x14, 0x00FF);
	phy_write(phydev, 0x14, 0x00BB);
	phy_write(phydev, 0x14, 0x0058);
	phy_write(phydev, 0x14, 0x0029);
	phy_write(phydev, 0x14, 0x0013);
	phy_write(phydev, 0x14, 0x0009);
	phy_write(phydev, 0x14, 0x0004);
	phy_write(phydev, 0x14, 0x0002);
	for (i = 0; i < 25; i++)
		phy_write(phydev, 0x14, 0x0000);
	phy_write(phydev, 0x1f, 0x0000);

3492 3493 3494
	r8168g_phy_param(phydev, 0x8257, 0xffff, 0x020F);
	r8168g_phy_param(phydev, 0x80ea, 0xffff, 0x7843);

3495 3496 3497 3498
	rtl_apply_firmware(tp);

	phy_modify_paged(phydev, 0xd06, 0x14, 0x0000, 0x2000);

3499
	r8168g_phy_param(phydev, 0x81a2, 0x0000, 0x0100);
3500 3501 3502 3503 3504 3505 3506

	phy_modify_paged(phydev, 0xb54, 0x16, 0xff00, 0xdb00);
	phy_modify_paged(phydev, 0xa45, 0x12, 0x0001, 0x0000);
	phy_modify_paged(phydev, 0xa5d, 0x12, 0x0000, 0x0020);
	phy_modify_paged(phydev, 0xad4, 0x17, 0x0010, 0x0000);
	phy_modify_paged(phydev, 0xa86, 0x15, 0x0001, 0x0000);
	phy_modify_paged(phydev, 0xa44, 0x11, 0x0000, 0x0800);
3507

3508
	rtl8125_config_eee_phy(phydev);
3509 3510
}

3511 3512 3513
static void r8169_hw_phy_config(struct rtl8169_private *tp,
				struct phy_device *phydev,
				enum mac_version ver)
3514
{
3515
	static const rtl_phy_cfg_fct phy_configs[] = {
3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537
		/* PCI devices. */
		[RTL_GIGA_MAC_VER_02] = rtl8169s_hw_phy_config,
		[RTL_GIGA_MAC_VER_03] = rtl8169s_hw_phy_config,
		[RTL_GIGA_MAC_VER_04] = rtl8169sb_hw_phy_config,
		[RTL_GIGA_MAC_VER_05] = rtl8169scd_hw_phy_config,
		[RTL_GIGA_MAC_VER_06] = rtl8169sce_hw_phy_config,
		/* PCI-E devices. */
		[RTL_GIGA_MAC_VER_07] = rtl8102e_hw_phy_config,
		[RTL_GIGA_MAC_VER_08] = rtl8102e_hw_phy_config,
		[RTL_GIGA_MAC_VER_09] = rtl8102e_hw_phy_config,
		[RTL_GIGA_MAC_VER_10] = NULL,
		[RTL_GIGA_MAC_VER_11] = rtl8168bb_hw_phy_config,
		[RTL_GIGA_MAC_VER_12] = rtl8168bef_hw_phy_config,
		[RTL_GIGA_MAC_VER_13] = NULL,
		[RTL_GIGA_MAC_VER_14] = NULL,
		[RTL_GIGA_MAC_VER_15] = NULL,
		[RTL_GIGA_MAC_VER_16] = NULL,
		[RTL_GIGA_MAC_VER_17] = rtl8168bef_hw_phy_config,
		[RTL_GIGA_MAC_VER_18] = rtl8168cp_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_19] = rtl8168c_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_20] = rtl8168c_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_21] = rtl8168c_3_hw_phy_config,
3538
		[RTL_GIGA_MAC_VER_22] = rtl8168c_3_hw_phy_config,
3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567
		[RTL_GIGA_MAC_VER_23] = rtl8168cp_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_24] = rtl8168cp_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_25] = rtl8168d_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_26] = rtl8168d_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_27] = rtl8168d_3_hw_phy_config,
		[RTL_GIGA_MAC_VER_28] = rtl8168d_4_hw_phy_config,
		[RTL_GIGA_MAC_VER_29] = rtl8105e_hw_phy_config,
		[RTL_GIGA_MAC_VER_30] = rtl8105e_hw_phy_config,
		[RTL_GIGA_MAC_VER_31] = NULL,
		[RTL_GIGA_MAC_VER_32] = rtl8168e_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_33] = rtl8168e_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_34] = rtl8168e_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_35] = rtl8168f_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_36] = rtl8168f_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_37] = rtl8402_hw_phy_config,
		[RTL_GIGA_MAC_VER_38] = rtl8411_hw_phy_config,
		[RTL_GIGA_MAC_VER_39] = rtl8106e_hw_phy_config,
		[RTL_GIGA_MAC_VER_40] = rtl8168g_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_41] = NULL,
		[RTL_GIGA_MAC_VER_42] = rtl8168g_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_43] = rtl8168g_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_44] = rtl8168g_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_45] = rtl8168h_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_46] = rtl8168h_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_47] = rtl8168h_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_48] = rtl8168h_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_49] = rtl8168ep_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_50] = rtl8168ep_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_51] = rtl8168ep_2_hw_phy_config,
H
Heiner Kallweit 已提交
3568
		[RTL_GIGA_MAC_VER_52] = rtl8117_hw_phy_config,
3569 3570
		[RTL_GIGA_MAC_VER_60] = rtl8125_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_61] = rtl8125_2_hw_phy_config,
3571
	};
3572

3573 3574
	if (phy_configs[ver])
		phy_configs[ver](tp, phydev);
3575 3576
}

3577 3578 3579 3580 3581 3582
static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
{
	if (!test_and_set_bit(flag, tp->wk.flags))
		schedule_work(&tp->wk.work);
}

3583
static void rtl8169_init_phy(struct rtl8169_private *tp)
3584
{
3585
	r8169_hw_phy_config(tp, tp->phydev, tp->mac_version);
3586

3587
	if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
3588 3589
		pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
		pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
3590
		/* set undocumented MAC Reg C+CR Offset 0x82h */
3591
		RTL_W8(tp, 0x82, 0x01);
3592
	}
3593

3594 3595 3596 3597 3598
	if (tp->mac_version == RTL_GIGA_MAC_VER_05 &&
	    tp->pci_dev->subsystem_vendor == PCI_VENDOR_ID_GIGABYTE &&
	    tp->pci_dev->subsystem_device == 0xe000)
		phy_write_paged(tp->phydev, 0x0001, 0x10, 0xf01b);

3599
	/* We may have called phy_speed_down before */
3600
	phy_speed_up(tp->phydev);
3601

3602 3603 3604
	if (rtl_supports_eee(tp))
		rtl_enable_eee(tp);

3605
	genphy_soft_reset(tp->phydev);
3606 3607
}

3608 3609
static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
{
3610
	rtl_lock_work(tp);
3611

3612
	rtl_unlock_config_regs(tp);
3613

3614 3615
	RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
	RTL_R32(tp, MAC4);
3616

3617 3618
	RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
	RTL_R32(tp, MAC0);
3619

3620 3621
	if (tp->mac_version == RTL_GIGA_MAC_VER_34)
		rtl_rar_exgmac_set(tp, addr);
3622

3623
	rtl_lock_config_regs(tp);
3624

3625
	rtl_unlock_work(tp);
3626 3627 3628 3629 3630
}

static int rtl_set_mac_address(struct net_device *dev, void *p)
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
Heiner Kallweit 已提交
3631
	struct device *d = tp_to_dev(tp);
3632
	int ret;
3633

3634 3635 3636
	ret = eth_mac_addr(dev, p);
	if (ret)
		return ret;
3637

3638 3639 3640 3641 3642 3643
	pm_runtime_get_noresume(d);

	if (pm_runtime_active(d))
		rtl_rar_set(tp, dev->dev_addr);

	pm_runtime_put_noidle(d);
3644 3645 3646 3647

	return 0;
}

3648
static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
F
Francois Romieu 已提交
3649
{
3650 3651
	struct rtl8169_private *tp = netdev_priv(dev);

H
Heiner Kallweit 已提交
3652 3653
	if (!netif_running(dev))
		return -ENODEV;
3654

3655
	return phy_mii_ioctl(tp->phydev, ifr, cmd);
F
Francois Romieu 已提交
3656 3657
}

3658 3659 3660
static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
3661 3662
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
3663 3664 3665 3666 3667
	case RTL_GIGA_MAC_VER_29:
	case RTL_GIGA_MAC_VER_30:
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
	case RTL_GIGA_MAC_VER_34:
3668
	case RTL_GIGA_MAC_VER_37 ... RTL_GIGA_MAC_VER_61:
3669
		RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
3670 3671 3672 3673 3674 3675 3676
			AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
		break;
	default:
		break;
	}
}

3677
static void rtl_pll_power_down(struct rtl8169_private *tp)
F
françois romieu 已提交
3678
{
3679
	if (r8168_check_dash(tp))
F
françois romieu 已提交
3680 3681
		return;

H
hayeswang 已提交
3682 3683
	if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_33)
3684
		rtl_ephy_write(tp, 0x19, 0xff64);
H
hayeswang 已提交
3685

3686 3687 3688
	if (device_may_wakeup(tp_to_dev(tp))) {
		phy_speed_down(tp->phydev, false);
		rtl_wol_suspend_quirk(tp);
F
françois romieu 已提交
3689
		return;
3690
	}
F
françois romieu 已提交
3691 3692

	switch (tp->mac_version) {
3693
	case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
3694 3695 3696
	case RTL_GIGA_MAC_VER_37:
	case RTL_GIGA_MAC_VER_39:
	case RTL_GIGA_MAC_VER_43:
3697
	case RTL_GIGA_MAC_VER_44:
3698 3699
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
3700 3701
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
3702 3703
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
H
Heiner Kallweit 已提交
3704
	case RTL_GIGA_MAC_VER_52:
H
Heiner Kallweit 已提交
3705 3706
	case RTL_GIGA_MAC_VER_60:
	case RTL_GIGA_MAC_VER_61:
3707
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
F
françois romieu 已提交
3708
		break;
3709 3710
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
C
Chun-Hao Lin 已提交
3711
	case RTL_GIGA_MAC_VER_49:
3712
		rtl_eri_clear_bits(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000);
3713
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
3714
		break;
3715 3716
	default:
		break;
F
françois romieu 已提交
3717 3718 3719
	}
}

3720
static void rtl_pll_power_up(struct rtl8169_private *tp)
F
françois romieu 已提交
3721 3722
{
	switch (tp->mac_version) {
3723
	case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
3724 3725 3726
	case RTL_GIGA_MAC_VER_37:
	case RTL_GIGA_MAC_VER_39:
	case RTL_GIGA_MAC_VER_43:
3727
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
F
françois romieu 已提交
3728
		break;
3729
	case RTL_GIGA_MAC_VER_44:
3730 3731
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
3732 3733
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
3734 3735
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
H
Heiner Kallweit 已提交
3736
	case RTL_GIGA_MAC_VER_52:
H
Heiner Kallweit 已提交
3737 3738
	case RTL_GIGA_MAC_VER_60:
	case RTL_GIGA_MAC_VER_61:
3739
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
3740
		break;
3741 3742
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
C
Chun-Hao Lin 已提交
3743
	case RTL_GIGA_MAC_VER_49:
3744
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
3745
		rtl_eri_set_bits(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000);
3746
		break;
3747 3748
	default:
		break;
F
françois romieu 已提交
3749 3750
	}

3751
	phy_resume(tp->phydev);
3752 3753
	/* give MAC/PHY some time to resume */
	msleep(20);
F
françois romieu 已提交
3754 3755
}

3756 3757 3758
static void rtl_init_rxcfg(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
3759
	case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
3760
	case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
3761
		RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
3762
		break;
3763
	case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
3764 3765
	case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_36:
	case RTL_GIGA_MAC_VER_38:
3766
		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
3767
		break;
H
Heiner Kallweit 已提交
3768
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_52:
3769
		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
3770
		break;
H
Heiner Kallweit 已提交
3771 3772 3773 3774
	case RTL_GIGA_MAC_VER_60 ... RTL_GIGA_MAC_VER_61:
		RTL_W32(tp, RxConfig, RX_FETCH_DFLT_8125 | RX_VLAN_8125 |
				      RX_DMA_BURST);
		break;
3775
	default:
3776
		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
3777 3778 3779 3780
		break;
	}
}

3781 3782
static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
{
3783
	tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
3784 3785
}

F
Francois Romieu 已提交
3786 3787
static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
{
3788 3789
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
F
Francois Romieu 已提交
3790 3791 3792 3793
}

static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
{
3794 3795
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
F
Francois Romieu 已提交
3796 3797 3798 3799
}

static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
{
3800
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
F
Francois Romieu 已提交
3801 3802 3803 3804
}

static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
{
3805
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
F
Francois Romieu 已提交
3806 3807 3808 3809
}

static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
{
3810 3811 3812
	RTL_W8(tp, MaxTxPacketSize, 0x3f);
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
F
Francois Romieu 已提交
3813 3814 3815 3816
}

static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
{
3817 3818 3819
	RTL_W8(tp, MaxTxPacketSize, 0x0c);
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
F
Francois Romieu 已提交
3820 3821 3822 3823
}

static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
{
3824
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
F
Francois Romieu 已提交
3825 3826 3827 3828
}

static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
{
3829
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
F
Francois Romieu 已提交
3830 3831
}

H
Heiner Kallweit 已提交
3832
static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
F
Francois Romieu 已提交
3833
{
H
Heiner Kallweit 已提交
3834
	rtl_unlock_config_regs(tp);
F
Francois Romieu 已提交
3835 3836 3837
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
H
Heiner Kallweit 已提交
3838
		r8168b_1_hw_jumbo_enable(tp);
F
Francois Romieu 已提交
3839
		break;
H
Heiner Kallweit 已提交
3840 3841
	case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_26:
		r8168c_hw_jumbo_enable(tp);
F
Francois Romieu 已提交
3842
		break;
H
Heiner Kallweit 已提交
3843 3844
	case RTL_GIGA_MAC_VER_27 ... RTL_GIGA_MAC_VER_28:
		r8168dp_hw_jumbo_enable(tp);
F
Francois Romieu 已提交
3845
		break;
3846
	case RTL_GIGA_MAC_VER_31 ... RTL_GIGA_MAC_VER_33:
H
Heiner Kallweit 已提交
3847 3848 3849
		r8168e_hw_jumbo_enable(tp);
		break;
	default:
F
Francois Romieu 已提交
3850
		break;
H
Heiner Kallweit 已提交
3851 3852 3853
	}
	rtl_lock_config_regs(tp);
}
F
Francois Romieu 已提交
3854

H
Heiner Kallweit 已提交
3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868
static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
{
	rtl_unlock_config_regs(tp);
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
		r8168b_1_hw_jumbo_disable(tp);
		break;
	case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_26:
		r8168c_hw_jumbo_disable(tp);
		break;
	case RTL_GIGA_MAC_VER_27 ... RTL_GIGA_MAC_VER_28:
		r8168dp_hw_jumbo_disable(tp);
		break;
3869
	case RTL_GIGA_MAC_VER_31 ... RTL_GIGA_MAC_VER_33:
H
Heiner Kallweit 已提交
3870 3871
		r8168e_hw_jumbo_disable(tp);
		break;
F
Francois Romieu 已提交
3872 3873 3874
	default:
		break;
	}
H
Heiner Kallweit 已提交
3875
	rtl_lock_config_regs(tp);
F
Francois Romieu 已提交
3876 3877
}

3878 3879 3880 3881 3882 3883 3884 3885
static void rtl_jumbo_config(struct rtl8169_private *tp, int mtu)
{
	if (mtu > ETH_DATA_LEN)
		rtl_hw_jumbo_enable(tp);
	else
		rtl_hw_jumbo_disable(tp);
}

3886 3887
DECLARE_RTL_COND(rtl_chipcmd_cond)
{
3888
	return RTL_R8(tp, ChipCmd) & CmdReset;
3889 3890
}

3891 3892
static void rtl_hw_reset(struct rtl8169_private *tp)
{
3893
	RTL_W8(tp, ChipCmd, CmdReset);
3894

3895
	rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
3896 3897
}

3898
static void rtl_request_firmware(struct rtl8169_private *tp)
3899
{
3900
	struct rtl_fw *rtl_fw;
3901

3902 3903 3904
	/* firmware loaded already or no firmware available */
	if (tp->rtl_fw || !tp->fw_name)
		return;
3905

3906
	rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
3907 3908 3909 3910
	if (!rtl_fw) {
		netif_warn(tp, ifup, tp->dev, "Unable to load firmware, out of memory\n");
		return;
	}
3911

3912 3913 3914 3915
	rtl_fw->phy_write = rtl_writephy;
	rtl_fw->phy_read = rtl_readphy;
	rtl_fw->mac_mcu_write = mac_mcu_write;
	rtl_fw->mac_mcu_read = mac_mcu_read;
3916 3917
	rtl_fw->fw_name = tp->fw_name;
	rtl_fw->dev = tp_to_dev(tp);
3918

3919 3920 3921 3922
	if (rtl_fw_request_firmware(rtl_fw))
		kfree(rtl_fw);
	else
		tp->rtl_fw = rtl_fw;
3923 3924
}

3925 3926
static void rtl_rx_close(struct rtl8169_private *tp)
{
3927
	RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
3928 3929
}

3930 3931
DECLARE_RTL_COND(rtl_npq_cond)
{
3932
	return RTL_R8(tp, TxPoll) & NPQ;
3933 3934 3935 3936
}

DECLARE_RTL_COND(rtl_txcfg_empty_cond)
{
3937
	return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
3938 3939
}

F
françois romieu 已提交
3940
static void rtl8169_hw_reset(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
3941 3942
{
	/* Disable interrupts */
F
françois romieu 已提交
3943
	rtl8169_irq_mask_and_ack(tp);
L
Linus Torvalds 已提交
3944

3945 3946
	rtl_rx_close(tp);

3947 3948 3949 3950
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
3951
		rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
3952 3953
		break;
	case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
H
Heiner Kallweit 已提交
3954
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_52:
3955
		RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
3956
		rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
3957 3958
		break;
	default:
3959
		RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
3960
		udelay(100);
3961
		break;
F
françois romieu 已提交
3962 3963
	}

3964
	rtl_hw_reset(tp);
L
Linus Torvalds 已提交
3965 3966
}

3967
static void rtl_set_tx_config_registers(struct rtl8169_private *tp)
3968
{
3969 3970 3971
	u32 val = TX_DMA_BURST << TxDMAShift |
		  InterFrameGap << TxInterFrameGapShift;

3972
	if (rtl_is_8168evl_up(tp))
3973 3974 3975
		val |= TXCFG_AUTO_FIFO;

	RTL_W32(tp, TxConfig, val);
3976 3977
}

3978
static void rtl_set_rx_max_size(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
3979
{
3980 3981
	/* Low hurts. Let's disable the filtering. */
	RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
3982 3983
}

3984
static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
3985 3986 3987 3988 3989 3990
{
	/*
	 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
	 * register to be written before TxDescAddrLow to work.
	 * Switching from MMIO to I/O access fixes the issue as well.
	 */
3991 3992 3993 3994
	RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
	RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
	RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
	RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
3995 3996
}

3997
static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version)
3998
{
3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011
	u32 val;

	if (tp->mac_version == RTL_GIGA_MAC_VER_05)
		val = 0x000fff00;
	else if (tp->mac_version == RTL_GIGA_MAC_VER_06)
		val = 0x00ffff00;
	else
		return;

	if (RTL_R8(tp, Config2) & PCI_Clock_66MHz)
		val |= 0xff;

	RTL_W32(tp, 0x7c, val);
4012 4013
}

4014 4015
static void rtl_set_rx_mode(struct net_device *dev)
{
H
Heiner Kallweit 已提交
4016 4017 4018
	u32 rx_mode = AcceptBroadcast | AcceptMyPhys | AcceptMulticast;
	/* Multicast hash filter */
	u32 mc_filter[2] = { 0xffffffff, 0xffffffff };
4019
	struct rtl8169_private *tp = netdev_priv(dev);
H
Heiner Kallweit 已提交
4020
	u32 tmp;
4021 4022 4023 4024

	if (dev->flags & IFF_PROMISC) {
		/* Unconditionally log net taps. */
		netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
H
Heiner Kallweit 已提交
4025 4026 4027 4028 4029 4030 4031
		rx_mode |= AcceptAllPhys;
	} else if (netdev_mc_count(dev) > MC_FILTER_LIMIT ||
		   dev->flags & IFF_ALLMULTI ||
		   tp->mac_version == RTL_GIGA_MAC_VER_35) {
		/* accept all multicasts */
	} else if (netdev_mc_empty(dev)) {
		rx_mode &= ~AcceptMulticast;
4032 4033 4034 4035 4036
	} else {
		struct netdev_hw_addr *ha;

		mc_filter[1] = mc_filter[0] = 0;
		netdev_for_each_mc_addr(ha, dev) {
H
Heiner Kallweit 已提交
4037 4038 4039 4040 4041 4042 4043 4044
			u32 bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
			mc_filter[bit_nr >> 5] |= BIT(bit_nr & 31);
		}

		if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
			tmp = mc_filter[0];
			mc_filter[0] = swab32(mc_filter[1]);
			mc_filter[1] = swab32(tmp);
4045 4046 4047 4048 4049 4050
		}
	}

	if (dev->features & NETIF_F_RXALL)
		rx_mode |= (AcceptErr | AcceptRunt);

4051 4052
	RTL_W32(tp, MAR0 + 4, mc_filter[1]);
	RTL_W32(tp, MAR0 + 0, mc_filter[0]);
4053

H
Heiner Kallweit 已提交
4054 4055
	tmp = RTL_R32(tp, RxConfig);
	RTL_W32(tp, RxConfig, (tmp & ~RX_CONFIG_ACCEPT_MASK) | rx_mode);
4056 4057
}

4058 4059
DECLARE_RTL_COND(rtl_csiar_cond)
{
4060
	return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
4061 4062
}

4063
static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
4064
{
4065
	u32 func = PCI_FUNC(tp->pci_dev->devfn);
4066

4067 4068
	RTL_W32(tp, CSIDR, value);
	RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
4069
		CSIAR_BYTE_ENABLE | func << 16);
4070

4071
	rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
4072 4073
}

4074
static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
4075
{
4076 4077 4078 4079
	u32 func = PCI_FUNC(tp->pci_dev->devfn);

	RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | func << 16 |
		CSIAR_BYTE_ENABLE);
4080

4081
	return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
4082
		RTL_R32(tp, CSIDR) : ~0;
4083 4084
}

4085
static void rtl_csi_access_enable(struct rtl8169_private *tp, u8 val)
H
hayeswang 已提交
4086
{
4087 4088
	struct pci_dev *pdev = tp->pci_dev;
	u32 csi;
H
hayeswang 已提交
4089

4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101
	/* According to Realtek the value at config space address 0x070f
	 * controls the L0s/L1 entrance latency. We try standard ECAM access
	 * first and if it fails fall back to CSI.
	 */
	if (pdev->cfg_size > 0x070f &&
	    pci_write_config_byte(pdev, 0x070f, val) == PCIBIOS_SUCCESSFUL)
		return;

	netdev_notice_once(tp->dev,
		"No native access to PCI extended config space, falling back to CSI\n");
	csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
	rtl_csi_write(tp, 0x070c, csi | val << 24);
H
hayeswang 已提交
4102 4103
}

4104
static void rtl_set_def_aspm_entry_latency(struct rtl8169_private *tp)
4105
{
4106
	rtl_csi_access_enable(tp, 0x27);
4107 4108 4109 4110 4111 4112 4113 4114
}

struct ephy_info {
	unsigned int offset;
	u16 mask;
	u16 bits;
};

4115 4116
static void __rtl_ephy_init(struct rtl8169_private *tp,
			    const struct ephy_info *e, int len)
4117 4118 4119 4120
{
	u16 w;

	while (len-- > 0) {
4121 4122
		w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
		rtl_ephy_write(tp, e->offset, w);
4123 4124 4125 4126
		e++;
	}
}

4127 4128
#define rtl_ephy_init(tp, a) __rtl_ephy_init(tp, a, ARRAY_SIZE(a))

4129
static void rtl_disable_clock_request(struct rtl8169_private *tp)
4130
{
4131
	pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
4132
				   PCI_EXP_LNKCTL_CLKREQ_EN);
4133 4134
}

4135
static void rtl_enable_clock_request(struct rtl8169_private *tp)
F
françois romieu 已提交
4136
{
4137
	pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
4138
				 PCI_EXP_LNKCTL_CLKREQ_EN);
F
françois romieu 已提交
4139 4140
}

4141
static void rtl_pcie_state_l2l3_disable(struct rtl8169_private *tp)
H
hayeswang 已提交
4142
{
4143 4144
	/* work around an issue when PCI reset occurs during L2/L3 state */
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Rdy_to_L23);
H
hayeswang 已提交
4145 4146
}

K
Kai-Heng Feng 已提交
4147 4148
static void rtl_hw_aspm_clkreq_enable(struct rtl8169_private *tp, bool enable)
{
4149 4150
	/* Don't enable ASPM in the chip if OS can't control ASPM */
	if (enable && tp->aspm_manageable) {
K
Kai-Heng Feng 已提交
4151
		RTL_W8(tp, Config5, RTL_R8(tp, Config5) | ASPM_en);
4152
		RTL_W8(tp, Config2, RTL_R8(tp, Config2) | ClkReqEn);
K
Kai-Heng Feng 已提交
4153 4154 4155 4156
	} else {
		RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
		RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
	}
4157 4158

	udelay(10);
K
Kai-Heng Feng 已提交
4159 4160
}

H
Heiner Kallweit 已提交
4161 4162 4163 4164 4165 4166 4167 4168 4169 4170
static void rtl_set_fifo_size(struct rtl8169_private *tp, u16 rx_stat,
			      u16 tx_stat, u16 rx_dyn, u16 tx_dyn)
{
	/* Usage of dynamic vs. static FIFO is controlled by bit
	 * TXCFG_AUTO_FIFO. Exact meaning of FIFO values isn't known.
	 */
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, (rx_stat << 16) | rx_dyn);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, (tx_stat << 16) | tx_dyn);
}

4171 4172 4173 4174 4175 4176 4177 4178
static void rtl8168g_set_pause_thresholds(struct rtl8169_private *tp,
					  u8 low, u8 high)
{
	/* FIFO thresholds for pause flow control */
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, low);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, high);
}

4179
static void rtl_hw_start_8168b(struct rtl8169_private *tp)
4180
{
4181
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
4182 4183
}

4184
static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
4185
{
4186
	RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
4187

4188
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
4189

4190
	rtl_disable_clock_request(tp);
4191 4192
}

4193
static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
4194
{
4195
	static const struct ephy_info e_info_8168cp[] = {
4196 4197 4198 4199 4200 4201 4202
		{ 0x01, 0,	0x0001 },
		{ 0x02, 0x0800,	0x1000 },
		{ 0x03, 0,	0x0042 },
		{ 0x06, 0x0080,	0x0000 },
		{ 0x07, 0,	0x2000 }
	};

4203
	rtl_set_def_aspm_entry_latency(tp);
4204

4205
	rtl_ephy_init(tp, e_info_8168cp);
4206

4207
	__rtl_hw_start_8168cp(tp);
4208 4209
}

4210
static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
F
Francois Romieu 已提交
4211
{
4212
	rtl_set_def_aspm_entry_latency(tp);
F
Francois Romieu 已提交
4213

4214
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
F
Francois Romieu 已提交
4215 4216
}

4217
static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
4218
{
4219
	rtl_set_def_aspm_entry_latency(tp);
4220

4221
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
4222 4223

	/* Magic. */
4224
	RTL_W8(tp, DBG_REG, 0x20);
4225 4226
}

4227
static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
4228
{
4229
	static const struct ephy_info e_info_8168c_1[] = {
4230 4231 4232 4233 4234
		{ 0x02, 0x0800,	0x1000 },
		{ 0x03, 0,	0x0002 },
		{ 0x06, 0x0080,	0x0000 }
	};

4235
	rtl_set_def_aspm_entry_latency(tp);
4236

4237
	RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
4238

4239
	rtl_ephy_init(tp, e_info_8168c_1);
4240

4241
	__rtl_hw_start_8168cp(tp);
4242 4243
}

4244
static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
4245
{
4246
	static const struct ephy_info e_info_8168c_2[] = {
4247
		{ 0x01, 0,	0x0001 },
4248
		{ 0x03, 0x0400,	0x0020 }
4249 4250
	};

4251
	rtl_set_def_aspm_entry_latency(tp);
4252

4253
	rtl_ephy_init(tp, e_info_8168c_2);
4254

4255
	__rtl_hw_start_8168cp(tp);
4256 4257
}

4258
static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
F
Francois Romieu 已提交
4259
{
4260
	rtl_hw_start_8168c_2(tp);
F
Francois Romieu 已提交
4261 4262
}

4263
static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
4264
{
4265
	rtl_set_def_aspm_entry_latency(tp);
4266

4267
	__rtl_hw_start_8168cp(tp);
4268 4269
}

4270
static void rtl_hw_start_8168d(struct rtl8169_private *tp)
F
Francois Romieu 已提交
4271
{
4272
	rtl_set_def_aspm_entry_latency(tp);
F
Francois Romieu 已提交
4273

4274
	rtl_disable_clock_request(tp);
F
Francois Romieu 已提交
4275 4276
}

4277
static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
F
françois romieu 已提交
4278 4279
{
	static const struct ephy_info e_info_8168d_4[] = {
4280 4281
		{ 0x0b, 0x0000,	0x0048 },
		{ 0x19, 0x0020,	0x0050 },
4282 4283
		{ 0x0c, 0x0100,	0x0020 },
		{ 0x10, 0x0004,	0x0000 },
F
françois romieu 已提交
4284 4285
	};

4286
	rtl_set_def_aspm_entry_latency(tp);
F
françois romieu 已提交
4287

4288
	rtl_ephy_init(tp, e_info_8168d_4);
F
françois romieu 已提交
4289

4290
	rtl_enable_clock_request(tp);
F
françois romieu 已提交
4291 4292
}

4293
static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
H
hayeswang 已提交
4294
{
H
Hayes Wang 已提交
4295
	static const struct ephy_info e_info_8168e_1[] = {
H
hayeswang 已提交
4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310
		{ 0x00, 0x0200,	0x0100 },
		{ 0x00, 0x0000,	0x0004 },
		{ 0x06, 0x0002,	0x0001 },
		{ 0x06, 0x0000,	0x0030 },
		{ 0x07, 0x0000,	0x2000 },
		{ 0x00, 0x0000,	0x0020 },
		{ 0x03, 0x5800,	0x2000 },
		{ 0x03, 0x0000,	0x0001 },
		{ 0x01, 0x0800,	0x1000 },
		{ 0x07, 0x0000,	0x4000 },
		{ 0x1e, 0x0000,	0x2000 },
		{ 0x19, 0xffff,	0xfe6c },
		{ 0x0a, 0x0000,	0x0040 }
	};

4311
	rtl_set_def_aspm_entry_latency(tp);
H
hayeswang 已提交
4312

4313
	rtl_ephy_init(tp, e_info_8168e_1);
H
hayeswang 已提交
4314

4315
	rtl_disable_clock_request(tp);
H
hayeswang 已提交
4316 4317

	/* Reset tx FIFO pointer */
4318 4319
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
H
hayeswang 已提交
4320

4321
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
H
hayeswang 已提交
4322 4323
}

4324
static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
H
Hayes Wang 已提交
4325 4326 4327
{
	static const struct ephy_info e_info_8168e_2[] = {
		{ 0x09, 0x0000,	0x0080 },
4328 4329 4330
		{ 0x19, 0x0000,	0x0224 },
		{ 0x00, 0x0000,	0x0004 },
		{ 0x0c, 0x3df0,	0x0200 },
H
Hayes Wang 已提交
4331 4332
	};

4333
	rtl_set_def_aspm_entry_latency(tp);
H
Hayes Wang 已提交
4334

4335
	rtl_ephy_init(tp, e_info_8168e_2);
H
Hayes Wang 已提交
4336

4337 4338
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
H
Heiner Kallweit 已提交
4339
	rtl_set_fifo_size(tp, 0x10, 0x10, 0x02, 0x06);
4340 4341
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060);
4342
	rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_0001, BIT(4));
4343
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00);
H
Hayes Wang 已提交
4344

4345
	rtl_disable_clock_request(tp);
4346

4347
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
H
Hayes Wang 已提交
4348

4349 4350
	rtl8168_config_eee_mac(tp);

4351 4352 4353
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
4354 4355

	rtl_hw_aspm_clkreq_enable(tp, true);
H
Hayes Wang 已提交
4356 4357
}

4358
static void rtl_hw_start_8168f(struct rtl8169_private *tp)
4359
{
4360
	rtl_set_def_aspm_entry_latency(tp);
4361

4362 4363
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
H
Heiner Kallweit 已提交
4364
	rtl_set_fifo_size(tp, 0x10, 0x10, 0x02, 0x06);
4365
	rtl_reset_packet_filter(tp);
4366 4367
	rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_0001, BIT(4));
	rtl_eri_set_bits(tp, 0x1d0, ERIAR_MASK_0001, BIT(4));
4368 4369
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060);
4370

4371
	rtl_disable_clock_request(tp);
4372

4373 4374 4375 4376
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
4377 4378

	rtl8168_config_eee_mac(tp);
4379 4380
}

4381 4382 4383 4384 4385 4386
static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168f_1[] = {
		{ 0x06, 0x00c0,	0x0020 },
		{ 0x08, 0x0001,	0x0002 },
		{ 0x09, 0x0000,	0x0080 },
4387 4388 4389
		{ 0x19, 0x0000,	0x0224 },
		{ 0x00, 0x0000,	0x0004 },
		{ 0x0c, 0x3df0,	0x0200 },
4390 4391 4392 4393
	};

	rtl_hw_start_8168f(tp);

4394
	rtl_ephy_init(tp, e_info_8168f_1);
4395

4396
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00);
4397 4398
}

4399 4400 4401 4402 4403
static void rtl_hw_start_8411(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168f_1[] = {
		{ 0x06, 0x00c0,	0x0020 },
		{ 0x0f, 0xffff,	0x5200 },
4404 4405 4406
		{ 0x19, 0x0000,	0x0224 },
		{ 0x00, 0x0000,	0x0004 },
		{ 0x0c, 0x3df0,	0x0200 },
4407 4408 4409
	};

	rtl_hw_start_8168f(tp);
4410
	rtl_pcie_state_l2l3_disable(tp);
4411

4412
	rtl_ephy_init(tp, e_info_8168f_1);
4413

4414
	rtl_eri_set_bits(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00);
4415 4416
}

4417
static void rtl_hw_start_8168g(struct rtl8169_private *tp)
H
Hayes Wang 已提交
4418
{
H
Heiner Kallweit 已提交
4419
	rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
4420
	rtl8168g_set_pause_thresholds(tp, 0x38, 0x48);
H
Hayes Wang 已提交
4421

4422
	rtl_set_def_aspm_entry_latency(tp);
H
Hayes Wang 已提交
4423

4424
	rtl_reset_packet_filter(tp);
4425
	rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f);
H
Hayes Wang 已提交
4426

4427
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
H
Hayes Wang 已提交
4428

4429 4430
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
H
Hayes Wang 已提交
4431

4432 4433
	rtl8168_config_eee_mac(tp);

4434
	rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06);
4435
	rtl_eri_clear_bits(tp, 0x1b0, ERIAR_MASK_0011, BIT(12));
H
hayeswang 已提交
4436

4437
	rtl_pcie_state_l2l3_disable(tp);
H
Hayes Wang 已提交
4438 4439
}

4440 4441 4442
static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168g_1[] = {
4443 4444
		{ 0x00, 0x0008,	0x0000 },
		{ 0x0c, 0x3ff0,	0x0820 },
4445 4446 4447 4448 4449 4450 4451
		{ 0x1e, 0x0000,	0x0001 },
		{ 0x19, 0x8000,	0x0000 }
	};

	rtl_hw_start_8168g(tp);

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
4452
	rtl_hw_aspm_clkreq_enable(tp, false);
4453
	rtl_ephy_init(tp, e_info_8168g_1);
K
Kai-Heng Feng 已提交
4454
	rtl_hw_aspm_clkreq_enable(tp, true);
4455 4456
}

H
hayeswang 已提交
4457 4458 4459
static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168g_2[] = {
4460 4461 4462 4463 4464 4465 4466 4467 4468
		{ 0x00, 0x0008,	0x0000 },
		{ 0x0c, 0x3ff0,	0x0820 },
		{ 0x19, 0xffff,	0x7c00 },
		{ 0x1e, 0xffff,	0x20eb },
		{ 0x0d, 0xffff,	0x1666 },
		{ 0x00, 0xffff,	0x10a3 },
		{ 0x06, 0xffff,	0xf050 },
		{ 0x04, 0x0000,	0x0010 },
		{ 0x1d, 0x4000,	0x0000 },
H
hayeswang 已提交
4469 4470
	};

4471
	rtl_hw_start_8168g(tp);
H
hayeswang 已提交
4472 4473

	/* disable aspm and clock request before access ephy */
4474
	rtl_hw_aspm_clkreq_enable(tp, false);
4475
	rtl_ephy_init(tp, e_info_8168g_2);
H
hayeswang 已提交
4476 4477
}

H
hayeswang 已提交
4478 4479 4480
static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8411_2[] = {
4481 4482 4483 4484 4485 4486 4487 4488 4489 4490
		{ 0x00, 0x0008,	0x0000 },
		{ 0x0c, 0x37d0,	0x0820 },
		{ 0x1e, 0x0000,	0x0001 },
		{ 0x19, 0x8021,	0x0000 },
		{ 0x1e, 0x0000,	0x2000 },
		{ 0x0d, 0x0100,	0x0200 },
		{ 0x00, 0x0000,	0x0080 },
		{ 0x06, 0x0000,	0x0010 },
		{ 0x04, 0x0000,	0x0010 },
		{ 0x1d, 0x0000,	0x4000 },
H
hayeswang 已提交
4491 4492
	};

4493
	rtl_hw_start_8168g(tp);
H
hayeswang 已提交
4494 4495

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
4496
	rtl_hw_aspm_clkreq_enable(tp, false);
4497
	rtl_ephy_init(tp, e_info_8411_2);
4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634

	/* The following Realtek-provided magic fixes an issue with the RX unit
	 * getting confused after the PHY having been powered-down.
	 */
	r8168_mac_ocp_write(tp, 0xFC28, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC2A, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC2C, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC2E, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC30, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC32, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC34, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC36, 0x0000);
	mdelay(3);
	r8168_mac_ocp_write(tp, 0xFC26, 0x0000);

	r8168_mac_ocp_write(tp, 0xF800, 0xE008);
	r8168_mac_ocp_write(tp, 0xF802, 0xE00A);
	r8168_mac_ocp_write(tp, 0xF804, 0xE00C);
	r8168_mac_ocp_write(tp, 0xF806, 0xE00E);
	r8168_mac_ocp_write(tp, 0xF808, 0xE027);
	r8168_mac_ocp_write(tp, 0xF80A, 0xE04F);
	r8168_mac_ocp_write(tp, 0xF80C, 0xE05E);
	r8168_mac_ocp_write(tp, 0xF80E, 0xE065);
	r8168_mac_ocp_write(tp, 0xF810, 0xC602);
	r8168_mac_ocp_write(tp, 0xF812, 0xBE00);
	r8168_mac_ocp_write(tp, 0xF814, 0x0000);
	r8168_mac_ocp_write(tp, 0xF816, 0xC502);
	r8168_mac_ocp_write(tp, 0xF818, 0xBD00);
	r8168_mac_ocp_write(tp, 0xF81A, 0x074C);
	r8168_mac_ocp_write(tp, 0xF81C, 0xC302);
	r8168_mac_ocp_write(tp, 0xF81E, 0xBB00);
	r8168_mac_ocp_write(tp, 0xF820, 0x080A);
	r8168_mac_ocp_write(tp, 0xF822, 0x6420);
	r8168_mac_ocp_write(tp, 0xF824, 0x48C2);
	r8168_mac_ocp_write(tp, 0xF826, 0x8C20);
	r8168_mac_ocp_write(tp, 0xF828, 0xC516);
	r8168_mac_ocp_write(tp, 0xF82A, 0x64A4);
	r8168_mac_ocp_write(tp, 0xF82C, 0x49C0);
	r8168_mac_ocp_write(tp, 0xF82E, 0xF009);
	r8168_mac_ocp_write(tp, 0xF830, 0x74A2);
	r8168_mac_ocp_write(tp, 0xF832, 0x8CA5);
	r8168_mac_ocp_write(tp, 0xF834, 0x74A0);
	r8168_mac_ocp_write(tp, 0xF836, 0xC50E);
	r8168_mac_ocp_write(tp, 0xF838, 0x9CA2);
	r8168_mac_ocp_write(tp, 0xF83A, 0x1C11);
	r8168_mac_ocp_write(tp, 0xF83C, 0x9CA0);
	r8168_mac_ocp_write(tp, 0xF83E, 0xE006);
	r8168_mac_ocp_write(tp, 0xF840, 0x74F8);
	r8168_mac_ocp_write(tp, 0xF842, 0x48C4);
	r8168_mac_ocp_write(tp, 0xF844, 0x8CF8);
	r8168_mac_ocp_write(tp, 0xF846, 0xC404);
	r8168_mac_ocp_write(tp, 0xF848, 0xBC00);
	r8168_mac_ocp_write(tp, 0xF84A, 0xC403);
	r8168_mac_ocp_write(tp, 0xF84C, 0xBC00);
	r8168_mac_ocp_write(tp, 0xF84E, 0x0BF2);
	r8168_mac_ocp_write(tp, 0xF850, 0x0C0A);
	r8168_mac_ocp_write(tp, 0xF852, 0xE434);
	r8168_mac_ocp_write(tp, 0xF854, 0xD3C0);
	r8168_mac_ocp_write(tp, 0xF856, 0x49D9);
	r8168_mac_ocp_write(tp, 0xF858, 0xF01F);
	r8168_mac_ocp_write(tp, 0xF85A, 0xC526);
	r8168_mac_ocp_write(tp, 0xF85C, 0x64A5);
	r8168_mac_ocp_write(tp, 0xF85E, 0x1400);
	r8168_mac_ocp_write(tp, 0xF860, 0xF007);
	r8168_mac_ocp_write(tp, 0xF862, 0x0C01);
	r8168_mac_ocp_write(tp, 0xF864, 0x8CA5);
	r8168_mac_ocp_write(tp, 0xF866, 0x1C15);
	r8168_mac_ocp_write(tp, 0xF868, 0xC51B);
	r8168_mac_ocp_write(tp, 0xF86A, 0x9CA0);
	r8168_mac_ocp_write(tp, 0xF86C, 0xE013);
	r8168_mac_ocp_write(tp, 0xF86E, 0xC519);
	r8168_mac_ocp_write(tp, 0xF870, 0x74A0);
	r8168_mac_ocp_write(tp, 0xF872, 0x48C4);
	r8168_mac_ocp_write(tp, 0xF874, 0x8CA0);
	r8168_mac_ocp_write(tp, 0xF876, 0xC516);
	r8168_mac_ocp_write(tp, 0xF878, 0x74A4);
	r8168_mac_ocp_write(tp, 0xF87A, 0x48C8);
	r8168_mac_ocp_write(tp, 0xF87C, 0x48CA);
	r8168_mac_ocp_write(tp, 0xF87E, 0x9CA4);
	r8168_mac_ocp_write(tp, 0xF880, 0xC512);
	r8168_mac_ocp_write(tp, 0xF882, 0x1B00);
	r8168_mac_ocp_write(tp, 0xF884, 0x9BA0);
	r8168_mac_ocp_write(tp, 0xF886, 0x1B1C);
	r8168_mac_ocp_write(tp, 0xF888, 0x483F);
	r8168_mac_ocp_write(tp, 0xF88A, 0x9BA2);
	r8168_mac_ocp_write(tp, 0xF88C, 0x1B04);
	r8168_mac_ocp_write(tp, 0xF88E, 0xC508);
	r8168_mac_ocp_write(tp, 0xF890, 0x9BA0);
	r8168_mac_ocp_write(tp, 0xF892, 0xC505);
	r8168_mac_ocp_write(tp, 0xF894, 0xBD00);
	r8168_mac_ocp_write(tp, 0xF896, 0xC502);
	r8168_mac_ocp_write(tp, 0xF898, 0xBD00);
	r8168_mac_ocp_write(tp, 0xF89A, 0x0300);
	r8168_mac_ocp_write(tp, 0xF89C, 0x051E);
	r8168_mac_ocp_write(tp, 0xF89E, 0xE434);
	r8168_mac_ocp_write(tp, 0xF8A0, 0xE018);
	r8168_mac_ocp_write(tp, 0xF8A2, 0xE092);
	r8168_mac_ocp_write(tp, 0xF8A4, 0xDE20);
	r8168_mac_ocp_write(tp, 0xF8A6, 0xD3C0);
	r8168_mac_ocp_write(tp, 0xF8A8, 0xC50F);
	r8168_mac_ocp_write(tp, 0xF8AA, 0x76A4);
	r8168_mac_ocp_write(tp, 0xF8AC, 0x49E3);
	r8168_mac_ocp_write(tp, 0xF8AE, 0xF007);
	r8168_mac_ocp_write(tp, 0xF8B0, 0x49C0);
	r8168_mac_ocp_write(tp, 0xF8B2, 0xF103);
	r8168_mac_ocp_write(tp, 0xF8B4, 0xC607);
	r8168_mac_ocp_write(tp, 0xF8B6, 0xBE00);
	r8168_mac_ocp_write(tp, 0xF8B8, 0xC606);
	r8168_mac_ocp_write(tp, 0xF8BA, 0xBE00);
	r8168_mac_ocp_write(tp, 0xF8BC, 0xC602);
	r8168_mac_ocp_write(tp, 0xF8BE, 0xBE00);
	r8168_mac_ocp_write(tp, 0xF8C0, 0x0C4C);
	r8168_mac_ocp_write(tp, 0xF8C2, 0x0C28);
	r8168_mac_ocp_write(tp, 0xF8C4, 0x0C2C);
	r8168_mac_ocp_write(tp, 0xF8C6, 0xDC00);
	r8168_mac_ocp_write(tp, 0xF8C8, 0xC707);
	r8168_mac_ocp_write(tp, 0xF8CA, 0x1D00);
	r8168_mac_ocp_write(tp, 0xF8CC, 0x8DE2);
	r8168_mac_ocp_write(tp, 0xF8CE, 0x48C1);
	r8168_mac_ocp_write(tp, 0xF8D0, 0xC502);
	r8168_mac_ocp_write(tp, 0xF8D2, 0xBD00);
	r8168_mac_ocp_write(tp, 0xF8D4, 0x00AA);
	r8168_mac_ocp_write(tp, 0xF8D6, 0xE0C0);
	r8168_mac_ocp_write(tp, 0xF8D8, 0xC502);
	r8168_mac_ocp_write(tp, 0xF8DA, 0xBD00);
	r8168_mac_ocp_write(tp, 0xF8DC, 0x0132);

	r8168_mac_ocp_write(tp, 0xFC26, 0x8000);

	r8168_mac_ocp_write(tp, 0xFC2A, 0x0743);
	r8168_mac_ocp_write(tp, 0xFC2C, 0x0801);
	r8168_mac_ocp_write(tp, 0xFC2E, 0x0BE9);
	r8168_mac_ocp_write(tp, 0xFC30, 0x02FD);
	r8168_mac_ocp_write(tp, 0xFC32, 0x0C25);
	r8168_mac_ocp_write(tp, 0xFC34, 0x00A9);
	r8168_mac_ocp_write(tp, 0xFC36, 0x012D);

K
Kai-Heng Feng 已提交
4635
	rtl_hw_aspm_clkreq_enable(tp, true);
H
hayeswang 已提交
4636 4637
}

4638 4639 4640 4641 4642 4643 4644
static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168h_1[] = {
		{ 0x1e, 0x0800,	0x0001 },
		{ 0x1d, 0x0000,	0x0800 },
		{ 0x05, 0xffff,	0x2089 },
		{ 0x06, 0xffff,	0x5881 },
4645
		{ 0x04, 0xffff,	0x854a },
4646 4647
		{ 0x01, 0xffff,	0x068b }
	};
4648
	int rg_saw_cnt;
4649 4650

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
4651
	rtl_hw_aspm_clkreq_enable(tp, false);
4652
	rtl_ephy_init(tp, e_info_8168h_1);
4653

H
Heiner Kallweit 已提交
4654
	rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
4655
	rtl8168g_set_pause_thresholds(tp, 0x38, 0x48);
4656

4657
	rtl_set_def_aspm_entry_latency(tp);
4658

4659
	rtl_reset_packet_filter(tp);
4660

4661
	rtl_eri_set_bits(tp, 0xdc, ERIAR_MASK_1111, BIT(4));
4662

4663
	rtl_eri_set_bits(tp, 0xd4, ERIAR_MASK_1111, 0x1f00);
4664

4665
	rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);
4666

4667
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
4668

4669 4670
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
4671

4672 4673
	rtl8168_config_eee_mac(tp);

4674 4675
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
4676

4677
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
4678

4679
	rtl_eri_clear_bits(tp, 0x1b0, ERIAR_MASK_0011, BIT(12));
4680

4681
	rtl_pcie_state_l2l3_disable(tp);
4682 4683

	rtl_writephy(tp, 0x1f, 0x0c42);
4684
	rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
4685 4686 4687 4688 4689 4690
	rtl_writephy(tp, 0x1f, 0x0000);
	if (rg_saw_cnt > 0) {
		u16 sw_cnt_1ms_ini;

		sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
		sw_cnt_1ms_ini &= 0x0fff;
4691
		r8168_mac_ocp_modify(tp, 0xd412, 0x0fff, sw_cnt_1ms_ini);
4692 4693
	}

4694 4695 4696 4697
	r8168_mac_ocp_modify(tp, 0xe056, 0x00f0, 0x0070);
	r8168_mac_ocp_modify(tp, 0xe052, 0x6000, 0x8008);
	r8168_mac_ocp_modify(tp, 0xe0d6, 0x01ff, 0x017f);
	r8168_mac_ocp_modify(tp, 0xd420, 0x0fff, 0x047f);
4698 4699 4700 4701 4702

	r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
	r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
	r8168_mac_ocp_write(tp, 0xc094, 0x0000);
	r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
K
Kai-Heng Feng 已提交
4703 4704

	rtl_hw_aspm_clkreq_enable(tp, true);
4705 4706
}

C
Chun-Hao Lin 已提交
4707 4708
static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
{
C
Chun-Hao Lin 已提交
4709 4710
	rtl8168ep_stop_cmac(tp);

H
Heiner Kallweit 已提交
4711
	rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
4712
	rtl8168g_set_pause_thresholds(tp, 0x2f, 0x5f);
C
Chun-Hao Lin 已提交
4713

4714
	rtl_set_def_aspm_entry_latency(tp);
C
Chun-Hao Lin 已提交
4715

4716
	rtl_reset_packet_filter(tp);
C
Chun-Hao Lin 已提交
4717

4718
	rtl_eri_set_bits(tp, 0xd4, ERIAR_MASK_1111, 0x1f80);
C
Chun-Hao Lin 已提交
4719

4720
	rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);
C
Chun-Hao Lin 已提交
4721

4722
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
C
Chun-Hao Lin 已提交
4723

4724 4725
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
C
Chun-Hao Lin 已提交
4726

4727 4728
	rtl8168_config_eee_mac(tp);

4729
	rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06);
C
Chun-Hao Lin 已提交
4730

4731
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
C
Chun-Hao Lin 已提交
4732

4733
	rtl_pcie_state_l2l3_disable(tp);
C
Chun-Hao Lin 已提交
4734 4735 4736 4737 4738 4739 4740 4741 4742 4743 4744 4745 4746
}

static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168ep_1[] = {
		{ 0x00, 0xffff,	0x10ab },
		{ 0x06, 0xffff,	0xf030 },
		{ 0x08, 0xffff,	0x2006 },
		{ 0x0d, 0xffff,	0x1666 },
		{ 0x0c, 0x3ff0,	0x0000 }
	};

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
4747
	rtl_hw_aspm_clkreq_enable(tp, false);
4748
	rtl_ephy_init(tp, e_info_8168ep_1);
C
Chun-Hao Lin 已提交
4749 4750

	rtl_hw_start_8168ep(tp);
K
Kai-Heng Feng 已提交
4751 4752

	rtl_hw_aspm_clkreq_enable(tp, true);
C
Chun-Hao Lin 已提交
4753 4754 4755 4756 4757 4758 4759 4760 4761 4762 4763
}

static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168ep_2[] = {
		{ 0x00, 0xffff,	0x10a3 },
		{ 0x19, 0xffff,	0xfc00 },
		{ 0x1e, 0xffff,	0x20ea }
	};

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
4764
	rtl_hw_aspm_clkreq_enable(tp, false);
4765
	rtl_ephy_init(tp, e_info_8168ep_2);
C
Chun-Hao Lin 已提交
4766 4767 4768

	rtl_hw_start_8168ep(tp);

4769 4770
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
K
Kai-Heng Feng 已提交
4771 4772

	rtl_hw_aspm_clkreq_enable(tp, true);
C
Chun-Hao Lin 已提交
4773 4774 4775 4776 4777
}

static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168ep_3[] = {
4778 4779 4780 4781
		{ 0x00, 0x0000,	0x0080 },
		{ 0x0d, 0x0100,	0x0200 },
		{ 0x19, 0x8021,	0x0000 },
		{ 0x1e, 0x0000,	0x2000 },
C
Chun-Hao Lin 已提交
4782 4783 4784
	};

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
4785
	rtl_hw_aspm_clkreq_enable(tp, false);
4786
	rtl_ephy_init(tp, e_info_8168ep_3);
C
Chun-Hao Lin 已提交
4787 4788 4789

	rtl_hw_start_8168ep(tp);

4790 4791
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
C
Chun-Hao Lin 已提交
4792

4793 4794 4795
	r8168_mac_ocp_modify(tp, 0xd3e2, 0x0fff, 0x0271);
	r8168_mac_ocp_modify(tp, 0xd3e4, 0x00ff, 0x0000);
	r8168_mac_ocp_modify(tp, 0xe860, 0x0000, 0x0080);
K
Kai-Heng Feng 已提交
4796 4797

	rtl_hw_aspm_clkreq_enable(tp, true);
C
Chun-Hao Lin 已提交
4798 4799
}

H
Heiner Kallweit 已提交
4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858
static void rtl_hw_start_8117(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8117[] = {
		{ 0x19, 0x0040,	0x1100 },
		{ 0x59, 0x0040,	0x1100 },
	};
	int rg_saw_cnt;

	rtl8168ep_stop_cmac(tp);

	/* disable aspm and clock request before access ephy */
	rtl_hw_aspm_clkreq_enable(tp, false);
	rtl_ephy_init(tp, e_info_8117);

	rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
	rtl8168g_set_pause_thresholds(tp, 0x2f, 0x5f);

	rtl_set_def_aspm_entry_latency(tp);

	rtl_reset_packet_filter(tp);

	rtl_eri_set_bits(tp, 0xd4, ERIAR_MASK_1111, 0x1f90);

	rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);

	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);

	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);

	rtl8168_config_eee_mac(tp);

	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);

	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);

	rtl_eri_clear_bits(tp, 0x1b0, ERIAR_MASK_0011, BIT(12));

	rtl_pcie_state_l2l3_disable(tp);

	rg_saw_cnt = phy_read_paged(tp->phydev, 0x0c42, 0x13) & 0x3fff;
	if (rg_saw_cnt > 0) {
		u16 sw_cnt_1ms_ini;

		sw_cnt_1ms_ini = (16000000 / rg_saw_cnt) & 0x0fff;
		r8168_mac_ocp_modify(tp, 0xd412, 0x0fff, sw_cnt_1ms_ini);
	}

	r8168_mac_ocp_modify(tp, 0xe056, 0x00f0, 0x0070);
	r8168_mac_ocp_write(tp, 0xea80, 0x0003);
	r8168_mac_ocp_modify(tp, 0xe052, 0x0000, 0x0009);
	r8168_mac_ocp_modify(tp, 0xd420, 0x0fff, 0x047f);

	r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
	r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
	r8168_mac_ocp_write(tp, 0xc094, 0x0000);
	r8168_mac_ocp_write(tp, 0xc09e, 0x0000);

4859 4860 4861
	/* firmware is for MAC only */
	rtl_apply_firmware(tp);

H
Heiner Kallweit 已提交
4862 4863 4864
	rtl_hw_aspm_clkreq_enable(tp, true);
}

4865
static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
4866
{
4867
	static const struct ephy_info e_info_8102e_1[] = {
4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878
		{ 0x01,	0, 0x6e65 },
		{ 0x02,	0, 0x091f },
		{ 0x03,	0, 0xc2f9 },
		{ 0x06,	0, 0xafb5 },
		{ 0x07,	0, 0x0e00 },
		{ 0x19,	0, 0xec80 },
		{ 0x01,	0, 0x2e65 },
		{ 0x01,	0, 0x6e65 }
	};
	u8 cfg1;

4879
	rtl_set_def_aspm_entry_latency(tp);
4880

4881
	RTL_W8(tp, DBG_REG, FIX_NAK_1);
4882

4883
	RTL_W8(tp, Config1,
4884
	       LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
4885
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
4886

4887
	cfg1 = RTL_R8(tp, Config1);
4888
	if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
4889
		RTL_W8(tp, Config1, cfg1 & ~LEDS0);
4890

4891
	rtl_ephy_init(tp, e_info_8102e_1);
4892 4893
}

4894
static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
4895
{
4896
	rtl_set_def_aspm_entry_latency(tp);
4897

4898 4899
	RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
4900 4901
}

4902
static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
4903
{
4904
	rtl_hw_start_8102e_2(tp);
4905

4906
	rtl_ephy_write(tp, 0x03, 0xc2f9);
4907 4908
}

4909
static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
4910 4911 4912 4913 4914 4915 4916 4917 4918 4919 4920 4921
{
	static const struct ephy_info e_info_8105e_1[] = {
		{ 0x07,	0, 0x4000 },
		{ 0x19,	0, 0x0200 },
		{ 0x19,	0, 0x0020 },
		{ 0x1e,	0, 0x2000 },
		{ 0x03,	0, 0x0001 },
		{ 0x19,	0, 0x0100 },
		{ 0x19,	0, 0x0004 },
		{ 0x0a,	0, 0x0020 }
	};

F
Francois Romieu 已提交
4922
	/* Force LAN exit from ASPM if Rx/Tx are not idle */
4923
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
4924

F
Francois Romieu 已提交
4925
	/* Disable Early Tally Counter */
4926
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
4927

4928 4929
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
4930

4931
	rtl_ephy_init(tp, e_info_8105e_1);
H
hayeswang 已提交
4932

4933
	rtl_pcie_state_l2l3_disable(tp);
4934 4935
}

4936
static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
4937
{
4938
	rtl_hw_start_8105e_1(tp);
4939
	rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
4940 4941
}

4942 4943 4944 4945 4946 4947 4948
static void rtl_hw_start_8402(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8402[] = {
		{ 0x19,	0xffff, 0xff64 },
		{ 0x1e,	0, 0x4000 }
	};

4949
	rtl_set_def_aspm_entry_latency(tp);
4950 4951

	/* Force LAN exit from ASPM if Rx/Tx are not idle */
4952
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
4953

4954
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
4955

4956
	rtl_ephy_init(tp, e_info_8402);
4957

H
Heiner Kallweit 已提交
4958
	rtl_set_fifo_size(tp, 0x00, 0x00, 0x02, 0x06);
4959
	rtl_reset_packet_filter(tp);
4960 4961 4962
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00);
H
hayeswang 已提交
4963

4964 4965 4966
	/* disable EEE */
	rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000);

4967
	rtl_pcie_state_l2l3_disable(tp);
4968 4969
}

H
Hayes Wang 已提交
4970 4971
static void rtl_hw_start_8106(struct rtl8169_private *tp)
{
K
Kai-Heng Feng 已提交
4972 4973
	rtl_hw_aspm_clkreq_enable(tp, false);

H
Hayes Wang 已提交
4974
	/* Force LAN exit from ASPM if Rx/Tx are not idle */
4975
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
H
Hayes Wang 已提交
4976

4977 4978 4979
	RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
H
hayeswang 已提交
4980

4981 4982
	rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000);

4983 4984 4985
	/* disable EEE */
	rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000);

4986
	rtl_pcie_state_l2l3_disable(tp);
K
Kai-Heng Feng 已提交
4987
	rtl_hw_aspm_clkreq_enable(tp, true);
H
Hayes Wang 已提交
4988 4989
}

H
Heiner Kallweit 已提交
4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026 5027 5028 5029 5030 5031 5032 5033 5034 5035 5036 5037 5038 5039
DECLARE_RTL_COND(rtl_mac_ocp_e00e_cond)
{
	return r8168_mac_ocp_read(tp, 0xe00e) & BIT(13);
}

static void rtl_hw_start_8125_common(struct rtl8169_private *tp)
{
	rtl_pcie_state_l2l3_disable(tp);

	RTL_W16(tp, 0x382, 0x221b);
	RTL_W8(tp, 0x4500, 0);
	RTL_W16(tp, 0x4800, 0);

	/* disable UPS */
	r8168_mac_ocp_modify(tp, 0xd40a, 0x0010, 0x0000);

	RTL_W8(tp, Config1, RTL_R8(tp, Config1) & ~0x10);

	r8168_mac_ocp_write(tp, 0xc140, 0xffff);
	r8168_mac_ocp_write(tp, 0xc142, 0xffff);

	r8168_mac_ocp_modify(tp, 0xd3e2, 0x0fff, 0x03a9);
	r8168_mac_ocp_modify(tp, 0xd3e4, 0x00ff, 0x0000);
	r8168_mac_ocp_modify(tp, 0xe860, 0x0000, 0x0080);

	/* disable new tx descriptor format */
	r8168_mac_ocp_modify(tp, 0xeb58, 0x0001, 0x0000);

	r8168_mac_ocp_modify(tp, 0xe614, 0x0700, 0x0400);
	r8168_mac_ocp_modify(tp, 0xe63e, 0x0c30, 0x0020);
	r8168_mac_ocp_modify(tp, 0xc0b4, 0x0000, 0x000c);
	r8168_mac_ocp_modify(tp, 0xeb6a, 0x00ff, 0x0033);
	r8168_mac_ocp_modify(tp, 0xeb50, 0x03e0, 0x0040);
	r8168_mac_ocp_modify(tp, 0xe056, 0x00f0, 0x0030);
	r8168_mac_ocp_modify(tp, 0xe040, 0x1000, 0x0000);
	r8168_mac_ocp_modify(tp, 0xe0c0, 0x4f0f, 0x4403);
	r8168_mac_ocp_modify(tp, 0xe052, 0x0080, 0x0067);
	r8168_mac_ocp_modify(tp, 0xc0ac, 0x0080, 0x1f00);
	r8168_mac_ocp_modify(tp, 0xd430, 0x0fff, 0x047f);
	r8168_mac_ocp_modify(tp, 0xe84c, 0x0000, 0x00c0);
	r8168_mac_ocp_modify(tp, 0xea1c, 0x0004, 0x0000);
	r8168_mac_ocp_modify(tp, 0xeb54, 0x0000, 0x0001);
	udelay(1);
	r8168_mac_ocp_modify(tp, 0xeb54, 0x0001, 0x0000);
	RTL_W16(tp, 0x1880, RTL_R16(tp, 0x1880) & ~0x0030);

	r8168_mac_ocp_write(tp, 0xe098, 0xc302);

	rtl_udelay_loop_wait_low(tp, &rtl_mac_ocp_e00e_cond, 1000, 10);

5040 5041
	rtl8125_config_eee_mac(tp);

H
Heiner Kallweit 已提交
5042 5043 5044 5045 5046 5047 5048 5049 5050 5051 5052 5053 5054 5055 5056 5057 5058 5059 5060 5061 5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073 5074 5075 5076 5077 5078 5079 5080 5081 5082 5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
	udelay(10);
}

static void rtl_hw_start_8125_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8125_1[] = {
		{ 0x01, 0xffff, 0xa812 },
		{ 0x09, 0xffff, 0x520c },
		{ 0x04, 0xffff, 0xd000 },
		{ 0x0d, 0xffff, 0xf702 },
		{ 0x0a, 0xffff, 0x8653 },
		{ 0x06, 0xffff, 0x001e },
		{ 0x08, 0xffff, 0x3595 },
		{ 0x20, 0xffff, 0x9455 },
		{ 0x21, 0xffff, 0x99ff },
		{ 0x02, 0xffff, 0x6046 },
		{ 0x29, 0xffff, 0xfe00 },
		{ 0x23, 0xffff, 0xab62 },

		{ 0x41, 0xffff, 0xa80c },
		{ 0x49, 0xffff, 0x520c },
		{ 0x44, 0xffff, 0xd000 },
		{ 0x4d, 0xffff, 0xf702 },
		{ 0x4a, 0xffff, 0x8653 },
		{ 0x46, 0xffff, 0x001e },
		{ 0x48, 0xffff, 0x3595 },
		{ 0x60, 0xffff, 0x9455 },
		{ 0x61, 0xffff, 0x99ff },
		{ 0x42, 0xffff, 0x6046 },
		{ 0x69, 0xffff, 0xfe00 },
		{ 0x63, 0xffff, 0xab62 },
	};

	rtl_set_def_aspm_entry_latency(tp);

	/* disable aspm and clock request before access ephy */
	rtl_hw_aspm_clkreq_enable(tp, false);
	rtl_ephy_init(tp, e_info_8125_1);

	rtl_hw_start_8125_common(tp);
}

static void rtl_hw_start_8125_2(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8125_2[] = {
		{ 0x04, 0xffff, 0xd000 },
		{ 0x0a, 0xffff, 0x8653 },
		{ 0x23, 0xffff, 0xab66 },
		{ 0x20, 0xffff, 0x9455 },
		{ 0x21, 0xffff, 0x99ff },
		{ 0x29, 0xffff, 0xfe04 },

		{ 0x44, 0xffff, 0xd000 },
		{ 0x4a, 0xffff, 0x8653 },
		{ 0x63, 0xffff, 0xab66 },
		{ 0x60, 0xffff, 0x9455 },
		{ 0x61, 0xffff, 0x99ff },
		{ 0x69, 0xffff, 0xfe04 },
	};

	rtl_set_def_aspm_entry_latency(tp);

	/* disable aspm and clock request before access ephy */
	rtl_hw_aspm_clkreq_enable(tp, false);
	rtl_ephy_init(tp, e_info_8125_2);

	rtl_hw_start_8125_common(tp);
}

5112 5113 5114 5115 5116 5117 5118
static void rtl_hw_config(struct rtl8169_private *tp)
{
	static const rtl_generic_fct hw_configs[] = {
		[RTL_GIGA_MAC_VER_07] = rtl_hw_start_8102e_1,
		[RTL_GIGA_MAC_VER_08] = rtl_hw_start_8102e_3,
		[RTL_GIGA_MAC_VER_09] = rtl_hw_start_8102e_2,
		[RTL_GIGA_MAC_VER_10] = NULL,
5119 5120
		[RTL_GIGA_MAC_VER_11] = rtl_hw_start_8168b,
		[RTL_GIGA_MAC_VER_12] = rtl_hw_start_8168b,
5121 5122 5123 5124
		[RTL_GIGA_MAC_VER_13] = NULL,
		[RTL_GIGA_MAC_VER_14] = NULL,
		[RTL_GIGA_MAC_VER_15] = NULL,
		[RTL_GIGA_MAC_VER_16] = NULL,
5125
		[RTL_GIGA_MAC_VER_17] = rtl_hw_start_8168b,
5126 5127 5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138
		[RTL_GIGA_MAC_VER_18] = rtl_hw_start_8168cp_1,
		[RTL_GIGA_MAC_VER_19] = rtl_hw_start_8168c_1,
		[RTL_GIGA_MAC_VER_20] = rtl_hw_start_8168c_2,
		[RTL_GIGA_MAC_VER_21] = rtl_hw_start_8168c_3,
		[RTL_GIGA_MAC_VER_22] = rtl_hw_start_8168c_4,
		[RTL_GIGA_MAC_VER_23] = rtl_hw_start_8168cp_2,
		[RTL_GIGA_MAC_VER_24] = rtl_hw_start_8168cp_3,
		[RTL_GIGA_MAC_VER_25] = rtl_hw_start_8168d,
		[RTL_GIGA_MAC_VER_26] = rtl_hw_start_8168d,
		[RTL_GIGA_MAC_VER_27] = rtl_hw_start_8168d,
		[RTL_GIGA_MAC_VER_28] = rtl_hw_start_8168d_4,
		[RTL_GIGA_MAC_VER_29] = rtl_hw_start_8105e_1,
		[RTL_GIGA_MAC_VER_30] = rtl_hw_start_8105e_2,
5139
		[RTL_GIGA_MAC_VER_31] = rtl_hw_start_8168d,
5140 5141 5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158 5159
		[RTL_GIGA_MAC_VER_32] = rtl_hw_start_8168e_1,
		[RTL_GIGA_MAC_VER_33] = rtl_hw_start_8168e_1,
		[RTL_GIGA_MAC_VER_34] = rtl_hw_start_8168e_2,
		[RTL_GIGA_MAC_VER_35] = rtl_hw_start_8168f_1,
		[RTL_GIGA_MAC_VER_36] = rtl_hw_start_8168f_1,
		[RTL_GIGA_MAC_VER_37] = rtl_hw_start_8402,
		[RTL_GIGA_MAC_VER_38] = rtl_hw_start_8411,
		[RTL_GIGA_MAC_VER_39] = rtl_hw_start_8106,
		[RTL_GIGA_MAC_VER_40] = rtl_hw_start_8168g_1,
		[RTL_GIGA_MAC_VER_41] = rtl_hw_start_8168g_1,
		[RTL_GIGA_MAC_VER_42] = rtl_hw_start_8168g_2,
		[RTL_GIGA_MAC_VER_43] = rtl_hw_start_8168g_2,
		[RTL_GIGA_MAC_VER_44] = rtl_hw_start_8411_2,
		[RTL_GIGA_MAC_VER_45] = rtl_hw_start_8168h_1,
		[RTL_GIGA_MAC_VER_46] = rtl_hw_start_8168h_1,
		[RTL_GIGA_MAC_VER_47] = rtl_hw_start_8168h_1,
		[RTL_GIGA_MAC_VER_48] = rtl_hw_start_8168h_1,
		[RTL_GIGA_MAC_VER_49] = rtl_hw_start_8168ep_1,
		[RTL_GIGA_MAC_VER_50] = rtl_hw_start_8168ep_2,
		[RTL_GIGA_MAC_VER_51] = rtl_hw_start_8168ep_3,
H
Heiner Kallweit 已提交
5160
		[RTL_GIGA_MAC_VER_52] = rtl_hw_start_8117,
H
Heiner Kallweit 已提交
5161 5162
		[RTL_GIGA_MAC_VER_60] = rtl_hw_start_8125_1,
		[RTL_GIGA_MAC_VER_61] = rtl_hw_start_8125_2,
5163 5164 5165 5166 5167 5168
	};

	if (hw_configs[tp->mac_version])
		hw_configs[tp->mac_version](tp);
}

H
Heiner Kallweit 已提交
5169 5170 5171 5172 5173 5174 5175 5176 5177 5178 5179
static void rtl_hw_start_8125(struct rtl8169_private *tp)
{
	int i;

	/* disable interrupt coalescing */
	for (i = 0xa00; i < 0xb00; i += 4)
		RTL_W32(tp, i, 0);

	rtl_hw_config(tp);
}

5180
static void rtl_hw_start_8168(struct rtl8169_private *tp)
5181
{
5182 5183 5184 5185
	if (rtl_is_8168evl_up(tp))
		RTL_W8(tp, MaxTxPacketSize, EarlySize);
	else
		RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
H
hayeswang 已提交
5186

5187
	rtl_hw_config(tp);
5188 5189 5190

	/* disable interrupt coalescing */
	RTL_W16(tp, IntrMitigate, 0x0000);
L
Linus Torvalds 已提交
5191 5192
}

5193 5194 5195 5196 5197 5198 5199 5200 5201 5202
static void rtl_hw_start_8169(struct rtl8169_private *tp)
{
	if (tp->mac_version == RTL_GIGA_MAC_VER_05)
		pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);

	RTL_W8(tp, EarlyTxThres, NoEarlyTx);

	tp->cp_cmd |= PCIMulRW;

	if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
H
Heiner Kallweit 已提交
5203 5204
	    tp->mac_version == RTL_GIGA_MAC_VER_03)
		tp->cp_cmd |= EnAnaPLL;
5205 5206 5207 5208 5209 5210

	RTL_W16(tp, CPlusCmd, tp->cp_cmd);

	rtl8169_set_magic_reg(tp, tp->mac_version);

	RTL_W32(tp, RxMissed, 0);
5211 5212 5213

	/* disable interrupt coalescing */
	RTL_W16(tp, IntrMitigate, 0x0000);
5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224
}

static void rtl_hw_start(struct  rtl8169_private *tp)
{
	rtl_unlock_config_regs(tp);

	tp->cp_cmd &= CPCMD_MASK;
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);

	if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
		rtl_hw_start_8169(tp);
H
Heiner Kallweit 已提交
5225 5226
	else if (rtl_is_8125(tp))
		rtl_hw_start_8125(tp);
5227 5228 5229 5230 5231 5232 5233
	else
		rtl_hw_start_8168(tp);

	rtl_set_rx_max_size(tp);
	rtl_set_rx_tx_desc_registers(tp);
	rtl_lock_config_regs(tp);

5234 5235
	rtl_jumbo_config(tp, tp->dev->mtu);

5236
	/* Initially a 10 us delay. Turned it into a PCI commit. - FR */
5237
	RTL_R16(tp, CPlusCmd);
5238 5239 5240 5241 5242 5243 5244
	RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
	rtl_init_rxcfg(tp);
	rtl_set_tx_config_registers(tp);
	rtl_set_rx_mode(tp->dev);
	rtl_irq_enable(tp);
}

L
Linus Torvalds 已提交
5245 5246
static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
{
F
Francois Romieu 已提交
5247 5248
	struct rtl8169_private *tp = netdev_priv(dev);

5249
	rtl_jumbo_config(tp, new_mtu);
F
Francois Romieu 已提交
5250

L
Linus Torvalds 已提交
5251
	dev->mtu = new_mtu;
5252 5253
	netdev_update_features(dev);

S
Stanislaw Gruszka 已提交
5254
	return 0;
L
Linus Torvalds 已提交
5255 5256 5257 5258
}

static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
{
A
Al Viro 已提交
5259
	desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
L
Linus Torvalds 已提交
5260 5261 5262
	desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
}

5263
static inline void rtl8169_mark_to_asic(struct RxDesc *desc)
L
Linus Torvalds 已提交
5264 5265 5266
{
	u32 eor = le32_to_cpu(desc->opts1) & RingEnd;

5267 5268 5269
	/* Force memory writes to complete before releasing descriptor */
	dma_wmb();

5270
	desc->opts1 = cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE);
L
Linus Torvalds 已提交
5271 5272
}

5273 5274
static struct page *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
					  struct RxDesc *desc)
L
Linus Torvalds 已提交
5275
{
H
Heiner Kallweit 已提交
5276
	struct device *d = tp_to_dev(tp);
5277
	int node = dev_to_node(d);
5278 5279
	dma_addr_t mapping;
	struct page *data;
L
Linus Torvalds 已提交
5280

5281
	data = alloc_pages_node(node, GFP_KERNEL, get_order(R8169_RX_BUF_SIZE));
E
Eric Dumazet 已提交
5282 5283
	if (!data)
		return NULL;
5284

5285
	mapping = dma_map_page(d, data, 0, R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
5286 5287 5288
	if (unlikely(dma_mapping_error(d, mapping))) {
		if (net_ratelimit())
			netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
5289 5290
		__free_pages(data, get_order(R8169_RX_BUF_SIZE));
		return NULL;
5291
	}
L
Linus Torvalds 已提交
5292

5293 5294
	desc->addr = cpu_to_le64(mapping);
	rtl8169_mark_to_asic(desc);
5295

5296
	return data;
L
Linus Torvalds 已提交
5297 5298 5299 5300
}

static void rtl8169_rx_clear(struct rtl8169_private *tp)
{
F
Francois Romieu 已提交
5301
	unsigned int i;
L
Linus Torvalds 已提交
5302

5303 5304 5305 5306 5307 5308 5309
	for (i = 0; i < NUM_RX_DESC && tp->Rx_databuff[i]; i++) {
		dma_unmap_page(tp_to_dev(tp),
			       le64_to_cpu(tp->RxDescArray[i].addr),
			       R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
		__free_pages(tp->Rx_databuff[i], get_order(R8169_RX_BUF_SIZE));
		tp->Rx_databuff[i] = NULL;
		rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
L
Linus Torvalds 已提交
5310 5311 5312
	}
}

S
Stanislaw Gruszka 已提交
5313
static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
L
Linus Torvalds 已提交
5314
{
S
Stanislaw Gruszka 已提交
5315 5316
	desc->opts1 |= cpu_to_le32(RingEnd);
}
5317

S
Stanislaw Gruszka 已提交
5318 5319 5320
static int rtl8169_rx_fill(struct rtl8169_private *tp)
{
	unsigned int i;
L
Linus Torvalds 已提交
5321

S
Stanislaw Gruszka 已提交
5322
	for (i = 0; i < NUM_RX_DESC; i++) {
5323
		struct page *data;
5324

S
Stanislaw Gruszka 已提交
5325
		data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
E
Eric Dumazet 已提交
5326
		if (!data) {
H
Heiner Kallweit 已提交
5327 5328
			rtl8169_rx_clear(tp);
			return -ENOMEM;
E
Eric Dumazet 已提交
5329 5330
		}
		tp->Rx_databuff[i] = data;
L
Linus Torvalds 已提交
5331 5332
	}

S
Stanislaw Gruszka 已提交
5333 5334
	rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);

H
Heiner Kallweit 已提交
5335
	return 0;
L
Linus Torvalds 已提交
5336 5337
}

5338
static int rtl8169_init_ring(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
5339 5340 5341
{
	rtl8169_init_ring_indexes(tp);

5342 5343
	memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
	memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
L
Linus Torvalds 已提交
5344

S
Stanislaw Gruszka 已提交
5345
	return rtl8169_rx_fill(tp);
L
Linus Torvalds 已提交
5346 5347
}

5348
static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
L
Linus Torvalds 已提交
5349 5350 5351 5352
				 struct TxDesc *desc)
{
	unsigned int len = tx_skb->len;

5353 5354
	dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);

L
Linus Torvalds 已提交
5355 5356 5357 5358 5359 5360
	desc->opts1 = 0x00;
	desc->opts2 = 0x00;
	desc->addr = 0x00;
	tx_skb->len = 0;
}

5361 5362
static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
				   unsigned int n)
L
Linus Torvalds 已提交
5363 5364 5365
{
	unsigned int i;

5366 5367
	for (i = 0; i < n; i++) {
		unsigned int entry = (start + i) % NUM_TX_DESC;
L
Linus Torvalds 已提交
5368 5369 5370 5371 5372 5373
		struct ring_info *tx_skb = tp->tx_skb + entry;
		unsigned int len = tx_skb->len;

		if (len) {
			struct sk_buff *skb = tx_skb->skb;

H
Heiner Kallweit 已提交
5374
			rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
L
Linus Torvalds 已提交
5375 5376
					     tp->TxDescArray + entry);
			if (skb) {
5377
				dev_consume_skb_any(skb);
L
Linus Torvalds 已提交
5378 5379 5380 5381
				tx_skb->skb = NULL;
			}
		}
	}
5382 5383 5384 5385 5386
}

static void rtl8169_tx_clear(struct rtl8169_private *tp)
{
	rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
L
Linus Torvalds 已提交
5387
	tp->cur_tx = tp->dirty_tx = 0;
5388
	netdev_reset_queue(tp->dev);
L
Linus Torvalds 已提交
5389 5390
}

5391
static void rtl_reset_work(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
5392
{
D
David Howells 已提交
5393
	struct net_device *dev = tp->dev;
5394
	int i;
L
Linus Torvalds 已提交
5395

5396 5397
	napi_disable(&tp->napi);
	netif_stop_queue(dev);
5398
	synchronize_rcu();
L
Linus Torvalds 已提交
5399

5400 5401
	rtl8169_hw_reset(tp);

5402
	for (i = 0; i < NUM_RX_DESC; i++)
5403
		rtl8169_mark_to_asic(tp->RxDescArray + i);
5404

L
Linus Torvalds 已提交
5405
	rtl8169_tx_clear(tp);
5406
	rtl8169_init_ring_indexes(tp);
L
Linus Torvalds 已提交
5407

5408
	napi_enable(&tp->napi);
5409
	rtl_hw_start(tp);
5410
	netif_wake_queue(dev);
L
Linus Torvalds 已提交
5411 5412
}

5413
static void rtl8169_tx_timeout(struct net_device *dev, unsigned int txqueue)
L
Linus Torvalds 已提交
5414
{
5415 5416 5417
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
L
Linus Torvalds 已提交
5418 5419
}

5420 5421 5422 5423 5424 5425 5426 5427 5428 5429
static __le32 rtl8169_get_txd_opts1(u32 opts0, u32 len, unsigned int entry)
{
	u32 status = opts0 | len;

	if (entry == NUM_TX_DESC - 1)
		status |= RingEnd;

	return cpu_to_le32(status);
}

L
Linus Torvalds 已提交
5430
static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
F
Francois Romieu 已提交
5431
			      u32 *opts)
L
Linus Torvalds 已提交
5432 5433 5434
{
	struct skb_shared_info *info = skb_shinfo(skb);
	unsigned int cur_frag, entry;
5435
	struct TxDesc *uninitialized_var(txd);
H
Heiner Kallweit 已提交
5436
	struct device *d = tp_to_dev(tp);
L
Linus Torvalds 已提交
5437 5438 5439

	entry = tp->cur_tx;
	for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
E
Eric Dumazet 已提交
5440
		const skb_frag_t *frag = info->frags + cur_frag;
L
Linus Torvalds 已提交
5441
		dma_addr_t mapping;
5442
		u32 len;
L
Linus Torvalds 已提交
5443 5444 5445 5446 5447
		void *addr;

		entry = (entry + 1) % NUM_TX_DESC;

		txd = tp->TxDescArray + entry;
E
Eric Dumazet 已提交
5448
		len = skb_frag_size(frag);
5449
		addr = skb_frag_address(frag);
5450
		mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
5451 5452 5453 5454
		if (unlikely(dma_mapping_error(d, mapping))) {
			if (net_ratelimit())
				netif_err(tp, drv, tp->dev,
					  "Failed to map TX fragments DMA!\n");
5455
			goto err_out;
5456
		}
L
Linus Torvalds 已提交
5457

5458
		txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry);
F
Francois Romieu 已提交
5459
		txd->opts2 = cpu_to_le32(opts[1]);
L
Linus Torvalds 已提交
5460 5461 5462 5463 5464 5465 5466 5467 5468 5469 5470
		txd->addr = cpu_to_le64(mapping);

		tp->tx_skb[entry].len = len;
	}

	if (cur_frag) {
		tp->tx_skb[entry].skb = skb;
		txd->opts1 |= cpu_to_le32(LastFrag);
	}

	return cur_frag;
5471 5472 5473 5474

err_out:
	rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
	return -EIO;
L
Linus Torvalds 已提交
5475 5476
}

5477 5478 5479 5480 5481
static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
{
	return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
}

H
hayeswang 已提交
5482 5483 5484 5485 5486 5487 5488 5489 5490 5491 5492 5493 5494 5495 5496 5497 5498 5499 5500 5501 5502 5503 5504
/* msdn_giant_send_check()
 * According to the document of microsoft, the TCP Pseudo Header excludes the
 * packet length for IPv6 TCP large packets.
 */
static int msdn_giant_send_check(struct sk_buff *skb)
{
	const struct ipv6hdr *ipv6h;
	struct tcphdr *th;
	int ret;

	ret = skb_cow_head(skb, 0);
	if (ret)
		return ret;

	ipv6h = ipv6_hdr(skb);
	th = tcp_hdr(skb);

	th->check = 0;
	th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);

	return ret;
}

5505
static void rtl8169_tso_csum_v1(struct sk_buff *skb, u32 *opts)
L
Linus Torvalds 已提交
5506
{
5507 5508
	u32 mss = skb_shinfo(skb)->gso_size;

F
Francois Romieu 已提交
5509 5510
	if (mss) {
		opts[0] |= TD_LSO;
H
hayeswang 已提交
5511 5512 5513 5514 5515 5516 5517 5518 5519 5520 5521 5522 5523 5524 5525 5526
		opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
		const struct iphdr *ip = ip_hdr(skb);

		if (ip->protocol == IPPROTO_TCP)
			opts[0] |= TD0_IP_CS | TD0_TCP_CS;
		else if (ip->protocol == IPPROTO_UDP)
			opts[0] |= TD0_IP_CS | TD0_UDP_CS;
		else
			WARN_ON_ONCE(1);
	}
}

static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
				struct sk_buff *skb, u32 *opts)
{
H
hayeswang 已提交
5527
	u32 transport_offset = (u32)skb_transport_offset(skb);
H
hayeswang 已提交
5528 5529 5530
	u32 mss = skb_shinfo(skb)->gso_size;

	if (mss) {
5531
		switch (vlan_get_protocol(skb)) {
H
hayeswang 已提交
5532 5533 5534 5535 5536 5537 5538 5539 5540 5541 5542 5543 5544 5545 5546 5547
		case htons(ETH_P_IP):
			opts[0] |= TD1_GTSENV4;
			break;

		case htons(ETH_P_IPV6):
			if (msdn_giant_send_check(skb))
				return false;

			opts[0] |= TD1_GTSENV6;
			break;

		default:
			WARN_ON_ONCE(1);
			break;
		}

H
hayeswang 已提交
5548
		opts[0] |= transport_offset << GTTCPHO_SHIFT;
H
hayeswang 已提交
5549
		opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
F
Francois Romieu 已提交
5550
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
H
hayeswang 已提交
5551
		u8 ip_protocol;
L
Linus Torvalds 已提交
5552

5553
		switch (vlan_get_protocol(skb)) {
H
hayeswang 已提交
5554 5555 5556 5557 5558 5559 5560 5561 5562 5563 5564 5565 5566 5567 5568 5569 5570 5571 5572
		case htons(ETH_P_IP):
			opts[1] |= TD1_IPv4_CS;
			ip_protocol = ip_hdr(skb)->protocol;
			break;

		case htons(ETH_P_IPV6):
			opts[1] |= TD1_IPv6_CS;
			ip_protocol = ipv6_hdr(skb)->nexthdr;
			break;

		default:
			ip_protocol = IPPROTO_RAW;
			break;
		}

		if (ip_protocol == IPPROTO_TCP)
			opts[1] |= TD1_TCP_CS;
		else if (ip_protocol == IPPROTO_UDP)
			opts[1] |= TD1_UDP_CS;
F
Francois Romieu 已提交
5573 5574
		else
			WARN_ON_ONCE(1);
H
hayeswang 已提交
5575 5576

		opts[1] |= transport_offset << TCPHO_SHIFT;
5577 5578
	} else {
		if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
A
Alexander Duyck 已提交
5579
			return !eth_skb_pad(skb);
L
Linus Torvalds 已提交
5580
	}
H
hayeswang 已提交
5581

5582
	return true;
L
Linus Torvalds 已提交
5583 5584
}

5585 5586 5587 5588 5589 5590 5591 5592 5593
static bool rtl_tx_slots_avail(struct rtl8169_private *tp,
			       unsigned int nr_frags)
{
	unsigned int slots_avail = tp->dirty_tx + NUM_TX_DESC - tp->cur_tx;

	/* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
	return slots_avail > nr_frags;
}

5594 5595 5596 5597 5598 5599 5600 5601 5602 5603 5604 5605
/* Versions RTL8102e and from RTL8168c onwards support csum_v2 */
static bool rtl_chip_supports_csum_v2(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
	case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
		return false;
	default:
		return true;
	}
}

H
Heiner Kallweit 已提交
5606 5607 5608 5609 5610 5611 5612 5613
static void rtl8169_doorbell(struct rtl8169_private *tp)
{
	if (rtl_is_8125(tp))
		RTL_W16(tp, TxPoll_8125, BIT(0));
	else
		RTL_W8(tp, TxPoll, NPQ);
}

5614 5615
static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
				      struct net_device *dev)
L
Linus Torvalds 已提交
5616 5617
{
	struct rtl8169_private *tp = netdev_priv(dev);
5618
	unsigned int entry = tp->cur_tx % NUM_TX_DESC;
L
Linus Torvalds 已提交
5619
	struct TxDesc *txd = tp->TxDescArray + entry;
H
Heiner Kallweit 已提交
5620
	struct device *d = tp_to_dev(tp);
L
Linus Torvalds 已提交
5621
	dma_addr_t mapping;
5622
	u32 opts[2], len;
H
Heiner Kallweit 已提交
5623 5624
	bool stop_queue;
	bool door_bell;
5625
	int frags;
5626

5627
	if (unlikely(!rtl_tx_slots_avail(tp, skb_shinfo(skb)->nr_frags))) {
5628
		netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
5629
		goto err_stop_0;
L
Linus Torvalds 已提交
5630 5631 5632
	}

	if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
5633 5634
		goto err_stop_0;

5635
	opts[1] = rtl8169_tx_vlan_tag(skb);
5636 5637
	opts[0] = DescOwn;

5638
	if (rtl_chip_supports_csum_v2(tp)) {
5639 5640
		if (!rtl8169_tso_csum_v2(tp, skb, opts))
			goto err_dma_0;
5641 5642
	} else {
		rtl8169_tso_csum_v1(skb, opts);
H
hayeswang 已提交
5643
	}
5644

5645
	len = skb_headlen(skb);
5646
	mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
5647 5648 5649
	if (unlikely(dma_mapping_error(d, mapping))) {
		if (net_ratelimit())
			netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
5650
		goto err_dma_0;
5651
	}
5652 5653 5654

	tp->tx_skb[entry].len = len;
	txd->addr = cpu_to_le64(mapping);
L
Linus Torvalds 已提交
5655

F
Francois Romieu 已提交
5656
	frags = rtl8169_xmit_frags(tp, skb, opts);
5657 5658 5659
	if (frags < 0)
		goto err_dma_1;
	else if (frags)
F
Francois Romieu 已提交
5660
		opts[0] |= FirstFrag;
5661
	else {
F
Francois Romieu 已提交
5662
		opts[0] |= FirstFrag | LastFrag;
L
Linus Torvalds 已提交
5663 5664 5665
		tp->tx_skb[entry].skb = skb;
	}

F
Francois Romieu 已提交
5666 5667
	txd->opts2 = cpu_to_le32(opts[1]);

5668 5669
	skb_tx_timestamp(skb);

5670 5671
	/* Force memory writes to complete before releasing descriptor */
	dma_wmb();
L
Linus Torvalds 已提交
5672

H
Heiner Kallweit 已提交
5673 5674
	door_bell = __netdev_sent_queue(dev, skb->len, netdev_xmit_more());

5675
	txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry);
L
Linus Torvalds 已提交
5676

5677
	/* Force all memory writes to complete before notifying device */
5678
	wmb();
L
Linus Torvalds 已提交
5679

5680 5681
	tp->cur_tx += frags + 1;

H
Heiner Kallweit 已提交
5682 5683
	stop_queue = !rtl_tx_slots_avail(tp, MAX_SKB_FRAGS);
	if (unlikely(stop_queue)) {
5684 5685 5686 5687 5688
		/* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
		 * not miss a ring update when it notices a stopped queue.
		 */
		smp_wmb();
		netif_stop_queue(dev);
5689
		door_bell = true;
H
Heiner Kallweit 已提交
5690 5691 5692
	}

	if (door_bell)
H
Heiner Kallweit 已提交
5693
		rtl8169_doorbell(tp);
H
Heiner Kallweit 已提交
5694 5695

	if (unlikely(stop_queue)) {
5696 5697 5698 5699 5700 5701 5702
		/* Sync with rtl_tx:
		 * - publish queue status and cur_tx ring index (write barrier)
		 * - refresh dirty_tx ring index (read barrier).
		 * May the current thread have a pessimistic view of the ring
		 * status and forget to wake up queue, a racing rtl_tx thread
		 * can't.
		 */
F
Francois Romieu 已提交
5703
		smp_mb();
5704
		if (rtl_tx_slots_avail(tp, MAX_SKB_FRAGS))
5705
			netif_start_queue(dev);
L
Linus Torvalds 已提交
5706 5707
	}

5708
	return NETDEV_TX_OK;
L
Linus Torvalds 已提交
5709

5710
err_dma_1:
5711
	rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
5712
err_dma_0:
5713
	dev_kfree_skb_any(skb);
5714 5715 5716 5717
	dev->stats.tx_dropped++;
	return NETDEV_TX_OK;

err_stop_0:
L
Linus Torvalds 已提交
5718
	netif_stop_queue(dev);
5719
	dev->stats.tx_dropped++;
5720
	return NETDEV_TX_BUSY;
L
Linus Torvalds 已提交
5721 5722
}

5723 5724 5725 5726 5727 5728 5729 5730 5731 5732 5733 5734 5735 5736 5737 5738 5739 5740 5741 5742 5743 5744 5745 5746 5747 5748 5749 5750 5751 5752 5753 5754 5755
static netdev_features_t rtl8169_features_check(struct sk_buff *skb,
						struct net_device *dev,
						netdev_features_t features)
{
	int transport_offset = skb_transport_offset(skb);
	struct rtl8169_private *tp = netdev_priv(dev);

	if (skb_is_gso(skb)) {
		if (transport_offset > GTTCPHO_MAX &&
		    rtl_chip_supports_csum_v2(tp))
			features &= ~NETIF_F_ALL_TSO;
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
		if (skb->len < ETH_ZLEN) {
			switch (tp->mac_version) {
			case RTL_GIGA_MAC_VER_11:
			case RTL_GIGA_MAC_VER_12:
			case RTL_GIGA_MAC_VER_17:
			case RTL_GIGA_MAC_VER_34:
				features &= ~NETIF_F_CSUM_MASK;
				break;
			default:
				break;
			}
		}

		if (transport_offset > TCPHO_MAX &&
		    rtl_chip_supports_csum_v2(tp))
			features &= ~NETIF_F_CSUM_MASK;
	}

	return vlan_features_check(skb, features);
}

L
Linus Torvalds 已提交
5756 5757 5758 5759 5760 5761 5762 5763 5764
static void rtl8169_pcierr_interrupt(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;
	u16 pci_status, pci_cmd;

	pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
	pci_read_config_word(pdev, PCI_STATUS, &pci_status);

5765 5766
	netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
		  pci_cmd, pci_status);
L
Linus Torvalds 已提交
5767 5768 5769 5770

	/*
	 * The recovery sequence below admits a very elaborated explanation:
	 * - it seems to work;
5771 5772
	 * - I did not see what else could be done;
	 * - it makes iop3xx happy.
L
Linus Torvalds 已提交
5773 5774 5775
	 *
	 * Feel free to adjust to your needs.
	 */
5776
	if (pdev->broken_parity_status)
5777 5778 5779 5780 5781
		pci_cmd &= ~PCI_COMMAND_PARITY;
	else
		pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;

	pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
L
Linus Torvalds 已提交
5782 5783 5784 5785 5786 5787

	pci_write_config_word(pdev, PCI_STATUS,
		pci_status & (PCI_STATUS_DETECTED_PARITY |
		PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
		PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));

5788
	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
L
Linus Torvalds 已提交
5789 5790
}

5791 5792
static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp,
		   int budget)
L
Linus Torvalds 已提交
5793
{
5794
	unsigned int dirty_tx, tx_left, bytes_compl = 0, pkts_compl = 0;
L
Linus Torvalds 已提交
5795 5796 5797 5798 5799 5800 5801 5802 5803 5804 5805 5806 5807 5808

	dirty_tx = tp->dirty_tx;
	smp_rmb();
	tx_left = tp->cur_tx - dirty_tx;

	while (tx_left > 0) {
		unsigned int entry = dirty_tx % NUM_TX_DESC;
		struct ring_info *tx_skb = tp->tx_skb + entry;
		u32 status;

		status = le32_to_cpu(tp->TxDescArray[entry].opts1);
		if (status & DescOwn)
			break;

5809 5810 5811 5812 5813 5814
		/* This barrier is needed to keep us from reading
		 * any other fields out of the Tx descriptor until
		 * we know the status of DescOwn
		 */
		dma_rmb();

H
Heiner Kallweit 已提交
5815
		rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
5816
				     tp->TxDescArray + entry);
5817
		if (tx_skb->skb) {
5818 5819
			pkts_compl++;
			bytes_compl += tx_skb->skb->len;
5820
			napi_consume_skb(tx_skb->skb, budget);
L
Linus Torvalds 已提交
5821 5822 5823 5824 5825 5826 5827
			tx_skb->skb = NULL;
		}
		dirty_tx++;
		tx_left--;
	}

	if (tp->dirty_tx != dirty_tx) {
5828 5829 5830 5831 5832 5833 5834
		netdev_completed_queue(dev, pkts_compl, bytes_compl);

		u64_stats_update_begin(&tp->tx_stats.syncp);
		tp->tx_stats.packets += pkts_compl;
		tp->tx_stats.bytes += bytes_compl;
		u64_stats_update_end(&tp->tx_stats.syncp);

L
Linus Torvalds 已提交
5835
		tp->dirty_tx = dirty_tx;
5836 5837 5838 5839 5840 5841 5842
		/* Sync with rtl8169_start_xmit:
		 * - publish dirty_tx ring index (write barrier)
		 * - refresh cur_tx ring index and queue status (read barrier)
		 * May the current thread miss the stopped queue condition,
		 * a racing xmit thread can only have a right view of the
		 * ring status.
		 */
F
Francois Romieu 已提交
5843
		smp_mb();
L
Linus Torvalds 已提交
5844
		if (netif_queue_stopped(dev) &&
5845
		    rtl_tx_slots_avail(tp, MAX_SKB_FRAGS)) {
L
Linus Torvalds 已提交
5846 5847
			netif_wake_queue(dev);
		}
5848 5849 5850 5851 5852 5853
		/*
		 * 8168 hack: TxPoll requests are lost when the Tx packets are
		 * too close. Let's kick an extra TxPoll request when a burst
		 * of start_xmit activity is detected (if it is not detected,
		 * it is slow enough). -- FR
		 */
5854
		if (tp->cur_tx != dirty_tx)
H
Heiner Kallweit 已提交
5855
			rtl8169_doorbell(tp);
L
Linus Torvalds 已提交
5856 5857 5858
	}
}

5859 5860 5861 5862 5863
static inline int rtl8169_fragmented_frame(u32 status)
{
	return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
}

E
Eric Dumazet 已提交
5864
static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
L
Linus Torvalds 已提交
5865 5866 5867 5868
{
	u32 status = opts1 & RxProtoMask;

	if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
S
Shan Wei 已提交
5869
	    ((status == RxProtoUDP) && !(opts1 & UDPFail)))
L
Linus Torvalds 已提交
5870 5871
		skb->ip_summed = CHECKSUM_UNNECESSARY;
	else
5872
		skb_checksum_none_assert(skb);
L
Linus Torvalds 已提交
5873 5874
}

5875
static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
L
Linus Torvalds 已提交
5876 5877
{
	unsigned int cur_rx, rx_left;
E
Eric Dumazet 已提交
5878
	unsigned int count;
L
Linus Torvalds 已提交
5879 5880 5881

	cur_rx = tp->cur_rx;

5882
	for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
L
Linus Torvalds 已提交
5883
		unsigned int entry = cur_rx % NUM_RX_DESC;
5884
		const void *rx_buf = page_address(tp->Rx_databuff[entry]);
5885
		struct RxDesc *desc = tp->RxDescArray + entry;
L
Linus Torvalds 已提交
5886 5887
		u32 status;

5888
		status = le32_to_cpu(desc->opts1);
L
Linus Torvalds 已提交
5889 5890
		if (status & DescOwn)
			break;
5891 5892 5893 5894 5895 5896 5897

		/* This barrier is needed to keep us from reading
		 * any other fields out of the Rx descriptor until
		 * we know the status of DescOwn
		 */
		dma_rmb();

R
Richard Dawe 已提交
5898
		if (unlikely(status & RxRES)) {
5899 5900
			netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
				   status);
5901
			dev->stats.rx_errors++;
L
Linus Torvalds 已提交
5902
			if (status & (RxRWT | RxRUNT))
5903
				dev->stats.rx_length_errors++;
L
Linus Torvalds 已提交
5904
			if (status & RxCRC)
5905
				dev->stats.rx_crc_errors++;
5906 5907
			if (status & (RxRUNT | RxCRC) && !(status & RxRWT) &&
			    dev->features & NETIF_F_RXALL) {
B
Ben Greear 已提交
5908
				goto process_pkt;
5909
			}
L
Linus Torvalds 已提交
5910
		} else {
H
Heiner Kallweit 已提交
5911
			unsigned int pkt_size;
E
Eric Dumazet 已提交
5912
			struct sk_buff *skb;
B
Ben Greear 已提交
5913 5914

process_pkt:
H
Heiner Kallweit 已提交
5915
			pkt_size = status & GENMASK(13, 0);
B
Ben Greear 已提交
5916
			if (likely(!(dev->features & NETIF_F_RXFCS)))
H
Heiner Kallweit 已提交
5917
				pkt_size -= ETH_FCS_LEN;
5918 5919 5920 5921 5922 5923
			/*
			 * The driver does not support incoming fragmented
			 * frames. They are seen as a symptom of over-mtu
			 * sized frames.
			 */
			if (unlikely(rtl8169_fragmented_frame(status))) {
5924 5925
				dev->stats.rx_dropped++;
				dev->stats.rx_length_errors++;
5926
				goto release_descriptor;
5927 5928
			}

H
Heiner Kallweit 已提交
5929 5930
			skb = napi_alloc_skb(&tp->napi, pkt_size);
			if (unlikely(!skb)) {
E
Eric Dumazet 已提交
5931
				dev->stats.rx_dropped++;
5932
				goto release_descriptor;
L
Linus Torvalds 已提交
5933 5934
			}

5935 5936 5937
			dma_sync_single_for_cpu(tp_to_dev(tp),
						le64_to_cpu(desc->addr),
						pkt_size, DMA_FROM_DEVICE);
5938 5939
			prefetch(rx_buf);
			skb_copy_to_linear_data(skb, rx_buf, pkt_size);
H
Heiner Kallweit 已提交
5940 5941 5942
			skb->tail += pkt_size;
			skb->len = pkt_size;

5943 5944 5945 5946
			dma_sync_single_for_device(tp_to_dev(tp),
						   le64_to_cpu(desc->addr),
						   pkt_size, DMA_FROM_DEVICE);

E
Eric Dumazet 已提交
5947
			rtl8169_rx_csum(skb, status);
L
Linus Torvalds 已提交
5948 5949
			skb->protocol = eth_type_trans(skb, dev);

5950 5951
			rtl8169_rx_vlan_tag(desc, skb);

5952 5953 5954
			if (skb->pkt_type == PACKET_MULTICAST)
				dev->stats.multicast++;

5955
			napi_gro_receive(&tp->napi, skb);
L
Linus Torvalds 已提交
5956

J
Junchang Wang 已提交
5957 5958 5959 5960
			u64_stats_update_begin(&tp->rx_stats.syncp);
			tp->rx_stats.packets++;
			tp->rx_stats.bytes += pkt_size;
			u64_stats_update_end(&tp->rx_stats.syncp);
L
Linus Torvalds 已提交
5961
		}
5962 5963
release_descriptor:
		desc->opts2 = 0;
5964
		rtl8169_mark_to_asic(desc);
L
Linus Torvalds 已提交
5965 5966 5967 5968 5969 5970 5971 5972
	}

	count = cur_rx - tp->cur_rx;
	tp->cur_rx = cur_rx;

	return count;
}

F
Francois Romieu 已提交
5973
static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
L
Linus Torvalds 已提交
5974
{
5975
	struct rtl8169_private *tp = dev_instance;
5976
	u32 status = rtl_get_events(tp);
L
Linus Torvalds 已提交
5977

5978 5979
	if (!tp->irq_enabled || (status & 0xffff) == 0xffff ||
	    !(status & tp->irq_mask))
5980
		return IRQ_NONE;
L
Linus Torvalds 已提交
5981

5982 5983 5984 5985
	if (unlikely(status & SYSErr)) {
		rtl8169_pcierr_interrupt(tp->dev);
		goto out;
	}
5986

5987 5988
	if (status & LinkChg)
		phy_mac_interrupt(tp->phydev);
L
Linus Torvalds 已提交
5989

5990 5991 5992 5993 5994
	if (unlikely(status & RxFIFOOver &&
	    tp->mac_version == RTL_GIGA_MAC_VER_11)) {
		netif_stop_queue(tp->dev);
		/* XXX - Hack alert. See rtl_task(). */
		set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
5995
	}
L
Linus Torvalds 已提交
5996

5997 5998
	rtl_irq_disable(tp);
	napi_schedule_irqoff(&tp->napi);
5999 6000
out:
	rtl_ack_events(tp, status);
L
Linus Torvalds 已提交
6001

6002
	return IRQ_HANDLED;
L
Linus Torvalds 已提交
6003 6004
}

6005 6006
static void rtl_task(struct work_struct *work)
{
6007 6008 6009 6010 6011 6012
	static const struct {
		int bitnr;
		void (*action)(struct rtl8169_private *);
	} rtl_work[] = {
		{ RTL_FLAG_TASK_RESET_PENDING,	rtl_reset_work },
	};
6013 6014
	struct rtl8169_private *tp =
		container_of(work, struct rtl8169_private, wk.work);
6015 6016 6017 6018 6019
	struct net_device *dev = tp->dev;
	int i;

	rtl_lock_work(tp);

6020 6021
	if (!netif_running(dev) ||
	    !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
6022 6023 6024 6025 6026 6027 6028 6029 6030
		goto out_unlock;

	for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
		bool pending;

		pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
		if (pending)
			rtl_work[i].action(tp);
	}
6031

6032 6033
out_unlock:
	rtl_unlock_work(tp);
6034 6035
}

6036
static int rtl8169_poll(struct napi_struct *napi, int budget)
L
Linus Torvalds 已提交
6037
{
6038 6039
	struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
	struct net_device *dev = tp->dev;
6040
	int work_done;
6041

6042
	work_done = rtl_rx(dev, tp, (u32) budget);
6043

6044
	rtl_tx(dev, tp, budget);
L
Linus Torvalds 已提交
6045

6046
	if (work_done < budget) {
6047
		napi_complete_done(napi, work_done);
6048
		rtl_irq_enable(tp);
L
Linus Torvalds 已提交
6049 6050
	}

6051
	return work_done;
L
Linus Torvalds 已提交
6052 6053
}

6054
static void rtl8169_rx_missed(struct net_device *dev)
6055 6056 6057 6058 6059 6060
{
	struct rtl8169_private *tp = netdev_priv(dev);

	if (tp->mac_version > RTL_GIGA_MAC_VER_06)
		return;

6061 6062
	dev->stats.rx_missed_errors += RTL_R32(tp, RxMissed) & 0xffffff;
	RTL_W32(tp, RxMissed, 0);
6063 6064
}

6065 6066 6067 6068 6069 6070 6071 6072 6073 6074 6075 6076
static void r8169_phylink_handler(struct net_device *ndev)
{
	struct rtl8169_private *tp = netdev_priv(ndev);

	if (netif_carrier_ok(ndev)) {
		rtl_link_chg_patch(tp);
		pm_request_resume(&tp->pci_dev->dev);
	} else {
		pm_runtime_idle(&tp->pci_dev->dev);
	}

	if (net_ratelimit())
6077
		phy_print_status(tp->phydev);
6078 6079 6080 6081
}

static int r8169_phy_connect(struct rtl8169_private *tp)
{
6082
	struct phy_device *phydev = tp->phydev;
6083 6084 6085
	phy_interface_t phy_mode;
	int ret;

6086
	phy_mode = tp->supports_gmii ? PHY_INTERFACE_MODE_GMII :
6087 6088 6089 6090 6091 6092 6093
		   PHY_INTERFACE_MODE_MII;

	ret = phy_connect_direct(tp->dev, phydev, r8169_phylink_handler,
				 phy_mode);
	if (ret)
		return ret;

6094
	if (!tp->supports_gmii)
6095 6096
		phy_set_max_speed(phydev, SPEED_100);

6097
	phy_support_asym_pause(phydev);
6098 6099 6100 6101 6102 6103

	phy_attached_info(phydev);

	return 0;
}

L
Linus Torvalds 已提交
6104 6105 6106 6107
static void rtl8169_down(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

6108
	phy_stop(tp->phydev);
6109

6110
	napi_disable(&tp->napi);
6111
	netif_stop_queue(dev);
L
Linus Torvalds 已提交
6112

6113
	rtl8169_hw_reset(tp);
S
Stanislaw Gruszka 已提交
6114 6115
	/*
	 * At this point device interrupts can not be enabled in any function,
6116 6117
	 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
	 * and napi is disabled (rtl8169_poll).
S
Stanislaw Gruszka 已提交
6118
	 */
6119
	rtl8169_rx_missed(dev);
L
Linus Torvalds 已提交
6120 6121

	/* Give a racing hard_start_xmit a few cycles to complete. */
6122
	synchronize_rcu();
L
Linus Torvalds 已提交
6123 6124 6125 6126

	rtl8169_tx_clear(tp);

	rtl8169_rx_clear(tp);
F
françois romieu 已提交
6127 6128

	rtl_pll_power_down(tp);
L
Linus Torvalds 已提交
6129 6130 6131 6132 6133 6134 6135
}

static int rtl8169_close(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;

6136 6137
	pm_runtime_get_sync(&pdev->dev);

F
Francois Romieu 已提交
6138
	/* Update counters before going down */
6139
	rtl8169_update_counters(tp);
6140

6141
	rtl_lock_work(tp);
6142 6143
	/* Clear all task flags */
	bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
6144

L
Linus Torvalds 已提交
6145
	rtl8169_down(dev);
6146
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
6147

6148 6149
	cancel_work_sync(&tp->wk.work);

6150
	phy_disconnect(tp->phydev);
6151

6152
	pci_free_irq(pdev, 0, tp);
L
Linus Torvalds 已提交
6153

6154 6155 6156 6157
	dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
			  tp->RxPhyAddr);
	dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
			  tp->TxPhyAddr);
L
Linus Torvalds 已提交
6158 6159 6160
	tp->TxDescArray = NULL;
	tp->RxDescArray = NULL;

6161 6162
	pm_runtime_put_sync(&pdev->dev);

L
Linus Torvalds 已提交
6163 6164 6165
	return 0;
}

6166 6167 6168 6169 6170
#ifdef CONFIG_NET_POLL_CONTROLLER
static void rtl8169_netpoll(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

V
Ville Syrjälä 已提交
6171
	rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), tp);
6172 6173 6174
}
#endif

6175 6176 6177 6178 6179 6180 6181 6182 6183
static int rtl_open(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;
	int retval = -ENOMEM;

	pm_runtime_get_sync(&pdev->dev);

	/*
6184
	 * Rx and Tx descriptors needs 256 bytes alignment.
6185 6186 6187 6188 6189 6190 6191 6192 6193 6194 6195 6196
	 * dma_alloc_coherent provides more.
	 */
	tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
					     &tp->TxPhyAddr, GFP_KERNEL);
	if (!tp->TxDescArray)
		goto err_pm_runtime_put;

	tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
					     &tp->RxPhyAddr, GFP_KERNEL);
	if (!tp->RxDescArray)
		goto err_free_tx_0;

6197
	retval = rtl8169_init_ring(tp);
6198 6199 6200 6201 6202
	if (retval < 0)
		goto err_free_rx_1;

	rtl_request_firmware(tp);

6203
	retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, tp,
6204
				 dev->name);
6205 6206 6207
	if (retval < 0)
		goto err_release_fw_2;

6208 6209 6210 6211
	retval = r8169_phy_connect(tp);
	if (retval)
		goto err_free_irq;

6212 6213 6214 6215 6216 6217
	rtl_lock_work(tp);

	set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);

	napi_enable(&tp->napi);

6218
	rtl8169_init_phy(tp);
6219 6220 6221

	rtl_pll_power_up(tp);

6222
	rtl_hw_start(tp);
6223

6224
	if (!rtl8169_init_counter_offsets(tp))
6225 6226
		netif_warn(tp, hw, dev, "counter reset/update failed\n");

6227
	phy_start(tp->phydev);
6228 6229 6230 6231
	netif_start_queue(dev);

	rtl_unlock_work(tp);

6232
	pm_runtime_put_sync(&pdev->dev);
6233 6234 6235
out:
	return retval;

6236 6237
err_free_irq:
	pci_free_irq(pdev, 0, tp);
6238 6239 6240 6241 6242 6243 6244 6245 6246 6247 6248 6249 6250 6251 6252 6253
err_release_fw_2:
	rtl_release_firmware(tp);
	rtl8169_rx_clear(tp);
err_free_rx_1:
	dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
			  tp->RxPhyAddr);
	tp->RxDescArray = NULL;
err_free_tx_0:
	dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
			  tp->TxPhyAddr);
	tp->TxDescArray = NULL;
err_pm_runtime_put:
	pm_runtime_put_noidle(&pdev->dev);
	goto out;
}

6254
static void
J
Junchang Wang 已提交
6255
rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
L
Linus Torvalds 已提交
6256 6257
{
	struct rtl8169_private *tp = netdev_priv(dev);
6258
	struct pci_dev *pdev = tp->pci_dev;
6259
	struct rtl8169_counters *counters = tp->counters;
J
Junchang Wang 已提交
6260
	unsigned int start;
L
Linus Torvalds 已提交
6261

6262 6263 6264
	pm_runtime_get_noresume(&pdev->dev);

	if (netif_running(dev) && pm_runtime_active(&pdev->dev))
6265
		rtl8169_rx_missed(dev);
6266

J
Junchang Wang 已提交
6267
	do {
6268
		start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
J
Junchang Wang 已提交
6269 6270
		stats->rx_packets = tp->rx_stats.packets;
		stats->rx_bytes	= tp->rx_stats.bytes;
6271
	} while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
J
Junchang Wang 已提交
6272 6273

	do {
6274
		start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
J
Junchang Wang 已提交
6275 6276
		stats->tx_packets = tp->tx_stats.packets;
		stats->tx_bytes	= tp->tx_stats.bytes;
6277
	} while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
J
Junchang Wang 已提交
6278 6279 6280 6281 6282 6283 6284 6285

	stats->rx_dropped	= dev->stats.rx_dropped;
	stats->tx_dropped	= dev->stats.tx_dropped;
	stats->rx_length_errors = dev->stats.rx_length_errors;
	stats->rx_errors	= dev->stats.rx_errors;
	stats->rx_crc_errors	= dev->stats.rx_crc_errors;
	stats->rx_fifo_errors	= dev->stats.rx_fifo_errors;
	stats->rx_missed_errors = dev->stats.rx_missed_errors;
6286
	stats->multicast	= dev->stats.multicast;
J
Junchang Wang 已提交
6287

6288
	/*
C
Corentin Musard 已提交
6289
	 * Fetch additional counter values missing in stats collected by driver
6290 6291
	 * from tally counters.
	 */
6292
	if (pm_runtime_active(&pdev->dev))
6293
		rtl8169_update_counters(tp);
6294 6295 6296 6297 6298

	/*
	 * Subtract values fetched during initalization.
	 * See rtl8169_init_counter_offsets for a description why we do that.
	 */
6299
	stats->tx_errors = le64_to_cpu(counters->tx_errors) -
6300
		le64_to_cpu(tp->tc_offset.tx_errors);
6301
	stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
6302
		le32_to_cpu(tp->tc_offset.tx_multi_collision);
6303
	stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
6304 6305
		le16_to_cpu(tp->tc_offset.tx_aborted);

6306
	pm_runtime_put_noidle(&pdev->dev);
L
Linus Torvalds 已提交
6307 6308
}

6309
static void rtl8169_net_suspend(struct net_device *dev)
6310
{
F
françois romieu 已提交
6311 6312
	struct rtl8169_private *tp = netdev_priv(dev);

6313
	if (!netif_running(dev))
6314
		return;
6315

6316
	phy_stop(tp->phydev);
6317
	netif_device_detach(dev);
6318 6319 6320

	rtl_lock_work(tp);
	napi_disable(&tp->napi);
6321 6322 6323
	/* Clear all task flags */
	bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);

6324 6325 6326
	rtl_unlock_work(tp);

	rtl_pll_power_down(tp);
6327 6328 6329 6330 6331 6332
}

#ifdef CONFIG_PM

static int rtl8169_suspend(struct device *device)
{
6333
	struct net_device *dev = dev_get_drvdata(device);
6334
	struct rtl8169_private *tp = netdev_priv(dev);
6335

6336
	rtl8169_net_suspend(dev);
6337
	clk_disable_unprepare(tp->clk);
6338

6339 6340 6341
	return 0;
}

6342 6343
static void __rtl8169_resume(struct net_device *dev)
{
F
françois romieu 已提交
6344 6345
	struct rtl8169_private *tp = netdev_priv(dev);

6346
	netif_device_attach(dev);
F
françois romieu 已提交
6347 6348

	rtl_pll_power_up(tp);
6349
	rtl8169_init_phy(tp);
F
françois romieu 已提交
6350

6351
	phy_start(tp->phydev);
6352

A
Artem Savkov 已提交
6353 6354
	rtl_lock_work(tp);
	napi_enable(&tp->napi);
6355
	set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
6356
	rtl_reset_work(tp);
A
Artem Savkov 已提交
6357
	rtl_unlock_work(tp);
6358 6359
}

6360
static int rtl8169_resume(struct device *device)
6361
{
6362
	struct net_device *dev = dev_get_drvdata(device);
6363 6364
	struct rtl8169_private *tp = netdev_priv(dev);

6365 6366
	rtl_rar_set(tp, dev->dev_addr);

6367
	clk_prepare_enable(tp->clk);
6368

6369 6370
	if (netif_running(dev))
		__rtl8169_resume(dev);
6371

6372 6373 6374 6375 6376
	return 0;
}

static int rtl8169_runtime_suspend(struct device *device)
{
6377
	struct net_device *dev = dev_get_drvdata(device);
6378 6379
	struct rtl8169_private *tp = netdev_priv(dev);

6380
	if (!tp->TxDescArray)
6381 6382
		return 0;

6383
	rtl_lock_work(tp);
6384
	__rtl8169_set_wol(tp, WAKE_ANY);
6385
	rtl_unlock_work(tp);
6386 6387 6388

	rtl8169_net_suspend(dev);

6389
	/* Update counters before going runtime suspend */
6390
	rtl8169_rx_missed(dev);
6391
	rtl8169_update_counters(tp);
6392

6393 6394 6395 6396 6397
	return 0;
}

static int rtl8169_runtime_resume(struct device *device)
{
6398
	struct net_device *dev = dev_get_drvdata(device);
6399
	struct rtl8169_private *tp = netdev_priv(dev);
6400

6401
	rtl_rar_set(tp, dev->dev_addr);
6402 6403 6404 6405

	if (!tp->TxDescArray)
		return 0;

6406
	rtl_lock_work(tp);
6407
	__rtl8169_set_wol(tp, tp->saved_wolopts);
6408
	rtl_unlock_work(tp);
6409 6410

	__rtl8169_resume(dev);
6411 6412 6413 6414

	return 0;
}

6415 6416
static int rtl8169_runtime_idle(struct device *device)
{
6417
	struct net_device *dev = dev_get_drvdata(device);
6418

6419 6420 6421 6422
	if (!netif_running(dev) || !netif_carrier_ok(dev))
		pm_schedule_suspend(device, 10000);

	return -EBUSY;
6423 6424
}

6425
static const struct dev_pm_ops rtl8169_pm_ops = {
F
Francois Romieu 已提交
6426 6427 6428 6429 6430 6431 6432 6433 6434
	.suspend		= rtl8169_suspend,
	.resume			= rtl8169_resume,
	.freeze			= rtl8169_suspend,
	.thaw			= rtl8169_resume,
	.poweroff		= rtl8169_suspend,
	.restore		= rtl8169_resume,
	.runtime_suspend	= rtl8169_runtime_suspend,
	.runtime_resume		= rtl8169_runtime_resume,
	.runtime_idle		= rtl8169_runtime_idle,
6435 6436 6437 6438 6439 6440 6441 6442 6443 6444
};

#define RTL8169_PM_OPS	(&rtl8169_pm_ops)

#else /* !CONFIG_PM */

#define RTL8169_PM_OPS	NULL

#endif /* !CONFIG_PM */

6445 6446 6447 6448 6449 6450 6451 6452 6453
static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
{
	/* WoL fails with 8168b when the receiver is disabled. */
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
		pci_clear_master(tp->pci_dev);

6454
		RTL_W8(tp, ChipCmd, CmdRxEnb);
6455
		/* PCI commit */
6456
		RTL_R8(tp, ChipCmd);
6457 6458 6459 6460 6461 6462
		break;
	default:
		break;
	}
}

F
Francois Romieu 已提交
6463 6464
static void rtl_shutdown(struct pci_dev *pdev)
{
6465
	struct net_device *dev = pci_get_drvdata(pdev);
6466
	struct rtl8169_private *tp = netdev_priv(dev);
6467 6468

	rtl8169_net_suspend(dev);
F
Francois Romieu 已提交
6469

F
Francois Romieu 已提交
6470
	/* Restore original MAC address */
6471 6472
	rtl_rar_set(tp, dev->perm_addr);

6473
	rtl8169_hw_reset(tp);
6474

6475
	if (system_state == SYSTEM_POWER_OFF) {
6476
		if (tp->saved_wolopts) {
6477 6478
			rtl_wol_suspend_quirk(tp);
			rtl_wol_shutdown_quirk(tp);
6479 6480
		}

6481 6482 6483 6484
		pci_wake_from_d3(pdev, true);
		pci_set_power_state(pdev, PCI_D3hot);
	}
}
6485

B
Bill Pemberton 已提交
6486
static void rtl_remove_one(struct pci_dev *pdev)
6487 6488 6489 6490
{
	struct net_device *dev = pci_get_drvdata(pdev);
	struct rtl8169_private *tp = netdev_priv(dev);

6491
	if (r8168_check_dash(tp))
6492 6493
		rtl8168_driver_stop(tp);

6494 6495
	netif_napi_del(&tp->napi);

6496
	unregister_netdev(dev);
6497
	mdiobus_unregister(tp->phydev->mdio.bus);
6498 6499 6500 6501 6502 6503 6504 6505 6506 6507

	rtl_release_firmware(tp);

	if (pci_dev_run_wake(pdev))
		pm_runtime_get_noresume(&pdev->dev);

	/* restore original MAC address */
	rtl_rar_set(tp, dev->perm_addr);
}

6508
static const struct net_device_ops rtl_netdev_ops = {
6509
	.ndo_open		= rtl_open,
6510 6511 6512
	.ndo_stop		= rtl8169_close,
	.ndo_get_stats64	= rtl8169_get_stats64,
	.ndo_start_xmit		= rtl8169_start_xmit,
6513
	.ndo_features_check	= rtl8169_features_check,
6514 6515 6516 6517 6518 6519 6520 6521 6522 6523 6524 6525 6526 6527
	.ndo_tx_timeout		= rtl8169_tx_timeout,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_change_mtu		= rtl8169_change_mtu,
	.ndo_fix_features	= rtl8169_fix_features,
	.ndo_set_features	= rtl8169_set_features,
	.ndo_set_mac_address	= rtl_set_mac_address,
	.ndo_do_ioctl		= rtl8169_ioctl,
	.ndo_set_rx_mode	= rtl_set_rx_mode,
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= rtl8169_netpoll,
#endif

};

6528 6529 6530 6531 6532 6533 6534 6535 6536 6537 6538 6539 6540
static void rtl_set_irq_mask(struct rtl8169_private *tp)
{
	tp->irq_mask = RTL_EVENT_NAPI | LinkChg;

	if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
		tp->irq_mask |= SYSErr | RxOverflow | RxFIFOOver;
	else if (tp->mac_version == RTL_GIGA_MAC_VER_11)
		/* special workaround needed */
		tp->irq_mask |= RxFIFOOver;
	else
		tp->irq_mask |= RxOverflow;
}

6541
static int rtl_alloc_irq(struct rtl8169_private *tp)
6542
{
6543
	unsigned int flags;
6544

6545 6546
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
6547
		rtl_unlock_config_regs(tp);
6548
		RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
6549
		rtl_lock_config_regs(tp);
6550 6551
		/* fall through */
	case RTL_GIGA_MAC_VER_07 ... RTL_GIGA_MAC_VER_24:
6552
		flags = PCI_IRQ_LEGACY;
6553 6554
		break;
	default:
6555
		flags = PCI_IRQ_ALL_TYPES;
6556
		break;
6557
	}
6558 6559

	return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
6560 6561
}

6562 6563 6564 6565
static void rtl_read_mac_address(struct rtl8169_private *tp,
				 u8 mac_addr[ETH_ALEN])
{
	/* Get MAC address */
6566 6567 6568
	if (rtl_is_8168evl_up(tp) && tp->mac_version != RTL_GIGA_MAC_VER_34) {
		u32 value = rtl_eri_read(tp, 0xe0);

T
Thierry Reding 已提交
6569 6570 6571 6572 6573
		mac_addr[0] = (value >>  0) & 0xff;
		mac_addr[1] = (value >>  8) & 0xff;
		mac_addr[2] = (value >> 16) & 0xff;
		mac_addr[3] = (value >> 24) & 0xff;

6574
		value = rtl_eri_read(tp, 0xe4);
T
Thierry Reding 已提交
6575 6576
		mac_addr[4] = (value >>  0) & 0xff;
		mac_addr[5] = (value >>  8) & 0xff;
H
Heiner Kallweit 已提交
6577 6578
	} else if (rtl_is_8125(tp)) {
		rtl_read_mac_from_reg(tp, mac_addr, MAC0_BKP);
6579 6580 6581
	}
}

H
Hayes Wang 已提交
6582 6583
DECLARE_RTL_COND(rtl_link_list_ready_cond)
{
6584
	return RTL_R8(tp, MCU) & LINK_LIST_RDY;
H
Hayes Wang 已提交
6585 6586 6587 6588
}

DECLARE_RTL_COND(rtl_rxtx_empty_cond)
{
6589
	return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
H
Hayes Wang 已提交
6590 6591
}

6592 6593 6594 6595 6596 6597 6598 6599 6600 6601 6602 6603 6604 6605 6606 6607 6608 6609 6610 6611 6612 6613 6614 6615 6616 6617 6618 6619 6620 6621 6622 6623 6624 6625 6626 6627 6628
static int r8169_mdio_read_reg(struct mii_bus *mii_bus, int phyaddr, int phyreg)
{
	struct rtl8169_private *tp = mii_bus->priv;

	if (phyaddr > 0)
		return -ENODEV;

	return rtl_readphy(tp, phyreg);
}

static int r8169_mdio_write_reg(struct mii_bus *mii_bus, int phyaddr,
				int phyreg, u16 val)
{
	struct rtl8169_private *tp = mii_bus->priv;

	if (phyaddr > 0)
		return -ENODEV;

	rtl_writephy(tp, phyreg, val);

	return 0;
}

static int r8169_mdio_register(struct rtl8169_private *tp)
{
	struct pci_dev *pdev = tp->pci_dev;
	struct mii_bus *new_bus;
	int ret;

	new_bus = devm_mdiobus_alloc(&pdev->dev);
	if (!new_bus)
		return -ENOMEM;

	new_bus->name = "r8169";
	new_bus->priv = tp;
	new_bus->parent = &pdev->dev;
	new_bus->irq[0] = PHY_IGNORE_INTERRUPT;
H
Heiner Kallweit 已提交
6629
	snprintf(new_bus->id, MII_BUS_ID_SIZE, "r8169-%x", pci_dev_id(pdev));
6630 6631 6632 6633 6634 6635 6636 6637

	new_bus->read = r8169_mdio_read_reg;
	new_bus->write = r8169_mdio_write_reg;

	ret = mdiobus_register(new_bus);
	if (ret)
		return ret;

6638 6639
	tp->phydev = mdiobus_get_phy(new_bus, 0);
	if (!tp->phydev) {
6640 6641 6642 6643
		mdiobus_unregister(new_bus);
		return -ENODEV;
	}

6644
	/* PHY will be woken up in rtl_open() */
6645
	phy_suspend(tp->phydev);
6646 6647 6648 6649

	return 0;
}

B
Bill Pemberton 已提交
6650
static void rtl_hw_init_8168g(struct rtl8169_private *tp)
H
Hayes Wang 已提交
6651 6652 6653
{
	tp->ocp_base = OCP_STD_PHY_BASE;

6654
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
H
Hayes Wang 已提交
6655 6656 6657 6658 6659 6660 6661

	if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
		return;

	if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
		return;

6662
	RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
H
Hayes Wang 已提交
6663
	msleep(1);
6664
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
H
Hayes Wang 已提交
6665

6666
	r8168_mac_ocp_modify(tp, 0xe8de, BIT(14), 0);
H
Hayes Wang 已提交
6667 6668 6669 6670

	if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
		return;

6671
	r8168_mac_ocp_modify(tp, 0xe8de, 0, BIT(15));
H
Hayes Wang 已提交
6672

6673
	rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42);
H
Hayes Wang 已提交
6674 6675
}

H
Heiner Kallweit 已提交
6676 6677 6678 6679 6680 6681 6682 6683 6684 6685 6686 6687 6688 6689 6690 6691 6692 6693 6694 6695 6696 6697 6698 6699 6700
static void rtl_hw_init_8125(struct rtl8169_private *tp)
{
	tp->ocp_base = OCP_STD_PHY_BASE;

	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);

	if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
		return;

	RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
	msleep(1);
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);

	r8168_mac_ocp_modify(tp, 0xe8de, BIT(14), 0);

	if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
		return;

	r8168_mac_ocp_write(tp, 0xc0aa, 0x07d0);
	r8168_mac_ocp_write(tp, 0xc0a6, 0x0150);
	r8168_mac_ocp_write(tp, 0xc01e, 0x5555);

	rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42);
}

B
Bill Pemberton 已提交
6701
static void rtl_hw_initialize(struct rtl8169_private *tp)
H
Hayes Wang 已提交
6702 6703
{
	switch (tp->mac_version) {
H
Heiner Kallweit 已提交
6704
	case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_52:
6705 6706
		rtl8168ep_stop_cmac(tp);
		/* fall through */
6707
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
6708 6709
		rtl_hw_init_8168g(tp);
		break;
H
Heiner Kallweit 已提交
6710 6711 6712
	case RTL_GIGA_MAC_VER_60 ... RTL_GIGA_MAC_VER_61:
		rtl_hw_init_8125(tp);
		break;
H
Hayes Wang 已提交
6713 6714 6715 6716 6717
	default:
		break;
	}
}

6718 6719 6720 6721 6722 6723 6724 6725
static int rtl_jumbo_max(struct rtl8169_private *tp)
{
	/* Non-GBit versions don't support jumbo frames */
	if (!tp->supports_gmii)
		return JUMBO_1K;

	switch (tp->mac_version) {
	/* RTL8169 */
6726
	case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
6727 6728 6729 6730 6731 6732 6733 6734 6735 6736 6737 6738 6739 6740
		return JUMBO_7K;
	/* RTL8168b */
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
		return JUMBO_4K;
	/* RTL8168c */
	case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
		return JUMBO_6K;
	default:
		return JUMBO_9K;
	}
}

6741 6742 6743 6744 6745
static void rtl_disable_clk(void *data)
{
	clk_disable_unprepare(data);
}

6746 6747 6748 6749 6750 6751 6752 6753 6754 6755 6756 6757 6758 6759 6760 6761 6762 6763 6764 6765 6766 6767 6768 6769 6770 6771
static int rtl_get_ether_clk(struct rtl8169_private *tp)
{
	struct device *d = tp_to_dev(tp);
	struct clk *clk;
	int rc;

	clk = devm_clk_get(d, "ether_clk");
	if (IS_ERR(clk)) {
		rc = PTR_ERR(clk);
		if (rc == -ENOENT)
			/* clk-core allows NULL (for suspend / resume) */
			rc = 0;
		else if (rc != -EPROBE_DEFER)
			dev_err(d, "failed to get clk: %d\n", rc);
	} else {
		tp->clk = clk;
		rc = clk_prepare_enable(clk);
		if (rc)
			dev_err(d, "failed to enable clk: %d\n", rc);
		else
			rc = devm_add_action_or_reset(d, rtl_disable_clk, clk);
	}

	return rc;
}

6772 6773 6774 6775
static void rtl_init_mac_address(struct rtl8169_private *tp)
{
	struct net_device *dev = tp->dev;
	u8 *mac_addr = dev->dev_addr;
6776
	int rc;
6777 6778 6779 6780 6781 6782 6783 6784 6785

	rc = eth_platform_get_mac_address(tp_to_dev(tp), mac_addr);
	if (!rc)
		goto done;

	rtl_read_mac_address(tp, mac_addr);
	if (is_valid_ether_addr(mac_addr))
		goto done;

6786
	rtl_read_mac_from_reg(tp, mac_addr, MAC0);
6787 6788 6789 6790 6791 6792 6793 6794 6795
	if (is_valid_ether_addr(mac_addr))
		goto done;

	eth_hw_addr_random(dev);
	dev_warn(tp_to_dev(tp), "can't read MAC address, setting random one\n");
done:
	rtl_rar_set(tp, mac_addr);
}

H
hayeswang 已提交
6796
static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
6797 6798 6799
{
	struct rtl8169_private *tp;
	struct net_device *dev;
6800
	int chipset, region;
6801
	int jumbo_max, rc;
6802

6803 6804 6805 6806 6807 6808 6809 6810 6811
	/* Some tools for creating an initramfs don't consider softdeps, then
	 * r8169.ko may be in initramfs, but realtek.ko not. Then the generic
	 * PHY driver is used that doesn't work with most chip versions.
	 */
	if (!driver_find("RTL8201CP Ethernet", &mdio_bus_type)) {
		dev_err(&pdev->dev, "realtek.ko not loaded, maybe it needs to be added to initramfs?\n");
		return -ENOENT;
	}

6812 6813 6814
	dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
	if (!dev)
		return -ENOMEM;
6815 6816

	SET_NETDEV_DEV(dev, &pdev->dev);
6817
	dev->netdev_ops = &rtl_netdev_ops;
6818 6819 6820 6821
	tp = netdev_priv(dev);
	tp->dev = dev;
	tp->pci_dev = pdev;
	tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
6822
	tp->supports_gmii = ent->driver_data == RTL_CFG_NO_GBIT ? 0 : 1;
6823
	tp->eee_adv = -1;
6824

6825
	/* Get the *optional* external "ether_clk" used on some boards */
6826 6827 6828
	rc = rtl_get_ether_clk(tp);
	if (rc)
		return rc;
6829

H
Heiner Kallweit 已提交
6830 6831 6832
	/* Disable ASPM completely as that cause random device stop working
	 * problems as well as full system hangs for some PCIe devices users.
	 */
6833 6834 6835
	rc = pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
					  PCIE_LINK_STATE_L1);
	tp->aspm_manageable = !rc;
H
Heiner Kallweit 已提交
6836

6837
	/* enable device (incl. PCI PM wakeup and hotplug setup) */
6838
	rc = pcim_enable_device(pdev);
6839
	if (rc < 0) {
6840
		dev_err(&pdev->dev, "enable failure\n");
6841
		return rc;
6842 6843
	}

6844
	if (pcim_set_mwi(pdev) < 0)
6845
		dev_info(&pdev->dev, "Mem-Wr-Inval unavailable\n");
6846

6847 6848 6849
	/* use first MMIO region */
	region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
	if (region < 0) {
6850
		dev_err(&pdev->dev, "no MMIO resource found\n");
6851
		return -ENODEV;
6852 6853 6854 6855
	}

	/* check for weird/broken PCI region reporting */
	if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
6856
		dev_err(&pdev->dev, "Invalid PCI region size(s), aborting\n");
6857
		return -ENODEV;
6858 6859
	}

6860
	rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
6861
	if (rc < 0) {
6862
		dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
6863
		return rc;
6864 6865
	}

6866
	tp->mmio_addr = pcim_iomap_table(pdev)[region];
6867 6868

	/* Identify chip attached to board */
6869 6870 6871
	rtl8169_get_mac_version(tp);
	if (tp->mac_version == RTL_GIGA_MAC_NONE)
		return -ENODEV;
6872

6873
	tp->cp_cmd = RTL_R16(tp, CPlusCmd);
6874

H
Heiner Kallweit 已提交
6875
	if (sizeof(dma_addr_t) > 4 && tp->mac_version >= RTL_GIGA_MAC_VER_18 &&
6876
	    !dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)))
6877 6878
		dev->features |= NETIF_F_HIGHDMA;

6879 6880
	rtl_init_rxcfg(tp);

6881
	rtl8169_irq_mask_and_ack(tp);
6882

H
Hayes Wang 已提交
6883 6884
	rtl_hw_initialize(tp);

6885 6886 6887 6888 6889 6890
	rtl_hw_reset(tp);

	pci_set_master(pdev);

	chipset = tp->mac_version;

6891 6892
	rc = rtl_alloc_irq(tp);
	if (rc < 0) {
6893
		dev_err(&pdev->dev, "Can't allocate interrupt\n");
6894 6895
		return rc;
	}
6896 6897

	mutex_init(&tp->wk.mutex);
6898
	INIT_WORK(&tp->wk.work, rtl_task);
6899 6900
	u64_stats_init(&tp->rx_stats.syncp);
	u64_stats_init(&tp->tx_stats.syncp);
6901

6902
	rtl_init_mac_address(tp);
6903

6904
	dev->ethtool_ops = &rtl8169_ethtool_ops;
6905

6906
	netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
6907

H
Heiner Kallweit 已提交
6908 6909 6910
	dev->features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
		NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
		NETIF_F_HW_VLAN_CTAG_RX;
6911
	dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
6912 6913
		NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
		NETIF_F_HW_VLAN_CTAG_RX;
6914 6915
	dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
		NETIF_F_HIGHDMA;
H
Heiner Kallweit 已提交
6916
	dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;
6917

6918 6919 6920 6921
	tp->cp_cmd |= RxChkSum;
	/* RTL8125 uses register RxConfig for VLAN offloading config */
	if (!rtl_is_8125(tp))
		tp->cp_cmd |= RxVlan;
H
hayeswang 已提交
6922 6923 6924 6925
	/*
	 * Pretend we are using VLANs; This bypasses a nasty bug where
	 * Interrupts stop flowing on high load on 8110SCd controllers.
	 */
6926
	if (tp->mac_version == RTL_GIGA_MAC_VER_05)
H
hayeswang 已提交
6927
		/* Disallow toggling */
6928
		dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
6929

6930
	if (rtl_chip_supports_csum_v2(tp)) {
H
hayeswang 已提交
6931
		dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
H
Heiner Kallweit 已提交
6932
		dev->features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
6933 6934 6935 6936 6937 6938
		dev->gso_max_size = RTL_GSO_MAX_SIZE_V2;
		dev->gso_max_segs = RTL_GSO_MAX_SEGS_V2;
	} else {
		dev->gso_max_size = RTL_GSO_MAX_SIZE_V1;
		dev->gso_max_segs = RTL_GSO_MAX_SEGS_V1;
	}
H
hayeswang 已提交
6939

6940 6941 6942 6943 6944
	/* RTL8168e-vl and one RTL8168c variant are known to have a
	 * HW issue with TSO.
	 */
	if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_22) {
6945 6946 6947
		dev->vlan_features &= ~(NETIF_F_ALL_TSO | NETIF_F_SG);
		dev->hw_features &= ~(NETIF_F_ALL_TSO | NETIF_F_SG);
		dev->features &= ~(NETIF_F_ALL_TSO | NETIF_F_SG);
H
Heiner Kallweit 已提交
6948 6949
	}

6950 6951 6952
	dev->hw_features |= NETIF_F_RXALL;
	dev->hw_features |= NETIF_F_RXFCS;

6953 6954
	/* MTU range: 60 - hw-specific max */
	dev->min_mtu = ETH_ZLEN;
6955 6956
	jumbo_max = rtl_jumbo_max(tp);
	dev->max_mtu = jumbo_max;
6957

6958
	rtl_set_irq_mask(tp);
6959

6960
	tp->fw_name = rtl_chip_infos[chipset].fw_name;
6961

6962 6963 6964
	tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
					    &tp->counters_phys_addr,
					    GFP_KERNEL);
6965 6966
	if (!tp->counters)
		return -ENOMEM;
6967

6968 6969
	pci_set_drvdata(pdev, dev);

6970 6971
	rc = r8169_mdio_register(tp);
	if (rc)
6972
		return rc;
6973

6974 6975 6976
	/* chip gets powered up in rtl_open() */
	rtl_pll_power_down(tp);

6977 6978 6979 6980
	rc = register_netdev(dev);
	if (rc)
		goto err_mdio_unregister;

6981
	netif_info(tp, probe, dev, "%s, %pM, XID %03x, IRQ %d\n",
6982
		   rtl_chip_infos[chipset].name, dev->dev_addr,
6983
		   (RTL_R32(tp, TxConfig) >> 20) & 0xfcf,
6984
		   pci_irq_vector(pdev, 0));
6985 6986 6987 6988 6989 6990

	if (jumbo_max > JUMBO_1K)
		netif_info(tp, probe, dev,
			   "jumbo features [frames: %d bytes, tx checksumming: %s]\n",
			   jumbo_max, tp->mac_version <= RTL_GIGA_MAC_VER_06 ?
			   "ok" : "ko");
6991

6992
	if (r8168_check_dash(tp))
6993 6994
		rtl8168_driver_start(tp);

6995 6996 6997
	if (pci_dev_run_wake(pdev))
		pm_runtime_put_sync(&pdev->dev);

6998
	return 0;
6999 7000

err_mdio_unregister:
7001
	mdiobus_unregister(tp->phydev->mdio.bus);
7002
	return rc;
7003 7004
}

L
Linus Torvalds 已提交
7005 7006 7007
static struct pci_driver rtl8169_pci_driver = {
	.name		= MODULENAME,
	.id_table	= rtl8169_pci_tbl,
7008
	.probe		= rtl_init_one,
B
Bill Pemberton 已提交
7009
	.remove		= rtl_remove_one,
F
Francois Romieu 已提交
7010
	.shutdown	= rtl_shutdown,
7011
	.driver.pm	= RTL8169_PM_OPS,
L
Linus Torvalds 已提交
7012 7013
};

7014
module_pci_driver(rtl8169_pci_driver);