r8169_main.c 139.4 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
L
Linus Torvalds 已提交
2
/*
F
Francois Romieu 已提交
3 4 5 6 7 8 9
 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
 *
 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
 * Copyright (c) a lot of people too. Please respect their work.
 *
 * See MAINTAINERS file for support contact information.
L
Linus Torvalds 已提交
10 11 12 13 14 15
 */

#include <linux/module.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/etherdevice.h>
16
#include <linux/clk.h>
L
Linus Torvalds 已提交
17 18
#include <linux/delay.h>
#include <linux/ethtool.h>
19
#include <linux/phy.h>
L
Linus Torvalds 已提交
20 21
#include <linux/if_vlan.h>
#include <linux/in.h>
22
#include <linux/io.h>
L
Linus Torvalds 已提交
23 24
#include <linux/ip.h>
#include <linux/tcp.h>
25
#include <linux/interrupt.h>
L
Linus Torvalds 已提交
26
#include <linux/dma-mapping.h>
27
#include <linux/pm_runtime.h>
28
#include <linux/bitfield.h>
29
#include <linux/prefetch.h>
H
hayeswang 已提交
30 31
#include <linux/ipv6.h>
#include <net/ip6_checksum.h>
L
Linus Torvalds 已提交
32

H
Heiner Kallweit 已提交
33
#include "r8169.h"
34 35
#include "r8169_firmware.h"

L
Linus Torvalds 已提交
36 37
#define MODULENAME "r8169"

38 39
#define FIRMWARE_8168D_1	"rtl_nic/rtl8168d-1.fw"
#define FIRMWARE_8168D_2	"rtl_nic/rtl8168d-2.fw"
H
hayeswang 已提交
40 41
#define FIRMWARE_8168E_1	"rtl_nic/rtl8168e-1.fw"
#define FIRMWARE_8168E_2	"rtl_nic/rtl8168e-2.fw"
H
Hayes Wang 已提交
42
#define FIRMWARE_8168E_3	"rtl_nic/rtl8168e-3.fw"
43 44
#define FIRMWARE_8168F_1	"rtl_nic/rtl8168f-1.fw"
#define FIRMWARE_8168F_2	"rtl_nic/rtl8168f-2.fw"
45
#define FIRMWARE_8105E_1	"rtl_nic/rtl8105e-1.fw"
46
#define FIRMWARE_8402_1		"rtl_nic/rtl8402-1.fw"
47
#define FIRMWARE_8411_1		"rtl_nic/rtl8411-1.fw"
H
hayeswang 已提交
48
#define FIRMWARE_8411_2		"rtl_nic/rtl8411-2.fw"
H
Hayes Wang 已提交
49
#define FIRMWARE_8106E_1	"rtl_nic/rtl8106e-1.fw"
H
hayeswang 已提交
50
#define FIRMWARE_8106E_2	"rtl_nic/rtl8106e-2.fw"
51
#define FIRMWARE_8168G_2	"rtl_nic/rtl8168g-2.fw"
H
hayeswang 已提交
52
#define FIRMWARE_8168G_3	"rtl_nic/rtl8168g-3.fw"
53 54
#define FIRMWARE_8168H_1	"rtl_nic/rtl8168h-1.fw"
#define FIRMWARE_8168H_2	"rtl_nic/rtl8168h-2.fw"
55
#define FIRMWARE_8168FP_3	"rtl_nic/rtl8168fp-3.fw"
56 57
#define FIRMWARE_8107E_1	"rtl_nic/rtl8107e-1.fw"
#define FIRMWARE_8107E_2	"rtl_nic/rtl8107e-2.fw"
58
#define FIRMWARE_8125A_3	"rtl_nic/rtl8125a-3.fw"
59
#define FIRMWARE_8125B_2	"rtl_nic/rtl8125b-2.fw"
60

L
Linus Torvalds 已提交
61 62
/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
   The RTL chips use a 64 element hash table based on the Ethernet CRC. */
H
Heiner Kallweit 已提交
63
#define	MC_FILTER_LIMIT	32
L
Linus Torvalds 已提交
64

65
#define TX_DMA_BURST	7	/* Maximum PCI burst, '7' is unlimited */
L
Linus Torvalds 已提交
66 67 68
#define InterFrameGap	0x03	/* 3 means InterFrameGap = the shortest one */

#define R8169_REGS_SIZE		256
69
#define R8169_RX_BUF_SIZE	(SZ_16K - 1)
70
#define NUM_TX_DESC	256	/* Number of Tx descriptor registers */
71
#define NUM_RX_DESC	256	/* Number of Rx descriptor registers */
L
Linus Torvalds 已提交
72 73 74
#define R8169_TX_RING_BYTES	(NUM_TX_DESC * sizeof(struct TxDesc))
#define R8169_RX_RING_BYTES	(NUM_RX_DESC * sizeof(struct RxDesc))

75 76
#define OCP_STD_PHY_BASE	0xa400

77 78
#define RTL_CFG_NO_GBIT	1

L
Linus Torvalds 已提交
79
/* write/read MMIO register */
80 81 82 83 84 85
#define RTL_W8(tp, reg, val8)	writeb((val8), tp->mmio_addr + (reg))
#define RTL_W16(tp, reg, val16)	writew((val16), tp->mmio_addr + (reg))
#define RTL_W32(tp, reg, val32)	writel((val32), tp->mmio_addr + (reg))
#define RTL_R8(tp, reg)		readb(tp->mmio_addr + (reg))
#define RTL_R16(tp, reg)		readw(tp->mmio_addr + (reg))
#define RTL_R32(tp, reg)		readl(tp->mmio_addr + (reg))
L
Linus Torvalds 已提交
86

87 88 89 90
#define JUMBO_4K	(4 * SZ_1K - VLAN_ETH_HLEN - ETH_FCS_LEN)
#define JUMBO_6K	(6 * SZ_1K - VLAN_ETH_HLEN - ETH_FCS_LEN)
#define JUMBO_7K	(7 * SZ_1K - VLAN_ETH_HLEN - ETH_FCS_LEN)
#define JUMBO_9K	(9 * SZ_1K - VLAN_ETH_HLEN - ETH_FCS_LEN)
F
Francois Romieu 已提交
91

92
static const struct {
L
Linus Torvalds 已提交
93
	const char *name;
94
	const char *fw_name;
95 96
} rtl_chip_infos[] = {
	/* PCI devices. */
97 98 99 100 101
	[RTL_GIGA_MAC_VER_02] = {"RTL8169s"				},
	[RTL_GIGA_MAC_VER_03] = {"RTL8110s"				},
	[RTL_GIGA_MAC_VER_04] = {"RTL8169sb/8110sb"			},
	[RTL_GIGA_MAC_VER_05] = {"RTL8169sc/8110sc"			},
	[RTL_GIGA_MAC_VER_06] = {"RTL8169sc/8110sc"			},
102
	/* PCI-E devices. */
103 104
	[RTL_GIGA_MAC_VER_07] = {"RTL8102e"				},
	[RTL_GIGA_MAC_VER_08] = {"RTL8102e"				},
105
	[RTL_GIGA_MAC_VER_09] = {"RTL8102e/RTL8103e"			},
106 107 108
	[RTL_GIGA_MAC_VER_10] = {"RTL8101e"				},
	[RTL_GIGA_MAC_VER_11] = {"RTL8168b/8111b"			},
	[RTL_GIGA_MAC_VER_12] = {"RTL8168b/8111b"			},
109
	[RTL_GIGA_MAC_VER_13] = {"RTL8101e/RTL8100e"			},
110
	[RTL_GIGA_MAC_VER_14] = {"RTL8401"				},
111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136
	[RTL_GIGA_MAC_VER_16] = {"RTL8101e"				},
	[RTL_GIGA_MAC_VER_17] = {"RTL8168b/8111b"			},
	[RTL_GIGA_MAC_VER_18] = {"RTL8168cp/8111cp"			},
	[RTL_GIGA_MAC_VER_19] = {"RTL8168c/8111c"			},
	[RTL_GIGA_MAC_VER_20] = {"RTL8168c/8111c"			},
	[RTL_GIGA_MAC_VER_21] = {"RTL8168c/8111c"			},
	[RTL_GIGA_MAC_VER_22] = {"RTL8168c/8111c"			},
	[RTL_GIGA_MAC_VER_23] = {"RTL8168cp/8111cp"			},
	[RTL_GIGA_MAC_VER_24] = {"RTL8168cp/8111cp"			},
	[RTL_GIGA_MAC_VER_25] = {"RTL8168d/8111d",	FIRMWARE_8168D_1},
	[RTL_GIGA_MAC_VER_26] = {"RTL8168d/8111d",	FIRMWARE_8168D_2},
	[RTL_GIGA_MAC_VER_27] = {"RTL8168dp/8111dp"			},
	[RTL_GIGA_MAC_VER_28] = {"RTL8168dp/8111dp"			},
	[RTL_GIGA_MAC_VER_29] = {"RTL8105e",		FIRMWARE_8105E_1},
	[RTL_GIGA_MAC_VER_30] = {"RTL8105e",		FIRMWARE_8105E_1},
	[RTL_GIGA_MAC_VER_31] = {"RTL8168dp/8111dp"			},
	[RTL_GIGA_MAC_VER_32] = {"RTL8168e/8111e",	FIRMWARE_8168E_1},
	[RTL_GIGA_MAC_VER_33] = {"RTL8168e/8111e",	FIRMWARE_8168E_2},
	[RTL_GIGA_MAC_VER_34] = {"RTL8168evl/8111evl",	FIRMWARE_8168E_3},
	[RTL_GIGA_MAC_VER_35] = {"RTL8168f/8111f",	FIRMWARE_8168F_1},
	[RTL_GIGA_MAC_VER_36] = {"RTL8168f/8111f",	FIRMWARE_8168F_2},
	[RTL_GIGA_MAC_VER_37] = {"RTL8402",		FIRMWARE_8402_1 },
	[RTL_GIGA_MAC_VER_38] = {"RTL8411",		FIRMWARE_8411_1 },
	[RTL_GIGA_MAC_VER_39] = {"RTL8106e",		FIRMWARE_8106E_1},
	[RTL_GIGA_MAC_VER_40] = {"RTL8168g/8111g",	FIRMWARE_8168G_2},
	[RTL_GIGA_MAC_VER_41] = {"RTL8168g/8111g"			},
137 138 139
	[RTL_GIGA_MAC_VER_42] = {"RTL8168gu/8111gu",	FIRMWARE_8168G_3},
	[RTL_GIGA_MAC_VER_43] = {"RTL8106eus",		FIRMWARE_8106E_2},
	[RTL_GIGA_MAC_VER_44] = {"RTL8411b",		FIRMWARE_8411_2 },
140 141 142 143 144 145 146
	[RTL_GIGA_MAC_VER_45] = {"RTL8168h/8111h",	FIRMWARE_8168H_1},
	[RTL_GIGA_MAC_VER_46] = {"RTL8168h/8111h",	FIRMWARE_8168H_2},
	[RTL_GIGA_MAC_VER_47] = {"RTL8107e",		FIRMWARE_8107E_1},
	[RTL_GIGA_MAC_VER_48] = {"RTL8107e",		FIRMWARE_8107E_2},
	[RTL_GIGA_MAC_VER_49] = {"RTL8168ep/8111ep"			},
	[RTL_GIGA_MAC_VER_50] = {"RTL8168ep/8111ep"			},
	[RTL_GIGA_MAC_VER_51] = {"RTL8168ep/8111ep"			},
147
	[RTL_GIGA_MAC_VER_52] = {"RTL8168fp/RTL8117",  FIRMWARE_8168FP_3},
148 149
	[RTL_GIGA_MAC_VER_60] = {"RTL8125A"				},
	[RTL_GIGA_MAC_VER_61] = {"RTL8125A",		FIRMWARE_8125A_3},
150 151
	/* reserve 62 for CFG_METHOD_4 in the vendor driver */
	[RTL_GIGA_MAC_VER_63] = {"RTL8125B",		FIRMWARE_8125B_2},
152 153
};

154
static const struct pci_device_id rtl8169_pci_tbl[] = {
155 156 157 158 159 160 161 162 163
	{ PCI_VDEVICE(REALTEK,	0x2502) },
	{ PCI_VDEVICE(REALTEK,	0x2600) },
	{ PCI_VDEVICE(REALTEK,	0x8129) },
	{ PCI_VDEVICE(REALTEK,	0x8136), RTL_CFG_NO_GBIT },
	{ PCI_VDEVICE(REALTEK,	0x8161) },
	{ PCI_VDEVICE(REALTEK,	0x8167) },
	{ PCI_VDEVICE(REALTEK,	0x8168) },
	{ PCI_VDEVICE(NCUBE,	0x8168) },
	{ PCI_VDEVICE(REALTEK,	0x8169) },
H
Heiner Kallweit 已提交
164
	{ PCI_VENDOR_ID_DLINK,	0x4300,
165
		PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0 },
166 167 168 169 170 171
	{ PCI_VDEVICE(DLINK,	0x4300) },
	{ PCI_VDEVICE(DLINK,	0x4302) },
	{ PCI_VDEVICE(AT,	0xc107) },
	{ PCI_VDEVICE(USR,	0x0116) },
	{ PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0024 },
	{ 0x0001, 0x8168, PCI_ANY_ID, 0x2410 },
H
Heiner Kallweit 已提交
172 173
	{ PCI_VDEVICE(REALTEK,	0x8125) },
	{ PCI_VDEVICE(REALTEK,	0x3000) },
H
Heiner Kallweit 已提交
174
	{}
L
Linus Torvalds 已提交
175 176 177 178
};

MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);

F
Francois Romieu 已提交
179 180
enum rtl_registers {
	MAC0		= 0,	/* Ethernet hardware address. */
181
	MAC4		= 4,
F
Francois Romieu 已提交
182 183 184 185 186 187 188 189 190 191 192 193 194
	MAR0		= 8,	/* Multicast filter. */
	CounterAddrLow		= 0x10,
	CounterAddrHigh		= 0x14,
	TxDescStartAddrLow	= 0x20,
	TxDescStartAddrHigh	= 0x24,
	TxHDescStartAddrLow	= 0x28,
	TxHDescStartAddrHigh	= 0x2c,
	FLASH		= 0x30,
	ERSR		= 0x36,
	ChipCmd		= 0x37,
	TxPoll		= 0x38,
	IntrMask	= 0x3c,
	IntrStatus	= 0x3e,
H
Hayes Wang 已提交
195

F
Francois Romieu 已提交
196
	TxConfig	= 0x40,
H
Hayes Wang 已提交
197 198
#define	TXCFG_AUTO_FIFO			(1 << 7)	/* 8111e-vl */
#define	TXCFG_EMPTY			(1 << 11)	/* 8111e-vl */
F
Francois Romieu 已提交
199

H
Hayes Wang 已提交
200 201 202 203 204 205
	RxConfig	= 0x44,
#define	RX128_INT_EN			(1 << 15)	/* 8111c and later */
#define	RX_MULTI_EN			(1 << 14)	/* 8111c only */
#define	RXCFG_FIFO_SHIFT		13
					/* No threshold before first PCI xfer */
#define	RX_FIFO_THRESH			(7 << RXCFG_FIFO_SHIFT)
206
#define	RX_EARLY_OFF			(1 << 11)
H
Hayes Wang 已提交
207 208 209
#define	RXCFG_DMA_SHIFT			8
					/* Unlimited maximum PCI burst. */
#define	RX_DMA_BURST			(7 << RXCFG_DMA_SHIFT)
F
Francois Romieu 已提交
210

F
Francois Romieu 已提交
211 212 213 214
	Cfg9346		= 0x50,
	Config0		= 0x51,
	Config1		= 0x52,
	Config2		= 0x53,
215 216
#define PME_SIGNAL			(1 << 5)	/* 8168c and later */

F
Francois Romieu 已提交
217 218 219 220 221 222 223 224
	Config3		= 0x54,
	Config4		= 0x55,
	Config5		= 0x56,
	PHYAR		= 0x60,
	PHYstatus	= 0x6c,
	RxMaxSize	= 0xda,
	CPlusCmd	= 0xe0,
	IntrMitigate	= 0xe2,
225

226 227 228 229 230
#define RTL_COALESCE_TX_USECS	GENMASK(15, 12)
#define RTL_COALESCE_TX_FRAMES	GENMASK(11, 8)
#define RTL_COALESCE_RX_USECS	GENMASK(7, 4)
#define RTL_COALESCE_RX_FRAMES	GENMASK(3, 0)

231 232
#define RTL_COALESCE_T_MAX	0x0fU
#define RTL_COALESCE_FRAME_MAX	(RTL_COALESCE_T_MAX * 4)
233

F
Francois Romieu 已提交
234 235
	RxDescAddrLow	= 0xe4,
	RxDescAddrHigh	= 0xe8,
236 237 238 239 240 241 242
	EarlyTxThres	= 0xec,	/* 8169. Unit of 32 bytes. */

#define NoEarlyTx	0x3f	/* Max value : no early transmit. */

	MaxTxPacketSize	= 0xec,	/* 8101/8168. Unit of 128 bytes. */

#define TxPacketMax	(8064 >> 7)
243
#define EarlySize	0x27
244

F
Francois Romieu 已提交
245 246 247
	FuncEvent	= 0xf0,
	FuncEventMask	= 0xf4,
	FuncPresetState	= 0xf8,
C
Chun-Hao Lin 已提交
248 249 250 251
	IBCR0           = 0xf8,
	IBCR2           = 0xf9,
	IBIMR0          = 0xfa,
	IBISR0          = 0xfb,
F
Francois Romieu 已提交
252
	FuncForceEvent	= 0xfc,
L
Linus Torvalds 已提交
253 254
};

255 256 257 258 259
enum rtl8168_8101_registers {
	CSIDR			= 0x64,
	CSIAR			= 0x68,
#define	CSIAR_FLAG			0x80000000
#define	CSIAR_WRITE_CMD			0x80000000
260 261
#define	CSIAR_BYTE_ENABLE		0x0000f000
#define	CSIAR_ADDR_MASK			0x00000fff
F
françois romieu 已提交
262
	PMCH			= 0x6f,
263 264 265 266 267 268
	EPHYAR			= 0x80,
#define	EPHYAR_FLAG			0x80000000
#define	EPHYAR_WRITE_CMD		0x80000000
#define	EPHYAR_REG_MASK			0x1f
#define	EPHYAR_REG_SHIFT		16
#define	EPHYAR_DATA_MASK		0xffff
269
	DLLPR			= 0xd0,
H
Hayes Wang 已提交
270
#define	PFM_EN				(1 << 6)
271
#define	TX_10M_PS_EN			(1 << 7)
272 273 274
	DBG_REG			= 0xd1,
#define	FIX_NAK_1			(1 << 4)
#define	FIX_NAK_2			(1 << 3)
275 276
	TWSI			= 0xd2,
	MCU			= 0xd3,
H
Hayes Wang 已提交
277
#define	NOW_IS_OOB			(1 << 7)
H
Hayes Wang 已提交
278 279 280
#define	TX_EMPTY			(1 << 5)
#define	RX_EMPTY			(1 << 4)
#define	RXTX_EMPTY			(TX_EMPTY | RX_EMPTY)
281 282
#define	EN_NDP				(1 << 3)
#define	EN_OOB_RESET			(1 << 2)
H
Hayes Wang 已提交
283
#define	LINK_LIST_RDY			(1 << 1)
284 285 286 287 288 289 290
	EFUSEAR			= 0xdc,
#define	EFUSEAR_FLAG			0x80000000
#define	EFUSEAR_WRITE_CMD		0x80000000
#define	EFUSEAR_READ_CMD		0x00000000
#define	EFUSEAR_REG_MASK		0x03ff
#define	EFUSEAR_REG_SHIFT		8
#define	EFUSEAR_DATA_MASK		0xff
291 292
	MISC_1			= 0xf2,
#define	PFM_D3COLD_EN			(1 << 6)
293 294
};

295
enum rtl8168_registers {
H
Hayes Wang 已提交
296 297
	LED_FREQ		= 0x1a,
	EEE_LED			= 0x1b,
F
françois romieu 已提交
298 299 300 301 302 303 304
	ERIDR			= 0x70,
	ERIAR			= 0x74,
#define ERIAR_FLAG			0x80000000
#define ERIAR_WRITE_CMD			0x80000000
#define ERIAR_READ_CMD			0x00000000
#define ERIAR_ADDR_BYTE_ALIGN		4
#define ERIAR_TYPE_SHIFT		16
H
Hayes Wang 已提交
305 306 307
#define ERIAR_EXGMAC			(0x00 << ERIAR_TYPE_SHIFT)
#define ERIAR_MSIX			(0x01 << ERIAR_TYPE_SHIFT)
#define ERIAR_ASF			(0x02 << ERIAR_TYPE_SHIFT)
C
Chun-Hao Lin 已提交
308
#define ERIAR_OOB			(0x02 << ERIAR_TYPE_SHIFT)
H
Hayes Wang 已提交
309 310 311
#define ERIAR_MASK_SHIFT		12
#define ERIAR_MASK_0001			(0x1 << ERIAR_MASK_SHIFT)
#define ERIAR_MASK_0011			(0x3 << ERIAR_MASK_SHIFT)
312
#define ERIAR_MASK_0100			(0x4 << ERIAR_MASK_SHIFT)
H
Hayes Wang 已提交
313
#define ERIAR_MASK_0101			(0x5 << ERIAR_MASK_SHIFT)
H
Hayes Wang 已提交
314
#define ERIAR_MASK_1111			(0xf << ERIAR_MASK_SHIFT)
315 316 317 318 319 320 321 322 323 324 325
	EPHY_RXER_NUM		= 0x7c,
	OCPDR			= 0xb0,	/* OCP GPHY access */
#define OCPDR_WRITE_CMD			0x80000000
#define OCPDR_READ_CMD			0x00000000
#define OCPDR_REG_MASK			0x7f
#define OCPDR_GPHY_REG_SHIFT		16
#define OCPDR_DATA_MASK			0xffff
	OCPAR			= 0xb4,
#define OCPAR_FLAG			0x80000000
#define OCPAR_GPHY_WRITE_CMD		0x8000f060
#define OCPAR_GPHY_READ_CMD		0x0000f060
H
Hayes Wang 已提交
326
	GPHY_OCP		= 0xb8,
H
hayeswang 已提交
327 328
	RDSAR1			= 0xd0,	/* 8168c only. Undocumented on 8168dp */
	MISC			= 0xf0,	/* 8168e only. */
F
Francois Romieu 已提交
329
#define TXPLA_RST			(1 << 29)
H
Hayes Wang 已提交
330
#define DISABLE_LAN_EN			(1 << 23) /* Enable GPIO pin */
H
Hayes Wang 已提交
331
#define PWM_EN				(1 << 22)
H
Hayes Wang 已提交
332
#define RXDV_GATED_EN			(1 << 19)
H
Hayes Wang 已提交
333
#define EARLY_TALLY_EN			(1 << 16)
334 335
};

H
Heiner Kallweit 已提交
336 337 338 339 340
enum rtl8125_registers {
	IntrMask_8125		= 0x38,
	IntrStatus_8125		= 0x3c,
	TxPoll_8125		= 0x90,
	MAC0_BKP		= 0x19e0,
341
	EEE_TXIDLE_TIMER_8125	= 0x6048,
H
Heiner Kallweit 已提交
342 343 344 345 346 347 348 349
};

#define RX_VLAN_INNER_8125	BIT(22)
#define RX_VLAN_OUTER_8125	BIT(23)
#define RX_VLAN_8125		(RX_VLAN_INNER_8125 | RX_VLAN_OUTER_8125)

#define RX_FETCH_DFLT_8125	(8 << 27)

F
Francois Romieu 已提交
350
enum rtl_register_content {
L
Linus Torvalds 已提交
351
	/* InterruptStatusBits */
F
Francois Romieu 已提交
352 353 354 355 356 357 358 359 360 361 362
	SYSErr		= 0x8000,
	PCSTimeout	= 0x4000,
	SWInt		= 0x0100,
	TxDescUnavail	= 0x0080,
	RxFIFOOver	= 0x0040,
	LinkChg		= 0x0020,
	RxOverflow	= 0x0010,
	TxErr		= 0x0008,
	TxOK		= 0x0004,
	RxErr		= 0x0002,
	RxOK		= 0x0001,
L
Linus Torvalds 已提交
363 364

	/* RxStatusDesc */
365 366 367 368
	RxRWT	= (1 << 22),
	RxRES	= (1 << 21),
	RxRUNT	= (1 << 20),
	RxCRC	= (1 << 19),
L
Linus Torvalds 已提交
369 370

	/* ChipCmdBits */
H
Hayes Wang 已提交
371
	StopReq		= 0x80,
F
Francois Romieu 已提交
372 373 374 375
	CmdReset	= 0x10,
	CmdRxEnb	= 0x08,
	CmdTxEnb	= 0x04,
	RxBufEmpty	= 0x01,
L
Linus Torvalds 已提交
376

377 378 379 380 381
	/* TXPoll register p.5 */
	HPQ		= 0x80,		/* Poll cmd on the high prio queue */
	NPQ		= 0x40,		/* Poll cmd on the low prio queue */
	FSWInt		= 0x01,		/* Forced software interrupt */

L
Linus Torvalds 已提交
382
	/* Cfg9346Bits */
F
Francois Romieu 已提交
383 384
	Cfg9346_Lock	= 0x00,
	Cfg9346_Unlock	= 0xc0,
L
Linus Torvalds 已提交
385 386

	/* rx_mode_bits */
F
Francois Romieu 已提交
387 388
	AcceptErr	= 0x20,
	AcceptRunt	= 0x10,
389
#define RX_CONFIG_ACCEPT_ERR_MASK	0x30
F
Francois Romieu 已提交
390 391 392 393
	AcceptBroadcast	= 0x08,
	AcceptMulticast	= 0x04,
	AcceptMyPhys	= 0x02,
	AcceptAllPhys	= 0x01,
394
#define RX_CONFIG_ACCEPT_OK_MASK	0x0f
395
#define RX_CONFIG_ACCEPT_MASK		0x3f
L
Linus Torvalds 已提交
396 397 398 399 400

	/* TxConfigBits */
	TxInterFrameGapShift = 24,
	TxDMAShift = 8,	/* DMA burst value (0-7) is shift this many bits */

401
	/* Config1 register p.24 */
402 403 404 405 406 407
	LEDS1		= (1 << 7),
	LEDS0		= (1 << 6),
	Speed_down	= (1 << 4),
	MEMMAP		= (1 << 3),
	IOMAP		= (1 << 2),
	VPD		= (1 << 1),
408 409
	PMEnable	= (1 << 0),	/* Power Management Enable */

410
	/* Config2 register p. 25 */
H
hayeswang 已提交
411
	ClkReqEn	= (1 << 7),	/* Clock Request Enable */
412
	MSIEnable	= (1 << 5),	/* 8169 only. Reserved in the 8168. */
413 414 415
	PCI_Clock_66MHz = 0x01,
	PCI_Clock_33MHz = 0x00,

F
Francois Romieu 已提交
416 417 418
	/* Config3 register p.25 */
	MagicPacket	= (1 << 5),	/* Wake up when receives a Magic Packet */
	LinkUp		= (1 << 4),	/* Wake up when the cable connection is re-established */
F
Francois Romieu 已提交
419
	Jumbo_En0	= (1 << 2),	/* 8168 only. Reserved in the 8168b */
H
hayeswang 已提交
420
	Rdy_to_L23	= (1 << 1),	/* L23 Enable */
421
	Beacon_en	= (1 << 0),	/* 8168 only. Reserved in the 8168b */
F
Francois Romieu 已提交
422

F
Francois Romieu 已提交
423 424 425
	/* Config4 register */
	Jumbo_En1	= (1 << 1),	/* 8168 only. Reserved in the 8168b */

426
	/* Config5 register p.27 */
F
Francois Romieu 已提交
427 428 429
	BWF		= (1 << 6),	/* Accept Broadcast wakeup frame */
	MWF		= (1 << 5),	/* Accept Multicast wakeup frame */
	UWF		= (1 << 4),	/* Accept Unicast wakeup frame */
F
Francois Romieu 已提交
430
	Spi_en		= (1 << 3),
F
Francois Romieu 已提交
431
	LanWake		= (1 << 1),	/* LanWake enable/disable */
432
	PMEStatus	= (1 << 0),	/* PME status can be reset by PCI RST# */
H
hayeswang 已提交
433
	ASPM_en		= (1 << 0),	/* ASPM enable */
434

L
Linus Torvalds 已提交
435
	/* CPlusCmd p.31 */
436 437
	EnableBist	= (1 << 15),	// 8168 8101
	Mac_dbgo_oe	= (1 << 14),	// 8168 8101
H
Heiner Kallweit 已提交
438
	EnAnaPLL	= (1 << 14),	// 8169
439 440 441 442 443 444 445 446
	Normal_mode	= (1 << 13),	// unused
	Force_half_dup	= (1 << 12),	// 8168 8101
	Force_rxflow_en	= (1 << 11),	// 8168 8101
	Force_txflow_en	= (1 << 10),	// 8168 8101
	Cxpl_dbg_sel	= (1 << 9),	// 8168 8101
	ASF		= (1 << 8),	// 8168 8101
	PktCntrDisable	= (1 << 7),	// 8168 8101
	Mac_dbgo_sel	= 0x001c,	// 8168
L
Linus Torvalds 已提交
447 448 449 450
	RxVlan		= (1 << 6),
	RxChkSum	= (1 << 5),
	PCIDAC		= (1 << 4),
	PCIMulRW	= (1 << 3),
451
#define INTT_MASK	GENMASK(1, 0)
452
#define CPCMD_MASK	(Normal_mode | RxVlan | RxChkSum | INTT_MASK)
L
Linus Torvalds 已提交
453 454

	/* rtl8169_PHYstatus */
F
Francois Romieu 已提交
455 456 457 458 459 460 461 462
	TBI_Enable	= 0x80,
	TxFlowCtrl	= 0x40,
	RxFlowCtrl	= 0x20,
	_1000bpsF	= 0x10,
	_100bps		= 0x08,
	_10bps		= 0x04,
	LinkStatus	= 0x02,
	FullDup		= 0x01,
L
Linus Torvalds 已提交
463

464 465 466
	/* ResetCounterCommand */
	CounterReset	= 0x1,

467
	/* DumpCounterCommand */
F
Francois Romieu 已提交
468
	CounterDump	= 0x8,
469 470 471

	/* magic enable v2 */
	MagicPacket_v2	= (1 << 16),	/* Wake up when receives a Magic Packet */
L
Linus Torvalds 已提交
472 473
};

F
Francois Romieu 已提交
474 475
enum rtl_desc_bit {
	/* First doubleword. */
L
Linus Torvalds 已提交
476 477 478 479
	DescOwn		= (1 << 31), /* Descriptor is owned by NIC */
	RingEnd		= (1 << 30), /* End of descriptor ring */
	FirstFrag	= (1 << 29), /* First segment of a packet */
	LastFrag	= (1 << 28), /* Final segment of a packet */
F
Francois Romieu 已提交
480 481 482 483 484 485 486
};

/* Generic case. */
enum rtl_tx_desc_bit {
	/* First doubleword. */
	TD_LSO		= (1 << 27),		/* Large Send Offload */
#define TD_MSS_MAX			0x07ffu	/* MSS value */
L
Linus Torvalds 已提交
487

F
Francois Romieu 已提交
488 489 490 491 492 493 494 495 496 497 498 499 500 501 502
	/* Second doubleword. */
	TxVlanTag	= (1 << 17),		/* Add VLAN tag */
};

/* 8169, 8168b and 810x except 8102e. */
enum rtl_tx_desc_bit_0 {
	/* First doubleword. */
#define TD0_MSS_SHIFT			16	/* MSS position (11 bits) */
	TD0_TCP_CS	= (1 << 16),		/* Calculate TCP/IP checksum */
	TD0_UDP_CS	= (1 << 17),		/* Calculate UDP/IP checksum */
	TD0_IP_CS	= (1 << 18),		/* Calculate IP checksum */
};

/* 8102e, 8168c and beyond. */
enum rtl_tx_desc_bit_1 {
H
hayeswang 已提交
503 504
	/* First doubleword. */
	TD1_GTSENV4	= (1 << 26),		/* Giant Send for IPv4 */
H
hayeswang 已提交
505
	TD1_GTSENV6	= (1 << 25),		/* Giant Send for IPv6 */
H
hayeswang 已提交
506
#define GTTCPHO_SHIFT			18
507
#define GTTCPHO_MAX			0x7f
H
hayeswang 已提交
508

F
Francois Romieu 已提交
509
	/* Second doubleword. */
H
hayeswang 已提交
510
#define TCPHO_SHIFT			18
511
#define TCPHO_MAX			0x3ff
F
Francois Romieu 已提交
512
#define TD1_MSS_SHIFT			18	/* MSS position (11 bits) */
H
hayeswang 已提交
513 514
	TD1_IPv6_CS	= (1 << 28),		/* Calculate IPv6 checksum */
	TD1_IPv4_CS	= (1 << 29),		/* Calculate IPv4 checksum */
F
Francois Romieu 已提交
515 516 517
	TD1_TCP_CS	= (1 << 30),		/* Calculate TCP/IP checksum */
	TD1_UDP_CS	= (1 << 31),		/* Calculate UDP/IP checksum */
};
L
Linus Torvalds 已提交
518

F
Francois Romieu 已提交
519
enum rtl_rx_desc_bit {
L
Linus Torvalds 已提交
520 521
	/* Rx private */
	PID1		= (1 << 18), /* Protocol ID bit 1/2 */
Z
Zhu Yanjun 已提交
522
	PID0		= (1 << 17), /* Protocol ID bit 0/2 */
L
Linus Torvalds 已提交
523 524 525 526 527 528 529 530 531 532 533 534

#define RxProtoUDP	(PID1)
#define RxProtoTCP	(PID0)
#define RxProtoIP	(PID1 | PID0)
#define RxProtoMask	RxProtoIP

	IPFail		= (1 << 16), /* IP checksum failed */
	UDPFail		= (1 << 15), /* UDP/IP checksum failed */
	TCPFail		= (1 << 14), /* TCP/IP checksum failed */
	RxVlanTag	= (1 << 16), /* VLAN tag available */
};

535 536 537 538 539
#define RTL_GSO_MAX_SIZE_V1	32000
#define RTL_GSO_MAX_SEGS_V1	24
#define RTL_GSO_MAX_SIZE_V2	64000
#define RTL_GSO_MAX_SEGS_V2	64

L
Linus Torvalds 已提交
540
struct TxDesc {
541 542 543
	__le32 opts1;
	__le32 opts2;
	__le64 addr;
L
Linus Torvalds 已提交
544 545 546
};

struct RxDesc {
547 548 549
	__le32 opts1;
	__le32 opts2;
	__le64 addr;
L
Linus Torvalds 已提交
550 551 552 553 554 555 556
};

struct ring_info {
	struct sk_buff	*skb;
	u32		len;
};

557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572
struct rtl8169_counters {
	__le64	tx_packets;
	__le64	rx_packets;
	__le64	tx_errors;
	__le32	rx_errors;
	__le16	rx_missed;
	__le16	align_errors;
	__le32	tx_one_collision;
	__le32	tx_multi_collision;
	__le64	rx_unicast;
	__le64	rx_broadcast;
	__le32	rx_multicast;
	__le16	tx_aborted;
	__le16	tx_underun;
};

573 574 575 576 577
struct rtl8169_tc_offsets {
	bool	inited;
	__le64	tx_errors;
	__le32	tx_multi_collision;
	__le16	tx_aborted;
578
	__le16	rx_missed;
579 580
};

581
enum rtl_flag {
582
	RTL_FLAG_TASK_ENABLED = 0,
583 584 585 586
	RTL_FLAG_TASK_RESET_PENDING,
	RTL_FLAG_MAX
};

L
Linus Torvalds 已提交
587 588
struct rtl8169_private {
	void __iomem *mmio_addr;	/* memory map physical address */
F
Francois Romieu 已提交
589
	struct pci_dev *pci_dev;
D
David Howells 已提交
590
	struct net_device *dev;
591
	struct phy_device *phydev;
592
	struct napi_struct napi;
593
	enum mac_version mac_version;
L
Linus Torvalds 已提交
594 595 596 597 598 599 600
	u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
	u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
	u32 dirty_tx;
	struct TxDesc *TxDescArray;	/* 256-aligned Tx descriptor ring */
	struct RxDesc *RxDescArray;	/* 256-aligned Rx descriptor ring */
	dma_addr_t TxPhyAddr;
	dma_addr_t RxPhyAddr;
601
	struct page *Rx_databuff[NUM_RX_DESC];	/* Rx data buffers */
L
Linus Torvalds 已提交
602 603
	struct ring_info tx_skb[NUM_TX_DESC];	/* Tx data buffers */
	u16 cp_cmd;
604
	u32 irq_mask;
605
	struct clk *clk;
606

607
	struct {
608
		DECLARE_BITMAP(flags, RTL_FLAG_MAX);
609 610 611
		struct work_struct work;
	} wk;

612
	unsigned supports_gmii:1;
613
	unsigned aspm_manageable:1;
614 615
	dma_addr_t counters_phys_addr;
	struct rtl8169_counters *counters;
616
	struct rtl8169_tc_offsets tc_offset;
617
	u32 saved_wolopts;
618
	int eee_adv;
619

620
	const char *fw_name;
621
	struct rtl_fw *rtl_fw;
H
Hayes Wang 已提交
622 623

	u32 ocp_base;
L
Linus Torvalds 已提交
624 625
};

626 627
typedef void (*rtl_generic_fct)(struct rtl8169_private *tp);

628
MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
L
Linus Torvalds 已提交
629
MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
630
MODULE_SOFTDEP("pre: realtek");
L
Linus Torvalds 已提交
631
MODULE_LICENSE("GPL");
632 633
MODULE_FIRMWARE(FIRMWARE_8168D_1);
MODULE_FIRMWARE(FIRMWARE_8168D_2);
H
hayeswang 已提交
634 635
MODULE_FIRMWARE(FIRMWARE_8168E_1);
MODULE_FIRMWARE(FIRMWARE_8168E_2);
636
MODULE_FIRMWARE(FIRMWARE_8168E_3);
637
MODULE_FIRMWARE(FIRMWARE_8105E_1);
638 639
MODULE_FIRMWARE(FIRMWARE_8168F_1);
MODULE_FIRMWARE(FIRMWARE_8168F_2);
640
MODULE_FIRMWARE(FIRMWARE_8402_1);
641
MODULE_FIRMWARE(FIRMWARE_8411_1);
H
hayeswang 已提交
642
MODULE_FIRMWARE(FIRMWARE_8411_2);
H
Hayes Wang 已提交
643
MODULE_FIRMWARE(FIRMWARE_8106E_1);
H
hayeswang 已提交
644
MODULE_FIRMWARE(FIRMWARE_8106E_2);
645
MODULE_FIRMWARE(FIRMWARE_8168G_2);
H
hayeswang 已提交
646
MODULE_FIRMWARE(FIRMWARE_8168G_3);
647 648
MODULE_FIRMWARE(FIRMWARE_8168H_1);
MODULE_FIRMWARE(FIRMWARE_8168H_2);
649
MODULE_FIRMWARE(FIRMWARE_8168FP_3);
650 651
MODULE_FIRMWARE(FIRMWARE_8107E_1);
MODULE_FIRMWARE(FIRMWARE_8107E_2);
652
MODULE_FIRMWARE(FIRMWARE_8125A_3);
653
MODULE_FIRMWARE(FIRMWARE_8125B_2);
L
Linus Torvalds 已提交
654

H
Heiner Kallweit 已提交
655 656 657 658 659
static inline struct device *tp_to_dev(struct rtl8169_private *tp)
{
	return &tp->pci_dev->dev;
}

660 661 662 663 664 665 666 667 668 669
static void rtl_lock_config_regs(struct rtl8169_private *tp)
{
	RTL_W8(tp, Cfg9346, Cfg9346_Lock);
}

static void rtl_unlock_config_regs(struct rtl8169_private *tp)
{
	RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
}

670 671 672 673 674 675
static void rtl_pci_commit(struct rtl8169_private *tp)
{
	/* Read an arbitrary register to commit a preceding PCI write */
	RTL_R8(tp, ChipCmd);
}

H
Heiner Kallweit 已提交
676 677 678 679 680
static bool rtl_is_8125(struct rtl8169_private *tp)
{
	return tp->mac_version >= RTL_GIGA_MAC_VER_60;
}

681 682 683
static bool rtl_is_8168evl_up(struct rtl8169_private *tp)
{
	return tp->mac_version >= RTL_GIGA_MAC_VER_34 &&
684
	       tp->mac_version != RTL_GIGA_MAC_VER_39 &&
H
Heiner Kallweit 已提交
685
	       tp->mac_version <= RTL_GIGA_MAC_VER_52;
686 687
}

688 689 690 691 692 693 694
static bool rtl_supports_eee(struct rtl8169_private *tp)
{
	return tp->mac_version >= RTL_GIGA_MAC_VER_34 &&
	       tp->mac_version != RTL_GIGA_MAC_VER_37 &&
	       tp->mac_version != RTL_GIGA_MAC_VER_39;
}

695 696 697 698 699 700 701 702
static void rtl_read_mac_from_reg(struct rtl8169_private *tp, u8 *mac, int reg)
{
	int i;

	for (i = 0; i < ETH_ALEN; i++)
		mac[i] = RTL_R8(tp, reg + i);
}

703 704 705 706 707 708
struct rtl_cond {
	bool (*check)(struct rtl8169_private *);
	const char *msg;
};

static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
709
			  unsigned long usecs, int n, bool high)
710 711 712 713 714 715
{
	int i;

	for (i = 0; i < n; i++) {
		if (c->check(tp) == high)
			return true;
716
		fsleep(usecs);
717
	}
718 719

	if (net_ratelimit())
720 721
		netdev_err(tp->dev, "%s == %d (loop: %d, delay: %lu).\n",
			   c->msg, !high, n, usecs);
722 723 724
	return false;
}

725 726 727
static bool rtl_loop_wait_high(struct rtl8169_private *tp,
			       const struct rtl_cond *c,
			       unsigned long d, int n)
728
{
729
	return rtl_loop_wait(tp, c, d, n, true);
730 731
}

732 733 734
static bool rtl_loop_wait_low(struct rtl8169_private *tp,
			      const struct rtl_cond *c,
			      unsigned long d, int n)
735
{
736
	return rtl_loop_wait(tp, c, d, n, false);
737 738 739 740 741 742 743 744 745 746 747 748
}

#define DECLARE_RTL_COND(name)				\
static bool name ## _check(struct rtl8169_private *);	\
							\
static const struct rtl_cond name = {			\
	.check	= name ## _check,			\
	.msg	= #name					\
};							\
							\
static bool name ## _check(struct rtl8169_private *tp)

H
Hayes Wang 已提交
749 750 751
static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
{
	if (reg & 0xffff0001) {
752 753
		if (net_ratelimit())
			netdev_err(tp->dev, "Invalid ocp reg %x!\n", reg);
H
Hayes Wang 已提交
754 755 756 757 758 759 760
		return true;
	}
	return false;
}

DECLARE_RTL_COND(rtl_ocp_gphy_cond)
{
761
	return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
H
Hayes Wang 已提交
762 763 764 765 766 767 768
}

static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return;

769
	RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
H
Hayes Wang 已提交
770

771
	rtl_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
H
Hayes Wang 已提交
772 773
}

774
static int r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
H
Hayes Wang 已提交
775 776 777 778
{
	if (rtl_ocp_reg_failure(tp, reg))
		return 0;

779
	RTL_W32(tp, GPHY_OCP, reg << 15);
H
Hayes Wang 已提交
780

781
	return rtl_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
782
		(RTL_R32(tp, GPHY_OCP) & 0xffff) : -ETIMEDOUT;
H
Hayes Wang 已提交
783 784 785 786 787 788 789
}

static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return;

790
	RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
H
Hayes Wang 已提交
791 792 793 794 795 796 797
}

static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return 0;

798
	RTL_W32(tp, OCPDR, reg << 15);
H
Hayes Wang 已提交
799

800
	return RTL_R32(tp, OCPDR);
H
Hayes Wang 已提交
801 802
}

803 804 805 806 807 808 809 810
static void r8168_mac_ocp_modify(struct rtl8169_private *tp, u32 reg, u16 mask,
				 u16 set)
{
	u16 data = r8168_mac_ocp_read(tp, reg);

	r8168_mac_ocp_write(tp, reg, (data & ~mask) | set);
}

H
Hayes Wang 已提交
811 812 813 814 815 816 817 818 819 820 821 822 823 824 825
static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
{
	if (reg == 0x1f) {
		tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
		return;
	}

	if (tp->ocp_base != OCP_STD_PHY_BASE)
		reg -= 0x10;

	r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
}

static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
{
826 827 828
	if (reg == 0x1f)
		return tp->ocp_base == OCP_STD_PHY_BASE ? 0 : tp->ocp_base >> 4;

H
Hayes Wang 已提交
829 830 831 832 833 834
	if (tp->ocp_base != OCP_STD_PHY_BASE)
		reg -= 0x10;

	return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
}

835 836 837 838 839 840 841 842 843 844 845 846 847 848 849
static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
{
	if (reg == 0x1f) {
		tp->ocp_base = value << 4;
		return;
	}

	r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
}

static int mac_mcu_read(struct rtl8169_private *tp, int reg)
{
	return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
}

850 851
DECLARE_RTL_COND(rtl_phyar_cond)
{
852
	return RTL_R32(tp, PHYAR) & 0x80000000;
853 854
}

855
static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
L
Linus Torvalds 已提交
856
{
857
	RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
L
Linus Torvalds 已提交
858

859
	rtl_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
860
	/*
861 862
	 * According to hardware specs a 20us delay is required after write
	 * complete indication, but before sending next command.
863
	 */
864
	udelay(20);
L
Linus Torvalds 已提交
865 866
}

867
static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
L
Linus Torvalds 已提交
868
{
869
	int value;
L
Linus Torvalds 已提交
870

871
	RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
L
Linus Torvalds 已提交
872

873
	value = rtl_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
874
		RTL_R32(tp, PHYAR) & 0xffff : -ETIMEDOUT;
875

876 877 878 879 880 881
	/*
	 * According to hardware specs a 20us delay is required after read
	 * complete indication, but before sending next command.
	 */
	udelay(20);

L
Linus Torvalds 已提交
882 883 884
	return value;
}

C
Chun-Hao Lin 已提交
885 886
DECLARE_RTL_COND(rtl_ocpar_cond)
{
887
	return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
C
Chun-Hao Lin 已提交
888 889
}

890
static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
891
{
892 893 894
	RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
	RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
	RTL_W32(tp, EPHY_RXER_NUM, 0);
895

896
	rtl_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
897 898
}

899
static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
900
{
901 902
	r8168dp_1_mdio_access(tp, reg,
			      OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
903 904
}

905
static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
906
{
907
	r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
908 909

	mdelay(1);
910 911
	RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
	RTL_W32(tp, EPHY_RXER_NUM, 0);
912

913
	return rtl_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
914
		RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : -ETIMEDOUT;
915 916
}

F
françois romieu 已提交
917 918
#define R8168DP_1_MDIO_ACCESS_BIT	0x00020000

919
static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
F
françois romieu 已提交
920
{
921
	RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
F
françois romieu 已提交
922 923
}

924
static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
F
françois romieu 已提交
925
{
926
	RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
F
françois romieu 已提交
927 928
}

929
static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
F
françois romieu 已提交
930
{
931
	r8168dp_2_mdio_start(tp);
F
françois romieu 已提交
932

933
	r8169_mdio_write(tp, reg, value);
F
françois romieu 已提交
934

935
	r8168dp_2_mdio_stop(tp);
F
françois romieu 已提交
936 937
}

938
static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
F
françois romieu 已提交
939 940 941
{
	int value;

942 943 944 945
	/* Work around issue with chip reporting wrong PHY ID */
	if (reg == MII_PHYSID2)
		return 0xc912;

946
	r8168dp_2_mdio_start(tp);
F
françois romieu 已提交
947

948
	value = r8169_mdio_read(tp, reg);
F
françois romieu 已提交
949

950
	r8168dp_2_mdio_stop(tp);
F
françois romieu 已提交
951 952 953 954

	return value;
}

955
static void rtl_writephy(struct rtl8169_private *tp, int location, int val)
956
{
H
Heiner Kallweit 已提交
957 958 959 960 961 962 963 964
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
		r8168dp_1_mdio_write(tp, location, val);
		break;
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		r8168dp_2_mdio_write(tp, location, val);
		break;
965
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_63:
H
Heiner Kallweit 已提交
966 967 968 969 970 971
		r8168g_mdio_write(tp, location, val);
		break;
	default:
		r8169_mdio_write(tp, location, val);
		break;
	}
972 973
}

974 975
static int rtl_readphy(struct rtl8169_private *tp, int location)
{
H
Heiner Kallweit 已提交
976 977 978 979 980 981
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
		return r8168dp_1_mdio_read(tp, location);
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		return r8168dp_2_mdio_read(tp, location);
982
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_63:
H
Heiner Kallweit 已提交
983 984 985 986
		return r8168g_mdio_read(tp, location);
	default:
		return r8169_mdio_read(tp, location);
	}
987 988
}

989 990
DECLARE_RTL_COND(rtl_ephyar_cond)
{
991
	return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
992 993
}

994
static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
995
{
996
	RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
997 998
		(reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);

999
	rtl_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);
1000 1001

	udelay(10);
1002 1003
}

1004
static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
1005
{
1006
	RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1007

1008
	return rtl_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
1009
		RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
1010 1011
}

1012 1013 1014 1015 1016 1017 1018
static void r8168fp_adjust_ocp_cmd(struct rtl8169_private *tp, u32 *cmd, int type)
{
	/* based on RTL8168FP_OOBMAC_BASE in vendor driver */
	if (tp->mac_version == RTL_GIGA_MAC_VER_52 && type == ERIAR_OOB)
		*cmd |= 0x7f0 << 18;
}

C
Chun-Hao Lin 已提交
1019 1020
DECLARE_RTL_COND(rtl_eriar_cond)
{
1021
	return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
C
Chun-Hao Lin 已提交
1022 1023
}

1024 1025
static void _rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
			   u32 val, int type)
H
Hayes Wang 已提交
1026
{
1027 1028
	u32 cmd = ERIAR_WRITE_CMD | type | mask | addr;

H
Hayes Wang 已提交
1029
	BUG_ON((addr & 3) || (mask == 0));
1030
	RTL_W32(tp, ERIDR, val);
1031 1032
	r8168fp_adjust_ocp_cmd(tp, &cmd, type);
	RTL_W32(tp, ERIAR, cmd);
H
Hayes Wang 已提交
1033

1034
	rtl_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
H
Hayes Wang 已提交
1035 1036
}

1037 1038 1039 1040 1041 1042 1043
static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
			  u32 val)
{
	_rtl_eri_write(tp, addr, mask, val, ERIAR_EXGMAC);
}

static u32 _rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
H
Hayes Wang 已提交
1044
{
1045 1046 1047 1048
	u32 cmd = ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr;

	r8168fp_adjust_ocp_cmd(tp, &cmd, type);
	RTL_W32(tp, ERIAR, cmd);
H
Hayes Wang 已提交
1049

1050
	return rtl_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
1051
		RTL_R32(tp, ERIDR) : ~0;
H
Hayes Wang 已提交
1052 1053
}

1054 1055 1056 1057 1058
static u32 rtl_eri_read(struct rtl8169_private *tp, int addr)
{
	return _rtl_eri_read(tp, addr, ERIAR_EXGMAC);
}

1059
static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 p, u32 m)
H
Hayes Wang 已提交
1060
{
1061
	u32 val = rtl_eri_read(tp, addr);
H
Hayes Wang 已提交
1062

1063
	rtl_eri_write(tp, addr, ERIAR_MASK_1111, (val & ~m) | p);
H
Hayes Wang 已提交
1064 1065
}

1066
static void rtl_eri_set_bits(struct rtl8169_private *tp, int addr, u32 p)
1067
{
1068
	rtl_w0w1_eri(tp, addr, p, 0);
1069 1070
}

1071
static void rtl_eri_clear_bits(struct rtl8169_private *tp, int addr, u32 m)
1072
{
1073
	rtl_w0w1_eri(tp, addr, 0, m);
1074 1075
}

1076
static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u16 reg)
C
Chun-Hao Lin 已提交
1077
{
1078
	RTL_W32(tp, OCPAR, 0x0fu << 12 | (reg & 0x0fff));
1079
	return rtl_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
1080
		RTL_R32(tp, OCPDR) : ~0;
C
Chun-Hao Lin 已提交
1081 1082
}

1083
static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u16 reg)
C
Chun-Hao Lin 已提交
1084
{
1085
	return _rtl_eri_read(tp, reg, ERIAR_OOB);
C
Chun-Hao Lin 已提交
1086 1087 1088 1089 1090
}

static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
			      u32 data)
{
1091 1092
	RTL_W32(tp, OCPDR, data);
	RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
1093
	rtl_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
C
Chun-Hao Lin 已提交
1094 1095 1096 1097 1098
}

static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
			      u32 data)
{
1099 1100
	_rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
		       data, ERIAR_OOB);
C
Chun-Hao Lin 已提交
1101 1102
}

H
Heiner Kallweit 已提交
1103
static void r8168dp_oob_notify(struct rtl8169_private *tp, u8 cmd)
1104
{
1105
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd);
1106

H
Heiner Kallweit 已提交
1107
	r8168dp_ocp_write(tp, 0x1, 0x30, 0x00000001);
1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118
}

#define OOB_CMD_RESET		0x00
#define OOB_CMD_DRIVER_START	0x05
#define OOB_CMD_DRIVER_STOP	0x06

static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
{
	return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
}

H
Heiner Kallweit 已提交
1119
DECLARE_RTL_COND(rtl_dp_ocp_read_cond)
1120 1121 1122 1123 1124
{
	u16 reg;

	reg = rtl8168_get_ocp_reg(tp);

1125
	return r8168dp_ocp_read(tp, reg) & 0x00000800;
1126 1127
}

C
Chun-Hao Lin 已提交
1128
DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1129
{
1130
	return r8168ep_ocp_read(tp, 0x124) & 0x00000001;
C
Chun-Hao Lin 已提交
1131 1132 1133 1134
}

DECLARE_RTL_COND(rtl_ocp_tx_cond)
{
1135
	return RTL_R8(tp, IBISR0) & 0x20;
C
Chun-Hao Lin 已提交
1136
}
1137

C
Chun-Hao Lin 已提交
1138 1139
static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
{
1140
	RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
1141
	rtl_loop_wait_high(tp, &rtl_ocp_tx_cond, 50000, 2000);
1142 1143
	RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
	RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
C
Chun-Hao Lin 已提交
1144 1145
}

C
Chun-Hao Lin 已提交
1146 1147
static void rtl8168dp_driver_start(struct rtl8169_private *tp)
{
H
Heiner Kallweit 已提交
1148
	r8168dp_oob_notify(tp, OOB_CMD_DRIVER_START);
1149
	rtl_loop_wait_high(tp, &rtl_dp_ocp_read_cond, 10000, 10);
1150 1151
}

C
Chun-Hao Lin 已提交
1152
static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1153
{
H
Heiner Kallweit 已提交
1154
	r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
1155
	r8168ep_ocp_write(tp, 0x01, 0x30, r8168ep_ocp_read(tp, 0x30) | 0x01);
1156
	rtl_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10000, 10);
C
Chun-Hao Lin 已提交
1157 1158 1159 1160 1161 1162 1163 1164 1165 1166
}

static void rtl8168_driver_start(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl8168dp_driver_start(tp);
		break;
H
Heiner Kallweit 已提交
1167
	case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_52:
C
Chun-Hao Lin 已提交
1168 1169 1170 1171 1172 1173 1174
		rtl8168ep_driver_start(tp);
		break;
	default:
		BUG();
		break;
	}
}
1175

C
Chun-Hao Lin 已提交
1176 1177
static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
{
H
Heiner Kallweit 已提交
1178
	r8168dp_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1179
	rtl_loop_wait_low(tp, &rtl_dp_ocp_read_cond, 10000, 10);
1180 1181
}

C
Chun-Hao Lin 已提交
1182 1183
static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
{
C
Chun-Hao Lin 已提交
1184
	rtl8168ep_stop_cmac(tp);
H
Heiner Kallweit 已提交
1185
	r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
1186
	r8168ep_ocp_write(tp, 0x01, 0x30, r8168ep_ocp_read(tp, 0x30) | 0x01);
1187
	rtl_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10000, 10);
C
Chun-Hao Lin 已提交
1188 1189 1190 1191 1192 1193 1194 1195 1196 1197
}

static void rtl8168_driver_stop(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl8168dp_driver_stop(tp);
		break;
H
Heiner Kallweit 已提交
1198
	case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_52:
C
Chun-Hao Lin 已提交
1199 1200 1201 1202 1203 1204 1205 1206
		rtl8168ep_driver_stop(tp);
		break;
	default:
		BUG();
		break;
	}
}

1207
static bool r8168dp_check_dash(struct rtl8169_private *tp)
1208 1209 1210
{
	u16 reg = rtl8168_get_ocp_reg(tp);

1211
	return !!(r8168dp_ocp_read(tp, reg) & 0x00008000);
1212 1213
}

1214
static bool r8168ep_check_dash(struct rtl8169_private *tp)
C
Chun-Hao Lin 已提交
1215
{
1216
	return r8168ep_ocp_read(tp, 0x128) & 0x00000001;
C
Chun-Hao Lin 已提交
1217 1218
}

1219
static bool r8168_check_dash(struct rtl8169_private *tp)
C
Chun-Hao Lin 已提交
1220 1221 1222 1223 1224 1225
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		return r8168dp_check_dash(tp);
H
Heiner Kallweit 已提交
1226
	case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_52:
C
Chun-Hao Lin 已提交
1227 1228
		return r8168ep_check_dash(tp);
	default:
1229
		return false;
C
Chun-Hao Lin 已提交
1230 1231 1232
	}
}

1233 1234
static void rtl_reset_packet_filter(struct rtl8169_private *tp)
{
1235 1236
	rtl_eri_clear_bits(tp, 0xdc, BIT(0));
	rtl_eri_set_bits(tp, 0xdc, BIT(0));
1237 1238
}

1239 1240
DECLARE_RTL_COND(rtl_efusear_cond)
{
1241
	return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
1242 1243
}

H
Heiner Kallweit 已提交
1244
u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
1245
{
1246
	RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
1247

1248
	return rtl_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
1249
		RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
1250 1251
}

1252 1253
static u32 rtl_get_events(struct rtl8169_private *tp)
{
H
Heiner Kallweit 已提交
1254 1255 1256 1257
	if (rtl_is_8125(tp))
		return RTL_R32(tp, IntrStatus_8125);
	else
		return RTL_R16(tp, IntrStatus);
1258 1259 1260
}

static void rtl_ack_events(struct rtl8169_private *tp, u32 bits)
F
Francois Romieu 已提交
1261
{
H
Heiner Kallweit 已提交
1262 1263 1264 1265
	if (rtl_is_8125(tp))
		RTL_W32(tp, IntrStatus_8125, bits);
	else
		RTL_W16(tp, IntrStatus, bits);
F
Francois Romieu 已提交
1266 1267 1268 1269
}

static void rtl_irq_disable(struct rtl8169_private *tp)
{
H
Heiner Kallweit 已提交
1270 1271 1272 1273
	if (rtl_is_8125(tp))
		RTL_W32(tp, IntrMask_8125, 0);
	else
		RTL_W16(tp, IntrMask, 0);
1274 1275
}

1276
static void rtl_irq_enable(struct rtl8169_private *tp)
1277
{
H
Heiner Kallweit 已提交
1278 1279 1280 1281
	if (rtl_is_8125(tp))
		RTL_W32(tp, IntrMask_8125, tp->irq_mask);
	else
		RTL_W16(tp, IntrMask, tp->irq_mask);
1282 1283
}

F
françois romieu 已提交
1284
static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1285
{
F
Francois Romieu 已提交
1286
	rtl_irq_disable(tp);
1287
	rtl_ack_events(tp, 0xffffffff);
1288
	rtl_pci_commit(tp);
L
Linus Torvalds 已提交
1289 1290
}

H
Hayes Wang 已提交
1291 1292
static void rtl_link_chg_patch(struct rtl8169_private *tp)
{
1293
	struct phy_device *phydev = tp->phydev;
H
Hayes Wang 已提交
1294

1295 1296
	if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_38) {
1297
		if (phydev->speed == SPEED_1000) {
1298 1299
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
1300
		} else if (phydev->speed == SPEED_100) {
1301 1302
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
H
Hayes Wang 已提交
1303
		} else {
1304 1305
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f);
H
Hayes Wang 已提交
1306
		}
1307
		rtl_reset_packet_filter(tp);
1308 1309
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_36) {
1310
		if (phydev->speed == SPEED_1000) {
1311 1312
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
1313
		} else {
1314 1315
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f);
1316
		}
1317
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
1318
		if (phydev->speed == SPEED_10) {
1319 1320
			rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060a);
1321
		} else {
1322
			rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000);
1323
		}
H
Hayes Wang 已提交
1324 1325 1326
	}
}

1327 1328 1329
#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)

static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
F
Francois Romieu 已提交
1330 1331
{
	struct rtl8169_private *tp = netdev_priv(dev);
1332 1333

	wol->supported = WAKE_ANY;
1334
	wol->wolopts = tp->saved_wolopts;
1335 1336 1337 1338
}

static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
{
1339
	static const struct {
F
Francois Romieu 已提交
1340 1341 1342 1343 1344 1345 1346 1347
		u32 opt;
		u16 reg;
		u8  mask;
	} cfg[] = {
		{ WAKE_PHY,   Config3, LinkUp },
		{ WAKE_UCAST, Config5, UWF },
		{ WAKE_BCAST, Config5, BWF },
		{ WAKE_MCAST, Config5, MWF },
1348 1349
		{ WAKE_ANY,   Config5, LanWake },
		{ WAKE_MAGIC, Config3, MagicPacket }
F
Francois Romieu 已提交
1350
	};
H
Heiner Kallweit 已提交
1351
	unsigned int i, tmp = ARRAY_SIZE(cfg);
1352
	u8 options;
F
Francois Romieu 已提交
1353

1354
	rtl_unlock_config_regs(tp);
F
Francois Romieu 已提交
1355

1356
	if (rtl_is_8168evl_up(tp)) {
H
Heiner Kallweit 已提交
1357
		tmp--;
1358
		if (wolopts & WAKE_MAGIC)
1359
			rtl_eri_set_bits(tp, 0x0dc, MagicPacket_v2);
1360
		else
1361
			rtl_eri_clear_bits(tp, 0x0dc, MagicPacket_v2);
H
Heiner Kallweit 已提交
1362 1363 1364 1365 1366 1367
	} else if (rtl_is_8125(tp)) {
		tmp--;
		if (wolopts & WAKE_MAGIC)
			r8168_mac_ocp_modify(tp, 0xc0b6, 0, BIT(0));
		else
			r8168_mac_ocp_modify(tp, 0xc0b6, BIT(0), 0);
1368 1369 1370
	}

	for (i = 0; i < tmp; i++) {
1371
		options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
1372
		if (wolopts & cfg[i].opt)
F
Francois Romieu 已提交
1373
			options |= cfg[i].mask;
1374
		RTL_W8(tp, cfg[i].reg, options);
F
Francois Romieu 已提交
1375 1376
	}

1377
	switch (tp->mac_version) {
1378
	case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
1379
		options = RTL_R8(tp, Config1) & ~PMEnable;
1380 1381
		if (wolopts)
			options |= PMEnable;
1382
		RTL_W8(tp, Config1, options);
1383
		break;
1384 1385
	case RTL_GIGA_MAC_VER_34:
	case RTL_GIGA_MAC_VER_37:
1386
	case RTL_GIGA_MAC_VER_39 ... RTL_GIGA_MAC_VER_63:
1387
		options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
1388 1389
		if (wolopts)
			options |= PME_SIGNAL;
1390
		RTL_W8(tp, Config2, options);
1391
		break;
1392 1393
	default:
		break;
1394 1395
	}

1396
	rtl_lock_config_regs(tp);
1397 1398

	device_set_wakeup_enable(tp_to_dev(tp), wolopts);
1399
	tp->dev->wol_enabled = wolopts ? 1 : 0;
1400 1401 1402 1403 1404
}

static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	struct rtl8169_private *tp = netdev_priv(dev);
1405

1406 1407 1408 1409
	if (wol->wolopts & ~WAKE_ANY)
		return -EINVAL;

	tp->saved_wolopts = wol->wolopts;
1410
	__rtl8169_set_wol(tp, tp->saved_wolopts);
1411

F
Francois Romieu 已提交
1412 1413 1414
	return 0;
}

L
Linus Torvalds 已提交
1415 1416 1417 1418
static void rtl8169_get_drvinfo(struct net_device *dev,
				struct ethtool_drvinfo *info)
{
	struct rtl8169_private *tp = netdev_priv(dev);
1419
	struct rtl_fw *rtl_fw = tp->rtl_fw;
L
Linus Torvalds 已提交
1420

1421 1422
	strlcpy(info->driver, MODULENAME, sizeof(info->driver));
	strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
1423
	BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
1424
	if (rtl_fw)
1425 1426
		strlcpy(info->fw_version, rtl_fw->version,
			sizeof(info->fw_version));
L
Linus Torvalds 已提交
1427 1428 1429 1430 1431 1432 1433
}

static int rtl8169_get_regs_len(struct net_device *dev)
{
	return R8169_REGS_SIZE;
}

1434 1435
static netdev_features_t rtl8169_fix_features(struct net_device *dev,
	netdev_features_t features)
L
Linus Torvalds 已提交
1436
{
F
Francois Romieu 已提交
1437 1438
	struct rtl8169_private *tp = netdev_priv(dev);

F
Francois Romieu 已提交
1439
	if (dev->mtu > TD_MSS_MAX)
1440
		features &= ~NETIF_F_ALL_TSO;
L
Linus Torvalds 已提交
1441

1442
	if (dev->mtu > ETH_DATA_LEN &&
1443
	    tp->mac_version > RTL_GIGA_MAC_VER_06)
1444
		features &= ~(NETIF_F_CSUM_MASK | NETIF_F_ALL_TSO);
F
Francois Romieu 已提交
1445

1446
	return features;
L
Linus Torvalds 已提交
1447 1448
}

1449 1450
static void rtl_set_rx_config_features(struct rtl8169_private *tp,
				       netdev_features_t features)
L
Linus Torvalds 已提交
1451
{
1452
	u32 rx_config = RTL_R32(tp, RxConfig);
1453

H
hayeswang 已提交
1454
	if (features & NETIF_F_RXALL)
1455
		rx_config |= RX_CONFIG_ACCEPT_ERR_MASK;
H
hayeswang 已提交
1456
	else
1457
		rx_config &= ~RX_CONFIG_ACCEPT_ERR_MASK;
L
Linus Torvalds 已提交
1458

H
Heiner Kallweit 已提交
1459 1460 1461 1462 1463 1464 1465
	if (rtl_is_8125(tp)) {
		if (features & NETIF_F_HW_VLAN_CTAG_RX)
			rx_config |= RX_VLAN_8125;
		else
			rx_config &= ~RX_VLAN_8125;
	}

1466
	RTL_W32(tp, RxConfig, rx_config);
1467 1468 1469 1470 1471 1472 1473 1474
}

static int rtl8169_set_features(struct net_device *dev,
				netdev_features_t features)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl_set_rx_config_features(tp, features);
1475

H
hayeswang 已提交
1476 1477 1478 1479
	if (features & NETIF_F_RXCSUM)
		tp->cp_cmd |= RxChkSum;
	else
		tp->cp_cmd &= ~RxChkSum;
B
Ben Greear 已提交
1480

H
Heiner Kallweit 已提交
1481 1482 1483 1484 1485 1486
	if (!rtl_is_8125(tp)) {
		if (features & NETIF_F_HW_VLAN_CTAG_RX)
			tp->cp_cmd |= RxVlan;
		else
			tp->cp_cmd &= ~RxVlan;
	}
H
hayeswang 已提交
1487

1488
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1489
	rtl_pci_commit(tp);
L
Linus Torvalds 已提交
1490 1491 1492 1493

	return 0;
}

1494
static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
L
Linus Torvalds 已提交
1495
{
1496
	return (skb_vlan_tag_present(skb)) ?
1497
		TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
L
Linus Torvalds 已提交
1498 1499
}

1500
static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
L
Linus Torvalds 已提交
1501 1502 1503
{
	u32 opts2 = le32_to_cpu(desc->opts2);

1504
	if (opts2 & RxVlanTag)
1505
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
L
Linus Torvalds 已提交
1506 1507 1508 1509 1510
}

static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
			     void *p)
{
1511
	struct rtl8169_private *tp = netdev_priv(dev);
P
Peter Wu 已提交
1512 1513 1514
	u32 __iomem *data = tp->mmio_addr;
	u32 *dw = p;
	int i;
L
Linus Torvalds 已提交
1515

P
Peter Wu 已提交
1516 1517
	for (i = 0; i < R8169_REGS_SIZE; i += 4)
		memcpy_fromio(dw++, data++, 4);
L
Linus Torvalds 已提交
1518 1519
}

1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535
static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
	"tx_packets",
	"rx_packets",
	"tx_errors",
	"rx_errors",
	"rx_missed",
	"align_errors",
	"tx_single_collisions",
	"tx_multi_collisions",
	"unicast",
	"broadcast",
	"multicast",
	"tx_aborted",
	"tx_underrun",
};

1536
static int rtl8169_get_sset_count(struct net_device *dev, int sset)
1537
{
1538 1539 1540 1541 1542 1543
	switch (sset) {
	case ETH_SS_STATS:
		return ARRAY_SIZE(rtl8169_gstrings);
	default:
		return -EOPNOTSUPP;
	}
1544 1545
}

1546
DECLARE_RTL_COND(rtl_counters_cond)
1547
{
1548
	return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
1549 1550
}

1551
static void rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
1552
{
1553 1554
	dma_addr_t paddr = tp->counters_phys_addr;
	u32 cmd;
1555

1556
	RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
1557
	rtl_pci_commit(tp);
1558
	cmd = (u64)paddr & DMA_BIT_MASK(32);
1559 1560
	RTL_W32(tp, CounterAddrLow, cmd);
	RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
1561

1562
	rtl_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
1563 1564
}

1565
static void rtl8169_update_counters(struct rtl8169_private *tp)
1566
{
1567 1568
	u8 val = RTL_R8(tp, ChipCmd);

1569 1570
	/*
	 * Some chips are unable to dump tally counters when the receiver
1571
	 * is disabled. If 0xff chip may be in a PCI power-save state.
1572
	 */
1573 1574
	if (val & CmdRxEnb && val != 0xff)
		rtl8169_do_counters(tp, CounterDump);
1575 1576
}

1577
static void rtl8169_init_counter_offsets(struct rtl8169_private *tp)
1578
{
1579
	struct rtl8169_counters *counters = tp->counters;
1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596

	/*
	 * rtl8169_init_counter_offsets is called from rtl_open.  On chip
	 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
	 * reset by a power cycle, while the counter values collected by the
	 * driver are reset at every driver unload/load cycle.
	 *
	 * To make sure the HW values returned by @get_stats64 match the SW
	 * values, we collect the initial values at first open(*) and use them
	 * as offsets to normalize the values returned by @get_stats64.
	 *
	 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
	 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
	 * set at open time by rtl_hw_start.
	 */

	if (tp->tc_offset.inited)
1597
		return;
1598

1599 1600 1601 1602 1603 1604 1605 1606 1607
	if (tp->mac_version >= RTL_GIGA_MAC_VER_19) {
		rtl8169_do_counters(tp, CounterReset);
	} else {
		rtl8169_update_counters(tp);
		tp->tc_offset.tx_errors = counters->tx_errors;
		tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
		tp->tc_offset.tx_aborted = counters->tx_aborted;
		tp->tc_offset.rx_missed = counters->rx_missed;
	}
1608 1609

	tp->tc_offset.inited = true;
1610 1611
}

1612 1613 1614 1615
static void rtl8169_get_ethtool_stats(struct net_device *dev,
				      struct ethtool_stats *stats, u64 *data)
{
	struct rtl8169_private *tp = netdev_priv(dev);
1616
	struct rtl8169_counters *counters;
1617

1618 1619
	counters = tp->counters;
	rtl8169_update_counters(tp);
1620

1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633
	data[0] = le64_to_cpu(counters->tx_packets);
	data[1] = le64_to_cpu(counters->rx_packets);
	data[2] = le64_to_cpu(counters->tx_errors);
	data[3] = le32_to_cpu(counters->rx_errors);
	data[4] = le16_to_cpu(counters->rx_missed);
	data[5] = le16_to_cpu(counters->align_errors);
	data[6] = le32_to_cpu(counters->tx_one_collision);
	data[7] = le32_to_cpu(counters->tx_multi_collision);
	data[8] = le64_to_cpu(counters->rx_unicast);
	data[9] = le64_to_cpu(counters->rx_broadcast);
	data[10] = le32_to_cpu(counters->rx_multicast);
	data[11] = le16_to_cpu(counters->tx_aborted);
	data[12] = le16_to_cpu(counters->tx_underun);
1634 1635
}

1636 1637 1638 1639 1640 1641 1642 1643 1644
static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
{
	switch(stringset) {
	case ETH_SS_STATS:
		memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
		break;
	}
}

1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675
/*
 * Interrupt coalescing
 *
 * > 1 - the availability of the IntrMitigate (0xe2) register through the
 * >     8169, 8168 and 810x line of chipsets
 *
 * 8169, 8168, and 8136(810x) serial chipsets support it.
 *
 * > 2 - the Tx timer unit at gigabit speed
 *
 * The unit of the timer depends on both the speed and the setting of CPlusCmd
 * (0xe0) bit 1 and bit 0.
 *
 * For 8169
 * bit[1:0] \ speed        1000M           100M            10M
 * 0 0                     320ns           2.56us          40.96us
 * 0 1                     2.56us          20.48us         327.7us
 * 1 0                     5.12us          40.96us         655.4us
 * 1 1                     10.24us         81.92us         1.31ms
 *
 * For the other
 * bit[1:0] \ speed        1000M           100M            10M
 * 0 0                     5us             2.56us          40.96us
 * 0 1                     40us            20.48us         327.7us
 * 1 0                     80us            40.96us         655.4us
 * 1 1                     160us           81.92us         1.31ms
 */

/* rx/tx scale factors for all CPlusCmd[0:1] cases */
struct rtl_coalesce_info {
	u32 speed;
1676
	u32 scale_nsecs[4];
1677 1678
};

1679 1680 1681
/* produce array with base delay *1, *8, *8*2, *8*2*2 */
#define COALESCE_DELAY(d) { (d), 8 * (d), 16 * (d), 32 * (d) }

1682
static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
1683
	{ SPEED_1000,	COALESCE_DELAY(320) },
1684 1685
	{ SPEED_100,	COALESCE_DELAY(2560) },
	{ SPEED_10,	COALESCE_DELAY(40960) },
1686 1687 1688 1689
	{ 0 },
};

static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
1690
	{ SPEED_1000,	COALESCE_DELAY(5000) },
1691 1692
	{ SPEED_100,	COALESCE_DELAY(2560) },
	{ SPEED_10,	COALESCE_DELAY(40960) },
1693 1694
	{ 0 },
};
1695
#undef COALESCE_DELAY
1696 1697

/* get rx/tx scale vector corresponding to current speed */
1698 1699
static const struct rtl_coalesce_info *
rtl_coalesce_info(struct rtl8169_private *tp)
1700 1701 1702
{
	const struct rtl_coalesce_info *ci;

1703 1704 1705 1706
	if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
		ci = rtl_coalesce_info_8169;
	else
		ci = rtl_coalesce_info_8168_8136;
1707

1708 1709 1710 1711
	/* if speed is unknown assume highest one */
	if (tp->phydev->speed == SPEED_UNKNOWN)
		return ci;

1712 1713
	for (; ci->speed; ci++) {
		if (tp->phydev->speed == ci->speed)
1714 1715 1716 1717 1718 1719 1720 1721 1722 1723
			return ci;
	}

	return ERR_PTR(-ELNRNG);
}

static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	const struct rtl_coalesce_info *ci;
1724 1725
	u32 scale, c_us, c_fr;
	u16 intrmit;
1726

H
Heiner Kallweit 已提交
1727 1728 1729
	if (rtl_is_8125(tp))
		return -EOPNOTSUPP;

1730 1731 1732
	memset(ec, 0, sizeof(*ec));

	/* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
1733
	ci = rtl_coalesce_info(tp);
1734 1735 1736
	if (IS_ERR(ci))
		return PTR_ERR(ci);

1737
	scale = ci->scale_nsecs[tp->cp_cmd & INTT_MASK];
1738

1739
	intrmit = RTL_R16(tp, IntrMitigate);
1740

1741 1742
	c_us = FIELD_GET(RTL_COALESCE_TX_USECS, intrmit);
	ec->tx_coalesce_usecs = DIV_ROUND_UP(c_us * scale, 1000);
1743

1744 1745 1746 1747 1748 1749 1750 1751 1752
	c_fr = FIELD_GET(RTL_COALESCE_TX_FRAMES, intrmit);
	/* ethtool_coalesce states usecs and max_frames must not both be 0 */
	ec->tx_max_coalesced_frames = (c_us || c_fr) ? c_fr * 4 : 1;

	c_us = FIELD_GET(RTL_COALESCE_RX_USECS, intrmit);
	ec->rx_coalesce_usecs = DIV_ROUND_UP(c_us * scale, 1000);

	c_fr = FIELD_GET(RTL_COALESCE_RX_FRAMES, intrmit);
	ec->rx_max_coalesced_frames = (c_us || c_fr) ? c_fr * 4 : 1;
1753 1754 1755 1756

	return 0;
}

1757 1758
/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, usec) */
static int rtl_coalesce_choose_scale(struct rtl8169_private *tp, u32 usec,
1759
				     u16 *cp01)
1760 1761 1762 1763
{
	const struct rtl_coalesce_info *ci;
	u16 i;

1764
	ci = rtl_coalesce_info(tp);
1765
	if (IS_ERR(ci))
1766
		return PTR_ERR(ci);
1767 1768

	for (i = 0; i < 4; i++) {
1769
		if (usec <= ci->scale_nsecs[i] * RTL_COALESCE_T_MAX / 1000U) {
1770
			*cp01 = i;
1771
			return ci->scale_nsecs[i];
1772 1773 1774
		}
	}

1775
	return -ERANGE;
1776 1777 1778 1779 1780
}

static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
{
	struct rtl8169_private *tp = netdev_priv(dev);
1781 1782 1783
	u32 tx_fr = ec->tx_max_coalesced_frames;
	u32 rx_fr = ec->rx_max_coalesced_frames;
	u32 coal_usec_max, units;
1784
	u16 w = 0, cp01 = 0;
1785
	int scale;
1786

H
Heiner Kallweit 已提交
1787 1788 1789
	if (rtl_is_8125(tp))
		return -EOPNOTSUPP;

1790 1791 1792
	if (rx_fr > RTL_COALESCE_FRAME_MAX || tx_fr > RTL_COALESCE_FRAME_MAX)
		return -ERANGE;

1793 1794
	coal_usec_max = max(ec->rx_coalesce_usecs, ec->tx_coalesce_usecs);
	scale = rtl_coalesce_choose_scale(tp, coal_usec_max, &cp01);
1795 1796
	if (scale < 0)
		return scale;
1797

1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811
	/* Accept max_frames=1 we returned in rtl_get_coalesce. Accept it
	 * not only when usecs=0 because of e.g. the following scenario:
	 *
	 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
	 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
	 * - then user does `ethtool -C eth0 rx-usecs 100`
	 *
	 * Since ethtool sends to kernel whole ethtool_coalesce settings,
	 * if we want to ignore rx_frames then it has to be set to 0.
	 */
	if (rx_fr == 1)
		rx_fr = 0;
	if (tx_fr == 1)
		tx_fr = 0;
1812

1813 1814 1815 1816 1817
	/* HW requires time limit to be set if frame limit is set */
	if ((tx_fr && !ec->tx_coalesce_usecs) ||
	    (rx_fr && !ec->rx_coalesce_usecs))
		return -EINVAL;

1818 1819
	w |= FIELD_PREP(RTL_COALESCE_TX_FRAMES, DIV_ROUND_UP(tx_fr, 4));
	w |= FIELD_PREP(RTL_COALESCE_RX_FRAMES, DIV_ROUND_UP(rx_fr, 4));
1820

1821 1822 1823 1824
	units = DIV_ROUND_UP(ec->tx_coalesce_usecs * 1000U, scale);
	w |= FIELD_PREP(RTL_COALESCE_TX_USECS, units);
	units = DIV_ROUND_UP(ec->rx_coalesce_usecs * 1000U, scale);
	w |= FIELD_PREP(RTL_COALESCE_RX_USECS, units);
1825

1826
	RTL_W16(tp, IntrMitigate, w);
1827

1828 1829 1830 1831 1832 1833 1834 1835 1836
	/* Meaning of PktCntrDisable bit changed from RTL8168e-vl */
	if (rtl_is_8168evl_up(tp)) {
		if (!rx_fr && !tx_fr)
			/* disable packet counter */
			tp->cp_cmd |= PktCntrDisable;
		else
			tp->cp_cmd &= ~PktCntrDisable;
	}

1837
	tp->cp_cmd = (tp->cp_cmd & ~INTT_MASK) | cp01;
1838
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1839
	rtl_pci_commit(tp);
1840 1841 1842 1843

	return 0;
}

1844 1845 1846 1847
static int rtl8169_get_eee(struct net_device *dev, struct ethtool_eee *data)
{
	struct rtl8169_private *tp = netdev_priv(dev);

1848 1849 1850
	if (!rtl_supports_eee(tp))
		return -EOPNOTSUPP;

1851
	return phy_ethtool_get_eee(tp->phydev, data);
1852 1853 1854 1855 1856
}

static int rtl8169_set_eee(struct net_device *dev, struct ethtool_eee *data)
{
	struct rtl8169_private *tp = netdev_priv(dev);
1857 1858 1859 1860
	int ret;

	if (!rtl_supports_eee(tp))
		return -EOPNOTSUPP;
1861

1862
	ret = phy_ethtool_set_eee(tp->phydev, data);
1863 1864 1865 1866

	if (!ret)
		tp->eee_adv = phy_read_mmd(dev->phydev, MDIO_MMD_AN,
					   MDIO_AN_EEE_ADV);
1867
	return ret;
1868 1869
}

1870
static const struct ethtool_ops rtl8169_ethtool_ops = {
1871 1872
	.supported_coalesce_params = ETHTOOL_COALESCE_USECS |
				     ETHTOOL_COALESCE_MAX_FRAMES,
L
Linus Torvalds 已提交
1873 1874 1875
	.get_drvinfo		= rtl8169_get_drvinfo,
	.get_regs_len		= rtl8169_get_regs_len,
	.get_link		= ethtool_op_get_link,
1876 1877
	.get_coalesce		= rtl_get_coalesce,
	.set_coalesce		= rtl_set_coalesce,
L
Linus Torvalds 已提交
1878
	.get_regs		= rtl8169_get_regs,
F
Francois Romieu 已提交
1879 1880
	.get_wol		= rtl8169_get_wol,
	.set_wol		= rtl8169_set_wol,
1881
	.get_strings		= rtl8169_get_strings,
1882
	.get_sset_count		= rtl8169_get_sset_count,
1883
	.get_ethtool_stats	= rtl8169_get_ethtool_stats,
1884
	.get_ts_info		= ethtool_op_get_ts_info,
1885
	.nway_reset		= phy_ethtool_nway_reset,
1886 1887
	.get_eee		= rtl8169_get_eee,
	.set_eee		= rtl8169_set_eee,
1888 1889
	.get_link_ksettings	= phy_ethtool_get_link_ksettings,
	.set_link_ksettings	= phy_ethtool_set_link_ksettings,
L
Linus Torvalds 已提交
1890 1891
};

1892 1893
static void rtl_enable_eee(struct rtl8169_private *tp)
{
1894
	struct phy_device *phydev = tp->phydev;
1895 1896 1897 1898 1899 1900 1901
	int adv;

	/* respect EEE advertisement the user may have set */
	if (tp->eee_adv >= 0)
		adv = tp->eee_adv;
	else
		adv = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_PCS_EEE_ABLE);
1902

1903 1904
	if (adv >= 0)
		phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV, adv);
1905 1906
}

1907
static enum mac_version rtl8169_get_mac_version(u16 xid, bool gmii)
L
Linus Torvalds 已提交
1908
{
1909 1910 1911 1912 1913
	/*
	 * The driver currently handles the 8168Bf and the 8168Be identically
	 * but they can be identified more specifically through the test below
	 * if needed:
	 *
1914
	 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
F
Francois Romieu 已提交
1915 1916 1917
	 *
	 * Same thing for the 8101Eb and the 8101Ec:
	 *
1918
	 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
1919
	 */
1920
	static const struct rtl_mac_info {
1921 1922
		u16 mask;
		u16 val;
1923
		enum mac_version ver;
L
Linus Torvalds 已提交
1924
	} mac_info[] = {
1925 1926 1927 1928
		/* 8125B family. */
		{ 0x7cf, 0x641,	RTL_GIGA_MAC_VER_63 },

		/* 8125A family. */
H
Heiner Kallweit 已提交
1929 1930 1931
		{ 0x7cf, 0x608,	RTL_GIGA_MAC_VER_60 },
		{ 0x7c8, 0x608,	RTL_GIGA_MAC_VER_61 },

H
Heiner Kallweit 已提交
1932 1933 1934
		/* RTL8117 */
		{ 0x7cf, 0x54a,	RTL_GIGA_MAC_VER_52 },

C
Chun-Hao Lin 已提交
1935
		/* 8168EP family. */
1936 1937 1938
		{ 0x7cf, 0x502,	RTL_GIGA_MAC_VER_51 },
		{ 0x7cf, 0x501,	RTL_GIGA_MAC_VER_50 },
		{ 0x7cf, 0x500,	RTL_GIGA_MAC_VER_49 },
C
Chun-Hao Lin 已提交
1939

1940
		/* 8168H family. */
1941 1942
		{ 0x7cf, 0x541,	RTL_GIGA_MAC_VER_46 },
		{ 0x7cf, 0x540,	RTL_GIGA_MAC_VER_45 },
1943

H
Hayes Wang 已提交
1944
		/* 8168G family. */
1945 1946 1947 1948
		{ 0x7cf, 0x5c8,	RTL_GIGA_MAC_VER_44 },
		{ 0x7cf, 0x509,	RTL_GIGA_MAC_VER_42 },
		{ 0x7cf, 0x4c1,	RTL_GIGA_MAC_VER_41 },
		{ 0x7cf, 0x4c0,	RTL_GIGA_MAC_VER_40 },
H
Hayes Wang 已提交
1949

1950
		/* 8168F family. */
1951 1952 1953
		{ 0x7c8, 0x488,	RTL_GIGA_MAC_VER_38 },
		{ 0x7cf, 0x481,	RTL_GIGA_MAC_VER_36 },
		{ 0x7cf, 0x480,	RTL_GIGA_MAC_VER_35 },
1954

H
hayeswang 已提交
1955
		/* 8168E family. */
1956 1957 1958
		{ 0x7c8, 0x2c8,	RTL_GIGA_MAC_VER_34 },
		{ 0x7cf, 0x2c1,	RTL_GIGA_MAC_VER_32 },
		{ 0x7c8, 0x2c0,	RTL_GIGA_MAC_VER_33 },
H
hayeswang 已提交
1959

F
Francois Romieu 已提交
1960
		/* 8168D family. */
1961 1962
		{ 0x7cf, 0x281,	RTL_GIGA_MAC_VER_25 },
		{ 0x7c8, 0x280,	RTL_GIGA_MAC_VER_26 },
F
Francois Romieu 已提交
1963

F
françois romieu 已提交
1964
		/* 8168DP family. */
1965 1966 1967
		{ 0x7cf, 0x288,	RTL_GIGA_MAC_VER_27 },
		{ 0x7cf, 0x28a,	RTL_GIGA_MAC_VER_28 },
		{ 0x7cf, 0x28b,	RTL_GIGA_MAC_VER_31 },
F
françois romieu 已提交
1968

1969
		/* 8168C family. */
1970 1971 1972 1973 1974 1975 1976
		{ 0x7cf, 0x3c9,	RTL_GIGA_MAC_VER_23 },
		{ 0x7cf, 0x3c8,	RTL_GIGA_MAC_VER_18 },
		{ 0x7c8, 0x3c8,	RTL_GIGA_MAC_VER_24 },
		{ 0x7cf, 0x3c0,	RTL_GIGA_MAC_VER_19 },
		{ 0x7cf, 0x3c2,	RTL_GIGA_MAC_VER_20 },
		{ 0x7cf, 0x3c3,	RTL_GIGA_MAC_VER_21 },
		{ 0x7c8, 0x3c0,	RTL_GIGA_MAC_VER_22 },
F
Francois Romieu 已提交
1977 1978

		/* 8168B family. */
1979 1980 1981
		{ 0x7cf, 0x380,	RTL_GIGA_MAC_VER_12 },
		{ 0x7c8, 0x380,	RTL_GIGA_MAC_VER_17 },
		{ 0x7c8, 0x300,	RTL_GIGA_MAC_VER_11 },
F
Francois Romieu 已提交
1982 1983

		/* 8101 family. */
1984 1985 1986 1987 1988 1989 1990 1991 1992
		{ 0x7c8, 0x448,	RTL_GIGA_MAC_VER_39 },
		{ 0x7c8, 0x440,	RTL_GIGA_MAC_VER_37 },
		{ 0x7cf, 0x409,	RTL_GIGA_MAC_VER_29 },
		{ 0x7c8, 0x408,	RTL_GIGA_MAC_VER_30 },
		{ 0x7cf, 0x349,	RTL_GIGA_MAC_VER_08 },
		{ 0x7cf, 0x249,	RTL_GIGA_MAC_VER_08 },
		{ 0x7cf, 0x348,	RTL_GIGA_MAC_VER_07 },
		{ 0x7cf, 0x248,	RTL_GIGA_MAC_VER_07 },
		{ 0x7cf, 0x340,	RTL_GIGA_MAC_VER_13 },
1993
		{ 0x7cf, 0x240,	RTL_GIGA_MAC_VER_14 },
1994 1995 1996 1997 1998
		{ 0x7cf, 0x343,	RTL_GIGA_MAC_VER_10 },
		{ 0x7cf, 0x342,	RTL_GIGA_MAC_VER_16 },
		{ 0x7c8, 0x348,	RTL_GIGA_MAC_VER_09 },
		{ 0x7c8, 0x248,	RTL_GIGA_MAC_VER_09 },
		{ 0x7c8, 0x340,	RTL_GIGA_MAC_VER_16 },
F
Francois Romieu 已提交
1999
		/* FIXME: where did these entries come from ? -- FR */
2000 2001
		{ 0xfc8, 0x388,	RTL_GIGA_MAC_VER_13 },
		{ 0xfc8, 0x308,	RTL_GIGA_MAC_VER_13 },
F
Francois Romieu 已提交
2002 2003

		/* 8110 family. */
2004 2005 2006 2007 2008
		{ 0xfc8, 0x980,	RTL_GIGA_MAC_VER_06 },
		{ 0xfc8, 0x180,	RTL_GIGA_MAC_VER_05 },
		{ 0xfc8, 0x100,	RTL_GIGA_MAC_VER_04 },
		{ 0xfc8, 0x040,	RTL_GIGA_MAC_VER_03 },
		{ 0xfc8, 0x008,	RTL_GIGA_MAC_VER_02 },
F
Francois Romieu 已提交
2009

2010
		/* Catch-all */
2011
		{ 0x000, 0x000,	RTL_GIGA_MAC_NONE   }
2012 2013
	};
	const struct rtl_mac_info *p = mac_info;
2014
	enum mac_version ver;
L
Linus Torvalds 已提交
2015

2016
	while ((xid & p->mask) != p->val)
L
Linus Torvalds 已提交
2017
		p++;
2018 2019 2020 2021 2022 2023 2024 2025 2026
	ver = p->ver;

	if (ver != RTL_GIGA_MAC_NONE && !gmii) {
		if (ver == RTL_GIGA_MAC_VER_42)
			ver = RTL_GIGA_MAC_VER_43;
		else if (ver == RTL_GIGA_MAC_VER_45)
			ver = RTL_GIGA_MAC_VER_47;
		else if (ver == RTL_GIGA_MAC_VER_46)
			ver = RTL_GIGA_MAC_VER_48;
2027
	}
2028 2029

	return ver;
L
Linus Torvalds 已提交
2030 2031
}

2032 2033
static void rtl_release_firmware(struct rtl8169_private *tp)
{
2034
	if (tp->rtl_fw) {
2035
		rtl_fw_release_firmware(tp->rtl_fw);
2036
		kfree(tp->rtl_fw);
2037
		tp->rtl_fw = NULL;
2038
	}
2039 2040
}

H
Heiner Kallweit 已提交
2041
void r8169_apply_firmware(struct rtl8169_private *tp)
2042
{
2043 2044
	int val;

2045
	/* TODO: release firmware if rtl_fw_write_firmware signals failure. */
2046
	if (tp->rtl_fw) {
2047
		rtl_fw_write_firmware(tp, tp->rtl_fw);
2048 2049
		/* At least one firmware doesn't reset tp->ocp_base. */
		tp->ocp_base = OCP_STD_PHY_BASE;
2050 2051 2052 2053 2054

		/* PHY soft reset may still be in progress */
		phy_read_poll_timeout(tp->phydev, MII_BMCR, val,
				      !(val & BMCR_RESET),
				      50000, 600000, true);
2055
	}
2056 2057
}

2058 2059
static void rtl8168_config_eee_mac(struct rtl8169_private *tp)
{
2060 2061 2062 2063
	/* Adjust EEE LED frequency */
	if (tp->mac_version != RTL_GIGA_MAC_VER_38)
		RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);

2064
	rtl_eri_set_bits(tp, 0x1b0, 0x0003);
2065 2066
}

2067
static void rtl8125a_config_eee_mac(struct rtl8169_private *tp)
2068 2069 2070 2071 2072
{
	r8168_mac_ocp_modify(tp, 0xe040, 0, BIT(1) | BIT(0));
	r8168_mac_ocp_modify(tp, 0xeb62, 0, BIT(2) | BIT(1));
}

2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083
static void rtl8125_set_eee_txidle_timer(struct rtl8169_private *tp)
{
	RTL_W16(tp, EEE_TXIDLE_TIMER_8125, tp->dev->mtu + ETH_HLEN + 0x20);
}

static void rtl8125b_config_eee_mac(struct rtl8169_private *tp)
{
	rtl8125_set_eee_txidle_timer(tp);
	r8168_mac_ocp_modify(tp, 0xe040, 0, BIT(1) | BIT(0));
}

2084 2085 2086 2087 2088 2089 2090 2091
static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
{
	const u16 w[] = {
		addr[0] | (addr[1] << 8),
		addr[2] | (addr[3] << 8),
		addr[4] | (addr[5] << 8)
	};

2092 2093 2094 2095
	rtl_eri_write(tp, 0xe0, ERIAR_MASK_1111, w[0] | (w[1] << 16));
	rtl_eri_write(tp, 0xe4, ERIAR_MASK_1111, w[2]);
	rtl_eri_write(tp, 0xf0, ERIAR_MASK_1111, w[0] << 16);
	rtl_eri_write(tp, 0xf4, ERIAR_MASK_1111, w[1] | (w[2] << 16));
2096 2097
}

H
Heiner Kallweit 已提交
2098
u16 rtl8168h_2_get_adc_bias_ioffset(struct rtl8169_private *tp)
2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113
{
	u16 data1, data2, ioffset;

	r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
	data1 = r8168_mac_ocp_read(tp, 0xdd02);
	data2 = r8168_mac_ocp_read(tp, 0xdd00);

	ioffset = (data2 >> 1) & 0x7ff8;
	ioffset |= data2 & 0x0007;
	if (data1 & BIT(7))
		ioffset |= BIT(15);

	return ioffset;
}

2114 2115
static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
{
2116 2117
	set_bit(flag, tp->wk.flags);
	schedule_work(&tp->wk.work);
2118 2119
}

2120
static void rtl8169_init_phy(struct rtl8169_private *tp)
2121
{
2122
	r8169_hw_phy_config(tp, tp->phydev, tp->mac_version);
2123

2124
	if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
2125 2126
		pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
		pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
2127
		/* set undocumented MAC Reg C+CR Offset 0x82h */
2128
		RTL_W8(tp, 0x82, 0x01);
2129
	}
2130

2131 2132 2133 2134 2135
	if (tp->mac_version == RTL_GIGA_MAC_VER_05 &&
	    tp->pci_dev->subsystem_vendor == PCI_VENDOR_ID_GIGABYTE &&
	    tp->pci_dev->subsystem_device == 0xe000)
		phy_write_paged(tp->phydev, 0x0001, 0x10, 0xf01b);

2136
	/* We may have called phy_speed_down before */
2137
	phy_speed_up(tp->phydev);
2138

2139 2140 2141
	if (rtl_supports_eee(tp))
		rtl_enable_eee(tp);

2142
	genphy_soft_reset(tp->phydev);
2143 2144
}

2145 2146
static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
{
2147
	rtl_unlock_config_regs(tp);
2148

2149
	RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
2150
	rtl_pci_commit(tp);
2151

2152
	RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
2153
	rtl_pci_commit(tp);
2154

2155 2156
	if (tp->mac_version == RTL_GIGA_MAC_VER_34)
		rtl_rar_exgmac_set(tp, addr);
2157

2158
	rtl_lock_config_regs(tp);
2159 2160 2161 2162 2163
}

static int rtl_set_mac_address(struct net_device *dev, void *p)
{
	struct rtl8169_private *tp = netdev_priv(dev);
2164
	int ret;
2165

2166 2167 2168
	ret = eth_mac_addr(dev, p);
	if (ret)
		return ret;
2169

2170
	rtl_rar_set(tp, dev->dev_addr);
2171 2172 2173 2174

	return 0;
}

2175 2176 2177
static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
2178 2179
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
2180 2181 2182 2183 2184
	case RTL_GIGA_MAC_VER_29:
	case RTL_GIGA_MAC_VER_30:
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
	case RTL_GIGA_MAC_VER_34:
2185
	case RTL_GIGA_MAC_VER_37 ... RTL_GIGA_MAC_VER_63:
2186
		RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
2187 2188 2189 2190 2191 2192 2193
			AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
		break;
	default:
		break;
	}
}

2194
static void rtl_pll_power_down(struct rtl8169_private *tp)
F
françois romieu 已提交
2195
{
2196
	if (r8168_check_dash(tp))
F
françois romieu 已提交
2197 2198
		return;

H
hayeswang 已提交
2199 2200
	if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_33)
2201
		rtl_ephy_write(tp, 0x19, 0xff64);
H
hayeswang 已提交
2202

2203 2204 2205
	if (device_may_wakeup(tp_to_dev(tp))) {
		phy_speed_down(tp->phydev, false);
		rtl_wol_suspend_quirk(tp);
F
françois romieu 已提交
2206
		return;
2207
	}
F
françois romieu 已提交
2208 2209

	switch (tp->mac_version) {
2210 2211
	case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_26:
	case RTL_GIGA_MAC_VER_32 ... RTL_GIGA_MAC_VER_33:
2212 2213 2214
	case RTL_GIGA_MAC_VER_37:
	case RTL_GIGA_MAC_VER_39:
	case RTL_GIGA_MAC_VER_43:
2215
	case RTL_GIGA_MAC_VER_44:
2216 2217
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
2218 2219
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
2220
	case RTL_GIGA_MAC_VER_50 ... RTL_GIGA_MAC_VER_63:
2221
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
F
françois romieu 已提交
2222
		break;
2223 2224
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
C
Chun-Hao Lin 已提交
2225
	case RTL_GIGA_MAC_VER_49:
2226
		rtl_eri_clear_bits(tp, 0x1a8, 0xfc000000);
2227
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
2228
		break;
2229 2230
	default:
		break;
F
françois romieu 已提交
2231 2232 2233
	}
}

2234
static void rtl_pll_power_up(struct rtl8169_private *tp)
F
françois romieu 已提交
2235 2236
{
	switch (tp->mac_version) {
2237 2238
	case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_26:
	case RTL_GIGA_MAC_VER_32 ... RTL_GIGA_MAC_VER_33:
2239 2240 2241
	case RTL_GIGA_MAC_VER_37:
	case RTL_GIGA_MAC_VER_39:
	case RTL_GIGA_MAC_VER_43:
2242
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
F
françois romieu 已提交
2243
		break;
2244
	case RTL_GIGA_MAC_VER_44:
2245 2246
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
2247 2248
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
2249
	case RTL_GIGA_MAC_VER_50 ... RTL_GIGA_MAC_VER_63:
2250
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
2251
		break;
2252 2253
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
C
Chun-Hao Lin 已提交
2254
	case RTL_GIGA_MAC_VER_49:
2255
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
2256
		rtl_eri_set_bits(tp, 0x1a8, 0xfc000000);
2257
		break;
2258 2259
	default:
		break;
F
françois romieu 已提交
2260 2261
	}

2262
	phy_resume(tp->phydev);
F
françois romieu 已提交
2263 2264
}

2265 2266 2267
static void rtl_init_rxcfg(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
2268
	case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
2269
	case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
2270
		RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
2271
		break;
2272
	case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
2273 2274
	case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_36:
	case RTL_GIGA_MAC_VER_38:
2275
		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
2276
		break;
H
Heiner Kallweit 已提交
2277
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_52:
2278
		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
2279
		break;
2280
	case RTL_GIGA_MAC_VER_60 ... RTL_GIGA_MAC_VER_63:
2281
		RTL_W32(tp, RxConfig, RX_FETCH_DFLT_8125 | RX_DMA_BURST);
H
Heiner Kallweit 已提交
2282
		break;
2283
	default:
2284
		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
2285 2286 2287 2288
		break;
	}
}

2289 2290
static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
{
2291
	tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
2292 2293
}

F
Francois Romieu 已提交
2294 2295
static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
{
2296 2297
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
F
Francois Romieu 已提交
2298 2299 2300 2301
}

static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
{
2302 2303
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
F
Francois Romieu 已提交
2304 2305 2306 2307
}

static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
{
2308
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
F
Francois Romieu 已提交
2309 2310 2311 2312
}

static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
{
2313
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
F
Francois Romieu 已提交
2314 2315 2316 2317
}

static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
{
2318 2319 2320
	RTL_W8(tp, MaxTxPacketSize, 0x3f);
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
F
Francois Romieu 已提交
2321 2322 2323 2324
}

static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
{
2325 2326 2327
	RTL_W8(tp, MaxTxPacketSize, 0x0c);
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
F
Francois Romieu 已提交
2328 2329 2330 2331
}

static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
{
2332
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
F
Francois Romieu 已提交
2333 2334 2335 2336
}

static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
{
2337
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
F
Francois Romieu 已提交
2338 2339
}

2340
static void rtl_jumbo_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2341
{
2342
	bool jumbo = tp->dev->mtu > ETH_DATA_LEN;
F
Francois Romieu 已提交
2343

H
Heiner Kallweit 已提交
2344 2345 2346 2347
	rtl_unlock_config_regs(tp);
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
2348 2349 2350 2351 2352 2353
		if (jumbo) {
			pcie_set_readrq(tp->pci_dev, 512);
			r8168b_1_hw_jumbo_enable(tp);
		} else {
			r8168b_1_hw_jumbo_disable(tp);
		}
H
Heiner Kallweit 已提交
2354 2355
		break;
	case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_26:
2356 2357 2358 2359 2360 2361
		if (jumbo) {
			pcie_set_readrq(tp->pci_dev, 512);
			r8168c_hw_jumbo_enable(tp);
		} else {
			r8168c_hw_jumbo_disable(tp);
		}
H
Heiner Kallweit 已提交
2362 2363
		break;
	case RTL_GIGA_MAC_VER_27 ... RTL_GIGA_MAC_VER_28:
2364 2365 2366 2367
		if (jumbo)
			r8168dp_hw_jumbo_enable(tp);
		else
			r8168dp_hw_jumbo_disable(tp);
H
Heiner Kallweit 已提交
2368
		break;
2369
	case RTL_GIGA_MAC_VER_31 ... RTL_GIGA_MAC_VER_33:
2370 2371 2372 2373 2374 2375
		if (jumbo) {
			pcie_set_readrq(tp->pci_dev, 512);
			r8168e_hw_jumbo_enable(tp);
		} else {
			r8168e_hw_jumbo_disable(tp);
		}
H
Heiner Kallweit 已提交
2376
		break;
F
Francois Romieu 已提交
2377 2378 2379
	default:
		break;
	}
H
Heiner Kallweit 已提交
2380
	rtl_lock_config_regs(tp);
2381

2382
	if (!jumbo && pci_is_pcie(tp->pci_dev) && tp->supports_gmii)
2383
		pcie_set_readrq(tp->pci_dev, 4096);
F
Francois Romieu 已提交
2384 2385
}

2386 2387
DECLARE_RTL_COND(rtl_chipcmd_cond)
{
2388
	return RTL_R8(tp, ChipCmd) & CmdReset;
2389 2390
}

2391 2392
static void rtl_hw_reset(struct rtl8169_private *tp)
{
2393
	RTL_W8(tp, ChipCmd, CmdReset);
2394

2395
	rtl_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
2396 2397
}

2398
static void rtl_request_firmware(struct rtl8169_private *tp)
2399
{
2400
	struct rtl_fw *rtl_fw;
2401

2402 2403 2404
	/* firmware loaded already or no firmware available */
	if (tp->rtl_fw || !tp->fw_name)
		return;
2405

2406
	rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
2407
	if (!rtl_fw)
2408
		return;
2409

2410 2411 2412 2413
	rtl_fw->phy_write = rtl_writephy;
	rtl_fw->phy_read = rtl_readphy;
	rtl_fw->mac_mcu_write = mac_mcu_write;
	rtl_fw->mac_mcu_read = mac_mcu_read;
2414 2415
	rtl_fw->fw_name = tp->fw_name;
	rtl_fw->dev = tp_to_dev(tp);
2416

2417 2418 2419 2420
	if (rtl_fw_request_firmware(rtl_fw))
		kfree(rtl_fw);
	else
		tp->rtl_fw = rtl_fw;
2421 2422
}

2423 2424
static void rtl_rx_close(struct rtl8169_private *tp)
{
2425
	RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
2426 2427
}

2428 2429
DECLARE_RTL_COND(rtl_npq_cond)
{
2430
	return RTL_R8(tp, TxPoll) & NPQ;
2431 2432 2433 2434
}

DECLARE_RTL_COND(rtl_txcfg_empty_cond)
{
2435
	return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
2436 2437
}

2438 2439 2440 2441 2442
DECLARE_RTL_COND(rtl_rxtx_empty_cond)
{
	return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
}

2443 2444 2445 2446 2447 2448
DECLARE_RTL_COND(rtl_rxtx_empty_cond_2)
{
	/* IntrMitigate has new functionality on RTL8125 */
	return (RTL_R16(tp, IntrMitigate) & 0x0103) == 0x0103;
}

2449 2450 2451 2452 2453 2454 2455 2456 2457 2458
static void rtl_wait_txrx_fifo_empty(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_52:
		rtl_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42);
		rtl_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42);
		break;
	case RTL_GIGA_MAC_VER_60 ... RTL_GIGA_MAC_VER_61:
		rtl_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42);
		break;
2459 2460 2461 2462 2463
	case RTL_GIGA_MAC_VER_63:
		RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
		rtl_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42);
		rtl_loop_wait_high(tp, &rtl_rxtx_empty_cond_2, 100, 42);
		break;
2464 2465 2466 2467 2468
	default:
		break;
	}
}

2469 2470 2471 2472
static void rtl_enable_rxdvgate(struct rtl8169_private *tp)
{
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
	fsleep(2000);
2473
	rtl_wait_txrx_fifo_empty(tp);
2474 2475
}

2476
static void rtl_set_tx_config_registers(struct rtl8169_private *tp)
2477
{
2478 2479 2480
	u32 val = TX_DMA_BURST << TxDMAShift |
		  InterFrameGap << TxInterFrameGapShift;

2481
	if (rtl_is_8168evl_up(tp))
2482 2483 2484
		val |= TXCFG_AUTO_FIFO;

	RTL_W32(tp, TxConfig, val);
2485 2486
}

2487
static void rtl_set_rx_max_size(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
2488
{
2489 2490
	/* Low hurts. Let's disable the filtering. */
	RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
2491 2492
}

2493
static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
2494 2495 2496 2497 2498 2499
{
	/*
	 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
	 * register to be written before TxDescAddrLow to work.
	 * Switching from MMIO to I/O access fixes the issue as well.
	 */
2500 2501 2502 2503
	RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
	RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
	RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
	RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
2504 2505
}

2506
static void rtl8169_set_magic_reg(struct rtl8169_private *tp)
2507
{
2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520
	u32 val;

	if (tp->mac_version == RTL_GIGA_MAC_VER_05)
		val = 0x000fff00;
	else if (tp->mac_version == RTL_GIGA_MAC_VER_06)
		val = 0x00ffff00;
	else
		return;

	if (RTL_R8(tp, Config2) & PCI_Clock_66MHz)
		val |= 0xff;

	RTL_W32(tp, 0x7c, val);
2521 2522
}

2523 2524
static void rtl_set_rx_mode(struct net_device *dev)
{
H
Heiner Kallweit 已提交
2525 2526 2527
	u32 rx_mode = AcceptBroadcast | AcceptMyPhys | AcceptMulticast;
	/* Multicast hash filter */
	u32 mc_filter[2] = { 0xffffffff, 0xffffffff };
2528
	struct rtl8169_private *tp = netdev_priv(dev);
H
Heiner Kallweit 已提交
2529
	u32 tmp;
2530 2531

	if (dev->flags & IFF_PROMISC) {
H
Heiner Kallweit 已提交
2532 2533 2534 2535 2536 2537 2538
		rx_mode |= AcceptAllPhys;
	} else if (netdev_mc_count(dev) > MC_FILTER_LIMIT ||
		   dev->flags & IFF_ALLMULTI ||
		   tp->mac_version == RTL_GIGA_MAC_VER_35) {
		/* accept all multicasts */
	} else if (netdev_mc_empty(dev)) {
		rx_mode &= ~AcceptMulticast;
2539 2540 2541 2542 2543
	} else {
		struct netdev_hw_addr *ha;

		mc_filter[1] = mc_filter[0] = 0;
		netdev_for_each_mc_addr(ha, dev) {
2544
			u32 bit_nr = eth_hw_addr_crc(ha) >> 26;
H
Heiner Kallweit 已提交
2545 2546 2547 2548 2549 2550 2551
			mc_filter[bit_nr >> 5] |= BIT(bit_nr & 31);
		}

		if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
			tmp = mc_filter[0];
			mc_filter[0] = swab32(mc_filter[1]);
			mc_filter[1] = swab32(tmp);
2552 2553 2554
		}
	}

2555 2556
	RTL_W32(tp, MAR0 + 4, mc_filter[1]);
	RTL_W32(tp, MAR0 + 0, mc_filter[0]);
2557

H
Heiner Kallweit 已提交
2558
	tmp = RTL_R32(tp, RxConfig);
2559
	RTL_W32(tp, RxConfig, (tmp & ~RX_CONFIG_ACCEPT_OK_MASK) | rx_mode);
2560 2561
}

2562 2563
DECLARE_RTL_COND(rtl_csiar_cond)
{
2564
	return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
2565 2566
}

2567
static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
2568
{
2569
	u32 func = PCI_FUNC(tp->pci_dev->devfn);
2570

2571 2572
	RTL_W32(tp, CSIDR, value);
	RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
2573
		CSIAR_BYTE_ENABLE | func << 16);
2574

2575
	rtl_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
2576 2577
}

2578
static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
2579
{
2580 2581 2582 2583
	u32 func = PCI_FUNC(tp->pci_dev->devfn);

	RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | func << 16 |
		CSIAR_BYTE_ENABLE);
2584

2585
	return rtl_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
2586
		RTL_R32(tp, CSIDR) : ~0;
2587 2588
}

2589
static void rtl_csi_access_enable(struct rtl8169_private *tp, u8 val)
H
hayeswang 已提交
2590
{
2591 2592
	struct pci_dev *pdev = tp->pci_dev;
	u32 csi;
H
hayeswang 已提交
2593

2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605
	/* According to Realtek the value at config space address 0x070f
	 * controls the L0s/L1 entrance latency. We try standard ECAM access
	 * first and if it fails fall back to CSI.
	 */
	if (pdev->cfg_size > 0x070f &&
	    pci_write_config_byte(pdev, 0x070f, val) == PCIBIOS_SUCCESSFUL)
		return;

	netdev_notice_once(tp->dev,
		"No native access to PCI extended config space, falling back to CSI\n");
	csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
	rtl_csi_write(tp, 0x070c, csi | val << 24);
H
hayeswang 已提交
2606 2607
}

2608
static void rtl_set_def_aspm_entry_latency(struct rtl8169_private *tp)
2609
{
2610
	rtl_csi_access_enable(tp, 0x27);
2611 2612 2613 2614 2615 2616 2617 2618
}

struct ephy_info {
	unsigned int offset;
	u16 mask;
	u16 bits;
};

2619 2620
static void __rtl_ephy_init(struct rtl8169_private *tp,
			    const struct ephy_info *e, int len)
2621 2622 2623 2624
{
	u16 w;

	while (len-- > 0) {
2625 2626
		w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
		rtl_ephy_write(tp, e->offset, w);
2627 2628 2629 2630
		e++;
	}
}

2631 2632
#define rtl_ephy_init(tp, a) __rtl_ephy_init(tp, a, ARRAY_SIZE(a))

2633
static void rtl_disable_clock_request(struct rtl8169_private *tp)
2634
{
2635
	pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
2636
				   PCI_EXP_LNKCTL_CLKREQ_EN);
2637 2638
}

2639
static void rtl_enable_clock_request(struct rtl8169_private *tp)
F
françois romieu 已提交
2640
{
2641
	pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
2642
				 PCI_EXP_LNKCTL_CLKREQ_EN);
F
françois romieu 已提交
2643 2644
}

2645
static void rtl_pcie_state_l2l3_disable(struct rtl8169_private *tp)
H
hayeswang 已提交
2646
{
2647 2648
	/* work around an issue when PCI reset occurs during L2/L3 state */
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Rdy_to_L23);
H
hayeswang 已提交
2649 2650
}

K
Kai-Heng Feng 已提交
2651 2652
static void rtl_hw_aspm_clkreq_enable(struct rtl8169_private *tp, bool enable)
{
2653 2654
	/* Don't enable ASPM in the chip if OS can't control ASPM */
	if (enable && tp->aspm_manageable) {
K
Kai-Heng Feng 已提交
2655
		RTL_W8(tp, Config5, RTL_R8(tp, Config5) | ASPM_en);
2656
		RTL_W8(tp, Config2, RTL_R8(tp, Config2) | ClkReqEn);
K
Kai-Heng Feng 已提交
2657 2658 2659 2660
	} else {
		RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
		RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
	}
2661 2662

	udelay(10);
K
Kai-Heng Feng 已提交
2663 2664
}

H
Heiner Kallweit 已提交
2665 2666 2667 2668 2669 2670 2671 2672 2673 2674
static void rtl_set_fifo_size(struct rtl8169_private *tp, u16 rx_stat,
			      u16 tx_stat, u16 rx_dyn, u16 tx_dyn)
{
	/* Usage of dynamic vs. static FIFO is controlled by bit
	 * TXCFG_AUTO_FIFO. Exact meaning of FIFO values isn't known.
	 */
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, (rx_stat << 16) | rx_dyn);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, (tx_stat << 16) | tx_dyn);
}

2675 2676 2677 2678 2679 2680 2681 2682
static void rtl8168g_set_pause_thresholds(struct rtl8169_private *tp,
					  u8 low, u8 high)
{
	/* FIFO thresholds for pause flow control */
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, low);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, high);
}

2683
static void rtl_hw_start_8168b(struct rtl8169_private *tp)
2684
{
2685
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
2686 2687
}

2688
static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
2689
{
2690
	RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
2691

2692
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
2693

2694
	rtl_disable_clock_request(tp);
2695 2696
}

2697
static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
2698
{
2699
	static const struct ephy_info e_info_8168cp[] = {
2700 2701 2702 2703 2704 2705 2706
		{ 0x01, 0,	0x0001 },
		{ 0x02, 0x0800,	0x1000 },
		{ 0x03, 0,	0x0042 },
		{ 0x06, 0x0080,	0x0000 },
		{ 0x07, 0,	0x2000 }
	};

2707
	rtl_set_def_aspm_entry_latency(tp);
2708

2709
	rtl_ephy_init(tp, e_info_8168cp);
2710

2711
	__rtl_hw_start_8168cp(tp);
2712 2713
}

2714
static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2715
{
2716
	rtl_set_def_aspm_entry_latency(tp);
F
Francois Romieu 已提交
2717

2718
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
F
Francois Romieu 已提交
2719 2720
}

2721
static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
2722
{
2723
	rtl_set_def_aspm_entry_latency(tp);
2724

2725
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
2726 2727

	/* Magic. */
2728
	RTL_W8(tp, DBG_REG, 0x20);
2729 2730
}

2731
static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
2732
{
2733
	static const struct ephy_info e_info_8168c_1[] = {
2734 2735 2736 2737 2738
		{ 0x02, 0x0800,	0x1000 },
		{ 0x03, 0,	0x0002 },
		{ 0x06, 0x0080,	0x0000 }
	};

2739
	rtl_set_def_aspm_entry_latency(tp);
2740

2741
	RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
2742

2743
	rtl_ephy_init(tp, e_info_8168c_1);
2744

2745
	__rtl_hw_start_8168cp(tp);
2746 2747
}

2748
static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
2749
{
2750
	static const struct ephy_info e_info_8168c_2[] = {
2751
		{ 0x01, 0,	0x0001 },
2752
		{ 0x03, 0x0400,	0x0020 }
2753 2754
	};

2755
	rtl_set_def_aspm_entry_latency(tp);
2756

2757
	rtl_ephy_init(tp, e_info_8168c_2);
2758

2759
	__rtl_hw_start_8168cp(tp);
2760 2761
}

2762
static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2763
{
2764
	rtl_hw_start_8168c_2(tp);
F
Francois Romieu 已提交
2765 2766
}

2767
static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
2768
{
2769
	rtl_set_def_aspm_entry_latency(tp);
2770

2771
	__rtl_hw_start_8168cp(tp);
2772 2773
}

2774
static void rtl_hw_start_8168d(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2775
{
2776
	rtl_set_def_aspm_entry_latency(tp);
F
Francois Romieu 已提交
2777

2778
	rtl_disable_clock_request(tp);
F
Francois Romieu 已提交
2779 2780
}

2781
static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
F
françois romieu 已提交
2782 2783
{
	static const struct ephy_info e_info_8168d_4[] = {
2784 2785
		{ 0x0b, 0x0000,	0x0048 },
		{ 0x19, 0x0020,	0x0050 },
2786 2787
		{ 0x0c, 0x0100,	0x0020 },
		{ 0x10, 0x0004,	0x0000 },
F
françois romieu 已提交
2788 2789
	};

2790
	rtl_set_def_aspm_entry_latency(tp);
F
françois romieu 已提交
2791

2792
	rtl_ephy_init(tp, e_info_8168d_4);
F
françois romieu 已提交
2793

2794
	rtl_enable_clock_request(tp);
F
françois romieu 已提交
2795 2796
}

2797
static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
H
hayeswang 已提交
2798
{
H
Hayes Wang 已提交
2799
	static const struct ephy_info e_info_8168e_1[] = {
H
hayeswang 已提交
2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814
		{ 0x00, 0x0200,	0x0100 },
		{ 0x00, 0x0000,	0x0004 },
		{ 0x06, 0x0002,	0x0001 },
		{ 0x06, 0x0000,	0x0030 },
		{ 0x07, 0x0000,	0x2000 },
		{ 0x00, 0x0000,	0x0020 },
		{ 0x03, 0x5800,	0x2000 },
		{ 0x03, 0x0000,	0x0001 },
		{ 0x01, 0x0800,	0x1000 },
		{ 0x07, 0x0000,	0x4000 },
		{ 0x1e, 0x0000,	0x2000 },
		{ 0x19, 0xffff,	0xfe6c },
		{ 0x0a, 0x0000,	0x0040 }
	};

2815
	rtl_set_def_aspm_entry_latency(tp);
H
hayeswang 已提交
2816

2817
	rtl_ephy_init(tp, e_info_8168e_1);
H
hayeswang 已提交
2818

2819
	rtl_disable_clock_request(tp);
H
hayeswang 已提交
2820 2821

	/* Reset tx FIFO pointer */
2822 2823
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
H
hayeswang 已提交
2824

2825
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
H
hayeswang 已提交
2826 2827
}

2828
static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
H
Hayes Wang 已提交
2829 2830 2831
{
	static const struct ephy_info e_info_8168e_2[] = {
		{ 0x09, 0x0000,	0x0080 },
2832 2833 2834
		{ 0x19, 0x0000,	0x0224 },
		{ 0x00, 0x0000,	0x0004 },
		{ 0x0c, 0x3df0,	0x0200 },
H
Hayes Wang 已提交
2835 2836
	};

2837
	rtl_set_def_aspm_entry_latency(tp);
H
Hayes Wang 已提交
2838

2839
	rtl_ephy_init(tp, e_info_8168e_2);
H
Hayes Wang 已提交
2840

2841
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
2842
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_1111, 0x0000);
H
Heiner Kallweit 已提交
2843
	rtl_set_fifo_size(tp, 0x10, 0x10, 0x02, 0x06);
2844 2845 2846 2847
	rtl_eri_set_bits(tp, 0x0d4, 0x1f00);
	rtl_eri_set_bits(tp, 0x1d0, BIT(1));
	rtl_reset_packet_filter(tp);
	rtl_eri_set_bits(tp, 0x1b0, BIT(4));
2848 2849
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060);
H
Hayes Wang 已提交
2850

2851
	rtl_disable_clock_request(tp);
2852

2853
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
H
Hayes Wang 已提交
2854

2855 2856
	rtl8168_config_eee_mac(tp);

2857 2858 2859
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
2860 2861

	rtl_hw_aspm_clkreq_enable(tp, true);
H
Hayes Wang 已提交
2862 2863
}

2864
static void rtl_hw_start_8168f(struct rtl8169_private *tp)
2865
{
2866
	rtl_set_def_aspm_entry_latency(tp);
2867

2868
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
2869
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_1111, 0x0000);
H
Heiner Kallweit 已提交
2870
	rtl_set_fifo_size(tp, 0x10, 0x10, 0x02, 0x06);
2871
	rtl_reset_packet_filter(tp);
2872
	rtl_eri_set_bits(tp, 0x1b0, BIT(4));
2873
	rtl_eri_set_bits(tp, 0x1d0, BIT(4) | BIT(1));
2874 2875
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060);
2876

2877
	rtl_disable_clock_request(tp);
2878

2879 2880 2881 2882
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
2883 2884

	rtl8168_config_eee_mac(tp);
2885 2886
}

2887 2888 2889 2890 2891 2892
static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168f_1[] = {
		{ 0x06, 0x00c0,	0x0020 },
		{ 0x08, 0x0001,	0x0002 },
		{ 0x09, 0x0000,	0x0080 },
2893
		{ 0x19, 0x0000,	0x0224 },
2894
		{ 0x00, 0x0000,	0x0008 },
2895
		{ 0x0c, 0x3df0,	0x0200 },
2896 2897 2898 2899
	};

	rtl_hw_start_8168f(tp);

2900
	rtl_ephy_init(tp, e_info_8168f_1);
2901

2902
	rtl_eri_set_bits(tp, 0x0d4, 0x1f00);
2903 2904
}

2905 2906 2907 2908 2909
static void rtl_hw_start_8411(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168f_1[] = {
		{ 0x06, 0x00c0,	0x0020 },
		{ 0x0f, 0xffff,	0x5200 },
2910
		{ 0x19, 0x0000,	0x0224 },
2911
		{ 0x00, 0x0000,	0x0008 },
2912
		{ 0x0c, 0x3df0,	0x0200 },
2913 2914 2915
	};

	rtl_hw_start_8168f(tp);
2916
	rtl_pcie_state_l2l3_disable(tp);
2917

2918
	rtl_ephy_init(tp, e_info_8168f_1);
2919

2920
	rtl_eri_set_bits(tp, 0x0d4, 0x0c00);
2921 2922
}

2923
static void rtl_hw_start_8168g(struct rtl8169_private *tp)
H
Hayes Wang 已提交
2924
{
H
Heiner Kallweit 已提交
2925
	rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
2926
	rtl8168g_set_pause_thresholds(tp, 0x38, 0x48);
H
Hayes Wang 已提交
2927

2928
	rtl_set_def_aspm_entry_latency(tp);
H
Hayes Wang 已提交
2929

2930
	rtl_reset_packet_filter(tp);
2931
	rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f);
H
Hayes Wang 已提交
2932

2933
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
H
Hayes Wang 已提交
2934

2935 2936
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
2937
	rtl_eri_set_bits(tp, 0x0d4, 0x1f80);
H
Hayes Wang 已提交
2938

2939 2940
	rtl8168_config_eee_mac(tp);

2941 2942
	rtl_w0w1_eri(tp, 0x2fc, 0x01, 0x06);
	rtl_eri_clear_bits(tp, 0x1b0, BIT(12));
H
hayeswang 已提交
2943

2944
	rtl_pcie_state_l2l3_disable(tp);
H
Hayes Wang 已提交
2945 2946
}

2947 2948 2949
static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168g_1[] = {
2950 2951
		{ 0x00, 0x0008,	0x0000 },
		{ 0x0c, 0x3ff0,	0x0820 },
2952 2953 2954 2955 2956 2957 2958
		{ 0x1e, 0x0000,	0x0001 },
		{ 0x19, 0x8000,	0x0000 }
	};

	rtl_hw_start_8168g(tp);

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
2959
	rtl_hw_aspm_clkreq_enable(tp, false);
2960
	rtl_ephy_init(tp, e_info_8168g_1);
K
Kai-Heng Feng 已提交
2961
	rtl_hw_aspm_clkreq_enable(tp, true);
2962 2963
}

H
hayeswang 已提交
2964 2965 2966
static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168g_2[] = {
2967 2968 2969 2970 2971 2972 2973 2974 2975
		{ 0x00, 0x0008,	0x0000 },
		{ 0x0c, 0x3ff0,	0x0820 },
		{ 0x19, 0xffff,	0x7c00 },
		{ 0x1e, 0xffff,	0x20eb },
		{ 0x0d, 0xffff,	0x1666 },
		{ 0x00, 0xffff,	0x10a3 },
		{ 0x06, 0xffff,	0xf050 },
		{ 0x04, 0x0000,	0x0010 },
		{ 0x1d, 0x4000,	0x0000 },
H
hayeswang 已提交
2976 2977
	};

2978
	rtl_hw_start_8168g(tp);
H
hayeswang 已提交
2979 2980

	/* disable aspm and clock request before access ephy */
2981
	rtl_hw_aspm_clkreq_enable(tp, false);
2982
	rtl_ephy_init(tp, e_info_8168g_2);
H
hayeswang 已提交
2983 2984
}

H
hayeswang 已提交
2985 2986 2987
static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8411_2[] = {
2988 2989 2990 2991 2992 2993 2994 2995 2996 2997
		{ 0x00, 0x0008,	0x0000 },
		{ 0x0c, 0x37d0,	0x0820 },
		{ 0x1e, 0x0000,	0x0001 },
		{ 0x19, 0x8021,	0x0000 },
		{ 0x1e, 0x0000,	0x2000 },
		{ 0x0d, 0x0100,	0x0200 },
		{ 0x00, 0x0000,	0x0080 },
		{ 0x06, 0x0000,	0x0010 },
		{ 0x04, 0x0000,	0x0010 },
		{ 0x1d, 0x0000,	0x4000 },
H
hayeswang 已提交
2998 2999
	};

3000
	rtl_hw_start_8168g(tp);
H
hayeswang 已提交
3001 3002

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
3003
	rtl_hw_aspm_clkreq_enable(tp, false);
3004
	rtl_ephy_init(tp, e_info_8411_2);
3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141

	/* The following Realtek-provided magic fixes an issue with the RX unit
	 * getting confused after the PHY having been powered-down.
	 */
	r8168_mac_ocp_write(tp, 0xFC28, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC2A, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC2C, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC2E, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC30, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC32, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC34, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC36, 0x0000);
	mdelay(3);
	r8168_mac_ocp_write(tp, 0xFC26, 0x0000);

	r8168_mac_ocp_write(tp, 0xF800, 0xE008);
	r8168_mac_ocp_write(tp, 0xF802, 0xE00A);
	r8168_mac_ocp_write(tp, 0xF804, 0xE00C);
	r8168_mac_ocp_write(tp, 0xF806, 0xE00E);
	r8168_mac_ocp_write(tp, 0xF808, 0xE027);
	r8168_mac_ocp_write(tp, 0xF80A, 0xE04F);
	r8168_mac_ocp_write(tp, 0xF80C, 0xE05E);
	r8168_mac_ocp_write(tp, 0xF80E, 0xE065);
	r8168_mac_ocp_write(tp, 0xF810, 0xC602);
	r8168_mac_ocp_write(tp, 0xF812, 0xBE00);
	r8168_mac_ocp_write(tp, 0xF814, 0x0000);
	r8168_mac_ocp_write(tp, 0xF816, 0xC502);
	r8168_mac_ocp_write(tp, 0xF818, 0xBD00);
	r8168_mac_ocp_write(tp, 0xF81A, 0x074C);
	r8168_mac_ocp_write(tp, 0xF81C, 0xC302);
	r8168_mac_ocp_write(tp, 0xF81E, 0xBB00);
	r8168_mac_ocp_write(tp, 0xF820, 0x080A);
	r8168_mac_ocp_write(tp, 0xF822, 0x6420);
	r8168_mac_ocp_write(tp, 0xF824, 0x48C2);
	r8168_mac_ocp_write(tp, 0xF826, 0x8C20);
	r8168_mac_ocp_write(tp, 0xF828, 0xC516);
	r8168_mac_ocp_write(tp, 0xF82A, 0x64A4);
	r8168_mac_ocp_write(tp, 0xF82C, 0x49C0);
	r8168_mac_ocp_write(tp, 0xF82E, 0xF009);
	r8168_mac_ocp_write(tp, 0xF830, 0x74A2);
	r8168_mac_ocp_write(tp, 0xF832, 0x8CA5);
	r8168_mac_ocp_write(tp, 0xF834, 0x74A0);
	r8168_mac_ocp_write(tp, 0xF836, 0xC50E);
	r8168_mac_ocp_write(tp, 0xF838, 0x9CA2);
	r8168_mac_ocp_write(tp, 0xF83A, 0x1C11);
	r8168_mac_ocp_write(tp, 0xF83C, 0x9CA0);
	r8168_mac_ocp_write(tp, 0xF83E, 0xE006);
	r8168_mac_ocp_write(tp, 0xF840, 0x74F8);
	r8168_mac_ocp_write(tp, 0xF842, 0x48C4);
	r8168_mac_ocp_write(tp, 0xF844, 0x8CF8);
	r8168_mac_ocp_write(tp, 0xF846, 0xC404);
	r8168_mac_ocp_write(tp, 0xF848, 0xBC00);
	r8168_mac_ocp_write(tp, 0xF84A, 0xC403);
	r8168_mac_ocp_write(tp, 0xF84C, 0xBC00);
	r8168_mac_ocp_write(tp, 0xF84E, 0x0BF2);
	r8168_mac_ocp_write(tp, 0xF850, 0x0C0A);
	r8168_mac_ocp_write(tp, 0xF852, 0xE434);
	r8168_mac_ocp_write(tp, 0xF854, 0xD3C0);
	r8168_mac_ocp_write(tp, 0xF856, 0x49D9);
	r8168_mac_ocp_write(tp, 0xF858, 0xF01F);
	r8168_mac_ocp_write(tp, 0xF85A, 0xC526);
	r8168_mac_ocp_write(tp, 0xF85C, 0x64A5);
	r8168_mac_ocp_write(tp, 0xF85E, 0x1400);
	r8168_mac_ocp_write(tp, 0xF860, 0xF007);
	r8168_mac_ocp_write(tp, 0xF862, 0x0C01);
	r8168_mac_ocp_write(tp, 0xF864, 0x8CA5);
	r8168_mac_ocp_write(tp, 0xF866, 0x1C15);
	r8168_mac_ocp_write(tp, 0xF868, 0xC51B);
	r8168_mac_ocp_write(tp, 0xF86A, 0x9CA0);
	r8168_mac_ocp_write(tp, 0xF86C, 0xE013);
	r8168_mac_ocp_write(tp, 0xF86E, 0xC519);
	r8168_mac_ocp_write(tp, 0xF870, 0x74A0);
	r8168_mac_ocp_write(tp, 0xF872, 0x48C4);
	r8168_mac_ocp_write(tp, 0xF874, 0x8CA0);
	r8168_mac_ocp_write(tp, 0xF876, 0xC516);
	r8168_mac_ocp_write(tp, 0xF878, 0x74A4);
	r8168_mac_ocp_write(tp, 0xF87A, 0x48C8);
	r8168_mac_ocp_write(tp, 0xF87C, 0x48CA);
	r8168_mac_ocp_write(tp, 0xF87E, 0x9CA4);
	r8168_mac_ocp_write(tp, 0xF880, 0xC512);
	r8168_mac_ocp_write(tp, 0xF882, 0x1B00);
	r8168_mac_ocp_write(tp, 0xF884, 0x9BA0);
	r8168_mac_ocp_write(tp, 0xF886, 0x1B1C);
	r8168_mac_ocp_write(tp, 0xF888, 0x483F);
	r8168_mac_ocp_write(tp, 0xF88A, 0x9BA2);
	r8168_mac_ocp_write(tp, 0xF88C, 0x1B04);
	r8168_mac_ocp_write(tp, 0xF88E, 0xC508);
	r8168_mac_ocp_write(tp, 0xF890, 0x9BA0);
	r8168_mac_ocp_write(tp, 0xF892, 0xC505);
	r8168_mac_ocp_write(tp, 0xF894, 0xBD00);
	r8168_mac_ocp_write(tp, 0xF896, 0xC502);
	r8168_mac_ocp_write(tp, 0xF898, 0xBD00);
	r8168_mac_ocp_write(tp, 0xF89A, 0x0300);
	r8168_mac_ocp_write(tp, 0xF89C, 0x051E);
	r8168_mac_ocp_write(tp, 0xF89E, 0xE434);
	r8168_mac_ocp_write(tp, 0xF8A0, 0xE018);
	r8168_mac_ocp_write(tp, 0xF8A2, 0xE092);
	r8168_mac_ocp_write(tp, 0xF8A4, 0xDE20);
	r8168_mac_ocp_write(tp, 0xF8A6, 0xD3C0);
	r8168_mac_ocp_write(tp, 0xF8A8, 0xC50F);
	r8168_mac_ocp_write(tp, 0xF8AA, 0x76A4);
	r8168_mac_ocp_write(tp, 0xF8AC, 0x49E3);
	r8168_mac_ocp_write(tp, 0xF8AE, 0xF007);
	r8168_mac_ocp_write(tp, 0xF8B0, 0x49C0);
	r8168_mac_ocp_write(tp, 0xF8B2, 0xF103);
	r8168_mac_ocp_write(tp, 0xF8B4, 0xC607);
	r8168_mac_ocp_write(tp, 0xF8B6, 0xBE00);
	r8168_mac_ocp_write(tp, 0xF8B8, 0xC606);
	r8168_mac_ocp_write(tp, 0xF8BA, 0xBE00);
	r8168_mac_ocp_write(tp, 0xF8BC, 0xC602);
	r8168_mac_ocp_write(tp, 0xF8BE, 0xBE00);
	r8168_mac_ocp_write(tp, 0xF8C0, 0x0C4C);
	r8168_mac_ocp_write(tp, 0xF8C2, 0x0C28);
	r8168_mac_ocp_write(tp, 0xF8C4, 0x0C2C);
	r8168_mac_ocp_write(tp, 0xF8C6, 0xDC00);
	r8168_mac_ocp_write(tp, 0xF8C8, 0xC707);
	r8168_mac_ocp_write(tp, 0xF8CA, 0x1D00);
	r8168_mac_ocp_write(tp, 0xF8CC, 0x8DE2);
	r8168_mac_ocp_write(tp, 0xF8CE, 0x48C1);
	r8168_mac_ocp_write(tp, 0xF8D0, 0xC502);
	r8168_mac_ocp_write(tp, 0xF8D2, 0xBD00);
	r8168_mac_ocp_write(tp, 0xF8D4, 0x00AA);
	r8168_mac_ocp_write(tp, 0xF8D6, 0xE0C0);
	r8168_mac_ocp_write(tp, 0xF8D8, 0xC502);
	r8168_mac_ocp_write(tp, 0xF8DA, 0xBD00);
	r8168_mac_ocp_write(tp, 0xF8DC, 0x0132);

	r8168_mac_ocp_write(tp, 0xFC26, 0x8000);

	r8168_mac_ocp_write(tp, 0xFC2A, 0x0743);
	r8168_mac_ocp_write(tp, 0xFC2C, 0x0801);
	r8168_mac_ocp_write(tp, 0xFC2E, 0x0BE9);
	r8168_mac_ocp_write(tp, 0xFC30, 0x02FD);
	r8168_mac_ocp_write(tp, 0xFC32, 0x0C25);
	r8168_mac_ocp_write(tp, 0xFC34, 0x00A9);
	r8168_mac_ocp_write(tp, 0xFC36, 0x012D);

K
Kai-Heng Feng 已提交
3142
	rtl_hw_aspm_clkreq_enable(tp, true);
H
hayeswang 已提交
3143 3144
}

3145 3146 3147 3148 3149 3150 3151
static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168h_1[] = {
		{ 0x1e, 0x0800,	0x0001 },
		{ 0x1d, 0x0000,	0x0800 },
		{ 0x05, 0xffff,	0x2089 },
		{ 0x06, 0xffff,	0x5881 },
3152
		{ 0x04, 0xffff,	0x854a },
3153 3154
		{ 0x01, 0xffff,	0x068b }
	};
3155
	int rg_saw_cnt;
3156 3157

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
3158
	rtl_hw_aspm_clkreq_enable(tp, false);
3159
	rtl_ephy_init(tp, e_info_8168h_1);
3160

H
Heiner Kallweit 已提交
3161
	rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
3162
	rtl8168g_set_pause_thresholds(tp, 0x38, 0x48);
3163

3164
	rtl_set_def_aspm_entry_latency(tp);
3165

3166
	rtl_reset_packet_filter(tp);
3167

3168
	rtl_eri_set_bits(tp, 0xd4, 0x1f00);
3169
	rtl_eri_set_bits(tp, 0xdc, 0x001c);
3170

3171
	rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);
3172

3173
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
3174

3175 3176
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
3177

3178 3179
	rtl8168_config_eee_mac(tp);

3180 3181
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
3182

3183
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
3184

3185
	rtl_eri_clear_bits(tp, 0x1b0, BIT(12));
3186

3187
	rtl_pcie_state_l2l3_disable(tp);
3188

3189
	rg_saw_cnt = phy_read_paged(tp->phydev, 0x0c42, 0x13) & 0x3fff;
3190 3191 3192 3193 3194
	if (rg_saw_cnt > 0) {
		u16 sw_cnt_1ms_ini;

		sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
		sw_cnt_1ms_ini &= 0x0fff;
3195
		r8168_mac_ocp_modify(tp, 0xd412, 0x0fff, sw_cnt_1ms_ini);
3196 3197
	}

3198 3199 3200 3201
	r8168_mac_ocp_modify(tp, 0xe056, 0x00f0, 0x0070);
	r8168_mac_ocp_modify(tp, 0xe052, 0x6000, 0x8008);
	r8168_mac_ocp_modify(tp, 0xe0d6, 0x01ff, 0x017f);
	r8168_mac_ocp_modify(tp, 0xd420, 0x0fff, 0x047f);
3202 3203 3204 3205 3206

	r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
	r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
	r8168_mac_ocp_write(tp, 0xc094, 0x0000);
	r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
K
Kai-Heng Feng 已提交
3207 3208

	rtl_hw_aspm_clkreq_enable(tp, true);
3209 3210
}

C
Chun-Hao Lin 已提交
3211 3212
static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
{
C
Chun-Hao Lin 已提交
3213 3214
	rtl8168ep_stop_cmac(tp);

H
Heiner Kallweit 已提交
3215
	rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
3216
	rtl8168g_set_pause_thresholds(tp, 0x2f, 0x5f);
C
Chun-Hao Lin 已提交
3217

3218
	rtl_set_def_aspm_entry_latency(tp);
C
Chun-Hao Lin 已提交
3219

3220
	rtl_reset_packet_filter(tp);
C
Chun-Hao Lin 已提交
3221

3222
	rtl_eri_set_bits(tp, 0xd4, 0x1f80);
C
Chun-Hao Lin 已提交
3223

3224
	rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);
C
Chun-Hao Lin 已提交
3225

3226
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
C
Chun-Hao Lin 已提交
3227

3228 3229
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
C
Chun-Hao Lin 已提交
3230

3231 3232
	rtl8168_config_eee_mac(tp);

3233
	rtl_w0w1_eri(tp, 0x2fc, 0x01, 0x06);
C
Chun-Hao Lin 已提交
3234

3235
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
C
Chun-Hao Lin 已提交
3236

3237
	rtl_pcie_state_l2l3_disable(tp);
C
Chun-Hao Lin 已提交
3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250
}

static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168ep_1[] = {
		{ 0x00, 0xffff,	0x10ab },
		{ 0x06, 0xffff,	0xf030 },
		{ 0x08, 0xffff,	0x2006 },
		{ 0x0d, 0xffff,	0x1666 },
		{ 0x0c, 0x3ff0,	0x0000 }
	};

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
3251
	rtl_hw_aspm_clkreq_enable(tp, false);
3252
	rtl_ephy_init(tp, e_info_8168ep_1);
C
Chun-Hao Lin 已提交
3253 3254

	rtl_hw_start_8168ep(tp);
K
Kai-Heng Feng 已提交
3255 3256

	rtl_hw_aspm_clkreq_enable(tp, true);
C
Chun-Hao Lin 已提交
3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267
}

static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168ep_2[] = {
		{ 0x00, 0xffff,	0x10a3 },
		{ 0x19, 0xffff,	0xfc00 },
		{ 0x1e, 0xffff,	0x20ea }
	};

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
3268
	rtl_hw_aspm_clkreq_enable(tp, false);
3269
	rtl_ephy_init(tp, e_info_8168ep_2);
C
Chun-Hao Lin 已提交
3270 3271 3272

	rtl_hw_start_8168ep(tp);

3273 3274
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
K
Kai-Heng Feng 已提交
3275 3276

	rtl_hw_aspm_clkreq_enable(tp, true);
C
Chun-Hao Lin 已提交
3277 3278 3279 3280 3281
}

static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168ep_3[] = {
3282 3283 3284 3285
		{ 0x00, 0x0000,	0x0080 },
		{ 0x0d, 0x0100,	0x0200 },
		{ 0x19, 0x8021,	0x0000 },
		{ 0x1e, 0x0000,	0x2000 },
C
Chun-Hao Lin 已提交
3286 3287 3288
	};

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
3289
	rtl_hw_aspm_clkreq_enable(tp, false);
3290
	rtl_ephy_init(tp, e_info_8168ep_3);
C
Chun-Hao Lin 已提交
3291 3292 3293

	rtl_hw_start_8168ep(tp);

3294 3295
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
C
Chun-Hao Lin 已提交
3296

3297 3298 3299
	r8168_mac_ocp_modify(tp, 0xd3e2, 0x0fff, 0x0271);
	r8168_mac_ocp_modify(tp, 0xd3e4, 0x00ff, 0x0000);
	r8168_mac_ocp_modify(tp, 0xe860, 0x0000, 0x0080);
K
Kai-Heng Feng 已提交
3300 3301

	rtl_hw_aspm_clkreq_enable(tp, true);
C
Chun-Hao Lin 已提交
3302 3303
}

H
Heiner Kallweit 已提交
3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324
static void rtl_hw_start_8117(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8117[] = {
		{ 0x19, 0x0040,	0x1100 },
		{ 0x59, 0x0040,	0x1100 },
	};
	int rg_saw_cnt;

	rtl8168ep_stop_cmac(tp);

	/* disable aspm and clock request before access ephy */
	rtl_hw_aspm_clkreq_enable(tp, false);
	rtl_ephy_init(tp, e_info_8117);

	rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
	rtl8168g_set_pause_thresholds(tp, 0x2f, 0x5f);

	rtl_set_def_aspm_entry_latency(tp);

	rtl_reset_packet_filter(tp);

3325
	rtl_eri_set_bits(tp, 0xd4, 0x1f90);
H
Heiner Kallweit 已提交
3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340

	rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);

	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);

	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);

	rtl8168_config_eee_mac(tp);

	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);

	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);

3341
	rtl_eri_clear_bits(tp, 0x1b0, BIT(12));
H
Heiner Kallweit 已提交
3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362

	rtl_pcie_state_l2l3_disable(tp);

	rg_saw_cnt = phy_read_paged(tp->phydev, 0x0c42, 0x13) & 0x3fff;
	if (rg_saw_cnt > 0) {
		u16 sw_cnt_1ms_ini;

		sw_cnt_1ms_ini = (16000000 / rg_saw_cnt) & 0x0fff;
		r8168_mac_ocp_modify(tp, 0xd412, 0x0fff, sw_cnt_1ms_ini);
	}

	r8168_mac_ocp_modify(tp, 0xe056, 0x00f0, 0x0070);
	r8168_mac_ocp_write(tp, 0xea80, 0x0003);
	r8168_mac_ocp_modify(tp, 0xe052, 0x0000, 0x0009);
	r8168_mac_ocp_modify(tp, 0xd420, 0x0fff, 0x047f);

	r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
	r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
	r8168_mac_ocp_write(tp, 0xc094, 0x0000);
	r8168_mac_ocp_write(tp, 0xc09e, 0x0000);

3363
	/* firmware is for MAC only */
3364
	r8169_apply_firmware(tp);
3365

H
Heiner Kallweit 已提交
3366 3367 3368
	rtl_hw_aspm_clkreq_enable(tp, true);
}

3369
static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
3370
{
3371
	static const struct ephy_info e_info_8102e_1[] = {
3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382
		{ 0x01,	0, 0x6e65 },
		{ 0x02,	0, 0x091f },
		{ 0x03,	0, 0xc2f9 },
		{ 0x06,	0, 0xafb5 },
		{ 0x07,	0, 0x0e00 },
		{ 0x19,	0, 0xec80 },
		{ 0x01,	0, 0x2e65 },
		{ 0x01,	0, 0x6e65 }
	};
	u8 cfg1;

3383
	rtl_set_def_aspm_entry_latency(tp);
3384

3385
	RTL_W8(tp, DBG_REG, FIX_NAK_1);
3386

3387
	RTL_W8(tp, Config1,
3388
	       LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
3389
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
3390

3391
	cfg1 = RTL_R8(tp, Config1);
3392
	if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
3393
		RTL_W8(tp, Config1, cfg1 & ~LEDS0);
3394

3395
	rtl_ephy_init(tp, e_info_8102e_1);
3396 3397
}

3398
static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
3399
{
3400
	rtl_set_def_aspm_entry_latency(tp);
3401

3402 3403
	RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
3404 3405
}

3406
static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
3407
{
3408
	rtl_hw_start_8102e_2(tp);
3409

3410
	rtl_ephy_write(tp, 0x03, 0xc2f9);
3411 3412
}

3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425
static void rtl_hw_start_8401(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8401[] = {
		{ 0x01,	0xffff, 0x6fe5 },
		{ 0x03,	0xffff, 0x0599 },
		{ 0x06,	0xffff, 0xaf25 },
		{ 0x07,	0xffff, 0x8e68 },
	};

	rtl_ephy_init(tp, e_info_8401);
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
}

3426
static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438
{
	static const struct ephy_info e_info_8105e_1[] = {
		{ 0x07,	0, 0x4000 },
		{ 0x19,	0, 0x0200 },
		{ 0x19,	0, 0x0020 },
		{ 0x1e,	0, 0x2000 },
		{ 0x03,	0, 0x0001 },
		{ 0x19,	0, 0x0100 },
		{ 0x19,	0, 0x0004 },
		{ 0x0a,	0, 0x0020 }
	};

F
Francois Romieu 已提交
3439
	/* Force LAN exit from ASPM if Rx/Tx are not idle */
3440
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
3441

F
Francois Romieu 已提交
3442
	/* Disable Early Tally Counter */
3443
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
3444

3445 3446
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
3447

3448
	rtl_ephy_init(tp, e_info_8105e_1);
H
hayeswang 已提交
3449

3450
	rtl_pcie_state_l2l3_disable(tp);
3451 3452
}

3453
static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
3454
{
3455
	rtl_hw_start_8105e_1(tp);
3456
	rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
3457 3458
}

3459 3460 3461 3462 3463 3464 3465
static void rtl_hw_start_8402(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8402[] = {
		{ 0x19,	0xffff, 0xff64 },
		{ 0x1e,	0, 0x4000 }
	};

3466
	rtl_set_def_aspm_entry_latency(tp);
3467 3468

	/* Force LAN exit from ASPM if Rx/Tx are not idle */
3469
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
3470

3471
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
3472

3473
	rtl_ephy_init(tp, e_info_8402);
3474

H
Heiner Kallweit 已提交
3475
	rtl_set_fifo_size(tp, 0x00, 0x00, 0x02, 0x06);
3476
	rtl_reset_packet_filter(tp);
3477 3478
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
3479
	rtl_w0w1_eri(tp, 0x0d4, 0x0e00, 0xff00);
H
hayeswang 已提交
3480

3481 3482 3483
	/* disable EEE */
	rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000);

3484
	rtl_pcie_state_l2l3_disable(tp);
3485 3486
}

H
Hayes Wang 已提交
3487 3488
static void rtl_hw_start_8106(struct rtl8169_private *tp)
{
K
Kai-Heng Feng 已提交
3489 3490
	rtl_hw_aspm_clkreq_enable(tp, false);

H
Hayes Wang 已提交
3491
	/* Force LAN exit from ASPM if Rx/Tx are not idle */
3492
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
H
Hayes Wang 已提交
3493

3494 3495 3496
	RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
H
hayeswang 已提交
3497

3498 3499
	rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000);

3500 3501 3502
	/* disable EEE */
	rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000);

3503
	rtl_pcie_state_l2l3_disable(tp);
K
Kai-Heng Feng 已提交
3504
	rtl_hw_aspm_clkreq_enable(tp, true);
H
Hayes Wang 已提交
3505 3506
}

H
Heiner Kallweit 已提交
3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534
DECLARE_RTL_COND(rtl_mac_ocp_e00e_cond)
{
	return r8168_mac_ocp_read(tp, 0xe00e) & BIT(13);
}

static void rtl_hw_start_8125_common(struct rtl8169_private *tp)
{
	rtl_pcie_state_l2l3_disable(tp);

	RTL_W16(tp, 0x382, 0x221b);
	RTL_W8(tp, 0x4500, 0);
	RTL_W16(tp, 0x4800, 0);

	/* disable UPS */
	r8168_mac_ocp_modify(tp, 0xd40a, 0x0010, 0x0000);

	RTL_W8(tp, Config1, RTL_R8(tp, Config1) & ~0x10);

	r8168_mac_ocp_write(tp, 0xc140, 0xffff);
	r8168_mac_ocp_write(tp, 0xc142, 0xffff);

	r8168_mac_ocp_modify(tp, 0xd3e2, 0x0fff, 0x03a9);
	r8168_mac_ocp_modify(tp, 0xd3e4, 0x00ff, 0x0000);
	r8168_mac_ocp_modify(tp, 0xe860, 0x0000, 0x0080);

	/* disable new tx descriptor format */
	r8168_mac_ocp_modify(tp, 0xeb58, 0x0001, 0x0000);

3535 3536 3537 3538 3539 3540 3541 3542 3543 3544
	if (tp->mac_version == RTL_GIGA_MAC_VER_63)
		r8168_mac_ocp_modify(tp, 0xe614, 0x0700, 0x0200);
	else
		r8168_mac_ocp_modify(tp, 0xe614, 0x0700, 0x0400);

	if (tp->mac_version == RTL_GIGA_MAC_VER_63)
		r8168_mac_ocp_modify(tp, 0xe63e, 0x0c30, 0x0000);
	else
		r8168_mac_ocp_modify(tp, 0xe63e, 0x0c30, 0x0020);

H
Heiner Kallweit 已提交
3545 3546 3547 3548 3549
	r8168_mac_ocp_modify(tp, 0xc0b4, 0x0000, 0x000c);
	r8168_mac_ocp_modify(tp, 0xeb6a, 0x00ff, 0x0033);
	r8168_mac_ocp_modify(tp, 0xeb50, 0x03e0, 0x0040);
	r8168_mac_ocp_modify(tp, 0xe056, 0x00f0, 0x0030);
	r8168_mac_ocp_modify(tp, 0xe040, 0x1000, 0x0000);
3550
	r8168_mac_ocp_modify(tp, 0xea1c, 0x0003, 0x0001);
H
Heiner Kallweit 已提交
3551
	r8168_mac_ocp_modify(tp, 0xe0c0, 0x4f0f, 0x4403);
3552
	r8168_mac_ocp_modify(tp, 0xe052, 0x0080, 0x0068);
H
Heiner Kallweit 已提交
3553 3554
	r8168_mac_ocp_modify(tp, 0xc0ac, 0x0080, 0x1f00);
	r8168_mac_ocp_modify(tp, 0xd430, 0x0fff, 0x047f);
3555

H
Heiner Kallweit 已提交
3556 3557 3558 3559 3560 3561 3562 3563
	r8168_mac_ocp_modify(tp, 0xea1c, 0x0004, 0x0000);
	r8168_mac_ocp_modify(tp, 0xeb54, 0x0000, 0x0001);
	udelay(1);
	r8168_mac_ocp_modify(tp, 0xeb54, 0x0001, 0x0000);
	RTL_W16(tp, 0x1880, RTL_R16(tp, 0x1880) & ~0x0030);

	r8168_mac_ocp_write(tp, 0xe098, 0xc302);

3564
	rtl_loop_wait_low(tp, &rtl_mac_ocp_e00e_cond, 1000, 10);
H
Heiner Kallweit 已提交
3565

3566 3567 3568 3569
	if (tp->mac_version == RTL_GIGA_MAC_VER_63)
		rtl8125b_config_eee_mac(tp);
	else
		rtl8125a_config_eee_mac(tp);
3570

H
Heiner Kallweit 已提交
3571 3572 3573 3574
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
	udelay(10);
}

3575
static void rtl_hw_start_8125a_1(struct rtl8169_private *tp)
H
Heiner Kallweit 已提交
3576
{
3577
	static const struct ephy_info e_info_8125a_1[] = {
H
Heiner Kallweit 已提交
3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608
		{ 0x01, 0xffff, 0xa812 },
		{ 0x09, 0xffff, 0x520c },
		{ 0x04, 0xffff, 0xd000 },
		{ 0x0d, 0xffff, 0xf702 },
		{ 0x0a, 0xffff, 0x8653 },
		{ 0x06, 0xffff, 0x001e },
		{ 0x08, 0xffff, 0x3595 },
		{ 0x20, 0xffff, 0x9455 },
		{ 0x21, 0xffff, 0x99ff },
		{ 0x02, 0xffff, 0x6046 },
		{ 0x29, 0xffff, 0xfe00 },
		{ 0x23, 0xffff, 0xab62 },

		{ 0x41, 0xffff, 0xa80c },
		{ 0x49, 0xffff, 0x520c },
		{ 0x44, 0xffff, 0xd000 },
		{ 0x4d, 0xffff, 0xf702 },
		{ 0x4a, 0xffff, 0x8653 },
		{ 0x46, 0xffff, 0x001e },
		{ 0x48, 0xffff, 0x3595 },
		{ 0x60, 0xffff, 0x9455 },
		{ 0x61, 0xffff, 0x99ff },
		{ 0x42, 0xffff, 0x6046 },
		{ 0x69, 0xffff, 0xfe00 },
		{ 0x63, 0xffff, 0xab62 },
	};

	rtl_set_def_aspm_entry_latency(tp);

	/* disable aspm and clock request before access ephy */
	rtl_hw_aspm_clkreq_enable(tp, false);
3609
	rtl_ephy_init(tp, e_info_8125a_1);
H
Heiner Kallweit 已提交
3610 3611

	rtl_hw_start_8125_common(tp);
3612
	rtl_hw_aspm_clkreq_enable(tp, true);
H
Heiner Kallweit 已提交
3613 3614
}

3615
static void rtl_hw_start_8125a_2(struct rtl8169_private *tp)
H
Heiner Kallweit 已提交
3616
{
3617
	static const struct ephy_info e_info_8125a_2[] = {
H
Heiner Kallweit 已提交
3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636
		{ 0x04, 0xffff, 0xd000 },
		{ 0x0a, 0xffff, 0x8653 },
		{ 0x23, 0xffff, 0xab66 },
		{ 0x20, 0xffff, 0x9455 },
		{ 0x21, 0xffff, 0x99ff },
		{ 0x29, 0xffff, 0xfe04 },

		{ 0x44, 0xffff, 0xd000 },
		{ 0x4a, 0xffff, 0x8653 },
		{ 0x63, 0xffff, 0xab66 },
		{ 0x60, 0xffff, 0x9455 },
		{ 0x61, 0xffff, 0x99ff },
		{ 0x69, 0xffff, 0xfe04 },
	};

	rtl_set_def_aspm_entry_latency(tp);

	/* disable aspm and clock request before access ephy */
	rtl_hw_aspm_clkreq_enable(tp, false);
3637
	rtl_ephy_init(tp, e_info_8125a_2);
H
Heiner Kallweit 已提交
3638 3639

	rtl_hw_start_8125_common(tp);
3640
	rtl_hw_aspm_clkreq_enable(tp, true);
H
Heiner Kallweit 已提交
3641 3642
}

3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662
static void rtl_hw_start_8125b(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8125b[] = {
		{ 0x0b, 0xffff, 0xa908 },
		{ 0x1e, 0xffff, 0x20eb },
		{ 0x4b, 0xffff, 0xa908 },
		{ 0x5e, 0xffff, 0x20eb },
		{ 0x22, 0x0030, 0x0020 },
		{ 0x62, 0x0030, 0x0020 },
	};

	rtl_set_def_aspm_entry_latency(tp);
	rtl_hw_aspm_clkreq_enable(tp, false);

	rtl_ephy_init(tp, e_info_8125b);
	rtl_hw_start_8125_common(tp);

	rtl_hw_aspm_clkreq_enable(tp, true);
}

3663 3664 3665 3666 3667 3668 3669
static void rtl_hw_config(struct rtl8169_private *tp)
{
	static const rtl_generic_fct hw_configs[] = {
		[RTL_GIGA_MAC_VER_07] = rtl_hw_start_8102e_1,
		[RTL_GIGA_MAC_VER_08] = rtl_hw_start_8102e_3,
		[RTL_GIGA_MAC_VER_09] = rtl_hw_start_8102e_2,
		[RTL_GIGA_MAC_VER_10] = NULL,
3670 3671
		[RTL_GIGA_MAC_VER_11] = rtl_hw_start_8168b,
		[RTL_GIGA_MAC_VER_12] = rtl_hw_start_8168b,
3672
		[RTL_GIGA_MAC_VER_13] = NULL,
3673
		[RTL_GIGA_MAC_VER_14] = rtl_hw_start_8401,
3674
		[RTL_GIGA_MAC_VER_16] = NULL,
3675
		[RTL_GIGA_MAC_VER_17] = rtl_hw_start_8168b,
3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688
		[RTL_GIGA_MAC_VER_18] = rtl_hw_start_8168cp_1,
		[RTL_GIGA_MAC_VER_19] = rtl_hw_start_8168c_1,
		[RTL_GIGA_MAC_VER_20] = rtl_hw_start_8168c_2,
		[RTL_GIGA_MAC_VER_21] = rtl_hw_start_8168c_3,
		[RTL_GIGA_MAC_VER_22] = rtl_hw_start_8168c_4,
		[RTL_GIGA_MAC_VER_23] = rtl_hw_start_8168cp_2,
		[RTL_GIGA_MAC_VER_24] = rtl_hw_start_8168cp_3,
		[RTL_GIGA_MAC_VER_25] = rtl_hw_start_8168d,
		[RTL_GIGA_MAC_VER_26] = rtl_hw_start_8168d,
		[RTL_GIGA_MAC_VER_27] = rtl_hw_start_8168d,
		[RTL_GIGA_MAC_VER_28] = rtl_hw_start_8168d_4,
		[RTL_GIGA_MAC_VER_29] = rtl_hw_start_8105e_1,
		[RTL_GIGA_MAC_VER_30] = rtl_hw_start_8105e_2,
3689
		[RTL_GIGA_MAC_VER_31] = rtl_hw_start_8168d,
3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709
		[RTL_GIGA_MAC_VER_32] = rtl_hw_start_8168e_1,
		[RTL_GIGA_MAC_VER_33] = rtl_hw_start_8168e_1,
		[RTL_GIGA_MAC_VER_34] = rtl_hw_start_8168e_2,
		[RTL_GIGA_MAC_VER_35] = rtl_hw_start_8168f_1,
		[RTL_GIGA_MAC_VER_36] = rtl_hw_start_8168f_1,
		[RTL_GIGA_MAC_VER_37] = rtl_hw_start_8402,
		[RTL_GIGA_MAC_VER_38] = rtl_hw_start_8411,
		[RTL_GIGA_MAC_VER_39] = rtl_hw_start_8106,
		[RTL_GIGA_MAC_VER_40] = rtl_hw_start_8168g_1,
		[RTL_GIGA_MAC_VER_41] = rtl_hw_start_8168g_1,
		[RTL_GIGA_MAC_VER_42] = rtl_hw_start_8168g_2,
		[RTL_GIGA_MAC_VER_43] = rtl_hw_start_8168g_2,
		[RTL_GIGA_MAC_VER_44] = rtl_hw_start_8411_2,
		[RTL_GIGA_MAC_VER_45] = rtl_hw_start_8168h_1,
		[RTL_GIGA_MAC_VER_46] = rtl_hw_start_8168h_1,
		[RTL_GIGA_MAC_VER_47] = rtl_hw_start_8168h_1,
		[RTL_GIGA_MAC_VER_48] = rtl_hw_start_8168h_1,
		[RTL_GIGA_MAC_VER_49] = rtl_hw_start_8168ep_1,
		[RTL_GIGA_MAC_VER_50] = rtl_hw_start_8168ep_2,
		[RTL_GIGA_MAC_VER_51] = rtl_hw_start_8168ep_3,
H
Heiner Kallweit 已提交
3710
		[RTL_GIGA_MAC_VER_52] = rtl_hw_start_8117,
3711 3712
		[RTL_GIGA_MAC_VER_60] = rtl_hw_start_8125a_1,
		[RTL_GIGA_MAC_VER_61] = rtl_hw_start_8125a_2,
3713
		[RTL_GIGA_MAC_VER_63] = rtl_hw_start_8125b,
3714 3715 3716 3717 3718 3719
	};

	if (hw_configs[tp->mac_version])
		hw_configs[tp->mac_version](tp);
}

H
Heiner Kallweit 已提交
3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730
static void rtl_hw_start_8125(struct rtl8169_private *tp)
{
	int i;

	/* disable interrupt coalescing */
	for (i = 0xa00; i < 0xb00; i += 4)
		RTL_W32(tp, i, 0);

	rtl_hw_config(tp);
}

3731
static void rtl_hw_start_8168(struct rtl8169_private *tp)
3732
{
3733 3734 3735 3736
	if (rtl_is_8168evl_up(tp))
		RTL_W8(tp, MaxTxPacketSize, EarlySize);
	else
		RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
H
hayeswang 已提交
3737

3738
	rtl_hw_config(tp);
3739 3740 3741

	/* disable interrupt coalescing */
	RTL_W16(tp, IntrMitigate, 0x0000);
L
Linus Torvalds 已提交
3742 3743
}

3744 3745 3746 3747 3748 3749 3750
static void rtl_hw_start_8169(struct rtl8169_private *tp)
{
	RTL_W8(tp, EarlyTxThres, NoEarlyTx);

	tp->cp_cmd |= PCIMulRW;

	if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
H
Heiner Kallweit 已提交
3751 3752
	    tp->mac_version == RTL_GIGA_MAC_VER_03)
		tp->cp_cmd |= EnAnaPLL;
3753 3754 3755

	RTL_W16(tp, CPlusCmd, tp->cp_cmd);

3756
	rtl8169_set_magic_reg(tp);
3757

3758 3759
	/* disable interrupt coalescing */
	RTL_W16(tp, IntrMitigate, 0x0000);
3760 3761 3762 3763 3764 3765 3766 3767 3768 3769
}

static void rtl_hw_start(struct  rtl8169_private *tp)
{
	rtl_unlock_config_regs(tp);

	RTL_W16(tp, CPlusCmd, tp->cp_cmd);

	if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
		rtl_hw_start_8169(tp);
H
Heiner Kallweit 已提交
3770 3771
	else if (rtl_is_8125(tp))
		rtl_hw_start_8125(tp);
3772 3773 3774 3775 3776 3777 3778
	else
		rtl_hw_start_8168(tp);

	rtl_set_rx_max_size(tp);
	rtl_set_rx_tx_desc_registers(tp);
	rtl_lock_config_regs(tp);

3779
	rtl_jumbo_config(tp);
3780

3781
	/* Initially a 10 us delay. Turned it into a PCI commit. - FR */
3782 3783
	rtl_pci_commit(tp);

3784 3785 3786
	RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
	rtl_init_rxcfg(tp);
	rtl_set_tx_config_registers(tp);
3787
	rtl_set_rx_config_features(tp, tp->dev->features);
3788 3789 3790 3791
	rtl_set_rx_mode(tp->dev);
	rtl_irq_enable(tp);
}

L
Linus Torvalds 已提交
3792 3793
static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
{
F
Francois Romieu 已提交
3794 3795
	struct rtl8169_private *tp = netdev_priv(dev);

L
Linus Torvalds 已提交
3796
	dev->mtu = new_mtu;
3797
	netdev_update_features(dev);
3798
	rtl_jumbo_config(tp);
3799

3800 3801 3802 3803 3804 3805 3806 3807 3808
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_61:
	case RTL_GIGA_MAC_VER_63:
		rtl8125_set_eee_txidle_timer(tp);
		break;
	default:
		break;
	}

S
Stanislaw Gruszka 已提交
3809
	return 0;
L
Linus Torvalds 已提交
3810 3811
}

3812
static void rtl8169_mark_to_asic(struct RxDesc *desc)
L
Linus Torvalds 已提交
3813 3814 3815
{
	u32 eor = le32_to_cpu(desc->opts1) & RingEnd;

3816
	desc->opts2 = 0;
3817 3818
	/* Force memory writes to complete before releasing descriptor */
	dma_wmb();
3819
	WRITE_ONCE(desc->opts1, cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE));
L
Linus Torvalds 已提交
3820 3821
}

3822 3823
static struct page *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
					  struct RxDesc *desc)
L
Linus Torvalds 已提交
3824
{
H
Heiner Kallweit 已提交
3825
	struct device *d = tp_to_dev(tp);
3826
	int node = dev_to_node(d);
3827 3828
	dma_addr_t mapping;
	struct page *data;
L
Linus Torvalds 已提交
3829

3830
	data = alloc_pages_node(node, GFP_KERNEL, get_order(R8169_RX_BUF_SIZE));
E
Eric Dumazet 已提交
3831 3832
	if (!data)
		return NULL;
3833

3834
	mapping = dma_map_page(d, data, 0, R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
3835
	if (unlikely(dma_mapping_error(d, mapping))) {
3836
		netdev_err(tp->dev, "Failed to map RX DMA!\n");
3837 3838
		__free_pages(data, get_order(R8169_RX_BUF_SIZE));
		return NULL;
3839
	}
L
Linus Torvalds 已提交
3840

3841 3842
	desc->addr = cpu_to_le64(mapping);
	rtl8169_mark_to_asic(desc);
3843

3844
	return data;
L
Linus Torvalds 已提交
3845 3846 3847 3848
}

static void rtl8169_rx_clear(struct rtl8169_private *tp)
{
3849
	int i;
L
Linus Torvalds 已提交
3850

3851 3852 3853 3854 3855 3856
	for (i = 0; i < NUM_RX_DESC && tp->Rx_databuff[i]; i++) {
		dma_unmap_page(tp_to_dev(tp),
			       le64_to_cpu(tp->RxDescArray[i].addr),
			       R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
		__free_pages(tp->Rx_databuff[i], get_order(R8169_RX_BUF_SIZE));
		tp->Rx_databuff[i] = NULL;
3857 3858
		tp->RxDescArray[i].addr = 0;
		tp->RxDescArray[i].opts1 = 0;
L
Linus Torvalds 已提交
3859 3860 3861
	}
}

S
Stanislaw Gruszka 已提交
3862 3863
static int rtl8169_rx_fill(struct rtl8169_private *tp)
{
3864
	int i;
L
Linus Torvalds 已提交
3865

S
Stanislaw Gruszka 已提交
3866
	for (i = 0; i < NUM_RX_DESC; i++) {
3867
		struct page *data;
3868

S
Stanislaw Gruszka 已提交
3869
		data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
E
Eric Dumazet 已提交
3870
		if (!data) {
H
Heiner Kallweit 已提交
3871 3872
			rtl8169_rx_clear(tp);
			return -ENOMEM;
E
Eric Dumazet 已提交
3873 3874
		}
		tp->Rx_databuff[i] = data;
L
Linus Torvalds 已提交
3875 3876
	}

3877 3878
	/* mark as last descriptor in the ring */
	tp->RxDescArray[NUM_RX_DESC - 1].opts1 |= cpu_to_le32(RingEnd);
S
Stanislaw Gruszka 已提交
3879

H
Heiner Kallweit 已提交
3880
	return 0;
L
Linus Torvalds 已提交
3881 3882
}

3883
static int rtl8169_init_ring(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
3884 3885 3886
{
	rtl8169_init_ring_indexes(tp);

3887 3888
	memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
	memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
L
Linus Torvalds 已提交
3889

S
Stanislaw Gruszka 已提交
3890
	return rtl8169_rx_fill(tp);
L
Linus Torvalds 已提交
3891 3892
}

3893
static void rtl8169_unmap_tx_skb(struct rtl8169_private *tp, unsigned int entry)
L
Linus Torvalds 已提交
3894
{
3895 3896
	struct ring_info *tx_skb = tp->tx_skb + entry;
	struct TxDesc *desc = tp->TxDescArray + entry;
L
Linus Torvalds 已提交
3897

3898 3899
	dma_unmap_single(tp_to_dev(tp), le64_to_cpu(desc->addr), tx_skb->len,
			 DMA_TO_DEVICE);
3900 3901
	memset(desc, 0, sizeof(*desc));
	memset(tx_skb, 0, sizeof(*tx_skb));
L
Linus Torvalds 已提交
3902 3903
}

3904 3905
static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
				   unsigned int n)
L
Linus Torvalds 已提交
3906 3907 3908
{
	unsigned int i;

3909 3910
	for (i = 0; i < n; i++) {
		unsigned int entry = (start + i) % NUM_TX_DESC;
L
Linus Torvalds 已提交
3911 3912 3913 3914 3915 3916
		struct ring_info *tx_skb = tp->tx_skb + entry;
		unsigned int len = tx_skb->len;

		if (len) {
			struct sk_buff *skb = tx_skb->skb;

3917
			rtl8169_unmap_tx_skb(tp, entry);
3918
			if (skb)
3919
				dev_consume_skb_any(skb);
L
Linus Torvalds 已提交
3920 3921
		}
	}
3922 3923 3924 3925 3926
}

static void rtl8169_tx_clear(struct rtl8169_private *tp)
{
	rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
3927
	netdev_reset_queue(tp->dev);
L
Linus Torvalds 已提交
3928 3929
}

3930
static void rtl8169_cleanup(struct rtl8169_private *tp, bool going_down)
3931
{
3932 3933
	napi_disable(&tp->napi);

3934
	/* Give a racing hard_start_xmit a few cycles to complete. */
3935
	synchronize_net();
3936 3937 3938 3939 3940 3941

	/* Disable interrupts */
	rtl8169_irq_mask_and_ack(tp);

	rtl_rx_close(tp);

H
Heiner Kallweit 已提交
3942 3943 3944
	if (going_down && tp->dev->wol_enabled)
		goto no_reset;

3945 3946 3947 3948 3949 3950 3951 3952 3953 3954
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl_loop_wait_low(tp, &rtl_npq_cond, 20, 2000);
		break;
	case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
		RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
		rtl_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
		break;
3955
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_63:
3956 3957 3958 3959 3960 3961 3962 3963 3964 3965
		rtl_enable_rxdvgate(tp);
		fsleep(2000);
		break;
	default:
		RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
		fsleep(100);
		break;
	}

	rtl_hw_reset(tp);
H
Heiner Kallweit 已提交
3966
no_reset:
3967 3968 3969 3970
	rtl8169_tx_clear(tp);
	rtl8169_init_ring_indexes(tp);
}

3971
static void rtl_reset_work(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
3972
{
3973
	int i;
L
Linus Torvalds 已提交
3974

3975
	netif_stop_queue(tp->dev);
L
Linus Torvalds 已提交
3976

3977
	rtl8169_cleanup(tp, false);
3978

3979
	for (i = 0; i < NUM_RX_DESC; i++)
3980
		rtl8169_mark_to_asic(tp->RxDescArray + i);
3981

3982
	napi_enable(&tp->napi);
3983
	rtl_hw_start(tp);
L
Linus Torvalds 已提交
3984 3985
}

3986
static void rtl8169_tx_timeout(struct net_device *dev, unsigned int txqueue)
L
Linus Torvalds 已提交
3987
{
3988 3989 3990
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
L
Linus Torvalds 已提交
3991 3992
}

3993 3994
static int rtl8169_tx_map(struct rtl8169_private *tp, const u32 *opts, u32 len,
			  void *addr, unsigned int entry, bool desc_own)
3995
{
3996 3997 3998 3999 4000 4001 4002 4003 4004 4005
	struct TxDesc *txd = tp->TxDescArray + entry;
	struct device *d = tp_to_dev(tp);
	dma_addr_t mapping;
	u32 opts1;
	int ret;

	mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
	ret = dma_mapping_error(d, mapping);
	if (unlikely(ret)) {
		if (net_ratelimit())
4006
			netdev_err(tp->dev, "Failed to map TX data!\n");
4007 4008 4009 4010 4011
		return ret;
	}

	txd->addr = cpu_to_le64(mapping);
	txd->opts2 = cpu_to_le32(opts[1]);
4012

4013
	opts1 = opts[0] | len;
4014
	if (entry == NUM_TX_DESC - 1)
4015 4016 4017 4018
		opts1 |= RingEnd;
	if (desc_own)
		opts1 |= DescOwn;
	txd->opts1 = cpu_to_le32(opts1);
4019

4020 4021 4022
	tp->tx_skb[entry].len = len;

	return 0;
4023 4024
}

L
Linus Torvalds 已提交
4025
static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
4026
			      const u32 *opts, unsigned int entry)
L
Linus Torvalds 已提交
4027 4028
{
	struct skb_shared_info *info = skb_shinfo(skb);
4029
	unsigned int cur_frag;
L
Linus Torvalds 已提交
4030 4031

	for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
E
Eric Dumazet 已提交
4032
		const skb_frag_t *frag = info->frags + cur_frag;
4033 4034
		void *addr = skb_frag_address(frag);
		u32 len = skb_frag_size(frag);
L
Linus Torvalds 已提交
4035 4036 4037

		entry = (entry + 1) % NUM_TX_DESC;

4038
		if (unlikely(rtl8169_tx_map(tp, opts, len, addr, entry, true)))
4039
			goto err_out;
L
Linus Torvalds 已提交
4040 4041
	}

4042
	return 0;
4043 4044 4045 4046

err_out:
	rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
	return -EIO;
L
Linus Torvalds 已提交
4047 4048
}

4049
static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp)
4050
{
4051 4052 4053 4054 4055 4056 4057 4058 4059
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_34:
	case RTL_GIGA_MAC_VER_60:
	case RTL_GIGA_MAC_VER_61:
	case RTL_GIGA_MAC_VER_63:
		return true;
	default:
		return false;
	}
4060 4061
}

4062
static void rtl8169_tso_csum_v1(struct sk_buff *skb, u32 *opts)
L
Linus Torvalds 已提交
4063
{
4064 4065
	u32 mss = skb_shinfo(skb)->gso_size;

F
Francois Romieu 已提交
4066 4067
	if (mss) {
		opts[0] |= TD_LSO;
4068
		opts[0] |= mss << TD0_MSS_SHIFT;
H
hayeswang 已提交
4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
		const struct iphdr *ip = ip_hdr(skb);

		if (ip->protocol == IPPROTO_TCP)
			opts[0] |= TD0_IP_CS | TD0_TCP_CS;
		else if (ip->protocol == IPPROTO_UDP)
			opts[0] |= TD0_IP_CS | TD0_UDP_CS;
		else
			WARN_ON_ONCE(1);
	}
}

static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
				struct sk_buff *skb, u32 *opts)
{
H
hayeswang 已提交
4084
	u32 transport_offset = (u32)skb_transport_offset(skb);
4085 4086
	struct skb_shared_info *shinfo = skb_shinfo(skb);
	u32 mss = shinfo->gso_size;
H
hayeswang 已提交
4087 4088

	if (mss) {
4089
		if (shinfo->gso_type & SKB_GSO_TCPV4) {
H
hayeswang 已提交
4090
			opts[0] |= TD1_GTSENV4;
4091
		} else if (shinfo->gso_type & SKB_GSO_TCPV6) {
4092
			if (skb_cow_head(skb, 0))
H
hayeswang 已提交
4093 4094
				return false;

4095
			tcp_v6_gso_csum_prep(skb);
H
hayeswang 已提交
4096
			opts[0] |= TD1_GTSENV6;
4097
		} else {
H
hayeswang 已提交
4098 4099 4100
			WARN_ON_ONCE(1);
		}

H
hayeswang 已提交
4101
		opts[0] |= transport_offset << GTTCPHO_SHIFT;
4102
		opts[1] |= mss << TD1_MSS_SHIFT;
F
Francois Romieu 已提交
4103
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
H
hayeswang 已提交
4104
		u8 ip_protocol;
L
Linus Torvalds 已提交
4105

4106
		switch (vlan_get_protocol(skb)) {
H
hayeswang 已提交
4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125
		case htons(ETH_P_IP):
			opts[1] |= TD1_IPv4_CS;
			ip_protocol = ip_hdr(skb)->protocol;
			break;

		case htons(ETH_P_IPV6):
			opts[1] |= TD1_IPv6_CS;
			ip_protocol = ipv6_hdr(skb)->nexthdr;
			break;

		default:
			ip_protocol = IPPROTO_RAW;
			break;
		}

		if (ip_protocol == IPPROTO_TCP)
			opts[1] |= TD1_TCP_CS;
		else if (ip_protocol == IPPROTO_UDP)
			opts[1] |= TD1_UDP_CS;
F
Francois Romieu 已提交
4126 4127
		else
			WARN_ON_ONCE(1);
H
hayeswang 已提交
4128 4129

		opts[1] |= transport_offset << TCPHO_SHIFT;
4130
	} else {
4131
		if (unlikely(skb->len < ETH_ZLEN && rtl_test_hw_pad_bug(tp)))
4132 4133
			/* eth_skb_pad would free the skb on error */
			return !__skb_put_padto(skb, ETH_ZLEN, false);
L
Linus Torvalds 已提交
4134
	}
H
hayeswang 已提交
4135

4136
	return true;
L
Linus Torvalds 已提交
4137 4138
}

4139
static bool rtl_tx_slots_avail(struct rtl8169_private *tp)
4140
{
4141 4142
	unsigned int slots_avail = READ_ONCE(tp->dirty_tx) + NUM_TX_DESC
					- READ_ONCE(tp->cur_tx);
4143 4144

	/* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
4145
	return slots_avail > MAX_SKB_FRAGS;
4146 4147
}

4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159
/* Versions RTL8102e and from RTL8168c onwards support csum_v2 */
static bool rtl_chip_supports_csum_v2(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
	case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
		return false;
	default:
		return true;
	}
}

H
Heiner Kallweit 已提交
4160 4161 4162 4163 4164 4165 4166 4167
static void rtl8169_doorbell(struct rtl8169_private *tp)
{
	if (rtl_is_8125(tp))
		RTL_W16(tp, TxPoll_8125, BIT(0));
	else
		RTL_W8(tp, TxPoll, NPQ);
}

4168 4169
static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
				      struct net_device *dev)
L
Linus Torvalds 已提交
4170
{
4171
	unsigned int frags = skb_shinfo(skb)->nr_frags;
L
Linus Torvalds 已提交
4172
	struct rtl8169_private *tp = netdev_priv(dev);
4173
	unsigned int entry = tp->cur_tx % NUM_TX_DESC;
4174 4175 4176 4177
	struct TxDesc *txd_first, *txd_last;
	bool stop_queue, door_bell;
	u32 opts[2];

4178
	if (unlikely(!rtl_tx_slots_avail(tp))) {
4179 4180
		if (net_ratelimit())
			netdev_err(dev, "BUG! Tx Ring full when queue awake!\n");
4181
		goto err_stop_0;
L
Linus Torvalds 已提交
4182 4183
	}

4184
	opts[1] = rtl8169_tx_vlan_tag(skb);
4185
	opts[0] = 0;
4186

4187
	if (!rtl_chip_supports_csum_v2(tp))
4188
		rtl8169_tso_csum_v1(skb, opts);
4189
	else if (!rtl8169_tso_csum_v2(tp, skb, opts))
4190 4191
		goto err_dma_0;

4192 4193 4194
	if (unlikely(rtl8169_tx_map(tp, opts, skb_headlen(skb), skb->data,
				    entry, false)))
		goto err_dma_0;
L
Linus Torvalds 已提交
4195

4196 4197
	txd_first = tp->TxDescArray + entry;

4198 4199
	if (frags) {
		if (rtl8169_xmit_frags(tp, skb, opts, entry))
4200
			goto err_dma_1;
4201
		entry = (entry + frags) % NUM_TX_DESC;
L
Linus Torvalds 已提交
4202 4203
	}

4204 4205 4206
	txd_last = tp->TxDescArray + entry;
	txd_last->opts1 |= cpu_to_le32(LastFrag);
	tp->tx_skb[entry].skb = skb;
F
Francois Romieu 已提交
4207

4208 4209
	skb_tx_timestamp(skb);

4210 4211
	/* Force memory writes to complete before releasing descriptor */
	dma_wmb();
L
Linus Torvalds 已提交
4212

H
Heiner Kallweit 已提交
4213 4214
	door_bell = __netdev_sent_queue(dev, skb->len, netdev_xmit_more());

4215
	txd_first->opts1 |= cpu_to_le32(DescOwn | FirstFrag);
L
Linus Torvalds 已提交
4216

4217 4218
	/* rtl_tx needs to see descriptor changes before updated tp->cur_tx */
	smp_wmb();
L
Linus Torvalds 已提交
4219

4220
	WRITE_ONCE(tp->cur_tx, tp->cur_tx + frags + 1);
4221

4222
	stop_queue = !rtl_tx_slots_avail(tp);
H
Heiner Kallweit 已提交
4223
	if (unlikely(stop_queue)) {
4224 4225 4226 4227 4228
		/* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
		 * not miss a ring update when it notices a stopped queue.
		 */
		smp_wmb();
		netif_stop_queue(dev);
4229 4230 4231 4232 4233 4234 4235
		/* Sync with rtl_tx:
		 * - publish queue status and cur_tx ring index (write barrier)
		 * - refresh dirty_tx ring index (read barrier).
		 * May the current thread have a pessimistic view of the ring
		 * status and forget to wake up queue, a racing rtl_tx thread
		 * can't.
		 */
4236
		smp_mb__after_atomic();
4237
		if (rtl_tx_slots_avail(tp))
4238
			netif_start_queue(dev);
4239
		door_bell = true;
L
Linus Torvalds 已提交
4240 4241
	}

4242 4243 4244
	if (door_bell)
		rtl8169_doorbell(tp);

4245
	return NETDEV_TX_OK;
L
Linus Torvalds 已提交
4246

4247
err_dma_1:
4248
	rtl8169_unmap_tx_skb(tp, entry);
4249
err_dma_0:
4250
	dev_kfree_skb_any(skb);
4251 4252 4253 4254
	dev->stats.tx_dropped++;
	return NETDEV_TX_OK;

err_stop_0:
L
Linus Torvalds 已提交
4255
	netif_stop_queue(dev);
4256
	dev->stats.tx_dropped++;
4257
	return NETDEV_TX_BUSY;
L
Linus Torvalds 已提交
4258 4259
}

4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290
static unsigned int rtl_last_frag_len(struct sk_buff *skb)
{
	struct skb_shared_info *info = skb_shinfo(skb);
	unsigned int nr_frags = info->nr_frags;

	if (!nr_frags)
		return UINT_MAX;

	return skb_frag_size(info->frags + nr_frags - 1);
}

/* Workaround for hw issues with TSO on RTL8168evl */
static netdev_features_t rtl8168evl_fix_tso(struct sk_buff *skb,
					    netdev_features_t features)
{
	/* IPv4 header has options field */
	if (vlan_get_protocol(skb) == htons(ETH_P_IP) &&
	    ip_hdrlen(skb) > sizeof(struct iphdr))
		features &= ~NETIF_F_ALL_TSO;

	/* IPv4 TCP header has options field */
	else if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV4 &&
		 tcp_hdrlen(skb) > sizeof(struct tcphdr))
		features &= ~NETIF_F_ALL_TSO;

	else if (rtl_last_frag_len(skb) <= 6)
		features &= ~NETIF_F_ALL_TSO;

	return features;
}

4291 4292 4293 4294 4295 4296 4297 4298
static netdev_features_t rtl8169_features_check(struct sk_buff *skb,
						struct net_device *dev,
						netdev_features_t features)
{
	int transport_offset = skb_transport_offset(skb);
	struct rtl8169_private *tp = netdev_priv(dev);

	if (skb_is_gso(skb)) {
4299 4300 4301
		if (tp->mac_version == RTL_GIGA_MAC_VER_34)
			features = rtl8168evl_fix_tso(skb, features);

4302 4303 4304 4305
		if (transport_offset > GTTCPHO_MAX &&
		    rtl_chip_supports_csum_v2(tp))
			features &= ~NETIF_F_ALL_TSO;
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
4306 4307 4308
		/* work around hw bug on some chip versions */
		if (skb->len < ETH_ZLEN)
			features &= ~NETIF_F_CSUM_MASK;
4309 4310 4311 4312 4313 4314 4315 4316 4317

		if (transport_offset > TCPHO_MAX &&
		    rtl_chip_supports_csum_v2(tp))
			features &= ~NETIF_F_CSUM_MASK;
	}

	return vlan_features_check(skb, features);
}

L
Linus Torvalds 已提交
4318 4319 4320 4321
static void rtl8169_pcierr_interrupt(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;
4322 4323
	int pci_status_errs;
	u16 pci_cmd;
L
Linus Torvalds 已提交
4324 4325 4326

	pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);

4327 4328
	pci_status_errs = pci_status_get_and_clear_errors(pdev);

4329 4330 4331
	if (net_ratelimit())
		netdev_err(dev, "PCI error (cmd = 0x%04x, status_errs = 0x%04x)\n",
			   pci_cmd, pci_status_errs);
L
Linus Torvalds 已提交
4332 4333 4334
	/*
	 * The recovery sequence below admits a very elaborated explanation:
	 * - it seems to work;
4335 4336
	 * - I did not see what else could be done;
	 * - it makes iop3xx happy.
L
Linus Torvalds 已提交
4337 4338 4339
	 *
	 * Feel free to adjust to your needs.
	 */
4340
	if (pdev->broken_parity_status)
4341 4342 4343 4344 4345
		pci_cmd &= ~PCI_COMMAND_PARITY;
	else
		pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;

	pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
L
Linus Torvalds 已提交
4346

4347
	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
L
Linus Torvalds 已提交
4348 4349
}

4350 4351
static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp,
		   int budget)
L
Linus Torvalds 已提交
4352
{
H
Heiner Kallweit 已提交
4353
	unsigned int dirty_tx, bytes_compl = 0, pkts_compl = 0;
4354
	struct sk_buff *skb;
L
Linus Torvalds 已提交
4355 4356 4357

	dirty_tx = tp->dirty_tx;

H
Heiner Kallweit 已提交
4358
	while (READ_ONCE(tp->cur_tx) != dirty_tx) {
L
Linus Torvalds 已提交
4359 4360 4361 4362 4363 4364 4365
		unsigned int entry = dirty_tx % NUM_TX_DESC;
		u32 status;

		status = le32_to_cpu(tp->TxDescArray[entry].opts1);
		if (status & DescOwn)
			break;

4366
		skb = tp->tx_skb[entry].skb;
4367 4368
		rtl8169_unmap_tx_skb(tp, entry);

4369
		if (skb) {
4370
			pkts_compl++;
4371 4372
			bytes_compl += skb->len;
			napi_consume_skb(skb, budget);
L
Linus Torvalds 已提交
4373 4374 4375 4376 4377
		}
		dirty_tx++;
	}

	if (tp->dirty_tx != dirty_tx) {
4378
		netdev_completed_queue(dev, pkts_compl, bytes_compl);
4379
		dev_sw_netstats_tx_add(dev, pkts_compl, bytes_compl);
4380

4381 4382 4383 4384 4385 4386 4387
		/* Sync with rtl8169_start_xmit:
		 * - publish dirty_tx ring index (write barrier)
		 * - refresh cur_tx ring index and queue status (read barrier)
		 * May the current thread miss the stopped queue condition,
		 * a racing xmit thread can only have a right view of the
		 * ring status.
		 */
H
Heiner Kallweit 已提交
4388
		smp_store_mb(tp->dirty_tx, dirty_tx);
4389
		if (netif_queue_stopped(dev) && rtl_tx_slots_avail(tp))
L
Linus Torvalds 已提交
4390
			netif_wake_queue(dev);
4391 4392 4393 4394 4395
		/*
		 * 8168 hack: TxPoll requests are lost when the Tx packets are
		 * too close. Let's kick an extra TxPoll request when a burst
		 * of start_xmit activity is detected (if it is not detected,
		 * it is slow enough). -- FR
4396 4397
		 * If skb is NULL then we come here again once a tx irq is
		 * triggered after the last fragment is marked transmitted.
4398
		 */
4399
		if (tp->cur_tx != dirty_tx && skb)
H
Heiner Kallweit 已提交
4400
			rtl8169_doorbell(tp);
L
Linus Torvalds 已提交
4401 4402 4403
	}
}

4404 4405 4406 4407 4408
static inline int rtl8169_fragmented_frame(u32 status)
{
	return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
}

E
Eric Dumazet 已提交
4409
static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
L
Linus Torvalds 已提交
4410 4411 4412 4413
{
	u32 status = opts1 & RxProtoMask;

	if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
S
Shan Wei 已提交
4414
	    ((status == RxProtoUDP) && !(opts1 & UDPFail)))
L
Linus Torvalds 已提交
4415 4416
		skb->ip_summed = CHECKSUM_UNNECESSARY;
	else
4417
		skb_checksum_none_assert(skb);
L
Linus Torvalds 已提交
4418 4419
}

H
Heiner Kallweit 已提交
4420
static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, int budget)
L
Linus Torvalds 已提交
4421
{
4422
	struct device *d = tp_to_dev(tp);
H
Heiner Kallweit 已提交
4423
	int count;
L
Linus Torvalds 已提交
4424

H
Heiner Kallweit 已提交
4425 4426
	for (count = 0; count < budget; count++, tp->cur_rx++) {
		unsigned int pkt_size, entry = tp->cur_rx % NUM_RX_DESC;
4427
		struct RxDesc *desc = tp->RxDescArray + entry;
4428 4429 4430
		struct sk_buff *skb;
		const void *rx_buf;
		dma_addr_t addr;
L
Linus Torvalds 已提交
4431 4432
		u32 status;

4433
		status = le32_to_cpu(desc->opts1);
L
Linus Torvalds 已提交
4434 4435
		if (status & DescOwn)
			break;
4436 4437 4438 4439 4440 4441 4442

		/* This barrier is needed to keep us from reading
		 * any other fields out of the Rx descriptor until
		 * we know the status of DescOwn
		 */
		dma_rmb();

R
Richard Dawe 已提交
4443
		if (unlikely(status & RxRES)) {
4444 4445 4446
			if (net_ratelimit())
				netdev_warn(dev, "Rx ERROR. status = %08x\n",
					    status);
4447
			dev->stats.rx_errors++;
L
Linus Torvalds 已提交
4448
			if (status & (RxRWT | RxRUNT))
4449
				dev->stats.rx_length_errors++;
L
Linus Torvalds 已提交
4450
			if (status & RxCRC)
4451
				dev->stats.rx_crc_errors++;
4452

4453
			if (!(dev->features & NETIF_F_RXALL))
4454
				goto release_descriptor;
4455 4456 4457
			else if (status & RxRWT || !(status & (RxRUNT | RxCRC)))
				goto release_descriptor;
		}
L
Linus Torvalds 已提交
4458

4459 4460 4461
		pkt_size = status & GENMASK(13, 0);
		if (likely(!(dev->features & NETIF_F_RXFCS)))
			pkt_size -= ETH_FCS_LEN;
H
Heiner Kallweit 已提交
4462

4463 4464 4465 4466 4467 4468 4469 4470
		/* The driver does not support incoming fragmented frames.
		 * They are seen as a symptom of over-mtu sized frames.
		 */
		if (unlikely(rtl8169_fragmented_frame(status))) {
			dev->stats.rx_dropped++;
			dev->stats.rx_length_errors++;
			goto release_descriptor;
		}
4471

4472 4473 4474 4475 4476
		skb = napi_alloc_skb(&tp->napi, pkt_size);
		if (unlikely(!skb)) {
			dev->stats.rx_dropped++;
			goto release_descriptor;
		}
L
Linus Torvalds 已提交
4477

4478 4479
		addr = le64_to_cpu(desc->addr);
		rx_buf = page_address(tp->Rx_databuff[entry]);
4480

4481 4482 4483 4484 4485 4486
		dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
		prefetch(rx_buf);
		skb_copy_to_linear_data(skb, rx_buf, pkt_size);
		skb->tail += pkt_size;
		skb->len = pkt_size;
		dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);
4487

4488 4489 4490 4491 4492 4493 4494 4495 4496 4497
		rtl8169_rx_csum(skb, status);
		skb->protocol = eth_type_trans(skb, dev);

		rtl8169_rx_vlan_tag(desc, skb);

		if (skb->pkt_type == PACKET_MULTICAST)
			dev->stats.multicast++;

		napi_gro_receive(&tp->napi, skb);

4498
		dev_sw_netstats_rx_add(dev, pkt_size);
4499
release_descriptor:
4500
		rtl8169_mark_to_asic(desc);
L
Linus Torvalds 已提交
4501 4502 4503 4504 4505
	}

	return count;
}

F
Francois Romieu 已提交
4506
static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
L
Linus Torvalds 已提交
4507
{
4508
	struct rtl8169_private *tp = dev_instance;
4509
	u32 status = rtl_get_events(tp);
L
Linus Torvalds 已提交
4510

4511
	if ((status & 0xffff) == 0xffff || !(status & tp->irq_mask))
4512
		return IRQ_NONE;
L
Linus Torvalds 已提交
4513

4514 4515 4516 4517
	if (unlikely(status & SYSErr)) {
		rtl8169_pcierr_interrupt(tp->dev);
		goto out;
	}
4518

4519 4520
	if (status & LinkChg)
		phy_mac_interrupt(tp->phydev);
L
Linus Torvalds 已提交
4521

4522 4523 4524
	if (unlikely(status & RxFIFOOver &&
	    tp->mac_version == RTL_GIGA_MAC_VER_11)) {
		netif_stop_queue(tp->dev);
4525
		rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
4526
	}
L
Linus Torvalds 已提交
4527

4528
	rtl_irq_disable(tp);
4529
	napi_schedule(&tp->napi);
4530 4531
out:
	rtl_ack_events(tp, status);
L
Linus Torvalds 已提交
4532

4533
	return IRQ_HANDLED;
L
Linus Torvalds 已提交
4534 4535
}

4536 4537 4538 4539
static void rtl_task(struct work_struct *work)
{
	struct rtl8169_private *tp =
		container_of(work, struct rtl8169_private, wk.work);
4540

4541
	rtnl_lock();
4542

H
Heiner Kallweit 已提交
4543
	if (!netif_running(tp->dev) ||
4544
	    !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
4545 4546
		goto out_unlock;

4547
	if (test_and_clear_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags)) {
H
Heiner Kallweit 已提交
4548
		rtl_reset_work(tp);
4549 4550
		netif_wake_queue(tp->dev);
	}
4551
out_unlock:
4552
	rtnl_unlock();
4553 4554
}

4555
static int rtl8169_poll(struct napi_struct *napi, int budget)
L
Linus Torvalds 已提交
4556
{
4557 4558
	struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
	struct net_device *dev = tp->dev;
4559
	int work_done;
4560

H
Heiner Kallweit 已提交
4561
	work_done = rtl_rx(dev, tp, budget);
4562

4563
	rtl_tx(dev, tp, budget);
L
Linus Torvalds 已提交
4564

4565
	if (work_done < budget && napi_complete_done(napi, work_done))
4566
		rtl_irq_enable(tp);
L
Linus Torvalds 已提交
4567

4568
	return work_done;
L
Linus Torvalds 已提交
4569 4570
}

4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582
static void r8169_phylink_handler(struct net_device *ndev)
{
	struct rtl8169_private *tp = netdev_priv(ndev);

	if (netif_carrier_ok(ndev)) {
		rtl_link_chg_patch(tp);
		pm_request_resume(&tp->pci_dev->dev);
	} else {
		pm_runtime_idle(&tp->pci_dev->dev);
	}

	if (net_ratelimit())
4583
		phy_print_status(tp->phydev);
4584 4585 4586 4587
}

static int r8169_phy_connect(struct rtl8169_private *tp)
{
4588
	struct phy_device *phydev = tp->phydev;
4589 4590 4591
	phy_interface_t phy_mode;
	int ret;

4592
	phy_mode = tp->supports_gmii ? PHY_INTERFACE_MODE_GMII :
4593 4594 4595 4596 4597 4598 4599
		   PHY_INTERFACE_MODE_MII;

	ret = phy_connect_direct(tp->dev, phydev, r8169_phylink_handler,
				 phy_mode);
	if (ret)
		return ret;

4600
	if (!tp->supports_gmii)
4601 4602
		phy_set_max_speed(phydev, SPEED_100);

4603
	phy_support_asym_pause(phydev);
4604 4605 4606 4607 4608 4609

	phy_attached_info(phydev);

	return 0;
}

4610
static void rtl8169_down(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
4611
{
4612 4613
	/* Clear all task flags */
	bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
4614

4615
	phy_stop(tp->phydev);
L
Linus Torvalds 已提交
4616

4617 4618
	rtl8169_update_counters(tp);

4619
	rtl8169_cleanup(tp, true);
L
Linus Torvalds 已提交
4620

F
françois romieu 已提交
4621
	rtl_pll_power_down(tp);
L
Linus Torvalds 已提交
4622 4623
}

H
Heiner Kallweit 已提交
4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634
static void rtl8169_up(struct rtl8169_private *tp)
{
	rtl_pll_power_up(tp);
	rtl8169_init_phy(tp);
	napi_enable(&tp->napi);
	set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
	rtl_reset_work(tp);

	phy_start(tp->phydev);
}

L
Linus Torvalds 已提交
4635 4636 4637 4638 4639
static int rtl8169_close(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;

4640 4641
	pm_runtime_get_sync(&pdev->dev);

4642 4643 4644
	netif_stop_queue(dev);
	rtl8169_down(tp);
	rtl8169_rx_clear(tp);
L
Linus Torvalds 已提交
4645

4646 4647
	cancel_work_sync(&tp->wk.work);

4648
	phy_disconnect(tp->phydev);
4649

4650
	free_irq(pci_irq_vector(pdev, 0), tp);
L
Linus Torvalds 已提交
4651

4652 4653 4654 4655
	dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
			  tp->RxPhyAddr);
	dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
			  tp->TxPhyAddr);
L
Linus Torvalds 已提交
4656 4657 4658
	tp->TxDescArray = NULL;
	tp->RxDescArray = NULL;

4659 4660
	pm_runtime_put_sync(&pdev->dev);

L
Linus Torvalds 已提交
4661 4662 4663
	return 0;
}

4664 4665 4666 4667 4668
#ifdef CONFIG_NET_POLL_CONTROLLER
static void rtl8169_netpoll(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

V
Ville Syrjälä 已提交
4669
	rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), tp);
4670 4671 4672
}
#endif

4673 4674 4675 4676
static int rtl_open(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;
4677
	unsigned long irqflags;
4678 4679 4680 4681 4682
	int retval = -ENOMEM;

	pm_runtime_get_sync(&pdev->dev);

	/*
4683
	 * Rx and Tx descriptors needs 256 bytes alignment.
4684 4685 4686 4687 4688
	 * dma_alloc_coherent provides more.
	 */
	tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
					     &tp->TxPhyAddr, GFP_KERNEL);
	if (!tp->TxDescArray)
4689
		goto out;
4690 4691 4692 4693 4694 4695

	tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
					     &tp->RxPhyAddr, GFP_KERNEL);
	if (!tp->RxDescArray)
		goto err_free_tx_0;

4696
	retval = rtl8169_init_ring(tp);
4697 4698 4699 4700 4701
	if (retval < 0)
		goto err_free_rx_1;

	rtl_request_firmware(tp);

4702
	irqflags = pci_dev_msi_enabled(pdev) ? IRQF_NO_THREAD : IRQF_SHARED;
4703
	retval = request_irq(pci_irq_vector(pdev, 0), rtl8169_interrupt,
4704
			     irqflags, dev->name, tp);
4705 4706 4707
	if (retval < 0)
		goto err_release_fw_2;

4708 4709 4710 4711
	retval = r8169_phy_connect(tp);
	if (retval)
		goto err_free_irq;

H
Heiner Kallweit 已提交
4712
	rtl8169_up(tp);
4713
	rtl8169_init_counter_offsets(tp);
4714 4715
	netif_start_queue(dev);
out:
4716 4717
	pm_runtime_put_sync(&pdev->dev);

4718 4719
	return retval;

4720
err_free_irq:
4721
	free_irq(pci_irq_vector(pdev, 0), tp);
4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735
err_release_fw_2:
	rtl_release_firmware(tp);
	rtl8169_rx_clear(tp);
err_free_rx_1:
	dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
			  tp->RxPhyAddr);
	tp->RxDescArray = NULL;
err_free_tx_0:
	dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
			  tp->TxPhyAddr);
	tp->TxDescArray = NULL;
	goto out;
}

4736
static void
J
Junchang Wang 已提交
4737
rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
L
Linus Torvalds 已提交
4738 4739
{
	struct rtl8169_private *tp = netdev_priv(dev);
4740
	struct pci_dev *pdev = tp->pci_dev;
4741
	struct rtl8169_counters *counters = tp->counters;
L
Linus Torvalds 已提交
4742

4743 4744
	pm_runtime_get_noresume(&pdev->dev);

4745
	netdev_stats_to_stats64(stats, &dev->stats);
4746
	dev_fetch_sw_netstats(stats, dev->tstats);
J
Junchang Wang 已提交
4747

4748
	/*
C
Corentin Musard 已提交
4749
	 * Fetch additional counter values missing in stats collected by driver
4750 4751
	 * from tally counters.
	 */
4752
	if (pm_runtime_active(&pdev->dev))
4753
		rtl8169_update_counters(tp);
4754 4755 4756 4757 4758

	/*
	 * Subtract values fetched during initalization.
	 * See rtl8169_init_counter_offsets for a description why we do that.
	 */
4759
	stats->tx_errors = le64_to_cpu(counters->tx_errors) -
4760
		le64_to_cpu(tp->tc_offset.tx_errors);
4761
	stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
4762
		le32_to_cpu(tp->tc_offset.tx_multi_collision);
4763
	stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
4764
		le16_to_cpu(tp->tc_offset.tx_aborted);
4765 4766
	stats->rx_missed_errors = le16_to_cpu(counters->rx_missed) -
		le16_to_cpu(tp->tc_offset.rx_missed);
4767

4768
	pm_runtime_put_noidle(&pdev->dev);
L
Linus Torvalds 已提交
4769 4770
}

H
Heiner Kallweit 已提交
4771
static void rtl8169_net_suspend(struct rtl8169_private *tp)
4772
{
H
Heiner Kallweit 已提交
4773
	netif_device_detach(tp->dev);
4774 4775 4776

	if (netif_running(tp->dev))
		rtl8169_down(tp);
4777 4778 4779 4780
}

#ifdef CONFIG_PM

H
Heiner Kallweit 已提交
4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792
static int rtl8169_net_resume(struct rtl8169_private *tp)
{
	rtl_rar_set(tp, tp->dev->dev_addr);

	if (tp->TxDescArray)
		rtl8169_up(tp);

	netif_device_attach(tp->dev);

	return 0;
}

4793
static int __maybe_unused rtl8169_suspend(struct device *device)
4794
{
H
Heiner Kallweit 已提交
4795
	struct rtl8169_private *tp = dev_get_drvdata(device);
4796

4797
	rtnl_lock();
H
Heiner Kallweit 已提交
4798
	rtl8169_net_suspend(tp);
H
Heiner Kallweit 已提交
4799 4800
	if (!device_may_wakeup(tp_to_dev(tp)))
		clk_disable_unprepare(tp->clk);
4801
	rtnl_unlock();
4802

4803 4804 4805
	return 0;
}

H
Heiner Kallweit 已提交
4806
static int __maybe_unused rtl8169_resume(struct device *device)
4807
{
H
Heiner Kallweit 已提交
4808
	struct rtl8169_private *tp = dev_get_drvdata(device);
4809

H
Heiner Kallweit 已提交
4810 4811
	if (!device_may_wakeup(tp_to_dev(tp)))
		clk_prepare_enable(tp->clk);
4812

4813 4814 4815
	/* Reportedly at least Asus X453MA truncates packets otherwise */
	if (tp->mac_version == RTL_GIGA_MAC_VER_37)
		rtl_init_rxcfg(tp);
4816

H
Heiner Kallweit 已提交
4817
	return rtl8169_net_resume(tp);
4818 4819 4820 4821
}

static int rtl8169_runtime_suspend(struct device *device)
{
H
Heiner Kallweit 已提交
4822
	struct rtl8169_private *tp = dev_get_drvdata(device);
4823

4824 4825
	if (!tp->TxDescArray) {
		netif_device_detach(tp->dev);
4826
		return 0;
4827
	}
4828

4829
	rtnl_lock();
4830
	__rtl8169_set_wol(tp, WAKE_PHY);
H
Heiner Kallweit 已提交
4831
	rtl8169_net_suspend(tp);
4832
	rtnl_unlock();
4833 4834 4835 4836 4837 4838

	return 0;
}

static int rtl8169_runtime_resume(struct device *device)
{
H
Heiner Kallweit 已提交
4839
	struct rtl8169_private *tp = dev_get_drvdata(device);
4840

4841 4842
	__rtl8169_set_wol(tp, tp->saved_wolopts);

H
Heiner Kallweit 已提交
4843
	return rtl8169_net_resume(tp);
4844 4845
}

4846 4847
static int rtl8169_runtime_idle(struct device *device)
{
H
Heiner Kallweit 已提交
4848
	struct rtl8169_private *tp = dev_get_drvdata(device);
4849

H
Heiner Kallweit 已提交
4850
	if (!netif_running(tp->dev) || !netif_carrier_ok(tp->dev))
4851 4852 4853
		pm_schedule_suspend(device, 10000);

	return -EBUSY;
4854 4855
}

4856
static const struct dev_pm_ops rtl8169_pm_ops = {
4857 4858 4859
	SET_SYSTEM_SLEEP_PM_OPS(rtl8169_suspend, rtl8169_resume)
	SET_RUNTIME_PM_OPS(rtl8169_runtime_suspend, rtl8169_runtime_resume,
			   rtl8169_runtime_idle)
4860 4861
};

4862
#endif /* CONFIG_PM */
4863

4864 4865 4866 4867 4868 4869 4870 4871 4872
static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
{
	/* WoL fails with 8168b when the receiver is disabled. */
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
		pci_clear_master(tp->pci_dev);

4873
		RTL_W8(tp, ChipCmd, CmdRxEnb);
4874
		rtl_pci_commit(tp);
4875 4876 4877 4878 4879 4880
		break;
	default:
		break;
	}
}

F
Francois Romieu 已提交
4881 4882
static void rtl_shutdown(struct pci_dev *pdev)
{
H
Heiner Kallweit 已提交
4883
	struct rtl8169_private *tp = pci_get_drvdata(pdev);
4884

4885
	rtnl_lock();
H
Heiner Kallweit 已提交
4886
	rtl8169_net_suspend(tp);
4887
	rtnl_unlock();
F
Francois Romieu 已提交
4888

F
Francois Romieu 已提交
4889
	/* Restore original MAC address */
H
Heiner Kallweit 已提交
4890
	rtl_rar_set(tp, tp->dev->perm_addr);
4891

4892
	if (system_state == SYSTEM_POWER_OFF) {
4893
		if (tp->saved_wolopts) {
4894 4895
			rtl_wol_suspend_quirk(tp);
			rtl_wol_shutdown_quirk(tp);
4896 4897
		}

4898 4899 4900 4901
		pci_wake_from_d3(pdev, true);
		pci_set_power_state(pdev, PCI_D3hot);
	}
}
4902

B
Bill Pemberton 已提交
4903
static void rtl_remove_one(struct pci_dev *pdev)
4904
{
H
Heiner Kallweit 已提交
4905
	struct rtl8169_private *tp = pci_get_drvdata(pdev);
4906

H
Heiner Kallweit 已提交
4907 4908
	if (pci_dev_run_wake(pdev))
		pm_runtime_get_noresume(&pdev->dev);
4909

H
Heiner Kallweit 已提交
4910
	unregister_netdev(tp->dev);
4911

H
Heiner Kallweit 已提交
4912 4913
	if (r8168_check_dash(tp))
		rtl8168_driver_stop(tp);
4914

H
Heiner Kallweit 已提交
4915
	rtl_release_firmware(tp);
4916 4917

	/* restore original MAC address */
H
Heiner Kallweit 已提交
4918
	rtl_rar_set(tp, tp->dev->perm_addr);
4919 4920
}

4921
static const struct net_device_ops rtl_netdev_ops = {
4922
	.ndo_open		= rtl_open,
4923 4924 4925
	.ndo_stop		= rtl8169_close,
	.ndo_get_stats64	= rtl8169_get_stats64,
	.ndo_start_xmit		= rtl8169_start_xmit,
4926
	.ndo_features_check	= rtl8169_features_check,
4927 4928 4929 4930 4931 4932
	.ndo_tx_timeout		= rtl8169_tx_timeout,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_change_mtu		= rtl8169_change_mtu,
	.ndo_fix_features	= rtl8169_fix_features,
	.ndo_set_features	= rtl8169_set_features,
	.ndo_set_mac_address	= rtl_set_mac_address,
4933
	.ndo_do_ioctl		= phy_do_ioctl_running,
4934 4935 4936 4937 4938 4939 4940
	.ndo_set_rx_mode	= rtl_set_rx_mode,
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= rtl8169_netpoll,
#endif

};

4941 4942
static void rtl_set_irq_mask(struct rtl8169_private *tp)
{
4943
	tp->irq_mask = RxOK | RxErr | TxOK | TxErr | LinkChg;
4944 4945 4946 4947 4948 4949 4950 4951 4952 4953

	if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
		tp->irq_mask |= SYSErr | RxOverflow | RxFIFOOver;
	else if (tp->mac_version == RTL_GIGA_MAC_VER_11)
		/* special workaround needed */
		tp->irq_mask |= RxFIFOOver;
	else
		tp->irq_mask |= RxOverflow;
}

4954
static int rtl_alloc_irq(struct rtl8169_private *tp)
4955
{
4956
	unsigned int flags;
4957

4958 4959
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
4960
		rtl_unlock_config_regs(tp);
4961
		RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
4962
		rtl_lock_config_regs(tp);
4963
		fallthrough;
4964
	case RTL_GIGA_MAC_VER_07 ... RTL_GIGA_MAC_VER_17:
4965
		flags = PCI_IRQ_LEGACY;
4966 4967
		break;
	default:
4968
		flags = PCI_IRQ_ALL_TYPES;
4969
		break;
4970
	}
4971 4972

	return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
4973 4974
}

4975 4976 4977 4978
static void rtl_read_mac_address(struct rtl8169_private *tp,
				 u8 mac_addr[ETH_ALEN])
{
	/* Get MAC address */
4979 4980 4981
	if (rtl_is_8168evl_up(tp) && tp->mac_version != RTL_GIGA_MAC_VER_34) {
		u32 value = rtl_eri_read(tp, 0xe0);

T
Thierry Reding 已提交
4982 4983 4984 4985 4986
		mac_addr[0] = (value >>  0) & 0xff;
		mac_addr[1] = (value >>  8) & 0xff;
		mac_addr[2] = (value >> 16) & 0xff;
		mac_addr[3] = (value >> 24) & 0xff;

4987
		value = rtl_eri_read(tp, 0xe4);
T
Thierry Reding 已提交
4988 4989
		mac_addr[4] = (value >>  0) & 0xff;
		mac_addr[5] = (value >>  8) & 0xff;
H
Heiner Kallweit 已提交
4990 4991
	} else if (rtl_is_8125(tp)) {
		rtl_read_mac_from_reg(tp, mac_addr, MAC0_BKP);
4992 4993 4994
	}
}

H
Hayes Wang 已提交
4995 4996
DECLARE_RTL_COND(rtl_link_list_ready_cond)
{
4997
	return RTL_R8(tp, MCU) & LINK_LIST_RDY;
H
Hayes Wang 已提交
4998 4999
}

5000 5001 5002 5003 5004
static void r8168g_wait_ll_share_fifo_ready(struct rtl8169_private *tp)
{
	rtl_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42);
}

5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026 5027 5028 5029 5030 5031 5032 5033 5034 5035 5036 5037 5038 5039 5040 5041
static int r8169_mdio_read_reg(struct mii_bus *mii_bus, int phyaddr, int phyreg)
{
	struct rtl8169_private *tp = mii_bus->priv;

	if (phyaddr > 0)
		return -ENODEV;

	return rtl_readphy(tp, phyreg);
}

static int r8169_mdio_write_reg(struct mii_bus *mii_bus, int phyaddr,
				int phyreg, u16 val)
{
	struct rtl8169_private *tp = mii_bus->priv;

	if (phyaddr > 0)
		return -ENODEV;

	rtl_writephy(tp, phyreg, val);

	return 0;
}

static int r8169_mdio_register(struct rtl8169_private *tp)
{
	struct pci_dev *pdev = tp->pci_dev;
	struct mii_bus *new_bus;
	int ret;

	new_bus = devm_mdiobus_alloc(&pdev->dev);
	if (!new_bus)
		return -ENOMEM;

	new_bus->name = "r8169";
	new_bus->priv = tp;
	new_bus->parent = &pdev->dev;
	new_bus->irq[0] = PHY_IGNORE_INTERRUPT;
H
Heiner Kallweit 已提交
5042
	snprintf(new_bus->id, MII_BUS_ID_SIZE, "r8169-%x", pci_dev_id(pdev));
5043 5044 5045 5046

	new_bus->read = r8169_mdio_read_reg;
	new_bus->write = r8169_mdio_write_reg;

5047
	ret = devm_mdiobus_register(&pdev->dev, new_bus);
5048 5049 5050
	if (ret)
		return ret;

5051 5052
	tp->phydev = mdiobus_get_phy(new_bus, 0);
	if (!tp->phydev) {
5053
		return -ENODEV;
5054 5055 5056 5057
	} else if (!tp->phydev->drv) {
		/* Most chip versions fail with the genphy driver.
		 * Therefore ensure that the dedicated PHY driver is loaded.
		 */
5058 5059
		dev_err(&pdev->dev, "no dedicated PHY driver found for PHY ID 0x%08x, maybe realtek.ko needs to be added to initramfs?\n",
			tp->phydev->phy_id);
5060
		return -EUNATCH;
5061 5062
	}

5063
	/* PHY will be woken up in rtl_open() */
5064
	phy_suspend(tp->phydev);
5065 5066 5067 5068

	return 0;
}

B
Bill Pemberton 已提交
5069
static void rtl_hw_init_8168g(struct rtl8169_private *tp)
H
Hayes Wang 已提交
5070
{
5071
	rtl_enable_rxdvgate(tp);
H
Hayes Wang 已提交
5072

5073
	RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
H
Hayes Wang 已提交
5074
	msleep(1);
5075
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
H
Hayes Wang 已提交
5076

5077
	r8168_mac_ocp_modify(tp, 0xe8de, BIT(14), 0);
5078
	r8168g_wait_ll_share_fifo_ready(tp);
H
Hayes Wang 已提交
5079

5080
	r8168_mac_ocp_modify(tp, 0xe8de, 0, BIT(15));
5081
	r8168g_wait_ll_share_fifo_ready(tp);
H
Hayes Wang 已提交
5082 5083
}

H
Heiner Kallweit 已提交
5084 5085
static void rtl_hw_init_8125(struct rtl8169_private *tp)
{
5086
	rtl_enable_rxdvgate(tp);
H
Heiner Kallweit 已提交
5087 5088 5089 5090 5091 5092

	RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
	msleep(1);
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);

	r8168_mac_ocp_modify(tp, 0xe8de, BIT(14), 0);
5093
	r8168g_wait_ll_share_fifo_ready(tp);
H
Heiner Kallweit 已提交
5094 5095 5096 5097

	r8168_mac_ocp_write(tp, 0xc0aa, 0x07d0);
	r8168_mac_ocp_write(tp, 0xc0a6, 0x0150);
	r8168_mac_ocp_write(tp, 0xc01e, 0x5555);
5098
	r8168g_wait_ll_share_fifo_ready(tp);
H
Heiner Kallweit 已提交
5099 5100
}

B
Bill Pemberton 已提交
5101
static void rtl_hw_initialize(struct rtl8169_private *tp)
H
Hayes Wang 已提交
5102 5103
{
	switch (tp->mac_version) {
H
Heiner Kallweit 已提交
5104
	case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_52:
5105
		rtl8168ep_stop_cmac(tp);
5106
		fallthrough;
5107
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
5108 5109
		rtl_hw_init_8168g(tp);
		break;
5110
	case RTL_GIGA_MAC_VER_60 ... RTL_GIGA_MAC_VER_63:
H
Heiner Kallweit 已提交
5111 5112
		rtl_hw_init_8125(tp);
		break;
H
Hayes Wang 已提交
5113 5114 5115 5116 5117
	default:
		break;
	}
}

5118 5119 5120 5121
static int rtl_jumbo_max(struct rtl8169_private *tp)
{
	/* Non-GBit versions don't support jumbo frames */
	if (!tp->supports_gmii)
5122
		return 0;
5123 5124 5125

	switch (tp->mac_version) {
	/* RTL8169 */
5126
	case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
5127 5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138 5139 5140
		return JUMBO_7K;
	/* RTL8168b */
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
		return JUMBO_4K;
	/* RTL8168c */
	case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
		return JUMBO_6K;
	default:
		return JUMBO_9K;
	}
}

5141 5142 5143 5144 5145
static void rtl_disable_clk(void *data)
{
	clk_disable_unprepare(data);
}

5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157
static int rtl_get_ether_clk(struct rtl8169_private *tp)
{
	struct device *d = tp_to_dev(tp);
	struct clk *clk;
	int rc;

	clk = devm_clk_get(d, "ether_clk");
	if (IS_ERR(clk)) {
		rc = PTR_ERR(clk);
		if (rc == -ENOENT)
			/* clk-core allows NULL (for suspend / resume) */
			rc = 0;
5158 5159
		else
			dev_err_probe(d, rc, "failed to get clk\n");
5160 5161 5162 5163 5164 5165 5166 5167 5168 5169 5170 5171
	} else {
		tp->clk = clk;
		rc = clk_prepare_enable(clk);
		if (rc)
			dev_err(d, "failed to enable clk: %d\n", rc);
		else
			rc = devm_add_action_or_reset(d, rtl_disable_clk, clk);
	}

	return rc;
}

5172 5173 5174 5175
static void rtl_init_mac_address(struct rtl8169_private *tp)
{
	struct net_device *dev = tp->dev;
	u8 *mac_addr = dev->dev_addr;
5176
	int rc;
5177 5178 5179 5180 5181 5182 5183 5184 5185

	rc = eth_platform_get_mac_address(tp_to_dev(tp), mac_addr);
	if (!rc)
		goto done;

	rtl_read_mac_address(tp, mac_addr);
	if (is_valid_ether_addr(mac_addr))
		goto done;

5186
	rtl_read_mac_from_reg(tp, mac_addr, MAC0);
5187 5188 5189 5190 5191 5192 5193 5194 5195
	if (is_valid_ether_addr(mac_addr))
		goto done;

	eth_hw_addr_random(dev);
	dev_warn(tp_to_dev(tp), "can't read MAC address, setting random one\n");
done:
	rtl_rar_set(tp, mac_addr);
}

H
hayeswang 已提交
5196
static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
5197 5198
{
	struct rtl8169_private *tp;
5199 5200
	int jumbo_max, region, rc;
	enum mac_version chipset;
5201
	struct net_device *dev;
5202
	u16 xid;
5203

5204 5205 5206
	dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
	if (!dev)
		return -ENOMEM;
5207 5208

	SET_NETDEV_DEV(dev, &pdev->dev);
5209
	dev->netdev_ops = &rtl_netdev_ops;
5210 5211 5212
	tp = netdev_priv(dev);
	tp->dev = dev;
	tp->pci_dev = pdev;
5213
	tp->supports_gmii = ent->driver_data == RTL_CFG_NO_GBIT ? 0 : 1;
5214
	tp->eee_adv = -1;
5215
	tp->ocp_base = OCP_STD_PHY_BASE;
5216

5217 5218 5219 5220 5221
	dev->tstats = devm_netdev_alloc_pcpu_stats(&pdev->dev,
						   struct pcpu_sw_netstats);
	if (!dev->tstats)
		return -ENOMEM;

5222
	/* Get the *optional* external "ether_clk" used on some boards */
5223 5224 5225
	rc = rtl_get_ether_clk(tp);
	if (rc)
		return rc;
5226

H
Heiner Kallweit 已提交
5227 5228 5229
	/* Disable ASPM completely as that cause random device stop working
	 * problems as well as full system hangs for some PCIe devices users.
	 */
5230 5231 5232
	rc = pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
					  PCIE_LINK_STATE_L1);
	tp->aspm_manageable = !rc;
H
Heiner Kallweit 已提交
5233

5234
	/* enable device (incl. PCI PM wakeup and hotplug setup) */
5235
	rc = pcim_enable_device(pdev);
5236
	if (rc < 0) {
5237
		dev_err(&pdev->dev, "enable failure\n");
5238
		return rc;
5239 5240
	}

5241
	if (pcim_set_mwi(pdev) < 0)
5242
		dev_info(&pdev->dev, "Mem-Wr-Inval unavailable\n");
5243

5244 5245 5246
	/* use first MMIO region */
	region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
	if (region < 0) {
5247
		dev_err(&pdev->dev, "no MMIO resource found\n");
5248
		return -ENODEV;
5249 5250 5251 5252
	}

	/* check for weird/broken PCI region reporting */
	if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
5253
		dev_err(&pdev->dev, "Invalid PCI region size(s), aborting\n");
5254
		return -ENODEV;
5255 5256
	}

5257
	rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
5258
	if (rc < 0) {
5259
		dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
5260
		return rc;
5261 5262
	}

5263
	tp->mmio_addr = pcim_iomap_table(pdev)[region];
5264

5265 5266
	xid = (RTL_R32(tp, TxConfig) >> 20) & 0xfcf;

5267
	/* Identify chip attached to board */
5268 5269 5270
	chipset = rtl8169_get_mac_version(xid, tp->supports_gmii);
	if (chipset == RTL_GIGA_MAC_NONE) {
		dev_err(&pdev->dev, "unknown chip XID %03x\n", xid);
5271
		return -ENODEV;
5272 5273 5274
	}

	tp->mac_version = chipset;
5275

5276
	tp->cp_cmd = RTL_R16(tp, CPlusCmd) & CPCMD_MASK;
5277

H
Heiner Kallweit 已提交
5278
	if (sizeof(dma_addr_t) > 4 && tp->mac_version >= RTL_GIGA_MAC_VER_18 &&
5279
	    !dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)))
5280 5281
		dev->features |= NETIF_F_HIGHDMA;

5282 5283
	rtl_init_rxcfg(tp);

5284
	rtl8169_irq_mask_and_ack(tp);
5285

H
Hayes Wang 已提交
5286 5287
	rtl_hw_initialize(tp);

5288 5289 5290 5291
	rtl_hw_reset(tp);

	pci_set_master(pdev);

5292 5293
	rc = rtl_alloc_irq(tp);
	if (rc < 0) {
5294
		dev_err(&pdev->dev, "Can't allocate interrupt\n");
5295 5296
		return rc;
	}
5297

5298
	INIT_WORK(&tp->wk.work, rtl_task);
5299

5300
	rtl_init_mac_address(tp);
5301

5302
	dev->ethtool_ops = &rtl8169_ethtool_ops;
5303

5304
	netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
5305

5306 5307
	dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_RXCSUM |
			   NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
5308
	dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO;
H
Heiner Kallweit 已提交
5309
	dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;
5310

H
hayeswang 已提交
5311 5312 5313 5314
	/*
	 * Pretend we are using VLANs; This bypasses a nasty bug where
	 * Interrupts stop flowing on high load on 8110SCd controllers.
	 */
5315
	if (tp->mac_version == RTL_GIGA_MAC_VER_05)
H
hayeswang 已提交
5316
		/* Disallow toggling */
5317
		dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
5318

5319 5320 5321 5322 5323 5324 5325 5326 5327 5328
	if (rtl_chip_supports_csum_v2(tp))
		dev->hw_features |= NETIF_F_IPV6_CSUM;

	dev->features |= dev->hw_features;

	/* There has been a number of reports that using SG/TSO results in
	 * tx timeouts. However for a lot of people SG/TSO works fine.
	 * Therefore disable both features by default, but allow users to
	 * enable them. Use at own risk!
	 */
5329
	if (rtl_chip_supports_csum_v2(tp)) {
5330
		dev->hw_features |= NETIF_F_SG | NETIF_F_TSO | NETIF_F_TSO6;
5331 5332 5333
		dev->gso_max_size = RTL_GSO_MAX_SIZE_V2;
		dev->gso_max_segs = RTL_GSO_MAX_SEGS_V2;
	} else {
5334
		dev->hw_features |= NETIF_F_SG | NETIF_F_TSO;
5335 5336 5337
		dev->gso_max_size = RTL_GSO_MAX_SIZE_V1;
		dev->gso_max_segs = RTL_GSO_MAX_SEGS_V1;
	}
H
hayeswang 已提交
5338

5339 5340 5341
	dev->hw_features |= NETIF_F_RXALL;
	dev->hw_features |= NETIF_F_RXFCS;

5342 5343 5344
	/* configure chip for default features */
	rtl8169_set_features(dev, dev->features);

5345
	jumbo_max = rtl_jumbo_max(tp);
5346 5347
	if (jumbo_max)
		dev->max_mtu = jumbo_max;
5348

5349
	rtl_set_irq_mask(tp);
5350

5351
	tp->fw_name = rtl_chip_infos[chipset].fw_name;
5352

5353 5354 5355
	tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
					    &tp->counters_phys_addr,
					    GFP_KERNEL);
5356 5357
	if (!tp->counters)
		return -ENOMEM;
5358

H
Heiner Kallweit 已提交
5359
	pci_set_drvdata(pdev, tp);
5360

5361 5362
	rc = r8169_mdio_register(tp);
	if (rc)
5363
		return rc;
5364

5365 5366 5367
	/* chip gets powered up in rtl_open() */
	rtl_pll_power_down(tp);

5368 5369
	rc = register_netdev(dev);
	if (rc)
5370
		return rc;
5371

5372 5373 5374
	netdev_info(dev, "%s, %pM, XID %03x, IRQ %d\n",
		    rtl_chip_infos[chipset].name, dev->dev_addr, xid,
		    pci_irq_vector(pdev, 0));
5375

5376
	if (jumbo_max)
5377 5378 5379
		netdev_info(dev, "jumbo features [frames: %d bytes, tx checksumming: %s]\n",
			    jumbo_max, tp->mac_version <= RTL_GIGA_MAC_VER_06 ?
			    "ok" : "ko");
5380

5381 5382
	if (r8168_check_dash(tp)) {
		netdev_info(dev, "DASH enabled\n");
5383
		rtl8168_driver_start(tp);
5384
	}
5385

5386 5387 5388
	if (pci_dev_run_wake(pdev))
		pm_runtime_put_sync(&pdev->dev);

5389
	return 0;
5390 5391
}

L
Linus Torvalds 已提交
5392 5393 5394
static struct pci_driver rtl8169_pci_driver = {
	.name		= MODULENAME,
	.id_table	= rtl8169_pci_tbl,
5395
	.probe		= rtl_init_one,
B
Bill Pemberton 已提交
5396
	.remove		= rtl_remove_one,
F
Francois Romieu 已提交
5397
	.shutdown	= rtl_shutdown,
5398 5399 5400
#ifdef CONFIG_PM
	.driver.pm	= &rtl8169_pm_ops,
#endif
L
Linus Torvalds 已提交
5401 5402
};

5403
module_pci_driver(rtl8169_pci_driver);