xhci.c 161.5 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
2 3 4 5 6 7 8 9 10
/*
 * xHCI host controller driver
 *
 * Copyright (C) 2008 Intel Corp.
 *
 * Author: Sarah Sharp
 * Some code borrowed from the Linux EHCI driver.
 */

D
Dong Nguyen 已提交
11
#include <linux/pci.h>
12
#include <linux/iopoll.h>
13
#include <linux/irq.h>
14
#include <linux/log2.h>
15
#include <linux/module.h>
16
#include <linux/moduleparam.h>
17
#include <linux/slab.h>
18
#include <linux/dmi.h>
19
#include <linux/dma-mapping.h>
20 21

#include "xhci.h"
22
#include "xhci-trace.h"
23
#include "xhci-debugfs.h"
24
#include "xhci-dbgcap.h"
25 26 27 28

#define DRIVER_AUTHOR "Sarah Sharp"
#define DRIVER_DESC "'eXtensible' Host Controller (xHC) Driver"

29 30
#define	PORT_WAKE_BITS	(PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E)

31 32 33 34 35
/* Some 0.95 hardware can't handle the chain bit on a Link TRB being cleared */
static int link_quirk;
module_param(link_quirk, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(link_quirk, "Don't clear the chain bit on a link TRB");

M
Marc Zyngier 已提交
36 37
static unsigned long long quirks;
module_param(quirks, ullong, S_IRUGO);
T
Takashi Iwai 已提交
38 39
MODULE_PARM_DESC(quirks, "Bit flags for quirks to be enabled as default");

40 41 42 43 44 45 46 47 48 49 50 51 52 53 54
static bool td_on_ring(struct xhci_td *td, struct xhci_ring *ring)
{
	struct xhci_segment *seg = ring->first_seg;

	if (!td || !td->start_seg)
		return false;
	do {
		if (seg == td->start_seg)
			return true;
		seg = seg->next;
	} while (seg && seg != ring->first_seg);

	return false;
}

55
/*
56
 * xhci_handshake - spin reading hc until handshake completes or fails
57 58 59 60 61 62 63 64 65 66 67
 * @ptr: address of hc register to be read
 * @mask: bits to look at in result of read
 * @done: value of those bits when handshake succeeds
 * @usec: timeout in microseconds
 *
 * Returns negative errno, or zero on success
 *
 * Success happens when the "mask" bits have the specified value (hardware
 * handshake done).  There are two failure modes:  "usec" have passed (major
 * hardware flakeout), or the register reads as all-ones (hardware removed).
 */
68
int xhci_handshake(void __iomem *ptr, u32 mask, u32 done, u64 timeout_us)
69 70
{
	u32	result;
71
	int	ret;
72

73 74 75
	ret = readl_poll_timeout_atomic(ptr, result,
					(result & mask) == done ||
					result == U32_MAX,
76
					1, timeout_us);
77 78 79 80
	if (result == U32_MAX)		/* card removed */
		return -ENODEV;

	return ret;
81 82 83
}

/*
84
 * Disable interrupts and begin the xHCI halting process.
85
 */
86
void xhci_quiesce(struct xhci_hcd *xhci)
87 88 89 90 91 92
{
	u32 halted;
	u32 cmd;
	u32 mask;

	mask = ~(XHCI_IRQS);
93
	halted = readl(&xhci->op_regs->status) & STS_HALT;
94 95 96
	if (!halted)
		mask &= ~CMD_RUN;

97
	cmd = readl(&xhci->op_regs->command);
98
	cmd &= mask;
99
	writel(cmd, &xhci->op_regs->command);
100 101 102 103 104 105 106
}

/*
 * Force HC into halt state.
 *
 * Disable any IRQs and clear the run/stop bit.
 * HC will complete any current and actively pipelined transactions, and
107
 * should halt within 16 ms of the run/stop bit being cleared.
108 109 110 111
 * Read HC Halted bit in the status register to see when the HC is finished.
 */
int xhci_halt(struct xhci_hcd *xhci)
{
112
	int ret;
113

114
	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Halt the HC");
115
	xhci_quiesce(xhci);
116

117
	ret = xhci_handshake(&xhci->op_regs->status,
118
			STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC);
119 120 121 122
	if (ret) {
		xhci_warn(xhci, "Host halt failed, %d\n", ret);
		return ret;
	}
123

124 125
	xhci->xhc_state |= XHCI_STATE_HALTED;
	xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
126

127
	return ret;
128 129
}

130 131 132
/*
 * Set the run bit and wait for the host to be running.
 */
133
int xhci_start(struct xhci_hcd *xhci)
134 135 136 137
{
	u32 temp;
	int ret;

138
	temp = readl(&xhci->op_regs->command);
139
	temp |= (CMD_RUN);
140
	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Turn on HC, cmd = 0x%x.",
141
			temp);
142
	writel(temp, &xhci->op_regs->command);
143 144 145 146 147

	/*
	 * Wait for the HCHalted Status bit to be 0 to indicate the host is
	 * running.
	 */
148
	ret = xhci_handshake(&xhci->op_regs->status,
149 150 151 152 153
			STS_HALT, 0, XHCI_MAX_HALT_USEC);
	if (ret == -ETIMEDOUT)
		xhci_err(xhci, "Host took too long to start, "
				"waited %u microseconds.\n",
				XHCI_MAX_HALT_USEC);
154
	if (!ret)
155 156
		/* clear state flags. Including dying, halted or removing */
		xhci->xhc_state = 0;
157

158 159 160
	return ret;
}

161
/*
162
 * Reset a halted HC.
163 164 165 166 167
 *
 * This resets pipelines, timers, counters, state machines, etc.
 * Transactions will be terminated immediately, and operational registers
 * will be set to their defaults.
 */
168
int xhci_reset(struct xhci_hcd *xhci, u64 timeout_us)
169 170 171
{
	u32 command;
	u32 state;
172
	int ret;
173

174
	state = readl(&xhci->op_regs->status);
175 176 177 178 179 180

	if (state == ~(u32)0) {
		xhci_warn(xhci, "Host not accessible, reset failed.\n");
		return -ENODEV;
	}

181 182 183 184
	if ((state & STS_HALT) == 0) {
		xhci_warn(xhci, "Host controller not halted, aborting reset.\n");
		return 0;
	}
185

186
	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Reset the HC");
187
	command = readl(&xhci->op_regs->command);
188
	command |= CMD_RESET;
189
	writel(command, &xhci->op_regs->command);
190

191 192 193 194 195 196 197 198 199 200
	/* Existing Intel xHCI controllers require a delay of 1 mS,
	 * after setting the CMD_RESET bit, and before accessing any
	 * HC registers. This allows the HC to complete the
	 * reset operation and be ready for HC register access.
	 * Without this delay, the subsequent HC register access,
	 * may result in a system hang very rarely.
	 */
	if (xhci->quirks & XHCI_INTEL_HOST)
		udelay(1000);

201
	ret = xhci_handshake(&xhci->op_regs->command, CMD_RESET, 0, timeout_us);
202 203 204
	if (ret)
		return ret;

205 206 207
	if (xhci->quirks & XHCI_ASMEDIA_MODIFY_FLOWCONTROL)
		usb_asmedia_modifyflowcontrol(to_pci_dev(xhci_to_hcd(xhci)->self.controller));

208 209
	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
			 "Wait for controller to be ready for doorbell rings");
210 211 212 213
	/*
	 * xHCI cannot write to any doorbells or operational registers other
	 * than status until the "Controller Not Ready" flag is cleared.
	 */
214
	ret = xhci_handshake(&xhci->op_regs->status, STS_CNR, 0, timeout_us);
215

216 217 218 219 220 221
	xhci->usb2_rhub.bus_state.port_c_suspend = 0;
	xhci->usb2_rhub.bus_state.suspended_ports = 0;
	xhci->usb2_rhub.bus_state.resuming_ports = 0;
	xhci->usb3_rhub.bus_state.port_c_suspend = 0;
	xhci->usb3_rhub.bus_state.suspended_ports = 0;
	xhci->usb3_rhub.bus_state.resuming_ports = 0;
222 223

	return ret;
224 225
}

226 227 228 229 230
static void xhci_zero_64b_regs(struct xhci_hcd *xhci)
{
	struct device *dev = xhci_to_hcd(xhci)->self.sysdev;
	int err, i;
	u64 val;
231
	u32 intrs;
232 233 234 235 236 237 238 239 240 241 242 243 244 245 246

	/*
	 * Some Renesas controllers get into a weird state if they are
	 * reset while programmed with 64bit addresses (they will preserve
	 * the top half of the address in internal, non visible
	 * registers). You end up with half the address coming from the
	 * kernel, and the other half coming from the firmware. Also,
	 * changing the programming leads to extra accesses even if the
	 * controller is supposed to be halted. The controller ends up with
	 * a fatal fault, and is then ripe for being properly reset.
	 *
	 * Special care is taken to only apply this if the device is behind
	 * an iommu. Doing anything when there is no iommu is definitely
	 * unsafe...
	 */
J
Joerg Roedel 已提交
247
	if (!(xhci->quirks & XHCI_ZERO_64B_REGS) || !device_iommu_mapped(dev))
248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269
		return;

	xhci_info(xhci, "Zeroing 64bit base registers, expecting fault\n");

	/* Clear HSEIE so that faults do not get signaled */
	val = readl(&xhci->op_regs->command);
	val &= ~CMD_HSEIE;
	writel(val, &xhci->op_regs->command);

	/* Clear HSE (aka FATAL) */
	val = readl(&xhci->op_regs->status);
	val |= STS_FATAL;
	writel(val, &xhci->op_regs->status);

	/* Now zero the registers, and brace for impact */
	val = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
	if (upper_32_bits(val))
		xhci_write_64(xhci, 0, &xhci->op_regs->dcbaa_ptr);
	val = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
	if (upper_32_bits(val))
		xhci_write_64(xhci, 0, &xhci->op_regs->cmd_ring);

270 271 272 273
	intrs = min_t(u32, HCS_MAX_INTRS(xhci->hcs_params1),
		      ARRAY_SIZE(xhci->run_regs->ir_set));

	for (i = 0; i < intrs; i++) {
274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291
		struct xhci_intr_reg __iomem *ir;

		ir = &xhci->run_regs->ir_set[i];
		val = xhci_read_64(xhci, &ir->erst_base);
		if (upper_32_bits(val))
			xhci_write_64(xhci, 0, &ir->erst_base);
		val= xhci_read_64(xhci, &ir->erst_dequeue);
		if (upper_32_bits(val))
			xhci_write_64(xhci, 0, &ir->erst_dequeue);
	}

	/* Wait for the fault to appear. It will be cleared on reset */
	err = xhci_handshake(&xhci->op_regs->status,
			     STS_FATAL, STS_FATAL,
			     XHCI_MAX_HALT_USEC);
	if (!err)
		xhci_info(xhci, "Fault detected\n");
}
D
Dong Nguyen 已提交
292

293
#ifdef CONFIG_USB_PCI
D
Dong Nguyen 已提交
294 295 296 297
/*
 * Set up MSI
 */
static int xhci_setup_msi(struct xhci_hcd *xhci)
298 299
{
	int ret;
300 301 302
	/*
	 * TODO:Check with MSI Soc for sysdev
	 */
D
Dong Nguyen 已提交
303 304
	struct pci_dev  *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);

305 306
	ret = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_MSI);
	if (ret < 0) {
307 308
		xhci_dbg_trace(xhci, trace_xhci_dbg_init,
				"failed to allocate MSI entry");
D
Dong Nguyen 已提交
309 310 311
		return ret;
	}

312
	ret = request_irq(pdev->irq, xhci_msi_irq,
D
Dong Nguyen 已提交
313 314
				0, "xhci_hcd", xhci_to_hcd(xhci));
	if (ret) {
315 316
		xhci_dbg_trace(xhci, trace_xhci_dbg_init,
				"disable MSI interrupt");
317
		pci_free_irq_vectors(pdev);
D
Dong Nguyen 已提交
318 319 320 321 322 323 324 325 326 327
	}

	return ret;
}

/*
 * Set up MSI-X
 */
static int xhci_setup_msix(struct xhci_hcd *xhci)
{
328
	int i, ret;
329 330
	struct usb_hcd *hcd = xhci_to_hcd(xhci);
	struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
331

D
Dong Nguyen 已提交
332 333 334 335 336 337 338 339 340 341
	/*
	 * calculate number of msi-x vectors supported.
	 * - HCS_MAX_INTRS: the max number of interrupts the host can handle,
	 *   with max number of interrupters based on the xhci HCSPARAMS1.
	 * - num_online_cpus: maximum msi-x vectors per CPUs core.
	 *   Add additional 1 vector to ensure always available interrupt.
	 */
	xhci->msix_count = min(num_online_cpus() + 1,
				HCS_MAX_INTRS(xhci->hcs_params1));

342 343 344
	ret = pci_alloc_irq_vectors(pdev, xhci->msix_count, xhci->msix_count,
			PCI_IRQ_MSIX);
	if (ret < 0) {
345 346
		xhci_dbg_trace(xhci, trace_xhci_dbg_init,
				"Failed to enable MSI-X");
347
		return ret;
348 349
	}

D
Dong Nguyen 已提交
350
	for (i = 0; i < xhci->msix_count; i++) {
351 352
		ret = request_irq(pci_irq_vector(pdev, i), xhci_msi_irq, 0,
				"xhci_hcd", xhci_to_hcd(xhci));
D
Dong Nguyen 已提交
353 354
		if (ret)
			goto disable_msix;
355
	}
D
Dong Nguyen 已提交
356

357
	hcd->msix_enabled = 1;
D
Dong Nguyen 已提交
358
	return ret;
359 360

disable_msix:
361
	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "disable MSI-X interrupt");
362 363 364
	while (--i >= 0)
		free_irq(pci_irq_vector(pdev, i), xhci_to_hcd(xhci));
	pci_free_irq_vectors(pdev);
365 366 367 368 369 370
	return ret;
}

/* Free any IRQs and disable MSI-X */
static void xhci_cleanup_msix(struct xhci_hcd *xhci)
{
371 372
	struct usb_hcd *hcd = xhci_to_hcd(xhci);
	struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
373

374 375 376
	if (xhci->quirks & XHCI_PLAT)
		return;

377 378 379 380 381 382
	/* return if using legacy interrupt */
	if (hcd->irq > 0)
		return;

	if (hcd->msix_enabled) {
		int i;
D
Dong Nguyen 已提交
383

384 385
		for (i = 0; i < xhci->msix_count; i++)
			free_irq(pci_irq_vector(pdev, i), xhci_to_hcd(xhci));
D
Dong Nguyen 已提交
386
	} else {
387
		free_irq(pci_irq_vector(pdev, 0), xhci_to_hcd(xhci));
D
Dong Nguyen 已提交
388 389
	}

390
	pci_free_irq_vectors(pdev);
391
	hcd->msix_enabled = 0;
392 393
}

394
static void __maybe_unused xhci_msix_sync_irqs(struct xhci_hcd *xhci)
395
{
396 397 398 399 400
	struct usb_hcd *hcd = xhci_to_hcd(xhci);

	if (hcd->msix_enabled) {
		struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
		int i;
401 402

		for (i = 0; i < xhci->msix_count; i++)
403
			synchronize_irq(pci_irq_vector(pdev, i));
404 405 406 407 408 409
	}
}

static int xhci_try_enable_msi(struct usb_hcd *hcd)
{
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
410
	struct pci_dev  *pdev;
411 412
	int ret;

413 414 415 416 417
	/* The xhci platform device has set up IRQs through usb_add_hcd. */
	if (xhci->quirks & XHCI_PLAT)
		return 0;

	pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
418 419 420 421 422
	/*
	 * Some Fresco Logic host controllers advertise MSI, but fail to
	 * generate interrupts.  Don't even try to enable MSI.
	 */
	if (xhci->quirks & XHCI_BROKEN_MSI)
423
		goto legacy_irq;
424 425 426 427

	/* unregister the legacy interrupt */
	if (hcd->irq)
		free_irq(hcd->irq, hcd);
428
	hcd->irq = 0;
429 430 431 432 433 434

	ret = xhci_setup_msix(xhci);
	if (ret)
		/* fall back to msi*/
		ret = xhci_setup_msi(xhci);

435 436
	if (!ret) {
		hcd->msi_enabled = 1;
437
		return 0;
438
	}
439

440 441 442 443 444
	if (!pdev->irq) {
		xhci_err(xhci, "No msi-x/msi found and no IRQ in BIOS\n");
		return -EINVAL;
	}

445
 legacy_irq:
446 447 448 449
	if (!strlen(hcd->irq_descr))
		snprintf(hcd->irq_descr, sizeof(hcd->irq_descr), "%s:usb%d",
			 hcd->driver->description, hcd->self.busnum);

450 451 452 453 454 455 456 457 458 459 460 461 462 463
	/* fall back to legacy interrupt*/
	ret = request_irq(pdev->irq, &usb_hcd_irq, IRQF_SHARED,
			hcd->irq_descr, hcd);
	if (ret) {
		xhci_err(xhci, "request interrupt %d failed\n",
				pdev->irq);
		return ret;
	}
	hcd->irq = pdev->irq;
	return 0;
}

#else

464
static inline int xhci_try_enable_msi(struct usb_hcd *hcd)
465 466 467 468
{
	return 0;
}

469
static inline void xhci_cleanup_msix(struct xhci_hcd *xhci)
470 471 472
{
}

473
static inline void xhci_msix_sync_irqs(struct xhci_hcd *xhci)
474 475 476 477 478
{
}

#endif

479
static void compliance_mode_recovery(struct timer_list *t)
480 481 482
{
	struct xhci_hcd *xhci;
	struct usb_hcd *hcd;
483
	struct xhci_hub *rhub;
484 485 486
	u32 temp;
	int i;

487
	xhci = from_timer(xhci, t, comp_mode_recovery_timer);
488
	rhub = &xhci->usb3_rhub;
489

490 491
	for (i = 0; i < rhub->num_ports; i++) {
		temp = readl(rhub->ports[i]->addr);
492 493 494 495 496
		if ((temp & PORT_PLS_MASK) == USB_SS_PORT_LS_COMP_MOD) {
			/*
			 * Compliance Mode Detected. Letting USB Core
			 * handle the Warm Reset
			 */
497 498
			xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
					"Compliance mode detected->port %d",
499
					i + 1);
500 501
			xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
					"Attempting compliance mode recovery");
502 503 504 505 506 507 508 509 510
			hcd = xhci->shared_hcd;

			if (hcd->state == HC_STATE_SUSPENDED)
				usb_hcd_resume_root_hub(hcd);

			usb_hcd_poll_rh_status(hcd);
		}
	}

511
	if (xhci->port_status_u0 != ((1 << rhub->num_ports) - 1))
512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528
		mod_timer(&xhci->comp_mode_recovery_timer,
			jiffies + msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
}

/*
 * Quirk to work around issue generated by the SN65LVPE502CP USB3.0 re-driver
 * that causes ports behind that hardware to enter compliance mode sometimes.
 * The quirk creates a timer that polls every 2 seconds the link state of
 * each host controller's port and recovers it by issuing a Warm reset
 * if Compliance mode is detected, otherwise the port will become "dead" (no
 * device connections or disconnections will be detected anymore). Becasue no
 * status event is generated when entering compliance mode (per xhci spec),
 * this quirk is needed on systems that have the failing hardware installed.
 */
static void compliance_mode_recovery_timer_init(struct xhci_hcd *xhci)
{
	xhci->port_status_u0 = 0;
529 530
	timer_setup(&xhci->comp_mode_recovery_timer, compliance_mode_recovery,
		    0);
531 532 533 534
	xhci->comp_mode_recovery_timer.expires = jiffies +
			msecs_to_jiffies(COMP_MODE_RCVRY_MSECS);

	add_timer(&xhci->comp_mode_recovery_timer);
535 536
	xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
			"Compliance mode recovery timer initialized");
537 538 539 540 541 542 543 544
}

/*
 * This function identifies the systems that have installed the SN65LVPE502CP
 * USB3.0 re-driver and that need the Compliance Mode Quirk.
 * Systems:
 * Vendor: Hewlett-Packard -> System Models: Z420, Z620 and Z820
 */
545
static bool xhci_compliance_mode_recovery_timer_quirk_check(void)
546 547 548 549 550
{
	const char *dmi_product_name, *dmi_sys_vendor;

	dmi_product_name = dmi_get_system_info(DMI_PRODUCT_NAME);
	dmi_sys_vendor = dmi_get_system_info(DMI_SYS_VENDOR);
551 552
	if (!dmi_product_name || !dmi_sys_vendor)
		return false;
553 554 555 556 557 558

	if (!(strstr(dmi_sys_vendor, "Hewlett-Packard")))
		return false;

	if (strstr(dmi_product_name, "Z420") ||
			strstr(dmi_product_name, "Z620") ||
559
			strstr(dmi_product_name, "Z820") ||
560
			strstr(dmi_product_name, "Z1 Workstation"))
561 562 563 564 565 566 567
		return true;

	return false;
}

static int xhci_all_ports_seen_u0(struct xhci_hcd *xhci)
{
568
	return (xhci->port_status_u0 == ((1 << xhci->usb3_rhub.num_ports) - 1));
569 570 571
}


572 573 574 575 576 577 578
/*
 * Initialize memory for HCD and xHC (one-time init).
 *
 * Program the PAGESIZE register, initialize the device context array, create
 * device contexts (?), set up a command ring segment (or two?), create event
 * ring (one for now).
 */
579
static int xhci_init(struct usb_hcd *hcd)
580 581
{
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
582
	int retval;
583

584
	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "xhci_init");
585
	spin_lock_init(&xhci->lock);
586
	if (xhci->hci_version == 0x95 && link_quirk) {
587 588
		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"QUIRK: Not clearing Link TRB chain bits.");
589 590
		xhci->quirks |= XHCI_LINK_TRB_QUIRK;
	} else {
591 592
		xhci_dbg_trace(xhci, trace_xhci_dbg_init,
				"xHCI doesn't need link TRB QUIRK");
593
	}
594
	retval = xhci_mem_init(xhci, GFP_KERNEL);
595
	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Finished xhci_init");
596

597
	/* Initializing Compliance Mode Recovery Data If Needed */
598
	if (xhci_compliance_mode_recovery_timer_quirk_check()) {
599 600 601 602
		xhci->quirks |= XHCI_COMP_MODE_QUIRK;
		compliance_mode_recovery_timer_init(xhci);
	}

603 604 605
	return retval;
}

606 607 608
/*-------------------------------------------------------------------------*/


609 610 611 612 613 614 615
static int xhci_run_finished(struct xhci_hcd *xhci)
{
	if (xhci_start(xhci)) {
		xhci_halt(xhci);
		return -ENODEV;
	}
	xhci->shared_hcd->state = HC_STATE_RUNNING;
E
Elric Fu 已提交
616
	xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
617 618 619 620

	if (xhci->quirks & XHCI_NEC_HOST)
		xhci_ring_cmd_db(xhci);

621 622
	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
			"Finished xhci_run for USB3 roothub");
623 624 625
	return 0;
}

626 627 628 629 630 631 632 633 634 635 636 637 638 639 640
/*
 * Start the HC after it was halted.
 *
 * This function is called by the USB core when the HC driver is added.
 * Its opposite is xhci_stop().
 *
 * xhci_init() must be called once before this function can be called.
 * Reset the HC, enable device slot contexts, program DCBAAP, and
 * set command ring pointer and event ring pointer.
 *
 * Setup MSI-X vectors and enable interrupts.
 */
int xhci_run(struct usb_hcd *hcd)
{
	u32 temp;
641
	u64 temp_64;
642
	int ret;
643 644
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);

645 646 647
	/* Start the xHCI host controller running only after the USB 2.0 roothub
	 * is setup.
	 */
648

S
Sarah Sharp 已提交
649
	hcd->uses_new_polling = 1;
650 651
	if (!usb_hcd_is_primary_hcd(hcd))
		return xhci_run_finished(xhci);
S
Sarah Sharp 已提交
652

653
	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "xhci_run");
D
Dong Nguyen 已提交
654

655
	ret = xhci_try_enable_msi(hcd);
D
Dong Nguyen 已提交
656
	if (ret)
657
		return ret;
658

659
	temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
660
	temp_64 &= ~ERST_PTR_MASK;
661 662
	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
			"ERST deq = 64'h%0lx", (long unsigned int) temp_64);
663

664 665
	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
			"// Set the interrupt modulation register");
666
	temp = readl(&xhci->ir_set->irq_control);
667
	temp &= ~ER_IRQ_INTERVAL_MASK;
668
	temp |= (xhci->imod_interval / 250) & ER_IRQ_INTERVAL_MASK;
669
	writel(temp, &xhci->ir_set->irq_control);
670 671

	/* Set the HCD state before we enable the irqs */
672
	temp = readl(&xhci->op_regs->command);
673
	temp |= (CMD_EIE);
674 675
	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
			"// Enable interrupts, cmd = 0x%x.", temp);
676
	writel(temp, &xhci->op_regs->command);
677

678
	temp = readl(&xhci->ir_set->irq_pending);
679 680
	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
			"// Enabling event ring interrupter %p by writing 0x%x to irq_pending",
681
			xhci->ir_set, (unsigned int) ER_IRQ_ENABLE(temp));
682
	writel(ER_IRQ_ENABLE(temp), &xhci->ir_set->irq_pending);
683

684 685
	if (xhci->quirks & XHCI_NEC_HOST) {
		struct xhci_command *command;
686

687
		command = xhci_alloc_command(xhci, false, GFP_KERNEL);
688 689
		if (!command)
			return -ENOMEM;
690

S
Shu Wang 已提交
691
		ret = xhci_queue_vendor_command(xhci, command, 0, 0, 0,
692
				TRB_TYPE(TRB_NEC_GET_FW));
S
Shu Wang 已提交
693 694
		if (ret)
			xhci_free_command(xhci, command);
695
	}
696 697
	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
			"Finished xhci_run for USB2 roothub");
698

699 700
	set_bit(HCD_FLAG_DEFER_RH_REGISTER, &hcd->flags);

701
	xhci_create_dbc_dev(xhci);
702

703 704
	xhci_debugfs_init(xhci);

705 706
	return 0;
}
707
EXPORT_SYMBOL_GPL(xhci_run);
708

709 710 711 712 713 714 715 716 717
/*
 * Stop xHCI driver.
 *
 * This function is called by the USB core when the HC driver is removed.
 * Its opposite is xhci_run().
 *
 * Disable device contexts, disable IRQs, and quiesce the HC.
 * Reset the HC, finish any completed transactions, and cleanup memory.
 */
718
static void xhci_stop(struct usb_hcd *hcd)
719 720 721 722
{
	u32 temp;
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);

723 724
	mutex_lock(&xhci->mutex);

725
	/* Only halt host and free memory after both hcds are removed */
726 727 728 729
	if (!usb_hcd_is_primary_hcd(hcd)) {
		mutex_unlock(&xhci->mutex);
		return;
	}
730

731
	xhci_remove_dbc_dev(xhci);
732

733 734 735 736
	spin_lock_irq(&xhci->lock);
	xhci->xhc_state |= XHCI_STATE_HALTED;
	xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
	xhci_halt(xhci);
737
	xhci_reset(xhci, XHCI_RESET_SHORT_USEC);
738 739
	spin_unlock_irq(&xhci->lock);

740 741
	xhci_cleanup_msix(xhci);

742 743
	/* Deleting Compliance Mode Recovery Timer */
	if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
744
			(!(xhci_all_ports_seen_u0(xhci)))) {
745
		del_timer_sync(&xhci->comp_mode_recovery_timer);
746 747
		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"%s: compliance mode recovery timer deleted",
748 749
				__func__);
	}
750

A
Andiry Xu 已提交
751 752 753
	if (xhci->quirks & XHCI_AMD_PLL_FIX)
		usb_amd_dev_put();

754 755
	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
			"// Disabling event ring interrupts");
756
	temp = readl(&xhci->op_regs->status);
757
	writel((temp & ~0x1fff) | STS_EINT, &xhci->op_regs->status);
758
	temp = readl(&xhci->ir_set->irq_pending);
759
	writel(ER_IRQ_DISABLE(temp), &xhci->ir_set->irq_pending);
760

761
	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "cleaning up memory");
762
	xhci_mem_cleanup(xhci);
763
	xhci_debugfs_exit(xhci);
764 765
	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
			"xhci_stop completed - status = %x",
766
			readl(&xhci->op_regs->status));
767
	mutex_unlock(&xhci->mutex);
768 769 770 771 772 773 774 775
}

/*
 * Shutdown HC (not bus-specific)
 *
 * This is called when the machine is rebooting or halting.  We assume that the
 * machine will be powered off, and the HC's internal state will be reset.
 * Don't bother to free memory.
776 777
 *
 * This will only ever be called with the main usb_hcd (the USB3 roothub).
778
 */
779
void xhci_shutdown(struct usb_hcd *hcd)
780 781 782
{
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);

783
	if (xhci->quirks & XHCI_SPURIOUS_REBOOT)
784
		usb_disable_xhci_ports(to_pci_dev(hcd->self.sysdev));
785

786 787 788 789 790 791 792 793 794 795 796
	/* Don't poll the roothubs after shutdown. */
	xhci_dbg(xhci, "%s: stopping usb%d port polling.\n",
			__func__, hcd->self.busnum);
	clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
	del_timer_sync(&hcd->rh_timer);

	if (xhci->shared_hcd) {
		clear_bit(HCD_FLAG_POLL_RH, &xhci->shared_hcd->flags);
		del_timer_sync(&xhci->shared_hcd->rh_timer);
	}

797 798
	spin_lock_irq(&xhci->lock);
	xhci_halt(xhci);
799 800
	/* Workaround for spurious wakeups at shutdown with HSW */
	if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
801
		xhci_reset(xhci, XHCI_RESET_SHORT_USEC);
D
Dong Nguyen 已提交
802
	spin_unlock_irq(&xhci->lock);
803

804 805
	xhci_cleanup_msix(xhci);

806 807
	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
			"xhci_shutdown completed - status = %x",
808
			readl(&xhci->op_regs->status));
809
}
810
EXPORT_SYMBOL_GPL(xhci_shutdown);
811

812
#ifdef CONFIG_PM
813 814
static void xhci_save_registers(struct xhci_hcd *xhci)
{
815 816
	xhci->s3.command = readl(&xhci->op_regs->command);
	xhci->s3.dev_nt = readl(&xhci->op_regs->dev_notification);
817
	xhci->s3.dcbaa_ptr = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
818 819
	xhci->s3.config_reg = readl(&xhci->op_regs->config_reg);
	xhci->s3.erst_size = readl(&xhci->ir_set->erst_size);
820 821
	xhci->s3.erst_base = xhci_read_64(xhci, &xhci->ir_set->erst_base);
	xhci->s3.erst_dequeue = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
822 823
	xhci->s3.irq_pending = readl(&xhci->ir_set->irq_pending);
	xhci->s3.irq_control = readl(&xhci->ir_set->irq_control);
824 825 826 827
}

static void xhci_restore_registers(struct xhci_hcd *xhci)
{
828 829
	writel(xhci->s3.command, &xhci->op_regs->command);
	writel(xhci->s3.dev_nt, &xhci->op_regs->dev_notification);
830
	xhci_write_64(xhci, xhci->s3.dcbaa_ptr, &xhci->op_regs->dcbaa_ptr);
831 832
	writel(xhci->s3.config_reg, &xhci->op_regs->config_reg);
	writel(xhci->s3.erst_size, &xhci->ir_set->erst_size);
833 834
	xhci_write_64(xhci, xhci->s3.erst_base, &xhci->ir_set->erst_base);
	xhci_write_64(xhci, xhci->s3.erst_dequeue, &xhci->ir_set->erst_dequeue);
835 836
	writel(xhci->s3.irq_pending, &xhci->ir_set->irq_pending);
	writel(xhci->s3.irq_control, &xhci->ir_set->irq_control);
837 838
}

839 840 841 842 843
static void xhci_set_cmd_ring_deq(struct xhci_hcd *xhci)
{
	u64	val_64;

	/* step 2: initialize command ring buffer */
844
	val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
845 846 847 848 849
	val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
		(xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
				      xhci->cmd_ring->dequeue) &
		 (u64) ~CMD_RING_RSVD_BITS) |
		xhci->cmd_ring->cycle_state;
850 851
	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
			"// Setting command ring address to 0x%llx",
852
			(long unsigned long) val_64);
853
	xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872
}

/*
 * The whole command ring must be cleared to zero when we suspend the host.
 *
 * The host doesn't save the command ring pointer in the suspend well, so we
 * need to re-program it on resume.  Unfortunately, the pointer must be 64-byte
 * aligned, because of the reserved bits in the command ring dequeue pointer
 * register.  Therefore, we can't just set the dequeue pointer back in the
 * middle of the ring (TRBs are 16-byte aligned).
 */
static void xhci_clear_command_ring(struct xhci_hcd *xhci)
{
	struct xhci_ring *ring;
	struct xhci_segment *seg;

	ring = xhci->cmd_ring;
	seg = ring->deq_seg;
	do {
873 874 875 876
		memset(seg->trbs, 0,
			sizeof(union xhci_trb) * (TRBS_PER_SEGMENT - 1));
		seg->trbs[TRBS_PER_SEGMENT - 1].link.control &=
			cpu_to_le32(~TRB_CYCLE);
877 878 879 880 881 882 883 884 885
		seg = seg->next;
	} while (seg != ring->deq_seg);

	/* Reset the software enqueue and dequeue pointers */
	ring->deq_seg = ring->first_seg;
	ring->dequeue = ring->first_seg->trbs;
	ring->enq_seg = ring->deq_seg;
	ring->enqueue = ring->dequeue;

886
	ring->num_trbs_free = ring->num_segs * (TRBS_PER_SEGMENT - 1) - 1;
887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902
	/*
	 * Ring is now zeroed, so the HW should look for change of ownership
	 * when the cycle bit is set to 1.
	 */
	ring->cycle_state = 1;

	/*
	 * Reset the hardware dequeue pointer.
	 * Yes, this will need to be re-written after resume, but we're paranoid
	 * and want to make sure the hardware doesn't access bogus memory
	 * because, say, the BIOS or an SMI started the host without changing
	 * the command ring pointers.
	 */
	xhci_set_cmd_ring_deq(xhci);
}

903 904 905 906 907 908 909 910 911 912 913 914
/*
 * Disable port wake bits if do_wakeup is not set.
 *
 * Also clear a possible internal port wake state left hanging for ports that
 * detected termination but never successfully enumerated (trained to 0U).
 * Internal wake causes immediate xHCI wake after suspend. PORT_CSC write done
 * at enumeration clears this wake, force one here as well for unconnected ports
 */

static void xhci_disable_hub_port_wake(struct xhci_hcd *xhci,
				       struct xhci_hub *rhub,
				       bool do_wakeup)
915 916
{
	unsigned long flags;
917
	u32 t1, t2, portsc;
918
	int i;
919 920 921

	spin_lock_irqsave(&xhci->lock, flags);

922 923 924 925 926 927 928 929 930 931 932 933
	for (i = 0; i < rhub->num_ports; i++) {
		portsc = readl(rhub->ports[i]->addr);
		t1 = xhci_port_state_to_neutral(portsc);
		t2 = t1;

		/* clear wake bits if do_wake is not set */
		if (!do_wakeup)
			t2 &= ~PORT_WAKE_BITS;

		/* Don't touch csc bit if connected or connect change is set */
		if (!(portsc & (PORT_CSC | PORT_CONNECT)))
			t2 |= PORT_CSC;
934

935
		if (t1 != t2) {
936 937 938
			writel(t2, rhub->ports[i]->addr);
			xhci_dbg(xhci, "config port %d-%d wake bits, portsc: 0x%x, write: 0x%x\n",
				 rhub->hcd->self.busnum, i + 1, portsc, t2);
939
		}
940 941 942 943
	}
	spin_unlock_irqrestore(&xhci->lock, flags);
}

944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978
static bool xhci_pending_portevent(struct xhci_hcd *xhci)
{
	struct xhci_port	**ports;
	int			port_index;
	u32			status;
	u32			portsc;

	status = readl(&xhci->op_regs->status);
	if (status & STS_EINT)
		return true;
	/*
	 * Checking STS_EINT is not enough as there is a lag between a change
	 * bit being set and the Port Status Change Event that it generated
	 * being written to the Event Ring. See note in xhci 1.1 section 4.19.2.
	 */

	port_index = xhci->usb2_rhub.num_ports;
	ports = xhci->usb2_rhub.ports;
	while (port_index--) {
		portsc = readl(ports[port_index]->addr);
		if (portsc & PORT_CHANGE_MASK ||
		    (portsc & PORT_PLS_MASK) == XDEV_RESUME)
			return true;
	}
	port_index = xhci->usb3_rhub.num_ports;
	ports = xhci->usb3_rhub.ports;
	while (port_index--) {
		portsc = readl(ports[port_index]->addr);
		if (portsc & PORT_CHANGE_MASK ||
		    (portsc & PORT_PLS_MASK) == XDEV_RESUME)
			return true;
	}
	return false;
}

979 980 981 982 983 984
/*
 * Stop HC (not bus-specific)
 *
 * This is called when the machine transition into S3/S4 mode.
 *
 */
985
int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup)
986 987
{
	int			rc = 0;
988
	unsigned int		delay = XHCI_MAX_HALT_USEC * 2;
989 990
	struct usb_hcd		*hcd = xhci_to_hcd(xhci);
	u32			command;
991
	u32			res;
992

993 994 995
	if (!hcd->state)
		return 0;

996 997 998 999
	if (hcd->state != HC_STATE_SUSPENDED ||
			xhci->shared_hcd->state != HC_STATE_SUSPENDED)
		return -EINVAL;

1000
	/* Clear root port wake on bits if wakeup not allowed. */
1001 1002
	xhci_disable_hub_port_wake(xhci, &xhci->usb3_rhub, do_wakeup);
	xhci_disable_hub_port_wake(xhci, &xhci->usb2_rhub, do_wakeup);
1003

1004 1005 1006 1007 1008
	if (!HCD_HW_ACCESSIBLE(hcd))
		return 0;

	xhci_dbc_suspend(xhci);

1009
	/* Don't poll the roothubs on bus suspend. */
1010 1011
	xhci_dbg(xhci, "%s: stopping usb%d port polling.\n",
		 __func__, hcd->self.busnum);
1012 1013
	clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
	del_timer_sync(&hcd->rh_timer);
1014 1015
	clear_bit(HCD_FLAG_POLL_RH, &xhci->shared_hcd->flags);
	del_timer_sync(&xhci->shared_hcd->rh_timer);
1016

1017 1018 1019
	if (xhci->quirks & XHCI_SUSPEND_DELAY)
		usleep_range(1000, 1500);

1020 1021
	spin_lock_irq(&xhci->lock);
	clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
1022
	clear_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
1023 1024 1025 1026
	/* step 1: stop endpoint */
	/* skipped assuming that port suspend has done */

	/* step 2: clear Run/Stop bit */
1027
	command = readl(&xhci->op_regs->command);
1028
	command &= ~CMD_RUN;
1029
	writel(command, &xhci->op_regs->command);
1030 1031 1032 1033

	/* Some chips from Fresco Logic need an extraordinary delay */
	delay *= (xhci->quirks & XHCI_SLOW_SUSPEND) ? 10 : 1;

1034
	if (xhci_handshake(&xhci->op_regs->status,
1035
		      STS_HALT, STS_HALT, delay)) {
1036 1037 1038 1039
		xhci_warn(xhci, "WARN: xHC CMD_RUN timeout\n");
		spin_unlock_irq(&xhci->lock);
		return -ETIMEDOUT;
	}
1040
	xhci_clear_command_ring(xhci);
1041 1042 1043 1044 1045

	/* step 3: save registers */
	xhci_save_registers(xhci);

	/* step 4: set CSS flag */
1046
	command = readl(&xhci->op_regs->command);
1047
	command |= CMD_CSS;
1048
	writel(command, &xhci->op_regs->command);
1049
	xhci->broken_suspend = 0;
1050
	if (xhci_handshake(&xhci->op_regs->status,
1051
				STS_SAVE, 0, 20 * 1000)) {
1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070
	/*
	 * AMD SNPS xHC 3.0 occasionally does not clear the
	 * SSS bit of USBSTS and when driver tries to poll
	 * to see if the xHC clears BIT(8) which never happens
	 * and driver assumes that controller is not responding
	 * and times out. To workaround this, its good to check
	 * if SRE and HCE bits are not set (as per xhci
	 * Section 5.4.2) and bypass the timeout.
	 */
		res = readl(&xhci->op_regs->status);
		if ((xhci->quirks & XHCI_SNPS_BROKEN_SUSPEND) &&
		    (((res & STS_SRE) == 0) &&
				((res & STS_HCE) == 0))) {
			xhci->broken_suspend = 1;
		} else {
			xhci_warn(xhci, "WARN: xHC save state timeout\n");
			spin_unlock_irq(&xhci->lock);
			return -ETIMEDOUT;
		}
1071 1072 1073
	}
	spin_unlock_irq(&xhci->lock);

1074 1075 1076 1077 1078 1079 1080
	/*
	 * Deleting Compliance Mode Recovery Timer because the xHCI Host
	 * is about to be suspended.
	 */
	if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
			(!(xhci_all_ports_seen_u0(xhci)))) {
		del_timer_sync(&xhci->comp_mode_recovery_timer);
1081 1082
		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"%s: compliance mode recovery timer deleted",
1083
				__func__);
1084 1085
	}

1086 1087
	/* step 5: remove core well power */
	/* synchronize irq when using MSI-X */
1088
	xhci_msix_sync_irqs(xhci);
1089

1090 1091
	return rc;
}
1092
EXPORT_SYMBOL_GPL(xhci_suspend);
1093 1094 1095 1096 1097 1098 1099 1100 1101

/*
 * start xHC (not bus-specific)
 *
 * This is called when the machine transition from S3/S4 mode.
 *
 */
int xhci_resume(struct xhci_hcd *xhci, bool hibernated)
{
1102
	u32			command, temp = 0;
1103
	struct usb_hcd		*hcd = xhci_to_hcd(xhci);
1104
	struct usb_hcd		*secondary_hcd;
1105
	int			retval = 0;
1106
	bool			comp_timer_running = false;
1107
	bool			pending_portevent = false;
1108
	bool			reinit_xhc = false;
1109

1110 1111 1112
	if (!hcd->state)
		return 0;

1113
	/* Wait a bit if either of the roothubs need to settle from the
L
Lucas De Marchi 已提交
1114
	 * transition into bus suspend.
1115
	 */
1116 1117 1118

	if (time_before(jiffies, xhci->usb2_rhub.bus_state.next_statechange) ||
	    time_before(jiffies, xhci->usb3_rhub.bus_state.next_statechange))
1119 1120
		msleep(100);

1121 1122 1123
	set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
	set_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);

1124 1125
	spin_lock_irq(&xhci->lock);

1126 1127 1128 1129
	if (hibernated || xhci->quirks & XHCI_RESET_ON_RESUME || xhci->broken_suspend)
		reinit_xhc = true;

	if (!reinit_xhc) {
1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141
		/*
		 * Some controllers might lose power during suspend, so wait
		 * for controller not ready bit to clear, just as in xHC init.
		 */
		retval = xhci_handshake(&xhci->op_regs->status,
					STS_CNR, 0, 10 * 1000 * 1000);
		if (retval) {
			xhci_warn(xhci, "Controller not ready at resume %d\n",
				  retval);
			spin_unlock_irq(&xhci->lock);
			return retval;
		}
1142 1143 1144
		/* step 1: restore register */
		xhci_restore_registers(xhci);
		/* step 2: initialize command ring buffer */
1145
		xhci_set_cmd_ring_deq(xhci);
1146 1147
		/* step 3: restore state and start state*/
		/* step 3: set CRS flag */
1148
		command = readl(&xhci->op_regs->command);
1149
		command |= CMD_CRS;
1150
		writel(command, &xhci->op_regs->command);
1151 1152 1153 1154 1155
		/*
		 * Some controllers take up to 55+ ms to complete the controller
		 * restore so setting the timeout to 100ms. Xhci specification
		 * doesn't mention any timeout value.
		 */
1156
		if (xhci_handshake(&xhci->op_regs->status,
1157
			      STS_RESTORE, 0, 100 * 1000)) {
1158
			xhci_warn(xhci, "WARN: xHC restore state timeout\n");
1159 1160 1161 1162 1163
			spin_unlock_irq(&xhci->lock);
			return -ETIMEDOUT;
		}
	}

1164
	temp = readl(&xhci->op_regs->status);
1165

1166 1167 1168 1169 1170
	/* re-initialize the HC on Restore Error, or Host Controller Error */
	if (temp & (STS_SRE | STS_HCE)) {
		reinit_xhc = true;
		xhci_warn(xhci, "xHC error in resume, USBSTS 0x%x, Reinit\n", temp);
	}
1171

1172
	if (reinit_xhc) {
1173 1174 1175
		if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
				!(xhci_all_ports_seen_u0(xhci))) {
			del_timer_sync(&xhci->comp_mode_recovery_timer);
1176 1177
			xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"Compliance Mode Recovery Timer deleted!");
1178 1179
		}

1180 1181 1182
		/* Let the USB core know _both_ roothubs lost power. */
		usb_root_hub_lost_power(xhci->main_hcd->self.root_hub);
		usb_root_hub_lost_power(xhci->shared_hcd->self.root_hub);
1183 1184 1185

		xhci_dbg(xhci, "Stop HCD\n");
		xhci_halt(xhci);
1186
		xhci_zero_64b_regs(xhci);
1187
		retval = xhci_reset(xhci, XHCI_RESET_LONG_USEC);
1188
		spin_unlock_irq(&xhci->lock);
1189 1190
		if (retval)
			return retval;
1191
		xhci_cleanup_msix(xhci);
1192 1193

		xhci_dbg(xhci, "// Disabling event ring interrupts\n");
1194
		temp = readl(&xhci->op_regs->status);
1195
		writel((temp & ~0x1fff) | STS_EINT, &xhci->op_regs->status);
1196
		temp = readl(&xhci->ir_set->irq_pending);
1197
		writel(ER_IRQ_DISABLE(temp), &xhci->ir_set->irq_pending);
1198 1199 1200

		xhci_dbg(xhci, "cleaning up memory\n");
		xhci_mem_cleanup(xhci);
1201
		xhci_debugfs_exit(xhci);
1202
		xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
1203
			    readl(&xhci->op_regs->status));
1204

1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215
		/* USB core calls the PCI reinit and start functions twice:
		 * first with the primary HCD, and then with the secondary HCD.
		 * If we don't do the same, the host will never be started.
		 */
		if (!usb_hcd_is_primary_hcd(hcd))
			secondary_hcd = hcd;
		else
			secondary_hcd = xhci->shared_hcd;

		xhci_dbg(xhci, "Initialize the xhci_hcd\n");
		retval = xhci_init(hcd->primary_hcd);
1216 1217
		if (retval)
			return retval;
1218 1219
		comp_timer_running = true;

1220 1221
		xhci_dbg(xhci, "Start the primary HCD\n");
		retval = xhci_run(hcd->primary_hcd);
1222
		if (!retval) {
1223 1224
			xhci_dbg(xhci, "Start the secondary HCD\n");
			retval = xhci_run(secondary_hcd);
1225
		}
1226
		hcd->state = HC_STATE_SUSPENDED;
1227
		xhci->shared_hcd->state = HC_STATE_SUSPENDED;
1228
		goto done;
1229 1230 1231
	}

	/* step 4: set Run/Stop bit */
1232
	command = readl(&xhci->op_regs->command);
1233
	command |= CMD_RUN;
1234
	writel(command, &xhci->op_regs->command);
1235
	xhci_handshake(&xhci->op_regs->status, STS_HALT,
1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247
		  0, 250 * 1000);

	/* step 5: walk topology and initialize portsc,
	 * portpmsc and portli
	 */
	/* this is done in bus_resume */

	/* step 6: restart each of the previously
	 * Running endpoints by ringing their doorbells
	 */

	spin_unlock_irq(&xhci->lock);
1248

1249 1250
	xhci_dbc_resume(xhci);

1251 1252
 done:
	if (retval == 0) {
1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264
		/*
		 * Resume roothubs only if there are pending events.
		 * USB 3 devices resend U3 LFPS wake after a 100ms delay if
		 * the first wake signalling failed, give it that chance.
		 */
		pending_portevent = xhci_pending_portevent(xhci);
		if (!pending_portevent) {
			msleep(120);
			pending_portevent = xhci_pending_portevent(xhci);
		}

		if (pending_portevent) {
1265
			usb_hcd_resume_root_hub(xhci->shared_hcd);
M
Mathias Nyman 已提交
1266
			usb_hcd_resume_root_hub(hcd);
1267
		}
1268
	}
1269 1270 1271 1272 1273 1274
	/*
	 * If system is subject to the Quirk, Compliance Mode Timer needs to
	 * be re-initialized Always after a system resume. Ports are subject
	 * to suffer the Compliance Mode issue again. It doesn't matter if
	 * ports have entered previously to U0 before system's suspension.
	 */
1275
	if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) && !comp_timer_running)
1276 1277
		compliance_mode_recovery_timer_init(xhci);

1278 1279 1280
	if (xhci->quirks & XHCI_ASMEDIA_MODIFY_FLOWCONTROL)
		usb_asmedia_modifyflowcontrol(to_pci_dev(hcd->self.controller));

1281
	/* Re-enable port polling. */
1282 1283
	xhci_dbg(xhci, "%s: starting usb%d port polling.\n",
		 __func__, hcd->self.busnum);
1284 1285
	set_bit(HCD_FLAG_POLL_RH, &xhci->shared_hcd->flags);
	usb_hcd_poll_rh_status(xhci->shared_hcd);
M
Mathias Nyman 已提交
1286 1287
	set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
	usb_hcd_poll_rh_status(hcd);
1288

1289
	return retval;
1290
}
1291
EXPORT_SYMBOL_GPL(xhci_resume);
1292 1293
#endif	/* CONFIG_PM */

1294 1295
/*-------------------------------------------------------------------------*/

1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386
static int xhci_map_temp_buffer(struct usb_hcd *hcd, struct urb *urb)
{
	void *temp;
	int ret = 0;
	unsigned int buf_len;
	enum dma_data_direction dir;

	dir = usb_urb_dir_in(urb) ? DMA_FROM_DEVICE : DMA_TO_DEVICE;
	buf_len = urb->transfer_buffer_length;

	temp = kzalloc_node(buf_len, GFP_ATOMIC,
			    dev_to_node(hcd->self.sysdev));

	if (usb_urb_dir_out(urb))
		sg_pcopy_to_buffer(urb->sg, urb->num_sgs,
				   temp, buf_len, 0);

	urb->transfer_buffer = temp;
	urb->transfer_dma = dma_map_single(hcd->self.sysdev,
					   urb->transfer_buffer,
					   urb->transfer_buffer_length,
					   dir);

	if (dma_mapping_error(hcd->self.sysdev,
			      urb->transfer_dma)) {
		ret = -EAGAIN;
		kfree(temp);
	} else {
		urb->transfer_flags |= URB_DMA_MAP_SINGLE;
	}

	return ret;
}

static bool xhci_urb_temp_buffer_required(struct usb_hcd *hcd,
					  struct urb *urb)
{
	bool ret = false;
	unsigned int i;
	unsigned int len = 0;
	unsigned int trb_size;
	unsigned int max_pkt;
	struct scatterlist *sg;
	struct scatterlist *tail_sg;

	tail_sg = urb->sg;
	max_pkt = usb_endpoint_maxp(&urb->ep->desc);

	if (!urb->num_sgs)
		return ret;

	if (urb->dev->speed >= USB_SPEED_SUPER)
		trb_size = TRB_CACHE_SIZE_SS;
	else
		trb_size = TRB_CACHE_SIZE_HS;

	if (urb->transfer_buffer_length != 0 &&
	    !(urb->transfer_flags & URB_NO_TRANSFER_DMA_MAP)) {
		for_each_sg(urb->sg, sg, urb->num_sgs, i) {
			len = len + sg->length;
			if (i > trb_size - 2) {
				len = len - tail_sg->length;
				if (len < max_pkt) {
					ret = true;
					break;
				}

				tail_sg = sg_next(tail_sg);
			}
		}
	}
	return ret;
}

static void xhci_unmap_temp_buf(struct usb_hcd *hcd, struct urb *urb)
{
	unsigned int len;
	unsigned int buf_len;
	enum dma_data_direction dir;

	dir = usb_urb_dir_in(urb) ? DMA_FROM_DEVICE : DMA_TO_DEVICE;

	buf_len = urb->transfer_buffer_length;

	if (IS_ENABLED(CONFIG_HAS_DMA) &&
	    (urb->transfer_flags & URB_DMA_MAP_SINGLE))
		dma_unmap_single(hcd->self.sysdev,
				 urb->transfer_dma,
				 urb->transfer_buffer_length,
				 dir);

1387
	if (usb_urb_dir_in(urb)) {
1388 1389 1390 1391
		len = sg_pcopy_from_buffer(urb->sg, urb->num_sgs,
					   urb->transfer_buffer,
					   buf_len,
					   0);
1392 1393 1394 1395 1396 1397
		if (len != buf_len) {
			xhci_dbg(hcd_to_xhci(hcd),
				 "Copy from tmp buf to urb sg list failed\n");
			urb->actual_length = len;
		}
	}
1398 1399 1400 1401 1402
	urb->transfer_flags &= ~URB_DMA_MAP_SINGLE;
	kfree(urb->transfer_buffer);
	urb->transfer_buffer = NULL;
}

1403 1404 1405 1406 1407 1408 1409 1410 1411
/*
 * Bypass the DMA mapping if URB is suitable for Immediate Transfer (IDT),
 * we'll copy the actual data into the TRB address register. This is limited to
 * transfers up to 8 bytes on output endpoints of any kind with wMaxPacketSize
 * >= 8 bytes. If suitable for IDT only one Transfer TRB per TD is allowed.
 */
static int xhci_map_urb_for_dma(struct usb_hcd *hcd, struct urb *urb,
				gfp_t mem_flags)
{
1412 1413 1414 1415
	struct xhci_hcd *xhci;

	xhci = hcd_to_xhci(hcd);

1416 1417 1418
	if (xhci_urb_suitable_for_idt(urb))
		return 0;

1419 1420 1421 1422
	if (xhci->quirks & XHCI_SG_TRB_CACHE_SIZE_QUIRK) {
		if (xhci_urb_temp_buffer_required(hcd, urb))
			return xhci_map_temp_buffer(hcd, urb);
	}
1423 1424 1425
	return usb_hcd_map_urb_for_dma(hcd, urb, mem_flags);
}

1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442
static void xhci_unmap_urb_for_dma(struct usb_hcd *hcd, struct urb *urb)
{
	struct xhci_hcd *xhci;
	bool unmap_temp_buf = false;

	xhci = hcd_to_xhci(hcd);

	if (urb->num_sgs && (urb->transfer_flags & URB_DMA_MAP_SINGLE))
		unmap_temp_buf = true;

	if ((xhci->quirks & XHCI_SG_TRB_CACHE_SIZE_QUIRK) && unmap_temp_buf)
		xhci_unmap_temp_buf(hcd, urb);
	else
		usb_hcd_unmap_urb_for_dma(hcd, urb);
}

/**
1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461
 * xhci_get_endpoint_index - Used for passing endpoint bitmasks between the core and
 * HCDs.  Find the index for an endpoint given its descriptor.  Use the return
 * value to right shift 1 for the bitmask.
 *
 * Index  = (epnum * 2) + direction - 1,
 * where direction = 0 for OUT, 1 for IN.
 * For control endpoints, the IN index is used (OUT index is unused), so
 * index = (epnum * 2) + direction - 1 = (epnum * 2) + 1 - 1 = (epnum * 2)
 */
unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc)
{
	unsigned int index;
	if (usb_endpoint_xfer_control(desc))
		index = (unsigned int) (usb_endpoint_num(desc)*2);
	else
		index = (unsigned int) (usb_endpoint_num(desc)*2) +
			(usb_endpoint_dir_in(desc) ? 1 : 0) - 1;
	return index;
}
1462
EXPORT_SYMBOL_GPL(xhci_get_endpoint_index);
1463

1464 1465 1466 1467 1468 1469 1470 1471 1472 1473
/* The reverse operation to xhci_get_endpoint_index. Calculate the USB endpoint
 * address from the XHCI endpoint index.
 */
unsigned int xhci_get_endpoint_address(unsigned int ep_index)
{
	unsigned int number = DIV_ROUND_UP(ep_index, 2);
	unsigned int direction = ep_index % 2 ? USB_DIR_OUT : USB_DIR_IN;
	return direction | number;
}

1474 1475 1476 1477
/* Find the flag for this endpoint (for use in the control context).  Use the
 * endpoint index to create a bitmask.  The slot context is bit 0, endpoint 0 is
 * bit 1, etc.
 */
1478
static unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc)
1479 1480 1481 1482 1483 1484 1485 1486 1487 1488
{
	return 1 << (xhci_get_endpoint_index(desc) + 1);
}

/* Compute the last valid endpoint context index.  Basically, this is the
 * endpoint index plus one.  For slot contexts with more than valid endpoint,
 * we find the most significant bit set in the added contexts flags.
 * e.g. ep 1 IN (with epnum 0x81) => added_ctxs = 0b1000
 * fls(0b1000) = 4, but the endpoint context index is 3, so subtract one.
 */
1489
unsigned int xhci_last_valid_endpoint(u32 added_ctxs)
1490 1491 1492 1493
{
	return fls(added_ctxs) - 1;
}

1494 1495 1496
/* Returns 1 if the arguments are OK;
 * returns 0 this is a root hub; returns -EINVAL for NULL pointers.
 */
1497
static int xhci_check_args(struct usb_hcd *hcd, struct usb_device *udev,
1498 1499 1500 1501 1502
		struct usb_host_endpoint *ep, int check_ep, bool check_virt_dev,
		const char *func) {
	struct xhci_hcd	*xhci;
	struct xhci_virt_device	*virt_dev;

1503
	if (!hcd || (check_ep && !ep) || !udev) {
1504
		pr_debug("xHCI %s called with invalid args\n", func);
1505 1506 1507
		return -EINVAL;
	}
	if (!udev->parent) {
1508
		pr_debug("xHCI %s called for root hub\n", func);
1509 1510
		return 0;
	}
1511

1512
	xhci = hcd_to_xhci(hcd);
1513
	if (check_virt_dev) {
1514
		if (!udev->slot_id || !xhci->devs[udev->slot_id]) {
1515 1516
			xhci_dbg(xhci, "xHCI %s called with unaddressed device\n",
					func);
1517 1518 1519 1520 1521
			return -EINVAL;
		}

		virt_dev = xhci->devs[udev->slot_id];
		if (virt_dev->udev != udev) {
1522
			xhci_dbg(xhci, "xHCI %s called with udev and "
1523 1524 1525
					  "virt_dev does not match\n", func);
			return -EINVAL;
		}
1526
	}
1527

1528 1529 1530
	if (xhci->xhc_state & XHCI_STATE_HALTED)
		return -ENODEV;

1531 1532 1533
	return 1;
}

1534
static int xhci_configure_endpoint(struct xhci_hcd *xhci,
1535 1536
		struct usb_device *udev, struct xhci_command *command,
		bool ctx_change, bool must_succeed);
1537 1538 1539 1540 1541 1542 1543 1544

/*
 * Full speed devices may have a max packet size greater than 8 bytes, but the
 * USB core doesn't know that until it reads the first 8 bytes of the
 * descriptor.  If the usb_device's max packet size changes after that point,
 * we need to issue an evaluate context command and wait on it.
 */
static int xhci_check_maxpacket(struct xhci_hcd *xhci, unsigned int slot_id,
1545
		unsigned int ep_index, struct urb *urb, gfp_t mem_flags)
1546 1547 1548 1549
{
	struct xhci_container_ctx *out_ctx;
	struct xhci_input_control_ctx *ctrl_ctx;
	struct xhci_ep_ctx *ep_ctx;
1550
	struct xhci_command *command;
1551 1552 1553 1554 1555 1556
	int max_packet_size;
	int hw_max_packet_size;
	int ret = 0;

	out_ctx = xhci->devs[slot_id]->out_ctx;
	ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
M
Matt Evans 已提交
1557
	hw_max_packet_size = MAX_PACKET_DECODED(le32_to_cpu(ep_ctx->ep_info2));
1558
	max_packet_size = usb_endpoint_maxp(&urb->dev->ep0.desc);
1559
	if (hw_max_packet_size != max_packet_size) {
1560 1561 1562 1563
		xhci_dbg_trace(xhci,  trace_xhci_dbg_context_change,
				"Max Packet Size for ep 0 changed.");
		xhci_dbg_trace(xhci,  trace_xhci_dbg_context_change,
				"Max packet size in usb_device = %d",
1564
				max_packet_size);
1565 1566
		xhci_dbg_trace(xhci,  trace_xhci_dbg_context_change,
				"Max packet size in xHCI HW = %d",
1567
				hw_max_packet_size);
1568 1569
		xhci_dbg_trace(xhci,  trace_xhci_dbg_context_change,
				"Issuing evaluate context command.");
1570

1571 1572 1573 1574
		/* Set up the input context flags for the command */
		/* FIXME: This won't work if a non-default control endpoint
		 * changes max packet sizes.
		 */
1575

1576
		command = xhci_alloc_command(xhci, true, mem_flags);
1577 1578 1579 1580
		if (!command)
			return -ENOMEM;

		command->in_ctx = xhci->devs[slot_id]->in_ctx;
1581
		ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
1582 1583 1584
		if (!ctrl_ctx) {
			xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
					__func__);
1585 1586
			ret = -ENOMEM;
			goto command_cleanup;
1587
		}
1588
		/* Set up the modified control endpoint 0 */
1589 1590
		xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
				xhci->devs[slot_id]->out_ctx, ep_index);
1591

1592
		ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
1593
		ep_ctx->ep_info &= cpu_to_le32(~EP_STATE_MASK);/* must clear */
M
Matt Evans 已提交
1594 1595
		ep_ctx->ep_info2 &= cpu_to_le32(~MAX_PACKET_MASK);
		ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet_size));
1596

M
Matt Evans 已提交
1597
		ctrl_ctx->add_flags = cpu_to_le32(EP0_FLAG);
1598 1599
		ctrl_ctx->drop_flags = 0;

1600
		ret = xhci_configure_endpoint(xhci, urb->dev, command,
1601
				true, false);
1602 1603 1604 1605

		/* Clean up the input context for later use by bandwidth
		 * functions.
		 */
M
Matt Evans 已提交
1606
		ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG);
1607 1608 1609
command_cleanup:
		kfree(command->completion);
		kfree(command);
1610 1611 1612 1613
	}
	return ret;
}

1614 1615 1616 1617
/*
 * non-error returns are a promise to giveback() the urb later
 * we drop ownership so next owner (or urb unlink) can get it
 */
1618
static int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags)
1619 1620 1621 1622
{
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
	unsigned long flags;
	int ret = 0;
1623 1624
	unsigned int slot_id, ep_index;
	unsigned int *ep_state;
1625
	struct urb_priv	*urb_priv;
1626
	int num_tds;
1627

1628
	if (!urb)
1629
		return -EINVAL;
1630 1631 1632 1633
	ret = xhci_check_args(hcd, urb->dev, urb->ep,
					true, true, __func__);
	if (ret <= 0)
		return ret ? ret : -EINVAL;
1634 1635 1636

	slot_id = urb->dev->slot_id;
	ep_index = xhci_get_endpoint_index(&urb->ep->desc);
1637
	ep_state = &xhci->devs[slot_id]->eps[ep_index].ep_state;
1638

1639
	if (!HCD_HW_ACCESSIBLE(hcd))
M
Mathias Nyman 已提交
1640
		return -ESHUTDOWN;
1641

1642 1643 1644 1645
	if (xhci->devs[slot_id]->flags & VDEV_PORT_ERROR) {
		xhci_dbg(xhci, "Can't queue urb, port error, link inactive\n");
		return -ENODEV;
	}
1646 1647

	if (usb_endpoint_xfer_isoc(&urb->ep->desc))
1648
		num_tds = urb->number_of_packets;
1649 1650 1651 1652
	else if (usb_endpoint_is_bulk_out(&urb->ep->desc) &&
	    urb->transfer_buffer_length > 0 &&
	    urb->transfer_flags & URB_ZERO_PACKET &&
	    !(urb->transfer_buffer_length % usb_endpoint_maxp(&urb->ep->desc)))
1653
		num_tds = 2;
1654
	else
1655
		num_tds = 1;
1656

1657
	urb_priv = kzalloc(struct_size(urb_priv, td, num_tds), mem_flags);
1658 1659 1660
	if (!urb_priv)
		return -ENOMEM;

1661 1662
	urb_priv->num_tds = num_tds;
	urb_priv->num_tds_done = 0;
1663 1664
	urb->hcpriv = urb_priv;

1665 1666
	trace_xhci_urb_enqueue(urb);

1667 1668 1669 1670 1671 1672
	if (usb_endpoint_xfer_control(&urb->ep->desc)) {
		/* Check to see if the max packet size for the default control
		 * endpoint changed during FS device enumeration
		 */
		if (urb->dev->speed == USB_SPEED_FULL) {
			ret = xhci_check_maxpacket(xhci, slot_id,
1673
					ep_index, urb, mem_flags);
1674
			if (ret < 0) {
1675
				xhci_urb_free_priv(urb_priv);
1676
				urb->hcpriv = NULL;
1677
				return ret;
1678
			}
1679
		}
M
Mathias Nyman 已提交
1680
	}
1681

M
Mathias Nyman 已提交
1682 1683 1684 1685 1686 1687 1688 1689
	spin_lock_irqsave(&xhci->lock, flags);

	if (xhci->xhc_state & XHCI_STATE_DYING) {
		xhci_dbg(xhci, "Ep 0x%x: URB %p submitted for non-responsive xHCI host.\n",
			 urb->ep->desc.bEndpointAddress, urb);
		ret = -ESHUTDOWN;
		goto free_priv;
	}
1690 1691 1692 1693 1694 1695
	if (*ep_state & (EP_GETTING_STREAMS | EP_GETTING_NO_STREAMS)) {
		xhci_warn(xhci, "WARN: Can't enqueue URB, ep in streams transition state %x\n",
			  *ep_state);
		ret = -EINVAL;
		goto free_priv;
	}
1696 1697 1698 1699 1700
	if (*ep_state & EP_SOFT_CLEAR_TOGGLE) {
		xhci_warn(xhci, "Can't enqueue URB while manually clearing toggle\n");
		ret = -EINVAL;
		goto free_priv;
	}
M
Mathias Nyman 已提交
1701 1702 1703 1704

	switch (usb_endpoint_type(&urb->ep->desc)) {

	case USB_ENDPOINT_XFER_CONTROL:
1705
		ret = xhci_queue_ctrl_tx(xhci, GFP_ATOMIC, urb,
M
Mathias Nyman 已提交
1706 1707 1708 1709 1710 1711 1712
					 slot_id, ep_index);
		break;
	case USB_ENDPOINT_XFER_BULK:
		ret = xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb,
					 slot_id, ep_index);
		break;
	case USB_ENDPOINT_XFER_INT:
1713 1714
		ret = xhci_queue_intr_tx(xhci, GFP_ATOMIC, urb,
				slot_id, ep_index);
M
Mathias Nyman 已提交
1715 1716
		break;
	case USB_ENDPOINT_XFER_ISOC:
A
Andiry Xu 已提交
1717 1718
		ret = xhci_queue_isoc_tx_prepare(xhci, GFP_ATOMIC, urb,
				slot_id, ep_index);
1719
	}
M
Mathias Nyman 已提交
1720 1721

	if (ret) {
1722
free_priv:
M
Mathias Nyman 已提交
1723 1724 1725
		xhci_urb_free_priv(urb_priv);
		urb->hcpriv = NULL;
	}
1726
	spin_unlock_irqrestore(&xhci->lock, flags);
1727
	return ret;
1728 1729
}

1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759
/*
 * Remove the URB's TD from the endpoint ring.  This may cause the HC to stop
 * USB transfers, potentially stopping in the middle of a TRB buffer.  The HC
 * should pick up where it left off in the TD, unless a Set Transfer Ring
 * Dequeue Pointer is issued.
 *
 * The TRBs that make up the buffers for the canceled URB will be "removed" from
 * the ring.  Since the ring is a contiguous structure, they can't be physically
 * removed.  Instead, there are two options:
 *
 *  1) If the HC is in the middle of processing the URB to be canceled, we
 *     simply move the ring's dequeue pointer past those TRBs using the Set
 *     Transfer Ring Dequeue Pointer command.  This will be the common case,
 *     when drivers timeout on the last submitted URB and attempt to cancel.
 *
 *  2) If the HC is in the middle of a different TD, we turn the TRBs into a
 *     series of 1-TRB transfer no-op TDs.  (No-ops shouldn't be chained.)  The
 *     HC will need to invalidate the any TRBs it has cached after the stop
 *     endpoint command, as noted in the xHCI 0.95 errata.
 *
 *  3) The TD may have completed by the time the Stop Endpoint Command
 *     completes, so software needs to handle that case too.
 *
 * This function should protect against the TD enqueueing code ringing the
 * doorbell while this code is waiting for a Stop Endpoint command to complete.
 * It also needs to account for multiple cancellations on happening at the same
 * time for the same endpoint.
 *
 * Note that this function can be called in any context, or so says
 * usb_hcd_unlink_urb()
1760
 */
1761
static int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
1762
{
1763
	unsigned long flags;
1764
	int ret, i;
1765
	u32 temp;
1766
	struct xhci_hcd *xhci;
1767
	struct urb_priv	*urb_priv;
1768 1769 1770
	struct xhci_td *td;
	unsigned int ep_index;
	struct xhci_ring *ep_ring;
1771
	struct xhci_virt_ep *ep;
1772
	struct xhci_command *command;
1773
	struct xhci_virt_device *vdev;
1774 1775 1776

	xhci = hcd_to_xhci(hcd);
	spin_lock_irqsave(&xhci->lock, flags);
1777 1778 1779

	trace_xhci_urb_dequeue(urb);

1780 1781
	/* Make sure the URB hasn't completed or been unlinked already */
	ret = usb_hcd_check_unlink_urb(hcd, urb, status);
1782
	if (ret)
1783
		goto done;
1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796

	/* give back URB now if we can't queue it for cancel */
	vdev = xhci->devs[urb->dev->slot_id];
	urb_priv = urb->hcpriv;
	if (!vdev || !urb_priv)
		goto err_giveback;

	ep_index = xhci_get_endpoint_index(&urb->ep->desc);
	ep = &vdev->eps[ep_index];
	ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
	if (!ep || !ep_ring)
		goto err_giveback;

1797
	/* If xHC is dead take it down and return ALL URBs in xhci_hc_died() */
1798
	temp = readl(&xhci->op_regs->status);
1799 1800 1801 1802 1803
	if (temp == ~(u32)0 || xhci->xhc_state & XHCI_STATE_DYING) {
		xhci_hc_died(xhci);
		goto done;
	}

1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818
	/*
	 * check ring is not re-allocated since URB was enqueued. If it is, then
	 * make sure none of the ring related pointers in this URB private data
	 * are touched, such as td_list, otherwise we overwrite freed data
	 */
	if (!td_on_ring(&urb_priv->td[0], ep_ring)) {
		xhci_err(xhci, "Canceled URB td not found on endpoint ring");
		for (i = urb_priv->num_tds_done; i < urb_priv->num_tds; i++) {
			td = &urb_priv->td[i];
			if (!list_empty(&td->cancelled_td_list))
				list_del_init(&td->cancelled_td_list);
		}
		goto err_giveback;
	}

1819
	if (xhci->xhc_state & XHCI_STATE_HALTED) {
1820
		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1821
				"HC halted, freeing TD manually.");
1822
		for (i = urb_priv->num_tds_done;
1823
		     i < urb_priv->num_tds;
1824
		     i++) {
1825
			td = &urb_priv->td[i];
1826 1827 1828 1829 1830
			if (!list_empty(&td->td_list))
				list_del_init(&td->td_list);
			if (!list_empty(&td->cancelled_td_list))
				list_del_init(&td->cancelled_td_list);
		}
1831
		goto err_giveback;
1832
	}
1833

1834 1835
	i = urb_priv->num_tds_done;
	if (i < urb_priv->num_tds)
1836 1837 1838
		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
				"Cancel URB %p, dev %s, ep 0x%x, "
				"starting at offset 0x%llx",
1839 1840 1841
				urb, urb->dev->devpath,
				urb->ep->desc.bEndpointAddress,
				(unsigned long long) xhci_trb_virt_to_dma(
1842 1843
					urb_priv->td[i].start_seg,
					urb_priv->td[i].first_trb));
1844

1845
	for (; i < urb_priv->num_tds; i++) {
1846
		td = &urb_priv->td[i];
1847 1848 1849 1850 1851 1852
		/* TD can already be on cancelled list if ep halted on it */
		if (list_empty(&td->cancelled_td_list)) {
			td->cancel_status = TD_DIRTY;
			list_add_tail(&td->cancelled_td_list,
				      &ep->cancelled_td_list);
		}
1853 1854
	}

1855 1856 1857
	/* Queue a stop endpoint command, but only if this is
	 * the first cancellation to be handled.
	 */
1858
	if (!(ep->ep_state & EP_STOP_CMD_PENDING)) {
1859
		command = xhci_alloc_command(xhci, false, GFP_ATOMIC);
1860 1861 1862 1863
		if (!command) {
			ret = -ENOMEM;
			goto done;
		}
1864
		ep->ep_state |= EP_STOP_CMD_PENDING;
1865 1866 1867
		ep->stop_cmd_timer.expires = jiffies +
			XHCI_STOP_EP_CMD_TIMEOUT * HZ;
		add_timer(&ep->stop_cmd_timer);
1868 1869
		xhci_queue_stop_endpoint(xhci, command, urb->dev->slot_id,
					 ep_index, 0);
1870
		xhci_ring_cmd_db(xhci);
1871 1872 1873 1874
	}
done:
	spin_unlock_irqrestore(&xhci->lock, flags);
	return ret;
1875 1876 1877 1878 1879 1880 1881 1882

err_giveback:
	if (urb_priv)
		xhci_urb_free_priv(urb_priv);
	usb_hcd_unlink_urb_from_ep(hcd, urb);
	spin_unlock_irqrestore(&xhci->lock, flags);
	usb_hcd_giveback_urb(hcd, urb, -ESHUTDOWN);
	return ret;
1883 1884
}

1885 1886 1887 1888 1889 1890 1891 1892
/* Drop an endpoint from a new bandwidth configuration for this device.
 * Only one call to this function is allowed per endpoint before
 * check_bandwidth() or reset_bandwidth() must be called.
 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
 * add the endpoint to the schedule with possibly new parameters denoted by a
 * different endpoint descriptor in usb_host_endpoint.
 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
 * not allowed.
1893 1894 1895 1896
 *
 * The USB core will not allow URBs to be queued to an endpoint that is being
 * disabled, so there's no need for mutual exclusion to protect
 * the xhci->devs[slot_id] structure.
1897
 */
1898 1899
int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
		       struct usb_host_endpoint *ep)
1900 1901
{
	struct xhci_hcd *xhci;
1902 1903
	struct xhci_container_ctx *in_ctx, *out_ctx;
	struct xhci_input_control_ctx *ctrl_ctx;
1904 1905 1906
	unsigned int ep_index;
	struct xhci_ep_ctx *ep_ctx;
	u32 drop_flag;
1907
	u32 new_add_flags, new_drop_flags;
1908 1909
	int ret;

1910
	ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
1911 1912 1913
	if (ret <= 0)
		return ret;
	xhci = hcd_to_xhci(hcd);
1914 1915
	if (xhci->xhc_state & XHCI_STATE_DYING)
		return -ENODEV;
1916

1917
	xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
1918 1919 1920 1921 1922 1923 1924 1925
	drop_flag = xhci_get_endpoint_flag(&ep->desc);
	if (drop_flag == SLOT_FLAG || drop_flag == EP0_FLAG) {
		xhci_dbg(xhci, "xHCI %s - can't drop slot or ep 0 %#x\n",
				__func__, drop_flag);
		return 0;
	}

	in_ctx = xhci->devs[udev->slot_id]->in_ctx;
1926
	out_ctx = xhci->devs[udev->slot_id]->out_ctx;
1927
	ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
1928 1929 1930 1931 1932 1933
	if (!ctrl_ctx) {
		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
				__func__);
		return 0;
	}

1934
	ep_index = xhci_get_endpoint_index(&ep->desc);
1935
	ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
1936 1937 1938
	/* If the HC already knows the endpoint is disabled,
	 * or the HCD has noted it is disabled, ignore this request
	 */
1939
	if ((GET_EP_CTX_STATE(ep_ctx) == EP_STATE_DISABLED) ||
M
Matt Evans 已提交
1940 1941
	    le32_to_cpu(ctrl_ctx->drop_flags) &
	    xhci_get_endpoint_flag(&ep->desc)) {
1942 1943 1944 1945
		/* Do not warn when called after a usb_device_reset */
		if (xhci->devs[udev->slot_id]->eps[ep_index].ring != NULL)
			xhci_warn(xhci, "xHCI %s called with disabled ep %p\n",
				  __func__, ep);
1946 1947 1948
		return 0;
	}

M
Matt Evans 已提交
1949 1950
	ctrl_ctx->drop_flags |= cpu_to_le32(drop_flag);
	new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
1951

M
Matt Evans 已提交
1952 1953
	ctrl_ctx->add_flags &= cpu_to_le32(~drop_flag);
	new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1954

1955 1956
	xhci_debugfs_remove_endpoint(xhci, xhci->devs[udev->slot_id], ep_index);

1957 1958
	xhci_endpoint_zero(xhci, xhci->devs[udev->slot_id], ep);

1959
	xhci_dbg(xhci, "drop ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x\n",
1960 1961 1962
			(unsigned int) ep->desc.bEndpointAddress,
			udev->slot_id,
			(unsigned int) new_drop_flags,
1963
			(unsigned int) new_add_flags);
1964 1965
	return 0;
}
1966
EXPORT_SYMBOL_GPL(xhci_drop_endpoint);
1967 1968 1969 1970 1971 1972 1973 1974 1975

/* Add an endpoint to a new possible bandwidth configuration for this device.
 * Only one call to this function is allowed per endpoint before
 * check_bandwidth() or reset_bandwidth() must be called.
 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
 * add the endpoint to the schedule with possibly new parameters denoted by a
 * different endpoint descriptor in usb_host_endpoint.
 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
 * not allowed.
1976 1977 1978 1979
 *
 * The USB core will not allow URBs to be queued to an endpoint until the
 * configuration or alt setting is installed in the device, so there's no need
 * for mutual exclusion to protect the xhci->devs[slot_id] structure.
1980
 */
1981 1982
int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
		      struct usb_host_endpoint *ep)
1983 1984
{
	struct xhci_hcd *xhci;
1985
	struct xhci_container_ctx *in_ctx;
1986
	unsigned int ep_index;
1987
	struct xhci_input_control_ctx *ctrl_ctx;
1988
	struct xhci_ep_ctx *ep_ctx;
1989
	u32 added_ctxs;
1990
	u32 new_add_flags, new_drop_flags;
1991
	struct xhci_virt_device *virt_dev;
1992 1993
	int ret = 0;

1994
	ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
1995 1996 1997
	if (ret <= 0) {
		/* So we won't queue a reset ep command for a root hub */
		ep->hcpriv = NULL;
1998
		return ret;
1999
	}
2000
	xhci = hcd_to_xhci(hcd);
2001 2002
	if (xhci->xhc_state & XHCI_STATE_DYING)
		return -ENODEV;
2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014

	added_ctxs = xhci_get_endpoint_flag(&ep->desc);
	if (added_ctxs == SLOT_FLAG || added_ctxs == EP0_FLAG) {
		/* FIXME when we have to issue an evaluate endpoint command to
		 * deal with ep0 max packet size changing once we get the
		 * descriptors
		 */
		xhci_dbg(xhci, "xHCI %s - can't add slot or ep 0 %#x\n",
				__func__, added_ctxs);
		return 0;
	}

2015 2016
	virt_dev = xhci->devs[udev->slot_id];
	in_ctx = virt_dev->in_ctx;
2017
	ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
2018 2019 2020 2021 2022
	if (!ctrl_ctx) {
		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
				__func__);
		return 0;
	}
2023

2024
	ep_index = xhci_get_endpoint_index(&ep->desc);
2025 2026 2027 2028
	/* If this endpoint is already in use, and the upper layers are trying
	 * to add it again without dropping it, reject the addition.
	 */
	if (virt_dev->eps[ep_index].ring &&
2029
			!(le32_to_cpu(ctrl_ctx->drop_flags) & added_ctxs)) {
2030 2031 2032 2033 2034 2035
		xhci_warn(xhci, "Trying to add endpoint 0x%x "
				"without dropping it.\n",
				(unsigned int) ep->desc.bEndpointAddress);
		return -EINVAL;
	}

2036 2037 2038
	/* If the HCD has already noted the endpoint is enabled,
	 * ignore this request.
	 */
2039
	if (le32_to_cpu(ctrl_ctx->add_flags) & added_ctxs) {
2040 2041
		xhci_warn(xhci, "xHCI %s called with enabled ep %p\n",
				__func__, ep);
2042 2043 2044
		return 0;
	}

2045 2046 2047 2048 2049
	/*
	 * Configuration and alternate setting changes must be done in
	 * process context, not interrupt context (or so documenation
	 * for usb_set_interface() and usb_set_configuration() claim).
	 */
2050
	if (xhci_endpoint_init(xhci, virt_dev, udev, ep, GFP_NOIO) < 0) {
2051 2052 2053 2054 2055
		dev_dbg(&udev->dev, "%s - could not initialize ep %#x\n",
				__func__, ep->desc.bEndpointAddress);
		return -ENOMEM;
	}

M
Matt Evans 已提交
2056 2057
	ctrl_ctx->add_flags |= cpu_to_le32(added_ctxs);
	new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
2058 2059 2060 2061 2062 2063 2064

	/* If xhci_endpoint_disable() was called for this endpoint, but the
	 * xHC hasn't been notified yet through the check_bandwidth() call,
	 * this re-adds a new state for the endpoint from the new endpoint
	 * descriptors.  We must drop and re-add this endpoint, so we leave the
	 * drop flags alone.
	 */
M
Matt Evans 已提交
2065
	new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
2066

2067 2068 2069
	/* Store the usb_device pointer for later use */
	ep->hcpriv = udev;

2070 2071 2072
	ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, ep_index);
	trace_xhci_add_endpoint(ep_ctx);

2073
	xhci_dbg(xhci, "add ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x\n",
2074 2075 2076
			(unsigned int) ep->desc.bEndpointAddress,
			udev->slot_id,
			(unsigned int) new_drop_flags,
2077
			(unsigned int) new_add_flags);
2078 2079
	return 0;
}
2080
EXPORT_SYMBOL_GPL(xhci_add_endpoint);
2081

2082
static void xhci_zero_in_ctx(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev)
2083
{
2084
	struct xhci_input_control_ctx *ctrl_ctx;
2085
	struct xhci_ep_ctx *ep_ctx;
2086
	struct xhci_slot_ctx *slot_ctx;
2087 2088
	int i;

2089
	ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
2090 2091 2092 2093 2094 2095
	if (!ctrl_ctx) {
		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
				__func__);
		return;
	}

2096 2097 2098 2099 2100
	/* When a device's add flag and drop flag are zero, any subsequent
	 * configure endpoint command will leave that endpoint's state
	 * untouched.  Make sure we don't leave any old state in the input
	 * endpoint contexts.
	 */
2101 2102 2103
	ctrl_ctx->drop_flags = 0;
	ctrl_ctx->add_flags = 0;
	slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
M
Matt Evans 已提交
2104
	slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
2105
	/* Endpoint 0 is always valid */
M
Matt Evans 已提交
2106
	slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1));
2107
	for (i = 1; i < 31; i++) {
2108
		ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, i);
2109 2110
		ep_ctx->ep_info = 0;
		ep_ctx->ep_info2 = 0;
2111
		ep_ctx->deq = 0;
2112 2113 2114 2115
		ep_ctx->tx_info = 0;
	}
}

2116
static int xhci_configure_endpoint_result(struct xhci_hcd *xhci,
2117
		struct usb_device *udev, u32 *cmd_status)
2118 2119 2120
{
	int ret;

2121
	switch (*cmd_status) {
2122
	case COMP_COMMAND_ABORTED:
2123
	case COMP_COMMAND_RING_STOPPED:
2124 2125 2126
		xhci_warn(xhci, "Timeout while waiting for configure endpoint command\n");
		ret = -ETIME;
		break;
2127
	case COMP_RESOURCE_ERROR:
2128 2129
		dev_warn(&udev->dev,
			 "Not enough host controller resources for new device state.\n");
2130 2131 2132
		ret = -ENOMEM;
		/* FIXME: can we allocate more resources for the HC? */
		break;
2133 2134
	case COMP_BANDWIDTH_ERROR:
	case COMP_SECONDARY_BANDWIDTH_ERROR:
2135 2136
		dev_warn(&udev->dev,
			 "Not enough bandwidth for new device state.\n");
2137 2138 2139
		ret = -ENOSPC;
		/* FIXME: can we go back to the old state? */
		break;
2140
	case COMP_TRB_ERROR:
2141 2142 2143 2144 2145 2146
		/* the HCD set up something wrong */
		dev_warn(&udev->dev, "ERROR: Endpoint drop flag = 0, "
				"add flag = 1, "
				"and endpoint is not disabled.\n");
		ret = -EINVAL;
		break;
2147
	case COMP_INCOMPATIBLE_DEVICE_ERROR:
2148 2149
		dev_warn(&udev->dev,
			 "ERROR: Incompatible device for endpoint configure command.\n");
A
Alex He 已提交
2150 2151
		ret = -ENODEV;
		break;
2152
	case COMP_SUCCESS:
2153 2154
		xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
				"Successful Endpoint Configure command");
2155 2156 2157
		ret = 0;
		break;
	default:
2158 2159
		xhci_err(xhci, "ERROR: unexpected command completion code 0x%x.\n",
				*cmd_status);
2160 2161 2162 2163 2164 2165 2166
		ret = -EINVAL;
		break;
	}
	return ret;
}

static int xhci_evaluate_context_result(struct xhci_hcd *xhci,
2167
		struct usb_device *udev, u32 *cmd_status)
2168 2169 2170
{
	int ret;

2171
	switch (*cmd_status) {
2172
	case COMP_COMMAND_ABORTED:
2173
	case COMP_COMMAND_RING_STOPPED:
2174 2175 2176
		xhci_warn(xhci, "Timeout while waiting for evaluate context command\n");
		ret = -ETIME;
		break;
2177
	case COMP_PARAMETER_ERROR:
2178 2179
		dev_warn(&udev->dev,
			 "WARN: xHCI driver setup invalid evaluate context command.\n");
2180 2181
		ret = -EINVAL;
		break;
2182
	case COMP_SLOT_NOT_ENABLED_ERROR:
2183 2184
		dev_warn(&udev->dev,
			"WARN: slot not enabled for evaluate context command.\n");
2185 2186
		ret = -EINVAL;
		break;
2187
	case COMP_CONTEXT_STATE_ERROR:
2188 2189
		dev_warn(&udev->dev,
			"WARN: invalid context state for evaluate context command.\n");
2190 2191
		ret = -EINVAL;
		break;
2192
	case COMP_INCOMPATIBLE_DEVICE_ERROR:
2193 2194
		dev_warn(&udev->dev,
			"ERROR: Incompatible device for evaluate context command.\n");
A
Alex He 已提交
2195 2196
		ret = -ENODEV;
		break;
2197
	case COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR:
2198 2199 2200 2201
		/* Max Exit Latency too large error */
		dev_warn(&udev->dev, "WARN: Max Exit Latency too large\n");
		ret = -EINVAL;
		break;
2202
	case COMP_SUCCESS:
2203 2204
		xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
				"Successful evaluate context command");
2205 2206 2207
		ret = 0;
		break;
	default:
2208 2209
		xhci_err(xhci, "ERROR: unexpected command completion code 0x%x.\n",
			*cmd_status);
2210 2211 2212 2213 2214 2215
		ret = -EINVAL;
		break;
	}
	return ret;
}

2216
static u32 xhci_count_num_new_endpoints(struct xhci_hcd *xhci,
2217
		struct xhci_input_control_ctx *ctrl_ctx)
2218 2219 2220 2221 2222 2223 2224 2225
{
	u32 valid_add_flags;
	u32 valid_drop_flags;

	/* Ignore the slot flag (bit 0), and the default control endpoint flag
	 * (bit 1).  The default control endpoint is added during the Address
	 * Device command and is never removed until the slot is disabled.
	 */
2226 2227
	valid_add_flags = le32_to_cpu(ctrl_ctx->add_flags) >> 2;
	valid_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags) >> 2;
2228 2229 2230 2231 2232 2233 2234 2235 2236 2237

	/* Use hweight32 to count the number of ones in the add flags, or
	 * number of endpoints added.  Don't count endpoints that are changed
	 * (both added and dropped).
	 */
	return hweight32(valid_add_flags) -
		hweight32(valid_add_flags & valid_drop_flags);
}

static unsigned int xhci_count_num_dropped_endpoints(struct xhci_hcd *xhci,
2238
		struct xhci_input_control_ctx *ctrl_ctx)
2239 2240 2241 2242
{
	u32 valid_add_flags;
	u32 valid_drop_flags;

2243 2244
	valid_add_flags = le32_to_cpu(ctrl_ctx->add_flags) >> 2;
	valid_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags) >> 2;
2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263

	return hweight32(valid_drop_flags) -
		hweight32(valid_add_flags & valid_drop_flags);
}

/*
 * We need to reserve the new number of endpoints before the configure endpoint
 * command completes.  We can't subtract the dropped endpoints from the number
 * of active endpoints until the command completes because we can oversubscribe
 * the host in this case:
 *
 *  - the first configure endpoint command drops more endpoints than it adds
 *  - a second configure endpoint command that adds more endpoints is queued
 *  - the first configure endpoint command fails, so the config is unchanged
 *  - the second command may succeed, even though there isn't enough resources
 *
 * Must be called with xhci->lock held.
 */
static int xhci_reserve_host_resources(struct xhci_hcd *xhci,
2264
		struct xhci_input_control_ctx *ctrl_ctx)
2265 2266 2267
{
	u32 added_eps;

2268
	added_eps = xhci_count_num_new_endpoints(xhci, ctrl_ctx);
2269
	if (xhci->num_active_eps + added_eps > xhci->limit_active_eps) {
2270 2271 2272
		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"Not enough ep ctxs: "
				"%u active, need to add %u, limit is %u.",
2273 2274 2275 2276 2277
				xhci->num_active_eps, added_eps,
				xhci->limit_active_eps);
		return -ENOMEM;
	}
	xhci->num_active_eps += added_eps;
2278 2279
	xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
			"Adding %u ep ctxs, %u now active.", added_eps,
2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290
			xhci->num_active_eps);
	return 0;
}

/*
 * The configure endpoint was failed by the xHC for some other reason, so we
 * need to revert the resources that failed configuration would have used.
 *
 * Must be called with xhci->lock held.
 */
static void xhci_free_host_resources(struct xhci_hcd *xhci,
2291
		struct xhci_input_control_ctx *ctrl_ctx)
2292 2293 2294
{
	u32 num_failed_eps;

2295
	num_failed_eps = xhci_count_num_new_endpoints(xhci, ctrl_ctx);
2296
	xhci->num_active_eps -= num_failed_eps;
2297 2298
	xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
			"Removing %u failed ep ctxs, %u now active.",
2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309
			num_failed_eps,
			xhci->num_active_eps);
}

/*
 * Now that the command has completed, clean up the active endpoint count by
 * subtracting out the endpoints that were dropped (but not changed).
 *
 * Must be called with xhci->lock held.
 */
static void xhci_finish_resource_reservation(struct xhci_hcd *xhci,
2310
		struct xhci_input_control_ctx *ctrl_ctx)
2311 2312 2313
{
	u32 num_dropped_eps;

2314
	num_dropped_eps = xhci_count_num_dropped_endpoints(xhci, ctrl_ctx);
2315 2316
	xhci->num_active_eps -= num_dropped_eps;
	if (num_dropped_eps)
2317 2318
		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"Removing %u dropped ep ctxs, %u now active.",
2319 2320 2321 2322
				num_dropped_eps,
				xhci->num_active_eps);
}

F
Felipe Balbi 已提交
2323
static unsigned int xhci_get_block_size(struct usb_device *udev)
2324 2325 2326 2327 2328 2329 2330 2331
{
	switch (udev->speed) {
	case USB_SPEED_LOW:
	case USB_SPEED_FULL:
		return FS_BLOCK;
	case USB_SPEED_HIGH:
		return HS_BLOCK;
	case USB_SPEED_SUPER:
2332
	case USB_SPEED_SUPER_PLUS:
2333 2334 2335 2336 2337 2338 2339 2340 2341
		return SS_BLOCK;
	case USB_SPEED_UNKNOWN:
	case USB_SPEED_WIRELESS:
	default:
		/* Should never happen */
		return 1;
	}
}

F
Felipe Balbi 已提交
2342 2343
static unsigned int
xhci_get_largest_overhead(struct xhci_interval_bw *interval_bw)
2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385
{
	if (interval_bw->overhead[LS_OVERHEAD_TYPE])
		return LS_OVERHEAD;
	if (interval_bw->overhead[FS_OVERHEAD_TYPE])
		return FS_OVERHEAD;
	return HS_OVERHEAD;
}

/* If we are changing a LS/FS device under a HS hub,
 * make sure (if we are activating a new TT) that the HS bus has enough
 * bandwidth for this new TT.
 */
static int xhci_check_tt_bw_table(struct xhci_hcd *xhci,
		struct xhci_virt_device *virt_dev,
		int old_active_eps)
{
	struct xhci_interval_bw_table *bw_table;
	struct xhci_tt_bw_info *tt_info;

	/* Find the bandwidth table for the root port this TT is attached to. */
	bw_table = &xhci->rh_bw[virt_dev->real_port - 1].bw_table;
	tt_info = virt_dev->tt_info;
	/* If this TT already had active endpoints, the bandwidth for this TT
	 * has already been added.  Removing all periodic endpoints (and thus
	 * making the TT enactive) will only decrease the bandwidth used.
	 */
	if (old_active_eps)
		return 0;
	if (old_active_eps == 0 && tt_info->active_eps != 0) {
		if (bw_table->bw_used + TT_HS_OVERHEAD > HS_BW_LIMIT)
			return -ENOMEM;
		return 0;
	}
	/* Not sure why we would have no new active endpoints...
	 *
	 * Maybe because of an Evaluate Context change for a hub update or a
	 * control endpoint 0 max packet size change?
	 * FIXME: skip the bandwidth calculation in that case.
	 */
	return 0;
}

S
Sarah Sharp 已提交
2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401
static int xhci_check_ss_bw(struct xhci_hcd *xhci,
		struct xhci_virt_device *virt_dev)
{
	unsigned int bw_reserved;

	bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_IN, 100);
	if (virt_dev->bw_table->ss_bw_in > (SS_BW_LIMIT_IN - bw_reserved))
		return -ENOMEM;

	bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_OUT, 100);
	if (virt_dev->bw_table->ss_bw_out > (SS_BW_LIMIT_OUT - bw_reserved))
		return -ENOMEM;

	return 0;
}

2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441
/*
 * This algorithm is a very conservative estimate of the worst-case scheduling
 * scenario for any one interval.  The hardware dynamically schedules the
 * packets, so we can't tell which microframe could be the limiting factor in
 * the bandwidth scheduling.  This only takes into account periodic endpoints.
 *
 * Obviously, we can't solve an NP complete problem to find the minimum worst
 * case scenario.  Instead, we come up with an estimate that is no less than
 * the worst case bandwidth used for any one microframe, but may be an
 * over-estimate.
 *
 * We walk the requirements for each endpoint by interval, starting with the
 * smallest interval, and place packets in the schedule where there is only one
 * possible way to schedule packets for that interval.  In order to simplify
 * this algorithm, we record the largest max packet size for each interval, and
 * assume all packets will be that size.
 *
 * For interval 0, we obviously must schedule all packets for each interval.
 * The bandwidth for interval 0 is just the amount of data to be transmitted
 * (the sum of all max ESIT payload sizes, plus any overhead per packet times
 * the number of packets).
 *
 * For interval 1, we have two possible microframes to schedule those packets
 * in.  For this algorithm, if we can schedule the same number of packets for
 * each possible scheduling opportunity (each microframe), we will do so.  The
 * remaining number of packets will be saved to be transmitted in the gaps in
 * the next interval's scheduling sequence.
 *
 * As we move those remaining packets to be scheduled with interval 2 packets,
 * we have to double the number of remaining packets to transmit.  This is
 * because the intervals are actually powers of 2, and we would be transmitting
 * the previous interval's packets twice in this interval.  We also have to be
 * sure that when we look at the largest max packet size for this interval, we
 * also look at the largest max packet size for the remaining packets and take
 * the greater of the two.
 *
 * The algorithm continues to evenly distribute packets in each scheduling
 * opportunity, and push the remaining packets out, until we get to the last
 * interval.  Then those packets and their associated overhead are just added
 * to the bandwidth used.
2442 2443 2444 2445 2446
 */
static int xhci_check_bw_table(struct xhci_hcd *xhci,
		struct xhci_virt_device *virt_dev,
		int old_active_eps)
{
2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457
	unsigned int bw_reserved;
	unsigned int max_bandwidth;
	unsigned int bw_used;
	unsigned int block_size;
	struct xhci_interval_bw_table *bw_table;
	unsigned int packet_size = 0;
	unsigned int overhead = 0;
	unsigned int packets_transmitted = 0;
	unsigned int packets_remaining = 0;
	unsigned int i;

2458
	if (virt_dev->udev->speed >= USB_SPEED_SUPER)
S
Sarah Sharp 已提交
2459 2460
		return xhci_check_ss_bw(xhci, virt_dev);

2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479
	if (virt_dev->udev->speed == USB_SPEED_HIGH) {
		max_bandwidth = HS_BW_LIMIT;
		/* Convert percent of bus BW reserved to blocks reserved */
		bw_reserved = DIV_ROUND_UP(HS_BW_RESERVED * max_bandwidth, 100);
	} else {
		max_bandwidth = FS_BW_LIMIT;
		bw_reserved = DIV_ROUND_UP(FS_BW_RESERVED * max_bandwidth, 100);
	}

	bw_table = virt_dev->bw_table;
	/* We need to translate the max packet size and max ESIT payloads into
	 * the units the hardware uses.
	 */
	block_size = xhci_get_block_size(virt_dev->udev);

	/* If we are manipulating a LS/FS device under a HS hub, double check
	 * that the HS bus has enough bandwidth if we are activing a new TT.
	 */
	if (virt_dev->tt_info) {
2480 2481
		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"Recalculating BW for rootport %u",
2482 2483 2484 2485 2486 2487
				virt_dev->real_port);
		if (xhci_check_tt_bw_table(xhci, virt_dev, old_active_eps)) {
			xhci_warn(xhci, "Not enough bandwidth on HS bus for "
					"newly activated TT.\n");
			return -ENOMEM;
		}
2488 2489
		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"Recalculating BW for TT slot %u port %u",
2490 2491 2492
				virt_dev->tt_info->slot_id,
				virt_dev->tt_info->ttport);
	} else {
2493 2494
		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"Recalculating BW for rootport %u",
2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601
				virt_dev->real_port);
	}

	/* Add in how much bandwidth will be used for interval zero, or the
	 * rounded max ESIT payload + number of packets * largest overhead.
	 */
	bw_used = DIV_ROUND_UP(bw_table->interval0_esit_payload, block_size) +
		bw_table->interval_bw[0].num_packets *
		xhci_get_largest_overhead(&bw_table->interval_bw[0]);

	for (i = 1; i < XHCI_MAX_INTERVAL; i++) {
		unsigned int bw_added;
		unsigned int largest_mps;
		unsigned int interval_overhead;

		/*
		 * How many packets could we transmit in this interval?
		 * If packets didn't fit in the previous interval, we will need
		 * to transmit that many packets twice within this interval.
		 */
		packets_remaining = 2 * packets_remaining +
			bw_table->interval_bw[i].num_packets;

		/* Find the largest max packet size of this or the previous
		 * interval.
		 */
		if (list_empty(&bw_table->interval_bw[i].endpoints))
			largest_mps = 0;
		else {
			struct xhci_virt_ep *virt_ep;
			struct list_head *ep_entry;

			ep_entry = bw_table->interval_bw[i].endpoints.next;
			virt_ep = list_entry(ep_entry,
					struct xhci_virt_ep, bw_endpoint_list);
			/* Convert to blocks, rounding up */
			largest_mps = DIV_ROUND_UP(
					virt_ep->bw_info.max_packet_size,
					block_size);
		}
		if (largest_mps > packet_size)
			packet_size = largest_mps;

		/* Use the larger overhead of this or the previous interval. */
		interval_overhead = xhci_get_largest_overhead(
				&bw_table->interval_bw[i]);
		if (interval_overhead > overhead)
			overhead = interval_overhead;

		/* How many packets can we evenly distribute across
		 * (1 << (i + 1)) possible scheduling opportunities?
		 */
		packets_transmitted = packets_remaining >> (i + 1);

		/* Add in the bandwidth used for those scheduled packets */
		bw_added = packets_transmitted * (overhead + packet_size);

		/* How many packets do we have remaining to transmit? */
		packets_remaining = packets_remaining % (1 << (i + 1));

		/* What largest max packet size should those packets have? */
		/* If we've transmitted all packets, don't carry over the
		 * largest packet size.
		 */
		if (packets_remaining == 0) {
			packet_size = 0;
			overhead = 0;
		} else if (packets_transmitted > 0) {
			/* Otherwise if we do have remaining packets, and we've
			 * scheduled some packets in this interval, take the
			 * largest max packet size from endpoints with this
			 * interval.
			 */
			packet_size = largest_mps;
			overhead = interval_overhead;
		}
		/* Otherwise carry over packet_size and overhead from the last
		 * time we had a remainder.
		 */
		bw_used += bw_added;
		if (bw_used > max_bandwidth) {
			xhci_warn(xhci, "Not enough bandwidth. "
					"Proposed: %u, Max: %u\n",
				bw_used, max_bandwidth);
			return -ENOMEM;
		}
	}
	/*
	 * Ok, we know we have some packets left over after even-handedly
	 * scheduling interval 15.  We don't know which microframes they will
	 * fit into, so we over-schedule and say they will be scheduled every
	 * microframe.
	 */
	if (packets_remaining > 0)
		bw_used += overhead + packet_size;

	if (!virt_dev->tt_info && virt_dev->udev->speed == USB_SPEED_HIGH) {
		unsigned int port_index = virt_dev->real_port - 1;

		/* OK, we're manipulating a HS device attached to a
		 * root port bandwidth domain.  Include the number of active TTs
		 * in the bandwidth used.
		 */
		bw_used += TT_HS_OVERHEAD *
			xhci->rh_bw[port_index].num_active_tts;
	}

2602 2603 2604
	xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
		"Final bandwidth: %u, Limit: %u, Reserved: %u, "
		"Available: %u " "percent",
2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616
		bw_used, max_bandwidth, bw_reserved,
		(max_bandwidth - bw_used - bw_reserved) * 100 /
		max_bandwidth);

	bw_used += bw_reserved;
	if (bw_used > max_bandwidth) {
		xhci_warn(xhci, "Not enough bandwidth. Proposed: %u, Max: %u\n",
				bw_used, max_bandwidth);
		return -ENOMEM;
	}

	bw_table->bw_used = bw_used;
2617 2618 2619 2620 2621 2622 2623 2624 2625 2626
	return 0;
}

static bool xhci_is_async_ep(unsigned int ep_type)
{
	return (ep_type != ISOC_OUT_EP && ep_type != INT_OUT_EP &&
					ep_type != ISOC_IN_EP &&
					ep_type != INT_IN_EP);
}

S
Sarah Sharp 已提交
2627 2628
static bool xhci_is_sync_in_ep(unsigned int ep_type)
{
2629
	return (ep_type == ISOC_IN_EP || ep_type == INT_IN_EP);
S
Sarah Sharp 已提交
2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645
}

static unsigned int xhci_get_ss_bw_consumed(struct xhci_bw_info *ep_bw)
{
	unsigned int mps = DIV_ROUND_UP(ep_bw->max_packet_size, SS_BLOCK);

	if (ep_bw->ep_interval == 0)
		return SS_OVERHEAD_BURST +
			(ep_bw->mult * ep_bw->num_packets *
					(SS_OVERHEAD + mps));
	return DIV_ROUND_UP(ep_bw->mult * ep_bw->num_packets *
				(SS_OVERHEAD + mps + SS_OVERHEAD_BURST),
				1 << ep_bw->ep_interval);

}

2646
static void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
2647 2648 2649 2650 2651 2652 2653 2654 2655
		struct xhci_bw_info *ep_bw,
		struct xhci_interval_bw_table *bw_table,
		struct usb_device *udev,
		struct xhci_virt_ep *virt_ep,
		struct xhci_tt_bw_info *tt_info)
{
	struct xhci_interval_bw	*interval_bw;
	int normalized_interval;

S
Sarah Sharp 已提交
2656
	if (xhci_is_async_ep(ep_bw->type))
2657 2658
		return;

2659
	if (udev->speed >= USB_SPEED_SUPER) {
S
Sarah Sharp 已提交
2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673
		if (xhci_is_sync_in_ep(ep_bw->type))
			xhci->devs[udev->slot_id]->bw_table->ss_bw_in -=
				xhci_get_ss_bw_consumed(ep_bw);
		else
			xhci->devs[udev->slot_id]->bw_table->ss_bw_out -=
				xhci_get_ss_bw_consumed(ep_bw);
		return;
	}

	/* SuperSpeed endpoints never get added to intervals in the table, so
	 * this check is only valid for HS/FS/LS devices.
	 */
	if (list_empty(&virt_ep->bw_endpoint_list))
		return;
2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696
	/* For LS/FS devices, we need to translate the interval expressed in
	 * microframes to frames.
	 */
	if (udev->speed == USB_SPEED_HIGH)
		normalized_interval = ep_bw->ep_interval;
	else
		normalized_interval = ep_bw->ep_interval - 3;

	if (normalized_interval == 0)
		bw_table->interval0_esit_payload -= ep_bw->max_esit_payload;
	interval_bw = &bw_table->interval_bw[normalized_interval];
	interval_bw->num_packets -= ep_bw->num_packets;
	switch (udev->speed) {
	case USB_SPEED_LOW:
		interval_bw->overhead[LS_OVERHEAD_TYPE] -= 1;
		break;
	case USB_SPEED_FULL:
		interval_bw->overhead[FS_OVERHEAD_TYPE] -= 1;
		break;
	case USB_SPEED_HIGH:
		interval_bw->overhead[HS_OVERHEAD_TYPE] -= 1;
		break;
	case USB_SPEED_SUPER:
2697
	case USB_SPEED_SUPER_PLUS:
2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723
	case USB_SPEED_UNKNOWN:
	case USB_SPEED_WIRELESS:
		/* Should never happen because only LS/FS/HS endpoints will get
		 * added to the endpoint list.
		 */
		return;
	}
	if (tt_info)
		tt_info->active_eps -= 1;
	list_del_init(&virt_ep->bw_endpoint_list);
}

static void xhci_add_ep_to_interval_table(struct xhci_hcd *xhci,
		struct xhci_bw_info *ep_bw,
		struct xhci_interval_bw_table *bw_table,
		struct usb_device *udev,
		struct xhci_virt_ep *virt_ep,
		struct xhci_tt_bw_info *tt_info)
{
	struct xhci_interval_bw	*interval_bw;
	struct xhci_virt_ep *smaller_ep;
	int normalized_interval;

	if (xhci_is_async_ep(ep_bw->type))
		return;

S
Sarah Sharp 已提交
2724 2725 2726 2727 2728 2729 2730 2731 2732 2733
	if (udev->speed == USB_SPEED_SUPER) {
		if (xhci_is_sync_in_ep(ep_bw->type))
			xhci->devs[udev->slot_id]->bw_table->ss_bw_in +=
				xhci_get_ss_bw_consumed(ep_bw);
		else
			xhci->devs[udev->slot_id]->bw_table->ss_bw_out +=
				xhci_get_ss_bw_consumed(ep_bw);
		return;
	}

2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756
	/* For LS/FS devices, we need to translate the interval expressed in
	 * microframes to frames.
	 */
	if (udev->speed == USB_SPEED_HIGH)
		normalized_interval = ep_bw->ep_interval;
	else
		normalized_interval = ep_bw->ep_interval - 3;

	if (normalized_interval == 0)
		bw_table->interval0_esit_payload += ep_bw->max_esit_payload;
	interval_bw = &bw_table->interval_bw[normalized_interval];
	interval_bw->num_packets += ep_bw->num_packets;
	switch (udev->speed) {
	case USB_SPEED_LOW:
		interval_bw->overhead[LS_OVERHEAD_TYPE] += 1;
		break;
	case USB_SPEED_FULL:
		interval_bw->overhead[FS_OVERHEAD_TYPE] += 1;
		break;
	case USB_SPEED_HIGH:
		interval_bw->overhead[HS_OVERHEAD_TYPE] += 1;
		break;
	case USB_SPEED_SUPER:
2757
	case USB_SPEED_SUPER_PLUS:
2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795
	case USB_SPEED_UNKNOWN:
	case USB_SPEED_WIRELESS:
		/* Should never happen because only LS/FS/HS endpoints will get
		 * added to the endpoint list.
		 */
		return;
	}

	if (tt_info)
		tt_info->active_eps += 1;
	/* Insert the endpoint into the list, largest max packet size first. */
	list_for_each_entry(smaller_ep, &interval_bw->endpoints,
			bw_endpoint_list) {
		if (ep_bw->max_packet_size >=
				smaller_ep->bw_info.max_packet_size) {
			/* Add the new ep before the smaller endpoint */
			list_add_tail(&virt_ep->bw_endpoint_list,
					&smaller_ep->bw_endpoint_list);
			return;
		}
	}
	/* Add the new endpoint at the end of the list. */
	list_add_tail(&virt_ep->bw_endpoint_list,
			&interval_bw->endpoints);
}

void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
		struct xhci_virt_device *virt_dev,
		int old_active_eps)
{
	struct xhci_root_port_bw_info *rh_bw_info;
	if (!virt_dev->tt_info)
		return;

	rh_bw_info = &xhci->rh_bw[virt_dev->real_port - 1];
	if (old_active_eps == 0 &&
				virt_dev->tt_info->active_eps != 0) {
		rh_bw_info->num_active_tts += 1;
2796
		rh_bw_info->bw_table.bw_used += TT_HS_OVERHEAD;
2797 2798 2799
	} else if (old_active_eps != 0 &&
				virt_dev->tt_info->active_eps == 0) {
		rh_bw_info->num_active_tts -= 1;
2800
		rh_bw_info->bw_table.bw_used -= TT_HS_OVERHEAD;
2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815
	}
}

static int xhci_reserve_bandwidth(struct xhci_hcd *xhci,
		struct xhci_virt_device *virt_dev,
		struct xhci_container_ctx *in_ctx)
{
	struct xhci_bw_info ep_bw_info[31];
	int i;
	struct xhci_input_control_ctx *ctrl_ctx;
	int old_active_eps = 0;

	if (virt_dev->tt_info)
		old_active_eps = virt_dev->tt_info->active_eps;

2816
	ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
2817 2818 2819 2820 2821
	if (!ctrl_ctx) {
		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
				__func__);
		return -ENOMEM;
	}
2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893

	for (i = 0; i < 31; i++) {
		if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
			continue;

		/* Make a copy of the BW info in case we need to revert this */
		memcpy(&ep_bw_info[i], &virt_dev->eps[i].bw_info,
				sizeof(ep_bw_info[i]));
		/* Drop the endpoint from the interval table if the endpoint is
		 * being dropped or changed.
		 */
		if (EP_IS_DROPPED(ctrl_ctx, i))
			xhci_drop_ep_from_interval_table(xhci,
					&virt_dev->eps[i].bw_info,
					virt_dev->bw_table,
					virt_dev->udev,
					&virt_dev->eps[i],
					virt_dev->tt_info);
	}
	/* Overwrite the information stored in the endpoints' bw_info */
	xhci_update_bw_info(xhci, virt_dev->in_ctx, ctrl_ctx, virt_dev);
	for (i = 0; i < 31; i++) {
		/* Add any changed or added endpoints to the interval table */
		if (EP_IS_ADDED(ctrl_ctx, i))
			xhci_add_ep_to_interval_table(xhci,
					&virt_dev->eps[i].bw_info,
					virt_dev->bw_table,
					virt_dev->udev,
					&virt_dev->eps[i],
					virt_dev->tt_info);
	}

	if (!xhci_check_bw_table(xhci, virt_dev, old_active_eps)) {
		/* Ok, this fits in the bandwidth we have.
		 * Update the number of active TTs.
		 */
		xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
		return 0;
	}

	/* We don't have enough bandwidth for this, revert the stored info. */
	for (i = 0; i < 31; i++) {
		if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
			continue;

		/* Drop the new copies of any added or changed endpoints from
		 * the interval table.
		 */
		if (EP_IS_ADDED(ctrl_ctx, i)) {
			xhci_drop_ep_from_interval_table(xhci,
					&virt_dev->eps[i].bw_info,
					virt_dev->bw_table,
					virt_dev->udev,
					&virt_dev->eps[i],
					virt_dev->tt_info);
		}
		/* Revert the endpoint back to its old information */
		memcpy(&virt_dev->eps[i].bw_info, &ep_bw_info[i],
				sizeof(ep_bw_info[i]));
		/* Add any changed or dropped endpoints back into the table */
		if (EP_IS_DROPPED(ctrl_ctx, i))
			xhci_add_ep_to_interval_table(xhci,
					&virt_dev->eps[i].bw_info,
					virt_dev->bw_table,
					virt_dev->udev,
					&virt_dev->eps[i],
					virt_dev->tt_info);
	}
	return -ENOMEM;
}


2894 2895 2896 2897
/* Issue a configure endpoint command or evaluate context command
 * and wait for it to finish.
 */
static int xhci_configure_endpoint(struct xhci_hcd *xhci,
2898 2899 2900
		struct usb_device *udev,
		struct xhci_command *command,
		bool ctx_change, bool must_succeed)
2901 2902 2903
{
	int ret;
	unsigned long flags;
2904
	struct xhci_input_control_ctx *ctrl_ctx;
2905
	struct xhci_virt_device *virt_dev;
2906
	struct xhci_slot_ctx *slot_ctx;
2907 2908 2909

	if (!command)
		return -EINVAL;
2910 2911

	spin_lock_irqsave(&xhci->lock, flags);
2912 2913 2914 2915 2916 2917

	if (xhci->xhc_state & XHCI_STATE_DYING) {
		spin_unlock_irqrestore(&xhci->lock, flags);
		return -ESHUTDOWN;
	}

2918
	virt_dev = xhci->devs[udev->slot_id];
2919

2920
	ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
2921
	if (!ctrl_ctx) {
2922
		spin_unlock_irqrestore(&xhci->lock, flags);
2923 2924 2925 2926
		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
				__func__);
		return -ENOMEM;
	}
2927

2928
	if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK) &&
2929
			xhci_reserve_host_resources(xhci, ctrl_ctx)) {
2930 2931 2932 2933 2934 2935
		spin_unlock_irqrestore(&xhci->lock, flags);
		xhci_warn(xhci, "Not enough host resources, "
				"active endpoint contexts = %u\n",
				xhci->num_active_eps);
		return -ENOMEM;
	}
2936
	if ((xhci->quirks & XHCI_SW_BW_CHECKING) &&
2937
	    xhci_reserve_bandwidth(xhci, virt_dev, command->in_ctx)) {
2938
		if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
2939
			xhci_free_host_resources(xhci, ctrl_ctx);
2940 2941 2942 2943
		spin_unlock_irqrestore(&xhci->lock, flags);
		xhci_warn(xhci, "Not enough bandwidth\n");
		return -ENOMEM;
	}
2944

2945
	slot_ctx = xhci_get_slot_ctx(xhci, command->in_ctx);
2946 2947

	trace_xhci_configure_endpoint_ctrl_ctx(ctrl_ctx);
2948 2949
	trace_xhci_configure_endpoint(slot_ctx);

2950
	if (!ctx_change)
2951 2952
		ret = xhci_queue_configure_endpoint(xhci, command,
				command->in_ctx->dma,
2953
				udev->slot_id, must_succeed);
2954
	else
2955 2956
		ret = xhci_queue_evaluate_context(xhci, command,
				command->in_ctx->dma,
2957
				udev->slot_id, must_succeed);
2958
	if (ret < 0) {
2959
		if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
2960
			xhci_free_host_resources(xhci, ctrl_ctx);
2961
		spin_unlock_irqrestore(&xhci->lock, flags);
2962 2963
		xhci_dbg_trace(xhci,  trace_xhci_dbg_context_change,
				"FIXME allocate a new ring segment");
2964 2965 2966 2967 2968 2969
		return -ENOMEM;
	}
	xhci_ring_cmd_db(xhci);
	spin_unlock_irqrestore(&xhci->lock, flags);

	/* Wait for the configure endpoint command to complete */
2970
	wait_for_completion(command->completion);
2971 2972

	if (!ctx_change)
2973 2974
		ret = xhci_configure_endpoint_result(xhci, udev,
						     &command->status);
2975
	else
2976 2977
		ret = xhci_evaluate_context_result(xhci, udev,
						   &command->status);
2978 2979 2980 2981 2982 2983 2984

	if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
		spin_lock_irqsave(&xhci->lock, flags);
		/* If the command failed, remove the reserved resources.
		 * Otherwise, clean up the estimate to include dropped eps.
		 */
		if (ret)
2985
			xhci_free_host_resources(xhci, ctrl_ctx);
2986
		else
2987
			xhci_finish_resource_reservation(xhci, ctrl_ctx);
2988 2989 2990
		spin_unlock_irqrestore(&xhci->lock, flags);
	}
	return ret;
2991 2992
}

2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006
static void xhci_check_bw_drop_ep_streams(struct xhci_hcd *xhci,
	struct xhci_virt_device *vdev, int i)
{
	struct xhci_virt_ep *ep = &vdev->eps[i];

	if (ep->ep_state & EP_HAS_STREAMS) {
		xhci_warn(xhci, "WARN: endpoint 0x%02x has streams on set_interface, freeing streams.\n",
				xhci_get_endpoint_address(i));
		xhci_free_stream_info(xhci, ep->stream_info);
		ep->stream_info = NULL;
		ep->ep_state &= ~EP_HAS_STREAMS;
	}
}

3007 3008 3009 3010 3011 3012 3013 3014 3015 3016
/* Called after one or more calls to xhci_add_endpoint() or
 * xhci_drop_endpoint().  If this call fails, the USB core is expected
 * to call xhci_reset_bandwidth().
 *
 * Since we are in the middle of changing either configuration or
 * installing a new alt setting, the USB core won't allow URBs to be
 * enqueued for any endpoint on the old config or interface.  Nothing
 * else should be touching the xhci->devs[slot_id] structure, so we
 * don't need to take the xhci->lock for manipulating that.
 */
3017
int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
3018 3019 3020 3021 3022
{
	int i;
	int ret = 0;
	struct xhci_hcd *xhci;
	struct xhci_virt_device	*virt_dev;
3023 3024
	struct xhci_input_control_ctx *ctrl_ctx;
	struct xhci_slot_ctx *slot_ctx;
3025
	struct xhci_command *command;
3026

3027
	ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
3028 3029 3030
	if (ret <= 0)
		return ret;
	xhci = hcd_to_xhci(hcd);
3031 3032
	if ((xhci->xhc_state & XHCI_STATE_DYING) ||
		(xhci->xhc_state & XHCI_STATE_REMOVING))
3033
		return -ENODEV;
3034

3035
	xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
3036 3037
	virt_dev = xhci->devs[udev->slot_id];

3038
	command = xhci_alloc_command(xhci, true, GFP_KERNEL);
3039 3040 3041 3042 3043
	if (!command)
		return -ENOMEM;

	command->in_ctx = virt_dev->in_ctx;

3044
	/* See section 4.6.6 - A0 = 1; A1 = D0 = D1 = 0 */
3045
	ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
3046 3047 3048
	if (!ctrl_ctx) {
		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
				__func__);
3049 3050
		ret = -ENOMEM;
		goto command_cleanup;
3051
	}
M
Matt Evans 已提交
3052 3053 3054
	ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
	ctrl_ctx->add_flags &= cpu_to_le32(~EP0_FLAG);
	ctrl_ctx->drop_flags &= cpu_to_le32(~(SLOT_FLAG | EP0_FLAG));
3055 3056 3057

	/* Don't issue the command if there's no endpoints to update. */
	if (ctrl_ctx->add_flags == cpu_to_le32(SLOT_FLAG) &&
3058 3059 3060 3061
	    ctrl_ctx->drop_flags == 0) {
		ret = 0;
		goto command_cleanup;
	}
3062
	/* Fix up Context Entries field. Minimum value is EP0 == BIT(1). */
3063
	slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
3064 3065 3066 3067 3068 3069 3070 3071 3072 3073
	for (i = 31; i >= 1; i--) {
		__le32 le32 = cpu_to_le32(BIT(i));

		if ((virt_dev->eps[i-1].ring && !(ctrl_ctx->drop_flags & le32))
		    || (ctrl_ctx->add_flags & le32) || i == 1) {
			slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
			slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(i));
			break;
		}
	}
3074

3075
	ret = xhci_configure_endpoint(xhci, udev, command,
3076
			false, false);
3077
	if (ret)
3078
		/* Callee should call reset_bandwidth() */
3079
		goto command_cleanup;
3080

3081
	/* Free any rings that were dropped, but not changed. */
3082
	for (i = 1; i < 31; i++) {
3083
		if ((le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1))) &&
3084
		    !(le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))) {
M
Mathias Nyman 已提交
3085
			xhci_free_endpoint_ring(xhci, virt_dev, i);
3086 3087
			xhci_check_bw_drop_ep_streams(xhci, virt_dev, i);
		}
3088
	}
3089
	xhci_zero_in_ctx(xhci, virt_dev);
3090 3091
	/*
	 * Install any rings for completely new endpoints or changed endpoints,
M
Mathias Nyman 已提交
3092
	 * and free any old rings from changed endpoints.
3093
	 */
3094
	for (i = 1; i < 31; i++) {
3095 3096
		if (!virt_dev->eps[i].new_ring)
			continue;
M
Mathias Nyman 已提交
3097
		/* Only free the old ring if it exists.
3098 3099 3100
		 * It may not if this is the first add of an endpoint.
		 */
		if (virt_dev->eps[i].ring) {
M
Mathias Nyman 已提交
3101
			xhci_free_endpoint_ring(xhci, virt_dev, i);
3102
		}
3103
		xhci_check_bw_drop_ep_streams(xhci, virt_dev, i);
3104 3105
		virt_dev->eps[i].ring = virt_dev->eps[i].new_ring;
		virt_dev->eps[i].new_ring = NULL;
3106
		xhci_debugfs_create_endpoint(xhci, virt_dev, i);
3107
	}
3108 3109 3110
command_cleanup:
	kfree(command->completion);
	kfree(command);
3111 3112 3113

	return ret;
}
3114
EXPORT_SYMBOL_GPL(xhci_check_bandwidth);
3115

3116
void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
3117 3118 3119 3120 3121
{
	struct xhci_hcd *xhci;
	struct xhci_virt_device	*virt_dev;
	int i, ret;

3122
	ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
3123 3124 3125 3126
	if (ret <= 0)
		return;
	xhci = hcd_to_xhci(hcd);

3127
	xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
3128 3129
	virt_dev = xhci->devs[udev->slot_id];
	/* Free any rings allocated for added endpoints */
3130
	for (i = 0; i < 31; i++) {
3131
		if (virt_dev->eps[i].new_ring) {
3132
			xhci_debugfs_remove_endpoint(xhci, virt_dev, i);
3133 3134
			xhci_ring_free(xhci, virt_dev->eps[i].new_ring);
			virt_dev->eps[i].new_ring = NULL;
3135 3136
		}
	}
3137
	xhci_zero_in_ctx(xhci, virt_dev);
3138
}
3139
EXPORT_SYMBOL_GPL(xhci_reset_bandwidth);
3140

3141
static void xhci_setup_input_ctx_for_config_ep(struct xhci_hcd *xhci,
3142 3143
		struct xhci_container_ctx *in_ctx,
		struct xhci_container_ctx *out_ctx,
3144
		struct xhci_input_control_ctx *ctrl_ctx,
3145
		u32 add_flags, u32 drop_flags)
3146
{
M
Matt Evans 已提交
3147 3148
	ctrl_ctx->add_flags = cpu_to_le32(add_flags);
	ctrl_ctx->drop_flags = cpu_to_le32(drop_flags);
3149
	xhci_slot_copy(xhci, in_ctx, out_ctx);
M
Matt Evans 已提交
3150
	ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
3151 3152
}

3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192
static void xhci_endpoint_disable(struct usb_hcd *hcd,
				  struct usb_host_endpoint *host_ep)
{
	struct xhci_hcd		*xhci;
	struct xhci_virt_device	*vdev;
	struct xhci_virt_ep	*ep;
	struct usb_device	*udev;
	unsigned long		flags;
	unsigned int		ep_index;

	xhci = hcd_to_xhci(hcd);
rescan:
	spin_lock_irqsave(&xhci->lock, flags);

	udev = (struct usb_device *)host_ep->hcpriv;
	if (!udev || !udev->slot_id)
		goto done;

	vdev = xhci->devs[udev->slot_id];
	if (!vdev)
		goto done;

	ep_index = xhci_get_endpoint_index(&host_ep->desc);
	ep = &vdev->eps[ep_index];

	/* wait for hub_tt_work to finish clearing hub TT */
	if (ep->ep_state & EP_CLEARING_TT) {
		spin_unlock_irqrestore(&xhci->lock, flags);
		schedule_timeout_uninterruptible(1);
		goto rescan;
	}

	if (ep->ep_state)
		xhci_dbg(xhci, "endpoint disable with ep_state 0x%x\n",
			 ep->ep_state);
done:
	host_ep->hcpriv = NULL;
	spin_unlock_irqrestore(&xhci->lock, flags);
}

3193 3194 3195 3196
/*
 * Called after usb core issues a clear halt control message.
 * The host side of the halt should already be cleared by a reset endpoint
 * command issued when the STALL event was received.
3197
 *
3198 3199 3200 3201 3202
 * The reset endpoint command may only be issued to endpoints in the halted
 * state. For software that wishes to reset the data toggle or sequence number
 * of an endpoint that isn't in the halted state this function will issue a
 * configure endpoint command with the Drop and Add bits set for the target
 * endpoint. Refer to the additional note in xhci spcification section 4.6.8.
3203
 */
3204

3205
static void xhci_endpoint_reset(struct usb_hcd *hcd,
3206
		struct usb_host_endpoint *host_ep)
3207 3208
{
	struct xhci_hcd *xhci;
3209 3210 3211 3212 3213 3214 3215 3216
	struct usb_device *udev;
	struct xhci_virt_device *vdev;
	struct xhci_virt_ep *ep;
	struct xhci_input_control_ctx *ctrl_ctx;
	struct xhci_command *stop_cmd, *cfg_cmd;
	unsigned int ep_index;
	unsigned long flags;
	u32 ep_flag;
3217
	int err;
3218 3219

	xhci = hcd_to_xhci(hcd);
3220 3221 3222 3223
	if (!host_ep->hcpriv)
		return;
	udev = (struct usb_device *) host_ep->hcpriv;
	vdev = xhci->devs[udev->slot_id];
3224 3225 3226 3227 3228 3229 3230 3231

	/*
	 * vdev may be lost due to xHC restore error and re-initialization
	 * during S3/S4 resume. A new vdev will be allocated later by
	 * xhci_discover_or_reset_device()
	 */
	if (!udev->slot_id || !vdev)
		return;
3232 3233 3234 3235
	ep_index = xhci_get_endpoint_index(&host_ep->desc);
	ep = &vdev->eps[ep_index];

	/* Bail out if toggle is already being cleared by a endpoint reset */
3236
	spin_lock_irqsave(&xhci->lock, flags);
3237 3238
	if (ep->ep_state & EP_HARD_CLEAR_TOGGLE) {
		ep->ep_state &= ~EP_HARD_CLEAR_TOGGLE;
3239
		spin_unlock_irqrestore(&xhci->lock, flags);
3240 3241
		return;
	}
3242
	spin_unlock_irqrestore(&xhci->lock, flags);
3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264
	/* Only interrupt and bulk ep's use data toggle, USB2 spec 5.5.4-> */
	if (usb_endpoint_xfer_control(&host_ep->desc) ||
	    usb_endpoint_xfer_isoc(&host_ep->desc))
		return;

	ep_flag = xhci_get_endpoint_flag(&host_ep->desc);

	if (ep_flag == SLOT_FLAG || ep_flag == EP0_FLAG)
		return;

	stop_cmd = xhci_alloc_command(xhci, true, GFP_NOWAIT);
	if (!stop_cmd)
		return;

	cfg_cmd = xhci_alloc_command_with_ctx(xhci, true, GFP_NOWAIT);
	if (!cfg_cmd)
		goto cleanup;

	spin_lock_irqsave(&xhci->lock, flags);

	/* block queuing new trbs and ringing ep doorbell */
	ep->ep_state |= EP_SOFT_CLEAR_TOGGLE;
3265

3266
	/*
3267 3268 3269
	 * Make sure endpoint ring is empty before resetting the toggle/seq.
	 * Driver is required to synchronously cancel all transfer request.
	 * Stop the endpoint to force xHC to update the output context
3270
	 */
3271

3272 3273 3274
	if (!list_empty(&ep->ring->td_list)) {
		dev_err(&udev->dev, "EP not empty, refuse reset\n");
		spin_unlock_irqrestore(&xhci->lock, flags);
3275
		xhci_free_command(xhci, cfg_cmd);
3276 3277
		goto cleanup;
	}
3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288

	err = xhci_queue_stop_endpoint(xhci, stop_cmd, udev->slot_id,
					ep_index, 0);
	if (err < 0) {
		spin_unlock_irqrestore(&xhci->lock, flags);
		xhci_free_command(xhci, cfg_cmd);
		xhci_dbg(xhci, "%s: Failed to queue stop ep command, %d ",
				__func__, err);
		goto cleanup;
	}

3289 3290 3291 3292 3293 3294 3295 3296 3297
	xhci_ring_cmd_db(xhci);
	spin_unlock_irqrestore(&xhci->lock, flags);

	wait_for_completion(stop_cmd->completion);

	spin_lock_irqsave(&xhci->lock, flags);

	/* config ep command clears toggle if add and drop ep flags are set */
	ctrl_ctx = xhci_get_input_control_ctx(cfg_cmd->in_ctx);
3298 3299 3300 3301 3302 3303 3304 3305
	if (!ctrl_ctx) {
		spin_unlock_irqrestore(&xhci->lock, flags);
		xhci_free_command(xhci, cfg_cmd);
		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
				__func__);
		goto cleanup;
	}

3306 3307 3308 3309
	xhci_setup_input_ctx_for_config_ep(xhci, cfg_cmd->in_ctx, vdev->out_ctx,
					   ctrl_ctx, ep_flag, ep_flag);
	xhci_endpoint_copy(xhci, cfg_cmd->in_ctx, vdev->out_ctx, ep_index);

3310
	err = xhci_queue_configure_endpoint(xhci, cfg_cmd, cfg_cmd->in_ctx->dma,
3311
				      udev->slot_id, false);
3312 3313 3314 3315 3316 3317 3318 3319
	if (err < 0) {
		spin_unlock_irqrestore(&xhci->lock, flags);
		xhci_free_command(xhci, cfg_cmd);
		xhci_dbg(xhci, "%s: Failed to queue config ep command, %d ",
				__func__, err);
		goto cleanup;
	}

3320 3321 3322 3323 3324 3325 3326 3327
	xhci_ring_cmd_db(xhci);
	spin_unlock_irqrestore(&xhci->lock, flags);

	wait_for_completion(cfg_cmd->completion);

	xhci_free_command(xhci, cfg_cmd);
cleanup:
	xhci_free_command(xhci, stop_cmd);
3328
	spin_lock_irqsave(&xhci->lock, flags);
3329 3330
	if (ep->ep_state & EP_SOFT_CLEAR_TOGGLE)
		ep->ep_state &= ~EP_SOFT_CLEAR_TOGGLE;
3331
	spin_unlock_irqrestore(&xhci->lock, flags);
3332 3333
}

3334 3335 3336 3337 3338 3339 3340 3341 3342 3343
static int xhci_check_streams_endpoint(struct xhci_hcd *xhci,
		struct usb_device *udev, struct usb_host_endpoint *ep,
		unsigned int slot_id)
{
	int ret;
	unsigned int ep_index;
	unsigned int ep_state;

	if (!ep)
		return -EINVAL;
3344
	ret = xhci_check_args(xhci_to_hcd(xhci), udev, ep, 1, true, __func__);
3345
	if (ret <= 0)
3346
		return ret ? ret : -EINVAL;
3347
	if (usb_ss_max_streams(&ep->ss_ep_comp) == 0) {
3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415
		xhci_warn(xhci, "WARN: SuperSpeed Endpoint Companion"
				" descriptor for ep 0x%x does not support streams\n",
				ep->desc.bEndpointAddress);
		return -EINVAL;
	}

	ep_index = xhci_get_endpoint_index(&ep->desc);
	ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
	if (ep_state & EP_HAS_STREAMS ||
			ep_state & EP_GETTING_STREAMS) {
		xhci_warn(xhci, "WARN: SuperSpeed bulk endpoint 0x%x "
				"already has streams set up.\n",
				ep->desc.bEndpointAddress);
		xhci_warn(xhci, "Send email to xHCI maintainer and ask for "
				"dynamic stream context array reallocation.\n");
		return -EINVAL;
	}
	if (!list_empty(&xhci->devs[slot_id]->eps[ep_index].ring->td_list)) {
		xhci_warn(xhci, "Cannot setup streams for SuperSpeed bulk "
				"endpoint 0x%x; URBs are pending.\n",
				ep->desc.bEndpointAddress);
		return -EINVAL;
	}
	return 0;
}

static void xhci_calculate_streams_entries(struct xhci_hcd *xhci,
		unsigned int *num_streams, unsigned int *num_stream_ctxs)
{
	unsigned int max_streams;

	/* The stream context array size must be a power of two */
	*num_stream_ctxs = roundup_pow_of_two(*num_streams);
	/*
	 * Find out how many primary stream array entries the host controller
	 * supports.  Later we may use secondary stream arrays (similar to 2nd
	 * level page entries), but that's an optional feature for xHCI host
	 * controllers. xHCs must support at least 4 stream IDs.
	 */
	max_streams = HCC_MAX_PSA(xhci->hcc_params);
	if (*num_stream_ctxs > max_streams) {
		xhci_dbg(xhci, "xHCI HW only supports %u stream ctx entries.\n",
				max_streams);
		*num_stream_ctxs = max_streams;
		*num_streams = max_streams;
	}
}

/* Returns an error code if one of the endpoint already has streams.
 * This does not change any data structures, it only checks and gathers
 * information.
 */
static int xhci_calculate_streams_and_bitmask(struct xhci_hcd *xhci,
		struct usb_device *udev,
		struct usb_host_endpoint **eps, unsigned int num_eps,
		unsigned int *num_streams, u32 *changed_ep_bitmask)
{
	unsigned int max_streams;
	unsigned int endpoint_flag;
	int i;
	int ret;

	for (i = 0; i < num_eps; i++) {
		ret = xhci_check_streams_endpoint(xhci, udev,
				eps[i], udev->slot_id);
		if (ret < 0)
			return ret;

3416
		max_streams = usb_ss_max_streams(&eps[i]->ss_ep_comp);
3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451
		if (max_streams < (*num_streams - 1)) {
			xhci_dbg(xhci, "Ep 0x%x only supports %u stream IDs.\n",
					eps[i]->desc.bEndpointAddress,
					max_streams);
			*num_streams = max_streams+1;
		}

		endpoint_flag = xhci_get_endpoint_flag(&eps[i]->desc);
		if (*changed_ep_bitmask & endpoint_flag)
			return -EINVAL;
		*changed_ep_bitmask |= endpoint_flag;
	}
	return 0;
}

static u32 xhci_calculate_no_streams_bitmask(struct xhci_hcd *xhci,
		struct usb_device *udev,
		struct usb_host_endpoint **eps, unsigned int num_eps)
{
	u32 changed_ep_bitmask = 0;
	unsigned int slot_id;
	unsigned int ep_index;
	unsigned int ep_state;
	int i;

	slot_id = udev->slot_id;
	if (!xhci->devs[slot_id])
		return 0;

	for (i = 0; i < num_eps; i++) {
		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
		ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
		/* Are streams already being freed for the endpoint? */
		if (ep_state & EP_GETTING_NO_STREAMS) {
			xhci_warn(xhci, "WARN Can't disable streams for "
J
Joe Perches 已提交
3452 3453
					"endpoint 0x%x, "
					"streams are being disabled already\n",
3454 3455 3456 3457 3458 3459 3460
					eps[i]->desc.bEndpointAddress);
			return 0;
		}
		/* Are there actually any streams to free? */
		if (!(ep_state & EP_HAS_STREAMS) &&
				!(ep_state & EP_GETTING_STREAMS)) {
			xhci_warn(xhci, "WARN Can't disable streams for "
J
Joe Perches 已提交
3461 3462
					"endpoint 0x%x, "
					"streams are already disabled!\n",
3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473
					eps[i]->desc.bEndpointAddress);
			xhci_warn(xhci, "WARN xhci_free_streams() called "
					"with non-streams endpoint\n");
			return 0;
		}
		changed_ep_bitmask |= xhci_get_endpoint_flag(&eps[i]->desc);
	}
	return changed_ep_bitmask;
}

/*
3474
 * The USB device drivers use this function (through the HCD interface in USB
3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488
 * core) to prepare a set of bulk endpoints to use streams.  Streams are used to
 * coordinate mass storage command queueing across multiple endpoints (basically
 * a stream ID == a task ID).
 *
 * Setting up streams involves allocating the same size stream context array
 * for each endpoint and issuing a configure endpoint command for all endpoints.
 *
 * Don't allow the call to succeed if one endpoint only supports one stream
 * (which means it doesn't support streams at all).
 *
 * Drivers may get less stream IDs than they asked for, if the host controller
 * hardware or endpoints claim they can't support the number of requested
 * stream IDs.
 */
3489
static int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
3490 3491 3492 3493 3494 3495 3496
		struct usb_host_endpoint **eps, unsigned int num_eps,
		unsigned int num_streams, gfp_t mem_flags)
{
	int i, ret;
	struct xhci_hcd *xhci;
	struct xhci_virt_device *vdev;
	struct xhci_command *config_cmd;
3497
	struct xhci_input_control_ctx *ctrl_ctx;
3498 3499
	unsigned int ep_index;
	unsigned int num_stream_ctxs;
3500
	unsigned int max_packet;
3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514
	unsigned long flags;
	u32 changed_ep_bitmask = 0;

	if (!eps)
		return -EINVAL;

	/* Add one to the number of streams requested to account for
	 * stream 0 that is reserved for xHCI usage.
	 */
	num_streams += 1;
	xhci = hcd_to_xhci(hcd);
	xhci_dbg(xhci, "Driver wants %u stream IDs (including stream 0).\n",
			num_streams);

H
Hans de Goede 已提交
3515
	/* MaxPSASize value 0 (2 streams) means streams are not supported */
3516 3517
	if ((xhci->quirks & XHCI_BROKEN_STREAMS) ||
			HCC_MAX_PSA(xhci->hcc_params) < 4) {
H
Hans de Goede 已提交
3518 3519 3520 3521
		xhci_dbg(xhci, "xHCI controller does not support streams.\n");
		return -ENOSYS;
	}

3522
	config_cmd = xhci_alloc_command_with_ctx(xhci, true, mem_flags);
3523
	if (!config_cmd)
3524
		return -ENOMEM;
3525

3526
	ctrl_ctx = xhci_get_input_control_ctx(config_cmd->in_ctx);
3527 3528 3529 3530 3531 3532
	if (!ctrl_ctx) {
		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
				__func__);
		xhci_free_command(xhci, config_cmd);
		return -ENOMEM;
	}
3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553

	/* Check to make sure all endpoints are not already configured for
	 * streams.  While we're at it, find the maximum number of streams that
	 * all the endpoints will support and check for duplicate endpoints.
	 */
	spin_lock_irqsave(&xhci->lock, flags);
	ret = xhci_calculate_streams_and_bitmask(xhci, udev, eps,
			num_eps, &num_streams, &changed_ep_bitmask);
	if (ret < 0) {
		xhci_free_command(xhci, config_cmd);
		spin_unlock_irqrestore(&xhci->lock, flags);
		return ret;
	}
	if (num_streams <= 1) {
		xhci_warn(xhci, "WARN: endpoints can't handle "
				"more than one stream.\n");
		xhci_free_command(xhci, config_cmd);
		spin_unlock_irqrestore(&xhci->lock, flags);
		return -EINVAL;
	}
	vdev = xhci->devs[udev->slot_id];
L
Lucas De Marchi 已提交
3554
	/* Mark each endpoint as being in transition, so
3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572
	 * xhci_urb_enqueue() will reject all URBs.
	 */
	for (i = 0; i < num_eps; i++) {
		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
		vdev->eps[ep_index].ep_state |= EP_GETTING_STREAMS;
	}
	spin_unlock_irqrestore(&xhci->lock, flags);

	/* Setup internal data structures and allocate HW data structures for
	 * streams (but don't install the HW structures in the input context
	 * until we're sure all memory allocation succeeded).
	 */
	xhci_calculate_streams_entries(xhci, &num_streams, &num_stream_ctxs);
	xhci_dbg(xhci, "Need %u stream ctx entries for %u stream IDs.\n",
			num_stream_ctxs, num_streams);

	for (i = 0; i < num_eps; i++) {
		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3573
		max_packet = usb_endpoint_maxp(&eps[i]->desc);
3574 3575
		vdev->eps[ep_index].stream_info = xhci_alloc_stream_info(xhci,
				num_stream_ctxs,
3576 3577
				num_streams,
				max_packet, mem_flags);
3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600
		if (!vdev->eps[ep_index].stream_info)
			goto cleanup;
		/* Set maxPstreams in endpoint context and update deq ptr to
		 * point to stream context array. FIXME
		 */
	}

	/* Set up the input context for a configure endpoint command. */
	for (i = 0; i < num_eps; i++) {
		struct xhci_ep_ctx *ep_ctx;

		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
		ep_ctx = xhci_get_ep_ctx(xhci, config_cmd->in_ctx, ep_index);

		xhci_endpoint_copy(xhci, config_cmd->in_ctx,
				vdev->out_ctx, ep_index);
		xhci_setup_streams_ep_input_ctx(xhci, ep_ctx,
				vdev->eps[ep_index].stream_info);
	}
	/* Tell the HW to drop its old copy of the endpoint context info
	 * and add the updated copy from the input context.
	 */
	xhci_setup_input_ctx_for_config_ep(xhci, config_cmd->in_ctx,
3601 3602
			vdev->out_ctx, ctrl_ctx,
			changed_ep_bitmask, changed_ep_bitmask);
3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625

	/* Issue and wait for the configure endpoint command */
	ret = xhci_configure_endpoint(xhci, udev, config_cmd,
			false, false);

	/* xHC rejected the configure endpoint command for some reason, so we
	 * leave the old ring intact and free our internal streams data
	 * structure.
	 */
	if (ret < 0)
		goto cleanup;

	spin_lock_irqsave(&xhci->lock, flags);
	for (i = 0; i < num_eps; i++) {
		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
		vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
		xhci_dbg(xhci, "Slot %u ep ctx %u now has streams.\n",
			 udev->slot_id, ep_index);
		vdev->eps[ep_index].ep_state |= EP_HAS_STREAMS;
	}
	xhci_free_command(xhci, config_cmd);
	spin_unlock_irqrestore(&xhci->lock, flags);

3626 3627 3628 3629
	for (i = 0; i < num_eps; i++) {
		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
		xhci_debugfs_create_stream_files(xhci, vdev, ep_index);
	}
3630 3631 3632 3633 3634 3635 3636 3637
	/* Subtract 1 for stream 0, which drivers can't use */
	return num_streams - 1;

cleanup:
	/* If it didn't work, free the streams! */
	for (i = 0; i < num_eps; i++) {
		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
		xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
3638
		vdev->eps[ep_index].stream_info = NULL;
3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655
		/* FIXME Unset maxPstreams in endpoint context and
		 * update deq ptr to point to normal string ring.
		 */
		vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
		vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
		xhci_endpoint_zero(xhci, vdev, eps[i]);
	}
	xhci_free_command(xhci, config_cmd);
	return -ENOMEM;
}

/* Transition the endpoint from using streams to being a "normal" endpoint
 * without streams.
 *
 * Modify the endpoint context state, submit a configure endpoint command,
 * and free all endpoint rings for streams if that completes successfully.
 */
3656
static int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
3657 3658 3659 3660 3661 3662 3663
		struct usb_host_endpoint **eps, unsigned int num_eps,
		gfp_t mem_flags)
{
	int i, ret;
	struct xhci_hcd *xhci;
	struct xhci_virt_device *vdev;
	struct xhci_command *command;
3664
	struct xhci_input_control_ctx *ctrl_ctx;
3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686
	unsigned int ep_index;
	unsigned long flags;
	u32 changed_ep_bitmask;

	xhci = hcd_to_xhci(hcd);
	vdev = xhci->devs[udev->slot_id];

	/* Set up a configure endpoint command to remove the streams rings */
	spin_lock_irqsave(&xhci->lock, flags);
	changed_ep_bitmask = xhci_calculate_no_streams_bitmask(xhci,
			udev, eps, num_eps);
	if (changed_ep_bitmask == 0) {
		spin_unlock_irqrestore(&xhci->lock, flags);
		return -EINVAL;
	}

	/* Use the xhci_command structure from the first endpoint.  We may have
	 * allocated too many, but the driver may call xhci_free_streams() for
	 * each endpoint it grouped into one call to xhci_alloc_streams().
	 */
	ep_index = xhci_get_endpoint_index(&eps[0]->desc);
	command = vdev->eps[ep_index].stream_info->free_streams_command;
3687
	ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
3688
	if (!ctrl_ctx) {
3689
		spin_unlock_irqrestore(&xhci->lock, flags);
3690 3691 3692 3693 3694
		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
				__func__);
		return -EINVAL;
	}

3695 3696 3697 3698 3699 3700 3701 3702 3703 3704
	for (i = 0; i < num_eps; i++) {
		struct xhci_ep_ctx *ep_ctx;

		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
		ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
		xhci->devs[udev->slot_id]->eps[ep_index].ep_state |=
			EP_GETTING_NO_STREAMS;

		xhci_endpoint_copy(xhci, command->in_ctx,
				vdev->out_ctx, ep_index);
3705
		xhci_setup_no_streams_ep_input_ctx(ep_ctx,
3706 3707 3708
				&vdev->eps[ep_index]);
	}
	xhci_setup_input_ctx_for_config_ep(xhci, command->in_ctx,
3709 3710
			vdev->out_ctx, ctrl_ctx,
			changed_ep_bitmask, changed_ep_bitmask);
3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728
	spin_unlock_irqrestore(&xhci->lock, flags);

	/* Issue and wait for the configure endpoint command,
	 * which must succeed.
	 */
	ret = xhci_configure_endpoint(xhci, udev, command,
			false, true);

	/* xHC rejected the configure endpoint command for some reason, so we
	 * leave the streams rings intact.
	 */
	if (ret < 0)
		return ret;

	spin_lock_irqsave(&xhci->lock, flags);
	for (i = 0; i < num_eps; i++) {
		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
		xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
3729
		vdev->eps[ep_index].stream_info = NULL;
3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740
		/* FIXME Unset maxPstreams in endpoint context and
		 * update deq ptr to point to normal string ring.
		 */
		vdev->eps[ep_index].ep_state &= ~EP_GETTING_NO_STREAMS;
		vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
	}
	spin_unlock_irqrestore(&xhci->lock, flags);

	return 0;
}

3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762
/*
 * Deletes endpoint resources for endpoints that were active before a Reset
 * Device command, or a Disable Slot command.  The Reset Device command leaves
 * the control endpoint intact, whereas the Disable Slot command deletes it.
 *
 * Must be called with xhci->lock held.
 */
void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
	struct xhci_virt_device *virt_dev, bool drop_control_ep)
{
	int i;
	unsigned int num_dropped_eps = 0;
	unsigned int drop_flags = 0;

	for (i = (drop_control_ep ? 0 : 1); i < 31; i++) {
		if (virt_dev->eps[i].ring) {
			drop_flags |= 1 << i;
			num_dropped_eps++;
		}
	}
	xhci->num_active_eps -= num_dropped_eps;
	if (num_dropped_eps)
3763 3764 3765
		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"Dropped %u ep ctxs, flags = 0x%x, "
				"%u now active.",
3766 3767 3768 3769
				num_dropped_eps, drop_flags,
				xhci->num_active_eps);
}

3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780
/*
 * This submits a Reset Device Command, which will set the device state to 0,
 * set the device address to 0, and disable all the endpoints except the default
 * control endpoint.  The USB core should come back and call
 * xhci_address_device(), and then re-set up the configuration.  If this is
 * called because of a usb_reset_and_verify_device(), then the old alternate
 * settings will be re-installed through the normal bandwidth allocation
 * functions.
 *
 * Wait for the Reset Device command to finish.  Remove all structures
 * associated with the endpoints that were disabled.  Clear the input device
M
Mathias Nyman 已提交
3781
 * structure? Reset the control endpoint 0 max packet size?
3782 3783 3784 3785 3786
 *
 * If the virt_dev to be reset does not exist or does not match the udev,
 * it means the device is lost, possibly due to the xHC restore error and
 * re-initialization during S3/S4. In this case, call xhci_alloc_dev() to
 * re-allocate the device.
3787
 */
3788 3789
static int xhci_discover_or_reset_device(struct usb_hcd *hcd,
		struct usb_device *udev)
3790 3791 3792 3793 3794 3795 3796
{
	int ret, i;
	unsigned long flags;
	struct xhci_hcd *xhci;
	unsigned int slot_id;
	struct xhci_virt_device *virt_dev;
	struct xhci_command *reset_device_cmd;
3797
	struct xhci_slot_ctx *slot_ctx;
3798
	int old_active_eps = 0;
3799

3800
	ret = xhci_check_args(hcd, udev, NULL, 0, false, __func__);
3801 3802 3803 3804 3805
	if (ret <= 0)
		return ret;
	xhci = hcd_to_xhci(hcd);
	slot_id = udev->slot_id;
	virt_dev = xhci->devs[slot_id];
3806 3807 3808 3809 3810 3811 3812 3813 3814 3815
	if (!virt_dev) {
		xhci_dbg(xhci, "The device to be reset with slot ID %u does "
				"not exist. Re-allocate the device\n", slot_id);
		ret = xhci_alloc_dev(hcd, udev);
		if (ret == 1)
			return 0;
		else
			return -EINVAL;
	}

3816 3817 3818
	if (virt_dev->tt_info)
		old_active_eps = virt_dev->tt_info->active_eps;

3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832
	if (virt_dev->udev != udev) {
		/* If the virt_dev and the udev does not match, this virt_dev
		 * may belong to another udev.
		 * Re-allocate the device.
		 */
		xhci_dbg(xhci, "The device to be reset with slot ID %u does "
				"not match the udev. Re-allocate the device\n",
				slot_id);
		ret = xhci_alloc_dev(hcd, udev);
		if (ret == 1)
			return 0;
		else
			return -EINVAL;
	}
3833

3834 3835 3836 3837 3838 3839
	/* If device is not setup, there is no point in resetting it */
	slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
	if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
						SLOT_STATE_DISABLED)
		return 0;

3840 3841
	trace_xhci_discover_or_reset_device(slot_ctx);

3842 3843 3844 3845 3846 3847 3848
	xhci_dbg(xhci, "Resetting device with slot ID %u\n", slot_id);
	/* Allocate the command structure that holds the struct completion.
	 * Assume we're in process context, since the normal device reset
	 * process has to wait for the device anyway.  Storage devices are
	 * reset as part of error handling, so use GFP_NOIO instead of
	 * GFP_KERNEL.
	 */
3849
	reset_device_cmd = xhci_alloc_command(xhci, true, GFP_NOIO);
3850 3851 3852 3853 3854 3855 3856
	if (!reset_device_cmd) {
		xhci_dbg(xhci, "Couldn't allocate command structure.\n");
		return -ENOMEM;
	}

	/* Attempt to submit the Reset Device command to the command ring */
	spin_lock_irqsave(&xhci->lock, flags);
3857

3858
	ret = xhci_queue_reset_device(xhci, reset_device_cmd, slot_id);
3859 3860 3861 3862 3863 3864 3865 3866 3867
	if (ret) {
		xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
		spin_unlock_irqrestore(&xhci->lock, flags);
		goto command_cleanup;
	}
	xhci_ring_cmd_db(xhci);
	spin_unlock_irqrestore(&xhci->lock, flags);

	/* Wait for the Reset Device command to finish */
3868
	wait_for_completion(reset_device_cmd->completion);
3869 3870 3871 3872 3873 3874 3875

	/* The Reset Device command can't fail, according to the 0.95/0.96 spec,
	 * unless we tried to reset a slot ID that wasn't enabled,
	 * or the device wasn't in the addressed or configured state.
	 */
	ret = reset_device_cmd->status;
	switch (ret) {
3876
	case COMP_COMMAND_ABORTED:
3877
	case COMP_COMMAND_RING_STOPPED:
3878 3879 3880
		xhci_warn(xhci, "Timeout waiting for reset device command\n");
		ret = -ETIME;
		goto command_cleanup;
3881 3882
	case COMP_SLOT_NOT_ENABLED_ERROR: /* 0.95 completion for bad slot ID */
	case COMP_CONTEXT_STATE_ERROR: /* 0.96 completion code for same thing */
3883
		xhci_dbg(xhci, "Can't reset device (slot ID %u) in %s state\n",
3884 3885
				slot_id,
				xhci_get_slot_state(xhci, virt_dev->out_ctx));
3886
		xhci_dbg(xhci, "Not freeing device rings.\n");
3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901
		/* Don't treat this as an error.  May change my mind later. */
		ret = 0;
		goto command_cleanup;
	case COMP_SUCCESS:
		xhci_dbg(xhci, "Successful reset device command.\n");
		break;
	default:
		if (xhci_is_vendor_info_code(xhci, ret))
			break;
		xhci_warn(xhci, "Unknown completion code %u for "
				"reset device command.\n", ret);
		ret = -EINVAL;
		goto command_cleanup;
	}

3902 3903 3904 3905 3906 3907 3908 3909
	/* Free up host controller endpoint resources */
	if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
		spin_lock_irqsave(&xhci->lock, flags);
		/* Don't delete the default control endpoint resources */
		xhci_free_device_endpoint_resources(xhci, virt_dev, false);
		spin_unlock_irqrestore(&xhci->lock, flags);
	}

M
Mathias Nyman 已提交
3910
	/* Everything but endpoint 0 is disabled, so free the rings. */
3911
	for (i = 1; i < 31; i++) {
3912 3913 3914
		struct xhci_virt_ep *ep = &virt_dev->eps[i];

		if (ep->ep_state & EP_HAS_STREAMS) {
3915 3916
			xhci_warn(xhci, "WARN: endpoint 0x%02x has streams on device reset, freeing streams.\n",
					xhci_get_endpoint_address(i));
3917 3918 3919 3920 3921 3922
			xhci_free_stream_info(xhci, ep->stream_info);
			ep->stream_info = NULL;
			ep->ep_state &= ~EP_HAS_STREAMS;
		}

		if (ep->ring) {
3923
			xhci_debugfs_remove_endpoint(xhci, virt_dev, i);
M
Mathias Nyman 已提交
3924
			xhci_free_endpoint_ring(xhci, virt_dev, i);
3925
		}
3926 3927 3928 3929 3930 3931 3932
		if (!list_empty(&virt_dev->eps[i].bw_endpoint_list))
			xhci_drop_ep_from_interval_table(xhci,
					&virt_dev->eps[i].bw_info,
					virt_dev->bw_table,
					udev,
					&virt_dev->eps[i],
					virt_dev->tt_info);
3933
		xhci_clear_endpoint_bw_info(&virt_dev->eps[i].bw_info);
3934
	}
3935 3936
	/* If necessary, update the number of active TTs on this root port */
	xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
3937
	virt_dev->flags = 0;
3938 3939 3940 3941 3942 3943 3944
	ret = 0;

command_cleanup:
	xhci_free_command(xhci, reset_device_cmd);
	return ret;
}

3945 3946 3947 3948 3949
/*
 * At this point, the struct usb_device is about to go away, the device has
 * disconnected, and all traffic has been stopped and the endpoints have been
 * disabled.  Free any HC data structures associated with that device.
 */
3950
static void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev)
3951 3952
{
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3953
	struct xhci_virt_device *virt_dev;
3954
	struct xhci_slot_ctx *slot_ctx;
3955
	int i, ret;
3956

3957 3958 3959 3960 3961 3962
	/*
	 * We called pm_runtime_get_noresume when the device was attached.
	 * Decrement the counter here to allow controller to runtime suspend
	 * if no devices remain.
	 */
	if (xhci->quirks & XHCI_RESET_ON_RESUME)
3963
		pm_runtime_put_noidle(hcd->self.controller);
3964

3965
	ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
3966 3967 3968
	/* If the host is halted due to driver unload, we still need to free the
	 * device.
	 */
3969
	if (ret <= 0 && ret != -ENODEV)
3970
		return;
3971

3972
	virt_dev = xhci->devs[udev->slot_id];
3973 3974
	slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
	trace_xhci_free_dev(slot_ctx);
3975 3976

	/* Stop any wayward timer functions (which may grab the lock) */
3977
	for (i = 0; i < 31; i++) {
3978
		virt_dev->eps[i].ep_state &= ~EP_STOP_CMD_PENDING;
3979 3980
		del_timer_sync(&virt_dev->eps[i].stop_cmd_timer);
	}
3981
	virt_dev->udev = NULL;
3982 3983
	xhci_disable_slot(xhci, udev->slot_id);
	xhci_free_virt_device(xhci, udev->slot_id);
3984 3985
}

3986
int xhci_disable_slot(struct xhci_hcd *xhci, u32 slot_id)
3987
{
3988
	struct xhci_command *command;
3989 3990
	unsigned long flags;
	u32 state;
3991
	int ret;
3992

3993
	command = xhci_alloc_command(xhci, true, GFP_KERNEL);
3994 3995 3996
	if (!command)
		return -ENOMEM;

3997 3998
	xhci_debugfs_remove_slot(xhci, slot_id);

3999
	spin_lock_irqsave(&xhci->lock, flags);
4000
	/* Don't disable the slot if the host controller is dead. */
4001
	state = readl(&xhci->op_regs->status);
4002 4003
	if (state == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING) ||
			(xhci->xhc_state & XHCI_STATE_HALTED)) {
4004
		spin_unlock_irqrestore(&xhci->lock, flags);
4005
		kfree(command);
4006
		return -ENODEV;
4007 4008
	}

4009 4010 4011
	ret = xhci_queue_slot_control(xhci, command, TRB_DISABLE_SLOT,
				slot_id);
	if (ret) {
4012
		spin_unlock_irqrestore(&xhci->lock, flags);
4013
		kfree(command);
4014
		return ret;
4015
	}
4016
	xhci_ring_cmd_db(xhci);
4017
	spin_unlock_irqrestore(&xhci->lock, flags);
4018 4019 4020 4021 4022 4023 4024 4025 4026

	wait_for_completion(command->completion);

	if (command->status != COMP_SUCCESS)
		xhci_warn(xhci, "Unsuccessful disable slot %u command, status %d\n",
			  slot_id, command->status);

	xhci_free_command(xhci, command);

4027
	return 0;
4028 4029
}

4030 4031 4032 4033 4034 4035 4036 4037 4038
/*
 * Checks if we have enough host controller resources for the default control
 * endpoint.
 *
 * Must be called with xhci->lock held.
 */
static int xhci_reserve_host_control_ep_resources(struct xhci_hcd *xhci)
{
	if (xhci->num_active_eps + 1 > xhci->limit_active_eps) {
4039 4040 4041
		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"Not enough ep ctxs: "
				"%u active, need to add 1, limit is %u.",
4042 4043 4044 4045
				xhci->num_active_eps, xhci->limit_active_eps);
		return -ENOMEM;
	}
	xhci->num_active_eps += 1;
4046 4047
	xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
			"Adding 1 ep ctx, %u now active.",
4048 4049 4050 4051 4052
			xhci->num_active_eps);
	return 0;
}


4053 4054 4055 4056 4057 4058 4059
/*
 * Returns 0 if the xHC ran out of device slots, the Enable Slot command
 * timed out, or allocating memory failed.  Returns 1 on success.
 */
int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev)
{
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4060 4061
	struct xhci_virt_device *vdev;
	struct xhci_slot_ctx *slot_ctx;
4062
	unsigned long flags;
4063
	int ret, slot_id;
4064 4065
	struct xhci_command *command;

4066
	command = xhci_alloc_command(xhci, true, GFP_KERNEL);
4067 4068
	if (!command)
		return 0;
4069 4070

	spin_lock_irqsave(&xhci->lock, flags);
4071
	ret = xhci_queue_slot_control(xhci, command, TRB_ENABLE_SLOT, 0);
4072 4073 4074
	if (ret) {
		spin_unlock_irqrestore(&xhci->lock, flags);
		xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
4075
		xhci_free_command(xhci, command);
4076 4077
		return 0;
	}
4078
	xhci_ring_cmd_db(xhci);
4079 4080
	spin_unlock_irqrestore(&xhci->lock, flags);

4081
	wait_for_completion(command->completion);
4082
	slot_id = command->slot_id;
4083

4084
	if (!slot_id || command->status != COMP_SUCCESS) {
4085
		xhci_err(xhci, "Error while assigning device slot ID\n");
4086 4087 4088
		xhci_err(xhci, "Max number of devices this xHCI host supports is %u.\n",
				HCS_MAX_SLOTS(
					readl(&xhci->cap_regs->hcs_params1)));
4089
		xhci_free_command(xhci, command);
4090 4091
		return 0;
	}
4092

4093 4094
	xhci_free_command(xhci, command);

4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107
	if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
		spin_lock_irqsave(&xhci->lock, flags);
		ret = xhci_reserve_host_control_ep_resources(xhci);
		if (ret) {
			spin_unlock_irqrestore(&xhci->lock, flags);
			xhci_warn(xhci, "Not enough host resources, "
					"active endpoint contexts = %u\n",
					xhci->num_active_eps);
			goto disable_slot;
		}
		spin_unlock_irqrestore(&xhci->lock, flags);
	}
	/* Use GFP_NOIO, since this function can be called from
4108 4109 4110
	 * xhci_discover_or_reset_device(), which may be called as part of
	 * mass storage driver error handling.
	 */
4111
	if (!xhci_alloc_virt_device(xhci, slot_id, udev, GFP_NOIO)) {
4112
		xhci_warn(xhci, "Could not allocate xHCI USB device data structures\n");
4113
		goto disable_slot;
4114
	}
4115 4116 4117 4118
	vdev = xhci->devs[slot_id];
	slot_ctx = xhci_get_slot_ctx(xhci, vdev->out_ctx);
	trace_xhci_alloc_dev(slot_ctx);

4119
	udev->slot_id = slot_id;
4120

4121 4122
	xhci_debugfs_create_slot(xhci, slot_id);

4123 4124 4125 4126 4127
	/*
	 * If resetting upon resume, we can't put the controller into runtime
	 * suspend if there is a device attached.
	 */
	if (xhci->quirks & XHCI_RESET_ON_RESUME)
4128
		pm_runtime_get_noresume(hcd->self.controller);
4129

4130 4131 4132
	/* Is this a LS or FS device under a HS hub? */
	/* Hub or peripherial? */
	return 1;
4133 4134

disable_slot:
4135 4136
	xhci_disable_slot(xhci, udev->slot_id);
	xhci_free_virt_device(xhci, udev->slot_id);
4137 4138

	return 0;
4139 4140 4141
}

/*
4142 4143
 * Issue an Address Device command and optionally send a corresponding
 * SetAddress request to the device.
4144
 */
4145 4146
static int xhci_setup_device(struct usb_hcd *hcd, struct usb_device *udev,
			     enum xhci_setup_dev setup)
4147
{
4148
	const char *act = setup == SETUP_CONTEXT_ONLY ? "context" : "address";
4149 4150 4151 4152
	unsigned long flags;
	struct xhci_virt_device *virt_dev;
	int ret = 0;
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4153 4154
	struct xhci_slot_ctx *slot_ctx;
	struct xhci_input_control_ctx *ctrl_ctx;
4155
	u64 temp_64;
4156 4157 4158
	struct xhci_command *command = NULL;

	mutex_lock(&xhci->mutex);
4159

4160 4161
	if (xhci->xhc_state) {	/* dying, removing or halted */
		ret = -ESHUTDOWN;
4162
		goto out;
4163
	}
4164

4165
	if (!udev->slot_id) {
4166 4167
		xhci_dbg_trace(xhci, trace_xhci_dbg_address,
				"Bad Slot ID %d", udev->slot_id);
4168 4169
		ret = -EINVAL;
		goto out;
4170 4171 4172 4173
	}

	virt_dev = xhci->devs[udev->slot_id];

4174 4175 4176 4177 4178 4179 4180 4181
	if (WARN_ON(!virt_dev)) {
		/*
		 * In plug/unplug torture test with an NEC controller,
		 * a zero-dereference was observed once due to virt_dev = 0.
		 * Print useful debug rather than crash if it is observed again!
		 */
		xhci_warn(xhci, "Virt dev invalid for slot_id 0x%x!\n",
			udev->slot_id);
4182 4183
		ret = -EINVAL;
		goto out;
4184
	}
4185 4186
	slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
	trace_xhci_setup_device_slot(slot_ctx);
4187

4188 4189 4190 4191
	if (setup == SETUP_CONTEXT_ONLY) {
		if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
		    SLOT_STATE_DEFAULT) {
			xhci_dbg(xhci, "Slot already in default state\n");
4192
			goto out;
4193 4194 4195
		}
	}

4196
	command = xhci_alloc_command(xhci, true, GFP_KERNEL);
4197 4198 4199 4200
	if (!command) {
		ret = -ENOMEM;
		goto out;
	}
4201 4202 4203

	command->in_ctx = virt_dev->in_ctx;

4204
	slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
4205
	ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
4206 4207 4208
	if (!ctrl_ctx) {
		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
				__func__);
4209 4210
		ret = -EINVAL;
		goto out;
4211
	}
4212 4213 4214 4215 4216 4217
	/*
	 * If this is the first Set Address since device plug-in or
	 * virt_device realloaction after a resume with an xHCI power loss,
	 * then set up the slot context.
	 */
	if (!slot_ctx->dev_info)
4218
		xhci_setup_addressable_virt_dev(xhci, udev);
4219
	/* Otherwise, update the control endpoint ring enqueue pointer. */
4220 4221
	else
		xhci_copy_ep0_dequeue_into_input_ctx(xhci, udev);
4222 4223 4224
	ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG | EP0_FLAG);
	ctrl_ctx->drop_flags = 0;

4225
	trace_xhci_address_ctx(xhci, virt_dev->in_ctx,
4226
				le32_to_cpu(slot_ctx->dev_info) >> 27);
4227

4228
	trace_xhci_address_ctrl_ctx(ctrl_ctx);
4229
	spin_lock_irqsave(&xhci->lock, flags);
4230
	trace_xhci_setup_device(virt_dev);
4231
	ret = xhci_queue_address_device(xhci, command, virt_dev->in_ctx->dma,
4232
					udev->slot_id, setup);
4233 4234
	if (ret) {
		spin_unlock_irqrestore(&xhci->lock, flags);
4235 4236
		xhci_dbg_trace(xhci, trace_xhci_dbg_address,
				"FIXME: allocate a command ring segment");
4237
		goto out;
4238
	}
4239
	xhci_ring_cmd_db(xhci);
4240 4241 4242
	spin_unlock_irqrestore(&xhci->lock, flags);

	/* ctrl tx can take up to 5 sec; XXX: need more time for xHC? */
4243 4244
	wait_for_completion(command->completion);

4245 4246 4247 4248
	/* FIXME: From section 4.3.4: "Software shall be responsible for timing
	 * the SetAddress() "recovery interval" required by USB and aborting the
	 * command on a timeout.
	 */
4249
	switch (command->status) {
4250
	case COMP_COMMAND_ABORTED:
4251
	case COMP_COMMAND_RING_STOPPED:
4252 4253 4254
		xhci_warn(xhci, "Timeout while waiting for setup device command\n");
		ret = -ETIME;
		break;
4255 4256
	case COMP_CONTEXT_STATE_ERROR:
	case COMP_SLOT_NOT_ENABLED_ERROR:
4257 4258
		xhci_err(xhci, "Setup ERROR: setup %s command for slot %d.\n",
			 act, udev->slot_id);
4259 4260
		ret = -EINVAL;
		break;
4261
	case COMP_USB_TRANSACTION_ERROR:
4262
		dev_warn(&udev->dev, "Device not responding to setup %s.\n", act);
4263 4264 4265

		mutex_unlock(&xhci->mutex);
		ret = xhci_disable_slot(xhci, udev->slot_id);
4266
		xhci_free_virt_device(xhci, udev->slot_id);
4267 4268 4269 4270 4271
		if (!ret)
			xhci_alloc_dev(hcd, udev);
		kfree(command->completion);
		kfree(command);
		return -EPROTO;
4272
	case COMP_INCOMPATIBLE_DEVICE_ERROR:
4273 4274
		dev_warn(&udev->dev,
			 "ERROR: Incompatible device for setup %s command\n", act);
A
Alex He 已提交
4275 4276
		ret = -ENODEV;
		break;
4277
	case COMP_SUCCESS:
4278
		xhci_dbg_trace(xhci, trace_xhci_dbg_address,
4279
			       "Successful setup %s command", act);
4280 4281
		break;
	default:
4282 4283
		xhci_err(xhci,
			 "ERROR: unexpected setup %s command completion code 0x%x.\n",
4284
			 act, command->status);
4285
		trace_xhci_address_ctx(xhci, virt_dev->out_ctx, 1);
4286 4287 4288
		ret = -EINVAL;
		break;
	}
4289 4290
	if (ret)
		goto out;
4291
	temp_64 = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
4292 4293 4294 4295 4296 4297 4298 4299 4300 4301
	xhci_dbg_trace(xhci, trace_xhci_dbg_address,
			"Op regs DCBAA ptr = %#016llx", temp_64);
	xhci_dbg_trace(xhci, trace_xhci_dbg_address,
		"Slot ID %d dcbaa entry @%p = %#016llx",
		udev->slot_id,
		&xhci->dcbaa->dev_context_ptrs[udev->slot_id],
		(unsigned long long)
		le64_to_cpu(xhci->dcbaa->dev_context_ptrs[udev->slot_id]));
	xhci_dbg_trace(xhci, trace_xhci_dbg_address,
			"Output Context DMA address = %#08llx",
4302
			(unsigned long long)virt_dev->out_ctx->dma);
4303
	trace_xhci_address_ctx(xhci, virt_dev->in_ctx,
4304
				le32_to_cpu(slot_ctx->dev_info) >> 27);
4305 4306 4307 4308
	/*
	 * USB core uses address 1 for the roothubs, so we add one to the
	 * address given back to us by the HC.
	 */
4309
	trace_xhci_address_ctx(xhci, virt_dev->out_ctx,
4310
				le32_to_cpu(slot_ctx->dev_info) >> 27);
4311
	/* Zero the input context control for later use */
4312 4313
	ctrl_ctx->add_flags = 0;
	ctrl_ctx->drop_flags = 0;
J
Jim Lin 已提交
4314 4315
	slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
	udev->devaddr = (u8)(le32_to_cpu(slot_ctx->dev_state) & DEV_ADDR_MASK);
4316

4317
	xhci_dbg_trace(xhci, trace_xhci_dbg_address,
4318 4319
		       "Internal device address = %d",
		       le32_to_cpu(slot_ctx->dev_state) & DEV_ADDR_MASK);
4320 4321
out:
	mutex_unlock(&xhci->mutex);
4322 4323 4324 4325
	if (command) {
		kfree(command->completion);
		kfree(command);
	}
4326
	return ret;
4327 4328
}

4329
static int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev)
4330 4331 4332 4333
{
	return xhci_setup_device(hcd, udev, SETUP_CONTEXT_ADDRESS);
}

4334
static int xhci_enable_device(struct usb_hcd *hcd, struct usb_device *udev)
4335 4336 4337 4338
{
	return xhci_setup_device(hcd, udev, SETUP_CONTEXT_ONLY);
}

4339 4340 4341 4342 4343 4344 4345 4346
/*
 * Transfer the port index into real index in the HW port status
 * registers. Caculate offset between the port's PORTSC register
 * and port status base. Divide the number of per port register
 * to get the real index. The raw port number bases 1.
 */
int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1)
{
4347
	struct xhci_hub *rhub;
4348

4349 4350
	rhub = xhci_get_rhub(hcd);
	return rhub->ports[port1 - 1]->hw_portnum + 1;
4351 4352
}

4353 4354 4355 4356
/*
 * Issue an Evaluate Context command to change the Maximum Exit Latency in the
 * slot context.  If that succeeds, store the new MEL in the xhci_virt_device.
 */
4357
static int __maybe_unused xhci_change_max_exit_latency(struct xhci_hcd *xhci,
4358 4359 4360 4361 4362 4363 4364 4365 4366
			struct usb_device *udev, u16 max_exit_latency)
{
	struct xhci_virt_device *virt_dev;
	struct xhci_command *command;
	struct xhci_input_control_ctx *ctrl_ctx;
	struct xhci_slot_ctx *slot_ctx;
	unsigned long flags;
	int ret;

4367 4368 4369 4370
	command = xhci_alloc_command_with_ctx(xhci, true, GFP_KERNEL);
	if (!command)
		return -ENOMEM;

4371
	spin_lock_irqsave(&xhci->lock, flags);
4372 4373 4374 4375 4376 4377 4378 4379 4380 4381

	virt_dev = xhci->devs[udev->slot_id];

	/*
	 * virt_dev might not exists yet if xHC resumed from hibernate (S4) and
	 * xHC was re-initialized. Exit latency will be set later after
	 * hub_port_finish_reset() is done and xhci->devs[] are re-allocated
	 */

	if (!virt_dev || max_exit_latency == virt_dev->current_mel) {
4382 4383 4384 4385 4386
		spin_unlock_irqrestore(&xhci->lock, flags);
		return 0;
	}

	/* Attempt to issue an Evaluate Context command to change the MEL. */
4387
	ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
4388 4389
	if (!ctrl_ctx) {
		spin_unlock_irqrestore(&xhci->lock, flags);
4390
		xhci_free_command(xhci, command);
4391 4392 4393 4394 4395
		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
				__func__);
		return -ENOMEM;
	}

4396 4397 4398 4399 4400 4401 4402
	xhci_slot_copy(xhci, command->in_ctx, virt_dev->out_ctx);
	spin_unlock_irqrestore(&xhci->lock, flags);

	ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
	slot_ctx = xhci_get_slot_ctx(xhci, command->in_ctx);
	slot_ctx->dev_info2 &= cpu_to_le32(~((u32) MAX_EXIT));
	slot_ctx->dev_info2 |= cpu_to_le32(max_exit_latency);
4403
	slot_ctx->dev_state = 0;
4404

4405 4406
	xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
			"Set up evaluate context for LPM MEL change.");
4407 4408 4409 4410 4411 4412 4413 4414 4415 4416

	/* Issue and wait for the evaluate context command. */
	ret = xhci_configure_endpoint(xhci, udev, command,
			true, true);

	if (!ret) {
		spin_lock_irqsave(&xhci->lock, flags);
		virt_dev->current_mel = max_exit_latency;
		spin_unlock_irqrestore(&xhci->lock, flags);
	}
4417 4418 4419

	xhci_free_command(xhci, command);

4420 4421 4422
	return ret;
}

4423
#ifdef CONFIG_PM
A
Andiry Xu 已提交
4424 4425 4426 4427 4428 4429

/* BESL to HIRD Encoding array for USB2 LPM */
static int xhci_besl_encoding[16] = {125, 150, 200, 300, 400, 500, 1000, 2000,
	3000, 4000, 5000, 6000, 7000, 8000, 9000, 10000};

/* Calculate HIRD/BESL for USB2 PORTPMSC*/
4430 4431
static int xhci_calculate_hird_besl(struct xhci_hcd *xhci,
					struct usb_device *udev)
A
Andiry Xu 已提交
4432
{
4433 4434 4435 4436 4437 4438
	int u2del, besl, besl_host;
	int besl_device = 0;
	u32 field;

	u2del = HCS_U2_LATENCY(xhci->hcs_params3);
	field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
A
Andiry Xu 已提交
4439

4440 4441 4442
	if (field & USB_BESL_SUPPORT) {
		for (besl_host = 0; besl_host < 16; besl_host++) {
			if (xhci_besl_encoding[besl_host] >= u2del)
A
Andiry Xu 已提交
4443 4444
				break;
		}
4445 4446 4447 4448 4449
		/* Use baseline BESL value as default */
		if (field & USB_BESL_BASELINE_VALID)
			besl_device = USB_GET_BESL_BASELINE(field);
		else if (field & USB_BESL_DEEP_VALID)
			besl_device = USB_GET_BESL_DEEP(field);
A
Andiry Xu 已提交
4450 4451
	} else {
		if (u2del <= 50)
4452
			besl_host = 0;
A
Andiry Xu 已提交
4453
		else
4454
			besl_host = (u2del - 51) / 75 + 1;
A
Andiry Xu 已提交
4455 4456
	}

4457 4458 4459 4460 4461
	besl = besl_host + besl_device;
	if (besl > 15)
		besl = 15;

	return besl;
A
Andiry Xu 已提交
4462 4463
}

4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474
/* Calculate BESLD, L1 timeout and HIRDM for USB2 PORTHLPMC */
static int xhci_calculate_usb2_hw_lpm_params(struct usb_device *udev)
{
	u32 field;
	int l1;
	int besld = 0;
	int hirdm = 0;

	field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);

	/* xHCI l1 is set in steps of 256us, xHCI 1.0 section 5.4.11.2 */
4475
	l1 = udev->l1_params.timeout / 256;
4476 4477 4478 4479 4480 4481 4482 4483 4484 4485

	/* device has preferred BESLD */
	if (field & USB_BESL_DEEP_VALID) {
		besld = USB_GET_BESL_DEEP(field);
		hirdm = 1;
	}

	return PORT_BESLD(besld) | PORT_L1_TIMEOUT(l1) | PORT_HIRDM(hirdm);
}

4486
static int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
A
Andiry Xu 已提交
4487 4488 4489
			struct usb_device *udev, int enable)
{
	struct xhci_hcd	*xhci = hcd_to_xhci(hcd);
4490
	struct xhci_port **ports;
4491 4492
	__le32 __iomem	*pm_addr, *hlpm_addr;
	u32		pm_val, hlpm_val, field;
A
Andiry Xu 已提交
4493 4494
	unsigned int	port_num;
	unsigned long	flags;
4495 4496
	int		hird, exit_latency;
	int		ret;
A
Andiry Xu 已提交
4497

4498 4499 4500
	if (xhci->quirks & XHCI_HW_LPM_DISABLE)
		return -EPERM;

4501
	if (hcd->speed >= HCD_USB3 || !xhci->hw_lpm_support ||
A
Andiry Xu 已提交
4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513
			!udev->lpm_capable)
		return -EPERM;

	if (!udev->parent || udev->parent->parent ||
			udev->descriptor.bDeviceClass == USB_CLASS_HUB)
		return -EPERM;

	if (udev->usb2_hw_lpm_capable != 1)
		return -EPERM;

	spin_lock_irqsave(&xhci->lock, flags);

4514
	ports = xhci->usb2_rhub.ports;
A
Andiry Xu 已提交
4515
	port_num = udev->portnum - 1;
4516
	pm_addr = ports[port_num]->addr + PORTPMSC;
4517
	pm_val = readl(pm_addr);
4518
	hlpm_addr = ports[port_num]->addr + PORTHLPMC;
A
Andiry Xu 已提交
4519 4520

	xhci_dbg(xhci, "%s port %d USB2 hardware LPM\n",
4521
			enable ? "enable" : "disable", port_num + 1);
A
Andiry Xu 已提交
4522

4523
	if (enable) {
4524 4525 4526 4527 4528 4529
		/* Host supports BESL timeout instead of HIRD */
		if (udev->usb2_hw_lpm_besl_capable) {
			/* if device doesn't have a preferred BESL value use a
			 * default one which works with mixed HIRD and BESL
			 * systems. See XHCI_DEFAULT_BESL definition in xhci.h
			 */
4530
			field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
4531 4532 4533 4534
			if ((field & USB_BESL_SUPPORT) &&
			    (field & USB_BESL_BASELINE_VALID))
				hird = USB_GET_BESL_BASELINE(field);
			else
4535
				hird = udev->l1_params.besl;
4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546

			exit_latency = xhci_besl_encoding[hird];
			spin_unlock_irqrestore(&xhci->lock, flags);

			ret = xhci_change_max_exit_latency(xhci, udev,
							   exit_latency);
			if (ret < 0)
				return ret;
			spin_lock_irqsave(&xhci->lock, flags);

			hlpm_val = xhci_calculate_usb2_hw_lpm_params(udev);
4547
			writel(hlpm_val, hlpm_addr);
4548
			/* flush write */
4549
			readl(hlpm_addr);
4550 4551 4552 4553 4554
		} else {
			hird = xhci_calculate_hird_besl(xhci, udev);
		}

		pm_val &= ~PORT_HIRD_MASK;
4555
		pm_val |= PORT_HIRD(hird) | PORT_RWE | PORT_L1DS(udev->slot_id);
4556
		writel(pm_val, pm_addr);
4557
		pm_val = readl(pm_addr);
4558
		pm_val |= PORT_HLE;
4559
		writel(pm_val, pm_addr);
4560
		/* flush write */
4561
		readl(pm_addr);
A
Andiry Xu 已提交
4562
	} else {
4563
		pm_val &= ~(PORT_HLE | PORT_RWE | PORT_HIRD_MASK | PORT_L1DS_MASK);
4564
		writel(pm_val, pm_addr);
4565
		/* flush write */
4566
		readl(pm_addr);
4567 4568 4569
		if (udev->usb2_hw_lpm_besl_capable) {
			spin_unlock_irqrestore(&xhci->lock, flags);
			xhci_change_max_exit_latency(xhci, udev, 0);
4570 4571 4572
			readl_poll_timeout(ports[port_num]->addr, pm_val,
					   (pm_val & PORT_PLS_MASK) == XDEV_U0,
					   100, 10000);
4573 4574
			return 0;
		}
A
Andiry Xu 已提交
4575 4576 4577 4578 4579 4580
	}

	spin_unlock_irqrestore(&xhci->lock, flags);
	return 0;
}

4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603
/* check if a usb2 port supports a given extened capability protocol
 * only USB2 ports extended protocol capability values are cached.
 * Return 1 if capability is supported
 */
static int xhci_check_usb2_port_capability(struct xhci_hcd *xhci, int port,
					   unsigned capability)
{
	u32 port_offset, port_count;
	int i;

	for (i = 0; i < xhci->num_ext_caps; i++) {
		if (xhci->ext_caps[i] & capability) {
			/* port offsets starts at 1 */
			port_offset = XHCI_EXT_PORT_OFF(xhci->ext_caps[i]) - 1;
			port_count = XHCI_EXT_PORT_COUNT(xhci->ext_caps[i]);
			if (port >= port_offset &&
			    port < port_offset + port_count)
				return 1;
		}
	}
	return 0;
}

4604
static int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
4605 4606
{
	struct xhci_hcd	*xhci = hcd_to_xhci(hcd);
4607
	int		portnum = udev->portnum - 1;
4608

Z
Zeng Tao 已提交
4609
	if (hcd->speed >= HCD_USB3 || !udev->lpm_capable)
4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625
		return 0;

	/* we only support lpm for non-hub device connected to root hub yet */
	if (!udev->parent || udev->parent->parent ||
			udev->descriptor.bDeviceClass == USB_CLASS_HUB)
		return 0;

	if (xhci->hw_lpm_support == 1 &&
			xhci_check_usb2_port_capability(
				xhci, portnum, XHCI_HLC)) {
		udev->usb2_hw_lpm_capable = 1;
		udev->l1_params.timeout = XHCI_L1_TIMEOUT;
		udev->l1_params.besl = XHCI_DEFAULT_BESL;
		if (xhci_check_usb2_port_capability(xhci, portnum,
					XHCI_BLC))
			udev->usb2_hw_lpm_besl_capable = 1;
4626 4627 4628 4629 4630
	}

	return 0;
}

4631 4632
/*---------------------- USB 3.0 Link PM functions ------------------------*/

4633 4634 4635 4636
/* Service interval in nanoseconds = 2^(bInterval - 1) * 125us * 1000ns / 1us */
static unsigned long long xhci_service_interval_to_ns(
		struct usb_endpoint_descriptor *desc)
{
O
Oliver Neukum 已提交
4637
	return (1ULL << (desc->bInterval - 1)) * 125 * 1000;
4638 4639
}

4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664
static u16 xhci_get_timeout_no_hub_lpm(struct usb_device *udev,
		enum usb3_link_state state)
{
	unsigned long long sel;
	unsigned long long pel;
	unsigned int max_sel_pel;
	char *state_name;

	switch (state) {
	case USB3_LPM_U1:
		/* Convert SEL and PEL stored in nanoseconds to microseconds */
		sel = DIV_ROUND_UP(udev->u1_params.sel, 1000);
		pel = DIV_ROUND_UP(udev->u1_params.pel, 1000);
		max_sel_pel = USB3_LPM_MAX_U1_SEL_PEL;
		state_name = "U1";
		break;
	case USB3_LPM_U2:
		sel = DIV_ROUND_UP(udev->u2_params.sel, 1000);
		pel = DIV_ROUND_UP(udev->u2_params.pel, 1000);
		max_sel_pel = USB3_LPM_MAX_U2_SEL_PEL;
		state_name = "U2";
		break;
	default:
		dev_warn(&udev->dev, "%s: Can't get timeout for non-U1 or U2 state.\n",
				__func__);
S
Sarah Sharp 已提交
4665
		return USB3_LPM_DISABLED;
4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676
	}

	if (sel <= max_sel_pel && pel <= max_sel_pel)
		return USB3_LPM_DEVICE_INITIATED;

	if (sel > max_sel_pel)
		dev_dbg(&udev->dev, "Device-initiated %s disabled "
				"due to long SEL %llu ms\n",
				state_name, sel);
	else
		dev_dbg(&udev->dev, "Device-initiated %s disabled "
J
Joe Perches 已提交
4677
				"due to long PEL %llu ms\n",
4678 4679 4680 4681
				state_name, pel);
	return USB3_LPM_DISABLED;
}

4682
/* The U1 timeout should be the maximum of the following values:
4683 4684 4685 4686 4687 4688 4689
 *  - For control endpoints, U1 system exit latency (SEL) * 3
 *  - For bulk endpoints, U1 SEL * 5
 *  - For interrupt endpoints:
 *    - Notification EPs, U1 SEL * 3
 *    - Periodic EPs, max(105% of bInterval, U1 SEL * 2)
 *  - For isochronous endpoints, max(105% of bInterval, U1 SEL * 2)
 */
4690 4691
static unsigned long long xhci_calculate_intel_u1_timeout(
		struct usb_device *udev,
4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712
		struct usb_endpoint_descriptor *desc)
{
	unsigned long long timeout_ns;
	int ep_type;
	int intr_type;

	ep_type = usb_endpoint_type(desc);
	switch (ep_type) {
	case USB_ENDPOINT_XFER_CONTROL:
		timeout_ns = udev->u1_params.sel * 3;
		break;
	case USB_ENDPOINT_XFER_BULK:
		timeout_ns = udev->u1_params.sel * 5;
		break;
	case USB_ENDPOINT_XFER_INT:
		intr_type = usb_endpoint_interrupt_type(desc);
		if (intr_type == USB_ENDPOINT_INTR_NOTIFICATION) {
			timeout_ns = udev->u1_params.sel * 3;
			break;
		}
		/* Otherwise the calculation is the same as isoc eps */
4713
		fallthrough;
4714 4715
	case USB_ENDPOINT_XFER_ISOC:
		timeout_ns = xhci_service_interval_to_ns(desc);
4716
		timeout_ns = DIV_ROUND_UP_ULL(timeout_ns * 105, 100);
4717 4718 4719 4720 4721 4722 4723
		if (timeout_ns < udev->u1_params.sel * 2)
			timeout_ns = udev->u1_params.sel * 2;
		break;
	default:
		return 0;
	}

4724 4725 4726 4727 4728 4729 4730 4731 4732 4733
	return timeout_ns;
}

/* Returns the hub-encoded U1 timeout value. */
static u16 xhci_calculate_u1_timeout(struct xhci_hcd *xhci,
		struct usb_device *udev,
		struct usb_endpoint_descriptor *desc)
{
	unsigned long long timeout_ns;

4734 4735
	/* Prevent U1 if service interval is shorter than U1 exit latency */
	if (usb_endpoint_xfer_int(desc) || usb_endpoint_xfer_isoc(desc)) {
4736
		if (xhci_service_interval_to_ns(desc) <= udev->u1_params.mel) {
4737 4738 4739 4740 4741
			dev_dbg(&udev->dev, "Disable U1, ESIT shorter than exit latency\n");
			return USB3_LPM_DISABLED;
		}
	}

4742 4743 4744 4745 4746
	if (xhci->quirks & XHCI_INTEL_HOST)
		timeout_ns = xhci_calculate_intel_u1_timeout(udev, desc);
	else
		timeout_ns = udev->u1_params.sel;

4747 4748 4749
	/* The U1 timeout is encoded in 1us intervals.
	 * Don't return a timeout of zero, because that's USB3_LPM_DISABLED.
	 */
4750
	if (timeout_ns == USB3_LPM_DISABLED)
4751 4752 4753
		timeout_ns = 1;
	else
		timeout_ns = DIV_ROUND_UP_ULL(timeout_ns, 1000);
4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764

	/* If the necessary timeout value is bigger than what we can set in the
	 * USB 3.0 hub, we have to disable hub-initiated U1.
	 */
	if (timeout_ns <= USB3_LPM_U1_MAX_TIMEOUT)
		return timeout_ns;
	dev_dbg(&udev->dev, "Hub-initiated U1 disabled "
			"due to long timeout %llu ms\n", timeout_ns);
	return xhci_get_timeout_no_hub_lpm(udev, USB3_LPM_U1);
}

4765
/* The U2 timeout should be the maximum of:
4766 4767 4768 4769 4770
 *  - 10 ms (to avoid the bandwidth impact on the scheduler)
 *  - largest bInterval of any active periodic endpoint (to avoid going
 *    into lower power link states between intervals).
 *  - the U2 Exit Latency of the device
 */
4771 4772
static unsigned long long xhci_calculate_intel_u2_timeout(
		struct usb_device *udev,
4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783
		struct usb_endpoint_descriptor *desc)
{
	unsigned long long timeout_ns;
	unsigned long long u2_del_ns;

	timeout_ns = 10 * 1000 * 1000;

	if ((usb_endpoint_xfer_int(desc) || usb_endpoint_xfer_isoc(desc)) &&
			(xhci_service_interval_to_ns(desc) > timeout_ns))
		timeout_ns = xhci_service_interval_to_ns(desc);

4784
	u2_del_ns = le16_to_cpu(udev->bos->ss_cap->bU2DevExitLat) * 1000ULL;
4785 4786 4787
	if (u2_del_ns > timeout_ns)
		timeout_ns = u2_del_ns;

4788 4789 4790 4791 4792 4793 4794 4795 4796 4797
	return timeout_ns;
}

/* Returns the hub-encoded U2 timeout value. */
static u16 xhci_calculate_u2_timeout(struct xhci_hcd *xhci,
		struct usb_device *udev,
		struct usb_endpoint_descriptor *desc)
{
	unsigned long long timeout_ns;

4798 4799
	/* Prevent U2 if service interval is shorter than U2 exit latency */
	if (usb_endpoint_xfer_int(desc) || usb_endpoint_xfer_isoc(desc)) {
4800
		if (xhci_service_interval_to_ns(desc) <= udev->u2_params.mel) {
4801 4802 4803 4804 4805
			dev_dbg(&udev->dev, "Disable U2, ESIT shorter than exit latency\n");
			return USB3_LPM_DISABLED;
		}
	}

4806 4807 4808 4809 4810
	if (xhci->quirks & XHCI_INTEL_HOST)
		timeout_ns = xhci_calculate_intel_u2_timeout(udev, desc);
	else
		timeout_ns = udev->u2_params.sel;

4811
	/* The U2 timeout is encoded in 256us intervals */
4812
	timeout_ns = DIV_ROUND_UP_ULL(timeout_ns, 256 * 1000);
4813 4814 4815 4816 4817 4818 4819 4820 4821 4822
	/* If the necessary timeout value is bigger than what we can set in the
	 * USB 3.0 hub, we have to disable hub-initiated U2.
	 */
	if (timeout_ns <= USB3_LPM_U2_MAX_TIMEOUT)
		return timeout_ns;
	dev_dbg(&udev->dev, "Hub-initiated U2 disabled "
			"due to long timeout %llu ms\n", timeout_ns);
	return xhci_get_timeout_no_hub_lpm(udev, USB3_LPM_U2);
}

4823 4824 4825 4826 4827 4828
static u16 xhci_call_host_update_timeout_for_endpoint(struct xhci_hcd *xhci,
		struct usb_device *udev,
		struct usb_endpoint_descriptor *desc,
		enum usb3_link_state state,
		u16 *timeout)
{
4829 4830 4831 4832
	if (state == USB3_LPM_U1)
		return xhci_calculate_u1_timeout(xhci, udev, desc);
	else if (state == USB3_LPM_U2)
		return xhci_calculate_u2_timeout(xhci, udev, desc);
4833

4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847
	return USB3_LPM_DISABLED;
}

static int xhci_update_timeout_for_endpoint(struct xhci_hcd *xhci,
		struct usb_device *udev,
		struct usb_endpoint_descriptor *desc,
		enum usb3_link_state state,
		u16 *timeout)
{
	u16 alt_timeout;

	alt_timeout = xhci_call_host_update_timeout_for_endpoint(xhci, udev,
		desc, state, timeout);

4848
	/* If we found we can't enable hub-initiated LPM, and
4849
	 * the U1 or U2 exit latency was too high to allow
4850 4851
	 * device-initiated LPM as well, then we will disable LPM
	 * for this device, so stop searching any further.
4852
	 */
4853
	if (alt_timeout == USB3_LPM_DISABLED) {
4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877
		*timeout = alt_timeout;
		return -E2BIG;
	}
	if (alt_timeout > *timeout)
		*timeout = alt_timeout;
	return 0;
}

static int xhci_update_timeout_for_interface(struct xhci_hcd *xhci,
		struct usb_device *udev,
		struct usb_host_interface *alt,
		enum usb3_link_state state,
		u16 *timeout)
{
	int j;

	for (j = 0; j < alt->desc.bNumEndpoints; j++) {
		if (xhci_update_timeout_for_endpoint(xhci, udev,
					&alt->endpoint[j].desc, state, timeout))
			return -E2BIG;
	}
	return 0;
}

4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901
static int xhci_check_intel_tier_policy(struct usb_device *udev,
		enum usb3_link_state state)
{
	struct usb_device *parent;
	unsigned int num_hubs;

	if (state == USB3_LPM_U2)
		return 0;

	/* Don't enable U1 if the device is on a 2nd tier hub or lower. */
	for (parent = udev->parent, num_hubs = 0; parent->parent;
			parent = parent->parent)
		num_hubs++;

	if (num_hubs < 2)
		return 0;

	dev_dbg(&udev->dev, "Disabling U1 link state for device"
			" below second-tier hub.\n");
	dev_dbg(&udev->dev, "Plug device into first-tier hub "
			"to decrease power consumption.\n");
	return -E2BIG;
}

4902 4903 4904 4905
static int xhci_check_tier_policy(struct xhci_hcd *xhci,
		struct usb_device *udev,
		enum usb3_link_state state)
{
4906 4907
	if (xhci->quirks & XHCI_INTEL_HOST)
		return xhci_check_intel_tier_policy(udev, state);
4908 4909
	else
		return 0;
4910 4911 4912 4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949
}

/* Returns the U1 or U2 timeout that should be enabled.
 * If the tier check or timeout setting functions return with a non-zero exit
 * code, that means the timeout value has been finalized and we shouldn't look
 * at any more endpoints.
 */
static u16 xhci_calculate_lpm_timeout(struct usb_hcd *hcd,
			struct usb_device *udev, enum usb3_link_state state)
{
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
	struct usb_host_config *config;
	char *state_name;
	int i;
	u16 timeout = USB3_LPM_DISABLED;

	if (state == USB3_LPM_U1)
		state_name = "U1";
	else if (state == USB3_LPM_U2)
		state_name = "U2";
	else {
		dev_warn(&udev->dev, "Can't enable unknown link state %i\n",
				state);
		return timeout;
	}

	if (xhci_check_tier_policy(xhci, udev, state) < 0)
		return timeout;

	/* Gather some information about the currently installed configuration
	 * and alternate interface settings.
	 */
	if (xhci_update_timeout_for_endpoint(xhci, udev, &udev->ep0.desc,
			state, &timeout))
		return timeout;

	config = udev->actconfig;
	if (!config)
		return timeout;

4950
	for (i = 0; i < config->desc.bNumInterfaces; i++) {
4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962
		struct usb_driver *driver;
		struct usb_interface *intf = config->interface[i];

		if (!intf)
			continue;

		/* Check if any currently bound drivers want hub-initiated LPM
		 * disabled.
		 */
		if (intf->dev.driver) {
			driver = to_usb_driver(intf->dev.driver);
			if (driver && driver->disable_hub_initiated_lpm) {
4963 4964 4965 4966 4967 4968
				dev_dbg(&udev->dev, "Hub-initiated %s disabled at request of driver %s\n",
					state_name, driver->name);
				timeout = xhci_get_timeout_no_hub_lpm(udev,
								      state);
				if (timeout == USB3_LPM_DISABLED)
					return timeout;
4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015
			}
		}

		/* Not sure how this could happen... */
		if (!intf->cur_altsetting)
			continue;

		if (xhci_update_timeout_for_interface(xhci, udev,
					intf->cur_altsetting,
					state, &timeout))
			return timeout;
	}
	return timeout;
}

static int calculate_max_exit_latency(struct usb_device *udev,
		enum usb3_link_state state_changed,
		u16 hub_encoded_timeout)
{
	unsigned long long u1_mel_us = 0;
	unsigned long long u2_mel_us = 0;
	unsigned long long mel_us = 0;
	bool disabling_u1;
	bool disabling_u2;
	bool enabling_u1;
	bool enabling_u2;

	disabling_u1 = (state_changed == USB3_LPM_U1 &&
			hub_encoded_timeout == USB3_LPM_DISABLED);
	disabling_u2 = (state_changed == USB3_LPM_U2 &&
			hub_encoded_timeout == USB3_LPM_DISABLED);

	enabling_u1 = (state_changed == USB3_LPM_U1 &&
			hub_encoded_timeout != USB3_LPM_DISABLED);
	enabling_u2 = (state_changed == USB3_LPM_U2 &&
			hub_encoded_timeout != USB3_LPM_DISABLED);

	/* If U1 was already enabled and we're not disabling it,
	 * or we're going to enable U1, account for the U1 max exit latency.
	 */
	if ((udev->u1_params.timeout != USB3_LPM_DISABLED && !disabling_u1) ||
			enabling_u1)
		u1_mel_us = DIV_ROUND_UP(udev->u1_params.mel, 1000);
	if ((udev->u2_params.timeout != USB3_LPM_DISABLED && !disabling_u2) ||
			enabling_u2)
		u2_mel_us = DIV_ROUND_UP(udev->u2_params.mel, 1000);

5016 5017
	mel_us = max(u1_mel_us, u2_mel_us);

5018 5019 5020 5021 5022 5023 5024 5025 5026 5027
	/* xHCI host controller max exit latency field is only 16 bits wide. */
	if (mel_us > MAX_EXIT) {
		dev_warn(&udev->dev, "Link PM max exit latency of %lluus "
				"is too big.\n", mel_us);
		return -E2BIG;
	}
	return mel_us;
}

/* Returns the USB3 hub-encoded value for the U1/U2 timeout. */
5028
static int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
5029 5030 5031 5032 5033 5034 5035 5036 5037 5038 5039 5040 5041 5042 5043 5044 5045 5046 5047 5048 5049 5050 5051 5052 5053 5054 5055 5056 5057 5058
			struct usb_device *udev, enum usb3_link_state state)
{
	struct xhci_hcd	*xhci;
	u16 hub_encoded_timeout;
	int mel;
	int ret;

	xhci = hcd_to_xhci(hcd);
	/* The LPM timeout values are pretty host-controller specific, so don't
	 * enable hub-initiated timeouts unless the vendor has provided
	 * information about their timeout algorithm.
	 */
	if (!xhci || !(xhci->quirks & XHCI_LPM_SUPPORT) ||
			!xhci->devs[udev->slot_id])
		return USB3_LPM_DISABLED;

	hub_encoded_timeout = xhci_calculate_lpm_timeout(hcd, udev, state);
	mel = calculate_max_exit_latency(udev, state, hub_encoded_timeout);
	if (mel < 0) {
		/* Max Exit Latency is too big, disable LPM. */
		hub_encoded_timeout = USB3_LPM_DISABLED;
		mel = 0;
	}

	ret = xhci_change_max_exit_latency(xhci, udev, mel);
	if (ret)
		return ret;
	return hub_encoded_timeout;
}

5059
static int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
5060 5061 5062 5063 5064 5065 5066 5067 5068 5069 5070
			struct usb_device *udev, enum usb3_link_state state)
{
	struct xhci_hcd	*xhci;
	u16 mel;

	xhci = hcd_to_xhci(hcd);
	if (!xhci || !(xhci->quirks & XHCI_LPM_SUPPORT) ||
			!xhci->devs[udev->slot_id])
		return 0;

	mel = calculate_max_exit_latency(udev, state, USB3_LPM_DISABLED);
5071
	return xhci_change_max_exit_latency(xhci, udev, mel);
5072
}
5073
#else /* CONFIG_PM */
A
Andiry Xu 已提交
5074

5075
static int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
5076 5077 5078 5079 5080
				struct usb_device *udev, int enable)
{
	return 0;
}

5081
static int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
5082 5083 5084 5085
{
	return 0;
}

5086
static int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
5087
			struct usb_device *udev, enum usb3_link_state state)
A
Andiry Xu 已提交
5088
{
5089
	return USB3_LPM_DISABLED;
A
Andiry Xu 已提交
5090 5091
}

5092
static int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
5093
			struct usb_device *udev, enum usb3_link_state state)
A
Andiry Xu 已提交
5094 5095 5096
{
	return 0;
}
5097
#endif	/* CONFIG_PM */
A
Andiry Xu 已提交
5098

5099
/*-------------------------------------------------------------------------*/
A
Andiry Xu 已提交
5100

S
Sarah Sharp 已提交
5101 5102 5103
/* Once a hub descriptor is fetched for a device, we need to update the xHC's
 * internal data structures for the device.
 */
5104
static int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
S
Sarah Sharp 已提交
5105 5106 5107 5108 5109 5110 5111 5112 5113 5114 5115 5116 5117 5118 5119 5120 5121 5122 5123 5124
			struct usb_tt *tt, gfp_t mem_flags)
{
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
	struct xhci_virt_device *vdev;
	struct xhci_command *config_cmd;
	struct xhci_input_control_ctx *ctrl_ctx;
	struct xhci_slot_ctx *slot_ctx;
	unsigned long flags;
	unsigned think_time;
	int ret;

	/* Ignore root hubs */
	if (!hdev->parent)
		return 0;

	vdev = xhci->devs[hdev->slot_id];
	if (!vdev) {
		xhci_warn(xhci, "Cannot update hub desc for unknown device.\n");
		return -EINVAL;
	}
5125

5126
	config_cmd = xhci_alloc_command_with_ctx(xhci, true, mem_flags);
5127
	if (!config_cmd)
S
Sarah Sharp 已提交
5128
		return -ENOMEM;
5129

5130
	ctrl_ctx = xhci_get_input_control_ctx(config_cmd->in_ctx);
5131 5132 5133 5134 5135 5136
	if (!ctrl_ctx) {
		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
				__func__);
		xhci_free_command(xhci, config_cmd);
		return -ENOMEM;
	}
S
Sarah Sharp 已提交
5137 5138

	spin_lock_irqsave(&xhci->lock, flags);
5139 5140 5141 5142 5143 5144 5145 5146
	if (hdev->speed == USB_SPEED_HIGH &&
			xhci_alloc_tt_info(xhci, vdev, hdev, tt, GFP_ATOMIC)) {
		xhci_dbg(xhci, "Could not allocate xHCI TT structure.\n");
		xhci_free_command(xhci, config_cmd);
		spin_unlock_irqrestore(&xhci->lock, flags);
		return -ENOMEM;
	}

S
Sarah Sharp 已提交
5147
	xhci_slot_copy(xhci, config_cmd->in_ctx, vdev->out_ctx);
M
Matt Evans 已提交
5148
	ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
S
Sarah Sharp 已提交
5149
	slot_ctx = xhci_get_slot_ctx(xhci, config_cmd->in_ctx);
M
Matt Evans 已提交
5150
	slot_ctx->dev_info |= cpu_to_le32(DEV_HUB);
5151 5152 5153 5154 5155
	/*
	 * refer to section 6.2.2: MTT should be 0 for full speed hub,
	 * but it may be already set to 1 when setup an xHCI virtual
	 * device, so clear it anyway.
	 */
S
Sarah Sharp 已提交
5156
	if (tt->multi)
M
Matt Evans 已提交
5157
		slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
5158 5159 5160
	else if (hdev->speed == USB_SPEED_FULL)
		slot_ctx->dev_info &= cpu_to_le32(~DEV_MTT);

S
Sarah Sharp 已提交
5161 5162 5163 5164
	if (xhci->hci_version > 0x95) {
		xhci_dbg(xhci, "xHCI version %x needs hub "
				"TT think time and number of ports\n",
				(unsigned int) xhci->hci_version);
M
Matt Evans 已提交
5165
		slot_ctx->dev_info2 |= cpu_to_le32(XHCI_MAX_PORTS(hdev->maxchild));
S
Sarah Sharp 已提交
5166 5167 5168
		/* Set TT think time - convert from ns to FS bit times.
		 * 0 = 8 FS bit times, 1 = 16 FS bit times,
		 * 2 = 24 FS bit times, 3 = 32 FS bit times.
A
Andiry Xu 已提交
5169 5170 5171
		 *
		 * xHCI 1.0: this field shall be 0 if the device is not a
		 * High-spped hub.
S
Sarah Sharp 已提交
5172 5173 5174 5175
		 */
		think_time = tt->think_time;
		if (think_time != 0)
			think_time = (think_time / 666) - 1;
A
Andiry Xu 已提交
5176 5177 5178
		if (xhci->hci_version < 0x100 || hdev->speed == USB_SPEED_HIGH)
			slot_ctx->tt_info |=
				cpu_to_le32(TT_THINK_TIME(think_time));
S
Sarah Sharp 已提交
5179 5180 5181 5182 5183 5184 5185 5186 5187 5188 5189 5190 5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204
	} else {
		xhci_dbg(xhci, "xHCI version %x doesn't need hub "
				"TT think time or number of ports\n",
				(unsigned int) xhci->hci_version);
	}
	slot_ctx->dev_state = 0;
	spin_unlock_irqrestore(&xhci->lock, flags);

	xhci_dbg(xhci, "Set up %s for hub device.\n",
			(xhci->hci_version > 0x95) ?
			"configure endpoint" : "evaluate context");

	/* Issue and wait for the configure endpoint or
	 * evaluate context command.
	 */
	if (xhci->hci_version > 0x95)
		ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
				false, false);
	else
		ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
				true, false);

	xhci_free_command(xhci, config_cmd);
	return ret;
}

5205
static int xhci_get_frame(struct usb_hcd *hcd)
5206 5207 5208
{
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
	/* EHCI mods by the periodic size.  Why? */
5209
	return readl(&xhci->run_regs->microframe_index) >> 3;
5210 5211
}

5212 5213 5214
int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks)
{
	struct xhci_hcd		*xhci;
5215 5216 5217 5218 5219
	/*
	 * TODO: Check with DWC3 clients for sysdev according to
	 * quirks
	 */
	struct device		*dev = hcd->self.sysdev;
5220
	unsigned int		minor_rev;
5221 5222
	int			retval;

5223 5224
	/* Accept arbitrarily long scatter-gather lists */
	hcd->self.sg_tablesize = ~0;
M
Ming Lei 已提交
5225

5226 5227 5228
	/* support to build packet from discontinuous buffers */
	hcd->self.no_sg_constraint = 1;

5229 5230
	/* XHCI controllers don't stop the ep queue on short packets :| */
	hcd->self.no_stop_on_short = 1;
5231

5232 5233
	xhci = hcd_to_xhci(hcd);

5234 5235
	if (usb_hcd_is_primary_hcd(hcd)) {
		xhci->main_hcd = hcd;
5236
		xhci->usb2_rhub.hcd = hcd;
5237 5238 5239 5240 5241 5242 5243 5244 5245 5246 5247 5248
		/* Mark the first roothub as being USB 2.0.
		 * The xHCI driver will register the USB 3.0 roothub.
		 */
		hcd->speed = HCD_USB2;
		hcd->self.root_hub->speed = USB_SPEED_HIGH;
		/*
		 * USB 2.0 roothub under xHCI has an integrated TT,
		 * (rate matching hub) as opposed to having an OHCI/UHCI
		 * companion controller.
		 */
		hcd->has_tt = 1;
	} else {
5249
		/*
5250 5251 5252 5253 5254 5255 5256
		 * Early xHCI 1.1 spec did not mention USB 3.1 capable hosts
		 * should return 0x31 for sbrn, or that the minor revision
		 * is a two digit BCD containig minor and sub-minor numbers.
		 * This was later clarified in xHCI 1.2.
		 *
		 * Some USB 3.1 capable hosts therefore have sbrn 0x30, and
		 * minor revision set to 0x1 instead of 0x10.
5257
		 */
5258 5259 5260 5261
		if (xhci->usb3_rhub.min_rev == 0x1)
			minor_rev = 1;
		else
			minor_rev = xhci->usb3_rhub.min_rev / 0x10;
5262 5263 5264 5265 5266 5267 5268

		switch (minor_rev) {
		case 2:
			hcd->speed = HCD_USB32;
			hcd->self.root_hub->speed = USB_SPEED_SUPER_PLUS;
			hcd->self.root_hub->rx_lanes = 2;
			hcd->self.root_hub->tx_lanes = 2;
T
Thinh Nguyen 已提交
5269
			hcd->self.root_hub->ssp_rate = USB_SSP_GEN_2x2;
5270 5271
			break;
		case 1:
5272
			hcd->speed = HCD_USB31;
5273
			hcd->self.root_hub->speed = USB_SPEED_SUPER_PLUS;
T
Thinh Nguyen 已提交
5274
			hcd->self.root_hub->ssp_rate = USB_SSP_GEN_2x1;
5275
			break;
5276
		}
5277
		xhci_info(xhci, "Host supports USB 3.%x %sSuperSpeed\n",
5278
			  minor_rev,
5279
			  minor_rev ? "Enhanced " : "");
5280

5281
		xhci->usb3_rhub.hcd = hcd;
5282 5283 5284 5285 5286 5287
		/* xHCI private pointer was set in xhci_pci_probe for the second
		 * registered roothub.
		 */
		return 0;
	}

5288
	mutex_init(&xhci->mutex);
5289 5290
	xhci->cap_regs = hcd->regs;
	xhci->op_regs = hcd->regs +
5291
		HC_LENGTH(readl(&xhci->cap_regs->hc_capbase));
5292
	xhci->run_regs = hcd->regs +
5293
		(readl(&xhci->cap_regs->run_regs_off) & RTSOFF_MASK);
5294
	/* Cache read-only capability registers */
5295 5296 5297
	xhci->hcs_params1 = readl(&xhci->cap_regs->hcs_params1);
	xhci->hcs_params2 = readl(&xhci->cap_regs->hcs_params2);
	xhci->hcs_params3 = readl(&xhci->cap_regs->hcs_params3);
5298
	xhci->hci_version = HC_VERSION(readl(&xhci->cap_regs->hc_capbase));
5299
	xhci->hcc_params = readl(&xhci->cap_regs->hcc_params);
5300 5301
	if (xhci->hci_version > 0x100)
		xhci->hcc_params2 = readl(&xhci->cap_regs->hcc_params2);
5302

5303
	xhci->quirks |= quirks;
T
Takashi Iwai 已提交
5304

5305 5306
	get_quirks(dev, xhci);

5307 5308 5309 5310 5311 5312 5313
	/* In xhci controllers which follow xhci 1.0 spec gives a spurious
	 * success event after a short transfer. This quirk will ignore such
	 * spurious event.
	 */
	if (xhci->hci_version > 0x96)
		xhci->quirks |= XHCI_SPURIOUS_SUCCESS;

5314 5315 5316
	/* Make sure the HC is halted. */
	retval = xhci_halt(xhci);
	if (retval)
5317
		return retval;
5318

5319 5320
	xhci_zero_64b_regs(xhci);

5321 5322
	xhci_dbg(xhci, "Resetting HCD\n");
	/* Reset the internal HC memory state and registers. */
5323
	retval = xhci_reset(xhci, XHCI_RESET_LONG_USEC);
5324
	if (retval)
5325
		return retval;
5326 5327
	xhci_dbg(xhci, "Reset complete\n");

5328 5329 5330 5331 5332 5333 5334 5335 5336 5337
	/*
	 * On some xHCI controllers (e.g. R-Car SoCs), the AC64 bit (bit 0)
	 * of HCCPARAMS1 is set to 1. However, the xHCs don't support 64-bit
	 * address memory pointers actually. So, this driver clears the AC64
	 * bit of xhci->hcc_params to call dma_set_coherent_mask(dev,
	 * DMA_BIT_MASK(32)) in this xhci_gen_setup().
	 */
	if (xhci->quirks & XHCI_NO_64BIT_SUPPORT)
		xhci->hcc_params &= ~BIT(0);

5338 5339 5340 5341
	/* Set dma_mask and coherent_dma_mask to 64-bits,
	 * if xHC supports 64-bit addressing */
	if (HCC_64BIT_ADDR(xhci->hcc_params) &&
			!dma_set_mask(dev, DMA_BIT_MASK(64))) {
5342
		xhci_dbg(xhci, "Enabling 64-bit DMA addresses.\n");
5343
		dma_set_coherent_mask(dev, DMA_BIT_MASK(64));
5344 5345 5346 5347 5348 5349 5350 5351 5352 5353
	} else {
		/*
		 * This is to avoid error in cases where a 32-bit USB
		 * controller is used on a 64-bit capable system.
		 */
		retval = dma_set_mask(dev, DMA_BIT_MASK(32));
		if (retval)
			return retval;
		xhci_dbg(xhci, "Enabling 32-bit DMA addresses.\n");
		dma_set_coherent_mask(dev, DMA_BIT_MASK(32));
5354 5355 5356 5357 5358 5359
	}

	xhci_dbg(xhci, "Calling HCD init\n");
	/* Initialize HCD and host controller data structures. */
	retval = xhci_init(hcd);
	if (retval)
5360
		return retval;
5361
	xhci_dbg(xhci, "Called HCD init\n");
5362

M
Marc Zyngier 已提交
5363
	xhci_info(xhci, "hcc params 0x%08x hci version 0x%x quirks 0x%016llx\n",
5364 5365
		  xhci->hcc_params, xhci->hci_version, xhci->quirks);

5366 5367
	return 0;
}
5368
EXPORT_SYMBOL_GPL(xhci_gen_setup);
5369

J
Jim Lin 已提交
5370 5371 5372 5373 5374 5375 5376 5377 5378 5379
static void xhci_clear_tt_buffer_complete(struct usb_hcd *hcd,
		struct usb_host_endpoint *ep)
{
	struct xhci_hcd *xhci;
	struct usb_device *udev;
	unsigned int slot_id;
	unsigned int ep_index;
	unsigned long flags;

	xhci = hcd_to_xhci(hcd);
5380 5381

	spin_lock_irqsave(&xhci->lock, flags);
J
Jim Lin 已提交
5382 5383 5384 5385 5386 5387 5388 5389 5390
	udev = (struct usb_device *)ep->hcpriv;
	slot_id = udev->slot_id;
	ep_index = xhci_get_endpoint_index(&ep->desc);

	xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_CLEARING_TT;
	xhci_ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
	spin_unlock_irqrestore(&xhci->lock, flags);
}

5391 5392 5393
static const struct hc_driver xhci_hc_driver = {
	.description =		"xhci-hcd",
	.product_desc =		"xHCI Host Controller",
5394
	.hcd_priv_size =	sizeof(struct xhci_hcd),
5395 5396 5397 5398 5399

	/*
	 * generic hardware linkage
	 */
	.irq =			xhci_irq,
5400 5401
	.flags =		HCD_MEMORY | HCD_DMA | HCD_USB3 | HCD_SHARED |
				HCD_BH,
5402 5403 5404 5405 5406 5407 5408 5409 5410 5411 5412 5413

	/*
	 * basic lifecycle operations
	 */
	.reset =		NULL, /* set in xhci_init_driver() */
	.start =		xhci_run,
	.stop =			xhci_stop,
	.shutdown =		xhci_shutdown,

	/*
	 * managing i/o requests and associated device resources
	 */
5414
	.map_urb_for_dma =      xhci_map_urb_for_dma,
5415
	.unmap_urb_for_dma =    xhci_unmap_urb_for_dma,
5416 5417 5418 5419 5420 5421 5422 5423
	.urb_enqueue =		xhci_urb_enqueue,
	.urb_dequeue =		xhci_urb_dequeue,
	.alloc_dev =		xhci_alloc_dev,
	.free_dev =		xhci_free_dev,
	.alloc_streams =	xhci_alloc_streams,
	.free_streams =		xhci_free_streams,
	.add_endpoint =		xhci_add_endpoint,
	.drop_endpoint =	xhci_drop_endpoint,
5424
	.endpoint_disable =	xhci_endpoint_disable,
5425 5426 5427 5428 5429 5430 5431 5432 5433 5434 5435 5436 5437 5438 5439 5440 5441 5442 5443 5444
	.endpoint_reset =	xhci_endpoint_reset,
	.check_bandwidth =	xhci_check_bandwidth,
	.reset_bandwidth =	xhci_reset_bandwidth,
	.address_device =	xhci_address_device,
	.enable_device =	xhci_enable_device,
	.update_hub_device =	xhci_update_hub_device,
	.reset_device =		xhci_discover_or_reset_device,

	/*
	 * scheduling support
	 */
	.get_frame_number =	xhci_get_frame,

	/*
	 * root hub support
	 */
	.hub_control =		xhci_hub_control,
	.hub_status_data =	xhci_hub_status_data,
	.bus_suspend =		xhci_bus_suspend,
	.bus_resume =		xhci_bus_resume,
5445
	.get_resuming_ports =	xhci_get_resuming_ports,
5446 5447 5448 5449 5450 5451 5452 5453 5454

	/*
	 * call back when device connected and addressed
	 */
	.update_device =        xhci_update_device,
	.set_usb2_hw_lpm =	xhci_set_usb2_hardware_lpm,
	.enable_usb3_lpm_timeout =	xhci_enable_usb3_lpm_timeout,
	.disable_usb3_lpm_timeout =	xhci_disable_usb3_lpm_timeout,
	.find_raw_port_number =	xhci_find_raw_port_number,
J
Jim Lin 已提交
5455
	.clear_tt_buffer_complete = xhci_clear_tt_buffer_complete,
5456 5457
};

5458 5459
void xhci_init_driver(struct hc_driver *drv,
		      const struct xhci_driver_overrides *over)
5460
{
5461 5462 5463
	BUG_ON(!over);

	/* Copy the generic table to drv then apply the overrides */
5464
	*drv = xhci_hc_driver;
5465 5466 5467 5468 5469 5470 5471

	if (over) {
		drv->hcd_priv_size += over->extra_priv_size;
		if (over->reset)
			drv->reset = over->reset;
		if (over->start)
			drv->start = over->start;
5472 5473 5474 5475
		if (over->add_endpoint)
			drv->add_endpoint = over->add_endpoint;
		if (over->drop_endpoint)
			drv->drop_endpoint = over->drop_endpoint;
5476 5477 5478 5479
		if (over->check_bandwidth)
			drv->check_bandwidth = over->check_bandwidth;
		if (over->reset_bandwidth)
			drv->reset_bandwidth = over->reset_bandwidth;
5480
	}
5481 5482 5483
}
EXPORT_SYMBOL_GPL(xhci_init_driver);

5484 5485 5486 5487 5488 5489
MODULE_DESCRIPTION(DRIVER_DESC);
MODULE_AUTHOR(DRIVER_AUTHOR);
MODULE_LICENSE("GPL");

static int __init xhci_hcd_init(void)
{
5490 5491 5492 5493 5494 5495 5496 5497 5498 5499 5500 5501 5502
	/*
	 * Check the compiler generated sizes of structures that must be laid
	 * out in specific ways for hardware access.
	 */
	BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
	BUILD_BUG_ON(sizeof(struct xhci_slot_ctx) != 8*32/8);
	BUILD_BUG_ON(sizeof(struct xhci_ep_ctx) != 8*32/8);
	/* xhci_device_control has eight fields, and also
	 * embeds one xhci_slot_ctx and 31 xhci_ep_ctx
	 */
	BUILD_BUG_ON(sizeof(struct xhci_stream_ctx) != 4*32/8);
	BUILD_BUG_ON(sizeof(union xhci_trb) != 4*32/8);
	BUILD_BUG_ON(sizeof(struct xhci_erst_entry) != 4*32/8);
5503
	BUILD_BUG_ON(sizeof(struct xhci_cap_regs) != 8*32/8);
5504 5505 5506
	BUILD_BUG_ON(sizeof(struct xhci_intr_reg) != 8*32/8);
	/* xhci_run_regs has eight fields and embeds 128 xhci_intr_regs */
	BUILD_BUG_ON(sizeof(struct xhci_run_regs) != (8+8*128)*32/8);
5507 5508 5509 5510

	if (usb_disabled())
		return -ENODEV;

5511
	xhci_debugfs_create_root();
5512
	xhci_dbc_init();
5513

5514 5515
	return 0;
}
5516 5517 5518 5519 5520

/*
 * If an init function is provided, an exit function must also be provided
 * to allow module unload.
 */
5521 5522 5523
static void __exit xhci_hcd_fini(void)
{
	xhci_debugfs_remove_root();
5524
	xhci_dbc_exit();
5525
}
5526

5527
module_init(xhci_hcd_init);
5528
module_exit(xhci_hcd_fini);