xhci.c 151.5 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
2 3 4 5 6 7 8 9 10
/*
 * xHCI host controller driver
 *
 * Copyright (C) 2008 Intel Corp.
 *
 * Author: Sarah Sharp
 * Some code borrowed from the Linux EHCI driver.
 */

D
Dong Nguyen 已提交
11
#include <linux/pci.h>
12
#include <linux/irq.h>
13
#include <linux/log2.h>
14
#include <linux/module.h>
15
#include <linux/moduleparam.h>
16
#include <linux/slab.h>
17
#include <linux/dmi.h>
18
#include <linux/dma-mapping.h>
19 20

#include "xhci.h"
21
#include "xhci-trace.h"
22
#include "xhci-mtk.h"
23
#include "xhci-debugfs.h"
24
#include "xhci-dbgcap.h"
25 26 27 28

#define DRIVER_AUTHOR "Sarah Sharp"
#define DRIVER_DESC "'eXtensible' Host Controller (xHC) Driver"

29 30
#define	PORT_WAKE_BITS	(PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E)

31 32 33 34 35
/* Some 0.95 hardware can't handle the chain bit on a Link TRB being cleared */
static int link_quirk;
module_param(link_quirk, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(link_quirk, "Don't clear the chain bit on a link TRB");

M
Marc Zyngier 已提交
36 37
static unsigned long long quirks;
module_param(quirks, ullong, S_IRUGO);
T
Takashi Iwai 已提交
38 39
MODULE_PARM_DESC(quirks, "Bit flags for quirks to be enabled as default");

40 41
/* TODO: copied from ehci-hcd.c - can this be refactored? */
/*
42
 * xhci_handshake - spin reading hc until handshake completes or fails
43 44 45 46 47 48 49 50 51 52 53
 * @ptr: address of hc register to be read
 * @mask: bits to look at in result of read
 * @done: value of those bits when handshake succeeds
 * @usec: timeout in microseconds
 *
 * Returns negative errno, or zero on success
 *
 * Success happens when the "mask" bits have the specified value (hardware
 * handshake done).  There are two failure modes:  "usec" have passed (major
 * hardware flakeout), or the register reads as all-ones (hardware removed).
 */
54
int xhci_handshake(void __iomem *ptr, u32 mask, u32 done, int usec)
55 56 57 58
{
	u32	result;

	do {
59
		result = readl(ptr);
60 61 62 63 64 65 66 67 68 69 70 71
		if (result == ~(u32)0)		/* card removed */
			return -ENODEV;
		result &= mask;
		if (result == done)
			return 0;
		udelay(1);
		usec--;
	} while (usec > 0);
	return -ETIMEDOUT;
}

/*
72
 * Disable interrupts and begin the xHCI halting process.
73
 */
74
void xhci_quiesce(struct xhci_hcd *xhci)
75 76 77 78 79 80
{
	u32 halted;
	u32 cmd;
	u32 mask;

	mask = ~(XHCI_IRQS);
81
	halted = readl(&xhci->op_regs->status) & STS_HALT;
82 83 84
	if (!halted)
		mask &= ~CMD_RUN;

85
	cmd = readl(&xhci->op_regs->command);
86
	cmd &= mask;
87
	writel(cmd, &xhci->op_regs->command);
88 89 90 91 92 93 94
}

/*
 * Force HC into halt state.
 *
 * Disable any IRQs and clear the run/stop bit.
 * HC will complete any current and actively pipelined transactions, and
95
 * should halt within 16 ms of the run/stop bit being cleared.
96 97 98 99
 * Read HC Halted bit in the status register to see when the HC is finished.
 */
int xhci_halt(struct xhci_hcd *xhci)
{
100
	int ret;
101
	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Halt the HC");
102
	xhci_quiesce(xhci);
103

104
	ret = xhci_handshake(&xhci->op_regs->status,
105
			STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC);
106 107 108 109 110 111
	if (ret) {
		xhci_warn(xhci, "Host halt failed, %d\n", ret);
		return ret;
	}
	xhci->xhc_state |= XHCI_STATE_HALTED;
	xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
112
	return ret;
113 114
}

115 116 117
/*
 * Set the run bit and wait for the host to be running.
 */
118
int xhci_start(struct xhci_hcd *xhci)
119 120 121 122
{
	u32 temp;
	int ret;

123
	temp = readl(&xhci->op_regs->command);
124
	temp |= (CMD_RUN);
125
	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Turn on HC, cmd = 0x%x.",
126
			temp);
127
	writel(temp, &xhci->op_regs->command);
128 129 130 131 132

	/*
	 * Wait for the HCHalted Status bit to be 0 to indicate the host is
	 * running.
	 */
133
	ret = xhci_handshake(&xhci->op_regs->status,
134 135 136 137 138
			STS_HALT, 0, XHCI_MAX_HALT_USEC);
	if (ret == -ETIMEDOUT)
		xhci_err(xhci, "Host took too long to start, "
				"waited %u microseconds.\n",
				XHCI_MAX_HALT_USEC);
139
	if (!ret)
140 141
		/* clear state flags. Including dying, halted or removing */
		xhci->xhc_state = 0;
142

143 144 145
	return ret;
}

146
/*
147
 * Reset a halted HC.
148 149 150 151 152 153 154 155 156
 *
 * This resets pipelines, timers, counters, state machines, etc.
 * Transactions will be terminated immediately, and operational registers
 * will be set to their defaults.
 */
int xhci_reset(struct xhci_hcd *xhci)
{
	u32 command;
	u32 state;
157
	int ret, i;
158

159
	state = readl(&xhci->op_regs->status);
160 161 162 163 164 165

	if (state == ~(u32)0) {
		xhci_warn(xhci, "Host not accessible, reset failed.\n");
		return -ENODEV;
	}

166 167 168 169
	if ((state & STS_HALT) == 0) {
		xhci_warn(xhci, "Host controller not halted, aborting reset.\n");
		return 0;
	}
170

171
	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Reset the HC");
172
	command = readl(&xhci->op_regs->command);
173
	command |= CMD_RESET;
174
	writel(command, &xhci->op_regs->command);
175

176 177 178 179 180 181 182 183 184 185
	/* Existing Intel xHCI controllers require a delay of 1 mS,
	 * after setting the CMD_RESET bit, and before accessing any
	 * HC registers. This allows the HC to complete the
	 * reset operation and be ready for HC register access.
	 * Without this delay, the subsequent HC register access,
	 * may result in a system hang very rarely.
	 */
	if (xhci->quirks & XHCI_INTEL_HOST)
		udelay(1000);

186
	ret = xhci_handshake(&xhci->op_regs->command,
187
			CMD_RESET, 0, 10 * 1000 * 1000);
188 189 190
	if (ret)
		return ret;

191 192 193
	if (xhci->quirks & XHCI_ASMEDIA_MODIFY_FLOWCONTROL)
		usb_asmedia_modifyflowcontrol(to_pci_dev(xhci_to_hcd(xhci)->self.controller));

194 195
	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
			 "Wait for controller to be ready for doorbell rings");
196 197 198 199
	/*
	 * xHCI cannot write to any doorbells or operational registers other
	 * than status until the "Controller Not Ready" flag is cleared.
	 */
200
	ret = xhci_handshake(&xhci->op_regs->status,
201
			STS_CNR, 0, 10 * 1000 * 1000);
202

203
	for (i = 0; i < 2; i++) {
204 205 206 207 208 209
		xhci->bus_state[i].port_c_suspend = 0;
		xhci->bus_state[i].suspended_ports = 0;
		xhci->bus_state[i].resuming_ports = 0;
	}

	return ret;
210 211
}

212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273
static void xhci_zero_64b_regs(struct xhci_hcd *xhci)
{
	struct device *dev = xhci_to_hcd(xhci)->self.sysdev;
	int err, i;
	u64 val;

	/*
	 * Some Renesas controllers get into a weird state if they are
	 * reset while programmed with 64bit addresses (they will preserve
	 * the top half of the address in internal, non visible
	 * registers). You end up with half the address coming from the
	 * kernel, and the other half coming from the firmware. Also,
	 * changing the programming leads to extra accesses even if the
	 * controller is supposed to be halted. The controller ends up with
	 * a fatal fault, and is then ripe for being properly reset.
	 *
	 * Special care is taken to only apply this if the device is behind
	 * an iommu. Doing anything when there is no iommu is definitely
	 * unsafe...
	 */
	if (!(xhci->quirks & XHCI_ZERO_64B_REGS) || !dev->iommu_group)
		return;

	xhci_info(xhci, "Zeroing 64bit base registers, expecting fault\n");

	/* Clear HSEIE so that faults do not get signaled */
	val = readl(&xhci->op_regs->command);
	val &= ~CMD_HSEIE;
	writel(val, &xhci->op_regs->command);

	/* Clear HSE (aka FATAL) */
	val = readl(&xhci->op_regs->status);
	val |= STS_FATAL;
	writel(val, &xhci->op_regs->status);

	/* Now zero the registers, and brace for impact */
	val = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
	if (upper_32_bits(val))
		xhci_write_64(xhci, 0, &xhci->op_regs->dcbaa_ptr);
	val = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
	if (upper_32_bits(val))
		xhci_write_64(xhci, 0, &xhci->op_regs->cmd_ring);

	for (i = 0; i < HCS_MAX_INTRS(xhci->hcs_params1); i++) {
		struct xhci_intr_reg __iomem *ir;

		ir = &xhci->run_regs->ir_set[i];
		val = xhci_read_64(xhci, &ir->erst_base);
		if (upper_32_bits(val))
			xhci_write_64(xhci, 0, &ir->erst_base);
		val= xhci_read_64(xhci, &ir->erst_dequeue);
		if (upper_32_bits(val))
			xhci_write_64(xhci, 0, &ir->erst_dequeue);
	}

	/* Wait for the fault to appear. It will be cleared on reset */
	err = xhci_handshake(&xhci->op_regs->status,
			     STS_FATAL, STS_FATAL,
			     XHCI_MAX_HALT_USEC);
	if (!err)
		xhci_info(xhci, "Fault detected\n");
}
D
Dong Nguyen 已提交
274

275
#ifdef CONFIG_USB_PCI
D
Dong Nguyen 已提交
276 277 278 279
/*
 * Set up MSI
 */
static int xhci_setup_msi(struct xhci_hcd *xhci)
280 281
{
	int ret;
282 283 284
	/*
	 * TODO:Check with MSI Soc for sysdev
	 */
D
Dong Nguyen 已提交
285 286
	struct pci_dev  *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);

287 288
	ret = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_MSI);
	if (ret < 0) {
289 290
		xhci_dbg_trace(xhci, trace_xhci_dbg_init,
				"failed to allocate MSI entry");
D
Dong Nguyen 已提交
291 292 293
		return ret;
	}

294
	ret = request_irq(pdev->irq, xhci_msi_irq,
D
Dong Nguyen 已提交
295 296
				0, "xhci_hcd", xhci_to_hcd(xhci));
	if (ret) {
297 298
		xhci_dbg_trace(xhci, trace_xhci_dbg_init,
				"disable MSI interrupt");
299
		pci_free_irq_vectors(pdev);
D
Dong Nguyen 已提交
300 301 302 303 304 305 306 307 308 309 310
	}

	return ret;
}

/*
 * Set up MSI-X
 */
static int xhci_setup_msix(struct xhci_hcd *xhci)
{
	int i, ret = 0;
311 312
	struct usb_hcd *hcd = xhci_to_hcd(xhci);
	struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
313

D
Dong Nguyen 已提交
314 315 316 317 318 319 320 321 322 323
	/*
	 * calculate number of msi-x vectors supported.
	 * - HCS_MAX_INTRS: the max number of interrupts the host can handle,
	 *   with max number of interrupters based on the xhci HCSPARAMS1.
	 * - num_online_cpus: maximum msi-x vectors per CPUs core.
	 *   Add additional 1 vector to ensure always available interrupt.
	 */
	xhci->msix_count = min(num_online_cpus() + 1,
				HCS_MAX_INTRS(xhci->hcs_params1));

324 325 326
	ret = pci_alloc_irq_vectors(pdev, xhci->msix_count, xhci->msix_count,
			PCI_IRQ_MSIX);
	if (ret < 0) {
327 328
		xhci_dbg_trace(xhci, trace_xhci_dbg_init,
				"Failed to enable MSI-X");
329
		return ret;
330 331
	}

D
Dong Nguyen 已提交
332
	for (i = 0; i < xhci->msix_count; i++) {
333 334
		ret = request_irq(pci_irq_vector(pdev, i), xhci_msi_irq, 0,
				"xhci_hcd", xhci_to_hcd(xhci));
D
Dong Nguyen 已提交
335 336
		if (ret)
			goto disable_msix;
337
	}
D
Dong Nguyen 已提交
338

339
	hcd->msix_enabled = 1;
D
Dong Nguyen 已提交
340
	return ret;
341 342

disable_msix:
343
	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "disable MSI-X interrupt");
344 345 346
	while (--i >= 0)
		free_irq(pci_irq_vector(pdev, i), xhci_to_hcd(xhci));
	pci_free_irq_vectors(pdev);
347 348 349 350 351 352
	return ret;
}

/* Free any IRQs and disable MSI-X */
static void xhci_cleanup_msix(struct xhci_hcd *xhci)
{
353 354
	struct usb_hcd *hcd = xhci_to_hcd(xhci);
	struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
355

356 357 358
	if (xhci->quirks & XHCI_PLAT)
		return;

359 360 361 362 363 364
	/* return if using legacy interrupt */
	if (hcd->irq > 0)
		return;

	if (hcd->msix_enabled) {
		int i;
D
Dong Nguyen 已提交
365

366 367
		for (i = 0; i < xhci->msix_count; i++)
			free_irq(pci_irq_vector(pdev, i), xhci_to_hcd(xhci));
D
Dong Nguyen 已提交
368
	} else {
369
		free_irq(pci_irq_vector(pdev, 0), xhci_to_hcd(xhci));
D
Dong Nguyen 已提交
370 371
	}

372
	pci_free_irq_vectors(pdev);
373
	hcd->msix_enabled = 0;
374 375
}

376
static void __maybe_unused xhci_msix_sync_irqs(struct xhci_hcd *xhci)
377
{
378 379 380 381 382
	struct usb_hcd *hcd = xhci_to_hcd(xhci);

	if (hcd->msix_enabled) {
		struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
		int i;
383 384

		for (i = 0; i < xhci->msix_count; i++)
385
			synchronize_irq(pci_irq_vector(pdev, i));
386 387 388 389 390 391
	}
}

static int xhci_try_enable_msi(struct usb_hcd *hcd)
{
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
392
	struct pci_dev  *pdev;
393 394
	int ret;

395 396 397 398 399
	/* The xhci platform device has set up IRQs through usb_add_hcd. */
	if (xhci->quirks & XHCI_PLAT)
		return 0;

	pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
400 401 402 403 404
	/*
	 * Some Fresco Logic host controllers advertise MSI, but fail to
	 * generate interrupts.  Don't even try to enable MSI.
	 */
	if (xhci->quirks & XHCI_BROKEN_MSI)
405
		goto legacy_irq;
406 407 408 409

	/* unregister the legacy interrupt */
	if (hcd->irq)
		free_irq(hcd->irq, hcd);
410
	hcd->irq = 0;
411 412 413 414 415 416

	ret = xhci_setup_msix(xhci);
	if (ret)
		/* fall back to msi*/
		ret = xhci_setup_msi(xhci);

417 418
	if (!ret) {
		hcd->msi_enabled = 1;
419
		return 0;
420
	}
421

422 423 424 425 426
	if (!pdev->irq) {
		xhci_err(xhci, "No msi-x/msi found and no IRQ in BIOS\n");
		return -EINVAL;
	}

427
 legacy_irq:
428 429 430 431
	if (!strlen(hcd->irq_descr))
		snprintf(hcd->irq_descr, sizeof(hcd->irq_descr), "%s:usb%d",
			 hcd->driver->description, hcd->self.busnum);

432 433 434 435 436 437 438 439 440 441 442 443 444 445
	/* fall back to legacy interrupt*/
	ret = request_irq(pdev->irq, &usb_hcd_irq, IRQF_SHARED,
			hcd->irq_descr, hcd);
	if (ret) {
		xhci_err(xhci, "request interrupt %d failed\n",
				pdev->irq);
		return ret;
	}
	hcd->irq = pdev->irq;
	return 0;
}

#else

446
static inline int xhci_try_enable_msi(struct usb_hcd *hcd)
447 448 449 450
{
	return 0;
}

451
static inline void xhci_cleanup_msix(struct xhci_hcd *xhci)
452 453 454
{
}

455
static inline void xhci_msix_sync_irqs(struct xhci_hcd *xhci)
456 457 458 459 460
{
}

#endif

461
static void compliance_mode_recovery(struct timer_list *t)
462 463 464
{
	struct xhci_hcd *xhci;
	struct usb_hcd *hcd;
465
	struct xhci_hub *rhub;
466 467 468
	u32 temp;
	int i;

469
	xhci = from_timer(xhci, t, comp_mode_recovery_timer);
470
	rhub = &xhci->usb3_rhub;
471

472 473
	for (i = 0; i < rhub->num_ports; i++) {
		temp = readl(rhub->ports[i]->addr);
474 475 476 477 478
		if ((temp & PORT_PLS_MASK) == USB_SS_PORT_LS_COMP_MOD) {
			/*
			 * Compliance Mode Detected. Letting USB Core
			 * handle the Warm Reset
			 */
479 480
			xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
					"Compliance mode detected->port %d",
481
					i + 1);
482 483
			xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
					"Attempting compliance mode recovery");
484 485 486 487 488 489 490 491 492
			hcd = xhci->shared_hcd;

			if (hcd->state == HC_STATE_SUSPENDED)
				usb_hcd_resume_root_hub(hcd);

			usb_hcd_poll_rh_status(hcd);
		}
	}

493
	if (xhci->port_status_u0 != ((1 << rhub->num_ports) - 1))
494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510
		mod_timer(&xhci->comp_mode_recovery_timer,
			jiffies + msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
}

/*
 * Quirk to work around issue generated by the SN65LVPE502CP USB3.0 re-driver
 * that causes ports behind that hardware to enter compliance mode sometimes.
 * The quirk creates a timer that polls every 2 seconds the link state of
 * each host controller's port and recovers it by issuing a Warm reset
 * if Compliance mode is detected, otherwise the port will become "dead" (no
 * device connections or disconnections will be detected anymore). Becasue no
 * status event is generated when entering compliance mode (per xhci spec),
 * this quirk is needed on systems that have the failing hardware installed.
 */
static void compliance_mode_recovery_timer_init(struct xhci_hcd *xhci)
{
	xhci->port_status_u0 = 0;
511 512
	timer_setup(&xhci->comp_mode_recovery_timer, compliance_mode_recovery,
		    0);
513 514 515 516
	xhci->comp_mode_recovery_timer.expires = jiffies +
			msecs_to_jiffies(COMP_MODE_RCVRY_MSECS);

	add_timer(&xhci->comp_mode_recovery_timer);
517 518
	xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
			"Compliance mode recovery timer initialized");
519 520 521 522 523 524 525 526
}

/*
 * This function identifies the systems that have installed the SN65LVPE502CP
 * USB3.0 re-driver and that need the Compliance Mode Quirk.
 * Systems:
 * Vendor: Hewlett-Packard -> System Models: Z420, Z620 and Z820
 */
527
static bool xhci_compliance_mode_recovery_timer_quirk_check(void)
528 529 530 531 532
{
	const char *dmi_product_name, *dmi_sys_vendor;

	dmi_product_name = dmi_get_system_info(DMI_PRODUCT_NAME);
	dmi_sys_vendor = dmi_get_system_info(DMI_SYS_VENDOR);
533 534
	if (!dmi_product_name || !dmi_sys_vendor)
		return false;
535 536 537 538 539 540

	if (!(strstr(dmi_sys_vendor, "Hewlett-Packard")))
		return false;

	if (strstr(dmi_product_name, "Z420") ||
			strstr(dmi_product_name, "Z620") ||
541
			strstr(dmi_product_name, "Z820") ||
542
			strstr(dmi_product_name, "Z1 Workstation"))
543 544 545 546 547 548 549
		return true;

	return false;
}

static int xhci_all_ports_seen_u0(struct xhci_hcd *xhci)
{
550
	return (xhci->port_status_u0 == ((1 << xhci->usb3_rhub.num_ports) - 1));
551 552 553
}


554 555 556 557 558 559 560
/*
 * Initialize memory for HCD and xHC (one-time init).
 *
 * Program the PAGESIZE register, initialize the device context array, create
 * device contexts (?), set up a command ring segment (or two?), create event
 * ring (one for now).
 */
561
static int xhci_init(struct usb_hcd *hcd)
562 563 564 565
{
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
	int retval = 0;

566
	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "xhci_init");
567
	spin_lock_init(&xhci->lock);
568
	if (xhci->hci_version == 0x95 && link_quirk) {
569 570
		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"QUIRK: Not clearing Link TRB chain bits.");
571 572
		xhci->quirks |= XHCI_LINK_TRB_QUIRK;
	} else {
573 574
		xhci_dbg_trace(xhci, trace_xhci_dbg_init,
				"xHCI doesn't need link TRB QUIRK");
575
	}
576
	retval = xhci_mem_init(xhci, GFP_KERNEL);
577
	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Finished xhci_init");
578

579
	/* Initializing Compliance Mode Recovery Data If Needed */
580
	if (xhci_compliance_mode_recovery_timer_quirk_check()) {
581 582 583 584
		xhci->quirks |= XHCI_COMP_MODE_QUIRK;
		compliance_mode_recovery_timer_init(xhci);
	}

585 586 587
	return retval;
}

588 589 590
/*-------------------------------------------------------------------------*/


591 592 593 594 595 596 597
static int xhci_run_finished(struct xhci_hcd *xhci)
{
	if (xhci_start(xhci)) {
		xhci_halt(xhci);
		return -ENODEV;
	}
	xhci->shared_hcd->state = HC_STATE_RUNNING;
E
Elric Fu 已提交
598
	xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
599 600 601 602

	if (xhci->quirks & XHCI_NEC_HOST)
		xhci_ring_cmd_db(xhci);

603 604
	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
			"Finished xhci_run for USB3 roothub");
605 606 607
	return 0;
}

608 609 610 611 612 613 614 615 616 617 618 619 620 621 622
/*
 * Start the HC after it was halted.
 *
 * This function is called by the USB core when the HC driver is added.
 * Its opposite is xhci_stop().
 *
 * xhci_init() must be called once before this function can be called.
 * Reset the HC, enable device slot contexts, program DCBAAP, and
 * set command ring pointer and event ring pointer.
 *
 * Setup MSI-X vectors and enable interrupts.
 */
int xhci_run(struct usb_hcd *hcd)
{
	u32 temp;
623
	u64 temp_64;
624
	int ret;
625 626
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);

627 628 629
	/* Start the xHCI host controller running only after the USB 2.0 roothub
	 * is setup.
	 */
630

S
Sarah Sharp 已提交
631
	hcd->uses_new_polling = 1;
632 633
	if (!usb_hcd_is_primary_hcd(hcd))
		return xhci_run_finished(xhci);
S
Sarah Sharp 已提交
634

635
	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "xhci_run");
D
Dong Nguyen 已提交
636

637
	ret = xhci_try_enable_msi(hcd);
D
Dong Nguyen 已提交
638
	if (ret)
639
		return ret;
640

641
	temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
642
	temp_64 &= ~ERST_PTR_MASK;
643 644
	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
			"ERST deq = 64'h%0lx", (long unsigned int) temp_64);
645

646 647
	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
			"// Set the interrupt modulation register");
648
	temp = readl(&xhci->ir_set->irq_control);
649
	temp &= ~ER_IRQ_INTERVAL_MASK;
650
	temp |= (xhci->imod_interval / 250) & ER_IRQ_INTERVAL_MASK;
651
	writel(temp, &xhci->ir_set->irq_control);
652 653

	/* Set the HCD state before we enable the irqs */
654
	temp = readl(&xhci->op_regs->command);
655
	temp |= (CMD_EIE);
656 657
	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
			"// Enable interrupts, cmd = 0x%x.", temp);
658
	writel(temp, &xhci->op_regs->command);
659

660
	temp = readl(&xhci->ir_set->irq_pending);
661 662
	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
			"// Enabling event ring interrupter %p by writing 0x%x to irq_pending",
663
			xhci->ir_set, (unsigned int) ER_IRQ_ENABLE(temp));
664
	writel(ER_IRQ_ENABLE(temp), &xhci->ir_set->irq_pending);
665

666 667
	if (xhci->quirks & XHCI_NEC_HOST) {
		struct xhci_command *command;
668

669
		command = xhci_alloc_command(xhci, false, GFP_KERNEL);
670 671
		if (!command)
			return -ENOMEM;
672

S
Shu Wang 已提交
673
		ret = xhci_queue_vendor_command(xhci, command, 0, 0, 0,
674
				TRB_TYPE(TRB_NEC_GET_FW));
S
Shu Wang 已提交
675 676
		if (ret)
			xhci_free_command(xhci, command);
677
	}
678 679
	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
			"Finished xhci_run for USB2 roothub");
680

681 682
	xhci_dbc_init(xhci);

683 684
	xhci_debugfs_init(xhci);

685 686
	return 0;
}
687
EXPORT_SYMBOL_GPL(xhci_run);
688

689 690 691 692 693 694 695 696 697
/*
 * Stop xHCI driver.
 *
 * This function is called by the USB core when the HC driver is removed.
 * Its opposite is xhci_run().
 *
 * Disable device contexts, disable IRQs, and quiesce the HC.
 * Reset the HC, finish any completed transactions, and cleanup memory.
 */
698
static void xhci_stop(struct usb_hcd *hcd)
699 700 701 702
{
	u32 temp;
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);

703 704
	mutex_lock(&xhci->mutex);

705
	/* Only halt host and free memory after both hcds are removed */
706
	if (!usb_hcd_is_primary_hcd(hcd)) {
707 708
		/* usb core will free this hcd shortly, unset pointer */
		xhci->shared_hcd = NULL;
709 710 711
		mutex_unlock(&xhci->mutex);
		return;
	}
712

713 714
	xhci_dbc_exit(xhci);

715 716 717 718 719 720 721
	spin_lock_irq(&xhci->lock);
	xhci->xhc_state |= XHCI_STATE_HALTED;
	xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
	xhci_halt(xhci);
	xhci_reset(xhci);
	spin_unlock_irq(&xhci->lock);

722 723
	xhci_cleanup_msix(xhci);

724 725
	/* Deleting Compliance Mode Recovery Timer */
	if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
726
			(!(xhci_all_ports_seen_u0(xhci)))) {
727
		del_timer_sync(&xhci->comp_mode_recovery_timer);
728 729
		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"%s: compliance mode recovery timer deleted",
730 731
				__func__);
	}
732

A
Andiry Xu 已提交
733 734 735
	if (xhci->quirks & XHCI_AMD_PLL_FIX)
		usb_amd_dev_put();

736 737
	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
			"// Disabling event ring interrupts");
738
	temp = readl(&xhci->op_regs->status);
739
	writel((temp & ~0x1fff) | STS_EINT, &xhci->op_regs->status);
740
	temp = readl(&xhci->ir_set->irq_pending);
741
	writel(ER_IRQ_DISABLE(temp), &xhci->ir_set->irq_pending);
742

743
	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "cleaning up memory");
744
	xhci_mem_cleanup(xhci);
745
	xhci_debugfs_exit(xhci);
746 747
	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
			"xhci_stop completed - status = %x",
748
			readl(&xhci->op_regs->status));
749
	mutex_unlock(&xhci->mutex);
750 751 752 753 754 755 756 757
}

/*
 * Shutdown HC (not bus-specific)
 *
 * This is called when the machine is rebooting or halting.  We assume that the
 * machine will be powered off, and the HC's internal state will be reset.
 * Don't bother to free memory.
758 759
 *
 * This will only ever be called with the main usb_hcd (the USB3 roothub).
760
 */
761
static void xhci_shutdown(struct usb_hcd *hcd)
762 763 764
{
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);

765
	if (xhci->quirks & XHCI_SPURIOUS_REBOOT)
766
		usb_disable_xhci_ports(to_pci_dev(hcd->self.sysdev));
767

768 769
	spin_lock_irq(&xhci->lock);
	xhci_halt(xhci);
770 771 772
	/* Workaround for spurious wakeups at shutdown with HSW */
	if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
		xhci_reset(xhci);
D
Dong Nguyen 已提交
773
	spin_unlock_irq(&xhci->lock);
774

775 776
	xhci_cleanup_msix(xhci);

777 778
	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
			"xhci_shutdown completed - status = %x",
779
			readl(&xhci->op_regs->status));
780 781 782

	/* Yet another workaround for spurious wakeups at shutdown with HSW */
	if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
783
		pci_set_power_state(to_pci_dev(hcd->self.sysdev), PCI_D3hot);
784 785
}

786
#ifdef CONFIG_PM
787 788
static void xhci_save_registers(struct xhci_hcd *xhci)
{
789 790
	xhci->s3.command = readl(&xhci->op_regs->command);
	xhci->s3.dev_nt = readl(&xhci->op_regs->dev_notification);
791
	xhci->s3.dcbaa_ptr = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
792 793
	xhci->s3.config_reg = readl(&xhci->op_regs->config_reg);
	xhci->s3.erst_size = readl(&xhci->ir_set->erst_size);
794 795
	xhci->s3.erst_base = xhci_read_64(xhci, &xhci->ir_set->erst_base);
	xhci->s3.erst_dequeue = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
796 797
	xhci->s3.irq_pending = readl(&xhci->ir_set->irq_pending);
	xhci->s3.irq_control = readl(&xhci->ir_set->irq_control);
798 799 800 801
}

static void xhci_restore_registers(struct xhci_hcd *xhci)
{
802 803
	writel(xhci->s3.command, &xhci->op_regs->command);
	writel(xhci->s3.dev_nt, &xhci->op_regs->dev_notification);
804
	xhci_write_64(xhci, xhci->s3.dcbaa_ptr, &xhci->op_regs->dcbaa_ptr);
805 806
	writel(xhci->s3.config_reg, &xhci->op_regs->config_reg);
	writel(xhci->s3.erst_size, &xhci->ir_set->erst_size);
807 808
	xhci_write_64(xhci, xhci->s3.erst_base, &xhci->ir_set->erst_base);
	xhci_write_64(xhci, xhci->s3.erst_dequeue, &xhci->ir_set->erst_dequeue);
809 810
	writel(xhci->s3.irq_pending, &xhci->ir_set->irq_pending);
	writel(xhci->s3.irq_control, &xhci->ir_set->irq_control);
811 812
}

813 814 815 816 817
static void xhci_set_cmd_ring_deq(struct xhci_hcd *xhci)
{
	u64	val_64;

	/* step 2: initialize command ring buffer */
818
	val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
819 820 821 822 823
	val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
		(xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
				      xhci->cmd_ring->dequeue) &
		 (u64) ~CMD_RING_RSVD_BITS) |
		xhci->cmd_ring->cycle_state;
824 825
	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
			"// Setting command ring address to 0x%llx",
826
			(long unsigned long) val_64);
827
	xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846
}

/*
 * The whole command ring must be cleared to zero when we suspend the host.
 *
 * The host doesn't save the command ring pointer in the suspend well, so we
 * need to re-program it on resume.  Unfortunately, the pointer must be 64-byte
 * aligned, because of the reserved bits in the command ring dequeue pointer
 * register.  Therefore, we can't just set the dequeue pointer back in the
 * middle of the ring (TRBs are 16-byte aligned).
 */
static void xhci_clear_command_ring(struct xhci_hcd *xhci)
{
	struct xhci_ring *ring;
	struct xhci_segment *seg;

	ring = xhci->cmd_ring;
	seg = ring->deq_seg;
	do {
847 848 849 850
		memset(seg->trbs, 0,
			sizeof(union xhci_trb) * (TRBS_PER_SEGMENT - 1));
		seg->trbs[TRBS_PER_SEGMENT - 1].link.control &=
			cpu_to_le32(~TRB_CYCLE);
851 852 853 854 855 856 857 858 859
		seg = seg->next;
	} while (seg != ring->deq_seg);

	/* Reset the software enqueue and dequeue pointers */
	ring->deq_seg = ring->first_seg;
	ring->dequeue = ring->first_seg->trbs;
	ring->enq_seg = ring->deq_seg;
	ring->enqueue = ring->dequeue;

860
	ring->num_trbs_free = ring->num_segs * (TRBS_PER_SEGMENT - 1) - 1;
861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876
	/*
	 * Ring is now zeroed, so the HW should look for change of ownership
	 * when the cycle bit is set to 1.
	 */
	ring->cycle_state = 1;

	/*
	 * Reset the hardware dequeue pointer.
	 * Yes, this will need to be re-written after resume, but we're paranoid
	 * and want to make sure the hardware doesn't access bogus memory
	 * because, say, the BIOS or an SMI started the host without changing
	 * the command ring pointers.
	 */
	xhci_set_cmd_ring_deq(xhci);
}

877 878
static void xhci_disable_port_wake_on_bits(struct xhci_hcd *xhci)
{
879
	struct xhci_port **ports;
880 881 882 883 884 885
	int port_index;
	unsigned long flags;
	u32 t1, t2;

	spin_lock_irqsave(&xhci->lock, flags);

886
	/* disable usb3 ports Wake bits */
887 888
	port_index = xhci->usb3_rhub.num_ports;
	ports = xhci->usb3_rhub.ports;
889
	while (port_index--) {
890
		t1 = readl(ports[port_index]->addr);
891 892 893
		t1 = xhci_port_state_to_neutral(t1);
		t2 = t1 & ~PORT_WAKE_BITS;
		if (t1 != t2)
894
			writel(t2, ports[port_index]->addr);
895 896
	}

897
	/* disable usb2 ports Wake bits */
898 899
	port_index = xhci->usb2_rhub.num_ports;
	ports = xhci->usb2_rhub.ports;
900
	while (port_index--) {
901
		t1 = readl(ports[port_index]->addr);
902 903 904
		t1 = xhci_port_state_to_neutral(t1);
		t2 = t1 & ~PORT_WAKE_BITS;
		if (t1 != t2)
905
			writel(t2, ports[port_index]->addr);
906 907 908 909 910
	}

	spin_unlock_irqrestore(&xhci->lock, flags);
}

911 912 913 914 915 916
/*
 * Stop HC (not bus-specific)
 *
 * This is called when the machine transition into S3/S4 mode.
 *
 */
917
int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup)
918 919
{
	int			rc = 0;
920
	unsigned int		delay = XHCI_MAX_HALT_USEC;
921 922 923
	struct usb_hcd		*hcd = xhci_to_hcd(xhci);
	u32			command;

924 925 926
	if (!hcd->state)
		return 0;

927 928 929 930
	if (hcd->state != HC_STATE_SUSPENDED ||
			xhci->shared_hcd->state != HC_STATE_SUSPENDED)
		return -EINVAL;

931 932
	xhci_dbc_suspend(xhci);

933 934 935 936
	/* Clear root port wake on bits if wakeup not allowed. */
	if (!do_wakeup)
		xhci_disable_port_wake_on_bits(xhci);

937 938 939 940
	/* Don't poll the roothubs on bus suspend. */
	xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
	clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
	del_timer_sync(&hcd->rh_timer);
941 942
	clear_bit(HCD_FLAG_POLL_RH, &xhci->shared_hcd->flags);
	del_timer_sync(&xhci->shared_hcd->rh_timer);
943

944 945 946
	if (xhci->quirks & XHCI_SUSPEND_DELAY)
		usleep_range(1000, 1500);

947 948
	spin_lock_irq(&xhci->lock);
	clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
949
	clear_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
950 951 952 953
	/* step 1: stop endpoint */
	/* skipped assuming that port suspend has done */

	/* step 2: clear Run/Stop bit */
954
	command = readl(&xhci->op_regs->command);
955
	command &= ~CMD_RUN;
956
	writel(command, &xhci->op_regs->command);
957 958 959 960

	/* Some chips from Fresco Logic need an extraordinary delay */
	delay *= (xhci->quirks & XHCI_SLOW_SUSPEND) ? 10 : 1;

961
	if (xhci_handshake(&xhci->op_regs->status,
962
		      STS_HALT, STS_HALT, delay)) {
963 964 965 966
		xhci_warn(xhci, "WARN: xHC CMD_RUN timeout\n");
		spin_unlock_irq(&xhci->lock);
		return -ETIMEDOUT;
	}
967
	xhci_clear_command_ring(xhci);
968 969 970 971 972

	/* step 3: save registers */
	xhci_save_registers(xhci);

	/* step 4: set CSS flag */
973
	command = readl(&xhci->op_regs->command);
974
	command |= CMD_CSS;
975
	writel(command, &xhci->op_regs->command);
976
	if (xhci_handshake(&xhci->op_regs->status,
977
				STS_SAVE, 0, 10 * 1000)) {
978
		xhci_warn(xhci, "WARN: xHC save state timeout\n");
979 980 981 982 983
		spin_unlock_irq(&xhci->lock);
		return -ETIMEDOUT;
	}
	spin_unlock_irq(&xhci->lock);

984 985 986 987 988 989 990
	/*
	 * Deleting Compliance Mode Recovery Timer because the xHCI Host
	 * is about to be suspended.
	 */
	if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
			(!(xhci_all_ports_seen_u0(xhci)))) {
		del_timer_sync(&xhci->comp_mode_recovery_timer);
991 992
		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"%s: compliance mode recovery timer deleted",
993
				__func__);
994 995
	}

996 997
	/* step 5: remove core well power */
	/* synchronize irq when using MSI-X */
998
	xhci_msix_sync_irqs(xhci);
999

1000 1001
	return rc;
}
1002
EXPORT_SYMBOL_GPL(xhci_suspend);
1003 1004 1005 1006 1007 1008 1009 1010 1011

/*
 * start xHC (not bus-specific)
 *
 * This is called when the machine transition from S3/S4 mode.
 *
 */
int xhci_resume(struct xhci_hcd *xhci, bool hibernated)
{
1012
	u32			command, temp = 0, status;
1013
	struct usb_hcd		*hcd = xhci_to_hcd(xhci);
1014
	struct usb_hcd		*secondary_hcd;
1015
	int			retval = 0;
1016
	bool			comp_timer_running = false;
1017

1018 1019 1020
	if (!hcd->state)
		return 0;

1021
	/* Wait a bit if either of the roothubs need to settle from the
L
Lucas De Marchi 已提交
1022
	 * transition into bus suspend.
1023
	 */
1024 1025 1026
	if (time_before(jiffies, xhci->bus_state[0].next_statechange) ||
			time_before(jiffies,
				xhci->bus_state[1].next_statechange))
1027 1028
		msleep(100);

1029 1030 1031
	set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
	set_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);

1032
	spin_lock_irq(&xhci->lock);
1033 1034
	if (xhci->quirks & XHCI_RESET_ON_RESUME)
		hibernated = true;
1035 1036 1037 1038 1039

	if (!hibernated) {
		/* step 1: restore register */
		xhci_restore_registers(xhci);
		/* step 2: initialize command ring buffer */
1040
		xhci_set_cmd_ring_deq(xhci);
1041 1042
		/* step 3: restore state and start state*/
		/* step 3: set CRS flag */
1043
		command = readl(&xhci->op_regs->command);
1044
		command |= CMD_CRS;
1045
		writel(command, &xhci->op_regs->command);
1046
		if (xhci_handshake(&xhci->op_regs->status,
1047 1048
			      STS_RESTORE, 0, 10 * 1000)) {
			xhci_warn(xhci, "WARN: xHC restore state timeout\n");
1049 1050 1051
			spin_unlock_irq(&xhci->lock);
			return -ETIMEDOUT;
		}
1052
		temp = readl(&xhci->op_regs->status);
1053 1054 1055 1056
	}

	/* If restore operation fails, re-initialize the HC during resume */
	if ((temp & STS_SRE) || hibernated) {
1057 1058 1059 1060

		if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
				!(xhci_all_ports_seen_u0(xhci))) {
			del_timer_sync(&xhci->comp_mode_recovery_timer);
1061 1062
			xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"Compliance Mode Recovery Timer deleted!");
1063 1064
		}

1065 1066 1067
		/* Let the USB core know _both_ roothubs lost power. */
		usb_root_hub_lost_power(xhci->main_hcd->self.root_hub);
		usb_root_hub_lost_power(xhci->shared_hcd->self.root_hub);
1068 1069 1070

		xhci_dbg(xhci, "Stop HCD\n");
		xhci_halt(xhci);
1071
		xhci_zero_64b_regs(xhci);
1072 1073
		xhci_reset(xhci);
		spin_unlock_irq(&xhci->lock);
1074
		xhci_cleanup_msix(xhci);
1075 1076

		xhci_dbg(xhci, "// Disabling event ring interrupts\n");
1077
		temp = readl(&xhci->op_regs->status);
1078
		writel((temp & ~0x1fff) | STS_EINT, &xhci->op_regs->status);
1079
		temp = readl(&xhci->ir_set->irq_pending);
1080
		writel(ER_IRQ_DISABLE(temp), &xhci->ir_set->irq_pending);
1081 1082 1083

		xhci_dbg(xhci, "cleaning up memory\n");
		xhci_mem_cleanup(xhci);
1084
		xhci_debugfs_exit(xhci);
1085
		xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
1086
			    readl(&xhci->op_regs->status));
1087

1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098
		/* USB core calls the PCI reinit and start functions twice:
		 * first with the primary HCD, and then with the secondary HCD.
		 * If we don't do the same, the host will never be started.
		 */
		if (!usb_hcd_is_primary_hcd(hcd))
			secondary_hcd = hcd;
		else
			secondary_hcd = xhci->shared_hcd;

		xhci_dbg(xhci, "Initialize the xhci_hcd\n");
		retval = xhci_init(hcd->primary_hcd);
1099 1100
		if (retval)
			return retval;
1101 1102
		comp_timer_running = true;

1103 1104
		xhci_dbg(xhci, "Start the primary HCD\n");
		retval = xhci_run(hcd->primary_hcd);
1105
		if (!retval) {
1106 1107
			xhci_dbg(xhci, "Start the secondary HCD\n");
			retval = xhci_run(secondary_hcd);
1108
		}
1109
		hcd->state = HC_STATE_SUSPENDED;
1110
		xhci->shared_hcd->state = HC_STATE_SUSPENDED;
1111
		goto done;
1112 1113 1114
	}

	/* step 4: set Run/Stop bit */
1115
	command = readl(&xhci->op_regs->command);
1116
	command |= CMD_RUN;
1117
	writel(command, &xhci->op_regs->command);
1118
	xhci_handshake(&xhci->op_regs->status, STS_HALT,
1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130
		  0, 250 * 1000);

	/* step 5: walk topology and initialize portsc,
	 * portpmsc and portli
	 */
	/* this is done in bus_resume */

	/* step 6: restart each of the previously
	 * Running endpoints by ringing their doorbells
	 */

	spin_unlock_irq(&xhci->lock);
1131

1132 1133
	xhci_dbc_resume(xhci);

1134 1135
 done:
	if (retval == 0) {
1136 1137 1138 1139
		/* Resume root hubs only when have pending events. */
		status = readl(&xhci->op_regs->status);
		if (status & STS_EINT) {
			usb_hcd_resume_root_hub(xhci->shared_hcd);
M
Mathias Nyman 已提交
1140
			usb_hcd_resume_root_hub(hcd);
1141
		}
1142
	}
1143 1144 1145 1146 1147 1148 1149

	/*
	 * If system is subject to the Quirk, Compliance Mode Timer needs to
	 * be re-initialized Always after a system resume. Ports are subject
	 * to suffer the Compliance Mode issue again. It doesn't matter if
	 * ports have entered previously to U0 before system's suspension.
	 */
1150
	if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) && !comp_timer_running)
1151 1152
		compliance_mode_recovery_timer_init(xhci);

1153 1154 1155
	if (xhci->quirks & XHCI_ASMEDIA_MODIFY_FLOWCONTROL)
		usb_asmedia_modifyflowcontrol(to_pci_dev(hcd->self.controller));

1156 1157
	/* Re-enable port polling. */
	xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1158 1159
	set_bit(HCD_FLAG_POLL_RH, &xhci->shared_hcd->flags);
	usb_hcd_poll_rh_status(xhci->shared_hcd);
M
Mathias Nyman 已提交
1160 1161
	set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
	usb_hcd_poll_rh_status(hcd);
1162

1163
	return retval;
1164
}
1165
EXPORT_SYMBOL_GPL(xhci_resume);
1166 1167
#endif	/* CONFIG_PM */

1168 1169
/*-------------------------------------------------------------------------*/

1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190
/**
 * xhci_get_endpoint_index - Used for passing endpoint bitmasks between the core and
 * HCDs.  Find the index for an endpoint given its descriptor.  Use the return
 * value to right shift 1 for the bitmask.
 *
 * Index  = (epnum * 2) + direction - 1,
 * where direction = 0 for OUT, 1 for IN.
 * For control endpoints, the IN index is used (OUT index is unused), so
 * index = (epnum * 2) + direction - 1 = (epnum * 2) + 1 - 1 = (epnum * 2)
 */
unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc)
{
	unsigned int index;
	if (usb_endpoint_xfer_control(desc))
		index = (unsigned int) (usb_endpoint_num(desc)*2);
	else
		index = (unsigned int) (usb_endpoint_num(desc)*2) +
			(usb_endpoint_dir_in(desc) ? 1 : 0) - 1;
	return index;
}

1191 1192 1193 1194 1195 1196 1197 1198 1199 1200
/* The reverse operation to xhci_get_endpoint_index. Calculate the USB endpoint
 * address from the XHCI endpoint index.
 */
unsigned int xhci_get_endpoint_address(unsigned int ep_index)
{
	unsigned int number = DIV_ROUND_UP(ep_index, 2);
	unsigned int direction = ep_index % 2 ? USB_DIR_OUT : USB_DIR_IN;
	return direction | number;
}

1201 1202 1203 1204
/* Find the flag for this endpoint (for use in the control context).  Use the
 * endpoint index to create a bitmask.  The slot context is bit 0, endpoint 0 is
 * bit 1, etc.
 */
1205
static unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc)
1206 1207 1208 1209
{
	return 1 << (xhci_get_endpoint_index(desc) + 1);
}

1210 1211 1212 1213
/* Find the flag for this endpoint (for use in the control context).  Use the
 * endpoint index to create a bitmask.  The slot context is bit 0, endpoint 0 is
 * bit 1, etc.
 */
1214
static unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index)
1215 1216 1217 1218
{
	return 1 << (ep_index + 1);
}

1219 1220 1221 1222 1223 1224
/* Compute the last valid endpoint context index.  Basically, this is the
 * endpoint index plus one.  For slot contexts with more than valid endpoint,
 * we find the most significant bit set in the added contexts flags.
 * e.g. ep 1 IN (with epnum 0x81) => added_ctxs = 0b1000
 * fls(0b1000) = 4, but the endpoint context index is 3, so subtract one.
 */
1225
unsigned int xhci_last_valid_endpoint(u32 added_ctxs)
1226 1227 1228 1229
{
	return fls(added_ctxs) - 1;
}

1230 1231 1232
/* Returns 1 if the arguments are OK;
 * returns 0 this is a root hub; returns -EINVAL for NULL pointers.
 */
1233
static int xhci_check_args(struct usb_hcd *hcd, struct usb_device *udev,
1234 1235 1236 1237 1238
		struct usb_host_endpoint *ep, int check_ep, bool check_virt_dev,
		const char *func) {
	struct xhci_hcd	*xhci;
	struct xhci_virt_device	*virt_dev;

1239
	if (!hcd || (check_ep && !ep) || !udev) {
1240
		pr_debug("xHCI %s called with invalid args\n", func);
1241 1242 1243
		return -EINVAL;
	}
	if (!udev->parent) {
1244
		pr_debug("xHCI %s called for root hub\n", func);
1245 1246
		return 0;
	}
1247

1248
	xhci = hcd_to_xhci(hcd);
1249
	if (check_virt_dev) {
1250
		if (!udev->slot_id || !xhci->devs[udev->slot_id]) {
1251 1252
			xhci_dbg(xhci, "xHCI %s called with unaddressed device\n",
					func);
1253 1254 1255 1256 1257
			return -EINVAL;
		}

		virt_dev = xhci->devs[udev->slot_id];
		if (virt_dev->udev != udev) {
1258
			xhci_dbg(xhci, "xHCI %s called with udev and "
1259 1260 1261
					  "virt_dev does not match\n", func);
			return -EINVAL;
		}
1262
	}
1263

1264 1265 1266
	if (xhci->xhc_state & XHCI_STATE_HALTED)
		return -ENODEV;

1267 1268 1269
	return 1;
}

1270
static int xhci_configure_endpoint(struct xhci_hcd *xhci,
1271 1272
		struct usb_device *udev, struct xhci_command *command,
		bool ctx_change, bool must_succeed);
1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285

/*
 * Full speed devices may have a max packet size greater than 8 bytes, but the
 * USB core doesn't know that until it reads the first 8 bytes of the
 * descriptor.  If the usb_device's max packet size changes after that point,
 * we need to issue an evaluate context command and wait on it.
 */
static int xhci_check_maxpacket(struct xhci_hcd *xhci, unsigned int slot_id,
		unsigned int ep_index, struct urb *urb)
{
	struct xhci_container_ctx *out_ctx;
	struct xhci_input_control_ctx *ctrl_ctx;
	struct xhci_ep_ctx *ep_ctx;
1286
	struct xhci_command *command;
1287 1288 1289 1290 1291 1292
	int max_packet_size;
	int hw_max_packet_size;
	int ret = 0;

	out_ctx = xhci->devs[slot_id]->out_ctx;
	ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
M
Matt Evans 已提交
1293
	hw_max_packet_size = MAX_PACKET_DECODED(le32_to_cpu(ep_ctx->ep_info2));
1294
	max_packet_size = usb_endpoint_maxp(&urb->dev->ep0.desc);
1295
	if (hw_max_packet_size != max_packet_size) {
1296 1297 1298 1299
		xhci_dbg_trace(xhci,  trace_xhci_dbg_context_change,
				"Max Packet Size for ep 0 changed.");
		xhci_dbg_trace(xhci,  trace_xhci_dbg_context_change,
				"Max packet size in usb_device = %d",
1300
				max_packet_size);
1301 1302
		xhci_dbg_trace(xhci,  trace_xhci_dbg_context_change,
				"Max packet size in xHCI HW = %d",
1303
				hw_max_packet_size);
1304 1305
		xhci_dbg_trace(xhci,  trace_xhci_dbg_context_change,
				"Issuing evaluate context command.");
1306

1307 1308 1309 1310
		/* Set up the input context flags for the command */
		/* FIXME: This won't work if a non-default control endpoint
		 * changes max packet sizes.
		 */
1311

1312
		command = xhci_alloc_command(xhci, true, GFP_KERNEL);
1313 1314 1315 1316
		if (!command)
			return -ENOMEM;

		command->in_ctx = xhci->devs[slot_id]->in_ctx;
1317
		ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
1318 1319 1320
		if (!ctrl_ctx) {
			xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
					__func__);
1321 1322
			ret = -ENOMEM;
			goto command_cleanup;
1323
		}
1324
		/* Set up the modified control endpoint 0 */
1325 1326
		xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
				xhci->devs[slot_id]->out_ctx, ep_index);
1327

1328
		ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
M
Matt Evans 已提交
1329 1330
		ep_ctx->ep_info2 &= cpu_to_le32(~MAX_PACKET_MASK);
		ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet_size));
1331

M
Matt Evans 已提交
1332
		ctrl_ctx->add_flags = cpu_to_le32(EP0_FLAG);
1333 1334
		ctrl_ctx->drop_flags = 0;

1335
		ret = xhci_configure_endpoint(xhci, urb->dev, command,
1336
				true, false);
1337 1338 1339 1340

		/* Clean up the input context for later use by bandwidth
		 * functions.
		 */
M
Matt Evans 已提交
1341
		ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG);
1342 1343 1344
command_cleanup:
		kfree(command->completion);
		kfree(command);
1345 1346 1347 1348
	}
	return ret;
}

1349 1350 1351 1352
/*
 * non-error returns are a promise to giveback() the urb later
 * we drop ownership so next owner (or urb unlink) can get it
 */
1353
static int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags)
1354 1355 1356 1357
{
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
	unsigned long flags;
	int ret = 0;
1358 1359
	unsigned int slot_id, ep_index;
	unsigned int *ep_state;
1360
	struct urb_priv	*urb_priv;
1361
	int num_tds;
1362

1363 1364
	if (!urb || xhci_check_args(hcd, urb->dev, urb->ep,
					true, true, __func__) <= 0)
1365 1366 1367 1368
		return -EINVAL;

	slot_id = urb->dev->slot_id;
	ep_index = xhci_get_endpoint_index(&urb->ep->desc);
1369
	ep_state = &xhci->devs[slot_id]->eps[ep_index].ep_state;
1370

1371
	if (!HCD_HW_ACCESSIBLE(hcd)) {
1372 1373
		if (!in_interrupt())
			xhci_dbg(xhci, "urb submitted during PCI suspend\n");
M
Mathias Nyman 已提交
1374
		return -ESHUTDOWN;
1375
	}
1376 1377

	if (usb_endpoint_xfer_isoc(&urb->ep->desc))
1378
		num_tds = urb->number_of_packets;
1379 1380 1381 1382
	else if (usb_endpoint_is_bulk_out(&urb->ep->desc) &&
	    urb->transfer_buffer_length > 0 &&
	    urb->transfer_flags & URB_ZERO_PACKET &&
	    !(urb->transfer_buffer_length % usb_endpoint_maxp(&urb->ep->desc)))
1383
		num_tds = 2;
1384
	else
1385
		num_tds = 1;
1386 1387

	urb_priv = kzalloc(sizeof(struct urb_priv) +
1388
			   num_tds * sizeof(struct xhci_td), mem_flags);
1389 1390 1391
	if (!urb_priv)
		return -ENOMEM;

1392 1393
	urb_priv->num_tds = num_tds;
	urb_priv->num_tds_done = 0;
1394 1395
	urb->hcpriv = urb_priv;

1396 1397
	trace_xhci_urb_enqueue(urb);

1398 1399 1400 1401 1402 1403 1404
	if (usb_endpoint_xfer_control(&urb->ep->desc)) {
		/* Check to see if the max packet size for the default control
		 * endpoint changed during FS device enumeration
		 */
		if (urb->dev->speed == USB_SPEED_FULL) {
			ret = xhci_check_maxpacket(xhci, slot_id,
					ep_index, urb);
1405
			if (ret < 0) {
1406
				xhci_urb_free_priv(urb_priv);
1407
				urb->hcpriv = NULL;
1408
				return ret;
1409
			}
1410
		}
M
Mathias Nyman 已提交
1411
	}
1412

M
Mathias Nyman 已提交
1413 1414 1415 1416 1417 1418 1419 1420
	spin_lock_irqsave(&xhci->lock, flags);

	if (xhci->xhc_state & XHCI_STATE_DYING) {
		xhci_dbg(xhci, "Ep 0x%x: URB %p submitted for non-responsive xHCI host.\n",
			 urb->ep->desc.bEndpointAddress, urb);
		ret = -ESHUTDOWN;
		goto free_priv;
	}
1421 1422 1423 1424 1425 1426
	if (*ep_state & (EP_GETTING_STREAMS | EP_GETTING_NO_STREAMS)) {
		xhci_warn(xhci, "WARN: Can't enqueue URB, ep in streams transition state %x\n",
			  *ep_state);
		ret = -EINVAL;
		goto free_priv;
	}
1427 1428 1429 1430 1431
	if (*ep_state & EP_SOFT_CLEAR_TOGGLE) {
		xhci_warn(xhci, "Can't enqueue URB while manually clearing toggle\n");
		ret = -EINVAL;
		goto free_priv;
	}
M
Mathias Nyman 已提交
1432 1433 1434 1435

	switch (usb_endpoint_type(&urb->ep->desc)) {

	case USB_ENDPOINT_XFER_CONTROL:
1436
		ret = xhci_queue_ctrl_tx(xhci, GFP_ATOMIC, urb,
M
Mathias Nyman 已提交
1437 1438 1439 1440 1441 1442 1443
					 slot_id, ep_index);
		break;
	case USB_ENDPOINT_XFER_BULK:
		ret = xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb,
					 slot_id, ep_index);
		break;
	case USB_ENDPOINT_XFER_INT:
1444 1445
		ret = xhci_queue_intr_tx(xhci, GFP_ATOMIC, urb,
				slot_id, ep_index);
M
Mathias Nyman 已提交
1446 1447
		break;
	case USB_ENDPOINT_XFER_ISOC:
A
Andiry Xu 已提交
1448 1449
		ret = xhci_queue_isoc_tx_prepare(xhci, GFP_ATOMIC, urb,
				slot_id, ep_index);
1450
	}
M
Mathias Nyman 已提交
1451 1452

	if (ret) {
1453
free_priv:
M
Mathias Nyman 已提交
1454 1455 1456
		xhci_urb_free_priv(urb_priv);
		urb->hcpriv = NULL;
	}
1457
	spin_unlock_irqrestore(&xhci->lock, flags);
1458
	return ret;
1459 1460
}

1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490
/*
 * Remove the URB's TD from the endpoint ring.  This may cause the HC to stop
 * USB transfers, potentially stopping in the middle of a TRB buffer.  The HC
 * should pick up where it left off in the TD, unless a Set Transfer Ring
 * Dequeue Pointer is issued.
 *
 * The TRBs that make up the buffers for the canceled URB will be "removed" from
 * the ring.  Since the ring is a contiguous structure, they can't be physically
 * removed.  Instead, there are two options:
 *
 *  1) If the HC is in the middle of processing the URB to be canceled, we
 *     simply move the ring's dequeue pointer past those TRBs using the Set
 *     Transfer Ring Dequeue Pointer command.  This will be the common case,
 *     when drivers timeout on the last submitted URB and attempt to cancel.
 *
 *  2) If the HC is in the middle of a different TD, we turn the TRBs into a
 *     series of 1-TRB transfer no-op TDs.  (No-ops shouldn't be chained.)  The
 *     HC will need to invalidate the any TRBs it has cached after the stop
 *     endpoint command, as noted in the xHCI 0.95 errata.
 *
 *  3) The TD may have completed by the time the Stop Endpoint Command
 *     completes, so software needs to handle that case too.
 *
 * This function should protect against the TD enqueueing code ringing the
 * doorbell while this code is waiting for a Stop Endpoint command to complete.
 * It also needs to account for multiple cancellations on happening at the same
 * time for the same endpoint.
 *
 * Note that this function can be called in any context, or so says
 * usb_hcd_unlink_urb()
1491
 */
1492
static int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
1493
{
1494
	unsigned long flags;
1495
	int ret, i;
1496
	u32 temp;
1497
	struct xhci_hcd *xhci;
1498
	struct urb_priv	*urb_priv;
1499 1500 1501
	struct xhci_td *td;
	unsigned int ep_index;
	struct xhci_ring *ep_ring;
1502
	struct xhci_virt_ep *ep;
1503
	struct xhci_command *command;
1504
	struct xhci_virt_device *vdev;
1505 1506 1507

	xhci = hcd_to_xhci(hcd);
	spin_lock_irqsave(&xhci->lock, flags);
1508 1509 1510

	trace_xhci_urb_dequeue(urb);

1511 1512
	/* Make sure the URB hasn't completed or been unlinked already */
	ret = usb_hcd_check_unlink_urb(hcd, urb, status);
1513
	if (ret)
1514
		goto done;
1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527

	/* give back URB now if we can't queue it for cancel */
	vdev = xhci->devs[urb->dev->slot_id];
	urb_priv = urb->hcpriv;
	if (!vdev || !urb_priv)
		goto err_giveback;

	ep_index = xhci_get_endpoint_index(&urb->ep->desc);
	ep = &vdev->eps[ep_index];
	ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
	if (!ep || !ep_ring)
		goto err_giveback;

1528
	/* If xHC is dead take it down and return ALL URBs in xhci_hc_died() */
1529
	temp = readl(&xhci->op_regs->status);
1530 1531 1532 1533 1534 1535
	if (temp == ~(u32)0 || xhci->xhc_state & XHCI_STATE_DYING) {
		xhci_hc_died(xhci);
		goto done;
	}

	if (xhci->xhc_state & XHCI_STATE_HALTED) {
1536
		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1537
				"HC halted, freeing TD manually.");
1538
		for (i = urb_priv->num_tds_done;
1539
		     i < urb_priv->num_tds;
1540
		     i++) {
1541
			td = &urb_priv->td[i];
1542 1543 1544 1545 1546
			if (!list_empty(&td->td_list))
				list_del_init(&td->td_list);
			if (!list_empty(&td->cancelled_td_list))
				list_del_init(&td->cancelled_td_list);
		}
1547
		goto err_giveback;
1548
	}
1549

1550 1551
	i = urb_priv->num_tds_done;
	if (i < urb_priv->num_tds)
1552 1553 1554
		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
				"Cancel URB %p, dev %s, ep 0x%x, "
				"starting at offset 0x%llx",
1555 1556 1557
				urb, urb->dev->devpath,
				urb->ep->desc.bEndpointAddress,
				(unsigned long long) xhci_trb_virt_to_dma(
1558 1559
					urb_priv->td[i].start_seg,
					urb_priv->td[i].first_trb));
1560

1561
	for (; i < urb_priv->num_tds; i++) {
1562
		td = &urb_priv->td[i];
1563 1564 1565
		list_add_tail(&td->cancelled_td_list, &ep->cancelled_td_list);
	}

1566 1567 1568
	/* Queue a stop endpoint command, but only if this is
	 * the first cancellation to be handled.
	 */
1569
	if (!(ep->ep_state & EP_STOP_CMD_PENDING)) {
1570
		command = xhci_alloc_command(xhci, false, GFP_ATOMIC);
1571 1572 1573 1574
		if (!command) {
			ret = -ENOMEM;
			goto done;
		}
1575
		ep->ep_state |= EP_STOP_CMD_PENDING;
1576 1577 1578
		ep->stop_cmd_timer.expires = jiffies +
			XHCI_STOP_EP_CMD_TIMEOUT * HZ;
		add_timer(&ep->stop_cmd_timer);
1579 1580
		xhci_queue_stop_endpoint(xhci, command, urb->dev->slot_id,
					 ep_index, 0);
1581
		xhci_ring_cmd_db(xhci);
1582 1583 1584 1585
	}
done:
	spin_unlock_irqrestore(&xhci->lock, flags);
	return ret;
1586 1587 1588 1589 1590 1591 1592 1593

err_giveback:
	if (urb_priv)
		xhci_urb_free_priv(urb_priv);
	usb_hcd_unlink_urb_from_ep(hcd, urb);
	spin_unlock_irqrestore(&xhci->lock, flags);
	usb_hcd_giveback_urb(hcd, urb, -ESHUTDOWN);
	return ret;
1594 1595
}

1596 1597 1598 1599 1600 1601 1602 1603
/* Drop an endpoint from a new bandwidth configuration for this device.
 * Only one call to this function is allowed per endpoint before
 * check_bandwidth() or reset_bandwidth() must be called.
 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
 * add the endpoint to the schedule with possibly new parameters denoted by a
 * different endpoint descriptor in usb_host_endpoint.
 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
 * not allowed.
1604 1605 1606 1607
 *
 * The USB core will not allow URBs to be queued to an endpoint that is being
 * disabled, so there's no need for mutual exclusion to protect
 * the xhci->devs[slot_id] structure.
1608
 */
1609
static int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1610 1611 1612
		struct usb_host_endpoint *ep)
{
	struct xhci_hcd *xhci;
1613 1614
	struct xhci_container_ctx *in_ctx, *out_ctx;
	struct xhci_input_control_ctx *ctrl_ctx;
1615 1616 1617
	unsigned int ep_index;
	struct xhci_ep_ctx *ep_ctx;
	u32 drop_flag;
1618
	u32 new_add_flags, new_drop_flags;
1619 1620
	int ret;

1621
	ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
1622 1623 1624
	if (ret <= 0)
		return ret;
	xhci = hcd_to_xhci(hcd);
1625 1626
	if (xhci->xhc_state & XHCI_STATE_DYING)
		return -ENODEV;
1627

1628
	xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
1629 1630 1631 1632 1633 1634 1635 1636
	drop_flag = xhci_get_endpoint_flag(&ep->desc);
	if (drop_flag == SLOT_FLAG || drop_flag == EP0_FLAG) {
		xhci_dbg(xhci, "xHCI %s - can't drop slot or ep 0 %#x\n",
				__func__, drop_flag);
		return 0;
	}

	in_ctx = xhci->devs[udev->slot_id]->in_ctx;
1637
	out_ctx = xhci->devs[udev->slot_id]->out_ctx;
1638
	ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
1639 1640 1641 1642 1643 1644
	if (!ctrl_ctx) {
		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
				__func__);
		return 0;
	}

1645
	ep_index = xhci_get_endpoint_index(&ep->desc);
1646
	ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
1647 1648 1649
	/* If the HC already knows the endpoint is disabled,
	 * or the HCD has noted it is disabled, ignore this request
	 */
1650
	if ((GET_EP_CTX_STATE(ep_ctx) == EP_STATE_DISABLED) ||
M
Matt Evans 已提交
1651 1652
	    le32_to_cpu(ctrl_ctx->drop_flags) &
	    xhci_get_endpoint_flag(&ep->desc)) {
1653 1654 1655 1656
		/* Do not warn when called after a usb_device_reset */
		if (xhci->devs[udev->slot_id]->eps[ep_index].ring != NULL)
			xhci_warn(xhci, "xHCI %s called with disabled ep %p\n",
				  __func__, ep);
1657 1658 1659
		return 0;
	}

M
Matt Evans 已提交
1660 1661
	ctrl_ctx->drop_flags |= cpu_to_le32(drop_flag);
	new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
1662

M
Matt Evans 已提交
1663 1664
	ctrl_ctx->add_flags &= cpu_to_le32(~drop_flag);
	new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1665

1666 1667
	xhci_debugfs_remove_endpoint(xhci, xhci->devs[udev->slot_id], ep_index);

1668 1669
	xhci_endpoint_zero(xhci, xhci->devs[udev->slot_id], ep);

1670 1671 1672
	if (xhci->quirks & XHCI_MTK_HOST)
		xhci_mtk_drop_ep_quirk(hcd, udev, ep);

1673
	xhci_dbg(xhci, "drop ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x\n",
1674 1675 1676
			(unsigned int) ep->desc.bEndpointAddress,
			udev->slot_id,
			(unsigned int) new_drop_flags,
1677
			(unsigned int) new_add_flags);
1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688
	return 0;
}

/* Add an endpoint to a new possible bandwidth configuration for this device.
 * Only one call to this function is allowed per endpoint before
 * check_bandwidth() or reset_bandwidth() must be called.
 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
 * add the endpoint to the schedule with possibly new parameters denoted by a
 * different endpoint descriptor in usb_host_endpoint.
 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
 * not allowed.
1689 1690 1691 1692
 *
 * The USB core will not allow URBs to be queued to an endpoint until the
 * configuration or alt setting is installed in the device, so there's no need
 * for mutual exclusion to protect the xhci->devs[slot_id] structure.
1693
 */
1694
static int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1695 1696 1697
		struct usb_host_endpoint *ep)
{
	struct xhci_hcd *xhci;
1698
	struct xhci_container_ctx *in_ctx;
1699
	unsigned int ep_index;
1700
	struct xhci_input_control_ctx *ctrl_ctx;
1701
	u32 added_ctxs;
1702
	u32 new_add_flags, new_drop_flags;
1703
	struct xhci_virt_device *virt_dev;
1704 1705
	int ret = 0;

1706
	ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
1707 1708 1709
	if (ret <= 0) {
		/* So we won't queue a reset ep command for a root hub */
		ep->hcpriv = NULL;
1710
		return ret;
1711
	}
1712
	xhci = hcd_to_xhci(hcd);
1713 1714
	if (xhci->xhc_state & XHCI_STATE_DYING)
		return -ENODEV;
1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726

	added_ctxs = xhci_get_endpoint_flag(&ep->desc);
	if (added_ctxs == SLOT_FLAG || added_ctxs == EP0_FLAG) {
		/* FIXME when we have to issue an evaluate endpoint command to
		 * deal with ep0 max packet size changing once we get the
		 * descriptors
		 */
		xhci_dbg(xhci, "xHCI %s - can't add slot or ep 0 %#x\n",
				__func__, added_ctxs);
		return 0;
	}

1727 1728
	virt_dev = xhci->devs[udev->slot_id];
	in_ctx = virt_dev->in_ctx;
1729
	ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
1730 1731 1732 1733 1734
	if (!ctrl_ctx) {
		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
				__func__);
		return 0;
	}
1735

1736
	ep_index = xhci_get_endpoint_index(&ep->desc);
1737 1738 1739 1740
	/* If this endpoint is already in use, and the upper layers are trying
	 * to add it again without dropping it, reject the addition.
	 */
	if (virt_dev->eps[ep_index].ring &&
1741
			!(le32_to_cpu(ctrl_ctx->drop_flags) & added_ctxs)) {
1742 1743 1744 1745 1746 1747
		xhci_warn(xhci, "Trying to add endpoint 0x%x "
				"without dropping it.\n",
				(unsigned int) ep->desc.bEndpointAddress);
		return -EINVAL;
	}

1748 1749 1750
	/* If the HCD has already noted the endpoint is enabled,
	 * ignore this request.
	 */
1751
	if (le32_to_cpu(ctrl_ctx->add_flags) & added_ctxs) {
1752 1753
		xhci_warn(xhci, "xHCI %s called with enabled ep %p\n",
				__func__, ep);
1754 1755 1756
		return 0;
	}

1757 1758 1759 1760 1761
	/*
	 * Configuration and alternate setting changes must be done in
	 * process context, not interrupt context (or so documenation
	 * for usb_set_interface() and usb_set_configuration() claim).
	 */
1762
	if (xhci_endpoint_init(xhci, virt_dev, udev, ep, GFP_NOIO) < 0) {
1763 1764 1765 1766 1767
		dev_dbg(&udev->dev, "%s - could not initialize ep %#x\n",
				__func__, ep->desc.bEndpointAddress);
		return -ENOMEM;
	}

1768 1769 1770
	if (xhci->quirks & XHCI_MTK_HOST) {
		ret = xhci_mtk_add_ep_quirk(hcd, udev, ep);
		if (ret < 0) {
1771 1772
			xhci_ring_free(xhci, virt_dev->eps[ep_index].new_ring);
			virt_dev->eps[ep_index].new_ring = NULL;
1773 1774 1775 1776
			return ret;
		}
	}

M
Matt Evans 已提交
1777 1778
	ctrl_ctx->add_flags |= cpu_to_le32(added_ctxs);
	new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1779 1780 1781 1782 1783 1784 1785

	/* If xhci_endpoint_disable() was called for this endpoint, but the
	 * xHC hasn't been notified yet through the check_bandwidth() call,
	 * this re-adds a new state for the endpoint from the new endpoint
	 * descriptors.  We must drop and re-add this endpoint, so we leave the
	 * drop flags alone.
	 */
M
Matt Evans 已提交
1786
	new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
1787

1788 1789 1790
	/* Store the usb_device pointer for later use */
	ep->hcpriv = udev;

1791 1792
	xhci_debugfs_create_endpoint(xhci, virt_dev, ep_index);

1793
	xhci_dbg(xhci, "add ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x\n",
1794 1795 1796
			(unsigned int) ep->desc.bEndpointAddress,
			udev->slot_id,
			(unsigned int) new_drop_flags,
1797
			(unsigned int) new_add_flags);
1798 1799 1800
	return 0;
}

1801
static void xhci_zero_in_ctx(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev)
1802
{
1803
	struct xhci_input_control_ctx *ctrl_ctx;
1804
	struct xhci_ep_ctx *ep_ctx;
1805
	struct xhci_slot_ctx *slot_ctx;
1806 1807
	int i;

1808
	ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
1809 1810 1811 1812 1813 1814
	if (!ctrl_ctx) {
		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
				__func__);
		return;
	}

1815 1816 1817 1818 1819
	/* When a device's add flag and drop flag are zero, any subsequent
	 * configure endpoint command will leave that endpoint's state
	 * untouched.  Make sure we don't leave any old state in the input
	 * endpoint contexts.
	 */
1820 1821 1822
	ctrl_ctx->drop_flags = 0;
	ctrl_ctx->add_flags = 0;
	slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
M
Matt Evans 已提交
1823
	slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
1824
	/* Endpoint 0 is always valid */
M
Matt Evans 已提交
1825
	slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1));
1826
	for (i = 1; i < 31; i++) {
1827
		ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, i);
1828 1829
		ep_ctx->ep_info = 0;
		ep_ctx->ep_info2 = 0;
1830
		ep_ctx->deq = 0;
1831 1832 1833 1834
		ep_ctx->tx_info = 0;
	}
}

1835
static int xhci_configure_endpoint_result(struct xhci_hcd *xhci,
1836
		struct usb_device *udev, u32 *cmd_status)
1837 1838 1839
{
	int ret;

1840
	switch (*cmd_status) {
1841
	case COMP_COMMAND_ABORTED:
1842
	case COMP_COMMAND_RING_STOPPED:
1843 1844 1845
		xhci_warn(xhci, "Timeout while waiting for configure endpoint command\n");
		ret = -ETIME;
		break;
1846
	case COMP_RESOURCE_ERROR:
1847 1848
		dev_warn(&udev->dev,
			 "Not enough host controller resources for new device state.\n");
1849 1850 1851
		ret = -ENOMEM;
		/* FIXME: can we allocate more resources for the HC? */
		break;
1852 1853
	case COMP_BANDWIDTH_ERROR:
	case COMP_SECONDARY_BANDWIDTH_ERROR:
1854 1855
		dev_warn(&udev->dev,
			 "Not enough bandwidth for new device state.\n");
1856 1857 1858
		ret = -ENOSPC;
		/* FIXME: can we go back to the old state? */
		break;
1859
	case COMP_TRB_ERROR:
1860 1861 1862 1863 1864 1865
		/* the HCD set up something wrong */
		dev_warn(&udev->dev, "ERROR: Endpoint drop flag = 0, "
				"add flag = 1, "
				"and endpoint is not disabled.\n");
		ret = -EINVAL;
		break;
1866
	case COMP_INCOMPATIBLE_DEVICE_ERROR:
1867 1868
		dev_warn(&udev->dev,
			 "ERROR: Incompatible device for endpoint configure command.\n");
A
Alex He 已提交
1869 1870
		ret = -ENODEV;
		break;
1871
	case COMP_SUCCESS:
1872 1873
		xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
				"Successful Endpoint Configure command");
1874 1875 1876
		ret = 0;
		break;
	default:
1877 1878
		xhci_err(xhci, "ERROR: unexpected command completion code 0x%x.\n",
				*cmd_status);
1879 1880 1881 1882 1883 1884 1885
		ret = -EINVAL;
		break;
	}
	return ret;
}

static int xhci_evaluate_context_result(struct xhci_hcd *xhci,
1886
		struct usb_device *udev, u32 *cmd_status)
1887 1888 1889
{
	int ret;

1890
	switch (*cmd_status) {
1891
	case COMP_COMMAND_ABORTED:
1892
	case COMP_COMMAND_RING_STOPPED:
1893 1894 1895
		xhci_warn(xhci, "Timeout while waiting for evaluate context command\n");
		ret = -ETIME;
		break;
1896
	case COMP_PARAMETER_ERROR:
1897 1898
		dev_warn(&udev->dev,
			 "WARN: xHCI driver setup invalid evaluate context command.\n");
1899 1900
		ret = -EINVAL;
		break;
1901
	case COMP_SLOT_NOT_ENABLED_ERROR:
1902 1903
		dev_warn(&udev->dev,
			"WARN: slot not enabled for evaluate context command.\n");
1904 1905
		ret = -EINVAL;
		break;
1906
	case COMP_CONTEXT_STATE_ERROR:
1907 1908
		dev_warn(&udev->dev,
			"WARN: invalid context state for evaluate context command.\n");
1909 1910
		ret = -EINVAL;
		break;
1911
	case COMP_INCOMPATIBLE_DEVICE_ERROR:
1912 1913
		dev_warn(&udev->dev,
			"ERROR: Incompatible device for evaluate context command.\n");
A
Alex He 已提交
1914 1915
		ret = -ENODEV;
		break;
1916
	case COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR:
1917 1918 1919 1920
		/* Max Exit Latency too large error */
		dev_warn(&udev->dev, "WARN: Max Exit Latency too large\n");
		ret = -EINVAL;
		break;
1921
	case COMP_SUCCESS:
1922 1923
		xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
				"Successful evaluate context command");
1924 1925 1926
		ret = 0;
		break;
	default:
1927 1928
		xhci_err(xhci, "ERROR: unexpected command completion code 0x%x.\n",
			*cmd_status);
1929 1930 1931 1932 1933 1934
		ret = -EINVAL;
		break;
	}
	return ret;
}

1935
static u32 xhci_count_num_new_endpoints(struct xhci_hcd *xhci,
1936
		struct xhci_input_control_ctx *ctrl_ctx)
1937 1938 1939 1940 1941 1942 1943 1944
{
	u32 valid_add_flags;
	u32 valid_drop_flags;

	/* Ignore the slot flag (bit 0), and the default control endpoint flag
	 * (bit 1).  The default control endpoint is added during the Address
	 * Device command and is never removed until the slot is disabled.
	 */
1945 1946
	valid_add_flags = le32_to_cpu(ctrl_ctx->add_flags) >> 2;
	valid_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags) >> 2;
1947 1948 1949 1950 1951 1952 1953 1954 1955 1956

	/* Use hweight32 to count the number of ones in the add flags, or
	 * number of endpoints added.  Don't count endpoints that are changed
	 * (both added and dropped).
	 */
	return hweight32(valid_add_flags) -
		hweight32(valid_add_flags & valid_drop_flags);
}

static unsigned int xhci_count_num_dropped_endpoints(struct xhci_hcd *xhci,
1957
		struct xhci_input_control_ctx *ctrl_ctx)
1958 1959 1960 1961
{
	u32 valid_add_flags;
	u32 valid_drop_flags;

1962 1963
	valid_add_flags = le32_to_cpu(ctrl_ctx->add_flags) >> 2;
	valid_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags) >> 2;
1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982

	return hweight32(valid_drop_flags) -
		hweight32(valid_add_flags & valid_drop_flags);
}

/*
 * We need to reserve the new number of endpoints before the configure endpoint
 * command completes.  We can't subtract the dropped endpoints from the number
 * of active endpoints until the command completes because we can oversubscribe
 * the host in this case:
 *
 *  - the first configure endpoint command drops more endpoints than it adds
 *  - a second configure endpoint command that adds more endpoints is queued
 *  - the first configure endpoint command fails, so the config is unchanged
 *  - the second command may succeed, even though there isn't enough resources
 *
 * Must be called with xhci->lock held.
 */
static int xhci_reserve_host_resources(struct xhci_hcd *xhci,
1983
		struct xhci_input_control_ctx *ctrl_ctx)
1984 1985 1986
{
	u32 added_eps;

1987
	added_eps = xhci_count_num_new_endpoints(xhci, ctrl_ctx);
1988
	if (xhci->num_active_eps + added_eps > xhci->limit_active_eps) {
1989 1990 1991
		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"Not enough ep ctxs: "
				"%u active, need to add %u, limit is %u.",
1992 1993 1994 1995 1996
				xhci->num_active_eps, added_eps,
				xhci->limit_active_eps);
		return -ENOMEM;
	}
	xhci->num_active_eps += added_eps;
1997 1998
	xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
			"Adding %u ep ctxs, %u now active.", added_eps,
1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009
			xhci->num_active_eps);
	return 0;
}

/*
 * The configure endpoint was failed by the xHC for some other reason, so we
 * need to revert the resources that failed configuration would have used.
 *
 * Must be called with xhci->lock held.
 */
static void xhci_free_host_resources(struct xhci_hcd *xhci,
2010
		struct xhci_input_control_ctx *ctrl_ctx)
2011 2012 2013
{
	u32 num_failed_eps;

2014
	num_failed_eps = xhci_count_num_new_endpoints(xhci, ctrl_ctx);
2015
	xhci->num_active_eps -= num_failed_eps;
2016 2017
	xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
			"Removing %u failed ep ctxs, %u now active.",
2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028
			num_failed_eps,
			xhci->num_active_eps);
}

/*
 * Now that the command has completed, clean up the active endpoint count by
 * subtracting out the endpoints that were dropped (but not changed).
 *
 * Must be called with xhci->lock held.
 */
static void xhci_finish_resource_reservation(struct xhci_hcd *xhci,
2029
		struct xhci_input_control_ctx *ctrl_ctx)
2030 2031 2032
{
	u32 num_dropped_eps;

2033
	num_dropped_eps = xhci_count_num_dropped_endpoints(xhci, ctrl_ctx);
2034 2035
	xhci->num_active_eps -= num_dropped_eps;
	if (num_dropped_eps)
2036 2037
		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"Removing %u dropped ep ctxs, %u now active.",
2038 2039 2040 2041
				num_dropped_eps,
				xhci->num_active_eps);
}

F
Felipe Balbi 已提交
2042
static unsigned int xhci_get_block_size(struct usb_device *udev)
2043 2044 2045 2046 2047 2048 2049 2050
{
	switch (udev->speed) {
	case USB_SPEED_LOW:
	case USB_SPEED_FULL:
		return FS_BLOCK;
	case USB_SPEED_HIGH:
		return HS_BLOCK;
	case USB_SPEED_SUPER:
2051
	case USB_SPEED_SUPER_PLUS:
2052 2053 2054 2055 2056 2057 2058 2059 2060
		return SS_BLOCK;
	case USB_SPEED_UNKNOWN:
	case USB_SPEED_WIRELESS:
	default:
		/* Should never happen */
		return 1;
	}
}

F
Felipe Balbi 已提交
2061 2062
static unsigned int
xhci_get_largest_overhead(struct xhci_interval_bw *interval_bw)
2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104
{
	if (interval_bw->overhead[LS_OVERHEAD_TYPE])
		return LS_OVERHEAD;
	if (interval_bw->overhead[FS_OVERHEAD_TYPE])
		return FS_OVERHEAD;
	return HS_OVERHEAD;
}

/* If we are changing a LS/FS device under a HS hub,
 * make sure (if we are activating a new TT) that the HS bus has enough
 * bandwidth for this new TT.
 */
static int xhci_check_tt_bw_table(struct xhci_hcd *xhci,
		struct xhci_virt_device *virt_dev,
		int old_active_eps)
{
	struct xhci_interval_bw_table *bw_table;
	struct xhci_tt_bw_info *tt_info;

	/* Find the bandwidth table for the root port this TT is attached to. */
	bw_table = &xhci->rh_bw[virt_dev->real_port - 1].bw_table;
	tt_info = virt_dev->tt_info;
	/* If this TT already had active endpoints, the bandwidth for this TT
	 * has already been added.  Removing all periodic endpoints (and thus
	 * making the TT enactive) will only decrease the bandwidth used.
	 */
	if (old_active_eps)
		return 0;
	if (old_active_eps == 0 && tt_info->active_eps != 0) {
		if (bw_table->bw_used + TT_HS_OVERHEAD > HS_BW_LIMIT)
			return -ENOMEM;
		return 0;
	}
	/* Not sure why we would have no new active endpoints...
	 *
	 * Maybe because of an Evaluate Context change for a hub update or a
	 * control endpoint 0 max packet size change?
	 * FIXME: skip the bandwidth calculation in that case.
	 */
	return 0;
}

S
Sarah Sharp 已提交
2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120
static int xhci_check_ss_bw(struct xhci_hcd *xhci,
		struct xhci_virt_device *virt_dev)
{
	unsigned int bw_reserved;

	bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_IN, 100);
	if (virt_dev->bw_table->ss_bw_in > (SS_BW_LIMIT_IN - bw_reserved))
		return -ENOMEM;

	bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_OUT, 100);
	if (virt_dev->bw_table->ss_bw_out > (SS_BW_LIMIT_OUT - bw_reserved))
		return -ENOMEM;

	return 0;
}

2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160
/*
 * This algorithm is a very conservative estimate of the worst-case scheduling
 * scenario for any one interval.  The hardware dynamically schedules the
 * packets, so we can't tell which microframe could be the limiting factor in
 * the bandwidth scheduling.  This only takes into account periodic endpoints.
 *
 * Obviously, we can't solve an NP complete problem to find the minimum worst
 * case scenario.  Instead, we come up with an estimate that is no less than
 * the worst case bandwidth used for any one microframe, but may be an
 * over-estimate.
 *
 * We walk the requirements for each endpoint by interval, starting with the
 * smallest interval, and place packets in the schedule where there is only one
 * possible way to schedule packets for that interval.  In order to simplify
 * this algorithm, we record the largest max packet size for each interval, and
 * assume all packets will be that size.
 *
 * For interval 0, we obviously must schedule all packets for each interval.
 * The bandwidth for interval 0 is just the amount of data to be transmitted
 * (the sum of all max ESIT payload sizes, plus any overhead per packet times
 * the number of packets).
 *
 * For interval 1, we have two possible microframes to schedule those packets
 * in.  For this algorithm, if we can schedule the same number of packets for
 * each possible scheduling opportunity (each microframe), we will do so.  The
 * remaining number of packets will be saved to be transmitted in the gaps in
 * the next interval's scheduling sequence.
 *
 * As we move those remaining packets to be scheduled with interval 2 packets,
 * we have to double the number of remaining packets to transmit.  This is
 * because the intervals are actually powers of 2, and we would be transmitting
 * the previous interval's packets twice in this interval.  We also have to be
 * sure that when we look at the largest max packet size for this interval, we
 * also look at the largest max packet size for the remaining packets and take
 * the greater of the two.
 *
 * The algorithm continues to evenly distribute packets in each scheduling
 * opportunity, and push the remaining packets out, until we get to the last
 * interval.  Then those packets and their associated overhead are just added
 * to the bandwidth used.
2161 2162 2163 2164 2165
 */
static int xhci_check_bw_table(struct xhci_hcd *xhci,
		struct xhci_virt_device *virt_dev,
		int old_active_eps)
{
2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176
	unsigned int bw_reserved;
	unsigned int max_bandwidth;
	unsigned int bw_used;
	unsigned int block_size;
	struct xhci_interval_bw_table *bw_table;
	unsigned int packet_size = 0;
	unsigned int overhead = 0;
	unsigned int packets_transmitted = 0;
	unsigned int packets_remaining = 0;
	unsigned int i;

2177
	if (virt_dev->udev->speed >= USB_SPEED_SUPER)
S
Sarah Sharp 已提交
2178 2179
		return xhci_check_ss_bw(xhci, virt_dev);

2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198
	if (virt_dev->udev->speed == USB_SPEED_HIGH) {
		max_bandwidth = HS_BW_LIMIT;
		/* Convert percent of bus BW reserved to blocks reserved */
		bw_reserved = DIV_ROUND_UP(HS_BW_RESERVED * max_bandwidth, 100);
	} else {
		max_bandwidth = FS_BW_LIMIT;
		bw_reserved = DIV_ROUND_UP(FS_BW_RESERVED * max_bandwidth, 100);
	}

	bw_table = virt_dev->bw_table;
	/* We need to translate the max packet size and max ESIT payloads into
	 * the units the hardware uses.
	 */
	block_size = xhci_get_block_size(virt_dev->udev);

	/* If we are manipulating a LS/FS device under a HS hub, double check
	 * that the HS bus has enough bandwidth if we are activing a new TT.
	 */
	if (virt_dev->tt_info) {
2199 2200
		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"Recalculating BW for rootport %u",
2201 2202 2203 2204 2205 2206
				virt_dev->real_port);
		if (xhci_check_tt_bw_table(xhci, virt_dev, old_active_eps)) {
			xhci_warn(xhci, "Not enough bandwidth on HS bus for "
					"newly activated TT.\n");
			return -ENOMEM;
		}
2207 2208
		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"Recalculating BW for TT slot %u port %u",
2209 2210 2211
				virt_dev->tt_info->slot_id,
				virt_dev->tt_info->ttport);
	} else {
2212 2213
		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"Recalculating BW for rootport %u",
2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320
				virt_dev->real_port);
	}

	/* Add in how much bandwidth will be used for interval zero, or the
	 * rounded max ESIT payload + number of packets * largest overhead.
	 */
	bw_used = DIV_ROUND_UP(bw_table->interval0_esit_payload, block_size) +
		bw_table->interval_bw[0].num_packets *
		xhci_get_largest_overhead(&bw_table->interval_bw[0]);

	for (i = 1; i < XHCI_MAX_INTERVAL; i++) {
		unsigned int bw_added;
		unsigned int largest_mps;
		unsigned int interval_overhead;

		/*
		 * How many packets could we transmit in this interval?
		 * If packets didn't fit in the previous interval, we will need
		 * to transmit that many packets twice within this interval.
		 */
		packets_remaining = 2 * packets_remaining +
			bw_table->interval_bw[i].num_packets;

		/* Find the largest max packet size of this or the previous
		 * interval.
		 */
		if (list_empty(&bw_table->interval_bw[i].endpoints))
			largest_mps = 0;
		else {
			struct xhci_virt_ep *virt_ep;
			struct list_head *ep_entry;

			ep_entry = bw_table->interval_bw[i].endpoints.next;
			virt_ep = list_entry(ep_entry,
					struct xhci_virt_ep, bw_endpoint_list);
			/* Convert to blocks, rounding up */
			largest_mps = DIV_ROUND_UP(
					virt_ep->bw_info.max_packet_size,
					block_size);
		}
		if (largest_mps > packet_size)
			packet_size = largest_mps;

		/* Use the larger overhead of this or the previous interval. */
		interval_overhead = xhci_get_largest_overhead(
				&bw_table->interval_bw[i]);
		if (interval_overhead > overhead)
			overhead = interval_overhead;

		/* How many packets can we evenly distribute across
		 * (1 << (i + 1)) possible scheduling opportunities?
		 */
		packets_transmitted = packets_remaining >> (i + 1);

		/* Add in the bandwidth used for those scheduled packets */
		bw_added = packets_transmitted * (overhead + packet_size);

		/* How many packets do we have remaining to transmit? */
		packets_remaining = packets_remaining % (1 << (i + 1));

		/* What largest max packet size should those packets have? */
		/* If we've transmitted all packets, don't carry over the
		 * largest packet size.
		 */
		if (packets_remaining == 0) {
			packet_size = 0;
			overhead = 0;
		} else if (packets_transmitted > 0) {
			/* Otherwise if we do have remaining packets, and we've
			 * scheduled some packets in this interval, take the
			 * largest max packet size from endpoints with this
			 * interval.
			 */
			packet_size = largest_mps;
			overhead = interval_overhead;
		}
		/* Otherwise carry over packet_size and overhead from the last
		 * time we had a remainder.
		 */
		bw_used += bw_added;
		if (bw_used > max_bandwidth) {
			xhci_warn(xhci, "Not enough bandwidth. "
					"Proposed: %u, Max: %u\n",
				bw_used, max_bandwidth);
			return -ENOMEM;
		}
	}
	/*
	 * Ok, we know we have some packets left over after even-handedly
	 * scheduling interval 15.  We don't know which microframes they will
	 * fit into, so we over-schedule and say they will be scheduled every
	 * microframe.
	 */
	if (packets_remaining > 0)
		bw_used += overhead + packet_size;

	if (!virt_dev->tt_info && virt_dev->udev->speed == USB_SPEED_HIGH) {
		unsigned int port_index = virt_dev->real_port - 1;

		/* OK, we're manipulating a HS device attached to a
		 * root port bandwidth domain.  Include the number of active TTs
		 * in the bandwidth used.
		 */
		bw_used += TT_HS_OVERHEAD *
			xhci->rh_bw[port_index].num_active_tts;
	}

2321 2322 2323
	xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
		"Final bandwidth: %u, Limit: %u, Reserved: %u, "
		"Available: %u " "percent",
2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335
		bw_used, max_bandwidth, bw_reserved,
		(max_bandwidth - bw_used - bw_reserved) * 100 /
		max_bandwidth);

	bw_used += bw_reserved;
	if (bw_used > max_bandwidth) {
		xhci_warn(xhci, "Not enough bandwidth. Proposed: %u, Max: %u\n",
				bw_used, max_bandwidth);
		return -ENOMEM;
	}

	bw_table->bw_used = bw_used;
2336 2337 2338 2339 2340 2341 2342 2343 2344 2345
	return 0;
}

static bool xhci_is_async_ep(unsigned int ep_type)
{
	return (ep_type != ISOC_OUT_EP && ep_type != INT_OUT_EP &&
					ep_type != ISOC_IN_EP &&
					ep_type != INT_IN_EP);
}

S
Sarah Sharp 已提交
2346 2347
static bool xhci_is_sync_in_ep(unsigned int ep_type)
{
2348
	return (ep_type == ISOC_IN_EP || ep_type == INT_IN_EP);
S
Sarah Sharp 已提交
2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364
}

static unsigned int xhci_get_ss_bw_consumed(struct xhci_bw_info *ep_bw)
{
	unsigned int mps = DIV_ROUND_UP(ep_bw->max_packet_size, SS_BLOCK);

	if (ep_bw->ep_interval == 0)
		return SS_OVERHEAD_BURST +
			(ep_bw->mult * ep_bw->num_packets *
					(SS_OVERHEAD + mps));
	return DIV_ROUND_UP(ep_bw->mult * ep_bw->num_packets *
				(SS_OVERHEAD + mps + SS_OVERHEAD_BURST),
				1 << ep_bw->ep_interval);

}

2365
static void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
2366 2367 2368 2369 2370 2371 2372 2373 2374
		struct xhci_bw_info *ep_bw,
		struct xhci_interval_bw_table *bw_table,
		struct usb_device *udev,
		struct xhci_virt_ep *virt_ep,
		struct xhci_tt_bw_info *tt_info)
{
	struct xhci_interval_bw	*interval_bw;
	int normalized_interval;

S
Sarah Sharp 已提交
2375
	if (xhci_is_async_ep(ep_bw->type))
2376 2377
		return;

2378
	if (udev->speed >= USB_SPEED_SUPER) {
S
Sarah Sharp 已提交
2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392
		if (xhci_is_sync_in_ep(ep_bw->type))
			xhci->devs[udev->slot_id]->bw_table->ss_bw_in -=
				xhci_get_ss_bw_consumed(ep_bw);
		else
			xhci->devs[udev->slot_id]->bw_table->ss_bw_out -=
				xhci_get_ss_bw_consumed(ep_bw);
		return;
	}

	/* SuperSpeed endpoints never get added to intervals in the table, so
	 * this check is only valid for HS/FS/LS devices.
	 */
	if (list_empty(&virt_ep->bw_endpoint_list))
		return;
2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415
	/* For LS/FS devices, we need to translate the interval expressed in
	 * microframes to frames.
	 */
	if (udev->speed == USB_SPEED_HIGH)
		normalized_interval = ep_bw->ep_interval;
	else
		normalized_interval = ep_bw->ep_interval - 3;

	if (normalized_interval == 0)
		bw_table->interval0_esit_payload -= ep_bw->max_esit_payload;
	interval_bw = &bw_table->interval_bw[normalized_interval];
	interval_bw->num_packets -= ep_bw->num_packets;
	switch (udev->speed) {
	case USB_SPEED_LOW:
		interval_bw->overhead[LS_OVERHEAD_TYPE] -= 1;
		break;
	case USB_SPEED_FULL:
		interval_bw->overhead[FS_OVERHEAD_TYPE] -= 1;
		break;
	case USB_SPEED_HIGH:
		interval_bw->overhead[HS_OVERHEAD_TYPE] -= 1;
		break;
	case USB_SPEED_SUPER:
2416
	case USB_SPEED_SUPER_PLUS:
2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442
	case USB_SPEED_UNKNOWN:
	case USB_SPEED_WIRELESS:
		/* Should never happen because only LS/FS/HS endpoints will get
		 * added to the endpoint list.
		 */
		return;
	}
	if (tt_info)
		tt_info->active_eps -= 1;
	list_del_init(&virt_ep->bw_endpoint_list);
}

static void xhci_add_ep_to_interval_table(struct xhci_hcd *xhci,
		struct xhci_bw_info *ep_bw,
		struct xhci_interval_bw_table *bw_table,
		struct usb_device *udev,
		struct xhci_virt_ep *virt_ep,
		struct xhci_tt_bw_info *tt_info)
{
	struct xhci_interval_bw	*interval_bw;
	struct xhci_virt_ep *smaller_ep;
	int normalized_interval;

	if (xhci_is_async_ep(ep_bw->type))
		return;

S
Sarah Sharp 已提交
2443 2444 2445 2446 2447 2448 2449 2450 2451 2452
	if (udev->speed == USB_SPEED_SUPER) {
		if (xhci_is_sync_in_ep(ep_bw->type))
			xhci->devs[udev->slot_id]->bw_table->ss_bw_in +=
				xhci_get_ss_bw_consumed(ep_bw);
		else
			xhci->devs[udev->slot_id]->bw_table->ss_bw_out +=
				xhci_get_ss_bw_consumed(ep_bw);
		return;
	}

2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475
	/* For LS/FS devices, we need to translate the interval expressed in
	 * microframes to frames.
	 */
	if (udev->speed == USB_SPEED_HIGH)
		normalized_interval = ep_bw->ep_interval;
	else
		normalized_interval = ep_bw->ep_interval - 3;

	if (normalized_interval == 0)
		bw_table->interval0_esit_payload += ep_bw->max_esit_payload;
	interval_bw = &bw_table->interval_bw[normalized_interval];
	interval_bw->num_packets += ep_bw->num_packets;
	switch (udev->speed) {
	case USB_SPEED_LOW:
		interval_bw->overhead[LS_OVERHEAD_TYPE] += 1;
		break;
	case USB_SPEED_FULL:
		interval_bw->overhead[FS_OVERHEAD_TYPE] += 1;
		break;
	case USB_SPEED_HIGH:
		interval_bw->overhead[HS_OVERHEAD_TYPE] += 1;
		break;
	case USB_SPEED_SUPER:
2476
	case USB_SPEED_SUPER_PLUS:
2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514
	case USB_SPEED_UNKNOWN:
	case USB_SPEED_WIRELESS:
		/* Should never happen because only LS/FS/HS endpoints will get
		 * added to the endpoint list.
		 */
		return;
	}

	if (tt_info)
		tt_info->active_eps += 1;
	/* Insert the endpoint into the list, largest max packet size first. */
	list_for_each_entry(smaller_ep, &interval_bw->endpoints,
			bw_endpoint_list) {
		if (ep_bw->max_packet_size >=
				smaller_ep->bw_info.max_packet_size) {
			/* Add the new ep before the smaller endpoint */
			list_add_tail(&virt_ep->bw_endpoint_list,
					&smaller_ep->bw_endpoint_list);
			return;
		}
	}
	/* Add the new endpoint at the end of the list. */
	list_add_tail(&virt_ep->bw_endpoint_list,
			&interval_bw->endpoints);
}

void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
		struct xhci_virt_device *virt_dev,
		int old_active_eps)
{
	struct xhci_root_port_bw_info *rh_bw_info;
	if (!virt_dev->tt_info)
		return;

	rh_bw_info = &xhci->rh_bw[virt_dev->real_port - 1];
	if (old_active_eps == 0 &&
				virt_dev->tt_info->active_eps != 0) {
		rh_bw_info->num_active_tts += 1;
2515
		rh_bw_info->bw_table.bw_used += TT_HS_OVERHEAD;
2516 2517 2518
	} else if (old_active_eps != 0 &&
				virt_dev->tt_info->active_eps == 0) {
		rh_bw_info->num_active_tts -= 1;
2519
		rh_bw_info->bw_table.bw_used -= TT_HS_OVERHEAD;
2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534
	}
}

static int xhci_reserve_bandwidth(struct xhci_hcd *xhci,
		struct xhci_virt_device *virt_dev,
		struct xhci_container_ctx *in_ctx)
{
	struct xhci_bw_info ep_bw_info[31];
	int i;
	struct xhci_input_control_ctx *ctrl_ctx;
	int old_active_eps = 0;

	if (virt_dev->tt_info)
		old_active_eps = virt_dev->tt_info->active_eps;

2535
	ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
2536 2537 2538 2539 2540
	if (!ctrl_ctx) {
		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
				__func__);
		return -ENOMEM;
	}
2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612

	for (i = 0; i < 31; i++) {
		if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
			continue;

		/* Make a copy of the BW info in case we need to revert this */
		memcpy(&ep_bw_info[i], &virt_dev->eps[i].bw_info,
				sizeof(ep_bw_info[i]));
		/* Drop the endpoint from the interval table if the endpoint is
		 * being dropped or changed.
		 */
		if (EP_IS_DROPPED(ctrl_ctx, i))
			xhci_drop_ep_from_interval_table(xhci,
					&virt_dev->eps[i].bw_info,
					virt_dev->bw_table,
					virt_dev->udev,
					&virt_dev->eps[i],
					virt_dev->tt_info);
	}
	/* Overwrite the information stored in the endpoints' bw_info */
	xhci_update_bw_info(xhci, virt_dev->in_ctx, ctrl_ctx, virt_dev);
	for (i = 0; i < 31; i++) {
		/* Add any changed or added endpoints to the interval table */
		if (EP_IS_ADDED(ctrl_ctx, i))
			xhci_add_ep_to_interval_table(xhci,
					&virt_dev->eps[i].bw_info,
					virt_dev->bw_table,
					virt_dev->udev,
					&virt_dev->eps[i],
					virt_dev->tt_info);
	}

	if (!xhci_check_bw_table(xhci, virt_dev, old_active_eps)) {
		/* Ok, this fits in the bandwidth we have.
		 * Update the number of active TTs.
		 */
		xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
		return 0;
	}

	/* We don't have enough bandwidth for this, revert the stored info. */
	for (i = 0; i < 31; i++) {
		if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
			continue;

		/* Drop the new copies of any added or changed endpoints from
		 * the interval table.
		 */
		if (EP_IS_ADDED(ctrl_ctx, i)) {
			xhci_drop_ep_from_interval_table(xhci,
					&virt_dev->eps[i].bw_info,
					virt_dev->bw_table,
					virt_dev->udev,
					&virt_dev->eps[i],
					virt_dev->tt_info);
		}
		/* Revert the endpoint back to its old information */
		memcpy(&virt_dev->eps[i].bw_info, &ep_bw_info[i],
				sizeof(ep_bw_info[i]));
		/* Add any changed or dropped endpoints back into the table */
		if (EP_IS_DROPPED(ctrl_ctx, i))
			xhci_add_ep_to_interval_table(xhci,
					&virt_dev->eps[i].bw_info,
					virt_dev->bw_table,
					virt_dev->udev,
					&virt_dev->eps[i],
					virt_dev->tt_info);
	}
	return -ENOMEM;
}


2613 2614 2615 2616
/* Issue a configure endpoint command or evaluate context command
 * and wait for it to finish.
 */
static int xhci_configure_endpoint(struct xhci_hcd *xhci,
2617 2618 2619
		struct usb_device *udev,
		struct xhci_command *command,
		bool ctx_change, bool must_succeed)
2620 2621 2622
{
	int ret;
	unsigned long flags;
2623
	struct xhci_input_control_ctx *ctrl_ctx;
2624
	struct xhci_virt_device *virt_dev;
2625
	struct xhci_slot_ctx *slot_ctx;
2626 2627 2628

	if (!command)
		return -EINVAL;
2629 2630

	spin_lock_irqsave(&xhci->lock, flags);
2631 2632 2633 2634 2635 2636

	if (xhci->xhc_state & XHCI_STATE_DYING) {
		spin_unlock_irqrestore(&xhci->lock, flags);
		return -ESHUTDOWN;
	}

2637
	virt_dev = xhci->devs[udev->slot_id];
2638

2639
	ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
2640
	if (!ctrl_ctx) {
2641
		spin_unlock_irqrestore(&xhci->lock, flags);
2642 2643 2644 2645
		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
				__func__);
		return -ENOMEM;
	}
2646

2647
	if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK) &&
2648
			xhci_reserve_host_resources(xhci, ctrl_ctx)) {
2649 2650 2651 2652 2653 2654
		spin_unlock_irqrestore(&xhci->lock, flags);
		xhci_warn(xhci, "Not enough host resources, "
				"active endpoint contexts = %u\n",
				xhci->num_active_eps);
		return -ENOMEM;
	}
2655
	if ((xhci->quirks & XHCI_SW_BW_CHECKING) &&
2656
	    xhci_reserve_bandwidth(xhci, virt_dev, command->in_ctx)) {
2657
		if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
2658
			xhci_free_host_resources(xhci, ctrl_ctx);
2659 2660 2661 2662
		spin_unlock_irqrestore(&xhci->lock, flags);
		xhci_warn(xhci, "Not enough bandwidth\n");
		return -ENOMEM;
	}
2663

2664 2665 2666
	slot_ctx = xhci_get_slot_ctx(xhci, command->in_ctx);
	trace_xhci_configure_endpoint(slot_ctx);

2667
	if (!ctx_change)
2668 2669
		ret = xhci_queue_configure_endpoint(xhci, command,
				command->in_ctx->dma,
2670
				udev->slot_id, must_succeed);
2671
	else
2672 2673
		ret = xhci_queue_evaluate_context(xhci, command,
				command->in_ctx->dma,
2674
				udev->slot_id, must_succeed);
2675
	if (ret < 0) {
2676
		if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
2677
			xhci_free_host_resources(xhci, ctrl_ctx);
2678
		spin_unlock_irqrestore(&xhci->lock, flags);
2679 2680
		xhci_dbg_trace(xhci,  trace_xhci_dbg_context_change,
				"FIXME allocate a new ring segment");
2681 2682 2683 2684 2685 2686
		return -ENOMEM;
	}
	xhci_ring_cmd_db(xhci);
	spin_unlock_irqrestore(&xhci->lock, flags);

	/* Wait for the configure endpoint command to complete */
2687
	wait_for_completion(command->completion);
2688 2689

	if (!ctx_change)
2690 2691
		ret = xhci_configure_endpoint_result(xhci, udev,
						     &command->status);
2692
	else
2693 2694
		ret = xhci_evaluate_context_result(xhci, udev,
						   &command->status);
2695 2696 2697 2698 2699 2700 2701

	if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
		spin_lock_irqsave(&xhci->lock, flags);
		/* If the command failed, remove the reserved resources.
		 * Otherwise, clean up the estimate to include dropped eps.
		 */
		if (ret)
2702
			xhci_free_host_resources(xhci, ctrl_ctx);
2703
		else
2704
			xhci_finish_resource_reservation(xhci, ctrl_ctx);
2705 2706 2707
		spin_unlock_irqrestore(&xhci->lock, flags);
	}
	return ret;
2708 2709
}

2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723
static void xhci_check_bw_drop_ep_streams(struct xhci_hcd *xhci,
	struct xhci_virt_device *vdev, int i)
{
	struct xhci_virt_ep *ep = &vdev->eps[i];

	if (ep->ep_state & EP_HAS_STREAMS) {
		xhci_warn(xhci, "WARN: endpoint 0x%02x has streams on set_interface, freeing streams.\n",
				xhci_get_endpoint_address(i));
		xhci_free_stream_info(xhci, ep->stream_info);
		ep->stream_info = NULL;
		ep->ep_state &= ~EP_HAS_STREAMS;
	}
}

2724 2725 2726 2727 2728 2729 2730 2731 2732 2733
/* Called after one or more calls to xhci_add_endpoint() or
 * xhci_drop_endpoint().  If this call fails, the USB core is expected
 * to call xhci_reset_bandwidth().
 *
 * Since we are in the middle of changing either configuration or
 * installing a new alt setting, the USB core won't allow URBs to be
 * enqueued for any endpoint on the old config or interface.  Nothing
 * else should be touching the xhci->devs[slot_id] structure, so we
 * don't need to take the xhci->lock for manipulating that.
 */
2734
static int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
2735 2736 2737 2738 2739
{
	int i;
	int ret = 0;
	struct xhci_hcd *xhci;
	struct xhci_virt_device	*virt_dev;
2740 2741
	struct xhci_input_control_ctx *ctrl_ctx;
	struct xhci_slot_ctx *slot_ctx;
2742
	struct xhci_command *command;
2743

2744
	ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
2745 2746 2747
	if (ret <= 0)
		return ret;
	xhci = hcd_to_xhci(hcd);
2748 2749
	if ((xhci->xhc_state & XHCI_STATE_DYING) ||
		(xhci->xhc_state & XHCI_STATE_REMOVING))
2750
		return -ENODEV;
2751

2752
	xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
2753 2754
	virt_dev = xhci->devs[udev->slot_id];

2755
	command = xhci_alloc_command(xhci, true, GFP_KERNEL);
2756 2757 2758 2759 2760
	if (!command)
		return -ENOMEM;

	command->in_ctx = virt_dev->in_ctx;

2761
	/* See section 4.6.6 - A0 = 1; A1 = D0 = D1 = 0 */
2762
	ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
2763 2764 2765
	if (!ctrl_ctx) {
		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
				__func__);
2766 2767
		ret = -ENOMEM;
		goto command_cleanup;
2768
	}
M
Matt Evans 已提交
2769 2770 2771
	ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
	ctrl_ctx->add_flags &= cpu_to_le32(~EP0_FLAG);
	ctrl_ctx->drop_flags &= cpu_to_le32(~(SLOT_FLAG | EP0_FLAG));
2772 2773 2774

	/* Don't issue the command if there's no endpoints to update. */
	if (ctrl_ctx->add_flags == cpu_to_le32(SLOT_FLAG) &&
2775 2776 2777 2778
	    ctrl_ctx->drop_flags == 0) {
		ret = 0;
		goto command_cleanup;
	}
2779
	/* Fix up Context Entries field. Minimum value is EP0 == BIT(1). */
2780
	slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
2781 2782 2783 2784 2785 2786 2787 2788 2789 2790
	for (i = 31; i >= 1; i--) {
		__le32 le32 = cpu_to_le32(BIT(i));

		if ((virt_dev->eps[i-1].ring && !(ctrl_ctx->drop_flags & le32))
		    || (ctrl_ctx->add_flags & le32) || i == 1) {
			slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
			slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(i));
			break;
		}
	}
2791

2792
	ret = xhci_configure_endpoint(xhci, udev, command,
2793
			false, false);
2794
	if (ret)
2795
		/* Callee should call reset_bandwidth() */
2796
		goto command_cleanup;
2797

2798
	/* Free any rings that were dropped, but not changed. */
2799
	for (i = 1; i < 31; i++) {
2800
		if ((le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1))) &&
2801
		    !(le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))) {
M
Mathias Nyman 已提交
2802
			xhci_free_endpoint_ring(xhci, virt_dev, i);
2803 2804
			xhci_check_bw_drop_ep_streams(xhci, virt_dev, i);
		}
2805
	}
2806
	xhci_zero_in_ctx(xhci, virt_dev);
2807 2808
	/*
	 * Install any rings for completely new endpoints or changed endpoints,
M
Mathias Nyman 已提交
2809
	 * and free any old rings from changed endpoints.
2810
	 */
2811
	for (i = 1; i < 31; i++) {
2812 2813
		if (!virt_dev->eps[i].new_ring)
			continue;
M
Mathias Nyman 已提交
2814
		/* Only free the old ring if it exists.
2815 2816 2817
		 * It may not if this is the first add of an endpoint.
		 */
		if (virt_dev->eps[i].ring) {
M
Mathias Nyman 已提交
2818
			xhci_free_endpoint_ring(xhci, virt_dev, i);
2819
		}
2820
		xhci_check_bw_drop_ep_streams(xhci, virt_dev, i);
2821 2822
		virt_dev->eps[i].ring = virt_dev->eps[i].new_ring;
		virt_dev->eps[i].new_ring = NULL;
2823
	}
2824 2825 2826
command_cleanup:
	kfree(command->completion);
	kfree(command);
2827 2828 2829 2830

	return ret;
}

2831
static void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
2832 2833 2834 2835 2836
{
	struct xhci_hcd *xhci;
	struct xhci_virt_device	*virt_dev;
	int i, ret;

2837
	ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
2838 2839 2840 2841
	if (ret <= 0)
		return;
	xhci = hcd_to_xhci(hcd);

2842
	xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
2843 2844
	virt_dev = xhci->devs[udev->slot_id];
	/* Free any rings allocated for added endpoints */
2845
	for (i = 0; i < 31; i++) {
2846
		if (virt_dev->eps[i].new_ring) {
2847
			xhci_debugfs_remove_endpoint(xhci, virt_dev, i);
2848 2849
			xhci_ring_free(xhci, virt_dev->eps[i].new_ring);
			virt_dev->eps[i].new_ring = NULL;
2850 2851
		}
	}
2852
	xhci_zero_in_ctx(xhci, virt_dev);
2853 2854
}

2855
static void xhci_setup_input_ctx_for_config_ep(struct xhci_hcd *xhci,
2856 2857
		struct xhci_container_ctx *in_ctx,
		struct xhci_container_ctx *out_ctx,
2858
		struct xhci_input_control_ctx *ctrl_ctx,
2859
		u32 add_flags, u32 drop_flags)
2860
{
M
Matt Evans 已提交
2861 2862
	ctrl_ctx->add_flags = cpu_to_le32(add_flags);
	ctrl_ctx->drop_flags = cpu_to_le32(drop_flags);
2863
	xhci_slot_copy(xhci, in_ctx, out_ctx);
M
Matt Evans 已提交
2864
	ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
2865 2866
}

2867
static void xhci_setup_input_ctx_for_quirk(struct xhci_hcd *xhci,
2868 2869 2870
		unsigned int slot_id, unsigned int ep_index,
		struct xhci_dequeue_state *deq_state)
{
2871
	struct xhci_input_control_ctx *ctrl_ctx;
2872 2873 2874 2875 2876
	struct xhci_container_ctx *in_ctx;
	struct xhci_ep_ctx *ep_ctx;
	u32 added_ctxs;
	dma_addr_t addr;

2877
	in_ctx = xhci->devs[slot_id]->in_ctx;
2878
	ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
2879 2880 2881 2882 2883 2884
	if (!ctrl_ctx) {
		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
				__func__);
		return;
	}

2885 2886
	xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
			xhci->devs[slot_id]->out_ctx, ep_index);
2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897
	ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
	addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
			deq_state->new_deq_ptr);
	if (addr == 0) {
		xhci_warn(xhci, "WARN Cannot submit config ep after "
				"reset ep command\n");
		xhci_warn(xhci, "WARN deq seg = %p, deq ptr = %p\n",
				deq_state->new_deq_seg,
				deq_state->new_deq_ptr);
		return;
	}
M
Matt Evans 已提交
2898
	ep_ctx->deq = cpu_to_le64(addr | deq_state->new_cycle_state);
2899 2900

	added_ctxs = xhci_get_endpoint_flag_from_index(ep_index);
2901
	xhci_setup_input_ctx_for_config_ep(xhci, xhci->devs[slot_id]->in_ctx,
2902 2903
			xhci->devs[slot_id]->out_ctx, ctrl_ctx,
			added_ctxs, added_ctxs);
2904 2905
}

2906 2907
void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci, unsigned int ep_index,
			       unsigned int stream_id, struct xhci_td *td)
2908 2909
{
	struct xhci_dequeue_state deq_state;
2910
	struct usb_device *udev = td->urb->dev;
2911

2912 2913
	xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
			"Cleaning up stalled endpoint ring");
2914 2915 2916 2917
	/* We need to move the HW's dequeue pointer past this TD,
	 * or it will attempt to resend it on the next doorbell ring.
	 */
	xhci_find_new_dequeue_state(xhci, udev->slot_id,
2918
			ep_index, stream_id, td, &deq_state);
2919

2920 2921 2922
	if (!deq_state.new_deq_ptr || !deq_state.new_deq_seg)
		return;

2923 2924 2925 2926
	/* HW with the reset endpoint quirk will use the saved dequeue state to
	 * issue a configure endpoint command later.
	 */
	if (!(xhci->quirks & XHCI_RESET_EP_QUIRK)) {
2927 2928
		xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
				"Queueing new dequeue state");
2929
		xhci_queue_new_dequeue_state(xhci, udev->slot_id,
2930
				ep_index, &deq_state);
2931 2932 2933
	} else {
		/* Better hope no one uses the input context between now and the
		 * reset endpoint completion!
2934 2935
		 * XXX: No idea how this hardware will react when stream rings
		 * are enabled.
2936
		 */
2937 2938 2939
		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"Setting up input context for "
				"configure endpoint command");
2940 2941 2942
		xhci_setup_input_ctx_for_quirk(xhci, udev->slot_id,
				ep_index, &deq_state);
	}
2943 2944
}

2945 2946 2947 2948
/*
 * Called after usb core issues a clear halt control message.
 * The host side of the halt should already be cleared by a reset endpoint
 * command issued when the STALL event was received.
2949
 *
2950 2951 2952 2953 2954
 * The reset endpoint command may only be issued to endpoints in the halted
 * state. For software that wishes to reset the data toggle or sequence number
 * of an endpoint that isn't in the halted state this function will issue a
 * configure endpoint command with the Drop and Add bits set for the target
 * endpoint. Refer to the additional note in xhci spcification section 4.6.8.
2955
 */
2956

2957
static void xhci_endpoint_reset(struct usb_hcd *hcd,
2958
		struct usb_host_endpoint *host_ep)
2959 2960
{
	struct xhci_hcd *xhci;
2961 2962 2963 2964 2965 2966 2967 2968
	struct usb_device *udev;
	struct xhci_virt_device *vdev;
	struct xhci_virt_ep *ep;
	struct xhci_input_control_ctx *ctrl_ctx;
	struct xhci_command *stop_cmd, *cfg_cmd;
	unsigned int ep_index;
	unsigned long flags;
	u32 ep_flag;
2969 2970

	xhci = hcd_to_xhci(hcd);
2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004
	if (!host_ep->hcpriv)
		return;
	udev = (struct usb_device *) host_ep->hcpriv;
	vdev = xhci->devs[udev->slot_id];
	ep_index = xhci_get_endpoint_index(&host_ep->desc);
	ep = &vdev->eps[ep_index];

	/* Bail out if toggle is already being cleared by a endpoint reset */
	if (ep->ep_state & EP_HARD_CLEAR_TOGGLE) {
		ep->ep_state &= ~EP_HARD_CLEAR_TOGGLE;
		return;
	}
	/* Only interrupt and bulk ep's use data toggle, USB2 spec 5.5.4-> */
	if (usb_endpoint_xfer_control(&host_ep->desc) ||
	    usb_endpoint_xfer_isoc(&host_ep->desc))
		return;

	ep_flag = xhci_get_endpoint_flag(&host_ep->desc);

	if (ep_flag == SLOT_FLAG || ep_flag == EP0_FLAG)
		return;

	stop_cmd = xhci_alloc_command(xhci, true, GFP_NOWAIT);
	if (!stop_cmd)
		return;

	cfg_cmd = xhci_alloc_command_with_ctx(xhci, true, GFP_NOWAIT);
	if (!cfg_cmd)
		goto cleanup;

	spin_lock_irqsave(&xhci->lock, flags);

	/* block queuing new trbs and ringing ep doorbell */
	ep->ep_state |= EP_SOFT_CLEAR_TOGGLE;
3005

3006
	/*
3007 3008 3009
	 * Make sure endpoint ring is empty before resetting the toggle/seq.
	 * Driver is required to synchronously cancel all transfer request.
	 * Stop the endpoint to force xHC to update the output context
3010
	 */
3011

3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041
	if (!list_empty(&ep->ring->td_list)) {
		dev_err(&udev->dev, "EP not empty, refuse reset\n");
		spin_unlock_irqrestore(&xhci->lock, flags);
		goto cleanup;
	}
	xhci_queue_stop_endpoint(xhci, stop_cmd, udev->slot_id, ep_index, 0);
	xhci_ring_cmd_db(xhci);
	spin_unlock_irqrestore(&xhci->lock, flags);

	wait_for_completion(stop_cmd->completion);

	spin_lock_irqsave(&xhci->lock, flags);

	/* config ep command clears toggle if add and drop ep flags are set */
	ctrl_ctx = xhci_get_input_control_ctx(cfg_cmd->in_ctx);
	xhci_setup_input_ctx_for_config_ep(xhci, cfg_cmd->in_ctx, vdev->out_ctx,
					   ctrl_ctx, ep_flag, ep_flag);
	xhci_endpoint_copy(xhci, cfg_cmd->in_ctx, vdev->out_ctx, ep_index);

	xhci_queue_configure_endpoint(xhci, cfg_cmd, cfg_cmd->in_ctx->dma,
				      udev->slot_id, false);
	xhci_ring_cmd_db(xhci);
	spin_unlock_irqrestore(&xhci->lock, flags);

	wait_for_completion(cfg_cmd->completion);

	ep->ep_state &= ~EP_SOFT_CLEAR_TOGGLE;
	xhci_free_command(xhci, cfg_cmd);
cleanup:
	xhci_free_command(xhci, stop_cmd);
3042 3043
}

3044 3045 3046 3047 3048 3049 3050 3051 3052 3053
static int xhci_check_streams_endpoint(struct xhci_hcd *xhci,
		struct usb_device *udev, struct usb_host_endpoint *ep,
		unsigned int slot_id)
{
	int ret;
	unsigned int ep_index;
	unsigned int ep_state;

	if (!ep)
		return -EINVAL;
3054
	ret = xhci_check_args(xhci_to_hcd(xhci), udev, ep, 1, true, __func__);
3055 3056
	if (ret <= 0)
		return -EINVAL;
3057
	if (usb_ss_max_streams(&ep->ss_ep_comp) == 0) {
3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125
		xhci_warn(xhci, "WARN: SuperSpeed Endpoint Companion"
				" descriptor for ep 0x%x does not support streams\n",
				ep->desc.bEndpointAddress);
		return -EINVAL;
	}

	ep_index = xhci_get_endpoint_index(&ep->desc);
	ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
	if (ep_state & EP_HAS_STREAMS ||
			ep_state & EP_GETTING_STREAMS) {
		xhci_warn(xhci, "WARN: SuperSpeed bulk endpoint 0x%x "
				"already has streams set up.\n",
				ep->desc.bEndpointAddress);
		xhci_warn(xhci, "Send email to xHCI maintainer and ask for "
				"dynamic stream context array reallocation.\n");
		return -EINVAL;
	}
	if (!list_empty(&xhci->devs[slot_id]->eps[ep_index].ring->td_list)) {
		xhci_warn(xhci, "Cannot setup streams for SuperSpeed bulk "
				"endpoint 0x%x; URBs are pending.\n",
				ep->desc.bEndpointAddress);
		return -EINVAL;
	}
	return 0;
}

static void xhci_calculate_streams_entries(struct xhci_hcd *xhci,
		unsigned int *num_streams, unsigned int *num_stream_ctxs)
{
	unsigned int max_streams;

	/* The stream context array size must be a power of two */
	*num_stream_ctxs = roundup_pow_of_two(*num_streams);
	/*
	 * Find out how many primary stream array entries the host controller
	 * supports.  Later we may use secondary stream arrays (similar to 2nd
	 * level page entries), but that's an optional feature for xHCI host
	 * controllers. xHCs must support at least 4 stream IDs.
	 */
	max_streams = HCC_MAX_PSA(xhci->hcc_params);
	if (*num_stream_ctxs > max_streams) {
		xhci_dbg(xhci, "xHCI HW only supports %u stream ctx entries.\n",
				max_streams);
		*num_stream_ctxs = max_streams;
		*num_streams = max_streams;
	}
}

/* Returns an error code if one of the endpoint already has streams.
 * This does not change any data structures, it only checks and gathers
 * information.
 */
static int xhci_calculate_streams_and_bitmask(struct xhci_hcd *xhci,
		struct usb_device *udev,
		struct usb_host_endpoint **eps, unsigned int num_eps,
		unsigned int *num_streams, u32 *changed_ep_bitmask)
{
	unsigned int max_streams;
	unsigned int endpoint_flag;
	int i;
	int ret;

	for (i = 0; i < num_eps; i++) {
		ret = xhci_check_streams_endpoint(xhci, udev,
				eps[i], udev->slot_id);
		if (ret < 0)
			return ret;

3126
		max_streams = usb_ss_max_streams(&eps[i]->ss_ep_comp);
3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161
		if (max_streams < (*num_streams - 1)) {
			xhci_dbg(xhci, "Ep 0x%x only supports %u stream IDs.\n",
					eps[i]->desc.bEndpointAddress,
					max_streams);
			*num_streams = max_streams+1;
		}

		endpoint_flag = xhci_get_endpoint_flag(&eps[i]->desc);
		if (*changed_ep_bitmask & endpoint_flag)
			return -EINVAL;
		*changed_ep_bitmask |= endpoint_flag;
	}
	return 0;
}

static u32 xhci_calculate_no_streams_bitmask(struct xhci_hcd *xhci,
		struct usb_device *udev,
		struct usb_host_endpoint **eps, unsigned int num_eps)
{
	u32 changed_ep_bitmask = 0;
	unsigned int slot_id;
	unsigned int ep_index;
	unsigned int ep_state;
	int i;

	slot_id = udev->slot_id;
	if (!xhci->devs[slot_id])
		return 0;

	for (i = 0; i < num_eps; i++) {
		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
		ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
		/* Are streams already being freed for the endpoint? */
		if (ep_state & EP_GETTING_NO_STREAMS) {
			xhci_warn(xhci, "WARN Can't disable streams for "
J
Joe Perches 已提交
3162 3163
					"endpoint 0x%x, "
					"streams are being disabled already\n",
3164 3165 3166 3167 3168 3169 3170
					eps[i]->desc.bEndpointAddress);
			return 0;
		}
		/* Are there actually any streams to free? */
		if (!(ep_state & EP_HAS_STREAMS) &&
				!(ep_state & EP_GETTING_STREAMS)) {
			xhci_warn(xhci, "WARN Can't disable streams for "
J
Joe Perches 已提交
3171 3172
					"endpoint 0x%x, "
					"streams are already disabled!\n",
3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183
					eps[i]->desc.bEndpointAddress);
			xhci_warn(xhci, "WARN xhci_free_streams() called "
					"with non-streams endpoint\n");
			return 0;
		}
		changed_ep_bitmask |= xhci_get_endpoint_flag(&eps[i]->desc);
	}
	return changed_ep_bitmask;
}

/*
3184
 * The USB device drivers use this function (through the HCD interface in USB
3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198
 * core) to prepare a set of bulk endpoints to use streams.  Streams are used to
 * coordinate mass storage command queueing across multiple endpoints (basically
 * a stream ID == a task ID).
 *
 * Setting up streams involves allocating the same size stream context array
 * for each endpoint and issuing a configure endpoint command for all endpoints.
 *
 * Don't allow the call to succeed if one endpoint only supports one stream
 * (which means it doesn't support streams at all).
 *
 * Drivers may get less stream IDs than they asked for, if the host controller
 * hardware or endpoints claim they can't support the number of requested
 * stream IDs.
 */
3199
static int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
3200 3201 3202 3203 3204 3205 3206
		struct usb_host_endpoint **eps, unsigned int num_eps,
		unsigned int num_streams, gfp_t mem_flags)
{
	int i, ret;
	struct xhci_hcd *xhci;
	struct xhci_virt_device *vdev;
	struct xhci_command *config_cmd;
3207
	struct xhci_input_control_ctx *ctrl_ctx;
3208 3209
	unsigned int ep_index;
	unsigned int num_stream_ctxs;
3210
	unsigned int max_packet;
3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224
	unsigned long flags;
	u32 changed_ep_bitmask = 0;

	if (!eps)
		return -EINVAL;

	/* Add one to the number of streams requested to account for
	 * stream 0 that is reserved for xHCI usage.
	 */
	num_streams += 1;
	xhci = hcd_to_xhci(hcd);
	xhci_dbg(xhci, "Driver wants %u stream IDs (including stream 0).\n",
			num_streams);

H
Hans de Goede 已提交
3225
	/* MaxPSASize value 0 (2 streams) means streams are not supported */
3226 3227
	if ((xhci->quirks & XHCI_BROKEN_STREAMS) ||
			HCC_MAX_PSA(xhci->hcc_params) < 4) {
H
Hans de Goede 已提交
3228 3229 3230 3231
		xhci_dbg(xhci, "xHCI controller does not support streams.\n");
		return -ENOSYS;
	}

3232
	config_cmd = xhci_alloc_command_with_ctx(xhci, true, mem_flags);
3233
	if (!config_cmd)
3234
		return -ENOMEM;
3235

3236
	ctrl_ctx = xhci_get_input_control_ctx(config_cmd->in_ctx);
3237 3238 3239 3240 3241 3242
	if (!ctrl_ctx) {
		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
				__func__);
		xhci_free_command(xhci, config_cmd);
		return -ENOMEM;
	}
3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263

	/* Check to make sure all endpoints are not already configured for
	 * streams.  While we're at it, find the maximum number of streams that
	 * all the endpoints will support and check for duplicate endpoints.
	 */
	spin_lock_irqsave(&xhci->lock, flags);
	ret = xhci_calculate_streams_and_bitmask(xhci, udev, eps,
			num_eps, &num_streams, &changed_ep_bitmask);
	if (ret < 0) {
		xhci_free_command(xhci, config_cmd);
		spin_unlock_irqrestore(&xhci->lock, flags);
		return ret;
	}
	if (num_streams <= 1) {
		xhci_warn(xhci, "WARN: endpoints can't handle "
				"more than one stream.\n");
		xhci_free_command(xhci, config_cmd);
		spin_unlock_irqrestore(&xhci->lock, flags);
		return -EINVAL;
	}
	vdev = xhci->devs[udev->slot_id];
L
Lucas De Marchi 已提交
3264
	/* Mark each endpoint as being in transition, so
3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282
	 * xhci_urb_enqueue() will reject all URBs.
	 */
	for (i = 0; i < num_eps; i++) {
		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
		vdev->eps[ep_index].ep_state |= EP_GETTING_STREAMS;
	}
	spin_unlock_irqrestore(&xhci->lock, flags);

	/* Setup internal data structures and allocate HW data structures for
	 * streams (but don't install the HW structures in the input context
	 * until we're sure all memory allocation succeeded).
	 */
	xhci_calculate_streams_entries(xhci, &num_streams, &num_stream_ctxs);
	xhci_dbg(xhci, "Need %u stream ctx entries for %u stream IDs.\n",
			num_stream_ctxs, num_streams);

	for (i = 0; i < num_eps; i++) {
		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3283
		max_packet = usb_endpoint_maxp(&eps[i]->desc);
3284 3285
		vdev->eps[ep_index].stream_info = xhci_alloc_stream_info(xhci,
				num_stream_ctxs,
3286 3287
				num_streams,
				max_packet, mem_flags);
3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310
		if (!vdev->eps[ep_index].stream_info)
			goto cleanup;
		/* Set maxPstreams in endpoint context and update deq ptr to
		 * point to stream context array. FIXME
		 */
	}

	/* Set up the input context for a configure endpoint command. */
	for (i = 0; i < num_eps; i++) {
		struct xhci_ep_ctx *ep_ctx;

		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
		ep_ctx = xhci_get_ep_ctx(xhci, config_cmd->in_ctx, ep_index);

		xhci_endpoint_copy(xhci, config_cmd->in_ctx,
				vdev->out_ctx, ep_index);
		xhci_setup_streams_ep_input_ctx(xhci, ep_ctx,
				vdev->eps[ep_index].stream_info);
	}
	/* Tell the HW to drop its old copy of the endpoint context info
	 * and add the updated copy from the input context.
	 */
	xhci_setup_input_ctx_for_config_ep(xhci, config_cmd->in_ctx,
3311 3312
			vdev->out_ctx, ctrl_ctx,
			changed_ep_bitmask, changed_ep_bitmask);
3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343

	/* Issue and wait for the configure endpoint command */
	ret = xhci_configure_endpoint(xhci, udev, config_cmd,
			false, false);

	/* xHC rejected the configure endpoint command for some reason, so we
	 * leave the old ring intact and free our internal streams data
	 * structure.
	 */
	if (ret < 0)
		goto cleanup;

	spin_lock_irqsave(&xhci->lock, flags);
	for (i = 0; i < num_eps; i++) {
		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
		vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
		xhci_dbg(xhci, "Slot %u ep ctx %u now has streams.\n",
			 udev->slot_id, ep_index);
		vdev->eps[ep_index].ep_state |= EP_HAS_STREAMS;
	}
	xhci_free_command(xhci, config_cmd);
	spin_unlock_irqrestore(&xhci->lock, flags);

	/* Subtract 1 for stream 0, which drivers can't use */
	return num_streams - 1;

cleanup:
	/* If it didn't work, free the streams! */
	for (i = 0; i < num_eps; i++) {
		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
		xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
3344
		vdev->eps[ep_index].stream_info = NULL;
3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361
		/* FIXME Unset maxPstreams in endpoint context and
		 * update deq ptr to point to normal string ring.
		 */
		vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
		vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
		xhci_endpoint_zero(xhci, vdev, eps[i]);
	}
	xhci_free_command(xhci, config_cmd);
	return -ENOMEM;
}

/* Transition the endpoint from using streams to being a "normal" endpoint
 * without streams.
 *
 * Modify the endpoint context state, submit a configure endpoint command,
 * and free all endpoint rings for streams if that completes successfully.
 */
3362
static int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
3363 3364 3365 3366 3367 3368 3369
		struct usb_host_endpoint **eps, unsigned int num_eps,
		gfp_t mem_flags)
{
	int i, ret;
	struct xhci_hcd *xhci;
	struct xhci_virt_device *vdev;
	struct xhci_command *command;
3370
	struct xhci_input_control_ctx *ctrl_ctx;
3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392
	unsigned int ep_index;
	unsigned long flags;
	u32 changed_ep_bitmask;

	xhci = hcd_to_xhci(hcd);
	vdev = xhci->devs[udev->slot_id];

	/* Set up a configure endpoint command to remove the streams rings */
	spin_lock_irqsave(&xhci->lock, flags);
	changed_ep_bitmask = xhci_calculate_no_streams_bitmask(xhci,
			udev, eps, num_eps);
	if (changed_ep_bitmask == 0) {
		spin_unlock_irqrestore(&xhci->lock, flags);
		return -EINVAL;
	}

	/* Use the xhci_command structure from the first endpoint.  We may have
	 * allocated too many, but the driver may call xhci_free_streams() for
	 * each endpoint it grouped into one call to xhci_alloc_streams().
	 */
	ep_index = xhci_get_endpoint_index(&eps[0]->desc);
	command = vdev->eps[ep_index].stream_info->free_streams_command;
3393
	ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
3394
	if (!ctrl_ctx) {
3395
		spin_unlock_irqrestore(&xhci->lock, flags);
3396 3397 3398 3399 3400
		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
				__func__);
		return -EINVAL;
	}

3401 3402 3403 3404 3405 3406 3407 3408 3409 3410
	for (i = 0; i < num_eps; i++) {
		struct xhci_ep_ctx *ep_ctx;

		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
		ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
		xhci->devs[udev->slot_id]->eps[ep_index].ep_state |=
			EP_GETTING_NO_STREAMS;

		xhci_endpoint_copy(xhci, command->in_ctx,
				vdev->out_ctx, ep_index);
3411
		xhci_setup_no_streams_ep_input_ctx(ep_ctx,
3412 3413 3414
				&vdev->eps[ep_index]);
	}
	xhci_setup_input_ctx_for_config_ep(xhci, command->in_ctx,
3415 3416
			vdev->out_ctx, ctrl_ctx,
			changed_ep_bitmask, changed_ep_bitmask);
3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434
	spin_unlock_irqrestore(&xhci->lock, flags);

	/* Issue and wait for the configure endpoint command,
	 * which must succeed.
	 */
	ret = xhci_configure_endpoint(xhci, udev, command,
			false, true);

	/* xHC rejected the configure endpoint command for some reason, so we
	 * leave the streams rings intact.
	 */
	if (ret < 0)
		return ret;

	spin_lock_irqsave(&xhci->lock, flags);
	for (i = 0; i < num_eps; i++) {
		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
		xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
3435
		vdev->eps[ep_index].stream_info = NULL;
3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446
		/* FIXME Unset maxPstreams in endpoint context and
		 * update deq ptr to point to normal string ring.
		 */
		vdev->eps[ep_index].ep_state &= ~EP_GETTING_NO_STREAMS;
		vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
	}
	spin_unlock_irqrestore(&xhci->lock, flags);

	return 0;
}

3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468
/*
 * Deletes endpoint resources for endpoints that were active before a Reset
 * Device command, or a Disable Slot command.  The Reset Device command leaves
 * the control endpoint intact, whereas the Disable Slot command deletes it.
 *
 * Must be called with xhci->lock held.
 */
void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
	struct xhci_virt_device *virt_dev, bool drop_control_ep)
{
	int i;
	unsigned int num_dropped_eps = 0;
	unsigned int drop_flags = 0;

	for (i = (drop_control_ep ? 0 : 1); i < 31; i++) {
		if (virt_dev->eps[i].ring) {
			drop_flags |= 1 << i;
			num_dropped_eps++;
		}
	}
	xhci->num_active_eps -= num_dropped_eps;
	if (num_dropped_eps)
3469 3470 3471
		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"Dropped %u ep ctxs, flags = 0x%x, "
				"%u now active.",
3472 3473 3474 3475
				num_dropped_eps, drop_flags,
				xhci->num_active_eps);
}

3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486
/*
 * This submits a Reset Device Command, which will set the device state to 0,
 * set the device address to 0, and disable all the endpoints except the default
 * control endpoint.  The USB core should come back and call
 * xhci_address_device(), and then re-set up the configuration.  If this is
 * called because of a usb_reset_and_verify_device(), then the old alternate
 * settings will be re-installed through the normal bandwidth allocation
 * functions.
 *
 * Wait for the Reset Device command to finish.  Remove all structures
 * associated with the endpoints that were disabled.  Clear the input device
M
Mathias Nyman 已提交
3487
 * structure? Reset the control endpoint 0 max packet size?
3488 3489 3490 3491 3492
 *
 * If the virt_dev to be reset does not exist or does not match the udev,
 * it means the device is lost, possibly due to the xHC restore error and
 * re-initialization during S3/S4. In this case, call xhci_alloc_dev() to
 * re-allocate the device.
3493
 */
3494 3495
static int xhci_discover_or_reset_device(struct usb_hcd *hcd,
		struct usb_device *udev)
3496 3497 3498 3499 3500 3501 3502
{
	int ret, i;
	unsigned long flags;
	struct xhci_hcd *xhci;
	unsigned int slot_id;
	struct xhci_virt_device *virt_dev;
	struct xhci_command *reset_device_cmd;
3503
	struct xhci_slot_ctx *slot_ctx;
3504
	int old_active_eps = 0;
3505

3506
	ret = xhci_check_args(hcd, udev, NULL, 0, false, __func__);
3507 3508 3509 3510 3511
	if (ret <= 0)
		return ret;
	xhci = hcd_to_xhci(hcd);
	slot_id = udev->slot_id;
	virt_dev = xhci->devs[slot_id];
3512 3513 3514 3515 3516 3517 3518 3519 3520 3521
	if (!virt_dev) {
		xhci_dbg(xhci, "The device to be reset with slot ID %u does "
				"not exist. Re-allocate the device\n", slot_id);
		ret = xhci_alloc_dev(hcd, udev);
		if (ret == 1)
			return 0;
		else
			return -EINVAL;
	}

3522 3523 3524
	if (virt_dev->tt_info)
		old_active_eps = virt_dev->tt_info->active_eps;

3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538
	if (virt_dev->udev != udev) {
		/* If the virt_dev and the udev does not match, this virt_dev
		 * may belong to another udev.
		 * Re-allocate the device.
		 */
		xhci_dbg(xhci, "The device to be reset with slot ID %u does "
				"not match the udev. Re-allocate the device\n",
				slot_id);
		ret = xhci_alloc_dev(hcd, udev);
		if (ret == 1)
			return 0;
		else
			return -EINVAL;
	}
3539

3540 3541 3542 3543 3544 3545
	/* If device is not setup, there is no point in resetting it */
	slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
	if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
						SLOT_STATE_DISABLED)
		return 0;

3546 3547
	trace_xhci_discover_or_reset_device(slot_ctx);

3548 3549 3550 3551 3552 3553 3554
	xhci_dbg(xhci, "Resetting device with slot ID %u\n", slot_id);
	/* Allocate the command structure that holds the struct completion.
	 * Assume we're in process context, since the normal device reset
	 * process has to wait for the device anyway.  Storage devices are
	 * reset as part of error handling, so use GFP_NOIO instead of
	 * GFP_KERNEL.
	 */
3555
	reset_device_cmd = xhci_alloc_command(xhci, true, GFP_NOIO);
3556 3557 3558 3559 3560 3561 3562
	if (!reset_device_cmd) {
		xhci_dbg(xhci, "Couldn't allocate command structure.\n");
		return -ENOMEM;
	}

	/* Attempt to submit the Reset Device command to the command ring */
	spin_lock_irqsave(&xhci->lock, flags);
3563

3564
	ret = xhci_queue_reset_device(xhci, reset_device_cmd, slot_id);
3565 3566 3567 3568 3569 3570 3571 3572 3573
	if (ret) {
		xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
		spin_unlock_irqrestore(&xhci->lock, flags);
		goto command_cleanup;
	}
	xhci_ring_cmd_db(xhci);
	spin_unlock_irqrestore(&xhci->lock, flags);

	/* Wait for the Reset Device command to finish */
3574
	wait_for_completion(reset_device_cmd->completion);
3575 3576 3577 3578 3579 3580 3581

	/* The Reset Device command can't fail, according to the 0.95/0.96 spec,
	 * unless we tried to reset a slot ID that wasn't enabled,
	 * or the device wasn't in the addressed or configured state.
	 */
	ret = reset_device_cmd->status;
	switch (ret) {
3582
	case COMP_COMMAND_ABORTED:
3583
	case COMP_COMMAND_RING_STOPPED:
3584 3585 3586
		xhci_warn(xhci, "Timeout waiting for reset device command\n");
		ret = -ETIME;
		goto command_cleanup;
3587 3588
	case COMP_SLOT_NOT_ENABLED_ERROR: /* 0.95 completion for bad slot ID */
	case COMP_CONTEXT_STATE_ERROR: /* 0.96 completion code for same thing */
3589
		xhci_dbg(xhci, "Can't reset device (slot ID %u) in %s state\n",
3590 3591
				slot_id,
				xhci_get_slot_state(xhci, virt_dev->out_ctx));
3592
		xhci_dbg(xhci, "Not freeing device rings.\n");
3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607
		/* Don't treat this as an error.  May change my mind later. */
		ret = 0;
		goto command_cleanup;
	case COMP_SUCCESS:
		xhci_dbg(xhci, "Successful reset device command.\n");
		break;
	default:
		if (xhci_is_vendor_info_code(xhci, ret))
			break;
		xhci_warn(xhci, "Unknown completion code %u for "
				"reset device command.\n", ret);
		ret = -EINVAL;
		goto command_cleanup;
	}

3608 3609 3610 3611 3612 3613 3614 3615
	/* Free up host controller endpoint resources */
	if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
		spin_lock_irqsave(&xhci->lock, flags);
		/* Don't delete the default control endpoint resources */
		xhci_free_device_endpoint_resources(xhci, virt_dev, false);
		spin_unlock_irqrestore(&xhci->lock, flags);
	}

M
Mathias Nyman 已提交
3616
	/* Everything but endpoint 0 is disabled, so free the rings. */
3617
	for (i = 1; i < 31; i++) {
3618 3619 3620
		struct xhci_virt_ep *ep = &virt_dev->eps[i];

		if (ep->ep_state & EP_HAS_STREAMS) {
3621 3622
			xhci_warn(xhci, "WARN: endpoint 0x%02x has streams on device reset, freeing streams.\n",
					xhci_get_endpoint_address(i));
3623 3624 3625 3626 3627 3628
			xhci_free_stream_info(xhci, ep->stream_info);
			ep->stream_info = NULL;
			ep->ep_state &= ~EP_HAS_STREAMS;
		}

		if (ep->ring) {
3629
			xhci_debugfs_remove_endpoint(xhci, virt_dev, i);
M
Mathias Nyman 已提交
3630
			xhci_free_endpoint_ring(xhci, virt_dev, i);
3631
		}
3632 3633 3634 3635 3636 3637 3638
		if (!list_empty(&virt_dev->eps[i].bw_endpoint_list))
			xhci_drop_ep_from_interval_table(xhci,
					&virt_dev->eps[i].bw_info,
					virt_dev->bw_table,
					udev,
					&virt_dev->eps[i],
					virt_dev->tt_info);
3639
		xhci_clear_endpoint_bw_info(&virt_dev->eps[i].bw_info);
3640
	}
3641 3642
	/* If necessary, update the number of active TTs on this root port */
	xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
3643 3644 3645 3646 3647 3648 3649
	ret = 0;

command_cleanup:
	xhci_free_command(xhci, reset_device_cmd);
	return ret;
}

3650 3651 3652 3653 3654
/*
 * At this point, the struct usb_device is about to go away, the device has
 * disconnected, and all traffic has been stopped and the endpoints have been
 * disabled.  Free any HC data structures associated with that device.
 */
3655
static void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev)
3656 3657
{
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3658
	struct xhci_virt_device *virt_dev;
3659
	struct xhci_slot_ctx *slot_ctx;
3660
	int i, ret;
3661

3662 3663 3664 3665 3666 3667 3668
#ifndef CONFIG_USB_DEFAULT_PERSIST
	/*
	 * We called pm_runtime_get_noresume when the device was attached.
	 * Decrement the counter here to allow controller to runtime suspend
	 * if no devices remain.
	 */
	if (xhci->quirks & XHCI_RESET_ON_RESUME)
3669
		pm_runtime_put_noidle(hcd->self.controller);
3670 3671
#endif

3672
	ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
3673 3674 3675
	/* If the host is halted due to driver unload, we still need to free the
	 * device.
	 */
3676
	if (ret <= 0 && ret != -ENODEV)
3677
		return;
3678

3679
	virt_dev = xhci->devs[udev->slot_id];
3680 3681
	slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
	trace_xhci_free_dev(slot_ctx);
3682 3683

	/* Stop any wayward timer functions (which may grab the lock) */
3684
	for (i = 0; i < 31; i++) {
3685
		virt_dev->eps[i].ep_state &= ~EP_STOP_CMD_PENDING;
3686 3687
		del_timer_sync(&virt_dev->eps[i].stop_cmd_timer);
	}
3688
	xhci_debugfs_remove_slot(xhci, udev->slot_id);
3689
	virt_dev->udev = NULL;
3690
	ret = xhci_disable_slot(xhci, udev->slot_id);
3691
	if (ret)
3692
		xhci_free_virt_device(xhci, udev->slot_id);
3693 3694
}

3695
int xhci_disable_slot(struct xhci_hcd *xhci, u32 slot_id)
3696
{
3697
	struct xhci_command *command;
3698 3699 3700 3701
	unsigned long flags;
	u32 state;
	int ret = 0;

3702
	command = xhci_alloc_command(xhci, false, GFP_KERNEL);
3703 3704 3705
	if (!command)
		return -ENOMEM;

3706
	spin_lock_irqsave(&xhci->lock, flags);
3707
	/* Don't disable the slot if the host controller is dead. */
3708
	state = readl(&xhci->op_regs->status);
3709 3710
	if (state == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING) ||
			(xhci->xhc_state & XHCI_STATE_HALTED)) {
3711
		spin_unlock_irqrestore(&xhci->lock, flags);
3712
		kfree(command);
3713
		return -ENODEV;
3714 3715
	}

3716 3717 3718
	ret = xhci_queue_slot_control(xhci, command, TRB_DISABLE_SLOT,
				slot_id);
	if (ret) {
3719
		spin_unlock_irqrestore(&xhci->lock, flags);
3720
		kfree(command);
3721
		return ret;
3722
	}
3723
	xhci_ring_cmd_db(xhci);
3724
	spin_unlock_irqrestore(&xhci->lock, flags);
3725
	return ret;
3726 3727
}

3728 3729 3730 3731 3732 3733 3734 3735 3736
/*
 * Checks if we have enough host controller resources for the default control
 * endpoint.
 *
 * Must be called with xhci->lock held.
 */
static int xhci_reserve_host_control_ep_resources(struct xhci_hcd *xhci)
{
	if (xhci->num_active_eps + 1 > xhci->limit_active_eps) {
3737 3738 3739
		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"Not enough ep ctxs: "
				"%u active, need to add 1, limit is %u.",
3740 3741 3742 3743
				xhci->num_active_eps, xhci->limit_active_eps);
		return -ENOMEM;
	}
	xhci->num_active_eps += 1;
3744 3745
	xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
			"Adding 1 ep ctx, %u now active.",
3746 3747 3748 3749 3750
			xhci->num_active_eps);
	return 0;
}


3751 3752 3753 3754 3755 3756 3757
/*
 * Returns 0 if the xHC ran out of device slots, the Enable Slot command
 * timed out, or allocating memory failed.  Returns 1 on success.
 */
int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev)
{
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3758 3759
	struct xhci_virt_device *vdev;
	struct xhci_slot_ctx *slot_ctx;
3760
	unsigned long flags;
3761
	int ret, slot_id;
3762 3763
	struct xhci_command *command;

3764
	command = xhci_alloc_command(xhci, true, GFP_KERNEL);
3765 3766
	if (!command)
		return 0;
3767 3768

	spin_lock_irqsave(&xhci->lock, flags);
3769
	ret = xhci_queue_slot_control(xhci, command, TRB_ENABLE_SLOT, 0);
3770 3771 3772
	if (ret) {
		spin_unlock_irqrestore(&xhci->lock, flags);
		xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3773
		xhci_free_command(xhci, command);
3774 3775
		return 0;
	}
3776
	xhci_ring_cmd_db(xhci);
3777 3778
	spin_unlock_irqrestore(&xhci->lock, flags);

3779
	wait_for_completion(command->completion);
3780
	slot_id = command->slot_id;
3781

3782
	if (!slot_id || command->status != COMP_SUCCESS) {
3783
		xhci_err(xhci, "Error while assigning device slot ID\n");
3784 3785 3786
		xhci_err(xhci, "Max number of devices this xHCI host supports is %u.\n",
				HCS_MAX_SLOTS(
					readl(&xhci->cap_regs->hcs_params1)));
3787
		xhci_free_command(xhci, command);
3788 3789
		return 0;
	}
3790

3791 3792
	xhci_free_command(xhci, command);

3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805
	if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
		spin_lock_irqsave(&xhci->lock, flags);
		ret = xhci_reserve_host_control_ep_resources(xhci);
		if (ret) {
			spin_unlock_irqrestore(&xhci->lock, flags);
			xhci_warn(xhci, "Not enough host resources, "
					"active endpoint contexts = %u\n",
					xhci->num_active_eps);
			goto disable_slot;
		}
		spin_unlock_irqrestore(&xhci->lock, flags);
	}
	/* Use GFP_NOIO, since this function can be called from
3806 3807 3808
	 * xhci_discover_or_reset_device(), which may be called as part of
	 * mass storage driver error handling.
	 */
3809
	if (!xhci_alloc_virt_device(xhci, slot_id, udev, GFP_NOIO)) {
3810
		xhci_warn(xhci, "Could not allocate xHCI USB device data structures\n");
3811
		goto disable_slot;
3812
	}
3813 3814 3815 3816
	vdev = xhci->devs[slot_id];
	slot_ctx = xhci_get_slot_ctx(xhci, vdev->out_ctx);
	trace_xhci_alloc_dev(slot_ctx);

3817
	udev->slot_id = slot_id;
3818

3819 3820
	xhci_debugfs_create_slot(xhci, slot_id);

3821 3822 3823 3824 3825 3826
#ifndef CONFIG_USB_DEFAULT_PERSIST
	/*
	 * If resetting upon resume, we can't put the controller into runtime
	 * suspend if there is a device attached.
	 */
	if (xhci->quirks & XHCI_RESET_ON_RESUME)
3827
		pm_runtime_get_noresume(hcd->self.controller);
3828 3829
#endif

3830 3831 3832
	/* Is this a LS or FS device under a HS hub? */
	/* Hub or peripherial? */
	return 1;
3833 3834

disable_slot:
3835 3836 3837 3838 3839
	ret = xhci_disable_slot(xhci, udev->slot_id);
	if (ret)
		xhci_free_virt_device(xhci, udev->slot_id);

	return 0;
3840 3841 3842
}

/*
3843 3844
 * Issue an Address Device command and optionally send a corresponding
 * SetAddress request to the device.
3845
 */
3846 3847
static int xhci_setup_device(struct usb_hcd *hcd, struct usb_device *udev,
			     enum xhci_setup_dev setup)
3848
{
3849
	const char *act = setup == SETUP_CONTEXT_ONLY ? "context" : "address";
3850 3851 3852 3853
	unsigned long flags;
	struct xhci_virt_device *virt_dev;
	int ret = 0;
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3854 3855
	struct xhci_slot_ctx *slot_ctx;
	struct xhci_input_control_ctx *ctrl_ctx;
3856
	u64 temp_64;
3857 3858 3859
	struct xhci_command *command = NULL;

	mutex_lock(&xhci->mutex);
3860

3861 3862
	if (xhci->xhc_state) {	/* dying, removing or halted */
		ret = -ESHUTDOWN;
3863
		goto out;
3864
	}
3865

3866
	if (!udev->slot_id) {
3867 3868
		xhci_dbg_trace(xhci, trace_xhci_dbg_address,
				"Bad Slot ID %d", udev->slot_id);
3869 3870
		ret = -EINVAL;
		goto out;
3871 3872 3873 3874
	}

	virt_dev = xhci->devs[udev->slot_id];

3875 3876 3877 3878 3879 3880 3881 3882
	if (WARN_ON(!virt_dev)) {
		/*
		 * In plug/unplug torture test with an NEC controller,
		 * a zero-dereference was observed once due to virt_dev = 0.
		 * Print useful debug rather than crash if it is observed again!
		 */
		xhci_warn(xhci, "Virt dev invalid for slot_id 0x%x!\n",
			udev->slot_id);
3883 3884
		ret = -EINVAL;
		goto out;
3885
	}
3886 3887
	slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
	trace_xhci_setup_device_slot(slot_ctx);
3888

3889 3890 3891 3892
	if (setup == SETUP_CONTEXT_ONLY) {
		if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
		    SLOT_STATE_DEFAULT) {
			xhci_dbg(xhci, "Slot already in default state\n");
3893
			goto out;
3894 3895 3896
		}
	}

3897
	command = xhci_alloc_command(xhci, true, GFP_KERNEL);
3898 3899 3900 3901
	if (!command) {
		ret = -ENOMEM;
		goto out;
	}
3902 3903 3904

	command->in_ctx = virt_dev->in_ctx;

3905
	slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
3906
	ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
3907 3908 3909
	if (!ctrl_ctx) {
		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
				__func__);
3910 3911
		ret = -EINVAL;
		goto out;
3912
	}
3913 3914 3915 3916 3917 3918
	/*
	 * If this is the first Set Address since device plug-in or
	 * virt_device realloaction after a resume with an xHCI power loss,
	 * then set up the slot context.
	 */
	if (!slot_ctx->dev_info)
3919
		xhci_setup_addressable_virt_dev(xhci, udev);
3920
	/* Otherwise, update the control endpoint ring enqueue pointer. */
3921 3922
	else
		xhci_copy_ep0_dequeue_into_input_ctx(xhci, udev);
3923 3924 3925
	ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG | EP0_FLAG);
	ctrl_ctx->drop_flags = 0;

3926
	trace_xhci_address_ctx(xhci, virt_dev->in_ctx,
3927
				le32_to_cpu(slot_ctx->dev_info) >> 27);
3928

3929
	spin_lock_irqsave(&xhci->lock, flags);
3930
	trace_xhci_setup_device(virt_dev);
3931
	ret = xhci_queue_address_device(xhci, command, virt_dev->in_ctx->dma,
3932
					udev->slot_id, setup);
3933 3934
	if (ret) {
		spin_unlock_irqrestore(&xhci->lock, flags);
3935 3936
		xhci_dbg_trace(xhci, trace_xhci_dbg_address,
				"FIXME: allocate a command ring segment");
3937
		goto out;
3938
	}
3939
	xhci_ring_cmd_db(xhci);
3940 3941 3942
	spin_unlock_irqrestore(&xhci->lock, flags);

	/* ctrl tx can take up to 5 sec; XXX: need more time for xHC? */
3943 3944
	wait_for_completion(command->completion);

3945 3946 3947 3948
	/* FIXME: From section 4.3.4: "Software shall be responsible for timing
	 * the SetAddress() "recovery interval" required by USB and aborting the
	 * command on a timeout.
	 */
3949
	switch (command->status) {
3950
	case COMP_COMMAND_ABORTED:
3951
	case COMP_COMMAND_RING_STOPPED:
3952 3953 3954
		xhci_warn(xhci, "Timeout while waiting for setup device command\n");
		ret = -ETIME;
		break;
3955 3956
	case COMP_CONTEXT_STATE_ERROR:
	case COMP_SLOT_NOT_ENABLED_ERROR:
3957 3958
		xhci_err(xhci, "Setup ERROR: setup %s command for slot %d.\n",
			 act, udev->slot_id);
3959 3960
		ret = -EINVAL;
		break;
3961
	case COMP_USB_TRANSACTION_ERROR:
3962
		dev_warn(&udev->dev, "Device not responding to setup %s.\n", act);
3963 3964 3965 3966 3967 3968 3969 3970

		mutex_unlock(&xhci->mutex);
		ret = xhci_disable_slot(xhci, udev->slot_id);
		if (!ret)
			xhci_alloc_dev(hcd, udev);
		kfree(command->completion);
		kfree(command);
		return -EPROTO;
3971
	case COMP_INCOMPATIBLE_DEVICE_ERROR:
3972 3973
		dev_warn(&udev->dev,
			 "ERROR: Incompatible device for setup %s command\n", act);
A
Alex He 已提交
3974 3975
		ret = -ENODEV;
		break;
3976
	case COMP_SUCCESS:
3977
		xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3978
			       "Successful setup %s command", act);
3979 3980
		break;
	default:
3981 3982
		xhci_err(xhci,
			 "ERROR: unexpected setup %s command completion code 0x%x.\n",
3983
			 act, command->status);
3984
		trace_xhci_address_ctx(xhci, virt_dev->out_ctx, 1);
3985 3986 3987
		ret = -EINVAL;
		break;
	}
3988 3989
	if (ret)
		goto out;
3990
	temp_64 = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
3991 3992 3993 3994 3995 3996 3997 3998 3999 4000
	xhci_dbg_trace(xhci, trace_xhci_dbg_address,
			"Op regs DCBAA ptr = %#016llx", temp_64);
	xhci_dbg_trace(xhci, trace_xhci_dbg_address,
		"Slot ID %d dcbaa entry @%p = %#016llx",
		udev->slot_id,
		&xhci->dcbaa->dev_context_ptrs[udev->slot_id],
		(unsigned long long)
		le64_to_cpu(xhci->dcbaa->dev_context_ptrs[udev->slot_id]));
	xhci_dbg_trace(xhci, trace_xhci_dbg_address,
			"Output Context DMA address = %#08llx",
4001
			(unsigned long long)virt_dev->out_ctx->dma);
4002
	trace_xhci_address_ctx(xhci, virt_dev->in_ctx,
4003
				le32_to_cpu(slot_ctx->dev_info) >> 27);
4004 4005 4006 4007
	/*
	 * USB core uses address 1 for the roothubs, so we add one to the
	 * address given back to us by the HC.
	 */
4008
	trace_xhci_address_ctx(xhci, virt_dev->out_ctx,
4009
				le32_to_cpu(slot_ctx->dev_info) >> 27);
4010
	/* Zero the input context control for later use */
4011 4012
	ctrl_ctx->add_flags = 0;
	ctrl_ctx->drop_flags = 0;
4013

4014
	xhci_dbg_trace(xhci, trace_xhci_dbg_address,
4015 4016
		       "Internal device address = %d",
		       le32_to_cpu(slot_ctx->dev_state) & DEV_ADDR_MASK);
4017 4018
out:
	mutex_unlock(&xhci->mutex);
4019 4020 4021 4022
	if (command) {
		kfree(command->completion);
		kfree(command);
	}
4023
	return ret;
4024 4025
}

4026
static int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev)
4027 4028 4029 4030
{
	return xhci_setup_device(hcd, udev, SETUP_CONTEXT_ADDRESS);
}

4031
static int xhci_enable_device(struct usb_hcd *hcd, struct usb_device *udev)
4032 4033 4034 4035
{
	return xhci_setup_device(hcd, udev, SETUP_CONTEXT_ONLY);
}

4036 4037 4038 4039 4040 4041 4042 4043
/*
 * Transfer the port index into real index in the HW port status
 * registers. Caculate offset between the port's PORTSC register
 * and port status base. Divide the number of per port register
 * to get the real index. The raw port number bases 1.
 */
int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1)
{
4044
	struct xhci_hub *rhub;
4045

4046 4047
	rhub = xhci_get_rhub(hcd);
	return rhub->ports[port1 - 1]->hw_portnum + 1;
4048 4049
}

4050 4051 4052 4053
/*
 * Issue an Evaluate Context command to change the Maximum Exit Latency in the
 * slot context.  If that succeeds, store the new MEL in the xhci_virt_device.
 */
4054
static int __maybe_unused xhci_change_max_exit_latency(struct xhci_hcd *xhci,
4055 4056 4057 4058 4059 4060 4061 4062 4063 4064
			struct usb_device *udev, u16 max_exit_latency)
{
	struct xhci_virt_device *virt_dev;
	struct xhci_command *command;
	struct xhci_input_control_ctx *ctrl_ctx;
	struct xhci_slot_ctx *slot_ctx;
	unsigned long flags;
	int ret;

	spin_lock_irqsave(&xhci->lock, flags);
4065 4066 4067 4068 4069 4070 4071 4072 4073 4074

	virt_dev = xhci->devs[udev->slot_id];

	/*
	 * virt_dev might not exists yet if xHC resumed from hibernate (S4) and
	 * xHC was re-initialized. Exit latency will be set later after
	 * hub_port_finish_reset() is done and xhci->devs[] are re-allocated
	 */

	if (!virt_dev || max_exit_latency == virt_dev->current_mel) {
4075 4076 4077 4078 4079 4080
		spin_unlock_irqrestore(&xhci->lock, flags);
		return 0;
	}

	/* Attempt to issue an Evaluate Context command to change the MEL. */
	command = xhci->lpm_command;
4081
	ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
4082 4083 4084 4085 4086 4087 4088
	if (!ctrl_ctx) {
		spin_unlock_irqrestore(&xhci->lock, flags);
		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
				__func__);
		return -ENOMEM;
	}

4089 4090 4091 4092 4093 4094 4095
	xhci_slot_copy(xhci, command->in_ctx, virt_dev->out_ctx);
	spin_unlock_irqrestore(&xhci->lock, flags);

	ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
	slot_ctx = xhci_get_slot_ctx(xhci, command->in_ctx);
	slot_ctx->dev_info2 &= cpu_to_le32(~((u32) MAX_EXIT));
	slot_ctx->dev_info2 |= cpu_to_le32(max_exit_latency);
4096
	slot_ctx->dev_state = 0;
4097

4098 4099
	xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
			"Set up evaluate context for LPM MEL change.");
4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112

	/* Issue and wait for the evaluate context command. */
	ret = xhci_configure_endpoint(xhci, udev, command,
			true, true);

	if (!ret) {
		spin_lock_irqsave(&xhci->lock, flags);
		virt_dev->current_mel = max_exit_latency;
		spin_unlock_irqrestore(&xhci->lock, flags);
	}
	return ret;
}

4113
#ifdef CONFIG_PM
A
Andiry Xu 已提交
4114 4115 4116 4117 4118 4119

/* BESL to HIRD Encoding array for USB2 LPM */
static int xhci_besl_encoding[16] = {125, 150, 200, 300, 400, 500, 1000, 2000,
	3000, 4000, 5000, 6000, 7000, 8000, 9000, 10000};

/* Calculate HIRD/BESL for USB2 PORTPMSC*/
4120 4121
static int xhci_calculate_hird_besl(struct xhci_hcd *xhci,
					struct usb_device *udev)
A
Andiry Xu 已提交
4122
{
4123 4124 4125 4126 4127 4128
	int u2del, besl, besl_host;
	int besl_device = 0;
	u32 field;

	u2del = HCS_U2_LATENCY(xhci->hcs_params3);
	field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
A
Andiry Xu 已提交
4129

4130 4131 4132
	if (field & USB_BESL_SUPPORT) {
		for (besl_host = 0; besl_host < 16; besl_host++) {
			if (xhci_besl_encoding[besl_host] >= u2del)
A
Andiry Xu 已提交
4133 4134
				break;
		}
4135 4136 4137 4138 4139
		/* Use baseline BESL value as default */
		if (field & USB_BESL_BASELINE_VALID)
			besl_device = USB_GET_BESL_BASELINE(field);
		else if (field & USB_BESL_DEEP_VALID)
			besl_device = USB_GET_BESL_DEEP(field);
A
Andiry Xu 已提交
4140 4141
	} else {
		if (u2del <= 50)
4142
			besl_host = 0;
A
Andiry Xu 已提交
4143
		else
4144
			besl_host = (u2del - 51) / 75 + 1;
A
Andiry Xu 已提交
4145 4146
	}

4147 4148 4149 4150 4151
	besl = besl_host + besl_device;
	if (besl > 15)
		besl = 15;

	return besl;
A
Andiry Xu 已提交
4152 4153
}

4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164
/* Calculate BESLD, L1 timeout and HIRDM for USB2 PORTHLPMC */
static int xhci_calculate_usb2_hw_lpm_params(struct usb_device *udev)
{
	u32 field;
	int l1;
	int besld = 0;
	int hirdm = 0;

	field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);

	/* xHCI l1 is set in steps of 256us, xHCI 1.0 section 5.4.11.2 */
4165
	l1 = udev->l1_params.timeout / 256;
4166 4167 4168 4169 4170 4171 4172 4173 4174 4175

	/* device has preferred BESLD */
	if (field & USB_BESL_DEEP_VALID) {
		besld = USB_GET_BESL_DEEP(field);
		hirdm = 1;
	}

	return PORT_BESLD(besld) | PORT_L1_TIMEOUT(l1) | PORT_HIRDM(hirdm);
}

4176
static int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
A
Andiry Xu 已提交
4177 4178 4179
			struct usb_device *udev, int enable)
{
	struct xhci_hcd	*xhci = hcd_to_xhci(hcd);
4180
	struct xhci_port **ports;
4181 4182
	__le32 __iomem	*pm_addr, *hlpm_addr;
	u32		pm_val, hlpm_val, field;
A
Andiry Xu 已提交
4183 4184
	unsigned int	port_num;
	unsigned long	flags;
4185 4186
	int		hird, exit_latency;
	int		ret;
A
Andiry Xu 已提交
4187

4188
	if (hcd->speed >= HCD_USB3 || !xhci->hw_lpm_support ||
A
Andiry Xu 已提交
4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200
			!udev->lpm_capable)
		return -EPERM;

	if (!udev->parent || udev->parent->parent ||
			udev->descriptor.bDeviceClass == USB_CLASS_HUB)
		return -EPERM;

	if (udev->usb2_hw_lpm_capable != 1)
		return -EPERM;

	spin_lock_irqsave(&xhci->lock, flags);

4201
	ports = xhci->usb2_rhub.ports;
A
Andiry Xu 已提交
4202
	port_num = udev->portnum - 1;
4203
	pm_addr = ports[port_num]->addr + PORTPMSC;
4204
	pm_val = readl(pm_addr);
4205
	hlpm_addr = ports[port_num]->addr + PORTHLPMC;
4206
	field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
A
Andiry Xu 已提交
4207 4208

	xhci_dbg(xhci, "%s port %d USB2 hardware LPM\n",
4209
			enable ? "enable" : "disable", port_num + 1);
A
Andiry Xu 已提交
4210

4211
	if (enable && !(xhci->quirks & XHCI_HW_LPM_DISABLE)) {
4212 4213 4214 4215 4216 4217 4218 4219 4220 4221
		/* Host supports BESL timeout instead of HIRD */
		if (udev->usb2_hw_lpm_besl_capable) {
			/* if device doesn't have a preferred BESL value use a
			 * default one which works with mixed HIRD and BESL
			 * systems. See XHCI_DEFAULT_BESL definition in xhci.h
			 */
			if ((field & USB_BESL_SUPPORT) &&
			    (field & USB_BESL_BASELINE_VALID))
				hird = USB_GET_BESL_BASELINE(field);
			else
4222
				hird = udev->l1_params.besl;
4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243

			exit_latency = xhci_besl_encoding[hird];
			spin_unlock_irqrestore(&xhci->lock, flags);

			/* USB 3.0 code dedicate one xhci->lpm_command->in_ctx
			 * input context for link powermanagement evaluate
			 * context commands. It is protected by hcd->bandwidth
			 * mutex and is shared by all devices. We need to set
			 * the max ext latency in USB 2 BESL LPM as well, so
			 * use the same mutex and xhci_change_max_exit_latency()
			 */
			mutex_lock(hcd->bandwidth_mutex);
			ret = xhci_change_max_exit_latency(xhci, udev,
							   exit_latency);
			mutex_unlock(hcd->bandwidth_mutex);

			if (ret < 0)
				return ret;
			spin_lock_irqsave(&xhci->lock, flags);

			hlpm_val = xhci_calculate_usb2_hw_lpm_params(udev);
4244
			writel(hlpm_val, hlpm_addr);
4245
			/* flush write */
4246
			readl(hlpm_addr);
4247 4248 4249 4250 4251
		} else {
			hird = xhci_calculate_hird_besl(xhci, udev);
		}

		pm_val &= ~PORT_HIRD_MASK;
4252
		pm_val |= PORT_HIRD(hird) | PORT_RWE | PORT_L1DS(udev->slot_id);
4253
		writel(pm_val, pm_addr);
4254
		pm_val = readl(pm_addr);
4255
		pm_val |= PORT_HLE;
4256
		writel(pm_val, pm_addr);
4257
		/* flush write */
4258
		readl(pm_addr);
A
Andiry Xu 已提交
4259
	} else {
4260
		pm_val &= ~(PORT_HLE | PORT_RWE | PORT_HIRD_MASK | PORT_L1DS_MASK);
4261
		writel(pm_val, pm_addr);
4262
		/* flush write */
4263
		readl(pm_addr);
4264 4265 4266 4267 4268 4269 4270
		if (udev->usb2_hw_lpm_besl_capable) {
			spin_unlock_irqrestore(&xhci->lock, flags);
			mutex_lock(hcd->bandwidth_mutex);
			xhci_change_max_exit_latency(xhci, udev, 0);
			mutex_unlock(hcd->bandwidth_mutex);
			return 0;
		}
A
Andiry Xu 已提交
4271 4272 4273 4274 4275 4276
	}

	spin_unlock_irqrestore(&xhci->lock, flags);
	return 0;
}

4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299
/* check if a usb2 port supports a given extened capability protocol
 * only USB2 ports extended protocol capability values are cached.
 * Return 1 if capability is supported
 */
static int xhci_check_usb2_port_capability(struct xhci_hcd *xhci, int port,
					   unsigned capability)
{
	u32 port_offset, port_count;
	int i;

	for (i = 0; i < xhci->num_ext_caps; i++) {
		if (xhci->ext_caps[i] & capability) {
			/* port offsets starts at 1 */
			port_offset = XHCI_EXT_PORT_OFF(xhci->ext_caps[i]) - 1;
			port_count = XHCI_EXT_PORT_COUNT(xhci->ext_caps[i]);
			if (port >= port_offset &&
			    port < port_offset + port_count)
				return 1;
		}
	}
	return 0;
}

4300
static int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
4301 4302
{
	struct xhci_hcd	*xhci = hcd_to_xhci(hcd);
4303
	int		portnum = udev->portnum - 1;
4304

4305
	if (hcd->speed >= HCD_USB3 || !xhci->sw_lpm_support ||
4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322
			!udev->lpm_capable)
		return 0;

	/* we only support lpm for non-hub device connected to root hub yet */
	if (!udev->parent || udev->parent->parent ||
			udev->descriptor.bDeviceClass == USB_CLASS_HUB)
		return 0;

	if (xhci->hw_lpm_support == 1 &&
			xhci_check_usb2_port_capability(
				xhci, portnum, XHCI_HLC)) {
		udev->usb2_hw_lpm_capable = 1;
		udev->l1_params.timeout = XHCI_L1_TIMEOUT;
		udev->l1_params.besl = XHCI_DEFAULT_BESL;
		if (xhci_check_usb2_port_capability(xhci, portnum,
					XHCI_BLC))
			udev->usb2_hw_lpm_besl_capable = 1;
4323 4324 4325 4326 4327
	}

	return 0;
}

4328 4329
/*---------------------- USB 3.0 Link PM functions ------------------------*/

4330 4331 4332 4333
/* Service interval in nanoseconds = 2^(bInterval - 1) * 125us * 1000ns / 1us */
static unsigned long long xhci_service_interval_to_ns(
		struct usb_endpoint_descriptor *desc)
{
O
Oliver Neukum 已提交
4334
	return (1ULL << (desc->bInterval - 1)) * 125 * 1000;
4335 4336
}

4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361
static u16 xhci_get_timeout_no_hub_lpm(struct usb_device *udev,
		enum usb3_link_state state)
{
	unsigned long long sel;
	unsigned long long pel;
	unsigned int max_sel_pel;
	char *state_name;

	switch (state) {
	case USB3_LPM_U1:
		/* Convert SEL and PEL stored in nanoseconds to microseconds */
		sel = DIV_ROUND_UP(udev->u1_params.sel, 1000);
		pel = DIV_ROUND_UP(udev->u1_params.pel, 1000);
		max_sel_pel = USB3_LPM_MAX_U1_SEL_PEL;
		state_name = "U1";
		break;
	case USB3_LPM_U2:
		sel = DIV_ROUND_UP(udev->u2_params.sel, 1000);
		pel = DIV_ROUND_UP(udev->u2_params.pel, 1000);
		max_sel_pel = USB3_LPM_MAX_U2_SEL_PEL;
		state_name = "U2";
		break;
	default:
		dev_warn(&udev->dev, "%s: Can't get timeout for non-U1 or U2 state.\n",
				__func__);
S
Sarah Sharp 已提交
4362
		return USB3_LPM_DISABLED;
4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373
	}

	if (sel <= max_sel_pel && pel <= max_sel_pel)
		return USB3_LPM_DEVICE_INITIATED;

	if (sel > max_sel_pel)
		dev_dbg(&udev->dev, "Device-initiated %s disabled "
				"due to long SEL %llu ms\n",
				state_name, sel);
	else
		dev_dbg(&udev->dev, "Device-initiated %s disabled "
J
Joe Perches 已提交
4374
				"due to long PEL %llu ms\n",
4375 4376 4377 4378
				state_name, pel);
	return USB3_LPM_DISABLED;
}

4379
/* The U1 timeout should be the maximum of the following values:
4380 4381 4382 4383 4384 4385 4386
 *  - For control endpoints, U1 system exit latency (SEL) * 3
 *  - For bulk endpoints, U1 SEL * 5
 *  - For interrupt endpoints:
 *    - Notification EPs, U1 SEL * 3
 *    - Periodic EPs, max(105% of bInterval, U1 SEL * 2)
 *  - For isochronous endpoints, max(105% of bInterval, U1 SEL * 2)
 */
4387 4388
static unsigned long long xhci_calculate_intel_u1_timeout(
		struct usb_device *udev,
4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409
		struct usb_endpoint_descriptor *desc)
{
	unsigned long long timeout_ns;
	int ep_type;
	int intr_type;

	ep_type = usb_endpoint_type(desc);
	switch (ep_type) {
	case USB_ENDPOINT_XFER_CONTROL:
		timeout_ns = udev->u1_params.sel * 3;
		break;
	case USB_ENDPOINT_XFER_BULK:
		timeout_ns = udev->u1_params.sel * 5;
		break;
	case USB_ENDPOINT_XFER_INT:
		intr_type = usb_endpoint_interrupt_type(desc);
		if (intr_type == USB_ENDPOINT_INTR_NOTIFICATION) {
			timeout_ns = udev->u1_params.sel * 3;
			break;
		}
		/* Otherwise the calculation is the same as isoc eps */
4410
		/* fall through */
4411 4412
	case USB_ENDPOINT_XFER_ISOC:
		timeout_ns = xhci_service_interval_to_ns(desc);
4413
		timeout_ns = DIV_ROUND_UP_ULL(timeout_ns * 105, 100);
4414 4415 4416 4417 4418 4419 4420
		if (timeout_ns < udev->u1_params.sel * 2)
			timeout_ns = udev->u1_params.sel * 2;
		break;
	default:
		return 0;
	}

4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438
	return timeout_ns;
}

/* Returns the hub-encoded U1 timeout value. */
static u16 xhci_calculate_u1_timeout(struct xhci_hcd *xhci,
		struct usb_device *udev,
		struct usb_endpoint_descriptor *desc)
{
	unsigned long long timeout_ns;

	if (xhci->quirks & XHCI_INTEL_HOST)
		timeout_ns = xhci_calculate_intel_u1_timeout(udev, desc);
	else
		timeout_ns = udev->u1_params.sel;

	/* The U1 timeout is encoded in 1us intervals.
	 * Don't return a timeout of zero, because that's USB3_LPM_DISABLED.
	 */
4439
	if (timeout_ns == USB3_LPM_DISABLED)
4440 4441 4442
		timeout_ns = 1;
	else
		timeout_ns = DIV_ROUND_UP_ULL(timeout_ns, 1000);
4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453

	/* If the necessary timeout value is bigger than what we can set in the
	 * USB 3.0 hub, we have to disable hub-initiated U1.
	 */
	if (timeout_ns <= USB3_LPM_U1_MAX_TIMEOUT)
		return timeout_ns;
	dev_dbg(&udev->dev, "Hub-initiated U1 disabled "
			"due to long timeout %llu ms\n", timeout_ns);
	return xhci_get_timeout_no_hub_lpm(udev, USB3_LPM_U1);
}

4454
/* The U2 timeout should be the maximum of:
4455 4456 4457 4458 4459
 *  - 10 ms (to avoid the bandwidth impact on the scheduler)
 *  - largest bInterval of any active periodic endpoint (to avoid going
 *    into lower power link states between intervals).
 *  - the U2 Exit Latency of the device
 */
4460 4461
static unsigned long long xhci_calculate_intel_u2_timeout(
		struct usb_device *udev,
4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472
		struct usb_endpoint_descriptor *desc)
{
	unsigned long long timeout_ns;
	unsigned long long u2_del_ns;

	timeout_ns = 10 * 1000 * 1000;

	if ((usb_endpoint_xfer_int(desc) || usb_endpoint_xfer_isoc(desc)) &&
			(xhci_service_interval_to_ns(desc) > timeout_ns))
		timeout_ns = xhci_service_interval_to_ns(desc);

4473
	u2_del_ns = le16_to_cpu(udev->bos->ss_cap->bU2DevExitLat) * 1000ULL;
4474 4475 4476
	if (u2_del_ns > timeout_ns)
		timeout_ns = u2_del_ns;

4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491
	return timeout_ns;
}

/* Returns the hub-encoded U2 timeout value. */
static u16 xhci_calculate_u2_timeout(struct xhci_hcd *xhci,
		struct usb_device *udev,
		struct usb_endpoint_descriptor *desc)
{
	unsigned long long timeout_ns;

	if (xhci->quirks & XHCI_INTEL_HOST)
		timeout_ns = xhci_calculate_intel_u2_timeout(udev, desc);
	else
		timeout_ns = udev->u2_params.sel;

4492
	/* The U2 timeout is encoded in 256us intervals */
4493
	timeout_ns = DIV_ROUND_UP_ULL(timeout_ns, 256 * 1000);
4494 4495 4496 4497 4498 4499 4500 4501 4502 4503
	/* If the necessary timeout value is bigger than what we can set in the
	 * USB 3.0 hub, we have to disable hub-initiated U2.
	 */
	if (timeout_ns <= USB3_LPM_U2_MAX_TIMEOUT)
		return timeout_ns;
	dev_dbg(&udev->dev, "Hub-initiated U2 disabled "
			"due to long timeout %llu ms\n", timeout_ns);
	return xhci_get_timeout_no_hub_lpm(udev, USB3_LPM_U2);
}

4504 4505 4506 4507 4508 4509
static u16 xhci_call_host_update_timeout_for_endpoint(struct xhci_hcd *xhci,
		struct usb_device *udev,
		struct usb_endpoint_descriptor *desc,
		enum usb3_link_state state,
		u16 *timeout)
{
4510 4511 4512 4513
	if (state == USB3_LPM_U1)
		return xhci_calculate_u1_timeout(xhci, udev, desc);
	else if (state == USB3_LPM_U2)
		return xhci_calculate_u2_timeout(xhci, udev, desc);
4514

4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559
	return USB3_LPM_DISABLED;
}

static int xhci_update_timeout_for_endpoint(struct xhci_hcd *xhci,
		struct usb_device *udev,
		struct usb_endpoint_descriptor *desc,
		enum usb3_link_state state,
		u16 *timeout)
{
	u16 alt_timeout;

	alt_timeout = xhci_call_host_update_timeout_for_endpoint(xhci, udev,
		desc, state, timeout);

	/* If we found we can't enable hub-initiated LPM, or
	 * the U1 or U2 exit latency was too high to allow
	 * device-initiated LPM as well, just stop searching.
	 */
	if (alt_timeout == USB3_LPM_DISABLED ||
			alt_timeout == USB3_LPM_DEVICE_INITIATED) {
		*timeout = alt_timeout;
		return -E2BIG;
	}
	if (alt_timeout > *timeout)
		*timeout = alt_timeout;
	return 0;
}

static int xhci_update_timeout_for_interface(struct xhci_hcd *xhci,
		struct usb_device *udev,
		struct usb_host_interface *alt,
		enum usb3_link_state state,
		u16 *timeout)
{
	int j;

	for (j = 0; j < alt->desc.bNumEndpoints; j++) {
		if (xhci_update_timeout_for_endpoint(xhci, udev,
					&alt->endpoint[j].desc, state, timeout))
			return -E2BIG;
		continue;
	}
	return 0;
}

4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583
static int xhci_check_intel_tier_policy(struct usb_device *udev,
		enum usb3_link_state state)
{
	struct usb_device *parent;
	unsigned int num_hubs;

	if (state == USB3_LPM_U2)
		return 0;

	/* Don't enable U1 if the device is on a 2nd tier hub or lower. */
	for (parent = udev->parent, num_hubs = 0; parent->parent;
			parent = parent->parent)
		num_hubs++;

	if (num_hubs < 2)
		return 0;

	dev_dbg(&udev->dev, "Disabling U1 link state for device"
			" below second-tier hub.\n");
	dev_dbg(&udev->dev, "Plug device into first-tier hub "
			"to decrease power consumption.\n");
	return -E2BIG;
}

4584 4585 4586 4587
static int xhci_check_tier_policy(struct xhci_hcd *xhci,
		struct usb_device *udev,
		enum usb3_link_state state)
{
4588 4589
	if (xhci->quirks & XHCI_INTEL_HOST)
		return xhci_check_intel_tier_policy(udev, state);
4590 4591
	else
		return 0;
4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631
}

/* Returns the U1 or U2 timeout that should be enabled.
 * If the tier check or timeout setting functions return with a non-zero exit
 * code, that means the timeout value has been finalized and we shouldn't look
 * at any more endpoints.
 */
static u16 xhci_calculate_lpm_timeout(struct usb_hcd *hcd,
			struct usb_device *udev, enum usb3_link_state state)
{
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
	struct usb_host_config *config;
	char *state_name;
	int i;
	u16 timeout = USB3_LPM_DISABLED;

	if (state == USB3_LPM_U1)
		state_name = "U1";
	else if (state == USB3_LPM_U2)
		state_name = "U2";
	else {
		dev_warn(&udev->dev, "Can't enable unknown link state %i\n",
				state);
		return timeout;
	}

	if (xhci_check_tier_policy(xhci, udev, state) < 0)
		return timeout;

	/* Gather some information about the currently installed configuration
	 * and alternate interface settings.
	 */
	if (xhci_update_timeout_for_endpoint(xhci, udev, &udev->ep0.desc,
			state, &timeout))
		return timeout;

	config = udev->actconfig;
	if (!config)
		return timeout;

4632
	for (i = 0; i < config->desc.bNumInterfaces; i++) {
4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709
		struct usb_driver *driver;
		struct usb_interface *intf = config->interface[i];

		if (!intf)
			continue;

		/* Check if any currently bound drivers want hub-initiated LPM
		 * disabled.
		 */
		if (intf->dev.driver) {
			driver = to_usb_driver(intf->dev.driver);
			if (driver && driver->disable_hub_initiated_lpm) {
				dev_dbg(&udev->dev, "Hub-initiated %s disabled "
						"at request of driver %s\n",
						state_name, driver->name);
				return xhci_get_timeout_no_hub_lpm(udev, state);
			}
		}

		/* Not sure how this could happen... */
		if (!intf->cur_altsetting)
			continue;

		if (xhci_update_timeout_for_interface(xhci, udev,
					intf->cur_altsetting,
					state, &timeout))
			return timeout;
	}
	return timeout;
}

static int calculate_max_exit_latency(struct usb_device *udev,
		enum usb3_link_state state_changed,
		u16 hub_encoded_timeout)
{
	unsigned long long u1_mel_us = 0;
	unsigned long long u2_mel_us = 0;
	unsigned long long mel_us = 0;
	bool disabling_u1;
	bool disabling_u2;
	bool enabling_u1;
	bool enabling_u2;

	disabling_u1 = (state_changed == USB3_LPM_U1 &&
			hub_encoded_timeout == USB3_LPM_DISABLED);
	disabling_u2 = (state_changed == USB3_LPM_U2 &&
			hub_encoded_timeout == USB3_LPM_DISABLED);

	enabling_u1 = (state_changed == USB3_LPM_U1 &&
			hub_encoded_timeout != USB3_LPM_DISABLED);
	enabling_u2 = (state_changed == USB3_LPM_U2 &&
			hub_encoded_timeout != USB3_LPM_DISABLED);

	/* If U1 was already enabled and we're not disabling it,
	 * or we're going to enable U1, account for the U1 max exit latency.
	 */
	if ((udev->u1_params.timeout != USB3_LPM_DISABLED && !disabling_u1) ||
			enabling_u1)
		u1_mel_us = DIV_ROUND_UP(udev->u1_params.mel, 1000);
	if ((udev->u2_params.timeout != USB3_LPM_DISABLED && !disabling_u2) ||
			enabling_u2)
		u2_mel_us = DIV_ROUND_UP(udev->u2_params.mel, 1000);

	if (u1_mel_us > u2_mel_us)
		mel_us = u1_mel_us;
	else
		mel_us = u2_mel_us;
	/* xHCI host controller max exit latency field is only 16 bits wide. */
	if (mel_us > MAX_EXIT) {
		dev_warn(&udev->dev, "Link PM max exit latency of %lluus "
				"is too big.\n", mel_us);
		return -E2BIG;
	}
	return mel_us;
}

/* Returns the USB3 hub-encoded value for the U1/U2 timeout. */
4710
static int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739 4740
			struct usb_device *udev, enum usb3_link_state state)
{
	struct xhci_hcd	*xhci;
	u16 hub_encoded_timeout;
	int mel;
	int ret;

	xhci = hcd_to_xhci(hcd);
	/* The LPM timeout values are pretty host-controller specific, so don't
	 * enable hub-initiated timeouts unless the vendor has provided
	 * information about their timeout algorithm.
	 */
	if (!xhci || !(xhci->quirks & XHCI_LPM_SUPPORT) ||
			!xhci->devs[udev->slot_id])
		return USB3_LPM_DISABLED;

	hub_encoded_timeout = xhci_calculate_lpm_timeout(hcd, udev, state);
	mel = calculate_max_exit_latency(udev, state, hub_encoded_timeout);
	if (mel < 0) {
		/* Max Exit Latency is too big, disable LPM. */
		hub_encoded_timeout = USB3_LPM_DISABLED;
		mel = 0;
	}

	ret = xhci_change_max_exit_latency(xhci, udev, mel);
	if (ret)
		return ret;
	return hub_encoded_timeout;
}

4741
static int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752
			struct usb_device *udev, enum usb3_link_state state)
{
	struct xhci_hcd	*xhci;
	u16 mel;

	xhci = hcd_to_xhci(hcd);
	if (!xhci || !(xhci->quirks & XHCI_LPM_SUPPORT) ||
			!xhci->devs[udev->slot_id])
		return 0;

	mel = calculate_max_exit_latency(udev, state, USB3_LPM_DISABLED);
4753
	return xhci_change_max_exit_latency(xhci, udev, mel);
4754
}
4755
#else /* CONFIG_PM */
A
Andiry Xu 已提交
4756

4757
static int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
4758 4759 4760 4761 4762
				struct usb_device *udev, int enable)
{
	return 0;
}

4763
static int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
4764 4765 4766 4767
{
	return 0;
}

4768
static int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
4769
			struct usb_device *udev, enum usb3_link_state state)
A
Andiry Xu 已提交
4770
{
4771
	return USB3_LPM_DISABLED;
A
Andiry Xu 已提交
4772 4773
}

4774
static int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
4775
			struct usb_device *udev, enum usb3_link_state state)
A
Andiry Xu 已提交
4776 4777 4778
{
	return 0;
}
4779
#endif	/* CONFIG_PM */
A
Andiry Xu 已提交
4780

4781
/*-------------------------------------------------------------------------*/
A
Andiry Xu 已提交
4782

S
Sarah Sharp 已提交
4783 4784 4785
/* Once a hub descriptor is fetched for a device, we need to update the xHC's
 * internal data structures for the device.
 */
4786
static int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
S
Sarah Sharp 已提交
4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805 4806
			struct usb_tt *tt, gfp_t mem_flags)
{
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
	struct xhci_virt_device *vdev;
	struct xhci_command *config_cmd;
	struct xhci_input_control_ctx *ctrl_ctx;
	struct xhci_slot_ctx *slot_ctx;
	unsigned long flags;
	unsigned think_time;
	int ret;

	/* Ignore root hubs */
	if (!hdev->parent)
		return 0;

	vdev = xhci->devs[hdev->slot_id];
	if (!vdev) {
		xhci_warn(xhci, "Cannot update hub desc for unknown device.\n");
		return -EINVAL;
	}
4807

4808
	config_cmd = xhci_alloc_command_with_ctx(xhci, true, mem_flags);
4809
	if (!config_cmd)
S
Sarah Sharp 已提交
4810
		return -ENOMEM;
4811

4812
	ctrl_ctx = xhci_get_input_control_ctx(config_cmd->in_ctx);
4813 4814 4815 4816 4817 4818
	if (!ctrl_ctx) {
		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
				__func__);
		xhci_free_command(xhci, config_cmd);
		return -ENOMEM;
	}
S
Sarah Sharp 已提交
4819 4820

	spin_lock_irqsave(&xhci->lock, flags);
4821 4822 4823 4824 4825 4826 4827 4828
	if (hdev->speed == USB_SPEED_HIGH &&
			xhci_alloc_tt_info(xhci, vdev, hdev, tt, GFP_ATOMIC)) {
		xhci_dbg(xhci, "Could not allocate xHCI TT structure.\n");
		xhci_free_command(xhci, config_cmd);
		spin_unlock_irqrestore(&xhci->lock, flags);
		return -ENOMEM;
	}

S
Sarah Sharp 已提交
4829
	xhci_slot_copy(xhci, config_cmd->in_ctx, vdev->out_ctx);
M
Matt Evans 已提交
4830
	ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
S
Sarah Sharp 已提交
4831
	slot_ctx = xhci_get_slot_ctx(xhci, config_cmd->in_ctx);
M
Matt Evans 已提交
4832
	slot_ctx->dev_info |= cpu_to_le32(DEV_HUB);
4833 4834 4835 4836 4837
	/*
	 * refer to section 6.2.2: MTT should be 0 for full speed hub,
	 * but it may be already set to 1 when setup an xHCI virtual
	 * device, so clear it anyway.
	 */
S
Sarah Sharp 已提交
4838
	if (tt->multi)
M
Matt Evans 已提交
4839
		slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
4840 4841 4842
	else if (hdev->speed == USB_SPEED_FULL)
		slot_ctx->dev_info &= cpu_to_le32(~DEV_MTT);

S
Sarah Sharp 已提交
4843 4844 4845 4846
	if (xhci->hci_version > 0x95) {
		xhci_dbg(xhci, "xHCI version %x needs hub "
				"TT think time and number of ports\n",
				(unsigned int) xhci->hci_version);
M
Matt Evans 已提交
4847
		slot_ctx->dev_info2 |= cpu_to_le32(XHCI_MAX_PORTS(hdev->maxchild));
S
Sarah Sharp 已提交
4848 4849 4850
		/* Set TT think time - convert from ns to FS bit times.
		 * 0 = 8 FS bit times, 1 = 16 FS bit times,
		 * 2 = 24 FS bit times, 3 = 32 FS bit times.
A
Andiry Xu 已提交
4851 4852 4853
		 *
		 * xHCI 1.0: this field shall be 0 if the device is not a
		 * High-spped hub.
S
Sarah Sharp 已提交
4854 4855 4856 4857
		 */
		think_time = tt->think_time;
		if (think_time != 0)
			think_time = (think_time / 666) - 1;
A
Andiry Xu 已提交
4858 4859 4860
		if (xhci->hci_version < 0x100 || hdev->speed == USB_SPEED_HIGH)
			slot_ctx->tt_info |=
				cpu_to_le32(TT_THINK_TIME(think_time));
S
Sarah Sharp 已提交
4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886
	} else {
		xhci_dbg(xhci, "xHCI version %x doesn't need hub "
				"TT think time or number of ports\n",
				(unsigned int) xhci->hci_version);
	}
	slot_ctx->dev_state = 0;
	spin_unlock_irqrestore(&xhci->lock, flags);

	xhci_dbg(xhci, "Set up %s for hub device.\n",
			(xhci->hci_version > 0x95) ?
			"configure endpoint" : "evaluate context");

	/* Issue and wait for the configure endpoint or
	 * evaluate context command.
	 */
	if (xhci->hci_version > 0x95)
		ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
				false, false);
	else
		ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
				true, false);

	xhci_free_command(xhci, config_cmd);
	return ret;
}

4887
static int xhci_get_frame(struct usb_hcd *hcd)
4888 4889 4890
{
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
	/* EHCI mods by the periodic size.  Why? */
4891
	return readl(&xhci->run_regs->microframe_index) >> 3;
4892 4893
}

4894 4895 4896
int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks)
{
	struct xhci_hcd		*xhci;
4897 4898 4899 4900 4901
	/*
	 * TODO: Check with DWC3 clients for sysdev according to
	 * quirks
	 */
	struct device		*dev = hcd->self.sysdev;
4902
	unsigned int		minor_rev;
4903 4904
	int			retval;

4905 4906
	/* Accept arbitrarily long scatter-gather lists */
	hcd->self.sg_tablesize = ~0;
M
Ming Lei 已提交
4907

4908 4909 4910
	/* support to build packet from discontinuous buffers */
	hcd->self.no_sg_constraint = 1;

4911 4912
	/* XHCI controllers don't stop the ep queue on short packets :| */
	hcd->self.no_stop_on_short = 1;
4913

4914 4915
	xhci = hcd_to_xhci(hcd);

4916 4917
	if (usb_hcd_is_primary_hcd(hcd)) {
		xhci->main_hcd = hcd;
4918
		xhci->usb2_rhub.hcd = hcd;
4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930
		/* Mark the first roothub as being USB 2.0.
		 * The xHCI driver will register the USB 3.0 roothub.
		 */
		hcd->speed = HCD_USB2;
		hcd->self.root_hub->speed = USB_SPEED_HIGH;
		/*
		 * USB 2.0 roothub under xHCI has an integrated TT,
		 * (rate matching hub) as opposed to having an OHCI/UHCI
		 * companion controller.
		 */
		hcd->has_tt = 1;
	} else {
4931 4932 4933 4934 4935 4936
		/*
		 * Some 3.1 hosts return sbrn 0x30, use xhci supported protocol
		 * minor revision instead of sbrn
		 */
		minor_rev = xhci->usb3_rhub.min_rev;
		if (minor_rev) {
4937
			hcd->speed = HCD_USB31;
4938
			hcd->self.root_hub->speed = USB_SPEED_SUPER_PLUS;
4939
		}
4940 4941 4942 4943
		xhci_info(xhci, "Host supports USB 3.%x %s SuperSpeed\n",
			  minor_rev,
			  minor_rev ? "Enhanced" : "");

4944
		xhci->usb3_rhub.hcd = hcd;
4945 4946 4947 4948 4949 4950
		/* xHCI private pointer was set in xhci_pci_probe for the second
		 * registered roothub.
		 */
		return 0;
	}

4951
	mutex_init(&xhci->mutex);
4952 4953
	xhci->cap_regs = hcd->regs;
	xhci->op_regs = hcd->regs +
4954
		HC_LENGTH(readl(&xhci->cap_regs->hc_capbase));
4955
	xhci->run_regs = hcd->regs +
4956
		(readl(&xhci->cap_regs->run_regs_off) & RTSOFF_MASK);
4957
	/* Cache read-only capability registers */
4958 4959 4960 4961
	xhci->hcs_params1 = readl(&xhci->cap_regs->hcs_params1);
	xhci->hcs_params2 = readl(&xhci->cap_regs->hcs_params2);
	xhci->hcs_params3 = readl(&xhci->cap_regs->hcs_params3);
	xhci->hcc_params = readl(&xhci->cap_regs->hc_capbase);
4962
	xhci->hci_version = HC_VERSION(xhci->hcc_params);
4963
	xhci->hcc_params = readl(&xhci->cap_regs->hcc_params);
4964 4965
	if (xhci->hci_version > 0x100)
		xhci->hcc_params2 = readl(&xhci->cap_regs->hcc_params2);
4966

4967
	xhci->quirks |= quirks;
T
Takashi Iwai 已提交
4968

4969 4970
	get_quirks(dev, xhci);

4971 4972 4973 4974 4975 4976 4977
	/* In xhci controllers which follow xhci 1.0 spec gives a spurious
	 * success event after a short transfer. This quirk will ignore such
	 * spurious event.
	 */
	if (xhci->hci_version > 0x96)
		xhci->quirks |= XHCI_SPURIOUS_SUCCESS;

4978 4979 4980
	/* Make sure the HC is halted. */
	retval = xhci_halt(xhci);
	if (retval)
4981
		return retval;
4982

4983 4984
	xhci_zero_64b_regs(xhci);

4985 4986 4987 4988
	xhci_dbg(xhci, "Resetting HCD\n");
	/* Reset the internal HC memory state and registers. */
	retval = xhci_reset(xhci);
	if (retval)
4989
		return retval;
4990 4991
	xhci_dbg(xhci, "Reset complete\n");

4992 4993 4994 4995 4996 4997 4998 4999 5000 5001
	/*
	 * On some xHCI controllers (e.g. R-Car SoCs), the AC64 bit (bit 0)
	 * of HCCPARAMS1 is set to 1. However, the xHCs don't support 64-bit
	 * address memory pointers actually. So, this driver clears the AC64
	 * bit of xhci->hcc_params to call dma_set_coherent_mask(dev,
	 * DMA_BIT_MASK(32)) in this xhci_gen_setup().
	 */
	if (xhci->quirks & XHCI_NO_64BIT_SUPPORT)
		xhci->hcc_params &= ~BIT(0);

5002 5003 5004 5005
	/* Set dma_mask and coherent_dma_mask to 64-bits,
	 * if xHC supports 64-bit addressing */
	if (HCC_64BIT_ADDR(xhci->hcc_params) &&
			!dma_set_mask(dev, DMA_BIT_MASK(64))) {
5006
		xhci_dbg(xhci, "Enabling 64-bit DMA addresses.\n");
5007
		dma_set_coherent_mask(dev, DMA_BIT_MASK(64));
5008 5009 5010 5011 5012 5013 5014 5015 5016 5017
	} else {
		/*
		 * This is to avoid error in cases where a 32-bit USB
		 * controller is used on a 64-bit capable system.
		 */
		retval = dma_set_mask(dev, DMA_BIT_MASK(32));
		if (retval)
			return retval;
		xhci_dbg(xhci, "Enabling 32-bit DMA addresses.\n");
		dma_set_coherent_mask(dev, DMA_BIT_MASK(32));
5018 5019 5020 5021 5022 5023
	}

	xhci_dbg(xhci, "Calling HCD init\n");
	/* Initialize HCD and host controller data structures. */
	retval = xhci_init(hcd);
	if (retval)
5024
		return retval;
5025
	xhci_dbg(xhci, "Called HCD init\n");
5026

M
Marc Zyngier 已提交
5027
	xhci_info(xhci, "hcc params 0x%08x hci version 0x%x quirks 0x%016llx\n",
5028 5029
		  xhci->hcc_params, xhci->hci_version, xhci->quirks);

5030 5031
	return 0;
}
5032
EXPORT_SYMBOL_GPL(xhci_gen_setup);
5033

5034 5035 5036
static const struct hc_driver xhci_hc_driver = {
	.description =		"xhci-hcd",
	.product_desc =		"xHCI Host Controller",
5037
	.hcd_priv_size =	sizeof(struct xhci_hcd),
5038 5039 5040 5041 5042 5043 5044 5045 5046 5047 5048 5049 5050 5051 5052 5053 5054 5055 5056 5057 5058 5059 5060 5061 5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073 5074 5075 5076 5077 5078 5079 5080 5081 5082 5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093 5094

	/*
	 * generic hardware linkage
	 */
	.irq =			xhci_irq,
	.flags =		HCD_MEMORY | HCD_USB3 | HCD_SHARED,

	/*
	 * basic lifecycle operations
	 */
	.reset =		NULL, /* set in xhci_init_driver() */
	.start =		xhci_run,
	.stop =			xhci_stop,
	.shutdown =		xhci_shutdown,

	/*
	 * managing i/o requests and associated device resources
	 */
	.urb_enqueue =		xhci_urb_enqueue,
	.urb_dequeue =		xhci_urb_dequeue,
	.alloc_dev =		xhci_alloc_dev,
	.free_dev =		xhci_free_dev,
	.alloc_streams =	xhci_alloc_streams,
	.free_streams =		xhci_free_streams,
	.add_endpoint =		xhci_add_endpoint,
	.drop_endpoint =	xhci_drop_endpoint,
	.endpoint_reset =	xhci_endpoint_reset,
	.check_bandwidth =	xhci_check_bandwidth,
	.reset_bandwidth =	xhci_reset_bandwidth,
	.address_device =	xhci_address_device,
	.enable_device =	xhci_enable_device,
	.update_hub_device =	xhci_update_hub_device,
	.reset_device =		xhci_discover_or_reset_device,

	/*
	 * scheduling support
	 */
	.get_frame_number =	xhci_get_frame,

	/*
	 * root hub support
	 */
	.hub_control =		xhci_hub_control,
	.hub_status_data =	xhci_hub_status_data,
	.bus_suspend =		xhci_bus_suspend,
	.bus_resume =		xhci_bus_resume,

	/*
	 * call back when device connected and addressed
	 */
	.update_device =        xhci_update_device,
	.set_usb2_hw_lpm =	xhci_set_usb2_hardware_lpm,
	.enable_usb3_lpm_timeout =	xhci_enable_usb3_lpm_timeout,
	.disable_usb3_lpm_timeout =	xhci_disable_usb3_lpm_timeout,
	.find_raw_port_number =	xhci_find_raw_port_number,
};

5095 5096
void xhci_init_driver(struct hc_driver *drv,
		      const struct xhci_driver_overrides *over)
5097
{
5098 5099 5100
	BUG_ON(!over);

	/* Copy the generic table to drv then apply the overrides */
5101
	*drv = xhci_hc_driver;
5102 5103 5104 5105 5106 5107 5108 5109

	if (over) {
		drv->hcd_priv_size += over->extra_priv_size;
		if (over->reset)
			drv->reset = over->reset;
		if (over->start)
			drv->start = over->start;
	}
5110 5111 5112
}
EXPORT_SYMBOL_GPL(xhci_init_driver);

5113 5114 5115 5116 5117 5118
MODULE_DESCRIPTION(DRIVER_DESC);
MODULE_AUTHOR(DRIVER_AUTHOR);
MODULE_LICENSE("GPL");

static int __init xhci_hcd_init(void)
{
5119 5120 5121 5122 5123 5124 5125 5126 5127 5128 5129 5130 5131
	/*
	 * Check the compiler generated sizes of structures that must be laid
	 * out in specific ways for hardware access.
	 */
	BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
	BUILD_BUG_ON(sizeof(struct xhci_slot_ctx) != 8*32/8);
	BUILD_BUG_ON(sizeof(struct xhci_ep_ctx) != 8*32/8);
	/* xhci_device_control has eight fields, and also
	 * embeds one xhci_slot_ctx and 31 xhci_ep_ctx
	 */
	BUILD_BUG_ON(sizeof(struct xhci_stream_ctx) != 4*32/8);
	BUILD_BUG_ON(sizeof(union xhci_trb) != 4*32/8);
	BUILD_BUG_ON(sizeof(struct xhci_erst_entry) != 4*32/8);
5132
	BUILD_BUG_ON(sizeof(struct xhci_cap_regs) != 8*32/8);
5133 5134 5135
	BUILD_BUG_ON(sizeof(struct xhci_intr_reg) != 8*32/8);
	/* xhci_run_regs has eight fields and embeds 128 xhci_intr_regs */
	BUILD_BUG_ON(sizeof(struct xhci_run_regs) != (8+8*128)*32/8);
5136 5137 5138 5139

	if (usb_disabled())
		return -ENODEV;

5140 5141
	xhci_debugfs_create_root();

5142 5143
	return 0;
}
5144 5145 5146 5147 5148

/*
 * If an init function is provided, an exit function must also be provided
 * to allow module unload.
 */
5149 5150 5151 5152
static void __exit xhci_hcd_fini(void)
{
	xhci_debugfs_remove_root();
}
5153

5154
module_init(xhci_hcd_init);
5155
module_exit(xhci_hcd_fini);