xhci.c 161.3 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
2 3 4 5 6 7 8 9 10
/*
 * xHCI host controller driver
 *
 * Copyright (C) 2008 Intel Corp.
 *
 * Author: Sarah Sharp
 * Some code borrowed from the Linux EHCI driver.
 */

D
Dong Nguyen 已提交
11
#include <linux/pci.h>
12
#include <linux/iopoll.h>
13
#include <linux/irq.h>
14
#include <linux/log2.h>
15
#include <linux/module.h>
16
#include <linux/moduleparam.h>
17
#include <linux/slab.h>
18
#include <linux/dmi.h>
19
#include <linux/dma-mapping.h>
20 21

#include "xhci.h"
22
#include "xhci-trace.h"
23
#include "xhci-debugfs.h"
24
#include "xhci-dbgcap.h"
25 26 27 28

#define DRIVER_AUTHOR "Sarah Sharp"
#define DRIVER_DESC "'eXtensible' Host Controller (xHC) Driver"

29 30
#define	PORT_WAKE_BITS	(PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E)

31 32 33 34 35
/* Some 0.95 hardware can't handle the chain bit on a Link TRB being cleared */
static int link_quirk;
module_param(link_quirk, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(link_quirk, "Don't clear the chain bit on a link TRB");

M
Marc Zyngier 已提交
36 37
static unsigned long long quirks;
module_param(quirks, ullong, S_IRUGO);
T
Takashi Iwai 已提交
38 39
MODULE_PARM_DESC(quirks, "Bit flags for quirks to be enabled as default");

40 41 42 43 44 45 46 47 48 49 50 51 52 53 54
static bool td_on_ring(struct xhci_td *td, struct xhci_ring *ring)
{
	struct xhci_segment *seg = ring->first_seg;

	if (!td || !td->start_seg)
		return false;
	do {
		if (seg == td->start_seg)
			return true;
		seg = seg->next;
	} while (seg && seg != ring->first_seg);

	return false;
}

55
/*
56
 * xhci_handshake - spin reading hc until handshake completes or fails
57 58 59 60 61 62 63 64 65 66 67
 * @ptr: address of hc register to be read
 * @mask: bits to look at in result of read
 * @done: value of those bits when handshake succeeds
 * @usec: timeout in microseconds
 *
 * Returns negative errno, or zero on success
 *
 * Success happens when the "mask" bits have the specified value (hardware
 * handshake done).  There are two failure modes:  "usec" have passed (major
 * hardware flakeout), or the register reads as all-ones (hardware removed).
 */
68
int xhci_handshake(void __iomem *ptr, u32 mask, u32 done, int usec)
69 70
{
	u32	result;
71
	int	ret;
72

73 74 75 76 77 78 79 80
	ret = readl_poll_timeout_atomic(ptr, result,
					(result & mask) == done ||
					result == U32_MAX,
					1, usec);
	if (result == U32_MAX)		/* card removed */
		return -ENODEV;

	return ret;
81 82 83
}

/*
84
 * Disable interrupts and begin the xHCI halting process.
85
 */
86
void xhci_quiesce(struct xhci_hcd *xhci)
87 88 89 90 91 92
{
	u32 halted;
	u32 cmd;
	u32 mask;

	mask = ~(XHCI_IRQS);
93
	halted = readl(&xhci->op_regs->status) & STS_HALT;
94 95 96
	if (!halted)
		mask &= ~CMD_RUN;

97
	cmd = readl(&xhci->op_regs->command);
98
	cmd &= mask;
99
	writel(cmd, &xhci->op_regs->command);
100 101 102 103 104 105 106
}

/*
 * Force HC into halt state.
 *
 * Disable any IRQs and clear the run/stop bit.
 * HC will complete any current and actively pipelined transactions, and
107
 * should halt within 16 ms of the run/stop bit being cleared.
108 109 110 111
 * Read HC Halted bit in the status register to see when the HC is finished.
 */
int xhci_halt(struct xhci_hcd *xhci)
{
112
	int ret;
113
	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Halt the HC");
114
	xhci_quiesce(xhci);
115

116
	ret = xhci_handshake(&xhci->op_regs->status,
117
			STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC);
118 119 120 121 122 123
	if (ret) {
		xhci_warn(xhci, "Host halt failed, %d\n", ret);
		return ret;
	}
	xhci->xhc_state |= XHCI_STATE_HALTED;
	xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
124
	return ret;
125 126
}

127 128 129
/*
 * Set the run bit and wait for the host to be running.
 */
130
int xhci_start(struct xhci_hcd *xhci)
131 132 133 134
{
	u32 temp;
	int ret;

135
	temp = readl(&xhci->op_regs->command);
136
	temp |= (CMD_RUN);
137
	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Turn on HC, cmd = 0x%x.",
138
			temp);
139
	writel(temp, &xhci->op_regs->command);
140 141 142 143 144

	/*
	 * Wait for the HCHalted Status bit to be 0 to indicate the host is
	 * running.
	 */
145
	ret = xhci_handshake(&xhci->op_regs->status,
146 147 148 149 150
			STS_HALT, 0, XHCI_MAX_HALT_USEC);
	if (ret == -ETIMEDOUT)
		xhci_err(xhci, "Host took too long to start, "
				"waited %u microseconds.\n",
				XHCI_MAX_HALT_USEC);
151
	if (!ret)
152 153
		/* clear state flags. Including dying, halted or removing */
		xhci->xhc_state = 0;
154

155 156 157
	return ret;
}

158
/*
159
 * Reset a halted HC.
160 161 162 163 164 165 166 167 168
 *
 * This resets pipelines, timers, counters, state machines, etc.
 * Transactions will be terminated immediately, and operational registers
 * will be set to their defaults.
 */
int xhci_reset(struct xhci_hcd *xhci)
{
	u32 command;
	u32 state;
169
	int ret;
170

171
	state = readl(&xhci->op_regs->status);
172 173 174 175 176 177

	if (state == ~(u32)0) {
		xhci_warn(xhci, "Host not accessible, reset failed.\n");
		return -ENODEV;
	}

178 179 180 181
	if ((state & STS_HALT) == 0) {
		xhci_warn(xhci, "Host controller not halted, aborting reset.\n");
		return 0;
	}
182

183
	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Reset the HC");
184
	command = readl(&xhci->op_regs->command);
185
	command |= CMD_RESET;
186
	writel(command, &xhci->op_regs->command);
187

188 189 190 191 192 193 194 195 196 197
	/* Existing Intel xHCI controllers require a delay of 1 mS,
	 * after setting the CMD_RESET bit, and before accessing any
	 * HC registers. This allows the HC to complete the
	 * reset operation and be ready for HC register access.
	 * Without this delay, the subsequent HC register access,
	 * may result in a system hang very rarely.
	 */
	if (xhci->quirks & XHCI_INTEL_HOST)
		udelay(1000);

198
	ret = xhci_handshake(&xhci->op_regs->command,
199
			CMD_RESET, 0, 10 * 1000 * 1000);
200 201 202
	if (ret)
		return ret;

203 204 205
	if (xhci->quirks & XHCI_ASMEDIA_MODIFY_FLOWCONTROL)
		usb_asmedia_modifyflowcontrol(to_pci_dev(xhci_to_hcd(xhci)->self.controller));

206 207
	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
			 "Wait for controller to be ready for doorbell rings");
208 209 210 211
	/*
	 * xHCI cannot write to any doorbells or operational registers other
	 * than status until the "Controller Not Ready" flag is cleared.
	 */
212
	ret = xhci_handshake(&xhci->op_regs->status,
213
			STS_CNR, 0, 10 * 1000 * 1000);
214

215 216 217 218 219 220
	xhci->usb2_rhub.bus_state.port_c_suspend = 0;
	xhci->usb2_rhub.bus_state.suspended_ports = 0;
	xhci->usb2_rhub.bus_state.resuming_ports = 0;
	xhci->usb3_rhub.bus_state.port_c_suspend = 0;
	xhci->usb3_rhub.bus_state.suspended_ports = 0;
	xhci->usb3_rhub.bus_state.resuming_ports = 0;
221 222

	return ret;
223 224
}

225 226 227 228 229
static void xhci_zero_64b_regs(struct xhci_hcd *xhci)
{
	struct device *dev = xhci_to_hcd(xhci)->self.sysdev;
	int err, i;
	u64 val;
230
	u32 intrs;
231 232 233 234 235 236 237 238 239 240 241 242 243 244 245

	/*
	 * Some Renesas controllers get into a weird state if they are
	 * reset while programmed with 64bit addresses (they will preserve
	 * the top half of the address in internal, non visible
	 * registers). You end up with half the address coming from the
	 * kernel, and the other half coming from the firmware. Also,
	 * changing the programming leads to extra accesses even if the
	 * controller is supposed to be halted. The controller ends up with
	 * a fatal fault, and is then ripe for being properly reset.
	 *
	 * Special care is taken to only apply this if the device is behind
	 * an iommu. Doing anything when there is no iommu is definitely
	 * unsafe...
	 */
J
Joerg Roedel 已提交
246
	if (!(xhci->quirks & XHCI_ZERO_64B_REGS) || !device_iommu_mapped(dev))
247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268
		return;

	xhci_info(xhci, "Zeroing 64bit base registers, expecting fault\n");

	/* Clear HSEIE so that faults do not get signaled */
	val = readl(&xhci->op_regs->command);
	val &= ~CMD_HSEIE;
	writel(val, &xhci->op_regs->command);

	/* Clear HSE (aka FATAL) */
	val = readl(&xhci->op_regs->status);
	val |= STS_FATAL;
	writel(val, &xhci->op_regs->status);

	/* Now zero the registers, and brace for impact */
	val = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
	if (upper_32_bits(val))
		xhci_write_64(xhci, 0, &xhci->op_regs->dcbaa_ptr);
	val = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
	if (upper_32_bits(val))
		xhci_write_64(xhci, 0, &xhci->op_regs->cmd_ring);

269 270 271 272
	intrs = min_t(u32, HCS_MAX_INTRS(xhci->hcs_params1),
		      ARRAY_SIZE(xhci->run_regs->ir_set));

	for (i = 0; i < intrs; i++) {
273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290
		struct xhci_intr_reg __iomem *ir;

		ir = &xhci->run_regs->ir_set[i];
		val = xhci_read_64(xhci, &ir->erst_base);
		if (upper_32_bits(val))
			xhci_write_64(xhci, 0, &ir->erst_base);
		val= xhci_read_64(xhci, &ir->erst_dequeue);
		if (upper_32_bits(val))
			xhci_write_64(xhci, 0, &ir->erst_dequeue);
	}

	/* Wait for the fault to appear. It will be cleared on reset */
	err = xhci_handshake(&xhci->op_regs->status,
			     STS_FATAL, STS_FATAL,
			     XHCI_MAX_HALT_USEC);
	if (!err)
		xhci_info(xhci, "Fault detected\n");
}
D
Dong Nguyen 已提交
291

292
#ifdef CONFIG_USB_PCI
D
Dong Nguyen 已提交
293 294 295 296
/*
 * Set up MSI
 */
static int xhci_setup_msi(struct xhci_hcd *xhci)
297 298
{
	int ret;
299 300 301
	/*
	 * TODO:Check with MSI Soc for sysdev
	 */
D
Dong Nguyen 已提交
302 303
	struct pci_dev  *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);

304 305
	ret = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_MSI);
	if (ret < 0) {
306 307
		xhci_dbg_trace(xhci, trace_xhci_dbg_init,
				"failed to allocate MSI entry");
D
Dong Nguyen 已提交
308 309 310
		return ret;
	}

311
	ret = request_irq(pdev->irq, xhci_msi_irq,
D
Dong Nguyen 已提交
312 313
				0, "xhci_hcd", xhci_to_hcd(xhci));
	if (ret) {
314 315
		xhci_dbg_trace(xhci, trace_xhci_dbg_init,
				"disable MSI interrupt");
316
		pci_free_irq_vectors(pdev);
D
Dong Nguyen 已提交
317 318 319 320 321 322 323 324 325 326 327
	}

	return ret;
}

/*
 * Set up MSI-X
 */
static int xhci_setup_msix(struct xhci_hcd *xhci)
{
	int i, ret = 0;
328 329
	struct usb_hcd *hcd = xhci_to_hcd(xhci);
	struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
330

D
Dong Nguyen 已提交
331 332 333 334 335 336 337 338 339 340
	/*
	 * calculate number of msi-x vectors supported.
	 * - HCS_MAX_INTRS: the max number of interrupts the host can handle,
	 *   with max number of interrupters based on the xhci HCSPARAMS1.
	 * - num_online_cpus: maximum msi-x vectors per CPUs core.
	 *   Add additional 1 vector to ensure always available interrupt.
	 */
	xhci->msix_count = min(num_online_cpus() + 1,
				HCS_MAX_INTRS(xhci->hcs_params1));

341 342 343
	ret = pci_alloc_irq_vectors(pdev, xhci->msix_count, xhci->msix_count,
			PCI_IRQ_MSIX);
	if (ret < 0) {
344 345
		xhci_dbg_trace(xhci, trace_xhci_dbg_init,
				"Failed to enable MSI-X");
346
		return ret;
347 348
	}

D
Dong Nguyen 已提交
349
	for (i = 0; i < xhci->msix_count; i++) {
350 351
		ret = request_irq(pci_irq_vector(pdev, i), xhci_msi_irq, 0,
				"xhci_hcd", xhci_to_hcd(xhci));
D
Dong Nguyen 已提交
352 353
		if (ret)
			goto disable_msix;
354
	}
D
Dong Nguyen 已提交
355

356
	hcd->msix_enabled = 1;
D
Dong Nguyen 已提交
357
	return ret;
358 359

disable_msix:
360
	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "disable MSI-X interrupt");
361 362 363
	while (--i >= 0)
		free_irq(pci_irq_vector(pdev, i), xhci_to_hcd(xhci));
	pci_free_irq_vectors(pdev);
364 365 366 367 368 369
	return ret;
}

/* Free any IRQs and disable MSI-X */
static void xhci_cleanup_msix(struct xhci_hcd *xhci)
{
370 371
	struct usb_hcd *hcd = xhci_to_hcd(xhci);
	struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
372

373 374 375
	if (xhci->quirks & XHCI_PLAT)
		return;

376 377 378 379 380 381
	/* return if using legacy interrupt */
	if (hcd->irq > 0)
		return;

	if (hcd->msix_enabled) {
		int i;
D
Dong Nguyen 已提交
382

383 384
		for (i = 0; i < xhci->msix_count; i++)
			free_irq(pci_irq_vector(pdev, i), xhci_to_hcd(xhci));
D
Dong Nguyen 已提交
385
	} else {
386
		free_irq(pci_irq_vector(pdev, 0), xhci_to_hcd(xhci));
D
Dong Nguyen 已提交
387 388
	}

389
	pci_free_irq_vectors(pdev);
390
	hcd->msix_enabled = 0;
391 392
}

393
static void __maybe_unused xhci_msix_sync_irqs(struct xhci_hcd *xhci)
394
{
395 396 397 398 399
	struct usb_hcd *hcd = xhci_to_hcd(xhci);

	if (hcd->msix_enabled) {
		struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
		int i;
400 401

		for (i = 0; i < xhci->msix_count; i++)
402
			synchronize_irq(pci_irq_vector(pdev, i));
403 404 405 406 407 408
	}
}

static int xhci_try_enable_msi(struct usb_hcd *hcd)
{
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
409
	struct pci_dev  *pdev;
410 411
	int ret;

412 413 414 415 416
	/* The xhci platform device has set up IRQs through usb_add_hcd. */
	if (xhci->quirks & XHCI_PLAT)
		return 0;

	pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
417 418 419 420 421
	/*
	 * Some Fresco Logic host controllers advertise MSI, but fail to
	 * generate interrupts.  Don't even try to enable MSI.
	 */
	if (xhci->quirks & XHCI_BROKEN_MSI)
422
		goto legacy_irq;
423 424 425 426

	/* unregister the legacy interrupt */
	if (hcd->irq)
		free_irq(hcd->irq, hcd);
427
	hcd->irq = 0;
428 429 430 431 432 433

	ret = xhci_setup_msix(xhci);
	if (ret)
		/* fall back to msi*/
		ret = xhci_setup_msi(xhci);

434 435
	if (!ret) {
		hcd->msi_enabled = 1;
436
		return 0;
437
	}
438

439 440 441 442 443
	if (!pdev->irq) {
		xhci_err(xhci, "No msi-x/msi found and no IRQ in BIOS\n");
		return -EINVAL;
	}

444
 legacy_irq:
445 446 447 448
	if (!strlen(hcd->irq_descr))
		snprintf(hcd->irq_descr, sizeof(hcd->irq_descr), "%s:usb%d",
			 hcd->driver->description, hcd->self.busnum);

449 450 451 452 453 454 455 456 457 458 459 460 461 462
	/* fall back to legacy interrupt*/
	ret = request_irq(pdev->irq, &usb_hcd_irq, IRQF_SHARED,
			hcd->irq_descr, hcd);
	if (ret) {
		xhci_err(xhci, "request interrupt %d failed\n",
				pdev->irq);
		return ret;
	}
	hcd->irq = pdev->irq;
	return 0;
}

#else

463
static inline int xhci_try_enable_msi(struct usb_hcd *hcd)
464 465 466 467
{
	return 0;
}

468
static inline void xhci_cleanup_msix(struct xhci_hcd *xhci)
469 470 471
{
}

472
static inline void xhci_msix_sync_irqs(struct xhci_hcd *xhci)
473 474 475 476 477
{
}

#endif

478
static void compliance_mode_recovery(struct timer_list *t)
479 480 481
{
	struct xhci_hcd *xhci;
	struct usb_hcd *hcd;
482
	struct xhci_hub *rhub;
483 484 485
	u32 temp;
	int i;

486
	xhci = from_timer(xhci, t, comp_mode_recovery_timer);
487
	rhub = &xhci->usb3_rhub;
488

489 490
	for (i = 0; i < rhub->num_ports; i++) {
		temp = readl(rhub->ports[i]->addr);
491 492 493 494 495
		if ((temp & PORT_PLS_MASK) == USB_SS_PORT_LS_COMP_MOD) {
			/*
			 * Compliance Mode Detected. Letting USB Core
			 * handle the Warm Reset
			 */
496 497
			xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
					"Compliance mode detected->port %d",
498
					i + 1);
499 500
			xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
					"Attempting compliance mode recovery");
501 502 503 504 505 506 507 508 509
			hcd = xhci->shared_hcd;

			if (hcd->state == HC_STATE_SUSPENDED)
				usb_hcd_resume_root_hub(hcd);

			usb_hcd_poll_rh_status(hcd);
		}
	}

510
	if (xhci->port_status_u0 != ((1 << rhub->num_ports) - 1))
511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527
		mod_timer(&xhci->comp_mode_recovery_timer,
			jiffies + msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
}

/*
 * Quirk to work around issue generated by the SN65LVPE502CP USB3.0 re-driver
 * that causes ports behind that hardware to enter compliance mode sometimes.
 * The quirk creates a timer that polls every 2 seconds the link state of
 * each host controller's port and recovers it by issuing a Warm reset
 * if Compliance mode is detected, otherwise the port will become "dead" (no
 * device connections or disconnections will be detected anymore). Becasue no
 * status event is generated when entering compliance mode (per xhci spec),
 * this quirk is needed on systems that have the failing hardware installed.
 */
static void compliance_mode_recovery_timer_init(struct xhci_hcd *xhci)
{
	xhci->port_status_u0 = 0;
528 529
	timer_setup(&xhci->comp_mode_recovery_timer, compliance_mode_recovery,
		    0);
530 531 532 533
	xhci->comp_mode_recovery_timer.expires = jiffies +
			msecs_to_jiffies(COMP_MODE_RCVRY_MSECS);

	add_timer(&xhci->comp_mode_recovery_timer);
534 535
	xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
			"Compliance mode recovery timer initialized");
536 537 538 539 540 541 542 543
}

/*
 * This function identifies the systems that have installed the SN65LVPE502CP
 * USB3.0 re-driver and that need the Compliance Mode Quirk.
 * Systems:
 * Vendor: Hewlett-Packard -> System Models: Z420, Z620 and Z820
 */
544
static bool xhci_compliance_mode_recovery_timer_quirk_check(void)
545 546 547 548 549
{
	const char *dmi_product_name, *dmi_sys_vendor;

	dmi_product_name = dmi_get_system_info(DMI_PRODUCT_NAME);
	dmi_sys_vendor = dmi_get_system_info(DMI_SYS_VENDOR);
550 551
	if (!dmi_product_name || !dmi_sys_vendor)
		return false;
552 553 554 555 556 557

	if (!(strstr(dmi_sys_vendor, "Hewlett-Packard")))
		return false;

	if (strstr(dmi_product_name, "Z420") ||
			strstr(dmi_product_name, "Z620") ||
558
			strstr(dmi_product_name, "Z820") ||
559
			strstr(dmi_product_name, "Z1 Workstation"))
560 561 562 563 564 565 566
		return true;

	return false;
}

static int xhci_all_ports_seen_u0(struct xhci_hcd *xhci)
{
567
	return (xhci->port_status_u0 == ((1 << xhci->usb3_rhub.num_ports) - 1));
568 569 570
}


571 572 573 574 575 576 577
/*
 * Initialize memory for HCD and xHC (one-time init).
 *
 * Program the PAGESIZE register, initialize the device context array, create
 * device contexts (?), set up a command ring segment (or two?), create event
 * ring (one for now).
 */
578
static int xhci_init(struct usb_hcd *hcd)
579 580 581 582
{
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
	int retval = 0;

583
	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "xhci_init");
584
	spin_lock_init(&xhci->lock);
585
	if (xhci->hci_version == 0x95 && link_quirk) {
586 587
		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"QUIRK: Not clearing Link TRB chain bits.");
588 589
		xhci->quirks |= XHCI_LINK_TRB_QUIRK;
	} else {
590 591
		xhci_dbg_trace(xhci, trace_xhci_dbg_init,
				"xHCI doesn't need link TRB QUIRK");
592
	}
593
	retval = xhci_mem_init(xhci, GFP_KERNEL);
594
	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Finished xhci_init");
595

596
	/* Initializing Compliance Mode Recovery Data If Needed */
597
	if (xhci_compliance_mode_recovery_timer_quirk_check()) {
598 599 600 601
		xhci->quirks |= XHCI_COMP_MODE_QUIRK;
		compliance_mode_recovery_timer_init(xhci);
	}

602 603 604
	return retval;
}

605 606 607
/*-------------------------------------------------------------------------*/


608 609 610 611 612 613 614
static int xhci_run_finished(struct xhci_hcd *xhci)
{
	if (xhci_start(xhci)) {
		xhci_halt(xhci);
		return -ENODEV;
	}
	xhci->shared_hcd->state = HC_STATE_RUNNING;
E
Elric Fu 已提交
615
	xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
616 617 618 619

	if (xhci->quirks & XHCI_NEC_HOST)
		xhci_ring_cmd_db(xhci);

620 621
	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
			"Finished xhci_run for USB3 roothub");
622 623 624
	return 0;
}

625 626 627 628 629 630 631 632 633 634 635 636 637 638 639
/*
 * Start the HC after it was halted.
 *
 * This function is called by the USB core when the HC driver is added.
 * Its opposite is xhci_stop().
 *
 * xhci_init() must be called once before this function can be called.
 * Reset the HC, enable device slot contexts, program DCBAAP, and
 * set command ring pointer and event ring pointer.
 *
 * Setup MSI-X vectors and enable interrupts.
 */
int xhci_run(struct usb_hcd *hcd)
{
	u32 temp;
640
	u64 temp_64;
641
	int ret;
642 643
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);

644 645 646
	/* Start the xHCI host controller running only after the USB 2.0 roothub
	 * is setup.
	 */
647

S
Sarah Sharp 已提交
648
	hcd->uses_new_polling = 1;
649 650
	if (!usb_hcd_is_primary_hcd(hcd))
		return xhci_run_finished(xhci);
S
Sarah Sharp 已提交
651

652
	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "xhci_run");
D
Dong Nguyen 已提交
653

654
	ret = xhci_try_enable_msi(hcd);
D
Dong Nguyen 已提交
655
	if (ret)
656
		return ret;
657

658
	temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
659
	temp_64 &= ~ERST_PTR_MASK;
660 661
	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
			"ERST deq = 64'h%0lx", (long unsigned int) temp_64);
662

663 664
	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
			"// Set the interrupt modulation register");
665
	temp = readl(&xhci->ir_set->irq_control);
666
	temp &= ~ER_IRQ_INTERVAL_MASK;
667
	temp |= (xhci->imod_interval / 250) & ER_IRQ_INTERVAL_MASK;
668
	writel(temp, &xhci->ir_set->irq_control);
669 670

	/* Set the HCD state before we enable the irqs */
671
	temp = readl(&xhci->op_regs->command);
672
	temp |= (CMD_EIE);
673 674
	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
			"// Enable interrupts, cmd = 0x%x.", temp);
675
	writel(temp, &xhci->op_regs->command);
676

677
	temp = readl(&xhci->ir_set->irq_pending);
678 679
	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
			"// Enabling event ring interrupter %p by writing 0x%x to irq_pending",
680
			xhci->ir_set, (unsigned int) ER_IRQ_ENABLE(temp));
681
	writel(ER_IRQ_ENABLE(temp), &xhci->ir_set->irq_pending);
682

683 684
	if (xhci->quirks & XHCI_NEC_HOST) {
		struct xhci_command *command;
685

686
		command = xhci_alloc_command(xhci, false, GFP_KERNEL);
687 688
		if (!command)
			return -ENOMEM;
689

S
Shu Wang 已提交
690
		ret = xhci_queue_vendor_command(xhci, command, 0, 0, 0,
691
				TRB_TYPE(TRB_NEC_GET_FW));
S
Shu Wang 已提交
692 693
		if (ret)
			xhci_free_command(xhci, command);
694
	}
695 696
	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
			"Finished xhci_run for USB2 roothub");
697

698 699
	xhci_dbc_init(xhci);

700 701
	xhci_debugfs_init(xhci);

702 703
	return 0;
}
704
EXPORT_SYMBOL_GPL(xhci_run);
705

706 707 708 709 710 711 712 713 714
/*
 * Stop xHCI driver.
 *
 * This function is called by the USB core when the HC driver is removed.
 * Its opposite is xhci_run().
 *
 * Disable device contexts, disable IRQs, and quiesce the HC.
 * Reset the HC, finish any completed transactions, and cleanup memory.
 */
715
static void xhci_stop(struct usb_hcd *hcd)
716 717 718 719
{
	u32 temp;
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);

720 721
	mutex_lock(&xhci->mutex);

722
	/* Only halt host and free memory after both hcds are removed */
723 724 725 726
	if (!usb_hcd_is_primary_hcd(hcd)) {
		mutex_unlock(&xhci->mutex);
		return;
	}
727

728 729
	xhci_dbc_exit(xhci);

730 731 732 733 734 735 736
	spin_lock_irq(&xhci->lock);
	xhci->xhc_state |= XHCI_STATE_HALTED;
	xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
	xhci_halt(xhci);
	xhci_reset(xhci);
	spin_unlock_irq(&xhci->lock);

737 738
	xhci_cleanup_msix(xhci);

739 740
	/* Deleting Compliance Mode Recovery Timer */
	if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
741
			(!(xhci_all_ports_seen_u0(xhci)))) {
742
		del_timer_sync(&xhci->comp_mode_recovery_timer);
743 744
		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"%s: compliance mode recovery timer deleted",
745 746
				__func__);
	}
747

A
Andiry Xu 已提交
748 749 750
	if (xhci->quirks & XHCI_AMD_PLL_FIX)
		usb_amd_dev_put();

751 752
	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
			"// Disabling event ring interrupts");
753
	temp = readl(&xhci->op_regs->status);
754
	writel((temp & ~0x1fff) | STS_EINT, &xhci->op_regs->status);
755
	temp = readl(&xhci->ir_set->irq_pending);
756
	writel(ER_IRQ_DISABLE(temp), &xhci->ir_set->irq_pending);
757

758
	xhci_dbg_trace(xhci, trace_xhci_dbg_init, "cleaning up memory");
759
	xhci_mem_cleanup(xhci);
760
	xhci_debugfs_exit(xhci);
761 762
	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
			"xhci_stop completed - status = %x",
763
			readl(&xhci->op_regs->status));
764
	mutex_unlock(&xhci->mutex);
765 766 767 768 769 770 771 772
}

/*
 * Shutdown HC (not bus-specific)
 *
 * This is called when the machine is rebooting or halting.  We assume that the
 * machine will be powered off, and the HC's internal state will be reset.
 * Don't bother to free memory.
773 774
 *
 * This will only ever be called with the main usb_hcd (the USB3 roothub).
775
 */
776
void xhci_shutdown(struct usb_hcd *hcd)
777 778 779
{
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);

780
	if (xhci->quirks & XHCI_SPURIOUS_REBOOT)
781
		usb_disable_xhci_ports(to_pci_dev(hcd->self.sysdev));
782

783 784
	spin_lock_irq(&xhci->lock);
	xhci_halt(xhci);
785 786 787
	/* Workaround for spurious wakeups at shutdown with HSW */
	if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
		xhci_reset(xhci);
D
Dong Nguyen 已提交
788
	spin_unlock_irq(&xhci->lock);
789

790 791
	xhci_cleanup_msix(xhci);

792 793
	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
			"xhci_shutdown completed - status = %x",
794
			readl(&xhci->op_regs->status));
795
}
796
EXPORT_SYMBOL_GPL(xhci_shutdown);
797

798
#ifdef CONFIG_PM
799 800
static void xhci_save_registers(struct xhci_hcd *xhci)
{
801 802
	xhci->s3.command = readl(&xhci->op_regs->command);
	xhci->s3.dev_nt = readl(&xhci->op_regs->dev_notification);
803
	xhci->s3.dcbaa_ptr = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
804 805
	xhci->s3.config_reg = readl(&xhci->op_regs->config_reg);
	xhci->s3.erst_size = readl(&xhci->ir_set->erst_size);
806 807
	xhci->s3.erst_base = xhci_read_64(xhci, &xhci->ir_set->erst_base);
	xhci->s3.erst_dequeue = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
808 809
	xhci->s3.irq_pending = readl(&xhci->ir_set->irq_pending);
	xhci->s3.irq_control = readl(&xhci->ir_set->irq_control);
810 811 812 813
}

static void xhci_restore_registers(struct xhci_hcd *xhci)
{
814 815
	writel(xhci->s3.command, &xhci->op_regs->command);
	writel(xhci->s3.dev_nt, &xhci->op_regs->dev_notification);
816
	xhci_write_64(xhci, xhci->s3.dcbaa_ptr, &xhci->op_regs->dcbaa_ptr);
817 818
	writel(xhci->s3.config_reg, &xhci->op_regs->config_reg);
	writel(xhci->s3.erst_size, &xhci->ir_set->erst_size);
819 820
	xhci_write_64(xhci, xhci->s3.erst_base, &xhci->ir_set->erst_base);
	xhci_write_64(xhci, xhci->s3.erst_dequeue, &xhci->ir_set->erst_dequeue);
821 822
	writel(xhci->s3.irq_pending, &xhci->ir_set->irq_pending);
	writel(xhci->s3.irq_control, &xhci->ir_set->irq_control);
823 824
}

825 826 827 828 829
static void xhci_set_cmd_ring_deq(struct xhci_hcd *xhci)
{
	u64	val_64;

	/* step 2: initialize command ring buffer */
830
	val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
831 832 833 834 835
	val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
		(xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
				      xhci->cmd_ring->dequeue) &
		 (u64) ~CMD_RING_RSVD_BITS) |
		xhci->cmd_ring->cycle_state;
836 837
	xhci_dbg_trace(xhci, trace_xhci_dbg_init,
			"// Setting command ring address to 0x%llx",
838
			(long unsigned long) val_64);
839
	xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858
}

/*
 * The whole command ring must be cleared to zero when we suspend the host.
 *
 * The host doesn't save the command ring pointer in the suspend well, so we
 * need to re-program it on resume.  Unfortunately, the pointer must be 64-byte
 * aligned, because of the reserved bits in the command ring dequeue pointer
 * register.  Therefore, we can't just set the dequeue pointer back in the
 * middle of the ring (TRBs are 16-byte aligned).
 */
static void xhci_clear_command_ring(struct xhci_hcd *xhci)
{
	struct xhci_ring *ring;
	struct xhci_segment *seg;

	ring = xhci->cmd_ring;
	seg = ring->deq_seg;
	do {
859 860 861 862
		memset(seg->trbs, 0,
			sizeof(union xhci_trb) * (TRBS_PER_SEGMENT - 1));
		seg->trbs[TRBS_PER_SEGMENT - 1].link.control &=
			cpu_to_le32(~TRB_CYCLE);
863 864 865 866 867 868 869 870 871
		seg = seg->next;
	} while (seg != ring->deq_seg);

	/* Reset the software enqueue and dequeue pointers */
	ring->deq_seg = ring->first_seg;
	ring->dequeue = ring->first_seg->trbs;
	ring->enq_seg = ring->deq_seg;
	ring->enqueue = ring->dequeue;

872
	ring->num_trbs_free = ring->num_segs * (TRBS_PER_SEGMENT - 1) - 1;
873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888
	/*
	 * Ring is now zeroed, so the HW should look for change of ownership
	 * when the cycle bit is set to 1.
	 */
	ring->cycle_state = 1;

	/*
	 * Reset the hardware dequeue pointer.
	 * Yes, this will need to be re-written after resume, but we're paranoid
	 * and want to make sure the hardware doesn't access bogus memory
	 * because, say, the BIOS or an SMI started the host without changing
	 * the command ring pointers.
	 */
	xhci_set_cmd_ring_deq(xhci);
}

889 890 891 892 893 894 895 896 897 898 899 900
/*
 * Disable port wake bits if do_wakeup is not set.
 *
 * Also clear a possible internal port wake state left hanging for ports that
 * detected termination but never successfully enumerated (trained to 0U).
 * Internal wake causes immediate xHCI wake after suspend. PORT_CSC write done
 * at enumeration clears this wake, force one here as well for unconnected ports
 */

static void xhci_disable_hub_port_wake(struct xhci_hcd *xhci,
				       struct xhci_hub *rhub,
				       bool do_wakeup)
901 902
{
	unsigned long flags;
903
	u32 t1, t2, portsc;
904
	int i;
905 906 907

	spin_lock_irqsave(&xhci->lock, flags);

908 909 910 911 912 913 914 915 916 917 918 919
	for (i = 0; i < rhub->num_ports; i++) {
		portsc = readl(rhub->ports[i]->addr);
		t1 = xhci_port_state_to_neutral(portsc);
		t2 = t1;

		/* clear wake bits if do_wake is not set */
		if (!do_wakeup)
			t2 &= ~PORT_WAKE_BITS;

		/* Don't touch csc bit if connected or connect change is set */
		if (!(portsc & (PORT_CSC | PORT_CONNECT)))
			t2 |= PORT_CSC;
920

921
		if (t1 != t2) {
922 923 924
			writel(t2, rhub->ports[i]->addr);
			xhci_dbg(xhci, "config port %d-%d wake bits, portsc: 0x%x, write: 0x%x\n",
				 rhub->hcd->self.busnum, i + 1, portsc, t2);
925
		}
926 927 928 929
	}
	spin_unlock_irqrestore(&xhci->lock, flags);
}

930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964
static bool xhci_pending_portevent(struct xhci_hcd *xhci)
{
	struct xhci_port	**ports;
	int			port_index;
	u32			status;
	u32			portsc;

	status = readl(&xhci->op_regs->status);
	if (status & STS_EINT)
		return true;
	/*
	 * Checking STS_EINT is not enough as there is a lag between a change
	 * bit being set and the Port Status Change Event that it generated
	 * being written to the Event Ring. See note in xhci 1.1 section 4.19.2.
	 */

	port_index = xhci->usb2_rhub.num_ports;
	ports = xhci->usb2_rhub.ports;
	while (port_index--) {
		portsc = readl(ports[port_index]->addr);
		if (portsc & PORT_CHANGE_MASK ||
		    (portsc & PORT_PLS_MASK) == XDEV_RESUME)
			return true;
	}
	port_index = xhci->usb3_rhub.num_ports;
	ports = xhci->usb3_rhub.ports;
	while (port_index--) {
		portsc = readl(ports[port_index]->addr);
		if (portsc & PORT_CHANGE_MASK ||
		    (portsc & PORT_PLS_MASK) == XDEV_RESUME)
			return true;
	}
	return false;
}

965 966 967 968 969 970
/*
 * Stop HC (not bus-specific)
 *
 * This is called when the machine transition into S3/S4 mode.
 *
 */
971
int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup)
972 973
{
	int			rc = 0;
974
	unsigned int		delay = XHCI_MAX_HALT_USEC * 2;
975 976
	struct usb_hcd		*hcd = xhci_to_hcd(xhci);
	u32			command;
977
	u32			res;
978

979 980 981
	if (!hcd->state)
		return 0;

982 983 984 985
	if (hcd->state != HC_STATE_SUSPENDED ||
			xhci->shared_hcd->state != HC_STATE_SUSPENDED)
		return -EINVAL;

986
	/* Clear root port wake on bits if wakeup not allowed. */
987 988
	xhci_disable_hub_port_wake(xhci, &xhci->usb3_rhub, do_wakeup);
	xhci_disable_hub_port_wake(xhci, &xhci->usb2_rhub, do_wakeup);
989

990 991 992 993 994
	if (!HCD_HW_ACCESSIBLE(hcd))
		return 0;

	xhci_dbc_suspend(xhci);

995
	/* Don't poll the roothubs on bus suspend. */
996 997
	xhci_dbg(xhci, "%s: stopping usb%d port polling.\n",
		 __func__, hcd->self.busnum);
998 999
	clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
	del_timer_sync(&hcd->rh_timer);
1000 1001
	clear_bit(HCD_FLAG_POLL_RH, &xhci->shared_hcd->flags);
	del_timer_sync(&xhci->shared_hcd->rh_timer);
1002

1003 1004 1005
	if (xhci->quirks & XHCI_SUSPEND_DELAY)
		usleep_range(1000, 1500);

1006 1007
	spin_lock_irq(&xhci->lock);
	clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
1008
	clear_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
1009 1010 1011 1012
	/* step 1: stop endpoint */
	/* skipped assuming that port suspend has done */

	/* step 2: clear Run/Stop bit */
1013
	command = readl(&xhci->op_regs->command);
1014
	command &= ~CMD_RUN;
1015
	writel(command, &xhci->op_regs->command);
1016 1017 1018 1019

	/* Some chips from Fresco Logic need an extraordinary delay */
	delay *= (xhci->quirks & XHCI_SLOW_SUSPEND) ? 10 : 1;

1020
	if (xhci_handshake(&xhci->op_regs->status,
1021
		      STS_HALT, STS_HALT, delay)) {
1022 1023 1024 1025
		xhci_warn(xhci, "WARN: xHC CMD_RUN timeout\n");
		spin_unlock_irq(&xhci->lock);
		return -ETIMEDOUT;
	}
1026
	xhci_clear_command_ring(xhci);
1027 1028 1029 1030 1031

	/* step 3: save registers */
	xhci_save_registers(xhci);

	/* step 4: set CSS flag */
1032
	command = readl(&xhci->op_regs->command);
1033
	command |= CMD_CSS;
1034
	writel(command, &xhci->op_regs->command);
1035
	xhci->broken_suspend = 0;
1036
	if (xhci_handshake(&xhci->op_regs->status,
1037
				STS_SAVE, 0, 20 * 1000)) {
1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056
	/*
	 * AMD SNPS xHC 3.0 occasionally does not clear the
	 * SSS bit of USBSTS and when driver tries to poll
	 * to see if the xHC clears BIT(8) which never happens
	 * and driver assumes that controller is not responding
	 * and times out. To workaround this, its good to check
	 * if SRE and HCE bits are not set (as per xhci
	 * Section 5.4.2) and bypass the timeout.
	 */
		res = readl(&xhci->op_regs->status);
		if ((xhci->quirks & XHCI_SNPS_BROKEN_SUSPEND) &&
		    (((res & STS_SRE) == 0) &&
				((res & STS_HCE) == 0))) {
			xhci->broken_suspend = 1;
		} else {
			xhci_warn(xhci, "WARN: xHC save state timeout\n");
			spin_unlock_irq(&xhci->lock);
			return -ETIMEDOUT;
		}
1057 1058 1059
	}
	spin_unlock_irq(&xhci->lock);

1060 1061 1062 1063 1064 1065 1066
	/*
	 * Deleting Compliance Mode Recovery Timer because the xHCI Host
	 * is about to be suspended.
	 */
	if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
			(!(xhci_all_ports_seen_u0(xhci)))) {
		del_timer_sync(&xhci->comp_mode_recovery_timer);
1067 1068
		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"%s: compliance mode recovery timer deleted",
1069
				__func__);
1070 1071
	}

1072 1073
	/* step 5: remove core well power */
	/* synchronize irq when using MSI-X */
1074
	xhci_msix_sync_irqs(xhci);
1075

1076 1077
	return rc;
}
1078
EXPORT_SYMBOL_GPL(xhci_suspend);
1079 1080 1081 1082 1083 1084 1085 1086 1087

/*
 * start xHC (not bus-specific)
 *
 * This is called when the machine transition from S3/S4 mode.
 *
 */
int xhci_resume(struct xhci_hcd *xhci, bool hibernated)
{
1088
	u32			command, temp = 0;
1089
	struct usb_hcd		*hcd = xhci_to_hcd(xhci);
1090
	struct usb_hcd		*secondary_hcd;
1091
	int			retval = 0;
1092
	bool			comp_timer_running = false;
1093
	bool			pending_portevent = false;
1094
	bool			reinit_xhc = false;
1095

1096 1097 1098
	if (!hcd->state)
		return 0;

1099
	/* Wait a bit if either of the roothubs need to settle from the
L
Lucas De Marchi 已提交
1100
	 * transition into bus suspend.
1101
	 */
1102 1103 1104

	if (time_before(jiffies, xhci->usb2_rhub.bus_state.next_statechange) ||
	    time_before(jiffies, xhci->usb3_rhub.bus_state.next_statechange))
1105 1106
		msleep(100);

1107 1108 1109
	set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
	set_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);

1110 1111
	spin_lock_irq(&xhci->lock);

1112 1113 1114 1115
	if (hibernated || xhci->quirks & XHCI_RESET_ON_RESUME || xhci->broken_suspend)
		reinit_xhc = true;

	if (!reinit_xhc) {
1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127
		/*
		 * Some controllers might lose power during suspend, so wait
		 * for controller not ready bit to clear, just as in xHC init.
		 */
		retval = xhci_handshake(&xhci->op_regs->status,
					STS_CNR, 0, 10 * 1000 * 1000);
		if (retval) {
			xhci_warn(xhci, "Controller not ready at resume %d\n",
				  retval);
			spin_unlock_irq(&xhci->lock);
			return retval;
		}
1128 1129 1130
		/* step 1: restore register */
		xhci_restore_registers(xhci);
		/* step 2: initialize command ring buffer */
1131
		xhci_set_cmd_ring_deq(xhci);
1132 1133
		/* step 3: restore state and start state*/
		/* step 3: set CRS flag */
1134
		command = readl(&xhci->op_regs->command);
1135
		command |= CMD_CRS;
1136
		writel(command, &xhci->op_regs->command);
1137 1138 1139 1140 1141
		/*
		 * Some controllers take up to 55+ ms to complete the controller
		 * restore so setting the timeout to 100ms. Xhci specification
		 * doesn't mention any timeout value.
		 */
1142
		if (xhci_handshake(&xhci->op_regs->status,
1143
			      STS_RESTORE, 0, 100 * 1000)) {
1144
			xhci_warn(xhci, "WARN: xHC restore state timeout\n");
1145 1146 1147 1148 1149
			spin_unlock_irq(&xhci->lock);
			return -ETIMEDOUT;
		}
	}

1150 1151 1152 1153 1154 1155 1156
	temp = readl(&xhci->op_regs->status);

	/* re-initialize the HC on Restore Error, or Host Controller Error */
	if (temp & (STS_SRE | STS_HCE)) {
		reinit_xhc = true;
		xhci_warn(xhci, "xHC error in resume, USBSTS 0x%x, Reinit\n", temp);
	}
1157

1158
	if (reinit_xhc) {
1159 1160 1161
		if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
				!(xhci_all_ports_seen_u0(xhci))) {
			del_timer_sync(&xhci->comp_mode_recovery_timer);
1162 1163
			xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"Compliance Mode Recovery Timer deleted!");
1164 1165
		}

1166 1167 1168
		/* Let the USB core know _both_ roothubs lost power. */
		usb_root_hub_lost_power(xhci->main_hcd->self.root_hub);
		usb_root_hub_lost_power(xhci->shared_hcd->self.root_hub);
1169 1170 1171

		xhci_dbg(xhci, "Stop HCD\n");
		xhci_halt(xhci);
1172
		xhci_zero_64b_regs(xhci);
1173
		retval = xhci_reset(xhci);
1174
		spin_unlock_irq(&xhci->lock);
1175 1176
		if (retval)
			return retval;
1177
		xhci_cleanup_msix(xhci);
1178 1179

		xhci_dbg(xhci, "// Disabling event ring interrupts\n");
1180
		temp = readl(&xhci->op_regs->status);
1181
		writel((temp & ~0x1fff) | STS_EINT, &xhci->op_regs->status);
1182
		temp = readl(&xhci->ir_set->irq_pending);
1183
		writel(ER_IRQ_DISABLE(temp), &xhci->ir_set->irq_pending);
1184 1185 1186

		xhci_dbg(xhci, "cleaning up memory\n");
		xhci_mem_cleanup(xhci);
1187
		xhci_debugfs_exit(xhci);
1188
		xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
1189
			    readl(&xhci->op_regs->status));
1190

1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201
		/* USB core calls the PCI reinit and start functions twice:
		 * first with the primary HCD, and then with the secondary HCD.
		 * If we don't do the same, the host will never be started.
		 */
		if (!usb_hcd_is_primary_hcd(hcd))
			secondary_hcd = hcd;
		else
			secondary_hcd = xhci->shared_hcd;

		xhci_dbg(xhci, "Initialize the xhci_hcd\n");
		retval = xhci_init(hcd->primary_hcd);
1202 1203
		if (retval)
			return retval;
1204 1205
		comp_timer_running = true;

1206 1207
		xhci_dbg(xhci, "Start the primary HCD\n");
		retval = xhci_run(hcd->primary_hcd);
1208
		if (!retval) {
1209 1210
			xhci_dbg(xhci, "Start the secondary HCD\n");
			retval = xhci_run(secondary_hcd);
1211
		}
1212
		hcd->state = HC_STATE_SUSPENDED;
1213
		xhci->shared_hcd->state = HC_STATE_SUSPENDED;
1214
		goto done;
1215 1216 1217
	}

	/* step 4: set Run/Stop bit */
1218
	command = readl(&xhci->op_regs->command);
1219
	command |= CMD_RUN;
1220
	writel(command, &xhci->op_regs->command);
1221
	xhci_handshake(&xhci->op_regs->status, STS_HALT,
1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233
		  0, 250 * 1000);

	/* step 5: walk topology and initialize portsc,
	 * portpmsc and portli
	 */
	/* this is done in bus_resume */

	/* step 6: restart each of the previously
	 * Running endpoints by ringing their doorbells
	 */

	spin_unlock_irq(&xhci->lock);
1234

1235 1236
	xhci_dbc_resume(xhci);

1237 1238
 done:
	if (retval == 0) {
1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250
		/*
		 * Resume roothubs only if there are pending events.
		 * USB 3 devices resend U3 LFPS wake after a 100ms delay if
		 * the first wake signalling failed, give it that chance.
		 */
		pending_portevent = xhci_pending_portevent(xhci);
		if (!pending_portevent) {
			msleep(120);
			pending_portevent = xhci_pending_portevent(xhci);
		}

		if (pending_portevent) {
1251
			usb_hcd_resume_root_hub(xhci->shared_hcd);
M
Mathias Nyman 已提交
1252
			usb_hcd_resume_root_hub(hcd);
1253
		}
1254
	}
1255 1256 1257 1258 1259 1260
	/*
	 * If system is subject to the Quirk, Compliance Mode Timer needs to
	 * be re-initialized Always after a system resume. Ports are subject
	 * to suffer the Compliance Mode issue again. It doesn't matter if
	 * ports have entered previously to U0 before system's suspension.
	 */
1261
	if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) && !comp_timer_running)
1262 1263
		compliance_mode_recovery_timer_init(xhci);

1264 1265 1266
	if (xhci->quirks & XHCI_ASMEDIA_MODIFY_FLOWCONTROL)
		usb_asmedia_modifyflowcontrol(to_pci_dev(hcd->self.controller));

1267
	/* Re-enable port polling. */
1268 1269
	xhci_dbg(xhci, "%s: starting usb%d port polling.\n",
		 __func__, hcd->self.busnum);
1270 1271
	set_bit(HCD_FLAG_POLL_RH, &xhci->shared_hcd->flags);
	usb_hcd_poll_rh_status(xhci->shared_hcd);
M
Mathias Nyman 已提交
1272 1273
	set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
	usb_hcd_poll_rh_status(hcd);
1274

1275
	return retval;
1276
}
1277
EXPORT_SYMBOL_GPL(xhci_resume);
1278 1279
#endif	/* CONFIG_PM */

1280 1281
/*-------------------------------------------------------------------------*/

1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372
static int xhci_map_temp_buffer(struct usb_hcd *hcd, struct urb *urb)
{
	void *temp;
	int ret = 0;
	unsigned int buf_len;
	enum dma_data_direction dir;

	dir = usb_urb_dir_in(urb) ? DMA_FROM_DEVICE : DMA_TO_DEVICE;
	buf_len = urb->transfer_buffer_length;

	temp = kzalloc_node(buf_len, GFP_ATOMIC,
			    dev_to_node(hcd->self.sysdev));

	if (usb_urb_dir_out(urb))
		sg_pcopy_to_buffer(urb->sg, urb->num_sgs,
				   temp, buf_len, 0);

	urb->transfer_buffer = temp;
	urb->transfer_dma = dma_map_single(hcd->self.sysdev,
					   urb->transfer_buffer,
					   urb->transfer_buffer_length,
					   dir);

	if (dma_mapping_error(hcd->self.sysdev,
			      urb->transfer_dma)) {
		ret = -EAGAIN;
		kfree(temp);
	} else {
		urb->transfer_flags |= URB_DMA_MAP_SINGLE;
	}

	return ret;
}

static bool xhci_urb_temp_buffer_required(struct usb_hcd *hcd,
					  struct urb *urb)
{
	bool ret = false;
	unsigned int i;
	unsigned int len = 0;
	unsigned int trb_size;
	unsigned int max_pkt;
	struct scatterlist *sg;
	struct scatterlist *tail_sg;

	tail_sg = urb->sg;
	max_pkt = usb_endpoint_maxp(&urb->ep->desc);

	if (!urb->num_sgs)
		return ret;

	if (urb->dev->speed >= USB_SPEED_SUPER)
		trb_size = TRB_CACHE_SIZE_SS;
	else
		trb_size = TRB_CACHE_SIZE_HS;

	if (urb->transfer_buffer_length != 0 &&
	    !(urb->transfer_flags & URB_NO_TRANSFER_DMA_MAP)) {
		for_each_sg(urb->sg, sg, urb->num_sgs, i) {
			len = len + sg->length;
			if (i > trb_size - 2) {
				len = len - tail_sg->length;
				if (len < max_pkt) {
					ret = true;
					break;
				}

				tail_sg = sg_next(tail_sg);
			}
		}
	}
	return ret;
}

static void xhci_unmap_temp_buf(struct usb_hcd *hcd, struct urb *urb)
{
	unsigned int len;
	unsigned int buf_len;
	enum dma_data_direction dir;

	dir = usb_urb_dir_in(urb) ? DMA_FROM_DEVICE : DMA_TO_DEVICE;

	buf_len = urb->transfer_buffer_length;

	if (IS_ENABLED(CONFIG_HAS_DMA) &&
	    (urb->transfer_flags & URB_DMA_MAP_SINGLE))
		dma_unmap_single(hcd->self.sysdev,
				 urb->transfer_dma,
				 urb->transfer_buffer_length,
				 dir);

1373
	if (usb_urb_dir_in(urb)) {
1374 1375 1376 1377
		len = sg_pcopy_from_buffer(urb->sg, urb->num_sgs,
					   urb->transfer_buffer,
					   buf_len,
					   0);
1378 1379 1380 1381 1382 1383
		if (len != buf_len) {
			xhci_dbg(hcd_to_xhci(hcd),
				 "Copy from tmp buf to urb sg list failed\n");
			urb->actual_length = len;
		}
	}
1384 1385 1386 1387 1388
	urb->transfer_flags &= ~URB_DMA_MAP_SINGLE;
	kfree(urb->transfer_buffer);
	urb->transfer_buffer = NULL;
}

1389 1390 1391 1392 1393 1394 1395 1396 1397
/*
 * Bypass the DMA mapping if URB is suitable for Immediate Transfer (IDT),
 * we'll copy the actual data into the TRB address register. This is limited to
 * transfers up to 8 bytes on output endpoints of any kind with wMaxPacketSize
 * >= 8 bytes. If suitable for IDT only one Transfer TRB per TD is allowed.
 */
static int xhci_map_urb_for_dma(struct usb_hcd *hcd, struct urb *urb,
				gfp_t mem_flags)
{
1398 1399 1400 1401
	struct xhci_hcd *xhci;

	xhci = hcd_to_xhci(hcd);

1402 1403 1404
	if (xhci_urb_suitable_for_idt(urb))
		return 0;

1405 1406 1407 1408
	if (xhci->quirks & XHCI_SG_TRB_CACHE_SIZE_QUIRK) {
		if (xhci_urb_temp_buffer_required(hcd, urb))
			return xhci_map_temp_buffer(hcd, urb);
	}
1409 1410 1411
	return usb_hcd_map_urb_for_dma(hcd, urb, mem_flags);
}

1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428
static void xhci_unmap_urb_for_dma(struct usb_hcd *hcd, struct urb *urb)
{
	struct xhci_hcd *xhci;
	bool unmap_temp_buf = false;

	xhci = hcd_to_xhci(hcd);

	if (urb->num_sgs && (urb->transfer_flags & URB_DMA_MAP_SINGLE))
		unmap_temp_buf = true;

	if ((xhci->quirks & XHCI_SG_TRB_CACHE_SIZE_QUIRK) && unmap_temp_buf)
		xhci_unmap_temp_buf(hcd, urb);
	else
		usb_hcd_unmap_urb_for_dma(hcd, urb);
}

/**
1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447
 * xhci_get_endpoint_index - Used for passing endpoint bitmasks between the core and
 * HCDs.  Find the index for an endpoint given its descriptor.  Use the return
 * value to right shift 1 for the bitmask.
 *
 * Index  = (epnum * 2) + direction - 1,
 * where direction = 0 for OUT, 1 for IN.
 * For control endpoints, the IN index is used (OUT index is unused), so
 * index = (epnum * 2) + direction - 1 = (epnum * 2) + 1 - 1 = (epnum * 2)
 */
unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc)
{
	unsigned int index;
	if (usb_endpoint_xfer_control(desc))
		index = (unsigned int) (usb_endpoint_num(desc)*2);
	else
		index = (unsigned int) (usb_endpoint_num(desc)*2) +
			(usb_endpoint_dir_in(desc) ? 1 : 0) - 1;
	return index;
}
1448
EXPORT_SYMBOL_GPL(xhci_get_endpoint_index);
1449

1450 1451 1452 1453 1454 1455 1456 1457 1458 1459
/* The reverse operation to xhci_get_endpoint_index. Calculate the USB endpoint
 * address from the XHCI endpoint index.
 */
unsigned int xhci_get_endpoint_address(unsigned int ep_index)
{
	unsigned int number = DIV_ROUND_UP(ep_index, 2);
	unsigned int direction = ep_index % 2 ? USB_DIR_OUT : USB_DIR_IN;
	return direction | number;
}

1460 1461 1462 1463
/* Find the flag for this endpoint (for use in the control context).  Use the
 * endpoint index to create a bitmask.  The slot context is bit 0, endpoint 0 is
 * bit 1, etc.
 */
1464
static unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc)
1465 1466 1467 1468 1469 1470 1471 1472 1473 1474
{
	return 1 << (xhci_get_endpoint_index(desc) + 1);
}

/* Compute the last valid endpoint context index.  Basically, this is the
 * endpoint index plus one.  For slot contexts with more than valid endpoint,
 * we find the most significant bit set in the added contexts flags.
 * e.g. ep 1 IN (with epnum 0x81) => added_ctxs = 0b1000
 * fls(0b1000) = 4, but the endpoint context index is 3, so subtract one.
 */
1475
unsigned int xhci_last_valid_endpoint(u32 added_ctxs)
1476 1477 1478 1479
{
	return fls(added_ctxs) - 1;
}

1480 1481 1482
/* Returns 1 if the arguments are OK;
 * returns 0 this is a root hub; returns -EINVAL for NULL pointers.
 */
1483
static int xhci_check_args(struct usb_hcd *hcd, struct usb_device *udev,
1484 1485 1486 1487 1488
		struct usb_host_endpoint *ep, int check_ep, bool check_virt_dev,
		const char *func) {
	struct xhci_hcd	*xhci;
	struct xhci_virt_device	*virt_dev;

1489
	if (!hcd || (check_ep && !ep) || !udev) {
1490
		pr_debug("xHCI %s called with invalid args\n", func);
1491 1492 1493
		return -EINVAL;
	}
	if (!udev->parent) {
1494
		pr_debug("xHCI %s called for root hub\n", func);
1495 1496
		return 0;
	}
1497

1498
	xhci = hcd_to_xhci(hcd);
1499
	if (check_virt_dev) {
1500
		if (!udev->slot_id || !xhci->devs[udev->slot_id]) {
1501 1502
			xhci_dbg(xhci, "xHCI %s called with unaddressed device\n",
					func);
1503 1504 1505 1506 1507
			return -EINVAL;
		}

		virt_dev = xhci->devs[udev->slot_id];
		if (virt_dev->udev != udev) {
1508
			xhci_dbg(xhci, "xHCI %s called with udev and "
1509 1510 1511
					  "virt_dev does not match\n", func);
			return -EINVAL;
		}
1512
	}
1513

1514 1515 1516
	if (xhci->xhc_state & XHCI_STATE_HALTED)
		return -ENODEV;

1517 1518 1519
	return 1;
}

1520
static int xhci_configure_endpoint(struct xhci_hcd *xhci,
1521 1522
		struct usb_device *udev, struct xhci_command *command,
		bool ctx_change, bool must_succeed);
1523 1524 1525 1526 1527 1528 1529 1530

/*
 * Full speed devices may have a max packet size greater than 8 bytes, but the
 * USB core doesn't know that until it reads the first 8 bytes of the
 * descriptor.  If the usb_device's max packet size changes after that point,
 * we need to issue an evaluate context command and wait on it.
 */
static int xhci_check_maxpacket(struct xhci_hcd *xhci, unsigned int slot_id,
1531
		unsigned int ep_index, struct urb *urb, gfp_t mem_flags)
1532 1533 1534 1535
{
	struct xhci_container_ctx *out_ctx;
	struct xhci_input_control_ctx *ctrl_ctx;
	struct xhci_ep_ctx *ep_ctx;
1536
	struct xhci_command *command;
1537 1538 1539 1540 1541 1542
	int max_packet_size;
	int hw_max_packet_size;
	int ret = 0;

	out_ctx = xhci->devs[slot_id]->out_ctx;
	ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
M
Matt Evans 已提交
1543
	hw_max_packet_size = MAX_PACKET_DECODED(le32_to_cpu(ep_ctx->ep_info2));
1544
	max_packet_size = usb_endpoint_maxp(&urb->dev->ep0.desc);
1545
	if (hw_max_packet_size != max_packet_size) {
1546 1547 1548 1549
		xhci_dbg_trace(xhci,  trace_xhci_dbg_context_change,
				"Max Packet Size for ep 0 changed.");
		xhci_dbg_trace(xhci,  trace_xhci_dbg_context_change,
				"Max packet size in usb_device = %d",
1550
				max_packet_size);
1551 1552
		xhci_dbg_trace(xhci,  trace_xhci_dbg_context_change,
				"Max packet size in xHCI HW = %d",
1553
				hw_max_packet_size);
1554 1555
		xhci_dbg_trace(xhci,  trace_xhci_dbg_context_change,
				"Issuing evaluate context command.");
1556

1557 1558 1559 1560
		/* Set up the input context flags for the command */
		/* FIXME: This won't work if a non-default control endpoint
		 * changes max packet sizes.
		 */
1561

1562
		command = xhci_alloc_command(xhci, true, mem_flags);
1563 1564 1565 1566
		if (!command)
			return -ENOMEM;

		command->in_ctx = xhci->devs[slot_id]->in_ctx;
1567
		ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
1568 1569 1570
		if (!ctrl_ctx) {
			xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
					__func__);
1571 1572
			ret = -ENOMEM;
			goto command_cleanup;
1573
		}
1574
		/* Set up the modified control endpoint 0 */
1575 1576
		xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
				xhci->devs[slot_id]->out_ctx, ep_index);
1577

1578
		ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
1579
		ep_ctx->ep_info &= cpu_to_le32(~EP_STATE_MASK);/* must clear */
M
Matt Evans 已提交
1580 1581
		ep_ctx->ep_info2 &= cpu_to_le32(~MAX_PACKET_MASK);
		ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet_size));
1582

M
Matt Evans 已提交
1583
		ctrl_ctx->add_flags = cpu_to_le32(EP0_FLAG);
1584 1585
		ctrl_ctx->drop_flags = 0;

1586
		ret = xhci_configure_endpoint(xhci, urb->dev, command,
1587
				true, false);
1588 1589 1590 1591

		/* Clean up the input context for later use by bandwidth
		 * functions.
		 */
M
Matt Evans 已提交
1592
		ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG);
1593 1594 1595
command_cleanup:
		kfree(command->completion);
		kfree(command);
1596 1597 1598 1599
	}
	return ret;
}

1600 1601 1602 1603
/*
 * non-error returns are a promise to giveback() the urb later
 * we drop ownership so next owner (or urb unlink) can get it
 */
1604
static int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags)
1605 1606 1607 1608
{
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
	unsigned long flags;
	int ret = 0;
1609 1610
	unsigned int slot_id, ep_index;
	unsigned int *ep_state;
1611
	struct urb_priv	*urb_priv;
1612
	int num_tds;
1613

1614 1615
	if (!urb || xhci_check_args(hcd, urb->dev, urb->ep,
					true, true, __func__) <= 0)
1616 1617 1618 1619
		return -EINVAL;

	slot_id = urb->dev->slot_id;
	ep_index = xhci_get_endpoint_index(&urb->ep->desc);
1620
	ep_state = &xhci->devs[slot_id]->eps[ep_index].ep_state;
1621

1622
	if (!HCD_HW_ACCESSIBLE(hcd))
M
Mathias Nyman 已提交
1623
		return -ESHUTDOWN;
1624

1625 1626 1627 1628
	if (xhci->devs[slot_id]->flags & VDEV_PORT_ERROR) {
		xhci_dbg(xhci, "Can't queue urb, port error, link inactive\n");
		return -ENODEV;
	}
1629 1630

	if (usb_endpoint_xfer_isoc(&urb->ep->desc))
1631
		num_tds = urb->number_of_packets;
1632 1633 1634 1635
	else if (usb_endpoint_is_bulk_out(&urb->ep->desc) &&
	    urb->transfer_buffer_length > 0 &&
	    urb->transfer_flags & URB_ZERO_PACKET &&
	    !(urb->transfer_buffer_length % usb_endpoint_maxp(&urb->ep->desc)))
1636
		num_tds = 2;
1637
	else
1638
		num_tds = 1;
1639

1640
	urb_priv = kzalloc(struct_size(urb_priv, td, num_tds), mem_flags);
1641 1642 1643
	if (!urb_priv)
		return -ENOMEM;

1644 1645
	urb_priv->num_tds = num_tds;
	urb_priv->num_tds_done = 0;
1646 1647
	urb->hcpriv = urb_priv;

1648 1649
	trace_xhci_urb_enqueue(urb);

1650 1651 1652 1653 1654 1655
	if (usb_endpoint_xfer_control(&urb->ep->desc)) {
		/* Check to see if the max packet size for the default control
		 * endpoint changed during FS device enumeration
		 */
		if (urb->dev->speed == USB_SPEED_FULL) {
			ret = xhci_check_maxpacket(xhci, slot_id,
1656
					ep_index, urb, mem_flags);
1657
			if (ret < 0) {
1658
				xhci_urb_free_priv(urb_priv);
1659
				urb->hcpriv = NULL;
1660
				return ret;
1661
			}
1662
		}
M
Mathias Nyman 已提交
1663
	}
1664

M
Mathias Nyman 已提交
1665 1666 1667 1668 1669 1670 1671 1672
	spin_lock_irqsave(&xhci->lock, flags);

	if (xhci->xhc_state & XHCI_STATE_DYING) {
		xhci_dbg(xhci, "Ep 0x%x: URB %p submitted for non-responsive xHCI host.\n",
			 urb->ep->desc.bEndpointAddress, urb);
		ret = -ESHUTDOWN;
		goto free_priv;
	}
1673 1674 1675 1676 1677 1678
	if (*ep_state & (EP_GETTING_STREAMS | EP_GETTING_NO_STREAMS)) {
		xhci_warn(xhci, "WARN: Can't enqueue URB, ep in streams transition state %x\n",
			  *ep_state);
		ret = -EINVAL;
		goto free_priv;
	}
1679 1680 1681 1682 1683
	if (*ep_state & EP_SOFT_CLEAR_TOGGLE) {
		xhci_warn(xhci, "Can't enqueue URB while manually clearing toggle\n");
		ret = -EINVAL;
		goto free_priv;
	}
M
Mathias Nyman 已提交
1684 1685 1686 1687

	switch (usb_endpoint_type(&urb->ep->desc)) {

	case USB_ENDPOINT_XFER_CONTROL:
1688
		ret = xhci_queue_ctrl_tx(xhci, GFP_ATOMIC, urb,
M
Mathias Nyman 已提交
1689 1690 1691 1692 1693 1694 1695
					 slot_id, ep_index);
		break;
	case USB_ENDPOINT_XFER_BULK:
		ret = xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb,
					 slot_id, ep_index);
		break;
	case USB_ENDPOINT_XFER_INT:
1696 1697
		ret = xhci_queue_intr_tx(xhci, GFP_ATOMIC, urb,
				slot_id, ep_index);
M
Mathias Nyman 已提交
1698 1699
		break;
	case USB_ENDPOINT_XFER_ISOC:
A
Andiry Xu 已提交
1700 1701
		ret = xhci_queue_isoc_tx_prepare(xhci, GFP_ATOMIC, urb,
				slot_id, ep_index);
1702
	}
M
Mathias Nyman 已提交
1703 1704

	if (ret) {
1705
free_priv:
M
Mathias Nyman 已提交
1706 1707 1708
		xhci_urb_free_priv(urb_priv);
		urb->hcpriv = NULL;
	}
1709
	spin_unlock_irqrestore(&xhci->lock, flags);
1710
	return ret;
1711 1712
}

1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742
/*
 * Remove the URB's TD from the endpoint ring.  This may cause the HC to stop
 * USB transfers, potentially stopping in the middle of a TRB buffer.  The HC
 * should pick up where it left off in the TD, unless a Set Transfer Ring
 * Dequeue Pointer is issued.
 *
 * The TRBs that make up the buffers for the canceled URB will be "removed" from
 * the ring.  Since the ring is a contiguous structure, they can't be physically
 * removed.  Instead, there are two options:
 *
 *  1) If the HC is in the middle of processing the URB to be canceled, we
 *     simply move the ring's dequeue pointer past those TRBs using the Set
 *     Transfer Ring Dequeue Pointer command.  This will be the common case,
 *     when drivers timeout on the last submitted URB and attempt to cancel.
 *
 *  2) If the HC is in the middle of a different TD, we turn the TRBs into a
 *     series of 1-TRB transfer no-op TDs.  (No-ops shouldn't be chained.)  The
 *     HC will need to invalidate the any TRBs it has cached after the stop
 *     endpoint command, as noted in the xHCI 0.95 errata.
 *
 *  3) The TD may have completed by the time the Stop Endpoint Command
 *     completes, so software needs to handle that case too.
 *
 * This function should protect against the TD enqueueing code ringing the
 * doorbell while this code is waiting for a Stop Endpoint command to complete.
 * It also needs to account for multiple cancellations on happening at the same
 * time for the same endpoint.
 *
 * Note that this function can be called in any context, or so says
 * usb_hcd_unlink_urb()
1743
 */
1744
static int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
1745
{
1746
	unsigned long flags;
1747
	int ret, i;
1748
	u32 temp;
1749
	struct xhci_hcd *xhci;
1750
	struct urb_priv	*urb_priv;
1751 1752 1753
	struct xhci_td *td;
	unsigned int ep_index;
	struct xhci_ring *ep_ring;
1754
	struct xhci_virt_ep *ep;
1755
	struct xhci_command *command;
1756
	struct xhci_virt_device *vdev;
1757 1758 1759

	xhci = hcd_to_xhci(hcd);
	spin_lock_irqsave(&xhci->lock, flags);
1760 1761 1762

	trace_xhci_urb_dequeue(urb);

1763 1764
	/* Make sure the URB hasn't completed or been unlinked already */
	ret = usb_hcd_check_unlink_urb(hcd, urb, status);
1765
	if (ret)
1766
		goto done;
1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779

	/* give back URB now if we can't queue it for cancel */
	vdev = xhci->devs[urb->dev->slot_id];
	urb_priv = urb->hcpriv;
	if (!vdev || !urb_priv)
		goto err_giveback;

	ep_index = xhci_get_endpoint_index(&urb->ep->desc);
	ep = &vdev->eps[ep_index];
	ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
	if (!ep || !ep_ring)
		goto err_giveback;

1780
	/* If xHC is dead take it down and return ALL URBs in xhci_hc_died() */
1781
	temp = readl(&xhci->op_regs->status);
1782 1783 1784 1785 1786
	if (temp == ~(u32)0 || xhci->xhc_state & XHCI_STATE_DYING) {
		xhci_hc_died(xhci);
		goto done;
	}

1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801
	/*
	 * check ring is not re-allocated since URB was enqueued. If it is, then
	 * make sure none of the ring related pointers in this URB private data
	 * are touched, such as td_list, otherwise we overwrite freed data
	 */
	if (!td_on_ring(&urb_priv->td[0], ep_ring)) {
		xhci_err(xhci, "Canceled URB td not found on endpoint ring");
		for (i = urb_priv->num_tds_done; i < urb_priv->num_tds; i++) {
			td = &urb_priv->td[i];
			if (!list_empty(&td->cancelled_td_list))
				list_del_init(&td->cancelled_td_list);
		}
		goto err_giveback;
	}

1802
	if (xhci->xhc_state & XHCI_STATE_HALTED) {
1803
		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1804
				"HC halted, freeing TD manually.");
1805
		for (i = urb_priv->num_tds_done;
1806
		     i < urb_priv->num_tds;
1807
		     i++) {
1808
			td = &urb_priv->td[i];
1809 1810 1811 1812 1813
			if (!list_empty(&td->td_list))
				list_del_init(&td->td_list);
			if (!list_empty(&td->cancelled_td_list))
				list_del_init(&td->cancelled_td_list);
		}
1814
		goto err_giveback;
1815
	}
1816

1817 1818
	i = urb_priv->num_tds_done;
	if (i < urb_priv->num_tds)
1819 1820 1821
		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
				"Cancel URB %p, dev %s, ep 0x%x, "
				"starting at offset 0x%llx",
1822 1823 1824
				urb, urb->dev->devpath,
				urb->ep->desc.bEndpointAddress,
				(unsigned long long) xhci_trb_virt_to_dma(
1825 1826
					urb_priv->td[i].start_seg,
					urb_priv->td[i].first_trb));
1827

1828
	for (; i < urb_priv->num_tds; i++) {
1829
		td = &urb_priv->td[i];
1830 1831 1832 1833 1834 1835
		/* TD can already be on cancelled list if ep halted on it */
		if (list_empty(&td->cancelled_td_list)) {
			td->cancel_status = TD_DIRTY;
			list_add_tail(&td->cancelled_td_list,
				      &ep->cancelled_td_list);
		}
1836 1837
	}

1838 1839 1840
	/* Queue a stop endpoint command, but only if this is
	 * the first cancellation to be handled.
	 */
1841
	if (!(ep->ep_state & EP_STOP_CMD_PENDING)) {
1842
		command = xhci_alloc_command(xhci, false, GFP_ATOMIC);
1843 1844 1845 1846
		if (!command) {
			ret = -ENOMEM;
			goto done;
		}
1847
		ep->ep_state |= EP_STOP_CMD_PENDING;
1848 1849 1850
		ep->stop_cmd_timer.expires = jiffies +
			XHCI_STOP_EP_CMD_TIMEOUT * HZ;
		add_timer(&ep->stop_cmd_timer);
1851 1852
		xhci_queue_stop_endpoint(xhci, command, urb->dev->slot_id,
					 ep_index, 0);
1853
		xhci_ring_cmd_db(xhci);
1854 1855 1856 1857
	}
done:
	spin_unlock_irqrestore(&xhci->lock, flags);
	return ret;
1858 1859 1860 1861 1862 1863 1864 1865

err_giveback:
	if (urb_priv)
		xhci_urb_free_priv(urb_priv);
	usb_hcd_unlink_urb_from_ep(hcd, urb);
	spin_unlock_irqrestore(&xhci->lock, flags);
	usb_hcd_giveback_urb(hcd, urb, -ESHUTDOWN);
	return ret;
1866 1867
}

1868 1869 1870 1871 1872 1873 1874 1875
/* Drop an endpoint from a new bandwidth configuration for this device.
 * Only one call to this function is allowed per endpoint before
 * check_bandwidth() or reset_bandwidth() must be called.
 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
 * add the endpoint to the schedule with possibly new parameters denoted by a
 * different endpoint descriptor in usb_host_endpoint.
 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
 * not allowed.
1876 1877 1878 1879
 *
 * The USB core will not allow URBs to be queued to an endpoint that is being
 * disabled, so there's no need for mutual exclusion to protect
 * the xhci->devs[slot_id] structure.
1880
 */
1881 1882
int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
		       struct usb_host_endpoint *ep)
1883 1884
{
	struct xhci_hcd *xhci;
1885 1886
	struct xhci_container_ctx *in_ctx, *out_ctx;
	struct xhci_input_control_ctx *ctrl_ctx;
1887 1888 1889
	unsigned int ep_index;
	struct xhci_ep_ctx *ep_ctx;
	u32 drop_flag;
1890
	u32 new_add_flags, new_drop_flags;
1891 1892
	int ret;

1893
	ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
1894 1895 1896
	if (ret <= 0)
		return ret;
	xhci = hcd_to_xhci(hcd);
1897 1898
	if (xhci->xhc_state & XHCI_STATE_DYING)
		return -ENODEV;
1899

1900
	xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
1901 1902 1903 1904 1905 1906 1907 1908
	drop_flag = xhci_get_endpoint_flag(&ep->desc);
	if (drop_flag == SLOT_FLAG || drop_flag == EP0_FLAG) {
		xhci_dbg(xhci, "xHCI %s - can't drop slot or ep 0 %#x\n",
				__func__, drop_flag);
		return 0;
	}

	in_ctx = xhci->devs[udev->slot_id]->in_ctx;
1909
	out_ctx = xhci->devs[udev->slot_id]->out_ctx;
1910
	ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
1911 1912 1913 1914 1915 1916
	if (!ctrl_ctx) {
		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
				__func__);
		return 0;
	}

1917
	ep_index = xhci_get_endpoint_index(&ep->desc);
1918
	ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
1919 1920 1921
	/* If the HC already knows the endpoint is disabled,
	 * or the HCD has noted it is disabled, ignore this request
	 */
1922
	if ((GET_EP_CTX_STATE(ep_ctx) == EP_STATE_DISABLED) ||
M
Matt Evans 已提交
1923 1924
	    le32_to_cpu(ctrl_ctx->drop_flags) &
	    xhci_get_endpoint_flag(&ep->desc)) {
1925 1926 1927 1928
		/* Do not warn when called after a usb_device_reset */
		if (xhci->devs[udev->slot_id]->eps[ep_index].ring != NULL)
			xhci_warn(xhci, "xHCI %s called with disabled ep %p\n",
				  __func__, ep);
1929 1930 1931
		return 0;
	}

M
Matt Evans 已提交
1932 1933
	ctrl_ctx->drop_flags |= cpu_to_le32(drop_flag);
	new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
1934

M
Matt Evans 已提交
1935 1936
	ctrl_ctx->add_flags &= cpu_to_le32(~drop_flag);
	new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1937

1938 1939
	xhci_debugfs_remove_endpoint(xhci, xhci->devs[udev->slot_id], ep_index);

1940 1941
	xhci_endpoint_zero(xhci, xhci->devs[udev->slot_id], ep);

1942
	xhci_dbg(xhci, "drop ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x\n",
1943 1944 1945
			(unsigned int) ep->desc.bEndpointAddress,
			udev->slot_id,
			(unsigned int) new_drop_flags,
1946
			(unsigned int) new_add_flags);
1947 1948
	return 0;
}
1949
EXPORT_SYMBOL_GPL(xhci_drop_endpoint);
1950 1951 1952 1953 1954 1955 1956 1957 1958

/* Add an endpoint to a new possible bandwidth configuration for this device.
 * Only one call to this function is allowed per endpoint before
 * check_bandwidth() or reset_bandwidth() must be called.
 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
 * add the endpoint to the schedule with possibly new parameters denoted by a
 * different endpoint descriptor in usb_host_endpoint.
 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
 * not allowed.
1959 1960 1961 1962
 *
 * The USB core will not allow URBs to be queued to an endpoint until the
 * configuration or alt setting is installed in the device, so there's no need
 * for mutual exclusion to protect the xhci->devs[slot_id] structure.
1963
 */
1964 1965
int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
		      struct usb_host_endpoint *ep)
1966 1967
{
	struct xhci_hcd *xhci;
1968
	struct xhci_container_ctx *in_ctx;
1969
	unsigned int ep_index;
1970
	struct xhci_input_control_ctx *ctrl_ctx;
1971
	struct xhci_ep_ctx *ep_ctx;
1972
	u32 added_ctxs;
1973
	u32 new_add_flags, new_drop_flags;
1974
	struct xhci_virt_device *virt_dev;
1975 1976
	int ret = 0;

1977
	ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
1978 1979 1980
	if (ret <= 0) {
		/* So we won't queue a reset ep command for a root hub */
		ep->hcpriv = NULL;
1981
		return ret;
1982
	}
1983
	xhci = hcd_to_xhci(hcd);
1984 1985
	if (xhci->xhc_state & XHCI_STATE_DYING)
		return -ENODEV;
1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997

	added_ctxs = xhci_get_endpoint_flag(&ep->desc);
	if (added_ctxs == SLOT_FLAG || added_ctxs == EP0_FLAG) {
		/* FIXME when we have to issue an evaluate endpoint command to
		 * deal with ep0 max packet size changing once we get the
		 * descriptors
		 */
		xhci_dbg(xhci, "xHCI %s - can't add slot or ep 0 %#x\n",
				__func__, added_ctxs);
		return 0;
	}

1998 1999
	virt_dev = xhci->devs[udev->slot_id];
	in_ctx = virt_dev->in_ctx;
2000
	ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
2001 2002 2003 2004 2005
	if (!ctrl_ctx) {
		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
				__func__);
		return 0;
	}
2006

2007
	ep_index = xhci_get_endpoint_index(&ep->desc);
2008 2009 2010 2011
	/* If this endpoint is already in use, and the upper layers are trying
	 * to add it again without dropping it, reject the addition.
	 */
	if (virt_dev->eps[ep_index].ring &&
2012
			!(le32_to_cpu(ctrl_ctx->drop_flags) & added_ctxs)) {
2013 2014 2015 2016 2017 2018
		xhci_warn(xhci, "Trying to add endpoint 0x%x "
				"without dropping it.\n",
				(unsigned int) ep->desc.bEndpointAddress);
		return -EINVAL;
	}

2019 2020 2021
	/* If the HCD has already noted the endpoint is enabled,
	 * ignore this request.
	 */
2022
	if (le32_to_cpu(ctrl_ctx->add_flags) & added_ctxs) {
2023 2024
		xhci_warn(xhci, "xHCI %s called with enabled ep %p\n",
				__func__, ep);
2025 2026 2027
		return 0;
	}

2028 2029 2030 2031 2032
	/*
	 * Configuration and alternate setting changes must be done in
	 * process context, not interrupt context (or so documenation
	 * for usb_set_interface() and usb_set_configuration() claim).
	 */
2033
	if (xhci_endpoint_init(xhci, virt_dev, udev, ep, GFP_NOIO) < 0) {
2034 2035 2036 2037 2038
		dev_dbg(&udev->dev, "%s - could not initialize ep %#x\n",
				__func__, ep->desc.bEndpointAddress);
		return -ENOMEM;
	}

M
Matt Evans 已提交
2039 2040
	ctrl_ctx->add_flags |= cpu_to_le32(added_ctxs);
	new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
2041 2042 2043 2044 2045 2046 2047

	/* If xhci_endpoint_disable() was called for this endpoint, but the
	 * xHC hasn't been notified yet through the check_bandwidth() call,
	 * this re-adds a new state for the endpoint from the new endpoint
	 * descriptors.  We must drop and re-add this endpoint, so we leave the
	 * drop flags alone.
	 */
M
Matt Evans 已提交
2048
	new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
2049

2050 2051 2052
	/* Store the usb_device pointer for later use */
	ep->hcpriv = udev;

2053 2054 2055
	ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, ep_index);
	trace_xhci_add_endpoint(ep_ctx);

2056
	xhci_dbg(xhci, "add ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x\n",
2057 2058 2059
			(unsigned int) ep->desc.bEndpointAddress,
			udev->slot_id,
			(unsigned int) new_drop_flags,
2060
			(unsigned int) new_add_flags);
2061 2062
	return 0;
}
2063
EXPORT_SYMBOL_GPL(xhci_add_endpoint);
2064

2065
static void xhci_zero_in_ctx(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev)
2066
{
2067
	struct xhci_input_control_ctx *ctrl_ctx;
2068
	struct xhci_ep_ctx *ep_ctx;
2069
	struct xhci_slot_ctx *slot_ctx;
2070 2071
	int i;

2072
	ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
2073 2074 2075 2076 2077 2078
	if (!ctrl_ctx) {
		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
				__func__);
		return;
	}

2079 2080 2081 2082 2083
	/* When a device's add flag and drop flag are zero, any subsequent
	 * configure endpoint command will leave that endpoint's state
	 * untouched.  Make sure we don't leave any old state in the input
	 * endpoint contexts.
	 */
2084 2085 2086
	ctrl_ctx->drop_flags = 0;
	ctrl_ctx->add_flags = 0;
	slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
M
Matt Evans 已提交
2087
	slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
2088
	/* Endpoint 0 is always valid */
M
Matt Evans 已提交
2089
	slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1));
2090
	for (i = 1; i < 31; i++) {
2091
		ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, i);
2092 2093
		ep_ctx->ep_info = 0;
		ep_ctx->ep_info2 = 0;
2094
		ep_ctx->deq = 0;
2095 2096 2097 2098
		ep_ctx->tx_info = 0;
	}
}

2099
static int xhci_configure_endpoint_result(struct xhci_hcd *xhci,
2100
		struct usb_device *udev, u32 *cmd_status)
2101 2102 2103
{
	int ret;

2104
	switch (*cmd_status) {
2105
	case COMP_COMMAND_ABORTED:
2106
	case COMP_COMMAND_RING_STOPPED:
2107 2108 2109
		xhci_warn(xhci, "Timeout while waiting for configure endpoint command\n");
		ret = -ETIME;
		break;
2110
	case COMP_RESOURCE_ERROR:
2111 2112
		dev_warn(&udev->dev,
			 "Not enough host controller resources for new device state.\n");
2113 2114 2115
		ret = -ENOMEM;
		/* FIXME: can we allocate more resources for the HC? */
		break;
2116 2117
	case COMP_BANDWIDTH_ERROR:
	case COMP_SECONDARY_BANDWIDTH_ERROR:
2118 2119
		dev_warn(&udev->dev,
			 "Not enough bandwidth for new device state.\n");
2120 2121 2122
		ret = -ENOSPC;
		/* FIXME: can we go back to the old state? */
		break;
2123
	case COMP_TRB_ERROR:
2124 2125 2126 2127 2128 2129
		/* the HCD set up something wrong */
		dev_warn(&udev->dev, "ERROR: Endpoint drop flag = 0, "
				"add flag = 1, "
				"and endpoint is not disabled.\n");
		ret = -EINVAL;
		break;
2130
	case COMP_INCOMPATIBLE_DEVICE_ERROR:
2131 2132
		dev_warn(&udev->dev,
			 "ERROR: Incompatible device for endpoint configure command.\n");
A
Alex He 已提交
2133 2134
		ret = -ENODEV;
		break;
2135
	case COMP_SUCCESS:
2136 2137
		xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
				"Successful Endpoint Configure command");
2138 2139 2140
		ret = 0;
		break;
	default:
2141 2142
		xhci_err(xhci, "ERROR: unexpected command completion code 0x%x.\n",
				*cmd_status);
2143 2144 2145 2146 2147 2148 2149
		ret = -EINVAL;
		break;
	}
	return ret;
}

static int xhci_evaluate_context_result(struct xhci_hcd *xhci,
2150
		struct usb_device *udev, u32 *cmd_status)
2151 2152 2153
{
	int ret;

2154
	switch (*cmd_status) {
2155
	case COMP_COMMAND_ABORTED:
2156
	case COMP_COMMAND_RING_STOPPED:
2157 2158 2159
		xhci_warn(xhci, "Timeout while waiting for evaluate context command\n");
		ret = -ETIME;
		break;
2160
	case COMP_PARAMETER_ERROR:
2161 2162
		dev_warn(&udev->dev,
			 "WARN: xHCI driver setup invalid evaluate context command.\n");
2163 2164
		ret = -EINVAL;
		break;
2165
	case COMP_SLOT_NOT_ENABLED_ERROR:
2166 2167
		dev_warn(&udev->dev,
			"WARN: slot not enabled for evaluate context command.\n");
2168 2169
		ret = -EINVAL;
		break;
2170
	case COMP_CONTEXT_STATE_ERROR:
2171 2172
		dev_warn(&udev->dev,
			"WARN: invalid context state for evaluate context command.\n");
2173 2174
		ret = -EINVAL;
		break;
2175
	case COMP_INCOMPATIBLE_DEVICE_ERROR:
2176 2177
		dev_warn(&udev->dev,
			"ERROR: Incompatible device for evaluate context command.\n");
A
Alex He 已提交
2178 2179
		ret = -ENODEV;
		break;
2180
	case COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR:
2181 2182 2183 2184
		/* Max Exit Latency too large error */
		dev_warn(&udev->dev, "WARN: Max Exit Latency too large\n");
		ret = -EINVAL;
		break;
2185
	case COMP_SUCCESS:
2186 2187
		xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
				"Successful evaluate context command");
2188 2189 2190
		ret = 0;
		break;
	default:
2191 2192
		xhci_err(xhci, "ERROR: unexpected command completion code 0x%x.\n",
			*cmd_status);
2193 2194 2195 2196 2197 2198
		ret = -EINVAL;
		break;
	}
	return ret;
}

2199
static u32 xhci_count_num_new_endpoints(struct xhci_hcd *xhci,
2200
		struct xhci_input_control_ctx *ctrl_ctx)
2201 2202 2203 2204 2205 2206 2207 2208
{
	u32 valid_add_flags;
	u32 valid_drop_flags;

	/* Ignore the slot flag (bit 0), and the default control endpoint flag
	 * (bit 1).  The default control endpoint is added during the Address
	 * Device command and is never removed until the slot is disabled.
	 */
2209 2210
	valid_add_flags = le32_to_cpu(ctrl_ctx->add_flags) >> 2;
	valid_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags) >> 2;
2211 2212 2213 2214 2215 2216 2217 2218 2219 2220

	/* Use hweight32 to count the number of ones in the add flags, or
	 * number of endpoints added.  Don't count endpoints that are changed
	 * (both added and dropped).
	 */
	return hweight32(valid_add_flags) -
		hweight32(valid_add_flags & valid_drop_flags);
}

static unsigned int xhci_count_num_dropped_endpoints(struct xhci_hcd *xhci,
2221
		struct xhci_input_control_ctx *ctrl_ctx)
2222 2223 2224 2225
{
	u32 valid_add_flags;
	u32 valid_drop_flags;

2226 2227
	valid_add_flags = le32_to_cpu(ctrl_ctx->add_flags) >> 2;
	valid_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags) >> 2;
2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246

	return hweight32(valid_drop_flags) -
		hweight32(valid_add_flags & valid_drop_flags);
}

/*
 * We need to reserve the new number of endpoints before the configure endpoint
 * command completes.  We can't subtract the dropped endpoints from the number
 * of active endpoints until the command completes because we can oversubscribe
 * the host in this case:
 *
 *  - the first configure endpoint command drops more endpoints than it adds
 *  - a second configure endpoint command that adds more endpoints is queued
 *  - the first configure endpoint command fails, so the config is unchanged
 *  - the second command may succeed, even though there isn't enough resources
 *
 * Must be called with xhci->lock held.
 */
static int xhci_reserve_host_resources(struct xhci_hcd *xhci,
2247
		struct xhci_input_control_ctx *ctrl_ctx)
2248 2249 2250
{
	u32 added_eps;

2251
	added_eps = xhci_count_num_new_endpoints(xhci, ctrl_ctx);
2252
	if (xhci->num_active_eps + added_eps > xhci->limit_active_eps) {
2253 2254 2255
		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"Not enough ep ctxs: "
				"%u active, need to add %u, limit is %u.",
2256 2257 2258 2259 2260
				xhci->num_active_eps, added_eps,
				xhci->limit_active_eps);
		return -ENOMEM;
	}
	xhci->num_active_eps += added_eps;
2261 2262
	xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
			"Adding %u ep ctxs, %u now active.", added_eps,
2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273
			xhci->num_active_eps);
	return 0;
}

/*
 * The configure endpoint was failed by the xHC for some other reason, so we
 * need to revert the resources that failed configuration would have used.
 *
 * Must be called with xhci->lock held.
 */
static void xhci_free_host_resources(struct xhci_hcd *xhci,
2274
		struct xhci_input_control_ctx *ctrl_ctx)
2275 2276 2277
{
	u32 num_failed_eps;

2278
	num_failed_eps = xhci_count_num_new_endpoints(xhci, ctrl_ctx);
2279
	xhci->num_active_eps -= num_failed_eps;
2280 2281
	xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
			"Removing %u failed ep ctxs, %u now active.",
2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292
			num_failed_eps,
			xhci->num_active_eps);
}

/*
 * Now that the command has completed, clean up the active endpoint count by
 * subtracting out the endpoints that were dropped (but not changed).
 *
 * Must be called with xhci->lock held.
 */
static void xhci_finish_resource_reservation(struct xhci_hcd *xhci,
2293
		struct xhci_input_control_ctx *ctrl_ctx)
2294 2295 2296
{
	u32 num_dropped_eps;

2297
	num_dropped_eps = xhci_count_num_dropped_endpoints(xhci, ctrl_ctx);
2298 2299
	xhci->num_active_eps -= num_dropped_eps;
	if (num_dropped_eps)
2300 2301
		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"Removing %u dropped ep ctxs, %u now active.",
2302 2303 2304 2305
				num_dropped_eps,
				xhci->num_active_eps);
}

F
Felipe Balbi 已提交
2306
static unsigned int xhci_get_block_size(struct usb_device *udev)
2307 2308 2309 2310 2311 2312 2313 2314
{
	switch (udev->speed) {
	case USB_SPEED_LOW:
	case USB_SPEED_FULL:
		return FS_BLOCK;
	case USB_SPEED_HIGH:
		return HS_BLOCK;
	case USB_SPEED_SUPER:
2315
	case USB_SPEED_SUPER_PLUS:
2316 2317 2318 2319 2320 2321 2322 2323 2324
		return SS_BLOCK;
	case USB_SPEED_UNKNOWN:
	case USB_SPEED_WIRELESS:
	default:
		/* Should never happen */
		return 1;
	}
}

F
Felipe Balbi 已提交
2325 2326
static unsigned int
xhci_get_largest_overhead(struct xhci_interval_bw *interval_bw)
2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368
{
	if (interval_bw->overhead[LS_OVERHEAD_TYPE])
		return LS_OVERHEAD;
	if (interval_bw->overhead[FS_OVERHEAD_TYPE])
		return FS_OVERHEAD;
	return HS_OVERHEAD;
}

/* If we are changing a LS/FS device under a HS hub,
 * make sure (if we are activating a new TT) that the HS bus has enough
 * bandwidth for this new TT.
 */
static int xhci_check_tt_bw_table(struct xhci_hcd *xhci,
		struct xhci_virt_device *virt_dev,
		int old_active_eps)
{
	struct xhci_interval_bw_table *bw_table;
	struct xhci_tt_bw_info *tt_info;

	/* Find the bandwidth table for the root port this TT is attached to. */
	bw_table = &xhci->rh_bw[virt_dev->real_port - 1].bw_table;
	tt_info = virt_dev->tt_info;
	/* If this TT already had active endpoints, the bandwidth for this TT
	 * has already been added.  Removing all periodic endpoints (and thus
	 * making the TT enactive) will only decrease the bandwidth used.
	 */
	if (old_active_eps)
		return 0;
	if (old_active_eps == 0 && tt_info->active_eps != 0) {
		if (bw_table->bw_used + TT_HS_OVERHEAD > HS_BW_LIMIT)
			return -ENOMEM;
		return 0;
	}
	/* Not sure why we would have no new active endpoints...
	 *
	 * Maybe because of an Evaluate Context change for a hub update or a
	 * control endpoint 0 max packet size change?
	 * FIXME: skip the bandwidth calculation in that case.
	 */
	return 0;
}

S
Sarah Sharp 已提交
2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384
static int xhci_check_ss_bw(struct xhci_hcd *xhci,
		struct xhci_virt_device *virt_dev)
{
	unsigned int bw_reserved;

	bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_IN, 100);
	if (virt_dev->bw_table->ss_bw_in > (SS_BW_LIMIT_IN - bw_reserved))
		return -ENOMEM;

	bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_OUT, 100);
	if (virt_dev->bw_table->ss_bw_out > (SS_BW_LIMIT_OUT - bw_reserved))
		return -ENOMEM;

	return 0;
}

2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424
/*
 * This algorithm is a very conservative estimate of the worst-case scheduling
 * scenario for any one interval.  The hardware dynamically schedules the
 * packets, so we can't tell which microframe could be the limiting factor in
 * the bandwidth scheduling.  This only takes into account periodic endpoints.
 *
 * Obviously, we can't solve an NP complete problem to find the minimum worst
 * case scenario.  Instead, we come up with an estimate that is no less than
 * the worst case bandwidth used for any one microframe, but may be an
 * over-estimate.
 *
 * We walk the requirements for each endpoint by interval, starting with the
 * smallest interval, and place packets in the schedule where there is only one
 * possible way to schedule packets for that interval.  In order to simplify
 * this algorithm, we record the largest max packet size for each interval, and
 * assume all packets will be that size.
 *
 * For interval 0, we obviously must schedule all packets for each interval.
 * The bandwidth for interval 0 is just the amount of data to be transmitted
 * (the sum of all max ESIT payload sizes, plus any overhead per packet times
 * the number of packets).
 *
 * For interval 1, we have two possible microframes to schedule those packets
 * in.  For this algorithm, if we can schedule the same number of packets for
 * each possible scheduling opportunity (each microframe), we will do so.  The
 * remaining number of packets will be saved to be transmitted in the gaps in
 * the next interval's scheduling sequence.
 *
 * As we move those remaining packets to be scheduled with interval 2 packets,
 * we have to double the number of remaining packets to transmit.  This is
 * because the intervals are actually powers of 2, and we would be transmitting
 * the previous interval's packets twice in this interval.  We also have to be
 * sure that when we look at the largest max packet size for this interval, we
 * also look at the largest max packet size for the remaining packets and take
 * the greater of the two.
 *
 * The algorithm continues to evenly distribute packets in each scheduling
 * opportunity, and push the remaining packets out, until we get to the last
 * interval.  Then those packets and their associated overhead are just added
 * to the bandwidth used.
2425 2426 2427 2428 2429
 */
static int xhci_check_bw_table(struct xhci_hcd *xhci,
		struct xhci_virt_device *virt_dev,
		int old_active_eps)
{
2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440
	unsigned int bw_reserved;
	unsigned int max_bandwidth;
	unsigned int bw_used;
	unsigned int block_size;
	struct xhci_interval_bw_table *bw_table;
	unsigned int packet_size = 0;
	unsigned int overhead = 0;
	unsigned int packets_transmitted = 0;
	unsigned int packets_remaining = 0;
	unsigned int i;

2441
	if (virt_dev->udev->speed >= USB_SPEED_SUPER)
S
Sarah Sharp 已提交
2442 2443
		return xhci_check_ss_bw(xhci, virt_dev);

2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462
	if (virt_dev->udev->speed == USB_SPEED_HIGH) {
		max_bandwidth = HS_BW_LIMIT;
		/* Convert percent of bus BW reserved to blocks reserved */
		bw_reserved = DIV_ROUND_UP(HS_BW_RESERVED * max_bandwidth, 100);
	} else {
		max_bandwidth = FS_BW_LIMIT;
		bw_reserved = DIV_ROUND_UP(FS_BW_RESERVED * max_bandwidth, 100);
	}

	bw_table = virt_dev->bw_table;
	/* We need to translate the max packet size and max ESIT payloads into
	 * the units the hardware uses.
	 */
	block_size = xhci_get_block_size(virt_dev->udev);

	/* If we are manipulating a LS/FS device under a HS hub, double check
	 * that the HS bus has enough bandwidth if we are activing a new TT.
	 */
	if (virt_dev->tt_info) {
2463 2464
		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"Recalculating BW for rootport %u",
2465 2466 2467 2468 2469 2470
				virt_dev->real_port);
		if (xhci_check_tt_bw_table(xhci, virt_dev, old_active_eps)) {
			xhci_warn(xhci, "Not enough bandwidth on HS bus for "
					"newly activated TT.\n");
			return -ENOMEM;
		}
2471 2472
		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"Recalculating BW for TT slot %u port %u",
2473 2474 2475
				virt_dev->tt_info->slot_id,
				virt_dev->tt_info->ttport);
	} else {
2476 2477
		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"Recalculating BW for rootport %u",
2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584
				virt_dev->real_port);
	}

	/* Add in how much bandwidth will be used for interval zero, or the
	 * rounded max ESIT payload + number of packets * largest overhead.
	 */
	bw_used = DIV_ROUND_UP(bw_table->interval0_esit_payload, block_size) +
		bw_table->interval_bw[0].num_packets *
		xhci_get_largest_overhead(&bw_table->interval_bw[0]);

	for (i = 1; i < XHCI_MAX_INTERVAL; i++) {
		unsigned int bw_added;
		unsigned int largest_mps;
		unsigned int interval_overhead;

		/*
		 * How many packets could we transmit in this interval?
		 * If packets didn't fit in the previous interval, we will need
		 * to transmit that many packets twice within this interval.
		 */
		packets_remaining = 2 * packets_remaining +
			bw_table->interval_bw[i].num_packets;

		/* Find the largest max packet size of this or the previous
		 * interval.
		 */
		if (list_empty(&bw_table->interval_bw[i].endpoints))
			largest_mps = 0;
		else {
			struct xhci_virt_ep *virt_ep;
			struct list_head *ep_entry;

			ep_entry = bw_table->interval_bw[i].endpoints.next;
			virt_ep = list_entry(ep_entry,
					struct xhci_virt_ep, bw_endpoint_list);
			/* Convert to blocks, rounding up */
			largest_mps = DIV_ROUND_UP(
					virt_ep->bw_info.max_packet_size,
					block_size);
		}
		if (largest_mps > packet_size)
			packet_size = largest_mps;

		/* Use the larger overhead of this or the previous interval. */
		interval_overhead = xhci_get_largest_overhead(
				&bw_table->interval_bw[i]);
		if (interval_overhead > overhead)
			overhead = interval_overhead;

		/* How many packets can we evenly distribute across
		 * (1 << (i + 1)) possible scheduling opportunities?
		 */
		packets_transmitted = packets_remaining >> (i + 1);

		/* Add in the bandwidth used for those scheduled packets */
		bw_added = packets_transmitted * (overhead + packet_size);

		/* How many packets do we have remaining to transmit? */
		packets_remaining = packets_remaining % (1 << (i + 1));

		/* What largest max packet size should those packets have? */
		/* If we've transmitted all packets, don't carry over the
		 * largest packet size.
		 */
		if (packets_remaining == 0) {
			packet_size = 0;
			overhead = 0;
		} else if (packets_transmitted > 0) {
			/* Otherwise if we do have remaining packets, and we've
			 * scheduled some packets in this interval, take the
			 * largest max packet size from endpoints with this
			 * interval.
			 */
			packet_size = largest_mps;
			overhead = interval_overhead;
		}
		/* Otherwise carry over packet_size and overhead from the last
		 * time we had a remainder.
		 */
		bw_used += bw_added;
		if (bw_used > max_bandwidth) {
			xhci_warn(xhci, "Not enough bandwidth. "
					"Proposed: %u, Max: %u\n",
				bw_used, max_bandwidth);
			return -ENOMEM;
		}
	}
	/*
	 * Ok, we know we have some packets left over after even-handedly
	 * scheduling interval 15.  We don't know which microframes they will
	 * fit into, so we over-schedule and say they will be scheduled every
	 * microframe.
	 */
	if (packets_remaining > 0)
		bw_used += overhead + packet_size;

	if (!virt_dev->tt_info && virt_dev->udev->speed == USB_SPEED_HIGH) {
		unsigned int port_index = virt_dev->real_port - 1;

		/* OK, we're manipulating a HS device attached to a
		 * root port bandwidth domain.  Include the number of active TTs
		 * in the bandwidth used.
		 */
		bw_used += TT_HS_OVERHEAD *
			xhci->rh_bw[port_index].num_active_tts;
	}

2585 2586 2587
	xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
		"Final bandwidth: %u, Limit: %u, Reserved: %u, "
		"Available: %u " "percent",
2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599
		bw_used, max_bandwidth, bw_reserved,
		(max_bandwidth - bw_used - bw_reserved) * 100 /
		max_bandwidth);

	bw_used += bw_reserved;
	if (bw_used > max_bandwidth) {
		xhci_warn(xhci, "Not enough bandwidth. Proposed: %u, Max: %u\n",
				bw_used, max_bandwidth);
		return -ENOMEM;
	}

	bw_table->bw_used = bw_used;
2600 2601 2602 2603 2604 2605 2606 2607 2608 2609
	return 0;
}

static bool xhci_is_async_ep(unsigned int ep_type)
{
	return (ep_type != ISOC_OUT_EP && ep_type != INT_OUT_EP &&
					ep_type != ISOC_IN_EP &&
					ep_type != INT_IN_EP);
}

S
Sarah Sharp 已提交
2610 2611
static bool xhci_is_sync_in_ep(unsigned int ep_type)
{
2612
	return (ep_type == ISOC_IN_EP || ep_type == INT_IN_EP);
S
Sarah Sharp 已提交
2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628
}

static unsigned int xhci_get_ss_bw_consumed(struct xhci_bw_info *ep_bw)
{
	unsigned int mps = DIV_ROUND_UP(ep_bw->max_packet_size, SS_BLOCK);

	if (ep_bw->ep_interval == 0)
		return SS_OVERHEAD_BURST +
			(ep_bw->mult * ep_bw->num_packets *
					(SS_OVERHEAD + mps));
	return DIV_ROUND_UP(ep_bw->mult * ep_bw->num_packets *
				(SS_OVERHEAD + mps + SS_OVERHEAD_BURST),
				1 << ep_bw->ep_interval);

}

2629
static void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
2630 2631 2632 2633 2634 2635 2636 2637 2638
		struct xhci_bw_info *ep_bw,
		struct xhci_interval_bw_table *bw_table,
		struct usb_device *udev,
		struct xhci_virt_ep *virt_ep,
		struct xhci_tt_bw_info *tt_info)
{
	struct xhci_interval_bw	*interval_bw;
	int normalized_interval;

S
Sarah Sharp 已提交
2639
	if (xhci_is_async_ep(ep_bw->type))
2640 2641
		return;

2642
	if (udev->speed >= USB_SPEED_SUPER) {
S
Sarah Sharp 已提交
2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656
		if (xhci_is_sync_in_ep(ep_bw->type))
			xhci->devs[udev->slot_id]->bw_table->ss_bw_in -=
				xhci_get_ss_bw_consumed(ep_bw);
		else
			xhci->devs[udev->slot_id]->bw_table->ss_bw_out -=
				xhci_get_ss_bw_consumed(ep_bw);
		return;
	}

	/* SuperSpeed endpoints never get added to intervals in the table, so
	 * this check is only valid for HS/FS/LS devices.
	 */
	if (list_empty(&virt_ep->bw_endpoint_list))
		return;
2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679
	/* For LS/FS devices, we need to translate the interval expressed in
	 * microframes to frames.
	 */
	if (udev->speed == USB_SPEED_HIGH)
		normalized_interval = ep_bw->ep_interval;
	else
		normalized_interval = ep_bw->ep_interval - 3;

	if (normalized_interval == 0)
		bw_table->interval0_esit_payload -= ep_bw->max_esit_payload;
	interval_bw = &bw_table->interval_bw[normalized_interval];
	interval_bw->num_packets -= ep_bw->num_packets;
	switch (udev->speed) {
	case USB_SPEED_LOW:
		interval_bw->overhead[LS_OVERHEAD_TYPE] -= 1;
		break;
	case USB_SPEED_FULL:
		interval_bw->overhead[FS_OVERHEAD_TYPE] -= 1;
		break;
	case USB_SPEED_HIGH:
		interval_bw->overhead[HS_OVERHEAD_TYPE] -= 1;
		break;
	case USB_SPEED_SUPER:
2680
	case USB_SPEED_SUPER_PLUS:
2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706
	case USB_SPEED_UNKNOWN:
	case USB_SPEED_WIRELESS:
		/* Should never happen because only LS/FS/HS endpoints will get
		 * added to the endpoint list.
		 */
		return;
	}
	if (tt_info)
		tt_info->active_eps -= 1;
	list_del_init(&virt_ep->bw_endpoint_list);
}

static void xhci_add_ep_to_interval_table(struct xhci_hcd *xhci,
		struct xhci_bw_info *ep_bw,
		struct xhci_interval_bw_table *bw_table,
		struct usb_device *udev,
		struct xhci_virt_ep *virt_ep,
		struct xhci_tt_bw_info *tt_info)
{
	struct xhci_interval_bw	*interval_bw;
	struct xhci_virt_ep *smaller_ep;
	int normalized_interval;

	if (xhci_is_async_ep(ep_bw->type))
		return;

S
Sarah Sharp 已提交
2707 2708 2709 2710 2711 2712 2713 2714 2715 2716
	if (udev->speed == USB_SPEED_SUPER) {
		if (xhci_is_sync_in_ep(ep_bw->type))
			xhci->devs[udev->slot_id]->bw_table->ss_bw_in +=
				xhci_get_ss_bw_consumed(ep_bw);
		else
			xhci->devs[udev->slot_id]->bw_table->ss_bw_out +=
				xhci_get_ss_bw_consumed(ep_bw);
		return;
	}

2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739
	/* For LS/FS devices, we need to translate the interval expressed in
	 * microframes to frames.
	 */
	if (udev->speed == USB_SPEED_HIGH)
		normalized_interval = ep_bw->ep_interval;
	else
		normalized_interval = ep_bw->ep_interval - 3;

	if (normalized_interval == 0)
		bw_table->interval0_esit_payload += ep_bw->max_esit_payload;
	interval_bw = &bw_table->interval_bw[normalized_interval];
	interval_bw->num_packets += ep_bw->num_packets;
	switch (udev->speed) {
	case USB_SPEED_LOW:
		interval_bw->overhead[LS_OVERHEAD_TYPE] += 1;
		break;
	case USB_SPEED_FULL:
		interval_bw->overhead[FS_OVERHEAD_TYPE] += 1;
		break;
	case USB_SPEED_HIGH:
		interval_bw->overhead[HS_OVERHEAD_TYPE] += 1;
		break;
	case USB_SPEED_SUPER:
2740
	case USB_SPEED_SUPER_PLUS:
2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778
	case USB_SPEED_UNKNOWN:
	case USB_SPEED_WIRELESS:
		/* Should never happen because only LS/FS/HS endpoints will get
		 * added to the endpoint list.
		 */
		return;
	}

	if (tt_info)
		tt_info->active_eps += 1;
	/* Insert the endpoint into the list, largest max packet size first. */
	list_for_each_entry(smaller_ep, &interval_bw->endpoints,
			bw_endpoint_list) {
		if (ep_bw->max_packet_size >=
				smaller_ep->bw_info.max_packet_size) {
			/* Add the new ep before the smaller endpoint */
			list_add_tail(&virt_ep->bw_endpoint_list,
					&smaller_ep->bw_endpoint_list);
			return;
		}
	}
	/* Add the new endpoint at the end of the list. */
	list_add_tail(&virt_ep->bw_endpoint_list,
			&interval_bw->endpoints);
}

void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
		struct xhci_virt_device *virt_dev,
		int old_active_eps)
{
	struct xhci_root_port_bw_info *rh_bw_info;
	if (!virt_dev->tt_info)
		return;

	rh_bw_info = &xhci->rh_bw[virt_dev->real_port - 1];
	if (old_active_eps == 0 &&
				virt_dev->tt_info->active_eps != 0) {
		rh_bw_info->num_active_tts += 1;
2779
		rh_bw_info->bw_table.bw_used += TT_HS_OVERHEAD;
2780 2781 2782
	} else if (old_active_eps != 0 &&
				virt_dev->tt_info->active_eps == 0) {
		rh_bw_info->num_active_tts -= 1;
2783
		rh_bw_info->bw_table.bw_used -= TT_HS_OVERHEAD;
2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798
	}
}

static int xhci_reserve_bandwidth(struct xhci_hcd *xhci,
		struct xhci_virt_device *virt_dev,
		struct xhci_container_ctx *in_ctx)
{
	struct xhci_bw_info ep_bw_info[31];
	int i;
	struct xhci_input_control_ctx *ctrl_ctx;
	int old_active_eps = 0;

	if (virt_dev->tt_info)
		old_active_eps = virt_dev->tt_info->active_eps;

2799
	ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
2800 2801 2802 2803 2804
	if (!ctrl_ctx) {
		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
				__func__);
		return -ENOMEM;
	}
2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876

	for (i = 0; i < 31; i++) {
		if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
			continue;

		/* Make a copy of the BW info in case we need to revert this */
		memcpy(&ep_bw_info[i], &virt_dev->eps[i].bw_info,
				sizeof(ep_bw_info[i]));
		/* Drop the endpoint from the interval table if the endpoint is
		 * being dropped or changed.
		 */
		if (EP_IS_DROPPED(ctrl_ctx, i))
			xhci_drop_ep_from_interval_table(xhci,
					&virt_dev->eps[i].bw_info,
					virt_dev->bw_table,
					virt_dev->udev,
					&virt_dev->eps[i],
					virt_dev->tt_info);
	}
	/* Overwrite the information stored in the endpoints' bw_info */
	xhci_update_bw_info(xhci, virt_dev->in_ctx, ctrl_ctx, virt_dev);
	for (i = 0; i < 31; i++) {
		/* Add any changed or added endpoints to the interval table */
		if (EP_IS_ADDED(ctrl_ctx, i))
			xhci_add_ep_to_interval_table(xhci,
					&virt_dev->eps[i].bw_info,
					virt_dev->bw_table,
					virt_dev->udev,
					&virt_dev->eps[i],
					virt_dev->tt_info);
	}

	if (!xhci_check_bw_table(xhci, virt_dev, old_active_eps)) {
		/* Ok, this fits in the bandwidth we have.
		 * Update the number of active TTs.
		 */
		xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
		return 0;
	}

	/* We don't have enough bandwidth for this, revert the stored info. */
	for (i = 0; i < 31; i++) {
		if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
			continue;

		/* Drop the new copies of any added or changed endpoints from
		 * the interval table.
		 */
		if (EP_IS_ADDED(ctrl_ctx, i)) {
			xhci_drop_ep_from_interval_table(xhci,
					&virt_dev->eps[i].bw_info,
					virt_dev->bw_table,
					virt_dev->udev,
					&virt_dev->eps[i],
					virt_dev->tt_info);
		}
		/* Revert the endpoint back to its old information */
		memcpy(&virt_dev->eps[i].bw_info, &ep_bw_info[i],
				sizeof(ep_bw_info[i]));
		/* Add any changed or dropped endpoints back into the table */
		if (EP_IS_DROPPED(ctrl_ctx, i))
			xhci_add_ep_to_interval_table(xhci,
					&virt_dev->eps[i].bw_info,
					virt_dev->bw_table,
					virt_dev->udev,
					&virt_dev->eps[i],
					virt_dev->tt_info);
	}
	return -ENOMEM;
}


2877 2878 2879 2880
/* Issue a configure endpoint command or evaluate context command
 * and wait for it to finish.
 */
static int xhci_configure_endpoint(struct xhci_hcd *xhci,
2881 2882 2883
		struct usb_device *udev,
		struct xhci_command *command,
		bool ctx_change, bool must_succeed)
2884 2885 2886
{
	int ret;
	unsigned long flags;
2887
	struct xhci_input_control_ctx *ctrl_ctx;
2888
	struct xhci_virt_device *virt_dev;
2889
	struct xhci_slot_ctx *slot_ctx;
2890 2891 2892

	if (!command)
		return -EINVAL;
2893 2894

	spin_lock_irqsave(&xhci->lock, flags);
2895 2896 2897 2898 2899 2900

	if (xhci->xhc_state & XHCI_STATE_DYING) {
		spin_unlock_irqrestore(&xhci->lock, flags);
		return -ESHUTDOWN;
	}

2901
	virt_dev = xhci->devs[udev->slot_id];
2902

2903
	ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
2904
	if (!ctrl_ctx) {
2905
		spin_unlock_irqrestore(&xhci->lock, flags);
2906 2907 2908 2909
		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
				__func__);
		return -ENOMEM;
	}
2910

2911
	if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK) &&
2912
			xhci_reserve_host_resources(xhci, ctrl_ctx)) {
2913 2914 2915 2916 2917 2918
		spin_unlock_irqrestore(&xhci->lock, flags);
		xhci_warn(xhci, "Not enough host resources, "
				"active endpoint contexts = %u\n",
				xhci->num_active_eps);
		return -ENOMEM;
	}
2919
	if ((xhci->quirks & XHCI_SW_BW_CHECKING) &&
2920
	    xhci_reserve_bandwidth(xhci, virt_dev, command->in_ctx)) {
2921
		if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
2922
			xhci_free_host_resources(xhci, ctrl_ctx);
2923 2924 2925 2926
		spin_unlock_irqrestore(&xhci->lock, flags);
		xhci_warn(xhci, "Not enough bandwidth\n");
		return -ENOMEM;
	}
2927

2928
	slot_ctx = xhci_get_slot_ctx(xhci, command->in_ctx);
2929 2930

	trace_xhci_configure_endpoint_ctrl_ctx(ctrl_ctx);
2931 2932
	trace_xhci_configure_endpoint(slot_ctx);

2933
	if (!ctx_change)
2934 2935
		ret = xhci_queue_configure_endpoint(xhci, command,
				command->in_ctx->dma,
2936
				udev->slot_id, must_succeed);
2937
	else
2938 2939
		ret = xhci_queue_evaluate_context(xhci, command,
				command->in_ctx->dma,
2940
				udev->slot_id, must_succeed);
2941
	if (ret < 0) {
2942
		if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
2943
			xhci_free_host_resources(xhci, ctrl_ctx);
2944
		spin_unlock_irqrestore(&xhci->lock, flags);
2945 2946
		xhci_dbg_trace(xhci,  trace_xhci_dbg_context_change,
				"FIXME allocate a new ring segment");
2947 2948 2949 2950 2951 2952
		return -ENOMEM;
	}
	xhci_ring_cmd_db(xhci);
	spin_unlock_irqrestore(&xhci->lock, flags);

	/* Wait for the configure endpoint command to complete */
2953
	wait_for_completion(command->completion);
2954 2955

	if (!ctx_change)
2956 2957
		ret = xhci_configure_endpoint_result(xhci, udev,
						     &command->status);
2958
	else
2959 2960
		ret = xhci_evaluate_context_result(xhci, udev,
						   &command->status);
2961 2962 2963 2964 2965 2966 2967

	if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
		spin_lock_irqsave(&xhci->lock, flags);
		/* If the command failed, remove the reserved resources.
		 * Otherwise, clean up the estimate to include dropped eps.
		 */
		if (ret)
2968
			xhci_free_host_resources(xhci, ctrl_ctx);
2969
		else
2970
			xhci_finish_resource_reservation(xhci, ctrl_ctx);
2971 2972 2973
		spin_unlock_irqrestore(&xhci->lock, flags);
	}
	return ret;
2974 2975
}

2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989
static void xhci_check_bw_drop_ep_streams(struct xhci_hcd *xhci,
	struct xhci_virt_device *vdev, int i)
{
	struct xhci_virt_ep *ep = &vdev->eps[i];

	if (ep->ep_state & EP_HAS_STREAMS) {
		xhci_warn(xhci, "WARN: endpoint 0x%02x has streams on set_interface, freeing streams.\n",
				xhci_get_endpoint_address(i));
		xhci_free_stream_info(xhci, ep->stream_info);
		ep->stream_info = NULL;
		ep->ep_state &= ~EP_HAS_STREAMS;
	}
}

2990 2991 2992 2993 2994 2995 2996 2997 2998 2999
/* Called after one or more calls to xhci_add_endpoint() or
 * xhci_drop_endpoint().  If this call fails, the USB core is expected
 * to call xhci_reset_bandwidth().
 *
 * Since we are in the middle of changing either configuration or
 * installing a new alt setting, the USB core won't allow URBs to be
 * enqueued for any endpoint on the old config or interface.  Nothing
 * else should be touching the xhci->devs[slot_id] structure, so we
 * don't need to take the xhci->lock for manipulating that.
 */
3000
int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
3001 3002 3003 3004 3005
{
	int i;
	int ret = 0;
	struct xhci_hcd *xhci;
	struct xhci_virt_device	*virt_dev;
3006 3007
	struct xhci_input_control_ctx *ctrl_ctx;
	struct xhci_slot_ctx *slot_ctx;
3008
	struct xhci_command *command;
3009

3010
	ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
3011 3012 3013
	if (ret <= 0)
		return ret;
	xhci = hcd_to_xhci(hcd);
3014 3015
	if ((xhci->xhc_state & XHCI_STATE_DYING) ||
		(xhci->xhc_state & XHCI_STATE_REMOVING))
3016
		return -ENODEV;
3017

3018
	xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
3019 3020
	virt_dev = xhci->devs[udev->slot_id];

3021
	command = xhci_alloc_command(xhci, true, GFP_KERNEL);
3022 3023 3024 3025 3026
	if (!command)
		return -ENOMEM;

	command->in_ctx = virt_dev->in_ctx;

3027
	/* See section 4.6.6 - A0 = 1; A1 = D0 = D1 = 0 */
3028
	ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
3029 3030 3031
	if (!ctrl_ctx) {
		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
				__func__);
3032 3033
		ret = -ENOMEM;
		goto command_cleanup;
3034
	}
M
Matt Evans 已提交
3035 3036 3037
	ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
	ctrl_ctx->add_flags &= cpu_to_le32(~EP0_FLAG);
	ctrl_ctx->drop_flags &= cpu_to_le32(~(SLOT_FLAG | EP0_FLAG));
3038 3039 3040

	/* Don't issue the command if there's no endpoints to update. */
	if (ctrl_ctx->add_flags == cpu_to_le32(SLOT_FLAG) &&
3041 3042 3043 3044
	    ctrl_ctx->drop_flags == 0) {
		ret = 0;
		goto command_cleanup;
	}
3045
	/* Fix up Context Entries field. Minimum value is EP0 == BIT(1). */
3046
	slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
3047 3048 3049 3050 3051 3052 3053 3054 3055 3056
	for (i = 31; i >= 1; i--) {
		__le32 le32 = cpu_to_le32(BIT(i));

		if ((virt_dev->eps[i-1].ring && !(ctrl_ctx->drop_flags & le32))
		    || (ctrl_ctx->add_flags & le32) || i == 1) {
			slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
			slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(i));
			break;
		}
	}
3057

3058
	ret = xhci_configure_endpoint(xhci, udev, command,
3059
			false, false);
3060
	if (ret)
3061
		/* Callee should call reset_bandwidth() */
3062
		goto command_cleanup;
3063

3064
	/* Free any rings that were dropped, but not changed. */
3065
	for (i = 1; i < 31; i++) {
3066
		if ((le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1))) &&
3067
		    !(le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))) {
M
Mathias Nyman 已提交
3068
			xhci_free_endpoint_ring(xhci, virt_dev, i);
3069 3070
			xhci_check_bw_drop_ep_streams(xhci, virt_dev, i);
		}
3071
	}
3072
	xhci_zero_in_ctx(xhci, virt_dev);
3073 3074
	/*
	 * Install any rings for completely new endpoints or changed endpoints,
M
Mathias Nyman 已提交
3075
	 * and free any old rings from changed endpoints.
3076
	 */
3077
	for (i = 1; i < 31; i++) {
3078 3079
		if (!virt_dev->eps[i].new_ring)
			continue;
M
Mathias Nyman 已提交
3080
		/* Only free the old ring if it exists.
3081 3082 3083
		 * It may not if this is the first add of an endpoint.
		 */
		if (virt_dev->eps[i].ring) {
M
Mathias Nyman 已提交
3084
			xhci_free_endpoint_ring(xhci, virt_dev, i);
3085
		}
3086
		xhci_check_bw_drop_ep_streams(xhci, virt_dev, i);
3087 3088
		virt_dev->eps[i].ring = virt_dev->eps[i].new_ring;
		virt_dev->eps[i].new_ring = NULL;
3089
		xhci_debugfs_create_endpoint(xhci, virt_dev, i);
3090
	}
3091 3092 3093
command_cleanup:
	kfree(command->completion);
	kfree(command);
3094 3095 3096

	return ret;
}
3097
EXPORT_SYMBOL_GPL(xhci_check_bandwidth);
3098

3099
void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
3100 3101 3102 3103 3104
{
	struct xhci_hcd *xhci;
	struct xhci_virt_device	*virt_dev;
	int i, ret;

3105
	ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
3106 3107 3108 3109
	if (ret <= 0)
		return;
	xhci = hcd_to_xhci(hcd);

3110
	xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
3111 3112
	virt_dev = xhci->devs[udev->slot_id];
	/* Free any rings allocated for added endpoints */
3113
	for (i = 0; i < 31; i++) {
3114
		if (virt_dev->eps[i].new_ring) {
3115
			xhci_debugfs_remove_endpoint(xhci, virt_dev, i);
3116 3117
			xhci_ring_free(xhci, virt_dev->eps[i].new_ring);
			virt_dev->eps[i].new_ring = NULL;
3118 3119
		}
	}
3120
	xhci_zero_in_ctx(xhci, virt_dev);
3121
}
3122
EXPORT_SYMBOL_GPL(xhci_reset_bandwidth);
3123

3124
static void xhci_setup_input_ctx_for_config_ep(struct xhci_hcd *xhci,
3125 3126
		struct xhci_container_ctx *in_ctx,
		struct xhci_container_ctx *out_ctx,
3127
		struct xhci_input_control_ctx *ctrl_ctx,
3128
		u32 add_flags, u32 drop_flags)
3129
{
M
Matt Evans 已提交
3130 3131
	ctrl_ctx->add_flags = cpu_to_le32(add_flags);
	ctrl_ctx->drop_flags = cpu_to_le32(drop_flags);
3132
	xhci_slot_copy(xhci, in_ctx, out_ctx);
M
Matt Evans 已提交
3133
	ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
3134 3135
}

3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177
static void xhci_endpoint_disable(struct usb_hcd *hcd,
				  struct usb_host_endpoint *host_ep)
{
	struct xhci_hcd		*xhci;
	struct xhci_virt_device	*vdev;
	struct xhci_virt_ep	*ep;
	struct usb_device	*udev;
	unsigned long		flags;
	unsigned int		ep_index;

	xhci = hcd_to_xhci(hcd);
rescan:
	spin_lock_irqsave(&xhci->lock, flags);

	udev = (struct usb_device *)host_ep->hcpriv;
	if (!udev || !udev->slot_id)
		goto done;

	vdev = xhci->devs[udev->slot_id];
	if (!vdev)
		goto done;

	ep_index = xhci_get_endpoint_index(&host_ep->desc);
	ep = &vdev->eps[ep_index];
	if (!ep)
		goto done;

	/* wait for hub_tt_work to finish clearing hub TT */
	if (ep->ep_state & EP_CLEARING_TT) {
		spin_unlock_irqrestore(&xhci->lock, flags);
		schedule_timeout_uninterruptible(1);
		goto rescan;
	}

	if (ep->ep_state)
		xhci_dbg(xhci, "endpoint disable with ep_state 0x%x\n",
			 ep->ep_state);
done:
	host_ep->hcpriv = NULL;
	spin_unlock_irqrestore(&xhci->lock, flags);
}

3178 3179 3180 3181
/*
 * Called after usb core issues a clear halt control message.
 * The host side of the halt should already be cleared by a reset endpoint
 * command issued when the STALL event was received.
3182
 *
3183 3184 3185 3186 3187
 * The reset endpoint command may only be issued to endpoints in the halted
 * state. For software that wishes to reset the data toggle or sequence number
 * of an endpoint that isn't in the halted state this function will issue a
 * configure endpoint command with the Drop and Add bits set for the target
 * endpoint. Refer to the additional note in xhci spcification section 4.6.8.
3188
 */
3189

3190
static void xhci_endpoint_reset(struct usb_hcd *hcd,
3191
		struct usb_host_endpoint *host_ep)
3192 3193
{
	struct xhci_hcd *xhci;
3194 3195 3196 3197 3198 3199 3200 3201
	struct usb_device *udev;
	struct xhci_virt_device *vdev;
	struct xhci_virt_ep *ep;
	struct xhci_input_control_ctx *ctrl_ctx;
	struct xhci_command *stop_cmd, *cfg_cmd;
	unsigned int ep_index;
	unsigned long flags;
	u32 ep_flag;
3202
	int err;
3203 3204

	xhci = hcd_to_xhci(hcd);
3205 3206 3207 3208
	if (!host_ep->hcpriv)
		return;
	udev = (struct usb_device *) host_ep->hcpriv;
	vdev = xhci->devs[udev->slot_id];
3209 3210 3211 3212 3213 3214 3215 3216

	/*
	 * vdev may be lost due to xHC restore error and re-initialization
	 * during S3/S4 resume. A new vdev will be allocated later by
	 * xhci_discover_or_reset_device()
	 */
	if (!udev->slot_id || !vdev)
		return;
3217 3218
	ep_index = xhci_get_endpoint_index(&host_ep->desc);
	ep = &vdev->eps[ep_index];
3219 3220
	if (!ep)
		return;
3221 3222

	/* Bail out if toggle is already being cleared by a endpoint reset */
3223
	spin_lock_irqsave(&xhci->lock, flags);
3224 3225
	if (ep->ep_state & EP_HARD_CLEAR_TOGGLE) {
		ep->ep_state &= ~EP_HARD_CLEAR_TOGGLE;
3226
		spin_unlock_irqrestore(&xhci->lock, flags);
3227 3228
		return;
	}
3229
	spin_unlock_irqrestore(&xhci->lock, flags);
3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251
	/* Only interrupt and bulk ep's use data toggle, USB2 spec 5.5.4-> */
	if (usb_endpoint_xfer_control(&host_ep->desc) ||
	    usb_endpoint_xfer_isoc(&host_ep->desc))
		return;

	ep_flag = xhci_get_endpoint_flag(&host_ep->desc);

	if (ep_flag == SLOT_FLAG || ep_flag == EP0_FLAG)
		return;

	stop_cmd = xhci_alloc_command(xhci, true, GFP_NOWAIT);
	if (!stop_cmd)
		return;

	cfg_cmd = xhci_alloc_command_with_ctx(xhci, true, GFP_NOWAIT);
	if (!cfg_cmd)
		goto cleanup;

	spin_lock_irqsave(&xhci->lock, flags);

	/* block queuing new trbs and ringing ep doorbell */
	ep->ep_state |= EP_SOFT_CLEAR_TOGGLE;
3252

3253
	/*
3254 3255 3256
	 * Make sure endpoint ring is empty before resetting the toggle/seq.
	 * Driver is required to synchronously cancel all transfer request.
	 * Stop the endpoint to force xHC to update the output context
3257
	 */
3258

3259 3260 3261
	if (!list_empty(&ep->ring->td_list)) {
		dev_err(&udev->dev, "EP not empty, refuse reset\n");
		spin_unlock_irqrestore(&xhci->lock, flags);
3262
		xhci_free_command(xhci, cfg_cmd);
3263 3264
		goto cleanup;
	}
3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275

	err = xhci_queue_stop_endpoint(xhci, stop_cmd, udev->slot_id,
					ep_index, 0);
	if (err < 0) {
		spin_unlock_irqrestore(&xhci->lock, flags);
		xhci_free_command(xhci, cfg_cmd);
		xhci_dbg(xhci, "%s: Failed to queue stop ep command, %d ",
				__func__, err);
		goto cleanup;
	}

3276 3277 3278 3279 3280 3281 3282 3283 3284
	xhci_ring_cmd_db(xhci);
	spin_unlock_irqrestore(&xhci->lock, flags);

	wait_for_completion(stop_cmd->completion);

	spin_lock_irqsave(&xhci->lock, flags);

	/* config ep command clears toggle if add and drop ep flags are set */
	ctrl_ctx = xhci_get_input_control_ctx(cfg_cmd->in_ctx);
3285 3286 3287 3288 3289 3290 3291 3292
	if (!ctrl_ctx) {
		spin_unlock_irqrestore(&xhci->lock, flags);
		xhci_free_command(xhci, cfg_cmd);
		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
				__func__);
		goto cleanup;
	}

3293 3294 3295 3296
	xhci_setup_input_ctx_for_config_ep(xhci, cfg_cmd->in_ctx, vdev->out_ctx,
					   ctrl_ctx, ep_flag, ep_flag);
	xhci_endpoint_copy(xhci, cfg_cmd->in_ctx, vdev->out_ctx, ep_index);

3297
	err = xhci_queue_configure_endpoint(xhci, cfg_cmd, cfg_cmd->in_ctx->dma,
3298
				      udev->slot_id, false);
3299 3300 3301 3302 3303 3304 3305 3306
	if (err < 0) {
		spin_unlock_irqrestore(&xhci->lock, flags);
		xhci_free_command(xhci, cfg_cmd);
		xhci_dbg(xhci, "%s: Failed to queue config ep command, %d ",
				__func__, err);
		goto cleanup;
	}

3307 3308 3309 3310 3311 3312 3313 3314
	xhci_ring_cmd_db(xhci);
	spin_unlock_irqrestore(&xhci->lock, flags);

	wait_for_completion(cfg_cmd->completion);

	xhci_free_command(xhci, cfg_cmd);
cleanup:
	xhci_free_command(xhci, stop_cmd);
3315
	spin_lock_irqsave(&xhci->lock, flags);
3316 3317
	if (ep->ep_state & EP_SOFT_CLEAR_TOGGLE)
		ep->ep_state &= ~EP_SOFT_CLEAR_TOGGLE;
3318
	spin_unlock_irqrestore(&xhci->lock, flags);
3319 3320
}

3321 3322 3323 3324 3325 3326 3327 3328 3329 3330
static int xhci_check_streams_endpoint(struct xhci_hcd *xhci,
		struct usb_device *udev, struct usb_host_endpoint *ep,
		unsigned int slot_id)
{
	int ret;
	unsigned int ep_index;
	unsigned int ep_state;

	if (!ep)
		return -EINVAL;
3331
	ret = xhci_check_args(xhci_to_hcd(xhci), udev, ep, 1, true, __func__);
3332 3333
	if (ret <= 0)
		return -EINVAL;
3334
	if (usb_ss_max_streams(&ep->ss_ep_comp) == 0) {
3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402
		xhci_warn(xhci, "WARN: SuperSpeed Endpoint Companion"
				" descriptor for ep 0x%x does not support streams\n",
				ep->desc.bEndpointAddress);
		return -EINVAL;
	}

	ep_index = xhci_get_endpoint_index(&ep->desc);
	ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
	if (ep_state & EP_HAS_STREAMS ||
			ep_state & EP_GETTING_STREAMS) {
		xhci_warn(xhci, "WARN: SuperSpeed bulk endpoint 0x%x "
				"already has streams set up.\n",
				ep->desc.bEndpointAddress);
		xhci_warn(xhci, "Send email to xHCI maintainer and ask for "
				"dynamic stream context array reallocation.\n");
		return -EINVAL;
	}
	if (!list_empty(&xhci->devs[slot_id]->eps[ep_index].ring->td_list)) {
		xhci_warn(xhci, "Cannot setup streams for SuperSpeed bulk "
				"endpoint 0x%x; URBs are pending.\n",
				ep->desc.bEndpointAddress);
		return -EINVAL;
	}
	return 0;
}

static void xhci_calculate_streams_entries(struct xhci_hcd *xhci,
		unsigned int *num_streams, unsigned int *num_stream_ctxs)
{
	unsigned int max_streams;

	/* The stream context array size must be a power of two */
	*num_stream_ctxs = roundup_pow_of_two(*num_streams);
	/*
	 * Find out how many primary stream array entries the host controller
	 * supports.  Later we may use secondary stream arrays (similar to 2nd
	 * level page entries), but that's an optional feature for xHCI host
	 * controllers. xHCs must support at least 4 stream IDs.
	 */
	max_streams = HCC_MAX_PSA(xhci->hcc_params);
	if (*num_stream_ctxs > max_streams) {
		xhci_dbg(xhci, "xHCI HW only supports %u stream ctx entries.\n",
				max_streams);
		*num_stream_ctxs = max_streams;
		*num_streams = max_streams;
	}
}

/* Returns an error code if one of the endpoint already has streams.
 * This does not change any data structures, it only checks and gathers
 * information.
 */
static int xhci_calculate_streams_and_bitmask(struct xhci_hcd *xhci,
		struct usb_device *udev,
		struct usb_host_endpoint **eps, unsigned int num_eps,
		unsigned int *num_streams, u32 *changed_ep_bitmask)
{
	unsigned int max_streams;
	unsigned int endpoint_flag;
	int i;
	int ret;

	for (i = 0; i < num_eps; i++) {
		ret = xhci_check_streams_endpoint(xhci, udev,
				eps[i], udev->slot_id);
		if (ret < 0)
			return ret;

3403
		max_streams = usb_ss_max_streams(&eps[i]->ss_ep_comp);
3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438
		if (max_streams < (*num_streams - 1)) {
			xhci_dbg(xhci, "Ep 0x%x only supports %u stream IDs.\n",
					eps[i]->desc.bEndpointAddress,
					max_streams);
			*num_streams = max_streams+1;
		}

		endpoint_flag = xhci_get_endpoint_flag(&eps[i]->desc);
		if (*changed_ep_bitmask & endpoint_flag)
			return -EINVAL;
		*changed_ep_bitmask |= endpoint_flag;
	}
	return 0;
}

static u32 xhci_calculate_no_streams_bitmask(struct xhci_hcd *xhci,
		struct usb_device *udev,
		struct usb_host_endpoint **eps, unsigned int num_eps)
{
	u32 changed_ep_bitmask = 0;
	unsigned int slot_id;
	unsigned int ep_index;
	unsigned int ep_state;
	int i;

	slot_id = udev->slot_id;
	if (!xhci->devs[slot_id])
		return 0;

	for (i = 0; i < num_eps; i++) {
		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
		ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
		/* Are streams already being freed for the endpoint? */
		if (ep_state & EP_GETTING_NO_STREAMS) {
			xhci_warn(xhci, "WARN Can't disable streams for "
J
Joe Perches 已提交
3439 3440
					"endpoint 0x%x, "
					"streams are being disabled already\n",
3441 3442 3443 3444 3445 3446 3447
					eps[i]->desc.bEndpointAddress);
			return 0;
		}
		/* Are there actually any streams to free? */
		if (!(ep_state & EP_HAS_STREAMS) &&
				!(ep_state & EP_GETTING_STREAMS)) {
			xhci_warn(xhci, "WARN Can't disable streams for "
J
Joe Perches 已提交
3448 3449
					"endpoint 0x%x, "
					"streams are already disabled!\n",
3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460
					eps[i]->desc.bEndpointAddress);
			xhci_warn(xhci, "WARN xhci_free_streams() called "
					"with non-streams endpoint\n");
			return 0;
		}
		changed_ep_bitmask |= xhci_get_endpoint_flag(&eps[i]->desc);
	}
	return changed_ep_bitmask;
}

/*
3461
 * The USB device drivers use this function (through the HCD interface in USB
3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475
 * core) to prepare a set of bulk endpoints to use streams.  Streams are used to
 * coordinate mass storage command queueing across multiple endpoints (basically
 * a stream ID == a task ID).
 *
 * Setting up streams involves allocating the same size stream context array
 * for each endpoint and issuing a configure endpoint command for all endpoints.
 *
 * Don't allow the call to succeed if one endpoint only supports one stream
 * (which means it doesn't support streams at all).
 *
 * Drivers may get less stream IDs than they asked for, if the host controller
 * hardware or endpoints claim they can't support the number of requested
 * stream IDs.
 */
3476
static int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
3477 3478 3479 3480 3481 3482 3483
		struct usb_host_endpoint **eps, unsigned int num_eps,
		unsigned int num_streams, gfp_t mem_flags)
{
	int i, ret;
	struct xhci_hcd *xhci;
	struct xhci_virt_device *vdev;
	struct xhci_command *config_cmd;
3484
	struct xhci_input_control_ctx *ctrl_ctx;
3485 3486
	unsigned int ep_index;
	unsigned int num_stream_ctxs;
3487
	unsigned int max_packet;
3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501
	unsigned long flags;
	u32 changed_ep_bitmask = 0;

	if (!eps)
		return -EINVAL;

	/* Add one to the number of streams requested to account for
	 * stream 0 that is reserved for xHCI usage.
	 */
	num_streams += 1;
	xhci = hcd_to_xhci(hcd);
	xhci_dbg(xhci, "Driver wants %u stream IDs (including stream 0).\n",
			num_streams);

H
Hans de Goede 已提交
3502
	/* MaxPSASize value 0 (2 streams) means streams are not supported */
3503 3504
	if ((xhci->quirks & XHCI_BROKEN_STREAMS) ||
			HCC_MAX_PSA(xhci->hcc_params) < 4) {
H
Hans de Goede 已提交
3505 3506 3507 3508
		xhci_dbg(xhci, "xHCI controller does not support streams.\n");
		return -ENOSYS;
	}

3509
	config_cmd = xhci_alloc_command_with_ctx(xhci, true, mem_flags);
3510
	if (!config_cmd)
3511
		return -ENOMEM;
3512

3513
	ctrl_ctx = xhci_get_input_control_ctx(config_cmd->in_ctx);
3514 3515 3516 3517 3518 3519
	if (!ctrl_ctx) {
		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
				__func__);
		xhci_free_command(xhci, config_cmd);
		return -ENOMEM;
	}
3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540

	/* Check to make sure all endpoints are not already configured for
	 * streams.  While we're at it, find the maximum number of streams that
	 * all the endpoints will support and check for duplicate endpoints.
	 */
	spin_lock_irqsave(&xhci->lock, flags);
	ret = xhci_calculate_streams_and_bitmask(xhci, udev, eps,
			num_eps, &num_streams, &changed_ep_bitmask);
	if (ret < 0) {
		xhci_free_command(xhci, config_cmd);
		spin_unlock_irqrestore(&xhci->lock, flags);
		return ret;
	}
	if (num_streams <= 1) {
		xhci_warn(xhci, "WARN: endpoints can't handle "
				"more than one stream.\n");
		xhci_free_command(xhci, config_cmd);
		spin_unlock_irqrestore(&xhci->lock, flags);
		return -EINVAL;
	}
	vdev = xhci->devs[udev->slot_id];
L
Lucas De Marchi 已提交
3541
	/* Mark each endpoint as being in transition, so
3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559
	 * xhci_urb_enqueue() will reject all URBs.
	 */
	for (i = 0; i < num_eps; i++) {
		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
		vdev->eps[ep_index].ep_state |= EP_GETTING_STREAMS;
	}
	spin_unlock_irqrestore(&xhci->lock, flags);

	/* Setup internal data structures and allocate HW data structures for
	 * streams (but don't install the HW structures in the input context
	 * until we're sure all memory allocation succeeded).
	 */
	xhci_calculate_streams_entries(xhci, &num_streams, &num_stream_ctxs);
	xhci_dbg(xhci, "Need %u stream ctx entries for %u stream IDs.\n",
			num_stream_ctxs, num_streams);

	for (i = 0; i < num_eps; i++) {
		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3560
		max_packet = usb_endpoint_maxp(&eps[i]->desc);
3561 3562
		vdev->eps[ep_index].stream_info = xhci_alloc_stream_info(xhci,
				num_stream_ctxs,
3563 3564
				num_streams,
				max_packet, mem_flags);
3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587
		if (!vdev->eps[ep_index].stream_info)
			goto cleanup;
		/* Set maxPstreams in endpoint context and update deq ptr to
		 * point to stream context array. FIXME
		 */
	}

	/* Set up the input context for a configure endpoint command. */
	for (i = 0; i < num_eps; i++) {
		struct xhci_ep_ctx *ep_ctx;

		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
		ep_ctx = xhci_get_ep_ctx(xhci, config_cmd->in_ctx, ep_index);

		xhci_endpoint_copy(xhci, config_cmd->in_ctx,
				vdev->out_ctx, ep_index);
		xhci_setup_streams_ep_input_ctx(xhci, ep_ctx,
				vdev->eps[ep_index].stream_info);
	}
	/* Tell the HW to drop its old copy of the endpoint context info
	 * and add the updated copy from the input context.
	 */
	xhci_setup_input_ctx_for_config_ep(xhci, config_cmd->in_ctx,
3588 3589
			vdev->out_ctx, ctrl_ctx,
			changed_ep_bitmask, changed_ep_bitmask);
3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612

	/* Issue and wait for the configure endpoint command */
	ret = xhci_configure_endpoint(xhci, udev, config_cmd,
			false, false);

	/* xHC rejected the configure endpoint command for some reason, so we
	 * leave the old ring intact and free our internal streams data
	 * structure.
	 */
	if (ret < 0)
		goto cleanup;

	spin_lock_irqsave(&xhci->lock, flags);
	for (i = 0; i < num_eps; i++) {
		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
		vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
		xhci_dbg(xhci, "Slot %u ep ctx %u now has streams.\n",
			 udev->slot_id, ep_index);
		vdev->eps[ep_index].ep_state |= EP_HAS_STREAMS;
	}
	xhci_free_command(xhci, config_cmd);
	spin_unlock_irqrestore(&xhci->lock, flags);

3613 3614 3615 3616
	for (i = 0; i < num_eps; i++) {
		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
		xhci_debugfs_create_stream_files(xhci, vdev, ep_index);
	}
3617 3618 3619 3620 3621 3622 3623 3624
	/* Subtract 1 for stream 0, which drivers can't use */
	return num_streams - 1;

cleanup:
	/* If it didn't work, free the streams! */
	for (i = 0; i < num_eps; i++) {
		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
		xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
3625
		vdev->eps[ep_index].stream_info = NULL;
3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642
		/* FIXME Unset maxPstreams in endpoint context and
		 * update deq ptr to point to normal string ring.
		 */
		vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
		vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
		xhci_endpoint_zero(xhci, vdev, eps[i]);
	}
	xhci_free_command(xhci, config_cmd);
	return -ENOMEM;
}

/* Transition the endpoint from using streams to being a "normal" endpoint
 * without streams.
 *
 * Modify the endpoint context state, submit a configure endpoint command,
 * and free all endpoint rings for streams if that completes successfully.
 */
3643
static int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
3644 3645 3646 3647 3648 3649 3650
		struct usb_host_endpoint **eps, unsigned int num_eps,
		gfp_t mem_flags)
{
	int i, ret;
	struct xhci_hcd *xhci;
	struct xhci_virt_device *vdev;
	struct xhci_command *command;
3651
	struct xhci_input_control_ctx *ctrl_ctx;
3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673
	unsigned int ep_index;
	unsigned long flags;
	u32 changed_ep_bitmask;

	xhci = hcd_to_xhci(hcd);
	vdev = xhci->devs[udev->slot_id];

	/* Set up a configure endpoint command to remove the streams rings */
	spin_lock_irqsave(&xhci->lock, flags);
	changed_ep_bitmask = xhci_calculate_no_streams_bitmask(xhci,
			udev, eps, num_eps);
	if (changed_ep_bitmask == 0) {
		spin_unlock_irqrestore(&xhci->lock, flags);
		return -EINVAL;
	}

	/* Use the xhci_command structure from the first endpoint.  We may have
	 * allocated too many, but the driver may call xhci_free_streams() for
	 * each endpoint it grouped into one call to xhci_alloc_streams().
	 */
	ep_index = xhci_get_endpoint_index(&eps[0]->desc);
	command = vdev->eps[ep_index].stream_info->free_streams_command;
3674
	ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
3675
	if (!ctrl_ctx) {
3676
		spin_unlock_irqrestore(&xhci->lock, flags);
3677 3678 3679 3680 3681
		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
				__func__);
		return -EINVAL;
	}

3682 3683 3684 3685 3686 3687 3688 3689 3690 3691
	for (i = 0; i < num_eps; i++) {
		struct xhci_ep_ctx *ep_ctx;

		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
		ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
		xhci->devs[udev->slot_id]->eps[ep_index].ep_state |=
			EP_GETTING_NO_STREAMS;

		xhci_endpoint_copy(xhci, command->in_ctx,
				vdev->out_ctx, ep_index);
3692
		xhci_setup_no_streams_ep_input_ctx(ep_ctx,
3693 3694 3695
				&vdev->eps[ep_index]);
	}
	xhci_setup_input_ctx_for_config_ep(xhci, command->in_ctx,
3696 3697
			vdev->out_ctx, ctrl_ctx,
			changed_ep_bitmask, changed_ep_bitmask);
3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715
	spin_unlock_irqrestore(&xhci->lock, flags);

	/* Issue and wait for the configure endpoint command,
	 * which must succeed.
	 */
	ret = xhci_configure_endpoint(xhci, udev, command,
			false, true);

	/* xHC rejected the configure endpoint command for some reason, so we
	 * leave the streams rings intact.
	 */
	if (ret < 0)
		return ret;

	spin_lock_irqsave(&xhci->lock, flags);
	for (i = 0; i < num_eps; i++) {
		ep_index = xhci_get_endpoint_index(&eps[i]->desc);
		xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
3716
		vdev->eps[ep_index].stream_info = NULL;
3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727
		/* FIXME Unset maxPstreams in endpoint context and
		 * update deq ptr to point to normal string ring.
		 */
		vdev->eps[ep_index].ep_state &= ~EP_GETTING_NO_STREAMS;
		vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
	}
	spin_unlock_irqrestore(&xhci->lock, flags);

	return 0;
}

3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749
/*
 * Deletes endpoint resources for endpoints that were active before a Reset
 * Device command, or a Disable Slot command.  The Reset Device command leaves
 * the control endpoint intact, whereas the Disable Slot command deletes it.
 *
 * Must be called with xhci->lock held.
 */
void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
	struct xhci_virt_device *virt_dev, bool drop_control_ep)
{
	int i;
	unsigned int num_dropped_eps = 0;
	unsigned int drop_flags = 0;

	for (i = (drop_control_ep ? 0 : 1); i < 31; i++) {
		if (virt_dev->eps[i].ring) {
			drop_flags |= 1 << i;
			num_dropped_eps++;
		}
	}
	xhci->num_active_eps -= num_dropped_eps;
	if (num_dropped_eps)
3750 3751 3752
		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"Dropped %u ep ctxs, flags = 0x%x, "
				"%u now active.",
3753 3754 3755 3756
				num_dropped_eps, drop_flags,
				xhci->num_active_eps);
}

3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767
/*
 * This submits a Reset Device Command, which will set the device state to 0,
 * set the device address to 0, and disable all the endpoints except the default
 * control endpoint.  The USB core should come back and call
 * xhci_address_device(), and then re-set up the configuration.  If this is
 * called because of a usb_reset_and_verify_device(), then the old alternate
 * settings will be re-installed through the normal bandwidth allocation
 * functions.
 *
 * Wait for the Reset Device command to finish.  Remove all structures
 * associated with the endpoints that were disabled.  Clear the input device
M
Mathias Nyman 已提交
3768
 * structure? Reset the control endpoint 0 max packet size?
3769 3770 3771 3772 3773
 *
 * If the virt_dev to be reset does not exist or does not match the udev,
 * it means the device is lost, possibly due to the xHC restore error and
 * re-initialization during S3/S4. In this case, call xhci_alloc_dev() to
 * re-allocate the device.
3774
 */
3775 3776
static int xhci_discover_or_reset_device(struct usb_hcd *hcd,
		struct usb_device *udev)
3777 3778 3779 3780 3781 3782 3783
{
	int ret, i;
	unsigned long flags;
	struct xhci_hcd *xhci;
	unsigned int slot_id;
	struct xhci_virt_device *virt_dev;
	struct xhci_command *reset_device_cmd;
3784
	struct xhci_slot_ctx *slot_ctx;
3785
	int old_active_eps = 0;
3786

3787
	ret = xhci_check_args(hcd, udev, NULL, 0, false, __func__);
3788 3789 3790 3791 3792
	if (ret <= 0)
		return ret;
	xhci = hcd_to_xhci(hcd);
	slot_id = udev->slot_id;
	virt_dev = xhci->devs[slot_id];
3793 3794 3795 3796 3797 3798 3799 3800 3801 3802
	if (!virt_dev) {
		xhci_dbg(xhci, "The device to be reset with slot ID %u does "
				"not exist. Re-allocate the device\n", slot_id);
		ret = xhci_alloc_dev(hcd, udev);
		if (ret == 1)
			return 0;
		else
			return -EINVAL;
	}

3803 3804 3805
	if (virt_dev->tt_info)
		old_active_eps = virt_dev->tt_info->active_eps;

3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819
	if (virt_dev->udev != udev) {
		/* If the virt_dev and the udev does not match, this virt_dev
		 * may belong to another udev.
		 * Re-allocate the device.
		 */
		xhci_dbg(xhci, "The device to be reset with slot ID %u does "
				"not match the udev. Re-allocate the device\n",
				slot_id);
		ret = xhci_alloc_dev(hcd, udev);
		if (ret == 1)
			return 0;
		else
			return -EINVAL;
	}
3820

3821 3822 3823 3824 3825 3826
	/* If device is not setup, there is no point in resetting it */
	slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
	if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
						SLOT_STATE_DISABLED)
		return 0;

3827 3828
	trace_xhci_discover_or_reset_device(slot_ctx);

3829 3830 3831 3832 3833 3834 3835
	xhci_dbg(xhci, "Resetting device with slot ID %u\n", slot_id);
	/* Allocate the command structure that holds the struct completion.
	 * Assume we're in process context, since the normal device reset
	 * process has to wait for the device anyway.  Storage devices are
	 * reset as part of error handling, so use GFP_NOIO instead of
	 * GFP_KERNEL.
	 */
3836
	reset_device_cmd = xhci_alloc_command(xhci, true, GFP_NOIO);
3837 3838 3839 3840 3841 3842 3843
	if (!reset_device_cmd) {
		xhci_dbg(xhci, "Couldn't allocate command structure.\n");
		return -ENOMEM;
	}

	/* Attempt to submit the Reset Device command to the command ring */
	spin_lock_irqsave(&xhci->lock, flags);
3844

3845
	ret = xhci_queue_reset_device(xhci, reset_device_cmd, slot_id);
3846 3847 3848 3849 3850 3851 3852 3853 3854
	if (ret) {
		xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
		spin_unlock_irqrestore(&xhci->lock, flags);
		goto command_cleanup;
	}
	xhci_ring_cmd_db(xhci);
	spin_unlock_irqrestore(&xhci->lock, flags);

	/* Wait for the Reset Device command to finish */
3855
	wait_for_completion(reset_device_cmd->completion);
3856 3857 3858 3859 3860 3861 3862

	/* The Reset Device command can't fail, according to the 0.95/0.96 spec,
	 * unless we tried to reset a slot ID that wasn't enabled,
	 * or the device wasn't in the addressed or configured state.
	 */
	ret = reset_device_cmd->status;
	switch (ret) {
3863
	case COMP_COMMAND_ABORTED:
3864
	case COMP_COMMAND_RING_STOPPED:
3865 3866 3867
		xhci_warn(xhci, "Timeout waiting for reset device command\n");
		ret = -ETIME;
		goto command_cleanup;
3868 3869
	case COMP_SLOT_NOT_ENABLED_ERROR: /* 0.95 completion for bad slot ID */
	case COMP_CONTEXT_STATE_ERROR: /* 0.96 completion code for same thing */
3870
		xhci_dbg(xhci, "Can't reset device (slot ID %u) in %s state\n",
3871 3872
				slot_id,
				xhci_get_slot_state(xhci, virt_dev->out_ctx));
3873
		xhci_dbg(xhci, "Not freeing device rings.\n");
3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888
		/* Don't treat this as an error.  May change my mind later. */
		ret = 0;
		goto command_cleanup;
	case COMP_SUCCESS:
		xhci_dbg(xhci, "Successful reset device command.\n");
		break;
	default:
		if (xhci_is_vendor_info_code(xhci, ret))
			break;
		xhci_warn(xhci, "Unknown completion code %u for "
				"reset device command.\n", ret);
		ret = -EINVAL;
		goto command_cleanup;
	}

3889 3890 3891 3892 3893 3894 3895 3896
	/* Free up host controller endpoint resources */
	if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
		spin_lock_irqsave(&xhci->lock, flags);
		/* Don't delete the default control endpoint resources */
		xhci_free_device_endpoint_resources(xhci, virt_dev, false);
		spin_unlock_irqrestore(&xhci->lock, flags);
	}

M
Mathias Nyman 已提交
3897
	/* Everything but endpoint 0 is disabled, so free the rings. */
3898
	for (i = 1; i < 31; i++) {
3899 3900 3901
		struct xhci_virt_ep *ep = &virt_dev->eps[i];

		if (ep->ep_state & EP_HAS_STREAMS) {
3902 3903
			xhci_warn(xhci, "WARN: endpoint 0x%02x has streams on device reset, freeing streams.\n",
					xhci_get_endpoint_address(i));
3904 3905 3906 3907 3908 3909
			xhci_free_stream_info(xhci, ep->stream_info);
			ep->stream_info = NULL;
			ep->ep_state &= ~EP_HAS_STREAMS;
		}

		if (ep->ring) {
3910
			xhci_debugfs_remove_endpoint(xhci, virt_dev, i);
M
Mathias Nyman 已提交
3911
			xhci_free_endpoint_ring(xhci, virt_dev, i);
3912
		}
3913 3914 3915 3916 3917 3918 3919
		if (!list_empty(&virt_dev->eps[i].bw_endpoint_list))
			xhci_drop_ep_from_interval_table(xhci,
					&virt_dev->eps[i].bw_info,
					virt_dev->bw_table,
					udev,
					&virt_dev->eps[i],
					virt_dev->tt_info);
3920
		xhci_clear_endpoint_bw_info(&virt_dev->eps[i].bw_info);
3921
	}
3922 3923
	/* If necessary, update the number of active TTs on this root port */
	xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
3924
	virt_dev->flags = 0;
3925 3926 3927 3928 3929 3930 3931
	ret = 0;

command_cleanup:
	xhci_free_command(xhci, reset_device_cmd);
	return ret;
}

3932 3933 3934 3935 3936
/*
 * At this point, the struct usb_device is about to go away, the device has
 * disconnected, and all traffic has been stopped and the endpoints have been
 * disabled.  Free any HC data structures associated with that device.
 */
3937
static void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev)
3938 3939
{
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3940
	struct xhci_virt_device *virt_dev;
3941
	struct xhci_slot_ctx *slot_ctx;
3942
	int i, ret;
3943

3944 3945 3946 3947 3948 3949
	/*
	 * We called pm_runtime_get_noresume when the device was attached.
	 * Decrement the counter here to allow controller to runtime suspend
	 * if no devices remain.
	 */
	if (xhci->quirks & XHCI_RESET_ON_RESUME)
3950
		pm_runtime_put_noidle(hcd->self.controller);
3951

3952
	ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
3953 3954 3955
	/* If the host is halted due to driver unload, we still need to free the
	 * device.
	 */
3956
	if (ret <= 0 && ret != -ENODEV)
3957
		return;
3958

3959
	virt_dev = xhci->devs[udev->slot_id];
3960 3961
	slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
	trace_xhci_free_dev(slot_ctx);
3962 3963

	/* Stop any wayward timer functions (which may grab the lock) */
3964
	for (i = 0; i < 31; i++) {
3965
		virt_dev->eps[i].ep_state &= ~EP_STOP_CMD_PENDING;
3966 3967
		del_timer_sync(&virt_dev->eps[i].stop_cmd_timer);
	}
3968
	virt_dev->udev = NULL;
3969 3970
	xhci_disable_slot(xhci, udev->slot_id);
	xhci_free_virt_device(xhci, udev->slot_id);
3971 3972
}

3973
int xhci_disable_slot(struct xhci_hcd *xhci, u32 slot_id)
3974
{
3975
	struct xhci_command *command;
3976 3977 3978 3979
	unsigned long flags;
	u32 state;
	int ret = 0;

3980
	command = xhci_alloc_command(xhci, true, GFP_KERNEL);
3981 3982 3983
	if (!command)
		return -ENOMEM;

3984 3985
	xhci_debugfs_remove_slot(xhci, slot_id);

3986
	spin_lock_irqsave(&xhci->lock, flags);
3987
	/* Don't disable the slot if the host controller is dead. */
3988
	state = readl(&xhci->op_regs->status);
3989 3990
	if (state == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING) ||
			(xhci->xhc_state & XHCI_STATE_HALTED)) {
3991
		spin_unlock_irqrestore(&xhci->lock, flags);
3992
		kfree(command);
3993
		return -ENODEV;
3994 3995
	}

3996 3997 3998
	ret = xhci_queue_slot_control(xhci, command, TRB_DISABLE_SLOT,
				slot_id);
	if (ret) {
3999
		spin_unlock_irqrestore(&xhci->lock, flags);
4000
		kfree(command);
4001
		return ret;
4002
	}
4003
	xhci_ring_cmd_db(xhci);
4004
	spin_unlock_irqrestore(&xhci->lock, flags);
4005 4006 4007 4008 4009 4010 4011 4012 4013

	wait_for_completion(command->completion);

	if (command->status != COMP_SUCCESS)
		xhci_warn(xhci, "Unsuccessful disable slot %u command, status %d\n",
			  slot_id, command->status);

	xhci_free_command(xhci, command);

4014
	return ret;
4015 4016
}

4017 4018 4019 4020 4021 4022 4023 4024 4025
/*
 * Checks if we have enough host controller resources for the default control
 * endpoint.
 *
 * Must be called with xhci->lock held.
 */
static int xhci_reserve_host_control_ep_resources(struct xhci_hcd *xhci)
{
	if (xhci->num_active_eps + 1 > xhci->limit_active_eps) {
4026 4027 4028
		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"Not enough ep ctxs: "
				"%u active, need to add 1, limit is %u.",
4029 4030 4031 4032
				xhci->num_active_eps, xhci->limit_active_eps);
		return -ENOMEM;
	}
	xhci->num_active_eps += 1;
4033 4034
	xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
			"Adding 1 ep ctx, %u now active.",
4035 4036 4037 4038 4039
			xhci->num_active_eps);
	return 0;
}


4040 4041 4042 4043 4044 4045 4046
/*
 * Returns 0 if the xHC ran out of device slots, the Enable Slot command
 * timed out, or allocating memory failed.  Returns 1 on success.
 */
int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev)
{
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4047 4048
	struct xhci_virt_device *vdev;
	struct xhci_slot_ctx *slot_ctx;
4049
	unsigned long flags;
4050
	int ret, slot_id;
4051 4052
	struct xhci_command *command;

4053
	command = xhci_alloc_command(xhci, true, GFP_KERNEL);
4054 4055
	if (!command)
		return 0;
4056 4057

	spin_lock_irqsave(&xhci->lock, flags);
4058
	ret = xhci_queue_slot_control(xhci, command, TRB_ENABLE_SLOT, 0);
4059 4060 4061
	if (ret) {
		spin_unlock_irqrestore(&xhci->lock, flags);
		xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
4062
		xhci_free_command(xhci, command);
4063 4064
		return 0;
	}
4065
	xhci_ring_cmd_db(xhci);
4066 4067
	spin_unlock_irqrestore(&xhci->lock, flags);

4068
	wait_for_completion(command->completion);
4069
	slot_id = command->slot_id;
4070

4071
	if (!slot_id || command->status != COMP_SUCCESS) {
4072
		xhci_err(xhci, "Error while assigning device slot ID\n");
4073 4074 4075
		xhci_err(xhci, "Max number of devices this xHCI host supports is %u.\n",
				HCS_MAX_SLOTS(
					readl(&xhci->cap_regs->hcs_params1)));
4076
		xhci_free_command(xhci, command);
4077 4078
		return 0;
	}
4079

4080 4081
	xhci_free_command(xhci, command);

4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094
	if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
		spin_lock_irqsave(&xhci->lock, flags);
		ret = xhci_reserve_host_control_ep_resources(xhci);
		if (ret) {
			spin_unlock_irqrestore(&xhci->lock, flags);
			xhci_warn(xhci, "Not enough host resources, "
					"active endpoint contexts = %u\n",
					xhci->num_active_eps);
			goto disable_slot;
		}
		spin_unlock_irqrestore(&xhci->lock, flags);
	}
	/* Use GFP_NOIO, since this function can be called from
4095 4096 4097
	 * xhci_discover_or_reset_device(), which may be called as part of
	 * mass storage driver error handling.
	 */
4098
	if (!xhci_alloc_virt_device(xhci, slot_id, udev, GFP_NOIO)) {
4099
		xhci_warn(xhci, "Could not allocate xHCI USB device data structures\n");
4100
		goto disable_slot;
4101
	}
4102 4103 4104 4105
	vdev = xhci->devs[slot_id];
	slot_ctx = xhci_get_slot_ctx(xhci, vdev->out_ctx);
	trace_xhci_alloc_dev(slot_ctx);

4106
	udev->slot_id = slot_id;
4107

4108 4109
	xhci_debugfs_create_slot(xhci, slot_id);

4110 4111 4112 4113 4114
	/*
	 * If resetting upon resume, we can't put the controller into runtime
	 * suspend if there is a device attached.
	 */
	if (xhci->quirks & XHCI_RESET_ON_RESUME)
4115
		pm_runtime_get_noresume(hcd->self.controller);
4116

4117 4118 4119
	/* Is this a LS or FS device under a HS hub? */
	/* Hub or peripherial? */
	return 1;
4120 4121

disable_slot:
4122 4123
	xhci_disable_slot(xhci, udev->slot_id);
	xhci_free_virt_device(xhci, udev->slot_id);
4124 4125

	return 0;
4126 4127 4128
}

/*
4129 4130
 * Issue an Address Device command and optionally send a corresponding
 * SetAddress request to the device.
4131
 */
4132 4133
static int xhci_setup_device(struct usb_hcd *hcd, struct usb_device *udev,
			     enum xhci_setup_dev setup)
4134
{
4135
	const char *act = setup == SETUP_CONTEXT_ONLY ? "context" : "address";
4136 4137 4138 4139
	unsigned long flags;
	struct xhci_virt_device *virt_dev;
	int ret = 0;
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4140 4141
	struct xhci_slot_ctx *slot_ctx;
	struct xhci_input_control_ctx *ctrl_ctx;
4142
	u64 temp_64;
4143 4144 4145
	struct xhci_command *command = NULL;

	mutex_lock(&xhci->mutex);
4146

4147 4148
	if (xhci->xhc_state) {	/* dying, removing or halted */
		ret = -ESHUTDOWN;
4149
		goto out;
4150
	}
4151

4152
	if (!udev->slot_id) {
4153 4154
		xhci_dbg_trace(xhci, trace_xhci_dbg_address,
				"Bad Slot ID %d", udev->slot_id);
4155 4156
		ret = -EINVAL;
		goto out;
4157 4158 4159 4160
	}

	virt_dev = xhci->devs[udev->slot_id];

4161 4162 4163 4164 4165 4166 4167 4168
	if (WARN_ON(!virt_dev)) {
		/*
		 * In plug/unplug torture test with an NEC controller,
		 * a zero-dereference was observed once due to virt_dev = 0.
		 * Print useful debug rather than crash if it is observed again!
		 */
		xhci_warn(xhci, "Virt dev invalid for slot_id 0x%x!\n",
			udev->slot_id);
4169 4170
		ret = -EINVAL;
		goto out;
4171
	}
4172 4173
	slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
	trace_xhci_setup_device_slot(slot_ctx);
4174

4175 4176 4177 4178
	if (setup == SETUP_CONTEXT_ONLY) {
		if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
		    SLOT_STATE_DEFAULT) {
			xhci_dbg(xhci, "Slot already in default state\n");
4179
			goto out;
4180 4181 4182
		}
	}

4183
	command = xhci_alloc_command(xhci, true, GFP_KERNEL);
4184 4185 4186 4187
	if (!command) {
		ret = -ENOMEM;
		goto out;
	}
4188 4189 4190

	command->in_ctx = virt_dev->in_ctx;

4191
	slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
4192
	ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
4193 4194 4195
	if (!ctrl_ctx) {
		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
				__func__);
4196 4197
		ret = -EINVAL;
		goto out;
4198
	}
4199 4200 4201 4202 4203 4204
	/*
	 * If this is the first Set Address since device plug-in or
	 * virt_device realloaction after a resume with an xHCI power loss,
	 * then set up the slot context.
	 */
	if (!slot_ctx->dev_info)
4205
		xhci_setup_addressable_virt_dev(xhci, udev);
4206
	/* Otherwise, update the control endpoint ring enqueue pointer. */
4207 4208
	else
		xhci_copy_ep0_dequeue_into_input_ctx(xhci, udev);
4209 4210 4211
	ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG | EP0_FLAG);
	ctrl_ctx->drop_flags = 0;

4212
	trace_xhci_address_ctx(xhci, virt_dev->in_ctx,
4213
				le32_to_cpu(slot_ctx->dev_info) >> 27);
4214

4215
	trace_xhci_address_ctrl_ctx(ctrl_ctx);
4216
	spin_lock_irqsave(&xhci->lock, flags);
4217
	trace_xhci_setup_device(virt_dev);
4218
	ret = xhci_queue_address_device(xhci, command, virt_dev->in_ctx->dma,
4219
					udev->slot_id, setup);
4220 4221
	if (ret) {
		spin_unlock_irqrestore(&xhci->lock, flags);
4222 4223
		xhci_dbg_trace(xhci, trace_xhci_dbg_address,
				"FIXME: allocate a command ring segment");
4224
		goto out;
4225
	}
4226
	xhci_ring_cmd_db(xhci);
4227 4228 4229
	spin_unlock_irqrestore(&xhci->lock, flags);

	/* ctrl tx can take up to 5 sec; XXX: need more time for xHC? */
4230 4231
	wait_for_completion(command->completion);

4232 4233 4234 4235
	/* FIXME: From section 4.3.4: "Software shall be responsible for timing
	 * the SetAddress() "recovery interval" required by USB and aborting the
	 * command on a timeout.
	 */
4236
	switch (command->status) {
4237
	case COMP_COMMAND_ABORTED:
4238
	case COMP_COMMAND_RING_STOPPED:
4239 4240 4241
		xhci_warn(xhci, "Timeout while waiting for setup device command\n");
		ret = -ETIME;
		break;
4242 4243
	case COMP_CONTEXT_STATE_ERROR:
	case COMP_SLOT_NOT_ENABLED_ERROR:
4244 4245
		xhci_err(xhci, "Setup ERROR: setup %s command for slot %d.\n",
			 act, udev->slot_id);
4246 4247
		ret = -EINVAL;
		break;
4248
	case COMP_USB_TRANSACTION_ERROR:
4249
		dev_warn(&udev->dev, "Device not responding to setup %s.\n", act);
4250 4251 4252

		mutex_unlock(&xhci->mutex);
		ret = xhci_disable_slot(xhci, udev->slot_id);
4253
		xhci_free_virt_device(xhci, udev->slot_id);
4254 4255 4256 4257 4258
		if (!ret)
			xhci_alloc_dev(hcd, udev);
		kfree(command->completion);
		kfree(command);
		return -EPROTO;
4259
	case COMP_INCOMPATIBLE_DEVICE_ERROR:
4260 4261
		dev_warn(&udev->dev,
			 "ERROR: Incompatible device for setup %s command\n", act);
A
Alex He 已提交
4262 4263
		ret = -ENODEV;
		break;
4264
	case COMP_SUCCESS:
4265
		xhci_dbg_trace(xhci, trace_xhci_dbg_address,
4266
			       "Successful setup %s command", act);
4267 4268
		break;
	default:
4269 4270
		xhci_err(xhci,
			 "ERROR: unexpected setup %s command completion code 0x%x.\n",
4271
			 act, command->status);
4272
		trace_xhci_address_ctx(xhci, virt_dev->out_ctx, 1);
4273 4274 4275
		ret = -EINVAL;
		break;
	}
4276 4277
	if (ret)
		goto out;
4278
	temp_64 = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
4279 4280 4281 4282 4283 4284 4285 4286 4287 4288
	xhci_dbg_trace(xhci, trace_xhci_dbg_address,
			"Op regs DCBAA ptr = %#016llx", temp_64);
	xhci_dbg_trace(xhci, trace_xhci_dbg_address,
		"Slot ID %d dcbaa entry @%p = %#016llx",
		udev->slot_id,
		&xhci->dcbaa->dev_context_ptrs[udev->slot_id],
		(unsigned long long)
		le64_to_cpu(xhci->dcbaa->dev_context_ptrs[udev->slot_id]));
	xhci_dbg_trace(xhci, trace_xhci_dbg_address,
			"Output Context DMA address = %#08llx",
4289
			(unsigned long long)virt_dev->out_ctx->dma);
4290
	trace_xhci_address_ctx(xhci, virt_dev->in_ctx,
4291
				le32_to_cpu(slot_ctx->dev_info) >> 27);
4292 4293 4294 4295
	/*
	 * USB core uses address 1 for the roothubs, so we add one to the
	 * address given back to us by the HC.
	 */
4296
	trace_xhci_address_ctx(xhci, virt_dev->out_ctx,
4297
				le32_to_cpu(slot_ctx->dev_info) >> 27);
4298
	/* Zero the input context control for later use */
4299 4300
	ctrl_ctx->add_flags = 0;
	ctrl_ctx->drop_flags = 0;
J
Jim Lin 已提交
4301 4302
	slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
	udev->devaddr = (u8)(le32_to_cpu(slot_ctx->dev_state) & DEV_ADDR_MASK);
4303

4304
	xhci_dbg_trace(xhci, trace_xhci_dbg_address,
4305 4306
		       "Internal device address = %d",
		       le32_to_cpu(slot_ctx->dev_state) & DEV_ADDR_MASK);
4307 4308
out:
	mutex_unlock(&xhci->mutex);
4309 4310 4311 4312
	if (command) {
		kfree(command->completion);
		kfree(command);
	}
4313
	return ret;
4314 4315
}

4316
static int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev)
4317 4318 4319 4320
{
	return xhci_setup_device(hcd, udev, SETUP_CONTEXT_ADDRESS);
}

4321
static int xhci_enable_device(struct usb_hcd *hcd, struct usb_device *udev)
4322 4323 4324 4325
{
	return xhci_setup_device(hcd, udev, SETUP_CONTEXT_ONLY);
}

4326 4327 4328 4329 4330 4331 4332 4333
/*
 * Transfer the port index into real index in the HW port status
 * registers. Caculate offset between the port's PORTSC register
 * and port status base. Divide the number of per port register
 * to get the real index. The raw port number bases 1.
 */
int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1)
{
4334
	struct xhci_hub *rhub;
4335

4336 4337
	rhub = xhci_get_rhub(hcd);
	return rhub->ports[port1 - 1]->hw_portnum + 1;
4338 4339
}

4340 4341 4342 4343
/*
 * Issue an Evaluate Context command to change the Maximum Exit Latency in the
 * slot context.  If that succeeds, store the new MEL in the xhci_virt_device.
 */
4344
static int __maybe_unused xhci_change_max_exit_latency(struct xhci_hcd *xhci,
4345 4346 4347 4348 4349 4350 4351 4352 4353 4354
			struct usb_device *udev, u16 max_exit_latency)
{
	struct xhci_virt_device *virt_dev;
	struct xhci_command *command;
	struct xhci_input_control_ctx *ctrl_ctx;
	struct xhci_slot_ctx *slot_ctx;
	unsigned long flags;
	int ret;

	spin_lock_irqsave(&xhci->lock, flags);
4355 4356 4357 4358 4359 4360 4361 4362 4363 4364

	virt_dev = xhci->devs[udev->slot_id];

	/*
	 * virt_dev might not exists yet if xHC resumed from hibernate (S4) and
	 * xHC was re-initialized. Exit latency will be set later after
	 * hub_port_finish_reset() is done and xhci->devs[] are re-allocated
	 */

	if (!virt_dev || max_exit_latency == virt_dev->current_mel) {
4365 4366 4367 4368 4369 4370
		spin_unlock_irqrestore(&xhci->lock, flags);
		return 0;
	}

	/* Attempt to issue an Evaluate Context command to change the MEL. */
	command = xhci->lpm_command;
4371
	ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
4372 4373 4374 4375 4376 4377 4378
	if (!ctrl_ctx) {
		spin_unlock_irqrestore(&xhci->lock, flags);
		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
				__func__);
		return -ENOMEM;
	}

4379 4380 4381 4382 4383 4384 4385
	xhci_slot_copy(xhci, command->in_ctx, virt_dev->out_ctx);
	spin_unlock_irqrestore(&xhci->lock, flags);

	ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
	slot_ctx = xhci_get_slot_ctx(xhci, command->in_ctx);
	slot_ctx->dev_info2 &= cpu_to_le32(~((u32) MAX_EXIT));
	slot_ctx->dev_info2 |= cpu_to_le32(max_exit_latency);
4386
	slot_ctx->dev_state = 0;
4387

4388 4389
	xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
			"Set up evaluate context for LPM MEL change.");
4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402

	/* Issue and wait for the evaluate context command. */
	ret = xhci_configure_endpoint(xhci, udev, command,
			true, true);

	if (!ret) {
		spin_lock_irqsave(&xhci->lock, flags);
		virt_dev->current_mel = max_exit_latency;
		spin_unlock_irqrestore(&xhci->lock, flags);
	}
	return ret;
}

4403
#ifdef CONFIG_PM
A
Andiry Xu 已提交
4404 4405 4406 4407 4408 4409

/* BESL to HIRD Encoding array for USB2 LPM */
static int xhci_besl_encoding[16] = {125, 150, 200, 300, 400, 500, 1000, 2000,
	3000, 4000, 5000, 6000, 7000, 8000, 9000, 10000};

/* Calculate HIRD/BESL for USB2 PORTPMSC*/
4410 4411
static int xhci_calculate_hird_besl(struct xhci_hcd *xhci,
					struct usb_device *udev)
A
Andiry Xu 已提交
4412
{
4413 4414 4415 4416 4417 4418
	int u2del, besl, besl_host;
	int besl_device = 0;
	u32 field;

	u2del = HCS_U2_LATENCY(xhci->hcs_params3);
	field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
A
Andiry Xu 已提交
4419

4420 4421 4422
	if (field & USB_BESL_SUPPORT) {
		for (besl_host = 0; besl_host < 16; besl_host++) {
			if (xhci_besl_encoding[besl_host] >= u2del)
A
Andiry Xu 已提交
4423 4424
				break;
		}
4425 4426 4427 4428 4429
		/* Use baseline BESL value as default */
		if (field & USB_BESL_BASELINE_VALID)
			besl_device = USB_GET_BESL_BASELINE(field);
		else if (field & USB_BESL_DEEP_VALID)
			besl_device = USB_GET_BESL_DEEP(field);
A
Andiry Xu 已提交
4430 4431
	} else {
		if (u2del <= 50)
4432
			besl_host = 0;
A
Andiry Xu 已提交
4433
		else
4434
			besl_host = (u2del - 51) / 75 + 1;
A
Andiry Xu 已提交
4435 4436
	}

4437 4438 4439 4440 4441
	besl = besl_host + besl_device;
	if (besl > 15)
		besl = 15;

	return besl;
A
Andiry Xu 已提交
4442 4443
}

4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454
/* Calculate BESLD, L1 timeout and HIRDM for USB2 PORTHLPMC */
static int xhci_calculate_usb2_hw_lpm_params(struct usb_device *udev)
{
	u32 field;
	int l1;
	int besld = 0;
	int hirdm = 0;

	field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);

	/* xHCI l1 is set in steps of 256us, xHCI 1.0 section 5.4.11.2 */
4455
	l1 = udev->l1_params.timeout / 256;
4456 4457 4458 4459 4460 4461 4462 4463 4464 4465

	/* device has preferred BESLD */
	if (field & USB_BESL_DEEP_VALID) {
		besld = USB_GET_BESL_DEEP(field);
		hirdm = 1;
	}

	return PORT_BESLD(besld) | PORT_L1_TIMEOUT(l1) | PORT_HIRDM(hirdm);
}

4466
static int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
A
Andiry Xu 已提交
4467 4468 4469
			struct usb_device *udev, int enable)
{
	struct xhci_hcd	*xhci = hcd_to_xhci(hcd);
4470
	struct xhci_port **ports;
4471 4472
	__le32 __iomem	*pm_addr, *hlpm_addr;
	u32		pm_val, hlpm_val, field;
A
Andiry Xu 已提交
4473 4474
	unsigned int	port_num;
	unsigned long	flags;
4475 4476
	int		hird, exit_latency;
	int		ret;
A
Andiry Xu 已提交
4477

4478 4479 4480
	if (xhci->quirks & XHCI_HW_LPM_DISABLE)
		return -EPERM;

4481
	if (hcd->speed >= HCD_USB3 || !xhci->hw_lpm_support ||
A
Andiry Xu 已提交
4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493
			!udev->lpm_capable)
		return -EPERM;

	if (!udev->parent || udev->parent->parent ||
			udev->descriptor.bDeviceClass == USB_CLASS_HUB)
		return -EPERM;

	if (udev->usb2_hw_lpm_capable != 1)
		return -EPERM;

	spin_lock_irqsave(&xhci->lock, flags);

4494
	ports = xhci->usb2_rhub.ports;
A
Andiry Xu 已提交
4495
	port_num = udev->portnum - 1;
4496
	pm_addr = ports[port_num]->addr + PORTPMSC;
4497
	pm_val = readl(pm_addr);
4498
	hlpm_addr = ports[port_num]->addr + PORTHLPMC;
A
Andiry Xu 已提交
4499 4500

	xhci_dbg(xhci, "%s port %d USB2 hardware LPM\n",
4501
			enable ? "enable" : "disable", port_num + 1);
A
Andiry Xu 已提交
4502

4503
	if (enable) {
4504 4505 4506 4507 4508 4509
		/* Host supports BESL timeout instead of HIRD */
		if (udev->usb2_hw_lpm_besl_capable) {
			/* if device doesn't have a preferred BESL value use a
			 * default one which works with mixed HIRD and BESL
			 * systems. See XHCI_DEFAULT_BESL definition in xhci.h
			 */
4510
			field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
4511 4512 4513 4514
			if ((field & USB_BESL_SUPPORT) &&
			    (field & USB_BESL_BASELINE_VALID))
				hird = USB_GET_BESL_BASELINE(field);
			else
4515
				hird = udev->l1_params.besl;
4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536

			exit_latency = xhci_besl_encoding[hird];
			spin_unlock_irqrestore(&xhci->lock, flags);

			/* USB 3.0 code dedicate one xhci->lpm_command->in_ctx
			 * input context for link powermanagement evaluate
			 * context commands. It is protected by hcd->bandwidth
			 * mutex and is shared by all devices. We need to set
			 * the max ext latency in USB 2 BESL LPM as well, so
			 * use the same mutex and xhci_change_max_exit_latency()
			 */
			mutex_lock(hcd->bandwidth_mutex);
			ret = xhci_change_max_exit_latency(xhci, udev,
							   exit_latency);
			mutex_unlock(hcd->bandwidth_mutex);

			if (ret < 0)
				return ret;
			spin_lock_irqsave(&xhci->lock, flags);

			hlpm_val = xhci_calculate_usb2_hw_lpm_params(udev);
4537
			writel(hlpm_val, hlpm_addr);
4538
			/* flush write */
4539
			readl(hlpm_addr);
4540 4541 4542 4543 4544
		} else {
			hird = xhci_calculate_hird_besl(xhci, udev);
		}

		pm_val &= ~PORT_HIRD_MASK;
4545
		pm_val |= PORT_HIRD(hird) | PORT_RWE | PORT_L1DS(udev->slot_id);
4546
		writel(pm_val, pm_addr);
4547
		pm_val = readl(pm_addr);
4548
		pm_val |= PORT_HLE;
4549
		writel(pm_val, pm_addr);
4550
		/* flush write */
4551
		readl(pm_addr);
A
Andiry Xu 已提交
4552
	} else {
4553
		pm_val &= ~(PORT_HLE | PORT_RWE | PORT_HIRD_MASK | PORT_L1DS_MASK);
4554
		writel(pm_val, pm_addr);
4555
		/* flush write */
4556
		readl(pm_addr);
4557 4558 4559 4560 4561
		if (udev->usb2_hw_lpm_besl_capable) {
			spin_unlock_irqrestore(&xhci->lock, flags);
			mutex_lock(hcd->bandwidth_mutex);
			xhci_change_max_exit_latency(xhci, udev, 0);
			mutex_unlock(hcd->bandwidth_mutex);
4562 4563 4564
			readl_poll_timeout(ports[port_num]->addr, pm_val,
					   (pm_val & PORT_PLS_MASK) == XDEV_U0,
					   100, 10000);
4565 4566
			return 0;
		}
A
Andiry Xu 已提交
4567 4568 4569 4570 4571 4572
	}

	spin_unlock_irqrestore(&xhci->lock, flags);
	return 0;
}

4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595
/* check if a usb2 port supports a given extened capability protocol
 * only USB2 ports extended protocol capability values are cached.
 * Return 1 if capability is supported
 */
static int xhci_check_usb2_port_capability(struct xhci_hcd *xhci, int port,
					   unsigned capability)
{
	u32 port_offset, port_count;
	int i;

	for (i = 0; i < xhci->num_ext_caps; i++) {
		if (xhci->ext_caps[i] & capability) {
			/* port offsets starts at 1 */
			port_offset = XHCI_EXT_PORT_OFF(xhci->ext_caps[i]) - 1;
			port_count = XHCI_EXT_PORT_COUNT(xhci->ext_caps[i]);
			if (port >= port_offset &&
			    port < port_offset + port_count)
				return 1;
		}
	}
	return 0;
}

4596
static int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
4597 4598
{
	struct xhci_hcd	*xhci = hcd_to_xhci(hcd);
4599
	int		portnum = udev->portnum - 1;
4600

Z
Zeng Tao 已提交
4601
	if (hcd->speed >= HCD_USB3 || !udev->lpm_capable)
4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617
		return 0;

	/* we only support lpm for non-hub device connected to root hub yet */
	if (!udev->parent || udev->parent->parent ||
			udev->descriptor.bDeviceClass == USB_CLASS_HUB)
		return 0;

	if (xhci->hw_lpm_support == 1 &&
			xhci_check_usb2_port_capability(
				xhci, portnum, XHCI_HLC)) {
		udev->usb2_hw_lpm_capable = 1;
		udev->l1_params.timeout = XHCI_L1_TIMEOUT;
		udev->l1_params.besl = XHCI_DEFAULT_BESL;
		if (xhci_check_usb2_port_capability(xhci, portnum,
					XHCI_BLC))
			udev->usb2_hw_lpm_besl_capable = 1;
4618 4619 4620 4621 4622
	}

	return 0;
}

4623 4624
/*---------------------- USB 3.0 Link PM functions ------------------------*/

4625 4626 4627 4628
/* Service interval in nanoseconds = 2^(bInterval - 1) * 125us * 1000ns / 1us */
static unsigned long long xhci_service_interval_to_ns(
		struct usb_endpoint_descriptor *desc)
{
O
Oliver Neukum 已提交
4629
	return (1ULL << (desc->bInterval - 1)) * 125 * 1000;
4630 4631
}

4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656
static u16 xhci_get_timeout_no_hub_lpm(struct usb_device *udev,
		enum usb3_link_state state)
{
	unsigned long long sel;
	unsigned long long pel;
	unsigned int max_sel_pel;
	char *state_name;

	switch (state) {
	case USB3_LPM_U1:
		/* Convert SEL and PEL stored in nanoseconds to microseconds */
		sel = DIV_ROUND_UP(udev->u1_params.sel, 1000);
		pel = DIV_ROUND_UP(udev->u1_params.pel, 1000);
		max_sel_pel = USB3_LPM_MAX_U1_SEL_PEL;
		state_name = "U1";
		break;
	case USB3_LPM_U2:
		sel = DIV_ROUND_UP(udev->u2_params.sel, 1000);
		pel = DIV_ROUND_UP(udev->u2_params.pel, 1000);
		max_sel_pel = USB3_LPM_MAX_U2_SEL_PEL;
		state_name = "U2";
		break;
	default:
		dev_warn(&udev->dev, "%s: Can't get timeout for non-U1 or U2 state.\n",
				__func__);
S
Sarah Sharp 已提交
4657
		return USB3_LPM_DISABLED;
4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668
	}

	if (sel <= max_sel_pel && pel <= max_sel_pel)
		return USB3_LPM_DEVICE_INITIATED;

	if (sel > max_sel_pel)
		dev_dbg(&udev->dev, "Device-initiated %s disabled "
				"due to long SEL %llu ms\n",
				state_name, sel);
	else
		dev_dbg(&udev->dev, "Device-initiated %s disabled "
J
Joe Perches 已提交
4669
				"due to long PEL %llu ms\n",
4670 4671 4672 4673
				state_name, pel);
	return USB3_LPM_DISABLED;
}

4674
/* The U1 timeout should be the maximum of the following values:
4675 4676 4677 4678 4679 4680 4681
 *  - For control endpoints, U1 system exit latency (SEL) * 3
 *  - For bulk endpoints, U1 SEL * 5
 *  - For interrupt endpoints:
 *    - Notification EPs, U1 SEL * 3
 *    - Periodic EPs, max(105% of bInterval, U1 SEL * 2)
 *  - For isochronous endpoints, max(105% of bInterval, U1 SEL * 2)
 */
4682 4683
static unsigned long long xhci_calculate_intel_u1_timeout(
		struct usb_device *udev,
4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704
		struct usb_endpoint_descriptor *desc)
{
	unsigned long long timeout_ns;
	int ep_type;
	int intr_type;

	ep_type = usb_endpoint_type(desc);
	switch (ep_type) {
	case USB_ENDPOINT_XFER_CONTROL:
		timeout_ns = udev->u1_params.sel * 3;
		break;
	case USB_ENDPOINT_XFER_BULK:
		timeout_ns = udev->u1_params.sel * 5;
		break;
	case USB_ENDPOINT_XFER_INT:
		intr_type = usb_endpoint_interrupt_type(desc);
		if (intr_type == USB_ENDPOINT_INTR_NOTIFICATION) {
			timeout_ns = udev->u1_params.sel * 3;
			break;
		}
		/* Otherwise the calculation is the same as isoc eps */
4705
		fallthrough;
4706 4707
	case USB_ENDPOINT_XFER_ISOC:
		timeout_ns = xhci_service_interval_to_ns(desc);
4708
		timeout_ns = DIV_ROUND_UP_ULL(timeout_ns * 105, 100);
4709 4710 4711 4712 4713 4714 4715
		if (timeout_ns < udev->u1_params.sel * 2)
			timeout_ns = udev->u1_params.sel * 2;
		break;
	default:
		return 0;
	}

4716 4717 4718 4719 4720 4721 4722 4723 4724 4725
	return timeout_ns;
}

/* Returns the hub-encoded U1 timeout value. */
static u16 xhci_calculate_u1_timeout(struct xhci_hcd *xhci,
		struct usb_device *udev,
		struct usb_endpoint_descriptor *desc)
{
	unsigned long long timeout_ns;

4726 4727
	/* Prevent U1 if service interval is shorter than U1 exit latency */
	if (usb_endpoint_xfer_int(desc) || usb_endpoint_xfer_isoc(desc)) {
4728
		if (xhci_service_interval_to_ns(desc) <= udev->u1_params.mel) {
4729 4730 4731 4732 4733
			dev_dbg(&udev->dev, "Disable U1, ESIT shorter than exit latency\n");
			return USB3_LPM_DISABLED;
		}
	}

4734 4735 4736 4737 4738
	if (xhci->quirks & XHCI_INTEL_HOST)
		timeout_ns = xhci_calculate_intel_u1_timeout(udev, desc);
	else
		timeout_ns = udev->u1_params.sel;

4739 4740 4741
	/* The U1 timeout is encoded in 1us intervals.
	 * Don't return a timeout of zero, because that's USB3_LPM_DISABLED.
	 */
4742
	if (timeout_ns == USB3_LPM_DISABLED)
4743 4744 4745
		timeout_ns = 1;
	else
		timeout_ns = DIV_ROUND_UP_ULL(timeout_ns, 1000);
4746 4747 4748 4749 4750 4751 4752 4753 4754 4755 4756

	/* If the necessary timeout value is bigger than what we can set in the
	 * USB 3.0 hub, we have to disable hub-initiated U1.
	 */
	if (timeout_ns <= USB3_LPM_U1_MAX_TIMEOUT)
		return timeout_ns;
	dev_dbg(&udev->dev, "Hub-initiated U1 disabled "
			"due to long timeout %llu ms\n", timeout_ns);
	return xhci_get_timeout_no_hub_lpm(udev, USB3_LPM_U1);
}

4757
/* The U2 timeout should be the maximum of:
4758 4759 4760 4761 4762
 *  - 10 ms (to avoid the bandwidth impact on the scheduler)
 *  - largest bInterval of any active periodic endpoint (to avoid going
 *    into lower power link states between intervals).
 *  - the U2 Exit Latency of the device
 */
4763 4764
static unsigned long long xhci_calculate_intel_u2_timeout(
		struct usb_device *udev,
4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775
		struct usb_endpoint_descriptor *desc)
{
	unsigned long long timeout_ns;
	unsigned long long u2_del_ns;

	timeout_ns = 10 * 1000 * 1000;

	if ((usb_endpoint_xfer_int(desc) || usb_endpoint_xfer_isoc(desc)) &&
			(xhci_service_interval_to_ns(desc) > timeout_ns))
		timeout_ns = xhci_service_interval_to_ns(desc);

4776
	u2_del_ns = le16_to_cpu(udev->bos->ss_cap->bU2DevExitLat) * 1000ULL;
4777 4778 4779
	if (u2_del_ns > timeout_ns)
		timeout_ns = u2_del_ns;

4780 4781 4782 4783 4784 4785 4786 4787 4788 4789
	return timeout_ns;
}

/* Returns the hub-encoded U2 timeout value. */
static u16 xhci_calculate_u2_timeout(struct xhci_hcd *xhci,
		struct usb_device *udev,
		struct usb_endpoint_descriptor *desc)
{
	unsigned long long timeout_ns;

4790 4791
	/* Prevent U2 if service interval is shorter than U2 exit latency */
	if (usb_endpoint_xfer_int(desc) || usb_endpoint_xfer_isoc(desc)) {
4792
		if (xhci_service_interval_to_ns(desc) <= udev->u2_params.mel) {
4793 4794 4795 4796 4797
			dev_dbg(&udev->dev, "Disable U2, ESIT shorter than exit latency\n");
			return USB3_LPM_DISABLED;
		}
	}

4798 4799 4800 4801 4802
	if (xhci->quirks & XHCI_INTEL_HOST)
		timeout_ns = xhci_calculate_intel_u2_timeout(udev, desc);
	else
		timeout_ns = udev->u2_params.sel;

4803
	/* The U2 timeout is encoded in 256us intervals */
4804
	timeout_ns = DIV_ROUND_UP_ULL(timeout_ns, 256 * 1000);
4805 4806 4807 4808 4809 4810 4811 4812 4813 4814
	/* If the necessary timeout value is bigger than what we can set in the
	 * USB 3.0 hub, we have to disable hub-initiated U2.
	 */
	if (timeout_ns <= USB3_LPM_U2_MAX_TIMEOUT)
		return timeout_ns;
	dev_dbg(&udev->dev, "Hub-initiated U2 disabled "
			"due to long timeout %llu ms\n", timeout_ns);
	return xhci_get_timeout_no_hub_lpm(udev, USB3_LPM_U2);
}

4815 4816 4817 4818 4819 4820
static u16 xhci_call_host_update_timeout_for_endpoint(struct xhci_hcd *xhci,
		struct usb_device *udev,
		struct usb_endpoint_descriptor *desc,
		enum usb3_link_state state,
		u16 *timeout)
{
4821 4822 4823 4824
	if (state == USB3_LPM_U1)
		return xhci_calculate_u1_timeout(xhci, udev, desc);
	else if (state == USB3_LPM_U2)
		return xhci_calculate_u2_timeout(xhci, udev, desc);
4825

4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839
	return USB3_LPM_DISABLED;
}

static int xhci_update_timeout_for_endpoint(struct xhci_hcd *xhci,
		struct usb_device *udev,
		struct usb_endpoint_descriptor *desc,
		enum usb3_link_state state,
		u16 *timeout)
{
	u16 alt_timeout;

	alt_timeout = xhci_call_host_update_timeout_for_endpoint(xhci, udev,
		desc, state, timeout);

4840
	/* If we found we can't enable hub-initiated LPM, and
4841
	 * the U1 or U2 exit latency was too high to allow
4842 4843
	 * device-initiated LPM as well, then we will disable LPM
	 * for this device, so stop searching any further.
4844
	 */
4845
	if (alt_timeout == USB3_LPM_DISABLED) {
4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869
		*timeout = alt_timeout;
		return -E2BIG;
	}
	if (alt_timeout > *timeout)
		*timeout = alt_timeout;
	return 0;
}

static int xhci_update_timeout_for_interface(struct xhci_hcd *xhci,
		struct usb_device *udev,
		struct usb_host_interface *alt,
		enum usb3_link_state state,
		u16 *timeout)
{
	int j;

	for (j = 0; j < alt->desc.bNumEndpoints; j++) {
		if (xhci_update_timeout_for_endpoint(xhci, udev,
					&alt->endpoint[j].desc, state, timeout))
			return -E2BIG;
	}
	return 0;
}

4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893
static int xhci_check_intel_tier_policy(struct usb_device *udev,
		enum usb3_link_state state)
{
	struct usb_device *parent;
	unsigned int num_hubs;

	if (state == USB3_LPM_U2)
		return 0;

	/* Don't enable U1 if the device is on a 2nd tier hub or lower. */
	for (parent = udev->parent, num_hubs = 0; parent->parent;
			parent = parent->parent)
		num_hubs++;

	if (num_hubs < 2)
		return 0;

	dev_dbg(&udev->dev, "Disabling U1 link state for device"
			" below second-tier hub.\n");
	dev_dbg(&udev->dev, "Plug device into first-tier hub "
			"to decrease power consumption.\n");
	return -E2BIG;
}

4894 4895 4896 4897
static int xhci_check_tier_policy(struct xhci_hcd *xhci,
		struct usb_device *udev,
		enum usb3_link_state state)
{
4898 4899
	if (xhci->quirks & XHCI_INTEL_HOST)
		return xhci_check_intel_tier_policy(udev, state);
4900 4901
	else
		return 0;
4902 4903 4904 4905 4906 4907 4908 4909 4910 4911 4912 4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941
}

/* Returns the U1 or U2 timeout that should be enabled.
 * If the tier check or timeout setting functions return with a non-zero exit
 * code, that means the timeout value has been finalized and we shouldn't look
 * at any more endpoints.
 */
static u16 xhci_calculate_lpm_timeout(struct usb_hcd *hcd,
			struct usb_device *udev, enum usb3_link_state state)
{
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
	struct usb_host_config *config;
	char *state_name;
	int i;
	u16 timeout = USB3_LPM_DISABLED;

	if (state == USB3_LPM_U1)
		state_name = "U1";
	else if (state == USB3_LPM_U2)
		state_name = "U2";
	else {
		dev_warn(&udev->dev, "Can't enable unknown link state %i\n",
				state);
		return timeout;
	}

	if (xhci_check_tier_policy(xhci, udev, state) < 0)
		return timeout;

	/* Gather some information about the currently installed configuration
	 * and alternate interface settings.
	 */
	if (xhci_update_timeout_for_endpoint(xhci, udev, &udev->ep0.desc,
			state, &timeout))
		return timeout;

	config = udev->actconfig;
	if (!config)
		return timeout;

4942
	for (i = 0; i < config->desc.bNumInterfaces; i++) {
4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954
		struct usb_driver *driver;
		struct usb_interface *intf = config->interface[i];

		if (!intf)
			continue;

		/* Check if any currently bound drivers want hub-initiated LPM
		 * disabled.
		 */
		if (intf->dev.driver) {
			driver = to_usb_driver(intf->dev.driver);
			if (driver && driver->disable_hub_initiated_lpm) {
4955 4956 4957 4958 4959 4960
				dev_dbg(&udev->dev, "Hub-initiated %s disabled at request of driver %s\n",
					state_name, driver->name);
				timeout = xhci_get_timeout_no_hub_lpm(udev,
								      state);
				if (timeout == USB3_LPM_DISABLED)
					return timeout;
4961 4962 4963 4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006 5007
			}
		}

		/* Not sure how this could happen... */
		if (!intf->cur_altsetting)
			continue;

		if (xhci_update_timeout_for_interface(xhci, udev,
					intf->cur_altsetting,
					state, &timeout))
			return timeout;
	}
	return timeout;
}

static int calculate_max_exit_latency(struct usb_device *udev,
		enum usb3_link_state state_changed,
		u16 hub_encoded_timeout)
{
	unsigned long long u1_mel_us = 0;
	unsigned long long u2_mel_us = 0;
	unsigned long long mel_us = 0;
	bool disabling_u1;
	bool disabling_u2;
	bool enabling_u1;
	bool enabling_u2;

	disabling_u1 = (state_changed == USB3_LPM_U1 &&
			hub_encoded_timeout == USB3_LPM_DISABLED);
	disabling_u2 = (state_changed == USB3_LPM_U2 &&
			hub_encoded_timeout == USB3_LPM_DISABLED);

	enabling_u1 = (state_changed == USB3_LPM_U1 &&
			hub_encoded_timeout != USB3_LPM_DISABLED);
	enabling_u2 = (state_changed == USB3_LPM_U2 &&
			hub_encoded_timeout != USB3_LPM_DISABLED);

	/* If U1 was already enabled and we're not disabling it,
	 * or we're going to enable U1, account for the U1 max exit latency.
	 */
	if ((udev->u1_params.timeout != USB3_LPM_DISABLED && !disabling_u1) ||
			enabling_u1)
		u1_mel_us = DIV_ROUND_UP(udev->u1_params.mel, 1000);
	if ((udev->u2_params.timeout != USB3_LPM_DISABLED && !disabling_u2) ||
			enabling_u2)
		u2_mel_us = DIV_ROUND_UP(udev->u2_params.mel, 1000);

5008 5009
	mel_us = max(u1_mel_us, u2_mel_us);

5010 5011 5012 5013 5014 5015 5016 5017 5018 5019
	/* xHCI host controller max exit latency field is only 16 bits wide. */
	if (mel_us > MAX_EXIT) {
		dev_warn(&udev->dev, "Link PM max exit latency of %lluus "
				"is too big.\n", mel_us);
		return -E2BIG;
	}
	return mel_us;
}

/* Returns the USB3 hub-encoded value for the U1/U2 timeout. */
5020
static int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
5021 5022 5023 5024 5025 5026 5027 5028 5029 5030 5031 5032 5033 5034 5035 5036 5037 5038 5039 5040 5041 5042 5043 5044 5045 5046 5047 5048 5049 5050
			struct usb_device *udev, enum usb3_link_state state)
{
	struct xhci_hcd	*xhci;
	u16 hub_encoded_timeout;
	int mel;
	int ret;

	xhci = hcd_to_xhci(hcd);
	/* The LPM timeout values are pretty host-controller specific, so don't
	 * enable hub-initiated timeouts unless the vendor has provided
	 * information about their timeout algorithm.
	 */
	if (!xhci || !(xhci->quirks & XHCI_LPM_SUPPORT) ||
			!xhci->devs[udev->slot_id])
		return USB3_LPM_DISABLED;

	hub_encoded_timeout = xhci_calculate_lpm_timeout(hcd, udev, state);
	mel = calculate_max_exit_latency(udev, state, hub_encoded_timeout);
	if (mel < 0) {
		/* Max Exit Latency is too big, disable LPM. */
		hub_encoded_timeout = USB3_LPM_DISABLED;
		mel = 0;
	}

	ret = xhci_change_max_exit_latency(xhci, udev, mel);
	if (ret)
		return ret;
	return hub_encoded_timeout;
}

5051
static int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
5052 5053 5054 5055 5056 5057 5058 5059 5060 5061 5062
			struct usb_device *udev, enum usb3_link_state state)
{
	struct xhci_hcd	*xhci;
	u16 mel;

	xhci = hcd_to_xhci(hcd);
	if (!xhci || !(xhci->quirks & XHCI_LPM_SUPPORT) ||
			!xhci->devs[udev->slot_id])
		return 0;

	mel = calculate_max_exit_latency(udev, state, USB3_LPM_DISABLED);
5063
	return xhci_change_max_exit_latency(xhci, udev, mel);
5064
}
5065
#else /* CONFIG_PM */
A
Andiry Xu 已提交
5066

5067
static int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
5068 5069 5070 5071 5072
				struct usb_device *udev, int enable)
{
	return 0;
}

5073
static int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
5074 5075 5076 5077
{
	return 0;
}

5078
static int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
5079
			struct usb_device *udev, enum usb3_link_state state)
A
Andiry Xu 已提交
5080
{
5081
	return USB3_LPM_DISABLED;
A
Andiry Xu 已提交
5082 5083
}

5084
static int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
5085
			struct usb_device *udev, enum usb3_link_state state)
A
Andiry Xu 已提交
5086 5087 5088
{
	return 0;
}
5089
#endif	/* CONFIG_PM */
A
Andiry Xu 已提交
5090

5091
/*-------------------------------------------------------------------------*/
A
Andiry Xu 已提交
5092

S
Sarah Sharp 已提交
5093 5094 5095
/* Once a hub descriptor is fetched for a device, we need to update the xHC's
 * internal data structures for the device.
 */
5096
static int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
S
Sarah Sharp 已提交
5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113 5114 5115 5116
			struct usb_tt *tt, gfp_t mem_flags)
{
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
	struct xhci_virt_device *vdev;
	struct xhci_command *config_cmd;
	struct xhci_input_control_ctx *ctrl_ctx;
	struct xhci_slot_ctx *slot_ctx;
	unsigned long flags;
	unsigned think_time;
	int ret;

	/* Ignore root hubs */
	if (!hdev->parent)
		return 0;

	vdev = xhci->devs[hdev->slot_id];
	if (!vdev) {
		xhci_warn(xhci, "Cannot update hub desc for unknown device.\n");
		return -EINVAL;
	}
5117

5118
	config_cmd = xhci_alloc_command_with_ctx(xhci, true, mem_flags);
5119
	if (!config_cmd)
S
Sarah Sharp 已提交
5120
		return -ENOMEM;
5121

5122
	ctrl_ctx = xhci_get_input_control_ctx(config_cmd->in_ctx);
5123 5124 5125 5126 5127 5128
	if (!ctrl_ctx) {
		xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
				__func__);
		xhci_free_command(xhci, config_cmd);
		return -ENOMEM;
	}
S
Sarah Sharp 已提交
5129 5130

	spin_lock_irqsave(&xhci->lock, flags);
5131 5132 5133 5134 5135 5136 5137 5138
	if (hdev->speed == USB_SPEED_HIGH &&
			xhci_alloc_tt_info(xhci, vdev, hdev, tt, GFP_ATOMIC)) {
		xhci_dbg(xhci, "Could not allocate xHCI TT structure.\n");
		xhci_free_command(xhci, config_cmd);
		spin_unlock_irqrestore(&xhci->lock, flags);
		return -ENOMEM;
	}

S
Sarah Sharp 已提交
5139
	xhci_slot_copy(xhci, config_cmd->in_ctx, vdev->out_ctx);
M
Matt Evans 已提交
5140
	ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
S
Sarah Sharp 已提交
5141
	slot_ctx = xhci_get_slot_ctx(xhci, config_cmd->in_ctx);
M
Matt Evans 已提交
5142
	slot_ctx->dev_info |= cpu_to_le32(DEV_HUB);
5143 5144 5145 5146 5147
	/*
	 * refer to section 6.2.2: MTT should be 0 for full speed hub,
	 * but it may be already set to 1 when setup an xHCI virtual
	 * device, so clear it anyway.
	 */
S
Sarah Sharp 已提交
5148
	if (tt->multi)
M
Matt Evans 已提交
5149
		slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
5150 5151 5152
	else if (hdev->speed == USB_SPEED_FULL)
		slot_ctx->dev_info &= cpu_to_le32(~DEV_MTT);

S
Sarah Sharp 已提交
5153 5154 5155 5156
	if (xhci->hci_version > 0x95) {
		xhci_dbg(xhci, "xHCI version %x needs hub "
				"TT think time and number of ports\n",
				(unsigned int) xhci->hci_version);
M
Matt Evans 已提交
5157
		slot_ctx->dev_info2 |= cpu_to_le32(XHCI_MAX_PORTS(hdev->maxchild));
S
Sarah Sharp 已提交
5158 5159 5160
		/* Set TT think time - convert from ns to FS bit times.
		 * 0 = 8 FS bit times, 1 = 16 FS bit times,
		 * 2 = 24 FS bit times, 3 = 32 FS bit times.
A
Andiry Xu 已提交
5161 5162 5163
		 *
		 * xHCI 1.0: this field shall be 0 if the device is not a
		 * High-spped hub.
S
Sarah Sharp 已提交
5164 5165 5166 5167
		 */
		think_time = tt->think_time;
		if (think_time != 0)
			think_time = (think_time / 666) - 1;
A
Andiry Xu 已提交
5168 5169 5170
		if (xhci->hci_version < 0x100 || hdev->speed == USB_SPEED_HIGH)
			slot_ctx->tt_info |=
				cpu_to_le32(TT_THINK_TIME(think_time));
S
Sarah Sharp 已提交
5171 5172 5173 5174 5175 5176 5177 5178 5179 5180 5181 5182 5183 5184 5185 5186 5187 5188 5189 5190 5191 5192 5193 5194 5195 5196
	} else {
		xhci_dbg(xhci, "xHCI version %x doesn't need hub "
				"TT think time or number of ports\n",
				(unsigned int) xhci->hci_version);
	}
	slot_ctx->dev_state = 0;
	spin_unlock_irqrestore(&xhci->lock, flags);

	xhci_dbg(xhci, "Set up %s for hub device.\n",
			(xhci->hci_version > 0x95) ?
			"configure endpoint" : "evaluate context");

	/* Issue and wait for the configure endpoint or
	 * evaluate context command.
	 */
	if (xhci->hci_version > 0x95)
		ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
				false, false);
	else
		ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
				true, false);

	xhci_free_command(xhci, config_cmd);
	return ret;
}

5197
static int xhci_get_frame(struct usb_hcd *hcd)
5198 5199 5200
{
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
	/* EHCI mods by the periodic size.  Why? */
5201
	return readl(&xhci->run_regs->microframe_index) >> 3;
5202 5203
}

5204 5205 5206
int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks)
{
	struct xhci_hcd		*xhci;
5207 5208 5209 5210 5211
	/*
	 * TODO: Check with DWC3 clients for sysdev according to
	 * quirks
	 */
	struct device		*dev = hcd->self.sysdev;
5212
	unsigned int		minor_rev;
5213 5214
	int			retval;

5215 5216
	/* Accept arbitrarily long scatter-gather lists */
	hcd->self.sg_tablesize = ~0;
M
Ming Lei 已提交
5217

5218 5219 5220
	/* support to build packet from discontinuous buffers */
	hcd->self.no_sg_constraint = 1;

5221 5222
	/* XHCI controllers don't stop the ep queue on short packets :| */
	hcd->self.no_stop_on_short = 1;
5223

5224 5225
	xhci = hcd_to_xhci(hcd);

5226 5227
	if (usb_hcd_is_primary_hcd(hcd)) {
		xhci->main_hcd = hcd;
5228
		xhci->usb2_rhub.hcd = hcd;
5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240
		/* Mark the first roothub as being USB 2.0.
		 * The xHCI driver will register the USB 3.0 roothub.
		 */
		hcd->speed = HCD_USB2;
		hcd->self.root_hub->speed = USB_SPEED_HIGH;
		/*
		 * USB 2.0 roothub under xHCI has an integrated TT,
		 * (rate matching hub) as opposed to having an OHCI/UHCI
		 * companion controller.
		 */
		hcd->has_tt = 1;
	} else {
5241
		/*
5242 5243 5244 5245 5246 5247 5248
		 * Early xHCI 1.1 spec did not mention USB 3.1 capable hosts
		 * should return 0x31 for sbrn, or that the minor revision
		 * is a two digit BCD containig minor and sub-minor numbers.
		 * This was later clarified in xHCI 1.2.
		 *
		 * Some USB 3.1 capable hosts therefore have sbrn 0x30, and
		 * minor revision set to 0x1 instead of 0x10.
5249
		 */
5250 5251 5252 5253
		if (xhci->usb3_rhub.min_rev == 0x1)
			minor_rev = 1;
		else
			minor_rev = xhci->usb3_rhub.min_rev / 0x10;
5254 5255 5256 5257 5258 5259 5260

		switch (minor_rev) {
		case 2:
			hcd->speed = HCD_USB32;
			hcd->self.root_hub->speed = USB_SPEED_SUPER_PLUS;
			hcd->self.root_hub->rx_lanes = 2;
			hcd->self.root_hub->tx_lanes = 2;
T
Thinh Nguyen 已提交
5261
			hcd->self.root_hub->ssp_rate = USB_SSP_GEN_2x2;
5262 5263
			break;
		case 1:
5264
			hcd->speed = HCD_USB31;
5265
			hcd->self.root_hub->speed = USB_SPEED_SUPER_PLUS;
T
Thinh Nguyen 已提交
5266
			hcd->self.root_hub->ssp_rate = USB_SSP_GEN_2x1;
5267
			break;
5268
		}
5269
		xhci_info(xhci, "Host supports USB 3.%x %sSuperSpeed\n",
5270
			  minor_rev,
5271
			  minor_rev ? "Enhanced " : "");
5272

5273
		xhci->usb3_rhub.hcd = hcd;
5274 5275 5276 5277 5278 5279
		/* xHCI private pointer was set in xhci_pci_probe for the second
		 * registered roothub.
		 */
		return 0;
	}

5280
	mutex_init(&xhci->mutex);
5281 5282
	xhci->cap_regs = hcd->regs;
	xhci->op_regs = hcd->regs +
5283
		HC_LENGTH(readl(&xhci->cap_regs->hc_capbase));
5284
	xhci->run_regs = hcd->regs +
5285
		(readl(&xhci->cap_regs->run_regs_off) & RTSOFF_MASK);
5286
	/* Cache read-only capability registers */
5287 5288 5289 5290
	xhci->hcs_params1 = readl(&xhci->cap_regs->hcs_params1);
	xhci->hcs_params2 = readl(&xhci->cap_regs->hcs_params2);
	xhci->hcs_params3 = readl(&xhci->cap_regs->hcs_params3);
	xhci->hcc_params = readl(&xhci->cap_regs->hc_capbase);
5291
	xhci->hci_version = HC_VERSION(xhci->hcc_params);
5292
	xhci->hcc_params = readl(&xhci->cap_regs->hcc_params);
5293 5294
	if (xhci->hci_version > 0x100)
		xhci->hcc_params2 = readl(&xhci->cap_regs->hcc_params2);
5295

5296
	xhci->quirks |= quirks;
T
Takashi Iwai 已提交
5297

5298 5299
	get_quirks(dev, xhci);

5300 5301 5302 5303 5304 5305 5306
	/* In xhci controllers which follow xhci 1.0 spec gives a spurious
	 * success event after a short transfer. This quirk will ignore such
	 * spurious event.
	 */
	if (xhci->hci_version > 0x96)
		xhci->quirks |= XHCI_SPURIOUS_SUCCESS;

5307 5308 5309
	/* Make sure the HC is halted. */
	retval = xhci_halt(xhci);
	if (retval)
5310
		return retval;
5311

5312 5313
	xhci_zero_64b_regs(xhci);

5314 5315 5316 5317
	xhci_dbg(xhci, "Resetting HCD\n");
	/* Reset the internal HC memory state and registers. */
	retval = xhci_reset(xhci);
	if (retval)
5318
		return retval;
5319 5320
	xhci_dbg(xhci, "Reset complete\n");

5321 5322 5323 5324 5325 5326 5327 5328 5329 5330
	/*
	 * On some xHCI controllers (e.g. R-Car SoCs), the AC64 bit (bit 0)
	 * of HCCPARAMS1 is set to 1. However, the xHCs don't support 64-bit
	 * address memory pointers actually. So, this driver clears the AC64
	 * bit of xhci->hcc_params to call dma_set_coherent_mask(dev,
	 * DMA_BIT_MASK(32)) in this xhci_gen_setup().
	 */
	if (xhci->quirks & XHCI_NO_64BIT_SUPPORT)
		xhci->hcc_params &= ~BIT(0);

5331 5332 5333 5334
	/* Set dma_mask and coherent_dma_mask to 64-bits,
	 * if xHC supports 64-bit addressing */
	if (HCC_64BIT_ADDR(xhci->hcc_params) &&
			!dma_set_mask(dev, DMA_BIT_MASK(64))) {
5335
		xhci_dbg(xhci, "Enabling 64-bit DMA addresses.\n");
5336
		dma_set_coherent_mask(dev, DMA_BIT_MASK(64));
5337 5338 5339 5340 5341 5342 5343 5344 5345 5346
	} else {
		/*
		 * This is to avoid error in cases where a 32-bit USB
		 * controller is used on a 64-bit capable system.
		 */
		retval = dma_set_mask(dev, DMA_BIT_MASK(32));
		if (retval)
			return retval;
		xhci_dbg(xhci, "Enabling 32-bit DMA addresses.\n");
		dma_set_coherent_mask(dev, DMA_BIT_MASK(32));
5347 5348 5349 5350 5351 5352
	}

	xhci_dbg(xhci, "Calling HCD init\n");
	/* Initialize HCD and host controller data structures. */
	retval = xhci_init(hcd);
	if (retval)
5353
		return retval;
5354
	xhci_dbg(xhci, "Called HCD init\n");
5355

M
Marc Zyngier 已提交
5356
	xhci_info(xhci, "hcc params 0x%08x hci version 0x%x quirks 0x%016llx\n",
5357 5358
		  xhci->hcc_params, xhci->hci_version, xhci->quirks);

5359 5360
	return 0;
}
5361
EXPORT_SYMBOL_GPL(xhci_gen_setup);
5362

J
Jim Lin 已提交
5363 5364 5365 5366 5367 5368 5369 5370 5371 5372
static void xhci_clear_tt_buffer_complete(struct usb_hcd *hcd,
		struct usb_host_endpoint *ep)
{
	struct xhci_hcd *xhci;
	struct usb_device *udev;
	unsigned int slot_id;
	unsigned int ep_index;
	unsigned long flags;

	xhci = hcd_to_xhci(hcd);
5373 5374

	spin_lock_irqsave(&xhci->lock, flags);
J
Jim Lin 已提交
5375 5376 5377 5378 5379 5380 5381 5382 5383
	udev = (struct usb_device *)ep->hcpriv;
	slot_id = udev->slot_id;
	ep_index = xhci_get_endpoint_index(&ep->desc);

	xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_CLEARING_TT;
	xhci_ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
	spin_unlock_irqrestore(&xhci->lock, flags);
}

5384 5385 5386
static const struct hc_driver xhci_hc_driver = {
	.description =		"xhci-hcd",
	.product_desc =		"xHCI Host Controller",
5387
	.hcd_priv_size =	sizeof(struct xhci_hcd),
5388 5389 5390 5391 5392

	/*
	 * generic hardware linkage
	 */
	.irq =			xhci_irq,
5393 5394
	.flags =		HCD_MEMORY | HCD_DMA | HCD_USB3 | HCD_SHARED |
				HCD_BH,
5395 5396 5397 5398 5399 5400 5401 5402 5403 5404 5405 5406

	/*
	 * basic lifecycle operations
	 */
	.reset =		NULL, /* set in xhci_init_driver() */
	.start =		xhci_run,
	.stop =			xhci_stop,
	.shutdown =		xhci_shutdown,

	/*
	 * managing i/o requests and associated device resources
	 */
5407
	.map_urb_for_dma =      xhci_map_urb_for_dma,
5408
	.unmap_urb_for_dma =    xhci_unmap_urb_for_dma,
5409 5410 5411 5412 5413 5414 5415 5416
	.urb_enqueue =		xhci_urb_enqueue,
	.urb_dequeue =		xhci_urb_dequeue,
	.alloc_dev =		xhci_alloc_dev,
	.free_dev =		xhci_free_dev,
	.alloc_streams =	xhci_alloc_streams,
	.free_streams =		xhci_free_streams,
	.add_endpoint =		xhci_add_endpoint,
	.drop_endpoint =	xhci_drop_endpoint,
5417
	.endpoint_disable =	xhci_endpoint_disable,
5418 5419 5420 5421 5422 5423 5424 5425 5426 5427 5428 5429 5430 5431 5432 5433 5434 5435 5436 5437
	.endpoint_reset =	xhci_endpoint_reset,
	.check_bandwidth =	xhci_check_bandwidth,
	.reset_bandwidth =	xhci_reset_bandwidth,
	.address_device =	xhci_address_device,
	.enable_device =	xhci_enable_device,
	.update_hub_device =	xhci_update_hub_device,
	.reset_device =		xhci_discover_or_reset_device,

	/*
	 * scheduling support
	 */
	.get_frame_number =	xhci_get_frame,

	/*
	 * root hub support
	 */
	.hub_control =		xhci_hub_control,
	.hub_status_data =	xhci_hub_status_data,
	.bus_suspend =		xhci_bus_suspend,
	.bus_resume =		xhci_bus_resume,
5438
	.get_resuming_ports =	xhci_get_resuming_ports,
5439 5440 5441 5442 5443 5444 5445 5446 5447

	/*
	 * call back when device connected and addressed
	 */
	.update_device =        xhci_update_device,
	.set_usb2_hw_lpm =	xhci_set_usb2_hardware_lpm,
	.enable_usb3_lpm_timeout =	xhci_enable_usb3_lpm_timeout,
	.disable_usb3_lpm_timeout =	xhci_disable_usb3_lpm_timeout,
	.find_raw_port_number =	xhci_find_raw_port_number,
J
Jim Lin 已提交
5448
	.clear_tt_buffer_complete = xhci_clear_tt_buffer_complete,
5449 5450
};

5451 5452
void xhci_init_driver(struct hc_driver *drv,
		      const struct xhci_driver_overrides *over)
5453
{
5454 5455 5456
	BUG_ON(!over);

	/* Copy the generic table to drv then apply the overrides */
5457
	*drv = xhci_hc_driver;
5458 5459 5460 5461 5462 5463 5464

	if (over) {
		drv->hcd_priv_size += over->extra_priv_size;
		if (over->reset)
			drv->reset = over->reset;
		if (over->start)
			drv->start = over->start;
5465 5466 5467 5468
		if (over->add_endpoint)
			drv->add_endpoint = over->add_endpoint;
		if (over->drop_endpoint)
			drv->drop_endpoint = over->drop_endpoint;
5469 5470 5471 5472
		if (over->check_bandwidth)
			drv->check_bandwidth = over->check_bandwidth;
		if (over->reset_bandwidth)
			drv->reset_bandwidth = over->reset_bandwidth;
5473
	}
5474 5475 5476
}
EXPORT_SYMBOL_GPL(xhci_init_driver);

5477 5478 5479 5480 5481 5482
MODULE_DESCRIPTION(DRIVER_DESC);
MODULE_AUTHOR(DRIVER_AUTHOR);
MODULE_LICENSE("GPL");

static int __init xhci_hcd_init(void)
{
5483 5484 5485 5486 5487 5488 5489 5490 5491 5492 5493 5494 5495
	/*
	 * Check the compiler generated sizes of structures that must be laid
	 * out in specific ways for hardware access.
	 */
	BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
	BUILD_BUG_ON(sizeof(struct xhci_slot_ctx) != 8*32/8);
	BUILD_BUG_ON(sizeof(struct xhci_ep_ctx) != 8*32/8);
	/* xhci_device_control has eight fields, and also
	 * embeds one xhci_slot_ctx and 31 xhci_ep_ctx
	 */
	BUILD_BUG_ON(sizeof(struct xhci_stream_ctx) != 4*32/8);
	BUILD_BUG_ON(sizeof(union xhci_trb) != 4*32/8);
	BUILD_BUG_ON(sizeof(struct xhci_erst_entry) != 4*32/8);
5496
	BUILD_BUG_ON(sizeof(struct xhci_cap_regs) != 8*32/8);
5497 5498 5499
	BUILD_BUG_ON(sizeof(struct xhci_intr_reg) != 8*32/8);
	/* xhci_run_regs has eight fields and embeds 128 xhci_intr_regs */
	BUILD_BUG_ON(sizeof(struct xhci_run_regs) != (8+8*128)*32/8);
5500 5501 5502 5503

	if (usb_disabled())
		return -ENODEV;

5504 5505
	xhci_debugfs_create_root();

5506 5507
	return 0;
}
5508 5509 5510 5511 5512

/*
 * If an init function is provided, an exit function must also be provided
 * to allow module unload.
 */
5513 5514 5515 5516
static void __exit xhci_hcd_fini(void)
{
	xhci_debugfs_remove_root();
}
5517

5518
module_init(xhci_hcd_init);
5519
module_exit(xhci_hcd_fini);