i915_pci.c 19.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 * Copyright © 2016 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

25
#include <linux/console.h>
26 27 28 29
#include <linux/vgaarb.h>
#include <linux/vga_switcheroo.h>

#include "i915_drv.h"
30
#include "i915_selftest.h"
31

32 33
#define GEN(x) .gen = (x), .gen_mask = BIT((x) - 1)

34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58
#define GEN_DEFAULT_PIPEOFFSETS \
	.pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
			  PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
	.trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
			   TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
	.palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }

#define GEN_CHV_PIPEOFFSETS \
	.pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
			  CHV_PIPE_C_OFFSET }, \
	.trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
			   CHV_TRANSCODER_C_OFFSET, }, \
	.palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
			     CHV_PALETTE_C_OFFSET }

#define CURSOR_OFFSETS \
	.cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }

#define IVB_CURSOR_OFFSETS \
	.cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }

#define BDW_COLORS \
	.color = { .degamma_lut_size = 512, .gamma_lut_size = 512 }
#define CHV_COLORS \
	.color = { .degamma_lut_size = 65, .gamma_lut_size = 257 }
R
Rodrigo Vivi 已提交
59 60
#define GLK_COLORS \
	.color = { .degamma_lut_size = 0, .gamma_lut_size = 1024 }
61

62
/* Keep in gen based order, and chronological order within a gen */
63 64 65 66

#define GEN_DEFAULT_PAGE_SIZES \
	.page_sizes = I915_GTT_PAGE_SIZE_4K

67
#define GEN2_FEATURES \
68 69
	GEN(2), \
	.num_pipes = 1, \
70
	.has_overlay = 1, .overlay_needs_physical = 1, \
71
	.has_gmch_display = 1, \
72
	.hws_needs_physical = 1, \
73
	.unfenced_needs_alignment = 1, \
74
	.ring_mask = RENDER_RING, \
75
	.has_snoop = true, \
76
	GEN_DEFAULT_PIPEOFFSETS, \
77
	GEN_DEFAULT_PAGE_SIZES, \
78 79
	CURSOR_OFFSETS

80
static const struct intel_device_info intel_i830_info = {
81
	GEN2_FEATURES,
82
	.platform = INTEL_I830,
83 84
	.is_mobile = 1, .cursor_needs_physical = 1,
	.num_pipes = 2, /* legal, last one wins */
85 86
};

87
static const struct intel_device_info intel_i845g_info = {
88
	GEN2_FEATURES,
89
	.platform = INTEL_I845G,
90 91
};

92
static const struct intel_device_info intel_i85x_info = {
93
	GEN2_FEATURES,
94
	.platform = INTEL_I85X, .is_mobile = 1,
95
	.num_pipes = 2, /* legal, last one wins */
96 97 98 99
	.cursor_needs_physical = 1,
	.has_fbc = 1,
};

100
static const struct intel_device_info intel_i865g_info = {
101
	GEN2_FEATURES,
102
	.platform = INTEL_I865G,
103 104
};

105
#define GEN3_FEATURES \
106 107
	GEN(3), \
	.num_pipes = 2, \
108
	.has_gmch_display = 1, \
109
	.ring_mask = RENDER_RING, \
110
	.has_snoop = true, \
111
	GEN_DEFAULT_PIPEOFFSETS, \
112
	GEN_DEFAULT_PAGE_SIZES, \
113 114
	CURSOR_OFFSETS

115
static const struct intel_device_info intel_i915g_info = {
116
	GEN3_FEATURES,
117
	.platform = INTEL_I915G, .cursor_needs_physical = 1,
118
	.has_overlay = 1, .overlay_needs_physical = 1,
119
	.hws_needs_physical = 1,
120
	.unfenced_needs_alignment = 1,
121
};
122

123
static const struct intel_device_info intel_i915gm_info = {
124
	GEN3_FEATURES,
125
	.platform = INTEL_I915GM,
126
	.is_mobile = 1,
127 128 129 130
	.cursor_needs_physical = 1,
	.has_overlay = 1, .overlay_needs_physical = 1,
	.supports_tv = 1,
	.has_fbc = 1,
131
	.hws_needs_physical = 1,
132
	.unfenced_needs_alignment = 1,
133
};
134

135
static const struct intel_device_info intel_i945g_info = {
136
	GEN3_FEATURES,
137
	.platform = INTEL_I945G,
138
	.has_hotplug = 1, .cursor_needs_physical = 1,
139
	.has_overlay = 1, .overlay_needs_physical = 1,
140
	.hws_needs_physical = 1,
141
	.unfenced_needs_alignment = 1,
142
};
143

144
static const struct intel_device_info intel_i945gm_info = {
145
	GEN3_FEATURES,
146
	.platform = INTEL_I945GM, .is_mobile = 1,
147 148 149 150
	.has_hotplug = 1, .cursor_needs_physical = 1,
	.has_overlay = 1, .overlay_needs_physical = 1,
	.supports_tv = 1,
	.has_fbc = 1,
151
	.hws_needs_physical = 1,
152
	.unfenced_needs_alignment = 1,
153 154
};

155
static const struct intel_device_info intel_g33_info = {
156 157 158 159 160 161
	GEN3_FEATURES,
	.platform = INTEL_G33,
	.has_hotplug = 1,
	.has_overlay = 1,
};

162
static const struct intel_device_info intel_pineview_info = {
163
	GEN3_FEATURES,
164
	.platform = INTEL_PINEVIEW, .is_mobile = 1,
165 166 167 168
	.has_hotplug = 1,
	.has_overlay = 1,
};

169
#define GEN4_FEATURES \
170 171
	GEN(4), \
	.num_pipes = 2, \
172
	.has_hotplug = 1, \
173
	.has_gmch_display = 1, \
174
	.ring_mask = RENDER_RING, \
175
	.has_snoop = true, \
176
	GEN_DEFAULT_PIPEOFFSETS, \
177
	GEN_DEFAULT_PAGE_SIZES, \
178 179
	CURSOR_OFFSETS

180
static const struct intel_device_info intel_i965g_info = {
181
	GEN4_FEATURES,
182
	.platform = INTEL_I965G,
183
	.has_overlay = 1,
184
	.hws_needs_physical = 1,
185
	.has_snoop = false,
186 187
};

188
static const struct intel_device_info intel_i965gm_info = {
189
	GEN4_FEATURES,
190
	.platform = INTEL_I965GM,
191
	.is_mobile = 1, .has_fbc = 1,
192 193
	.has_overlay = 1,
	.supports_tv = 1,
194
	.hws_needs_physical = 1,
195
	.has_snoop = false,
196 197
};

198
static const struct intel_device_info intel_g45_info = {
199
	GEN4_FEATURES,
200
	.platform = INTEL_G45,
201 202 203
	.ring_mask = RENDER_RING | BSD_RING,
};

204
static const struct intel_device_info intel_gm45_info = {
205
	GEN4_FEATURES,
206
	.platform = INTEL_GM45,
207
	.is_mobile = 1, .has_fbc = 1,
208 209 210 211
	.supports_tv = 1,
	.ring_mask = RENDER_RING | BSD_RING,
};

212
#define GEN5_FEATURES \
213 214
	GEN(5), \
	.num_pipes = 2, \
215
	.has_hotplug = 1, \
216
	.ring_mask = RENDER_RING | BSD_RING, \
217
	.has_snoop = true, \
218 219
	/* ilk does support rc6, but we do not implement [power] contexts */ \
	.has_rc6 = 0, \
220
	GEN_DEFAULT_PIPEOFFSETS, \
221
	GEN_DEFAULT_PAGE_SIZES, \
222 223
	CURSOR_OFFSETS

224
static const struct intel_device_info intel_ironlake_d_info = {
225
	GEN5_FEATURES,
226
	.platform = INTEL_IRONLAKE,
227 228
};

229
static const struct intel_device_info intel_ironlake_m_info = {
230
	GEN5_FEATURES,
231
	.platform = INTEL_IRONLAKE,
232
	.is_mobile = 1, .has_fbc = 1,
233 234
};

235
#define GEN6_FEATURES \
236 237
	GEN(6), \
	.num_pipes = 2, \
238
	.has_hotplug = 1, \
239 240 241
	.has_fbc = 1, \
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
	.has_llc = 1, \
242
	.has_rc6 = 1, \
243
	.has_rc6p = 1, \
244
	.has_aliasing_ppgtt = 1, \
245
	GEN_DEFAULT_PIPEOFFSETS, \
246
	GEN_DEFAULT_PAGE_SIZES, \
247 248
	CURSOR_OFFSETS

249 250 251 252
#define SNB_D_PLATFORM \
	GEN6_FEATURES, \
	.platform = INTEL_SANDYBRIDGE

253
static const struct intel_device_info intel_sandybridge_d_gt1_info = {
254 255
	SNB_D_PLATFORM,
	.gt = 1,
256 257
};

258
static const struct intel_device_info intel_sandybridge_d_gt2_info = {
259 260 261 262 263 264 265 266 267 268
	SNB_D_PLATFORM,
	.gt = 2,
};

#define SNB_M_PLATFORM \
	GEN6_FEATURES, \
	.platform = INTEL_SANDYBRIDGE, \
	.is_mobile = 1


269
static const struct intel_device_info intel_sandybridge_m_gt1_info = {
270 271 272 273
	SNB_M_PLATFORM,
	.gt = 1,
};

274
static const struct intel_device_info intel_sandybridge_m_gt2_info = {
275 276
	SNB_M_PLATFORM,
	.gt = 2,
277 278 279
};

#define GEN7_FEATURES  \
280 281
	GEN(7), \
	.num_pipes = 3, \
282
	.has_hotplug = 1, \
283 284 285
	.has_fbc = 1, \
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
	.has_llc = 1, \
286
	.has_rc6 = 1, \
287
	.has_rc6p = 1, \
288 289
	.has_aliasing_ppgtt = 1, \
	.has_full_ppgtt = 1, \
290
	GEN_DEFAULT_PIPEOFFSETS, \
291
	GEN_DEFAULT_PAGE_SIZES, \
292 293
	IVB_CURSOR_OFFSETS

294 295 296 297 298
#define IVB_D_PLATFORM \
	GEN7_FEATURES, \
	.platform = INTEL_IVYBRIDGE, \
	.has_l3_dpf = 1

299
static const struct intel_device_info intel_ivybridge_d_gt1_info = {
300 301
	IVB_D_PLATFORM,
	.gt = 1,
302 303
};

304
static const struct intel_device_info intel_ivybridge_d_gt2_info = {
305 306 307 308 309 310 311 312 313 314
	IVB_D_PLATFORM,
	.gt = 2,
};

#define IVB_M_PLATFORM \
	GEN7_FEATURES, \
	.platform = INTEL_IVYBRIDGE, \
	.is_mobile = 1, \
	.has_l3_dpf = 1

315
static const struct intel_device_info intel_ivybridge_m_gt1_info = {
316 317 318 319
	IVB_M_PLATFORM,
	.gt = 1,
};

320
static const struct intel_device_info intel_ivybridge_m_gt2_info = {
321 322
	IVB_M_PLATFORM,
	.gt = 2,
323 324
};

325
static const struct intel_device_info intel_ivybridge_q_info = {
326
	GEN7_FEATURES,
327
	.platform = INTEL_IVYBRIDGE,
328
	.gt = 2,
329
	.num_pipes = 0, /* legal, last one wins */
330
	.has_l3_dpf = 1,
331 332
};

333
static const struct intel_device_info intel_valleyview_info = {
334
	.platform = INTEL_VALLEYVIEW,
335
	GEN(7),
336 337 338 339 340 341 342 343 344
	.is_lp = 1,
	.num_pipes = 2,
	.has_psr = 1,
	.has_runtime_pm = 1,
	.has_rc6 = 1,
	.has_gmch_display = 1,
	.has_hotplug = 1,
	.has_aliasing_ppgtt = 1,
	.has_full_ppgtt = 1,
345
	.has_snoop = true,
346 347
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING,
	.display_mmio_offset = VLV_DISPLAY_BASE,
348
	GEN_DEFAULT_PAGE_SIZES,
349 350
	GEN_DEFAULT_PIPEOFFSETS,
	CURSOR_OFFSETS
351 352
};

353
#define G75_FEATURES  \
354 355 356
	GEN7_FEATURES, \
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, \
	.has_ddi = 1, \
357
	.has_fpga_dbg = 1, \
358
	.has_psr = 1, \
359
	.has_resource_streamer = 1, \
360
	.has_dp_mst = 1, \
361
	.has_rc6p = 0 /* RC6p removed-by HSW */, \
362
	.has_runtime_pm = 1
363

364
#define HSW_PLATFORM \
365
	G75_FEATURES, \
366 367 368
	.platform = INTEL_HASWELL, \
	.has_l3_dpf = 1

369
static const struct intel_device_info intel_haswell_gt1_info = {
370 371 372 373
	HSW_PLATFORM,
	.gt = 1,
};

374
static const struct intel_device_info intel_haswell_gt2_info = {
375 376 377 378
	HSW_PLATFORM,
	.gt = 2,
};

379
static const struct intel_device_info intel_haswell_gt3_info = {
380 381
	HSW_PLATFORM,
	.gt = 3,
382 383
};

384 385
#define GEN8_FEATURES \
	G75_FEATURES, \
386
	GEN(8), \
387
	BDW_COLORS, \
388 389
	.page_sizes = I915_GTT_PAGE_SIZE_4K | \
		      I915_GTT_PAGE_SIZE_2M, \
390
	.has_logical_ring_contexts = 1, \
391
	.has_full_48bit_ppgtt = 1, \
392 393
	.has_64bit_reloc = 1, \
	.has_reset_engine = 1
394

395
#define BDW_PLATFORM \
396
	GEN8_FEATURES, \
397 398
	.platform = INTEL_BROADWELL

399
static const struct intel_device_info intel_broadwell_gt1_info = {
400 401 402 403
	BDW_PLATFORM,
	.gt = 1,
};

404
static const struct intel_device_info intel_broadwell_gt2_info = {
405
	BDW_PLATFORM,
406 407 408
	.gt = 2,
};

409
static const struct intel_device_info intel_broadwell_rsvd_info = {
410 411 412 413 414
	BDW_PLATFORM,
	.gt = 3,
	/* According to the device ID those devices are GT3, they were
	 * previously treated as not GT3, keep it like that.
	 */
415 416
};

417
static const struct intel_device_info intel_broadwell_gt3_info = {
418
	BDW_PLATFORM,
419
	.gt = 3,
420 421 422
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
};

423
static const struct intel_device_info intel_cherryview_info = {
424 425
	GEN(8),
	.num_pipes = 3,
426
	.has_hotplug = 1,
427
	.is_lp = 1,
428
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
429
	.platform = INTEL_CHERRYVIEW,
430
	.has_64bit_reloc = 1,
431
	.has_psr = 1,
432
	.has_runtime_pm = 1,
433
	.has_resource_streamer = 1,
434
	.has_rc6 = 1,
435
	.has_logical_ring_contexts = 1,
436
	.has_gmch_display = 1,
437 438
	.has_aliasing_ppgtt = 1,
	.has_full_ppgtt = 1,
439
	.has_reset_engine = 1,
440
	.has_snoop = true,
441
	.display_mmio_offset = VLV_DISPLAY_BASE,
442
	GEN_DEFAULT_PAGE_SIZES,
443 444 445 446 447
	GEN_CHV_PIPEOFFSETS,
	CURSOR_OFFSETS,
	CHV_COLORS,
};

448
#define GEN9_DEFAULT_PAGE_SIZES \
449
	.page_sizes = I915_GTT_PAGE_SIZE_4K | \
450 451
		      I915_GTT_PAGE_SIZE_64K | \
		      I915_GTT_PAGE_SIZE_2M
452

453 454
#define GEN9_FEATURES \
	GEN8_FEATURES, \
455
	GEN(9), \
456
	GEN9_DEFAULT_PAGE_SIZES, \
C
Chris Wilson 已提交
457
	.has_logical_ring_preemption = 1, \
458 459
	.has_csr = 1, \
	.has_guc = 1, \
460
	.has_ipc = 1, \
461 462
	.ddb_size = 896

463 464 465 466
#define SKL_PLATFORM \
	GEN9_FEATURES, \
	.platform = INTEL_SKYLAKE

467
static const struct intel_device_info intel_skylake_gt1_info = {
468
	SKL_PLATFORM,
469
	.gt = 1,
470 471
};

472
static const struct intel_device_info intel_skylake_gt2_info = {
473
	SKL_PLATFORM,
474 475 476 477 478 479 480 481
	.gt = 2,
};

#define SKL_GT3_PLUS_PLATFORM \
	SKL_PLATFORM, \
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING


482
static const struct intel_device_info intel_skylake_gt3_info = {
483 484 485 486
	SKL_GT3_PLUS_PLATFORM,
	.gt = 3,
};

487
static const struct intel_device_info intel_skylake_gt4_info = {
488 489
	SKL_GT3_PLUS_PLATFORM,
	.gt = 4,
490 491
};

492
#define GEN9_LP_FEATURES \
493
	GEN(9), \
494
	.is_lp = 1, \
495 496 497 498 499 500 501
	.has_hotplug = 1, \
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, \
	.num_pipes = 3, \
	.has_64bit_reloc = 1, \
	.has_ddi = 1, \
	.has_fpga_dbg = 1, \
	.has_fbc = 1, \
502
	.has_psr = 1, \
503 504 505 506 507 508 509
	.has_runtime_pm = 1, \
	.has_pooled_eu = 0, \
	.has_csr = 1, \
	.has_resource_streamer = 1, \
	.has_rc6 = 1, \
	.has_dp_mst = 1, \
	.has_logical_ring_contexts = 1, \
C
Chris Wilson 已提交
510
	.has_logical_ring_preemption = 1, \
511
	.has_guc = 1, \
512 513 514
	.has_aliasing_ppgtt = 1, \
	.has_full_ppgtt = 1, \
	.has_full_48bit_ppgtt = 1, \
515
	.has_reset_engine = 1, \
516
	.has_snoop = true, \
517
	.has_ipc = 1, \
518
	GEN9_DEFAULT_PAGE_SIZES, \
519 520 521 522
	GEN_DEFAULT_PIPEOFFSETS, \
	IVB_CURSOR_OFFSETS, \
	BDW_COLORS

523
static const struct intel_device_info intel_broxton_info = {
524
	GEN9_LP_FEATURES,
525
	.platform = INTEL_BROXTON,
526
	.ddb_size = 512,
527 528
};

529
static const struct intel_device_info intel_geminilake_info = {
530
	GEN9_LP_FEATURES,
531
	.platform = INTEL_GEMINILAKE,
532
	.ddb_size = 1024,
R
Rodrigo Vivi 已提交
533
	GLK_COLORS,
534 535
};

536
#define KBL_PLATFORM \
537 538
	GEN9_FEATURES, \
	.platform = INTEL_KABYLAKE
539

540
static const struct intel_device_info intel_kabylake_gt1_info = {
541
	KBL_PLATFORM,
542 543 544
	.gt = 1,
};

545
static const struct intel_device_info intel_kabylake_gt2_info = {
546 547
	KBL_PLATFORM,
	.gt = 2,
548 549
};

550
static const struct intel_device_info intel_kabylake_gt3_info = {
551
	KBL_PLATFORM,
552
	.gt = 3,
553 554 555
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
};

556
#define CFL_PLATFORM \
557 558
	GEN9_FEATURES, \
	.platform = INTEL_COFFEELAKE
559

560
static const struct intel_device_info intel_coffeelake_gt1_info = {
561 562 563 564
	CFL_PLATFORM,
	.gt = 1,
};

565
static const struct intel_device_info intel_coffeelake_gt2_info = {
566
	CFL_PLATFORM,
567
	.gt = 2,
568 569
};

570
static const struct intel_device_info intel_coffeelake_gt3_info = {
571
	CFL_PLATFORM,
572
	.gt = 3,
573 574 575
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
};

576 577
#define GEN10_FEATURES \
	GEN9_FEATURES, \
578
	GEN(10), \
579
	.ddb_size = 1024, \
R
Rodrigo Vivi 已提交
580
	GLK_COLORS
581

582
static const struct intel_device_info intel_cannonlake_info = {
583
	GEN10_FEATURES,
584
	.platform = INTEL_CANNONLAKE,
585
	.gt = 2,
586 587
};

588 589
#define GEN11_FEATURES \
	GEN10_FEATURES, \
590
	GEN(11), \
591 592 593
	.ddb_size = 2048, \
	.has_csr = 0

594
static const struct intel_device_info intel_icelake_11_info = {
595 596 597 598 599 600
	GEN11_FEATURES,
	.platform = INTEL_ICELAKE,
	.is_alpha_support = 1,
	.has_resource_streamer = 0,
};

601 602
#undef GEN

603 604 605 606 607 608 609 610
/*
 * Make sure any device matches here are from most specific to most
 * general.  For example, since the Quanta match is based on the subsystem
 * and subvendor IDs, we need it to come before the more general IVB
 * PCI ID matches, otherwise we'll use the wrong info struct above.
 */
static const struct pci_device_id pciidlist[] = {
	INTEL_I830_IDS(&intel_i830_info),
611
	INTEL_I845G_IDS(&intel_i845g_info),
612 613 614 615 616 617 618 619 620 621 622 623 624 625
	INTEL_I85X_IDS(&intel_i85x_info),
	INTEL_I865G_IDS(&intel_i865g_info),
	INTEL_I915G_IDS(&intel_i915g_info),
	INTEL_I915GM_IDS(&intel_i915gm_info),
	INTEL_I945G_IDS(&intel_i945g_info),
	INTEL_I945GM_IDS(&intel_i945gm_info),
	INTEL_I965G_IDS(&intel_i965g_info),
	INTEL_G33_IDS(&intel_g33_info),
	INTEL_I965GM_IDS(&intel_i965gm_info),
	INTEL_GM45_IDS(&intel_gm45_info),
	INTEL_G45_IDS(&intel_g45_info),
	INTEL_PINEVIEW_IDS(&intel_pineview_info),
	INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info),
	INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info),
626 627 628 629
	INTEL_SNB_D_GT1_IDS(&intel_sandybridge_d_gt1_info),
	INTEL_SNB_D_GT2_IDS(&intel_sandybridge_d_gt2_info),
	INTEL_SNB_M_GT1_IDS(&intel_sandybridge_m_gt1_info),
	INTEL_SNB_M_GT2_IDS(&intel_sandybridge_m_gt2_info),
630
	INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */
631 632 633 634 635 636 637
	INTEL_IVB_M_GT1_IDS(&intel_ivybridge_m_gt1_info),
	INTEL_IVB_M_GT2_IDS(&intel_ivybridge_m_gt2_info),
	INTEL_IVB_D_GT1_IDS(&intel_ivybridge_d_gt1_info),
	INTEL_IVB_D_GT2_IDS(&intel_ivybridge_d_gt2_info),
	INTEL_HSW_GT1_IDS(&intel_haswell_gt1_info),
	INTEL_HSW_GT2_IDS(&intel_haswell_gt2_info),
	INTEL_HSW_GT3_IDS(&intel_haswell_gt3_info),
638
	INTEL_VLV_IDS(&intel_valleyview_info),
639 640
	INTEL_BDW_GT1_IDS(&intel_broadwell_gt1_info),
	INTEL_BDW_GT2_IDS(&intel_broadwell_gt2_info),
641
	INTEL_BDW_GT3_IDS(&intel_broadwell_gt3_info),
642
	INTEL_BDW_RSVD_IDS(&intel_broadwell_rsvd_info),
643
	INTEL_CHV_IDS(&intel_cherryview_info),
644 645
	INTEL_SKL_GT1_IDS(&intel_skylake_gt1_info),
	INTEL_SKL_GT2_IDS(&intel_skylake_gt2_info),
646
	INTEL_SKL_GT3_IDS(&intel_skylake_gt3_info),
647
	INTEL_SKL_GT4_IDS(&intel_skylake_gt4_info),
648
	INTEL_BXT_IDS(&intel_broxton_info),
649
	INTEL_GLK_IDS(&intel_geminilake_info),
650 651
	INTEL_KBL_GT1_IDS(&intel_kabylake_gt1_info),
	INTEL_KBL_GT2_IDS(&intel_kabylake_gt2_info),
652 653
	INTEL_KBL_GT3_IDS(&intel_kabylake_gt3_info),
	INTEL_KBL_GT4_IDS(&intel_kabylake_gt3_info),
654 655 656
	INTEL_CFL_S_GT1_IDS(&intel_coffeelake_gt1_info),
	INTEL_CFL_S_GT2_IDS(&intel_coffeelake_gt2_info),
	INTEL_CFL_H_GT2_IDS(&intel_coffeelake_gt2_info),
657 658
	INTEL_CFL_U_GT1_IDS(&intel_coffeelake_gt1_info),
	INTEL_CFL_U_GT2_IDS(&intel_coffeelake_gt2_info),
659
	INTEL_CFL_U_GT3_IDS(&intel_coffeelake_gt3_info),
660
	INTEL_CNL_IDS(&intel_cannonlake_info),
661 662 663 664
	{0, 0, 0}
};
MODULE_DEVICE_TABLE(pci, pciidlist);

665 666 667 668 669
static void i915_pci_remove(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

	i915_driver_unload(dev);
670
	drm_dev_put(dev);
671 672
}

673 674 675 676
static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
{
	struct intel_device_info *intel_info =
		(struct intel_device_info *) ent->driver_data;
677
	int err;
678

679
	if (IS_ALPHA_SUPPORT(intel_info) && !i915_modparams.alpha_support) {
680 681 682
		DRM_INFO("The driver support for your hardware in this kernel version is alpha quality\n"
			 "See CONFIG_DRM_I915_ALPHA_SUPPORT or i915.alpha_support module parameter\n"
			 "to enable support in this kernel version, or check for kernel updates.\n");
683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700
		return -ENODEV;
	}

	/* Only bind to function 0 of the device. Early generations
	 * used function 1 as a placeholder for multi-head. This causes
	 * us confusion instead, especially on the systems where both
	 * functions have the same PCI-ID!
	 */
	if (PCI_FUNC(pdev->devfn))
		return -ENODEV;

	/*
	 * apple-gmux is needed on dual GPU MacBook Pro
	 * to probe the panel if we're the inactive GPU.
	 */
	if (vga_switcheroo_client_probe_defer(pdev))
		return -EPROBE_DEFER;

701 702 703
	err = i915_driver_load(pdev, ent);
	if (err)
		return err;
704

705 706 707 708 709
	err = i915_live_selftests(pdev);
	if (err) {
		i915_pci_remove(pdev);
		return err > 0 ? -ENOTTY : err;
	}
710

711
	return 0;
712 713
}

714
static struct pci_driver i915_pci_driver = {
715 716 717 718 719 720
	.name = DRIVER_NAME,
	.id_table = pciidlist,
	.probe = i915_pci_probe,
	.remove = i915_pci_remove,
	.driver.pm = &i915_pm_ops,
};
721 722 723 724

static int __init i915_init(void)
{
	bool use_kms = true;
725 726 727 728 729
	int err;

	err = i915_mock_selftests();
	if (err)
		return err > 0 ? 0 : err;
730 731 732 733 734 735 736

	/*
	 * Enable KMS by default, unless explicitly overriden by
	 * either the i915.modeset prarameter or by the
	 * vga_text_mode_force boot option.
	 */

737
	if (i915_modparams.modeset == 0)
738 739
		use_kms = false;

740
	if (vgacon_text_force() && i915_modparams.modeset == -1)
741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767
		use_kms = false;

	if (!use_kms) {
		/* Silently fail loading to not upset userspace. */
		DRM_DEBUG_DRIVER("KMS disabled.\n");
		return 0;
	}

	return pci_register_driver(&i915_pci_driver);
}

static void __exit i915_exit(void)
{
	if (!i915_pci_driver.driver.owner)
		return;

	pci_unregister_driver(&i915_pci_driver);
}

module_init(i915_init);
module_exit(i915_exit);

MODULE_AUTHOR("Tungsten Graphics, Inc.");
MODULE_AUTHOR("Intel Corporation");

MODULE_DESCRIPTION(DRIVER_DESC);
MODULE_LICENSE("GPL and additional rights");