i915_pci.c 15.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 * Copyright © 2016 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

25
#include <linux/console.h>
26 27 28 29
#include <linux/vgaarb.h>
#include <linux/vga_switcheroo.h>

#include "i915_drv.h"
30
#include "i915_selftest.h"
31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57

#define GEN_DEFAULT_PIPEOFFSETS \
	.pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
			  PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
	.trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
			   TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
	.palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }

#define GEN_CHV_PIPEOFFSETS \
	.pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
			  CHV_PIPE_C_OFFSET }, \
	.trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
			   CHV_TRANSCODER_C_OFFSET, }, \
	.palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
			     CHV_PALETTE_C_OFFSET }

#define CURSOR_OFFSETS \
	.cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }

#define IVB_CURSOR_OFFSETS \
	.cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }

#define BDW_COLORS \
	.color = { .degamma_lut_size = 512, .gamma_lut_size = 512 }
#define CHV_COLORS \
	.color = { .degamma_lut_size = 65, .gamma_lut_size = 257 }

58
/* Keep in gen based order, and chronological order within a gen */
59 60 61
#define GEN2_FEATURES \
	.gen = 2, .num_pipes = 1, \
	.has_overlay = 1, .overlay_needs_physical = 1, \
62
	.has_gmch_display = 1, \
63
	.hws_needs_physical = 1, \
64
	.unfenced_needs_alignment = 1, \
65 66 67 68
	.ring_mask = RENDER_RING, \
	GEN_DEFAULT_PIPEOFFSETS, \
	CURSOR_OFFSETS

69
static const struct intel_device_info intel_i830_info = {
70
	GEN2_FEATURES,
71
	.platform = INTEL_I830,
72 73
	.is_mobile = 1, .cursor_needs_physical = 1,
	.num_pipes = 2, /* legal, last one wins */
74 75
};

76
static const struct intel_device_info intel_i845g_info = {
77
	GEN2_FEATURES,
78
	.platform = INTEL_I845G,
79 80 81
};

static const struct intel_device_info intel_i85x_info = {
82
	GEN2_FEATURES,
83
	.platform = INTEL_I85X, .is_mobile = 1,
84
	.num_pipes = 2, /* legal, last one wins */
85 86 87 88 89
	.cursor_needs_physical = 1,
	.has_fbc = 1,
};

static const struct intel_device_info intel_i865g_info = {
90
	GEN2_FEATURES,
91
	.platform = INTEL_I865G,
92 93
};

94 95
#define GEN3_FEATURES \
	.gen = 3, .num_pipes = 2, \
96
	.has_gmch_display = 1, \
97 98 99 100
	.ring_mask = RENDER_RING, \
	GEN_DEFAULT_PIPEOFFSETS, \
	CURSOR_OFFSETS

101
static const struct intel_device_info intel_i915g_info = {
102
	GEN3_FEATURES,
103
	.platform = INTEL_I915G, .cursor_needs_physical = 1,
104
	.has_overlay = 1, .overlay_needs_physical = 1,
105
	.hws_needs_physical = 1,
106
	.unfenced_needs_alignment = 1,
107
};
108

109
static const struct intel_device_info intel_i915gm_info = {
110
	GEN3_FEATURES,
111
	.platform = INTEL_I915GM,
112
	.is_mobile = 1,
113 114 115 116
	.cursor_needs_physical = 1,
	.has_overlay = 1, .overlay_needs_physical = 1,
	.supports_tv = 1,
	.has_fbc = 1,
117
	.hws_needs_physical = 1,
118
	.unfenced_needs_alignment = 1,
119
};
120

121
static const struct intel_device_info intel_i945g_info = {
122
	GEN3_FEATURES,
123
	.platform = INTEL_I945G,
124
	.has_hotplug = 1, .cursor_needs_physical = 1,
125
	.has_overlay = 1, .overlay_needs_physical = 1,
126
	.hws_needs_physical = 1,
127
	.unfenced_needs_alignment = 1,
128
};
129

130
static const struct intel_device_info intel_i945gm_info = {
131
	GEN3_FEATURES,
132
	.platform = INTEL_I945GM, .is_mobile = 1,
133 134 135 136
	.has_hotplug = 1, .cursor_needs_physical = 1,
	.has_overlay = 1, .overlay_needs_physical = 1,
	.supports_tv = 1,
	.has_fbc = 1,
137
	.hws_needs_physical = 1,
138
	.unfenced_needs_alignment = 1,
139 140
};

141 142 143 144 145 146 147 148 149
static const struct intel_device_info intel_g33_info = {
	GEN3_FEATURES,
	.platform = INTEL_G33,
	.has_hotplug = 1,
	.has_overlay = 1,
};

static const struct intel_device_info intel_pineview_info = {
	GEN3_FEATURES,
150
	.platform = INTEL_PINEVIEW, .is_mobile = 1,
151 152 153 154
	.has_hotplug = 1,
	.has_overlay = 1,
};

155 156 157
#define GEN4_FEATURES \
	.gen = 4, .num_pipes = 2, \
	.has_hotplug = 1, \
158
	.has_gmch_display = 1, \
159 160 161 162
	.ring_mask = RENDER_RING, \
	GEN_DEFAULT_PIPEOFFSETS, \
	CURSOR_OFFSETS

163
static const struct intel_device_info intel_i965g_info = {
164
	GEN4_FEATURES,
165
	.platform = INTEL_I965G,
166
	.has_overlay = 1,
167
	.hws_needs_physical = 1,
168 169 170
};

static const struct intel_device_info intel_i965gm_info = {
171
	GEN4_FEATURES,
172
	.platform = INTEL_I965GM,
173
	.is_mobile = 1, .has_fbc = 1,
174 175
	.has_overlay = 1,
	.supports_tv = 1,
176
	.hws_needs_physical = 1,
177 178 179
};

static const struct intel_device_info intel_g45_info = {
180
	GEN4_FEATURES,
181
	.platform = INTEL_G45,
182
	.has_pipe_cxsr = 1,
183 184 185 186
	.ring_mask = RENDER_RING | BSD_RING,
};

static const struct intel_device_info intel_gm45_info = {
187
	GEN4_FEATURES,
188
	.platform = INTEL_GM45,
189
	.is_mobile = 1, .has_fbc = 1,
190
	.has_pipe_cxsr = 1,
191 192 193 194
	.supports_tv = 1,
	.ring_mask = RENDER_RING | BSD_RING,
};

195 196
#define GEN5_FEATURES \
	.gen = 5, .num_pipes = 2, \
197
	.has_hotplug = 1, \
198
	.has_gmbus_irq = 1, \
199 200 201 202
	.ring_mask = RENDER_RING | BSD_RING, \
	GEN_DEFAULT_PIPEOFFSETS, \
	CURSOR_OFFSETS

203
static const struct intel_device_info intel_ironlake_d_info = {
204
	GEN5_FEATURES,
205
	.platform = INTEL_IRONLAKE,
206 207 208
};

static const struct intel_device_info intel_ironlake_m_info = {
209
	GEN5_FEATURES,
210
	.platform = INTEL_IRONLAKE,
211
	.is_mobile = 1,
212 213
};

214 215
#define GEN6_FEATURES \
	.gen = 6, .num_pipes = 2, \
216
	.has_hotplug = 1, \
217 218 219
	.has_fbc = 1, \
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
	.has_llc = 1, \
220
	.has_rc6 = 1, \
221
	.has_rc6p = 1, \
222
	.has_gmbus_irq = 1, \
223
	.has_aliasing_ppgtt = 1, \
224 225 226
	GEN_DEFAULT_PIPEOFFSETS, \
	CURSOR_OFFSETS

227
static const struct intel_device_info intel_sandybridge_d_info = {
228
	GEN6_FEATURES,
229
	.platform = INTEL_SANDYBRIDGE,
230 231 232
};

static const struct intel_device_info intel_sandybridge_m_info = {
233
	GEN6_FEATURES,
234
	.platform = INTEL_SANDYBRIDGE,
235
	.is_mobile = 1,
236 237 238 239
};

#define GEN7_FEATURES  \
	.gen = 7, .num_pipes = 3, \
240
	.has_hotplug = 1, \
241 242 243
	.has_fbc = 1, \
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
	.has_llc = 1, \
244
	.has_rc6 = 1, \
245
	.has_rc6p = 1, \
246
	.has_gmbus_irq = 1, \
247 248
	.has_aliasing_ppgtt = 1, \
	.has_full_ppgtt = 1, \
249 250 251 252 253
	GEN_DEFAULT_PIPEOFFSETS, \
	IVB_CURSOR_OFFSETS

static const struct intel_device_info intel_ivybridge_d_info = {
	GEN7_FEATURES,
254
	.platform = INTEL_IVYBRIDGE,
255
	.has_l3_dpf = 1,
256 257 258 259
};

static const struct intel_device_info intel_ivybridge_m_info = {
	GEN7_FEATURES,
260
	.platform = INTEL_IVYBRIDGE,
261
	.is_mobile = 1,
262
	.has_l3_dpf = 1,
263 264 265 266
};

static const struct intel_device_info intel_ivybridge_q_info = {
	GEN7_FEATURES,
267
	.platform = INTEL_IVYBRIDGE,
268
	.num_pipes = 0, /* legal, last one wins */
269
	.has_l3_dpf = 1,
270 271
};

272
static const struct intel_device_info intel_valleyview_info = {
273
	.platform = INTEL_VALLEYVIEW,
274 275 276 277 278 279 280 281 282 283 284 285 286 287 288
	.gen = 7,
	.is_lp = 1,
	.num_pipes = 2,
	.has_psr = 1,
	.has_runtime_pm = 1,
	.has_rc6 = 1,
	.has_gmbus_irq = 1,
	.has_gmch_display = 1,
	.has_hotplug = 1,
	.has_aliasing_ppgtt = 1,
	.has_full_ppgtt = 1,
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING,
	.display_mmio_offset = VLV_DISPLAY_BASE,
	GEN_DEFAULT_PIPEOFFSETS,
	CURSOR_OFFSETS
289 290 291 292 293 294
};

#define HSW_FEATURES  \
	GEN7_FEATURES, \
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, \
	.has_ddi = 1, \
295
	.has_fpga_dbg = 1, \
296
	.has_psr = 1, \
297
	.has_resource_streamer = 1, \
298
	.has_dp_mst = 1, \
299
	.has_rc6p = 0 /* RC6p removed-by HSW */, \
300
	.has_runtime_pm = 1
301

302
static const struct intel_device_info intel_haswell_info = {
303
	HSW_FEATURES,
304
	.platform = INTEL_HASWELL,
305
	.has_l3_dpf = 1,
306 307 308 309
};

#define BDW_FEATURES \
	HSW_FEATURES, \
310
	BDW_COLORS, \
311
	.has_logical_ring_contexts = 1, \
312
	.has_full_48bit_ppgtt = 1, \
313
	.has_64bit_reloc = 1
314

315
static const struct intel_device_info intel_broadwell_info = {
316 317
	BDW_FEATURES,
	.gen = 8,
318
	.platform = INTEL_BROADWELL,
319 320
};

321
static const struct intel_device_info intel_broadwell_gt3_info = {
322 323
	BDW_FEATURES,
	.gen = 8,
324
	.platform = INTEL_BROADWELL,
325 326 327 328 329
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
};

static const struct intel_device_info intel_cherryview_info = {
	.gen = 8, .num_pipes = 3,
330
	.has_hotplug = 1,
331
	.is_lp = 1,
332
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
333
	.platform = INTEL_CHERRYVIEW,
334
	.has_64bit_reloc = 1,
335
	.has_psr = 1,
336
	.has_runtime_pm = 1,
337
	.has_resource_streamer = 1,
338
	.has_rc6 = 1,
339
	.has_gmbus_irq = 1,
340
	.has_logical_ring_contexts = 1,
341
	.has_gmch_display = 1,
342 343
	.has_aliasing_ppgtt = 1,
	.has_full_ppgtt = 1,
344 345 346 347 348 349 350 351
	.display_mmio_offset = VLV_DISPLAY_BASE,
	GEN_CHV_PIPEOFFSETS,
	CURSOR_OFFSETS,
	CHV_COLORS,
};

static const struct intel_device_info intel_skylake_info = {
	BDW_FEATURES,
352
	.platform = INTEL_SKYLAKE,
353
	.gen = 9,
354
	.has_csr = 1,
355
	.has_guc = 1,
356
	.ddb_size = 896,
357 358 359 360
};

static const struct intel_device_info intel_skylake_gt3_info = {
	BDW_FEATURES,
361
	.platform = INTEL_SKYLAKE,
362
	.gen = 9,
363
	.has_csr = 1,
364
	.has_guc = 1,
365
	.ddb_size = 896,
366 367 368
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
};

369 370
#define GEN9_LP_FEATURES \
	.gen = 9, \
371
	.is_lp = 1, \
372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387
	.has_hotplug = 1, \
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, \
	.num_pipes = 3, \
	.has_64bit_reloc = 1, \
	.has_ddi = 1, \
	.has_fpga_dbg = 1, \
	.has_fbc = 1, \
	.has_runtime_pm = 1, \
	.has_pooled_eu = 0, \
	.has_csr = 1, \
	.has_resource_streamer = 1, \
	.has_rc6 = 1, \
	.has_dp_mst = 1, \
	.has_gmbus_irq = 1, \
	.has_logical_ring_contexts = 1, \
	.has_guc = 1, \
388 389 390
	.has_aliasing_ppgtt = 1, \
	.has_full_ppgtt = 1, \
	.has_full_48bit_ppgtt = 1, \
391 392 393 394
	GEN_DEFAULT_PIPEOFFSETS, \
	IVB_CURSOR_OFFSETS, \
	BDW_COLORS

395
static const struct intel_device_info intel_broxton_info = {
396
	GEN9_LP_FEATURES,
397
	.platform = INTEL_BROXTON,
398
	.ddb_size = 512,
399 400
};

401 402
static const struct intel_device_info intel_geminilake_info = {
	GEN9_LP_FEATURES,
403 404
	.platform = INTEL_GEMINILAKE,
	.is_alpha_support = 1,
405
	.ddb_size = 1024,
406
	.color = { .degamma_lut_size = 0, .gamma_lut_size = 1024 }
407 408
};

409 410
static const struct intel_device_info intel_kabylake_info = {
	BDW_FEATURES,
411
	.platform = INTEL_KABYLAKE,
412
	.gen = 9,
413
	.has_csr = 1,
414
	.has_guc = 1,
415
	.ddb_size = 896,
416 417 418 419
};

static const struct intel_device_info intel_kabylake_gt3_info = {
	BDW_FEATURES,
420
	.platform = INTEL_KABYLAKE,
421
	.gen = 9,
422
	.has_csr = 1,
423
	.has_guc = 1,
424
	.ddb_size = 896,
425 426 427 428 429 430 431 432 433 434 435
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
};

/*
 * Make sure any device matches here are from most specific to most
 * general.  For example, since the Quanta match is based on the subsystem
 * and subvendor IDs, we need it to come before the more general IVB
 * PCI ID matches, otherwise we'll use the wrong info struct above.
 */
static const struct pci_device_id pciidlist[] = {
	INTEL_I830_IDS(&intel_i830_info),
436
	INTEL_I845G_IDS(&intel_i845g_info),
437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455
	INTEL_I85X_IDS(&intel_i85x_info),
	INTEL_I865G_IDS(&intel_i865g_info),
	INTEL_I915G_IDS(&intel_i915g_info),
	INTEL_I915GM_IDS(&intel_i915gm_info),
	INTEL_I945G_IDS(&intel_i945g_info),
	INTEL_I945GM_IDS(&intel_i945gm_info),
	INTEL_I965G_IDS(&intel_i965g_info),
	INTEL_G33_IDS(&intel_g33_info),
	INTEL_I965GM_IDS(&intel_i965gm_info),
	INTEL_GM45_IDS(&intel_gm45_info),
	INTEL_G45_IDS(&intel_g45_info),
	INTEL_PINEVIEW_IDS(&intel_pineview_info),
	INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info),
	INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info),
	INTEL_SNB_D_IDS(&intel_sandybridge_d_info),
	INTEL_SNB_M_IDS(&intel_sandybridge_m_info),
	INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */
	INTEL_IVB_M_IDS(&intel_ivybridge_m_info),
	INTEL_IVB_D_IDS(&intel_ivybridge_d_info),
456 457 458 459
	INTEL_HSW_IDS(&intel_haswell_info),
	INTEL_VLV_IDS(&intel_valleyview_info),
	INTEL_BDW_GT12_IDS(&intel_broadwell_info),
	INTEL_BDW_GT3_IDS(&intel_broadwell_gt3_info),
460
	INTEL_BDW_RSVD_IDS(&intel_broadwell_info),
461 462 463 464 465 466
	INTEL_CHV_IDS(&intel_cherryview_info),
	INTEL_SKL_GT1_IDS(&intel_skylake_info),
	INTEL_SKL_GT2_IDS(&intel_skylake_info),
	INTEL_SKL_GT3_IDS(&intel_skylake_gt3_info),
	INTEL_SKL_GT4_IDS(&intel_skylake_gt3_info),
	INTEL_BXT_IDS(&intel_broxton_info),
467
	INTEL_GLK_IDS(&intel_geminilake_info),
468 469 470 471 472 473 474 475
	INTEL_KBL_GT1_IDS(&intel_kabylake_info),
	INTEL_KBL_GT2_IDS(&intel_kabylake_info),
	INTEL_KBL_GT3_IDS(&intel_kabylake_gt3_info),
	INTEL_KBL_GT4_IDS(&intel_kabylake_gt3_info),
	{0, 0, 0}
};
MODULE_DEVICE_TABLE(pci, pciidlist);

476 477 478 479 480 481 482 483
static void i915_pci_remove(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

	i915_driver_unload(dev);
	drm_dev_unref(dev);
}

484 485 486 487
static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
{
	struct intel_device_info *intel_info =
		(struct intel_device_info *) ent->driver_data;
488
	int err;
489

490 491 492 493
	if (IS_ALPHA_SUPPORT(intel_info) && !i915.alpha_support) {
		DRM_INFO("The driver support for your hardware in this kernel version is alpha quality\n"
			 "See CONFIG_DRM_I915_ALPHA_SUPPORT or i915.alpha_support module parameter\n"
			 "to enable support in this kernel version, or check for kernel updates.\n");
494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511
		return -ENODEV;
	}

	/* Only bind to function 0 of the device. Early generations
	 * used function 1 as a placeholder for multi-head. This causes
	 * us confusion instead, especially on the systems where both
	 * functions have the same PCI-ID!
	 */
	if (PCI_FUNC(pdev->devfn))
		return -ENODEV;

	/*
	 * apple-gmux is needed on dual GPU MacBook Pro
	 * to probe the panel if we're the inactive GPU.
	 */
	if (vga_switcheroo_client_probe_defer(pdev))
		return -EPROBE_DEFER;

512 513 514
	err = i915_driver_load(pdev, ent);
	if (err)
		return err;
515

516 517 518 519 520
	err = i915_live_selftests(pdev);
	if (err) {
		i915_pci_remove(pdev);
		return err > 0 ? -ENOTTY : err;
	}
521

522
	return 0;
523 524
}

525
static struct pci_driver i915_pci_driver = {
526 527 528 529 530 531
	.name = DRIVER_NAME,
	.id_table = pciidlist,
	.probe = i915_pci_probe,
	.remove = i915_pci_remove,
	.driver.pm = &i915_pm_ops,
};
532 533 534 535

static int __init i915_init(void)
{
	bool use_kms = true;
536 537 538 539 540
	int err;

	err = i915_mock_selftests();
	if (err)
		return err > 0 ? 0 : err;
541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578

	/*
	 * Enable KMS by default, unless explicitly overriden by
	 * either the i915.modeset prarameter or by the
	 * vga_text_mode_force boot option.
	 */

	if (i915.modeset == 0)
		use_kms = false;

	if (vgacon_text_force() && i915.modeset == -1)
		use_kms = false;

	if (!use_kms) {
		/* Silently fail loading to not upset userspace. */
		DRM_DEBUG_DRIVER("KMS disabled.\n");
		return 0;
	}

	return pci_register_driver(&i915_pci_driver);
}

static void __exit i915_exit(void)
{
	if (!i915_pci_driver.driver.owner)
		return;

	pci_unregister_driver(&i915_pci_driver);
}

module_init(i915_init);
module_exit(i915_exit);

MODULE_AUTHOR("Tungsten Graphics, Inc.");
MODULE_AUTHOR("Intel Corporation");

MODULE_DESCRIPTION(DRIVER_DESC);
MODULE_LICENSE("GPL and additional rights");