i915_pci.c 14.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 * Copyright © 2016 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

25
#include <linux/console.h>
26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56
#include <linux/vgaarb.h>
#include <linux/vga_switcheroo.h>

#include "i915_drv.h"

#define GEN_DEFAULT_PIPEOFFSETS \
	.pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
			  PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
	.trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
			   TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
	.palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }

#define GEN_CHV_PIPEOFFSETS \
	.pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
			  CHV_PIPE_C_OFFSET }, \
	.trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
			   CHV_TRANSCODER_C_OFFSET, }, \
	.palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
			     CHV_PALETTE_C_OFFSET }

#define CURSOR_OFFSETS \
	.cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }

#define IVB_CURSOR_OFFSETS \
	.cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }

#define BDW_COLORS \
	.color = { .degamma_lut_size = 512, .gamma_lut_size = 512 }
#define CHV_COLORS \
	.color = { .degamma_lut_size = 65, .gamma_lut_size = 257 }

57 58 59
#define GEN2_FEATURES \
	.gen = 2, .num_pipes = 1, \
	.has_overlay = 1, .overlay_needs_physical = 1, \
60
	.has_gmch_display = 1, \
61
	.hws_needs_physical = 1, \
62 63 64 65
	.ring_mask = RENDER_RING, \
	GEN_DEFAULT_PIPEOFFSETS, \
	CURSOR_OFFSETS

66
static const struct intel_device_info intel_i830_info = {
67
	GEN2_FEATURES,
68
	.platform = INTEL_I830,
69 70
	.is_mobile = 1, .cursor_needs_physical = 1,
	.num_pipes = 2, /* legal, last one wins */
71 72 73
};

static const struct intel_device_info intel_845g_info = {
74
	GEN2_FEATURES,
75
	.platform = INTEL_I845G,
76 77 78
};

static const struct intel_device_info intel_i85x_info = {
79
	GEN2_FEATURES,
80
	.platform = INTEL_I85X, .is_mobile = 1,
81
	.num_pipes = 2, /* legal, last one wins */
82 83 84 85 86
	.cursor_needs_physical = 1,
	.has_fbc = 1,
};

static const struct intel_device_info intel_i865g_info = {
87
	GEN2_FEATURES,
88
	.platform = INTEL_I865G,
89 90
};

91 92
#define GEN3_FEATURES \
	.gen = 3, .num_pipes = 2, \
93
	.has_gmch_display = 1, \
94 95 96 97
	.ring_mask = RENDER_RING, \
	GEN_DEFAULT_PIPEOFFSETS, \
	CURSOR_OFFSETS

98
static const struct intel_device_info intel_i915g_info = {
99
	GEN3_FEATURES,
100
	.platform = INTEL_I915G, .cursor_needs_physical = 1,
101
	.has_overlay = 1, .overlay_needs_physical = 1,
102
	.hws_needs_physical = 1,
103 104
};
static const struct intel_device_info intel_i915gm_info = {
105
	GEN3_FEATURES,
106
	.platform = INTEL_I915GM,
107
	.is_mobile = 1,
108 109 110 111
	.cursor_needs_physical = 1,
	.has_overlay = 1, .overlay_needs_physical = 1,
	.supports_tv = 1,
	.has_fbc = 1,
112
	.hws_needs_physical = 1,
113 114
};
static const struct intel_device_info intel_i945g_info = {
115
	GEN3_FEATURES,
116
	.platform = INTEL_I945G,
117
	.has_hotplug = 1, .cursor_needs_physical = 1,
118
	.has_overlay = 1, .overlay_needs_physical = 1,
119
	.hws_needs_physical = 1,
120 121
};
static const struct intel_device_info intel_i945gm_info = {
122
	GEN3_FEATURES,
123
	.platform = INTEL_I945GM, .is_mobile = 1,
124 125 126 127
	.has_hotplug = 1, .cursor_needs_physical = 1,
	.has_overlay = 1, .overlay_needs_physical = 1,
	.supports_tv = 1,
	.has_fbc = 1,
128
	.hws_needs_physical = 1,
129 130
};

131 132 133
#define GEN4_FEATURES \
	.gen = 4, .num_pipes = 2, \
	.has_hotplug = 1, \
134
	.has_gmch_display = 1, \
135 136 137 138
	.ring_mask = RENDER_RING, \
	GEN_DEFAULT_PIPEOFFSETS, \
	CURSOR_OFFSETS

139
static const struct intel_device_info intel_i965g_info = {
140
	GEN4_FEATURES,
141
	.platform = INTEL_BROADWATER,
142
	.has_overlay = 1,
143
	.hws_needs_physical = 1,
144 145 146
};

static const struct intel_device_info intel_i965gm_info = {
147
	GEN4_FEATURES,
148
	.platform = INTEL_CRESTLINE,
149
	.is_mobile = 1, .has_fbc = 1,
150 151
	.has_overlay = 1,
	.supports_tv = 1,
152
	.hws_needs_physical = 1,
153 154 155
};

static const struct intel_device_info intel_g33_info = {
156
	GEN3_FEATURES,
157
	.platform = INTEL_G33,
158
	.has_hotplug = 1,
159 160 161 162
	.has_overlay = 1,
};

static const struct intel_device_info intel_g45_info = {
163
	GEN4_FEATURES,
164
	.platform = INTEL_G4X,
165
	.has_pipe_cxsr = 1,
166 167 168 169
	.ring_mask = RENDER_RING | BSD_RING,
};

static const struct intel_device_info intel_gm45_info = {
170
	GEN4_FEATURES,
171
	.platform = INTEL_G4X,
172
	.is_mobile = 1, .has_fbc = 1,
173
	.has_pipe_cxsr = 1,
174 175 176 177 178
	.supports_tv = 1,
	.ring_mask = RENDER_RING | BSD_RING,
};

static const struct intel_device_info intel_pineview_info = {
179
	GEN3_FEATURES,
180
	.platform = INTEL_G33, .is_pineview = 1, .is_mobile = 1,
181
	.has_hotplug = 1,
182 183 184
	.has_overlay = 1,
};

185 186
#define GEN5_FEATURES \
	.gen = 5, .num_pipes = 2, \
187
	.has_hotplug = 1, \
188
	.has_gmbus_irq = 1, \
189 190 191 192
	.ring_mask = RENDER_RING | BSD_RING, \
	GEN_DEFAULT_PIPEOFFSETS, \
	CURSOR_OFFSETS

193
static const struct intel_device_info intel_ironlake_d_info = {
194
	GEN5_FEATURES,
195
	.platform = INTEL_IRONLAKE,
196 197 198
};

static const struct intel_device_info intel_ironlake_m_info = {
199
	GEN5_FEATURES,
200
	.platform = INTEL_IRONLAKE,
201
	.is_mobile = 1,
202 203
};

204 205
#define GEN6_FEATURES \
	.gen = 6, .num_pipes = 2, \
206
	.has_hotplug = 1, \
207 208 209
	.has_fbc = 1, \
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
	.has_llc = 1, \
210
	.has_rc6 = 1, \
211
	.has_rc6p = 1, \
212
	.has_gmbus_irq = 1, \
213
	.has_hw_contexts = 1, \
214
	.has_aliasing_ppgtt = 1, \
215 216 217
	GEN_DEFAULT_PIPEOFFSETS, \
	CURSOR_OFFSETS

218
static const struct intel_device_info intel_sandybridge_d_info = {
219
	GEN6_FEATURES,
220
	.platform = INTEL_SANDYBRIDGE,
221 222 223
};

static const struct intel_device_info intel_sandybridge_m_info = {
224
	GEN6_FEATURES,
225
	.platform = INTEL_SANDYBRIDGE,
226
	.is_mobile = 1,
227 228 229 230
};

#define GEN7_FEATURES  \
	.gen = 7, .num_pipes = 3, \
231
	.has_hotplug = 1, \
232 233 234
	.has_fbc = 1, \
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
	.has_llc = 1, \
235
	.has_rc6 = 1, \
236
	.has_rc6p = 1, \
237
	.has_gmbus_irq = 1, \
238
	.has_hw_contexts = 1, \
239 240
	.has_aliasing_ppgtt = 1, \
	.has_full_ppgtt = 1, \
241 242 243 244 245
	GEN_DEFAULT_PIPEOFFSETS, \
	IVB_CURSOR_OFFSETS

static const struct intel_device_info intel_ivybridge_d_info = {
	GEN7_FEATURES,
246
	.platform = INTEL_IVYBRIDGE,
247
	.has_l3_dpf = 1,
248 249 250 251
};

static const struct intel_device_info intel_ivybridge_m_info = {
	GEN7_FEATURES,
252
	.platform = INTEL_IVYBRIDGE,
253
	.is_mobile = 1,
254
	.has_l3_dpf = 1,
255 256 257 258
};

static const struct intel_device_info intel_ivybridge_q_info = {
	GEN7_FEATURES,
259
	.platform = INTEL_IVYBRIDGE,
260
	.num_pipes = 0, /* legal, last one wins */
261
	.has_l3_dpf = 1,
262 263 264 265
};

#define VLV_FEATURES  \
	.gen = 7, .num_pipes = 2, \
266
	.has_psr = 1, \
267
	.has_runtime_pm = 1, \
268
	.has_rc6 = 1, \
269
	.has_gmbus_irq = 1, \
270
	.has_hw_contexts = 1, \
271
	.has_gmch_display = 1, \
272
	.has_hotplug = 1, \
273 274
	.has_aliasing_ppgtt = 1, \
	.has_full_ppgtt = 1, \
275 276 277 278 279
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
	.display_mmio_offset = VLV_DISPLAY_BASE, \
	GEN_DEFAULT_PIPEOFFSETS, \
	CURSOR_OFFSETS

280
static const struct intel_device_info intel_valleyview_info = {
281
	VLV_FEATURES,
282
	.platform = INTEL_VALLEYVIEW,
283 284 285 286 287 288
};

#define HSW_FEATURES  \
	GEN7_FEATURES, \
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, \
	.has_ddi = 1, \
289
	.has_fpga_dbg = 1, \
290
	.has_psr = 1, \
291
	.has_resource_streamer = 1, \
292
	.has_dp_mst = 1, \
293
	.has_rc6p = 0 /* RC6p removed-by HSW */, \
294
	.has_runtime_pm = 1
295

296
static const struct intel_device_info intel_haswell_info = {
297
	HSW_FEATURES,
298
	.platform = INTEL_HASWELL,
299
	.has_l3_dpf = 1,
300 301 302 303
};

#define BDW_FEATURES \
	HSW_FEATURES, \
304
	BDW_COLORS, \
305
	.has_logical_ring_contexts = 1, \
306
	.has_full_48bit_ppgtt = 1, \
307
	.has_64bit_reloc = 1
308

309
static const struct intel_device_info intel_broadwell_info = {
310 311
	BDW_FEATURES,
	.gen = 8,
312
	.platform = INTEL_BROADWELL,
313 314
};

315
static const struct intel_device_info intel_broadwell_gt3_info = {
316 317
	BDW_FEATURES,
	.gen = 8,
318
	.platform = INTEL_BROADWELL,
319 320 321 322 323
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
};

static const struct intel_device_info intel_cherryview_info = {
	.gen = 8, .num_pipes = 3,
324
	.has_hotplug = 1,
325
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
326
	.platform = INTEL_CHERRYVIEW,
327
	.has_64bit_reloc = 1,
328
	.has_psr = 1,
329
	.has_runtime_pm = 1,
330
	.has_resource_streamer = 1,
331
	.has_rc6 = 1,
332
	.has_gmbus_irq = 1,
333
	.has_hw_contexts = 1,
334
	.has_logical_ring_contexts = 1,
335
	.has_gmch_display = 1,
336 337
	.has_aliasing_ppgtt = 1,
	.has_full_ppgtt = 1,
338 339 340 341 342 343 344 345
	.display_mmio_offset = VLV_DISPLAY_BASE,
	GEN_CHV_PIPEOFFSETS,
	CURSOR_OFFSETS,
	CHV_COLORS,
};

static const struct intel_device_info intel_skylake_info = {
	BDW_FEATURES,
346
	.platform = INTEL_SKYLAKE,
347
	.gen = 9,
348
	.has_csr = 1,
349
	.has_guc = 1,
350
	.ddb_size = 896,
351 352 353 354
};

static const struct intel_device_info intel_skylake_gt3_info = {
	BDW_FEATURES,
355
	.platform = INTEL_SKYLAKE,
356
	.gen = 9,
357
	.has_csr = 1,
358
	.has_guc = 1,
359
	.ddb_size = 896,
360 361 362
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
};

363 364
#define GEN9_LP_FEATURES \
	.gen = 9, \
365
	.is_lp = 1, \
366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383
	.has_hotplug = 1, \
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, \
	.num_pipes = 3, \
	.has_64bit_reloc = 1, \
	.has_ddi = 1, \
	.has_fpga_dbg = 1, \
	.has_fbc = 1, \
	.has_runtime_pm = 1, \
	.has_pooled_eu = 0, \
	.has_csr = 1, \
	.has_resource_streamer = 1, \
	.has_rc6 = 1, \
	.has_dp_mst = 1, \
	.has_gmbus_irq = 1, \
	.has_hw_contexts = 1, \
	.has_logical_ring_contexts = 1, \
	.has_guc = 1, \
	.has_decoupled_mmio = 1, \
384 385 386
	.has_aliasing_ppgtt = 1, \
	.has_full_ppgtt = 1, \
	.has_full_48bit_ppgtt = 1, \
387 388 389 390
	GEN_DEFAULT_PIPEOFFSETS, \
	IVB_CURSOR_OFFSETS, \
	BDW_COLORS

391
static const struct intel_device_info intel_broxton_info = {
392
	GEN9_LP_FEATURES,
393
	.platform = INTEL_BROXTON,
394
	.ddb_size = 512,
395 396
};

397 398
static const struct intel_device_info intel_geminilake_info = {
	GEN9_LP_FEATURES,
399 400
	.platform = INTEL_GEMINILAKE,
	.is_alpha_support = 1,
401 402 403
	.ddb_size = 1024,
};

404 405
static const struct intel_device_info intel_kabylake_info = {
	BDW_FEATURES,
406
	.platform = INTEL_KABYLAKE,
407
	.gen = 9,
408
	.has_csr = 1,
409
	.has_guc = 1,
410
	.ddb_size = 896,
411 412 413 414
};

static const struct intel_device_info intel_kabylake_gt3_info = {
	BDW_FEATURES,
415
	.platform = INTEL_KABYLAKE,
416
	.gen = 9,
417
	.has_csr = 1,
418
	.has_guc = 1,
419
	.ddb_size = 896,
420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
};

/*
 * Make sure any device matches here are from most specific to most
 * general.  For example, since the Quanta match is based on the subsystem
 * and subvendor IDs, we need it to come before the more general IVB
 * PCI ID matches, otherwise we'll use the wrong info struct above.
 */
static const struct pci_device_id pciidlist[] = {
	INTEL_I830_IDS(&intel_i830_info),
	INTEL_I845G_IDS(&intel_845g_info),
	INTEL_I85X_IDS(&intel_i85x_info),
	INTEL_I865G_IDS(&intel_i865g_info),
	INTEL_I915G_IDS(&intel_i915g_info),
	INTEL_I915GM_IDS(&intel_i915gm_info),
	INTEL_I945G_IDS(&intel_i945g_info),
	INTEL_I945GM_IDS(&intel_i945gm_info),
	INTEL_I965G_IDS(&intel_i965g_info),
	INTEL_G33_IDS(&intel_g33_info),
	INTEL_I965GM_IDS(&intel_i965gm_info),
	INTEL_GM45_IDS(&intel_gm45_info),
	INTEL_G45_IDS(&intel_g45_info),
	INTEL_PINEVIEW_IDS(&intel_pineview_info),
	INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info),
	INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info),
	INTEL_SNB_D_IDS(&intel_sandybridge_d_info),
	INTEL_SNB_M_IDS(&intel_sandybridge_m_info),
	INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */
	INTEL_IVB_M_IDS(&intel_ivybridge_m_info),
	INTEL_IVB_D_IDS(&intel_ivybridge_d_info),
451 452 453 454
	INTEL_HSW_IDS(&intel_haswell_info),
	INTEL_VLV_IDS(&intel_valleyview_info),
	INTEL_BDW_GT12_IDS(&intel_broadwell_info),
	INTEL_BDW_GT3_IDS(&intel_broadwell_gt3_info),
455 456 457 458 459 460
	INTEL_CHV_IDS(&intel_cherryview_info),
	INTEL_SKL_GT1_IDS(&intel_skylake_info),
	INTEL_SKL_GT2_IDS(&intel_skylake_info),
	INTEL_SKL_GT3_IDS(&intel_skylake_gt3_info),
	INTEL_SKL_GT4_IDS(&intel_skylake_gt3_info),
	INTEL_BXT_IDS(&intel_broxton_info),
461
	INTEL_GLK_IDS(&intel_geminilake_info),
462 463 464 465 466 467 468 469 470 471 472 473 474
	INTEL_KBL_GT1_IDS(&intel_kabylake_info),
	INTEL_KBL_GT2_IDS(&intel_kabylake_info),
	INTEL_KBL_GT3_IDS(&intel_kabylake_gt3_info),
	INTEL_KBL_GT4_IDS(&intel_kabylake_gt3_info),
	{0, 0, 0}
};
MODULE_DEVICE_TABLE(pci, pciidlist);

static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
{
	struct intel_device_info *intel_info =
		(struct intel_device_info *) ent->driver_data;

475 476 477 478
	if (IS_ALPHA_SUPPORT(intel_info) && !i915.alpha_support) {
		DRM_INFO("The driver support for your hardware in this kernel version is alpha quality\n"
			 "See CONFIG_DRM_I915_ALPHA_SUPPORT or i915.alpha_support module parameter\n"
			 "to enable support in this kernel version, or check for kernel updates.\n");
479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507
		return -ENODEV;
	}

	/* Only bind to function 0 of the device. Early generations
	 * used function 1 as a placeholder for multi-head. This causes
	 * us confusion instead, especially on the systems where both
	 * functions have the same PCI-ID!
	 */
	if (PCI_FUNC(pdev->devfn))
		return -ENODEV;

	/*
	 * apple-gmux is needed on dual GPU MacBook Pro
	 * to probe the panel if we're the inactive GPU.
	 */
	if (vga_switcheroo_client_probe_defer(pdev))
		return -EPROBE_DEFER;

	return i915_driver_load(pdev, ent);
}

static void i915_pci_remove(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

	i915_driver_unload(dev);
	drm_dev_unref(dev);
}

508
static struct pci_driver i915_pci_driver = {
509 510 511 512 513 514
	.name = DRIVER_NAME,
	.id_table = pciidlist,
	.probe = i915_pci_probe,
	.remove = i915_pci_remove,
	.driver.pm = &i915_pm_ops,
};
515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556

static int __init i915_init(void)
{
	bool use_kms = true;

	/*
	 * Enable KMS by default, unless explicitly overriden by
	 * either the i915.modeset prarameter or by the
	 * vga_text_mode_force boot option.
	 */

	if (i915.modeset == 0)
		use_kms = false;

	if (vgacon_text_force() && i915.modeset == -1)
		use_kms = false;

	if (!use_kms) {
		/* Silently fail loading to not upset userspace. */
		DRM_DEBUG_DRIVER("KMS disabled.\n");
		return 0;
	}

	return pci_register_driver(&i915_pci_driver);
}

static void __exit i915_exit(void)
{
	if (!i915_pci_driver.driver.owner)
		return;

	pci_unregister_driver(&i915_pci_driver);
}

module_init(i915_init);
module_exit(i915_exit);

MODULE_AUTHOR("Tungsten Graphics, Inc.");
MODULE_AUTHOR("Intel Corporation");

MODULE_DESCRIPTION(DRIVER_DESC);
MODULE_LICENSE("GPL and additional rights");