i915_pci.c 18.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 * Copyright © 2016 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

25
#include <linux/console.h>
26 27 28 29
#include <linux/vgaarb.h>
#include <linux/vga_switcheroo.h>

#include "i915_drv.h"
30
#include "i915_selftest.h"
31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57

#define GEN_DEFAULT_PIPEOFFSETS \
	.pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
			  PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
	.trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
			   TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
	.palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }

#define GEN_CHV_PIPEOFFSETS \
	.pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
			  CHV_PIPE_C_OFFSET }, \
	.trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
			   CHV_TRANSCODER_C_OFFSET, }, \
	.palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
			     CHV_PALETTE_C_OFFSET }

#define CURSOR_OFFSETS \
	.cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }

#define IVB_CURSOR_OFFSETS \
	.cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }

#define BDW_COLORS \
	.color = { .degamma_lut_size = 512, .gamma_lut_size = 512 }
#define CHV_COLORS \
	.color = { .degamma_lut_size = 65, .gamma_lut_size = 257 }

58
/* Keep in gen based order, and chronological order within a gen */
59 60 61
#define GEN2_FEATURES \
	.gen = 2, .num_pipes = 1, \
	.has_overlay = 1, .overlay_needs_physical = 1, \
62
	.has_gmch_display = 1, \
63
	.hws_needs_physical = 1, \
64
	.unfenced_needs_alignment = 1, \
65
	.ring_mask = RENDER_RING, \
66
	.has_snoop = true, \
67 68 69
	GEN_DEFAULT_PIPEOFFSETS, \
	CURSOR_OFFSETS

70
static const struct intel_device_info intel_i830_info __initconst = {
71
	GEN2_FEATURES,
72
	.platform = INTEL_I830,
73 74
	.is_mobile = 1, .cursor_needs_physical = 1,
	.num_pipes = 2, /* legal, last one wins */
75 76
};

77
static const struct intel_device_info intel_i845g_info __initconst = {
78
	GEN2_FEATURES,
79
	.platform = INTEL_I845G,
80 81
};

82
static const struct intel_device_info intel_i85x_info __initconst = {
83
	GEN2_FEATURES,
84
	.platform = INTEL_I85X, .is_mobile = 1,
85
	.num_pipes = 2, /* legal, last one wins */
86 87 88 89
	.cursor_needs_physical = 1,
	.has_fbc = 1,
};

90
static const struct intel_device_info intel_i865g_info __initconst = {
91
	GEN2_FEATURES,
92
	.platform = INTEL_I865G,
93 94
};

95 96
#define GEN3_FEATURES \
	.gen = 3, .num_pipes = 2, \
97
	.has_gmch_display = 1, \
98
	.ring_mask = RENDER_RING, \
99
	.has_snoop = true, \
100 101 102
	GEN_DEFAULT_PIPEOFFSETS, \
	CURSOR_OFFSETS

103
static const struct intel_device_info intel_i915g_info __initconst = {
104
	GEN3_FEATURES,
105
	.platform = INTEL_I915G, .cursor_needs_physical = 1,
106
	.has_overlay = 1, .overlay_needs_physical = 1,
107
	.hws_needs_physical = 1,
108
	.unfenced_needs_alignment = 1,
109
};
110

111
static const struct intel_device_info intel_i915gm_info __initconst = {
112
	GEN3_FEATURES,
113
	.platform = INTEL_I915GM,
114
	.is_mobile = 1,
115 116 117 118
	.cursor_needs_physical = 1,
	.has_overlay = 1, .overlay_needs_physical = 1,
	.supports_tv = 1,
	.has_fbc = 1,
119
	.hws_needs_physical = 1,
120
	.unfenced_needs_alignment = 1,
121
};
122

123
static const struct intel_device_info intel_i945g_info __initconst = {
124
	GEN3_FEATURES,
125
	.platform = INTEL_I945G,
126
	.has_hotplug = 1, .cursor_needs_physical = 1,
127
	.has_overlay = 1, .overlay_needs_physical = 1,
128
	.hws_needs_physical = 1,
129
	.unfenced_needs_alignment = 1,
130
};
131

132
static const struct intel_device_info intel_i945gm_info __initconst = {
133
	GEN3_FEATURES,
134
	.platform = INTEL_I945GM, .is_mobile = 1,
135 136 137 138
	.has_hotplug = 1, .cursor_needs_physical = 1,
	.has_overlay = 1, .overlay_needs_physical = 1,
	.supports_tv = 1,
	.has_fbc = 1,
139
	.hws_needs_physical = 1,
140
	.unfenced_needs_alignment = 1,
141 142
};

143
static const struct intel_device_info intel_g33_info __initconst = {
144 145 146 147 148 149
	GEN3_FEATURES,
	.platform = INTEL_G33,
	.has_hotplug = 1,
	.has_overlay = 1,
};

150
static const struct intel_device_info intel_pineview_info __initconst = {
151
	GEN3_FEATURES,
152
	.platform = INTEL_PINEVIEW, .is_mobile = 1,
153 154 155 156
	.has_hotplug = 1,
	.has_overlay = 1,
};

157 158 159
#define GEN4_FEATURES \
	.gen = 4, .num_pipes = 2, \
	.has_hotplug = 1, \
160
	.has_gmch_display = 1, \
161
	.ring_mask = RENDER_RING, \
162
	.has_snoop = true, \
163 164 165
	GEN_DEFAULT_PIPEOFFSETS, \
	CURSOR_OFFSETS

166
static const struct intel_device_info intel_i965g_info __initconst = {
167
	GEN4_FEATURES,
168
	.platform = INTEL_I965G,
169
	.has_overlay = 1,
170
	.hws_needs_physical = 1,
171
	.has_snoop = false,
172 173
};

174
static const struct intel_device_info intel_i965gm_info __initconst = {
175
	GEN4_FEATURES,
176
	.platform = INTEL_I965GM,
177
	.is_mobile = 1, .has_fbc = 1,
178 179
	.has_overlay = 1,
	.supports_tv = 1,
180
	.hws_needs_physical = 1,
181
	.has_snoop = false,
182 183
};

184
static const struct intel_device_info intel_g45_info __initconst = {
185
	GEN4_FEATURES,
186
	.platform = INTEL_G45,
187
	.has_pipe_cxsr = 1,
188 189 190
	.ring_mask = RENDER_RING | BSD_RING,
};

191
static const struct intel_device_info intel_gm45_info __initconst = {
192
	GEN4_FEATURES,
193
	.platform = INTEL_GM45,
194
	.is_mobile = 1, .has_fbc = 1,
195
	.has_pipe_cxsr = 1,
196 197 198 199
	.supports_tv = 1,
	.ring_mask = RENDER_RING | BSD_RING,
};

200 201
#define GEN5_FEATURES \
	.gen = 5, .num_pipes = 2, \
202
	.has_hotplug = 1, \
203
	.ring_mask = RENDER_RING | BSD_RING, \
204
	.has_snoop = true, \
205 206 207
	GEN_DEFAULT_PIPEOFFSETS, \
	CURSOR_OFFSETS

208
static const struct intel_device_info intel_ironlake_d_info __initconst = {
209
	GEN5_FEATURES,
210
	.platform = INTEL_IRONLAKE,
211 212
};

213
static const struct intel_device_info intel_ironlake_m_info __initconst = {
214
	GEN5_FEATURES,
215
	.platform = INTEL_IRONLAKE,
216
	.is_mobile = 1, .has_fbc = 1,
217 218
};

219 220
#define GEN6_FEATURES \
	.gen = 6, .num_pipes = 2, \
221
	.has_hotplug = 1, \
222 223 224
	.has_fbc = 1, \
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
	.has_llc = 1, \
225
	.has_rc6 = 1, \
226
	.has_rc6p = 1, \
227
	.has_aliasing_ppgtt = 1, \
228 229 230
	GEN_DEFAULT_PIPEOFFSETS, \
	CURSOR_OFFSETS

231 232 233 234
#define SNB_D_PLATFORM \
	GEN6_FEATURES, \
	.platform = INTEL_SANDYBRIDGE

235
static const struct intel_device_info intel_sandybridge_d_gt1_info __initconst = {
236 237
	SNB_D_PLATFORM,
	.gt = 1,
238 239
};

240
static const struct intel_device_info intel_sandybridge_d_gt2_info __initconst = {
241 242 243 244 245 246 247 248 249 250
	SNB_D_PLATFORM,
	.gt = 2,
};

#define SNB_M_PLATFORM \
	GEN6_FEATURES, \
	.platform = INTEL_SANDYBRIDGE, \
	.is_mobile = 1


251
static const struct intel_device_info intel_sandybridge_m_gt1_info __initconst = {
252 253 254 255
	SNB_M_PLATFORM,
	.gt = 1,
};

256
static const struct intel_device_info intel_sandybridge_m_gt2_info __initconst = {
257 258
	SNB_M_PLATFORM,
	.gt = 2,
259 260 261 262
};

#define GEN7_FEATURES  \
	.gen = 7, .num_pipes = 3, \
263
	.has_hotplug = 1, \
264 265 266
	.has_fbc = 1, \
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
	.has_llc = 1, \
267
	.has_rc6 = 1, \
268
	.has_rc6p = 1, \
269 270
	.has_aliasing_ppgtt = 1, \
	.has_full_ppgtt = 1, \
271 272 273
	GEN_DEFAULT_PIPEOFFSETS, \
	IVB_CURSOR_OFFSETS

274 275 276 277 278
#define IVB_D_PLATFORM \
	GEN7_FEATURES, \
	.platform = INTEL_IVYBRIDGE, \
	.has_l3_dpf = 1

279
static const struct intel_device_info intel_ivybridge_d_gt1_info __initconst = {
280 281
	IVB_D_PLATFORM,
	.gt = 1,
282 283
};

284
static const struct intel_device_info intel_ivybridge_d_gt2_info __initconst = {
285 286 287 288 289 290 291 292 293 294
	IVB_D_PLATFORM,
	.gt = 2,
};

#define IVB_M_PLATFORM \
	GEN7_FEATURES, \
	.platform = INTEL_IVYBRIDGE, \
	.is_mobile = 1, \
	.has_l3_dpf = 1

295
static const struct intel_device_info intel_ivybridge_m_gt1_info __initconst = {
296 297 298 299
	IVB_M_PLATFORM,
	.gt = 1,
};

300
static const struct intel_device_info intel_ivybridge_m_gt2_info __initconst = {
301 302
	IVB_M_PLATFORM,
	.gt = 2,
303 304
};

305
static const struct intel_device_info intel_ivybridge_q_info __initconst = {
306
	GEN7_FEATURES,
307
	.platform = INTEL_IVYBRIDGE,
308
	.gt = 2,
309
	.num_pipes = 0, /* legal, last one wins */
310
	.has_l3_dpf = 1,
311 312
};

313
static const struct intel_device_info intel_valleyview_info __initconst = {
314
	.platform = INTEL_VALLEYVIEW,
315 316 317 318 319 320 321 322 323 324
	.gen = 7,
	.is_lp = 1,
	.num_pipes = 2,
	.has_psr = 1,
	.has_runtime_pm = 1,
	.has_rc6 = 1,
	.has_gmch_display = 1,
	.has_hotplug = 1,
	.has_aliasing_ppgtt = 1,
	.has_full_ppgtt = 1,
325
	.has_snoop = true,
326 327 328 329
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING,
	.display_mmio_offset = VLV_DISPLAY_BASE,
	GEN_DEFAULT_PIPEOFFSETS,
	CURSOR_OFFSETS
330 331 332 333 334 335
};

#define HSW_FEATURES  \
	GEN7_FEATURES, \
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, \
	.has_ddi = 1, \
336
	.has_fpga_dbg = 1, \
337
	.has_psr = 1, \
338
	.has_resource_streamer = 1, \
339
	.has_dp_mst = 1, \
340
	.has_rc6p = 0 /* RC6p removed-by HSW */, \
341
	.has_runtime_pm = 1
342

343 344 345 346 347
#define HSW_PLATFORM \
	HSW_FEATURES, \
	.platform = INTEL_HASWELL, \
	.has_l3_dpf = 1

348
static const struct intel_device_info intel_haswell_gt1_info __initconst = {
349 350 351 352
	HSW_PLATFORM,
	.gt = 1,
};

353
static const struct intel_device_info intel_haswell_gt2_info __initconst = {
354 355 356 357
	HSW_PLATFORM,
	.gt = 2,
};

358
static const struct intel_device_info intel_haswell_gt3_info __initconst = {
359 360
	HSW_PLATFORM,
	.gt = 3,
361 362 363 364
};

#define BDW_FEATURES \
	HSW_FEATURES, \
365
	BDW_COLORS, \
366
	.has_logical_ring_contexts = 1, \
367
	.has_full_48bit_ppgtt = 1, \
368 369
	.has_64bit_reloc = 1, \
	.has_reset_engine = 1
370

371 372 373 374 375
#define BDW_PLATFORM \
	BDW_FEATURES, \
	.gen = 8, \
	.platform = INTEL_BROADWELL

376
static const struct intel_device_info intel_broadwell_gt1_info __initconst = {
377 378 379 380
	BDW_PLATFORM,
	.gt = 1,
};

381
static const struct intel_device_info intel_broadwell_gt2_info __initconst = {
382
	BDW_PLATFORM,
383 384 385
	.gt = 2,
};

386
static const struct intel_device_info intel_broadwell_rsvd_info __initconst = {
387 388 389 390 391
	BDW_PLATFORM,
	.gt = 3,
	/* According to the device ID those devices are GT3, they were
	 * previously treated as not GT3, keep it like that.
	 */
392 393
};

394
static const struct intel_device_info intel_broadwell_gt3_info __initconst = {
395
	BDW_PLATFORM,
396
	.gt = 3,
397 398 399
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
};

400
static const struct intel_device_info intel_cherryview_info __initconst = {
401
	.gen = 8, .num_pipes = 3,
402
	.has_hotplug = 1,
403
	.is_lp = 1,
404
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
405
	.platform = INTEL_CHERRYVIEW,
406
	.has_64bit_reloc = 1,
407
	.has_psr = 1,
408
	.has_runtime_pm = 1,
409
	.has_resource_streamer = 1,
410
	.has_rc6 = 1,
411
	.has_logical_ring_contexts = 1,
412
	.has_gmch_display = 1,
413 414
	.has_aliasing_ppgtt = 1,
	.has_full_ppgtt = 1,
415
	.has_reset_engine = 1,
416
	.has_snoop = true,
417 418 419 420 421 422
	.display_mmio_offset = VLV_DISPLAY_BASE,
	GEN_CHV_PIPEOFFSETS,
	CURSOR_OFFSETS,
	CHV_COLORS,
};

423 424 425 426 427 428 429 430
#define SKL_PLATFORM \
	BDW_FEATURES, \
	.gen = 9, \
	.platform = INTEL_SKYLAKE, \
	.has_csr = 1, \
	.has_guc = 1, \
	.ddb_size = 896

431
static const struct intel_device_info intel_skylake_gt1_info __initconst = {
432
	SKL_PLATFORM,
433
	.gt = 1,
434 435
};

436
static const struct intel_device_info intel_skylake_gt2_info __initconst = {
437
	SKL_PLATFORM,
438 439 440 441 442 443 444 445
	.gt = 2,
};

#define SKL_GT3_PLUS_PLATFORM \
	SKL_PLATFORM, \
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING


446
static const struct intel_device_info intel_skylake_gt3_info __initconst = {
447 448 449 450
	SKL_GT3_PLUS_PLATFORM,
	.gt = 3,
};

451
static const struct intel_device_info intel_skylake_gt4_info __initconst = {
452 453
	SKL_GT3_PLUS_PLATFORM,
	.gt = 4,
454 455
};

456 457
#define GEN9_LP_FEATURES \
	.gen = 9, \
458
	.is_lp = 1, \
459 460 461 462 463 464 465 466 467 468 469 470 471 472 473
	.has_hotplug = 1, \
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, \
	.num_pipes = 3, \
	.has_64bit_reloc = 1, \
	.has_ddi = 1, \
	.has_fpga_dbg = 1, \
	.has_fbc = 1, \
	.has_runtime_pm = 1, \
	.has_pooled_eu = 0, \
	.has_csr = 1, \
	.has_resource_streamer = 1, \
	.has_rc6 = 1, \
	.has_dp_mst = 1, \
	.has_logical_ring_contexts = 1, \
	.has_guc = 1, \
474 475 476
	.has_aliasing_ppgtt = 1, \
	.has_full_ppgtt = 1, \
	.has_full_48bit_ppgtt = 1, \
477
	.has_reset_engine = 1, \
478
	.has_snoop = true, \
479
	.has_ipc = 1, \
480 481 482 483
	GEN_DEFAULT_PIPEOFFSETS, \
	IVB_CURSOR_OFFSETS, \
	BDW_COLORS

484
static const struct intel_device_info intel_broxton_info __initconst = {
485
	GEN9_LP_FEATURES,
486
	.platform = INTEL_BROXTON,
487
	.ddb_size = 512,
488 489
};

490
static const struct intel_device_info intel_geminilake_info __initconst = {
491
	GEN9_LP_FEATURES,
492
	.platform = INTEL_GEMINILAKE,
493
	.ddb_size = 1024,
494
	.color = { .degamma_lut_size = 0, .gamma_lut_size = 1024 }
495 496
};

497 498 499 500 501 502
#define KBL_PLATFORM \
	BDW_FEATURES, \
	.gen = 9, \
	.platform = INTEL_KABYLAKE, \
	.has_csr = 1, \
	.has_guc = 1, \
503
	.has_ipc = 1, \
504 505
	.ddb_size = 896

506
static const struct intel_device_info intel_kabylake_gt1_info __initconst = {
507
	KBL_PLATFORM,
508 509 510
	.gt = 1,
};

511
static const struct intel_device_info intel_kabylake_gt2_info __initconst = {
512 513
	KBL_PLATFORM,
	.gt = 2,
514 515
};

516
static const struct intel_device_info intel_kabylake_gt3_info __initconst = {
517
	KBL_PLATFORM,
518
	.gt = 3,
519 520 521
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
};

522 523 524 525
#define CFL_PLATFORM \
	BDW_FEATURES, \
	.gen = 9, \
	.platform = INTEL_COFFEELAKE, \
526
	.has_csr = 1, \
527
	.has_guc = 1, \
528
	.has_ipc = 1, \
529 530
	.ddb_size = 896

531
static const struct intel_device_info intel_coffeelake_gt1_info __initconst = {
532 533 534 535
	CFL_PLATFORM,
	.gt = 1,
};

536
static const struct intel_device_info intel_coffeelake_gt2_info __initconst = {
537
	CFL_PLATFORM,
538
	.gt = 2,
539 540
};

541
static const struct intel_device_info intel_coffeelake_gt3_info __initconst = {
542
	CFL_PLATFORM,
543
	.gt = 3,
544 545 546
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
};

547
static const struct intel_device_info intel_cannonlake_gt2_info __initconst = {
548 549 550 551
	BDW_FEATURES,
	.is_alpha_support = 1,
	.platform = INTEL_CANNONLAKE,
	.gen = 10,
552
	.gt = 2,
553
	.ddb_size = 1024,
554
	.has_csr = 1,
555
	.has_ipc = 1,
556
	.color = { .degamma_lut_size = 0, .gamma_lut_size = 1024 }
557 558
};

559 560 561 562 563 564 565 566
/*
 * Make sure any device matches here are from most specific to most
 * general.  For example, since the Quanta match is based on the subsystem
 * and subvendor IDs, we need it to come before the more general IVB
 * PCI ID matches, otherwise we'll use the wrong info struct above.
 */
static const struct pci_device_id pciidlist[] = {
	INTEL_I830_IDS(&intel_i830_info),
567
	INTEL_I845G_IDS(&intel_i845g_info),
568 569 570 571 572 573 574 575 576 577 578 579 580 581
	INTEL_I85X_IDS(&intel_i85x_info),
	INTEL_I865G_IDS(&intel_i865g_info),
	INTEL_I915G_IDS(&intel_i915g_info),
	INTEL_I915GM_IDS(&intel_i915gm_info),
	INTEL_I945G_IDS(&intel_i945g_info),
	INTEL_I945GM_IDS(&intel_i945gm_info),
	INTEL_I965G_IDS(&intel_i965g_info),
	INTEL_G33_IDS(&intel_g33_info),
	INTEL_I965GM_IDS(&intel_i965gm_info),
	INTEL_GM45_IDS(&intel_gm45_info),
	INTEL_G45_IDS(&intel_g45_info),
	INTEL_PINEVIEW_IDS(&intel_pineview_info),
	INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info),
	INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info),
582 583 584 585
	INTEL_SNB_D_GT1_IDS(&intel_sandybridge_d_gt1_info),
	INTEL_SNB_D_GT2_IDS(&intel_sandybridge_d_gt2_info),
	INTEL_SNB_M_GT1_IDS(&intel_sandybridge_m_gt1_info),
	INTEL_SNB_M_GT2_IDS(&intel_sandybridge_m_gt2_info),
586
	INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */
587 588 589 590 591 592 593
	INTEL_IVB_M_GT1_IDS(&intel_ivybridge_m_gt1_info),
	INTEL_IVB_M_GT2_IDS(&intel_ivybridge_m_gt2_info),
	INTEL_IVB_D_GT1_IDS(&intel_ivybridge_d_gt1_info),
	INTEL_IVB_D_GT2_IDS(&intel_ivybridge_d_gt2_info),
	INTEL_HSW_GT1_IDS(&intel_haswell_gt1_info),
	INTEL_HSW_GT2_IDS(&intel_haswell_gt2_info),
	INTEL_HSW_GT3_IDS(&intel_haswell_gt3_info),
594
	INTEL_VLV_IDS(&intel_valleyview_info),
595 596
	INTEL_BDW_GT1_IDS(&intel_broadwell_gt1_info),
	INTEL_BDW_GT2_IDS(&intel_broadwell_gt2_info),
597
	INTEL_BDW_GT3_IDS(&intel_broadwell_gt3_info),
598
	INTEL_BDW_RSVD_IDS(&intel_broadwell_rsvd_info),
599
	INTEL_CHV_IDS(&intel_cherryview_info),
600 601
	INTEL_SKL_GT1_IDS(&intel_skylake_gt1_info),
	INTEL_SKL_GT2_IDS(&intel_skylake_gt2_info),
602
	INTEL_SKL_GT3_IDS(&intel_skylake_gt3_info),
603
	INTEL_SKL_GT4_IDS(&intel_skylake_gt4_info),
604
	INTEL_BXT_IDS(&intel_broxton_info),
605
	INTEL_GLK_IDS(&intel_geminilake_info),
606 607
	INTEL_KBL_GT1_IDS(&intel_kabylake_gt1_info),
	INTEL_KBL_GT2_IDS(&intel_kabylake_gt2_info),
608 609
	INTEL_KBL_GT3_IDS(&intel_kabylake_gt3_info),
	INTEL_KBL_GT4_IDS(&intel_kabylake_gt3_info),
610 611 612 613 614 615
	INTEL_CFL_S_GT1_IDS(&intel_coffeelake_gt1_info),
	INTEL_CFL_S_GT2_IDS(&intel_coffeelake_gt2_info),
	INTEL_CFL_H_GT2_IDS(&intel_coffeelake_gt2_info),
	INTEL_CFL_U_GT3_IDS(&intel_coffeelake_gt3_info),
	INTEL_CNL_U_GT2_IDS(&intel_cannonlake_gt2_info),
	INTEL_CNL_Y_GT2_IDS(&intel_cannonlake_gt2_info),
616 617 618 619
	{0, 0, 0}
};
MODULE_DEVICE_TABLE(pci, pciidlist);

620 621 622 623 624 625 626 627
static void i915_pci_remove(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

	i915_driver_unload(dev);
	drm_dev_unref(dev);
}

628 629 630 631
static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
{
	struct intel_device_info *intel_info =
		(struct intel_device_info *) ent->driver_data;
632
	int err;
633

634
	if (IS_ALPHA_SUPPORT(intel_info) && !i915_modparams.alpha_support) {
635 636 637
		DRM_INFO("The driver support for your hardware in this kernel version is alpha quality\n"
			 "See CONFIG_DRM_I915_ALPHA_SUPPORT or i915.alpha_support module parameter\n"
			 "to enable support in this kernel version, or check for kernel updates.\n");
638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655
		return -ENODEV;
	}

	/* Only bind to function 0 of the device. Early generations
	 * used function 1 as a placeholder for multi-head. This causes
	 * us confusion instead, especially on the systems where both
	 * functions have the same PCI-ID!
	 */
	if (PCI_FUNC(pdev->devfn))
		return -ENODEV;

	/*
	 * apple-gmux is needed on dual GPU MacBook Pro
	 * to probe the panel if we're the inactive GPU.
	 */
	if (vga_switcheroo_client_probe_defer(pdev))
		return -EPROBE_DEFER;

656 657 658
	err = i915_driver_load(pdev, ent);
	if (err)
		return err;
659

660 661 662 663 664
	err = i915_live_selftests(pdev);
	if (err) {
		i915_pci_remove(pdev);
		return err > 0 ? -ENOTTY : err;
	}
665

666
	return 0;
667 668
}

669
static struct pci_driver i915_pci_driver = {
670 671 672 673 674 675
	.name = DRIVER_NAME,
	.id_table = pciidlist,
	.probe = i915_pci_probe,
	.remove = i915_pci_remove,
	.driver.pm = &i915_pm_ops,
};
676 677 678 679

static int __init i915_init(void)
{
	bool use_kms = true;
680 681 682 683 684
	int err;

	err = i915_mock_selftests();
	if (err)
		return err > 0 ? 0 : err;
685 686 687 688 689 690 691

	/*
	 * Enable KMS by default, unless explicitly overriden by
	 * either the i915.modeset prarameter or by the
	 * vga_text_mode_force boot option.
	 */

692
	if (i915_modparams.modeset == 0)
693 694
		use_kms = false;

695
	if (vgacon_text_force() && i915_modparams.modeset == -1)
696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722
		use_kms = false;

	if (!use_kms) {
		/* Silently fail loading to not upset userspace. */
		DRM_DEBUG_DRIVER("KMS disabled.\n");
		return 0;
	}

	return pci_register_driver(&i915_pci_driver);
}

static void __exit i915_exit(void)
{
	if (!i915_pci_driver.driver.owner)
		return;

	pci_unregister_driver(&i915_pci_driver);
}

module_init(i915_init);
module_exit(i915_exit);

MODULE_AUTHOR("Tungsten Graphics, Inc.");
MODULE_AUTHOR("Intel Corporation");

MODULE_DESCRIPTION(DRIVER_DESC);
MODULE_LICENSE("GPL and additional rights");