hns3_enet.c 126.3 KB
Newer Older
1 2
// SPDX-License-Identifier: GPL-2.0+
// Copyright (c) 2016-2017 Hisilicon Limited.
3 4 5 6

#include <linux/dma-mapping.h>
#include <linux/etherdevice.h>
#include <linux/interrupt.h>
7 8 9
#ifdef CONFIG_RFS_ACCEL
#include <linux/cpu_rmap.h>
#endif
10
#include <linux/if_vlan.h>
11
#include <linux/irq.h>
12 13 14 15
#include <linux/ip.h>
#include <linux/ipv6.h>
#include <linux/module.h>
#include <linux/pci.h>
16
#include <linux/aer.h>
17 18 19
#include <linux/skbuff.h>
#include <linux/sctp.h>
#include <net/gre.h>
20
#include <net/ip6_checksum.h>
21
#include <net/pkt_cls.h>
22
#include <net/tcp.h>
23
#include <net/vxlan.h>
24
#include <net/geneve.h>
25 26 27

#include "hnae3.h"
#include "hns3_enet.h"
28 29 30 31 32 33
/* All hns3 tracepoints are defined by the include below, which
 * must be included exactly once across the whole kernel with
 * CREATE_TRACE_POINTS defined
 */
#define CREATE_TRACE_POINTS
#include "hns3_trace.h"
34

35
#define hns3_set_field(origin, shift, val)	((origin) |= (val) << (shift))
36
#define hns3_tx_bd_count(S)	DIV_ROUND_UP(S, HNS3_MAX_BD_SIZE)
37

38 39 40 41 42 43
#define hns3_rl_err(fmt, ...)						\
	do {								\
		if (net_ratelimit())					\
			netdev_err(fmt, ##__VA_ARGS__);			\
	} while (0)

44
static void hns3_clear_all_ring(struct hnae3_handle *h, bool force);
45

46
static const char hns3_driver_name[] = "hns3";
47 48 49 50 51
static const char hns3_driver_string[] =
			"Hisilicon Ethernet Network Driver for Hip08 Family";
static const char hns3_copyright[] = "Copyright (c) 2017 Huawei Corporation.";
static struct hnae3_client client;

52 53 54 55 56 57 58
static int debug = -1;
module_param(debug, int, 0);
MODULE_PARM_DESC(debug, " Network interface message level setting");

#define DEFAULT_MSG_LEVEL (NETIF_MSG_PROBE | NETIF_MSG_LINK | \
			   NETIF_MSG_IFDOWN | NETIF_MSG_IFUP)

59 60 61
#define HNS3_INNER_VLAN_TAG	1
#define HNS3_OUTER_VLAN_TAG	2

62 63
#define HNS3_MIN_TX_LEN		33U

64 65 66 67 68 69 70 71 72 73
/* hns3_pci_tbl - PCI Device ID Table
 *
 * Last entry must be all 0s
 *
 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
 *   Class, Class Mask, private data (not used) }
 */
static const struct pci_device_id hns3_pci_tbl[] = {
	{PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_GE), 0},
	{PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_25GE), 0},
74
	{PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_25GE_RDMA),
75
	 HNAE3_DEV_SUPPORT_ROCE_DCB_BITS},
76
	{PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_25GE_RDMA_MACSEC),
77
	 HNAE3_DEV_SUPPORT_ROCE_DCB_BITS},
78
	{PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_50GE_RDMA),
79
	 HNAE3_DEV_SUPPORT_ROCE_DCB_BITS},
80
	{PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_50GE_RDMA_MACSEC),
81
	 HNAE3_DEV_SUPPORT_ROCE_DCB_BITS},
82
	{PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_100G_RDMA_MACSEC),
83
	 HNAE3_DEV_SUPPORT_ROCE_DCB_BITS},
84 85
	{PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_200G_RDMA),
	 HNAE3_DEV_SUPPORT_ROCE_DCB_BITS},
86 87
	{PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_VF), 0},
	{PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_RDMA_DCB_PFC_VF),
88
	 HNAE3_DEV_SUPPORT_ROCE_DCB_BITS},
89 90 91 92 93
	/* required last entry */
	{0, }
};
MODULE_DEVICE_TABLE(pci, hns3_pci_tbl);

94
static irqreturn_t hns3_irq_handle(int irq, void *vector)
95
{
96
	struct hns3_enet_tqp_vector *tqp_vector = vector;
97

98
	napi_schedule_irqoff(&tqp_vector->napi);
99 100 101 102 103 104 105 106 107 108 109 110 111 112 113

	return IRQ_HANDLED;
}

static void hns3_nic_uninit_irq(struct hns3_nic_priv *priv)
{
	struct hns3_enet_tqp_vector *tqp_vectors;
	unsigned int i;

	for (i = 0; i < priv->vector_num; i++) {
		tqp_vectors = &priv->tqp_vector[i];

		if (tqp_vectors->irq_init_flag != HNS3_VECTOR_INITED)
			continue;

114
		/* clear the affinity mask */
P
Peng Li 已提交
115 116
		irq_set_affinity_hint(tqp_vectors->vector_irq, NULL);

117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138
		/* release the irq resource */
		free_irq(tqp_vectors->vector_irq, tqp_vectors);
		tqp_vectors->irq_init_flag = HNS3_VECTOR_NOT_INITED;
	}
}

static int hns3_nic_init_irq(struct hns3_nic_priv *priv)
{
	struct hns3_enet_tqp_vector *tqp_vectors;
	int txrx_int_idx = 0;
	int rx_int_idx = 0;
	int tx_int_idx = 0;
	unsigned int i;
	int ret;

	for (i = 0; i < priv->vector_num; i++) {
		tqp_vectors = &priv->tqp_vector[i];

		if (tqp_vectors->irq_init_flag == HNS3_VECTOR_INITED)
			continue;

		if (tqp_vectors->tx_group.ring && tqp_vectors->rx_group.ring) {
139 140 141 142
			snprintf(tqp_vectors->name, HNAE3_INT_NAME_LEN,
				 "%s-%s-%s-%d", hns3_driver_name,
				 pci_name(priv->ae_handle->pdev),
				 "TxRx", txrx_int_idx++);
143 144
			txrx_int_idx++;
		} else if (tqp_vectors->rx_group.ring) {
145 146 147 148
			snprintf(tqp_vectors->name, HNAE3_INT_NAME_LEN,
				 "%s-%s-%s-%d", hns3_driver_name,
				 pci_name(priv->ae_handle->pdev),
				 "Rx", rx_int_idx++);
149
		} else if (tqp_vectors->tx_group.ring) {
150 151 152 153
			snprintf(tqp_vectors->name, HNAE3_INT_NAME_LEN,
				 "%s-%s-%s-%d", hns3_driver_name,
				 pci_name(priv->ae_handle->pdev),
				 "Tx", tx_int_idx++);
154 155 156 157 158 159 160
		} else {
			/* Skip this unused q_vector */
			continue;
		}

		tqp_vectors->name[HNAE3_INT_NAME_LEN - 1] = '\0';

161
		irq_set_status_flags(tqp_vectors->vector_irq, IRQ_NOAUTOEN);
162
		ret = request_irq(tqp_vectors->vector_irq, hns3_irq_handle, 0,
163
				  tqp_vectors->name, tqp_vectors);
164 165 166
		if (ret) {
			netdev_err(priv->netdev, "request irq(%d) fail\n",
				   tqp_vectors->vector_irq);
167
			hns3_nic_uninit_irq(priv);
168 169 170
			return ret;
		}

P
Peng Li 已提交
171 172 173
		irq_set_affinity_hint(tqp_vectors->vector_irq,
				      &tqp_vectors->affinity_mask);

174 175 176 177 178 179 180 181 182 183 184 185 186 187 188
		tqp_vectors->irq_init_flag = HNS3_VECTOR_INITED;
	}

	return 0;
}

static void hns3_mask_vector_irq(struct hns3_enet_tqp_vector *tqp_vector,
				 u32 mask_en)
{
	writel(mask_en, tqp_vector->mask_addr);
}

static void hns3_vector_enable(struct hns3_enet_tqp_vector *tqp_vector)
{
	napi_enable(&tqp_vector->napi);
189
	enable_irq(tqp_vector->vector_irq);
190 191 192 193 194 195 196 197 198 199 200 201 202 203

	/* enable vector */
	hns3_mask_vector_irq(tqp_vector, 1);
}

static void hns3_vector_disable(struct hns3_enet_tqp_vector *tqp_vector)
{
	/* disable vector */
	hns3_mask_vector_irq(tqp_vector, 0);

	disable_irq(tqp_vector->vector_irq);
	napi_disable(&tqp_vector->napi);
}

204 205
void hns3_set_vector_coalesce_rl(struct hns3_enet_tqp_vector *tqp_vector,
				 u32 rl_value)
206
{
207 208
	u32 rl_reg = hns3_rl_usec_to_reg(rl_value);

209 210 211 212
	/* this defines the configuration for RL (Interrupt Rate Limiter).
	 * Rl defines rate of interrupts i.e. number of interrupts-per-second
	 * GL and RL(Rate Limiter) are 2 ways to acheive interrupt coalescing
	 */
213 214
	if (rl_reg > 0 && !tqp_vector->tx_group.coal.adapt_enable &&
	    !tqp_vector->rx_group.coal.adapt_enable)
215 216 217 218 219 220 221 222 223 224 225
		/* According to the hardware, the range of rl_reg is
		 * 0-59 and the unit is 4.
		 */
		rl_reg |=  HNS3_INT_RL_ENABLE_MASK;

	writel(rl_reg, tqp_vector->mask_addr + HNS3_VECTOR_RL_OFFSET);
}

void hns3_set_vector_coalesce_rx_gl(struct hns3_enet_tqp_vector *tqp_vector,
				    u32 gl_value)
{
226
	u32 new_val;
227

228 229 230 231 232 233
	if (tqp_vector->rx_group.coal.unit_1us)
		new_val = gl_value | HNS3_INT_GL_1US;
	else
		new_val = hns3_gl_usec_to_reg(gl_value);

	writel(new_val, tqp_vector->mask_addr + HNS3_VECTOR_GL0_OFFSET);
234 235 236 237 238
}

void hns3_set_vector_coalesce_tx_gl(struct hns3_enet_tqp_vector *tqp_vector,
				    u32 gl_value)
{
239 240 241 242 243 244
	u32 new_val;

	if (tqp_vector->tx_group.coal.unit_1us)
		new_val = gl_value | HNS3_INT_GL_1US;
	else
		new_val = hns3_gl_usec_to_reg(gl_value);
245

246
	writel(new_val, tqp_vector->mask_addr + HNS3_VECTOR_GL1_OFFSET);
247 248
}

249 250
void hns3_set_vector_coalesce_tx_ql(struct hns3_enet_tqp_vector *tqp_vector,
				    u32 ql_value)
251
{
252 253 254 255 256 257 258 259 260 261 262 263 264 265 266
	writel(ql_value, tqp_vector->mask_addr + HNS3_VECTOR_TX_QL_OFFSET);
}

void hns3_set_vector_coalesce_rx_ql(struct hns3_enet_tqp_vector *tqp_vector,
				    u32 ql_value)
{
	writel(ql_value, tqp_vector->mask_addr + HNS3_VECTOR_RX_QL_OFFSET);
}

static void hns3_vector_coalesce_init(struct hns3_enet_tqp_vector *tqp_vector,
				      struct hns3_nic_priv *priv)
{
	struct hnae3_ae_dev *ae_dev = pci_get_drvdata(priv->ae_handle->pdev);
	struct hns3_enet_coalesce *tx_coal = &tqp_vector->tx_group.coal;
	struct hns3_enet_coalesce *rx_coal = &tqp_vector->rx_group.coal;
267 268
	struct hns3_enet_coalesce *ptx_coal = &priv->tx_coal;
	struct hns3_enet_coalesce *prx_coal = &priv->rx_coal;
269

270 271
	tx_coal->adapt_enable = ptx_coal->adapt_enable;
	rx_coal->adapt_enable = prx_coal->adapt_enable;
272

273 274
	tx_coal->int_gl = ptx_coal->int_gl;
	rx_coal->int_gl = prx_coal->int_gl;
275

276 277
	rx_coal->flow_level = prx_coal->flow_level;
	tx_coal->flow_level = ptx_coal->flow_level;
278

279 280 281 282 283 284 285 286
	/* device version above V3(include V3), GL can configure 1us
	 * unit, so uses 1us unit.
	 */
	if (ae_dev->dev_version >= HNAE3_DEVICE_VERSION_V3) {
		tx_coal->unit_1us = 1;
		rx_coal->unit_1us = 1;
	}

287 288 289 290 291
	if (ae_dev->dev_specs.int_ql_max) {
		tx_coal->ql_enable = 1;
		rx_coal->ql_enable = 1;
		tx_coal->int_ql_max = ae_dev->dev_specs.int_ql_max;
		rx_coal->int_ql_max = ae_dev->dev_specs.int_ql_max;
292 293
		tx_coal->int_ql = ptx_coal->int_ql;
		rx_coal->int_ql = prx_coal->int_ql;
294
	}
295 296
}

297 298 299
static void
hns3_vector_coalesce_init_hw(struct hns3_enet_tqp_vector *tqp_vector,
			     struct hns3_nic_priv *priv)
300
{
301 302
	struct hns3_enet_coalesce *tx_coal = &tqp_vector->tx_group.coal;
	struct hns3_enet_coalesce *rx_coal = &tqp_vector->rx_group.coal;
303 304
	struct hnae3_handle *h = priv->ae_handle;

305 306
	hns3_set_vector_coalesce_tx_gl(tqp_vector, tx_coal->int_gl);
	hns3_set_vector_coalesce_rx_gl(tqp_vector, rx_coal->int_gl);
307
	hns3_set_vector_coalesce_rl(tqp_vector, h->kinfo.int_rl_setting);
308 309 310 311 312 313

	if (tx_coal->ql_enable)
		hns3_set_vector_coalesce_tx_ql(tqp_vector, tx_coal->int_ql);

	if (rx_coal->ql_enable)
		hns3_set_vector_coalesce_rx_ql(tqp_vector, rx_coal->int_ql);
314 315
}

316 317
static int hns3_nic_set_real_num_queue(struct net_device *netdev)
{
318
	struct hnae3_handle *h = hns3_get_handle(netdev);
319
	struct hnae3_knic_private_info *kinfo = &h->kinfo;
320
	struct hnae3_tc_info *tc_info = &kinfo->tc_info;
321
	unsigned int queue_size = kinfo->num_tqps;
322 323
	int i, ret;

324
	if (tc_info->num_tc <= 1 && !tc_info->mqprio_active) {
325 326
		netdev_reset_tc(netdev);
	} else {
327
		ret = netdev_set_num_tc(netdev, tc_info->num_tc);
328 329 330 331 332 333 334
		if (ret) {
			netdev_err(netdev,
				   "netdev_set_num_tc fail, ret=%d!\n", ret);
			return ret;
		}

		for (i = 0; i < HNAE3_MAX_TC; i++) {
335
			if (!test_bit(i, &tc_info->tc_en))
336 337
				continue;

338 339
			netdev_set_tc_queue(netdev, i, tc_info->tqp_count[i],
					    tc_info->tqp_offset[i]);
340 341
		}
	}
342 343 344 345

	ret = netif_set_real_num_tx_queues(netdev, queue_size);
	if (ret) {
		netdev_err(netdev,
346
			   "netif_set_real_num_tx_queues fail, ret=%d!\n", ret);
347 348 349 350 351 352 353 354 355 356 357 358 359
		return ret;
	}

	ret = netif_set_real_num_rx_queues(netdev, queue_size);
	if (ret) {
		netdev_err(netdev,
			   "netif_set_real_num_rx_queues fail, ret=%d!\n", ret);
		return ret;
	}

	return 0;
}

360 361
static u16 hns3_get_max_available_channels(struct hnae3_handle *h)
{
362
	u16 alloc_tqps, max_rss_size, rss_size;
363

364
	h->ae_algo->ops->get_tqps_and_rss_info(h, &alloc_tqps, &max_rss_size);
365
	rss_size = alloc_tqps / h->kinfo.tc_info.num_tc;
366

367
	return min_t(u16, rss_size, max_rss_size);
368 369
}

370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387
static void hns3_tqp_enable(struct hnae3_queue *tqp)
{
	u32 rcb_reg;

	rcb_reg = hns3_read_dev(tqp, HNS3_RING_EN_REG);
	rcb_reg |= BIT(HNS3_RING_EN_B);
	hns3_write_dev(tqp, HNS3_RING_EN_REG, rcb_reg);
}

static void hns3_tqp_disable(struct hnae3_queue *tqp)
{
	u32 rcb_reg;

	rcb_reg = hns3_read_dev(tqp, HNS3_RING_EN_REG);
	rcb_reg &= ~BIT(HNS3_RING_EN_B);
	hns3_write_dev(tqp, HNS3_RING_EN_REG, rcb_reg);
}

388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421
static void hns3_free_rx_cpu_rmap(struct net_device *netdev)
{
#ifdef CONFIG_RFS_ACCEL
	free_irq_cpu_rmap(netdev->rx_cpu_rmap);
	netdev->rx_cpu_rmap = NULL;
#endif
}

static int hns3_set_rx_cpu_rmap(struct net_device *netdev)
{
#ifdef CONFIG_RFS_ACCEL
	struct hns3_nic_priv *priv = netdev_priv(netdev);
	struct hns3_enet_tqp_vector *tqp_vector;
	int i, ret;

	if (!netdev->rx_cpu_rmap) {
		netdev->rx_cpu_rmap = alloc_irq_cpu_rmap(priv->vector_num);
		if (!netdev->rx_cpu_rmap)
			return -ENOMEM;
	}

	for (i = 0; i < priv->vector_num; i++) {
		tqp_vector = &priv->tqp_vector[i];
		ret = irq_cpu_rmap_add(netdev->rx_cpu_rmap,
				       tqp_vector->vector_irq);
		if (ret) {
			hns3_free_rx_cpu_rmap(netdev);
			return ret;
		}
	}
#endif
	return 0;
}

422 423 424 425 426 427 428
static int hns3_nic_net_up(struct net_device *netdev)
{
	struct hns3_nic_priv *priv = netdev_priv(netdev);
	struct hnae3_handle *h = priv->ae_handle;
	int i, j;
	int ret;

429 430 431 432
	ret = hns3_nic_reset_all_ring(h);
	if (ret)
		return ret;

433 434
	clear_bit(HNS3_NIC_STATE_DOWN, &priv->state);

435 436 437 438
	/* enable the vectors */
	for (i = 0; i < priv->vector_num; i++)
		hns3_vector_enable(&priv->tqp_vector[i]);

439 440 441 442
	/* enable rcb */
	for (j = 0; j < h->kinfo.num_tqps; j++)
		hns3_tqp_enable(h->kinfo.tqp[j]);

443 444
	/* start the ae_dev */
	ret = h->ae_algo->ops->start ? h->ae_algo->ops->start(h) : 0;
445 446 447 448
	if (ret) {
		set_bit(HNS3_NIC_STATE_DOWN, &priv->state);
		while (j--)
			hns3_tqp_disable(h->kinfo.tqp[j]);
449

450 451 452
		for (j = i - 1; j >= 0; j--)
			hns3_vector_disable(&priv->tqp_vector[j]);
	}
453 454 455 456

	return ret;
}

457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479
static void hns3_config_xps(struct hns3_nic_priv *priv)
{
	int i;

	for (i = 0; i < priv->vector_num; i++) {
		struct hns3_enet_tqp_vector *tqp_vector = &priv->tqp_vector[i];
		struct hns3_enet_ring *ring = tqp_vector->tx_group.ring;

		while (ring) {
			int ret;

			ret = netif_set_xps_queue(priv->netdev,
						  &tqp_vector->affinity_mask,
						  ring->tqp->tqp_index);
			if (ret)
				netdev_warn(priv->netdev,
					    "set xps queue failed: %d", ret);

			ring = ring->next;
		}
	}
}

480 481
static int hns3_nic_net_open(struct net_device *netdev)
{
482
	struct hns3_nic_priv *priv = netdev_priv(netdev);
483 484 485
	struct hnae3_handle *h = hns3_get_handle(netdev);
	struct hnae3_knic_private_info *kinfo;
	int i, ret;
486

487 488 489
	if (hns3_nic_resetting(netdev))
		return -EBUSY;

490 491
	netif_carrier_off(netdev);

492 493
	ret = hns3_nic_set_real_num_queue(netdev);
	if (ret)
494 495 496 497
		return ret;

	ret = hns3_nic_net_up(netdev);
	if (ret) {
498
		netdev_err(netdev, "net up fail, ret=%d!\n", ret);
499 500 501
		return ret;
	}

502
	kinfo = &h->kinfo;
503
	for (i = 0; i < HNAE3_MAX_USER_PRIO; i++)
504
		netdev_set_prio_tc_map(netdev, i, kinfo->tc_info.prio_tc[i]);
505

506 507 508
	if (h->ae_algo->ops->set_timer_task)
		h->ae_algo->ops->set_timer_task(priv->ae_handle, true);

509
	hns3_config_xps(priv);
510 511 512

	netif_dbg(h, drv, netdev, "net open\n");

513 514 515
	return 0;
}

516 517 518 519 520 521 522 523 524
static void hns3_reset_tx_queue(struct hnae3_handle *h)
{
	struct net_device *ndev = h->kinfo.netdev;
	struct hns3_nic_priv *priv = netdev_priv(ndev);
	struct netdev_queue *dev_queue;
	u32 i;

	for (i = 0; i < h->kinfo.num_tqps; i++) {
		dev_queue = netdev_get_tx_queue(ndev,
525
						priv->ring[i].queue_index);
526 527 528 529
		netdev_tx_reset_queue(dev_queue);
	}
}

530 531 532
static void hns3_nic_net_down(struct net_device *netdev)
{
	struct hns3_nic_priv *priv = netdev_priv(netdev);
533
	struct hnae3_handle *h = hns3_get_handle(netdev);
534 535 536
	const struct hnae3_ae_ops *ops;
	int i;

537 538 539
	/* disable vectors */
	for (i = 0; i < priv->vector_num; i++)
		hns3_vector_disable(&priv->tqp_vector[i]);
540 541 542 543

	/* disable rcb */
	for (i = 0; i < h->kinfo.num_tqps; i++)
		hns3_tqp_disable(h->kinfo.tqp[i]);
544

545 546 547 548 549
	/* stop ae_dev */
	ops = priv->ae_handle->ae_algo->ops;
	if (ops->stop)
		ops->stop(priv->ae_handle);

550 551 552 553 554
	/* delay ring buffer clearing to hns3_reset_notify_uninit_enet
	 * during reset process, because driver may not be able
	 * to disable the ring through firmware when downing the netdev.
	 */
	if (!hns3_nic_resetting(netdev))
555 556 557
		hns3_clear_all_ring(priv->ae_handle, false);

	hns3_reset_tx_queue(priv->ae_handle);
558 559 560 561
}

static int hns3_nic_net_stop(struct net_device *netdev)
{
562
	struct hns3_nic_priv *priv = netdev_priv(netdev);
563
	struct hnae3_handle *h = hns3_get_handle(netdev);
564 565 566 567

	if (test_and_set_bit(HNS3_NIC_STATE_DOWN, &priv->state))
		return 0;

568 569
	netif_dbg(h, drv, netdev, "net stop\n");

570 571 572
	if (h->ae_algo->ops->set_timer_task)
		h->ae_algo->ops->set_timer_task(priv->ae_handle, false);

573
	netif_carrier_off(netdev);
574
	netif_tx_disable(netdev);
575 576 577 578 579 580 581 582 583

	hns3_nic_net_down(netdev);

	return 0;
}

static int hns3_nic_uc_sync(struct net_device *netdev,
			    const unsigned char *addr)
{
584
	struct hnae3_handle *h = hns3_get_handle(netdev);
585 586 587 588 589 590 591 592 593 594

	if (h->ae_algo->ops->add_uc_addr)
		return h->ae_algo->ops->add_uc_addr(h, addr);

	return 0;
}

static int hns3_nic_uc_unsync(struct net_device *netdev,
			      const unsigned char *addr)
{
595
	struct hnae3_handle *h = hns3_get_handle(netdev);
596

597 598 599 600 601 602 603
	/* need ignore the request of removing device address, because
	 * we store the device address and other addresses of uc list
	 * in the function's mac filter list.
	 */
	if (ether_addr_equal(addr, netdev->dev_addr))
		return 0;

604 605 606 607 608 609 610 611 612
	if (h->ae_algo->ops->rm_uc_addr)
		return h->ae_algo->ops->rm_uc_addr(h, addr);

	return 0;
}

static int hns3_nic_mc_sync(struct net_device *netdev,
			    const unsigned char *addr)
{
613
	struct hnae3_handle *h = hns3_get_handle(netdev);
614

615
	if (h->ae_algo->ops->add_mc_addr)
616 617 618 619 620 621 622 623
		return h->ae_algo->ops->add_mc_addr(h, addr);

	return 0;
}

static int hns3_nic_mc_unsync(struct net_device *netdev,
			      const unsigned char *addr)
{
624
	struct hnae3_handle *h = hns3_get_handle(netdev);
625

626
	if (h->ae_algo->ops->rm_mc_addr)
627 628 629 630 631
		return h->ae_algo->ops->rm_mc_addr(h, addr);

	return 0;
}

632 633 634 635 636
static u8 hns3_get_netdev_flags(struct net_device *netdev)
{
	u8 flags = 0;

	if (netdev->flags & IFF_PROMISC) {
637
		flags = HNAE3_USER_UPE | HNAE3_USER_MPE | HNAE3_BPE;
638 639 640 641 642 643 644 645 646
	} else {
		flags |= HNAE3_VLAN_FLTR;
		if (netdev->flags & IFF_ALLMULTI)
			flags |= HNAE3_USER_MPE;
	}

	return flags;
}

647
static void hns3_nic_set_rx_mode(struct net_device *netdev)
648
{
649
	struct hnae3_handle *h = hns3_get_handle(netdev);
650
	u8 new_flags;
651

652 653
	new_flags = hns3_get_netdev_flags(netdev);

654 655
	__dev_uc_sync(netdev, hns3_nic_uc_sync, hns3_nic_uc_unsync);
	__dev_mc_sync(netdev, hns3_nic_mc_sync, hns3_nic_mc_unsync);
656 657

	/* User mode Promisc mode enable and vlan filtering is disabled to
658
	 * let all packets in.
659 660
	 */
	h->netdev_flags = new_flags;
661 662 663 664 665 666 667 668 669
	hns3_request_update_promisc_mode(h);
}

void hns3_request_update_promisc_mode(struct hnae3_handle *handle)
{
	const struct hnae3_ae_ops *ops = handle->ae_algo->ops;

	if (ops->request_update_promisc_mode)
		ops->request_update_promisc_mode(handle);
670 671 672 673 674 675
}

void hns3_enable_vlan_filter(struct net_device *netdev, bool enable)
{
	struct hns3_nic_priv *priv = netdev_priv(netdev);
	struct hnae3_handle *h = priv->ae_handle;
676
	struct hnae3_ae_dev *ae_dev = pci_get_drvdata(h->pdev);
677 678
	bool last_state;

679 680
	if (ae_dev->dev_version >= HNAE3_DEVICE_VERSION_V2 &&
	    h->ae_algo->ops->enable_vlan_filter) {
681 682 683 684 685 686 687
		last_state = h->netdev_flags & HNAE3_VLAN_FLTR ? true : false;
		if (enable != last_state) {
			netdev_info(netdev,
				    "%s vlan filter\n",
				    enable ? "enable" : "disable");
			h->ae_algo->ops->enable_vlan_filter(h, enable);
		}
688
	}
689 690
}

691
static int hns3_set_tso(struct sk_buff *skb, u32 *paylen_fdop_ol4cs,
692
			u16 *mss, u32 *type_cs_vlan_tso, u32 *send_bytes)
693 694 695 696 697 698 699 700 701 702 703
{
	u32 l4_offset, hdr_len;
	union l3_hdr_info l3;
	union l4_hdr_info l4;
	u32 l4_paylen;
	int ret;

	if (!skb_is_gso(skb))
		return 0;

	ret = skb_cow_head(skb, 0);
704
	if (unlikely(ret < 0))
705 706 707 708 709 710 711 712 713 714 715
		return ret;

	l3.hdr = skb_network_header(skb);
	l4.hdr = skb_transport_header(skb);

	/* Software should clear the IPv4's checksum field when tso is
	 * needed.
	 */
	if (l3.v4->version == 4)
		l3.v4->check = 0;

716
	/* tunnel packet */
717 718
	if (skb_shinfo(skb)->gso_type & (SKB_GSO_GRE |
					 SKB_GSO_GRE_CSUM |
719 720
					 SKB_GSO_UDP_TUNNEL |
					 SKB_GSO_UDP_TUNNEL_CSUM)) {
721 722 723 724 725 726 727 728 729 730 731
		/* reset l3&l4 pointers from outer to inner headers */
		l3.hdr = skb_inner_network_header(skb);
		l4.hdr = skb_inner_transport_header(skb);

		/* Software should clear the IPv4's checksum field when
		 * tso is needed.
		 */
		if (l3.v4->version == 4)
			l3.v4->check = 0;
	}

732
	/* normal or tunnel packet */
733 734
	l4_offset = l4.hdr - skb->data;

735
	/* remove payload length from inner pseudo checksum when tso */
736
	l4_paylen = skb->len - l4_offset;
737 738 739 740 741 742 743 744 745 746

	if (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_L4) {
		hdr_len = sizeof(*l4.udp) + l4_offset;
		csum_replace_by_diff(&l4.udp->check,
				     (__force __wsum)htonl(l4_paylen));
	} else {
		hdr_len = (l4.tcp->doff << 2) + l4_offset;
		csum_replace_by_diff(&l4.tcp->check,
				     (__force __wsum)htonl(l4_paylen));
	}
747

748 749
	*send_bytes = (skb_shinfo(skb)->gso_segs - 1) * hdr_len + skb->len;

750
	/* find the txbd field values */
751
	*paylen_fdop_ol4cs = skb->len - hdr_len;
752
	hns3_set_field(*type_cs_vlan_tso, HNS3_TXD_TSO_B, 1);
753

754 755 756 757
	/* offload outer UDP header checksum */
	if (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM)
		hns3_set_field(*paylen_fdop_ol4cs, HNS3_TXD_OL4CS_B, 1);

758 759 760
	/* get MSS for TSO */
	*mss = skb_shinfo(skb)->gso_size;

761 762
	trace_hns3_tso(skb);

763 764 765
	return 0;
}

766 767
static int hns3_get_l4_protocol(struct sk_buff *skb, u8 *ol4_proto,
				u8 *il4_proto)
768
{
769
	union l3_hdr_info l3;
770 771 772 773 774 775 776
	unsigned char *l4_hdr;
	unsigned char *exthdr;
	u8 l4_proto_tmp;
	__be16 frag_off;

	/* find outer header point */
	l3.hdr = skb_network_header(skb);
777
	l4_hdr = skb_transport_header(skb);
778 779 780 781 782 783 784 785 786

	if (skb->protocol == htons(ETH_P_IPV6)) {
		exthdr = l3.hdr + sizeof(*l3.v6);
		l4_proto_tmp = l3.v6->nexthdr;
		if (l4_hdr != exthdr)
			ipv6_skip_exthdr(skb, exthdr - skb->data,
					 &l4_proto_tmp, &frag_off);
	} else if (skb->protocol == htons(ETH_P_IP)) {
		l4_proto_tmp = l3.v4->protocol;
787 788
	} else {
		return -EINVAL;
789 790 791 792 793 794 795
	}

	*ol4_proto = l4_proto_tmp;

	/* tunnel packet */
	if (!skb->encapsulation) {
		*il4_proto = 0;
796
		return 0;
797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813
	}

	/* find inner header point */
	l3.hdr = skb_inner_network_header(skb);
	l4_hdr = skb_inner_transport_header(skb);

	if (l3.v6->version == 6) {
		exthdr = l3.hdr + sizeof(*l3.v6);
		l4_proto_tmp = l3.v6->nexthdr;
		if (l4_hdr != exthdr)
			ipv6_skip_exthdr(skb, exthdr - skb->data,
					 &l4_proto_tmp, &frag_off);
	} else if (l3.v4->version == 4) {
		l4_proto_tmp = l3.v4->protocol;
	}

	*il4_proto = l4_proto_tmp;
814 815

	return 0;
816 817
}

818 819 820 821
/* when skb->encapsulation is 0, skb->ip_summed is CHECKSUM_PARTIAL
 * and it is udp packet, which has a dest port as the IANA assigned.
 * the hardware is expected to do the checksum offload, but the
 * hardware will not do the checksum offload when udp dest port is
822
 * 4789, 4790 or 6081.
823 824 825
 */
static bool hns3_tunnel_csum_bug(struct sk_buff *skb)
{
826 827
	struct hns3_nic_priv *priv = netdev_priv(skb->dev);
	struct hnae3_ae_dev *ae_dev = pci_get_drvdata(priv->ae_handle->pdev);
828
	union l4_hdr_info l4;
829

830 831 832 833 834 835
	/* device version above V3(include V3), the hardware can
	 * do this checksum offload.
	 */
	if (ae_dev->dev_version >= HNAE3_DEVICE_VERSION_V3)
		return false;

836 837
	l4.hdr = skb_transport_header(skb);

838
	if (!(!skb->encapsulation &&
839
	      (l4.udp->dest == htons(IANA_VXLAN_UDP_PORT) ||
840 841
	      l4.udp->dest == htons(GENEVE_UDP_PORT) ||
	      l4.udp->dest == htons(4790))))
842 843 844 845 846
		return false;

	return true;
}

847 848
static void hns3_set_outer_l2l3l4(struct sk_buff *skb, u8 ol4_proto,
				  u32 *ol_type_vlan_len_msec)
849
{
850 851
	u32 l2_len, l3_len, l4_len;
	unsigned char *il2_hdr;
852
	union l3_hdr_info l3;
853
	union l4_hdr_info l4;
854 855

	l3.hdr = skb_network_header(skb);
856
	l4.hdr = skb_transport_header(skb);
857

858 859 860 861 862 863 864
	/* compute OL2 header size, defined in 2 Bytes */
	l2_len = l3.hdr - skb->data;
	hns3_set_field(*ol_type_vlan_len_msec, HNS3_TXD_L2LEN_S, l2_len >> 1);

	/* compute OL3 header size, defined in 4 Bytes */
	l3_len = l4.hdr - l3.hdr;
	hns3_set_field(*ol_type_vlan_len_msec, HNS3_TXD_L3LEN_S, l3_len >> 2);
865

866
	il2_hdr = skb_inner_mac_header(skb);
867
	/* compute OL4 header size, defined in 4 Bytes */
868 869 870 871 872 873
	l4_len = il2_hdr - l4.hdr;
	hns3_set_field(*ol_type_vlan_len_msec, HNS3_TXD_L4LEN_S, l4_len >> 2);

	/* define outer network header type */
	if (skb->protocol == htons(ETH_P_IP)) {
		if (skb_is_gso(skb))
874
			hns3_set_field(*ol_type_vlan_len_msec,
875 876 877
				       HNS3_TXD_OL3T_S,
				       HNS3_OL3T_IPV4_CSUM);
		else
878
			hns3_set_field(*ol_type_vlan_len_msec,
879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897
				       HNS3_TXD_OL3T_S,
				       HNS3_OL3T_IPV4_NO_CSUM);
	} else if (skb->protocol == htons(ETH_P_IPV6)) {
		hns3_set_field(*ol_type_vlan_len_msec, HNS3_TXD_OL3T_S,
			       HNS3_OL3T_IPV6);
	}

	if (ol4_proto == IPPROTO_UDP)
		hns3_set_field(*ol_type_vlan_len_msec, HNS3_TXD_TUNTYPE_S,
			       HNS3_TUN_MAC_IN_UDP);
	else if (ol4_proto == IPPROTO_GRE)
		hns3_set_field(*ol_type_vlan_len_msec, HNS3_TXD_TUNTYPE_S,
			       HNS3_TUN_NVGRE);
}

static int hns3_set_l2l3l4(struct sk_buff *skb, u8 ol4_proto,
			   u8 il4_proto, u32 *type_cs_vlan_tso,
			   u32 *ol_type_vlan_len_msec)
{
898
	unsigned char *l2_hdr = skb->data;
899 900 901 902 903 904 905 906 907 908 909 910
	u32 l4_proto = ol4_proto;
	union l4_hdr_info l4;
	union l3_hdr_info l3;
	u32 l2_len, l3_len;

	l4.hdr = skb_transport_header(skb);
	l3.hdr = skb_network_header(skb);

	/* handle encapsulation skb */
	if (skb->encapsulation) {
		/* If this is a not UDP/GRE encapsulation skb */
		if (!(ol4_proto == IPPROTO_UDP || ol4_proto == IPPROTO_GRE)) {
911 912 913 914 915 916 917 918 919
			/* drop the skb tunnel packet if hardware don't support,
			 * because hardware can't calculate csum when TSO.
			 */
			if (skb_is_gso(skb))
				return -EDOM;

			/* the stack computes the IP header already,
			 * driver calculate l4 checksum when not TSO.
			 */
920
			return skb_checksum_help(skb);
921 922
		}

923 924 925 926
		hns3_set_outer_l2l3l4(skb, ol4_proto, ol_type_vlan_len_msec);

		/* switch to inner header */
		l2_hdr = skb_inner_mac_header(skb);
927
		l3.hdr = skb_inner_network_header(skb);
928
		l4.hdr = skb_inner_transport_header(skb);
929 930 931 932
		l4_proto = il4_proto;
	}

	if (l3.v4->version == 4) {
933 934
		hns3_set_field(*type_cs_vlan_tso, HNS3_TXD_L3T_S,
			       HNS3_L3T_IPV4);
935 936 937 938 939

		/* the stack computes the IP header already, the only time we
		 * need the hardware to recompute it is in the case of TSO.
		 */
		if (skb_is_gso(skb))
940
			hns3_set_field(*type_cs_vlan_tso, HNS3_TXD_L3CS_B, 1);
941
	} else if (l3.v6->version == 6) {
942 943
		hns3_set_field(*type_cs_vlan_tso, HNS3_TXD_L3T_S,
			       HNS3_L3T_IPV6);
944 945
	}

946 947 948 949 950 951 952 953 954
	/* compute inner(/normal) L2 header size, defined in 2 Bytes */
	l2_len = l3.hdr - l2_hdr;
	hns3_set_field(*type_cs_vlan_tso, HNS3_TXD_L2LEN_S, l2_len >> 1);

	/* compute inner(/normal) L3 header size, defined in 4 Bytes */
	l3_len = l4.hdr - l3.hdr;
	hns3_set_field(*type_cs_vlan_tso, HNS3_TXD_L3LEN_S, l3_len >> 2);

	/* compute inner(/normal) L4 header size, defined in 4 Bytes */
955 956
	switch (l4_proto) {
	case IPPROTO_TCP:
957 958 959
		hns3_set_field(*type_cs_vlan_tso, HNS3_TXD_L4CS_B, 1);
		hns3_set_field(*type_cs_vlan_tso, HNS3_TXD_L4T_S,
			       HNS3_L4T_TCP);
960 961
		hns3_set_field(*type_cs_vlan_tso, HNS3_TXD_L4LEN_S,
			       l4.tcp->doff);
962 963
		break;
	case IPPROTO_UDP:
964
		if (hns3_tunnel_csum_bug(skb))
965
			return skb_checksum_help(skb);
966

967 968 969
		hns3_set_field(*type_cs_vlan_tso, HNS3_TXD_L4CS_B, 1);
		hns3_set_field(*type_cs_vlan_tso, HNS3_TXD_L4T_S,
			       HNS3_L4T_UDP);
970 971
		hns3_set_field(*type_cs_vlan_tso, HNS3_TXD_L4LEN_S,
			       (sizeof(struct udphdr) >> 2));
972 973
		break;
	case IPPROTO_SCTP:
974 975 976
		hns3_set_field(*type_cs_vlan_tso, HNS3_TXD_L4CS_B, 1);
		hns3_set_field(*type_cs_vlan_tso, HNS3_TXD_L4T_S,
			       HNS3_L4T_SCTP);
977 978
		hns3_set_field(*type_cs_vlan_tso, HNS3_TXD_L4LEN_S,
			       (sizeof(struct sctphdr) >> 2));
979 980 981 982 983 984 985 986 987 988 989
		break;
	default:
		/* drop the skb tunnel packet if hardware don't support,
		 * because hardware can't calculate csum when TSO.
		 */
		if (skb_is_gso(skb))
			return -EDOM;

		/* the stack computes the IP header already,
		 * driver calculate l4 checksum when not TSO.
		 */
990
		return skb_checksum_help(skb);
991 992 993 994 995
	}

	return 0;
}

996 997
static int hns3_handle_vtags(struct hns3_enet_ring *tx_ring,
			     struct sk_buff *skb)
998
{
999
	struct hnae3_handle *handle = tx_ring->tqp->handle;
1000
	struct hnae3_ae_dev *ae_dev;
1001 1002 1003 1004 1005 1006
	struct vlan_ethhdr *vhdr;
	int rc;

	if (!(skb->protocol == htons(ETH_P_8021Q) ||
	      skb_vlan_tag_present(skb)))
		return 0;
1007

1008 1009 1010
	/* For HW limitation on HNAE3_DEVICE_VERSION_V2, if port based insert
	 * VLAN enabled, only one VLAN header is allowed in skb, otherwise it
	 * will cause RAS error.
1011
	 */
1012
	ae_dev = pci_get_drvdata(handle->pdev);
1013
	if (unlikely(skb_vlan_tagged_multi(skb) &&
1014
		     ae_dev->dev_version <= HNAE3_DEVICE_VERSION_V2 &&
1015 1016 1017 1018
		     handle->port_base_vlan_state ==
		     HNAE3_PORT_BASE_VLAN_ENABLE))
		return -EINVAL;

1019
	if (skb->protocol == htons(ETH_P_8021Q) &&
1020
	    !(handle->kinfo.netdev->features & NETIF_F_HW_VLAN_CTAG_TX)) {
1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032
		/* When HW VLAN acceleration is turned off, and the stack
		 * sets the protocol to 802.1q, the driver just need to
		 * set the protocol to the encapsulated ethertype.
		 */
		skb->protocol = vlan_get_protocol(skb);
		return 0;
	}

	if (skb_vlan_tag_present(skb)) {
		/* Based on hw strategy, use out_vtag in two layer tag case,
		 * and use inner_vtag in one tag case.
		 */
1033 1034 1035 1036 1037 1038 1039 1040 1041
		if (skb->protocol == htons(ETH_P_8021Q) &&
		    handle->port_base_vlan_state ==
		    HNAE3_PORT_BASE_VLAN_DISABLE)
			rc = HNS3_OUTER_VLAN_TAG;
		else
			rc = HNS3_INNER_VLAN_TAG;

		skb->protocol = vlan_get_protocol(skb);
		return rc;
1042 1043
	}

1044 1045 1046 1047 1048 1049 1050 1051
	rc = skb_cow_head(skb, 0);
	if (unlikely(rc < 0))
		return rc;

	vhdr = (struct vlan_ethhdr *)skb->data;
	vhdr->h_vlan_TCI |= cpu_to_be16((skb->priority << VLAN_PRIO_SHIFT)
					 & VLAN_PRIO_MASK);

1052 1053 1054 1055
	skb->protocol = vlan_get_protocol(skb);
	return 0;
}

1056 1057 1058 1059 1060 1061 1062 1063 1064
/* check if the hardware is capable of checksum offloading */
static bool hns3_check_hw_tx_csum(struct sk_buff *skb)
{
	struct hns3_nic_priv *priv = netdev_priv(skb->dev);

	/* Kindly note, due to backward compatibility of the TX descriptor,
	 * HW checksum of the non-IP packets and GSO packets is handled at
	 * different place in the following code
	 */
1065
	if (skb_csum_is_sctp(skb) || skb_is_gso(skb) ||
1066 1067 1068 1069 1070 1071
	    !test_bit(HNS3_NIC_STATE_HW_TX_CSUM_ENABLE, &priv->state))
		return false;

	return true;
}

1072
static int hns3_fill_skb_desc(struct hns3_enet_ring *ring,
1073 1074
			      struct sk_buff *skb, struct hns3_desc *desc,
			      struct hns3_desc_cb *desc_cb)
1075 1076
{
	u32 ol_type_vlan_len_msec = 0;
1077
	u32 paylen_ol4cs = skb->len;
1078
	u32 type_cs_vlan_tso = 0;
1079
	u16 mss_hw_csum = 0;
1080 1081 1082 1083 1084 1085
	u16 inner_vtag = 0;
	u16 out_vtag = 0;
	int ret;

	ret = hns3_handle_vtags(ring, skb);
	if (unlikely(ret < 0)) {
1086 1087 1088
		u64_stats_update_begin(&ring->syncp);
		ring->stats.tx_vlan_err++;
		u64_stats_update_end(&ring->syncp);
1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102
		return ret;
	} else if (ret == HNS3_INNER_VLAN_TAG) {
		inner_vtag = skb_vlan_tag_get(skb);
		inner_vtag |= (skb->priority << VLAN_PRIO_SHIFT) &
				VLAN_PRIO_MASK;
		hns3_set_field(type_cs_vlan_tso, HNS3_TXD_VLAN_B, 1);
	} else if (ret == HNS3_OUTER_VLAN_TAG) {
		out_vtag = skb_vlan_tag_get(skb);
		out_vtag |= (skb->priority << VLAN_PRIO_SHIFT) &
				VLAN_PRIO_MASK;
		hns3_set_field(ol_type_vlan_len_msec, HNS3_TXD_OVLAN_B,
			       1);
	}

1103 1104
	desc_cb->send_bytes = skb->len;

1105 1106 1107
	if (skb->ip_summed == CHECKSUM_PARTIAL) {
		u8 ol4_proto, il4_proto;

1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118
		if (hns3_check_hw_tx_csum(skb)) {
			/* set checksum start and offset, defined in 2 Bytes */
			hns3_set_field(type_cs_vlan_tso, HNS3_TXD_CSUM_START_S,
				       skb_checksum_start_offset(skb) >> 1);
			hns3_set_field(ol_type_vlan_len_msec,
				       HNS3_TXD_CSUM_OFFSET_S,
				       skb->csum_offset >> 1);
			mss_hw_csum |= BIT(HNS3_TXD_HW_CS_B);
			goto out_hw_tx_csum;
		}

1119 1120 1121
		skb_reset_mac_len(skb);

		ret = hns3_get_l4_protocol(skb, &ol4_proto, &il4_proto);
1122
		if (unlikely(ret < 0)) {
1123 1124 1125
			u64_stats_update_begin(&ring->syncp);
			ring->stats.tx_l4_proto_err++;
			u64_stats_update_end(&ring->syncp);
1126
			return ret;
1127
		}
1128 1129 1130 1131

		ret = hns3_set_l2l3l4(skb, ol4_proto, il4_proto,
				      &type_cs_vlan_tso,
				      &ol_type_vlan_len_msec);
1132
		if (unlikely(ret < 0)) {
1133 1134 1135
			u64_stats_update_begin(&ring->syncp);
			ring->stats.tx_l2l3l4_err++;
			u64_stats_update_end(&ring->syncp);
1136
			return ret;
1137
		}
1138

1139
		ret = hns3_set_tso(skb, &paylen_ol4cs, &mss_hw_csum,
1140
				   &type_cs_vlan_tso, &desc_cb->send_bytes);
1141
		if (unlikely(ret < 0)) {
1142 1143 1144
			u64_stats_update_begin(&ring->syncp);
			ring->stats.tx_tso_err++;
			u64_stats_update_end(&ring->syncp);
1145
			return ret;
1146
		}
1147 1148
	}

1149
out_hw_tx_csum:
1150 1151 1152 1153
	/* Set txbd */
	desc->tx.ol_type_vlan_len_msec =
		cpu_to_le32(ol_type_vlan_len_msec);
	desc->tx.type_cs_vlan_tso_len = cpu_to_le32(type_cs_vlan_tso);
1154
	desc->tx.paylen_ol4cs = cpu_to_le32(paylen_ol4cs);
1155
	desc->tx.mss_hw_csum = cpu_to_le16(mss_hw_csum);
1156 1157 1158 1159 1160 1161
	desc->tx.vlan_tag = cpu_to_le16(inner_vtag);
	desc->tx.outer_vlan_tag = cpu_to_le16(out_vtag);

	return 0;
}

1162
static int hns3_fill_desc(struct hns3_enet_ring *ring, void *priv,
1163
			  unsigned int size, enum hns_desc_type type)
1164
{
1165 1166
#define HNS3_LIKELY_BD_NUM	1

1167 1168
	struct hns3_desc_cb *desc_cb = &ring->desc_cb[ring->next_to_use];
	struct hns3_desc *desc = &ring->desc[ring->next_to_use];
1169
	struct device *dev = ring_to_dev(ring);
1170
	skb_frag_t *frag;
1171
	unsigned int frag_buf_num;
1172
	int k, sizeoflast;
1173
	dma_addr_t dma;
1174

1175 1176
	if (type == DESC_TYPE_FRAGLIST_SKB ||
	    type == DESC_TYPE_SKB) {
1177 1178
		struct sk_buff *skb = (struct sk_buff *)priv;

1179 1180
		dma = dma_map_single(dev, skb->data, size, DMA_TO_DEVICE);
	} else {
1181
		frag = (skb_frag_t *)priv;
1182 1183 1184
		dma = skb_frag_dma_map(dev, frag, 0, size, DMA_TO_DEVICE);
	}

1185
	if (unlikely(dma_mapping_error(dev, dma))) {
1186
		u64_stats_update_begin(&ring->syncp);
1187
		ring->stats.sw_err_cnt++;
1188
		u64_stats_update_end(&ring->syncp);
1189
		return -ENOMEM;
1190 1191
	}

1192
	desc_cb->priv = priv;
1193
	desc_cb->length = size;
1194 1195
	desc_cb->dma = dma;
	desc_cb->type = type;
1196

1197 1198 1199 1200
	if (likely(size <= HNS3_MAX_BD_SIZE)) {
		desc->addr = cpu_to_le64(dma);
		desc->tx.send_size = cpu_to_le16(size);
		desc->tx.bdtp_fe_sc_vld_ra_ri =
1201
			cpu_to_le16(BIT(HNS3_TXD_VLD_B));
1202

1203
		trace_hns3_tx_desc(ring, ring->next_to_use);
1204
		ring_ptr_move_fw(ring, next_to_use);
1205
		return HNS3_LIKELY_BD_NUM;
1206 1207
	}

1208
	frag_buf_num = hns3_tx_bd_count(size);
1209
	sizeoflast = size % HNS3_MAX_BD_SIZE;
1210 1211 1212 1213 1214 1215
	sizeoflast = sizeoflast ? sizeoflast : HNS3_MAX_BD_SIZE;

	/* When frag size is bigger than hardware limit, split this frag */
	for (k = 0; k < frag_buf_num; k++) {
		/* now, fill the descriptor */
		desc->addr = cpu_to_le64(dma + HNS3_MAX_BD_SIZE * k);
1216
		desc->tx.send_size = cpu_to_le16((k == frag_buf_num - 1) ?
1217
				     (u16)sizeoflast : (u16)HNS3_MAX_BD_SIZE);
1218
		desc->tx.bdtp_fe_sc_vld_ra_ri =
1219
				cpu_to_le16(BIT(HNS3_TXD_VLD_B));
1220

1221
		trace_hns3_tx_desc(ring, ring->next_to_use);
1222
		/* move ring pointer to next */
1223 1224 1225 1226
		ring_ptr_move_fw(ring, next_to_use);

		desc = &ring->desc[ring->next_to_use];
	}
1227

1228
	return frag_buf_num;
1229 1230
}

1231 1232
static unsigned int hns3_skb_bd_num(struct sk_buff *skb, unsigned int *bd_size,
				    unsigned int bd_num)
1233
{
1234
	unsigned int size;
1235
	int i;
1236

1237 1238 1239 1240 1241 1242 1243 1244
	size = skb_headlen(skb);
	while (size > HNS3_MAX_BD_SIZE) {
		bd_size[bd_num++] = HNS3_MAX_BD_SIZE;
		size -= HNS3_MAX_BD_SIZE;

		if (bd_num > HNS3_MAX_TSO_BD_NUM)
			return bd_num;
	}
1245

1246 1247 1248 1249 1250
	if (size) {
		bd_size[bd_num++] = size;
		if (bd_num > HNS3_MAX_TSO_BD_NUM)
			return bd_num;
	}
1251

1252
	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1253
		skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273
		size = skb_frag_size(frag);
		if (!size)
			continue;

		while (size > HNS3_MAX_BD_SIZE) {
			bd_size[bd_num++] = HNS3_MAX_BD_SIZE;
			size -= HNS3_MAX_BD_SIZE;

			if (bd_num > HNS3_MAX_TSO_BD_NUM)
				return bd_num;
		}

		bd_size[bd_num++] = size;
		if (bd_num > HNS3_MAX_TSO_BD_NUM)
			return bd_num;
	}

	return bd_num;
}

1274
static unsigned int hns3_tx_bd_num(struct sk_buff *skb, unsigned int *bd_size,
1275 1276
				   u8 max_non_tso_bd_num, unsigned int bd_num,
				   unsigned int recursion_level)
1277
{
1278 1279
#define HNS3_MAX_RECURSION_LEVEL	24

1280 1281 1282
	struct sk_buff *frag_skb;

	/* If the total len is within the max bd limit */
1283 1284
	if (likely(skb->len <= HNS3_MAX_BD_SIZE && !recursion_level &&
		   !skb_has_frag_list(skb) &&
1285
		   skb_shinfo(skb)->nr_frags < max_non_tso_bd_num))
1286 1287
		return skb_shinfo(skb)->nr_frags + 1U;

1288 1289
	if (unlikely(recursion_level >= HNS3_MAX_RECURSION_LEVEL))
		return UINT_MAX;
1290 1291 1292 1293 1294 1295

	bd_num = hns3_skb_bd_num(skb, bd_size, bd_num);
	if (!skb_has_frag_list(skb) || bd_num > HNS3_MAX_TSO_BD_NUM)
		return bd_num;

	skb_walk_frags(skb, frag_skb) {
1296 1297
		bd_num = hns3_tx_bd_num(frag_skb, bd_size, max_non_tso_bd_num,
					bd_num, recursion_level + 1);
1298 1299
		if (bd_num > HNS3_MAX_TSO_BD_NUM)
			return bd_num;
1300
	}
1301

1302
	return bd_num;
1303 1304
}

1305 1306 1307 1308 1309 1310 1311 1312
static unsigned int hns3_gso_hdr_len(struct sk_buff *skb)
{
	if (!skb->encapsulation)
		return skb_transport_offset(skb) + tcp_hdrlen(skb);

	return skb_inner_transport_offset(skb) + inner_tcp_hdrlen(skb);
}

1313 1314 1315 1316 1317
/* HW need every continuous max_non_tso_bd_num buffer data to be larger
 * than MSS, we simplify it by ensuring skb_headlen + the first continuous
 * max_non_tso_bd_num - 1 frags to be larger than gso header len + mss,
 * and the remaining continuous max_non_tso_bd_num - 1 frags to be larger
 * than MSS except the last max_non_tso_bd_num - 1 frags.
1318
 */
1319
static bool hns3_skb_need_linearized(struct sk_buff *skb, unsigned int *bd_size,
1320
				     unsigned int bd_num, u8 max_non_tso_bd_num)
1321 1322 1323 1324
{
	unsigned int tot_len = 0;
	int i;

1325
	for (i = 0; i < max_non_tso_bd_num - 1U; i++)
1326
		tot_len += bd_size[i];
1327

1328 1329 1330 1331
	/* ensure the first max_non_tso_bd_num frags is greater than
	 * mss + header
	 */
	if (tot_len + bd_size[max_non_tso_bd_num - 1U] <
1332
	    skb_shinfo(skb)->gso_size + hns3_gso_hdr_len(skb))
1333 1334
		return true;

1335 1336
	/* ensure every continuous max_non_tso_bd_num - 1 buffer is greater
	 * than mss except the last one.
1337
	 */
1338
	for (i = 0; i < bd_num - max_non_tso_bd_num; i++) {
1339
		tot_len -= bd_size[i];
1340
		tot_len += bd_size[i + max_non_tso_bd_num - 1U];
1341 1342 1343 1344 1345 1346 1347 1348

		if (tot_len < skb_shinfo(skb)->gso_size)
			return true;
	}

	return false;
}

1349 1350
void hns3_shinfo_pack(struct skb_shared_info *shinfo, __u32 *size)
{
1351
	int i;
1352 1353 1354 1355 1356

	for (i = 0; i < MAX_SKB_FRAGS; i++)
		size[i] = skb_frag_size(&shinfo->frags[i]);
}

1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393
static int hns3_skb_linearize(struct hns3_enet_ring *ring,
			      struct sk_buff *skb,
			      u8 max_non_tso_bd_num,
			      unsigned int bd_num)
{
	/* 'bd_num == UINT_MAX' means the skb' fraglist has a
	 * recursion level of over HNS3_MAX_RECURSION_LEVEL.
	 */
	if (bd_num == UINT_MAX) {
		u64_stats_update_begin(&ring->syncp);
		ring->stats.over_max_recursion++;
		u64_stats_update_end(&ring->syncp);
		return -ENOMEM;
	}

	/* The skb->len has exceeded the hw limitation, linearization
	 * will not help.
	 */
	if (skb->len > HNS3_MAX_TSO_SIZE ||
	    (!skb_is_gso(skb) && skb->len >
	     HNS3_MAX_NON_TSO_SIZE(max_non_tso_bd_num))) {
		u64_stats_update_begin(&ring->syncp);
		ring->stats.hw_limitation++;
		u64_stats_update_end(&ring->syncp);
		return -ENOMEM;
	}

	if (__skb_linearize(skb)) {
		u64_stats_update_begin(&ring->syncp);
		ring->stats.sw_err_cnt++;
		u64_stats_update_end(&ring->syncp);
		return -ENOMEM;
	}

	return 0;
}

1394
static int hns3_nic_maybe_stop_tx(struct hns3_enet_ring *ring,
1395
				  struct net_device *netdev,
1396
				  struct sk_buff *skb)
1397
{
1398
	struct hns3_nic_priv *priv = netdev_priv(netdev);
1399
	u8 max_non_tso_bd_num = priv->max_non_tso_bd_num;
1400
	unsigned int bd_size[HNS3_MAX_TSO_BD_NUM + 1U];
1401
	unsigned int bd_num;
1402

1403
	bd_num = hns3_tx_bd_num(skb, bd_size, max_non_tso_bd_num, 0, 0);
1404
	if (unlikely(bd_num > max_non_tso_bd_num)) {
1405
		if (bd_num <= HNS3_MAX_TSO_BD_NUM && skb_is_gso(skb) &&
1406 1407
		    !hns3_skb_need_linearized(skb, bd_size, bd_num,
					      max_non_tso_bd_num)) {
1408
			trace_hns3_over_max_bd(skb);
1409
			goto out;
1410
		}
1411

1412 1413
		if (hns3_skb_linearize(ring, skb, max_non_tso_bd_num,
				       bd_num))
P
Peng Li 已提交
1414
			return -ENOMEM;
1415

1416
		bd_num = hns3_tx_bd_count(skb->len);
1417

1418 1419 1420
		u64_stats_update_begin(&ring->syncp);
		ring->stats.tx_copy++;
		u64_stats_update_end(&ring->syncp);
P
Peng Li 已提交
1421 1422
	}

1423
out:
1424 1425
	if (likely(ring_space(ring) >= bd_num))
		return bd_num;
1426

1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439
	netif_stop_subqueue(netdev, ring->queue_index);
	smp_mb(); /* Memory barrier before checking ring_space */

	/* Start queue in case hns3_clean_tx_ring has just made room
	 * available and has not seen the queue stopped state performed
	 * by netif_stop_subqueue above.
	 */
	if (ring_space(ring) >= bd_num && netif_carrier_ok(netdev) &&
	    !test_bit(HNS3_NIC_STATE_DOWN, &priv->state)) {
		netif_start_subqueue(netdev, ring->queue_index);
		return bd_num;
	}

1440 1441 1442 1443
	u64_stats_update_begin(&ring->syncp);
	ring->stats.tx_busy++;
	u64_stats_update_end(&ring->syncp);

1444
	return -EBUSY;
1445 1446
}

F
Fuyun Liang 已提交
1447
static void hns3_clear_desc(struct hns3_enet_ring *ring, int next_to_use_orig)
1448 1449 1450 1451 1452
{
	struct device *dev = ring_to_dev(ring);
	unsigned int i;

	for (i = 0; i < ring->desc_num; i++) {
1453 1454 1455 1456
		struct hns3_desc *desc = &ring->desc[ring->next_to_use];

		memset(desc, 0, sizeof(*desc));

1457 1458 1459 1460
		/* check if this is where we started */
		if (ring->next_to_use == next_to_use_orig)
			break;

1461 1462 1463
		/* rollback one */
		ring_ptr_move_bw(ring, next_to_use);

1464 1465 1466
		if (!ring->desc_cb[ring->next_to_use].dma)
			continue;

1467
		/* unmap the descriptor dma address */
1468 1469 1470
		if (ring->desc_cb[ring->next_to_use].type == DESC_TYPE_SKB ||
		    ring->desc_cb[ring->next_to_use].type ==
		    DESC_TYPE_FRAGLIST_SKB)
1471 1472 1473 1474
			dma_unmap_single(dev,
					 ring->desc_cb[ring->next_to_use].dma,
					ring->desc_cb[ring->next_to_use].length,
					DMA_TO_DEVICE);
1475
		else if (ring->desc_cb[ring->next_to_use].length)
1476 1477 1478 1479 1480
			dma_unmap_page(dev,
				       ring->desc_cb[ring->next_to_use].dma,
				       ring->desc_cb[ring->next_to_use].length,
				       DMA_TO_DEVICE);

1481
		ring->desc_cb[ring->next_to_use].length = 0;
1482
		ring->desc_cb[ring->next_to_use].dma = 0;
1483
		ring->desc_cb[ring->next_to_use].type = DESC_TYPE_UNKNOWN;
1484 1485 1486
	}
}

1487 1488 1489 1490
static int hns3_fill_skb_to_desc(struct hns3_enet_ring *ring,
				 struct sk_buff *skb, enum hns_desc_type type)
{
	unsigned int size = skb_headlen(skb);
1491
	struct sk_buff *frag_skb;
1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515
	int i, ret, bd_num = 0;

	if (size) {
		ret = hns3_fill_desc(ring, skb, size, type);
		if (unlikely(ret < 0))
			return ret;

		bd_num += ret;
	}

	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
		skb_frag_t *frag = &skb_shinfo(skb)->frags[i];

		size = skb_frag_size(frag);
		if (!size)
			continue;

		ret = hns3_fill_desc(ring, frag, size, DESC_TYPE_PAGE);
		if (unlikely(ret < 0))
			return ret;

		bd_num += ret;
	}

1516 1517 1518 1519 1520 1521 1522 1523 1524
	skb_walk_frags(skb, frag_skb) {
		ret = hns3_fill_skb_to_desc(ring, frag_skb,
					    DESC_TYPE_FRAGLIST_SKB);
		if (unlikely(ret < 0))
			return ret;

		bd_num += ret;
	}

1525 1526 1527
	return bd_num;
}

1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542
static void hns3_tx_doorbell(struct hns3_enet_ring *ring, int num,
			     bool doorbell)
{
	ring->pending_buf += num;

	if (!doorbell) {
		u64_stats_update_begin(&ring->syncp);
		ring->stats.tx_more++;
		u64_stats_update_end(&ring->syncp);
		return;
	}

	if (!ring->pending_buf)
		return;

1543 1544
	writel(ring->pending_buf,
	       ring->tqp->io_base + HNS3_RING_TX_RING_TAIL_REG);
1545
	ring->pending_buf = 0;
1546
	WRITE_ONCE(ring->last_to_use, ring->next_to_use);
1547 1548
}

1549
netdev_tx_t hns3_nic_net_xmit(struct sk_buff *skb, struct net_device *netdev)
1550 1551
{
	struct hns3_nic_priv *priv = netdev_priv(netdev);
1552
	struct hns3_enet_ring *ring = &priv->ring[skb->queue_mapping];
1553
	struct hns3_desc_cb *desc_cb = &ring->desc_cb[ring->next_to_use];
1554
	struct netdev_queue *dev_queue;
1555
	int pre_ntu, next_to_use_head;
1556
	bool doorbell;
1557 1558
	int ret;

1559
	/* Hardware can only handle short frames above 32 bytes */
1560 1561
	if (skb_put_padto(skb, HNS3_MIN_TX_LEN)) {
		hns3_tx_doorbell(ring, 0, !netdev_xmit_more());
1562 1563 1564 1565 1566

		u64_stats_update_begin(&ring->syncp);
		ring->stats.sw_err_cnt++;
		u64_stats_update_end(&ring->syncp);

1567
		return NETDEV_TX_OK;
1568
	}
1569

1570 1571 1572
	/* Prefetch the data used later */
	prefetch(skb->data);

1573
	ret = hns3_nic_maybe_stop_tx(ring, netdev, skb);
1574 1575
	if (unlikely(ret <= 0)) {
		if (ret == -EBUSY) {
1576
			hns3_tx_doorbell(ring, 0, true);
1577
			return NETDEV_TX_BUSY;
1578
		}
1579

1580
		hns3_rl_err(netdev, "xmit error: %d!\n", ret);
1581 1582 1583 1584 1585
		goto out_err_tx_ok;
	}

	next_to_use_head = ring->next_to_use;

1586 1587
	ret = hns3_fill_skb_desc(ring, skb, &ring->desc[ring->next_to_use],
				 desc_cb);
1588 1589 1590
	if (unlikely(ret < 0))
		goto fill_err;

1591 1592 1593 1594
	/* 'ret < 0' means filling error, 'ret == 0' means skb->len is
	 * zero, which is unlikely, and 'ret > 0' means how many tx desc
	 * need to be notified to the hw.
	 */
1595
	ret = hns3_fill_skb_to_desc(ring, skb, DESC_TYPE_SKB);
1596
	if (unlikely(ret <= 0))
1597
		goto fill_err;
1598

1599 1600 1601 1602
	pre_ntu = ring->next_to_use ? (ring->next_to_use - 1) :
					(ring->desc_num - 1);
	ring->desc[pre_ntu].tx.bdtp_fe_sc_vld_ra_ri |=
				cpu_to_le16(BIT(HNS3_TXD_FE_B));
1603
	trace_hns3_tx_desc(ring, pre_ntu);
1604 1605

	/* Complete translate all packets */
1606
	dev_queue = netdev_get_tx_queue(netdev, ring->queue_index);
1607
	doorbell = __netdev_tx_sent_queue(dev_queue, desc_cb->send_bytes,
1608
					  netdev_xmit_more());
1609
	hns3_tx_doorbell(ring, ret, doorbell);
1610 1611 1612

	return NETDEV_TX_OK;

1613
fill_err:
F
Fuyun Liang 已提交
1614
	hns3_clear_desc(ring, next_to_use_head);
1615 1616 1617

out_err_tx_ok:
	dev_kfree_skb_any(skb);
1618
	hns3_tx_doorbell(ring, 0, !netdev_xmit_more());
1619 1620 1621 1622 1623
	return NETDEV_TX_OK;
}

static int hns3_nic_net_set_mac_address(struct net_device *netdev, void *p)
{
1624
	struct hnae3_handle *h = hns3_get_handle(netdev);
1625 1626 1627 1628 1629 1630
	struct sockaddr *mac_addr = p;
	int ret;

	if (!mac_addr || !is_valid_ether_addr((const u8 *)mac_addr->sa_data))
		return -EADDRNOTAVAIL;

1631 1632 1633 1634 1635 1636
	if (ether_addr_equal(netdev->dev_addr, mac_addr->sa_data)) {
		netdev_info(netdev, "already using mac address %pM\n",
			    mac_addr->sa_data);
		return 0;
	}

1637 1638 1639 1640 1641 1642 1643 1644 1645 1646
	/* For VF device, if there is a perm_addr, then the user will not
	 * be allowed to change the address.
	 */
	if (!hns3_is_phys_func(h->pdev) &&
	    !is_zero_ether_addr(netdev->perm_addr)) {
		netdev_err(netdev, "has permanent MAC %pM, user MAC %pM not allow\n",
			   netdev->perm_addr, mac_addr->sa_data);
		return -EPERM;
	}

1647
	ret = h->ae_algo->ops->set_mac_addr(h, mac_addr->sa_data, false);
1648 1649 1650 1651 1652 1653 1654 1655 1656 1657
	if (ret) {
		netdev_err(netdev, "set_mac_address fail, ret=%d!\n", ret);
		return ret;
	}

	ether_addr_copy(netdev->dev_addr, mac_addr->sa_data);

	return 0;
}

1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671
static int hns3_nic_do_ioctl(struct net_device *netdev,
			     struct ifreq *ifr, int cmd)
{
	struct hnae3_handle *h = hns3_get_handle(netdev);

	if (!netif_running(netdev))
		return -EINVAL;

	if (!h->ae_algo->ops->do_ioctl)
		return -EOPNOTSUPP;

	return h->ae_algo->ops->do_ioctl(h, ifr, cmd);
}

1672 1673 1674
static int hns3_nic_set_features(struct net_device *netdev,
				 netdev_features_t features)
{
1675
	netdev_features_t changed = netdev->features ^ features;
1676
	struct hns3_nic_priv *priv = netdev_priv(netdev);
1677
	struct hnae3_handle *h = priv->ae_handle;
1678
	bool enable;
1679
	int ret;
1680

1681
	if (changed & (NETIF_F_GRO_HW) && h->ae_algo->ops->set_gro_en) {
1682 1683
		enable = !!(features & NETIF_F_GRO_HW);
		ret = h->ae_algo->ops->set_gro_en(h, enable);
1684 1685 1686 1687
		if (ret)
			return ret;
	}

1688 1689
	if ((changed & NETIF_F_HW_VLAN_CTAG_RX) &&
	    h->ae_algo->ops->enable_hw_strip_rxvtag) {
1690 1691
		enable = !!(features & NETIF_F_HW_VLAN_CTAG_RX);
		ret = h->ae_algo->ops->enable_hw_strip_rxvtag(h, enable);
1692 1693 1694 1695
		if (ret)
			return ret;
	}

1696
	if ((changed & NETIF_F_NTUPLE) && h->ae_algo->ops->enable_fd) {
1697 1698
		enable = !!(features & NETIF_F_NTUPLE);
		h->ae_algo->ops->enable_fd(h, enable);
1699 1700
	}

1701 1702 1703 1704 1705 1706 1707
	if ((netdev->features & NETIF_F_HW_TC) > (features & NETIF_F_HW_TC) &&
	    h->ae_algo->ops->cls_flower_active(h)) {
		netdev_err(netdev,
			   "there are offloaded TC filters active, cannot disable HW TC offload");
		return -EINVAL;
	}

1708 1709 1710 1711
	netdev->features = features;
	return 0;
}

1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742
static netdev_features_t hns3_features_check(struct sk_buff *skb,
					     struct net_device *dev,
					     netdev_features_t features)
{
#define HNS3_MAX_HDR_LEN	480U
#define HNS3_MAX_L4_HDR_LEN	60U

	size_t len;

	if (skb->ip_summed != CHECKSUM_PARTIAL)
		return features;

	if (skb->encapsulation)
		len = skb_inner_transport_header(skb) - skb->data;
	else
		len = skb_transport_header(skb) - skb->data;

	/* Assume L4 is 60 byte as TCP is the only protocol with a
	 * a flexible value, and it's max len is 60 bytes.
	 */
	len += HNS3_MAX_L4_HDR_LEN;

	/* Hardware only supports checksum on the skb with a max header
	 * len of 480 bytes.
	 */
	if (len > HNS3_MAX_HDR_LEN)
		features &= ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);

	return features;
}

1743 1744
static void hns3_nic_get_stats64(struct net_device *netdev,
				 struct rtnl_link_stats64 *stats)
1745 1746 1747
{
	struct hns3_nic_priv *priv = netdev_priv(netdev);
	int queue_num = priv->ae_handle->kinfo.num_tqps;
1748
	struct hnae3_handle *handle = priv->ae_handle;
1749
	struct hns3_enet_ring *ring;
1750 1751 1752
	u64 rx_length_errors = 0;
	u64 rx_crc_errors = 0;
	u64 rx_multicast = 0;
1753
	unsigned int start;
1754 1755
	u64 tx_errors = 0;
	u64 rx_errors = 0;
1756 1757 1758 1759 1760
	unsigned int idx;
	u64 tx_bytes = 0;
	u64 rx_bytes = 0;
	u64 tx_pkts = 0;
	u64 rx_pkts = 0;
1761 1762
	u64 tx_drop = 0;
	u64 rx_drop = 0;
1763

1764 1765 1766
	if (test_bit(HNS3_NIC_STATE_DOWN, &priv->state))
		return;

1767 1768
	handle->ae_algo->ops->update_stats(handle, &netdev->stats);

1769 1770
	for (idx = 0; idx < queue_num; idx++) {
		/* fetch the tx stats */
1771
		ring = &priv->ring[idx];
1772
		do {
1773
			start = u64_stats_fetch_begin_irq(&ring->syncp);
1774 1775
			tx_bytes += ring->stats.tx_bytes;
			tx_pkts += ring->stats.tx_pkts;
1776
			tx_drop += ring->stats.sw_err_cnt;
1777 1778 1779 1780
			tx_drop += ring->stats.tx_vlan_err;
			tx_drop += ring->stats.tx_l4_proto_err;
			tx_drop += ring->stats.tx_l2l3l4_err;
			tx_drop += ring->stats.tx_tso_err;
1781 1782
			tx_drop += ring->stats.over_max_recursion;
			tx_drop += ring->stats.hw_limitation;
1783
			tx_errors += ring->stats.sw_err_cnt;
1784 1785 1786 1787
			tx_errors += ring->stats.tx_vlan_err;
			tx_errors += ring->stats.tx_l4_proto_err;
			tx_errors += ring->stats.tx_l2l3l4_err;
			tx_errors += ring->stats.tx_tso_err;
1788 1789
			tx_errors += ring->stats.over_max_recursion;
			tx_errors += ring->stats.hw_limitation;
1790 1791 1792
		} while (u64_stats_fetch_retry_irq(&ring->syncp, start));

		/* fetch the rx stats */
1793
		ring = &priv->ring[idx + queue_num];
1794
		do {
1795
			start = u64_stats_fetch_begin_irq(&ring->syncp);
1796 1797
			rx_bytes += ring->stats.rx_bytes;
			rx_pkts += ring->stats.rx_pkts;
1798
			rx_drop += ring->stats.l2_err;
1799
			rx_errors += ring->stats.l2_err;
1800
			rx_errors += ring->stats.l3l4_csum_err;
1801 1802 1803
			rx_crc_errors += ring->stats.l2_err;
			rx_multicast += ring->stats.rx_multicast;
			rx_length_errors += ring->stats.err_pkt_len;
1804 1805 1806 1807 1808 1809 1810 1811
		} while (u64_stats_fetch_retry_irq(&ring->syncp, start));
	}

	stats->tx_bytes = tx_bytes;
	stats->tx_packets = tx_pkts;
	stats->rx_bytes = rx_bytes;
	stats->rx_packets = rx_pkts;

1812 1813 1814 1815
	stats->rx_errors = rx_errors;
	stats->multicast = rx_multicast;
	stats->rx_length_errors = rx_length_errors;
	stats->rx_crc_errors = rx_crc_errors;
1816 1817
	stats->rx_missed_errors = netdev->stats.rx_missed_errors;

1818 1819 1820
	stats->tx_errors = tx_errors;
	stats->rx_dropped = rx_drop;
	stats->tx_dropped = tx_drop;
1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833
	stats->collisions = netdev->stats.collisions;
	stats->rx_over_errors = netdev->stats.rx_over_errors;
	stats->rx_frame_errors = netdev->stats.rx_frame_errors;
	stats->rx_fifo_errors = netdev->stats.rx_fifo_errors;
	stats->tx_aborted_errors = netdev->stats.tx_aborted_errors;
	stats->tx_carrier_errors = netdev->stats.tx_carrier_errors;
	stats->tx_fifo_errors = netdev->stats.tx_fifo_errors;
	stats->tx_heartbeat_errors = netdev->stats.tx_heartbeat_errors;
	stats->tx_window_errors = netdev->stats.tx_window_errors;
	stats->rx_compressed = netdev->stats.rx_compressed;
	stats->tx_compressed = netdev->stats.tx_compressed;
}

1834
static int hns3_setup_tc(struct net_device *netdev, void *type_data)
1835
{
1836
	struct tc_mqprio_qopt_offload *mqprio_qopt = type_data;
1837
	struct hnae3_knic_private_info *kinfo;
1838 1839 1840
	u8 tc = mqprio_qopt->qopt.num_tc;
	u16 mode = mqprio_qopt->mode;
	u8 hw = mqprio_qopt->qopt.hw;
1841
	struct hnae3_handle *h;
1842

1843 1844 1845 1846
	if (!((hw == TC_MQPRIO_HW_OFFLOAD_TCS &&
	       mode == TC_MQPRIO_MODE_CHANNEL) || (!hw && tc == 0)))
		return -EOPNOTSUPP;

1847 1848 1849 1850 1851 1852
	if (tc > HNAE3_MAX_TC)
		return -EINVAL;

	if (!netdev)
		return -EINVAL;

1853 1854 1855
	h = hns3_get_handle(netdev);
	kinfo = &h->kinfo;

1856 1857
	netif_dbg(h, drv, netdev, "setup tc: num_tc=%u\n", tc);

1858
	return (kinfo->dcb_ops && kinfo->dcb_ops->setup_tc) ?
1859
		kinfo->dcb_ops->setup_tc(h, mqprio_qopt) : -EOPNOTSUPP;
1860 1861
}

1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901
static int hns3_setup_tc_cls_flower(struct hns3_nic_priv *priv,
				    struct flow_cls_offload *flow)
{
	int tc = tc_classid_to_hwtc(priv->netdev, flow->classid);
	struct hnae3_handle *h = hns3_get_handle(priv->netdev);

	switch (flow->command) {
	case FLOW_CLS_REPLACE:
		if (h->ae_algo->ops->add_cls_flower)
			return h->ae_algo->ops->add_cls_flower(h, flow, tc);
		break;
	case FLOW_CLS_DESTROY:
		if (h->ae_algo->ops->del_cls_flower)
			return h->ae_algo->ops->del_cls_flower(h, flow);
		break;
	default:
		break;
	}

	return -EOPNOTSUPP;
}

static int hns3_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
				  void *cb_priv)
{
	struct hns3_nic_priv *priv = cb_priv;

	if (!tc_cls_can_offload_and_chain0(priv->netdev, type_data))
		return -EOPNOTSUPP;

	switch (type) {
	case TC_SETUP_CLSFLOWER:
		return hns3_setup_tc_cls_flower(priv, type_data);
	default:
		return -EOPNOTSUPP;
	}
}

static LIST_HEAD(hns3_block_cb_list);

1902
static int hns3_nic_setup_tc(struct net_device *dev, enum tc_setup_type type,
1903
			     void *type_data)
1904
{
1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918
	struct hns3_nic_priv *priv = netdev_priv(dev);
	int ret;

	switch (type) {
	case TC_SETUP_QDISC_MQPRIO:
		ret = hns3_setup_tc(dev, type_data);
		break;
	case TC_SETUP_BLOCK:
		ret = flow_block_cb_setup_simple(type_data,
						 &hns3_block_cb_list,
						 hns3_setup_tc_block_cb,
						 priv, priv, true);
		break;
	default:
1919
		return -EOPNOTSUPP;
1920
	}
1921

1922
	return ret;
1923 1924 1925 1926 1927
}

static int hns3_vlan_rx_add_vid(struct net_device *netdev,
				__be16 proto, u16 vid)
{
1928
	struct hnae3_handle *h = hns3_get_handle(netdev);
1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939
	int ret = -EIO;

	if (h->ae_algo->ops->set_vlan_filter)
		ret = h->ae_algo->ops->set_vlan_filter(h, proto, vid, false);

	return ret;
}

static int hns3_vlan_rx_kill_vid(struct net_device *netdev,
				 __be16 proto, u16 vid)
{
1940
	struct hnae3_handle *h = hns3_get_handle(netdev);
1941 1942 1943 1944 1945
	int ret = -EIO;

	if (h->ae_algo->ops->set_vlan_filter)
		ret = h->ae_algo->ops->set_vlan_filter(h, proto, vid, true);

1946
	return ret;
1947 1948
}

1949 1950 1951
static int hns3_ndo_set_vf_vlan(struct net_device *netdev, int vf, u16 vlan,
				u8 qos, __be16 vlan_proto)
{
1952
	struct hnae3_handle *h = hns3_get_handle(netdev);
1953 1954
	int ret = -EIO;

1955
	netif_dbg(h, drv, netdev,
1956 1957
		  "set vf vlan: vf=%d, vlan=%u, qos=%u, vlan_proto=0x%x\n",
		  vf, vlan, qos, ntohs(vlan_proto));
1958

1959 1960
	if (h->ae_algo->ops->set_vf_vlan_filter)
		ret = h->ae_algo->ops->set_vf_vlan_filter(h, vf, vlan,
1961
							  qos, vlan_proto);
1962 1963 1964 1965

	return ret;
}

1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978
static int hns3_set_vf_spoofchk(struct net_device *netdev, int vf, bool enable)
{
	struct hnae3_handle *handle = hns3_get_handle(netdev);

	if (hns3_nic_resetting(netdev))
		return -EBUSY;

	if (!handle->ae_algo->ops->set_vf_spoofchk)
		return -EOPNOTSUPP;

	return handle->ae_algo->ops->set_vf_spoofchk(handle, vf, enable);
}

1979 1980 1981 1982 1983 1984 1985 1986 1987 1988
static int hns3_set_vf_trust(struct net_device *netdev, int vf, bool enable)
{
	struct hnae3_handle *handle = hns3_get_handle(netdev);

	if (!handle->ae_algo->ops->set_vf_trust)
		return -EOPNOTSUPP;

	return handle->ae_algo->ops->set_vf_trust(handle, vf, enable);
}

1989 1990
static int hns3_nic_change_mtu(struct net_device *netdev, int new_mtu)
{
1991
	struct hnae3_handle *h = hns3_get_handle(netdev);
1992 1993
	int ret;

1994 1995 1996
	if (hns3_nic_resetting(netdev))
		return -EBUSY;

1997 1998 1999
	if (!h->ae_algo->ops->set_mtu)
		return -EOPNOTSUPP;

2000 2001 2002
	netif_dbg(h, drv, netdev,
		  "change mtu from %u to %d\n", netdev->mtu, new_mtu);

2003
	ret = h->ae_algo->ops->set_mtu(h, new_mtu);
2004
	if (ret)
2005 2006
		netdev_err(netdev, "failed to change MTU in hardware %d\n",
			   ret);
2007 2008
	else
		netdev->mtu = new_mtu;
F
Fuyun Liang 已提交
2009

2010 2011 2012
	return ret;
}

2013 2014 2015
static bool hns3_get_tx_timeo_queue_info(struct net_device *ndev)
{
	struct hns3_nic_priv *priv = netdev_priv(ndev);
2016
	struct hnae3_handle *h = hns3_get_handle(ndev);
2017
	struct hns3_enet_ring *tx_ring;
2018
	struct napi_struct *napi;
2019 2020
	int timeout_queue = 0;
	int hw_head, hw_tail;
2021 2022 2023 2024
	int fbd_num, fbd_oft;
	int ebd_num, ebd_oft;
	int bd_num, bd_err;
	int ring_en, tc;
2025 2026 2027
	int i;

	/* Find the stopped queue the same way the stack does */
2028
	for (i = 0; i < ndev->num_tx_queues; i++) {
2029 2030 2031 2032 2033 2034 2035 2036 2037
		struct netdev_queue *q;
		unsigned long trans_start;

		q = netdev_get_tx_queue(ndev, i);
		trans_start = q->trans_start;
		if (netif_xmit_stopped(q) &&
		    time_after(jiffies,
			       (trans_start + ndev->watchdog_timeo))) {
			timeout_queue = i;
2038 2039 2040
			netdev_info(ndev, "queue state: 0x%lx, delta msecs: %u\n",
				    q->state,
				    jiffies_to_msecs(jiffies - trans_start));
2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051
			break;
		}
	}

	if (i == ndev->num_tx_queues) {
		netdev_info(ndev,
			    "no netdev TX timeout queue found, timeout count: %llu\n",
			    priv->tx_timeout_count);
		return false;
	}

2052 2053
	priv->tx_timeout_count++;

2054
	tx_ring = &priv->ring[timeout_queue];
2055 2056 2057 2058 2059 2060 2061 2062
	napi = &tx_ring->tqp_vector->napi;

	netdev_info(ndev,
		    "tx_timeout count: %llu, queue id: %d, SW_NTU: 0x%x, SW_NTC: 0x%x, napi state: %lu\n",
		    priv->tx_timeout_count, timeout_queue, tx_ring->next_to_use,
		    tx_ring->next_to_clean, napi->state);

	netdev_info(ndev,
2063
		    "tx_pkts: %llu, tx_bytes: %llu, sw_err_cnt: %llu, tx_pending: %d\n",
2064
		    tx_ring->stats.tx_pkts, tx_ring->stats.tx_bytes,
2065
		    tx_ring->stats.sw_err_cnt, tx_ring->pending_buf);
2066 2067

	netdev_info(ndev,
2068 2069
		    "seg_pkt_cnt: %llu, tx_more: %llu, restart_queue: %llu, tx_busy: %llu\n",
		    tx_ring->stats.seg_pkt_cnt, tx_ring->stats.tx_more,
2070 2071 2072 2073 2074
		    tx_ring->stats.restart_queue, tx_ring->stats.tx_busy);

	/* When mac received many pause frames continuous, it's unable to send
	 * packets, which may cause tx timeout
	 */
2075 2076
	if (h->ae_algo->ops->get_mac_stats) {
		struct hns3_mac_stats mac_stats;
2077

2078
		h->ae_algo->ops->get_mac_stats(h, &mac_stats);
2079
		netdev_info(ndev, "tx_pause_cnt: %llu, rx_pause_cnt: %llu\n",
2080
			    mac_stats.tx_pause_cnt, mac_stats.rx_pause_cnt);
2081
	}
2082 2083 2084 2085 2086

	hw_head = readl_relaxed(tx_ring->tqp->io_base +
				HNS3_RING_TX_RING_HEAD_REG);
	hw_tail = readl_relaxed(tx_ring->tqp->io_base +
				HNS3_RING_TX_RING_TAIL_REG);
2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101
	fbd_num = readl_relaxed(tx_ring->tqp->io_base +
				HNS3_RING_TX_RING_FBDNUM_REG);
	fbd_oft = readl_relaxed(tx_ring->tqp->io_base +
				HNS3_RING_TX_RING_OFFSET_REG);
	ebd_num = readl_relaxed(tx_ring->tqp->io_base +
				HNS3_RING_TX_RING_EBDNUM_REG);
	ebd_oft = readl_relaxed(tx_ring->tqp->io_base +
				HNS3_RING_TX_RING_EBD_OFFSET_REG);
	bd_num = readl_relaxed(tx_ring->tqp->io_base +
			       HNS3_RING_TX_RING_BD_NUM_REG);
	bd_err = readl_relaxed(tx_ring->tqp->io_base +
			       HNS3_RING_TX_RING_BD_ERR_REG);
	ring_en = readl_relaxed(tx_ring->tqp->io_base + HNS3_RING_EN_REG);
	tc = readl_relaxed(tx_ring->tqp->io_base + HNS3_RING_TX_RING_TC_REG);

2102
	netdev_info(ndev,
2103 2104
		    "BD_NUM: 0x%x HW_HEAD: 0x%x, HW_TAIL: 0x%x, BD_ERR: 0x%x, INT: 0x%x\n",
		    bd_num, hw_head, hw_tail, bd_err,
2105
		    readl(tx_ring->tqp_vector->mask_addr));
2106 2107 2108
	netdev_info(ndev,
		    "RING_EN: 0x%x, TC: 0x%x, FBD_NUM: 0x%x FBD_OFT: 0x%x, EBD_NUM: 0x%x, EBD_OFT: 0x%x\n",
		    ring_en, tc, fbd_num, fbd_oft, ebd_num, ebd_oft);
2109 2110 2111 2112

	return true;
}

2113
static void hns3_nic_net_timeout(struct net_device *ndev, unsigned int txqueue)
2114 2115 2116 2117 2118 2119 2120
{
	struct hns3_nic_priv *priv = netdev_priv(ndev);
	struct hnae3_handle *h = priv->ae_handle;

	if (!hns3_get_tx_timeo_queue_info(ndev))
		return;

2121 2122 2123
	/* request the reset, and let the hclge to determine
	 * which reset level should be done
	 */
2124
	if (h->ae_algo->ops->reset_event)
2125
		h->ae_algo->ops->reset_event(h->pdev, h);
2126 2127
}

J
Jian Shen 已提交
2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153
#ifdef CONFIG_RFS_ACCEL
static int hns3_rx_flow_steer(struct net_device *dev, const struct sk_buff *skb,
			      u16 rxq_index, u32 flow_id)
{
	struct hnae3_handle *h = hns3_get_handle(dev);
	struct flow_keys fkeys;

	if (!h->ae_algo->ops->add_arfs_entry)
		return -EOPNOTSUPP;

	if (skb->encapsulation)
		return -EPROTONOSUPPORT;

	if (!skb_flow_dissect_flow_keys(skb, &fkeys, 0))
		return -EPROTONOSUPPORT;

	if ((fkeys.basic.n_proto != htons(ETH_P_IP) &&
	     fkeys.basic.n_proto != htons(ETH_P_IPV6)) ||
	    (fkeys.basic.ip_proto != IPPROTO_TCP &&
	     fkeys.basic.ip_proto != IPPROTO_UDP))
		return -EPROTONOSUPPORT;

	return h->ae_algo->ops->add_arfs_entry(h, rxq_index, flow_id, &fkeys);
}
#endif

2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175
static int hns3_nic_get_vf_config(struct net_device *ndev, int vf,
				  struct ifla_vf_info *ivf)
{
	struct hnae3_handle *h = hns3_get_handle(ndev);

	if (!h->ae_algo->ops->get_vf_config)
		return -EOPNOTSUPP;

	return h->ae_algo->ops->get_vf_config(h, vf, ivf);
}

static int hns3_nic_set_vf_link_state(struct net_device *ndev, int vf,
				      int link_state)
{
	struct hnae3_handle *h = hns3_get_handle(ndev);

	if (!h->ae_algo->ops->set_vf_link_state)
		return -EOPNOTSUPP;

	return h->ae_algo->ops->set_vf_link_state(h, vf, link_state);
}

2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187
static int hns3_nic_set_vf_rate(struct net_device *ndev, int vf,
				int min_tx_rate, int max_tx_rate)
{
	struct hnae3_handle *h = hns3_get_handle(ndev);

	if (!h->ae_algo->ops->set_vf_rate)
		return -EOPNOTSUPP;

	return h->ae_algo->ops->set_vf_rate(h, vf, min_tx_rate, max_tx_rate,
					    false);
}

2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204
static int hns3_nic_set_vf_mac(struct net_device *netdev, int vf_id, u8 *mac)
{
	struct hnae3_handle *h = hns3_get_handle(netdev);

	if (!h->ae_algo->ops->set_vf_mac)
		return -EOPNOTSUPP;

	if (is_multicast_ether_addr(mac)) {
		netdev_err(netdev,
			   "Invalid MAC:%pM specified. Could not set MAC\n",
			   mac);
		return -EINVAL;
	}

	return h->ae_algo->ops->set_vf_mac(h, vf_id, mac);
}

2205 2206 2207 2208
static const struct net_device_ops hns3_nic_netdev_ops = {
	.ndo_open		= hns3_nic_net_open,
	.ndo_stop		= hns3_nic_net_stop,
	.ndo_start_xmit		= hns3_nic_net_xmit,
2209
	.ndo_tx_timeout		= hns3_nic_net_timeout,
2210
	.ndo_set_mac_address	= hns3_nic_net_set_mac_address,
2211
	.ndo_do_ioctl		= hns3_nic_do_ioctl,
2212
	.ndo_change_mtu		= hns3_nic_change_mtu,
2213
	.ndo_set_features	= hns3_nic_set_features,
2214
	.ndo_features_check	= hns3_features_check,
2215 2216 2217 2218 2219 2220
	.ndo_get_stats64	= hns3_nic_get_stats64,
	.ndo_setup_tc		= hns3_nic_setup_tc,
	.ndo_set_rx_mode	= hns3_nic_set_rx_mode,
	.ndo_vlan_rx_add_vid	= hns3_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid	= hns3_vlan_rx_kill_vid,
	.ndo_set_vf_vlan	= hns3_ndo_set_vf_vlan,
2221
	.ndo_set_vf_spoofchk	= hns3_set_vf_spoofchk,
2222
	.ndo_set_vf_trust	= hns3_set_vf_trust,
J
Jian Shen 已提交
2223 2224 2225
#ifdef CONFIG_RFS_ACCEL
	.ndo_rx_flow_steer	= hns3_rx_flow_steer,
#endif
2226 2227
	.ndo_get_vf_config	= hns3_nic_get_vf_config,
	.ndo_set_vf_link_state	= hns3_nic_set_vf_link_state,
2228
	.ndo_set_vf_rate	= hns3_nic_set_vf_rate,
2229
	.ndo_set_vf_mac		= hns3_nic_set_vf_mac,
2230 2231
};

2232
bool hns3_is_phys_func(struct pci_dev *pdev)
2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243
{
	u32 dev_id = pdev->device;

	switch (dev_id) {
	case HNAE3_DEV_ID_GE:
	case HNAE3_DEV_ID_25GE:
	case HNAE3_DEV_ID_25GE_RDMA:
	case HNAE3_DEV_ID_25GE_RDMA_MACSEC:
	case HNAE3_DEV_ID_50GE_RDMA:
	case HNAE3_DEV_ID_50GE_RDMA_MACSEC:
	case HNAE3_DEV_ID_100G_RDMA_MACSEC:
2244
	case HNAE3_DEV_ID_200G_RDMA:
2245
		return true;
2246 2247
	case HNAE3_DEV_ID_VF:
	case HNAE3_DEV_ID_RDMA_DCB_PFC_VF:
2248 2249
		return false;
	default:
2250
		dev_warn(&pdev->dev, "un-recognized pci device-id %u",
2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271
			 dev_id);
	}

	return false;
}

static void hns3_disable_sriov(struct pci_dev *pdev)
{
	/* If our VFs are assigned we cannot shut down SR-IOV
	 * without causing issues, so just leave the hardware
	 * available but disabled
	 */
	if (pci_vfs_assigned(pdev)) {
		dev_warn(&pdev->dev,
			 "disabling driver while VFs are assigned\n");
		return;
	}

	pci_disable_sriov(pdev);
}

2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286
/* hns3_probe - Device initialization routine
 * @pdev: PCI device information struct
 * @ent: entry in hns3_pci_tbl
 *
 * hns3_probe initializes a PF identified by a pci_dev structure.
 * The OS initialization, configuring of the PF private structure,
 * and a hardware reset occur.
 *
 * Returns 0 on success, negative on failure
 */
static int hns3_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
{
	struct hnae3_ae_dev *ae_dev;
	int ret;

2287
	ae_dev = devm_kzalloc(&pdev->dev, sizeof(*ae_dev), GFP_KERNEL);
2288 2289
	if (!ae_dev)
		return -ENOMEM;
2290 2291

	ae_dev->pdev = pdev;
2292
	ae_dev->flag = ent->driver_data;
2293 2294
	pci_set_drvdata(pdev, ae_dev);

2295
	ret = hnae3_register_ae_dev(ae_dev);
2296
	if (ret)
2297
		pci_set_drvdata(pdev, NULL);
2298

2299
	return ret;
2300 2301 2302 2303 2304 2305 2306 2307 2308
}

/* hns3_remove - Device removal routine
 * @pdev: PCI device information struct
 */
static void hns3_remove(struct pci_dev *pdev)
{
	struct hnae3_ae_dev *ae_dev = pci_get_drvdata(pdev);

2309 2310 2311
	if (hns3_is_phys_func(pdev) && IS_ENABLED(CONFIG_PCI_IOV))
		hns3_disable_sriov(pdev);

2312
	hnae3_unregister_ae_dev(ae_dev);
2313
	pci_set_drvdata(pdev, NULL);
2314 2315
}

2316 2317 2318 2319 2320 2321 2322 2323
/**
 * hns3_pci_sriov_configure
 * @pdev: pointer to a pci_dev structure
 * @num_vfs: number of VFs to allocate
 *
 * Enable or change the number of VFs. Called when the user updates the number
 * of VFs in sysfs.
 **/
2324
static int hns3_pci_sriov_configure(struct pci_dev *pdev, int num_vfs)
2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336
{
	int ret;

	if (!(hns3_is_phys_func(pdev) && IS_ENABLED(CONFIG_PCI_IOV))) {
		dev_warn(&pdev->dev, "Can not config SRIOV\n");
		return -EINVAL;
	}

	if (num_vfs) {
		ret = pci_enable_sriov(pdev, num_vfs);
		if (ret)
			dev_err(&pdev->dev, "SRIOV enable failed %d\n", ret);
2337 2338
		else
			return num_vfs;
2339 2340 2341 2342 2343 2344 2345 2346 2347 2348
	} else if (!pci_vfs_assigned(pdev)) {
		pci_disable_sriov(pdev);
	} else {
		dev_warn(&pdev->dev,
			 "Unable to free VFs because some are assigned to VMs.\n");
	}

	return 0;
}

2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359
static void hns3_shutdown(struct pci_dev *pdev)
{
	struct hnae3_ae_dev *ae_dev = pci_get_drvdata(pdev);

	hnae3_unregister_ae_dev(ae_dev);
	pci_set_drvdata(pdev, NULL);

	if (system_state == SYSTEM_POWER_OFF)
		pci_set_power_state(pdev, PCI_D3hot);
}

2360 2361 2362 2363
static int __maybe_unused hns3_suspend(struct device *dev)
{
	struct hnae3_ae_dev *ae_dev = dev_get_drvdata(dev);

2364
	if (ae_dev && hns3_is_phys_func(ae_dev->pdev)) {
2365
		dev_info(dev, "Begin to suspend.\n");
2366
		if (ae_dev->ops && ae_dev->ops->reset_prepare)
2367 2368 2369 2370 2371 2372 2373 2374 2375 2376
			ae_dev->ops->reset_prepare(ae_dev, HNAE3_FUNC_RESET);
	}

	return 0;
}

static int __maybe_unused hns3_resume(struct device *dev)
{
	struct hnae3_ae_dev *ae_dev = dev_get_drvdata(dev);

2377
	if (ae_dev && hns3_is_phys_func(ae_dev->pdev)) {
2378
		dev_info(dev, "Begin to resume.\n");
2379
		if (ae_dev->ops && ae_dev->ops->reset_done)
2380 2381 2382 2383 2384 2385
			ae_dev->ops->reset_done(ae_dev);
	}

	return 0;
}

2386 2387 2388 2389 2390 2391
static pci_ers_result_t hns3_error_detected(struct pci_dev *pdev,
					    pci_channel_state_t state)
{
	struct hnae3_ae_dev *ae_dev = pci_get_drvdata(pdev);
	pci_ers_result_t ret;

2392
	dev_info(&pdev->dev, "PCI error detected, state(=%u)!!\n", state);
2393 2394 2395 2396

	if (state == pci_channel_io_perm_failure)
		return PCI_ERS_RESULT_DISCONNECT;

2397
	if (!ae_dev || !ae_dev->ops) {
2398
		dev_err(&pdev->dev,
2399
			"Can't recover - error happened before device initialized\n");
2400 2401 2402
		return PCI_ERS_RESULT_NONE;
	}

2403 2404
	if (ae_dev->ops->handle_hw_ras_error)
		ret = ae_dev->ops->handle_hw_ras_error(ae_dev);
2405 2406 2407 2408 2409 2410
	else
		return PCI_ERS_RESULT_NONE;

	return ret;
}

2411 2412 2413
static pci_ers_result_t hns3_slot_reset(struct pci_dev *pdev)
{
	struct hnae3_ae_dev *ae_dev = pci_get_drvdata(pdev);
2414
	const struct hnae3_ae_ops *ops;
2415
	enum hnae3_reset_type reset_type;
2416 2417
	struct device *dev = &pdev->dev;

2418 2419 2420
	if (!ae_dev || !ae_dev->ops)
		return PCI_ERS_RESULT_NONE;

2421
	ops = ae_dev->ops;
2422
	/* request the reset */
2423 2424
	if (ops->reset_event && ops->get_reset_level &&
	    ops->set_default_reset_request) {
2425
		if (ae_dev->hw_err_reset_req) {
2426 2427 2428 2429 2430 2431
			reset_type = ops->get_reset_level(ae_dev,
						&ae_dev->hw_err_reset_req);
			ops->set_default_reset_request(ae_dev, reset_type);
			dev_info(dev, "requesting reset due to PCI error\n");
			ops->reset_event(pdev, NULL);
		}
2432

2433 2434 2435 2436 2437 2438
		return PCI_ERS_RESULT_RECOVERED;
	}

	return PCI_ERS_RESULT_DISCONNECT;
}

2439 2440 2441 2442
static void hns3_reset_prepare(struct pci_dev *pdev)
{
	struct hnae3_ae_dev *ae_dev = pci_get_drvdata(pdev);

2443
	dev_info(&pdev->dev, "FLR prepare\n");
2444 2445
	if (ae_dev && ae_dev->ops && ae_dev->ops->reset_prepare)
		ae_dev->ops->reset_prepare(ae_dev, HNAE3_FLR_RESET);
2446 2447 2448 2449 2450 2451
}

static void hns3_reset_done(struct pci_dev *pdev)
{
	struct hnae3_ae_dev *ae_dev = pci_get_drvdata(pdev);

2452
	dev_info(&pdev->dev, "FLR done\n");
2453 2454
	if (ae_dev && ae_dev->ops && ae_dev->ops->reset_done)
		ae_dev->ops->reset_done(ae_dev);
2455 2456
}

2457 2458
static const struct pci_error_handlers hns3_err_handler = {
	.error_detected = hns3_error_detected,
2459
	.slot_reset     = hns3_slot_reset,
2460 2461
	.reset_prepare	= hns3_reset_prepare,
	.reset_done	= hns3_reset_done,
2462 2463
};

2464 2465
static SIMPLE_DEV_PM_OPS(hns3_pm_ops, hns3_suspend, hns3_resume);

2466 2467 2468 2469 2470
static struct pci_driver hns3_driver = {
	.name     = hns3_driver_name,
	.id_table = hns3_pci_tbl,
	.probe    = hns3_probe,
	.remove   = hns3_remove,
2471
	.shutdown = hns3_shutdown,
2472
	.driver.pm  = &hns3_pm_ops,
2473
	.sriov_configure = hns3_pci_sriov_configure,
2474
	.err_handler    = &hns3_err_handler,
2475 2476 2477 2478 2479
};

/* set default feature to hns3 */
static void hns3_set_default_feature(struct net_device *netdev)
{
2480 2481
	struct hnae3_handle *h = hns3_get_handle(netdev);
	struct pci_dev *pdev = h->pdev;
2482
	struct hnae3_ae_dev *ae_dev = pci_get_drvdata(pdev);
2483

2484 2485
	netdev->priv_flags |= IFF_UNICAST_FLT;

2486
	netdev->hw_enc_features |= NETIF_F_RXCSUM | NETIF_F_SG | NETIF_F_GSO |
2487 2488
		NETIF_F_GRO | NETIF_F_TSO | NETIF_F_TSO6 | NETIF_F_GSO_GRE |
		NETIF_F_GSO_GRE_CSUM | NETIF_F_GSO_UDP_TUNNEL |
2489
		NETIF_F_SCTP_CRC | NETIF_F_TSO_MANGLEID | NETIF_F_FRAGLIST;
2490 2491 2492

	netdev->gso_partial_features |= NETIF_F_GSO_GRE_CSUM;

2493
	netdev->features |= NETIF_F_HW_VLAN_CTAG_FILTER |
2494
		NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX |
2495 2496 2497
		NETIF_F_RXCSUM | NETIF_F_SG | NETIF_F_GSO |
		NETIF_F_GRO | NETIF_F_TSO | NETIF_F_TSO6 | NETIF_F_GSO_GRE |
		NETIF_F_GSO_GRE_CSUM | NETIF_F_GSO_UDP_TUNNEL |
2498
		NETIF_F_SCTP_CRC | NETIF_F_FRAGLIST;
2499

2500
	netdev->vlan_features |= NETIF_F_RXCSUM |
2501 2502 2503
		NETIF_F_SG | NETIF_F_GSO | NETIF_F_GRO |
		NETIF_F_TSO | NETIF_F_TSO6 | NETIF_F_GSO_GRE |
		NETIF_F_GSO_GRE_CSUM | NETIF_F_GSO_UDP_TUNNEL |
2504
		NETIF_F_SCTP_CRC | NETIF_F_FRAGLIST;
2505

2506 2507
	netdev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX |
		NETIF_F_HW_VLAN_CTAG_RX |
2508 2509 2510
		NETIF_F_RXCSUM | NETIF_F_SG | NETIF_F_GSO |
		NETIF_F_GRO | NETIF_F_TSO | NETIF_F_TSO6 | NETIF_F_GSO_GRE |
		NETIF_F_GSO_GRE_CSUM | NETIF_F_GSO_UDP_TUNNEL |
2511
		NETIF_F_SCTP_CRC | NETIF_F_FRAGLIST;
2512

2513
	if (ae_dev->dev_version >= HNAE3_DEVICE_VERSION_V2) {
2514
		netdev->hw_features |= NETIF_F_GRO_HW;
2515
		netdev->features |= NETIF_F_GRO_HW;
2516 2517 2518 2519 2520 2521

		if (!(h->flags & HNAE3_SUPPORT_VF)) {
			netdev->hw_features |= NETIF_F_NTUPLE;
			netdev->features |= NETIF_F_NTUPLE;
		}
	}
2522 2523 2524 2525 2526 2527 2528

	if (test_bit(HNAE3_DEV_SUPPORT_UDP_GSO_B, ae_dev->caps)) {
		netdev->hw_features |= NETIF_F_GSO_UDP_L4;
		netdev->features |= NETIF_F_GSO_UDP_L4;
		netdev->vlan_features |= NETIF_F_GSO_UDP_L4;
		netdev->hw_enc_features |= NETIF_F_GSO_UDP_L4;
	}
2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540

	if (test_bit(HNAE3_DEV_SUPPORT_HW_TX_CSUM_B, ae_dev->caps)) {
		netdev->hw_features |= NETIF_F_HW_CSUM;
		netdev->features |= NETIF_F_HW_CSUM;
		netdev->vlan_features |= NETIF_F_HW_CSUM;
		netdev->hw_enc_features |= NETIF_F_HW_CSUM;
	} else {
		netdev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
		netdev->features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
		netdev->vlan_features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
		netdev->hw_enc_features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
	}
2541 2542 2543 2544 2545 2546 2547

	if (test_bit(HNAE3_DEV_SUPPORT_UDP_TUNNEL_CSUM_B, ae_dev->caps)) {
		netdev->hw_features |= NETIF_F_GSO_UDP_TUNNEL_CSUM;
		netdev->features |= NETIF_F_GSO_UDP_TUNNEL_CSUM;
		netdev->vlan_features |= NETIF_F_GSO_UDP_TUNNEL_CSUM;
		netdev->hw_enc_features |= NETIF_F_GSO_UDP_TUNNEL_CSUM;
	}
2548 2549 2550 2551 2552

	if (test_bit(HNAE3_DEV_SUPPORT_FD_FORWARD_TC_B, ae_dev->caps)) {
		netdev->hw_features |= NETIF_F_HW_TC;
		netdev->features |= NETIF_F_HW_TC;
	}
2553 2554 2555 2556 2557
}

static int hns3_alloc_buffer(struct hns3_enet_ring *ring,
			     struct hns3_desc_cb *cb)
{
2558
	unsigned int order = hns3_page_order(ring);
2559 2560 2561 2562 2563 2564 2565 2566 2567 2568
	struct page *p;

	p = dev_alloc_pages(order);
	if (!p)
		return -ENOMEM;

	cb->priv = p;
	cb->page_offset = 0;
	cb->reuse_flag = 0;
	cb->buf  = page_address(p);
2569
	cb->length = hns3_page_size(ring);
2570
	cb->type = DESC_TYPE_PAGE;
2571 2572
	page_ref_add(p, USHRT_MAX - 1);
	cb->pagecnt_bias = USHRT_MAX;
2573 2574 2575 2576 2577

	return 0;
}

static void hns3_free_buffer(struct hns3_enet_ring *ring,
2578
			     struct hns3_desc_cb *cb, int budget)
2579 2580
{
	if (cb->type == DESC_TYPE_SKB)
2581
		napi_consume_skb(cb->priv, budget);
2582 2583
	else if (!HNAE3_IS_TX_RING(ring) && cb->pagecnt_bias)
		__page_frag_cache_drain(cb->priv, cb->pagecnt_bias);
2584 2585 2586 2587 2588 2589 2590 2591
	memset(cb, 0, sizeof(*cb));
}

static int hns3_map_buffer(struct hns3_enet_ring *ring, struct hns3_desc_cb *cb)
{
	cb->dma = dma_map_page(ring_to_dev(ring), cb->priv, 0,
			       cb->length, ring_to_dma_dir(ring));

2592
	if (unlikely(dma_mapping_error(ring_to_dev(ring), cb->dma)))
2593 2594 2595 2596 2597 2598 2599 2600
		return -EIO;

	return 0;
}

static void hns3_unmap_buffer(struct hns3_enet_ring *ring,
			      struct hns3_desc_cb *cb)
{
2601
	if (cb->type == DESC_TYPE_SKB || cb->type == DESC_TYPE_FRAGLIST_SKB)
2602 2603
		dma_unmap_single(ring_to_dev(ring), cb->dma, cb->length,
				 ring_to_dma_dir(ring));
2604
	else if (cb->length)
2605 2606 2607 2608 2609 2610 2611 2612 2613 2614
		dma_unmap_page(ring_to_dev(ring), cb->dma, cb->length,
			       ring_to_dma_dir(ring));
}

static void hns3_buffer_detach(struct hns3_enet_ring *ring, int i)
{
	hns3_unmap_buffer(ring, &ring->desc_cb[i]);
	ring->desc[i].addr = 0;
}

2615 2616
static void hns3_free_buffer_detach(struct hns3_enet_ring *ring, int i,
				    int budget)
2617 2618 2619 2620 2621 2622 2623
{
	struct hns3_desc_cb *cb = &ring->desc_cb[i];

	if (!ring->desc_cb[i].dma)
		return;

	hns3_buffer_detach(ring, i);
2624
	hns3_free_buffer(ring, cb, budget);
2625 2626 2627 2628 2629 2630 2631
}

static void hns3_free_buffers(struct hns3_enet_ring *ring)
{
	int i;

	for (i = 0; i < ring->desc_num; i++)
2632
		hns3_free_buffer_detach(ring, i, 0);
2633 2634 2635 2636 2637
}

/* free desc along with its attached buffer */
static void hns3_free_desc(struct hns3_enet_ring *ring)
{
2638 2639
	int size = ring->desc_num * sizeof(ring->desc[0]);

2640 2641
	hns3_free_buffers(ring);

2642 2643 2644 2645 2646
	if (ring->desc) {
		dma_free_coherent(ring_to_dev(ring), size,
				  ring->desc, ring->desc_dma_addr);
		ring->desc = NULL;
	}
2647 2648 2649 2650 2651 2652
}

static int hns3_alloc_desc(struct hns3_enet_ring *ring)
{
	int size = ring->desc_num * sizeof(ring->desc[0]);

2653 2654
	ring->desc = dma_alloc_coherent(ring_to_dev(ring), size,
					&ring->desc_dma_addr, GFP_KERNEL);
2655 2656 2657 2658 2659 2660
	if (!ring->desc)
		return -ENOMEM;

	return 0;
}

2661
static int hns3_alloc_and_map_buffer(struct hns3_enet_ring *ring,
2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676
				   struct hns3_desc_cb *cb)
{
	int ret;

	ret = hns3_alloc_buffer(ring, cb);
	if (ret)
		goto out;

	ret = hns3_map_buffer(ring, cb);
	if (ret)
		goto out_with_buf;

	return 0;

out_with_buf:
2677
	hns3_free_buffer(ring, cb, 0);
2678 2679 2680 2681
out:
	return ret;
}

2682
static int hns3_alloc_and_attach_buffer(struct hns3_enet_ring *ring, int i)
2683
{
2684
	int ret = hns3_alloc_and_map_buffer(ring, &ring->desc_cb[i]);
2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699

	if (ret)
		return ret;

	ring->desc[i].addr = cpu_to_le64(ring->desc_cb[i].dma);

	return 0;
}

/* Allocate memory for raw pkg, and map with dma */
static int hns3_alloc_ring_buffers(struct hns3_enet_ring *ring)
{
	int i, j, ret;

	for (i = 0; i < ring->desc_num; i++) {
2700
		ret = hns3_alloc_and_attach_buffer(ring, i);
2701 2702 2703 2704 2705 2706 2707 2708
		if (ret)
			goto out_buffer_fail;
	}

	return 0;

out_buffer_fail:
	for (j = i - 1; j >= 0; j--)
2709
		hns3_free_buffer_detach(ring, j, 0);
2710 2711 2712
	return ret;
}

2713
/* detach a in-used buffer and replace with a reserved one */
2714 2715 2716
static void hns3_replace_buffer(struct hns3_enet_ring *ring, int i,
				struct hns3_desc_cb *res_cb)
{
2717
	hns3_unmap_buffer(ring, &ring->desc_cb[i]);
2718 2719
	ring->desc_cb[i] = *res_cb;
	ring->desc[i].addr = cpu_to_le64(ring->desc_cb[i].dma);
2720
	ring->desc[i].rx.bd_base_info = 0;
2721 2722 2723 2724 2725
}

static void hns3_reuse_buffer(struct hns3_enet_ring *ring, int i)
{
	ring->desc_cb[i].reuse_flag = 0;
2726 2727
	ring->desc[i].addr = cpu_to_le64(ring->desc_cb[i].dma +
					 ring->desc_cb[i].page_offset);
2728
	ring->desc[i].rx.bd_base_info = 0;
2729 2730 2731 2732 2733

	dma_sync_single_for_device(ring_to_dev(ring),
			ring->desc_cb[i].dma + ring->desc_cb[i].page_offset,
			hns3_buf_size(ring),
			DMA_FROM_DEVICE);
2734 2735
}

2736
static bool hns3_nic_reclaim_desc(struct hns3_enet_ring *ring,
2737
				  int *bytes, int *pkts, int budget)
2738
{
2739 2740 2741 2742 2743
	/* pair with ring->last_to_use update in hns3_tx_doorbell(),
	 * smp_store_release() is not used in hns3_tx_doorbell() because
	 * the doorbell operation already have the needed barrier operation.
	 */
	int ltu = smp_load_acquire(&ring->last_to_use);
2744 2745
	int ntc = ring->next_to_clean;
	struct hns3_desc_cb *desc_cb;
2746 2747 2748 2749 2750 2751 2752 2753 2754
	bool reclaimed = false;
	struct hns3_desc *desc;

	while (ltu != ntc) {
		desc = &ring->desc[ntc];

		if (le16_to_cpu(desc->tx.bdtp_fe_sc_vld_ra_ri) &
				BIT(HNS3_TXD_VLD_B))
			break;
2755

2756
		desc_cb = &ring->desc_cb[ntc];
2757 2758 2759 2760 2761 2762

		if (desc_cb->type == DESC_TYPE_SKB) {
			(*pkts)++;
			(*bytes) += desc_cb->send_bytes;
		}

2763
		/* desc_cb will be cleaned, after hnae3_free_buffer_detach */
2764
		hns3_free_buffer_detach(ring, ntc, budget);
2765

2766 2767 2768 2769 2770
		if (++ntc == ring->desc_num)
			ntc = 0;

		/* Issue prefetch for next Tx descriptor */
		prefetch(&ring->desc_cb[ntc]);
2771
		reclaimed = true;
2772
	}
2773

2774 2775 2776
	if (unlikely(!reclaimed))
		return false;

2777 2778 2779 2780
	/* This smp_store_release() pairs with smp_load_acquire() in
	 * ring_space called by hns3_nic_net_xmit.
	 */
	smp_store_release(&ring->next_to_clean, ntc);
2781
	return true;
2782 2783
}

2784
void hns3_clean_tx_ring(struct hns3_enet_ring *ring, int budget)
2785
{
2786
	struct net_device *netdev = ring_to_netdev(ring);
2787
	struct hns3_nic_priv *priv = netdev_priv(netdev);
2788 2789 2790 2791 2792
	struct netdev_queue *dev_queue;
	int bytes, pkts;

	bytes = 0;
	pkts = 0;
2793

2794
	if (unlikely(!hns3_nic_reclaim_desc(ring, &bytes, &pkts, budget)))
2795
		return;
2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807

	ring->tqp_vector->tx_group.total_bytes += bytes;
	ring->tqp_vector->tx_group.total_packets += pkts;

	u64_stats_update_begin(&ring->syncp);
	ring->stats.tx_bytes += bytes;
	ring->stats.tx_pkts += pkts;
	u64_stats_update_end(&ring->syncp);

	dev_queue = netdev_get_tx_queue(netdev, ring->tqp->tqp_index);
	netdev_tx_completed_queue(dev_queue, pkts, bytes);

2808
	if (unlikely(netif_carrier_ok(netdev) &&
2809
		     ring_space(ring) > HNS3_MAX_TSO_BD_NUM)) {
2810 2811 2812 2813
		/* Make sure that anybody stopping the queue after this
		 * sees the new next_to_clean.
		 */
		smp_mb();
2814 2815
		if (netif_tx_queue_stopped(dev_queue) &&
		    !test_bit(HNS3_NIC_STATE_DOWN, &priv->state)) {
2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829
			netif_tx_wake_queue(dev_queue);
			ring->stats.restart_queue++;
		}
	}
}

static int hns3_desc_unused(struct hns3_enet_ring *ring)
{
	int ntc = ring->next_to_clean;
	int ntu = ring->next_to_use;

	return ((ntc >= ntu) ? 0 : ring->desc_num) + ntc - ntu;
}

2830 2831
static void hns3_nic_alloc_rx_buffers(struct hns3_enet_ring *ring,
				      int cleand_count)
2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845
{
	struct hns3_desc_cb *desc_cb;
	struct hns3_desc_cb res_cbs;
	int i, ret;

	for (i = 0; i < cleand_count; i++) {
		desc_cb = &ring->desc_cb[ring->next_to_use];
		if (desc_cb->reuse_flag) {
			u64_stats_update_begin(&ring->syncp);
			ring->stats.reuse_pg_cnt++;
			u64_stats_update_end(&ring->syncp);

			hns3_reuse_buffer(ring, ring->next_to_use);
		} else {
2846
			ret = hns3_alloc_and_map_buffer(ring, &res_cbs);
2847 2848 2849 2850 2851
			if (ret) {
				u64_stats_update_begin(&ring->syncp);
				ring->stats.sw_err_cnt++;
				u64_stats_update_end(&ring->syncp);

2852
				hns3_rl_err(ring_to_netdev(ring),
2853 2854
					    "alloc rx buffer failed: %d\n",
					    ret);
2855 2856 2857
				break;
			}
			hns3_replace_buffer(ring, ring->next_to_use, &res_cbs);
2858 2859 2860 2861

			u64_stats_update_begin(&ring->syncp);
			ring->stats.non_reuse_pg++;
			u64_stats_update_end(&ring->syncp);
2862 2863 2864 2865 2866
		}

		ring_ptr_move_fw(ring, next_to_use);
	}

2867
	writel(i, ring->tqp->io_base + HNS3_RING_RX_RING_HEAD_REG);
2868 2869
}

2870 2871 2872 2873 2874
static bool hns3_can_reuse_page(struct hns3_desc_cb *cb)
{
	return (page_count(cb->priv) - cb->pagecnt_bias) == 1;
}

2875 2876 2877 2878
static void hns3_nic_reuse_page(struct sk_buff *skb, int i,
				struct hns3_enet_ring *ring, int pull_len,
				struct hns3_desc_cb *desc_cb)
{
2879 2880
	struct hns3_desc *desc = &ring->desc[ring->next_to_clean];
	int size = le16_to_cpu(desc->rx.size);
2881
	u32 truesize = hns3_buf_size(ring);
2882

2883
	desc_cb->pagecnt_bias--;
2884
	skb_add_rx_frag(skb, i, desc_cb->priv, desc_cb->page_offset + pull_len,
2885
			size - pull_len, truesize);
2886

2887 2888 2889
	/* Avoid re-using remote and pfmemalloc pages, or the stack is still
	 * using the page when page_offset rollback to zero, flag default
	 * unreuse
2890
	 */
2891
	if (!dev_page_is_reusable(desc_cb->priv) ||
2892 2893
	    (!desc_cb->page_offset && !hns3_can_reuse_page(desc_cb))) {
		__page_frag_cache_drain(desc_cb->priv, desc_cb->pagecnt_bias);
2894
		return;
2895
	}
2896 2897 2898 2899

	/* Move offset up to the next cache line */
	desc_cb->page_offset += truesize;

2900
	if (desc_cb->page_offset + truesize <= hns3_page_size(ring)) {
2901
		desc_cb->reuse_flag = 1;
2902
	} else if (hns3_can_reuse_page(desc_cb)) {
2903 2904
		desc_cb->reuse_flag = 1;
		desc_cb->page_offset = 0;
2905 2906 2907 2908 2909 2910 2911 2912
	} else if (desc_cb->pagecnt_bias) {
		__page_frag_cache_drain(desc_cb->priv, desc_cb->pagecnt_bias);
		return;
	}

	if (unlikely(!desc_cb->pagecnt_bias)) {
		page_ref_add(desc_cb->priv, USHRT_MAX);
		desc_cb->pagecnt_bias = USHRT_MAX;
2913 2914 2915
	}
}

2916
static int hns3_gro_complete(struct sk_buff *skb, u32 l234info)
2917 2918 2919 2920 2921
{
	__be16 type = skb->protocol;
	struct tcphdr *th;
	int depth = 0;

2922
	while (eth_type_vlan(type)) {
2923 2924 2925 2926 2927 2928 2929 2930 2931 2932
		struct vlan_hdr *vh;

		if ((depth + VLAN_HLEN) > skb_headlen(skb))
			return -EFAULT;

		vh = (struct vlan_hdr *)(skb->data + depth);
		type = vh->h_vlan_encapsulated_proto;
		depth += VLAN_HLEN;
	}

2933 2934
	skb_set_network_header(skb, depth);

2935
	if (type == htons(ETH_P_IP)) {
2936 2937
		const struct iphdr *iph = ip_hdr(skb);

2938
		depth += sizeof(struct iphdr);
2939 2940 2941 2942
		skb_set_transport_header(skb, depth);
		th = tcp_hdr(skb);
		th->check = ~tcp_v4_check(skb->len - depth, iph->saddr,
					  iph->daddr, 0);
2943
	} else if (type == htons(ETH_P_IPV6)) {
2944 2945
		const struct ipv6hdr *iph = ipv6_hdr(skb);

2946
		depth += sizeof(struct ipv6hdr);
2947 2948 2949 2950
		skb_set_transport_header(skb, depth);
		th = tcp_hdr(skb);
		th->check = ~tcp_v6_check(skb->len - depth, &iph->saddr,
					  &iph->daddr, 0);
2951
	} else {
2952 2953 2954
		hns3_rl_err(skb->dev,
			    "Error: FW GRO supports only IPv4/IPv6, not 0x%04x, depth: %d\n",
			    be16_to_cpu(type), depth);
2955 2956 2957 2958 2959 2960 2961
		return -EFAULT;
	}

	skb_shinfo(skb)->gso_segs = NAPI_GRO_CB(skb)->count;
	if (th->cwr)
		skb_shinfo(skb)->gso_type |= SKB_GSO_TCP_ECN;

2962 2963
	if (l234info & BIT(HNS3_RXD_GRO_FIXID_B))
		skb_shinfo(skb)->gso_type |= SKB_GSO_TCP_FIXEDID;
2964

2965 2966 2967
	skb->csum_start = (unsigned char *)th - skb->head;
	skb->csum_offset = offsetof(struct tcphdr, check);
	skb->ip_summed = CHECKSUM_PARTIAL;
2968 2969 2970

	trace_hns3_gro(skb);

2971 2972 2973
	return 0;
}

2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989
static void hns3_checksum_complete(struct hns3_enet_ring *ring,
				   struct sk_buff *skb, u32 l234info)
{
	u32 lo, hi;

	u64_stats_update_begin(&ring->syncp);
	ring->stats.csum_complete++;
	u64_stats_update_end(&ring->syncp);
	skb->ip_summed = CHECKSUM_COMPLETE;
	lo = hnae3_get_field(l234info, HNS3_RXD_L2_CSUM_L_M,
			     HNS3_RXD_L2_CSUM_L_S);
	hi = hnae3_get_field(l234info, HNS3_RXD_L2_CSUM_H_M,
			     HNS3_RXD_L2_CSUM_H_S);
	skb->csum = csum_unfold((__force __sum16)(lo | hi << 8));
}

2990
static void hns3_rx_checksum(struct hns3_enet_ring *ring, struct sk_buff *skb,
2991
			     u32 l234info, u32 bd_base_info, u32 ol_info)
2992
{
2993
	struct net_device *netdev = ring_to_netdev(ring);
2994 2995 2996 2997 2998 2999 3000 3001 3002 3003
	int l3_type, l4_type;
	int ol4_type;

	skb->ip_summed = CHECKSUM_NONE;

	skb_checksum_none_assert(skb);

	if (!(netdev->features & NETIF_F_RXCSUM))
		return;

3004 3005 3006 3007 3008
	if (l234info & BIT(HNS3_RXD_L2_CSUM_B)) {
		hns3_checksum_complete(ring, skb, l234info);
		return;
	}

3009
	/* check if hardware has done checksum */
3010
	if (!(bd_base_info & BIT(HNS3_RXD_L3L4P_B)))
3011 3012
		return;

3013 3014
	if (unlikely(l234info & (BIT(HNS3_RXD_L3E_B) | BIT(HNS3_RXD_L4E_B) |
				 BIT(HNS3_RXD_OL3E_B) |
3015
				 BIT(HNS3_RXD_OL4E_B)))) {
3016 3017 3018 3019 3020 3021 3022
		u64_stats_update_begin(&ring->syncp);
		ring->stats.l3l4_csum_err++;
		u64_stats_update_end(&ring->syncp);

		return;
	}

3023
	ol4_type = hnae3_get_field(ol_info, HNS3_RXD_OL4ID_M,
P
Peng Li 已提交
3024
				   HNS3_RXD_OL4ID_S);
3025 3026 3027 3028
	switch (ol4_type) {
	case HNS3_OL4_TYPE_MAC_IN_UDP:
	case HNS3_OL4_TYPE_NVGRE:
		skb->csum_level = 1;
3029
		fallthrough;
3030
	case HNS3_OL4_TYPE_NO_TUN:
3031 3032 3033 3034
		l3_type = hnae3_get_field(l234info, HNS3_RXD_L3ID_M,
					  HNS3_RXD_L3ID_S);
		l4_type = hnae3_get_field(l234info, HNS3_RXD_L4ID_M,
					  HNS3_RXD_L4ID_S);
3035
		/* Can checksum ipv4 or ipv6 + UDP/TCP/SCTP packets */
3036 3037 3038 3039 3040
		if ((l3_type == HNS3_L3_TYPE_IPV4 ||
		     l3_type == HNS3_L3_TYPE_IPV6) &&
		    (l4_type == HNS3_L4_TYPE_UDP ||
		     l4_type == HNS3_L4_TYPE_TCP ||
		     l4_type == HNS3_L4_TYPE_SCTP))
3041 3042
			skb->ip_summed = CHECKSUM_UNNECESSARY;
		break;
3043 3044
	default:
		break;
3045 3046 3047
	}
}

3048 3049
static void hns3_rx_skb(struct hns3_enet_ring *ring, struct sk_buff *skb)
{
3050 3051 3052
	if (skb_has_frag_list(skb))
		napi_gro_flush(&ring->tqp_vector->napi, false);

3053 3054 3055
	napi_gro_receive(&ring->tqp_vector->napi, skb);
}

3056 3057 3058
static bool hns3_parse_vlan_tag(struct hns3_enet_ring *ring,
				struct hns3_desc *desc, u32 l234info,
				u16 *vlan_tag)
3059
{
3060
	struct hnae3_handle *handle = ring->tqp->handle;
3061
	struct pci_dev *pdev = ring->tqp->handle->pdev;
3062
	struct hnae3_ae_dev *ae_dev = pci_get_drvdata(pdev);
3063

3064
	if (unlikely(ae_dev->dev_version < HNAE3_DEVICE_VERSION_V2)) {
3065 3066 3067
		*vlan_tag = le16_to_cpu(desc->rx.ot_vlan_tag);
		if (!(*vlan_tag & VLAN_VID_MASK))
			*vlan_tag = le16_to_cpu(desc->rx.vlan_tag);
3068

3069
		return (*vlan_tag != 0);
3070 3071 3072 3073
	}

#define HNS3_STRP_OUTER_VLAN	0x1
#define HNS3_STRP_INNER_VLAN	0x2
3074
#define HNS3_STRP_BOTH		0x3
3075

3076 3077 3078 3079
	/* Hardware always insert VLAN tag into RX descriptor when
	 * remove the tag from packet, driver needs to determine
	 * reporting which tag to stack.
	 */
P
Peng Li 已提交
3080 3081
	switch (hnae3_get_field(l234info, HNS3_RXD_STRP_TAGP_M,
				HNS3_RXD_STRP_TAGP_S)) {
3082
	case HNS3_STRP_OUTER_VLAN:
3083 3084 3085 3086
		if (handle->port_base_vlan_state !=
				HNAE3_PORT_BASE_VLAN_DISABLE)
			return false;

3087 3088
		*vlan_tag = le16_to_cpu(desc->rx.ot_vlan_tag);
		return true;
3089
	case HNS3_STRP_INNER_VLAN:
3090 3091 3092 3093
		if (handle->port_base_vlan_state !=
				HNAE3_PORT_BASE_VLAN_DISABLE)
			return false;

3094
		*vlan_tag = le16_to_cpu(desc->rx.vlan_tag);
3095 3096 3097 3098 3099 3100 3101 3102
		return true;
	case HNS3_STRP_BOTH:
		if (handle->port_base_vlan_state ==
				HNAE3_PORT_BASE_VLAN_DISABLE)
			*vlan_tag = le16_to_cpu(desc->rx.ot_vlan_tag);
		else
			*vlan_tag = le16_to_cpu(desc->rx.vlan_tag);

3103
		return true;
3104
	default:
3105
		return false;
3106 3107 3108
	}
}

3109 3110 3111 3112 3113 3114 3115 3116 3117 3118
static void hns3_rx_ring_move_fw(struct hns3_enet_ring *ring)
{
	ring->desc[ring->next_to_clean].rx.bd_base_info &=
		cpu_to_le32(~BIT(HNS3_RXD_VLD_B));
	ring->next_to_clean += 1;

	if (unlikely(ring->next_to_clean == ring->desc_num))
		ring->next_to_clean = 0;
}

3119
static int hns3_alloc_skb(struct hns3_enet_ring *ring, unsigned int length,
3120 3121 3122
			  unsigned char *va)
{
	struct hns3_desc_cb *desc_cb = &ring->desc_cb[ring->next_to_clean];
3123
	struct net_device *netdev = ring_to_netdev(ring);
3124 3125 3126 3127 3128
	struct sk_buff *skb;

	ring->skb = napi_alloc_skb(&ring->tqp_vector->napi, HNS3_RX_HEAD_SIZE);
	skb = ring->skb;
	if (unlikely(!skb)) {
3129
		hns3_rl_err(netdev, "alloc rx skb fail\n");
3130 3131 3132 3133 3134 3135 3136 3137

		u64_stats_update_begin(&ring->syncp);
		ring->stats.sw_err_cnt++;
		u64_stats_update_end(&ring->syncp);

		return -ENOMEM;
	}

3138
	trace_hns3_rx_desc(ring);
3139 3140 3141
	prefetchw(skb->data);

	ring->pending_buf = 1;
3142 3143
	ring->frag_num = 0;
	ring->tail_skb = NULL;
3144 3145 3146
	if (length <= HNS3_RX_HEAD_SIZE) {
		memcpy(__skb_put(skb, length), va, ALIGN(length, sizeof(long)));

3147 3148
		/* We can reuse buffer as-is, just make sure it is reusable */
		if (dev_page_is_reusable(desc_cb->priv))
3149 3150
			desc_cb->reuse_flag = 1;
		else /* This page cannot be reused so discard it */
3151 3152
			__page_frag_cache_drain(desc_cb->priv,
						desc_cb->pagecnt_bias);
3153

3154
		hns3_rx_ring_move_fw(ring);
3155 3156 3157 3158 3159 3160
		return 0;
	}
	u64_stats_update_begin(&ring->syncp);
	ring->stats.seg_pkt_cnt++;
	u64_stats_update_end(&ring->syncp);

3161
	ring->pull_len = eth_get_headlen(netdev, va, HNS3_RX_HEAD_SIZE);
3162
	__skb_put(skb, ring->pull_len);
3163
	hns3_nic_reuse_page(skb, ring->frag_num++, ring, ring->pull_len,
3164
			    desc_cb);
3165
	hns3_rx_ring_move_fw(ring);
3166

3167
	return 0;
3168 3169
}

3170
static int hns3_add_frag(struct hns3_enet_ring *ring)
3171
{
3172 3173
	struct sk_buff *skb = ring->skb;
	struct sk_buff *head_skb = skb;
3174
	struct sk_buff *new_skb;
3175
	struct hns3_desc_cb *desc_cb;
3176
	struct hns3_desc *desc;
3177 3178
	u32 bd_base_info;

3179
	do {
3180 3181 3182
		desc = &ring->desc[ring->next_to_clean];
		desc_cb = &ring->desc_cb[ring->next_to_clean];
		bd_base_info = le32_to_cpu(desc->rx.bd_base_info);
3183 3184
		/* make sure HW write desc complete */
		dma_rmb();
3185
		if (!(bd_base_info & BIT(HNS3_RXD_VLD_B)))
3186 3187
			return -ENXIO;

3188
		if (unlikely(ring->frag_num >= MAX_SKB_FRAGS)) {
3189
			new_skb = napi_alloc_skb(&ring->tqp_vector->napi, 0);
3190
			if (unlikely(!new_skb)) {
3191
				hns3_rl_err(ring_to_netdev(ring),
3192
					    "alloc rx fraglist skb fail\n");
3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206
				return -ENXIO;
			}
			ring->frag_num = 0;

			if (ring->tail_skb) {
				ring->tail_skb->next = new_skb;
				ring->tail_skb = new_skb;
			} else {
				skb_shinfo(skb)->frag_list = new_skb;
				ring->tail_skb = new_skb;
			}
		}

		if (ring->tail_skb) {
3207
			head_skb->truesize += hns3_buf_size(ring);
3208 3209 3210 3211 3212
			head_skb->data_len += le16_to_cpu(desc->rx.size);
			head_skb->len += le16_to_cpu(desc->rx.size);
			skb = ring->tail_skb;
		}

3213 3214 3215 3216 3217
		dma_sync_single_for_cpu(ring_to_dev(ring),
				desc_cb->dma + desc_cb->page_offset,
				hns3_buf_size(ring),
				DMA_FROM_DEVICE);

3218
		hns3_nic_reuse_page(skb, ring->frag_num++, ring, 0, desc_cb);
3219
		trace_hns3_rx_desc(ring);
3220
		hns3_rx_ring_move_fw(ring);
3221
		ring->pending_buf++;
3222
	} while (!(bd_base_info & BIT(HNS3_RXD_FE_B)));
3223 3224 3225 3226

	return 0;
}

3227 3228
static int hns3_set_gro_and_checksum(struct hns3_enet_ring *ring,
				     struct sk_buff *skb, u32 l234info,
3229
				     u32 bd_base_info, u32 ol_info)
3230 3231 3232
{
	u32 l3_type;

3233 3234 3235
	skb_shinfo(skb)->gso_size = hnae3_get_field(bd_base_info,
						    HNS3_RXD_GRO_SIZE_M,
						    HNS3_RXD_GRO_SIZE_S);
3236
	/* if there is no HW GRO, do not set gro params */
3237
	if (!skb_shinfo(skb)->gso_size) {
3238
		hns3_rx_checksum(ring, skb, l234info, bd_base_info, ol_info);
3239 3240
		return 0;
	}
3241

3242 3243 3244
	NAPI_GRO_CB(skb)->count = hnae3_get_field(l234info,
						  HNS3_RXD_GRO_COUNT_M,
						  HNS3_RXD_GRO_COUNT_S);
3245

3246
	l3_type = hnae3_get_field(l234info, HNS3_RXD_L3ID_M, HNS3_RXD_L3ID_S);
3247 3248 3249 3250 3251
	if (l3_type == HNS3_L3_TYPE_IPV4)
		skb_shinfo(skb)->gso_type = SKB_GSO_TCPV4;
	else if (l3_type == HNS3_L3_TYPE_IPV6)
		skb_shinfo(skb)->gso_type = SKB_GSO_TCPV6;
	else
3252
		return -EFAULT;
3253

3254
	return  hns3_gro_complete(skb, l234info);
3255 3256
}

3257
static void hns3_set_rx_skb_rss_type(struct hns3_enet_ring *ring,
3258
				     struct sk_buff *skb, u32 rss_hash)
3259 3260 3261 3262
{
	struct hnae3_handle *handle = ring->tqp->handle;
	enum pkt_hash_types rss_type;

3263
	if (rss_hash)
3264 3265 3266 3267
		rss_type = handle->kinfo.rss_type;
	else
		rss_type = PKT_HASH_TYPE_NONE;

3268
	skb_set_hash(skb, rss_hash, rss_type);
3269 3270
}

3271
static int hns3_handle_bdinfo(struct hns3_enet_ring *ring, struct sk_buff *skb)
3272
{
3273
	struct net_device *netdev = ring_to_netdev(ring);
3274
	enum hns3_pkt_l2t_type l2_frame_type;
3275
	u32 bd_base_info, l234info, ol_info;
3276
	struct hns3_desc *desc;
3277
	unsigned int len;
3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288
	int pre_ntc, ret;

	/* bdinfo handled below is only valid on the last BD of the
	 * current packet, and ring->next_to_clean indicates the first
	 * descriptor of next packet, so need - 1 below.
	 */
	pre_ntc = ring->next_to_clean ? (ring->next_to_clean - 1) :
					(ring->desc_num - 1);
	desc = &ring->desc[pre_ntc];
	bd_base_info = le32_to_cpu(desc->rx.bd_base_info);
	l234info = le32_to_cpu(desc->rx.l234_info);
3289
	ol_info = le32_to_cpu(desc->rx.ol_info);
3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320

	/* Based on hw strategy, the tag offloaded will be stored at
	 * ot_vlan_tag in two layer tag case, and stored at vlan_tag
	 * in one layer tag case.
	 */
	if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX) {
		u16 vlan_tag;

		if (hns3_parse_vlan_tag(ring, desc, l234info, &vlan_tag))
			__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
					       vlan_tag);
	}

	if (unlikely(!desc->rx.pkt_len || (l234info & (BIT(HNS3_RXD_TRUNCAT_B) |
				  BIT(HNS3_RXD_L2E_B))))) {
		u64_stats_update_begin(&ring->syncp);
		if (l234info & BIT(HNS3_RXD_L2E_B))
			ring->stats.l2_err++;
		else
			ring->stats.err_pkt_len++;
		u64_stats_update_end(&ring->syncp);

		return -EFAULT;
	}

	len = skb->len;

	/* Do update ip stack process */
	skb->protocol = eth_type_trans(skb, netdev);

	/* This is needed in order to enable forwarding support */
3321 3322
	ret = hns3_set_gro_and_checksum(ring, skb, l234info,
					bd_base_info, ol_info);
3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342
	if (unlikely(ret)) {
		u64_stats_update_begin(&ring->syncp);
		ring->stats.rx_err_cnt++;
		u64_stats_update_end(&ring->syncp);
		return ret;
	}

	l2_frame_type = hnae3_get_field(l234info, HNS3_RXD_DMAC_M,
					HNS3_RXD_DMAC_S);

	u64_stats_update_begin(&ring->syncp);
	ring->stats.rx_pkts++;
	ring->stats.rx_bytes += len;

	if (l2_frame_type == HNS3_L2_TYPE_MULTICAST)
		ring->stats.rx_multicast++;

	u64_stats_update_end(&ring->syncp);

	ring->tqp_vector->rx_group.total_bytes += len;
3343 3344

	hns3_set_rx_skb_rss_type(ring, skb, le32_to_cpu(desc->rx.rss_hash));
3345 3346 3347
	return 0;
}

3348
static int hns3_handle_rx_bd(struct hns3_enet_ring *ring)
3349
{
3350
	struct sk_buff *skb = ring->skb;
3351 3352
	struct hns3_desc_cb *desc_cb;
	struct hns3_desc *desc;
3353
	unsigned int length;
3354
	u32 bd_base_info;
3355
	int ret;
3356 3357 3358 3359 3360 3361

	desc = &ring->desc[ring->next_to_clean];
	desc_cb = &ring->desc_cb[ring->next_to_clean];

	prefetch(desc);

3362 3363 3364 3365 3366 3367 3368 3369
	if (!skb) {
		bd_base_info = le32_to_cpu(desc->rx.bd_base_info);
		/* Check valid BD */
		if (unlikely(!(bd_base_info & BIT(HNS3_RXD_VLD_B))))
			return -ENXIO;

		dma_rmb();
		length = le16_to_cpu(desc->rx.size);
3370

3371
		ring->va = desc_cb->buf + desc_cb->page_offset;
3372

3373 3374 3375 3376 3377
		dma_sync_single_for_cpu(ring_to_dev(ring),
				desc_cb->dma + desc_cb->page_offset,
				hns3_buf_size(ring),
				DMA_FROM_DEVICE);

3378 3379 3380 3381 3382 3383 3384 3385
		/* Prefetch first cache line of first page.
		 * Idea is to cache few bytes of the header of the packet.
		 * Our L1 Cache line size is 64B so need to prefetch twice to make
		 * it 128B. But in actual we can have greater size of caches with
		 * 128B Level 1 cache lines. In such a case, single fetch would
		 * suffice to cache in the relevant part of the header.
		 */
		net_prefetch(ring->va);
3386

3387
		ret = hns3_alloc_skb(ring, length, ring->va);
3388
		skb = ring->skb;
3389

3390 3391
		if (ret < 0) /* alloc buffer fail */
			return ret;
3392 3393
		if (!(bd_base_info & BIT(HNS3_RXD_FE_B))) { /* need add frag */
			ret = hns3_add_frag(ring);
3394 3395 3396
			if (ret)
				return ret;
		}
3397
	} else {
3398
		ret = hns3_add_frag(ring);
3399 3400
		if (ret)
			return ret;
3401
	}
3402

3403 3404 3405 3406
	/* As the head data may be changed when GRO enable, copy
	 * the head data in after other data rx completed
	 */
	if (skb->len > HNS3_RX_HEAD_SIZE)
3407 3408
		memcpy(skb->data, ring->va,
		       ALIGN(ring->pull_len, sizeof(long)));
3409

3410
	ret = hns3_handle_bdinfo(ring, skb);
3411
	if (unlikely(ret)) {
3412
		dev_kfree_skb_any(skb);
3413
		return ret;
3414 3415
	}

J
Jian Shen 已提交
3416
	skb_record_rx_queue(skb, ring->tqp->tqp_index);
3417 3418 3419
	return 0;
}

3420 3421
int hns3_clean_rx_ring(struct hns3_enet_ring *ring, int budget,
		       void (*rx_fn)(struct hns3_enet_ring *, struct sk_buff *))
3422 3423
{
#define RCB_NOF_ALLOC_RX_BUFF_ONCE 16
3424
	int unused_count = hns3_desc_unused(ring);
3425
	int recv_pkts = 0;
3426
	int err;
3427

3428
	unused_count -= ring->pending_buf;
3429

3430
	while (recv_pkts < budget) {
3431
		/* Reuse or realloc buffers */
3432 3433
		if (unused_count >= RCB_NOF_ALLOC_RX_BUFF_ONCE) {
			hns3_nic_alloc_rx_buffers(ring, unused_count);
3434 3435
			unused_count = hns3_desc_unused(ring) -
					ring->pending_buf;
3436 3437 3438
		}

		/* Poll one pkt */
3439 3440 3441
		err = hns3_handle_rx_bd(ring);
		/* Do not get FE for the packet or failed to alloc skb */
		if (unlikely(!ring->skb || err == -ENXIO)) {
3442
			goto out;
3443 3444 3445
		} else if (likely(!err)) {
			rx_fn(ring, ring->skb);
			recv_pkts++;
3446 3447
		}

3448
		unused_count += ring->pending_buf;
3449 3450
		ring->skb = NULL;
		ring->pending_buf = 0;
3451 3452 3453 3454
	}

out:
	/* Make all data has been write before submit */
3455 3456
	if (unused_count > 0)
		hns3_nic_alloc_rx_buffers(ring, unused_count);
3457 3458 3459 3460

	return recv_pkts;
}

3461
static bool hns3_get_new_flow_lvl(struct hns3_enet_ring_group *ring_group)
3462
{
3463 3464 3465 3466
#define HNS3_RX_LOW_BYTE_RATE 10000
#define HNS3_RX_MID_BYTE_RATE 20000
#define HNS3_RX_ULTRA_PACKET_RATE 40

3467
	enum hns3_flow_level_range new_flow_level;
3468 3469
	struct hns3_enet_tqp_vector *tqp_vector;
	int packets_per_msecs, bytes_per_msecs;
3470
	u32 time_passed_ms;
3471

3472
	tqp_vector = ring_group->ring->tqp_vector;
3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483
	time_passed_ms =
		jiffies_to_msecs(jiffies - tqp_vector->last_jiffies);
	if (!time_passed_ms)
		return false;

	do_div(ring_group->total_packets, time_passed_ms);
	packets_per_msecs = ring_group->total_packets;

	do_div(ring_group->total_bytes, time_passed_ms);
	bytes_per_msecs = ring_group->total_bytes;

3484
	new_flow_level = ring_group->coal.flow_level;
3485

3486 3487 3488 3489 3490 3491
	/* Simple throttlerate management
	 * 0-10MB/s   lower     (50000 ints/s)
	 * 10-20MB/s   middle    (20000 ints/s)
	 * 20-1249MB/s high      (18000 ints/s)
	 * > 40000pps  ultra     (8000 ints/s)
	 */
3492 3493
	switch (new_flow_level) {
	case HNS3_FLOW_LOW:
3494
		if (bytes_per_msecs > HNS3_RX_LOW_BYTE_RATE)
3495 3496 3497
			new_flow_level = HNS3_FLOW_MID;
		break;
	case HNS3_FLOW_MID:
3498
		if (bytes_per_msecs > HNS3_RX_MID_BYTE_RATE)
3499
			new_flow_level = HNS3_FLOW_HIGH;
3500
		else if (bytes_per_msecs <= HNS3_RX_LOW_BYTE_RATE)
3501 3502 3503 3504 3505
			new_flow_level = HNS3_FLOW_LOW;
		break;
	case HNS3_FLOW_HIGH:
	case HNS3_FLOW_ULTRA:
	default:
3506
		if (bytes_per_msecs <= HNS3_RX_MID_BYTE_RATE)
3507 3508 3509 3510
			new_flow_level = HNS3_FLOW_MID;
		break;
	}

3511 3512
	if (packets_per_msecs > HNS3_RX_ULTRA_PACKET_RATE &&
	    &tqp_vector->rx_group == ring_group)
3513 3514
		new_flow_level = HNS3_FLOW_ULTRA;

3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544
	ring_group->total_bytes = 0;
	ring_group->total_packets = 0;
	ring_group->coal.flow_level = new_flow_level;

	return true;
}

static bool hns3_get_new_int_gl(struct hns3_enet_ring_group *ring_group)
{
	struct hns3_enet_tqp_vector *tqp_vector;
	u16 new_int_gl;

	if (!ring_group->ring)
		return false;

	tqp_vector = ring_group->ring->tqp_vector;
	if (!tqp_vector->last_jiffies)
		return false;

	if (ring_group->total_packets == 0) {
		ring_group->coal.int_gl = HNS3_INT_GL_50K;
		ring_group->coal.flow_level = HNS3_FLOW_LOW;
		return true;
	}

	if (!hns3_get_new_flow_lvl(ring_group))
		return false;

	new_int_gl = ring_group->coal.int_gl;
	switch (ring_group->coal.flow_level) {
3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560
	case HNS3_FLOW_LOW:
		new_int_gl = HNS3_INT_GL_50K;
		break;
	case HNS3_FLOW_MID:
		new_int_gl = HNS3_INT_GL_20K;
		break;
	case HNS3_FLOW_HIGH:
		new_int_gl = HNS3_INT_GL_18K;
		break;
	case HNS3_FLOW_ULTRA:
		new_int_gl = HNS3_INT_GL_8K;
		break;
	default:
		break;
	}

3561 3562
	if (new_int_gl != ring_group->coal.int_gl) {
		ring_group->coal.int_gl = new_int_gl;
3563 3564 3565 3566 3567 3568 3569
		return true;
	}
	return false;
}

static void hns3_update_new_int_gl(struct hns3_enet_tqp_vector *tqp_vector)
{
3570 3571 3572 3573
	struct hns3_enet_ring_group *rx_group = &tqp_vector->rx_group;
	struct hns3_enet_ring_group *tx_group = &tqp_vector->tx_group;
	bool rx_update, tx_update;

3574 3575 3576
	/* update param every 1000ms */
	if (time_before(jiffies,
			tqp_vector->last_jiffies + msecs_to_jiffies(1000)))
F
Fuyun Liang 已提交
3577 3578
		return;

3579
	if (rx_group->coal.adapt_enable) {
3580 3581 3582
		rx_update = hns3_get_new_int_gl(rx_group);
		if (rx_update)
			hns3_set_vector_coalesce_rx_gl(tqp_vector,
3583
						       rx_group->coal.int_gl);
3584 3585
	}

3586
	if (tx_group->coal.adapt_enable) {
3587
		tx_update = hns3_get_new_int_gl(tx_group);
3588 3589
		if (tx_update)
			hns3_set_vector_coalesce_tx_gl(tqp_vector,
3590
						       tx_group->coal.int_gl);
3591
	}
F
Fuyun Liang 已提交
3592

3593
	tqp_vector->last_jiffies = jiffies;
3594 3595 3596 3597
}

static int hns3_nic_common_poll(struct napi_struct *napi, int budget)
{
3598
	struct hns3_nic_priv *priv = netdev_priv(napi->dev);
3599 3600 3601 3602 3603 3604
	struct hns3_enet_ring *ring;
	int rx_pkt_total = 0;

	struct hns3_enet_tqp_vector *tqp_vector =
		container_of(napi, struct hns3_enet_tqp_vector, napi);
	bool clean_complete = true;
3605
	int rx_budget = budget;
3606

3607 3608 3609 3610 3611
	if (unlikely(test_bit(HNS3_NIC_STATE_DOWN, &priv->state))) {
		napi_complete(napi);
		return 0;
	}

3612 3613 3614
	/* Since the actual Tx work is minimal, we can give the Tx a larger
	 * budget and be more aggressive about cleaning up the Tx descriptors.
	 */
3615
	hns3_for_each_ring(ring, tqp_vector->tx_group)
3616
		hns3_clean_tx_ring(ring, budget);
3617 3618

	/* make sure rx ring budget not smaller than 1 */
3619 3620
	if (tqp_vector->num_tqps > 1)
		rx_budget = max(budget / tqp_vector->num_tqps, 1);
3621 3622

	hns3_for_each_ring(ring, tqp_vector->rx_group) {
3623 3624
		int rx_cleaned = hns3_clean_rx_ring(ring, rx_budget,
						    hns3_rx_skb);
3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635
		if (rx_cleaned >= rx_budget)
			clean_complete = false;

		rx_pkt_total += rx_cleaned;
	}

	tqp_vector->rx_group.total_packets += rx_pkt_total;

	if (!clean_complete)
		return budget;

3636 3637
	if (napi_complete(napi) &&
	    likely(!test_bit(HNS3_NIC_STATE_DOWN, &priv->state))) {
3638 3639 3640
		hns3_update_new_int_gl(tqp_vector);
		hns3_mask_vector_irq(tqp_vector, 1);
	}
3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656

	return rx_pkt_total;
}

static int hns3_get_vector_ring_chain(struct hns3_enet_tqp_vector *tqp_vector,
				      struct hnae3_ring_chain_node *head)
{
	struct pci_dev *pdev = tqp_vector->handle->pdev;
	struct hnae3_ring_chain_node *cur_chain = head;
	struct hnae3_ring_chain_node *chain;
	struct hns3_enet_ring *tx_ring;
	struct hns3_enet_ring *rx_ring;

	tx_ring = tqp_vector->tx_group.ring;
	if (tx_ring) {
		cur_chain->tqp_index = tx_ring->tqp->tqp_index;
P
Peng Li 已提交
3657 3658 3659 3660
		hnae3_set_bit(cur_chain->flag, HNAE3_RING_TYPE_B,
			      HNAE3_RING_TYPE_TX);
		hnae3_set_field(cur_chain->int_gl_idx, HNAE3_RING_GL_IDX_M,
				HNAE3_RING_GL_IDX_S, HNAE3_RING_GL_TX);
3661 3662 3663 3664 3665 3666 3667 3668 3669

		cur_chain->next = NULL;

		while (tx_ring->next) {
			tx_ring = tx_ring->next;

			chain = devm_kzalloc(&pdev->dev, sizeof(*chain),
					     GFP_KERNEL);
			if (!chain)
3670
				goto err_free_chain;
3671 3672 3673

			cur_chain->next = chain;
			chain->tqp_index = tx_ring->tqp->tqp_index;
P
Peng Li 已提交
3674 3675 3676 3677 3678 3679
			hnae3_set_bit(chain->flag, HNAE3_RING_TYPE_B,
				      HNAE3_RING_TYPE_TX);
			hnae3_set_field(chain->int_gl_idx,
					HNAE3_RING_GL_IDX_M,
					HNAE3_RING_GL_IDX_S,
					HNAE3_RING_GL_TX);
3680 3681 3682 3683 3684 3685 3686 3687 3688

			cur_chain = chain;
		}
	}

	rx_ring = tqp_vector->rx_group.ring;
	if (!tx_ring && rx_ring) {
		cur_chain->next = NULL;
		cur_chain->tqp_index = rx_ring->tqp->tqp_index;
P
Peng Li 已提交
3689 3690 3691 3692
		hnae3_set_bit(cur_chain->flag, HNAE3_RING_TYPE_B,
			      HNAE3_RING_TYPE_RX);
		hnae3_set_field(cur_chain->int_gl_idx, HNAE3_RING_GL_IDX_M,
				HNAE3_RING_GL_IDX_S, HNAE3_RING_GL_RX);
3693 3694 3695 3696 3697 3698 3699

		rx_ring = rx_ring->next;
	}

	while (rx_ring) {
		chain = devm_kzalloc(&pdev->dev, sizeof(*chain), GFP_KERNEL);
		if (!chain)
3700
			goto err_free_chain;
3701 3702 3703

		cur_chain->next = chain;
		chain->tqp_index = rx_ring->tqp->tqp_index;
P
Peng Li 已提交
3704 3705 3706 3707
		hnae3_set_bit(chain->flag, HNAE3_RING_TYPE_B,
			      HNAE3_RING_TYPE_RX);
		hnae3_set_field(chain->int_gl_idx, HNAE3_RING_GL_IDX_M,
				HNAE3_RING_GL_IDX_S, HNAE3_RING_GL_RX);
3708

3709 3710 3711 3712 3713 3714
		cur_chain = chain;

		rx_ring = rx_ring->next;
	}

	return 0;
3715 3716 3717 3718 3719

err_free_chain:
	cur_chain = head->next;
	while (cur_chain) {
		chain = cur_chain->next;
3720
		devm_kfree(&pdev->dev, cur_chain);
3721 3722
		cur_chain = chain;
	}
3723
	head->next = NULL;
3724 3725

	return -ENOMEM;
3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751
}

static void hns3_free_vector_ring_chain(struct hns3_enet_tqp_vector *tqp_vector,
					struct hnae3_ring_chain_node *head)
{
	struct pci_dev *pdev = tqp_vector->handle->pdev;
	struct hnae3_ring_chain_node *chain_tmp, *chain;

	chain = head->next;

	while (chain) {
		chain_tmp = chain->next;
		devm_kfree(&pdev->dev, chain);
		chain = chain_tmp;
	}
}

static void hns3_add_ring_to_group(struct hns3_enet_ring_group *group,
				   struct hns3_enet_ring *ring)
{
	ring->next = group->ring;
	group->ring = ring;

	group->count++;
}

P
Peng Li 已提交
3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768
static void hns3_nic_set_cpumask(struct hns3_nic_priv *priv)
{
	struct pci_dev *pdev = priv->ae_handle->pdev;
	struct hns3_enet_tqp_vector *tqp_vector;
	int num_vectors = priv->vector_num;
	int numa_node;
	int vector_i;

	numa_node = dev_to_node(&pdev->dev);

	for (vector_i = 0; vector_i < num_vectors; vector_i++) {
		tqp_vector = &priv->tqp_vector[vector_i];
		cpumask_set_cpu(cpumask_local_spread(vector_i, numa_node),
				&tqp_vector->affinity_mask);
	}
}

3769 3770 3771 3772
static int hns3_nic_init_vector_data(struct hns3_nic_priv *priv)
{
	struct hnae3_handle *h = priv->ae_handle;
	struct hns3_enet_tqp_vector *tqp_vector;
3773
	int ret;
3774
	int i;
3775

P
Peng Li 已提交
3776 3777
	hns3_nic_set_cpumask(priv);

3778 3779
	for (i = 0; i < priv->vector_num; i++) {
		tqp_vector = &priv->tqp_vector[i];
3780
		hns3_vector_coalesce_init_hw(tqp_vector, priv);
3781 3782
		tqp_vector->num_tqps = 0;
	}
3783

3784 3785 3786
	for (i = 0; i < h->kinfo.num_tqps; i++) {
		u16 vector_i = i % priv->vector_num;
		u16 tqp_num = h->kinfo.num_tqps;
3787 3788 3789 3790

		tqp_vector = &priv->tqp_vector[vector_i];

		hns3_add_ring_to_group(&tqp_vector->tx_group,
3791
				       &priv->ring[i]);
3792 3793

		hns3_add_ring_to_group(&tqp_vector->rx_group,
3794
				       &priv->ring[i + tqp_num]);
3795

3796 3797
		priv->ring[i].tqp_vector = tqp_vector;
		priv->ring[i + tqp_num].tqp_vector = tqp_vector;
3798
		tqp_vector->num_tqps++;
3799 3800
	}

3801
	for (i = 0; i < priv->vector_num; i++) {
3802 3803
		struct hnae3_ring_chain_node vector_ring_chain;

3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814
		tqp_vector = &priv->tqp_vector[i];

		tqp_vector->rx_group.total_bytes = 0;
		tqp_vector->rx_group.total_packets = 0;
		tqp_vector->tx_group.total_bytes = 0;
		tqp_vector->tx_group.total_packets = 0;
		tqp_vector->handle = h;

		ret = hns3_get_vector_ring_chain(tqp_vector,
						 &vector_ring_chain);
		if (ret)
3815
			goto map_ring_fail;
3816 3817 3818 3819 3820 3821

		ret = h->ae_algo->ops->map_ring_to_vector(h,
			tqp_vector->vector_irq, &vector_ring_chain);

		hns3_free_vector_ring_chain(tqp_vector, &vector_ring_chain);

3822
		if (ret)
3823
			goto map_ring_fail;
3824

3825 3826 3827 3828
		netif_napi_add(priv->netdev, &tqp_vector->napi,
			       hns3_nic_common_poll, NAPI_POLL_WEIGHT);
	}

3829
	return 0;
3830 3831 3832 3833 3834 3835

map_ring_fail:
	while (i--)
		netif_napi_del(&priv->tqp_vector[i].napi);

	return ret;
3836 3837
}

3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865
static void hns3_nic_init_coal_cfg(struct hns3_nic_priv *priv)
{
	struct hnae3_ae_dev *ae_dev = pci_get_drvdata(priv->ae_handle->pdev);
	struct hns3_enet_coalesce *tx_coal = &priv->tx_coal;
	struct hns3_enet_coalesce *rx_coal = &priv->rx_coal;

	/* initialize the configuration for interrupt coalescing.
	 * 1. GL (Interrupt Gap Limiter)
	 * 2. RL (Interrupt Rate Limiter)
	 * 3. QL (Interrupt Quantity Limiter)
	 *
	 * Default: enable interrupt coalescing self-adaptive and GL
	 */
	tx_coal->adapt_enable = 1;
	rx_coal->adapt_enable = 1;

	tx_coal->int_gl = HNS3_INT_GL_50K;
	rx_coal->int_gl = HNS3_INT_GL_50K;

	rx_coal->flow_level = HNS3_FLOW_LOW;
	tx_coal->flow_level = HNS3_FLOW_LOW;

	if (ae_dev->dev_specs.int_ql_max) {
		tx_coal->int_ql = HNS3_INT_QL_DEFAULT_CFG;
		rx_coal->int_ql = HNS3_INT_QL_DEFAULT_CFG;
	}
}

3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879
static int hns3_nic_alloc_vector_data(struct hns3_nic_priv *priv)
{
	struct hnae3_handle *h = priv->ae_handle;
	struct hns3_enet_tqp_vector *tqp_vector;
	struct hnae3_vector_info *vector;
	struct pci_dev *pdev = h->pdev;
	u16 tqp_num = h->kinfo.num_tqps;
	u16 vector_num;
	int ret = 0;
	u16 i;

	/* RSS size, cpu online and vector_num should be the same */
	/* Should consider 2p/4p later */
	vector_num = min_t(u16, num_online_cpus(), tqp_num);
3880

3881 3882 3883 3884 3885
	vector = devm_kcalloc(&pdev->dev, vector_num, sizeof(*vector),
			      GFP_KERNEL);
	if (!vector)
		return -ENOMEM;

3886
	/* save the actual available vector number */
3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902
	vector_num = h->ae_algo->ops->get_vector(h, vector_num, vector);

	priv->vector_num = vector_num;
	priv->tqp_vector = (struct hns3_enet_tqp_vector *)
		devm_kcalloc(&pdev->dev, vector_num, sizeof(*priv->tqp_vector),
			     GFP_KERNEL);
	if (!priv->tqp_vector) {
		ret = -ENOMEM;
		goto out;
	}

	for (i = 0; i < priv->vector_num; i++) {
		tqp_vector = &priv->tqp_vector[i];
		tqp_vector->idx = i;
		tqp_vector->mask_addr = vector[i].io_addr;
		tqp_vector->vector_irq = vector[i].vector;
3903
		hns3_vector_coalesce_init(tqp_vector, priv);
3904 3905
	}

3906 3907 3908 3909 3910
out:
	devm_kfree(&pdev->dev, vector);
	return ret;
}

3911 3912 3913 3914 3915 3916
static void hns3_clear_ring_group(struct hns3_enet_ring_group *group)
{
	group->ring = NULL;
	group->count = 0;
}

3917
static void hns3_nic_uninit_vector_data(struct hns3_nic_priv *priv)
3918 3919 3920 3921
{
	struct hnae3_ring_chain_node vector_ring_chain;
	struct hnae3_handle *h = priv->ae_handle;
	struct hns3_enet_tqp_vector *tqp_vector;
3922
	int i;
3923 3924 3925 3926

	for (i = 0; i < priv->vector_num; i++) {
		tqp_vector = &priv->tqp_vector[i];

3927 3928 3929
		if (!tqp_vector->rx_group.ring && !tqp_vector->tx_group.ring)
			continue;

3930 3931 3932 3933 3934 3935
		/* Since the mapping can be overwritten, when fail to get the
		 * chain between vector and ring, we should go on to deal with
		 * the remaining options.
		 */
		if (hns3_get_vector_ring_chain(tqp_vector, &vector_ring_chain))
			dev_warn(priv->dev, "failed to get ring chain\n");
3936

3937
		h->ae_algo->ops->unmap_ring_from_vector(h,
3938 3939 3940 3941
			tqp_vector->vector_irq, &vector_ring_chain);

		hns3_free_vector_ring_chain(tqp_vector, &vector_ring_chain);

3942 3943
		hns3_clear_ring_group(&tqp_vector->rx_group);
		hns3_clear_ring_group(&tqp_vector->tx_group);
3944 3945
		netif_napi_del(&priv->tqp_vector[i].napi);
	}
3946 3947
}

3948
static void hns3_nic_dealloc_vector_data(struct hns3_nic_priv *priv)
3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959
{
	struct hnae3_handle *h = priv->ae_handle;
	struct pci_dev *pdev = h->pdev;
	int i, ret;

	for (i = 0; i < priv->vector_num; i++) {
		struct hns3_enet_tqp_vector *tqp_vector;

		tqp_vector = &priv->tqp_vector[i];
		ret = h->ae_algo->ops->put_vector(h, tqp_vector->vector_irq);
		if (ret)
3960
			return;
3961
	}
3962

3963
	devm_kfree(&pdev->dev, priv->tqp_vector);
3964 3965
}

3966 3967
static void hns3_ring_get_cfg(struct hnae3_queue *q, struct hns3_nic_priv *priv,
			      unsigned int ring_type)
3968 3969 3970
{
	int queue_num = priv->ae_handle->kinfo.num_tqps;
	struct hns3_enet_ring *ring;
3971
	int desc_num;
3972 3973

	if (ring_type == HNAE3_RING_TYPE_TX) {
3974
		ring = &priv->ring[q->tqp_index];
3975
		desc_num = priv->ae_handle->kinfo.num_tx_desc;
3976
		ring->queue_index = q->tqp_index;
3977
	} else {
3978
		ring = &priv->ring[q->tqp_index + queue_num];
3979
		desc_num = priv->ae_handle->kinfo.num_rx_desc;
3980
		ring->queue_index = q->tqp_index;
3981 3982
	}

P
Peng Li 已提交
3983
	hnae3_set_bit(ring->flag, HNAE3_RING_TYPE_B, ring_type);
3984 3985 3986 3987 3988 3989 3990

	ring->tqp = q;
	ring->desc = NULL;
	ring->desc_cb = NULL;
	ring->dev = priv->dev;
	ring->desc_dma_addr = 0;
	ring->buf_size = q->buf_size;
3991
	ring->desc_num = desc_num;
3992 3993
	ring->next_to_use = 0;
	ring->next_to_clean = 0;
3994
	ring->last_to_use = 0;
3995 3996
}

3997 3998
static void hns3_queue_to_ring(struct hnae3_queue *tqp,
			       struct hns3_nic_priv *priv)
3999
{
4000 4001
	hns3_ring_get_cfg(tqp, priv, HNAE3_RING_TYPE_TX);
	hns3_ring_get_cfg(tqp, priv, HNAE3_RING_TYPE_RX);
4002 4003 4004 4005 4006 4007
}

static int hns3_get_ring_config(struct hns3_nic_priv *priv)
{
	struct hnae3_handle *h = priv->ae_handle;
	struct pci_dev *pdev = h->pdev;
4008
	int i;
4009

4010 4011 4012 4013 4014
	priv->ring = devm_kzalloc(&pdev->dev,
				  array3_size(h->kinfo.num_tqps,
					      sizeof(*priv->ring), 2),
				  GFP_KERNEL);
	if (!priv->ring)
4015 4016
		return -ENOMEM;

4017 4018
	for (i = 0; i < h->kinfo.num_tqps; i++)
		hns3_queue_to_ring(h->kinfo.tqp[i], priv);
4019 4020 4021 4022

	return 0;
}

4023 4024
static void hns3_put_ring_config(struct hns3_nic_priv *priv)
{
4025
	if (!priv->ring)
4026 4027
		return;

4028 4029
	devm_kfree(priv->dev, priv->ring);
	priv->ring = NULL;
4030 4031
}

4032 4033 4034 4035 4036 4037 4038
static int hns3_alloc_ring_memory(struct hns3_enet_ring *ring)
{
	int ret;

	if (ring->desc_num <= 0 || ring->buf_size <= 0)
		return -EINVAL;

4039 4040
	ring->desc_cb = devm_kcalloc(ring_to_dev(ring), ring->desc_num,
				     sizeof(ring->desc_cb[0]), GFP_KERNEL);
4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060
	if (!ring->desc_cb) {
		ret = -ENOMEM;
		goto out;
	}

	ret = hns3_alloc_desc(ring);
	if (ret)
		goto out_with_desc_cb;

	if (!HNAE3_IS_TX_RING(ring)) {
		ret = hns3_alloc_ring_buffers(ring);
		if (ret)
			goto out_with_desc;
	}

	return 0;

out_with_desc:
	hns3_free_desc(ring);
out_with_desc_cb:
4061
	devm_kfree(ring_to_dev(ring), ring->desc_cb);
4062 4063 4064 4065 4066
	ring->desc_cb = NULL;
out:
	return ret;
}

4067
void hns3_fini_ring(struct hns3_enet_ring *ring)
4068 4069
{
	hns3_free_desc(ring);
4070
	devm_kfree(ring_to_dev(ring), ring->desc_cb);
4071 4072 4073
	ring->desc_cb = NULL;
	ring->next_to_clean = 0;
	ring->next_to_use = 0;
4074
	ring->last_to_use = 0;
4075 4076 4077 4078 4079
	ring->pending_buf = 0;
	if (ring->skb) {
		dev_kfree_skb_any(ring->skb);
		ring->skb = NULL;
	}
4080 4081
}

4082
static int hns3_buf_size2type(u32 buf_size)
4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111
{
	int bd_size_type;

	switch (buf_size) {
	case 512:
		bd_size_type = HNS3_BD_SIZE_512_TYPE;
		break;
	case 1024:
		bd_size_type = HNS3_BD_SIZE_1024_TYPE;
		break;
	case 2048:
		bd_size_type = HNS3_BD_SIZE_2048_TYPE;
		break;
	case 4096:
		bd_size_type = HNS3_BD_SIZE_4096_TYPE;
		break;
	default:
		bd_size_type = HNS3_BD_SIZE_2048_TYPE;
	}

	return bd_size_type;
}

static void hns3_init_ring_hw(struct hns3_enet_ring *ring)
{
	dma_addr_t dma = ring->desc_dma_addr;
	struct hnae3_queue *q = ring->tqp;

	if (!HNAE3_IS_TX_RING(ring)) {
4112
		hns3_write_dev(q, HNS3_RING_RX_RING_BASEADDR_L_REG, (u32)dma);
4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130
		hns3_write_dev(q, HNS3_RING_RX_RING_BASEADDR_H_REG,
			       (u32)((dma >> 31) >> 1));

		hns3_write_dev(q, HNS3_RING_RX_RING_BD_LEN_REG,
			       hns3_buf_size2type(ring->buf_size));
		hns3_write_dev(q, HNS3_RING_RX_RING_BD_NUM_REG,
			       ring->desc_num / 8 - 1);
	} else {
		hns3_write_dev(q, HNS3_RING_TX_RING_BASEADDR_L_REG,
			       (u32)dma);
		hns3_write_dev(q, HNS3_RING_TX_RING_BASEADDR_H_REG,
			       (u32)((dma >> 31) >> 1));

		hns3_write_dev(q, HNS3_RING_TX_RING_BD_NUM_REG,
			       ring->desc_num / 8 - 1);
	}
}

4131 4132 4133
static void hns3_init_tx_ring_tc(struct hns3_nic_priv *priv)
{
	struct hnae3_knic_private_info *kinfo = &priv->ae_handle->kinfo;
4134
	struct hnae3_tc_info *tc_info = &kinfo->tc_info;
4135 4136 4137 4138 4139
	int i;

	for (i = 0; i < HNAE3_MAX_TC; i++) {
		int j;

4140
		if (!test_bit(i, &tc_info->tc_en))
4141 4142
			continue;

4143
		for (j = 0; j < tc_info->tqp_count[i]; j++) {
4144 4145
			struct hnae3_queue *q;

4146 4147
			q = priv->ring[tc_info->tqp_offset[i] + j].tqp;
			hns3_write_dev(q, HNS3_RING_TX_RING_TC_REG, i);
4148 4149 4150 4151
		}
	}
}

L
Lipeng 已提交
4152
int hns3_init_all_ring(struct hns3_nic_priv *priv)
4153 4154 4155 4156 4157 4158 4159
{
	struct hnae3_handle *h = priv->ae_handle;
	int ring_num = h->kinfo.num_tqps * 2;
	int i, j;
	int ret;

	for (i = 0; i < ring_num; i++) {
4160
		ret = hns3_alloc_ring_memory(&priv->ring[i]);
4161 4162 4163 4164 4165 4166
		if (ret) {
			dev_err(priv->dev,
				"Alloc ring memory fail! ret=%d\n", ret);
			goto out_when_alloc_ring_memory;
		}

4167
		u64_stats_init(&priv->ring[i].syncp);
4168 4169 4170 4171 4172 4173
	}

	return 0;

out_when_alloc_ring_memory:
	for (j = i - 1; j >= 0; j--)
4174
		hns3_fini_ring(&priv->ring[j]);
4175 4176 4177 4178

	return -ENOMEM;
}

4179
static void hns3_uninit_all_ring(struct hns3_nic_priv *priv)
4180 4181 4182 4183 4184
{
	struct hnae3_handle *h = priv->ae_handle;
	int i;

	for (i = 0; i < h->kinfo.num_tqps; i++) {
4185 4186
		hns3_fini_ring(&priv->ring[i]);
		hns3_fini_ring(&priv->ring[i + h->kinfo.num_tqps]);
4187 4188 4189 4190
	}
}

/* Set mac addr if it is configured. or leave it to the AE driver */
4191
static int hns3_init_mac_addr(struct net_device *netdev)
4192 4193 4194 4195
{
	struct hns3_nic_priv *priv = netdev_priv(netdev);
	struct hnae3_handle *h = priv->ae_handle;
	u8 mac_addr_temp[ETH_ALEN];
4196
	int ret = 0;
4197

4198
	if (h->ae_algo->ops->get_mac_addr)
4199 4200 4201
		h->ae_algo->ops->get_mac_addr(h, mac_addr_temp);

	/* Check if the MAC address is valid, if not get a random one */
4202
	if (!is_valid_ether_addr(mac_addr_temp)) {
4203 4204 4205
		eth_hw_addr_random(netdev);
		dev_warn(priv->dev, "using random MAC address %pM\n",
			 netdev->dev_addr);
4206
	} else if (!ether_addr_equal(netdev->dev_addr, mac_addr_temp)) {
4207 4208
		ether_addr_copy(netdev->dev_addr, mac_addr_temp);
		ether_addr_copy(netdev->perm_addr, mac_addr_temp);
4209 4210
	} else {
		return 0;
4211
	}
4212 4213

	if (h->ae_algo->ops->set_mac_addr)
4214
		ret = h->ae_algo->ops->set_mac_addr(h, netdev->dev_addr, true);
4215

4216
	return ret;
4217 4218
}

4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237
static int hns3_init_phy(struct net_device *netdev)
{
	struct hnae3_handle *h = hns3_get_handle(netdev);
	int ret = 0;

	if (h->ae_algo->ops->mac_connect_phy)
		ret = h->ae_algo->ops->mac_connect_phy(h);

	return ret;
}

static void hns3_uninit_phy(struct net_device *netdev)
{
	struct hnae3_handle *h = hns3_get_handle(netdev);

	if (h->ae_algo->ops->mac_disconnect_phy)
		h->ae_algo->ops->mac_disconnect_phy(h);
}

4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253
static int hns3_client_start(struct hnae3_handle *handle)
{
	if (!handle->ae_algo->ops->client_start)
		return 0;

	return handle->ae_algo->ops->client_start(handle);
}

static void hns3_client_stop(struct hnae3_handle *handle)
{
	if (!handle->ae_algo->ops->client_stop)
		return;

	handle->ae_algo->ops->client_stop(handle);
}

4254 4255 4256 4257 4258
static void hns3_info_show(struct hns3_nic_priv *priv)
{
	struct hnae3_knic_private_info *kinfo = &priv->ae_handle->kinfo;

	dev_info(priv->dev, "MAC address: %pM\n", priv->netdev->dev_addr);
4259 4260 4261 4262 4263 4264
	dev_info(priv->dev, "Task queue pairs numbers: %u\n", kinfo->num_tqps);
	dev_info(priv->dev, "RSS size: %u\n", kinfo->rss_size);
	dev_info(priv->dev, "Allocated RSS size: %u\n", kinfo->req_rss_size);
	dev_info(priv->dev, "RX buffer length: %u\n", kinfo->rx_buf_len);
	dev_info(priv->dev, "Desc num per TX queue: %u\n", kinfo->num_tx_desc);
	dev_info(priv->dev, "Desc num per RX queue: %u\n", kinfo->num_rx_desc);
4265 4266
	dev_info(priv->dev, "Total number of enabled TCs: %u\n",
		 kinfo->tc_info.num_tc);
4267
	dev_info(priv->dev, "Max mtu size: %u\n", priv->netdev->max_mtu);
4268 4269
}

4270 4271 4272
static int hns3_client_init(struct hnae3_handle *handle)
{
	struct pci_dev *pdev = handle->pdev;
4273
	struct hnae3_ae_dev *ae_dev = pci_get_drvdata(pdev);
4274
	u16 alloc_tqps, max_rss_size;
4275 4276 4277 4278
	struct hns3_nic_priv *priv;
	struct net_device *netdev;
	int ret;

4279 4280 4281
	handle->ae_algo->ops->get_tqps_and_rss_info(handle, &alloc_tqps,
						    &max_rss_size);
	netdev = alloc_etherdev_mq(sizeof(struct hns3_nic_priv), alloc_tqps);
4282 4283 4284 4285 4286 4287 4288
	if (!netdev)
		return -ENOMEM;

	priv = netdev_priv(netdev);
	priv->dev = &pdev->dev;
	priv->netdev = netdev;
	priv->ae_handle = handle;
4289
	priv->tx_timeout_count = 0;
4290
	priv->max_non_tso_bd_num = ae_dev->dev_specs.max_non_tso_bd_num;
4291
	set_bit(HNS3_NIC_STATE_DOWN, &priv->state);
4292

4293 4294
	handle->msg_enable = netif_msg_init(debug, DEFAULT_MSG_LEVEL);

4295 4296 4297
	handle->kinfo.netdev = netdev;
	handle->priv = (void *)priv;

4298
	hns3_init_mac_addr(netdev);
4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316

	hns3_set_default_feature(netdev);

	netdev->watchdog_timeo = HNS3_TX_TIMEOUT;
	netdev->priv_flags |= IFF_UNICAST_FLT;
	netdev->netdev_ops = &hns3_nic_netdev_ops;
	SET_NETDEV_DEV(netdev, &pdev->dev);
	hns3_ethtool_set_ops(netdev);

	/* Carrier off reporting is important to ethtool even BEFORE open */
	netif_carrier_off(netdev);

	ret = hns3_get_ring_config(priv);
	if (ret) {
		ret = -ENOMEM;
		goto out_get_ring_cfg;
	}

4317 4318
	hns3_nic_init_coal_cfg(priv);

4319 4320 4321 4322 4323 4324
	ret = hns3_nic_alloc_vector_data(priv);
	if (ret) {
		ret = -ENOMEM;
		goto out_alloc_vector_data;
	}

4325 4326 4327 4328 4329 4330 4331 4332 4333
	ret = hns3_nic_init_vector_data(priv);
	if (ret) {
		ret = -ENOMEM;
		goto out_init_vector_data;
	}

	ret = hns3_init_all_ring(priv);
	if (ret) {
		ret = -ENOMEM;
4334
		goto out_init_ring;
4335 4336
	}

4337 4338 4339 4340
	ret = hns3_init_phy(netdev);
	if (ret)
		goto out_init_phy;

4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352
	/* the device can work without cpu rmap, only aRFS needs it */
	ret = hns3_set_rx_cpu_rmap(netdev);
	if (ret)
		dev_warn(priv->dev, "set rx cpu rmap fail, ret=%d\n", ret);

	ret = hns3_nic_init_irq(priv);
	if (ret) {
		dev_err(priv->dev, "init irq failed! ret=%d\n", ret);
		hns3_free_rx_cpu_rmap(netdev);
		goto out_init_irq_fail;
	}

4353 4354 4355
	ret = hns3_client_start(handle);
	if (ret) {
		dev_err(priv->dev, "hns3_client_start fail! ret=%d\n", ret);
4356
		goto out_client_start;
4357 4358
	}

4359 4360
	hns3_dcbnl_setup(handle);

4361 4362
	hns3_dbg_init(handle);

4363
	netdev->max_mtu = HNS3_MAX_MTU(ae_dev->dev_specs.max_frm_size);
4364

4365 4366 4367
	if (test_bit(HNAE3_DEV_SUPPORT_HW_TX_CSUM_B, ae_dev->caps))
		set_bit(HNS3_NIC_STATE_HW_TX_CSUM_ENABLE, &priv->state);

4368 4369
	set_bit(HNS3_NIC_STATE_INITED, &priv->state);

4370 4371 4372
	if (ae_dev->dev_version >= HNAE3_DEVICE_VERSION_V3)
		set_bit(HNAE3_PFLAG_LIMIT_PROMISC, &handle->supported_pflags);

4373 4374 4375 4376 4377 4378
	ret = register_netdev(netdev);
	if (ret) {
		dev_err(priv->dev, "probe register netdev fail!\n");
		goto out_reg_netdev_fail;
	}

4379 4380 4381
	if (netif_msg_drv(handle))
		hns3_info_show(priv);

4382 4383
	return ret;

4384 4385
out_reg_netdev_fail:
	hns3_dbg_uninit(handle);
4386
out_client_start:
4387 4388 4389
	hns3_free_rx_cpu_rmap(netdev);
	hns3_nic_uninit_irq(priv);
out_init_irq_fail:
4390 4391 4392
	hns3_uninit_phy(netdev);
out_init_phy:
	hns3_uninit_all_ring(priv);
4393
out_init_ring:
4394
	hns3_nic_uninit_vector_data(priv);
4395
out_init_vector_data:
4396 4397
	hns3_nic_dealloc_vector_data(priv);
out_alloc_vector_data:
4398
	priv->ring = NULL;
4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412
out_get_ring_cfg:
	priv->ae_handle = NULL;
	free_netdev(netdev);
	return ret;
}

static void hns3_client_uninit(struct hnae3_handle *handle, bool reset)
{
	struct net_device *netdev = handle->kinfo.netdev;
	struct hns3_nic_priv *priv = netdev_priv(netdev);

	if (netdev->reg_state != NETREG_UNINITIALIZED)
		unregister_netdev(netdev);

4413 4414
	hns3_client_stop(handle);

4415 4416
	hns3_uninit_phy(netdev);

4417 4418 4419 4420 4421
	if (!test_and_clear_bit(HNS3_NIC_STATE_INITED, &priv->state)) {
		netdev_warn(netdev, "already uninitialized\n");
		goto out_netdev_free;
	}

4422 4423 4424 4425
	hns3_free_rx_cpu_rmap(netdev);

	hns3_nic_uninit_irq(priv);

4426
	hns3_clear_all_ring(handle, true);
4427

4428
	hns3_nic_uninit_vector_data(priv);
4429

4430
	hns3_nic_dealloc_vector_data(priv);
4431

4432
	hns3_uninit_all_ring(priv);
4433

4434 4435
	hns3_put_ring_config(priv);

4436
out_netdev_free:
4437
	hns3_dbg_uninit(handle);
4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449
	free_netdev(netdev);
}

static void hns3_link_status_change(struct hnae3_handle *handle, bool linkup)
{
	struct net_device *netdev = handle->kinfo.netdev;

	if (!netdev)
		return;

	if (linkup) {
		netif_tx_wake_all_queues(netdev);
Y
Yonglong Liu 已提交
4450
		netif_carrier_on(netdev);
4451 4452
		if (netif_msg_link(handle))
			netdev_info(netdev, "link up\n");
4453 4454 4455
	} else {
		netif_carrier_off(netdev);
		netif_tx_stop_all_queues(netdev);
4456 4457
		if (netif_msg_link(handle))
			netdev_info(netdev, "link down\n");
4458 4459 4460
	}
}

4461
static void hns3_clear_tx_ring(struct hns3_enet_ring *ring)
4462
{
4463
	while (ring->next_to_clean != ring->next_to_use) {
4464
		ring->desc[ring->next_to_clean].tx.bdtp_fe_sc_vld_ra_ri = 0;
4465
		hns3_free_buffer_detach(ring, ring->next_to_clean, 0);
4466 4467
		ring_ptr_move_fw(ring, next_to_clean);
	}
4468 4469

	ring->pending_buf = 0;
4470 4471
}

4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482
static int hns3_clear_rx_ring(struct hns3_enet_ring *ring)
{
	struct hns3_desc_cb res_cbs;
	int ret;

	while (ring->next_to_use != ring->next_to_clean) {
		/* When a buffer is not reused, it's memory has been
		 * freed in hns3_handle_rx_bd or will be freed by
		 * stack, so we need to replace the buffer here.
		 */
		if (!ring->desc_cb[ring->next_to_use].reuse_flag) {
4483
			ret = hns3_alloc_and_map_buffer(ring, &res_cbs);
4484 4485 4486 4487 4488 4489 4490
			if (ret) {
				u64_stats_update_begin(&ring->syncp);
				ring->stats.sw_err_cnt++;
				u64_stats_update_end(&ring->syncp);
				/* if alloc new buffer fail, exit directly
				 * and reclear in up flow.
				 */
4491
				netdev_warn(ring_to_netdev(ring),
4492 4493 4494 4495
					    "reserve buffer map failed, ret = %d\n",
					    ret);
				return ret;
			}
4496
			hns3_replace_buffer(ring, ring->next_to_use, &res_cbs);
4497 4498 4499 4500
		}
		ring_ptr_move_fw(ring, next_to_use);
	}

4501 4502 4503 4504 4505 4506 4507
	/* Free the pending skb in rx ring */
	if (ring->skb) {
		dev_kfree_skb_any(ring->skb);
		ring->skb = NULL;
		ring->pending_buf = 0;
	}

4508 4509 4510 4511
	return 0;
}

static void hns3_force_clear_rx_ring(struct hns3_enet_ring *ring)
4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525
{
	while (ring->next_to_use != ring->next_to_clean) {
		/* When a buffer is not reused, it's memory has been
		 * freed in hns3_handle_rx_bd or will be freed by
		 * stack, so only need to unmap the buffer here.
		 */
		if (!ring->desc_cb[ring->next_to_use].reuse_flag) {
			hns3_unmap_buffer(ring,
					  &ring->desc_cb[ring->next_to_use]);
			ring->desc_cb[ring->next_to_use].dma = 0;
		}

		ring_ptr_move_fw(ring, next_to_use);
	}
4526 4527
}

4528
static void hns3_clear_all_ring(struct hnae3_handle *h, bool force)
4529 4530 4531 4532 4533 4534 4535 4536
{
	struct net_device *ndev = h->kinfo.netdev;
	struct hns3_nic_priv *priv = netdev_priv(ndev);
	u32 i;

	for (i = 0; i < h->kinfo.num_tqps; i++) {
		struct hns3_enet_ring *ring;

4537
		ring = &priv->ring[i];
4538
		hns3_clear_tx_ring(ring);
4539

4540
		ring = &priv->ring[i + h->kinfo.num_tqps];
4541 4542 4543
		/* Continue to clear other rings even if clearing some
		 * rings failed.
		 */
4544 4545 4546 4547
		if (force)
			hns3_force_clear_rx_ring(ring);
		else
			hns3_clear_rx_ring(ring);
4548 4549 4550
	}
}

4551 4552 4553 4554 4555 4556 4557 4558
int hns3_nic_reset_all_ring(struct hnae3_handle *h)
{
	struct net_device *ndev = h->kinfo.netdev;
	struct hns3_nic_priv *priv = netdev_priv(ndev);
	struct hns3_enet_ring *rx_ring;
	int i, j;
	int ret;

4559 4560 4561
	ret = h->ae_algo->ops->reset_queue(h);
	if (ret)
		return ret;
4562

4563
	for (i = 0; i < h->kinfo.num_tqps; i++) {
4564
		hns3_init_ring_hw(&priv->ring[i]);
4565 4566 4567 4568

		/* We need to clear tx ring here because self test will
		 * use the ring and will not run down before up
		 */
4569 4570 4571
		hns3_clear_tx_ring(&priv->ring[i]);
		priv->ring[i].next_to_clean = 0;
		priv->ring[i].next_to_use = 0;
4572
		priv->ring[i].last_to_use = 0;
4573

4574
		rx_ring = &priv->ring[i + h->kinfo.num_tqps];
4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589
		hns3_init_ring_hw(rx_ring);
		ret = hns3_clear_rx_ring(rx_ring);
		if (ret)
			return ret;

		/* We can not know the hardware head and tail when this
		 * function is called in reset flow, so we reuse all desc.
		 */
		for (j = 0; j < rx_ring->desc_num; j++)
			hns3_reuse_buffer(rx_ring, j);

		rx_ring->next_to_clean = 0;
		rx_ring->next_to_use = 0;
	}

4590 4591
	hns3_init_tx_ring_tc(priv);

4592 4593 4594
	return 0;
}

4595 4596 4597 4598
static int hns3_reset_notify_down_enet(struct hnae3_handle *handle)
{
	struct hnae3_knic_private_info *kinfo = &handle->kinfo;
	struct net_device *ndev = kinfo->netdev;
4599 4600 4601 4602
	struct hns3_nic_priv *priv = netdev_priv(ndev);

	if (test_and_set_bit(HNS3_NIC_STATE_RESETTING, &priv->state))
		return 0;
4603 4604

	if (!netif_running(ndev))
4605
		return 0;
4606 4607 4608 4609 4610 4611 4612

	return hns3_nic_net_stop(ndev);
}

static int hns3_reset_notify_up_enet(struct hnae3_handle *handle)
{
	struct hnae3_knic_private_info *kinfo = &handle->kinfo;
4613
	struct hns3_nic_priv *priv = netdev_priv(kinfo->netdev);
4614 4615
	int ret = 0;

4616 4617 4618 4619 4620
	if (!test_bit(HNS3_NIC_STATE_INITED, &priv->state)) {
		netdev_err(kinfo->netdev, "device is not initialized yet\n");
		return -EFAULT;
	}

4621 4622
	clear_bit(HNS3_NIC_STATE_RESETTING, &priv->state);

4623
	if (netif_running(kinfo->netdev)) {
4624
		ret = hns3_nic_net_open(kinfo->netdev);
4625
		if (ret) {
4626
			set_bit(HNS3_NIC_STATE_RESETTING, &priv->state);
4627
			netdev_err(kinfo->netdev,
4628
				   "net up fail, ret=%d!\n", ret);
4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644
			return ret;
		}
	}

	return ret;
}

static int hns3_reset_notify_init_enet(struct hnae3_handle *handle)
{
	struct net_device *netdev = handle->kinfo.netdev;
	struct hns3_nic_priv *priv = netdev_priv(netdev);
	int ret;

	/* Carrier off reporting is important to ethtool even BEFORE open */
	netif_carrier_off(netdev);

4645
	ret = hns3_get_ring_config(priv);
4646 4647 4648
	if (ret)
		return ret;

4649 4650 4651 4652
	ret = hns3_nic_alloc_vector_data(priv);
	if (ret)
		goto err_put_ring;

4653 4654
	ret = hns3_nic_init_vector_data(priv);
	if (ret)
4655
		goto err_dealloc_vector;
4656 4657

	ret = hns3_init_all_ring(priv);
4658 4659
	if (ret)
		goto err_uninit_vector;
4660

4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672
	/* the device can work without cpu rmap, only aRFS needs it */
	ret = hns3_set_rx_cpu_rmap(netdev);
	if (ret)
		dev_warn(priv->dev, "set rx cpu rmap fail, ret=%d\n", ret);

	ret = hns3_nic_init_irq(priv);
	if (ret) {
		dev_err(priv->dev, "init irq failed! ret=%d\n", ret);
		hns3_free_rx_cpu_rmap(netdev);
		goto err_init_irq_fail;
	}

4673 4674 4675
	if (!hns3_is_phys_func(handle->pdev))
		hns3_init_mac_addr(netdev);

4676 4677 4678
	ret = hns3_client_start(handle);
	if (ret) {
		dev_err(priv->dev, "hns3_client_start fail! ret=%d\n", ret);
4679
		goto err_client_start_fail;
4680 4681
	}

4682 4683
	set_bit(HNS3_NIC_STATE_INITED, &priv->state);

4684 4685
	return ret;

4686 4687 4688 4689
err_client_start_fail:
	hns3_free_rx_cpu_rmap(netdev);
	hns3_nic_uninit_irq(priv);
err_init_irq_fail:
4690
	hns3_uninit_all_ring(priv);
4691 4692 4693 4694
err_uninit_vector:
	hns3_nic_uninit_vector_data(priv);
err_dealloc_vector:
	hns3_nic_dealloc_vector_data(priv);
4695 4696
err_put_ring:
	hns3_put_ring_config(priv);
4697

4698 4699 4700 4701 4702 4703 4704 4705
	return ret;
}

static int hns3_reset_notify_uninit_enet(struct hnae3_handle *handle)
{
	struct net_device *netdev = handle->kinfo.netdev;
	struct hns3_nic_priv *priv = netdev_priv(netdev);

4706
	if (!test_and_clear_bit(HNS3_NIC_STATE_INITED, &priv->state)) {
4707 4708 4709 4710
		netdev_warn(netdev, "already uninitialized\n");
		return 0;
	}

4711 4712
	hns3_free_rx_cpu_rmap(netdev);
	hns3_nic_uninit_irq(priv);
4713 4714
	hns3_clear_all_ring(handle, true);
	hns3_reset_tx_queue(priv->ae_handle);
4715

4716
	hns3_nic_uninit_vector_data(priv);
4717

4718
	hns3_nic_dealloc_vector_data(priv);
4719

4720
	hns3_uninit_all_ring(priv);
4721

4722 4723
	hns3_put_ring_config(priv);

4724
	return 0;
4725 4726 4727 4728 4729 4730 4731 4732 4733
}

static int hns3_reset_notify(struct hnae3_handle *handle,
			     enum hnae3_reset_notify_type type)
{
	int ret = 0;

	switch (type) {
	case HNAE3_UP_CLIENT:
4734 4735
		ret = hns3_reset_notify_up_enet(handle);
		break;
4736 4737 4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751
	case HNAE3_DOWN_CLIENT:
		ret = hns3_reset_notify_down_enet(handle);
		break;
	case HNAE3_INIT_CLIENT:
		ret = hns3_reset_notify_init_enet(handle);
		break;
	case HNAE3_UNINIT_CLIENT:
		ret = hns3_reset_notify_uninit_enet(handle);
		break;
	default:
		break;
	}

	return ret;
}

4752 4753 4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775
static int hns3_change_channels(struct hnae3_handle *handle, u32 new_tqp_num,
				bool rxfh_configured)
{
	int ret;

	ret = handle->ae_algo->ops->set_channels(handle, new_tqp_num,
						 rxfh_configured);
	if (ret) {
		dev_err(&handle->pdev->dev,
			"Change tqp num(%u) fail.\n", new_tqp_num);
		return ret;
	}

	ret = hns3_reset_notify(handle, HNAE3_INIT_CLIENT);
	if (ret)
		return ret;

	ret =  hns3_reset_notify(handle, HNAE3_UP_CLIENT);
	if (ret)
		hns3_reset_notify(handle, HNAE3_UNINIT_CLIENT);

	return ret;
}

4776 4777 4778 4779 4780
int hns3_set_channels(struct net_device *netdev,
		      struct ethtool_channels *ch)
{
	struct hnae3_handle *h = hns3_get_handle(netdev);
	struct hnae3_knic_private_info *kinfo = &h->kinfo;
4781
	bool rxfh_configured = netif_is_rxfh_configured(netdev);
4782 4783 4784 4785
	u32 new_tqp_num = ch->combined_count;
	u16 org_tqp_num;
	int ret;

4786 4787 4788
	if (hns3_nic_resetting(netdev))
		return -EBUSY;

4789 4790 4791
	if (ch->rx_count || ch->tx_count)
		return -EINVAL;

4792 4793 4794 4795 4796 4797
	if (kinfo->tc_info.mqprio_active) {
		dev_err(&netdev->dev,
			"it's not allowed to set channels via ethtool when MQPRIO mode is on\n");
		return -EINVAL;
	}

4798
	if (new_tqp_num > hns3_get_max_available_channels(h) ||
4799
	    new_tqp_num < 1) {
4800
		dev_err(&netdev->dev,
4801
			"Change tqps fail, the tqp range is from 1 to %u",
4802
			hns3_get_max_available_channels(h));
4803 4804 4805
		return -EINVAL;
	}

4806
	if (kinfo->rss_size == new_tqp_num)
4807 4808
		return 0;

4809 4810 4811 4812
	netif_dbg(h, drv, netdev,
		  "set channels: tqp_num=%u, rxfh=%d\n",
		  new_tqp_num, rxfh_configured);

4813 4814 4815
	ret = hns3_reset_notify(h, HNAE3_DOWN_CLIENT);
	if (ret)
		return ret;
4816

4817 4818 4819
	ret = hns3_reset_notify(h, HNAE3_UNINIT_CLIENT);
	if (ret)
		return ret;
4820 4821

	org_tqp_num = h->kinfo.num_tqps;
4822
	ret = hns3_change_channels(h, new_tqp_num, rxfh_configured);
4823
	if (ret) {
4824 4825 4826 4827 4828 4829 4830 4831 4832
		int ret1;

		netdev_warn(netdev,
			    "Change channels fail, revert to old value\n");
		ret1 = hns3_change_channels(h, org_tqp_num, rxfh_configured);
		if (ret1) {
			netdev_err(netdev,
				   "revert to old channel fail\n");
			return ret1;
4833
		}
4834

4835
		return ret;
4836
	}
4837

4838
	return 0;
4839 4840
}

4841 4842 4843 4844 4845 4846 4847
static const struct hns3_hw_error_info hns3_hw_err[] = {
	{ .type = HNAE3_PPU_POISON_ERROR,
	  .msg = "PPU poison" },
	{ .type = HNAE3_CMDQ_ECC_ERROR,
	  .msg = "IMP CMDQ error" },
	{ .type = HNAE3_IMP_RD_POISON_ERROR,
	  .msg = "IMP RD poison" },
4848 4849
	{ .type = HNAE3_ROCEE_AXI_RESP_ERROR,
	  .msg = "ROCEE AXI RESP error" },
4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865
};

static void hns3_process_hw_error(struct hnae3_handle *handle,
				  enum hnae3_hw_error_type type)
{
	int i;

	for (i = 0; i < ARRAY_SIZE(hns3_hw_err); i++) {
		if (hns3_hw_err[i].type == type) {
			dev_err(&handle->pdev->dev, "Detected %s!\n",
				hns3_hw_err[i].msg);
			break;
		}
	}
}

4866
static const struct hnae3_client_ops client_ops = {
4867 4868 4869
	.init_instance = hns3_client_init,
	.uninit_instance = hns3_client_uninit,
	.link_status_change = hns3_link_status_change,
4870
	.reset_notify = hns3_reset_notify,
4871
	.process_hw_error = hns3_process_hw_error,
4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885
};

/* hns3_init_module - Driver registration routine
 * hns3_init_module is the first routine called when the driver is
 * loaded. All it does is register with the PCI subsystem.
 */
static int __init hns3_init_module(void)
{
	int ret;

	pr_info("%s: %s - version\n", hns3_driver_name, hns3_driver_string);
	pr_info("%s: %s\n", hns3_driver_name, hns3_copyright);

	client.type = HNAE3_CLIENT_KNIC;
4886
	snprintf(client.name, HNAE3_CLIENT_NAME_LENGTH, "%s",
4887 4888 4889 4890
		 hns3_driver_name);

	client.ops = &client_ops;

4891 4892
	INIT_LIST_HEAD(&client.node);

4893 4894
	hns3_dbg_register_debugfs(hns3_driver_name);

4895 4896
	ret = hnae3_register_client(&client);
	if (ret)
4897
		goto err_reg_client;
4898 4899 4900

	ret = pci_register_driver(&hns3_driver);
	if (ret)
4901
		goto err_reg_driver;
4902 4903

	return ret;
4904 4905 4906 4907 4908 4909

err_reg_driver:
	hnae3_unregister_client(&client);
err_reg_client:
	hns3_dbg_unregister_debugfs();
	return ret;
4910 4911 4912 4913 4914 4915 4916 4917 4918 4919 4920
}
module_init(hns3_init_module);

/* hns3_exit_module - Driver exit cleanup routine
 * hns3_exit_module is called just before the driver is removed
 * from memory.
 */
static void __exit hns3_exit_module(void)
{
	pci_unregister_driver(&hns3_driver);
	hnae3_unregister_client(&client);
4921
	hns3_dbg_unregister_debugfs();
4922 4923 4924 4925 4926 4927 4928
}
module_exit(hns3_exit_module);

MODULE_DESCRIPTION("HNS3: Hisilicon Ethernet Driver");
MODULE_AUTHOR("Huawei Tech. Co., Ltd.");
MODULE_LICENSE("GPL");
MODULE_ALIAS("pci:hns-nic");