omap_hsmmc.c 51.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
/*
 * drivers/mmc/host/omap_hsmmc.c
 *
 * Driver for OMAP2430/3430 MMC controller.
 *
 * Copyright (C) 2007 Texas Instruments.
 *
 * Authors:
 *	Syed Mohammed Khasim	<x0khasim@ti.com>
 *	Madhusudhan		<madhu.cr@ti.com>
 *	Mohit Jalori		<mjalori@ti.com>
 *
 * This file is licensed under the terms of the GNU General Public License
 * version 2. This program is licensed "as is" without any warranty of any
 * kind, whether express or implied.
 */

#include <linux/module.h>
#include <linux/init.h>
20
#include <linux/kernel.h>
21 22
#include <linux/debugfs.h>
#include <linux/seq_file.h>
23 24 25 26 27 28 29
#include <linux/interrupt.h>
#include <linux/delay.h>
#include <linux/dma-mapping.h>
#include <linux/platform_device.h>
#include <linux/timer.h>
#include <linux/clk.h>
#include <linux/mmc/host.h>
30
#include <linux/mmc/core.h>
A
Adrian Hunter 已提交
31
#include <linux/mmc/mmc.h>
32 33
#include <linux/io.h>
#include <linux/semaphore.h>
34 35
#include <linux/gpio.h>
#include <linux/regulator/consumer.h>
36
#include <linux/pm_runtime.h>
37
#include <plat/dma.h>
38
#include <mach/hardware.h>
39 40 41
#include <plat/board.h>
#include <plat/mmc.h>
#include <plat/cpu.h>
42 43 44

/* OMAP HSMMC Host Controller Registers */
#define OMAP_HSMMC_SYSCONFIG	0x0010
45
#define OMAP_HSMMC_SYSSTATUS	0x0014
46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65
#define OMAP_HSMMC_CON		0x002C
#define OMAP_HSMMC_BLK		0x0104
#define OMAP_HSMMC_ARG		0x0108
#define OMAP_HSMMC_CMD		0x010C
#define OMAP_HSMMC_RSP10	0x0110
#define OMAP_HSMMC_RSP32	0x0114
#define OMAP_HSMMC_RSP54	0x0118
#define OMAP_HSMMC_RSP76	0x011C
#define OMAP_HSMMC_DATA		0x0120
#define OMAP_HSMMC_HCTL		0x0128
#define OMAP_HSMMC_SYSCTL	0x012C
#define OMAP_HSMMC_STAT		0x0130
#define OMAP_HSMMC_IE		0x0134
#define OMAP_HSMMC_ISE		0x0138
#define OMAP_HSMMC_CAPA		0x0140

#define VS18			(1 << 26)
#define VS30			(1 << 25)
#define SDVS18			(0x5 << 9)
#define SDVS30			(0x6 << 9)
66
#define SDVS33			(0x7 << 9)
67
#define SDVS_MASK		0x00000E00
68 69 70 71 72 73 74 75 76 77 78 79 80
#define SDVSCLR			0xFFFFF1FF
#define SDVSDET			0x00000400
#define AUTOIDLE		0x1
#define SDBP			(1 << 8)
#define DTO			0xe
#define ICE			0x1
#define ICS			0x2
#define CEN			(1 << 2)
#define CLKD_MASK		0x0000FFC0
#define CLKD_SHIFT		6
#define DTO_MASK		0x000F0000
#define DTO_SHIFT		16
#define INT_EN_MASK		0x307F0033
81 82
#define BWR_ENABLE		(1 << 4)
#define BRR_ENABLE		(1 << 5)
A
Adrian Hunter 已提交
83
#define DTO_ENABLE		(1 << 20)
84 85 86 87 88 89 90
#define INIT_STREAM		(1 << 1)
#define DP_SELECT		(1 << 21)
#define DDIR			(1 << 4)
#define DMA_EN			0x1
#define MSBS			(1 << 5)
#define BCE			(1 << 1)
#define FOUR_BIT		(1 << 1)
91
#define DW8			(1 << 5)
92 93 94 95 96 97 98 99 100 101 102 103 104 105
#define CC			0x1
#define TC			0x02
#define OD			0x1
#define ERR			(1 << 15)
#define CMD_TIMEOUT		(1 << 16)
#define DATA_TIMEOUT		(1 << 20)
#define CMD_CRC			(1 << 17)
#define DATA_CRC		(1 << 21)
#define CARD_ERR		(1 << 28)
#define STAT_CLEAR		0xFFFFFFFF
#define INIT_STREAM_CMD		0x00000000
#define DUAL_VOLT_OCR_BIT	7
#define SRC			(1 << 25)
#define SRD			(1 << 26)
106 107
#define SOFTRESET		(1 << 1)
#define RESETDONE		(1 << 0)
108

109
#define MMC_AUTOSUSPEND_DELAY	100
110
#define MMC_TIMEOUT_MS		20
111 112
#define OMAP_MMC_MIN_CLOCK	400000
#define OMAP_MMC_MAX_CLOCK	52000000
113
#define DRIVER_NAME		"omap_hsmmc"
114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130

/*
 * One controller can have multiple slots, like on some omap boards using
 * omap.c controller driver. Luckily this is not currently done on any known
 * omap_hsmmc.c device.
 */
#define mmc_slot(host)		(host->pdata->slots[host->slot_id])

/*
 * MMC Host controller read/write API's
 */
#define OMAP_HSMMC_READ(base, reg)	\
	__raw_readl((base) + OMAP_HSMMC_##reg)

#define OMAP_HSMMC_WRITE(base, reg, val) \
	__raw_writel((val), (base) + OMAP_HSMMC_##reg)

131 132 133 134 135
struct omap_hsmmc_next {
	unsigned int	dma_len;
	s32		cookie;
};

D
Denis Karpov 已提交
136
struct omap_hsmmc_host {
137 138 139 140 141 142 143
	struct	device		*dev;
	struct	mmc_host	*mmc;
	struct	mmc_request	*mrq;
	struct	mmc_command	*cmd;
	struct	mmc_data	*data;
	struct	clk		*fclk;
	struct	clk		*dbclk;
144 145 146 147 148 149 150 151 152
	/*
	 * vcc == configured supply
	 * vcc_aux == optional
	 *   -	MMC1, supply for DAT4..DAT7
	 *   -	MMC2/MMC2, external level shifter voltage supply, for
	 *	chip (SDIO, eMMC, etc) or transceiver (MMC2 only)
	 */
	struct	regulator	*vcc;
	struct	regulator	*vcc_aux;
153 154
	void	__iomem		*base;
	resource_size_t		mapbase;
155
	spinlock_t		irq_lock; /* Prevent races with irq handler */
156
	unsigned int		dma_len;
157
	unsigned int		dma_sg_idx;
158
	unsigned char		bus_mode;
159
	unsigned char		power_mode;
160 161 162 163 164
	u32			*buffer;
	u32			bytesleft;
	int			suspended;
	int			irq;
	int			use_dma, dma_ch;
G
Grazvydas Ignotas 已提交
165
	int			dma_line_tx, dma_line_rx;
166
	int			slot_id;
167
	int			got_dbclk;
168
	int			response_busy;
169
	int			context_loss;
170
	int			vdd;
171 172
	int			protect_card;
	int			reqs_blocked;
173
	int			use_reg;
174
	int			req_in_progress;
175
	struct omap_hsmmc_next	next_data;
176

177 178 179
	struct	omap_mmc_platform_data	*pdata;
};

180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228
static int omap_hsmmc_card_detect(struct device *dev, int slot)
{
	struct omap_mmc_platform_data *mmc = dev->platform_data;

	/* NOTE: assumes card detect signal is active-low */
	return !gpio_get_value_cansleep(mmc->slots[0].switch_pin);
}

static int omap_hsmmc_get_wp(struct device *dev, int slot)
{
	struct omap_mmc_platform_data *mmc = dev->platform_data;

	/* NOTE: assumes write protect signal is active-high */
	return gpio_get_value_cansleep(mmc->slots[0].gpio_wp);
}

static int omap_hsmmc_get_cover_state(struct device *dev, int slot)
{
	struct omap_mmc_platform_data *mmc = dev->platform_data;

	/* NOTE: assumes card detect signal is active-low */
	return !gpio_get_value_cansleep(mmc->slots[0].switch_pin);
}

#ifdef CONFIG_PM

static int omap_hsmmc_suspend_cdirq(struct device *dev, int slot)
{
	struct omap_mmc_platform_data *mmc = dev->platform_data;

	disable_irq(mmc->slots[0].card_detect_irq);
	return 0;
}

static int omap_hsmmc_resume_cdirq(struct device *dev, int slot)
{
	struct omap_mmc_platform_data *mmc = dev->platform_data;

	enable_irq(mmc->slots[0].card_detect_irq);
	return 0;
}

#else

#define omap_hsmmc_suspend_cdirq	NULL
#define omap_hsmmc_resume_cdirq		NULL

#endif

229 230
#ifdef CONFIG_REGULATOR

231
static int omap_hsmmc_set_power(struct device *dev, int slot, int power_on,
232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261
				   int vdd)
{
	struct omap_hsmmc_host *host =
		platform_get_drvdata(to_platform_device(dev));
	int ret = 0;

	/*
	 * If we don't see a Vcc regulator, assume it's a fixed
	 * voltage always-on regulator.
	 */
	if (!host->vcc)
		return 0;

	if (mmc_slot(host).before_set_reg)
		mmc_slot(host).before_set_reg(dev, slot, power_on, vdd);

	/*
	 * Assume Vcc regulator is used only to power the card ... OMAP
	 * VDDS is used to power the pins, optionally with a transceiver to
	 * support cards using voltages other than VDDS (1.8V nominal).  When a
	 * transceiver is used, DAT3..7 are muxed as transceiver control pins.
	 *
	 * In some cases this regulator won't support enable/disable;
	 * e.g. it's a fixed rail for a WLAN chip.
	 *
	 * In other cases vcc_aux switches interface power.  Example, for
	 * eMMC cards it represents VccQ.  Sometimes transceivers or SDIO
	 * chips/cards need an interface voltage rail too.
	 */
	if (power_on) {
262
		ret = mmc_regulator_set_ocr(host->mmc, host->vcc, vdd);
263 264 265 266
		/* Enable interface voltage rail, if needed */
		if (ret == 0 && host->vcc_aux) {
			ret = regulator_enable(host->vcc_aux);
			if (ret < 0)
267 268
				ret = mmc_regulator_set_ocr(host->mmc,
							host->vcc, 0);
269 270
		}
	} else {
271
		/* Shut down the rail */
272 273
		if (host->vcc_aux)
			ret = regulator_disable(host->vcc_aux);
274 275 276 277 278
		if (!ret) {
			/* Then proceed to shut down the local regulator */
			ret = mmc_regulator_set_ocr(host->mmc,
						host->vcc, 0);
		}
279 280 281 282 283 284 285 286 287 288 289
	}

	if (mmc_slot(host).after_set_reg)
		mmc_slot(host).after_set_reg(dev, slot, power_on, vdd);

	return ret;
}

static int omap_hsmmc_reg_get(struct omap_hsmmc_host *host)
{
	struct regulator *reg;
290
	int ocr_value = 0;
291

292
	mmc_slot(host).set_power = omap_hsmmc_set_power;
293 294 295 296 297 298

	reg = regulator_get(host->dev, "vmmc");
	if (IS_ERR(reg)) {
		dev_dbg(host->dev, "vmmc regulator missing\n");
	} else {
		host->vcc = reg;
299 300 301 302 303
		ocr_value = mmc_regulator_get_ocrmask(reg);
		if (!mmc_slot(host).ocr_mask) {
			mmc_slot(host).ocr_mask = ocr_value;
		} else {
			if (!(mmc_slot(host).ocr_mask & ocr_value)) {
304 305
				pr_err("MMC ocrmask %x is not supported\n",
					mmc_slot(host).ocr_mask);
306 307 308 309
				mmc_slot(host).ocr_mask = 0;
				return -EINVAL;
			}
		}
310 311 312 313 314

		/* Allow an aux regulator */
		reg = regulator_get(host->dev, "vmmc_aux");
		host->vcc_aux = IS_ERR(reg) ? NULL : reg;

315 316 317
		/* For eMMC do not power off when not in sleep state */
		if (mmc_slot(host).no_regulator_off_init)
			return 0;
318 319 320 321 322 323 324 325
		/*
		* UGLY HACK:  workaround regulator framework bugs.
		* When the bootloader leaves a supply active, it's
		* initialized with zero usecount ... and we can't
		* disable it without first enabling it.  Until the
		* framework is fixed, we need a workaround like this
		* (which is safe for MMC, but not in general).
		*/
326 327 328 329 330 331 332 333
		if (regulator_is_enabled(host->vcc) > 0 ||
		    (host->vcc_aux && regulator_is_enabled(host->vcc_aux))) {
			int vdd = ffs(mmc_slot(host).ocr_mask) - 1;

			mmc_slot(host).set_power(host->dev, host->slot_id,
						 1, vdd);
			mmc_slot(host).set_power(host->dev, host->slot_id,
						 0, 0);
334 335 336 337 338 339 340 341 342 343 344 345 346
		}
	}

	return 0;
}

static void omap_hsmmc_reg_put(struct omap_hsmmc_host *host)
{
	regulator_put(host->vcc);
	regulator_put(host->vcc_aux);
	mmc_slot(host).set_power = NULL;
}

347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420
static inline int omap_hsmmc_have_reg(void)
{
	return 1;
}

#else

static inline int omap_hsmmc_reg_get(struct omap_hsmmc_host *host)
{
	return -EINVAL;
}

static inline void omap_hsmmc_reg_put(struct omap_hsmmc_host *host)
{
}

static inline int omap_hsmmc_have_reg(void)
{
	return 0;
}

#endif

static int omap_hsmmc_gpio_init(struct omap_mmc_platform_data *pdata)
{
	int ret;

	if (gpio_is_valid(pdata->slots[0].switch_pin)) {
		if (pdata->slots[0].cover)
			pdata->slots[0].get_cover_state =
					omap_hsmmc_get_cover_state;
		else
			pdata->slots[0].card_detect = omap_hsmmc_card_detect;
		pdata->slots[0].card_detect_irq =
				gpio_to_irq(pdata->slots[0].switch_pin);
		ret = gpio_request(pdata->slots[0].switch_pin, "mmc_cd");
		if (ret)
			return ret;
		ret = gpio_direction_input(pdata->slots[0].switch_pin);
		if (ret)
			goto err_free_sp;
	} else
		pdata->slots[0].switch_pin = -EINVAL;

	if (gpio_is_valid(pdata->slots[0].gpio_wp)) {
		pdata->slots[0].get_ro = omap_hsmmc_get_wp;
		ret = gpio_request(pdata->slots[0].gpio_wp, "mmc_wp");
		if (ret)
			goto err_free_cd;
		ret = gpio_direction_input(pdata->slots[0].gpio_wp);
		if (ret)
			goto err_free_wp;
	} else
		pdata->slots[0].gpio_wp = -EINVAL;

	return 0;

err_free_wp:
	gpio_free(pdata->slots[0].gpio_wp);
err_free_cd:
	if (gpio_is_valid(pdata->slots[0].switch_pin))
err_free_sp:
		gpio_free(pdata->slots[0].switch_pin);
	return ret;
}

static void omap_hsmmc_gpio_free(struct omap_mmc_platform_data *pdata)
{
	if (gpio_is_valid(pdata->slots[0].gpio_wp))
		gpio_free(pdata->slots[0].gpio_wp);
	if (gpio_is_valid(pdata->slots[0].switch_pin))
		gpio_free(pdata->slots[0].switch_pin);
}

421 422 423 424 425 426 427 428 429
/*
 * Start clock to the card
 */
static void omap_hsmmc_start_clock(struct omap_hsmmc_host *host)
{
	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) | CEN);
}

430 431 432
/*
 * Stop clock to the card
 */
D
Denis Karpov 已提交
433
static void omap_hsmmc_stop_clock(struct omap_hsmmc_host *host)
434 435 436 437 438 439 440
{
	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) & ~CEN);
	if ((OMAP_HSMMC_READ(host->base, SYSCTL) & CEN) != 0x0)
		dev_dbg(mmc_dev(host->mmc), "MMC Clock is not stoped\n");
}

A
Adrian Hunter 已提交
441 442
static void omap_hsmmc_enable_irq(struct omap_hsmmc_host *host,
				  struct mmc_command *cmd)
443 444 445 446 447 448 449 450
{
	unsigned int irq_mask;

	if (host->use_dma)
		irq_mask = INT_EN_MASK & ~(BRR_ENABLE | BWR_ENABLE);
	else
		irq_mask = INT_EN_MASK;

A
Adrian Hunter 已提交
451 452 453 454
	/* Disable timeout for erases */
	if (cmd->opcode == MMC_ERASE)
		irq_mask &= ~DTO_ENABLE;

455 456 457 458 459 460 461 462 463 464 465 466
	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
	OMAP_HSMMC_WRITE(host->base, ISE, irq_mask);
	OMAP_HSMMC_WRITE(host->base, IE, irq_mask);
}

static void omap_hsmmc_disable_irq(struct omap_hsmmc_host *host)
{
	OMAP_HSMMC_WRITE(host->base, ISE, 0);
	OMAP_HSMMC_WRITE(host->base, IE, 0);
	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
}

467
/* Calculate divisor for the given clock frequency */
468
static u16 calc_divisor(struct omap_hsmmc_host *host, struct mmc_ios *ios)
469 470 471 472
{
	u16 dsor = 0;

	if (ios->clock) {
473
		dsor = DIV_ROUND_UP(clk_get_rate(host->fclk), ios->clock);
474 475 476 477 478 479 480
		if (dsor > 250)
			dsor = 250;
	}

	return dsor;
}

481 482 483 484 485 486 487 488 489 490 491 492
static void omap_hsmmc_set_clock(struct omap_hsmmc_host *host)
{
	struct mmc_ios *ios = &host->mmc->ios;
	unsigned long regval;
	unsigned long timeout;

	dev_dbg(mmc_dev(host->mmc), "Set clock to %uHz\n", ios->clock);

	omap_hsmmc_stop_clock(host);

	regval = OMAP_HSMMC_READ(host->base, SYSCTL);
	regval = regval & ~(CLKD_MASK | DTO_MASK);
493
	regval = regval | (calc_divisor(host, ios) << 6) | (DTO << 16);
494 495 496 497 498 499 500 501 502 503 504 505 506
	OMAP_HSMMC_WRITE(host->base, SYSCTL, regval);
	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) | ICE);

	/* Wait till the ICS bit is set */
	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
	while ((OMAP_HSMMC_READ(host->base, SYSCTL) & ICS) != ICS
		&& time_before(jiffies, timeout))
		cpu_relax();

	omap_hsmmc_start_clock(host);
}

507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541
static void omap_hsmmc_set_bus_width(struct omap_hsmmc_host *host)
{
	struct mmc_ios *ios = &host->mmc->ios;
	u32 con;

	con = OMAP_HSMMC_READ(host->base, CON);
	switch (ios->bus_width) {
	case MMC_BUS_WIDTH_8:
		OMAP_HSMMC_WRITE(host->base, CON, con | DW8);
		break;
	case MMC_BUS_WIDTH_4:
		OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
		OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) | FOUR_BIT);
		break;
	case MMC_BUS_WIDTH_1:
		OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
		OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) & ~FOUR_BIT);
		break;
	}
}

static void omap_hsmmc_set_bus_mode(struct omap_hsmmc_host *host)
{
	struct mmc_ios *ios = &host->mmc->ios;
	u32 con;

	con = OMAP_HSMMC_READ(host->base, CON);
	if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN)
		OMAP_HSMMC_WRITE(host->base, CON, con | OD);
	else
		OMAP_HSMMC_WRITE(host->base, CON, con & ~OD);
}

542 543 544 545 546 547
#ifdef CONFIG_PM

/*
 * Restore the MMC host context, if it was lost as result of a
 * power state change.
 */
D
Denis Karpov 已提交
548
static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
549 550 551 552
{
	struct mmc_ios *ios = &host->mmc->ios;
	struct omap_mmc_platform_data *pdata = host->pdata;
	int context_loss = 0;
553
	u32 hctl, capa;
554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582
	unsigned long timeout;

	if (pdata->get_context_loss_count) {
		context_loss = pdata->get_context_loss_count(host->dev);
		if (context_loss < 0)
			return 1;
	}

	dev_dbg(mmc_dev(host->mmc), "context was %slost\n",
		context_loss == host->context_loss ? "not " : "");
	if (host->context_loss == context_loss)
		return 1;

	/* Wait for hardware reset */
	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
	while ((OMAP_HSMMC_READ(host->base, SYSSTATUS) & RESETDONE) != RESETDONE
		&& time_before(jiffies, timeout))
		;

	/* Do software reset */
	OMAP_HSMMC_WRITE(host->base, SYSCONFIG, SOFTRESET);
	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
	while ((OMAP_HSMMC_READ(host->base, SYSSTATUS) & RESETDONE) != RESETDONE
		&& time_before(jiffies, timeout))
		;

	OMAP_HSMMC_WRITE(host->base, SYSCONFIG,
			OMAP_HSMMC_READ(host->base, SYSCONFIG) | AUTOIDLE);

583
	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608
		if (host->power_mode != MMC_POWER_OFF &&
		    (1 << ios->vdd) <= MMC_VDD_23_24)
			hctl = SDVS18;
		else
			hctl = SDVS30;
		capa = VS30 | VS18;
	} else {
		hctl = SDVS18;
		capa = VS18;
	}

	OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) | hctl);

	OMAP_HSMMC_WRITE(host->base, CAPA,
			OMAP_HSMMC_READ(host->base, CAPA) | capa);

	OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) | SDBP);

	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
	while ((OMAP_HSMMC_READ(host->base, HCTL) & SDBP) != SDBP
		&& time_before(jiffies, timeout))
		;

609
	omap_hsmmc_disable_irq(host);
610 611 612 613 614

	/* Do not initialize card-specific things if the power is off */
	if (host->power_mode == MMC_POWER_OFF)
		goto out;

615
	omap_hsmmc_set_bus_width(host);
616

617
	omap_hsmmc_set_clock(host);
618

619 620
	omap_hsmmc_set_bus_mode(host);

621 622 623 624 625 626 627 628 629 630
out:
	host->context_loss = context_loss;

	dev_dbg(mmc_dev(host->mmc), "context is restored\n");
	return 0;
}

/*
 * Save the MMC host context (store the number of power state changes so far).
 */
D
Denis Karpov 已提交
631
static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
632 633 634 635 636 637 638 639 640 641 642 643 644 645
{
	struct omap_mmc_platform_data *pdata = host->pdata;
	int context_loss;

	if (pdata->get_context_loss_count) {
		context_loss = pdata->get_context_loss_count(host->dev);
		if (context_loss < 0)
			return;
		host->context_loss = context_loss;
	}
}

#else

D
Denis Karpov 已提交
646
static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
647 648 649 650
{
	return 0;
}

D
Denis Karpov 已提交
651
static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
652 653 654 655 656
{
}

#endif

657 658 659 660
/*
 * Send init stream sequence to card
 * before sending IDLE command
 */
D
Denis Karpov 已提交
661
static void send_init_stream(struct omap_hsmmc_host *host)
662 663 664 665
{
	int reg = 0;
	unsigned long timeout;

666 667 668
	if (host->protect_card)
		return;

669
	disable_irq(host->irq);
670 671

	OMAP_HSMMC_WRITE(host->base, IE, INT_EN_MASK);
672 673 674 675 676 677 678 679 680 681
	OMAP_HSMMC_WRITE(host->base, CON,
		OMAP_HSMMC_READ(host->base, CON) | INIT_STREAM);
	OMAP_HSMMC_WRITE(host->base, CMD, INIT_STREAM_CMD);

	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
	while ((reg != CC) && time_before(jiffies, timeout))
		reg = OMAP_HSMMC_READ(host->base, STAT) & CC;

	OMAP_HSMMC_WRITE(host->base, CON,
		OMAP_HSMMC_READ(host->base, CON) & ~INIT_STREAM);
682 683 684 685

	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
	OMAP_HSMMC_READ(host->base, STAT);

686 687 688 689
	enable_irq(host->irq);
}

static inline
D
Denis Karpov 已提交
690
int omap_hsmmc_cover_is_closed(struct omap_hsmmc_host *host)
691 692 693
{
	int r = 1;

D
Denis Karpov 已提交
694 695
	if (mmc_slot(host).get_cover_state)
		r = mmc_slot(host).get_cover_state(host->dev, host->slot_id);
696 697 698 699
	return r;
}

static ssize_t
D
Denis Karpov 已提交
700
omap_hsmmc_show_cover_switch(struct device *dev, struct device_attribute *attr,
701 702 703
			   char *buf)
{
	struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
D
Denis Karpov 已提交
704
	struct omap_hsmmc_host *host = mmc_priv(mmc);
705

D
Denis Karpov 已提交
706 707
	return sprintf(buf, "%s\n",
			omap_hsmmc_cover_is_closed(host) ? "closed" : "open");
708 709
}

D
Denis Karpov 已提交
710
static DEVICE_ATTR(cover_switch, S_IRUGO, omap_hsmmc_show_cover_switch, NULL);
711 712

static ssize_t
D
Denis Karpov 已提交
713
omap_hsmmc_show_slot_name(struct device *dev, struct device_attribute *attr,
714 715 716
			char *buf)
{
	struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
D
Denis Karpov 已提交
717
	struct omap_hsmmc_host *host = mmc_priv(mmc);
718

D
Denis Karpov 已提交
719
	return sprintf(buf, "%s\n", mmc_slot(host).name);
720 721
}

D
Denis Karpov 已提交
722
static DEVICE_ATTR(slot_name, S_IRUGO, omap_hsmmc_show_slot_name, NULL);
723 724 725 726 727

/*
 * Configure the response type and send the cmd.
 */
static void
D
Denis Karpov 已提交
728
omap_hsmmc_start_command(struct omap_hsmmc_host *host, struct mmc_command *cmd,
729 730 731 732 733 734 735 736
	struct mmc_data *data)
{
	int cmdreg = 0, resptype = 0, cmdtype = 0;

	dev_dbg(mmc_dev(host->mmc), "%s: CMD%d, argument 0x%08x\n",
		mmc_hostname(host->mmc), cmd->opcode, cmd->arg);
	host->cmd = cmd;

A
Adrian Hunter 已提交
737
	omap_hsmmc_enable_irq(host, cmd);
738

739
	host->response_busy = 0;
740 741 742
	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136)
			resptype = 1;
743 744 745 746
		else if (cmd->flags & MMC_RSP_BUSY) {
			resptype = 3;
			host->response_busy = 1;
		} else
747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770
			resptype = 2;
	}

	/*
	 * Unlike OMAP1 controller, the cmdtype does not seem to be based on
	 * ac, bc, adtc, bcr. Only commands ending an open ended transfer need
	 * a val of 0x3, rest 0x0.
	 */
	if (cmd == host->mrq->stop)
		cmdtype = 0x3;

	cmdreg = (cmd->opcode << 24) | (resptype << 16) | (cmdtype << 22);

	if (data) {
		cmdreg |= DP_SELECT | MSBS | BCE;
		if (data->flags & MMC_DATA_READ)
			cmdreg |= DDIR;
		else
			cmdreg &= ~(DDIR);
	}

	if (host->use_dma)
		cmdreg |= DMA_EN;

771
	host->req_in_progress = 1;
772

773 774 775 776
	OMAP_HSMMC_WRITE(host->base, ARG, cmd->arg);
	OMAP_HSMMC_WRITE(host->base, CMD, cmdreg);
}

777
static int
D
Denis Karpov 已提交
778
omap_hsmmc_get_dma_dir(struct omap_hsmmc_host *host, struct mmc_data *data)
779 780 781 782 783 784 785
{
	if (data->flags & MMC_DATA_WRITE)
		return DMA_TO_DEVICE;
	else
		return DMA_FROM_DEVICE;
}

786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802
static void omap_hsmmc_request_done(struct omap_hsmmc_host *host, struct mmc_request *mrq)
{
	int dma_ch;

	spin_lock(&host->irq_lock);
	host->req_in_progress = 0;
	dma_ch = host->dma_ch;
	spin_unlock(&host->irq_lock);

	omap_hsmmc_disable_irq(host);
	/* Do not complete the request if DMA is still in progress */
	if (mrq->data && host->use_dma && dma_ch != -1)
		return;
	host->mrq = NULL;
	mmc_request_done(host->mmc, mrq);
}

803 804 805 806
/*
 * Notify the transfer complete to MMC core
 */
static void
D
Denis Karpov 已提交
807
omap_hsmmc_xfer_done(struct omap_hsmmc_host *host, struct mmc_data *data)
808
{
809 810 811
	if (!data) {
		struct mmc_request *mrq = host->mrq;

812 813 814 815 816 817 818
		/* TC before CC from CMD6 - don't know why, but it happens */
		if (host->cmd && host->cmd->opcode == 6 &&
		    host->response_busy) {
			host->response_busy = 0;
			return;
		}

819
		omap_hsmmc_request_done(host, mrq);
820 821 822
		return;
	}

823 824 825 826 827 828 829 830
	host->data = NULL;

	if (!data->error)
		data->bytes_xfered += data->blocks * (data->blksz);
	else
		data->bytes_xfered = 0;

	if (!data->stop) {
831
		omap_hsmmc_request_done(host, data->mrq);
832 833
		return;
	}
D
Denis Karpov 已提交
834
	omap_hsmmc_start_command(host, data->stop, NULL);
835 836 837 838 839 840
}

/*
 * Notify the core about command completion
 */
static void
D
Denis Karpov 已提交
841
omap_hsmmc_cmd_done(struct omap_hsmmc_host *host, struct mmc_command *cmd)
842 843 844 845 846 847 848 849 850 851 852 853 854 855 856
{
	host->cmd = NULL;

	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136) {
			/* response type 2 */
			cmd->resp[3] = OMAP_HSMMC_READ(host->base, RSP10);
			cmd->resp[2] = OMAP_HSMMC_READ(host->base, RSP32);
			cmd->resp[1] = OMAP_HSMMC_READ(host->base, RSP54);
			cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP76);
		} else {
			/* response types 1, 1b, 3, 4, 5, 6 */
			cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP10);
		}
	}
857 858
	if ((host->data == NULL && !host->response_busy) || cmd->error)
		omap_hsmmc_request_done(host, cmd->mrq);
859 860 861 862 863
}

/*
 * DMA clean up for command errors
 */
D
Denis Karpov 已提交
864
static void omap_hsmmc_dma_cleanup(struct omap_hsmmc_host *host, int errno)
865
{
866 867
	int dma_ch;

868
	host->data->error = errno;
869

870 871 872 873 874 875
	spin_lock(&host->irq_lock);
	dma_ch = host->dma_ch;
	host->dma_ch = -1;
	spin_unlock(&host->irq_lock);

	if (host->use_dma && dma_ch != -1) {
876 877
		dma_unmap_sg(mmc_dev(host->mmc), host->data->sg,
			host->data->sg_len,
D
Denis Karpov 已提交
878
			omap_hsmmc_get_dma_dir(host, host->data));
879
		omap_free_dma(dma_ch);
880
		host->data->host_cookie = 0;
881 882 883 884 885 886 887 888
	}
	host->data = NULL;
}

/*
 * Readable error output
 */
#ifdef CONFIG_MMC_DEBUG
889
static void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host *host, u32 status)
890 891
{
	/* --- means reserved bit without definition at documentation */
D
Denis Karpov 已提交
892
	static const char *omap_hsmmc_status_bits[] = {
893 894 895 896
		"CC"  , "TC"  , "BGE", "---", "BWR" , "BRR" , "---" , "---" ,
		"CIRQ",	"OBI" , "---", "---", "---" , "---" , "---" , "ERRI",
		"CTO" , "CCRC", "CEB", "CIE", "DTO" , "DCRC", "DEB" , "---" ,
		"ACE" , "---" , "---", "---", "CERR", "BADA", "---" , "---"
897 898 899 900 901 902 903 904
	};
	char res[256];
	char *buf = res;
	int len, i;

	len = sprintf(buf, "MMC IRQ 0x%x :", status);
	buf += len;

D
Denis Karpov 已提交
905
	for (i = 0; i < ARRAY_SIZE(omap_hsmmc_status_bits); i++)
906
		if (status & (1 << i)) {
D
Denis Karpov 已提交
907
			len = sprintf(buf, " %s", omap_hsmmc_status_bits[i]);
908 909 910 911 912
			buf += len;
		}

	dev_dbg(mmc_dev(host->mmc), "%s\n", res);
}
913 914 915 916 917
#else
static inline void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host *host,
					     u32 status)
{
}
918 919
#endif  /* CONFIG_MMC_DEBUG */

920 921 922 923 924 925 926
/*
 * MMC controller internal state machines reset
 *
 * Used to reset command or data internal state machines, using respectively
 *  SRC or SRD bit of SYSCTL register
 * Can be called from interrupt context
 */
D
Denis Karpov 已提交
927 928
static inline void omap_hsmmc_reset_controller_fsm(struct omap_hsmmc_host *host,
						   unsigned long bit)
929 930 931 932 933 934 935 936
{
	unsigned long i = 0;
	unsigned long limit = (loops_per_jiffy *
				msecs_to_jiffies(MMC_TIMEOUT_MS));

	OMAP_HSMMC_WRITE(host->base, SYSCTL,
			 OMAP_HSMMC_READ(host->base, SYSCTL) | bit);

937 938 939 940 941
	/*
	 * OMAP4 ES2 and greater has an updated reset logic.
	 * Monitor a 0->1 transition first
	 */
	if (mmc_slot(host).features & HSMMC_HAS_UPDATED_RESET) {
942
		while ((!(OMAP_HSMMC_READ(host->base, SYSCTL) & bit))
943 944 945 946 947
					&& (i++ < limit))
			cpu_relax();
	}
	i = 0;

948 949 950 951 952 953 954 955 956
	while ((OMAP_HSMMC_READ(host->base, SYSCTL) & bit) &&
		(i++ < limit))
		cpu_relax();

	if (OMAP_HSMMC_READ(host->base, SYSCTL) & bit)
		dev_err(mmc_dev(host->mmc),
			"Timeout waiting on controller reset in %s\n",
			__func__);
}
957

958
static void omap_hsmmc_do_irq(struct omap_hsmmc_host *host, int status)
959 960
{
	struct mmc_data *data;
961 962 963 964 965 966 967 968 969
	int end_cmd = 0, end_trans = 0;

	if (!host->req_in_progress) {
		do {
			OMAP_HSMMC_WRITE(host->base, STAT, status);
			/* Flush posted write */
			status = OMAP_HSMMC_READ(host->base, STAT);
		} while (status & INT_EN_MASK);
		return;
970 971 972 973 974 975
	}

	data = host->data;
	dev_dbg(mmc_dev(host->mmc), "IRQ Status is %x\n", status);

	if (status & ERR) {
976
		omap_hsmmc_dbg_report_irq(host, status);
977 978 979 980
		if ((status & CMD_TIMEOUT) ||
			(status & CMD_CRC)) {
			if (host->cmd) {
				if (status & CMD_TIMEOUT) {
D
Denis Karpov 已提交
981 982
					omap_hsmmc_reset_controller_fsm(host,
									SRC);
983 984 985 986 987 988
					host->cmd->error = -ETIMEDOUT;
				} else {
					host->cmd->error = -EILSEQ;
				}
				end_cmd = 1;
			}
989 990
			if (host->data || host->response_busy) {
				if (host->data)
D
Denis Karpov 已提交
991 992
					omap_hsmmc_dma_cleanup(host,
								-ETIMEDOUT);
993
				host->response_busy = 0;
D
Denis Karpov 已提交
994
				omap_hsmmc_reset_controller_fsm(host, SRD);
995
			}
996 997 998
		}
		if ((status & DATA_TIMEOUT) ||
			(status & DATA_CRC)) {
999 1000 1001 1002 1003
			if (host->data || host->response_busy) {
				int err = (status & DATA_TIMEOUT) ?
						-ETIMEDOUT : -EILSEQ;

				if (host->data)
D
Denis Karpov 已提交
1004
					omap_hsmmc_dma_cleanup(host, err);
1005
				else
1006 1007
					host->mrq->cmd->error = err;
				host->response_busy = 0;
D
Denis Karpov 已提交
1008
				omap_hsmmc_reset_controller_fsm(host, SRD);
1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023
				end_trans = 1;
			}
		}
		if (status & CARD_ERR) {
			dev_dbg(mmc_dev(host->mmc),
				"Ignoring card err CMD%d\n", host->cmd->opcode);
			if (host->cmd)
				end_cmd = 1;
			if (host->data)
				end_trans = 1;
		}
	}

	OMAP_HSMMC_WRITE(host->base, STAT, status);

1024
	if (end_cmd || ((status & CC) && host->cmd))
D
Denis Karpov 已提交
1025
		omap_hsmmc_cmd_done(host, host->cmd);
1026
	if ((end_trans || (status & TC)) && host->mrq)
D
Denis Karpov 已提交
1027
		omap_hsmmc_xfer_done(host, data);
1028
}
1029

1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043
/*
 * MMC controller IRQ handler
 */
static irqreturn_t omap_hsmmc_irq(int irq, void *dev_id)
{
	struct omap_hsmmc_host *host = dev_id;
	int status;

	status = OMAP_HSMMC_READ(host->base, STAT);
	do {
		omap_hsmmc_do_irq(host, status);
		/* Flush posted write */
		status = OMAP_HSMMC_READ(host->base, STAT);
	} while (status & INT_EN_MASK);
1044

1045 1046 1047
	return IRQ_HANDLED;
}

D
Denis Karpov 已提交
1048
static void set_sd_bus_power(struct omap_hsmmc_host *host)
A
Adrian Hunter 已提交
1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060
{
	unsigned long i;

	OMAP_HSMMC_WRITE(host->base, HCTL,
			 OMAP_HSMMC_READ(host->base, HCTL) | SDBP);
	for (i = 0; i < loops_per_jiffy; i++) {
		if (OMAP_HSMMC_READ(host->base, HCTL) & SDBP)
			break;
		cpu_relax();
	}
}

1061
/*
1062 1063 1064 1065 1066
 * Switch MMC interface voltage ... only relevant for MMC1.
 *
 * MMC2 and MMC3 use fixed 1.8V levels, and maybe a transceiver.
 * The MMC2 transceiver controls are used instead of DAT4..DAT7.
 * Some chips, like eMMC ones, use internal transceivers.
1067
 */
D
Denis Karpov 已提交
1068
static int omap_hsmmc_switch_opcond(struct omap_hsmmc_host *host, int vdd)
1069 1070 1071 1072 1073
{
	u32 reg_val = 0;
	int ret;

	/* Disable the clocks */
1074
	pm_runtime_put_sync(host->dev);
1075 1076
	if (host->got_dbclk)
		clk_disable(host->dbclk);
1077 1078 1079 1080 1081

	/* Turn the power off */
	ret = mmc_slot(host).set_power(host->dev, host->slot_id, 0, 0);

	/* Turn the power ON with given VDD 1.8 or 3.0v */
1082 1083 1084
	if (!ret)
		ret = mmc_slot(host).set_power(host->dev, host->slot_id, 1,
					       vdd);
1085
	pm_runtime_get_sync(host->dev);
1086 1087 1088
	if (host->got_dbclk)
		clk_enable(host->dbclk);

1089 1090 1091 1092 1093 1094
	if (ret != 0)
		goto err;

	OMAP_HSMMC_WRITE(host->base, HCTL,
		OMAP_HSMMC_READ(host->base, HCTL) & SDVSCLR);
	reg_val = OMAP_HSMMC_READ(host->base, HCTL);
1095

1096 1097 1098
	/*
	 * If a MMC dual voltage card is detected, the set_ios fn calls
	 * this fn with VDD bit set for 1.8V. Upon card removal from the
D
Denis Karpov 已提交
1099
	 * slot, omap_hsmmc_set_ios sets the VDD back to 3V on MMC_POWER_OFF.
1100
	 *
1101 1102 1103 1104 1105 1106 1107 1108 1109
	 * Cope with a bit of slop in the range ... per data sheets:
	 *  - "1.8V" for vdds_mmc1/vdds_mmc1a can be up to 2.45V max,
	 *    but recommended values are 1.71V to 1.89V
	 *  - "3.0V" for vdds_mmc1/vdds_mmc1a can be up to 3.5V max,
	 *    but recommended values are 2.7V to 3.3V
	 *
	 * Board setup code shouldn't permit anything very out-of-range.
	 * TWL4030-family VMMC1 and VSIM regulators are fine (avoiding the
	 * middle range) but VSIM can't power DAT4..DAT7 at more than 3V.
1110
	 */
1111
	if ((1 << vdd) <= MMC_VDD_23_24)
1112
		reg_val |= SDVS18;
1113 1114
	else
		reg_val |= SDVS30;
1115 1116

	OMAP_HSMMC_WRITE(host->base, HCTL, reg_val);
A
Adrian Hunter 已提交
1117
	set_sd_bus_power(host);
1118 1119 1120 1121 1122 1123 1124

	return 0;
err:
	dev_dbg(mmc_dev(host->mmc), "Unable to switch operating voltage\n");
	return ret;
}

1125 1126 1127 1128 1129 1130 1131 1132 1133
/* Protect the card while the cover is open */
static void omap_hsmmc_protect_card(struct omap_hsmmc_host *host)
{
	if (!mmc_slot(host).get_cover_state)
		return;

	host->reqs_blocked = 0;
	if (mmc_slot(host).get_cover_state(host->dev, host->slot_id)) {
		if (host->protect_card) {
1134
			pr_info("%s: cover is closed, "
1135 1136 1137 1138 1139 1140
					 "card is now accessible\n",
					 mmc_hostname(host->mmc));
			host->protect_card = 0;
		}
	} else {
		if (!host->protect_card) {
1141
			pr_info("%s: cover is open, "
1142 1143 1144 1145 1146 1147 1148
					 "card is now inaccessible\n",
					 mmc_hostname(host->mmc));
			host->protect_card = 1;
		}
	}
}

1149
/*
1150
 * irq handler to notify the core about card insertion/removal
1151
 */
1152
static irqreturn_t omap_hsmmc_detect(int irq, void *dev_id)
1153
{
1154
	struct omap_hsmmc_host *host = dev_id;
1155
	struct omap_mmc_slot_data *slot = &mmc_slot(host);
1156 1157 1158
	int carddetect;

	if (host->suspended)
1159
		return IRQ_HANDLED;
1160 1161

	sysfs_notify(&host->mmc->class_dev.kobj, NULL, "cover_switch");
1162

D
Denis Karpov 已提交
1163
	if (slot->card_detect)
1164
		carddetect = slot->card_detect(host->dev, host->slot_id);
1165 1166
	else {
		omap_hsmmc_protect_card(host);
1167
		carddetect = -ENOSYS;
1168
	}
1169

1170
	if (carddetect)
1171
		mmc_detect_change(host->mmc, (HZ * 200) / 1000);
1172
	else
1173 1174 1175 1176
		mmc_detect_change(host->mmc, (HZ * 50) / 1000);
	return IRQ_HANDLED;
}

D
Denis Karpov 已提交
1177
static int omap_hsmmc_get_dma_sync_dev(struct omap_hsmmc_host *host,
1178 1179 1180 1181
				     struct mmc_data *data)
{
	int sync_dev;

G
Grazvydas Ignotas 已提交
1182 1183 1184 1185
	if (data->flags & MMC_DATA_WRITE)
		sync_dev = host->dma_line_tx;
	else
		sync_dev = host->dma_line_rx;
1186 1187 1188
	return sync_dev;
}

D
Denis Karpov 已提交
1189
static void omap_hsmmc_config_dma_params(struct omap_hsmmc_host *host,
1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202
				       struct mmc_data *data,
				       struct scatterlist *sgl)
{
	int blksz, nblk, dma_ch;

	dma_ch = host->dma_ch;
	if (data->flags & MMC_DATA_WRITE) {
		omap_set_dma_dest_params(dma_ch, 0, OMAP_DMA_AMODE_CONSTANT,
			(host->mapbase + OMAP_HSMMC_DATA), 0, 0);
		omap_set_dma_src_params(dma_ch, 0, OMAP_DMA_AMODE_POST_INC,
			sg_dma_address(sgl), 0, 0);
	} else {
		omap_set_dma_src_params(dma_ch, 0, OMAP_DMA_AMODE_CONSTANT,
D
Denis Karpov 已提交
1203
			(host->mapbase + OMAP_HSMMC_DATA), 0, 0);
1204 1205 1206 1207 1208 1209 1210 1211 1212
		omap_set_dma_dest_params(dma_ch, 0, OMAP_DMA_AMODE_POST_INC,
			sg_dma_address(sgl), 0, 0);
	}

	blksz = host->data->blksz;
	nblk = sg_dma_len(sgl) / blksz;

	omap_set_dma_transfer_params(dma_ch, OMAP_DMA_DATA_TYPE_S32,
			blksz / 4, nblk, OMAP_DMA_SYNC_FRAME,
D
Denis Karpov 已提交
1213
			omap_hsmmc_get_dma_sync_dev(host, data),
1214 1215 1216 1217 1218
			!(data->flags & MMC_DATA_WRITE));

	omap_start_dma(dma_ch);
}

1219 1220 1221
/*
 * DMA call back function
 */
1222
static void omap_hsmmc_dma_cb(int lch, u16 ch_status, void *cb_data)
1223
{
1224
	struct omap_hsmmc_host *host = cb_data;
1225
	struct mmc_data *data;
1226
	int dma_ch, req_in_progress;
1227

1228 1229 1230 1231 1232
	if (!(ch_status & OMAP_DMA_BLOCK_IRQ)) {
		dev_warn(mmc_dev(host->mmc), "unexpected dma status %x\n",
			ch_status);
		return;
	}
1233

1234 1235 1236
	spin_lock(&host->irq_lock);
	if (host->dma_ch < 0) {
		spin_unlock(&host->irq_lock);
1237
		return;
1238
	}
1239

1240
	data = host->mrq->data;
1241 1242 1243
	host->dma_sg_idx++;
	if (host->dma_sg_idx < host->dma_len) {
		/* Fire up the next transfer. */
1244 1245 1246
		omap_hsmmc_config_dma_params(host, data,
					   data->sg + host->dma_sg_idx);
		spin_unlock(&host->irq_lock);
1247 1248 1249
		return;
	}

1250 1251 1252
	if (!data->host_cookie)
		dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
			     omap_hsmmc_get_dma_dir(host, data));
1253 1254 1255

	req_in_progress = host->req_in_progress;
	dma_ch = host->dma_ch;
1256
	host->dma_ch = -1;
1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267
	spin_unlock(&host->irq_lock);

	omap_free_dma(dma_ch);

	/* If DMA has finished after TC, complete the request */
	if (!req_in_progress) {
		struct mmc_request *mrq = host->mrq;

		host->mrq = NULL;
		mmc_request_done(host->mmc, mrq);
	}
1268 1269
}

1270 1271 1272 1273 1274 1275 1276 1277
static int omap_hsmmc_pre_dma_transfer(struct omap_hsmmc_host *host,
				       struct mmc_data *data,
				       struct omap_hsmmc_next *next)
{
	int dma_len;

	if (!next && data->host_cookie &&
	    data->host_cookie != host->next_data.cookie) {
1278
		pr_warning("[%s] invalid cookie: data->host_cookie %d"
1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308
		       " host->next_data.cookie %d\n",
		       __func__, data->host_cookie, host->next_data.cookie);
		data->host_cookie = 0;
	}

	/* Check if next job is already prepared */
	if (next ||
	    (!next && data->host_cookie != host->next_data.cookie)) {
		dma_len = dma_map_sg(mmc_dev(host->mmc), data->sg,
				     data->sg_len,
				     omap_hsmmc_get_dma_dir(host, data));

	} else {
		dma_len = host->next_data.dma_len;
		host->next_data.dma_len = 0;
	}


	if (dma_len == 0)
		return -EINVAL;

	if (next) {
		next->dma_len = dma_len;
		data->host_cookie = ++next->cookie < 0 ? 1 : next->cookie;
	} else
		host->dma_len = dma_len;

	return 0;
}

1309 1310 1311
/*
 * Routine to configure and start DMA for the MMC card
 */
D
Denis Karpov 已提交
1312 1313
static int omap_hsmmc_start_dma_transfer(struct omap_hsmmc_host *host,
					struct mmc_request *req)
1314
{
1315
	int dma_ch = 0, ret = 0, i;
1316 1317
	struct mmc_data *data = req->data;

1318
	/* Sanity check: all the SG entries must be aligned by block size. */
1319
	for (i = 0; i < data->sg_len; i++) {
1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331
		struct scatterlist *sgl;

		sgl = data->sg + i;
		if (sgl->length % data->blksz)
			return -EINVAL;
	}
	if ((data->blksz % 4) != 0)
		/* REVISIT: The MMC buffer increments only when MSB is written.
		 * Return error for blksz which is non multiple of four.
		 */
		return -EINVAL;

1332
	BUG_ON(host->dma_ch != -1);
1333

D
Denis Karpov 已提交
1334 1335
	ret = omap_request_dma(omap_hsmmc_get_dma_sync_dev(host, data),
			       "MMC/SD", omap_hsmmc_dma_cb, host, &dma_ch);
1336
	if (ret != 0) {
1337
		dev_err(mmc_dev(host->mmc),
1338 1339 1340 1341
			"%s: omap_request_dma() failed with %d\n",
			mmc_hostname(host->mmc), ret);
		return ret;
	}
1342 1343 1344
	ret = omap_hsmmc_pre_dma_transfer(host, data, NULL);
	if (ret)
		return ret;
1345 1346

	host->dma_ch = dma_ch;
1347
	host->dma_sg_idx = 0;
1348

D
Denis Karpov 已提交
1349
	omap_hsmmc_config_dma_params(host, data, data->sg);
1350 1351 1352 1353

	return 0;
}

D
Denis Karpov 已提交
1354
static void set_data_timeout(struct omap_hsmmc_host *host,
1355 1356
			     unsigned int timeout_ns,
			     unsigned int timeout_clks)
1357 1358 1359 1360 1361 1362 1363 1364 1365 1366
{
	unsigned int timeout, cycle_ns;
	uint32_t reg, clkd, dto = 0;

	reg = OMAP_HSMMC_READ(host->base, SYSCTL);
	clkd = (reg & CLKD_MASK) >> CLKD_SHIFT;
	if (clkd == 0)
		clkd = 1;

	cycle_ns = 1000000000 / (clk_get_rate(host->fclk) / clkd);
1367 1368
	timeout = timeout_ns / cycle_ns;
	timeout += timeout_clks;
1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394
	if (timeout) {
		while ((timeout & 0x80000000) == 0) {
			dto += 1;
			timeout <<= 1;
		}
		dto = 31 - dto;
		timeout <<= 1;
		if (timeout && dto)
			dto += 1;
		if (dto >= 13)
			dto -= 13;
		else
			dto = 0;
		if (dto > 14)
			dto = 14;
	}

	reg &= ~DTO_MASK;
	reg |= dto << DTO_SHIFT;
	OMAP_HSMMC_WRITE(host->base, SYSCTL, reg);
}

/*
 * Configure block length for MMC/SD cards and initiate the transfer.
 */
static int
D
Denis Karpov 已提交
1395
omap_hsmmc_prepare_data(struct omap_hsmmc_host *host, struct mmc_request *req)
1396 1397 1398 1399 1400 1401
{
	int ret;
	host->data = req->data;

	if (req->data == NULL) {
		OMAP_HSMMC_WRITE(host->base, BLK, 0);
1402 1403 1404 1405 1406 1407
		/*
		 * Set an arbitrary 100ms data timeout for commands with
		 * busy signal.
		 */
		if (req->cmd->flags & MMC_RSP_BUSY)
			set_data_timeout(host, 100000000U, 0);
1408 1409 1410 1411 1412
		return 0;
	}

	OMAP_HSMMC_WRITE(host->base, BLK, (req->data->blksz)
					| (req->data->blocks << 16));
1413
	set_data_timeout(host, req->data->timeout_ns, req->data->timeout_clks);
1414 1415

	if (host->use_dma) {
D
Denis Karpov 已提交
1416
		ret = omap_hsmmc_start_dma_transfer(host, req);
1417 1418 1419 1420 1421 1422 1423 1424
		if (ret != 0) {
			dev_dbg(mmc_dev(host->mmc), "MMC start dma failure\n");
			return ret;
		}
	}
	return 0;
}

1425 1426 1427 1428 1429 1430 1431
static void omap_hsmmc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
				int err)
{
	struct omap_hsmmc_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

	if (host->use_dma) {
1432 1433 1434 1435
		if (data->host_cookie)
			dma_unmap_sg(mmc_dev(host->mmc), data->sg,
				     data->sg_len,
				     omap_hsmmc_get_dma_dir(host, data));
1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455
		data->host_cookie = 0;
	}
}

static void omap_hsmmc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
			       bool is_first_req)
{
	struct omap_hsmmc_host *host = mmc_priv(mmc);

	if (mrq->data->host_cookie) {
		mrq->data->host_cookie = 0;
		return ;
	}

	if (host->use_dma)
		if (omap_hsmmc_pre_dma_transfer(host, mrq->data,
						&host->next_data))
			mrq->data->host_cookie = 0;
}

1456 1457 1458
/*
 * Request function. for read/write operation
 */
D
Denis Karpov 已提交
1459
static void omap_hsmmc_request(struct mmc_host *mmc, struct mmc_request *req)
1460
{
D
Denis Karpov 已提交
1461
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1462
	int err;
1463

1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484
	BUG_ON(host->req_in_progress);
	BUG_ON(host->dma_ch != -1);
	if (host->protect_card) {
		if (host->reqs_blocked < 3) {
			/*
			 * Ensure the controller is left in a consistent
			 * state by resetting the command and data state
			 * machines.
			 */
			omap_hsmmc_reset_controller_fsm(host, SRD);
			omap_hsmmc_reset_controller_fsm(host, SRC);
			host->reqs_blocked += 1;
		}
		req->cmd->error = -EBADF;
		if (req->data)
			req->data->error = -EBADF;
		req->cmd->retries = 0;
		mmc_request_done(mmc, req);
		return;
	} else if (host->reqs_blocked)
		host->reqs_blocked = 0;
1485 1486
	WARN_ON(host->mrq != NULL);
	host->mrq = req;
D
Denis Karpov 已提交
1487
	err = omap_hsmmc_prepare_data(host, req);
1488 1489 1490 1491 1492 1493 1494 1495 1496
	if (err) {
		req->cmd->error = err;
		if (req->data)
			req->data->error = err;
		host->mrq = NULL;
		mmc_request_done(mmc, req);
		return;
	}

D
Denis Karpov 已提交
1497
	omap_hsmmc_start_command(host, req->cmd, req->data);
1498 1499 1500
}

/* Routine to configure clock values. Exposed API to core */
D
Denis Karpov 已提交
1501
static void omap_hsmmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1502
{
D
Denis Karpov 已提交
1503
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1504
	int do_send_init_stream = 0;
1505

1506
	pm_runtime_get_sync(host->dev);
1507

1508 1509 1510 1511 1512
	if (ios->power_mode != host->power_mode) {
		switch (ios->power_mode) {
		case MMC_POWER_OFF:
			mmc_slot(host).set_power(host->dev, host->slot_id,
						 0, 0);
1513
			host->vdd = 0;
1514 1515 1516 1517
			break;
		case MMC_POWER_UP:
			mmc_slot(host).set_power(host->dev, host->slot_id,
						 1, ios->vdd);
1518
			host->vdd = ios->vdd;
1519 1520 1521 1522 1523 1524
			break;
		case MMC_POWER_ON:
			do_send_init_stream = 1;
			break;
		}
		host->power_mode = ios->power_mode;
1525 1526
	}

1527 1528
	/* FIXME: set registers based only on changes to ios */

1529
	omap_hsmmc_set_bus_width(host);
1530

1531
	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
1532 1533 1534
		/* Only MMC1 can interface at 3V without some flavor
		 * of external transceiver; but they all handle 1.8V.
		 */
1535 1536 1537 1538 1539 1540 1541 1542
		if ((OMAP_HSMMC_READ(host->base, HCTL) & SDVSDET) &&
			(ios->vdd == DUAL_VOLT_OCR_BIT)) {
				/*
				 * The mmc_select_voltage fn of the core does
				 * not seem to set the power_mode to
				 * MMC_POWER_UP upon recalculating the voltage.
				 * vdd 1.8v.
				 */
D
Denis Karpov 已提交
1543 1544
			if (omap_hsmmc_switch_opcond(host, ios->vdd) != 0)
				dev_dbg(mmc_dev(host->mmc),
1545 1546 1547 1548
						"Switch operation failed\n");
		}
	}

1549
	omap_hsmmc_set_clock(host);
1550

1551
	if (do_send_init_stream)
1552 1553
		send_init_stream(host);

1554
	omap_hsmmc_set_bus_mode(host);
1555

1556
	pm_runtime_put_autosuspend(host->dev);
1557 1558 1559 1560
}

static int omap_hsmmc_get_cd(struct mmc_host *mmc)
{
D
Denis Karpov 已提交
1561
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1562

D
Denis Karpov 已提交
1563
	if (!mmc_slot(host).card_detect)
1564
		return -ENOSYS;
1565
	return mmc_slot(host).card_detect(host->dev, host->slot_id);
1566 1567 1568 1569
}

static int omap_hsmmc_get_ro(struct mmc_host *mmc)
{
D
Denis Karpov 已提交
1570
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1571

D
Denis Karpov 已提交
1572
	if (!mmc_slot(host).get_ro)
1573
		return -ENOSYS;
D
Denis Karpov 已提交
1574
	return mmc_slot(host).get_ro(host->dev, 0);
1575 1576
}

1577 1578 1579 1580 1581 1582 1583 1584
static void omap_hsmmc_init_card(struct mmc_host *mmc, struct mmc_card *card)
{
	struct omap_hsmmc_host *host = mmc_priv(mmc);

	if (mmc_slot(host).init_card)
		mmc_slot(host).init_card(card);
}

D
Denis Karpov 已提交
1585
static void omap_hsmmc_conf_bus_power(struct omap_hsmmc_host *host)
1586 1587 1588 1589
{
	u32 hctl, capa, value;

	/* Only MMC1 supports 3.0V */
1590
	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608
		hctl = SDVS30;
		capa = VS30 | VS18;
	} else {
		hctl = SDVS18;
		capa = VS18;
	}

	value = OMAP_HSMMC_READ(host->base, HCTL) & ~SDVS_MASK;
	OMAP_HSMMC_WRITE(host->base, HCTL, value | hctl);

	value = OMAP_HSMMC_READ(host->base, CAPA);
	OMAP_HSMMC_WRITE(host->base, CAPA, value | capa);

	/* Set the controller to AUTO IDLE mode */
	value = OMAP_HSMMC_READ(host->base, SYSCONFIG);
	OMAP_HSMMC_WRITE(host->base, SYSCONFIG, value | AUTOIDLE);

	/* Set SD bus power bit */
A
Adrian Hunter 已提交
1609
	set_sd_bus_power(host);
1610 1611
}

D
Denis Karpov 已提交
1612
static int omap_hsmmc_enable_fclk(struct mmc_host *mmc)
1613
{
D
Denis Karpov 已提交
1614
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1615

1616 1617
	pm_runtime_get_sync(host->dev);

1618 1619 1620
	return 0;
}

1621
static int omap_hsmmc_disable_fclk(struct mmc_host *mmc)
1622
{
D
Denis Karpov 已提交
1623
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1624

1625 1626 1627
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);

1628 1629 1630
	return 0;
}

D
Denis Karpov 已提交
1631 1632 1633
static const struct mmc_host_ops omap_hsmmc_ops = {
	.enable = omap_hsmmc_enable_fclk,
	.disable = omap_hsmmc_disable_fclk,
1634 1635
	.post_req = omap_hsmmc_post_req,
	.pre_req = omap_hsmmc_pre_req,
D
Denis Karpov 已提交
1636 1637
	.request = omap_hsmmc_request,
	.set_ios = omap_hsmmc_set_ios,
1638 1639
	.get_cd = omap_hsmmc_get_cd,
	.get_ro = omap_hsmmc_get_ro,
1640
	.init_card = omap_hsmmc_init_card,
1641 1642 1643
	/* NYET -- enable_sdio_irq */
};

1644 1645
#ifdef CONFIG_DEBUG_FS

D
Denis Karpov 已提交
1646
static int omap_hsmmc_regs_show(struct seq_file *s, void *data)
1647 1648
{
	struct mmc_host *mmc = s->private;
D
Denis Karpov 已提交
1649
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1650 1651
	int context_loss = 0;

D
Denis Karpov 已提交
1652 1653
	if (host->pdata->get_context_loss_count)
		context_loss = host->pdata->get_context_loss_count(host->dev);
1654

1655 1656
	seq_printf(s, "mmc%d:\n ctx_loss:\t%d:%d\n\nregs:\n",
			mmc->index, host->context_loss, context_loss);
1657

1658
	if (host->suspended) {
1659 1660 1661 1662
		seq_printf(s, "host suspended, can't read registers\n");
		return 0;
	}

1663
	pm_runtime_get_sync(host->dev);
1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678

	seq_printf(s, "SYSCONFIG:\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, SYSCONFIG));
	seq_printf(s, "CON:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, CON));
	seq_printf(s, "HCTL:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, HCTL));
	seq_printf(s, "SYSCTL:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, SYSCTL));
	seq_printf(s, "IE:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, IE));
	seq_printf(s, "ISE:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, ISE));
	seq_printf(s, "CAPA:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, CAPA));
1679

1680 1681
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);
1682

1683 1684 1685
	return 0;
}

D
Denis Karpov 已提交
1686
static int omap_hsmmc_regs_open(struct inode *inode, struct file *file)
1687
{
D
Denis Karpov 已提交
1688
	return single_open(file, omap_hsmmc_regs_show, inode->i_private);
1689 1690 1691
}

static const struct file_operations mmc_regs_fops = {
D
Denis Karpov 已提交
1692
	.open           = omap_hsmmc_regs_open,
1693 1694 1695 1696 1697
	.read           = seq_read,
	.llseek         = seq_lseek,
	.release        = single_release,
};

D
Denis Karpov 已提交
1698
static void omap_hsmmc_debugfs(struct mmc_host *mmc)
1699 1700 1701 1702 1703 1704 1705 1706
{
	if (mmc->debugfs_root)
		debugfs_create_file("regs", S_IRUSR, mmc->debugfs_root,
			mmc, &mmc_regs_fops);
}

#else

D
Denis Karpov 已提交
1707
static void omap_hsmmc_debugfs(struct mmc_host *mmc)
1708 1709 1710 1711 1712
{
}

#endif

D
Denis Karpov 已提交
1713
static int __init omap_hsmmc_probe(struct platform_device *pdev)
1714 1715 1716
{
	struct omap_mmc_platform_data *pdata = pdev->dev.platform_data;
	struct mmc_host *mmc;
D
Denis Karpov 已提交
1717
	struct omap_hsmmc_host *host = NULL;
1718
	struct resource *res;
1719
	int ret, irq;
1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735

	if (pdata == NULL) {
		dev_err(&pdev->dev, "Platform Data is missing\n");
		return -ENXIO;
	}

	if (pdata->nr_slots == 0) {
		dev_err(&pdev->dev, "No Slots\n");
		return -ENXIO;
	}

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	irq = platform_get_irq(pdev, 0);
	if (res == NULL || irq < 0)
		return -ENXIO;

1736 1737
	res->start += pdata->reg_offset;
	res->end += pdata->reg_offset;
1738
	res = request_mem_region(res->start, resource_size(res), pdev->name);
1739 1740 1741
	if (res == NULL)
		return -EBUSY;

1742 1743 1744 1745
	ret = omap_hsmmc_gpio_init(pdata);
	if (ret)
		goto err;

D
Denis Karpov 已提交
1746
	mmc = mmc_alloc_host(sizeof(struct omap_hsmmc_host), &pdev->dev);
1747 1748
	if (!mmc) {
		ret = -ENOMEM;
1749
		goto err_alloc;
1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762
	}

	host		= mmc_priv(mmc);
	host->mmc	= mmc;
	host->pdata	= pdata;
	host->dev	= &pdev->dev;
	host->use_dma	= 1;
	host->dev->dma_mask = &pdata->dma_mask;
	host->dma_ch	= -1;
	host->irq	= irq;
	host->slot_id	= 0;
	host->mapbase	= res->start;
	host->base	= ioremap(host->mapbase, SZ_4K);
1763
	host->power_mode = MMC_POWER_OFF;
1764
	host->next_data.cookie = 1;
1765 1766 1767

	platform_set_drvdata(pdev, host);

1768
	mmc->ops	= &omap_hsmmc_ops;
1769

1770 1771 1772 1773 1774 1775 1776
	/*
	 * If regulator_disable can only put vcc_aux to sleep then there is
	 * no off state.
	 */
	if (mmc_slot(host).vcc_aux_disable_is_sleep)
		mmc_slot(host).no_off = 1;

1777 1778 1779 1780 1781 1782
	mmc->f_min = OMAP_MMC_MIN_CLOCK;

	if (pdata->max_freq > 0)
		mmc->f_max = pdata->max_freq;
	else
		mmc->f_max = OMAP_MMC_MAX_CLOCK;
1783

1784
	spin_lock_init(&host->irq_lock);
1785

1786
	host->fclk = clk_get(&pdev->dev, "fck");
1787 1788 1789 1790 1791 1792
	if (IS_ERR(host->fclk)) {
		ret = PTR_ERR(host->fclk);
		host->fclk = NULL;
		goto err1;
	}

D
Denis Karpov 已提交
1793
	omap_hsmmc_context_save(host);
1794

1795 1796 1797 1798
	if (host->pdata->controller_flags & OMAP_HSMMC_BROKEN_MULTIBLOCK_READ) {
		dev_info(&pdev->dev, "multiblock reads disabled due to 35xx erratum 2.1.1.128; MMC read performance may suffer\n");
		mmc->caps2 |= MMC_CAP2_NO_MULTI_READ;
	}
1799

1800 1801 1802 1803
	pm_runtime_enable(host->dev);
	pm_runtime_get_sync(host->dev);
	pm_runtime_set_autosuspend_delay(host->dev, MMC_AUTOSUSPEND_DELAY);
	pm_runtime_use_autosuspend(host->dev);
1804

1805 1806 1807 1808 1809 1810 1811 1812
	if (cpu_is_omap2430()) {
		host->dbclk = clk_get(&pdev->dev, "mmchsdb_fck");
		/*
		 * MMC can still work without debounce clock.
		 */
		if (IS_ERR(host->dbclk))
			dev_warn(mmc_dev(host->mmc),
				"Failed to get debounce clock\n");
1813
		else
1814 1815 1816 1817 1818 1819 1820
			host->got_dbclk = 1;

		if (host->got_dbclk)
			if (clk_enable(host->dbclk) != 0)
				dev_dbg(mmc_dev(host->mmc), "Enabling debounce"
							" clk failed\n");
	}
1821

1822 1823
	/* Since we do only SG emulation, we can have as many segs
	 * as we want. */
1824
	mmc->max_segs = 1024;
1825

1826 1827 1828 1829 1830
	mmc->max_blk_size = 512;       /* Block Length at max can be 1024 */
	mmc->max_blk_count = 0xFFFF;    /* No. of Blocks is 16 bits */
	mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
	mmc->max_seg_size = mmc->max_req_size;

1831
	mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED |
A
Adrian Hunter 已提交
1832
		     MMC_CAP_WAIT_WHILE_BUSY | MMC_CAP_ERASE;
1833

1834 1835
	mmc->caps |= mmc_slot(host).caps;
	if (mmc->caps & MMC_CAP_8_BIT_DATA)
1836 1837
		mmc->caps |= MMC_CAP_4_BIT_DATA;

D
Denis Karpov 已提交
1838
	if (mmc_slot(host).nonremovable)
1839 1840
		mmc->caps |= MMC_CAP_NONREMOVABLE;

E
Eliad Peller 已提交
1841 1842
	mmc->pm_caps = mmc_slot(host).pm_caps;

D
Denis Karpov 已提交
1843
	omap_hsmmc_conf_bus_power(host);
1844

1845 1846 1847 1848 1849 1850 1851 1852 1853 1854
	res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx");
	if (!res) {
		dev_err(mmc_dev(host->mmc), "cannot get DMA TX channel\n");
		goto err_irq;
	}
	host->dma_line_tx = res->start;

	res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx");
	if (!res) {
		dev_err(mmc_dev(host->mmc), "cannot get DMA RX channel\n");
G
Grazvydas Ignotas 已提交
1855 1856
		goto err_irq;
	}
1857
	host->dma_line_rx = res->start;
1858 1859

	/* Request IRQ for MMC operations */
Y
Yong Zhang 已提交
1860
	ret = request_irq(host->irq, omap_hsmmc_irq, 0,
1861 1862 1863 1864 1865 1866 1867 1868
			mmc_hostname(mmc), host);
	if (ret) {
		dev_dbg(mmc_dev(host->mmc), "Unable to grab HSMMC IRQ\n");
		goto err_irq;
	}

	if (pdata->init != NULL) {
		if (pdata->init(&pdev->dev) != 0) {
D
Denis Karpov 已提交
1869 1870
			dev_dbg(mmc_dev(host->mmc),
				"Unable to configure MMC IRQs\n");
1871 1872 1873
			goto err_irq_cd_init;
		}
	}
1874

1875
	if (omap_hsmmc_have_reg() && !mmc_slot(host).set_power) {
1876 1877 1878 1879 1880 1881
		ret = omap_hsmmc_reg_get(host);
		if (ret)
			goto err_reg;
		host->use_reg = 1;
	}

1882
	mmc->ocr_avail = mmc_slot(host).ocr_mask;
1883 1884

	/* Request IRQ for card detect */
1885
	if ((mmc_slot(host).card_detect_irq)) {
1886 1887 1888 1889 1890
		ret = request_threaded_irq(mmc_slot(host).card_detect_irq,
					   NULL,
					   omap_hsmmc_detect,
					   IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING,
					   mmc_hostname(mmc), host);
1891 1892 1893 1894 1895
		if (ret) {
			dev_dbg(mmc_dev(host->mmc),
				"Unable to grab MMC CD IRQ\n");
			goto err_irq_cd;
		}
1896 1897
		pdata->suspend = omap_hsmmc_suspend_cdirq;
		pdata->resume = omap_hsmmc_resume_cdirq;
1898 1899
	}

1900
	omap_hsmmc_disable_irq(host);
1901

1902 1903
	omap_hsmmc_protect_card(host);

1904 1905
	mmc_add_host(mmc);

D
Denis Karpov 已提交
1906
	if (mmc_slot(host).name != NULL) {
1907 1908 1909 1910
		ret = device_create_file(&mmc->class_dev, &dev_attr_slot_name);
		if (ret < 0)
			goto err_slot_name;
	}
D
Denis Karpov 已提交
1911
	if (mmc_slot(host).card_detect_irq && mmc_slot(host).get_cover_state) {
1912 1913 1914
		ret = device_create_file(&mmc->class_dev,
					&dev_attr_cover_switch);
		if (ret < 0)
1915
			goto err_slot_name;
1916 1917
	}

D
Denis Karpov 已提交
1918
	omap_hsmmc_debugfs(mmc);
1919 1920
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);
1921

1922 1923 1924 1925 1926
	return 0;

err_slot_name:
	mmc_remove_host(mmc);
	free_irq(mmc_slot(host).card_detect_irq, host);
1927 1928 1929 1930 1931 1932
err_irq_cd:
	if (host->use_reg)
		omap_hsmmc_reg_put(host);
err_reg:
	if (host->pdata->cleanup)
		host->pdata->cleanup(&pdev->dev);
1933 1934 1935
err_irq_cd_init:
	free_irq(host->irq, host);
err_irq:
1936 1937
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);
1938
	clk_put(host->fclk);
1939
	if (host->got_dbclk) {
1940 1941 1942 1943 1944
		clk_disable(host->dbclk);
		clk_put(host->dbclk);
	}
err1:
	iounmap(host->base);
1945 1946 1947 1948
	platform_set_drvdata(pdev, NULL);
	mmc_free_host(mmc);
err_alloc:
	omap_hsmmc_gpio_free(pdata);
1949
err:
1950
	release_mem_region(res->start, resource_size(res));
1951 1952 1953
	return ret;
}

D
Denis Karpov 已提交
1954
static int omap_hsmmc_remove(struct platform_device *pdev)
1955
{
D
Denis Karpov 已提交
1956
	struct omap_hsmmc_host *host = platform_get_drvdata(pdev);
1957 1958 1959
	struct resource *res;

	if (host) {
1960
		pm_runtime_get_sync(host->dev);
1961
		mmc_remove_host(host->mmc);
1962 1963
		if (host->use_reg)
			omap_hsmmc_reg_put(host);
1964 1965 1966 1967 1968 1969
		if (host->pdata->cleanup)
			host->pdata->cleanup(&pdev->dev);
		free_irq(host->irq, host);
		if (mmc_slot(host).card_detect_irq)
			free_irq(mmc_slot(host).card_detect_irq, host);

1970 1971
		pm_runtime_put_sync(host->dev);
		pm_runtime_disable(host->dev);
1972
		clk_put(host->fclk);
1973
		if (host->got_dbclk) {
1974 1975 1976 1977 1978 1979
			clk_disable(host->dbclk);
			clk_put(host->dbclk);
		}

		mmc_free_host(host->mmc);
		iounmap(host->base);
1980
		omap_hsmmc_gpio_free(pdev->dev.platform_data);
1981 1982 1983 1984
	}

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (res)
1985
		release_mem_region(res->start, resource_size(res));
1986 1987 1988 1989 1990 1991
	platform_set_drvdata(pdev, NULL);

	return 0;
}

#ifdef CONFIG_PM
1992
static int omap_hsmmc_suspend(struct device *dev)
1993 1994
{
	int ret = 0;
1995
	struct platform_device *pdev = to_platform_device(dev);
D
Denis Karpov 已提交
1996
	struct omap_hsmmc_host *host = platform_get_drvdata(pdev);
1997 1998 1999 2000 2001

	if (host && host->suspended)
		return 0;

	if (host) {
2002
		pm_runtime_get_sync(host->dev);
2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014
		host->suspended = 1;
		if (host->pdata->suspend) {
			ret = host->pdata->suspend(&pdev->dev,
							host->slot_id);
			if (ret) {
				dev_dbg(mmc_dev(host->mmc),
					"Unable to handle MMC board"
					" level suspend\n");
				host->suspended = 0;
				return ret;
			}
		}
2015
		ret = mmc_suspend_host(host->mmc);
2016

2017
		if (ret) {
2018 2019 2020 2021 2022 2023 2024 2025
			host->suspended = 0;
			if (host->pdata->resume) {
				ret = host->pdata->resume(&pdev->dev,
							  host->slot_id);
				if (ret)
					dev_dbg(mmc_dev(host->mmc),
						"Unmask interrupt failed\n");
			}
2026
			goto err;
2027
		}
2028 2029 2030 2031 2032 2033 2034 2035 2036

		if (!(host->mmc->pm_flags & MMC_PM_KEEP_POWER)) {
			omap_hsmmc_disable_irq(host);
			OMAP_HSMMC_WRITE(host->base, HCTL,
				OMAP_HSMMC_READ(host->base, HCTL) & ~SDBP);
		}
		if (host->got_dbclk)
			clk_disable(host->dbclk);

2037
	}
2038 2039
err:
	pm_runtime_put_sync(host->dev);
2040 2041 2042 2043
	return ret;
}

/* Routine to resume the MMC device */
2044
static int omap_hsmmc_resume(struct device *dev)
2045 2046
{
	int ret = 0;
2047
	struct platform_device *pdev = to_platform_device(dev);
D
Denis Karpov 已提交
2048
	struct omap_hsmmc_host *host = platform_get_drvdata(pdev);
2049 2050 2051 2052 2053

	if (host && !host->suspended)
		return 0;

	if (host) {
2054
		pm_runtime_get_sync(host->dev);
2055

2056 2057 2058
		if (host->got_dbclk)
			clk_enable(host->dbclk);

2059 2060
		if (!(host->mmc->pm_flags & MMC_PM_KEEP_POWER))
			omap_hsmmc_conf_bus_power(host);
2061

2062 2063 2064 2065 2066 2067 2068
		if (host->pdata->resume) {
			ret = host->pdata->resume(&pdev->dev, host->slot_id);
			if (ret)
				dev_dbg(mmc_dev(host->mmc),
					"Unmask interrupt failed\n");
		}

2069 2070
		omap_hsmmc_protect_card(host);

2071 2072 2073 2074
		/* Notify the core to resume the host */
		ret = mmc_resume_host(host->mmc);
		if (ret == 0)
			host->suspended = 0;
2075 2076 2077

		pm_runtime_mark_last_busy(host->dev);
		pm_runtime_put_autosuspend(host->dev);
2078 2079 2080 2081 2082 2083 2084
	}

	return ret;

}

#else
D
Denis Karpov 已提交
2085 2086
#define omap_hsmmc_suspend	NULL
#define omap_hsmmc_resume		NULL
2087 2088
#endif

2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110
static int omap_hsmmc_runtime_suspend(struct device *dev)
{
	struct omap_hsmmc_host *host;

	host = platform_get_drvdata(to_platform_device(dev));
	omap_hsmmc_context_save(host);
	dev_dbg(mmc_dev(host->mmc), "disabled\n");

	return 0;
}

static int omap_hsmmc_runtime_resume(struct device *dev)
{
	struct omap_hsmmc_host *host;

	host = platform_get_drvdata(to_platform_device(dev));
	omap_hsmmc_context_restore(host);
	dev_dbg(mmc_dev(host->mmc), "enabled\n");

	return 0;
}

2111
static struct dev_pm_ops omap_hsmmc_dev_pm_ops = {
D
Denis Karpov 已提交
2112 2113
	.suspend	= omap_hsmmc_suspend,
	.resume		= omap_hsmmc_resume,
2114 2115
	.runtime_suspend = omap_hsmmc_runtime_suspend,
	.runtime_resume = omap_hsmmc_runtime_resume,
2116 2117 2118 2119
};

static struct platform_driver omap_hsmmc_driver = {
	.remove		= omap_hsmmc_remove,
2120 2121 2122
	.driver		= {
		.name = DRIVER_NAME,
		.owner = THIS_MODULE,
2123
		.pm = &omap_hsmmc_dev_pm_ops,
2124 2125 2126
	},
};

D
Denis Karpov 已提交
2127
static int __init omap_hsmmc_init(void)
2128 2129
{
	/* Register the MMC driver */
2130
	return platform_driver_probe(&omap_hsmmc_driver, omap_hsmmc_probe);
2131 2132
}

D
Denis Karpov 已提交
2133
static void __exit omap_hsmmc_cleanup(void)
2134 2135
{
	/* Unregister MMC driver */
D
Denis Karpov 已提交
2136
	platform_driver_unregister(&omap_hsmmc_driver);
2137 2138
}

D
Denis Karpov 已提交
2139 2140
module_init(omap_hsmmc_init);
module_exit(omap_hsmmc_cleanup);
2141 2142 2143 2144 2145

MODULE_DESCRIPTION("OMAP High Speed Multimedia Card driver");
MODULE_LICENSE("GPL");
MODULE_ALIAS("platform:" DRIVER_NAME);
MODULE_AUTHOR("Texas Instruments Inc");