omap_hsmmc.c 55.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
/*
 * drivers/mmc/host/omap_hsmmc.c
 *
 * Driver for OMAP2430/3430 MMC controller.
 *
 * Copyright (C) 2007 Texas Instruments.
 *
 * Authors:
 *	Syed Mohammed Khasim	<x0khasim@ti.com>
 *	Madhusudhan		<madhu.cr@ti.com>
 *	Mohit Jalori		<mjalori@ti.com>
 *
 * This file is licensed under the terms of the GNU General Public License
 * version 2. This program is licensed "as is" without any warranty of any
 * kind, whether express or implied.
 */

#include <linux/module.h>
#include <linux/init.h>
20 21
#include <linux/debugfs.h>
#include <linux/seq_file.h>
22 23 24 25 26 27 28 29
#include <linux/interrupt.h>
#include <linux/delay.h>
#include <linux/dma-mapping.h>
#include <linux/platform_device.h>
#include <linux/workqueue.h>
#include <linux/timer.h>
#include <linux/clk.h>
#include <linux/mmc/host.h>
30
#include <linux/mmc/core.h>
A
Adrian Hunter 已提交
31
#include <linux/mmc/mmc.h>
32 33
#include <linux/io.h>
#include <linux/semaphore.h>
34 35
#include <linux/gpio.h>
#include <linux/regulator/consumer.h>
36
#include <linux/pm_runtime.h>
37
#include <plat/dma.h>
38
#include <mach/hardware.h>
39 40 41
#include <plat/board.h>
#include <plat/mmc.h>
#include <plat/cpu.h>
42 43 44

/* OMAP HSMMC Host Controller Registers */
#define OMAP_HSMMC_SYSCONFIG	0x0010
45
#define OMAP_HSMMC_SYSSTATUS	0x0014
46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65
#define OMAP_HSMMC_CON		0x002C
#define OMAP_HSMMC_BLK		0x0104
#define OMAP_HSMMC_ARG		0x0108
#define OMAP_HSMMC_CMD		0x010C
#define OMAP_HSMMC_RSP10	0x0110
#define OMAP_HSMMC_RSP32	0x0114
#define OMAP_HSMMC_RSP54	0x0118
#define OMAP_HSMMC_RSP76	0x011C
#define OMAP_HSMMC_DATA		0x0120
#define OMAP_HSMMC_HCTL		0x0128
#define OMAP_HSMMC_SYSCTL	0x012C
#define OMAP_HSMMC_STAT		0x0130
#define OMAP_HSMMC_IE		0x0134
#define OMAP_HSMMC_ISE		0x0138
#define OMAP_HSMMC_CAPA		0x0140

#define VS18			(1 << 26)
#define VS30			(1 << 25)
#define SDVS18			(0x5 << 9)
#define SDVS30			(0x6 << 9)
66
#define SDVS33			(0x7 << 9)
67
#define SDVS_MASK		0x00000E00
68 69 70 71 72 73 74 75 76 77 78 79 80
#define SDVSCLR			0xFFFFF1FF
#define SDVSDET			0x00000400
#define AUTOIDLE		0x1
#define SDBP			(1 << 8)
#define DTO			0xe
#define ICE			0x1
#define ICS			0x2
#define CEN			(1 << 2)
#define CLKD_MASK		0x0000FFC0
#define CLKD_SHIFT		6
#define DTO_MASK		0x000F0000
#define DTO_SHIFT		16
#define INT_EN_MASK		0x307F0033
81 82
#define BWR_ENABLE		(1 << 4)
#define BRR_ENABLE		(1 << 5)
A
Adrian Hunter 已提交
83
#define DTO_ENABLE		(1 << 20)
84 85 86 87 88 89 90
#define INIT_STREAM		(1 << 1)
#define DP_SELECT		(1 << 21)
#define DDIR			(1 << 4)
#define DMA_EN			0x1
#define MSBS			(1 << 5)
#define BCE			(1 << 1)
#define FOUR_BIT		(1 << 1)
91
#define DW8			(1 << 5)
92 93 94 95 96 97 98 99 100 101 102 103 104 105
#define CC			0x1
#define TC			0x02
#define OD			0x1
#define ERR			(1 << 15)
#define CMD_TIMEOUT		(1 << 16)
#define DATA_TIMEOUT		(1 << 20)
#define CMD_CRC			(1 << 17)
#define DATA_CRC		(1 << 21)
#define CARD_ERR		(1 << 28)
#define STAT_CLEAR		0xFFFFFFFF
#define INIT_STREAM_CMD		0x00000000
#define DUAL_VOLT_OCR_BIT	7
#define SRC			(1 << 25)
#define SRD			(1 << 26)
106 107
#define SOFTRESET		(1 << 1)
#define RESETDONE		(1 << 0)
108 109 110 111 112 113 114 115

/*
 * FIXME: Most likely all the data using these _DEVID defines should come
 * from the platform_data, or implemented in controller and slot specific
 * functions.
 */
#define OMAP_MMC1_DEVID		0
#define OMAP_MMC2_DEVID		1
G
Grazvydas Ignotas 已提交
116
#define OMAP_MMC3_DEVID		2
117 118
#define OMAP_MMC4_DEVID		3
#define OMAP_MMC5_DEVID		4
119

120
#define MMC_AUTOSUSPEND_DELAY	100
121 122
#define MMC_TIMEOUT_MS		20
#define OMAP_MMC_MASTER_CLOCK	96000000
123
#define DRIVER_NAME		"omap_hsmmc"
124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140

/*
 * One controller can have multiple slots, like on some omap boards using
 * omap.c controller driver. Luckily this is not currently done on any known
 * omap_hsmmc.c device.
 */
#define mmc_slot(host)		(host->pdata->slots[host->slot_id])

/*
 * MMC Host controller read/write API's
 */
#define OMAP_HSMMC_READ(base, reg)	\
	__raw_readl((base) + OMAP_HSMMC_##reg)

#define OMAP_HSMMC_WRITE(base, reg, val) \
	__raw_writel((val), (base) + OMAP_HSMMC_##reg)

141 142 143 144 145
struct omap_hsmmc_next {
	unsigned int	dma_len;
	s32		cookie;
};

D
Denis Karpov 已提交
146
struct omap_hsmmc_host {
147 148 149 150 151 152 153
	struct	device		*dev;
	struct	mmc_host	*mmc;
	struct	mmc_request	*mrq;
	struct	mmc_command	*cmd;
	struct	mmc_data	*data;
	struct	clk		*fclk;
	struct	clk		*dbclk;
154 155 156 157 158 159 160 161 162
	/*
	 * vcc == configured supply
	 * vcc_aux == optional
	 *   -	MMC1, supply for DAT4..DAT7
	 *   -	MMC2/MMC2, external level shifter voltage supply, for
	 *	chip (SDIO, eMMC, etc) or transceiver (MMC2 only)
	 */
	struct	regulator	*vcc;
	struct	regulator	*vcc_aux;
163 164 165
	struct	work_struct	mmc_carddetect_work;
	void	__iomem		*base;
	resource_size_t		mapbase;
166
	spinlock_t		irq_lock; /* Prevent races with irq handler */
167 168
	unsigned int		id;
	unsigned int		dma_len;
169
	unsigned int		dma_sg_idx;
170
	unsigned char		bus_mode;
171
	unsigned char		power_mode;
172 173 174 175 176
	u32			*buffer;
	u32			bytesleft;
	int			suspended;
	int			irq;
	int			use_dma, dma_ch;
G
Grazvydas Ignotas 已提交
177
	int			dma_line_tx, dma_line_rx;
178
	int			slot_id;
179
	int			got_dbclk;
180
	int			response_busy;
181
	int			context_loss;
182
	int			dpm_state;
183
	int			vdd;
184 185
	int			protect_card;
	int			reqs_blocked;
186
	int			use_reg;
187
	int			req_in_progress;
188
	struct omap_hsmmc_next	next_data;
189

190 191 192
	struct	omap_mmc_platform_data	*pdata;
};

193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241
static int omap_hsmmc_card_detect(struct device *dev, int slot)
{
	struct omap_mmc_platform_data *mmc = dev->platform_data;

	/* NOTE: assumes card detect signal is active-low */
	return !gpio_get_value_cansleep(mmc->slots[0].switch_pin);
}

static int omap_hsmmc_get_wp(struct device *dev, int slot)
{
	struct omap_mmc_platform_data *mmc = dev->platform_data;

	/* NOTE: assumes write protect signal is active-high */
	return gpio_get_value_cansleep(mmc->slots[0].gpio_wp);
}

static int omap_hsmmc_get_cover_state(struct device *dev, int slot)
{
	struct omap_mmc_platform_data *mmc = dev->platform_data;

	/* NOTE: assumes card detect signal is active-low */
	return !gpio_get_value_cansleep(mmc->slots[0].switch_pin);
}

#ifdef CONFIG_PM

static int omap_hsmmc_suspend_cdirq(struct device *dev, int slot)
{
	struct omap_mmc_platform_data *mmc = dev->platform_data;

	disable_irq(mmc->slots[0].card_detect_irq);
	return 0;
}

static int omap_hsmmc_resume_cdirq(struct device *dev, int slot)
{
	struct omap_mmc_platform_data *mmc = dev->platform_data;

	enable_irq(mmc->slots[0].card_detect_irq);
	return 0;
}

#else

#define omap_hsmmc_suspend_cdirq	NULL
#define omap_hsmmc_resume_cdirq		NULL

#endif

242 243
#ifdef CONFIG_REGULATOR

244 245 246 247 248 249 250 251 252 253 254
static int omap_hsmmc_1_set_power(struct device *dev, int slot, int power_on,
				  int vdd)
{
	struct omap_hsmmc_host *host =
		platform_get_drvdata(to_platform_device(dev));
	int ret;

	if (mmc_slot(host).before_set_reg)
		mmc_slot(host).before_set_reg(dev, slot, power_on, vdd);

	if (power_on)
255
		ret = mmc_regulator_set_ocr(host->mmc, host->vcc, vdd);
256
	else
257
		ret = mmc_regulator_set_ocr(host->mmc, host->vcc, 0);
258 259 260 261 262 263 264

	if (mmc_slot(host).after_set_reg)
		mmc_slot(host).after_set_reg(dev, slot, power_on, vdd);

	return ret;
}

265
static int omap_hsmmc_235_set_power(struct device *dev, int slot, int power_on,
266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295
				   int vdd)
{
	struct omap_hsmmc_host *host =
		platform_get_drvdata(to_platform_device(dev));
	int ret = 0;

	/*
	 * If we don't see a Vcc regulator, assume it's a fixed
	 * voltage always-on regulator.
	 */
	if (!host->vcc)
		return 0;

	if (mmc_slot(host).before_set_reg)
		mmc_slot(host).before_set_reg(dev, slot, power_on, vdd);

	/*
	 * Assume Vcc regulator is used only to power the card ... OMAP
	 * VDDS is used to power the pins, optionally with a transceiver to
	 * support cards using voltages other than VDDS (1.8V nominal).  When a
	 * transceiver is used, DAT3..7 are muxed as transceiver control pins.
	 *
	 * In some cases this regulator won't support enable/disable;
	 * e.g. it's a fixed rail for a WLAN chip.
	 *
	 * In other cases vcc_aux switches interface power.  Example, for
	 * eMMC cards it represents VccQ.  Sometimes transceivers or SDIO
	 * chips/cards need an interface voltage rail too.
	 */
	if (power_on) {
296
		ret = mmc_regulator_set_ocr(host->mmc, host->vcc, vdd);
297 298 299 300
		/* Enable interface voltage rail, if needed */
		if (ret == 0 && host->vcc_aux) {
			ret = regulator_enable(host->vcc_aux);
			if (ret < 0)
301 302
				ret = mmc_regulator_set_ocr(host->mmc,
							host->vcc, 0);
303 304
		}
	} else {
305
		/* Shut down the rail */
306 307
		if (host->vcc_aux)
			ret = regulator_disable(host->vcc_aux);
308 309 310 311 312
		if (!ret) {
			/* Then proceed to shut down the local regulator */
			ret = mmc_regulator_set_ocr(host->mmc,
						host->vcc, 0);
		}
313 314 315 316 317 318 319 320
	}

	if (mmc_slot(host).after_set_reg)
		mmc_slot(host).after_set_reg(dev, slot, power_on, vdd);

	return ret;
}

321 322 323 324 325 326
static int omap_hsmmc_4_set_power(struct device *dev, int slot, int power_on,
					int vdd)
{
	return 0;
}

327 328 329 330 331 332 333 334 335 336
static int omap_hsmmc_1_set_sleep(struct device *dev, int slot, int sleep,
				  int vdd, int cardsleep)
{
	struct omap_hsmmc_host *host =
		platform_get_drvdata(to_platform_device(dev));
	int mode = sleep ? REGULATOR_MODE_STANDBY : REGULATOR_MODE_NORMAL;

	return regulator_set_mode(host->vcc, mode);
}

337
static int omap_hsmmc_235_set_sleep(struct device *dev, int slot, int sleep,
338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358
				   int vdd, int cardsleep)
{
	struct omap_hsmmc_host *host =
		platform_get_drvdata(to_platform_device(dev));
	int err, mode;

	/*
	 * If we don't see a Vcc regulator, assume it's a fixed
	 * voltage always-on regulator.
	 */
	if (!host->vcc)
		return 0;

	mode = sleep ? REGULATOR_MODE_STANDBY : REGULATOR_MODE_NORMAL;

	if (!host->vcc_aux)
		return regulator_set_mode(host->vcc, mode);

	if (cardsleep) {
		/* VCC can be turned off if card is asleep */
		if (sleep)
359
			err = mmc_regulator_set_ocr(host->mmc, host->vcc, 0);
360
		else
361
			err = mmc_regulator_set_ocr(host->mmc, host->vcc, vdd);
362 363 364 365
	} else
		err = regulator_set_mode(host->vcc, mode);
	if (err)
		return err;
366 367 368 369 370 371 372 373

	if (!mmc_slot(host).vcc_aux_disable_is_sleep)
		return regulator_set_mode(host->vcc_aux, mode);

	if (sleep)
		return regulator_disable(host->vcc_aux);
	else
		return regulator_enable(host->vcc_aux);
374 375
}

376 377 378 379 380 381
static int omap_hsmmc_4_set_sleep(struct device *dev, int slot, int sleep,
					int vdd, int cardsleep)
{
	return 0;
}

382 383 384 385
static int omap_hsmmc_reg_get(struct omap_hsmmc_host *host)
{
	struct regulator *reg;
	int ret = 0;
386
	int ocr_value = 0;
387 388 389 390 391 392 393 394 395

	switch (host->id) {
	case OMAP_MMC1_DEVID:
		/* On-chip level shifting via PBIAS0/PBIAS1 */
		mmc_slot(host).set_power = omap_hsmmc_1_set_power;
		mmc_slot(host).set_sleep = omap_hsmmc_1_set_sleep;
		break;
	case OMAP_MMC2_DEVID:
	case OMAP_MMC3_DEVID:
396
	case OMAP_MMC5_DEVID:
397
		/* Off-chip level shifting, or none */
398 399
		mmc_slot(host).set_power = omap_hsmmc_235_set_power;
		mmc_slot(host).set_sleep = omap_hsmmc_235_set_sleep;
400
		break;
401 402 403
	case OMAP_MMC4_DEVID:
		mmc_slot(host).set_power = omap_hsmmc_4_set_power;
		mmc_slot(host).set_sleep = omap_hsmmc_4_set_sleep;
404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422
	default:
		pr_err("MMC%d configuration not supported!\n", host->id);
		return -EINVAL;
	}

	reg = regulator_get(host->dev, "vmmc");
	if (IS_ERR(reg)) {
		dev_dbg(host->dev, "vmmc regulator missing\n");
		/*
		* HACK: until fixed.c regulator is usable,
		* we don't require a main regulator
		* for MMC2 or MMC3
		*/
		if (host->id == OMAP_MMC1_DEVID) {
			ret = PTR_ERR(reg);
			goto err;
		}
	} else {
		host->vcc = reg;
423 424 425 426 427 428 429 430 431 432 433
		ocr_value = mmc_regulator_get_ocrmask(reg);
		if (!mmc_slot(host).ocr_mask) {
			mmc_slot(host).ocr_mask = ocr_value;
		} else {
			if (!(mmc_slot(host).ocr_mask & ocr_value)) {
				pr_err("MMC%d ocrmask %x is not supported\n",
					host->id, mmc_slot(host).ocr_mask);
				mmc_slot(host).ocr_mask = 0;
				return -EINVAL;
			}
		}
434 435 436 437 438

		/* Allow an aux regulator */
		reg = regulator_get(host->dev, "vmmc_aux");
		host->vcc_aux = IS_ERR(reg) ? NULL : reg;

439 440 441
		/* For eMMC do not power off when not in sleep state */
		if (mmc_slot(host).no_regulator_off_init)
			return 0;
442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477
		/*
		* UGLY HACK:  workaround regulator framework bugs.
		* When the bootloader leaves a supply active, it's
		* initialized with zero usecount ... and we can't
		* disable it without first enabling it.  Until the
		* framework is fixed, we need a workaround like this
		* (which is safe for MMC, but not in general).
		*/
		if (regulator_is_enabled(host->vcc) > 0) {
			regulator_enable(host->vcc);
			regulator_disable(host->vcc);
		}
		if (host->vcc_aux) {
			if (regulator_is_enabled(reg) > 0) {
				regulator_enable(reg);
				regulator_disable(reg);
			}
		}
	}

	return 0;

err:
	mmc_slot(host).set_power = NULL;
	mmc_slot(host).set_sleep = NULL;
	return ret;
}

static void omap_hsmmc_reg_put(struct omap_hsmmc_host *host)
{
	regulator_put(host->vcc);
	regulator_put(host->vcc_aux);
	mmc_slot(host).set_power = NULL;
	mmc_slot(host).set_sleep = NULL;
}

478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551
static inline int omap_hsmmc_have_reg(void)
{
	return 1;
}

#else

static inline int omap_hsmmc_reg_get(struct omap_hsmmc_host *host)
{
	return -EINVAL;
}

static inline void omap_hsmmc_reg_put(struct omap_hsmmc_host *host)
{
}

static inline int omap_hsmmc_have_reg(void)
{
	return 0;
}

#endif

static int omap_hsmmc_gpio_init(struct omap_mmc_platform_data *pdata)
{
	int ret;

	if (gpio_is_valid(pdata->slots[0].switch_pin)) {
		if (pdata->slots[0].cover)
			pdata->slots[0].get_cover_state =
					omap_hsmmc_get_cover_state;
		else
			pdata->slots[0].card_detect = omap_hsmmc_card_detect;
		pdata->slots[0].card_detect_irq =
				gpio_to_irq(pdata->slots[0].switch_pin);
		ret = gpio_request(pdata->slots[0].switch_pin, "mmc_cd");
		if (ret)
			return ret;
		ret = gpio_direction_input(pdata->slots[0].switch_pin);
		if (ret)
			goto err_free_sp;
	} else
		pdata->slots[0].switch_pin = -EINVAL;

	if (gpio_is_valid(pdata->slots[0].gpio_wp)) {
		pdata->slots[0].get_ro = omap_hsmmc_get_wp;
		ret = gpio_request(pdata->slots[0].gpio_wp, "mmc_wp");
		if (ret)
			goto err_free_cd;
		ret = gpio_direction_input(pdata->slots[0].gpio_wp);
		if (ret)
			goto err_free_wp;
	} else
		pdata->slots[0].gpio_wp = -EINVAL;

	return 0;

err_free_wp:
	gpio_free(pdata->slots[0].gpio_wp);
err_free_cd:
	if (gpio_is_valid(pdata->slots[0].switch_pin))
err_free_sp:
		gpio_free(pdata->slots[0].switch_pin);
	return ret;
}

static void omap_hsmmc_gpio_free(struct omap_mmc_platform_data *pdata)
{
	if (gpio_is_valid(pdata->slots[0].gpio_wp))
		gpio_free(pdata->slots[0].gpio_wp);
	if (gpio_is_valid(pdata->slots[0].switch_pin))
		gpio_free(pdata->slots[0].switch_pin);
}

552 553 554
/*
 * Stop clock to the card
 */
D
Denis Karpov 已提交
555
static void omap_hsmmc_stop_clock(struct omap_hsmmc_host *host)
556 557 558 559 560 561 562
{
	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) & ~CEN);
	if ((OMAP_HSMMC_READ(host->base, SYSCTL) & CEN) != 0x0)
		dev_dbg(mmc_dev(host->mmc), "MMC Clock is not stoped\n");
}

A
Adrian Hunter 已提交
563 564
static void omap_hsmmc_enable_irq(struct omap_hsmmc_host *host,
				  struct mmc_command *cmd)
565 566 567 568 569 570 571 572
{
	unsigned int irq_mask;

	if (host->use_dma)
		irq_mask = INT_EN_MASK & ~(BRR_ENABLE | BWR_ENABLE);
	else
		irq_mask = INT_EN_MASK;

A
Adrian Hunter 已提交
573 574 575 576
	/* Disable timeout for erases */
	if (cmd->opcode == MMC_ERASE)
		irq_mask &= ~DTO_ENABLE;

577 578 579 580 581 582 583 584 585 586 587 588
	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
	OMAP_HSMMC_WRITE(host->base, ISE, irq_mask);
	OMAP_HSMMC_WRITE(host->base, IE, irq_mask);
}

static void omap_hsmmc_disable_irq(struct omap_hsmmc_host *host)
{
	OMAP_HSMMC_WRITE(host->base, ISE, 0);
	OMAP_HSMMC_WRITE(host->base, IE, 0);
	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
}

589 590 591 592 593 594
#ifdef CONFIG_PM

/*
 * Restore the MMC host context, if it was lost as result of a
 * power state change.
 */
D
Denis Karpov 已提交
595
static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656
{
	struct mmc_ios *ios = &host->mmc->ios;
	struct omap_mmc_platform_data *pdata = host->pdata;
	int context_loss = 0;
	u32 hctl, capa, con;
	u16 dsor = 0;
	unsigned long timeout;

	if (pdata->get_context_loss_count) {
		context_loss = pdata->get_context_loss_count(host->dev);
		if (context_loss < 0)
			return 1;
	}

	dev_dbg(mmc_dev(host->mmc), "context was %slost\n",
		context_loss == host->context_loss ? "not " : "");
	if (host->context_loss == context_loss)
		return 1;

	/* Wait for hardware reset */
	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
	while ((OMAP_HSMMC_READ(host->base, SYSSTATUS) & RESETDONE) != RESETDONE
		&& time_before(jiffies, timeout))
		;

	/* Do software reset */
	OMAP_HSMMC_WRITE(host->base, SYSCONFIG, SOFTRESET);
	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
	while ((OMAP_HSMMC_READ(host->base, SYSSTATUS) & RESETDONE) != RESETDONE
		&& time_before(jiffies, timeout))
		;

	OMAP_HSMMC_WRITE(host->base, SYSCONFIG,
			OMAP_HSMMC_READ(host->base, SYSCONFIG) | AUTOIDLE);

	if (host->id == OMAP_MMC1_DEVID) {
		if (host->power_mode != MMC_POWER_OFF &&
		    (1 << ios->vdd) <= MMC_VDD_23_24)
			hctl = SDVS18;
		else
			hctl = SDVS30;
		capa = VS30 | VS18;
	} else {
		hctl = SDVS18;
		capa = VS18;
	}

	OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) | hctl);

	OMAP_HSMMC_WRITE(host->base, CAPA,
			OMAP_HSMMC_READ(host->base, CAPA) | capa);

	OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) | SDBP);

	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
	while ((OMAP_HSMMC_READ(host->base, HCTL) & SDBP) != SDBP
		&& time_before(jiffies, timeout))
		;

657
	omap_hsmmc_disable_irq(host);
658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720

	/* Do not initialize card-specific things if the power is off */
	if (host->power_mode == MMC_POWER_OFF)
		goto out;

	con = OMAP_HSMMC_READ(host->base, CON);
	switch (ios->bus_width) {
	case MMC_BUS_WIDTH_8:
		OMAP_HSMMC_WRITE(host->base, CON, con | DW8);
		break;
	case MMC_BUS_WIDTH_4:
		OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
		OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) | FOUR_BIT);
		break;
	case MMC_BUS_WIDTH_1:
		OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
		OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) & ~FOUR_BIT);
		break;
	}

	if (ios->clock) {
		dsor = OMAP_MMC_MASTER_CLOCK / ios->clock;
		if (dsor < 1)
			dsor = 1;

		if (OMAP_MMC_MASTER_CLOCK / dsor > ios->clock)
			dsor++;

		if (dsor > 250)
			dsor = 250;
	}

	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) & ~CEN);
	OMAP_HSMMC_WRITE(host->base, SYSCTL, (dsor << 6) | (DTO << 16));
	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) | ICE);

	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
	while ((OMAP_HSMMC_READ(host->base, SYSCTL) & ICS) != ICS
		&& time_before(jiffies, timeout))
		;

	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) | CEN);

	con = OMAP_HSMMC_READ(host->base, CON);
	if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN)
		OMAP_HSMMC_WRITE(host->base, CON, con | OD);
	else
		OMAP_HSMMC_WRITE(host->base, CON, con & ~OD);
out:
	host->context_loss = context_loss;

	dev_dbg(mmc_dev(host->mmc), "context is restored\n");
	return 0;
}

/*
 * Save the MMC host context (store the number of power state changes so far).
 */
D
Denis Karpov 已提交
721
static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
722 723 724 725 726 727 728 729 730 731 732 733 734 735
{
	struct omap_mmc_platform_data *pdata = host->pdata;
	int context_loss;

	if (pdata->get_context_loss_count) {
		context_loss = pdata->get_context_loss_count(host->dev);
		if (context_loss < 0)
			return;
		host->context_loss = context_loss;
	}
}

#else

D
Denis Karpov 已提交
736
static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
737 738 739 740
{
	return 0;
}

D
Denis Karpov 已提交
741
static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
742 743 744 745 746
{
}

#endif

747 748 749 750
/*
 * Send init stream sequence to card
 * before sending IDLE command
 */
D
Denis Karpov 已提交
751
static void send_init_stream(struct omap_hsmmc_host *host)
752 753 754 755
{
	int reg = 0;
	unsigned long timeout;

756 757 758
	if (host->protect_card)
		return;

759
	disable_irq(host->irq);
760 761

	OMAP_HSMMC_WRITE(host->base, IE, INT_EN_MASK);
762 763 764 765 766 767 768 769 770 771
	OMAP_HSMMC_WRITE(host->base, CON,
		OMAP_HSMMC_READ(host->base, CON) | INIT_STREAM);
	OMAP_HSMMC_WRITE(host->base, CMD, INIT_STREAM_CMD);

	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
	while ((reg != CC) && time_before(jiffies, timeout))
		reg = OMAP_HSMMC_READ(host->base, STAT) & CC;

	OMAP_HSMMC_WRITE(host->base, CON,
		OMAP_HSMMC_READ(host->base, CON) & ~INIT_STREAM);
772 773 774 775

	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
	OMAP_HSMMC_READ(host->base, STAT);

776 777 778 779
	enable_irq(host->irq);
}

static inline
D
Denis Karpov 已提交
780
int omap_hsmmc_cover_is_closed(struct omap_hsmmc_host *host)
781 782 783
{
	int r = 1;

D
Denis Karpov 已提交
784 785
	if (mmc_slot(host).get_cover_state)
		r = mmc_slot(host).get_cover_state(host->dev, host->slot_id);
786 787 788 789
	return r;
}

static ssize_t
D
Denis Karpov 已提交
790
omap_hsmmc_show_cover_switch(struct device *dev, struct device_attribute *attr,
791 792 793
			   char *buf)
{
	struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
D
Denis Karpov 已提交
794
	struct omap_hsmmc_host *host = mmc_priv(mmc);
795

D
Denis Karpov 已提交
796 797
	return sprintf(buf, "%s\n",
			omap_hsmmc_cover_is_closed(host) ? "closed" : "open");
798 799
}

D
Denis Karpov 已提交
800
static DEVICE_ATTR(cover_switch, S_IRUGO, omap_hsmmc_show_cover_switch, NULL);
801 802

static ssize_t
D
Denis Karpov 已提交
803
omap_hsmmc_show_slot_name(struct device *dev, struct device_attribute *attr,
804 805 806
			char *buf)
{
	struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
D
Denis Karpov 已提交
807
	struct omap_hsmmc_host *host = mmc_priv(mmc);
808

D
Denis Karpov 已提交
809
	return sprintf(buf, "%s\n", mmc_slot(host).name);
810 811
}

D
Denis Karpov 已提交
812
static DEVICE_ATTR(slot_name, S_IRUGO, omap_hsmmc_show_slot_name, NULL);
813 814 815 816 817

/*
 * Configure the response type and send the cmd.
 */
static void
D
Denis Karpov 已提交
818
omap_hsmmc_start_command(struct omap_hsmmc_host *host, struct mmc_command *cmd,
819 820 821 822 823 824 825 826
	struct mmc_data *data)
{
	int cmdreg = 0, resptype = 0, cmdtype = 0;

	dev_dbg(mmc_dev(host->mmc), "%s: CMD%d, argument 0x%08x\n",
		mmc_hostname(host->mmc), cmd->opcode, cmd->arg);
	host->cmd = cmd;

A
Adrian Hunter 已提交
827
	omap_hsmmc_enable_irq(host, cmd);
828

829
	host->response_busy = 0;
830 831 832
	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136)
			resptype = 1;
833 834 835 836
		else if (cmd->flags & MMC_RSP_BUSY) {
			resptype = 3;
			host->response_busy = 1;
		} else
837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860
			resptype = 2;
	}

	/*
	 * Unlike OMAP1 controller, the cmdtype does not seem to be based on
	 * ac, bc, adtc, bcr. Only commands ending an open ended transfer need
	 * a val of 0x3, rest 0x0.
	 */
	if (cmd == host->mrq->stop)
		cmdtype = 0x3;

	cmdreg = (cmd->opcode << 24) | (resptype << 16) | (cmdtype << 22);

	if (data) {
		cmdreg |= DP_SELECT | MSBS | BCE;
		if (data->flags & MMC_DATA_READ)
			cmdreg |= DDIR;
		else
			cmdreg &= ~(DDIR);
	}

	if (host->use_dma)
		cmdreg |= DMA_EN;

861
	host->req_in_progress = 1;
862

863 864 865 866
	OMAP_HSMMC_WRITE(host->base, ARG, cmd->arg);
	OMAP_HSMMC_WRITE(host->base, CMD, cmdreg);
}

867
static int
D
Denis Karpov 已提交
868
omap_hsmmc_get_dma_dir(struct omap_hsmmc_host *host, struct mmc_data *data)
869 870 871 872 873 874 875
{
	if (data->flags & MMC_DATA_WRITE)
		return DMA_TO_DEVICE;
	else
		return DMA_FROM_DEVICE;
}

876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892
static void omap_hsmmc_request_done(struct omap_hsmmc_host *host, struct mmc_request *mrq)
{
	int dma_ch;

	spin_lock(&host->irq_lock);
	host->req_in_progress = 0;
	dma_ch = host->dma_ch;
	spin_unlock(&host->irq_lock);

	omap_hsmmc_disable_irq(host);
	/* Do not complete the request if DMA is still in progress */
	if (mrq->data && host->use_dma && dma_ch != -1)
		return;
	host->mrq = NULL;
	mmc_request_done(host->mmc, mrq);
}

893 894 895 896
/*
 * Notify the transfer complete to MMC core
 */
static void
D
Denis Karpov 已提交
897
omap_hsmmc_xfer_done(struct omap_hsmmc_host *host, struct mmc_data *data)
898
{
899 900 901
	if (!data) {
		struct mmc_request *mrq = host->mrq;

902 903 904 905 906 907 908
		/* TC before CC from CMD6 - don't know why, but it happens */
		if (host->cmd && host->cmd->opcode == 6 &&
		    host->response_busy) {
			host->response_busy = 0;
			return;
		}

909
		omap_hsmmc_request_done(host, mrq);
910 911 912
		return;
	}

913 914 915 916 917 918 919 920
	host->data = NULL;

	if (!data->error)
		data->bytes_xfered += data->blocks * (data->blksz);
	else
		data->bytes_xfered = 0;

	if (!data->stop) {
921
		omap_hsmmc_request_done(host, data->mrq);
922 923
		return;
	}
D
Denis Karpov 已提交
924
	omap_hsmmc_start_command(host, data->stop, NULL);
925 926 927 928 929 930
}

/*
 * Notify the core about command completion
 */
static void
D
Denis Karpov 已提交
931
omap_hsmmc_cmd_done(struct omap_hsmmc_host *host, struct mmc_command *cmd)
932 933 934 935 936 937 938 939 940 941 942 943 944 945 946
{
	host->cmd = NULL;

	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136) {
			/* response type 2 */
			cmd->resp[3] = OMAP_HSMMC_READ(host->base, RSP10);
			cmd->resp[2] = OMAP_HSMMC_READ(host->base, RSP32);
			cmd->resp[1] = OMAP_HSMMC_READ(host->base, RSP54);
			cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP76);
		} else {
			/* response types 1, 1b, 3, 4, 5, 6 */
			cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP10);
		}
	}
947 948
	if ((host->data == NULL && !host->response_busy) || cmd->error)
		omap_hsmmc_request_done(host, cmd->mrq);
949 950 951 952 953
}

/*
 * DMA clean up for command errors
 */
D
Denis Karpov 已提交
954
static void omap_hsmmc_dma_cleanup(struct omap_hsmmc_host *host, int errno)
955
{
956 957
	int dma_ch;

958
	host->data->error = errno;
959

960 961 962 963 964 965
	spin_lock(&host->irq_lock);
	dma_ch = host->dma_ch;
	host->dma_ch = -1;
	spin_unlock(&host->irq_lock);

	if (host->use_dma && dma_ch != -1) {
966 967
		dma_unmap_sg(mmc_dev(host->mmc), host->data->sg,
			host->data->sg_len,
D
Denis Karpov 已提交
968
			omap_hsmmc_get_dma_dir(host, host->data));
969
		omap_free_dma(dma_ch);
970 971 972 973 974 975 976 977
	}
	host->data = NULL;
}

/*
 * Readable error output
 */
#ifdef CONFIG_MMC_DEBUG
D
Denis Karpov 已提交
978
static void omap_hsmmc_report_irq(struct omap_hsmmc_host *host, u32 status)
979 980
{
	/* --- means reserved bit without definition at documentation */
D
Denis Karpov 已提交
981
	static const char *omap_hsmmc_status_bits[] = {
982 983 984 985 986 987 988 989 990 991 992 993
		"CC", "TC", "BGE", "---", "BWR", "BRR", "---", "---", "CIRQ",
		"OBI", "---", "---", "---", "---", "---", "ERRI", "CTO", "CCRC",
		"CEB", "CIE", "DTO", "DCRC", "DEB", "---", "ACE", "---",
		"---", "---", "---", "CERR", "CERR", "BADA", "---", "---", "---"
	};
	char res[256];
	char *buf = res;
	int len, i;

	len = sprintf(buf, "MMC IRQ 0x%x :", status);
	buf += len;

D
Denis Karpov 已提交
994
	for (i = 0; i < ARRAY_SIZE(omap_hsmmc_status_bits); i++)
995
		if (status & (1 << i)) {
D
Denis Karpov 已提交
996
			len = sprintf(buf, " %s", omap_hsmmc_status_bits[i]);
997 998 999 1000 1001 1002 1003
			buf += len;
		}

	dev_dbg(mmc_dev(host->mmc), "%s\n", res);
}
#endif  /* CONFIG_MMC_DEBUG */

1004 1005 1006 1007 1008 1009 1010
/*
 * MMC controller internal state machines reset
 *
 * Used to reset command or data internal state machines, using respectively
 *  SRC or SRD bit of SYSCTL register
 * Can be called from interrupt context
 */
D
Denis Karpov 已提交
1011 1012
static inline void omap_hsmmc_reset_controller_fsm(struct omap_hsmmc_host *host,
						   unsigned long bit)
1013 1014 1015 1016 1017 1018 1019 1020
{
	unsigned long i = 0;
	unsigned long limit = (loops_per_jiffy *
				msecs_to_jiffies(MMC_TIMEOUT_MS));

	OMAP_HSMMC_WRITE(host->base, SYSCTL,
			 OMAP_HSMMC_READ(host->base, SYSCTL) | bit);

1021 1022 1023 1024 1025
	/*
	 * OMAP4 ES2 and greater has an updated reset logic.
	 * Monitor a 0->1 transition first
	 */
	if (mmc_slot(host).features & HSMMC_HAS_UPDATED_RESET) {
1026
		while ((!(OMAP_HSMMC_READ(host->base, SYSCTL) & bit))
1027 1028 1029 1030 1031
					&& (i++ < limit))
			cpu_relax();
	}
	i = 0;

1032 1033 1034 1035 1036 1037 1038 1039 1040
	while ((OMAP_HSMMC_READ(host->base, SYSCTL) & bit) &&
		(i++ < limit))
		cpu_relax();

	if (OMAP_HSMMC_READ(host->base, SYSCTL) & bit)
		dev_err(mmc_dev(host->mmc),
			"Timeout waiting on controller reset in %s\n",
			__func__);
}
1041

1042
static void omap_hsmmc_do_irq(struct omap_hsmmc_host *host, int status)
1043 1044
{
	struct mmc_data *data;
1045 1046 1047 1048 1049 1050 1051 1052 1053
	int end_cmd = 0, end_trans = 0;

	if (!host->req_in_progress) {
		do {
			OMAP_HSMMC_WRITE(host->base, STAT, status);
			/* Flush posted write */
			status = OMAP_HSMMC_READ(host->base, STAT);
		} while (status & INT_EN_MASK);
		return;
1054 1055 1056 1057 1058 1059 1060
	}

	data = host->data;
	dev_dbg(mmc_dev(host->mmc), "IRQ Status is %x\n", status);

	if (status & ERR) {
#ifdef CONFIG_MMC_DEBUG
D
Denis Karpov 已提交
1061
		omap_hsmmc_report_irq(host, status);
1062 1063 1064 1065 1066
#endif
		if ((status & CMD_TIMEOUT) ||
			(status & CMD_CRC)) {
			if (host->cmd) {
				if (status & CMD_TIMEOUT) {
D
Denis Karpov 已提交
1067 1068
					omap_hsmmc_reset_controller_fsm(host,
									SRC);
1069 1070 1071 1072 1073 1074
					host->cmd->error = -ETIMEDOUT;
				} else {
					host->cmd->error = -EILSEQ;
				}
				end_cmd = 1;
			}
1075 1076
			if (host->data || host->response_busy) {
				if (host->data)
D
Denis Karpov 已提交
1077 1078
					omap_hsmmc_dma_cleanup(host,
								-ETIMEDOUT);
1079
				host->response_busy = 0;
D
Denis Karpov 已提交
1080
				omap_hsmmc_reset_controller_fsm(host, SRD);
1081
			}
1082 1083 1084
		}
		if ((status & DATA_TIMEOUT) ||
			(status & DATA_CRC)) {
1085 1086 1087 1088 1089
			if (host->data || host->response_busy) {
				int err = (status & DATA_TIMEOUT) ?
						-ETIMEDOUT : -EILSEQ;

				if (host->data)
D
Denis Karpov 已提交
1090
					omap_hsmmc_dma_cleanup(host, err);
1091
				else
1092 1093
					host->mrq->cmd->error = err;
				host->response_busy = 0;
D
Denis Karpov 已提交
1094
				omap_hsmmc_reset_controller_fsm(host, SRD);
1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109
				end_trans = 1;
			}
		}
		if (status & CARD_ERR) {
			dev_dbg(mmc_dev(host->mmc),
				"Ignoring card err CMD%d\n", host->cmd->opcode);
			if (host->cmd)
				end_cmd = 1;
			if (host->data)
				end_trans = 1;
		}
	}

	OMAP_HSMMC_WRITE(host->base, STAT, status);

1110
	if (end_cmd || ((status & CC) && host->cmd))
D
Denis Karpov 已提交
1111
		omap_hsmmc_cmd_done(host, host->cmd);
1112
	if ((end_trans || (status & TC)) && host->mrq)
D
Denis Karpov 已提交
1113
		omap_hsmmc_xfer_done(host, data);
1114
}
1115

1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129
/*
 * MMC controller IRQ handler
 */
static irqreturn_t omap_hsmmc_irq(int irq, void *dev_id)
{
	struct omap_hsmmc_host *host = dev_id;
	int status;

	status = OMAP_HSMMC_READ(host->base, STAT);
	do {
		omap_hsmmc_do_irq(host, status);
		/* Flush posted write */
		status = OMAP_HSMMC_READ(host->base, STAT);
	} while (status & INT_EN_MASK);
1130

1131 1132 1133
	return IRQ_HANDLED;
}

D
Denis Karpov 已提交
1134
static void set_sd_bus_power(struct omap_hsmmc_host *host)
A
Adrian Hunter 已提交
1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146
{
	unsigned long i;

	OMAP_HSMMC_WRITE(host->base, HCTL,
			 OMAP_HSMMC_READ(host->base, HCTL) | SDBP);
	for (i = 0; i < loops_per_jiffy; i++) {
		if (OMAP_HSMMC_READ(host->base, HCTL) & SDBP)
			break;
		cpu_relax();
	}
}

1147
/*
1148 1149 1150 1151 1152
 * Switch MMC interface voltage ... only relevant for MMC1.
 *
 * MMC2 and MMC3 use fixed 1.8V levels, and maybe a transceiver.
 * The MMC2 transceiver controls are used instead of DAT4..DAT7.
 * Some chips, like eMMC ones, use internal transceivers.
1153
 */
D
Denis Karpov 已提交
1154
static int omap_hsmmc_switch_opcond(struct omap_hsmmc_host *host, int vdd)
1155 1156 1157 1158 1159
{
	u32 reg_val = 0;
	int ret;

	/* Disable the clocks */
1160
	pm_runtime_put_sync(host->dev);
1161 1162
	if (host->got_dbclk)
		clk_disable(host->dbclk);
1163 1164 1165 1166 1167

	/* Turn the power off */
	ret = mmc_slot(host).set_power(host->dev, host->slot_id, 0, 0);

	/* Turn the power ON with given VDD 1.8 or 3.0v */
1168 1169 1170
	if (!ret)
		ret = mmc_slot(host).set_power(host->dev, host->slot_id, 1,
					       vdd);
1171
	pm_runtime_get_sync(host->dev);
1172 1173 1174
	if (host->got_dbclk)
		clk_enable(host->dbclk);

1175 1176 1177 1178 1179 1180
	if (ret != 0)
		goto err;

	OMAP_HSMMC_WRITE(host->base, HCTL,
		OMAP_HSMMC_READ(host->base, HCTL) & SDVSCLR);
	reg_val = OMAP_HSMMC_READ(host->base, HCTL);
1181

1182 1183 1184
	/*
	 * If a MMC dual voltage card is detected, the set_ios fn calls
	 * this fn with VDD bit set for 1.8V. Upon card removal from the
D
Denis Karpov 已提交
1185
	 * slot, omap_hsmmc_set_ios sets the VDD back to 3V on MMC_POWER_OFF.
1186
	 *
1187 1188 1189 1190 1191 1192 1193 1194 1195
	 * Cope with a bit of slop in the range ... per data sheets:
	 *  - "1.8V" for vdds_mmc1/vdds_mmc1a can be up to 2.45V max,
	 *    but recommended values are 1.71V to 1.89V
	 *  - "3.0V" for vdds_mmc1/vdds_mmc1a can be up to 3.5V max,
	 *    but recommended values are 2.7V to 3.3V
	 *
	 * Board setup code shouldn't permit anything very out-of-range.
	 * TWL4030-family VMMC1 and VSIM regulators are fine (avoiding the
	 * middle range) but VSIM can't power DAT4..DAT7 at more than 3V.
1196
	 */
1197
	if ((1 << vdd) <= MMC_VDD_23_24)
1198
		reg_val |= SDVS18;
1199 1200
	else
		reg_val |= SDVS30;
1201 1202

	OMAP_HSMMC_WRITE(host->base, HCTL, reg_val);
A
Adrian Hunter 已提交
1203
	set_sd_bus_power(host);
1204 1205 1206 1207 1208 1209 1210

	return 0;
err:
	dev_dbg(mmc_dev(host->mmc), "Unable to switch operating voltage\n");
	return ret;
}

1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234
/* Protect the card while the cover is open */
static void omap_hsmmc_protect_card(struct omap_hsmmc_host *host)
{
	if (!mmc_slot(host).get_cover_state)
		return;

	host->reqs_blocked = 0;
	if (mmc_slot(host).get_cover_state(host->dev, host->slot_id)) {
		if (host->protect_card) {
			printk(KERN_INFO "%s: cover is closed, "
					 "card is now accessible\n",
					 mmc_hostname(host->mmc));
			host->protect_card = 0;
		}
	} else {
		if (!host->protect_card) {
			printk(KERN_INFO "%s: cover is open, "
					 "card is now inaccessible\n",
					 mmc_hostname(host->mmc));
			host->protect_card = 1;
		}
	}
}

1235 1236 1237
/*
 * Work Item to notify the core about card insertion/removal
 */
D
Denis Karpov 已提交
1238
static void omap_hsmmc_detect(struct work_struct *work)
1239
{
D
Denis Karpov 已提交
1240 1241
	struct omap_hsmmc_host *host =
		container_of(work, struct omap_hsmmc_host, mmc_carddetect_work);
1242
	struct omap_mmc_slot_data *slot = &mmc_slot(host);
1243 1244 1245 1246 1247 1248
	int carddetect;

	if (host->suspended)
		return;

	sysfs_notify(&host->mmc->class_dev.kobj, NULL, "cover_switch");
1249

D
Denis Karpov 已提交
1250
	if (slot->card_detect)
1251
		carddetect = slot->card_detect(host->dev, host->slot_id);
1252 1253
	else {
		omap_hsmmc_protect_card(host);
1254
		carddetect = -ENOSYS;
1255
	}
1256

1257
	if (carddetect)
1258
		mmc_detect_change(host->mmc, (HZ * 200) / 1000);
1259
	else
1260 1261 1262 1263 1264 1265
		mmc_detect_change(host->mmc, (HZ * 50) / 1000);
}

/*
 * ISR for handling card insertion and removal
 */
D
Denis Karpov 已提交
1266
static irqreturn_t omap_hsmmc_cd_handler(int irq, void *dev_id)
1267
{
D
Denis Karpov 已提交
1268
	struct omap_hsmmc_host *host = (struct omap_hsmmc_host *)dev_id;
1269

1270 1271
	if (host->suspended)
		return IRQ_HANDLED;
1272 1273 1274 1275 1276
	schedule_work(&host->mmc_carddetect_work);

	return IRQ_HANDLED;
}

D
Denis Karpov 已提交
1277
static int omap_hsmmc_get_dma_sync_dev(struct omap_hsmmc_host *host,
1278 1279 1280 1281
				     struct mmc_data *data)
{
	int sync_dev;

G
Grazvydas Ignotas 已提交
1282 1283 1284 1285
	if (data->flags & MMC_DATA_WRITE)
		sync_dev = host->dma_line_tx;
	else
		sync_dev = host->dma_line_rx;
1286 1287 1288
	return sync_dev;
}

D
Denis Karpov 已提交
1289
static void omap_hsmmc_config_dma_params(struct omap_hsmmc_host *host,
1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302
				       struct mmc_data *data,
				       struct scatterlist *sgl)
{
	int blksz, nblk, dma_ch;

	dma_ch = host->dma_ch;
	if (data->flags & MMC_DATA_WRITE) {
		omap_set_dma_dest_params(dma_ch, 0, OMAP_DMA_AMODE_CONSTANT,
			(host->mapbase + OMAP_HSMMC_DATA), 0, 0);
		omap_set_dma_src_params(dma_ch, 0, OMAP_DMA_AMODE_POST_INC,
			sg_dma_address(sgl), 0, 0);
	} else {
		omap_set_dma_src_params(dma_ch, 0, OMAP_DMA_AMODE_CONSTANT,
D
Denis Karpov 已提交
1303
			(host->mapbase + OMAP_HSMMC_DATA), 0, 0);
1304 1305 1306 1307 1308 1309 1310 1311 1312
		omap_set_dma_dest_params(dma_ch, 0, OMAP_DMA_AMODE_POST_INC,
			sg_dma_address(sgl), 0, 0);
	}

	blksz = host->data->blksz;
	nblk = sg_dma_len(sgl) / blksz;

	omap_set_dma_transfer_params(dma_ch, OMAP_DMA_DATA_TYPE_S32,
			blksz / 4, nblk, OMAP_DMA_SYNC_FRAME,
D
Denis Karpov 已提交
1313
			omap_hsmmc_get_dma_sync_dev(host, data),
1314 1315 1316 1317 1318
			!(data->flags & MMC_DATA_WRITE));

	omap_start_dma(dma_ch);
}

1319 1320 1321
/*
 * DMA call back function
 */
1322
static void omap_hsmmc_dma_cb(int lch, u16 ch_status, void *cb_data)
1323
{
1324 1325 1326
	struct omap_hsmmc_host *host = cb_data;
	struct mmc_data *data = host->mrq->data;
	int dma_ch, req_in_progress;
1327

1328 1329 1330 1331 1332
	if (!(ch_status & OMAP_DMA_BLOCK_IRQ)) {
		dev_warn(mmc_dev(host->mmc), "unexpected dma status %x\n",
			ch_status);
		return;
	}
1333

1334 1335 1336
	spin_lock(&host->irq_lock);
	if (host->dma_ch < 0) {
		spin_unlock(&host->irq_lock);
1337
		return;
1338
	}
1339

1340 1341 1342
	host->dma_sg_idx++;
	if (host->dma_sg_idx < host->dma_len) {
		/* Fire up the next transfer. */
1343 1344 1345
		omap_hsmmc_config_dma_params(host, data,
					   data->sg + host->dma_sg_idx);
		spin_unlock(&host->irq_lock);
1346 1347 1348
		return;
	}

1349 1350 1351
	if (!data->host_cookie)
		dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
			     omap_hsmmc_get_dma_dir(host, data));
1352 1353 1354

	req_in_progress = host->req_in_progress;
	dma_ch = host->dma_ch;
1355
	host->dma_ch = -1;
1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366
	spin_unlock(&host->irq_lock);

	omap_free_dma(dma_ch);

	/* If DMA has finished after TC, complete the request */
	if (!req_in_progress) {
		struct mmc_request *mrq = host->mrq;

		host->mrq = NULL;
		mmc_request_done(host->mmc, mrq);
	}
1367 1368
}

1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407
static int omap_hsmmc_pre_dma_transfer(struct omap_hsmmc_host *host,
				       struct mmc_data *data,
				       struct omap_hsmmc_next *next)
{
	int dma_len;

	if (!next && data->host_cookie &&
	    data->host_cookie != host->next_data.cookie) {
		printk(KERN_WARNING "[%s] invalid cookie: data->host_cookie %d"
		       " host->next_data.cookie %d\n",
		       __func__, data->host_cookie, host->next_data.cookie);
		data->host_cookie = 0;
	}

	/* Check if next job is already prepared */
	if (next ||
	    (!next && data->host_cookie != host->next_data.cookie)) {
		dma_len = dma_map_sg(mmc_dev(host->mmc), data->sg,
				     data->sg_len,
				     omap_hsmmc_get_dma_dir(host, data));

	} else {
		dma_len = host->next_data.dma_len;
		host->next_data.dma_len = 0;
	}


	if (dma_len == 0)
		return -EINVAL;

	if (next) {
		next->dma_len = dma_len;
		data->host_cookie = ++next->cookie < 0 ? 1 : next->cookie;
	} else
		host->dma_len = dma_len;

	return 0;
}

1408 1409 1410
/*
 * Routine to configure and start DMA for the MMC card
 */
D
Denis Karpov 已提交
1411 1412
static int omap_hsmmc_start_dma_transfer(struct omap_hsmmc_host *host,
					struct mmc_request *req)
1413
{
1414
	int dma_ch = 0, ret = 0, i;
1415 1416
	struct mmc_data *data = req->data;

1417
	/* Sanity check: all the SG entries must be aligned by block size. */
1418
	for (i = 0; i < data->sg_len; i++) {
1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430
		struct scatterlist *sgl;

		sgl = data->sg + i;
		if (sgl->length % data->blksz)
			return -EINVAL;
	}
	if ((data->blksz % 4) != 0)
		/* REVISIT: The MMC buffer increments only when MSB is written.
		 * Return error for blksz which is non multiple of four.
		 */
		return -EINVAL;

1431
	BUG_ON(host->dma_ch != -1);
1432

D
Denis Karpov 已提交
1433 1434
	ret = omap_request_dma(omap_hsmmc_get_dma_sync_dev(host, data),
			       "MMC/SD", omap_hsmmc_dma_cb, host, &dma_ch);
1435
	if (ret != 0) {
1436
		dev_err(mmc_dev(host->mmc),
1437 1438 1439 1440
			"%s: omap_request_dma() failed with %d\n",
			mmc_hostname(host->mmc), ret);
		return ret;
	}
1441 1442 1443
	ret = omap_hsmmc_pre_dma_transfer(host, data, NULL);
	if (ret)
		return ret;
1444 1445

	host->dma_ch = dma_ch;
1446
	host->dma_sg_idx = 0;
1447

D
Denis Karpov 已提交
1448
	omap_hsmmc_config_dma_params(host, data, data->sg);
1449 1450 1451 1452

	return 0;
}

D
Denis Karpov 已提交
1453
static void set_data_timeout(struct omap_hsmmc_host *host,
1454 1455
			     unsigned int timeout_ns,
			     unsigned int timeout_clks)
1456 1457 1458 1459 1460 1461 1462 1463 1464 1465
{
	unsigned int timeout, cycle_ns;
	uint32_t reg, clkd, dto = 0;

	reg = OMAP_HSMMC_READ(host->base, SYSCTL);
	clkd = (reg & CLKD_MASK) >> CLKD_SHIFT;
	if (clkd == 0)
		clkd = 1;

	cycle_ns = 1000000000 / (clk_get_rate(host->fclk) / clkd);
1466 1467
	timeout = timeout_ns / cycle_ns;
	timeout += timeout_clks;
1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493
	if (timeout) {
		while ((timeout & 0x80000000) == 0) {
			dto += 1;
			timeout <<= 1;
		}
		dto = 31 - dto;
		timeout <<= 1;
		if (timeout && dto)
			dto += 1;
		if (dto >= 13)
			dto -= 13;
		else
			dto = 0;
		if (dto > 14)
			dto = 14;
	}

	reg &= ~DTO_MASK;
	reg |= dto << DTO_SHIFT;
	OMAP_HSMMC_WRITE(host->base, SYSCTL, reg);
}

/*
 * Configure block length for MMC/SD cards and initiate the transfer.
 */
static int
D
Denis Karpov 已提交
1494
omap_hsmmc_prepare_data(struct omap_hsmmc_host *host, struct mmc_request *req)
1495 1496 1497 1498 1499 1500
{
	int ret;
	host->data = req->data;

	if (req->data == NULL) {
		OMAP_HSMMC_WRITE(host->base, BLK, 0);
1501 1502 1503 1504 1505 1506
		/*
		 * Set an arbitrary 100ms data timeout for commands with
		 * busy signal.
		 */
		if (req->cmd->flags & MMC_RSP_BUSY)
			set_data_timeout(host, 100000000U, 0);
1507 1508 1509 1510 1511
		return 0;
	}

	OMAP_HSMMC_WRITE(host->base, BLK, (req->data->blksz)
					| (req->data->blocks << 16));
1512
	set_data_timeout(host, req->data->timeout_ns, req->data->timeout_clks);
1513 1514

	if (host->use_dma) {
D
Denis Karpov 已提交
1515
		ret = omap_hsmmc_start_dma_transfer(host, req);
1516 1517 1518 1519 1520 1521 1522 1523
		if (ret != 0) {
			dev_dbg(mmc_dev(host->mmc), "MMC start dma failure\n");
			return ret;
		}
	}
	return 0;
}

1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552
static void omap_hsmmc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
				int err)
{
	struct omap_hsmmc_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

	if (host->use_dma) {
		dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
			     omap_hsmmc_get_dma_dir(host, data));
		data->host_cookie = 0;
	}
}

static void omap_hsmmc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
			       bool is_first_req)
{
	struct omap_hsmmc_host *host = mmc_priv(mmc);

	if (mrq->data->host_cookie) {
		mrq->data->host_cookie = 0;
		return ;
	}

	if (host->use_dma)
		if (omap_hsmmc_pre_dma_transfer(host, mrq->data,
						&host->next_data))
			mrq->data->host_cookie = 0;
}

1553 1554 1555
/*
 * Request function. for read/write operation
 */
D
Denis Karpov 已提交
1556
static void omap_hsmmc_request(struct mmc_host *mmc, struct mmc_request *req)
1557
{
D
Denis Karpov 已提交
1558
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1559
	int err;
1560

1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581
	BUG_ON(host->req_in_progress);
	BUG_ON(host->dma_ch != -1);
	if (host->protect_card) {
		if (host->reqs_blocked < 3) {
			/*
			 * Ensure the controller is left in a consistent
			 * state by resetting the command and data state
			 * machines.
			 */
			omap_hsmmc_reset_controller_fsm(host, SRD);
			omap_hsmmc_reset_controller_fsm(host, SRC);
			host->reqs_blocked += 1;
		}
		req->cmd->error = -EBADF;
		if (req->data)
			req->data->error = -EBADF;
		req->cmd->retries = 0;
		mmc_request_done(mmc, req);
		return;
	} else if (host->reqs_blocked)
		host->reqs_blocked = 0;
1582 1583
	WARN_ON(host->mrq != NULL);
	host->mrq = req;
D
Denis Karpov 已提交
1584
	err = omap_hsmmc_prepare_data(host, req);
1585 1586 1587 1588 1589 1590 1591 1592 1593
	if (err) {
		req->cmd->error = err;
		if (req->data)
			req->data->error = err;
		host->mrq = NULL;
		mmc_request_done(mmc, req);
		return;
	}

D
Denis Karpov 已提交
1594
	omap_hsmmc_start_command(host, req->cmd, req->data);
1595 1596 1597
}

/* Routine to configure clock values. Exposed API to core */
D
Denis Karpov 已提交
1598
static void omap_hsmmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1599
{
D
Denis Karpov 已提交
1600
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1601 1602 1603
	u16 dsor = 0;
	unsigned long regval;
	unsigned long timeout;
1604
	u32 con;
1605
	int do_send_init_stream = 0;
1606

1607
	pm_runtime_get_sync(host->dev);
1608

1609 1610 1611 1612 1613
	if (ios->power_mode != host->power_mode) {
		switch (ios->power_mode) {
		case MMC_POWER_OFF:
			mmc_slot(host).set_power(host->dev, host->slot_id,
						 0, 0);
1614
			host->vdd = 0;
1615 1616 1617 1618
			break;
		case MMC_POWER_UP:
			mmc_slot(host).set_power(host->dev, host->slot_id,
						 1, ios->vdd);
1619
			host->vdd = ios->vdd;
1620 1621 1622 1623 1624 1625
			break;
		case MMC_POWER_ON:
			do_send_init_stream = 1;
			break;
		}
		host->power_mode = ios->power_mode;
1626 1627
	}

1628 1629
	/* FIXME: set registers based only on changes to ios */

1630
	con = OMAP_HSMMC_READ(host->base, CON);
1631
	switch (mmc->ios.bus_width) {
1632 1633 1634
	case MMC_BUS_WIDTH_8:
		OMAP_HSMMC_WRITE(host->base, CON, con | DW8);
		break;
1635
	case MMC_BUS_WIDTH_4:
1636
		OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
1637 1638 1639 1640
		OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) | FOUR_BIT);
		break;
	case MMC_BUS_WIDTH_1:
1641
		OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
1642 1643 1644 1645 1646
		OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) & ~FOUR_BIT);
		break;
	}

1647
	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
1648 1649 1650
		/* Only MMC1 can interface at 3V without some flavor
		 * of external transceiver; but they all handle 1.8V.
		 */
1651 1652 1653 1654 1655 1656 1657 1658
		if ((OMAP_HSMMC_READ(host->base, HCTL) & SDVSDET) &&
			(ios->vdd == DUAL_VOLT_OCR_BIT)) {
				/*
				 * The mmc_select_voltage fn of the core does
				 * not seem to set the power_mode to
				 * MMC_POWER_UP upon recalculating the voltage.
				 * vdd 1.8v.
				 */
D
Denis Karpov 已提交
1659 1660
			if (omap_hsmmc_switch_opcond(host, ios->vdd) != 0)
				dev_dbg(mmc_dev(host->mmc),
1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675
						"Switch operation failed\n");
		}
	}

	if (ios->clock) {
		dsor = OMAP_MMC_MASTER_CLOCK / ios->clock;
		if (dsor < 1)
			dsor = 1;

		if (OMAP_MMC_MASTER_CLOCK / dsor > ios->clock)
			dsor++;

		if (dsor > 250)
			dsor = 250;
	}
D
Denis Karpov 已提交
1676
	omap_hsmmc_stop_clock(host);
1677 1678 1679 1680 1681 1682 1683 1684 1685
	regval = OMAP_HSMMC_READ(host->base, SYSCTL);
	regval = regval & ~(CLKD_MASK);
	regval = regval | (dsor << 6) | (DTO << 16);
	OMAP_HSMMC_WRITE(host->base, SYSCTL, regval);
	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) | ICE);

	/* Wait till the ICS bit is set */
	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
1686
	while ((OMAP_HSMMC_READ(host->base, SYSCTL) & ICS) != ICS
1687 1688 1689 1690 1691 1692
		&& time_before(jiffies, timeout))
		msleep(1);

	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) | CEN);

1693
	if (do_send_init_stream)
1694 1695
		send_init_stream(host);

1696
	con = OMAP_HSMMC_READ(host->base, CON);
1697
	if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN)
1698 1699 1700
		OMAP_HSMMC_WRITE(host->base, CON, con | OD);
	else
		OMAP_HSMMC_WRITE(host->base, CON, con & ~OD);
1701

1702
	pm_runtime_put_autosuspend(host->dev);
1703 1704 1705 1706
}

static int omap_hsmmc_get_cd(struct mmc_host *mmc)
{
D
Denis Karpov 已提交
1707
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1708

D
Denis Karpov 已提交
1709
	if (!mmc_slot(host).card_detect)
1710
		return -ENOSYS;
1711
	return mmc_slot(host).card_detect(host->dev, host->slot_id);
1712 1713 1714 1715
}

static int omap_hsmmc_get_ro(struct mmc_host *mmc)
{
D
Denis Karpov 已提交
1716
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1717

D
Denis Karpov 已提交
1718
	if (!mmc_slot(host).get_ro)
1719
		return -ENOSYS;
D
Denis Karpov 已提交
1720
	return mmc_slot(host).get_ro(host->dev, 0);
1721 1722
}

1723 1724 1725 1726 1727 1728 1729 1730
static void omap_hsmmc_init_card(struct mmc_host *mmc, struct mmc_card *card)
{
	struct omap_hsmmc_host *host = mmc_priv(mmc);

	if (mmc_slot(host).init_card)
		mmc_slot(host).init_card(card);
}

D
Denis Karpov 已提交
1731
static void omap_hsmmc_conf_bus_power(struct omap_hsmmc_host *host)
1732 1733 1734 1735
{
	u32 hctl, capa, value;

	/* Only MMC1 supports 3.0V */
1736
	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754
		hctl = SDVS30;
		capa = VS30 | VS18;
	} else {
		hctl = SDVS18;
		capa = VS18;
	}

	value = OMAP_HSMMC_READ(host->base, HCTL) & ~SDVS_MASK;
	OMAP_HSMMC_WRITE(host->base, HCTL, value | hctl);

	value = OMAP_HSMMC_READ(host->base, CAPA);
	OMAP_HSMMC_WRITE(host->base, CAPA, value | capa);

	/* Set the controller to AUTO IDLE mode */
	value = OMAP_HSMMC_READ(host->base, SYSCONFIG);
	OMAP_HSMMC_WRITE(host->base, SYSCONFIG, value | AUTOIDLE);

	/* Set SD bus power bit */
A
Adrian Hunter 已提交
1755
	set_sd_bus_power(host);
1756 1757
}

D
Denis Karpov 已提交
1758
static int omap_hsmmc_enable_fclk(struct mmc_host *mmc)
1759
{
D
Denis Karpov 已提交
1760
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1761

1762 1763
	pm_runtime_get_sync(host->dev);

1764 1765 1766
	return 0;
}

D
Denis Karpov 已提交
1767
static int omap_hsmmc_disable_fclk(struct mmc_host *mmc, int lazy)
1768
{
D
Denis Karpov 已提交
1769
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1770

1771 1772 1773
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);

1774 1775 1776
	return 0;
}

D
Denis Karpov 已提交
1777 1778 1779
static const struct mmc_host_ops omap_hsmmc_ops = {
	.enable = omap_hsmmc_enable_fclk,
	.disable = omap_hsmmc_disable_fclk,
1780 1781
	.post_req = omap_hsmmc_post_req,
	.pre_req = omap_hsmmc_pre_req,
D
Denis Karpov 已提交
1782 1783
	.request = omap_hsmmc_request,
	.set_ios = omap_hsmmc_set_ios,
1784 1785
	.get_cd = omap_hsmmc_get_cd,
	.get_ro = omap_hsmmc_get_ro,
1786
	.init_card = omap_hsmmc_init_card,
1787 1788 1789
	/* NYET -- enable_sdio_irq */
};

1790 1791
#ifdef CONFIG_DEBUG_FS

D
Denis Karpov 已提交
1792
static int omap_hsmmc_regs_show(struct seq_file *s, void *data)
1793 1794
{
	struct mmc_host *mmc = s->private;
D
Denis Karpov 已提交
1795
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1796 1797
	int context_loss = 0;

D
Denis Karpov 已提交
1798 1799
	if (host->pdata->get_context_loss_count)
		context_loss = host->pdata->get_context_loss_count(host->dev);
1800

1801 1802
	seq_printf(s, "mmc%d:\n"
			" enabled:\t%d\n"
1803
			" dpm_state:\t%d\n"
1804
			" nesting_cnt:\t%d\n"
1805
			" ctx_loss:\t%d:%d\n"
1806
			"\nregs:\n",
1807 1808
			mmc->index, mmc->enabled ? 1 : 0,
			host->dpm_state, mmc->nesting_cnt,
1809
			host->context_loss, context_loss);
1810

1811
	if (host->suspended) {
1812 1813 1814 1815
		seq_printf(s, "host suspended, can't read registers\n");
		return 0;
	}

1816
	pm_runtime_get_sync(host->dev);
1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831

	seq_printf(s, "SYSCONFIG:\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, SYSCONFIG));
	seq_printf(s, "CON:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, CON));
	seq_printf(s, "HCTL:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, HCTL));
	seq_printf(s, "SYSCTL:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, SYSCTL));
	seq_printf(s, "IE:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, IE));
	seq_printf(s, "ISE:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, ISE));
	seq_printf(s, "CAPA:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, CAPA));
1832

1833 1834
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);
1835

1836 1837 1838
	return 0;
}

D
Denis Karpov 已提交
1839
static int omap_hsmmc_regs_open(struct inode *inode, struct file *file)
1840
{
D
Denis Karpov 已提交
1841
	return single_open(file, omap_hsmmc_regs_show, inode->i_private);
1842 1843 1844
}

static const struct file_operations mmc_regs_fops = {
D
Denis Karpov 已提交
1845
	.open           = omap_hsmmc_regs_open,
1846 1847 1848 1849 1850
	.read           = seq_read,
	.llseek         = seq_lseek,
	.release        = single_release,
};

D
Denis Karpov 已提交
1851
static void omap_hsmmc_debugfs(struct mmc_host *mmc)
1852 1853 1854 1855 1856 1857 1858 1859
{
	if (mmc->debugfs_root)
		debugfs_create_file("regs", S_IRUSR, mmc->debugfs_root,
			mmc, &mmc_regs_fops);
}

#else

D
Denis Karpov 已提交
1860
static void omap_hsmmc_debugfs(struct mmc_host *mmc)
1861 1862 1863 1864 1865
{
}

#endif

D
Denis Karpov 已提交
1866
static int __init omap_hsmmc_probe(struct platform_device *pdev)
1867 1868 1869
{
	struct omap_mmc_platform_data *pdata = pdev->dev.platform_data;
	struct mmc_host *mmc;
D
Denis Karpov 已提交
1870
	struct omap_hsmmc_host *host = NULL;
1871
	struct resource *res;
1872
	int ret, irq;
1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888

	if (pdata == NULL) {
		dev_err(&pdev->dev, "Platform Data is missing\n");
		return -ENXIO;
	}

	if (pdata->nr_slots == 0) {
		dev_err(&pdev->dev, "No Slots\n");
		return -ENXIO;
	}

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	irq = platform_get_irq(pdev, 0);
	if (res == NULL || irq < 0)
		return -ENXIO;

1889 1890
	res->start += pdata->reg_offset;
	res->end += pdata->reg_offset;
1891
	res = request_mem_region(res->start, resource_size(res), pdev->name);
1892 1893 1894
	if (res == NULL)
		return -EBUSY;

1895 1896 1897 1898
	ret = omap_hsmmc_gpio_init(pdata);
	if (ret)
		goto err;

D
Denis Karpov 已提交
1899
	mmc = mmc_alloc_host(sizeof(struct omap_hsmmc_host), &pdev->dev);
1900 1901
	if (!mmc) {
		ret = -ENOMEM;
1902
		goto err_alloc;
1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916
	}

	host		= mmc_priv(mmc);
	host->mmc	= mmc;
	host->pdata	= pdata;
	host->dev	= &pdev->dev;
	host->use_dma	= 1;
	host->dev->dma_mask = &pdata->dma_mask;
	host->dma_ch	= -1;
	host->irq	= irq;
	host->id	= pdev->id;
	host->slot_id	= 0;
	host->mapbase	= res->start;
	host->base	= ioremap(host->mapbase, SZ_4K);
1917
	host->power_mode = MMC_POWER_OFF;
1918
	host->next_data.cookie = 1;
1919 1920

	platform_set_drvdata(pdev, host);
D
Denis Karpov 已提交
1921
	INIT_WORK(&host->mmc_carddetect_work, omap_hsmmc_detect);
1922

1923
	mmc->ops	= &omap_hsmmc_ops;
1924

1925 1926 1927 1928 1929 1930 1931
	/*
	 * If regulator_disable can only put vcc_aux to sleep then there is
	 * no off state.
	 */
	if (mmc_slot(host).vcc_aux_disable_is_sleep)
		mmc_slot(host).no_off = 1;

1932 1933 1934
	mmc->f_min	= 400000;
	mmc->f_max	= 52000000;

1935
	spin_lock_init(&host->irq_lock);
1936

1937
	host->fclk = clk_get(&pdev->dev, "fck");
1938 1939 1940 1941 1942 1943
	if (IS_ERR(host->fclk)) {
		ret = PTR_ERR(host->fclk);
		host->fclk = NULL;
		goto err1;
	}

D
Denis Karpov 已提交
1944
	omap_hsmmc_context_save(host);
1945

1946
	mmc->caps |= MMC_CAP_DISABLE;
1947

1948 1949 1950 1951
	pm_runtime_enable(host->dev);
	pm_runtime_get_sync(host->dev);
	pm_runtime_set_autosuspend_delay(host->dev, MMC_AUTOSUSPEND_DELAY);
	pm_runtime_use_autosuspend(host->dev);
1952

1953 1954 1955 1956 1957 1958 1959 1960
	if (cpu_is_omap2430()) {
		host->dbclk = clk_get(&pdev->dev, "mmchsdb_fck");
		/*
		 * MMC can still work without debounce clock.
		 */
		if (IS_ERR(host->dbclk))
			dev_warn(mmc_dev(host->mmc),
				"Failed to get debounce clock\n");
1961
		else
1962 1963 1964 1965 1966 1967 1968
			host->got_dbclk = 1;

		if (host->got_dbclk)
			if (clk_enable(host->dbclk) != 0)
				dev_dbg(mmc_dev(host->mmc), "Enabling debounce"
							" clk failed\n");
	}
1969

1970 1971
	/* Since we do only SG emulation, we can have as many segs
	 * as we want. */
1972
	mmc->max_segs = 1024;
1973

1974 1975 1976 1977 1978
	mmc->max_blk_size = 512;       /* Block Length at max can be 1024 */
	mmc->max_blk_count = 0xFFFF;    /* No. of Blocks is 16 bits */
	mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
	mmc->max_seg_size = mmc->max_req_size;

1979
	mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED |
A
Adrian Hunter 已提交
1980
		     MMC_CAP_WAIT_WHILE_BUSY | MMC_CAP_ERASE;
1981

1982 1983
	mmc->caps |= mmc_slot(host).caps;
	if (mmc->caps & MMC_CAP_8_BIT_DATA)
1984 1985
		mmc->caps |= MMC_CAP_4_BIT_DATA;

D
Denis Karpov 已提交
1986
	if (mmc_slot(host).nonremovable)
1987 1988
		mmc->caps |= MMC_CAP_NONREMOVABLE;

D
Denis Karpov 已提交
1989
	omap_hsmmc_conf_bus_power(host);
1990

G
Grazvydas Ignotas 已提交
1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004
	/* Select DMA lines */
	switch (host->id) {
	case OMAP_MMC1_DEVID:
		host->dma_line_tx = OMAP24XX_DMA_MMC1_TX;
		host->dma_line_rx = OMAP24XX_DMA_MMC1_RX;
		break;
	case OMAP_MMC2_DEVID:
		host->dma_line_tx = OMAP24XX_DMA_MMC2_TX;
		host->dma_line_rx = OMAP24XX_DMA_MMC2_RX;
		break;
	case OMAP_MMC3_DEVID:
		host->dma_line_tx = OMAP34XX_DMA_MMC3_TX;
		host->dma_line_rx = OMAP34XX_DMA_MMC3_RX;
		break;
2005 2006 2007 2008 2009 2010 2011 2012
	case OMAP_MMC4_DEVID:
		host->dma_line_tx = OMAP44XX_DMA_MMC4_TX;
		host->dma_line_rx = OMAP44XX_DMA_MMC4_RX;
		break;
	case OMAP_MMC5_DEVID:
		host->dma_line_tx = OMAP44XX_DMA_MMC5_TX;
		host->dma_line_rx = OMAP44XX_DMA_MMC5_RX;
		break;
G
Grazvydas Ignotas 已提交
2013 2014 2015 2016
	default:
		dev_err(mmc_dev(host->mmc), "Invalid MMC id\n");
		goto err_irq;
	}
2017 2018

	/* Request IRQ for MMC operations */
D
Denis Karpov 已提交
2019
	ret = request_irq(host->irq, omap_hsmmc_irq, IRQF_DISABLED,
2020 2021 2022 2023 2024 2025 2026 2027
			mmc_hostname(mmc), host);
	if (ret) {
		dev_dbg(mmc_dev(host->mmc), "Unable to grab HSMMC IRQ\n");
		goto err_irq;
	}

	if (pdata->init != NULL) {
		if (pdata->init(&pdev->dev) != 0) {
D
Denis Karpov 已提交
2028 2029
			dev_dbg(mmc_dev(host->mmc),
				"Unable to configure MMC IRQs\n");
2030 2031 2032
			goto err_irq_cd_init;
		}
	}
2033

2034
	if (omap_hsmmc_have_reg() && !mmc_slot(host).set_power) {
2035 2036 2037 2038 2039 2040
		ret = omap_hsmmc_reg_get(host);
		if (ret)
			goto err_reg;
		host->use_reg = 1;
	}

2041
	mmc->ocr_avail = mmc_slot(host).ocr_mask;
2042 2043

	/* Request IRQ for card detect */
2044
	if ((mmc_slot(host).card_detect_irq)) {
2045
		ret = request_irq(mmc_slot(host).card_detect_irq,
D
Denis Karpov 已提交
2046
				  omap_hsmmc_cd_handler,
2047 2048 2049 2050 2051 2052 2053 2054
				  IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING
					  | IRQF_DISABLED,
				  mmc_hostname(mmc), host);
		if (ret) {
			dev_dbg(mmc_dev(host->mmc),
				"Unable to grab MMC CD IRQ\n");
			goto err_irq_cd;
		}
2055 2056
		pdata->suspend = omap_hsmmc_suspend_cdirq;
		pdata->resume = omap_hsmmc_resume_cdirq;
2057 2058
	}

2059
	omap_hsmmc_disable_irq(host);
2060

2061 2062
	omap_hsmmc_protect_card(host);

2063 2064
	mmc_add_host(mmc);

D
Denis Karpov 已提交
2065
	if (mmc_slot(host).name != NULL) {
2066 2067 2068 2069
		ret = device_create_file(&mmc->class_dev, &dev_attr_slot_name);
		if (ret < 0)
			goto err_slot_name;
	}
D
Denis Karpov 已提交
2070
	if (mmc_slot(host).card_detect_irq && mmc_slot(host).get_cover_state) {
2071 2072 2073
		ret = device_create_file(&mmc->class_dev,
					&dev_attr_cover_switch);
		if (ret < 0)
2074
			goto err_slot_name;
2075 2076
	}

D
Denis Karpov 已提交
2077
	omap_hsmmc_debugfs(mmc);
2078 2079
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);
2080

2081 2082 2083 2084 2085
	return 0;

err_slot_name:
	mmc_remove_host(mmc);
	free_irq(mmc_slot(host).card_detect_irq, host);
2086 2087 2088 2089 2090 2091
err_irq_cd:
	if (host->use_reg)
		omap_hsmmc_reg_put(host);
err_reg:
	if (host->pdata->cleanup)
		host->pdata->cleanup(&pdev->dev);
2092 2093 2094
err_irq_cd_init:
	free_irq(host->irq, host);
err_irq:
2095 2096
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);
2097
	clk_put(host->fclk);
2098
	if (host->got_dbclk) {
2099 2100 2101 2102 2103
		clk_disable(host->dbclk);
		clk_put(host->dbclk);
	}
err1:
	iounmap(host->base);
2104 2105 2106 2107
	platform_set_drvdata(pdev, NULL);
	mmc_free_host(mmc);
err_alloc:
	omap_hsmmc_gpio_free(pdata);
2108
err:
2109
	release_mem_region(res->start, resource_size(res));
2110 2111 2112
	return ret;
}

D
Denis Karpov 已提交
2113
static int omap_hsmmc_remove(struct platform_device *pdev)
2114
{
D
Denis Karpov 已提交
2115
	struct omap_hsmmc_host *host = platform_get_drvdata(pdev);
2116 2117 2118
	struct resource *res;

	if (host) {
2119
		pm_runtime_get_sync(host->dev);
2120
		mmc_remove_host(host->mmc);
2121 2122
		if (host->use_reg)
			omap_hsmmc_reg_put(host);
2123 2124 2125 2126 2127
		if (host->pdata->cleanup)
			host->pdata->cleanup(&pdev->dev);
		free_irq(host->irq, host);
		if (mmc_slot(host).card_detect_irq)
			free_irq(mmc_slot(host).card_detect_irq, host);
T
Tejun Heo 已提交
2128
		flush_work_sync(&host->mmc_carddetect_work);
2129

2130 2131
		pm_runtime_put_sync(host->dev);
		pm_runtime_disable(host->dev);
2132
		clk_put(host->fclk);
2133
		if (host->got_dbclk) {
2134 2135 2136 2137 2138 2139
			clk_disable(host->dbclk);
			clk_put(host->dbclk);
		}

		mmc_free_host(host->mmc);
		iounmap(host->base);
2140
		omap_hsmmc_gpio_free(pdev->dev.platform_data);
2141 2142 2143 2144
	}

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (res)
2145
		release_mem_region(res->start, resource_size(res));
2146 2147 2148 2149 2150 2151
	platform_set_drvdata(pdev, NULL);

	return 0;
}

#ifdef CONFIG_PM
2152
static int omap_hsmmc_suspend(struct device *dev)
2153 2154
{
	int ret = 0;
2155
	struct platform_device *pdev = to_platform_device(dev);
D
Denis Karpov 已提交
2156
	struct omap_hsmmc_host *host = platform_get_drvdata(pdev);
2157 2158 2159 2160 2161

	if (host && host->suspended)
		return 0;

	if (host) {
2162
		pm_runtime_get_sync(host->dev);
2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175
		host->suspended = 1;
		if (host->pdata->suspend) {
			ret = host->pdata->suspend(&pdev->dev,
							host->slot_id);
			if (ret) {
				dev_dbg(mmc_dev(host->mmc),
					"Unable to handle MMC board"
					" level suspend\n");
				host->suspended = 0;
				return ret;
			}
		}
		cancel_work_sync(&host->mmc_carddetect_work);
2176
		ret = mmc_suspend_host(host->mmc);
2177

2178
		if (ret == 0) {
2179
			omap_hsmmc_disable_irq(host);
2180
			OMAP_HSMMC_WRITE(host->base, HCTL,
D
Denis Karpov 已提交
2181
				OMAP_HSMMC_READ(host->base, HCTL) & ~SDBP);
2182 2183
			if (host->got_dbclk)
				clk_disable(host->dbclk);
2184 2185 2186 2187 2188 2189 2190 2191 2192 2193
		} else {
			host->suspended = 0;
			if (host->pdata->resume) {
				ret = host->pdata->resume(&pdev->dev,
							  host->slot_id);
				if (ret)
					dev_dbg(mmc_dev(host->mmc),
						"Unmask interrupt failed\n");
			}
		}
2194
		pm_runtime_put_sync(host->dev);
2195 2196 2197 2198 2199
	}
	return ret;
}

/* Routine to resume the MMC device */
2200
static int omap_hsmmc_resume(struct device *dev)
2201 2202
{
	int ret = 0;
2203
	struct platform_device *pdev = to_platform_device(dev);
D
Denis Karpov 已提交
2204
	struct omap_hsmmc_host *host = platform_get_drvdata(pdev);
2205 2206 2207 2208 2209

	if (host && !host->suspended)
		return 0;

	if (host) {
2210
		pm_runtime_get_sync(host->dev);
2211

2212 2213 2214
		if (host->got_dbclk)
			clk_enable(host->dbclk);

D
Denis Karpov 已提交
2215
		omap_hsmmc_conf_bus_power(host);
2216

2217 2218 2219 2220 2221 2222 2223
		if (host->pdata->resume) {
			ret = host->pdata->resume(&pdev->dev, host->slot_id);
			if (ret)
				dev_dbg(mmc_dev(host->mmc),
					"Unmask interrupt failed\n");
		}

2224 2225
		omap_hsmmc_protect_card(host);

2226 2227 2228 2229
		/* Notify the core to resume the host */
		ret = mmc_resume_host(host->mmc);
		if (ret == 0)
			host->suspended = 0;
2230 2231 2232

		pm_runtime_mark_last_busy(host->dev);
		pm_runtime_put_autosuspend(host->dev);
2233 2234 2235 2236 2237 2238 2239
	}

	return ret;

}

#else
D
Denis Karpov 已提交
2240 2241
#define omap_hsmmc_suspend	NULL
#define omap_hsmmc_resume		NULL
2242 2243
#endif

2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265
static int omap_hsmmc_runtime_suspend(struct device *dev)
{
	struct omap_hsmmc_host *host;

	host = platform_get_drvdata(to_platform_device(dev));
	omap_hsmmc_context_save(host);
	dev_dbg(mmc_dev(host->mmc), "disabled\n");

	return 0;
}

static int omap_hsmmc_runtime_resume(struct device *dev)
{
	struct omap_hsmmc_host *host;

	host = platform_get_drvdata(to_platform_device(dev));
	omap_hsmmc_context_restore(host);
	dev_dbg(mmc_dev(host->mmc), "enabled\n");

	return 0;
}

2266
static struct dev_pm_ops omap_hsmmc_dev_pm_ops = {
D
Denis Karpov 已提交
2267 2268
	.suspend	= omap_hsmmc_suspend,
	.resume		= omap_hsmmc_resume,
2269 2270
	.runtime_suspend = omap_hsmmc_runtime_suspend,
	.runtime_resume = omap_hsmmc_runtime_resume,
2271 2272 2273 2274
};

static struct platform_driver omap_hsmmc_driver = {
	.remove		= omap_hsmmc_remove,
2275 2276 2277
	.driver		= {
		.name = DRIVER_NAME,
		.owner = THIS_MODULE,
2278
		.pm = &omap_hsmmc_dev_pm_ops,
2279 2280 2281
	},
};

D
Denis Karpov 已提交
2282
static int __init omap_hsmmc_init(void)
2283 2284
{
	/* Register the MMC driver */
2285
	return platform_driver_probe(&omap_hsmmc_driver, omap_hsmmc_probe);
2286 2287
}

D
Denis Karpov 已提交
2288
static void __exit omap_hsmmc_cleanup(void)
2289 2290
{
	/* Unregister MMC driver */
D
Denis Karpov 已提交
2291
	platform_driver_unregister(&omap_hsmmc_driver);
2292 2293
}

D
Denis Karpov 已提交
2294 2295
module_init(omap_hsmmc_init);
module_exit(omap_hsmmc_cleanup);
2296 2297 2298 2299 2300

MODULE_DESCRIPTION("OMAP High Speed Multimedia Card driver");
MODULE_LICENSE("GPL");
MODULE_ALIAS("platform:" DRIVER_NAME);
MODULE_AUTHOR("Texas Instruments Inc");