omap_hsmmc.c 55.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
/*
 * drivers/mmc/host/omap_hsmmc.c
 *
 * Driver for OMAP2430/3430 MMC controller.
 *
 * Copyright (C) 2007 Texas Instruments.
 *
 * Authors:
 *	Syed Mohammed Khasim	<x0khasim@ti.com>
 *	Madhusudhan		<madhu.cr@ti.com>
 *	Mohit Jalori		<mjalori@ti.com>
 *
 * This file is licensed under the terms of the GNU General Public License
 * version 2. This program is licensed "as is" without any warranty of any
 * kind, whether express or implied.
 */

#include <linux/module.h>
#include <linux/init.h>
20
#include <linux/kernel.h>
21 22
#include <linux/debugfs.h>
#include <linux/seq_file.h>
23 24 25 26 27 28 29 30
#include <linux/interrupt.h>
#include <linux/delay.h>
#include <linux/dma-mapping.h>
#include <linux/platform_device.h>
#include <linux/workqueue.h>
#include <linux/timer.h>
#include <linux/clk.h>
#include <linux/mmc/host.h>
31
#include <linux/mmc/core.h>
A
Adrian Hunter 已提交
32
#include <linux/mmc/mmc.h>
33 34
#include <linux/io.h>
#include <linux/semaphore.h>
35 36
#include <linux/gpio.h>
#include <linux/regulator/consumer.h>
37
#include <linux/pm_runtime.h>
38
#include <plat/dma.h>
39
#include <mach/hardware.h>
40 41 42
#include <plat/board.h>
#include <plat/mmc.h>
#include <plat/cpu.h>
43 44 45

/* OMAP HSMMC Host Controller Registers */
#define OMAP_HSMMC_SYSCONFIG	0x0010
46
#define OMAP_HSMMC_SYSSTATUS	0x0014
47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66
#define OMAP_HSMMC_CON		0x002C
#define OMAP_HSMMC_BLK		0x0104
#define OMAP_HSMMC_ARG		0x0108
#define OMAP_HSMMC_CMD		0x010C
#define OMAP_HSMMC_RSP10	0x0110
#define OMAP_HSMMC_RSP32	0x0114
#define OMAP_HSMMC_RSP54	0x0118
#define OMAP_HSMMC_RSP76	0x011C
#define OMAP_HSMMC_DATA		0x0120
#define OMAP_HSMMC_HCTL		0x0128
#define OMAP_HSMMC_SYSCTL	0x012C
#define OMAP_HSMMC_STAT		0x0130
#define OMAP_HSMMC_IE		0x0134
#define OMAP_HSMMC_ISE		0x0138
#define OMAP_HSMMC_CAPA		0x0140

#define VS18			(1 << 26)
#define VS30			(1 << 25)
#define SDVS18			(0x5 << 9)
#define SDVS30			(0x6 << 9)
67
#define SDVS33			(0x7 << 9)
68
#define SDVS_MASK		0x00000E00
69 70 71 72 73 74 75 76 77 78 79 80 81
#define SDVSCLR			0xFFFFF1FF
#define SDVSDET			0x00000400
#define AUTOIDLE		0x1
#define SDBP			(1 << 8)
#define DTO			0xe
#define ICE			0x1
#define ICS			0x2
#define CEN			(1 << 2)
#define CLKD_MASK		0x0000FFC0
#define CLKD_SHIFT		6
#define DTO_MASK		0x000F0000
#define DTO_SHIFT		16
#define INT_EN_MASK		0x307F0033
82 83
#define BWR_ENABLE		(1 << 4)
#define BRR_ENABLE		(1 << 5)
A
Adrian Hunter 已提交
84
#define DTO_ENABLE		(1 << 20)
85 86 87 88 89 90 91
#define INIT_STREAM		(1 << 1)
#define DP_SELECT		(1 << 21)
#define DDIR			(1 << 4)
#define DMA_EN			0x1
#define MSBS			(1 << 5)
#define BCE			(1 << 1)
#define FOUR_BIT		(1 << 1)
92
#define DW8			(1 << 5)
93 94 95 96 97 98 99 100 101 102 103 104 105 106
#define CC			0x1
#define TC			0x02
#define OD			0x1
#define ERR			(1 << 15)
#define CMD_TIMEOUT		(1 << 16)
#define DATA_TIMEOUT		(1 << 20)
#define CMD_CRC			(1 << 17)
#define DATA_CRC		(1 << 21)
#define CARD_ERR		(1 << 28)
#define STAT_CLEAR		0xFFFFFFFF
#define INIT_STREAM_CMD		0x00000000
#define DUAL_VOLT_OCR_BIT	7
#define SRC			(1 << 25)
#define SRD			(1 << 26)
107 108
#define SOFTRESET		(1 << 1)
#define RESETDONE		(1 << 0)
109 110 111 112 113 114 115 116

/*
 * FIXME: Most likely all the data using these _DEVID defines should come
 * from the platform_data, or implemented in controller and slot specific
 * functions.
 */
#define OMAP_MMC1_DEVID		0
#define OMAP_MMC2_DEVID		1
G
Grazvydas Ignotas 已提交
117
#define OMAP_MMC3_DEVID		2
118 119
#define OMAP_MMC4_DEVID		3
#define OMAP_MMC5_DEVID		4
120

121
#define MMC_AUTOSUSPEND_DELAY	100
122 123
#define MMC_TIMEOUT_MS		20
#define OMAP_MMC_MASTER_CLOCK	96000000
124 125
#define OMAP_MMC_MIN_CLOCK	400000
#define OMAP_MMC_MAX_CLOCK	52000000
126
#define DRIVER_NAME		"omap_hsmmc"
127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143

/*
 * One controller can have multiple slots, like on some omap boards using
 * omap.c controller driver. Luckily this is not currently done on any known
 * omap_hsmmc.c device.
 */
#define mmc_slot(host)		(host->pdata->slots[host->slot_id])

/*
 * MMC Host controller read/write API's
 */
#define OMAP_HSMMC_READ(base, reg)	\
	__raw_readl((base) + OMAP_HSMMC_##reg)

#define OMAP_HSMMC_WRITE(base, reg, val) \
	__raw_writel((val), (base) + OMAP_HSMMC_##reg)

144 145 146 147 148
struct omap_hsmmc_next {
	unsigned int	dma_len;
	s32		cookie;
};

D
Denis Karpov 已提交
149
struct omap_hsmmc_host {
150 151 152 153 154 155 156
	struct	device		*dev;
	struct	mmc_host	*mmc;
	struct	mmc_request	*mrq;
	struct	mmc_command	*cmd;
	struct	mmc_data	*data;
	struct	clk		*fclk;
	struct	clk		*dbclk;
157 158 159 160 161 162 163 164 165
	/*
	 * vcc == configured supply
	 * vcc_aux == optional
	 *   -	MMC1, supply for DAT4..DAT7
	 *   -	MMC2/MMC2, external level shifter voltage supply, for
	 *	chip (SDIO, eMMC, etc) or transceiver (MMC2 only)
	 */
	struct	regulator	*vcc;
	struct	regulator	*vcc_aux;
166 167 168
	struct	work_struct	mmc_carddetect_work;
	void	__iomem		*base;
	resource_size_t		mapbase;
169
	spinlock_t		irq_lock; /* Prevent races with irq handler */
170 171
	unsigned int		id;
	unsigned int		dma_len;
172
	unsigned int		dma_sg_idx;
173
	unsigned char		bus_mode;
174
	unsigned char		power_mode;
175 176 177 178 179
	u32			*buffer;
	u32			bytesleft;
	int			suspended;
	int			irq;
	int			use_dma, dma_ch;
G
Grazvydas Ignotas 已提交
180
	int			dma_line_tx, dma_line_rx;
181
	int			slot_id;
182
	int			got_dbclk;
183
	int			response_busy;
184
	int			context_loss;
185
	int			dpm_state;
186
	int			vdd;
187 188
	int			protect_card;
	int			reqs_blocked;
189
	int			use_reg;
190
	int			req_in_progress;
191
	struct omap_hsmmc_next	next_data;
192

193 194 195
	struct	omap_mmc_platform_data	*pdata;
};

196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244
static int omap_hsmmc_card_detect(struct device *dev, int slot)
{
	struct omap_mmc_platform_data *mmc = dev->platform_data;

	/* NOTE: assumes card detect signal is active-low */
	return !gpio_get_value_cansleep(mmc->slots[0].switch_pin);
}

static int omap_hsmmc_get_wp(struct device *dev, int slot)
{
	struct omap_mmc_platform_data *mmc = dev->platform_data;

	/* NOTE: assumes write protect signal is active-high */
	return gpio_get_value_cansleep(mmc->slots[0].gpio_wp);
}

static int omap_hsmmc_get_cover_state(struct device *dev, int slot)
{
	struct omap_mmc_platform_data *mmc = dev->platform_data;

	/* NOTE: assumes card detect signal is active-low */
	return !gpio_get_value_cansleep(mmc->slots[0].switch_pin);
}

#ifdef CONFIG_PM

static int omap_hsmmc_suspend_cdirq(struct device *dev, int slot)
{
	struct omap_mmc_platform_data *mmc = dev->platform_data;

	disable_irq(mmc->slots[0].card_detect_irq);
	return 0;
}

static int omap_hsmmc_resume_cdirq(struct device *dev, int slot)
{
	struct omap_mmc_platform_data *mmc = dev->platform_data;

	enable_irq(mmc->slots[0].card_detect_irq);
	return 0;
}

#else

#define omap_hsmmc_suspend_cdirq	NULL
#define omap_hsmmc_resume_cdirq		NULL

#endif

245 246
#ifdef CONFIG_REGULATOR

247 248 249 250 251 252 253 254 255 256 257
static int omap_hsmmc_1_set_power(struct device *dev, int slot, int power_on,
				  int vdd)
{
	struct omap_hsmmc_host *host =
		platform_get_drvdata(to_platform_device(dev));
	int ret;

	if (mmc_slot(host).before_set_reg)
		mmc_slot(host).before_set_reg(dev, slot, power_on, vdd);

	if (power_on)
258
		ret = mmc_regulator_set_ocr(host->mmc, host->vcc, vdd);
259
	else
260
		ret = mmc_regulator_set_ocr(host->mmc, host->vcc, 0);
261 262 263 264 265 266 267

	if (mmc_slot(host).after_set_reg)
		mmc_slot(host).after_set_reg(dev, slot, power_on, vdd);

	return ret;
}

268
static int omap_hsmmc_235_set_power(struct device *dev, int slot, int power_on,
269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298
				   int vdd)
{
	struct omap_hsmmc_host *host =
		platform_get_drvdata(to_platform_device(dev));
	int ret = 0;

	/*
	 * If we don't see a Vcc regulator, assume it's a fixed
	 * voltage always-on regulator.
	 */
	if (!host->vcc)
		return 0;

	if (mmc_slot(host).before_set_reg)
		mmc_slot(host).before_set_reg(dev, slot, power_on, vdd);

	/*
	 * Assume Vcc regulator is used only to power the card ... OMAP
	 * VDDS is used to power the pins, optionally with a transceiver to
	 * support cards using voltages other than VDDS (1.8V nominal).  When a
	 * transceiver is used, DAT3..7 are muxed as transceiver control pins.
	 *
	 * In some cases this regulator won't support enable/disable;
	 * e.g. it's a fixed rail for a WLAN chip.
	 *
	 * In other cases vcc_aux switches interface power.  Example, for
	 * eMMC cards it represents VccQ.  Sometimes transceivers or SDIO
	 * chips/cards need an interface voltage rail too.
	 */
	if (power_on) {
299
		ret = mmc_regulator_set_ocr(host->mmc, host->vcc, vdd);
300 301 302 303
		/* Enable interface voltage rail, if needed */
		if (ret == 0 && host->vcc_aux) {
			ret = regulator_enable(host->vcc_aux);
			if (ret < 0)
304 305
				ret = mmc_regulator_set_ocr(host->mmc,
							host->vcc, 0);
306 307
		}
	} else {
308
		/* Shut down the rail */
309 310
		if (host->vcc_aux)
			ret = regulator_disable(host->vcc_aux);
311 312 313 314 315
		if (!ret) {
			/* Then proceed to shut down the local regulator */
			ret = mmc_regulator_set_ocr(host->mmc,
						host->vcc, 0);
		}
316 317 318 319 320 321 322 323
	}

	if (mmc_slot(host).after_set_reg)
		mmc_slot(host).after_set_reg(dev, slot, power_on, vdd);

	return ret;
}

324 325 326 327 328 329
static int omap_hsmmc_4_set_power(struct device *dev, int slot, int power_on,
					int vdd)
{
	return 0;
}

330 331 332 333 334 335 336 337 338 339
static int omap_hsmmc_1_set_sleep(struct device *dev, int slot, int sleep,
				  int vdd, int cardsleep)
{
	struct omap_hsmmc_host *host =
		platform_get_drvdata(to_platform_device(dev));
	int mode = sleep ? REGULATOR_MODE_STANDBY : REGULATOR_MODE_NORMAL;

	return regulator_set_mode(host->vcc, mode);
}

340
static int omap_hsmmc_235_set_sleep(struct device *dev, int slot, int sleep,
341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361
				   int vdd, int cardsleep)
{
	struct omap_hsmmc_host *host =
		platform_get_drvdata(to_platform_device(dev));
	int err, mode;

	/*
	 * If we don't see a Vcc regulator, assume it's a fixed
	 * voltage always-on regulator.
	 */
	if (!host->vcc)
		return 0;

	mode = sleep ? REGULATOR_MODE_STANDBY : REGULATOR_MODE_NORMAL;

	if (!host->vcc_aux)
		return regulator_set_mode(host->vcc, mode);

	if (cardsleep) {
		/* VCC can be turned off if card is asleep */
		if (sleep)
362
			err = mmc_regulator_set_ocr(host->mmc, host->vcc, 0);
363
		else
364
			err = mmc_regulator_set_ocr(host->mmc, host->vcc, vdd);
365 366 367 368
	} else
		err = regulator_set_mode(host->vcc, mode);
	if (err)
		return err;
369 370 371 372 373 374 375 376

	if (!mmc_slot(host).vcc_aux_disable_is_sleep)
		return regulator_set_mode(host->vcc_aux, mode);

	if (sleep)
		return regulator_disable(host->vcc_aux);
	else
		return regulator_enable(host->vcc_aux);
377 378
}

379 380 381 382 383 384
static int omap_hsmmc_4_set_sleep(struct device *dev, int slot, int sleep,
					int vdd, int cardsleep)
{
	return 0;
}

385 386 387 388
static int omap_hsmmc_reg_get(struct omap_hsmmc_host *host)
{
	struct regulator *reg;
	int ret = 0;
389
	int ocr_value = 0;
390 391 392 393 394 395 396 397 398

	switch (host->id) {
	case OMAP_MMC1_DEVID:
		/* On-chip level shifting via PBIAS0/PBIAS1 */
		mmc_slot(host).set_power = omap_hsmmc_1_set_power;
		mmc_slot(host).set_sleep = omap_hsmmc_1_set_sleep;
		break;
	case OMAP_MMC2_DEVID:
	case OMAP_MMC3_DEVID:
399
	case OMAP_MMC5_DEVID:
400
		/* Off-chip level shifting, or none */
401 402
		mmc_slot(host).set_power = omap_hsmmc_235_set_power;
		mmc_slot(host).set_sleep = omap_hsmmc_235_set_sleep;
403
		break;
404 405 406
	case OMAP_MMC4_DEVID:
		mmc_slot(host).set_power = omap_hsmmc_4_set_power;
		mmc_slot(host).set_sleep = omap_hsmmc_4_set_sleep;
407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425
	default:
		pr_err("MMC%d configuration not supported!\n", host->id);
		return -EINVAL;
	}

	reg = regulator_get(host->dev, "vmmc");
	if (IS_ERR(reg)) {
		dev_dbg(host->dev, "vmmc regulator missing\n");
		/*
		* HACK: until fixed.c regulator is usable,
		* we don't require a main regulator
		* for MMC2 or MMC3
		*/
		if (host->id == OMAP_MMC1_DEVID) {
			ret = PTR_ERR(reg);
			goto err;
		}
	} else {
		host->vcc = reg;
426 427 428 429 430 431 432 433 434 435 436
		ocr_value = mmc_regulator_get_ocrmask(reg);
		if (!mmc_slot(host).ocr_mask) {
			mmc_slot(host).ocr_mask = ocr_value;
		} else {
			if (!(mmc_slot(host).ocr_mask & ocr_value)) {
				pr_err("MMC%d ocrmask %x is not supported\n",
					host->id, mmc_slot(host).ocr_mask);
				mmc_slot(host).ocr_mask = 0;
				return -EINVAL;
			}
		}
437 438 439 440 441

		/* Allow an aux regulator */
		reg = regulator_get(host->dev, "vmmc_aux");
		host->vcc_aux = IS_ERR(reg) ? NULL : reg;

442 443 444
		/* For eMMC do not power off when not in sleep state */
		if (mmc_slot(host).no_regulator_off_init)
			return 0;
445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480
		/*
		* UGLY HACK:  workaround regulator framework bugs.
		* When the bootloader leaves a supply active, it's
		* initialized with zero usecount ... and we can't
		* disable it without first enabling it.  Until the
		* framework is fixed, we need a workaround like this
		* (which is safe for MMC, but not in general).
		*/
		if (regulator_is_enabled(host->vcc) > 0) {
			regulator_enable(host->vcc);
			regulator_disable(host->vcc);
		}
		if (host->vcc_aux) {
			if (regulator_is_enabled(reg) > 0) {
				regulator_enable(reg);
				regulator_disable(reg);
			}
		}
	}

	return 0;

err:
	mmc_slot(host).set_power = NULL;
	mmc_slot(host).set_sleep = NULL;
	return ret;
}

static void omap_hsmmc_reg_put(struct omap_hsmmc_host *host)
{
	regulator_put(host->vcc);
	regulator_put(host->vcc_aux);
	mmc_slot(host).set_power = NULL;
	mmc_slot(host).set_sleep = NULL;
}

481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554
static inline int omap_hsmmc_have_reg(void)
{
	return 1;
}

#else

static inline int omap_hsmmc_reg_get(struct omap_hsmmc_host *host)
{
	return -EINVAL;
}

static inline void omap_hsmmc_reg_put(struct omap_hsmmc_host *host)
{
}

static inline int omap_hsmmc_have_reg(void)
{
	return 0;
}

#endif

static int omap_hsmmc_gpio_init(struct omap_mmc_platform_data *pdata)
{
	int ret;

	if (gpio_is_valid(pdata->slots[0].switch_pin)) {
		if (pdata->slots[0].cover)
			pdata->slots[0].get_cover_state =
					omap_hsmmc_get_cover_state;
		else
			pdata->slots[0].card_detect = omap_hsmmc_card_detect;
		pdata->slots[0].card_detect_irq =
				gpio_to_irq(pdata->slots[0].switch_pin);
		ret = gpio_request(pdata->slots[0].switch_pin, "mmc_cd");
		if (ret)
			return ret;
		ret = gpio_direction_input(pdata->slots[0].switch_pin);
		if (ret)
			goto err_free_sp;
	} else
		pdata->slots[0].switch_pin = -EINVAL;

	if (gpio_is_valid(pdata->slots[0].gpio_wp)) {
		pdata->slots[0].get_ro = omap_hsmmc_get_wp;
		ret = gpio_request(pdata->slots[0].gpio_wp, "mmc_wp");
		if (ret)
			goto err_free_cd;
		ret = gpio_direction_input(pdata->slots[0].gpio_wp);
		if (ret)
			goto err_free_wp;
	} else
		pdata->slots[0].gpio_wp = -EINVAL;

	return 0;

err_free_wp:
	gpio_free(pdata->slots[0].gpio_wp);
err_free_cd:
	if (gpio_is_valid(pdata->slots[0].switch_pin))
err_free_sp:
		gpio_free(pdata->slots[0].switch_pin);
	return ret;
}

static void omap_hsmmc_gpio_free(struct omap_mmc_platform_data *pdata)
{
	if (gpio_is_valid(pdata->slots[0].gpio_wp))
		gpio_free(pdata->slots[0].gpio_wp);
	if (gpio_is_valid(pdata->slots[0].switch_pin))
		gpio_free(pdata->slots[0].switch_pin);
}

555 556 557
/*
 * Stop clock to the card
 */
D
Denis Karpov 已提交
558
static void omap_hsmmc_stop_clock(struct omap_hsmmc_host *host)
559 560 561 562 563 564 565
{
	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) & ~CEN);
	if ((OMAP_HSMMC_READ(host->base, SYSCTL) & CEN) != 0x0)
		dev_dbg(mmc_dev(host->mmc), "MMC Clock is not stoped\n");
}

A
Adrian Hunter 已提交
566 567
static void omap_hsmmc_enable_irq(struct omap_hsmmc_host *host,
				  struct mmc_command *cmd)
568 569 570 571 572 573 574 575
{
	unsigned int irq_mask;

	if (host->use_dma)
		irq_mask = INT_EN_MASK & ~(BRR_ENABLE | BWR_ENABLE);
	else
		irq_mask = INT_EN_MASK;

A
Adrian Hunter 已提交
576 577 578 579
	/* Disable timeout for erases */
	if (cmd->opcode == MMC_ERASE)
		irq_mask &= ~DTO_ENABLE;

580 581 582 583 584 585 586 587 588 589 590 591
	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
	OMAP_HSMMC_WRITE(host->base, ISE, irq_mask);
	OMAP_HSMMC_WRITE(host->base, IE, irq_mask);
}

static void omap_hsmmc_disable_irq(struct omap_hsmmc_host *host)
{
	OMAP_HSMMC_WRITE(host->base, ISE, 0);
	OMAP_HSMMC_WRITE(host->base, IE, 0);
	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
}

592 593 594 595 596 597 598 599 600 601 602 603 604 605
/* Calculate divisor for the given clock frequency */
static u16 calc_divisor(struct mmc_ios *ios)
{
	u16 dsor = 0;

	if (ios->clock) {
		dsor = DIV_ROUND_UP(OMAP_MMC_MASTER_CLOCK, ios->clock);
		if (dsor > 250)
			dsor = 250;
	}

	return dsor;
}

606 607 608 609 610 611
#ifdef CONFIG_PM

/*
 * Restore the MMC host context, if it was lost as result of a
 * power state change.
 */
D
Denis Karpov 已提交
612
static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672
{
	struct mmc_ios *ios = &host->mmc->ios;
	struct omap_mmc_platform_data *pdata = host->pdata;
	int context_loss = 0;
	u32 hctl, capa, con;
	unsigned long timeout;

	if (pdata->get_context_loss_count) {
		context_loss = pdata->get_context_loss_count(host->dev);
		if (context_loss < 0)
			return 1;
	}

	dev_dbg(mmc_dev(host->mmc), "context was %slost\n",
		context_loss == host->context_loss ? "not " : "");
	if (host->context_loss == context_loss)
		return 1;

	/* Wait for hardware reset */
	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
	while ((OMAP_HSMMC_READ(host->base, SYSSTATUS) & RESETDONE) != RESETDONE
		&& time_before(jiffies, timeout))
		;

	/* Do software reset */
	OMAP_HSMMC_WRITE(host->base, SYSCONFIG, SOFTRESET);
	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
	while ((OMAP_HSMMC_READ(host->base, SYSSTATUS) & RESETDONE) != RESETDONE
		&& time_before(jiffies, timeout))
		;

	OMAP_HSMMC_WRITE(host->base, SYSCONFIG,
			OMAP_HSMMC_READ(host->base, SYSCONFIG) | AUTOIDLE);

	if (host->id == OMAP_MMC1_DEVID) {
		if (host->power_mode != MMC_POWER_OFF &&
		    (1 << ios->vdd) <= MMC_VDD_23_24)
			hctl = SDVS18;
		else
			hctl = SDVS30;
		capa = VS30 | VS18;
	} else {
		hctl = SDVS18;
		capa = VS18;
	}

	OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) | hctl);

	OMAP_HSMMC_WRITE(host->base, CAPA,
			OMAP_HSMMC_READ(host->base, CAPA) | capa);

	OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) | SDBP);

	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
	while ((OMAP_HSMMC_READ(host->base, HCTL) & SDBP) != SDBP
		&& time_before(jiffies, timeout))
		;

673
	omap_hsmmc_disable_irq(host);
674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697

	/* Do not initialize card-specific things if the power is off */
	if (host->power_mode == MMC_POWER_OFF)
		goto out;

	con = OMAP_HSMMC_READ(host->base, CON);
	switch (ios->bus_width) {
	case MMC_BUS_WIDTH_8:
		OMAP_HSMMC_WRITE(host->base, CON, con | DW8);
		break;
	case MMC_BUS_WIDTH_4:
		OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
		OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) | FOUR_BIT);
		break;
	case MMC_BUS_WIDTH_1:
		OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
		OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) & ~FOUR_BIT);
		break;
	}

	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) & ~CEN);
698 699
	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		(calc_divisor(ios) << 6) | (DTO << 16));
700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725
	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) | ICE);

	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
	while ((OMAP_HSMMC_READ(host->base, SYSCTL) & ICS) != ICS
		&& time_before(jiffies, timeout))
		;

	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) | CEN);

	con = OMAP_HSMMC_READ(host->base, CON);
	if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN)
		OMAP_HSMMC_WRITE(host->base, CON, con | OD);
	else
		OMAP_HSMMC_WRITE(host->base, CON, con & ~OD);
out:
	host->context_loss = context_loss;

	dev_dbg(mmc_dev(host->mmc), "context is restored\n");
	return 0;
}

/*
 * Save the MMC host context (store the number of power state changes so far).
 */
D
Denis Karpov 已提交
726
static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
727 728 729 730 731 732 733 734 735 736 737 738 739 740
{
	struct omap_mmc_platform_data *pdata = host->pdata;
	int context_loss;

	if (pdata->get_context_loss_count) {
		context_loss = pdata->get_context_loss_count(host->dev);
		if (context_loss < 0)
			return;
		host->context_loss = context_loss;
	}
}

#else

D
Denis Karpov 已提交
741
static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
742 743 744 745
{
	return 0;
}

D
Denis Karpov 已提交
746
static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
747 748 749 750 751
{
}

#endif

752 753 754 755
/*
 * Send init stream sequence to card
 * before sending IDLE command
 */
D
Denis Karpov 已提交
756
static void send_init_stream(struct omap_hsmmc_host *host)
757 758 759 760
{
	int reg = 0;
	unsigned long timeout;

761 762 763
	if (host->protect_card)
		return;

764
	disable_irq(host->irq);
765 766

	OMAP_HSMMC_WRITE(host->base, IE, INT_EN_MASK);
767 768 769 770 771 772 773 774 775 776
	OMAP_HSMMC_WRITE(host->base, CON,
		OMAP_HSMMC_READ(host->base, CON) | INIT_STREAM);
	OMAP_HSMMC_WRITE(host->base, CMD, INIT_STREAM_CMD);

	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
	while ((reg != CC) && time_before(jiffies, timeout))
		reg = OMAP_HSMMC_READ(host->base, STAT) & CC;

	OMAP_HSMMC_WRITE(host->base, CON,
		OMAP_HSMMC_READ(host->base, CON) & ~INIT_STREAM);
777 778 779 780

	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
	OMAP_HSMMC_READ(host->base, STAT);

781 782 783 784
	enable_irq(host->irq);
}

static inline
D
Denis Karpov 已提交
785
int omap_hsmmc_cover_is_closed(struct omap_hsmmc_host *host)
786 787 788
{
	int r = 1;

D
Denis Karpov 已提交
789 790
	if (mmc_slot(host).get_cover_state)
		r = mmc_slot(host).get_cover_state(host->dev, host->slot_id);
791 792 793 794
	return r;
}

static ssize_t
D
Denis Karpov 已提交
795
omap_hsmmc_show_cover_switch(struct device *dev, struct device_attribute *attr,
796 797 798
			   char *buf)
{
	struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
D
Denis Karpov 已提交
799
	struct omap_hsmmc_host *host = mmc_priv(mmc);
800

D
Denis Karpov 已提交
801 802
	return sprintf(buf, "%s\n",
			omap_hsmmc_cover_is_closed(host) ? "closed" : "open");
803 804
}

D
Denis Karpov 已提交
805
static DEVICE_ATTR(cover_switch, S_IRUGO, omap_hsmmc_show_cover_switch, NULL);
806 807

static ssize_t
D
Denis Karpov 已提交
808
omap_hsmmc_show_slot_name(struct device *dev, struct device_attribute *attr,
809 810 811
			char *buf)
{
	struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
D
Denis Karpov 已提交
812
	struct omap_hsmmc_host *host = mmc_priv(mmc);
813

D
Denis Karpov 已提交
814
	return sprintf(buf, "%s\n", mmc_slot(host).name);
815 816
}

D
Denis Karpov 已提交
817
static DEVICE_ATTR(slot_name, S_IRUGO, omap_hsmmc_show_slot_name, NULL);
818 819 820 821 822

/*
 * Configure the response type and send the cmd.
 */
static void
D
Denis Karpov 已提交
823
omap_hsmmc_start_command(struct omap_hsmmc_host *host, struct mmc_command *cmd,
824 825 826 827 828 829 830 831
	struct mmc_data *data)
{
	int cmdreg = 0, resptype = 0, cmdtype = 0;

	dev_dbg(mmc_dev(host->mmc), "%s: CMD%d, argument 0x%08x\n",
		mmc_hostname(host->mmc), cmd->opcode, cmd->arg);
	host->cmd = cmd;

A
Adrian Hunter 已提交
832
	omap_hsmmc_enable_irq(host, cmd);
833

834
	host->response_busy = 0;
835 836 837
	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136)
			resptype = 1;
838 839 840 841
		else if (cmd->flags & MMC_RSP_BUSY) {
			resptype = 3;
			host->response_busy = 1;
		} else
842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865
			resptype = 2;
	}

	/*
	 * Unlike OMAP1 controller, the cmdtype does not seem to be based on
	 * ac, bc, adtc, bcr. Only commands ending an open ended transfer need
	 * a val of 0x3, rest 0x0.
	 */
	if (cmd == host->mrq->stop)
		cmdtype = 0x3;

	cmdreg = (cmd->opcode << 24) | (resptype << 16) | (cmdtype << 22);

	if (data) {
		cmdreg |= DP_SELECT | MSBS | BCE;
		if (data->flags & MMC_DATA_READ)
			cmdreg |= DDIR;
		else
			cmdreg &= ~(DDIR);
	}

	if (host->use_dma)
		cmdreg |= DMA_EN;

866
	host->req_in_progress = 1;
867

868 869 870 871
	OMAP_HSMMC_WRITE(host->base, ARG, cmd->arg);
	OMAP_HSMMC_WRITE(host->base, CMD, cmdreg);
}

872
static int
D
Denis Karpov 已提交
873
omap_hsmmc_get_dma_dir(struct omap_hsmmc_host *host, struct mmc_data *data)
874 875 876 877 878 879 880
{
	if (data->flags & MMC_DATA_WRITE)
		return DMA_TO_DEVICE;
	else
		return DMA_FROM_DEVICE;
}

881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897
static void omap_hsmmc_request_done(struct omap_hsmmc_host *host, struct mmc_request *mrq)
{
	int dma_ch;

	spin_lock(&host->irq_lock);
	host->req_in_progress = 0;
	dma_ch = host->dma_ch;
	spin_unlock(&host->irq_lock);

	omap_hsmmc_disable_irq(host);
	/* Do not complete the request if DMA is still in progress */
	if (mrq->data && host->use_dma && dma_ch != -1)
		return;
	host->mrq = NULL;
	mmc_request_done(host->mmc, mrq);
}

898 899 900 901
/*
 * Notify the transfer complete to MMC core
 */
static void
D
Denis Karpov 已提交
902
omap_hsmmc_xfer_done(struct omap_hsmmc_host *host, struct mmc_data *data)
903
{
904 905 906
	if (!data) {
		struct mmc_request *mrq = host->mrq;

907 908 909 910 911 912 913
		/* TC before CC from CMD6 - don't know why, but it happens */
		if (host->cmd && host->cmd->opcode == 6 &&
		    host->response_busy) {
			host->response_busy = 0;
			return;
		}

914
		omap_hsmmc_request_done(host, mrq);
915 916 917
		return;
	}

918 919 920 921 922 923 924 925
	host->data = NULL;

	if (!data->error)
		data->bytes_xfered += data->blocks * (data->blksz);
	else
		data->bytes_xfered = 0;

	if (!data->stop) {
926
		omap_hsmmc_request_done(host, data->mrq);
927 928
		return;
	}
D
Denis Karpov 已提交
929
	omap_hsmmc_start_command(host, data->stop, NULL);
930 931 932 933 934 935
}

/*
 * Notify the core about command completion
 */
static void
D
Denis Karpov 已提交
936
omap_hsmmc_cmd_done(struct omap_hsmmc_host *host, struct mmc_command *cmd)
937 938 939 940 941 942 943 944 945 946 947 948 949 950 951
{
	host->cmd = NULL;

	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136) {
			/* response type 2 */
			cmd->resp[3] = OMAP_HSMMC_READ(host->base, RSP10);
			cmd->resp[2] = OMAP_HSMMC_READ(host->base, RSP32);
			cmd->resp[1] = OMAP_HSMMC_READ(host->base, RSP54);
			cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP76);
		} else {
			/* response types 1, 1b, 3, 4, 5, 6 */
			cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP10);
		}
	}
952 953
	if ((host->data == NULL && !host->response_busy) || cmd->error)
		omap_hsmmc_request_done(host, cmd->mrq);
954 955 956 957 958
}

/*
 * DMA clean up for command errors
 */
D
Denis Karpov 已提交
959
static void omap_hsmmc_dma_cleanup(struct omap_hsmmc_host *host, int errno)
960
{
961 962
	int dma_ch;

963
	host->data->error = errno;
964

965 966 967 968 969 970
	spin_lock(&host->irq_lock);
	dma_ch = host->dma_ch;
	host->dma_ch = -1;
	spin_unlock(&host->irq_lock);

	if (host->use_dma && dma_ch != -1) {
971 972
		dma_unmap_sg(mmc_dev(host->mmc), host->data->sg,
			host->data->sg_len,
D
Denis Karpov 已提交
973
			omap_hsmmc_get_dma_dir(host, host->data));
974
		omap_free_dma(dma_ch);
975 976 977 978 979 980 981 982
	}
	host->data = NULL;
}

/*
 * Readable error output
 */
#ifdef CONFIG_MMC_DEBUG
983
static void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host *host, u32 status)
984 985
{
	/* --- means reserved bit without definition at documentation */
D
Denis Karpov 已提交
986
	static const char *omap_hsmmc_status_bits[] = {
987 988 989 990
		"CC"  , "TC"  , "BGE", "---", "BWR" , "BRR" , "---" , "---" ,
		"CIRQ",	"OBI" , "---", "---", "---" , "---" , "---" , "ERRI",
		"CTO" , "CCRC", "CEB", "CIE", "DTO" , "DCRC", "DEB" , "---" ,
		"ACE" , "---" , "---", "---", "CERR", "BADA", "---" , "---"
991 992 993 994 995 996 997 998
	};
	char res[256];
	char *buf = res;
	int len, i;

	len = sprintf(buf, "MMC IRQ 0x%x :", status);
	buf += len;

D
Denis Karpov 已提交
999
	for (i = 0; i < ARRAY_SIZE(omap_hsmmc_status_bits); i++)
1000
		if (status & (1 << i)) {
D
Denis Karpov 已提交
1001
			len = sprintf(buf, " %s", omap_hsmmc_status_bits[i]);
1002 1003 1004 1005 1006
			buf += len;
		}

	dev_dbg(mmc_dev(host->mmc), "%s\n", res);
}
1007 1008 1009 1010 1011
#else
static inline void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host *host,
					     u32 status)
{
}
1012 1013
#endif  /* CONFIG_MMC_DEBUG */

1014 1015 1016 1017 1018 1019 1020
/*
 * MMC controller internal state machines reset
 *
 * Used to reset command or data internal state machines, using respectively
 *  SRC or SRD bit of SYSCTL register
 * Can be called from interrupt context
 */
D
Denis Karpov 已提交
1021 1022
static inline void omap_hsmmc_reset_controller_fsm(struct omap_hsmmc_host *host,
						   unsigned long bit)
1023 1024 1025 1026 1027 1028 1029 1030
{
	unsigned long i = 0;
	unsigned long limit = (loops_per_jiffy *
				msecs_to_jiffies(MMC_TIMEOUT_MS));

	OMAP_HSMMC_WRITE(host->base, SYSCTL,
			 OMAP_HSMMC_READ(host->base, SYSCTL) | bit);

1031 1032 1033 1034 1035
	/*
	 * OMAP4 ES2 and greater has an updated reset logic.
	 * Monitor a 0->1 transition first
	 */
	if (mmc_slot(host).features & HSMMC_HAS_UPDATED_RESET) {
1036
		while ((!(OMAP_HSMMC_READ(host->base, SYSCTL) & bit))
1037 1038 1039 1040 1041
					&& (i++ < limit))
			cpu_relax();
	}
	i = 0;

1042 1043 1044 1045 1046 1047 1048 1049 1050
	while ((OMAP_HSMMC_READ(host->base, SYSCTL) & bit) &&
		(i++ < limit))
		cpu_relax();

	if (OMAP_HSMMC_READ(host->base, SYSCTL) & bit)
		dev_err(mmc_dev(host->mmc),
			"Timeout waiting on controller reset in %s\n",
			__func__);
}
1051

1052
static void omap_hsmmc_do_irq(struct omap_hsmmc_host *host, int status)
1053 1054
{
	struct mmc_data *data;
1055 1056 1057 1058 1059 1060 1061 1062 1063
	int end_cmd = 0, end_trans = 0;

	if (!host->req_in_progress) {
		do {
			OMAP_HSMMC_WRITE(host->base, STAT, status);
			/* Flush posted write */
			status = OMAP_HSMMC_READ(host->base, STAT);
		} while (status & INT_EN_MASK);
		return;
1064 1065 1066 1067 1068 1069
	}

	data = host->data;
	dev_dbg(mmc_dev(host->mmc), "IRQ Status is %x\n", status);

	if (status & ERR) {
1070
		omap_hsmmc_dbg_report_irq(host, status);
1071 1072 1073 1074
		if ((status & CMD_TIMEOUT) ||
			(status & CMD_CRC)) {
			if (host->cmd) {
				if (status & CMD_TIMEOUT) {
D
Denis Karpov 已提交
1075 1076
					omap_hsmmc_reset_controller_fsm(host,
									SRC);
1077 1078 1079 1080 1081 1082
					host->cmd->error = -ETIMEDOUT;
				} else {
					host->cmd->error = -EILSEQ;
				}
				end_cmd = 1;
			}
1083 1084
			if (host->data || host->response_busy) {
				if (host->data)
D
Denis Karpov 已提交
1085 1086
					omap_hsmmc_dma_cleanup(host,
								-ETIMEDOUT);
1087
				host->response_busy = 0;
D
Denis Karpov 已提交
1088
				omap_hsmmc_reset_controller_fsm(host, SRD);
1089
			}
1090 1091 1092
		}
		if ((status & DATA_TIMEOUT) ||
			(status & DATA_CRC)) {
1093 1094 1095 1096 1097
			if (host->data || host->response_busy) {
				int err = (status & DATA_TIMEOUT) ?
						-ETIMEDOUT : -EILSEQ;

				if (host->data)
D
Denis Karpov 已提交
1098
					omap_hsmmc_dma_cleanup(host, err);
1099
				else
1100 1101
					host->mrq->cmd->error = err;
				host->response_busy = 0;
D
Denis Karpov 已提交
1102
				omap_hsmmc_reset_controller_fsm(host, SRD);
1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117
				end_trans = 1;
			}
		}
		if (status & CARD_ERR) {
			dev_dbg(mmc_dev(host->mmc),
				"Ignoring card err CMD%d\n", host->cmd->opcode);
			if (host->cmd)
				end_cmd = 1;
			if (host->data)
				end_trans = 1;
		}
	}

	OMAP_HSMMC_WRITE(host->base, STAT, status);

1118
	if (end_cmd || ((status & CC) && host->cmd))
D
Denis Karpov 已提交
1119
		omap_hsmmc_cmd_done(host, host->cmd);
1120
	if ((end_trans || (status & TC)) && host->mrq)
D
Denis Karpov 已提交
1121
		omap_hsmmc_xfer_done(host, data);
1122
}
1123

1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137
/*
 * MMC controller IRQ handler
 */
static irqreturn_t omap_hsmmc_irq(int irq, void *dev_id)
{
	struct omap_hsmmc_host *host = dev_id;
	int status;

	status = OMAP_HSMMC_READ(host->base, STAT);
	do {
		omap_hsmmc_do_irq(host, status);
		/* Flush posted write */
		status = OMAP_HSMMC_READ(host->base, STAT);
	} while (status & INT_EN_MASK);
1138

1139 1140 1141
	return IRQ_HANDLED;
}

D
Denis Karpov 已提交
1142
static void set_sd_bus_power(struct omap_hsmmc_host *host)
A
Adrian Hunter 已提交
1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154
{
	unsigned long i;

	OMAP_HSMMC_WRITE(host->base, HCTL,
			 OMAP_HSMMC_READ(host->base, HCTL) | SDBP);
	for (i = 0; i < loops_per_jiffy; i++) {
		if (OMAP_HSMMC_READ(host->base, HCTL) & SDBP)
			break;
		cpu_relax();
	}
}

1155
/*
1156 1157 1158 1159 1160
 * Switch MMC interface voltage ... only relevant for MMC1.
 *
 * MMC2 and MMC3 use fixed 1.8V levels, and maybe a transceiver.
 * The MMC2 transceiver controls are used instead of DAT4..DAT7.
 * Some chips, like eMMC ones, use internal transceivers.
1161
 */
D
Denis Karpov 已提交
1162
static int omap_hsmmc_switch_opcond(struct omap_hsmmc_host *host, int vdd)
1163 1164 1165 1166 1167
{
	u32 reg_val = 0;
	int ret;

	/* Disable the clocks */
1168
	pm_runtime_put_sync(host->dev);
1169 1170
	if (host->got_dbclk)
		clk_disable(host->dbclk);
1171 1172 1173 1174 1175

	/* Turn the power off */
	ret = mmc_slot(host).set_power(host->dev, host->slot_id, 0, 0);

	/* Turn the power ON with given VDD 1.8 or 3.0v */
1176 1177 1178
	if (!ret)
		ret = mmc_slot(host).set_power(host->dev, host->slot_id, 1,
					       vdd);
1179
	pm_runtime_get_sync(host->dev);
1180 1181 1182
	if (host->got_dbclk)
		clk_enable(host->dbclk);

1183 1184 1185 1186 1187 1188
	if (ret != 0)
		goto err;

	OMAP_HSMMC_WRITE(host->base, HCTL,
		OMAP_HSMMC_READ(host->base, HCTL) & SDVSCLR);
	reg_val = OMAP_HSMMC_READ(host->base, HCTL);
1189

1190 1191 1192
	/*
	 * If a MMC dual voltage card is detected, the set_ios fn calls
	 * this fn with VDD bit set for 1.8V. Upon card removal from the
D
Denis Karpov 已提交
1193
	 * slot, omap_hsmmc_set_ios sets the VDD back to 3V on MMC_POWER_OFF.
1194
	 *
1195 1196 1197 1198 1199 1200 1201 1202 1203
	 * Cope with a bit of slop in the range ... per data sheets:
	 *  - "1.8V" for vdds_mmc1/vdds_mmc1a can be up to 2.45V max,
	 *    but recommended values are 1.71V to 1.89V
	 *  - "3.0V" for vdds_mmc1/vdds_mmc1a can be up to 3.5V max,
	 *    but recommended values are 2.7V to 3.3V
	 *
	 * Board setup code shouldn't permit anything very out-of-range.
	 * TWL4030-family VMMC1 and VSIM regulators are fine (avoiding the
	 * middle range) but VSIM can't power DAT4..DAT7 at more than 3V.
1204
	 */
1205
	if ((1 << vdd) <= MMC_VDD_23_24)
1206
		reg_val |= SDVS18;
1207 1208
	else
		reg_val |= SDVS30;
1209 1210

	OMAP_HSMMC_WRITE(host->base, HCTL, reg_val);
A
Adrian Hunter 已提交
1211
	set_sd_bus_power(host);
1212 1213 1214 1215 1216 1217 1218

	return 0;
err:
	dev_dbg(mmc_dev(host->mmc), "Unable to switch operating voltage\n");
	return ret;
}

1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242
/* Protect the card while the cover is open */
static void omap_hsmmc_protect_card(struct omap_hsmmc_host *host)
{
	if (!mmc_slot(host).get_cover_state)
		return;

	host->reqs_blocked = 0;
	if (mmc_slot(host).get_cover_state(host->dev, host->slot_id)) {
		if (host->protect_card) {
			printk(KERN_INFO "%s: cover is closed, "
					 "card is now accessible\n",
					 mmc_hostname(host->mmc));
			host->protect_card = 0;
		}
	} else {
		if (!host->protect_card) {
			printk(KERN_INFO "%s: cover is open, "
					 "card is now inaccessible\n",
					 mmc_hostname(host->mmc));
			host->protect_card = 1;
		}
	}
}

1243 1244 1245
/*
 * Work Item to notify the core about card insertion/removal
 */
D
Denis Karpov 已提交
1246
static void omap_hsmmc_detect(struct work_struct *work)
1247
{
D
Denis Karpov 已提交
1248 1249
	struct omap_hsmmc_host *host =
		container_of(work, struct omap_hsmmc_host, mmc_carddetect_work);
1250
	struct omap_mmc_slot_data *slot = &mmc_slot(host);
1251 1252 1253 1254 1255 1256
	int carddetect;

	if (host->suspended)
		return;

	sysfs_notify(&host->mmc->class_dev.kobj, NULL, "cover_switch");
1257

D
Denis Karpov 已提交
1258
	if (slot->card_detect)
1259
		carddetect = slot->card_detect(host->dev, host->slot_id);
1260 1261
	else {
		omap_hsmmc_protect_card(host);
1262
		carddetect = -ENOSYS;
1263
	}
1264

1265
	if (carddetect)
1266
		mmc_detect_change(host->mmc, (HZ * 200) / 1000);
1267
	else
1268 1269 1270 1271 1272 1273
		mmc_detect_change(host->mmc, (HZ * 50) / 1000);
}

/*
 * ISR for handling card insertion and removal
 */
D
Denis Karpov 已提交
1274
static irqreturn_t omap_hsmmc_cd_handler(int irq, void *dev_id)
1275
{
D
Denis Karpov 已提交
1276
	struct omap_hsmmc_host *host = (struct omap_hsmmc_host *)dev_id;
1277

1278 1279
	if (host->suspended)
		return IRQ_HANDLED;
1280 1281 1282 1283 1284
	schedule_work(&host->mmc_carddetect_work);

	return IRQ_HANDLED;
}

D
Denis Karpov 已提交
1285
static int omap_hsmmc_get_dma_sync_dev(struct omap_hsmmc_host *host,
1286 1287 1288 1289
				     struct mmc_data *data)
{
	int sync_dev;

G
Grazvydas Ignotas 已提交
1290 1291 1292 1293
	if (data->flags & MMC_DATA_WRITE)
		sync_dev = host->dma_line_tx;
	else
		sync_dev = host->dma_line_rx;
1294 1295 1296
	return sync_dev;
}

D
Denis Karpov 已提交
1297
static void omap_hsmmc_config_dma_params(struct omap_hsmmc_host *host,
1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310
				       struct mmc_data *data,
				       struct scatterlist *sgl)
{
	int blksz, nblk, dma_ch;

	dma_ch = host->dma_ch;
	if (data->flags & MMC_DATA_WRITE) {
		omap_set_dma_dest_params(dma_ch, 0, OMAP_DMA_AMODE_CONSTANT,
			(host->mapbase + OMAP_HSMMC_DATA), 0, 0);
		omap_set_dma_src_params(dma_ch, 0, OMAP_DMA_AMODE_POST_INC,
			sg_dma_address(sgl), 0, 0);
	} else {
		omap_set_dma_src_params(dma_ch, 0, OMAP_DMA_AMODE_CONSTANT,
D
Denis Karpov 已提交
1311
			(host->mapbase + OMAP_HSMMC_DATA), 0, 0);
1312 1313 1314 1315 1316 1317 1318 1319 1320
		omap_set_dma_dest_params(dma_ch, 0, OMAP_DMA_AMODE_POST_INC,
			sg_dma_address(sgl), 0, 0);
	}

	blksz = host->data->blksz;
	nblk = sg_dma_len(sgl) / blksz;

	omap_set_dma_transfer_params(dma_ch, OMAP_DMA_DATA_TYPE_S32,
			blksz / 4, nblk, OMAP_DMA_SYNC_FRAME,
D
Denis Karpov 已提交
1321
			omap_hsmmc_get_dma_sync_dev(host, data),
1322 1323 1324 1325 1326
			!(data->flags & MMC_DATA_WRITE));

	omap_start_dma(dma_ch);
}

1327 1328 1329
/*
 * DMA call back function
 */
1330
static void omap_hsmmc_dma_cb(int lch, u16 ch_status, void *cb_data)
1331
{
1332 1333 1334
	struct omap_hsmmc_host *host = cb_data;
	struct mmc_data *data = host->mrq->data;
	int dma_ch, req_in_progress;
1335

1336 1337 1338 1339 1340
	if (!(ch_status & OMAP_DMA_BLOCK_IRQ)) {
		dev_warn(mmc_dev(host->mmc), "unexpected dma status %x\n",
			ch_status);
		return;
	}
1341

1342 1343 1344
	spin_lock(&host->irq_lock);
	if (host->dma_ch < 0) {
		spin_unlock(&host->irq_lock);
1345
		return;
1346
	}
1347

1348 1349 1350
	host->dma_sg_idx++;
	if (host->dma_sg_idx < host->dma_len) {
		/* Fire up the next transfer. */
1351 1352 1353
		omap_hsmmc_config_dma_params(host, data,
					   data->sg + host->dma_sg_idx);
		spin_unlock(&host->irq_lock);
1354 1355 1356
		return;
	}

1357 1358 1359
	if (!data->host_cookie)
		dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
			     omap_hsmmc_get_dma_dir(host, data));
1360 1361 1362

	req_in_progress = host->req_in_progress;
	dma_ch = host->dma_ch;
1363
	host->dma_ch = -1;
1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374
	spin_unlock(&host->irq_lock);

	omap_free_dma(dma_ch);

	/* If DMA has finished after TC, complete the request */
	if (!req_in_progress) {
		struct mmc_request *mrq = host->mrq;

		host->mrq = NULL;
		mmc_request_done(host->mmc, mrq);
	}
1375 1376
}

1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415
static int omap_hsmmc_pre_dma_transfer(struct omap_hsmmc_host *host,
				       struct mmc_data *data,
				       struct omap_hsmmc_next *next)
{
	int dma_len;

	if (!next && data->host_cookie &&
	    data->host_cookie != host->next_data.cookie) {
		printk(KERN_WARNING "[%s] invalid cookie: data->host_cookie %d"
		       " host->next_data.cookie %d\n",
		       __func__, data->host_cookie, host->next_data.cookie);
		data->host_cookie = 0;
	}

	/* Check if next job is already prepared */
	if (next ||
	    (!next && data->host_cookie != host->next_data.cookie)) {
		dma_len = dma_map_sg(mmc_dev(host->mmc), data->sg,
				     data->sg_len,
				     omap_hsmmc_get_dma_dir(host, data));

	} else {
		dma_len = host->next_data.dma_len;
		host->next_data.dma_len = 0;
	}


	if (dma_len == 0)
		return -EINVAL;

	if (next) {
		next->dma_len = dma_len;
		data->host_cookie = ++next->cookie < 0 ? 1 : next->cookie;
	} else
		host->dma_len = dma_len;

	return 0;
}

1416 1417 1418
/*
 * Routine to configure and start DMA for the MMC card
 */
D
Denis Karpov 已提交
1419 1420
static int omap_hsmmc_start_dma_transfer(struct omap_hsmmc_host *host,
					struct mmc_request *req)
1421
{
1422
	int dma_ch = 0, ret = 0, i;
1423 1424
	struct mmc_data *data = req->data;

1425
	/* Sanity check: all the SG entries must be aligned by block size. */
1426
	for (i = 0; i < data->sg_len; i++) {
1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438
		struct scatterlist *sgl;

		sgl = data->sg + i;
		if (sgl->length % data->blksz)
			return -EINVAL;
	}
	if ((data->blksz % 4) != 0)
		/* REVISIT: The MMC buffer increments only when MSB is written.
		 * Return error for blksz which is non multiple of four.
		 */
		return -EINVAL;

1439
	BUG_ON(host->dma_ch != -1);
1440

D
Denis Karpov 已提交
1441 1442
	ret = omap_request_dma(omap_hsmmc_get_dma_sync_dev(host, data),
			       "MMC/SD", omap_hsmmc_dma_cb, host, &dma_ch);
1443
	if (ret != 0) {
1444
		dev_err(mmc_dev(host->mmc),
1445 1446 1447 1448
			"%s: omap_request_dma() failed with %d\n",
			mmc_hostname(host->mmc), ret);
		return ret;
	}
1449 1450 1451
	ret = omap_hsmmc_pre_dma_transfer(host, data, NULL);
	if (ret)
		return ret;
1452 1453

	host->dma_ch = dma_ch;
1454
	host->dma_sg_idx = 0;
1455

D
Denis Karpov 已提交
1456
	omap_hsmmc_config_dma_params(host, data, data->sg);
1457 1458 1459 1460

	return 0;
}

D
Denis Karpov 已提交
1461
static void set_data_timeout(struct omap_hsmmc_host *host,
1462 1463
			     unsigned int timeout_ns,
			     unsigned int timeout_clks)
1464 1465 1466 1467 1468 1469 1470 1471 1472 1473
{
	unsigned int timeout, cycle_ns;
	uint32_t reg, clkd, dto = 0;

	reg = OMAP_HSMMC_READ(host->base, SYSCTL);
	clkd = (reg & CLKD_MASK) >> CLKD_SHIFT;
	if (clkd == 0)
		clkd = 1;

	cycle_ns = 1000000000 / (clk_get_rate(host->fclk) / clkd);
1474 1475
	timeout = timeout_ns / cycle_ns;
	timeout += timeout_clks;
1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501
	if (timeout) {
		while ((timeout & 0x80000000) == 0) {
			dto += 1;
			timeout <<= 1;
		}
		dto = 31 - dto;
		timeout <<= 1;
		if (timeout && dto)
			dto += 1;
		if (dto >= 13)
			dto -= 13;
		else
			dto = 0;
		if (dto > 14)
			dto = 14;
	}

	reg &= ~DTO_MASK;
	reg |= dto << DTO_SHIFT;
	OMAP_HSMMC_WRITE(host->base, SYSCTL, reg);
}

/*
 * Configure block length for MMC/SD cards and initiate the transfer.
 */
static int
D
Denis Karpov 已提交
1502
omap_hsmmc_prepare_data(struct omap_hsmmc_host *host, struct mmc_request *req)
1503 1504 1505 1506 1507 1508
{
	int ret;
	host->data = req->data;

	if (req->data == NULL) {
		OMAP_HSMMC_WRITE(host->base, BLK, 0);
1509 1510 1511 1512 1513 1514
		/*
		 * Set an arbitrary 100ms data timeout for commands with
		 * busy signal.
		 */
		if (req->cmd->flags & MMC_RSP_BUSY)
			set_data_timeout(host, 100000000U, 0);
1515 1516 1517 1518 1519
		return 0;
	}

	OMAP_HSMMC_WRITE(host->base, BLK, (req->data->blksz)
					| (req->data->blocks << 16));
1520
	set_data_timeout(host, req->data->timeout_ns, req->data->timeout_clks);
1521 1522

	if (host->use_dma) {
D
Denis Karpov 已提交
1523
		ret = omap_hsmmc_start_dma_transfer(host, req);
1524 1525 1526 1527 1528 1529 1530 1531
		if (ret != 0) {
			dev_dbg(mmc_dev(host->mmc), "MMC start dma failure\n");
			return ret;
		}
	}
	return 0;
}

1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560
static void omap_hsmmc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
				int err)
{
	struct omap_hsmmc_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

	if (host->use_dma) {
		dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
			     omap_hsmmc_get_dma_dir(host, data));
		data->host_cookie = 0;
	}
}

static void omap_hsmmc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
			       bool is_first_req)
{
	struct omap_hsmmc_host *host = mmc_priv(mmc);

	if (mrq->data->host_cookie) {
		mrq->data->host_cookie = 0;
		return ;
	}

	if (host->use_dma)
		if (omap_hsmmc_pre_dma_transfer(host, mrq->data,
						&host->next_data))
			mrq->data->host_cookie = 0;
}

1561 1562 1563
/*
 * Request function. for read/write operation
 */
D
Denis Karpov 已提交
1564
static void omap_hsmmc_request(struct mmc_host *mmc, struct mmc_request *req)
1565
{
D
Denis Karpov 已提交
1566
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1567
	int err;
1568

1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589
	BUG_ON(host->req_in_progress);
	BUG_ON(host->dma_ch != -1);
	if (host->protect_card) {
		if (host->reqs_blocked < 3) {
			/*
			 * Ensure the controller is left in a consistent
			 * state by resetting the command and data state
			 * machines.
			 */
			omap_hsmmc_reset_controller_fsm(host, SRD);
			omap_hsmmc_reset_controller_fsm(host, SRC);
			host->reqs_blocked += 1;
		}
		req->cmd->error = -EBADF;
		if (req->data)
			req->data->error = -EBADF;
		req->cmd->retries = 0;
		mmc_request_done(mmc, req);
		return;
	} else if (host->reqs_blocked)
		host->reqs_blocked = 0;
1590 1591
	WARN_ON(host->mrq != NULL);
	host->mrq = req;
D
Denis Karpov 已提交
1592
	err = omap_hsmmc_prepare_data(host, req);
1593 1594 1595 1596 1597 1598 1599 1600 1601
	if (err) {
		req->cmd->error = err;
		if (req->data)
			req->data->error = err;
		host->mrq = NULL;
		mmc_request_done(mmc, req);
		return;
	}

D
Denis Karpov 已提交
1602
	omap_hsmmc_start_command(host, req->cmd, req->data);
1603 1604 1605
}

/* Routine to configure clock values. Exposed API to core */
D
Denis Karpov 已提交
1606
static void omap_hsmmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1607
{
D
Denis Karpov 已提交
1608
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1609 1610
	unsigned long regval;
	unsigned long timeout;
1611
	u32 con;
1612
	int do_send_init_stream = 0;
1613

1614
	pm_runtime_get_sync(host->dev);
1615

1616 1617 1618 1619 1620
	if (ios->power_mode != host->power_mode) {
		switch (ios->power_mode) {
		case MMC_POWER_OFF:
			mmc_slot(host).set_power(host->dev, host->slot_id,
						 0, 0);
1621
			host->vdd = 0;
1622 1623 1624 1625
			break;
		case MMC_POWER_UP:
			mmc_slot(host).set_power(host->dev, host->slot_id,
						 1, ios->vdd);
1626
			host->vdd = ios->vdd;
1627 1628 1629 1630 1631 1632
			break;
		case MMC_POWER_ON:
			do_send_init_stream = 1;
			break;
		}
		host->power_mode = ios->power_mode;
1633 1634
	}

1635 1636
	/* FIXME: set registers based only on changes to ios */

1637
	con = OMAP_HSMMC_READ(host->base, CON);
1638
	switch (mmc->ios.bus_width) {
1639 1640 1641
	case MMC_BUS_WIDTH_8:
		OMAP_HSMMC_WRITE(host->base, CON, con | DW8);
		break;
1642
	case MMC_BUS_WIDTH_4:
1643
		OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
1644 1645 1646 1647
		OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) | FOUR_BIT);
		break;
	case MMC_BUS_WIDTH_1:
1648
		OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
1649 1650 1651 1652 1653
		OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) & ~FOUR_BIT);
		break;
	}

1654
	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
1655 1656 1657
		/* Only MMC1 can interface at 3V without some flavor
		 * of external transceiver; but they all handle 1.8V.
		 */
1658 1659 1660 1661 1662 1663 1664 1665
		if ((OMAP_HSMMC_READ(host->base, HCTL) & SDVSDET) &&
			(ios->vdd == DUAL_VOLT_OCR_BIT)) {
				/*
				 * The mmc_select_voltage fn of the core does
				 * not seem to set the power_mode to
				 * MMC_POWER_UP upon recalculating the voltage.
				 * vdd 1.8v.
				 */
D
Denis Karpov 已提交
1666 1667
			if (omap_hsmmc_switch_opcond(host, ios->vdd) != 0)
				dev_dbg(mmc_dev(host->mmc),
1668 1669 1670 1671
						"Switch operation failed\n");
		}
	}

D
Denis Karpov 已提交
1672
	omap_hsmmc_stop_clock(host);
1673

1674 1675
	regval = OMAP_HSMMC_READ(host->base, SYSCTL);
	regval = regval & ~(CLKD_MASK);
1676
	regval = regval | (calc_divisor(ios) << 6) | (DTO << 16);
1677 1678 1679 1680 1681 1682
	OMAP_HSMMC_WRITE(host->base, SYSCTL, regval);
	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) | ICE);

	/* Wait till the ICS bit is set */
	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
1683
	while ((OMAP_HSMMC_READ(host->base, SYSCTL) & ICS) != ICS
1684 1685 1686 1687 1688 1689
		&& time_before(jiffies, timeout))
		msleep(1);

	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) | CEN);

1690
	if (do_send_init_stream)
1691 1692
		send_init_stream(host);

1693
	con = OMAP_HSMMC_READ(host->base, CON);
1694
	if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN)
1695 1696 1697
		OMAP_HSMMC_WRITE(host->base, CON, con | OD);
	else
		OMAP_HSMMC_WRITE(host->base, CON, con & ~OD);
1698

1699
	pm_runtime_put_autosuspend(host->dev);
1700 1701 1702 1703
}

static int omap_hsmmc_get_cd(struct mmc_host *mmc)
{
D
Denis Karpov 已提交
1704
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1705

D
Denis Karpov 已提交
1706
	if (!mmc_slot(host).card_detect)
1707
		return -ENOSYS;
1708
	return mmc_slot(host).card_detect(host->dev, host->slot_id);
1709 1710 1711 1712
}

static int omap_hsmmc_get_ro(struct mmc_host *mmc)
{
D
Denis Karpov 已提交
1713
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1714

D
Denis Karpov 已提交
1715
	if (!mmc_slot(host).get_ro)
1716
		return -ENOSYS;
D
Denis Karpov 已提交
1717
	return mmc_slot(host).get_ro(host->dev, 0);
1718 1719
}

1720 1721 1722 1723 1724 1725 1726 1727
static void omap_hsmmc_init_card(struct mmc_host *mmc, struct mmc_card *card)
{
	struct omap_hsmmc_host *host = mmc_priv(mmc);

	if (mmc_slot(host).init_card)
		mmc_slot(host).init_card(card);
}

D
Denis Karpov 已提交
1728
static void omap_hsmmc_conf_bus_power(struct omap_hsmmc_host *host)
1729 1730 1731 1732
{
	u32 hctl, capa, value;

	/* Only MMC1 supports 3.0V */
1733
	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751
		hctl = SDVS30;
		capa = VS30 | VS18;
	} else {
		hctl = SDVS18;
		capa = VS18;
	}

	value = OMAP_HSMMC_READ(host->base, HCTL) & ~SDVS_MASK;
	OMAP_HSMMC_WRITE(host->base, HCTL, value | hctl);

	value = OMAP_HSMMC_READ(host->base, CAPA);
	OMAP_HSMMC_WRITE(host->base, CAPA, value | capa);

	/* Set the controller to AUTO IDLE mode */
	value = OMAP_HSMMC_READ(host->base, SYSCONFIG);
	OMAP_HSMMC_WRITE(host->base, SYSCONFIG, value | AUTOIDLE);

	/* Set SD bus power bit */
A
Adrian Hunter 已提交
1752
	set_sd_bus_power(host);
1753 1754
}

D
Denis Karpov 已提交
1755
static int omap_hsmmc_enable_fclk(struct mmc_host *mmc)
1756
{
D
Denis Karpov 已提交
1757
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1758

1759 1760
	pm_runtime_get_sync(host->dev);

1761 1762 1763
	return 0;
}

D
Denis Karpov 已提交
1764
static int omap_hsmmc_disable_fclk(struct mmc_host *mmc, int lazy)
1765
{
D
Denis Karpov 已提交
1766
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1767

1768 1769 1770
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);

1771 1772 1773
	return 0;
}

D
Denis Karpov 已提交
1774 1775 1776
static const struct mmc_host_ops omap_hsmmc_ops = {
	.enable = omap_hsmmc_enable_fclk,
	.disable = omap_hsmmc_disable_fclk,
1777 1778
	.post_req = omap_hsmmc_post_req,
	.pre_req = omap_hsmmc_pre_req,
D
Denis Karpov 已提交
1779 1780
	.request = omap_hsmmc_request,
	.set_ios = omap_hsmmc_set_ios,
1781 1782
	.get_cd = omap_hsmmc_get_cd,
	.get_ro = omap_hsmmc_get_ro,
1783
	.init_card = omap_hsmmc_init_card,
1784 1785 1786
	/* NYET -- enable_sdio_irq */
};

1787 1788
#ifdef CONFIG_DEBUG_FS

D
Denis Karpov 已提交
1789
static int omap_hsmmc_regs_show(struct seq_file *s, void *data)
1790 1791
{
	struct mmc_host *mmc = s->private;
D
Denis Karpov 已提交
1792
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1793 1794
	int context_loss = 0;

D
Denis Karpov 已提交
1795 1796
	if (host->pdata->get_context_loss_count)
		context_loss = host->pdata->get_context_loss_count(host->dev);
1797

1798 1799
	seq_printf(s, "mmc%d:\n"
			" enabled:\t%d\n"
1800
			" dpm_state:\t%d\n"
1801
			" nesting_cnt:\t%d\n"
1802
			" ctx_loss:\t%d:%d\n"
1803
			"\nregs:\n",
1804 1805
			mmc->index, mmc->enabled ? 1 : 0,
			host->dpm_state, mmc->nesting_cnt,
1806
			host->context_loss, context_loss);
1807

1808
	if (host->suspended) {
1809 1810 1811 1812
		seq_printf(s, "host suspended, can't read registers\n");
		return 0;
	}

1813
	pm_runtime_get_sync(host->dev);
1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828

	seq_printf(s, "SYSCONFIG:\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, SYSCONFIG));
	seq_printf(s, "CON:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, CON));
	seq_printf(s, "HCTL:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, HCTL));
	seq_printf(s, "SYSCTL:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, SYSCTL));
	seq_printf(s, "IE:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, IE));
	seq_printf(s, "ISE:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, ISE));
	seq_printf(s, "CAPA:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, CAPA));
1829

1830 1831
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);
1832

1833 1834 1835
	return 0;
}

D
Denis Karpov 已提交
1836
static int omap_hsmmc_regs_open(struct inode *inode, struct file *file)
1837
{
D
Denis Karpov 已提交
1838
	return single_open(file, omap_hsmmc_regs_show, inode->i_private);
1839 1840 1841
}

static const struct file_operations mmc_regs_fops = {
D
Denis Karpov 已提交
1842
	.open           = omap_hsmmc_regs_open,
1843 1844 1845 1846 1847
	.read           = seq_read,
	.llseek         = seq_lseek,
	.release        = single_release,
};

D
Denis Karpov 已提交
1848
static void omap_hsmmc_debugfs(struct mmc_host *mmc)
1849 1850 1851 1852 1853 1854 1855 1856
{
	if (mmc->debugfs_root)
		debugfs_create_file("regs", S_IRUSR, mmc->debugfs_root,
			mmc, &mmc_regs_fops);
}

#else

D
Denis Karpov 已提交
1857
static void omap_hsmmc_debugfs(struct mmc_host *mmc)
1858 1859 1860 1861 1862
{
}

#endif

D
Denis Karpov 已提交
1863
static int __init omap_hsmmc_probe(struct platform_device *pdev)
1864 1865 1866
{
	struct omap_mmc_platform_data *pdata = pdev->dev.platform_data;
	struct mmc_host *mmc;
D
Denis Karpov 已提交
1867
	struct omap_hsmmc_host *host = NULL;
1868
	struct resource *res;
1869
	int ret, irq;
1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885

	if (pdata == NULL) {
		dev_err(&pdev->dev, "Platform Data is missing\n");
		return -ENXIO;
	}

	if (pdata->nr_slots == 0) {
		dev_err(&pdev->dev, "No Slots\n");
		return -ENXIO;
	}

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	irq = platform_get_irq(pdev, 0);
	if (res == NULL || irq < 0)
		return -ENXIO;

1886 1887
	res->start += pdata->reg_offset;
	res->end += pdata->reg_offset;
1888
	res = request_mem_region(res->start, resource_size(res), pdev->name);
1889 1890 1891
	if (res == NULL)
		return -EBUSY;

1892 1893 1894 1895
	ret = omap_hsmmc_gpio_init(pdata);
	if (ret)
		goto err;

D
Denis Karpov 已提交
1896
	mmc = mmc_alloc_host(sizeof(struct omap_hsmmc_host), &pdev->dev);
1897 1898
	if (!mmc) {
		ret = -ENOMEM;
1899
		goto err_alloc;
1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913
	}

	host		= mmc_priv(mmc);
	host->mmc	= mmc;
	host->pdata	= pdata;
	host->dev	= &pdev->dev;
	host->use_dma	= 1;
	host->dev->dma_mask = &pdata->dma_mask;
	host->dma_ch	= -1;
	host->irq	= irq;
	host->id	= pdev->id;
	host->slot_id	= 0;
	host->mapbase	= res->start;
	host->base	= ioremap(host->mapbase, SZ_4K);
1914
	host->power_mode = MMC_POWER_OFF;
1915
	host->next_data.cookie = 1;
1916 1917

	platform_set_drvdata(pdev, host);
D
Denis Karpov 已提交
1918
	INIT_WORK(&host->mmc_carddetect_work, omap_hsmmc_detect);
1919

1920
	mmc->ops	= &omap_hsmmc_ops;
1921

1922 1923 1924 1925 1926 1927 1928
	/*
	 * If regulator_disable can only put vcc_aux to sleep then there is
	 * no off state.
	 */
	if (mmc_slot(host).vcc_aux_disable_is_sleep)
		mmc_slot(host).no_off = 1;

1929 1930
	mmc->f_min	= OMAP_MMC_MIN_CLOCK;
	mmc->f_max	= OMAP_MMC_MAX_CLOCK;
1931

1932
	spin_lock_init(&host->irq_lock);
1933

1934
	host->fclk = clk_get(&pdev->dev, "fck");
1935 1936 1937 1938 1939 1940
	if (IS_ERR(host->fclk)) {
		ret = PTR_ERR(host->fclk);
		host->fclk = NULL;
		goto err1;
	}

D
Denis Karpov 已提交
1941
	omap_hsmmc_context_save(host);
1942

1943
	mmc->caps |= MMC_CAP_DISABLE;
1944

1945 1946 1947 1948
	pm_runtime_enable(host->dev);
	pm_runtime_get_sync(host->dev);
	pm_runtime_set_autosuspend_delay(host->dev, MMC_AUTOSUSPEND_DELAY);
	pm_runtime_use_autosuspend(host->dev);
1949

1950 1951 1952 1953 1954 1955 1956 1957
	if (cpu_is_omap2430()) {
		host->dbclk = clk_get(&pdev->dev, "mmchsdb_fck");
		/*
		 * MMC can still work without debounce clock.
		 */
		if (IS_ERR(host->dbclk))
			dev_warn(mmc_dev(host->mmc),
				"Failed to get debounce clock\n");
1958
		else
1959 1960 1961 1962 1963 1964 1965
			host->got_dbclk = 1;

		if (host->got_dbclk)
			if (clk_enable(host->dbclk) != 0)
				dev_dbg(mmc_dev(host->mmc), "Enabling debounce"
							" clk failed\n");
	}
1966

1967 1968
	/* Since we do only SG emulation, we can have as many segs
	 * as we want. */
1969
	mmc->max_segs = 1024;
1970

1971 1972 1973 1974 1975
	mmc->max_blk_size = 512;       /* Block Length at max can be 1024 */
	mmc->max_blk_count = 0xFFFF;    /* No. of Blocks is 16 bits */
	mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
	mmc->max_seg_size = mmc->max_req_size;

1976
	mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED |
A
Adrian Hunter 已提交
1977
		     MMC_CAP_WAIT_WHILE_BUSY | MMC_CAP_ERASE;
1978

1979 1980
	mmc->caps |= mmc_slot(host).caps;
	if (mmc->caps & MMC_CAP_8_BIT_DATA)
1981 1982
		mmc->caps |= MMC_CAP_4_BIT_DATA;

D
Denis Karpov 已提交
1983
	if (mmc_slot(host).nonremovable)
1984 1985
		mmc->caps |= MMC_CAP_NONREMOVABLE;

D
Denis Karpov 已提交
1986
	omap_hsmmc_conf_bus_power(host);
1987

G
Grazvydas Ignotas 已提交
1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001
	/* Select DMA lines */
	switch (host->id) {
	case OMAP_MMC1_DEVID:
		host->dma_line_tx = OMAP24XX_DMA_MMC1_TX;
		host->dma_line_rx = OMAP24XX_DMA_MMC1_RX;
		break;
	case OMAP_MMC2_DEVID:
		host->dma_line_tx = OMAP24XX_DMA_MMC2_TX;
		host->dma_line_rx = OMAP24XX_DMA_MMC2_RX;
		break;
	case OMAP_MMC3_DEVID:
		host->dma_line_tx = OMAP34XX_DMA_MMC3_TX;
		host->dma_line_rx = OMAP34XX_DMA_MMC3_RX;
		break;
2002 2003 2004 2005 2006 2007 2008 2009
	case OMAP_MMC4_DEVID:
		host->dma_line_tx = OMAP44XX_DMA_MMC4_TX;
		host->dma_line_rx = OMAP44XX_DMA_MMC4_RX;
		break;
	case OMAP_MMC5_DEVID:
		host->dma_line_tx = OMAP44XX_DMA_MMC5_TX;
		host->dma_line_rx = OMAP44XX_DMA_MMC5_RX;
		break;
G
Grazvydas Ignotas 已提交
2010 2011 2012 2013
	default:
		dev_err(mmc_dev(host->mmc), "Invalid MMC id\n");
		goto err_irq;
	}
2014 2015

	/* Request IRQ for MMC operations */
D
Denis Karpov 已提交
2016
	ret = request_irq(host->irq, omap_hsmmc_irq, IRQF_DISABLED,
2017 2018 2019 2020 2021 2022 2023 2024
			mmc_hostname(mmc), host);
	if (ret) {
		dev_dbg(mmc_dev(host->mmc), "Unable to grab HSMMC IRQ\n");
		goto err_irq;
	}

	if (pdata->init != NULL) {
		if (pdata->init(&pdev->dev) != 0) {
D
Denis Karpov 已提交
2025 2026
			dev_dbg(mmc_dev(host->mmc),
				"Unable to configure MMC IRQs\n");
2027 2028 2029
			goto err_irq_cd_init;
		}
	}
2030

2031
	if (omap_hsmmc_have_reg() && !mmc_slot(host).set_power) {
2032 2033 2034 2035 2036 2037
		ret = omap_hsmmc_reg_get(host);
		if (ret)
			goto err_reg;
		host->use_reg = 1;
	}

2038
	mmc->ocr_avail = mmc_slot(host).ocr_mask;
2039 2040

	/* Request IRQ for card detect */
2041
	if ((mmc_slot(host).card_detect_irq)) {
2042
		ret = request_irq(mmc_slot(host).card_detect_irq,
D
Denis Karpov 已提交
2043
				  omap_hsmmc_cd_handler,
2044 2045 2046 2047 2048 2049 2050 2051
				  IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING
					  | IRQF_DISABLED,
				  mmc_hostname(mmc), host);
		if (ret) {
			dev_dbg(mmc_dev(host->mmc),
				"Unable to grab MMC CD IRQ\n");
			goto err_irq_cd;
		}
2052 2053
		pdata->suspend = omap_hsmmc_suspend_cdirq;
		pdata->resume = omap_hsmmc_resume_cdirq;
2054 2055
	}

2056
	omap_hsmmc_disable_irq(host);
2057

2058 2059
	omap_hsmmc_protect_card(host);

2060 2061
	mmc_add_host(mmc);

D
Denis Karpov 已提交
2062
	if (mmc_slot(host).name != NULL) {
2063 2064 2065 2066
		ret = device_create_file(&mmc->class_dev, &dev_attr_slot_name);
		if (ret < 0)
			goto err_slot_name;
	}
D
Denis Karpov 已提交
2067
	if (mmc_slot(host).card_detect_irq && mmc_slot(host).get_cover_state) {
2068 2069 2070
		ret = device_create_file(&mmc->class_dev,
					&dev_attr_cover_switch);
		if (ret < 0)
2071
			goto err_slot_name;
2072 2073
	}

D
Denis Karpov 已提交
2074
	omap_hsmmc_debugfs(mmc);
2075 2076
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);
2077

2078 2079 2080 2081 2082
	return 0;

err_slot_name:
	mmc_remove_host(mmc);
	free_irq(mmc_slot(host).card_detect_irq, host);
2083 2084 2085 2086 2087 2088
err_irq_cd:
	if (host->use_reg)
		omap_hsmmc_reg_put(host);
err_reg:
	if (host->pdata->cleanup)
		host->pdata->cleanup(&pdev->dev);
2089 2090 2091
err_irq_cd_init:
	free_irq(host->irq, host);
err_irq:
2092 2093
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);
2094
	clk_put(host->fclk);
2095
	if (host->got_dbclk) {
2096 2097 2098 2099 2100
		clk_disable(host->dbclk);
		clk_put(host->dbclk);
	}
err1:
	iounmap(host->base);
2101 2102 2103 2104
	platform_set_drvdata(pdev, NULL);
	mmc_free_host(mmc);
err_alloc:
	omap_hsmmc_gpio_free(pdata);
2105
err:
2106
	release_mem_region(res->start, resource_size(res));
2107 2108 2109
	return ret;
}

D
Denis Karpov 已提交
2110
static int omap_hsmmc_remove(struct platform_device *pdev)
2111
{
D
Denis Karpov 已提交
2112
	struct omap_hsmmc_host *host = platform_get_drvdata(pdev);
2113 2114 2115
	struct resource *res;

	if (host) {
2116
		pm_runtime_get_sync(host->dev);
2117
		mmc_remove_host(host->mmc);
2118 2119
		if (host->use_reg)
			omap_hsmmc_reg_put(host);
2120 2121 2122 2123 2124
		if (host->pdata->cleanup)
			host->pdata->cleanup(&pdev->dev);
		free_irq(host->irq, host);
		if (mmc_slot(host).card_detect_irq)
			free_irq(mmc_slot(host).card_detect_irq, host);
T
Tejun Heo 已提交
2125
		flush_work_sync(&host->mmc_carddetect_work);
2126

2127 2128
		pm_runtime_put_sync(host->dev);
		pm_runtime_disable(host->dev);
2129
		clk_put(host->fclk);
2130
		if (host->got_dbclk) {
2131 2132 2133 2134 2135 2136
			clk_disable(host->dbclk);
			clk_put(host->dbclk);
		}

		mmc_free_host(host->mmc);
		iounmap(host->base);
2137
		omap_hsmmc_gpio_free(pdev->dev.platform_data);
2138 2139 2140 2141
	}

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (res)
2142
		release_mem_region(res->start, resource_size(res));
2143 2144 2145 2146 2147 2148
	platform_set_drvdata(pdev, NULL);

	return 0;
}

#ifdef CONFIG_PM
2149
static int omap_hsmmc_suspend(struct device *dev)
2150 2151
{
	int ret = 0;
2152
	struct platform_device *pdev = to_platform_device(dev);
D
Denis Karpov 已提交
2153
	struct omap_hsmmc_host *host = platform_get_drvdata(pdev);
2154 2155 2156 2157 2158

	if (host && host->suspended)
		return 0;

	if (host) {
2159
		pm_runtime_get_sync(host->dev);
2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172
		host->suspended = 1;
		if (host->pdata->suspend) {
			ret = host->pdata->suspend(&pdev->dev,
							host->slot_id);
			if (ret) {
				dev_dbg(mmc_dev(host->mmc),
					"Unable to handle MMC board"
					" level suspend\n");
				host->suspended = 0;
				return ret;
			}
		}
		cancel_work_sync(&host->mmc_carddetect_work);
2173
		ret = mmc_suspend_host(host->mmc);
2174

2175
		if (ret == 0) {
2176
			omap_hsmmc_disable_irq(host);
2177
			OMAP_HSMMC_WRITE(host->base, HCTL,
D
Denis Karpov 已提交
2178
				OMAP_HSMMC_READ(host->base, HCTL) & ~SDBP);
2179 2180
			if (host->got_dbclk)
				clk_disable(host->dbclk);
2181 2182 2183 2184 2185 2186 2187 2188 2189 2190
		} else {
			host->suspended = 0;
			if (host->pdata->resume) {
				ret = host->pdata->resume(&pdev->dev,
							  host->slot_id);
				if (ret)
					dev_dbg(mmc_dev(host->mmc),
						"Unmask interrupt failed\n");
			}
		}
2191
		pm_runtime_put_sync(host->dev);
2192 2193 2194 2195 2196
	}
	return ret;
}

/* Routine to resume the MMC device */
2197
static int omap_hsmmc_resume(struct device *dev)
2198 2199
{
	int ret = 0;
2200
	struct platform_device *pdev = to_platform_device(dev);
D
Denis Karpov 已提交
2201
	struct omap_hsmmc_host *host = platform_get_drvdata(pdev);
2202 2203 2204 2205 2206

	if (host && !host->suspended)
		return 0;

	if (host) {
2207
		pm_runtime_get_sync(host->dev);
2208

2209 2210 2211
		if (host->got_dbclk)
			clk_enable(host->dbclk);

D
Denis Karpov 已提交
2212
		omap_hsmmc_conf_bus_power(host);
2213

2214 2215 2216 2217 2218 2219 2220
		if (host->pdata->resume) {
			ret = host->pdata->resume(&pdev->dev, host->slot_id);
			if (ret)
				dev_dbg(mmc_dev(host->mmc),
					"Unmask interrupt failed\n");
		}

2221 2222
		omap_hsmmc_protect_card(host);

2223 2224 2225 2226
		/* Notify the core to resume the host */
		ret = mmc_resume_host(host->mmc);
		if (ret == 0)
			host->suspended = 0;
2227 2228 2229

		pm_runtime_mark_last_busy(host->dev);
		pm_runtime_put_autosuspend(host->dev);
2230 2231 2232 2233 2234 2235 2236
	}

	return ret;

}

#else
D
Denis Karpov 已提交
2237 2238
#define omap_hsmmc_suspend	NULL
#define omap_hsmmc_resume		NULL
2239 2240
#endif

2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262
static int omap_hsmmc_runtime_suspend(struct device *dev)
{
	struct omap_hsmmc_host *host;

	host = platform_get_drvdata(to_platform_device(dev));
	omap_hsmmc_context_save(host);
	dev_dbg(mmc_dev(host->mmc), "disabled\n");

	return 0;
}

static int omap_hsmmc_runtime_resume(struct device *dev)
{
	struct omap_hsmmc_host *host;

	host = platform_get_drvdata(to_platform_device(dev));
	omap_hsmmc_context_restore(host);
	dev_dbg(mmc_dev(host->mmc), "enabled\n");

	return 0;
}

2263
static struct dev_pm_ops omap_hsmmc_dev_pm_ops = {
D
Denis Karpov 已提交
2264 2265
	.suspend	= omap_hsmmc_suspend,
	.resume		= omap_hsmmc_resume,
2266 2267
	.runtime_suspend = omap_hsmmc_runtime_suspend,
	.runtime_resume = omap_hsmmc_runtime_resume,
2268 2269 2270 2271
};

static struct platform_driver omap_hsmmc_driver = {
	.remove		= omap_hsmmc_remove,
2272 2273 2274
	.driver		= {
		.name = DRIVER_NAME,
		.owner = THIS_MODULE,
2275
		.pm = &omap_hsmmc_dev_pm_ops,
2276 2277 2278
	},
};

D
Denis Karpov 已提交
2279
static int __init omap_hsmmc_init(void)
2280 2281
{
	/* Register the MMC driver */
2282
	return platform_driver_probe(&omap_hsmmc_driver, omap_hsmmc_probe);
2283 2284
}

D
Denis Karpov 已提交
2285
static void __exit omap_hsmmc_cleanup(void)
2286 2287
{
	/* Unregister MMC driver */
D
Denis Karpov 已提交
2288
	platform_driver_unregister(&omap_hsmmc_driver);
2289 2290
}

D
Denis Karpov 已提交
2291 2292
module_init(omap_hsmmc_init);
module_exit(omap_hsmmc_cleanup);
2293 2294 2295 2296 2297

MODULE_DESCRIPTION("OMAP High Speed Multimedia Card driver");
MODULE_LICENSE("GPL");
MODULE_ALIAS("platform:" DRIVER_NAME);
MODULE_AUTHOR("Texas Instruments Inc");