intel-gtt.c 44.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
/*
 * Intel GTT (Graphics Translation Table) routines
 *
 * Caveat: This driver implements the linux agp interface, but this is far from
 * a agp driver! GTT support ended up here for purely historical reasons: The
 * old userspace intel graphics drivers needed an interface to map memory into
 * the GTT. And the drm provides a default interface for graphic devices sitting
 * on an agp port. So it made sense to fake the GTT support as an agp port to
 * avoid having to create a new api.
 *
 * With gem this does not make much sense anymore, just needlessly complicates
 * the code. But as long as the old graphics stack is still support, it's stuck
 * here.
 *
 * /fairy-tale-mode off
 */

18 19 20 21 22 23
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/kernel.h>
#include <linux/pagemap.h>
#include <linux/agp_backend.h>
24
#include <linux/delay.h>
25 26 27
#include <asm/smp.h>
#include "agp.h"
#include "intel-agp.h"
28
#include <drm/intel-gtt.h>
29

30 31 32
/*
 * If we have Intel graphics, we're not going to have anything other than
 * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
33
 * on the Intel IOMMU support (CONFIG_INTEL_IOMMU).
34 35
 * Only newer chipsets need to bother with this, of course.
 */
36
#ifdef CONFIG_INTEL_IOMMU
37
#define USE_PCI_DMA_API 1
38 39
#else
#define USE_PCI_DMA_API 0
40 41
#endif

42 43 44 45 46
struct intel_gtt_driver {
	unsigned int gen : 8;
	unsigned int is_g33 : 1;
	unsigned int is_pineview : 1;
	unsigned int is_ironlake : 1;
47
	unsigned int has_pgtbl_enable : 1;
48
	unsigned int dma_mask_size : 8;
49 50
	/* Chipset specific GTT setup */
	int (*setup)(void);
51 52 53
	/* This should undo anything done in ->setup() save the unmapping
	 * of the mmio register file, that's done in the generic code. */
	void (*cleanup)(void);
54 55 56 57
	void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
	/* Flags is a more or less chipset specific opaque value.
	 * For chipsets that need to support old ums (non-gem) code, this
	 * needs to be identical to the various supported agp memory types! */
58
	bool (*check_flags)(unsigned int flags);
59
	void (*chipset_flush)(void);
60 61
};

62
static struct _intel_private {
63
	struct intel_gtt base;
64
	const struct intel_gtt_driver *driver;
65
	struct pci_dev *pcidev;	/* device one */
66
	struct pci_dev *bridge_dev;
67
	u8 __iomem *registers;
68
	phys_addr_t gtt_bus_addr;
69
	u32 PGETBL_save;
70
	u32 __iomem *gtt;		/* I915G */
71
	bool clear_fake_agp; /* on first access via agp, fill with scratch */
72
	int num_dcache_entries;
73
	void __iomem *i9xx_flush_page;
74
	char *i81x_gtt_table;
75 76
	struct resource ifp_resource;
	int resource_valid;
77
	struct page *scratch_page;
78
	int refcount;
79 80
} intel_private;

81 82 83 84
#define INTEL_GTT_GEN	intel_private.driver->gen
#define IS_G33		intel_private.driver->is_g33
#define IS_PINEVIEW	intel_private.driver->is_pineview
#define IS_IRONLAKE	intel_private.driver->is_ironlake
85
#define HAS_PGTBL_EN	intel_private.driver->has_pgtbl_enable
86

87 88 89
static int intel_gtt_map_memory(struct page **pages,
				unsigned int num_entries,
				struct sg_table *st)
90 91 92 93
{
	struct scatterlist *sg;
	int i;

D
Daniel Vetter 已提交
94
	DBG("try mapping %lu pages\n", (unsigned long)num_entries);
95

96
	if (sg_alloc_table(st, num_entries, GFP_KERNEL))
97
		goto err;
98

99
	for_each_sg(st->sgl, sg, num_entries, i)
D
Daniel Vetter 已提交
100
		sg_set_page(sg, pages[i], PAGE_SIZE, 0);
101

102 103
	if (!pci_map_sg(intel_private.pcidev,
			st->sgl, st->nents, PCI_DMA_BIDIRECTIONAL))
104 105
		goto err;

106
	return 0;
107 108

err:
109
	sg_free_table(st);
110
	return -ENOMEM;
111 112
}

113
static void intel_gtt_unmap_memory(struct scatterlist *sg_list, int num_sg)
114
{
D
Daniel Vetter 已提交
115
	struct sg_table st;
116 117
	DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);

D
Daniel Vetter 已提交
118 119 120 121 122 123 124
	pci_unmap_sg(intel_private.pcidev, sg_list,
		     num_sg, PCI_DMA_BIDIRECTIONAL);

	st.sgl = sg_list;
	st.orig_nents = st.nents = num_sg;

	sg_free_table(&st);
125 126
}

127
static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161
{
	return;
}

/* Exists to support ARGB cursors */
static struct page *i8xx_alloc_pages(void)
{
	struct page *page;

	page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
	if (page == NULL)
		return NULL;

	if (set_pages_uc(page, 4) < 0) {
		set_pages_wb(page, 4);
		__free_pages(page, 2);
		return NULL;
	}
	get_page(page);
	atomic_inc(&agp_bridge->current_memory_agp);
	return page;
}

static void i8xx_destroy_pages(struct page *page)
{
	if (page == NULL)
		return;

	set_pages_wb(page, 4);
	put_page(page);
	__free_pages(page, 2);
	atomic_dec(&agp_bridge->current_memory_agp);
}

162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201
#define I810_GTT_ORDER 4
static int i810_setup(void)
{
	u32 reg_addr;
	char *gtt_table;

	/* i81x does not preallocate the gtt. It's always 64kb in size. */
	gtt_table = alloc_gatt_pages(I810_GTT_ORDER);
	if (gtt_table == NULL)
		return -ENOMEM;
	intel_private.i81x_gtt_table = gtt_table;

	pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
	reg_addr &= 0xfff80000;

	intel_private.registers = ioremap(reg_addr, KB(64));
	if (!intel_private.registers)
		return -ENOMEM;

	writel(virt_to_phys(gtt_table) | I810_PGETBL_ENABLED,
	       intel_private.registers+I810_PGETBL_CTL);

	intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;

	if ((readl(intel_private.registers+I810_DRAM_CTL)
		& I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
		dev_info(&intel_private.pcidev->dev,
			 "detected 4MB dedicated video ram\n");
		intel_private.num_dcache_entries = 1024;
	}

	return 0;
}

static void i810_cleanup(void)
{
	writel(0, intel_private.registers+I810_PGETBL_CTL);
	free_gatt_pages(intel_private.i81x_gtt_table, I810_GTT_ORDER);
}

202 203
static int i810_insert_dcache_entries(struct agp_memory *mem, off_t pg_start,
				      int type)
204
{
205
	int i;
206

207 208 209
	if ((pg_start + mem->page_count)
			> intel_private.num_dcache_entries)
		return -EINVAL;
210

211 212
	if (!mem->is_flushed)
		global_cache_flush();
213

214 215 216 217
	for (i = pg_start; i < (pg_start + mem->page_count); i++) {
		dma_addr_t addr = i << PAGE_SHIFT;
		intel_private.driver->write_entry(addr,
						  i, type);
218
	}
219
	readl(intel_private.gtt+i-1);
220

221
	return 0;
222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282
}

/*
 * The i810/i830 requires a physical address to program its mouse
 * pointer into hardware.
 * However the Xserver still writes to it through the agp aperture.
 */
static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
{
	struct agp_memory *new;
	struct page *page;

	switch (pg_count) {
	case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
		break;
	case 4:
		/* kludge to get 4 physical pages for ARGB cursor */
		page = i8xx_alloc_pages();
		break;
	default:
		return NULL;
	}

	if (page == NULL)
		return NULL;

	new = agp_create_memory(pg_count);
	if (new == NULL)
		return NULL;

	new->pages[0] = page;
	if (pg_count == 4) {
		/* kludge to get 4 physical pages for ARGB cursor */
		new->pages[1] = new->pages[0] + 1;
		new->pages[2] = new->pages[1] + 1;
		new->pages[3] = new->pages[2] + 1;
	}
	new->page_count = pg_count;
	new->num_scratch_pages = pg_count;
	new->type = AGP_PHYS_MEMORY;
	new->physical = page_to_phys(new->pages[0]);
	return new;
}

static void intel_i810_free_by_type(struct agp_memory *curr)
{
	agp_free_key(curr->key);
	if (curr->type == AGP_PHYS_MEMORY) {
		if (curr->page_count == 4)
			i8xx_destroy_pages(curr->pages[0]);
		else {
			agp_bridge->driver->agp_destroy_page(curr->pages[0],
							     AGP_PAGE_DESTROY_UNMAP);
			agp_bridge->driver->agp_destroy_page(curr->pages[0],
							     AGP_PAGE_DESTROY_FREE);
		}
		agp_free_page_array(curr);
	}
	kfree(curr);
}

283 284 285 286 287 288 289 290 291 292 293
static int intel_gtt_setup_scratch_page(void)
{
	struct page *page;
	dma_addr_t dma_addr;

	page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
	if (page == NULL)
		return -ENOMEM;
	get_page(page);
	set_pages_uc(page, 1);

D
Daniel Vetter 已提交
294
	if (intel_private.base.needs_dmar) {
295 296 297 298 299
		dma_addr = pci_map_page(intel_private.pcidev, page, 0,
				    PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
		if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
			return -EINVAL;

300
		intel_private.base.scratch_page_dma = dma_addr;
301
	} else
302
		intel_private.base.scratch_page_dma = page_to_phys(page);
303 304 305 306 307 308

	intel_private.scratch_page = page;

	return 0;
}

309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325
static void i810_write_entry(dma_addr_t addr, unsigned int entry,
			     unsigned int flags)
{
	u32 pte_flags = I810_PTE_VALID;

	switch (flags) {
	case AGP_DCACHE_MEMORY:
		pte_flags |= I810_PTE_LOCAL;
		break;
	case AGP_USER_CACHED_MEMORY:
		pte_flags |= I830_PTE_SYSTEM_CACHED;
		break;
	}

	writel(addr | pte_flags, intel_private.gtt + entry);
}

C
Chris Wilson 已提交
326
static const struct aper_size_info_fixed intel_fake_agp_sizes[] = {
327 328
	{32, 8192, 3},
	{64, 16384, 4},
329 330 331 332 333
	{128, 32768, 5},
	{256, 65536, 6},
	{512, 131072, 7},
};

334
static unsigned int intel_gtt_stolen_size(void)
335 336 337 338 339
{
	u16 gmch_ctrl;
	u8 rdct;
	int local = 0;
	static const int ddt[4] = { 0, 16, 32, 64 };
340
	unsigned int stolen_size = 0;
341

342 343 344
	if (INTEL_GTT_GEN == 1)
		return 0; /* no stolen mem on i81x */

345 346
	pci_read_config_word(intel_private.bridge_dev,
			     I830_GMCH_CTRL, &gmch_ctrl);
347

348 349
	if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
	    intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
350 351
		switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
		case I830_GMCH_GMS_STOLEN_512:
352
			stolen_size = KB(512);
353 354
			break;
		case I830_GMCH_GMS_STOLEN_1024:
355
			stolen_size = MB(1);
356 357
			break;
		case I830_GMCH_GMS_STOLEN_8192:
358
			stolen_size = MB(8);
359 360 361
			break;
		case I830_GMCH_GMS_LOCAL:
			rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
362
			stolen_size = (I830_RDRAM_ND(rdct) + 1) *
363 364 365 366
					MB(ddt[I830_RDRAM_DDT(rdct)]);
			local = 1;
			break;
		default:
367
			stolen_size = 0;
368 369
			break;
		}
370
	} else if (INTEL_GTT_GEN == 6) {
371 372 373 374 375 376 377
		/*
		 * SandyBridge has new memory control reg at 0x50.w
		 */
		u16 snb_gmch_ctl;
		pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
		switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
		case SNB_GMCH_GMS_STOLEN_32M:
378
			stolen_size = MB(32);
379 380
			break;
		case SNB_GMCH_GMS_STOLEN_64M:
381
			stolen_size = MB(64);
382 383
			break;
		case SNB_GMCH_GMS_STOLEN_96M:
384
			stolen_size = MB(96);
385 386
			break;
		case SNB_GMCH_GMS_STOLEN_128M:
387
			stolen_size = MB(128);
388 389
			break;
		case SNB_GMCH_GMS_STOLEN_160M:
390
			stolen_size = MB(160);
391 392
			break;
		case SNB_GMCH_GMS_STOLEN_192M:
393
			stolen_size = MB(192);
394 395
			break;
		case SNB_GMCH_GMS_STOLEN_224M:
396
			stolen_size = MB(224);
397 398
			break;
		case SNB_GMCH_GMS_STOLEN_256M:
399
			stolen_size = MB(256);
400 401
			break;
		case SNB_GMCH_GMS_STOLEN_288M:
402
			stolen_size = MB(288);
403 404
			break;
		case SNB_GMCH_GMS_STOLEN_320M:
405
			stolen_size = MB(320);
406 407
			break;
		case SNB_GMCH_GMS_STOLEN_352M:
408
			stolen_size = MB(352);
409 410
			break;
		case SNB_GMCH_GMS_STOLEN_384M:
411
			stolen_size = MB(384);
412 413
			break;
		case SNB_GMCH_GMS_STOLEN_416M:
414
			stolen_size = MB(416);
415 416
			break;
		case SNB_GMCH_GMS_STOLEN_448M:
417
			stolen_size = MB(448);
418 419
			break;
		case SNB_GMCH_GMS_STOLEN_480M:
420
			stolen_size = MB(480);
421 422
			break;
		case SNB_GMCH_GMS_STOLEN_512M:
423
			stolen_size = MB(512);
424 425 426 427 428
			break;
		}
	} else {
		switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
		case I855_GMCH_GMS_STOLEN_1M:
429
			stolen_size = MB(1);
430 431
			break;
		case I855_GMCH_GMS_STOLEN_4M:
432
			stolen_size = MB(4);
433 434
			break;
		case I855_GMCH_GMS_STOLEN_8M:
435
			stolen_size = MB(8);
436 437
			break;
		case I855_GMCH_GMS_STOLEN_16M:
438
			stolen_size = MB(16);
439 440
			break;
		case I855_GMCH_GMS_STOLEN_32M:
441
			stolen_size = MB(32);
442 443
			break;
		case I915_GMCH_GMS_STOLEN_48M:
444
			stolen_size = MB(48);
445 446
			break;
		case I915_GMCH_GMS_STOLEN_64M:
447
			stolen_size = MB(64);
448 449
			break;
		case G33_GMCH_GMS_STOLEN_128M:
450
			stolen_size = MB(128);
451 452
			break;
		case G33_GMCH_GMS_STOLEN_256M:
453
			stolen_size = MB(256);
454 455
			break;
		case INTEL_GMCH_GMS_STOLEN_96M:
456
			stolen_size = MB(96);
457 458
			break;
		case INTEL_GMCH_GMS_STOLEN_160M:
459
			stolen_size = MB(160);
460 461
			break;
		case INTEL_GMCH_GMS_STOLEN_224M:
462
			stolen_size = MB(224);
463 464
			break;
		case INTEL_GMCH_GMS_STOLEN_352M:
465
			stolen_size = MB(352);
466 467
			break;
		default:
468
			stolen_size = 0;
469 470 471
			break;
		}
	}
472

473
	if (stolen_size > 0) {
474
		dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
475
		       stolen_size / KB(1), local ? "local" : "stolen");
476
	} else {
477
		dev_info(&intel_private.bridge_dev->dev,
478
		       "no pre-allocated video memory detected\n");
479
		stolen_size = 0;
480 481
	}

482
	return stolen_size;
483 484
}

485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501
static void i965_adjust_pgetbl_size(unsigned int size_flag)
{
	u32 pgetbl_ctl, pgetbl_ctl2;

	/* ensure that ppgtt is disabled */
	pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2);
	pgetbl_ctl2 &= ~I810_PGETBL_ENABLED;
	writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2);

	/* write the new ggtt size */
	pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
	pgetbl_ctl &= ~I965_PGETBL_SIZE_MASK;
	pgetbl_ctl |= size_flag;
	writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL);
}

static unsigned int i965_gtt_total_entries(void)
502 503
{
	int size;
504 505
	u32 pgetbl_ctl;
	u16 gmch_ctl;
506

507 508
	pci_read_config_word(intel_private.bridge_dev,
			     I830_GMCH_CTRL, &gmch_ctl);
509

510 511 512 513 514
	if (INTEL_GTT_GEN == 5) {
		switch (gmch_ctl & G4x_GMCH_SIZE_MASK) {
		case G4x_GMCH_SIZE_1M:
		case G4x_GMCH_SIZE_VT_1M:
			i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1MB);
515
			break;
516 517
		case G4x_GMCH_SIZE_VT_1_5M:
			i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1_5MB);
518
			break;
519 520 521
		case G4x_GMCH_SIZE_2M:
		case G4x_GMCH_SIZE_VT_2M:
			i965_adjust_pgetbl_size(I965_PGETBL_SIZE_2MB);
522 523
			break;
		}
524
	}
525

526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563
	pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);

	switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
	case I965_PGETBL_SIZE_128KB:
		size = KB(128);
		break;
	case I965_PGETBL_SIZE_256KB:
		size = KB(256);
		break;
	case I965_PGETBL_SIZE_512KB:
		size = KB(512);
		break;
	/* GTT pagetable sizes bigger than 512KB are not possible on G33! */
	case I965_PGETBL_SIZE_1MB:
		size = KB(1024);
		break;
	case I965_PGETBL_SIZE_2MB:
		size = KB(2048);
		break;
	case I965_PGETBL_SIZE_1_5MB:
		size = KB(1024 + 512);
		break;
	default:
		dev_info(&intel_private.pcidev->dev,
			 "unknown page table size, assuming 512KB\n");
		size = KB(512);
	}

	return size/4;
}

static unsigned int intel_gtt_total_entries(void)
{
	int size;

	if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5)
		return i965_gtt_total_entries();
	else if (INTEL_GTT_GEN == 6) {
564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579
		u16 snb_gmch_ctl;

		pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
		switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
		default:
		case SNB_GTT_SIZE_0M:
			printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
			size = MB(0);
			break;
		case SNB_GTT_SIZE_1M:
			size = MB(1);
			break;
		case SNB_GTT_SIZE_2M:
			size = MB(2);
			break;
		}
580
		return size/4;
581 582 583 584
	} else {
		/* On previous hardware, the GTT size was just what was
		 * required to map the aperture.
		 */
585
		return intel_private.base.gtt_mappable_entries;
586 587 588
	}
}

589 590 591 592
static unsigned int intel_gtt_mappable_entries(void)
{
	unsigned int aperture_size;

593 594 595 596 597 598 599 600 601 602 603 604
	if (INTEL_GTT_GEN == 1) {
		u32 smram_miscc;

		pci_read_config_dword(intel_private.bridge_dev,
				      I810_SMRAM_MISCC, &smram_miscc);

		if ((smram_miscc & I810_GFX_MEM_WIN_SIZE)
				== I810_GFX_MEM_WIN_32M)
			aperture_size = MB(32);
		else
			aperture_size = MB(64);
	} else if (INTEL_GTT_GEN == 2) {
605
		u16 gmch_ctrl;
606

607 608
		pci_read_config_word(intel_private.bridge_dev,
				     I830_GMCH_CTRL, &gmch_ctrl);
609 610

		if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
611
			aperture_size = MB(64);
612
		else
613
			aperture_size = MB(128);
614
	} else {
615 616 617 618 619 620 621
		/* 9xx supports large sizes, just look at the length */
		aperture_size = pci_resource_len(intel_private.pcidev, 2);
	}

	return aperture_size >> PAGE_SHIFT;
}

622 623 624
static void intel_gtt_teardown_scratch_page(void)
{
	set_pages_wb(intel_private.scratch_page, 1);
625
	pci_unmap_page(intel_private.pcidev, intel_private.base.scratch_page_dma,
626 627 628 629 630 631 632
		       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
	put_page(intel_private.scratch_page);
	__free_page(intel_private.scratch_page);
}

static void intel_gtt_cleanup(void)
{
633 634
	intel_private.driver->cleanup();

635 636
	iounmap(intel_private.gtt);
	iounmap(intel_private.registers);
637

638 639 640
	intel_gtt_teardown_scratch_page();
}

641 642
static int intel_gtt_init(void)
{
643
	u32 gma_addr;
644
	u32 gtt_map_size;
645 646 647 648 649
	int ret;

	ret = intel_private.driver->setup();
	if (ret != 0)
		return ret;
650 651 652 653

	intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
	intel_private.base.gtt_total_entries = intel_gtt_total_entries();

654 655 656 657
	/* save the PGETBL reg for resume */
	intel_private.PGETBL_save =
		readl(intel_private.registers+I810_PGETBL_CTL)
			& ~I810_PGETBL_ENABLED;
658 659 660
	/* we only ever restore the register when enabling the PGTBL... */
	if (HAS_PGTBL_EN)
		intel_private.PGETBL_save |= I810_PGETBL_ENABLED;
661

662 663 664 665 666
	dev_info(&intel_private.bridge_dev->dev,
			"detected gtt size: %dK total, %dK mappable\n",
			intel_private.base.gtt_total_entries * 4,
			intel_private.base.gtt_mappable_entries * 4);

667 668 669 670 671
	gtt_map_size = intel_private.base.gtt_total_entries * 4;

	intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
				    gtt_map_size);
	if (!intel_private.gtt) {
672
		intel_private.driver->cleanup();
673 674 675
		iounmap(intel_private.registers);
		return -ENOMEM;
	}
676
	intel_private.base.gtt = intel_private.gtt;
677 678 679

	global_cache_flush();   /* FIXME: ? */

680
	intel_private.base.stolen_size = intel_gtt_stolen_size();
681

682 683
	intel_private.base.needs_dmar = USE_PCI_DMA_API && INTEL_GTT_GEN > 2;

684 685 686 687 688 689
	ret = intel_gtt_setup_scratch_page();
	if (ret != 0) {
		intel_gtt_cleanup();
		return ret;
	}

690 691 692 693 694 695 696 697 698
	if (INTEL_GTT_GEN <= 2)
		pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
				      &gma_addr);
	else
		pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
				      &gma_addr);

	intel_private.base.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);

699 700 701
	return 0;
}

702 703
static int intel_fake_agp_fetch_size(void)
{
704
	int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
705 706 707 708 709 710 711
	unsigned int aper_size;
	int i;

	aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
		    / MB(1);

	for (i = 0; i < num_sizes; i++) {
712
		if (aper_size == intel_fake_agp_sizes[i].size) {
713 714
			agp_bridge->current_size =
				(void *) (intel_fake_agp_sizes + i);
715 716 717 718 719 720 721
			return aper_size;
		}
	}

	return 0;
}

722
static void i830_cleanup(void)
723 724 725 726 727 728 729 730 731 732 733 734 735
{
}

/* The chipset_flush interface needs to get data that has already been
 * flushed out of the CPU all the way out to main memory, because the GPU
 * doesn't snoop those buffers.
 *
 * The 8xx series doesn't have the same lovely interface for flushing the
 * chipset write buffers that the later chips do. According to the 865
 * specs, it's 64 octwords, or 1KB.  So, to get those previous things in
 * that buffer out, we just fill 1KB and clflush it out, on the assumption
 * that it'll push whatever was in there out.  It appears to work.
 */
736
static void i830_chipset_flush(void)
737
{
738 739 740 741 742 743 744 745 746 747 748 749 750 751
	unsigned long timeout = jiffies + msecs_to_jiffies(1000);

	/* Forcibly evict everything from the CPU write buffers.
	 * clflush appears to be insufficient.
	 */
	wbinvd_on_all_cpus();

	/* Now we've only seen documents for this magic bit on 855GM,
	 * we hope it exists for the other gen2 chipsets...
	 *
	 * Also works as advertised on my 845G.
	 */
	writel(readl(intel_private.registers+I830_HIC) | (1<<31),
	       intel_private.registers+I830_HIC);
752

753 754 755
	while (readl(intel_private.registers+I830_HIC) & (1<<31)) {
		if (time_after(jiffies, timeout))
			break;
756

757 758
		udelay(50);
	}
759 760
}

761 762 763 764
static void i830_write_entry(dma_addr_t addr, unsigned int entry,
			     unsigned int flags)
{
	u32 pte_flags = I810_PTE_VALID;
765

766
	if (flags ==  AGP_USER_CACHED_MEMORY)
767 768 769 770 771
		pte_flags |= I830_PTE_SYSTEM_CACHED;

	writel(addr | pte_flags, intel_private.gtt + entry);
}

D
Daniel Vetter 已提交
772
bool intel_enable_gtt(void)
773
{
774
	u8 __iomem *reg;
775

776 777 778
	if (INTEL_GTT_GEN >= 6)
	    return true;

779 780
	if (INTEL_GTT_GEN == 2) {
		u16 gmch_ctrl;
781

782 783 784 785 786 787 788 789 790 791 792 793 794 795
		pci_read_config_word(intel_private.bridge_dev,
				     I830_GMCH_CTRL, &gmch_ctrl);
		gmch_ctrl |= I830_GMCH_ENABLED;
		pci_write_config_word(intel_private.bridge_dev,
				      I830_GMCH_CTRL, gmch_ctrl);

		pci_read_config_word(intel_private.bridge_dev,
				     I830_GMCH_CTRL, &gmch_ctrl);
		if ((gmch_ctrl & I830_GMCH_ENABLED) == 0) {
			dev_err(&intel_private.pcidev->dev,
				"failed to enable the GTT: GMCH_CTRL=%x\n",
				gmch_ctrl);
			return false;
		}
796 797
	}

798 799 800 801 802 803
	/* On the resume path we may be adjusting the PGTBL value, so
	 * be paranoid and flush all chipset write buffers...
	 */
	if (INTEL_GTT_GEN >= 3)
		writel(0, intel_private.registers+GFX_FLSH_CNTL);

804
	reg = intel_private.registers+I810_PGETBL_CTL;
805 806
	writel(intel_private.PGETBL_save, reg);
	if (HAS_PGTBL_EN && (readl(reg) & I810_PGETBL_ENABLED) == 0) {
807
		dev_err(&intel_private.pcidev->dev,
808
			"failed to enable the GTT: PGETBL=%x [expected %x]\n",
809 810 811 812
			readl(reg), intel_private.PGETBL_save);
		return false;
	}

813 814 815
	if (INTEL_GTT_GEN >= 3)
		writel(0, intel_private.registers+GFX_FLSH_CNTL);

816
	return true;
817
}
D
Daniel Vetter 已提交
818
EXPORT_SYMBOL(intel_enable_gtt);
819 820 821 822 823 824 825 826 827

static int i830_setup(void)
{
	u32 reg_addr;

	pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
	reg_addr &= 0xfff80000;

	intel_private.registers = ioremap(reg_addr, KB(64));
828 829 830
	if (!intel_private.registers)
		return -ENOMEM;

831 832 833 834 835
	intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;

	return 0;
}

836
static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
837 838
{
	agp_bridge->gatt_table_real = NULL;
839
	agp_bridge->gatt_table = NULL;
840
	agp_bridge->gatt_bus_addr = 0;
841 842 843 844

	return 0;
}

845
static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
846 847 848 849
{
	return 0;
}

850
static int intel_fake_agp_configure(void)
851
{
852 853
	if (!intel_enable_gtt())
	    return -EIO;
854

855
	intel_private.clear_fake_agp = true;
856
	agp_bridge->gart_bus_addr = intel_private.base.gma_bus_addr;
857 858 859 860

	return 0;
}

861
static bool i830_check_flags(unsigned int flags)
862
{
863 864 865 866 867 868 869 870 871 872 873
	switch (flags) {
	case 0:
	case AGP_PHYS_MEMORY:
	case AGP_USER_CACHED_MEMORY:
	case AGP_USER_MEMORY:
		return true;
	}

	return false;
}

874
void intel_gtt_insert_sg_entries(struct sg_table *st,
D
Daniel Vetter 已提交
875 876
				 unsigned int pg_start,
				 unsigned int flags)
877 878 879 880 881 882 883 884 885
{
	struct scatterlist *sg;
	unsigned int len, m;
	int i, j;

	j = pg_start;

	/* sg may merge pages, but we have to separate
	 * per-page addr for GTT */
886
	for_each_sg(st->sgl, sg, st->nents, i) {
887 888 889
		len = sg_dma_len(sg) >> PAGE_SHIFT;
		for (m = 0; m < len; m++) {
			dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
890
			intel_private.driver->write_entry(addr, j, flags);
891 892 893 894 895
			j++;
		}
	}
	readl(intel_private.gtt+j-1);
}
D
Daniel Vetter 已提交
896 897
EXPORT_SYMBOL(intel_gtt_insert_sg_entries);

898 899 900 901
static void intel_gtt_insert_pages(unsigned int first_entry,
				   unsigned int num_entries,
				   struct page **pages,
				   unsigned int flags)
D
Daniel Vetter 已提交
902 903 904 905 906 907 908 909 910 911
{
	int i, j;

	for (i = 0, j = first_entry; i < num_entries; i++, j++) {
		dma_addr_t addr = page_to_phys(pages[i]);
		intel_private.driver->write_entry(addr,
						  j, flags);
	}
	readl(intel_private.gtt+j-1);
}
912

913 914 915
static int intel_fake_agp_insert_entries(struct agp_memory *mem,
					 off_t pg_start, int type)
{
916 917
	int ret = -EINVAL;

B
Ben Widawsky 已提交
918 919 920
	if (intel_private.base.do_idle_maps)
		return -ENODEV;

921 922 923 924 925 926 927
	if (intel_private.clear_fake_agp) {
		int start = intel_private.base.stolen_size / PAGE_SIZE;
		int end = intel_private.base.gtt_mappable_entries;
		intel_gtt_clear_range(start, end - start);
		intel_private.clear_fake_agp = false;
	}

928 929 930
	if (INTEL_GTT_GEN == 1 && type == AGP_DCACHE_MEMORY)
		return i810_insert_dcache_entries(mem, pg_start, type);

931 932 933
	if (mem->page_count == 0)
		goto out;

934
	if (pg_start + mem->page_count > intel_private.base.gtt_total_entries)
935 936 937 938 939
		goto out_err;

	if (type != mem->type)
		goto out_err;

940
	if (!intel_private.driver->check_flags(type))
941 942 943 944 945
		goto out_err;

	if (!mem->is_flushed)
		global_cache_flush();

D
Daniel Vetter 已提交
946
	if (intel_private.base.needs_dmar) {
947 948 949
		struct sg_table st;

		ret = intel_gtt_map_memory(mem->pages, mem->page_count, &st);
950 951 952
		if (ret != 0)
			return ret;

953 954 955
		intel_gtt_insert_sg_entries(&st, pg_start, type);
		mem->sg_list = st.sgl;
		mem->num_sg = st.nents;
D
Daniel Vetter 已提交
956 957 958
	} else
		intel_gtt_insert_pages(pg_start, mem->page_count, mem->pages,
				       type);
959 960 961 962 963 964 965 966

out:
	ret = 0;
out_err:
	mem->is_flushed = true;
	return ret;
}

D
Daniel Vetter 已提交
967 968 969 970 971
void intel_gtt_clear_range(unsigned int first_entry, unsigned int num_entries)
{
	unsigned int i;

	for (i = first_entry; i < (first_entry + num_entries); i++) {
972
		intel_private.driver->write_entry(intel_private.base.scratch_page_dma,
D
Daniel Vetter 已提交
973 974 975 976 977 978
						  i, 0);
	}
	readl(intel_private.gtt+i-1);
}
EXPORT_SYMBOL(intel_gtt_clear_range);

979 980
static int intel_fake_agp_remove_entries(struct agp_memory *mem,
					 off_t pg_start, int type)
981 982 983 984
{
	if (mem->page_count == 0)
		return 0;

B
Ben Widawsky 已提交
985 986 987
	if (intel_private.base.do_idle_maps)
		return -ENODEV;

988 989
	intel_gtt_clear_range(pg_start, mem->page_count);

D
Daniel Vetter 已提交
990 991 992 993
	if (intel_private.base.needs_dmar) {
		intel_gtt_unmap_memory(mem->sg_list, mem->num_sg);
		mem->sg_list = NULL;
		mem->num_sg = 0;
994
	}
D
Daniel Vetter 已提交
995

996 997 998
	return 0;
}

999 1000
static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
						       int type)
1001
{
1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
	struct agp_memory *new;

	if (type == AGP_DCACHE_MEMORY && INTEL_GTT_GEN == 1) {
		if (pg_count != intel_private.num_dcache_entries)
			return NULL;

		new = agp_create_memory(1);
		if (new == NULL)
			return NULL;

		new->type = AGP_DCACHE_MEMORY;
		new->page_count = pg_count;
		new->num_scratch_pages = 0;
		agp_free_page_array(new);
		return new;
	}
1018 1019 1020 1021 1022 1023 1024 1025 1026
	if (type == AGP_PHYS_MEMORY)
		return alloc_agpphysmem_i8xx(pg_count, type);
	/* always return NULL for other allocation types for now */
	return NULL;
}

static int intel_alloc_chipset_flush_resource(void)
{
	int ret;
1027
	ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
1028
				     PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
1029
				     pcibios_align_resource, intel_private.bridge_dev);
1030 1031 1032 1033 1034 1035 1036 1037 1038

	return ret;
}

static void intel_i915_setup_chipset_flush(void)
{
	int ret;
	u32 temp;

1039
	pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
1040 1041 1042
	if (!(temp & 0x1)) {
		intel_alloc_chipset_flush_resource();
		intel_private.resource_valid = 1;
1043
		pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061
	} else {
		temp &= ~1;

		intel_private.resource_valid = 1;
		intel_private.ifp_resource.start = temp;
		intel_private.ifp_resource.end = temp + PAGE_SIZE;
		ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
		/* some BIOSes reserve this area in a pnp some don't */
		if (ret)
			intel_private.resource_valid = 0;
	}
}

static void intel_i965_g33_setup_chipset_flush(void)
{
	u32 temp_hi, temp_lo;
	int ret;

1062 1063
	pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
	pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
1064 1065 1066 1067 1068 1069

	if (!(temp_lo & 0x1)) {

		intel_alloc_chipset_flush_resource();

		intel_private.resource_valid = 1;
1070
		pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
1071
			upper_32_bits(intel_private.ifp_resource.start));
1072
		pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094
	} else {
		u64 l64;

		temp_lo &= ~0x1;
		l64 = ((u64)temp_hi << 32) | temp_lo;

		intel_private.resource_valid = 1;
		intel_private.ifp_resource.start = l64;
		intel_private.ifp_resource.end = l64 + PAGE_SIZE;
		ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
		/* some BIOSes reserve this area in a pnp some don't */
		if (ret)
			intel_private.resource_valid = 0;
	}
}

static void intel_i9xx_setup_flush(void)
{
	/* return if already configured */
	if (intel_private.ifp_resource.start)
		return;

1095
	if (INTEL_GTT_GEN == 6)
1096 1097 1098 1099 1100 1101 1102
		return;

	/* setup a resource for this object */
	intel_private.ifp_resource.name = "Intel Flush Page";
	intel_private.ifp_resource.flags = IORESOURCE_MEM;

	/* Setup chipset flush for 915 */
1103
	if (IS_G33 || INTEL_GTT_GEN >= 4) {
1104 1105 1106 1107 1108
		intel_i965_g33_setup_chipset_flush();
	} else {
		intel_i915_setup_chipset_flush();
	}

1109
	if (intel_private.ifp_resource.start)
1110
		intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
1111 1112 1113
	if (!intel_private.i9xx_flush_page)
		dev_err(&intel_private.pcidev->dev,
			"can't ioremap flush page - no chipset flushing\n");
1114 1115
}

1116 1117 1118 1119 1120 1121 1122 1123 1124 1125
static void i9xx_cleanup(void)
{
	if (intel_private.i9xx_flush_page)
		iounmap(intel_private.i9xx_flush_page);
	if (intel_private.resource_valid)
		release_resource(&intel_private.ifp_resource);
	intel_private.ifp_resource.start = 0;
	intel_private.resource_valid = 0;
}

1126
static void i9xx_chipset_flush(void)
1127 1128 1129 1130 1131
{
	if (intel_private.i9xx_flush_page)
		writel(1, intel_private.i9xx_flush_page);
}

1132 1133
static void i965_write_entry(dma_addr_t addr,
			     unsigned int entry,
1134 1135
			     unsigned int flags)
{
1136 1137 1138 1139 1140 1141
	u32 pte_flags;

	pte_flags = I810_PTE_VALID;
	if (flags == AGP_USER_CACHED_MEMORY)
		pte_flags |= I830_PTE_SYSTEM_CACHED;

1142 1143
	/* Shift high bits down */
	addr |= (addr >> 28) & 0xf0;
1144
	writel(addr | pte_flags, intel_private.gtt + entry);
1145 1146
}

1147 1148 1149 1150 1151
static bool gen6_check_flags(unsigned int flags)
{
	return true;
}

D
Daniel Vetter 已提交
1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175
static void haswell_write_entry(dma_addr_t addr, unsigned int entry,
				unsigned int flags)
{
	unsigned int type_mask = flags & ~AGP_USER_CACHED_MEMORY_GFDT;
	unsigned int gfdt = flags & AGP_USER_CACHED_MEMORY_GFDT;
	u32 pte_flags;

	if (type_mask == AGP_USER_MEMORY)
		pte_flags = HSW_PTE_UNCACHED | I810_PTE_VALID;
	else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC) {
		pte_flags = GEN6_PTE_LLC_MLC | I810_PTE_VALID;
		if (gfdt)
			pte_flags |= GEN6_PTE_GFDT;
	} else { /* set 'normal'/'cached' to LLC by default */
		pte_flags = GEN6_PTE_LLC | I810_PTE_VALID;
		if (gfdt)
			pte_flags |= GEN6_PTE_GFDT;
	}

	/* gen6 has bit11-4 for physical addr bit39-32 */
	addr |= (addr >> 28) & 0xff0;
	writel(addr | pte_flags, intel_private.gtt + entry);
}

1176 1177 1178 1179 1180 1181 1182
static void gen6_write_entry(dma_addr_t addr, unsigned int entry,
			     unsigned int flags)
{
	unsigned int type_mask = flags & ~AGP_USER_CACHED_MEMORY_GFDT;
	unsigned int gfdt = flags & AGP_USER_CACHED_MEMORY_GFDT;
	u32 pte_flags;

1183
	if (type_mask == AGP_USER_MEMORY)
1184
		pte_flags = GEN6_PTE_UNCACHED | I810_PTE_VALID;
1185
	else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC) {
1186
		pte_flags = GEN6_PTE_LLC_MLC | I810_PTE_VALID;
1187 1188 1189
		if (gfdt)
			pte_flags |= GEN6_PTE_GFDT;
	} else { /* set 'normal'/'cached' to LLC by default */
1190
		pte_flags = GEN6_PTE_LLC | I810_PTE_VALID;
1191 1192 1193 1194 1195 1196 1197 1198 1199
		if (gfdt)
			pte_flags |= GEN6_PTE_GFDT;
	}

	/* gen6 has bit11-4 for physical addr bit39-32 */
	addr |= (addr >> 28) & 0xff0;
	writel(addr | pte_flags, intel_private.gtt + entry);
}

1200 1201 1202
static void valleyview_write_entry(dma_addr_t addr, unsigned int entry,
				   unsigned int flags)
{
1203 1204
	unsigned int type_mask = flags & ~AGP_USER_CACHED_MEMORY_GFDT;
	unsigned int gfdt = flags & AGP_USER_CACHED_MEMORY_GFDT;
1205 1206
	u32 pte_flags;

1207 1208 1209 1210 1211 1212 1213
	if (type_mask == AGP_USER_MEMORY)
		pte_flags = GEN6_PTE_UNCACHED | I810_PTE_VALID;
	else {
		pte_flags = GEN6_PTE_LLC | I810_PTE_VALID;
		if (gfdt)
			pte_flags |= GEN6_PTE_GFDT;
	}
1214 1215 1216 1217 1218 1219 1220 1221

	/* gen6 has bit11-4 for physical addr bit39-32 */
	addr |= (addr >> 28) & 0xff0;
	writel(addr | pte_flags, intel_private.gtt + entry);

	writel(1, intel_private.registers + GFX_FLSH_CNTL_VLV);
}

1222 1223 1224 1225
static void gen6_cleanup(void)
{
}

B
Ben Widawsky 已提交
1226 1227 1228 1229 1230
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
static inline int needs_idle_maps(void)
{
1231
#ifdef CONFIG_INTEL_IOMMU
B
Ben Widawsky 已提交
1232 1233 1234 1235 1236 1237 1238 1239 1240
	const unsigned short gpu_devid = intel_private.pcidev->device;

	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
	if ((gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB ||
	     gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG) &&
	     intel_iommu_gfx_mapped)
		return 1;
1241
#endif
B
Ben Widawsky 已提交
1242 1243 1244
	return 0;
}

1245
static int i9xx_setup(void)
1246
{
1247
	u32 reg_addr;
1248
	int size = KB(512);
1249

1250
	pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
1251

1252
	reg_addr &= 0xfff80000;
1253

1254 1255 1256 1257
	if (INTEL_GTT_GEN >= 7)
		size = MB(2);

	intel_private.registers = ioremap(reg_addr, size);
1258
	if (!intel_private.registers)
1259 1260
		return -ENOMEM;

1261 1262
	if (INTEL_GTT_GEN == 3) {
		u32 gtt_addr;
1263

1264 1265 1266 1267 1268 1269 1270 1271 1272
		pci_read_config_dword(intel_private.pcidev,
				      I915_PTEADDR, &gtt_addr);
		intel_private.gtt_bus_addr = gtt_addr;
	} else {
		u32 gtt_offset;

		switch (INTEL_GTT_GEN) {
		case 5:
		case 6:
1273
		case 7:
1274 1275 1276 1277 1278 1279 1280 1281 1282 1283
			gtt_offset = MB(2);
			break;
		case 4:
		default:
			gtt_offset =  KB(512);
			break;
		}
		intel_private.gtt_bus_addr = reg_addr + gtt_offset;
	}

1284
	if (needs_idle_maps())
B
Ben Widawsky 已提交
1285 1286
		intel_private.base.do_idle_maps = 1;

1287 1288 1289 1290 1291
	intel_i9xx_setup_flush();

	return 0;
}

1292
static const struct agp_bridge_driver intel_fake_agp_driver = {
1293 1294
	.owner			= THIS_MODULE,
	.size_type		= FIXED_APER_SIZE,
1295 1296
	.aperture_sizes		= intel_fake_agp_sizes,
	.num_aperture_sizes	= ARRAY_SIZE(intel_fake_agp_sizes),
1297
	.configure		= intel_fake_agp_configure,
1298
	.fetch_size		= intel_fake_agp_fetch_size,
1299
	.cleanup		= intel_gtt_cleanup,
1300
	.agp_enable		= intel_fake_agp_enable,
1301
	.cache_flush		= global_cache_flush,
1302
	.create_gatt_table	= intel_fake_agp_create_gatt_table,
1303
	.free_gatt_table	= intel_fake_agp_free_gatt_table,
1304 1305
	.insert_memory		= intel_fake_agp_insert_entries,
	.remove_memory		= intel_fake_agp_remove_entries,
1306
	.alloc_by_type		= intel_fake_agp_alloc_by_type,
1307 1308 1309 1310 1311 1312
	.free_by_type		= intel_i810_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
	.agp_alloc_pages        = agp_generic_alloc_pages,
	.agp_destroy_page	= agp_generic_destroy_page,
	.agp_destroy_pages      = agp_generic_destroy_pages,
};
1313

1314 1315
static const struct intel_gtt_driver i81x_gtt_driver = {
	.gen = 1,
1316
	.has_pgtbl_enable = 1,
1317
	.dma_mask_size = 32,
1318 1319
	.setup = i810_setup,
	.cleanup = i810_cleanup,
1320 1321
	.check_flags = i830_check_flags,
	.write_entry = i810_write_entry,
1322
};
1323 1324
static const struct intel_gtt_driver i8xx_gtt_driver = {
	.gen = 2,
1325
	.has_pgtbl_enable = 1,
1326
	.setup = i830_setup,
1327
	.cleanup = i830_cleanup,
1328
	.write_entry = i830_write_entry,
1329
	.dma_mask_size = 32,
1330
	.check_flags = i830_check_flags,
1331
	.chipset_flush = i830_chipset_flush,
1332 1333 1334
};
static const struct intel_gtt_driver i915_gtt_driver = {
	.gen = 3,
1335
	.has_pgtbl_enable = 1,
1336
	.setup = i9xx_setup,
1337
	.cleanup = i9xx_cleanup,
1338
	/* i945 is the last gpu to need phys mem (for overlay and cursors). */
1339
	.write_entry = i830_write_entry,
1340
	.dma_mask_size = 32,
1341
	.check_flags = i830_check_flags,
1342
	.chipset_flush = i9xx_chipset_flush,
1343 1344 1345 1346
};
static const struct intel_gtt_driver g33_gtt_driver = {
	.gen = 3,
	.is_g33 = 1,
1347
	.setup = i9xx_setup,
1348
	.cleanup = i9xx_cleanup,
1349
	.write_entry = i965_write_entry,
1350
	.dma_mask_size = 36,
1351
	.check_flags = i830_check_flags,
1352
	.chipset_flush = i9xx_chipset_flush,
1353 1354 1355 1356
};
static const struct intel_gtt_driver pineview_gtt_driver = {
	.gen = 3,
	.is_pineview = 1, .is_g33 = 1,
1357
	.setup = i9xx_setup,
1358
	.cleanup = i9xx_cleanup,
1359
	.write_entry = i965_write_entry,
1360
	.dma_mask_size = 36,
1361
	.check_flags = i830_check_flags,
1362
	.chipset_flush = i9xx_chipset_flush,
1363 1364 1365
};
static const struct intel_gtt_driver i965_gtt_driver = {
	.gen = 4,
1366
	.has_pgtbl_enable = 1,
1367
	.setup = i9xx_setup,
1368
	.cleanup = i9xx_cleanup,
1369
	.write_entry = i965_write_entry,
1370
	.dma_mask_size = 36,
1371
	.check_flags = i830_check_flags,
1372
	.chipset_flush = i9xx_chipset_flush,
1373 1374 1375
};
static const struct intel_gtt_driver g4x_gtt_driver = {
	.gen = 5,
1376
	.setup = i9xx_setup,
1377
	.cleanup = i9xx_cleanup,
1378
	.write_entry = i965_write_entry,
1379
	.dma_mask_size = 36,
1380
	.check_flags = i830_check_flags,
1381
	.chipset_flush = i9xx_chipset_flush,
1382 1383 1384 1385
};
static const struct intel_gtt_driver ironlake_gtt_driver = {
	.gen = 5,
	.is_ironlake = 1,
1386
	.setup = i9xx_setup,
1387
	.cleanup = i9xx_cleanup,
1388
	.write_entry = i965_write_entry,
1389
	.dma_mask_size = 36,
1390
	.check_flags = i830_check_flags,
1391
	.chipset_flush = i9xx_chipset_flush,
1392 1393 1394
};
static const struct intel_gtt_driver sandybridge_gtt_driver = {
	.gen = 6,
1395
	.setup = i9xx_setup,
1396
	.cleanup = gen6_cleanup,
1397
	.write_entry = gen6_write_entry,
1398
	.dma_mask_size = 40,
1399
	.check_flags = gen6_check_flags,
1400
	.chipset_flush = i9xx_chipset_flush,
1401
};
D
Daniel Vetter 已提交
1402 1403 1404 1405 1406 1407 1408 1409 1410
static const struct intel_gtt_driver haswell_gtt_driver = {
	.gen = 6,
	.setup = i9xx_setup,
	.cleanup = gen6_cleanup,
	.write_entry = haswell_write_entry,
	.dma_mask_size = 40,
	.check_flags = gen6_check_flags,
	.chipset_flush = i9xx_chipset_flush,
};
1411 1412 1413 1414 1415 1416 1417 1418
static const struct intel_gtt_driver valleyview_gtt_driver = {
	.gen = 7,
	.setup = i9xx_setup,
	.cleanup = gen6_cleanup,
	.write_entry = valleyview_write_entry,
	.dma_mask_size = 40,
	.check_flags = gen6_check_flags,
};
1419

1420 1421 1422 1423 1424 1425 1426
/* Table to describe Intel GMCH and AGP/PCIE GART drivers.  At least one of
 * driver and gmch_driver must be non-null, and find_gmch will determine
 * which one should be used if a gmch_chip_id is present.
 */
static const struct intel_gtt_driver_description {
	unsigned int gmch_chip_id;
	char *name;
1427
	const struct intel_gtt_driver *gtt_driver;
1428
} intel_gtt_chipsets[] = {
1429
	{ PCI_DEVICE_ID_INTEL_82810_IG1, "i810",
1430
		&i81x_gtt_driver},
1431
	{ PCI_DEVICE_ID_INTEL_82810_IG3, "i810",
1432
		&i81x_gtt_driver},
1433
	{ PCI_DEVICE_ID_INTEL_82810E_IG, "i810",
1434
		&i81x_gtt_driver},
1435
	{ PCI_DEVICE_ID_INTEL_82815_CGC, "i815",
1436
		&i81x_gtt_driver},
1437
	{ PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
1438
		&i8xx_gtt_driver},
1439
	{ PCI_DEVICE_ID_INTEL_82845G_IG, "845G",
1440
		&i8xx_gtt_driver},
1441
	{ PCI_DEVICE_ID_INTEL_82854_IG, "854",
1442
		&i8xx_gtt_driver},
1443
	{ PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
1444
		&i8xx_gtt_driver},
1445
	{ PCI_DEVICE_ID_INTEL_82865_IG, "865",
1446
		&i8xx_gtt_driver},
1447
	{ PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
1448
		&i915_gtt_driver },
1449
	{ PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
1450
		&i915_gtt_driver },
1451
	{ PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
1452
		&i915_gtt_driver },
1453
	{ PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
1454
		&i915_gtt_driver },
1455
	{ PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
1456
		&i915_gtt_driver },
1457
	{ PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
1458
		&i915_gtt_driver },
1459
	{ PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
1460
		&i965_gtt_driver },
1461
	{ PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
1462
		&i965_gtt_driver },
1463
	{ PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
1464
		&i965_gtt_driver },
1465
	{ PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
1466
		&i965_gtt_driver },
1467
	{ PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
1468
		&i965_gtt_driver },
1469
	{ PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
1470
		&i965_gtt_driver },
1471
	{ PCI_DEVICE_ID_INTEL_G33_IG, "G33",
1472
		&g33_gtt_driver },
1473
	{ PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
1474
		&g33_gtt_driver },
1475
	{ PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
1476
		&g33_gtt_driver },
1477
	{ PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
1478
		&pineview_gtt_driver },
1479
	{ PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
1480
		&pineview_gtt_driver },
1481
	{ PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
1482
		&g4x_gtt_driver },
1483
	{ PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
1484
		&g4x_gtt_driver },
1485
	{ PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
1486
		&g4x_gtt_driver },
1487
	{ PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
1488
		&g4x_gtt_driver },
1489
	{ PCI_DEVICE_ID_INTEL_B43_IG, "B43",
1490
		&g4x_gtt_driver },
1491
	{ PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
1492
		&g4x_gtt_driver },
1493
	{ PCI_DEVICE_ID_INTEL_G41_IG, "G41",
1494
		&g4x_gtt_driver },
1495
	{ PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
1496
	    "HD Graphics", &ironlake_gtt_driver },
1497
	{ PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
1498
	    "HD Graphics", &ironlake_gtt_driver },
1499
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
1500
	    "Sandybridge", &sandybridge_gtt_driver },
1501
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
1502
	    "Sandybridge", &sandybridge_gtt_driver },
1503
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
1504
	    "Sandybridge", &sandybridge_gtt_driver },
1505
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
1506
	    "Sandybridge", &sandybridge_gtt_driver },
1507
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
1508
	    "Sandybridge", &sandybridge_gtt_driver },
1509
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
1510
	    "Sandybridge", &sandybridge_gtt_driver },
1511
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
1512
	    "Sandybridge", &sandybridge_gtt_driver },
J
Jesse Barnes 已提交
1513 1514 1515 1516 1517 1518 1519 1520 1521
	{ PCI_DEVICE_ID_INTEL_IVYBRIDGE_GT1_IG,
	    "Ivybridge", &sandybridge_gtt_driver },
	{ PCI_DEVICE_ID_INTEL_IVYBRIDGE_GT2_IG,
	    "Ivybridge", &sandybridge_gtt_driver },
	{ PCI_DEVICE_ID_INTEL_IVYBRIDGE_M_GT1_IG,
	    "Ivybridge", &sandybridge_gtt_driver },
	{ PCI_DEVICE_ID_INTEL_IVYBRIDGE_M_GT2_IG,
	    "Ivybridge", &sandybridge_gtt_driver },
	{ PCI_DEVICE_ID_INTEL_IVYBRIDGE_S_GT1_IG,
1522 1523
	    "Ivybridge", &sandybridge_gtt_driver },
	{ PCI_DEVICE_ID_INTEL_IVYBRIDGE_S_GT2_IG,
J
Jesse Barnes 已提交
1524
	    "Ivybridge", &sandybridge_gtt_driver },
1525 1526
	{ PCI_DEVICE_ID_INTEL_VALLEYVIEW_IG,
	    "ValleyView", &valleyview_gtt_driver },
1527
	{ PCI_DEVICE_ID_INTEL_HASWELL_D_GT1_IG,
D
Daniel Vetter 已提交
1528
	    "Haswell", &haswell_gtt_driver },
1529
	{ PCI_DEVICE_ID_INTEL_HASWELL_D_GT2_IG,
D
Daniel Vetter 已提交
1530
	    "Haswell", &haswell_gtt_driver },
1531
	{ PCI_DEVICE_ID_INTEL_HASWELL_D_GT2_PLUS_IG,
D
Daniel Vetter 已提交
1532
	    "Haswell", &haswell_gtt_driver },
1533
	{ PCI_DEVICE_ID_INTEL_HASWELL_M_GT1_IG,
D
Daniel Vetter 已提交
1534
	    "Haswell", &haswell_gtt_driver },
1535
	{ PCI_DEVICE_ID_INTEL_HASWELL_M_GT2_IG,
D
Daniel Vetter 已提交
1536
	    "Haswell", &haswell_gtt_driver },
1537
	{ PCI_DEVICE_ID_INTEL_HASWELL_M_GT2_PLUS_IG,
D
Daniel Vetter 已提交
1538
	    "Haswell", &haswell_gtt_driver },
1539
	{ PCI_DEVICE_ID_INTEL_HASWELL_S_GT1_IG,
D
Daniel Vetter 已提交
1540
	    "Haswell", &haswell_gtt_driver },
1541
	{ PCI_DEVICE_ID_INTEL_HASWELL_S_GT2_IG,
D
Daniel Vetter 已提交
1542
	    "Haswell", &haswell_gtt_driver },
1543
	{ PCI_DEVICE_ID_INTEL_HASWELL_S_GT2_PLUS_IG,
D
Daniel Vetter 已提交
1544
	    "Haswell", &haswell_gtt_driver },
1545
	{ PCI_DEVICE_ID_INTEL_HASWELL_SDV_D_GT1_IG,
D
Daniel Vetter 已提交
1546
	    "Haswell", &haswell_gtt_driver },
1547
	{ PCI_DEVICE_ID_INTEL_HASWELL_SDV_D_GT2_IG,
D
Daniel Vetter 已提交
1548
	    "Haswell", &haswell_gtt_driver },
1549
	{ PCI_DEVICE_ID_INTEL_HASWELL_SDV_D_GT2_PLUS_IG,
D
Daniel Vetter 已提交
1550
	    "Haswell", &haswell_gtt_driver },
1551
	{ PCI_DEVICE_ID_INTEL_HASWELL_SDV_M_GT1_IG,
D
Daniel Vetter 已提交
1552
	    "Haswell", &haswell_gtt_driver },
1553
	{ PCI_DEVICE_ID_INTEL_HASWELL_SDV_M_GT2_IG,
D
Daniel Vetter 已提交
1554
	    "Haswell", &haswell_gtt_driver },
1555
	{ PCI_DEVICE_ID_INTEL_HASWELL_SDV_M_GT2_PLUS_IG,
D
Daniel Vetter 已提交
1556
	    "Haswell", &haswell_gtt_driver },
1557
	{ PCI_DEVICE_ID_INTEL_HASWELL_SDV_S_GT1_IG,
D
Daniel Vetter 已提交
1558
	    "Haswell", &haswell_gtt_driver },
1559
	{ PCI_DEVICE_ID_INTEL_HASWELL_SDV_S_GT2_IG,
D
Daniel Vetter 已提交
1560
	    "Haswell", &haswell_gtt_driver },
1561
	{ PCI_DEVICE_ID_INTEL_HASWELL_SDV_S_GT2_PLUS_IG,
D
Daniel Vetter 已提交
1562
	    "Haswell", &haswell_gtt_driver },
1563
	{ PCI_DEVICE_ID_INTEL_HASWELL_ULT_D_GT1_IG,
D
Daniel Vetter 已提交
1564
	    "Haswell", &haswell_gtt_driver },
1565
	{ PCI_DEVICE_ID_INTEL_HASWELL_ULT_D_GT2_IG,
D
Daniel Vetter 已提交
1566
	    "Haswell", &haswell_gtt_driver },
1567
	{ PCI_DEVICE_ID_INTEL_HASWELL_ULT_D_GT2_PLUS_IG,
D
Daniel Vetter 已提交
1568
	    "Haswell", &haswell_gtt_driver },
1569
	{ PCI_DEVICE_ID_INTEL_HASWELL_ULT_M_GT1_IG,
D
Daniel Vetter 已提交
1570
	    "Haswell", &haswell_gtt_driver },
1571
	{ PCI_DEVICE_ID_INTEL_HASWELL_ULT_M_GT2_IG,
D
Daniel Vetter 已提交
1572
	    "Haswell", &haswell_gtt_driver },
1573
	{ PCI_DEVICE_ID_INTEL_HASWELL_ULT_M_GT2_PLUS_IG,
D
Daniel Vetter 已提交
1574
	    "Haswell", &haswell_gtt_driver },
1575
	{ PCI_DEVICE_ID_INTEL_HASWELL_ULT_S_GT1_IG,
D
Daniel Vetter 已提交
1576
	    "Haswell", &haswell_gtt_driver },
1577
	{ PCI_DEVICE_ID_INTEL_HASWELL_ULT_S_GT2_IG,
D
Daniel Vetter 已提交
1578
	    "Haswell", &haswell_gtt_driver },
1579
	{ PCI_DEVICE_ID_INTEL_HASWELL_ULT_S_GT2_PLUS_IG,
D
Daniel Vetter 已提交
1580
	    "Haswell", &haswell_gtt_driver },
1581
	{ PCI_DEVICE_ID_INTEL_HASWELL_CRW_D_GT1_IG,
D
Daniel Vetter 已提交
1582
	    "Haswell", &haswell_gtt_driver },
1583
	{ PCI_DEVICE_ID_INTEL_HASWELL_CRW_D_GT2_IG,
D
Daniel Vetter 已提交
1584
	    "Haswell", &haswell_gtt_driver },
1585
	{ PCI_DEVICE_ID_INTEL_HASWELL_CRW_D_GT2_PLUS_IG,
D
Daniel Vetter 已提交
1586
	    "Haswell", &haswell_gtt_driver },
1587
	{ PCI_DEVICE_ID_INTEL_HASWELL_CRW_M_GT1_IG,
D
Daniel Vetter 已提交
1588
	    "Haswell", &haswell_gtt_driver },
1589
	{ PCI_DEVICE_ID_INTEL_HASWELL_CRW_M_GT2_IG,
D
Daniel Vetter 已提交
1590
	    "Haswell", &haswell_gtt_driver },
1591
	{ PCI_DEVICE_ID_INTEL_HASWELL_CRW_M_GT2_PLUS_IG,
D
Daniel Vetter 已提交
1592
	    "Haswell", &haswell_gtt_driver },
1593
	{ PCI_DEVICE_ID_INTEL_HASWELL_CRW_S_GT1_IG,
D
Daniel Vetter 已提交
1594
	    "Haswell", &haswell_gtt_driver },
1595
	{ PCI_DEVICE_ID_INTEL_HASWELL_CRW_S_GT2_IG,
D
Daniel Vetter 已提交
1596
	    "Haswell", &haswell_gtt_driver },
1597
	{ PCI_DEVICE_ID_INTEL_HASWELL_CRW_S_GT2_PLUS_IG,
D
Daniel Vetter 已提交
1598
	    "Haswell", &haswell_gtt_driver },
1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618
	{ 0, NULL, NULL }
};

static int find_gmch(u16 device)
{
	struct pci_dev *gmch_device;

	gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
	if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
		gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
					     device, gmch_device);
	}

	if (!gmch_device)
		return 0;

	intel_private.pcidev = gmch_device;
	return 1;
}

1619 1620
int intel_gmch_probe(struct pci_dev *bridge_pdev, struct pci_dev *gpu_pdev,
		     struct agp_bridge_data *bridge)
1621 1622
{
	int i, mask;
1623 1624 1625 1626 1627 1628 1629 1630 1631 1632

	/*
	 * Can be called from the fake agp driver but also directly from
	 * drm/i915.ko. Hence we need to check whether everything is set up
	 * already.
	 */
	if (intel_private.driver) {
		intel_private.refcount++;
		return 1;
	}
1633 1634

	for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
1635 1636 1637 1638 1639 1640 1641 1642 1643 1644
		if (gpu_pdev) {
			if (gpu_pdev->device ==
			    intel_gtt_chipsets[i].gmch_chip_id) {
				intel_private.pcidev = pci_dev_get(gpu_pdev);
				intel_private.driver =
					intel_gtt_chipsets[i].gtt_driver;

				break;
			}
		} else if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
1645
			intel_private.driver =
1646
				intel_gtt_chipsets[i].gtt_driver;
1647 1648 1649 1650
			break;
		}
	}

1651
	if (!intel_private.driver)
1652 1653
		return 0;

1654 1655
	intel_private.refcount++;

1656 1657 1658
	if (bridge) {
		bridge->driver = &intel_fake_agp_driver;
		bridge->dev_private_data = &intel_private;
1659
		bridge->dev = bridge_pdev;
1660
	}
1661

1662
	intel_private.bridge_dev = pci_dev_get(bridge_pdev);
1663

1664
	dev_info(&bridge_pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
1665

1666
	mask = intel_private.driver->dma_mask_size;
1667 1668 1669 1670 1671 1672 1673
	if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
		dev_err(&intel_private.pcidev->dev,
			"set gfx device dma mask %d-bit failed!\n", mask);
	else
		pci_set_consistent_dma_mask(intel_private.pcidev,
					    DMA_BIT_MASK(mask));

1674 1675 1676
	if (intel_gtt_init() != 0) {
		intel_gmch_remove();

1677
		return 0;
1678
	}
1679

1680 1681
	return 1;
}
1682
EXPORT_SYMBOL(intel_gmch_probe);
1683

1684
const struct intel_gtt *intel_gtt_get(void)
1685 1686 1687 1688 1689
{
	return &intel_private.base;
}
EXPORT_SYMBOL(intel_gtt_get);

1690 1691 1692 1693 1694 1695 1696
void intel_gtt_chipset_flush(void)
{
	if (intel_private.driver->chipset_flush)
		intel_private.driver->chipset_flush();
}
EXPORT_SYMBOL(intel_gtt_chipset_flush);

1697
void intel_gmch_remove(void)
1698
{
1699 1700 1701
	if (--intel_private.refcount)
		return;

1702 1703
	if (intel_private.pcidev)
		pci_dev_put(intel_private.pcidev);
1704 1705
	if (intel_private.bridge_dev)
		pci_dev_put(intel_private.bridge_dev);
1706
	intel_private.driver = NULL;
1707
}
1708 1709 1710 1711
EXPORT_SYMBOL(intel_gmch_remove);

MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
MODULE_LICENSE("GPL and additional rights");