intel-gtt.c 39.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
/*
 * Intel GTT (Graphics Translation Table) routines
 *
 * Caveat: This driver implements the linux agp interface, but this is far from
 * a agp driver! GTT support ended up here for purely historical reasons: The
 * old userspace intel graphics drivers needed an interface to map memory into
 * the GTT. And the drm provides a default interface for graphic devices sitting
 * on an agp port. So it made sense to fake the GTT support as an agp port to
 * avoid having to create a new api.
 *
 * With gem this does not make much sense anymore, just needlessly complicates
 * the code. But as long as the old graphics stack is still support, it's stuck
 * here.
 *
 * /fairy-tale-mode off
 */

18 19 20 21 22 23 24 25 26 27
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/kernel.h>
#include <linux/pagemap.h>
#include <linux/agp_backend.h>
#include <asm/smp.h>
#include "agp.h"
#include "intel-agp.h"
#include <linux/intel-gtt.h>
28
#include <drm/intel-gtt.h>
29

30 31 32 33 34 35 36 37
/*
 * If we have Intel graphics, we're not going to have anything other than
 * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
 * on the Intel IOMMU support (CONFIG_DMAR).
 * Only newer chipsets need to bother with this, of course.
 */
#ifdef CONFIG_DMAR
#define USE_PCI_DMA_API 1
38 39
#else
#define USE_PCI_DMA_API 0
40 41 42 43 44 45
#endif

#define AGP_DCACHE_MEMORY	1
#define AGP_PHYS_MEMORY		2
#define INTEL_AGP_CACHED_MEMORY 3

46 47 48 49 50
struct intel_gtt_driver {
	unsigned int gen : 8;
	unsigned int is_g33 : 1;
	unsigned int is_pineview : 1;
	unsigned int is_ironlake : 1;
51
	unsigned int has_pgtbl_enable : 1;
52
	unsigned int dma_mask_size : 8;
53 54
	/* Chipset specific GTT setup */
	int (*setup)(void);
55 56 57
	/* This should undo anything done in ->setup() save the unmapping
	 * of the mmio register file, that's done in the generic code. */
	void (*cleanup)(void);
58 59 60 61
	void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
	/* Flags is a more or less chipset specific opaque value.
	 * For chipsets that need to support old ums (non-gem) code, this
	 * needs to be identical to the various supported agp memory types! */
62
	bool (*check_flags)(unsigned int flags);
63
	void (*chipset_flush)(void);
64 65
};

66
static struct _intel_private {
67
	struct intel_gtt base;
68
	const struct intel_gtt_driver *driver;
69
	struct pci_dev *pcidev;	/* device one */
70
	struct pci_dev *bridge_dev;
71
	u8 __iomem *registers;
72
	phys_addr_t gtt_bus_addr;
73
	phys_addr_t gma_bus_addr;
74
	u32 PGETBL_save;
75 76 77 78 79 80
	u32 __iomem *gtt;		/* I915G */
	int num_dcache_entries;
	union {
		void __iomem *i9xx_flush_page;
		void *i8xx_flush_page;
	};
81
	char *i81x_gtt_table;
82 83 84
	struct page *i8xx_page;
	struct resource ifp_resource;
	int resource_valid;
85 86
	struct page *scratch_page;
	dma_addr_t scratch_page_dma;
87 88
} intel_private;

89 90 91
static int intel_fake_agp_insert_entries(struct agp_memory *mem,
					 off_t pg_start, int type);

92 93 94 95
#define INTEL_GTT_GEN	intel_private.driver->gen
#define IS_G33		intel_private.driver->is_g33
#define IS_PINEVIEW	intel_private.driver->is_pineview
#define IS_IRONLAKE	intel_private.driver->is_ironlake
96
#define HAS_PGTBL_EN	intel_private.driver->has_pgtbl_enable
97

98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116
static void intel_agp_free_sglist(struct agp_memory *mem)
{
	struct sg_table st;

	st.sgl = mem->sg_list;
	st.orig_nents = st.nents = mem->page_count;

	sg_free_table(&st);

	mem->sg_list = NULL;
	mem->num_sg = 0;
}

static int intel_agp_map_memory(struct agp_memory *mem)
{
	struct sg_table st;
	struct scatterlist *sg;
	int i;

117 118 119
	if (mem->sg_list)
		return 0; /* already mapped (for e.g. resume */

120 121 122
	DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);

	if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
123
		goto err;
124 125 126 127 128 129 130 131

	mem->sg_list = sg = st.sgl;

	for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
		sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);

	mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
				 mem->page_count, PCI_DMA_BIDIRECTIONAL);
132 133 134
	if (unlikely(!mem->num_sg))
		goto err;

135
	return 0;
136 137 138 139

err:
	sg_free_table(&st);
	return -ENOMEM;
140 141 142 143 144 145 146 147 148 149 150
}

static void intel_agp_unmap_memory(struct agp_memory *mem)
{
	DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);

	pci_unmap_sg(intel_private.pcidev, mem->sg_list,
		     mem->page_count, PCI_DMA_BIDIRECTIONAL);
	intel_agp_free_sglist(mem);
}

151
static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185
{
	return;
}

/* Exists to support ARGB cursors */
static struct page *i8xx_alloc_pages(void)
{
	struct page *page;

	page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
	if (page == NULL)
		return NULL;

	if (set_pages_uc(page, 4) < 0) {
		set_pages_wb(page, 4);
		__free_pages(page, 2);
		return NULL;
	}
	get_page(page);
	atomic_inc(&agp_bridge->current_memory_agp);
	return page;
}

static void i8xx_destroy_pages(struct page *page)
{
	if (page == NULL)
		return;

	set_pages_wb(page, 4);
	put_page(page);
	__free_pages(page, 2);
	atomic_dec(&agp_bridge->current_memory_agp);
}

186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225
#define I810_GTT_ORDER 4
static int i810_setup(void)
{
	u32 reg_addr;
	char *gtt_table;

	/* i81x does not preallocate the gtt. It's always 64kb in size. */
	gtt_table = alloc_gatt_pages(I810_GTT_ORDER);
	if (gtt_table == NULL)
		return -ENOMEM;
	intel_private.i81x_gtt_table = gtt_table;

	pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
	reg_addr &= 0xfff80000;

	intel_private.registers = ioremap(reg_addr, KB(64));
	if (!intel_private.registers)
		return -ENOMEM;

	writel(virt_to_phys(gtt_table) | I810_PGETBL_ENABLED,
	       intel_private.registers+I810_PGETBL_CTL);

	intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;

	if ((readl(intel_private.registers+I810_DRAM_CTL)
		& I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
		dev_info(&intel_private.pcidev->dev,
			 "detected 4MB dedicated video ram\n");
		intel_private.num_dcache_entries = 1024;
	}

	return 0;
}

static void i810_cleanup(void)
{
	writel(0, intel_private.registers+I810_PGETBL_CTL);
	free_gatt_pages(intel_private.i81x_gtt_table, I810_GTT_ORDER);
}

226 227 228
static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
				int type)
{
229
	int i;
230

231 232 233 234
	if (type == AGP_DCACHE_MEMORY) {
		if ((pg_start + mem->page_count)
				> intel_private.num_dcache_entries)
			return -EINVAL;
235 236 237

		if (!mem->is_flushed)
			global_cache_flush();
238

239
		for (i = pg_start; i < (pg_start + mem->page_count); i++) {
240 241 242
			dma_addr_t addr = i << PAGE_SHIFT;
			intel_private.driver->write_entry(addr,
							  i, type);
243
		}
244
		readl(intel_private.gtt+i-1);
245 246 247 248

		return 0;
	}

249
	return intel_fake_agp_insert_entries(mem, pg_start, type);
250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310
}

/*
 * The i810/i830 requires a physical address to program its mouse
 * pointer into hardware.
 * However the Xserver still writes to it through the agp aperture.
 */
static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
{
	struct agp_memory *new;
	struct page *page;

	switch (pg_count) {
	case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
		break;
	case 4:
		/* kludge to get 4 physical pages for ARGB cursor */
		page = i8xx_alloc_pages();
		break;
	default:
		return NULL;
	}

	if (page == NULL)
		return NULL;

	new = agp_create_memory(pg_count);
	if (new == NULL)
		return NULL;

	new->pages[0] = page;
	if (pg_count == 4) {
		/* kludge to get 4 physical pages for ARGB cursor */
		new->pages[1] = new->pages[0] + 1;
		new->pages[2] = new->pages[1] + 1;
		new->pages[3] = new->pages[2] + 1;
	}
	new->page_count = pg_count;
	new->num_scratch_pages = pg_count;
	new->type = AGP_PHYS_MEMORY;
	new->physical = page_to_phys(new->pages[0]);
	return new;
}

static void intel_i810_free_by_type(struct agp_memory *curr)
{
	agp_free_key(curr->key);
	if (curr->type == AGP_PHYS_MEMORY) {
		if (curr->page_count == 4)
			i8xx_destroy_pages(curr->pages[0]);
		else {
			agp_bridge->driver->agp_destroy_page(curr->pages[0],
							     AGP_PAGE_DESTROY_UNMAP);
			agp_bridge->driver->agp_destroy_page(curr->pages[0],
							     AGP_PAGE_DESTROY_FREE);
		}
		agp_free_page_array(curr);
	}
	kfree(curr);
}

311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336
static int intel_gtt_setup_scratch_page(void)
{
	struct page *page;
	dma_addr_t dma_addr;

	page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
	if (page == NULL)
		return -ENOMEM;
	get_page(page);
	set_pages_uc(page, 1);

	if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2) {
		dma_addr = pci_map_page(intel_private.pcidev, page, 0,
				    PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
		if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
			return -EINVAL;

		intel_private.scratch_page_dma = dma_addr;
	} else
		intel_private.scratch_page_dma = page_to_phys(page);

	intel_private.scratch_page = page;

	return 0;
}

337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353
static void i810_write_entry(dma_addr_t addr, unsigned int entry,
			     unsigned int flags)
{
	u32 pte_flags = I810_PTE_VALID;

	switch (flags) {
	case AGP_DCACHE_MEMORY:
		pte_flags |= I810_PTE_LOCAL;
		break;
	case AGP_USER_CACHED_MEMORY:
		pte_flags |= I830_PTE_SYSTEM_CACHED;
		break;
	}

	writel(addr | pte_flags, intel_private.gtt + entry);
}

354
static const struct aper_size_info_fixed const intel_fake_agp_sizes[] = {
355 356
	{32, 8192, 3},
	{64, 16384, 4},
357 358 359 360 361
	{128, 32768, 5},
	{256, 65536, 6},
	{512, 131072, 7},
};

362
static unsigned int intel_gtt_stolen_size(void)
363 364 365 366 367
{
	u16 gmch_ctrl;
	u8 rdct;
	int local = 0;
	static const int ddt[4] = { 0, 16, 32, 64 };
368
	unsigned int stolen_size = 0;
369

370 371 372
	if (INTEL_GTT_GEN == 1)
		return 0; /* no stolen mem on i81x */

373 374
	pci_read_config_word(intel_private.bridge_dev,
			     I830_GMCH_CTRL, &gmch_ctrl);
375

376 377
	if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
	    intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
378 379
		switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
		case I830_GMCH_GMS_STOLEN_512:
380
			stolen_size = KB(512);
381 382
			break;
		case I830_GMCH_GMS_STOLEN_1024:
383
			stolen_size = MB(1);
384 385
			break;
		case I830_GMCH_GMS_STOLEN_8192:
386
			stolen_size = MB(8);
387 388 389
			break;
		case I830_GMCH_GMS_LOCAL:
			rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
390
			stolen_size = (I830_RDRAM_ND(rdct) + 1) *
391 392 393 394
					MB(ddt[I830_RDRAM_DDT(rdct)]);
			local = 1;
			break;
		default:
395
			stolen_size = 0;
396 397
			break;
		}
398
	} else if (INTEL_GTT_GEN == 6) {
399 400 401 402 403 404 405
		/*
		 * SandyBridge has new memory control reg at 0x50.w
		 */
		u16 snb_gmch_ctl;
		pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
		switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
		case SNB_GMCH_GMS_STOLEN_32M:
406
			stolen_size = MB(32);
407 408
			break;
		case SNB_GMCH_GMS_STOLEN_64M:
409
			stolen_size = MB(64);
410 411
			break;
		case SNB_GMCH_GMS_STOLEN_96M:
412
			stolen_size = MB(96);
413 414
			break;
		case SNB_GMCH_GMS_STOLEN_128M:
415
			stolen_size = MB(128);
416 417
			break;
		case SNB_GMCH_GMS_STOLEN_160M:
418
			stolen_size = MB(160);
419 420
			break;
		case SNB_GMCH_GMS_STOLEN_192M:
421
			stolen_size = MB(192);
422 423
			break;
		case SNB_GMCH_GMS_STOLEN_224M:
424
			stolen_size = MB(224);
425 426
			break;
		case SNB_GMCH_GMS_STOLEN_256M:
427
			stolen_size = MB(256);
428 429
			break;
		case SNB_GMCH_GMS_STOLEN_288M:
430
			stolen_size = MB(288);
431 432
			break;
		case SNB_GMCH_GMS_STOLEN_320M:
433
			stolen_size = MB(320);
434 435
			break;
		case SNB_GMCH_GMS_STOLEN_352M:
436
			stolen_size = MB(352);
437 438
			break;
		case SNB_GMCH_GMS_STOLEN_384M:
439
			stolen_size = MB(384);
440 441
			break;
		case SNB_GMCH_GMS_STOLEN_416M:
442
			stolen_size = MB(416);
443 444
			break;
		case SNB_GMCH_GMS_STOLEN_448M:
445
			stolen_size = MB(448);
446 447
			break;
		case SNB_GMCH_GMS_STOLEN_480M:
448
			stolen_size = MB(480);
449 450
			break;
		case SNB_GMCH_GMS_STOLEN_512M:
451
			stolen_size = MB(512);
452 453 454 455 456
			break;
		}
	} else {
		switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
		case I855_GMCH_GMS_STOLEN_1M:
457
			stolen_size = MB(1);
458 459
			break;
		case I855_GMCH_GMS_STOLEN_4M:
460
			stolen_size = MB(4);
461 462
			break;
		case I855_GMCH_GMS_STOLEN_8M:
463
			stolen_size = MB(8);
464 465
			break;
		case I855_GMCH_GMS_STOLEN_16M:
466
			stolen_size = MB(16);
467 468
			break;
		case I855_GMCH_GMS_STOLEN_32M:
469
			stolen_size = MB(32);
470 471
			break;
		case I915_GMCH_GMS_STOLEN_48M:
472
			stolen_size = MB(48);
473 474
			break;
		case I915_GMCH_GMS_STOLEN_64M:
475
			stolen_size = MB(64);
476 477
			break;
		case G33_GMCH_GMS_STOLEN_128M:
478
			stolen_size = MB(128);
479 480
			break;
		case G33_GMCH_GMS_STOLEN_256M:
481
			stolen_size = MB(256);
482 483
			break;
		case INTEL_GMCH_GMS_STOLEN_96M:
484
			stolen_size = MB(96);
485 486
			break;
		case INTEL_GMCH_GMS_STOLEN_160M:
487
			stolen_size = MB(160);
488 489
			break;
		case INTEL_GMCH_GMS_STOLEN_224M:
490
			stolen_size = MB(224);
491 492
			break;
		case INTEL_GMCH_GMS_STOLEN_352M:
493
			stolen_size = MB(352);
494 495
			break;
		default:
496
			stolen_size = 0;
497 498 499
			break;
		}
	}
500

501
	if (stolen_size > 0) {
502
		dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
503
		       stolen_size / KB(1), local ? "local" : "stolen");
504
	} else {
505
		dev_info(&intel_private.bridge_dev->dev,
506
		       "no pre-allocated video memory detected\n");
507
		stolen_size = 0;
508 509
	}

510
	return stolen_size;
511 512
}

513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529
static void i965_adjust_pgetbl_size(unsigned int size_flag)
{
	u32 pgetbl_ctl, pgetbl_ctl2;

	/* ensure that ppgtt is disabled */
	pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2);
	pgetbl_ctl2 &= ~I810_PGETBL_ENABLED;
	writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2);

	/* write the new ggtt size */
	pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
	pgetbl_ctl &= ~I965_PGETBL_SIZE_MASK;
	pgetbl_ctl |= size_flag;
	writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL);
}

static unsigned int i965_gtt_total_entries(void)
530 531
{
	int size;
532 533
	u32 pgetbl_ctl;
	u16 gmch_ctl;
534

535 536
	pci_read_config_word(intel_private.bridge_dev,
			     I830_GMCH_CTRL, &gmch_ctl);
537

538 539 540 541 542
	if (INTEL_GTT_GEN == 5) {
		switch (gmch_ctl & G4x_GMCH_SIZE_MASK) {
		case G4x_GMCH_SIZE_1M:
		case G4x_GMCH_SIZE_VT_1M:
			i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1MB);
543
			break;
544 545
		case G4x_GMCH_SIZE_VT_1_5M:
			i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1_5MB);
546
			break;
547 548 549
		case G4x_GMCH_SIZE_2M:
		case G4x_GMCH_SIZE_VT_2M:
			i965_adjust_pgetbl_size(I965_PGETBL_SIZE_2MB);
550 551
			break;
		}
552
	}
553

554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591
	pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);

	switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
	case I965_PGETBL_SIZE_128KB:
		size = KB(128);
		break;
	case I965_PGETBL_SIZE_256KB:
		size = KB(256);
		break;
	case I965_PGETBL_SIZE_512KB:
		size = KB(512);
		break;
	/* GTT pagetable sizes bigger than 512KB are not possible on G33! */
	case I965_PGETBL_SIZE_1MB:
		size = KB(1024);
		break;
	case I965_PGETBL_SIZE_2MB:
		size = KB(2048);
		break;
	case I965_PGETBL_SIZE_1_5MB:
		size = KB(1024 + 512);
		break;
	default:
		dev_info(&intel_private.pcidev->dev,
			 "unknown page table size, assuming 512KB\n");
		size = KB(512);
	}

	return size/4;
}

static unsigned int intel_gtt_total_entries(void)
{
	int size;

	if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5)
		return i965_gtt_total_entries();
	else if (INTEL_GTT_GEN == 6) {
592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607
		u16 snb_gmch_ctl;

		pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
		switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
		default:
		case SNB_GTT_SIZE_0M:
			printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
			size = MB(0);
			break;
		case SNB_GTT_SIZE_1M:
			size = MB(1);
			break;
		case SNB_GTT_SIZE_2M:
			size = MB(2);
			break;
		}
608
		return size/4;
609 610 611 612
	} else {
		/* On previous hardware, the GTT size was just what was
		 * required to map the aperture.
		 */
613
		return intel_private.base.gtt_mappable_entries;
614 615 616
	}
}

617 618 619 620
static unsigned int intel_gtt_mappable_entries(void)
{
	unsigned int aperture_size;

621 622 623 624 625 626 627 628 629 630 631 632
	if (INTEL_GTT_GEN == 1) {
		u32 smram_miscc;

		pci_read_config_dword(intel_private.bridge_dev,
				      I810_SMRAM_MISCC, &smram_miscc);

		if ((smram_miscc & I810_GFX_MEM_WIN_SIZE)
				== I810_GFX_MEM_WIN_32M)
			aperture_size = MB(32);
		else
			aperture_size = MB(64);
	} else if (INTEL_GTT_GEN == 2) {
633
		u16 gmch_ctrl;
634

635 636
		pci_read_config_word(intel_private.bridge_dev,
				     I830_GMCH_CTRL, &gmch_ctrl);
637 638

		if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
639
			aperture_size = MB(64);
640
		else
641
			aperture_size = MB(128);
642
	} else {
643 644 645 646 647 648 649
		/* 9xx supports large sizes, just look at the length */
		aperture_size = pci_resource_len(intel_private.pcidev, 2);
	}

	return aperture_size >> PAGE_SHIFT;
}

650 651 652 653 654 655 656 657 658 659 660
static void intel_gtt_teardown_scratch_page(void)
{
	set_pages_wb(intel_private.scratch_page, 1);
	pci_unmap_page(intel_private.pcidev, intel_private.scratch_page_dma,
		       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
	put_page(intel_private.scratch_page);
	__free_page(intel_private.scratch_page);
}

static void intel_gtt_cleanup(void)
{
661 662
	intel_private.driver->cleanup();

663 664
	iounmap(intel_private.gtt);
	iounmap(intel_private.registers);
665

666 667 668
	intel_gtt_teardown_scratch_page();
}

669 670
static int intel_gtt_init(void)
{
671
	u32 gtt_map_size;
672 673 674 675 676
	int ret;

	ret = intel_private.driver->setup();
	if (ret != 0)
		return ret;
677 678 679 680

	intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
	intel_private.base.gtt_total_entries = intel_gtt_total_entries();

681 682 683 684
	/* save the PGETBL reg for resume */
	intel_private.PGETBL_save =
		readl(intel_private.registers+I810_PGETBL_CTL)
			& ~I810_PGETBL_ENABLED;
685 686 687
	/* we only ever restore the register when enabling the PGTBL... */
	if (HAS_PGTBL_EN)
		intel_private.PGETBL_save |= I810_PGETBL_ENABLED;
688

689 690 691 692 693
	dev_info(&intel_private.bridge_dev->dev,
			"detected gtt size: %dK total, %dK mappable\n",
			intel_private.base.gtt_total_entries * 4,
			intel_private.base.gtt_mappable_entries * 4);

694 695 696 697 698
	gtt_map_size = intel_private.base.gtt_total_entries * 4;

	intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
				    gtt_map_size);
	if (!intel_private.gtt) {
699
		intel_private.driver->cleanup();
700 701 702 703 704 705
		iounmap(intel_private.registers);
		return -ENOMEM;
	}

	global_cache_flush();   /* FIXME: ? */

706
	intel_private.base.stolen_size = intel_gtt_stolen_size();
707

708 709 710 711 712 713
	ret = intel_gtt_setup_scratch_page();
	if (ret != 0) {
		intel_gtt_cleanup();
		return ret;
	}

714 715 716
	return 0;
}

717 718
static int intel_fake_agp_fetch_size(void)
{
719
	int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
720 721 722 723 724 725 726
	unsigned int aper_size;
	int i;

	aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
		    / MB(1);

	for (i = 0; i < num_sizes; i++) {
727
		if (aper_size == intel_fake_agp_sizes[i].size) {
728 729
			agp_bridge->current_size =
				(void *) (intel_fake_agp_sizes + i);
730 731 732 733 734 735 736
			return aper_size;
		}
	}

	return 0;
}

737
static void i830_cleanup(void)
738 739 740 741 742 743 744 745 746 747 748 749 750 751
{
	kunmap(intel_private.i8xx_page);
	intel_private.i8xx_flush_page = NULL;

	__free_page(intel_private.i8xx_page);
	intel_private.i8xx_page = NULL;
}

static void intel_i830_setup_flush(void)
{
	/* return if we've already set the flush mechanism up */
	if (intel_private.i8xx_page)
		return;

J
Jan Beulich 已提交
752
	intel_private.i8xx_page = alloc_page(GFP_KERNEL);
753 754 755 756 757
	if (!intel_private.i8xx_page)
		return;

	intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
	if (!intel_private.i8xx_flush_page)
758
		i830_cleanup();
759 760 761 762 763 764 765 766 767 768 769 770
}

/* The chipset_flush interface needs to get data that has already been
 * flushed out of the CPU all the way out to main memory, because the GPU
 * doesn't snoop those buffers.
 *
 * The 8xx series doesn't have the same lovely interface for flushing the
 * chipset write buffers that the later chips do. According to the 865
 * specs, it's 64 octwords, or 1KB.  So, to get those previous things in
 * that buffer out, we just fill 1KB and clflush it out, on the assumption
 * that it'll push whatever was in there out.  It appears to work.
 */
771
static void i830_chipset_flush(void)
772 773 774 775 776 777 778 779 780 781 782
{
	unsigned int *pg = intel_private.i8xx_flush_page;

	memset(pg, 0, 1024);

	if (cpu_has_clflush)
		clflush_cache_range(pg, 1024);
	else if (wbinvd_on_all_cpus() != 0)
		printk(KERN_ERR "Timed out waiting for cache flush.\n");
}

783 784 785 786
static void i830_write_entry(dma_addr_t addr, unsigned int entry,
			     unsigned int flags)
{
	u32 pte_flags = I810_PTE_VALID;
787

788
	if (flags ==  AGP_USER_CACHED_MEMORY)
789 790 791 792 793
		pte_flags |= I830_PTE_SYSTEM_CACHED;

	writel(addr | pte_flags, intel_private.gtt + entry);
}

794
static bool intel_enable_gtt(void)
795
{
796
	u32 gma_addr;
797
	u8 __iomem *reg;
798

799
	if (INTEL_GTT_GEN <= 2)
800 801 802 803 804 805
		pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
				      &gma_addr);
	else
		pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
				      &gma_addr);

806
	intel_private.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);
807

808 809 810
	if (INTEL_GTT_GEN >= 6)
	    return true;

811 812
	if (INTEL_GTT_GEN == 2) {
		u16 gmch_ctrl;
813

814 815 816 817 818 819 820 821 822 823 824 825 826 827
		pci_read_config_word(intel_private.bridge_dev,
				     I830_GMCH_CTRL, &gmch_ctrl);
		gmch_ctrl |= I830_GMCH_ENABLED;
		pci_write_config_word(intel_private.bridge_dev,
				      I830_GMCH_CTRL, gmch_ctrl);

		pci_read_config_word(intel_private.bridge_dev,
				     I830_GMCH_CTRL, &gmch_ctrl);
		if ((gmch_ctrl & I830_GMCH_ENABLED) == 0) {
			dev_err(&intel_private.pcidev->dev,
				"failed to enable the GTT: GMCH_CTRL=%x\n",
				gmch_ctrl);
			return false;
		}
828 829 830
	}

	reg = intel_private.registers+I810_PGETBL_CTL;
831 832
	writel(intel_private.PGETBL_save, reg);
	if (HAS_PGTBL_EN && (readl(reg) & I810_PGETBL_ENABLED) == 0) {
833
		dev_err(&intel_private.pcidev->dev,
834
			"failed to enable the GTT: PGETBL=%x [expected %x]\n",
835 836 837 838 839
			readl(reg), intel_private.PGETBL_save);
		return false;
	}

	return true;
840 841 842 843 844 845 846 847 848 849
}

static int i830_setup(void)
{
	u32 reg_addr;

	pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
	reg_addr &= 0xfff80000;

	intel_private.registers = ioremap(reg_addr, KB(64));
850 851 852
	if (!intel_private.registers)
		return -ENOMEM;

853 854 855 856 857 858 859
	intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;

	intel_i830_setup_flush();

	return 0;
}

860
static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
861 862
{
	agp_bridge->gatt_table_real = NULL;
863
	agp_bridge->gatt_table = NULL;
864
	agp_bridge->gatt_bus_addr = 0;
865 866 867 868

	return 0;
}

869
static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
870 871 872 873
{
	return 0;
}

874
static int intel_fake_agp_configure(void)
875 876 877
{
	int i;

878 879
	if (!intel_enable_gtt())
	    return -EIO;
880

881
	agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
882

883
	for (i = 0; i < intel_private.base.gtt_total_entries; i++) {
884 885
		intel_private.driver->write_entry(intel_private.scratch_page_dma,
						  i, 0);
886
	}
887
	readl(intel_private.gtt+i-1);	/* PCI Posting. */
888 889 890 891 892 893

	global_cache_flush();

	return 0;
}

894
static bool i830_check_flags(unsigned int flags)
895
{
896 897 898 899 900 901 902 903 904 905 906
	switch (flags) {
	case 0:
	case AGP_PHYS_MEMORY:
	case AGP_USER_CACHED_MEMORY:
	case AGP_USER_MEMORY:
		return true;
	}

	return false;
}

907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931
static void intel_gtt_insert_sg_entries(struct scatterlist *sg_list,
					unsigned int sg_len,
					unsigned int pg_start,
					unsigned int flags)
{
	struct scatterlist *sg;
	unsigned int len, m;
	int i, j;

	j = pg_start;

	/* sg may merge pages, but we have to separate
	 * per-page addr for GTT */
	for_each_sg(sg_list, sg, sg_len, i) {
		len = sg_dma_len(sg) >> PAGE_SHIFT;
		for (m = 0; m < len; m++) {
			dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
			intel_private.driver->write_entry(addr,
							  j, flags);
			j++;
		}
	}
	readl(intel_private.gtt+j-1);
}

932 933 934 935
static int intel_fake_agp_insert_entries(struct agp_memory *mem,
					 off_t pg_start, int type)
{
	int i, j;
936 937 938 939 940
	int ret = -EINVAL;

	if (mem->page_count == 0)
		goto out;

941
	if (pg_start + mem->page_count > intel_private.base.gtt_total_entries)
942 943 944 945 946
		goto out_err;

	if (type != mem->type)
		goto out_err;

947
	if (!intel_private.driver->check_flags(type))
948 949 950 951 952
		goto out_err;

	if (!mem->is_flushed)
		global_cache_flush();

953 954 955 956 957 958 959 960 961 962 963 964 965 966
	if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2) {
		ret = intel_agp_map_memory(mem);
		if (ret != 0)
			return ret;

		intel_gtt_insert_sg_entries(mem->sg_list, mem->num_sg,
					    pg_start, type);
	} else {
		for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
			dma_addr_t addr = page_to_phys(mem->pages[i]);
			intel_private.driver->write_entry(addr,
							  j, type);
		}
		readl(intel_private.gtt+j-1);
967 968 969 970 971 972 973 974 975
	}

out:
	ret = 0;
out_err:
	mem->is_flushed = true;
	return ret;
}

976 977
static int intel_fake_agp_remove_entries(struct agp_memory *mem,
					 off_t pg_start, int type)
978 979 980 981 982 983
{
	int i;

	if (mem->page_count == 0)
		return 0;

984 985 986
	if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2)
		intel_agp_unmap_memory(mem);

987
	for (i = pg_start; i < (mem->page_count + pg_start); i++) {
988 989
		intel_private.driver->write_entry(intel_private.scratch_page_dma,
						  i, 0);
990
	}
991
	readl(intel_private.gtt+i-1);
992 993 994 995

	return 0;
}

996 997 998 999 1000
static void intel_fake_agp_chipset_flush(struct agp_bridge_data *bridge)
{
	intel_private.driver->chipset_flush();
}

1001 1002
static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
						       int type)
1003
{
1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019
	struct agp_memory *new;

	if (type == AGP_DCACHE_MEMORY && INTEL_GTT_GEN == 1) {
		if (pg_count != intel_private.num_dcache_entries)
			return NULL;

		new = agp_create_memory(1);
		if (new == NULL)
			return NULL;

		new->type = AGP_DCACHE_MEMORY;
		new->page_count = pg_count;
		new->num_scratch_pages = 0;
		agp_free_page_array(new);
		return new;
	}
1020 1021 1022 1023 1024 1025 1026 1027 1028
	if (type == AGP_PHYS_MEMORY)
		return alloc_agpphysmem_i8xx(pg_count, type);
	/* always return NULL for other allocation types for now */
	return NULL;
}

static int intel_alloc_chipset_flush_resource(void)
{
	int ret;
1029
	ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
1030
				     PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
1031
				     pcibios_align_resource, intel_private.bridge_dev);
1032 1033 1034 1035 1036 1037 1038 1039 1040

	return ret;
}

static void intel_i915_setup_chipset_flush(void)
{
	int ret;
	u32 temp;

1041
	pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
1042 1043 1044
	if (!(temp & 0x1)) {
		intel_alloc_chipset_flush_resource();
		intel_private.resource_valid = 1;
1045
		pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063
	} else {
		temp &= ~1;

		intel_private.resource_valid = 1;
		intel_private.ifp_resource.start = temp;
		intel_private.ifp_resource.end = temp + PAGE_SIZE;
		ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
		/* some BIOSes reserve this area in a pnp some don't */
		if (ret)
			intel_private.resource_valid = 0;
	}
}

static void intel_i965_g33_setup_chipset_flush(void)
{
	u32 temp_hi, temp_lo;
	int ret;

1064 1065
	pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
	pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
1066 1067 1068 1069 1070 1071

	if (!(temp_lo & 0x1)) {

		intel_alloc_chipset_flush_resource();

		intel_private.resource_valid = 1;
1072
		pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
1073
			upper_32_bits(intel_private.ifp_resource.start));
1074
		pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096
	} else {
		u64 l64;

		temp_lo &= ~0x1;
		l64 = ((u64)temp_hi << 32) | temp_lo;

		intel_private.resource_valid = 1;
		intel_private.ifp_resource.start = l64;
		intel_private.ifp_resource.end = l64 + PAGE_SIZE;
		ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
		/* some BIOSes reserve this area in a pnp some don't */
		if (ret)
			intel_private.resource_valid = 0;
	}
}

static void intel_i9xx_setup_flush(void)
{
	/* return if already configured */
	if (intel_private.ifp_resource.start)
		return;

1097
	if (INTEL_GTT_GEN == 6)
1098 1099 1100 1101 1102 1103 1104
		return;

	/* setup a resource for this object */
	intel_private.ifp_resource.name = "Intel Flush Page";
	intel_private.ifp_resource.flags = IORESOURCE_MEM;

	/* Setup chipset flush for 915 */
1105
	if (IS_G33 || INTEL_GTT_GEN >= 4) {
1106 1107 1108 1109 1110
		intel_i965_g33_setup_chipset_flush();
	} else {
		intel_i915_setup_chipset_flush();
	}

1111
	if (intel_private.ifp_resource.start)
1112
		intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
1113 1114 1115
	if (!intel_private.i9xx_flush_page)
		dev_err(&intel_private.pcidev->dev,
			"can't ioremap flush page - no chipset flushing\n");
1116 1117
}

1118 1119 1120 1121 1122 1123 1124 1125 1126 1127
static void i9xx_cleanup(void)
{
	if (intel_private.i9xx_flush_page)
		iounmap(intel_private.i9xx_flush_page);
	if (intel_private.resource_valid)
		release_resource(&intel_private.ifp_resource);
	intel_private.ifp_resource.start = 0;
	intel_private.resource_valid = 0;
}

1128
static void i9xx_chipset_flush(void)
1129 1130 1131 1132 1133
{
	if (intel_private.i9xx_flush_page)
		writel(1, intel_private.i9xx_flush_page);
}

1134 1135 1136 1137 1138 1139 1140 1141
static void i965_write_entry(dma_addr_t addr, unsigned int entry,
			     unsigned int flags)
{
	/* Shift high bits down */
	addr |= (addr >> 28) & 0xf0;
	writel(addr | I810_PTE_VALID, intel_private.gtt + entry);
}

1142 1143 1144 1145 1146
static bool gen6_check_flags(unsigned int flags)
{
	return true;
}

1147 1148 1149 1150 1151 1152 1153
static void gen6_write_entry(dma_addr_t addr, unsigned int entry,
			     unsigned int flags)
{
	unsigned int type_mask = flags & ~AGP_USER_CACHED_MEMORY_GFDT;
	unsigned int gfdt = flags & AGP_USER_CACHED_MEMORY_GFDT;
	u32 pte_flags;

1154
	if (type_mask == AGP_USER_MEMORY)
1155
		pte_flags = GEN6_PTE_UNCACHED | I810_PTE_VALID;
1156
	else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC) {
1157
		pte_flags = GEN6_PTE_LLC_MLC | I810_PTE_VALID;
1158 1159 1160
		if (gfdt)
			pte_flags |= GEN6_PTE_GFDT;
	} else { /* set 'normal'/'cached' to LLC by default */
1161
		pte_flags = GEN6_PTE_LLC | I810_PTE_VALID;
1162 1163 1164 1165 1166 1167 1168 1169 1170
		if (gfdt)
			pte_flags |= GEN6_PTE_GFDT;
	}

	/* gen6 has bit11-4 for physical addr bit39-32 */
	addr |= (addr >> 28) & 0xff0;
	writel(addr | pte_flags, intel_private.gtt + entry);
}

1171 1172 1173 1174
static void gen6_cleanup(void)
{
}

1175
static int i9xx_setup(void)
1176
{
1177
	u32 reg_addr;
1178

1179
	pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
1180

1181
	reg_addr &= 0xfff80000;
1182

1183
	intel_private.registers = ioremap(reg_addr, 128 * 4096);
1184
	if (!intel_private.registers)
1185 1186
		return -ENOMEM;

1187 1188
	if (INTEL_GTT_GEN == 3) {
		u32 gtt_addr;
1189

1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213
		pci_read_config_dword(intel_private.pcidev,
				      I915_PTEADDR, &gtt_addr);
		intel_private.gtt_bus_addr = gtt_addr;
	} else {
		u32 gtt_offset;

		switch (INTEL_GTT_GEN) {
		case 5:
		case 6:
			gtt_offset = MB(2);
			break;
		case 4:
		default:
			gtt_offset =  KB(512);
			break;
		}
		intel_private.gtt_bus_addr = reg_addr + gtt_offset;
	}

	intel_i9xx_setup_flush();

	return 0;
}

1214 1215 1216
static const struct agp_bridge_driver intel_810_driver = {
	.owner			= THIS_MODULE,
	.size_type		= FIXED_APER_SIZE,
1217 1218 1219 1220 1221
	.aperture_sizes		= intel_fake_agp_sizes,
	.num_aperture_sizes	= ARRAY_SIZE(intel_fake_agp_sizes),
	.configure		= intel_fake_agp_configure,
	.fetch_size		= intel_fake_agp_fetch_size,
	.cleanup		= intel_gtt_cleanup,
1222
	.agp_enable		= intel_fake_agp_enable,
1223
	.cache_flush		= global_cache_flush,
1224 1225
	.create_gatt_table	= intel_fake_agp_create_gatt_table,
	.free_gatt_table	= intel_fake_agp_free_gatt_table,
1226
	.insert_memory		= intel_i810_insert_entries,
1227 1228
	.remove_memory		= intel_fake_agp_remove_entries,
	.alloc_by_type		= intel_fake_agp_alloc_by_type,
1229 1230 1231 1232 1233 1234 1235
	.free_by_type		= intel_i810_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
	.agp_alloc_pages        = agp_generic_alloc_pages,
	.agp_destroy_page	= agp_generic_destroy_page,
	.agp_destroy_pages      = agp_generic_destroy_pages,
};

1236
static const struct agp_bridge_driver intel_fake_agp_driver = {
1237 1238
	.owner			= THIS_MODULE,
	.size_type		= FIXED_APER_SIZE,
1239 1240
	.aperture_sizes		= intel_fake_agp_sizes,
	.num_aperture_sizes	= ARRAY_SIZE(intel_fake_agp_sizes),
1241
	.configure		= intel_fake_agp_configure,
1242
	.fetch_size		= intel_fake_agp_fetch_size,
1243
	.cleanup		= intel_gtt_cleanup,
1244
	.agp_enable		= intel_fake_agp_enable,
1245
	.cache_flush		= global_cache_flush,
1246
	.create_gatt_table	= intel_fake_agp_create_gatt_table,
1247
	.free_gatt_table	= intel_fake_agp_free_gatt_table,
1248 1249
	.insert_memory		= intel_fake_agp_insert_entries,
	.remove_memory		= intel_fake_agp_remove_entries,
1250
	.alloc_by_type		= intel_fake_agp_alloc_by_type,
1251 1252 1253 1254 1255
	.free_by_type		= intel_i810_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
	.agp_alloc_pages        = agp_generic_alloc_pages,
	.agp_destroy_page	= agp_generic_destroy_page,
	.agp_destroy_pages      = agp_generic_destroy_pages,
1256
	.chipset_flush		= intel_fake_agp_chipset_flush,
1257
};
1258

1259 1260
static const struct intel_gtt_driver i81x_gtt_driver = {
	.gen = 1,
1261
	.has_pgtbl_enable = 1,
1262
	.dma_mask_size = 32,
1263 1264
	.setup = i810_setup,
	.cleanup = i810_cleanup,
1265 1266
	.check_flags = i830_check_flags,
	.write_entry = i810_write_entry,
1267
};
1268 1269
static const struct intel_gtt_driver i8xx_gtt_driver = {
	.gen = 2,
1270
	.has_pgtbl_enable = 1,
1271
	.setup = i830_setup,
1272
	.cleanup = i830_cleanup,
1273
	.write_entry = i830_write_entry,
1274
	.dma_mask_size = 32,
1275
	.check_flags = i830_check_flags,
1276
	.chipset_flush = i830_chipset_flush,
1277 1278 1279
};
static const struct intel_gtt_driver i915_gtt_driver = {
	.gen = 3,
1280
	.has_pgtbl_enable = 1,
1281
	.setup = i9xx_setup,
1282
	.cleanup = i9xx_cleanup,
1283
	/* i945 is the last gpu to need phys mem (for overlay and cursors). */
1284
	.write_entry = i830_write_entry,
1285
	.dma_mask_size = 32,
1286
	.check_flags = i830_check_flags,
1287
	.chipset_flush = i9xx_chipset_flush,
1288 1289 1290 1291
};
static const struct intel_gtt_driver g33_gtt_driver = {
	.gen = 3,
	.is_g33 = 1,
1292
	.setup = i9xx_setup,
1293
	.cleanup = i9xx_cleanup,
1294
	.write_entry = i965_write_entry,
1295
	.dma_mask_size = 36,
1296
	.check_flags = i830_check_flags,
1297
	.chipset_flush = i9xx_chipset_flush,
1298 1299 1300 1301
};
static const struct intel_gtt_driver pineview_gtt_driver = {
	.gen = 3,
	.is_pineview = 1, .is_g33 = 1,
1302
	.setup = i9xx_setup,
1303
	.cleanup = i9xx_cleanup,
1304
	.write_entry = i965_write_entry,
1305
	.dma_mask_size = 36,
1306
	.check_flags = i830_check_flags,
1307
	.chipset_flush = i9xx_chipset_flush,
1308 1309 1310
};
static const struct intel_gtt_driver i965_gtt_driver = {
	.gen = 4,
1311
	.has_pgtbl_enable = 1,
1312
	.setup = i9xx_setup,
1313
	.cleanup = i9xx_cleanup,
1314
	.write_entry = i965_write_entry,
1315
	.dma_mask_size = 36,
1316
	.check_flags = i830_check_flags,
1317
	.chipset_flush = i9xx_chipset_flush,
1318 1319 1320
};
static const struct intel_gtt_driver g4x_gtt_driver = {
	.gen = 5,
1321
	.setup = i9xx_setup,
1322
	.cleanup = i9xx_cleanup,
1323
	.write_entry = i965_write_entry,
1324
	.dma_mask_size = 36,
1325
	.check_flags = i830_check_flags,
1326
	.chipset_flush = i9xx_chipset_flush,
1327 1328 1329 1330
};
static const struct intel_gtt_driver ironlake_gtt_driver = {
	.gen = 5,
	.is_ironlake = 1,
1331
	.setup = i9xx_setup,
1332
	.cleanup = i9xx_cleanup,
1333
	.write_entry = i965_write_entry,
1334
	.dma_mask_size = 36,
1335
	.check_flags = i830_check_flags,
1336
	.chipset_flush = i9xx_chipset_flush,
1337 1338 1339
};
static const struct intel_gtt_driver sandybridge_gtt_driver = {
	.gen = 6,
1340
	.setup = i9xx_setup,
1341
	.cleanup = gen6_cleanup,
1342
	.write_entry = gen6_write_entry,
1343
	.dma_mask_size = 40,
1344
	.check_flags = gen6_check_flags,
1345
	.chipset_flush = i9xx_chipset_flush,
1346 1347
};

1348 1349 1350 1351 1352 1353 1354 1355
/* Table to describe Intel GMCH and AGP/PCIE GART drivers.  At least one of
 * driver and gmch_driver must be non-null, and find_gmch will determine
 * which one should be used if a gmch_chip_id is present.
 */
static const struct intel_gtt_driver_description {
	unsigned int gmch_chip_id;
	char *name;
	const struct agp_bridge_driver *gmch_driver;
1356
	const struct intel_gtt_driver *gtt_driver;
1357
} intel_gtt_chipsets[] = {
1358 1359 1360 1361 1362 1363 1364 1365
	{ PCI_DEVICE_ID_INTEL_82810_IG1, "i810", &intel_810_driver,
		&i81x_gtt_driver},
	{ PCI_DEVICE_ID_INTEL_82810_IG3, "i810", &intel_810_driver,
		&i81x_gtt_driver},
	{ PCI_DEVICE_ID_INTEL_82810E_IG, "i810", &intel_810_driver,
		&i81x_gtt_driver},
	{ PCI_DEVICE_ID_INTEL_82815_CGC, "i815", &intel_810_driver,
		&i81x_gtt_driver},
1366
	{ PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
1367
		&intel_fake_agp_driver, &i8xx_gtt_driver},
1368
	{ PCI_DEVICE_ID_INTEL_82845G_IG, "830M",
1369
		&intel_fake_agp_driver, &i8xx_gtt_driver},
1370
	{ PCI_DEVICE_ID_INTEL_82854_IG, "854",
1371
		&intel_fake_agp_driver, &i8xx_gtt_driver},
1372
	{ PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
1373
		&intel_fake_agp_driver, &i8xx_gtt_driver},
1374
	{ PCI_DEVICE_ID_INTEL_82865_IG, "865",
1375
		&intel_fake_agp_driver, &i8xx_gtt_driver},
1376
	{ PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
1377
		&intel_fake_agp_driver, &i915_gtt_driver },
1378
	{ PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
1379
		&intel_fake_agp_driver, &i915_gtt_driver },
1380
	{ PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
1381
		&intel_fake_agp_driver, &i915_gtt_driver },
1382
	{ PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
1383
		&intel_fake_agp_driver, &i915_gtt_driver },
1384
	{ PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
1385
		&intel_fake_agp_driver, &i915_gtt_driver },
1386
	{ PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
1387
		&intel_fake_agp_driver, &i915_gtt_driver },
1388
	{ PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
1389
		&intel_fake_agp_driver, &i965_gtt_driver },
1390
	{ PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
1391
		&intel_fake_agp_driver, &i965_gtt_driver },
1392
	{ PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
1393
		&intel_fake_agp_driver, &i965_gtt_driver },
1394
	{ PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
1395
		&intel_fake_agp_driver, &i965_gtt_driver },
1396
	{ PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
1397
		&intel_fake_agp_driver, &i965_gtt_driver },
1398
	{ PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
1399
		&intel_fake_agp_driver, &i965_gtt_driver },
1400
	{ PCI_DEVICE_ID_INTEL_G33_IG, "G33",
1401
		&intel_fake_agp_driver, &g33_gtt_driver },
1402
	{ PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
1403
		&intel_fake_agp_driver, &g33_gtt_driver },
1404
	{ PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
1405
		&intel_fake_agp_driver, &g33_gtt_driver },
1406
	{ PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
1407
		&intel_fake_agp_driver, &pineview_gtt_driver },
1408
	{ PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
1409
		&intel_fake_agp_driver, &pineview_gtt_driver },
1410
	{ PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
1411
		&intel_fake_agp_driver, &g4x_gtt_driver },
1412
	{ PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
1413
		&intel_fake_agp_driver, &g4x_gtt_driver },
1414
	{ PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
1415
		&intel_fake_agp_driver, &g4x_gtt_driver },
1416
	{ PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
1417
		&intel_fake_agp_driver, &g4x_gtt_driver },
1418
	{ PCI_DEVICE_ID_INTEL_B43_IG, "B43",
1419
		&intel_fake_agp_driver, &g4x_gtt_driver },
1420
	{ PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
1421
		&intel_fake_agp_driver, &g4x_gtt_driver },
1422
	{ PCI_DEVICE_ID_INTEL_G41_IG, "G41",
1423
		&intel_fake_agp_driver, &g4x_gtt_driver },
1424
	{ PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
1425
	    "HD Graphics", &intel_fake_agp_driver, &ironlake_gtt_driver },
1426
	{ PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
1427
	    "HD Graphics", &intel_fake_agp_driver, &ironlake_gtt_driver },
1428
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
1429
	    "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
1430
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
1431
	    "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
1432
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
1433
	    "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
1434
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
1435
	    "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
1436
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
1437
	    "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
1438
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
1439
	    "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
1440
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
1441
	    "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461
	{ 0, NULL, NULL }
};

static int find_gmch(u16 device)
{
	struct pci_dev *gmch_device;

	gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
	if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
		gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
					     device, gmch_device);
	}

	if (!gmch_device)
		return 0;

	intel_private.pcidev = gmch_device;
	return 1;
}

1462
int intel_gmch_probe(struct pci_dev *pdev,
1463 1464 1465 1466 1467 1468 1469 1470 1471
				      struct agp_bridge_data *bridge)
{
	int i, mask;
	bridge->driver = NULL;

	for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
		if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
			bridge->driver =
				intel_gtt_chipsets[i].gmch_driver;
1472
			intel_private.driver =
1473
				intel_gtt_chipsets[i].gtt_driver;
1474 1475 1476 1477 1478 1479 1480 1481 1482 1483
			break;
		}
	}

	if (!bridge->driver)
		return 0;

	bridge->dev_private_data = &intel_private;
	bridge->dev = pdev;

1484 1485
	intel_private.bridge_dev = pci_dev_get(pdev);

1486 1487
	dev_info(&pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);

1488
	mask = intel_private.driver->dma_mask_size;
1489 1490 1491 1492 1493 1494 1495
	if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
		dev_err(&intel_private.pcidev->dev,
			"set gfx device dma mask %d-bit failed!\n", mask);
	else
		pci_set_consistent_dma_mask(intel_private.pcidev,
					    DMA_BIT_MASK(mask));

1496 1497
	/*if (bridge->driver == &intel_810_driver)
		return 1;*/
1498

1499 1500
	if (intel_gtt_init() != 0)
		return 0;
1501

1502 1503
	return 1;
}
1504
EXPORT_SYMBOL(intel_gmch_probe);
1505

1506
const struct intel_gtt *intel_gtt_get(void)
1507 1508 1509 1510 1511
{
	return &intel_private.base;
}
EXPORT_SYMBOL(intel_gtt_get);

1512
void intel_gmch_remove(struct pci_dev *pdev)
1513 1514 1515
{
	if (intel_private.pcidev)
		pci_dev_put(intel_private.pcidev);
1516 1517
	if (intel_private.bridge_dev)
		pci_dev_put(intel_private.bridge_dev);
1518
}
1519 1520 1521 1522
EXPORT_SYMBOL(intel_gmch_remove);

MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
MODULE_LICENSE("GPL and additional rights");