intel-gtt.c 37.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
/*
 * Intel GTT (Graphics Translation Table) routines
 *
 * Caveat: This driver implements the linux agp interface, but this is far from
 * a agp driver! GTT support ended up here for purely historical reasons: The
 * old userspace intel graphics drivers needed an interface to map memory into
 * the GTT. And the drm provides a default interface for graphic devices sitting
 * on an agp port. So it made sense to fake the GTT support as an agp port to
 * avoid having to create a new api.
 *
 * With gem this does not make much sense anymore, just needlessly complicates
 * the code. But as long as the old graphics stack is still support, it's stuck
 * here.
 *
 * /fairy-tale-mode off
 */

18 19 20 21 22 23 24 25 26
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/kernel.h>
#include <linux/pagemap.h>
#include <linux/agp_backend.h>
#include <asm/smp.h>
#include "agp.h"
#include "intel-agp.h"
27
#include <drm/intel-gtt.h>
28

29 30 31 32 33 34 35 36
/*
 * If we have Intel graphics, we're not going to have anything other than
 * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
 * on the Intel IOMMU support (CONFIG_DMAR).
 * Only newer chipsets need to bother with this, of course.
 */
#ifdef CONFIG_DMAR
#define USE_PCI_DMA_API 1
37 38
#else
#define USE_PCI_DMA_API 0
39 40
#endif

41 42 43 44 45
struct intel_gtt_driver {
	unsigned int gen : 8;
	unsigned int is_g33 : 1;
	unsigned int is_pineview : 1;
	unsigned int is_ironlake : 1;
46
	unsigned int has_pgtbl_enable : 1;
47
	unsigned int dma_mask_size : 8;
48 49
	/* Chipset specific GTT setup */
	int (*setup)(void);
50 51 52
	/* This should undo anything done in ->setup() save the unmapping
	 * of the mmio register file, that's done in the generic code. */
	void (*cleanup)(void);
53 54 55 56
	void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
	/* Flags is a more or less chipset specific opaque value.
	 * For chipsets that need to support old ums (non-gem) code, this
	 * needs to be identical to the various supported agp memory types! */
57
	bool (*check_flags)(unsigned int flags);
58
	void (*chipset_flush)(void);
59 60
};

61
static struct _intel_private {
62
	struct intel_gtt base;
63
	const struct intel_gtt_driver *driver;
64
	struct pci_dev *pcidev;	/* device one */
65
	struct pci_dev *bridge_dev;
66
	u8 __iomem *registers;
67
	phys_addr_t gtt_bus_addr;
68
	phys_addr_t gma_bus_addr;
69
	u32 PGETBL_save;
70 71 72 73 74 75
	u32 __iomem *gtt;		/* I915G */
	int num_dcache_entries;
	union {
		void __iomem *i9xx_flush_page;
		void *i8xx_flush_page;
	};
76
	char *i81x_gtt_table;
77 78 79
	struct page *i8xx_page;
	struct resource ifp_resource;
	int resource_valid;
80 81
	struct page *scratch_page;
	dma_addr_t scratch_page_dma;
82 83
} intel_private;

84 85 86 87
#define INTEL_GTT_GEN	intel_private.driver->gen
#define IS_G33		intel_private.driver->is_g33
#define IS_PINEVIEW	intel_private.driver->is_pineview
#define IS_IRONLAKE	intel_private.driver->is_ironlake
88
#define HAS_PGTBL_EN	intel_private.driver->has_pgtbl_enable
89

90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
static void intel_agp_free_sglist(struct agp_memory *mem)
{
	struct sg_table st;

	st.sgl = mem->sg_list;
	st.orig_nents = st.nents = mem->page_count;

	sg_free_table(&st);

	mem->sg_list = NULL;
	mem->num_sg = 0;
}

static int intel_agp_map_memory(struct agp_memory *mem)
{
	struct sg_table st;
	struct scatterlist *sg;
	int i;

109 110 111
	if (mem->sg_list)
		return 0; /* already mapped (for e.g. resume */

112 113 114
	DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);

	if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
115
		goto err;
116 117 118 119 120 121 122 123

	mem->sg_list = sg = st.sgl;

	for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
		sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);

	mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
				 mem->page_count, PCI_DMA_BIDIRECTIONAL);
124 125 126
	if (unlikely(!mem->num_sg))
		goto err;

127
	return 0;
128 129 130 131

err:
	sg_free_table(&st);
	return -ENOMEM;
132 133 134 135 136 137 138 139 140 141 142
}

static void intel_agp_unmap_memory(struct agp_memory *mem)
{
	DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);

	pci_unmap_sg(intel_private.pcidev, mem->sg_list,
		     mem->page_count, PCI_DMA_BIDIRECTIONAL);
	intel_agp_free_sglist(mem);
}

143
static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177
{
	return;
}

/* Exists to support ARGB cursors */
static struct page *i8xx_alloc_pages(void)
{
	struct page *page;

	page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
	if (page == NULL)
		return NULL;

	if (set_pages_uc(page, 4) < 0) {
		set_pages_wb(page, 4);
		__free_pages(page, 2);
		return NULL;
	}
	get_page(page);
	atomic_inc(&agp_bridge->current_memory_agp);
	return page;
}

static void i8xx_destroy_pages(struct page *page)
{
	if (page == NULL)
		return;

	set_pages_wb(page, 4);
	put_page(page);
	__free_pages(page, 2);
	atomic_dec(&agp_bridge->current_memory_agp);
}

178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217
#define I810_GTT_ORDER 4
static int i810_setup(void)
{
	u32 reg_addr;
	char *gtt_table;

	/* i81x does not preallocate the gtt. It's always 64kb in size. */
	gtt_table = alloc_gatt_pages(I810_GTT_ORDER);
	if (gtt_table == NULL)
		return -ENOMEM;
	intel_private.i81x_gtt_table = gtt_table;

	pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
	reg_addr &= 0xfff80000;

	intel_private.registers = ioremap(reg_addr, KB(64));
	if (!intel_private.registers)
		return -ENOMEM;

	writel(virt_to_phys(gtt_table) | I810_PGETBL_ENABLED,
	       intel_private.registers+I810_PGETBL_CTL);

	intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;

	if ((readl(intel_private.registers+I810_DRAM_CTL)
		& I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
		dev_info(&intel_private.pcidev->dev,
			 "detected 4MB dedicated video ram\n");
		intel_private.num_dcache_entries = 1024;
	}

	return 0;
}

static void i810_cleanup(void)
{
	writel(0, intel_private.registers+I810_PGETBL_CTL);
	free_gatt_pages(intel_private.i81x_gtt_table, I810_GTT_ORDER);
}

218 219
static int i810_insert_dcache_entries(struct agp_memory *mem, off_t pg_start,
				      int type)
220
{
221
	int i;
222

223 224 225
	if ((pg_start + mem->page_count)
			> intel_private.num_dcache_entries)
		return -EINVAL;
226

227 228
	if (!mem->is_flushed)
		global_cache_flush();
229

230 231 232 233
	for (i = pg_start; i < (pg_start + mem->page_count); i++) {
		dma_addr_t addr = i << PAGE_SHIFT;
		intel_private.driver->write_entry(addr,
						  i, type);
234
	}
235
	readl(intel_private.gtt+i-1);
236

237
	return 0;
238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298
}

/*
 * The i810/i830 requires a physical address to program its mouse
 * pointer into hardware.
 * However the Xserver still writes to it through the agp aperture.
 */
static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
{
	struct agp_memory *new;
	struct page *page;

	switch (pg_count) {
	case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
		break;
	case 4:
		/* kludge to get 4 physical pages for ARGB cursor */
		page = i8xx_alloc_pages();
		break;
	default:
		return NULL;
	}

	if (page == NULL)
		return NULL;

	new = agp_create_memory(pg_count);
	if (new == NULL)
		return NULL;

	new->pages[0] = page;
	if (pg_count == 4) {
		/* kludge to get 4 physical pages for ARGB cursor */
		new->pages[1] = new->pages[0] + 1;
		new->pages[2] = new->pages[1] + 1;
		new->pages[3] = new->pages[2] + 1;
	}
	new->page_count = pg_count;
	new->num_scratch_pages = pg_count;
	new->type = AGP_PHYS_MEMORY;
	new->physical = page_to_phys(new->pages[0]);
	return new;
}

static void intel_i810_free_by_type(struct agp_memory *curr)
{
	agp_free_key(curr->key);
	if (curr->type == AGP_PHYS_MEMORY) {
		if (curr->page_count == 4)
			i8xx_destroy_pages(curr->pages[0]);
		else {
			agp_bridge->driver->agp_destroy_page(curr->pages[0],
							     AGP_PAGE_DESTROY_UNMAP);
			agp_bridge->driver->agp_destroy_page(curr->pages[0],
							     AGP_PAGE_DESTROY_FREE);
		}
		agp_free_page_array(curr);
	}
	kfree(curr);
}

299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324
static int intel_gtt_setup_scratch_page(void)
{
	struct page *page;
	dma_addr_t dma_addr;

	page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
	if (page == NULL)
		return -ENOMEM;
	get_page(page);
	set_pages_uc(page, 1);

	if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2) {
		dma_addr = pci_map_page(intel_private.pcidev, page, 0,
				    PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
		if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
			return -EINVAL;

		intel_private.scratch_page_dma = dma_addr;
	} else
		intel_private.scratch_page_dma = page_to_phys(page);

	intel_private.scratch_page = page;

	return 0;
}

325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341
static void i810_write_entry(dma_addr_t addr, unsigned int entry,
			     unsigned int flags)
{
	u32 pte_flags = I810_PTE_VALID;

	switch (flags) {
	case AGP_DCACHE_MEMORY:
		pte_flags |= I810_PTE_LOCAL;
		break;
	case AGP_USER_CACHED_MEMORY:
		pte_flags |= I830_PTE_SYSTEM_CACHED;
		break;
	}

	writel(addr | pte_flags, intel_private.gtt + entry);
}

342
static const struct aper_size_info_fixed const intel_fake_agp_sizes[] = {
343 344
	{32, 8192, 3},
	{64, 16384, 4},
345 346 347 348 349
	{128, 32768, 5},
	{256, 65536, 6},
	{512, 131072, 7},
};

350
static unsigned int intel_gtt_stolen_size(void)
351 352 353 354 355
{
	u16 gmch_ctrl;
	u8 rdct;
	int local = 0;
	static const int ddt[4] = { 0, 16, 32, 64 };
356
	unsigned int stolen_size = 0;
357

358 359 360
	if (INTEL_GTT_GEN == 1)
		return 0; /* no stolen mem on i81x */

361 362
	pci_read_config_word(intel_private.bridge_dev,
			     I830_GMCH_CTRL, &gmch_ctrl);
363

364 365
	if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
	    intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
366 367
		switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
		case I830_GMCH_GMS_STOLEN_512:
368
			stolen_size = KB(512);
369 370
			break;
		case I830_GMCH_GMS_STOLEN_1024:
371
			stolen_size = MB(1);
372 373
			break;
		case I830_GMCH_GMS_STOLEN_8192:
374
			stolen_size = MB(8);
375 376 377
			break;
		case I830_GMCH_GMS_LOCAL:
			rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
378
			stolen_size = (I830_RDRAM_ND(rdct) + 1) *
379 380 381 382
					MB(ddt[I830_RDRAM_DDT(rdct)]);
			local = 1;
			break;
		default:
383
			stolen_size = 0;
384 385
			break;
		}
386
	} else if (INTEL_GTT_GEN == 6) {
387 388 389 390 391 392 393
		/*
		 * SandyBridge has new memory control reg at 0x50.w
		 */
		u16 snb_gmch_ctl;
		pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
		switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
		case SNB_GMCH_GMS_STOLEN_32M:
394
			stolen_size = MB(32);
395 396
			break;
		case SNB_GMCH_GMS_STOLEN_64M:
397
			stolen_size = MB(64);
398 399
			break;
		case SNB_GMCH_GMS_STOLEN_96M:
400
			stolen_size = MB(96);
401 402
			break;
		case SNB_GMCH_GMS_STOLEN_128M:
403
			stolen_size = MB(128);
404 405
			break;
		case SNB_GMCH_GMS_STOLEN_160M:
406
			stolen_size = MB(160);
407 408
			break;
		case SNB_GMCH_GMS_STOLEN_192M:
409
			stolen_size = MB(192);
410 411
			break;
		case SNB_GMCH_GMS_STOLEN_224M:
412
			stolen_size = MB(224);
413 414
			break;
		case SNB_GMCH_GMS_STOLEN_256M:
415
			stolen_size = MB(256);
416 417
			break;
		case SNB_GMCH_GMS_STOLEN_288M:
418
			stolen_size = MB(288);
419 420
			break;
		case SNB_GMCH_GMS_STOLEN_320M:
421
			stolen_size = MB(320);
422 423
			break;
		case SNB_GMCH_GMS_STOLEN_352M:
424
			stolen_size = MB(352);
425 426
			break;
		case SNB_GMCH_GMS_STOLEN_384M:
427
			stolen_size = MB(384);
428 429
			break;
		case SNB_GMCH_GMS_STOLEN_416M:
430
			stolen_size = MB(416);
431 432
			break;
		case SNB_GMCH_GMS_STOLEN_448M:
433
			stolen_size = MB(448);
434 435
			break;
		case SNB_GMCH_GMS_STOLEN_480M:
436
			stolen_size = MB(480);
437 438
			break;
		case SNB_GMCH_GMS_STOLEN_512M:
439
			stolen_size = MB(512);
440 441 442 443 444
			break;
		}
	} else {
		switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
		case I855_GMCH_GMS_STOLEN_1M:
445
			stolen_size = MB(1);
446 447
			break;
		case I855_GMCH_GMS_STOLEN_4M:
448
			stolen_size = MB(4);
449 450
			break;
		case I855_GMCH_GMS_STOLEN_8M:
451
			stolen_size = MB(8);
452 453
			break;
		case I855_GMCH_GMS_STOLEN_16M:
454
			stolen_size = MB(16);
455 456
			break;
		case I855_GMCH_GMS_STOLEN_32M:
457
			stolen_size = MB(32);
458 459
			break;
		case I915_GMCH_GMS_STOLEN_48M:
460
			stolen_size = MB(48);
461 462
			break;
		case I915_GMCH_GMS_STOLEN_64M:
463
			stolen_size = MB(64);
464 465
			break;
		case G33_GMCH_GMS_STOLEN_128M:
466
			stolen_size = MB(128);
467 468
			break;
		case G33_GMCH_GMS_STOLEN_256M:
469
			stolen_size = MB(256);
470 471
			break;
		case INTEL_GMCH_GMS_STOLEN_96M:
472
			stolen_size = MB(96);
473 474
			break;
		case INTEL_GMCH_GMS_STOLEN_160M:
475
			stolen_size = MB(160);
476 477
			break;
		case INTEL_GMCH_GMS_STOLEN_224M:
478
			stolen_size = MB(224);
479 480
			break;
		case INTEL_GMCH_GMS_STOLEN_352M:
481
			stolen_size = MB(352);
482 483
			break;
		default:
484
			stolen_size = 0;
485 486 487
			break;
		}
	}
488

489
	if (stolen_size > 0) {
490
		dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
491
		       stolen_size / KB(1), local ? "local" : "stolen");
492
	} else {
493
		dev_info(&intel_private.bridge_dev->dev,
494
		       "no pre-allocated video memory detected\n");
495
		stolen_size = 0;
496 497
	}

498
	return stolen_size;
499 500
}

501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517
static void i965_adjust_pgetbl_size(unsigned int size_flag)
{
	u32 pgetbl_ctl, pgetbl_ctl2;

	/* ensure that ppgtt is disabled */
	pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2);
	pgetbl_ctl2 &= ~I810_PGETBL_ENABLED;
	writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2);

	/* write the new ggtt size */
	pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
	pgetbl_ctl &= ~I965_PGETBL_SIZE_MASK;
	pgetbl_ctl |= size_flag;
	writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL);
}

static unsigned int i965_gtt_total_entries(void)
518 519
{
	int size;
520 521
	u32 pgetbl_ctl;
	u16 gmch_ctl;
522

523 524
	pci_read_config_word(intel_private.bridge_dev,
			     I830_GMCH_CTRL, &gmch_ctl);
525

526 527 528 529 530
	if (INTEL_GTT_GEN == 5) {
		switch (gmch_ctl & G4x_GMCH_SIZE_MASK) {
		case G4x_GMCH_SIZE_1M:
		case G4x_GMCH_SIZE_VT_1M:
			i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1MB);
531
			break;
532 533
		case G4x_GMCH_SIZE_VT_1_5M:
			i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1_5MB);
534
			break;
535 536 537
		case G4x_GMCH_SIZE_2M:
		case G4x_GMCH_SIZE_VT_2M:
			i965_adjust_pgetbl_size(I965_PGETBL_SIZE_2MB);
538 539
			break;
		}
540
	}
541

542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579
	pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);

	switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
	case I965_PGETBL_SIZE_128KB:
		size = KB(128);
		break;
	case I965_PGETBL_SIZE_256KB:
		size = KB(256);
		break;
	case I965_PGETBL_SIZE_512KB:
		size = KB(512);
		break;
	/* GTT pagetable sizes bigger than 512KB are not possible on G33! */
	case I965_PGETBL_SIZE_1MB:
		size = KB(1024);
		break;
	case I965_PGETBL_SIZE_2MB:
		size = KB(2048);
		break;
	case I965_PGETBL_SIZE_1_5MB:
		size = KB(1024 + 512);
		break;
	default:
		dev_info(&intel_private.pcidev->dev,
			 "unknown page table size, assuming 512KB\n");
		size = KB(512);
	}

	return size/4;
}

static unsigned int intel_gtt_total_entries(void)
{
	int size;

	if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5)
		return i965_gtt_total_entries();
	else if (INTEL_GTT_GEN == 6) {
580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595
		u16 snb_gmch_ctl;

		pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
		switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
		default:
		case SNB_GTT_SIZE_0M:
			printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
			size = MB(0);
			break;
		case SNB_GTT_SIZE_1M:
			size = MB(1);
			break;
		case SNB_GTT_SIZE_2M:
			size = MB(2);
			break;
		}
596
		return size/4;
597 598 599 600
	} else {
		/* On previous hardware, the GTT size was just what was
		 * required to map the aperture.
		 */
601
		return intel_private.base.gtt_mappable_entries;
602 603 604
	}
}

605 606 607 608
static unsigned int intel_gtt_mappable_entries(void)
{
	unsigned int aperture_size;

609 610 611 612 613 614 615 616 617 618 619 620
	if (INTEL_GTT_GEN == 1) {
		u32 smram_miscc;

		pci_read_config_dword(intel_private.bridge_dev,
				      I810_SMRAM_MISCC, &smram_miscc);

		if ((smram_miscc & I810_GFX_MEM_WIN_SIZE)
				== I810_GFX_MEM_WIN_32M)
			aperture_size = MB(32);
		else
			aperture_size = MB(64);
	} else if (INTEL_GTT_GEN == 2) {
621
		u16 gmch_ctrl;
622

623 624
		pci_read_config_word(intel_private.bridge_dev,
				     I830_GMCH_CTRL, &gmch_ctrl);
625 626

		if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
627
			aperture_size = MB(64);
628
		else
629
			aperture_size = MB(128);
630
	} else {
631 632 633 634 635 636 637
		/* 9xx supports large sizes, just look at the length */
		aperture_size = pci_resource_len(intel_private.pcidev, 2);
	}

	return aperture_size >> PAGE_SHIFT;
}

638 639 640 641 642 643 644 645 646 647 648
static void intel_gtt_teardown_scratch_page(void)
{
	set_pages_wb(intel_private.scratch_page, 1);
	pci_unmap_page(intel_private.pcidev, intel_private.scratch_page_dma,
		       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
	put_page(intel_private.scratch_page);
	__free_page(intel_private.scratch_page);
}

static void intel_gtt_cleanup(void)
{
649 650
	intel_private.driver->cleanup();

651 652
	iounmap(intel_private.gtt);
	iounmap(intel_private.registers);
653

654 655 656
	intel_gtt_teardown_scratch_page();
}

657 658
static int intel_gtt_init(void)
{
659
	u32 gtt_map_size;
660 661 662 663 664
	int ret;

	ret = intel_private.driver->setup();
	if (ret != 0)
		return ret;
665 666 667 668

	intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
	intel_private.base.gtt_total_entries = intel_gtt_total_entries();

669 670 671 672
	/* save the PGETBL reg for resume */
	intel_private.PGETBL_save =
		readl(intel_private.registers+I810_PGETBL_CTL)
			& ~I810_PGETBL_ENABLED;
673 674 675
	/* we only ever restore the register when enabling the PGTBL... */
	if (HAS_PGTBL_EN)
		intel_private.PGETBL_save |= I810_PGETBL_ENABLED;
676

677 678 679 680 681
	dev_info(&intel_private.bridge_dev->dev,
			"detected gtt size: %dK total, %dK mappable\n",
			intel_private.base.gtt_total_entries * 4,
			intel_private.base.gtt_mappable_entries * 4);

682 683 684 685 686
	gtt_map_size = intel_private.base.gtt_total_entries * 4;

	intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
				    gtt_map_size);
	if (!intel_private.gtt) {
687
		intel_private.driver->cleanup();
688 689 690 691 692 693
		iounmap(intel_private.registers);
		return -ENOMEM;
	}

	global_cache_flush();   /* FIXME: ? */

694
	intel_private.base.stolen_size = intel_gtt_stolen_size();
695

696 697 698 699 700 701
	ret = intel_gtt_setup_scratch_page();
	if (ret != 0) {
		intel_gtt_cleanup();
		return ret;
	}

702 703 704
	return 0;
}

705 706
static int intel_fake_agp_fetch_size(void)
{
707
	int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
708 709 710 711 712 713 714
	unsigned int aper_size;
	int i;

	aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
		    / MB(1);

	for (i = 0; i < num_sizes; i++) {
715
		if (aper_size == intel_fake_agp_sizes[i].size) {
716 717
			agp_bridge->current_size =
				(void *) (intel_fake_agp_sizes + i);
718 719 720 721 722 723 724
			return aper_size;
		}
	}

	return 0;
}

725
static void i830_cleanup(void)
726 727 728 729 730 731 732 733 734 735 736 737 738 739
{
	kunmap(intel_private.i8xx_page);
	intel_private.i8xx_flush_page = NULL;

	__free_page(intel_private.i8xx_page);
	intel_private.i8xx_page = NULL;
}

static void intel_i830_setup_flush(void)
{
	/* return if we've already set the flush mechanism up */
	if (intel_private.i8xx_page)
		return;

J
Jan Beulich 已提交
740
	intel_private.i8xx_page = alloc_page(GFP_KERNEL);
741 742 743 744 745
	if (!intel_private.i8xx_page)
		return;

	intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
	if (!intel_private.i8xx_flush_page)
746
		i830_cleanup();
747 748 749 750 751 752 753 754 755 756 757 758
}

/* The chipset_flush interface needs to get data that has already been
 * flushed out of the CPU all the way out to main memory, because the GPU
 * doesn't snoop those buffers.
 *
 * The 8xx series doesn't have the same lovely interface for flushing the
 * chipset write buffers that the later chips do. According to the 865
 * specs, it's 64 octwords, or 1KB.  So, to get those previous things in
 * that buffer out, we just fill 1KB and clflush it out, on the assumption
 * that it'll push whatever was in there out.  It appears to work.
 */
759
static void i830_chipset_flush(void)
760 761 762 763 764 765 766 767 768 769 770
{
	unsigned int *pg = intel_private.i8xx_flush_page;

	memset(pg, 0, 1024);

	if (cpu_has_clflush)
		clflush_cache_range(pg, 1024);
	else if (wbinvd_on_all_cpus() != 0)
		printk(KERN_ERR "Timed out waiting for cache flush.\n");
}

771 772 773 774
static void i830_write_entry(dma_addr_t addr, unsigned int entry,
			     unsigned int flags)
{
	u32 pte_flags = I810_PTE_VALID;
775

776
	if (flags ==  AGP_USER_CACHED_MEMORY)
777 778 779 780 781
		pte_flags |= I830_PTE_SYSTEM_CACHED;

	writel(addr | pte_flags, intel_private.gtt + entry);
}

782
static bool intel_enable_gtt(void)
783
{
784
	u32 gma_addr;
785
	u8 __iomem *reg;
786

787
	if (INTEL_GTT_GEN <= 2)
788 789 790 791 792 793
		pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
				      &gma_addr);
	else
		pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
				      &gma_addr);

794
	intel_private.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);
795

796 797 798
	if (INTEL_GTT_GEN >= 6)
	    return true;

799 800
	if (INTEL_GTT_GEN == 2) {
		u16 gmch_ctrl;
801

802 803 804 805 806 807 808 809 810 811 812 813 814 815
		pci_read_config_word(intel_private.bridge_dev,
				     I830_GMCH_CTRL, &gmch_ctrl);
		gmch_ctrl |= I830_GMCH_ENABLED;
		pci_write_config_word(intel_private.bridge_dev,
				      I830_GMCH_CTRL, gmch_ctrl);

		pci_read_config_word(intel_private.bridge_dev,
				     I830_GMCH_CTRL, &gmch_ctrl);
		if ((gmch_ctrl & I830_GMCH_ENABLED) == 0) {
			dev_err(&intel_private.pcidev->dev,
				"failed to enable the GTT: GMCH_CTRL=%x\n",
				gmch_ctrl);
			return false;
		}
816 817 818
	}

	reg = intel_private.registers+I810_PGETBL_CTL;
819 820
	writel(intel_private.PGETBL_save, reg);
	if (HAS_PGTBL_EN && (readl(reg) & I810_PGETBL_ENABLED) == 0) {
821
		dev_err(&intel_private.pcidev->dev,
822
			"failed to enable the GTT: PGETBL=%x [expected %x]\n",
823 824 825 826 827
			readl(reg), intel_private.PGETBL_save);
		return false;
	}

	return true;
828 829 830 831 832 833 834 835 836 837
}

static int i830_setup(void)
{
	u32 reg_addr;

	pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
	reg_addr &= 0xfff80000;

	intel_private.registers = ioremap(reg_addr, KB(64));
838 839 840
	if (!intel_private.registers)
		return -ENOMEM;

841 842 843 844 845 846 847
	intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;

	intel_i830_setup_flush();

	return 0;
}

848
static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
849 850
{
	agp_bridge->gatt_table_real = NULL;
851
	agp_bridge->gatt_table = NULL;
852
	agp_bridge->gatt_bus_addr = 0;
853 854 855 856

	return 0;
}

857
static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
858 859 860 861
{
	return 0;
}

862
static int intel_fake_agp_configure(void)
863 864 865
{
	int i;

866 867
	if (!intel_enable_gtt())
	    return -EIO;
868

869
	agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
870

871
	for (i = 0; i < intel_private.base.gtt_total_entries; i++) {
872 873
		intel_private.driver->write_entry(intel_private.scratch_page_dma,
						  i, 0);
874
	}
875
	readl(intel_private.gtt+i-1);	/* PCI Posting. */
876 877 878 879 880 881

	global_cache_flush();

	return 0;
}

882
static bool i830_check_flags(unsigned int flags)
883
{
884 885 886 887 888 889 890 891 892 893 894
	switch (flags) {
	case 0:
	case AGP_PHYS_MEMORY:
	case AGP_USER_CACHED_MEMORY:
	case AGP_USER_MEMORY:
		return true;
	}

	return false;
}

895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919
static void intel_gtt_insert_sg_entries(struct scatterlist *sg_list,
					unsigned int sg_len,
					unsigned int pg_start,
					unsigned int flags)
{
	struct scatterlist *sg;
	unsigned int len, m;
	int i, j;

	j = pg_start;

	/* sg may merge pages, but we have to separate
	 * per-page addr for GTT */
	for_each_sg(sg_list, sg, sg_len, i) {
		len = sg_dma_len(sg) >> PAGE_SHIFT;
		for (m = 0; m < len; m++) {
			dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
			intel_private.driver->write_entry(addr,
							  j, flags);
			j++;
		}
	}
	readl(intel_private.gtt+j-1);
}

920 921 922 923
static int intel_fake_agp_insert_entries(struct agp_memory *mem,
					 off_t pg_start, int type)
{
	int i, j;
924 925
	int ret = -EINVAL;

926 927 928
	if (INTEL_GTT_GEN == 1 && type == AGP_DCACHE_MEMORY)
		return i810_insert_dcache_entries(mem, pg_start, type);

929 930 931
	if (mem->page_count == 0)
		goto out;

932
	if (pg_start + mem->page_count > intel_private.base.gtt_total_entries)
933 934 935 936 937
		goto out_err;

	if (type != mem->type)
		goto out_err;

938
	if (!intel_private.driver->check_flags(type))
939 940 941 942 943
		goto out_err;

	if (!mem->is_flushed)
		global_cache_flush();

944 945 946 947 948 949 950 951 952 953 954 955 956 957
	if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2) {
		ret = intel_agp_map_memory(mem);
		if (ret != 0)
			return ret;

		intel_gtt_insert_sg_entries(mem->sg_list, mem->num_sg,
					    pg_start, type);
	} else {
		for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
			dma_addr_t addr = page_to_phys(mem->pages[i]);
			intel_private.driver->write_entry(addr,
							  j, type);
		}
		readl(intel_private.gtt+j-1);
958 959 960 961 962 963 964 965 966
	}

out:
	ret = 0;
out_err:
	mem->is_flushed = true;
	return ret;
}

967 968
static int intel_fake_agp_remove_entries(struct agp_memory *mem,
					 off_t pg_start, int type)
969 970 971 972 973 974
{
	int i;

	if (mem->page_count == 0)
		return 0;

975 976 977
	if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2)
		intel_agp_unmap_memory(mem);

978
	for (i = pg_start; i < (mem->page_count + pg_start); i++) {
979 980
		intel_private.driver->write_entry(intel_private.scratch_page_dma,
						  i, 0);
981
	}
982
	readl(intel_private.gtt+i-1);
983 984 985 986

	return 0;
}

987 988
static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
						       int type)
989
{
990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005
	struct agp_memory *new;

	if (type == AGP_DCACHE_MEMORY && INTEL_GTT_GEN == 1) {
		if (pg_count != intel_private.num_dcache_entries)
			return NULL;

		new = agp_create_memory(1);
		if (new == NULL)
			return NULL;

		new->type = AGP_DCACHE_MEMORY;
		new->page_count = pg_count;
		new->num_scratch_pages = 0;
		agp_free_page_array(new);
		return new;
	}
1006 1007 1008 1009 1010 1011 1012 1013 1014
	if (type == AGP_PHYS_MEMORY)
		return alloc_agpphysmem_i8xx(pg_count, type);
	/* always return NULL for other allocation types for now */
	return NULL;
}

static int intel_alloc_chipset_flush_resource(void)
{
	int ret;
1015
	ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
1016
				     PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
1017
				     pcibios_align_resource, intel_private.bridge_dev);
1018 1019 1020 1021 1022 1023 1024 1025 1026

	return ret;
}

static void intel_i915_setup_chipset_flush(void)
{
	int ret;
	u32 temp;

1027
	pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
1028 1029 1030
	if (!(temp & 0x1)) {
		intel_alloc_chipset_flush_resource();
		intel_private.resource_valid = 1;
1031
		pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049
	} else {
		temp &= ~1;

		intel_private.resource_valid = 1;
		intel_private.ifp_resource.start = temp;
		intel_private.ifp_resource.end = temp + PAGE_SIZE;
		ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
		/* some BIOSes reserve this area in a pnp some don't */
		if (ret)
			intel_private.resource_valid = 0;
	}
}

static void intel_i965_g33_setup_chipset_flush(void)
{
	u32 temp_hi, temp_lo;
	int ret;

1050 1051
	pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
	pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
1052 1053 1054 1055 1056 1057

	if (!(temp_lo & 0x1)) {

		intel_alloc_chipset_flush_resource();

		intel_private.resource_valid = 1;
1058
		pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
1059
			upper_32_bits(intel_private.ifp_resource.start));
1060
		pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082
	} else {
		u64 l64;

		temp_lo &= ~0x1;
		l64 = ((u64)temp_hi << 32) | temp_lo;

		intel_private.resource_valid = 1;
		intel_private.ifp_resource.start = l64;
		intel_private.ifp_resource.end = l64 + PAGE_SIZE;
		ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
		/* some BIOSes reserve this area in a pnp some don't */
		if (ret)
			intel_private.resource_valid = 0;
	}
}

static void intel_i9xx_setup_flush(void)
{
	/* return if already configured */
	if (intel_private.ifp_resource.start)
		return;

1083
	if (INTEL_GTT_GEN == 6)
1084 1085 1086 1087 1088 1089 1090
		return;

	/* setup a resource for this object */
	intel_private.ifp_resource.name = "Intel Flush Page";
	intel_private.ifp_resource.flags = IORESOURCE_MEM;

	/* Setup chipset flush for 915 */
1091
	if (IS_G33 || INTEL_GTT_GEN >= 4) {
1092 1093 1094 1095 1096
		intel_i965_g33_setup_chipset_flush();
	} else {
		intel_i915_setup_chipset_flush();
	}

1097
	if (intel_private.ifp_resource.start)
1098
		intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
1099 1100 1101
	if (!intel_private.i9xx_flush_page)
		dev_err(&intel_private.pcidev->dev,
			"can't ioremap flush page - no chipset flushing\n");
1102 1103
}

1104 1105 1106 1107 1108 1109 1110 1111 1112 1113
static void i9xx_cleanup(void)
{
	if (intel_private.i9xx_flush_page)
		iounmap(intel_private.i9xx_flush_page);
	if (intel_private.resource_valid)
		release_resource(&intel_private.ifp_resource);
	intel_private.ifp_resource.start = 0;
	intel_private.resource_valid = 0;
}

1114
static void i9xx_chipset_flush(void)
1115 1116 1117 1118 1119
{
	if (intel_private.i9xx_flush_page)
		writel(1, intel_private.i9xx_flush_page);
}

1120 1121 1122 1123 1124 1125 1126 1127
static void i965_write_entry(dma_addr_t addr, unsigned int entry,
			     unsigned int flags)
{
	/* Shift high bits down */
	addr |= (addr >> 28) & 0xf0;
	writel(addr | I810_PTE_VALID, intel_private.gtt + entry);
}

1128 1129 1130 1131 1132
static bool gen6_check_flags(unsigned int flags)
{
	return true;
}

1133 1134 1135 1136 1137 1138 1139
static void gen6_write_entry(dma_addr_t addr, unsigned int entry,
			     unsigned int flags)
{
	unsigned int type_mask = flags & ~AGP_USER_CACHED_MEMORY_GFDT;
	unsigned int gfdt = flags & AGP_USER_CACHED_MEMORY_GFDT;
	u32 pte_flags;

1140
	if (type_mask == AGP_USER_MEMORY)
1141
		pte_flags = GEN6_PTE_UNCACHED | I810_PTE_VALID;
1142
	else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC) {
1143
		pte_flags = GEN6_PTE_LLC_MLC | I810_PTE_VALID;
1144 1145 1146
		if (gfdt)
			pte_flags |= GEN6_PTE_GFDT;
	} else { /* set 'normal'/'cached' to LLC by default */
1147
		pte_flags = GEN6_PTE_LLC | I810_PTE_VALID;
1148 1149 1150 1151 1152 1153 1154 1155 1156
		if (gfdt)
			pte_flags |= GEN6_PTE_GFDT;
	}

	/* gen6 has bit11-4 for physical addr bit39-32 */
	addr |= (addr >> 28) & 0xff0;
	writel(addr | pte_flags, intel_private.gtt + entry);
}

1157 1158 1159 1160
static void gen6_cleanup(void)
{
}

1161
static int i9xx_setup(void)
1162
{
1163
	u32 reg_addr;
1164

1165
	pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
1166

1167
	reg_addr &= 0xfff80000;
1168

1169
	intel_private.registers = ioremap(reg_addr, 128 * 4096);
1170
	if (!intel_private.registers)
1171 1172
		return -ENOMEM;

1173 1174
	if (INTEL_GTT_GEN == 3) {
		u32 gtt_addr;
1175

1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199
		pci_read_config_dword(intel_private.pcidev,
				      I915_PTEADDR, &gtt_addr);
		intel_private.gtt_bus_addr = gtt_addr;
	} else {
		u32 gtt_offset;

		switch (INTEL_GTT_GEN) {
		case 5:
		case 6:
			gtt_offset = MB(2);
			break;
		case 4:
		default:
			gtt_offset =  KB(512);
			break;
		}
		intel_private.gtt_bus_addr = reg_addr + gtt_offset;
	}

	intel_i9xx_setup_flush();

	return 0;
}

1200
static const struct agp_bridge_driver intel_fake_agp_driver = {
1201 1202
	.owner			= THIS_MODULE,
	.size_type		= FIXED_APER_SIZE,
1203 1204
	.aperture_sizes		= intel_fake_agp_sizes,
	.num_aperture_sizes	= ARRAY_SIZE(intel_fake_agp_sizes),
1205
	.configure		= intel_fake_agp_configure,
1206
	.fetch_size		= intel_fake_agp_fetch_size,
1207
	.cleanup		= intel_gtt_cleanup,
1208
	.agp_enable		= intel_fake_agp_enable,
1209
	.cache_flush		= global_cache_flush,
1210
	.create_gatt_table	= intel_fake_agp_create_gatt_table,
1211
	.free_gatt_table	= intel_fake_agp_free_gatt_table,
1212 1213
	.insert_memory		= intel_fake_agp_insert_entries,
	.remove_memory		= intel_fake_agp_remove_entries,
1214
	.alloc_by_type		= intel_fake_agp_alloc_by_type,
1215 1216 1217 1218 1219 1220
	.free_by_type		= intel_i810_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
	.agp_alloc_pages        = agp_generic_alloc_pages,
	.agp_destroy_page	= agp_generic_destroy_page,
	.agp_destroy_pages      = agp_generic_destroy_pages,
};
1221

1222 1223
static const struct intel_gtt_driver i81x_gtt_driver = {
	.gen = 1,
1224
	.has_pgtbl_enable = 1,
1225
	.dma_mask_size = 32,
1226 1227
	.setup = i810_setup,
	.cleanup = i810_cleanup,
1228 1229
	.check_flags = i830_check_flags,
	.write_entry = i810_write_entry,
1230
};
1231 1232
static const struct intel_gtt_driver i8xx_gtt_driver = {
	.gen = 2,
1233
	.has_pgtbl_enable = 1,
1234
	.setup = i830_setup,
1235
	.cleanup = i830_cleanup,
1236
	.write_entry = i830_write_entry,
1237
	.dma_mask_size = 32,
1238
	.check_flags = i830_check_flags,
1239
	.chipset_flush = i830_chipset_flush,
1240 1241 1242
};
static const struct intel_gtt_driver i915_gtt_driver = {
	.gen = 3,
1243
	.has_pgtbl_enable = 1,
1244
	.setup = i9xx_setup,
1245
	.cleanup = i9xx_cleanup,
1246
	/* i945 is the last gpu to need phys mem (for overlay and cursors). */
1247
	.write_entry = i830_write_entry,
1248
	.dma_mask_size = 32,
1249
	.check_flags = i830_check_flags,
1250
	.chipset_flush = i9xx_chipset_flush,
1251 1252 1253 1254
};
static const struct intel_gtt_driver g33_gtt_driver = {
	.gen = 3,
	.is_g33 = 1,
1255
	.setup = i9xx_setup,
1256
	.cleanup = i9xx_cleanup,
1257
	.write_entry = i965_write_entry,
1258
	.dma_mask_size = 36,
1259
	.check_flags = i830_check_flags,
1260
	.chipset_flush = i9xx_chipset_flush,
1261 1262 1263 1264
};
static const struct intel_gtt_driver pineview_gtt_driver = {
	.gen = 3,
	.is_pineview = 1, .is_g33 = 1,
1265
	.setup = i9xx_setup,
1266
	.cleanup = i9xx_cleanup,
1267
	.write_entry = i965_write_entry,
1268
	.dma_mask_size = 36,
1269
	.check_flags = i830_check_flags,
1270
	.chipset_flush = i9xx_chipset_flush,
1271 1272 1273
};
static const struct intel_gtt_driver i965_gtt_driver = {
	.gen = 4,
1274
	.has_pgtbl_enable = 1,
1275
	.setup = i9xx_setup,
1276
	.cleanup = i9xx_cleanup,
1277
	.write_entry = i965_write_entry,
1278
	.dma_mask_size = 36,
1279
	.check_flags = i830_check_flags,
1280
	.chipset_flush = i9xx_chipset_flush,
1281 1282 1283
};
static const struct intel_gtt_driver g4x_gtt_driver = {
	.gen = 5,
1284
	.setup = i9xx_setup,
1285
	.cleanup = i9xx_cleanup,
1286
	.write_entry = i965_write_entry,
1287
	.dma_mask_size = 36,
1288
	.check_flags = i830_check_flags,
1289
	.chipset_flush = i9xx_chipset_flush,
1290 1291 1292 1293
};
static const struct intel_gtt_driver ironlake_gtt_driver = {
	.gen = 5,
	.is_ironlake = 1,
1294
	.setup = i9xx_setup,
1295
	.cleanup = i9xx_cleanup,
1296
	.write_entry = i965_write_entry,
1297
	.dma_mask_size = 36,
1298
	.check_flags = i830_check_flags,
1299
	.chipset_flush = i9xx_chipset_flush,
1300 1301 1302
};
static const struct intel_gtt_driver sandybridge_gtt_driver = {
	.gen = 6,
1303
	.setup = i9xx_setup,
1304
	.cleanup = gen6_cleanup,
1305
	.write_entry = gen6_write_entry,
1306
	.dma_mask_size = 40,
1307
	.check_flags = gen6_check_flags,
1308
	.chipset_flush = i9xx_chipset_flush,
1309 1310
};

1311 1312 1313 1314 1315 1316 1317
/* Table to describe Intel GMCH and AGP/PCIE GART drivers.  At least one of
 * driver and gmch_driver must be non-null, and find_gmch will determine
 * which one should be used if a gmch_chip_id is present.
 */
static const struct intel_gtt_driver_description {
	unsigned int gmch_chip_id;
	char *name;
1318
	const struct intel_gtt_driver *gtt_driver;
1319
} intel_gtt_chipsets[] = {
1320
	{ PCI_DEVICE_ID_INTEL_82810_IG1, "i810",
1321
		&i81x_gtt_driver},
1322
	{ PCI_DEVICE_ID_INTEL_82810_IG3, "i810",
1323
		&i81x_gtt_driver},
1324
	{ PCI_DEVICE_ID_INTEL_82810E_IG, "i810",
1325
		&i81x_gtt_driver},
1326
	{ PCI_DEVICE_ID_INTEL_82815_CGC, "i815",
1327
		&i81x_gtt_driver},
1328
	{ PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
1329
		&i8xx_gtt_driver},
1330
	{ PCI_DEVICE_ID_INTEL_82845G_IG, "830M",
1331
		&i8xx_gtt_driver},
1332
	{ PCI_DEVICE_ID_INTEL_82854_IG, "854",
1333
		&i8xx_gtt_driver},
1334
	{ PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
1335
		&i8xx_gtt_driver},
1336
	{ PCI_DEVICE_ID_INTEL_82865_IG, "865",
1337
		&i8xx_gtt_driver},
1338
	{ PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
1339
		&i915_gtt_driver },
1340
	{ PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
1341
		&i915_gtt_driver },
1342
	{ PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
1343
		&i915_gtt_driver },
1344
	{ PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
1345
		&i915_gtt_driver },
1346
	{ PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
1347
		&i915_gtt_driver },
1348
	{ PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
1349
		&i915_gtt_driver },
1350
	{ PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
1351
		&i965_gtt_driver },
1352
	{ PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
1353
		&i965_gtt_driver },
1354
	{ PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
1355
		&i965_gtt_driver },
1356
	{ PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
1357
		&i965_gtt_driver },
1358
	{ PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
1359
		&i965_gtt_driver },
1360
	{ PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
1361
		&i965_gtt_driver },
1362
	{ PCI_DEVICE_ID_INTEL_G33_IG, "G33",
1363
		&g33_gtt_driver },
1364
	{ PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
1365
		&g33_gtt_driver },
1366
	{ PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
1367
		&g33_gtt_driver },
1368
	{ PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
1369
		&pineview_gtt_driver },
1370
	{ PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
1371
		&pineview_gtt_driver },
1372
	{ PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
1373
		&g4x_gtt_driver },
1374
	{ PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
1375
		&g4x_gtt_driver },
1376
	{ PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
1377
		&g4x_gtt_driver },
1378
	{ PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
1379
		&g4x_gtt_driver },
1380
	{ PCI_DEVICE_ID_INTEL_B43_IG, "B43",
1381
		&g4x_gtt_driver },
1382
	{ PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
1383
		&g4x_gtt_driver },
1384
	{ PCI_DEVICE_ID_INTEL_G41_IG, "G41",
1385
		&g4x_gtt_driver },
1386
	{ PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
1387
	    "HD Graphics", &ironlake_gtt_driver },
1388
	{ PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
1389
	    "HD Graphics", &ironlake_gtt_driver },
1390
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
1391
	    "Sandybridge", &sandybridge_gtt_driver },
1392
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
1393
	    "Sandybridge", &sandybridge_gtt_driver },
1394
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
1395
	    "Sandybridge", &sandybridge_gtt_driver },
1396
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
1397
	    "Sandybridge", &sandybridge_gtt_driver },
1398
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
1399
	    "Sandybridge", &sandybridge_gtt_driver },
1400
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
1401
	    "Sandybridge", &sandybridge_gtt_driver },
1402
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
1403
	    "Sandybridge", &sandybridge_gtt_driver },
1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423
	{ 0, NULL, NULL }
};

static int find_gmch(u16 device)
{
	struct pci_dev *gmch_device;

	gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
	if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
		gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
					     device, gmch_device);
	}

	if (!gmch_device)
		return 0;

	intel_private.pcidev = gmch_device;
	return 1;
}

1424
int intel_gmch_probe(struct pci_dev *pdev,
1425 1426 1427
				      struct agp_bridge_data *bridge)
{
	int i, mask;
1428
	intel_private.driver = NULL;
1429 1430 1431

	for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
		if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
1432
			intel_private.driver =
1433
				intel_gtt_chipsets[i].gtt_driver;
1434 1435 1436 1437
			break;
		}
	}

1438
	if (!intel_private.driver)
1439 1440
		return 0;

1441
	bridge->driver = &intel_fake_agp_driver;
1442 1443 1444
	bridge->dev_private_data = &intel_private;
	bridge->dev = pdev;

1445 1446
	intel_private.bridge_dev = pci_dev_get(pdev);

1447 1448
	dev_info(&pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);

1449
	mask = intel_private.driver->dma_mask_size;
1450 1451 1452 1453 1454 1455 1456
	if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
		dev_err(&intel_private.pcidev->dev,
			"set gfx device dma mask %d-bit failed!\n", mask);
	else
		pci_set_consistent_dma_mask(intel_private.pcidev,
					    DMA_BIT_MASK(mask));

1457 1458
	/*if (bridge->driver == &intel_810_driver)
		return 1;*/
1459

1460 1461
	if (intel_gtt_init() != 0)
		return 0;
1462

1463 1464
	return 1;
}
1465
EXPORT_SYMBOL(intel_gmch_probe);
1466

1467
const struct intel_gtt *intel_gtt_get(void)
1468 1469 1470 1471 1472
{
	return &intel_private.base;
}
EXPORT_SYMBOL(intel_gtt_get);

1473 1474 1475 1476 1477 1478 1479
void intel_gtt_chipset_flush(void)
{
	if (intel_private.driver->chipset_flush)
		intel_private.driver->chipset_flush();
}
EXPORT_SYMBOL(intel_gtt_chipset_flush);

1480
void intel_gmch_remove(struct pci_dev *pdev)
1481 1482 1483
{
	if (intel_private.pcidev)
		pci_dev_put(intel_private.pcidev);
1484 1485
	if (intel_private.bridge_dev)
		pci_dev_put(intel_private.bridge_dev);
1486
}
1487 1488 1489 1490
EXPORT_SYMBOL(intel_gmch_remove);

MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
MODULE_LICENSE("GPL and additional rights");