intel_psr.c 32.8 KB
Newer Older
R
Rodrigo Vivi 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

R
Rodrigo Vivi 已提交
24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53
/**
 * DOC: Panel Self Refresh (PSR/SRD)
 *
 * Since Haswell Display controller supports Panel Self-Refresh on display
 * panels witch have a remote frame buffer (RFB) implemented according to PSR
 * spec in eDP1.3. PSR feature allows the display to go to lower standby states
 * when system is idle but display is on as it eliminates display refresh
 * request to DDR memory completely as long as the frame buffer for that
 * display is unchanged.
 *
 * Panel Self Refresh must be supported by both Hardware (source) and
 * Panel (sink).
 *
 * PSR saves power by caching the framebuffer in the panel RFB, which allows us
 * to power down the link and memory controller. For DSI panels the same idea
 * is called "manual mode".
 *
 * The implementation uses the hardware-based PSR support which automatically
 * enters/exits self-refresh mode. The hardware takes care of sending the
 * required DP aux message and could even retrain the link (that part isn't
 * enabled yet though). The hardware also keeps track of any frontbuffer
 * changes to know when to exit self-refresh mode again. Unfortunately that
 * part doesn't work too well, hence why the i915 PSR support uses the
 * software frontbuffer tracking to make sure it doesn't miss a screen
 * update. For this integration intel_psr_invalidate() and intel_psr_flush()
 * get called by the frontbuffer tracking code. Note that because of locking
 * issues the self-refresh re-enable code is done from a work queue, which
 * must be correctly synchronized/cancelled when shutting down the pipe."
 */

R
Rodrigo Vivi 已提交
54 55 56 57 58
#include <drm/drmP.h>

#include "intel_drv.h"
#include "i915_drv.h"

59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95
static inline enum intel_display_power_domain
psr_aux_domain(struct intel_dp *intel_dp)
{
	/* CNL HW requires corresponding AUX IOs to be powered up for PSR.
	 * However, for non-A AUX ports the corresponding non-EDP transcoders
	 * would have already enabled power well 2 and DC_OFF. This means we can
	 * acquire a wider POWER_DOMAIN_AUX_{B,C,D,F} reference instead of a
	 * specific AUX_IO reference without powering up any extra wells.
	 * Note that PSR is enabled only on Port A even though this function
	 * returns the correct domain for other ports too.
	 */
	return intel_dp->aux_ch == AUX_CH_A ? POWER_DOMAIN_AUX_IO_A :
					      intel_dp->aux_power_domain;
}

static void psr_aux_io_power_get(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);

	if (INTEL_GEN(dev_priv) < 10)
		return;

	intel_display_power_get(dev_priv, psr_aux_domain(intel_dp));
}

static void psr_aux_io_power_put(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);

	if (INTEL_GEN(dev_priv) < 10)
		return;

	intel_display_power_put(dev_priv, psr_aux_domain(intel_dp));
}

96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146
static bool intel_dp_get_y_cord_status(struct intel_dp *intel_dp)
{
	uint8_t psr_caps = 0;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_CAPS, &psr_caps) != 1)
		return false;
	return psr_caps & DP_PSR2_SU_Y_COORDINATE_REQUIRED;
}

static bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
{
	uint8_t dprx = 0;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_DPRX_FEATURE_ENUMERATION_LIST,
			      &dprx) != 1)
		return false;
	return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
}

static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
{
	uint8_t alpm_caps = 0;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP,
			      &alpm_caps) != 1)
		return false;
	return alpm_caps & DP_ALPM_CAP;
}

void intel_psr_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);

	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT, intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));

	if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
		dev_priv->psr.sink_support = true;
		DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
	}

	if (INTEL_GEN(dev_priv) >= 9 &&
	    (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
		uint8_t frame_sync_cap;

		dev_priv->psr.sink_support = true;
		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
				      &frame_sync_cap) != 1)
			frame_sync_cap = 0;
147
		dev_priv->psr.aux_frame_sync = frame_sync_cap & DP_AUX_FRAME_SYNC_CAP;
148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163
		/* PSR2 needs frame sync as well */
		dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
		DRM_DEBUG_KMS("PSR2 %s on sink",
			      dev_priv->psr.psr2_support ? "supported" : "not supported");

		if (dev_priv->psr.psr2_support) {
			dev_priv->psr.y_cord_support =
				intel_dp_get_y_cord_status(intel_dp);
			dev_priv->psr.colorimetry_support =
				intel_dp_get_colorimetry_status(intel_dp);
			dev_priv->psr.alpm =
				intel_dp_get_alpm_status(intel_dp);
		}
	}
}

164 165
static bool vlv_is_psr_active_on_pipe(struct drm_device *dev, int pipe)
{
166
	struct drm_i915_private *dev_priv = to_i915(dev);
167 168 169 170 171 172 173 174
	uint32_t val;

	val = I915_READ(VLV_PSRSTAT(pipe)) &
	      VLV_EDP_PSR_CURR_STATE_MASK;
	return (val == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
	       (val == VLV_EDP_PSR_ACTIVE_SF_UPDATE);
}

175 176
static void vlv_psr_setup_vsc(struct intel_dp *intel_dp,
			      const struct intel_crtc_state *crtc_state)
177
{
178 179
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
180 181 182
	uint32_t val;

	/* VLV auto-generate VSC package as per EDP 1.3 spec, Table 3.10 */
183
	val  = I915_READ(VLV_VSCSDP(crtc->pipe));
184 185
	val &= ~VLV_EDP_PSR_SDP_FREQ_MASK;
	val |= VLV_EDP_PSR_SDP_FREQ_EVFRAME;
186
	I915_WRITE(VLV_VSCSDP(crtc->pipe), val);
187 188
}

189 190
static void hsw_psr_setup_vsc(struct intel_dp *intel_dp,
			      const struct intel_crtc_state *crtc_state)
191
{
192
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
193 194
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
	struct edp_vsc_psr psr_vsc;
195

196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211
	if (dev_priv->psr.psr2_support) {
		/* Prepare VSC Header for SU as per EDP 1.4 spec, Table 6.11 */
		memset(&psr_vsc, 0, sizeof(psr_vsc));
		psr_vsc.sdp_header.HB0 = 0;
		psr_vsc.sdp_header.HB1 = 0x7;
		if (dev_priv->psr.colorimetry_support &&
		    dev_priv->psr.y_cord_support) {
			psr_vsc.sdp_header.HB2 = 0x5;
			psr_vsc.sdp_header.HB3 = 0x13;
		} else if (dev_priv->psr.y_cord_support) {
			psr_vsc.sdp_header.HB2 = 0x4;
			psr_vsc.sdp_header.HB3 = 0xe;
		} else {
			psr_vsc.sdp_header.HB2 = 0x3;
			psr_vsc.sdp_header.HB3 = 0xc;
		}
212
	} else {
213 214 215 216 217 218
		/* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
		memset(&psr_vsc, 0, sizeof(psr_vsc));
		psr_vsc.sdp_header.HB0 = 0;
		psr_vsc.sdp_header.HB1 = 0x7;
		psr_vsc.sdp_header.HB2 = 0x2;
		psr_vsc.sdp_header.HB3 = 0x8;
219 220
	}

221 222
	intel_dig_port->write_infoframe(&intel_dig_port->base.base, crtc_state,
					DP_SDP_VSC, &psr_vsc, sizeof(psr_vsc));
223 224
}

225 226 227
static void vlv_psr_enable_sink(struct intel_dp *intel_dp)
{
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
228
			   DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
229 230
}

231 232
static i915_reg_t psr_aux_ctl_reg(struct drm_i915_private *dev_priv,
				       enum port port)
233
{
234
	if (INTEL_GEN(dev_priv) >= 9)
235 236 237 238 239
		return DP_AUX_CH_CTL(port);
	else
		return EDP_PSR_AUX_CTL;
}

240 241
static i915_reg_t psr_aux_data_reg(struct drm_i915_private *dev_priv,
					enum port port, int index)
242
{
243
	if (INTEL_GEN(dev_priv) >= 9)
244 245 246 247 248
		return DP_AUX_CH_DATA(port, index);
	else
		return EDP_PSR_AUX_DATA(index);
}

249
static void hsw_psr_enable_sink(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
250 251 252
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
253
	struct drm_i915_private *dev_priv = to_i915(dev);
R
Rodrigo Vivi 已提交
254
	uint32_t aux_clock_divider;
255
	i915_reg_t aux_ctl_reg;
R
Rodrigo Vivi 已提交
256 257 258 259 260 261 262
	static const uint8_t aux_msg[] = {
		[0] = DP_AUX_NATIVE_WRITE << 4,
		[1] = DP_SET_POWER >> 8,
		[2] = DP_SET_POWER & 0xff,
		[3] = 1 - 1,
		[4] = DP_SET_POWER_D0,
	};
263
	enum port port = dig_port->base.port;
264
	u32 aux_ctl;
R
Rodrigo Vivi 已提交
265 266 267 268 269 270
	int i;

	BUILD_BUG_ON(sizeof(aux_msg) > 20);

	aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);

271 272 273 274 275
	/* Enable AUX frame sync at sink */
	if (dev_priv->psr.aux_frame_sync)
		drm_dp_dpcd_writeb(&intel_dp->aux,
				DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF,
				DP_AUX_FRAME_SYNC_ENABLE);
276 277 278 279 280
	/* Enable ALPM at sink for psr2 */
	if (dev_priv->psr.psr2_support && dev_priv->psr.alpm)
		drm_dp_dpcd_writeb(&intel_dp->aux,
				DP_RECEIVER_ALPM_CONFIG,
				DP_ALPM_ENABLE);
281 282 283 284 285 286 287
	if (dev_priv->psr.link_standby)
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
				   DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
	else
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
				   DP_PSR_ENABLE);

288
	aux_ctl_reg = psr_aux_ctl_reg(dev_priv, port);
289

R
Rodrigo Vivi 已提交
290 291
	/* Setup AUX registers */
	for (i = 0; i < sizeof(aux_msg); i += 4)
292
		I915_WRITE(psr_aux_data_reg(dev_priv, port, i >> 2),
R
Rodrigo Vivi 已提交
293 294
			   intel_dp_pack_aux(&aux_msg[i], sizeof(aux_msg) - i));

295 296 297
	aux_ctl = intel_dp->get_aux_send_ctl(intel_dp, 0, sizeof(aux_msg),
					     aux_clock_divider);
	I915_WRITE(aux_ctl_reg, aux_ctl);
R
Rodrigo Vivi 已提交
298 299
}

300 301
static void vlv_psr_enable_source(struct intel_dp *intel_dp,
				  const struct intel_crtc_state *crtc_state)
302 303
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
304 305
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
306

307
	/* Transition from PSR_state 0 (disabled) to PSR_state 1 (inactive) */
308
	I915_WRITE(VLV_PSRCTL(crtc->pipe),
309 310 311 312 313
		   VLV_EDP_PSR_MODE_SW_TIMER |
		   VLV_EDP_PSR_SRC_TRANSMITTER_STATE |
		   VLV_EDP_PSR_ENABLE);
}

314 315 316 317
static void vlv_psr_activate(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
318
	struct drm_i915_private *dev_priv = to_i915(dev);
319 320 321
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	enum pipe pipe = to_intel_crtc(crtc)->pipe;

322 323 324 325 326
	/*
	 * Let's do the transition from PSR_state 1 (inactive) to
	 * PSR_state 2 (transition to active - static frame transmission).
	 * Then Hardware is responsible for the transition to
	 * PSR_state 3 (active - no Remote Frame Buffer (RFB) update).
327 328 329 330 331
	 */
	I915_WRITE(VLV_PSRCTL(pipe), I915_READ(VLV_PSRCTL(pipe)) |
		   VLV_EDP_PSR_ACTIVE_ENTRY);
}

R
Rodrigo Vivi 已提交
332
static void hsw_activate_psr1(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
333 334 335
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
336
	struct drm_i915_private *dev_priv = to_i915(dev);
337

R
Rodrigo Vivi 已提交
338
	uint32_t max_sleep_time = 0x1f;
339 340 341 342 343 344
	/*
	 * Let's respect VBT in case VBT asks a higher idle_frame value.
	 * Let's use 6 as the minimum to cover all known cases including
	 * the off-by-one issue that HW has in some cases. Also there are
	 * cases where sink should be able to train
	 * with the 5 or 6 idle patterns.
345
	 */
346
	uint32_t idle_frames = max(6, dev_priv->vbt.psr.idle_frames);
347 348 349 350
	uint32_t val = EDP_PSR_ENABLE;

	val |= max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT;
	val |= idle_frames << EDP_PSR_IDLE_FRAME_SHIFT;
351

352
	if (IS_HASWELL(dev_priv))
353
		val |= EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
R
Rodrigo Vivi 已提交
354

355 356 357
	if (dev_priv->psr.link_standby)
		val |= EDP_PSR_LINK_STANDBY;

358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381
	if (dev_priv->vbt.psr.tp1_wakeup_time > 5)
		val |= EDP_PSR_TP1_TIME_2500us;
	else if (dev_priv->vbt.psr.tp1_wakeup_time > 1)
		val |= EDP_PSR_TP1_TIME_500us;
	else if (dev_priv->vbt.psr.tp1_wakeup_time > 0)
		val |= EDP_PSR_TP1_TIME_100us;
	else
		val |= EDP_PSR_TP1_TIME_0us;

	if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 5)
		val |= EDP_PSR_TP2_TP3_TIME_2500us;
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 1)
		val |= EDP_PSR_TP2_TP3_TIME_500us;
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 0)
		val |= EDP_PSR_TP2_TP3_TIME_100us;
	else
		val |= EDP_PSR_TP2_TP3_TIME_0us;

	if (intel_dp_source_supports_hbr2(intel_dp) &&
	    drm_dp_tps3_supported(intel_dp->dpcd))
		val |= EDP_PSR_TP1_TP3_SEL;
	else
		val |= EDP_PSR_TP1_TP2_SEL;

382
	val |= I915_READ(EDP_PSR_CTL) & EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK;
383
	I915_WRITE(EDP_PSR_CTL, val);
384
}
385

R
Rodrigo Vivi 已提交
386
static void hsw_activate_psr2(struct intel_dp *intel_dp)
387 388 389 390 391 392 393 394 395 396 397 398 399
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
	/*
	 * Let's respect VBT in case VBT asks a higher idle_frame value.
	 * Let's use 6 as the minimum to cover all known cases including
	 * the off-by-one issue that HW has in some cases. Also there are
	 * cases where sink should be able to train
	 * with the 5 or 6 idle patterns.
	 */
	uint32_t idle_frames = max(6, dev_priv->vbt.psr.idle_frames);
	uint32_t val;
400
	uint8_t sink_latency;
401 402

	val = idle_frames << EDP_PSR_IDLE_FRAME_SHIFT;
403 404 405 406

	/* FIXME: selective update is probably totally broken because it doesn't
	 * mesh at all with our frontbuffer tracking. And the hw alone isn't
	 * good enough. */
407
	val |= EDP_PSR2_ENABLE |
408 409 410 411 412 413 414 415 416 417
		EDP_SU_TRACK_ENABLE;

	if (drm_dp_dpcd_readb(&intel_dp->aux,
				DP_SYNCHRONIZATION_LATENCY_IN_SINK,
				&sink_latency) == 1) {
		sink_latency &= DP_MAX_RESYNC_FRAME_COUNT_MASK;
	} else {
		sink_latency = 0;
	}
	val |= EDP_PSR2_FRAME_BEFORE_SU(sink_latency + 1);
418 419 420 421 422 423 424 425 426

	if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 5)
		val |= EDP_PSR2_TP2_TIME_2500;
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 1)
		val |= EDP_PSR2_TP2_TIME_500;
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 0)
		val |= EDP_PSR2_TP2_TIME_100;
	else
		val |= EDP_PSR2_TP2_TIME_50;
427

428
	I915_WRITE(EDP_PSR2_CTL, val);
R
Rodrigo Vivi 已提交
429 430
}

R
Rodrigo Vivi 已提交
431
static void hsw_psr_activate(struct intel_dp *intel_dp)
432 433 434 435 436
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);

R
Rodrigo Vivi 已提交
437 438 439 440 441
	/* On HSW+ after we enable PSR on source it will activate it
	 * as soon as it match configure idle_frame count. So
	 * we just actually enable it here on activation time.
	 */

442 443
	/* psr1 and psr2 are mutually exclusive.*/
	if (dev_priv->psr.psr2_support)
R
Rodrigo Vivi 已提交
444
		hsw_activate_psr2(intel_dp);
445
	else
R
Rodrigo Vivi 已提交
446
		hsw_activate_psr1(intel_dp);
447 448
}

449 450
void intel_psr_compute_config(struct intel_dp *intel_dp,
			      struct intel_crtc_state *crtc_state)
R
Rodrigo Vivi 已提交
451 452
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
453
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
454
	const struct drm_display_mode *adjusted_mode =
455
		&crtc_state->base.adjusted_mode;
456
	int psr_setup_time;
R
Rodrigo Vivi 已提交
457

458
	if (!CAN_PSR(dev_priv))
459 460 461 462 463 464
		return;

	if (!i915_modparams.enable_psr) {
		DRM_DEBUG_KMS("PSR disable by flag\n");
		return;
	}
R
Rodrigo Vivi 已提交
465

466 467 468 469 470 471 472
	/*
	 * HSW spec explicitly says PSR is tied to port A.
	 * BDW+ platforms with DDI implementation of PSR have different
	 * PSR registers per transcoder and we only implement transcoder EDP
	 * ones. Since by Display design transcoder EDP is tied to port A
	 * we can safely escape based on the port A.
	 */
473
	if (HAS_DDI(dev_priv) && dig_port->base.port != PORT_A) {
474
		DRM_DEBUG_KMS("PSR condition failed: Port not supported\n");
475
		return;
R
Rodrigo Vivi 已提交
476 477
	}

478
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
479 480
	    !dev_priv->psr.link_standby) {
		DRM_ERROR("PSR condition failed: Link off requested but not supported on this platform\n");
481
		return;
482 483
	}

484
	if (IS_HASWELL(dev_priv) &&
485
	    I915_READ(HSW_STEREO_3D_CTL(crtc_state->cpu_transcoder)) &
486
		      S3D_ENABLE) {
R
Rodrigo Vivi 已提交
487
		DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
488
		return;
R
Rodrigo Vivi 已提交
489 490
	}

491
	if (IS_HASWELL(dev_priv) &&
492
	    adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
R
Rodrigo Vivi 已提交
493
		DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
494
		return;
R
Rodrigo Vivi 已提交
495 496
	}

497 498 499 500
	psr_setup_time = drm_dp_psr_setup_time(intel_dp->psr_dpcd);
	if (psr_setup_time < 0) {
		DRM_DEBUG_KMS("PSR condition failed: Invalid PSR setup time (0x%02x)\n",
			      intel_dp->psr_dpcd[1]);
501
		return;
502 503 504 505 506 507
	}

	if (intel_usecs_to_scanlines(adjusted_mode, psr_setup_time) >
	    adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vdisplay - 1) {
		DRM_DEBUG_KMS("PSR condition failed: PSR setup time (%d us) too long\n",
			      psr_setup_time);
508 509 510 511 512 513 514 515 516 517 518
		return;
	}

	/*
	 * FIXME psr2_support is messed up. It's both computed
	 * dynamically during PSR enable, and extracted from sink
	 * caps during eDP detection.
	 */
	if (!dev_priv->psr.psr2_support) {
		crtc_state->has_psr = true;
		return;
519 520
	}

521
	/* PSR2 is restricted to work with panel resolutions upto 3200x2000 */
522 523 524 525
	if (adjusted_mode->crtc_hdisplay > 3200 ||
	    adjusted_mode->crtc_vdisplay > 2000) {
		DRM_DEBUG_KMS("PSR2 disabled, panel resolution too big\n");
		return;
526
	}
527 528 529 530 531

	/*
	 * FIXME:enable psr2 only for y-cordinate psr2 panels
	 * After gtc implementation , remove this restriction.
	 */
532
	if (!dev_priv->psr.y_cord_support) {
533
		DRM_DEBUG_KMS("PSR2 disabled, panel does not support Y coordinate\n");
534
		return;
535
	}
536

537 538
	crtc_state->has_psr = true;
	crtc_state->has_psr2 = true;
R
Rodrigo Vivi 已提交
539 540
}

541
static void intel_psr_activate(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
542 543 544
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
545
	struct drm_i915_private *dev_priv = to_i915(dev);
R
Rodrigo Vivi 已提交
546

547 548 549 550
	if (dev_priv->psr.psr2_support)
		WARN_ON(I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE);
	else
		WARN_ON(I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE);
R
Rodrigo Vivi 已提交
551 552 553
	WARN_ON(dev_priv->psr.active);
	lockdep_assert_held(&dev_priv->psr.lock);

R
Rodrigo Vivi 已提交
554
	dev_priv->psr.activate(intel_dp);
R
Rodrigo Vivi 已提交
555 556 557
	dev_priv->psr.active = true;
}

558 559 560 561 562 563 564 565 566
static void hsw_psr_enable_source(struct intel_dp *intel_dp,
				  const struct intel_crtc_state *crtc_state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
	u32 chicken;

567 568
	psr_aux_io_power_get(intel_dp);

569 570 571 572 573 574
	if (dev_priv->psr.psr2_support) {
		chicken = PSR2_VSC_ENABLE_PROG_HEADER;
		if (dev_priv->psr.y_cord_support)
			chicken |= PSR2_ADD_VERTICAL_LINE_COUNT;
		I915_WRITE(CHICKEN_TRANS(cpu_transcoder), chicken);

575
		I915_WRITE(EDP_PSR_DEBUG,
576 577 578 579 580 581 582 583 584 585 586 587 588
			   EDP_PSR_DEBUG_MASK_MEMUP |
			   EDP_PSR_DEBUG_MASK_HPD |
			   EDP_PSR_DEBUG_MASK_LPSP |
			   EDP_PSR_DEBUG_MASK_MAX_SLEEP |
			   EDP_PSR_DEBUG_MASK_DISP_REG_WRITE);
	} else {
		/*
		 * Per Spec: Avoid continuous PSR exit by masking MEMUP
		 * and HPD. also mask LPSP to avoid dependency on other
		 * drivers that might block runtime_pm besides
		 * preventing  other hw tracking issues now we can rely
		 * on frontbuffer tracking.
		 */
589
		I915_WRITE(EDP_PSR_DEBUG,
590 591 592 593 594 595
			   EDP_PSR_DEBUG_MASK_MEMUP |
			   EDP_PSR_DEBUG_MASK_HPD |
			   EDP_PSR_DEBUG_MASK_LPSP);
	}
}

R
Rodrigo Vivi 已提交
596 597 598
/**
 * intel_psr_enable - Enable PSR
 * @intel_dp: Intel DP
599
 * @crtc_state: new CRTC state
R
Rodrigo Vivi 已提交
600 601 602
 *
 * This function can only be called after the pipe is fully trained and enabled.
 */
603 604
void intel_psr_enable(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
R
Rodrigo Vivi 已提交
605 606 607
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
608
	struct drm_i915_private *dev_priv = to_i915(dev);
R
Rodrigo Vivi 已提交
609

610
	if (!crtc_state->has_psr)
R
Rodrigo Vivi 已提交
611 612
		return;

613 614 615
	if (WARN_ON(!CAN_PSR(dev_priv)))
		return;

616
	WARN_ON(dev_priv->drrs.dp);
R
Rodrigo Vivi 已提交
617 618 619 620 621 622
	mutex_lock(&dev_priv->psr.lock);
	if (dev_priv->psr.enabled) {
		DRM_DEBUG_KMS("PSR already in use\n");
		goto unlock;
	}

623
	dev_priv->psr.psr2_support = crtc_state->has_psr2;
R
Rodrigo Vivi 已提交
624 625
	dev_priv->psr.busy_frontbuffer_bits = 0;

626
	dev_priv->psr.setup_vsc(intel_dp, crtc_state);
627
	dev_priv->psr.enable_sink(intel_dp);
628
	dev_priv->psr.enable_source(intel_dp, crtc_state);
629 630 631 632 633 634 635 636 637 638 639 640 641 642 643
	dev_priv->psr.enabled = intel_dp;

	if (INTEL_GEN(dev_priv) >= 9) {
		intel_psr_activate(intel_dp);
	} else {
		/*
		 * FIXME: Activation should happen immediately since this
		 * function is just called after pipe is fully trained and
		 * enabled.
		 * However on some platforms we face issues when first
		 * activation follows a modeset so quickly.
		 *     - On VLV/CHV we get bank screen on first activation
		 *     - On HSW/BDW we get a recoverable frozen screen until
		 *       next exit-activate sequence.
		 */
644 645
		schedule_delayed_work(&dev_priv->psr.work,
				      msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
646
	}
647

R
Rodrigo Vivi 已提交
648 649 650 651
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

652 653
static void vlv_psr_disable(struct intel_dp *intel_dp,
			    const struct intel_crtc_state *old_crtc_state)
R
Rodrigo Vivi 已提交
654 655 656
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
657
	struct drm_i915_private *dev_priv = to_i915(dev);
658
	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
659
	uint32_t val;
R
Rodrigo Vivi 已提交
660

661
	if (dev_priv->psr.active) {
662
		/* Put VLV PSR back to PSR_state 0 (disabled). */
663
		if (intel_wait_for_register(dev_priv,
664
					    VLV_PSRSTAT(crtc->pipe),
665 666 667
					    VLV_EDP_PSR_IN_TRANS,
					    0,
					    1))
668 669
			WARN(1, "PSR transition took longer than expected\n");

670
		val = I915_READ(VLV_PSRCTL(crtc->pipe));
671 672 673
		val &= ~VLV_EDP_PSR_ACTIVE_ENTRY;
		val &= ~VLV_EDP_PSR_ENABLE;
		val &= ~VLV_EDP_PSR_MODE_MASK;
674
		I915_WRITE(VLV_PSRCTL(crtc->pipe), val);
675 676 677

		dev_priv->psr.active = false;
	} else {
678
		WARN_ON(vlv_is_psr_active_on_pipe(dev, crtc->pipe));
R
Rodrigo Vivi 已提交
679
	}
680 681
}

682 683
static void hsw_psr_disable(struct intel_dp *intel_dp,
			    const struct intel_crtc_state *old_crtc_state)
684 685 686
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
687
	struct drm_i915_private *dev_priv = to_i915(dev);
R
Rodrigo Vivi 已提交
688 689

	if (dev_priv->psr.active) {
690
		i915_reg_t psr_status;
691 692
		u32 psr_status_mask;

693 694 695 696 697
		if (dev_priv->psr.aux_frame_sync)
			drm_dp_dpcd_writeb(&intel_dp->aux,
					DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF,
					0);

698
		if (dev_priv->psr.psr2_support) {
699
			psr_status = EDP_PSR2_STATUS;
700 701
			psr_status_mask = EDP_PSR2_STATUS_STATE_MASK;

702 703
			I915_WRITE(EDP_PSR2_CTL,
				   I915_READ(EDP_PSR2_CTL) &
704 705
				   ~(EDP_PSR2_ENABLE | EDP_SU_TRACK_ENABLE));

706
		} else {
707
			psr_status = EDP_PSR_STATUS;
708 709
			psr_status_mask = EDP_PSR_STATUS_STATE_MASK;

710 711
			I915_WRITE(EDP_PSR_CTL,
				   I915_READ(EDP_PSR_CTL) & ~EDP_PSR_ENABLE);
712
		}
713 714 715

		/* Wait till PSR is idle */
		if (intel_wait_for_register(dev_priv,
716
					    psr_status, psr_status_mask, 0,
717 718 719
					    2000))
			DRM_ERROR("Timed out waiting for PSR Idle State\n");

R
Rodrigo Vivi 已提交
720 721
		dev_priv->psr.active = false;
	} else {
722 723 724 725
		if (dev_priv->psr.psr2_support)
			WARN_ON(I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE);
		else
			WARN_ON(I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE);
R
Rodrigo Vivi 已提交
726
	}
727 728

	psr_aux_io_power_put(intel_dp);
729 730 731 732 733
}

/**
 * intel_psr_disable - Disable PSR
 * @intel_dp: Intel DP
734
 * @old_crtc_state: old CRTC state
735 736 737
 *
 * This function needs to be called before disabling pipe.
 */
738 739
void intel_psr_disable(struct intel_dp *intel_dp,
		       const struct intel_crtc_state *old_crtc_state)
740 741 742
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
743
	struct drm_i915_private *dev_priv = to_i915(dev);
744

745
	if (!old_crtc_state->has_psr)
746 747
		return;

748 749 750
	if (WARN_ON(!CAN_PSR(dev_priv)))
		return;

751 752 753 754 755 756
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

757
	dev_priv->psr.disable_source(intel_dp, old_crtc_state);
R
Rodrigo Vivi 已提交
758

759 760 761
	/* Disable PSR on Sink */
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, 0);

R
Rodrigo Vivi 已提交
762 763 764 765 766 767 768 769 770 771 772
	dev_priv->psr.enabled = NULL;
	mutex_unlock(&dev_priv->psr.lock);

	cancel_delayed_work_sync(&dev_priv->psr.work);
}

static void intel_psr_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), psr.work.work);
	struct intel_dp *intel_dp = dev_priv->psr.enabled;
773 774
	struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
R
Rodrigo Vivi 已提交
775 776 777 778 779 780

	/* We have to make sure PSR is ready for re-enable
	 * otherwise it keeps disabled until next full enable/disable cycle.
	 * PSR might take some time to get fully disabled
	 * and be ready for re-enable.
	 */
781
	if (HAS_DDI(dev_priv)) {
782 783
		if (dev_priv->psr.psr2_support) {
			if (intel_wait_for_register(dev_priv,
784 785 786 787
						    EDP_PSR2_STATUS,
						    EDP_PSR2_STATUS_STATE_MASK,
						    0,
						    50)) {
788 789 790 791 792
				DRM_ERROR("Timed out waiting for PSR2 Idle for re-enable\n");
				return;
			}
		} else {
			if (intel_wait_for_register(dev_priv,
793 794 795 796
						    EDP_PSR_STATUS,
						    EDP_PSR_STATUS_STATE_MASK,
						    0,
						    50)) {
797 798 799
				DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");
				return;
			}
800 801
		}
	} else {
802 803 804 805 806
		if (intel_wait_for_register(dev_priv,
					    VLV_PSRSTAT(pipe),
					    VLV_EDP_PSR_IN_TRANS,
					    0,
					    1)) {
807 808 809
			DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");
			return;
		}
R
Rodrigo Vivi 已提交
810 811 812 813 814 815 816 817 818 819 820 821 822 823 824
	}
	mutex_lock(&dev_priv->psr.lock);
	intel_dp = dev_priv->psr.enabled;

	if (!intel_dp)
		goto unlock;

	/*
	 * The delayed work can race with an invalidate hence we need to
	 * recheck. Since psr_flush first clears this and then reschedules we
	 * won't ever miss a flush when bailing out here.
	 */
	if (dev_priv->psr.busy_frontbuffer_bits)
		goto unlock;

825
	intel_psr_activate(intel_dp);
R
Rodrigo Vivi 已提交
826 827 828 829
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

830
static void intel_psr_exit(struct drm_i915_private *dev_priv)
R
Rodrigo Vivi 已提交
831
{
832 833 834 835
	struct intel_dp *intel_dp = dev_priv->psr.enabled;
	struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
	u32 val;
R
Rodrigo Vivi 已提交
836

837 838 839
	if (!dev_priv->psr.active)
		return;

840
	if (HAS_DDI(dev_priv)) {
841 842 843 844
		if (dev_priv->psr.aux_frame_sync)
			drm_dp_dpcd_writeb(&intel_dp->aux,
					DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF,
					0);
845 846 847 848 849 850 851 852 853
		if (dev_priv->psr.psr2_support) {
			val = I915_READ(EDP_PSR2_CTL);
			WARN_ON(!(val & EDP_PSR2_ENABLE));
			I915_WRITE(EDP_PSR2_CTL, val & ~EDP_PSR2_ENABLE);
		} else {
			val = I915_READ(EDP_PSR_CTL);
			WARN_ON(!(val & EDP_PSR_ENABLE));
			I915_WRITE(EDP_PSR_CTL, val & ~EDP_PSR_ENABLE);
		}
854 855 856
	} else {
		val = I915_READ(VLV_PSRCTL(pipe));

857 858 859 860 861 862 863 864
		/*
		 * Here we do the transition drirectly from
		 * PSR_state 3 (active - no Remote Frame Buffer (RFB) update) to
		 * PSR_state 5 (exit).
		 * PSR State 4 (active with single frame update) can be skipped.
		 * On PSR_state 5 (exit) Hardware is responsible to transition
		 * back to PSR_state 1 (inactive).
		 * Now we are at Same state after vlv_psr_enable_source.
865 866 867 868
		 */
		val &= ~VLV_EDP_PSR_ACTIVE_ENTRY;
		I915_WRITE(VLV_PSRCTL(pipe), val);

869 870
		/*
		 * Send AUX wake up - Spec says after transitioning to PSR
871 872 873 874 875 876 877 878
		 * active we have to send AUX wake up by writing 01h in DPCD
		 * 600h of sink device.
		 * XXX: This might slow down the transition, but without this
		 * HW doesn't complete the transition to PSR_state 1 and we
		 * never get the screen updated.
		 */
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
				   DP_SET_POWER_D0);
R
Rodrigo Vivi 已提交
879 880
	}

881
	dev_priv->psr.active = false;
R
Rodrigo Vivi 已提交
882 883
}

884 885
/**
 * intel_psr_single_frame_update - Single Frame Update
886
 * @dev_priv: i915 device
887
 * @frontbuffer_bits: frontbuffer plane tracking bits
888 889 890 891 892 893
 *
 * Some platforms support a single frame update feature that is used to
 * send and update only one frame on Remote Frame Buffer.
 * So far it is only implemented for Valleyview and Cherryview because
 * hardware requires this to be done before a page flip.
 */
894
void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
895
				   unsigned frontbuffer_bits)
896 897 898 899 900
{
	struct drm_crtc *crtc;
	enum pipe pipe;
	u32 val;

901
	if (!CAN_PSR(dev_priv))
902 903
		return;

904 905 906 907
	/*
	 * Single frame update is already supported on BDW+ but it requires
	 * many W/A and it isn't really needed.
	 */
908
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
909 910 911 912 913 914 915 916 917 918 919
		return;

	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

	crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

920 921
	if (frontbuffer_bits & INTEL_FRONTBUFFER_ALL_MASK(pipe)) {
		val = I915_READ(VLV_PSRCTL(pipe));
922

923 924 925 926 927 928
		/*
		 * We need to set this bit before writing registers for a flip.
		 * This bit will be self-clear when it gets to the PSR active state.
		 */
		I915_WRITE(VLV_PSRCTL(pipe), val | VLV_EDP_PSR_SINGLE_FRAME_UPDATE);
	}
929 930 931
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
932 933
/**
 * intel_psr_invalidate - Invalidade PSR
934
 * @dev_priv: i915 device
R
Rodrigo Vivi 已提交
935 936 937 938 939 940 941 942 943
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
 * Since the hardware frontbuffer tracking has gaps we need to integrate
 * with the software frontbuffer tracking. This function gets called every
 * time frontbuffer rendering starts and a buffer gets dirtied. PSR must be
 * disabled if the frontbuffer mask contains a buffer relevant to PSR.
 *
 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits."
 */
944
void intel_psr_invalidate(struct drm_i915_private *dev_priv,
945
			  unsigned frontbuffer_bits)
R
Rodrigo Vivi 已提交
946 947 948 949
{
	struct drm_crtc *crtc;
	enum pipe pipe;

950
	if (!CAN_PSR(dev_priv))
951 952
		return;

R
Rodrigo Vivi 已提交
953 954 955 956 957 958 959 960 961 962 963
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

	crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
964 965

	if (frontbuffer_bits)
966
		intel_psr_exit(dev_priv);
967

R
Rodrigo Vivi 已提交
968 969 970
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
971 972
/**
 * intel_psr_flush - Flush PSR
973
 * @dev_priv: i915 device
R
Rodrigo Vivi 已提交
974
 * @frontbuffer_bits: frontbuffer plane tracking bits
975
 * @origin: which operation caused the flush
R
Rodrigo Vivi 已提交
976 977 978 979 980 981 982 983
 *
 * Since the hardware frontbuffer tracking has gaps we need to integrate
 * with the software frontbuffer tracking. This function gets called every
 * time frontbuffer rendering has completed and flushed out to memory. PSR
 * can be enabled again if no other frontbuffer relevant to PSR is dirty.
 *
 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits.
 */
984
void intel_psr_flush(struct drm_i915_private *dev_priv,
985
		     unsigned frontbuffer_bits, enum fb_op_origin origin)
R
Rodrigo Vivi 已提交
986 987 988 989
{
	struct drm_crtc *crtc;
	enum pipe pipe;

990
	if (!CAN_PSR(dev_priv))
991 992
		return;

R
Rodrigo Vivi 已提交
993 994 995 996 997 998 999 1000
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

	crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
1001 1002

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
R
Rodrigo Vivi 已提交
1003 1004
	dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;

1005 1006
	/* By definition flush = invalidate + flush */
	if (frontbuffer_bits)
1007
		intel_psr_exit(dev_priv);
1008

R
Rodrigo Vivi 已提交
1009
	if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
1010 1011
		if (!work_busy(&dev_priv->psr.work.work))
			schedule_delayed_work(&dev_priv->psr.work,
1012
					      msecs_to_jiffies(100));
R
Rodrigo Vivi 已提交
1013 1014 1015
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
1016 1017
/**
 * intel_psr_init - Init basic PSR work and mutex.
1018
 * @dev_priv: i915 device private
R
Rodrigo Vivi 已提交
1019 1020 1021 1022
 *
 * This function is  called only once at driver load to initialize basic
 * PSR stuff.
 */
1023
void intel_psr_init(struct drm_i915_private *dev_priv)
R
Rodrigo Vivi 已提交
1024
{
1025 1026 1027
	if (!HAS_PSR(dev_priv))
		return;

1028 1029 1030
	dev_priv->psr_mmio_base = IS_HASWELL(dev_priv) ?
		HSW_EDP_PSR_BASE : BDW_EDP_PSR_BASE;

1031 1032 1033
	if (!dev_priv->psr.sink_support)
		return;

1034
	/* Per platform default: all disabled. */
1035 1036
	if (i915_modparams.enable_psr == -1)
		i915_modparams.enable_psr = 0;
1037

1038
	/* Set link_standby x link_off defaults */
1039
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1040 1041
		/* HSW and BDW require workarounds that we don't implement. */
		dev_priv->psr.link_standby = false;
1042
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1043 1044 1045 1046 1047 1048
		/* On VLV and CHV only standby mode is supported. */
		dev_priv->psr.link_standby = true;
	else
		/* For new platforms let's respect VBT back again */
		dev_priv->psr.link_standby = dev_priv->vbt.psr.full_link;

1049
	/* Override link_standby x link_off defaults */
1050
	if (i915_modparams.enable_psr == 2 && !dev_priv->psr.link_standby) {
1051 1052 1053
		DRM_DEBUG_KMS("PSR: Forcing link standby\n");
		dev_priv->psr.link_standby = true;
	}
1054
	if (i915_modparams.enable_psr == 3 && dev_priv->psr.link_standby) {
1055 1056 1057 1058
		DRM_DEBUG_KMS("PSR: Forcing main link off\n");
		dev_priv->psr.link_standby = false;
	}

R
Rodrigo Vivi 已提交
1059 1060
	INIT_DELAYED_WORK(&dev_priv->psr.work, intel_psr_work);
	mutex_init(&dev_priv->psr.lock);
1061 1062

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1063
		dev_priv->psr.enable_source = vlv_psr_enable_source;
1064
		dev_priv->psr.disable_source = vlv_psr_disable;
1065
		dev_priv->psr.enable_sink = vlv_psr_enable_sink;
R
Rodrigo Vivi 已提交
1066
		dev_priv->psr.activate = vlv_psr_activate;
1067
		dev_priv->psr.setup_vsc = vlv_psr_setup_vsc;
1068
	} else {
1069
		dev_priv->psr.enable_source = hsw_psr_enable_source;
1070
		dev_priv->psr.disable_source = hsw_psr_disable;
1071
		dev_priv->psr.enable_sink = hsw_psr_enable_sink;
R
Rodrigo Vivi 已提交
1072
		dev_priv->psr.activate = hsw_psr_activate;
1073
		dev_priv->psr.setup_vsc = hsw_psr_setup_vsc;
1074
	}
R
Rodrigo Vivi 已提交
1075
}