gpio.c 59.2 KB
Newer Older
1 2 3 4 5
/*
 *  linux/arch/arm/plat-omap/gpio.c
 *
 * Support functions for OMAP GPIO
 *
6
 * Copyright (C) 2003-2005 Nokia Corporation
7
 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
8
 *
9 10 11
 * Copyright (C) 2009 Texas Instruments
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
12 13 14 15 16 17 18 19
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/interrupt.h>
20 21
#include <linux/sysdev.h>
#include <linux/err.h>
22
#include <linux/clk.h>
23
#include <linux/io.h>
24

25
#include <mach/hardware.h>
26
#include <asm/irq.h>
27 28
#include <mach/irqs.h>
#include <mach/gpio.h>
29
#include <asm/mach/irq.h>
30
#include <plat/powerdomain.h>
31 32 33 34

/*
 * OMAP1510 GPIO registers
 */
T
Tony Lindgren 已提交
35
#define OMAP1510_GPIO_BASE		0xfffce000
36 37 38 39 40 41 42 43 44 45 46 47 48
#define OMAP1510_GPIO_DATA_INPUT	0x00
#define OMAP1510_GPIO_DATA_OUTPUT	0x04
#define OMAP1510_GPIO_DIR_CONTROL	0x08
#define OMAP1510_GPIO_INT_CONTROL	0x0c
#define OMAP1510_GPIO_INT_MASK		0x10
#define OMAP1510_GPIO_INT_STATUS	0x14
#define OMAP1510_GPIO_PIN_CONTROL	0x18

#define OMAP1510_IH_GPIO_BASE		64

/*
 * OMAP1610 specific GPIO registers
 */
T
Tony Lindgren 已提交
49 50 51 52
#define OMAP1610_GPIO1_BASE		0xfffbe400
#define OMAP1610_GPIO2_BASE		0xfffbec00
#define OMAP1610_GPIO3_BASE		0xfffbb400
#define OMAP1610_GPIO4_BASE		0xfffbbc00
53 54 55 56 57
#define OMAP1610_GPIO_REVISION		0x0000
#define OMAP1610_GPIO_SYSCONFIG		0x0010
#define OMAP1610_GPIO_SYSSTATUS		0x0014
#define OMAP1610_GPIO_IRQSTATUS1	0x0018
#define OMAP1610_GPIO_IRQENABLE1	0x001c
58
#define OMAP1610_GPIO_WAKEUPENABLE	0x0028
59 60 61 62 63 64
#define OMAP1610_GPIO_DATAIN		0x002c
#define OMAP1610_GPIO_DATAOUT		0x0030
#define OMAP1610_GPIO_DIRECTION		0x0034
#define OMAP1610_GPIO_EDGE_CTRL1	0x0038
#define OMAP1610_GPIO_EDGE_CTRL2	0x003c
#define OMAP1610_GPIO_CLEAR_IRQENABLE1	0x009c
65
#define OMAP1610_GPIO_CLEAR_WAKEUPENA	0x00a8
66 67
#define OMAP1610_GPIO_CLEAR_DATAOUT	0x00b0
#define OMAP1610_GPIO_SET_IRQENABLE1	0x00dc
68
#define OMAP1610_GPIO_SET_WAKEUPENA	0x00e8
69 70 71
#define OMAP1610_GPIO_SET_DATAOUT	0x00f0

/*
72
 * OMAP7XX specific GPIO registers
73
 */
T
Tony Lindgren 已提交
74 75 76 77 78 79
#define OMAP7XX_GPIO1_BASE		0xfffbc000
#define OMAP7XX_GPIO2_BASE		0xfffbc800
#define OMAP7XX_GPIO3_BASE		0xfffbd000
#define OMAP7XX_GPIO4_BASE		0xfffbd800
#define OMAP7XX_GPIO5_BASE		0xfffbe000
#define OMAP7XX_GPIO6_BASE		0xfffbe800
80 81 82 83 84 85
#define OMAP7XX_GPIO_DATA_INPUT		0x00
#define OMAP7XX_GPIO_DATA_OUTPUT	0x04
#define OMAP7XX_GPIO_DIR_CONTROL	0x08
#define OMAP7XX_GPIO_INT_CONTROL	0x0c
#define OMAP7XX_GPIO_INT_MASK		0x10
#define OMAP7XX_GPIO_INT_STATUS		0x14
86

T
Tony Lindgren 已提交
87
#define OMAP1_MPUIO_VBASE		OMAP1_MPUIO_BASE
88

89 90 91
/*
 * omap24xx specific GPIO registers
 */
T
Tony Lindgren 已提交
92 93 94 95
#define OMAP242X_GPIO1_BASE		0x48018000
#define OMAP242X_GPIO2_BASE		0x4801a000
#define OMAP242X_GPIO3_BASE		0x4801c000
#define OMAP242X_GPIO4_BASE		0x4801e000
96

T
Tony Lindgren 已提交
97 98 99 100 101
#define OMAP243X_GPIO1_BASE		0x4900C000
#define OMAP243X_GPIO2_BASE		0x4900E000
#define OMAP243X_GPIO3_BASE		0x49010000
#define OMAP243X_GPIO4_BASE		0x49012000
#define OMAP243X_GPIO5_BASE		0x480B6000
102

103 104 105 106
#define OMAP24XX_GPIO_REVISION		0x0000
#define OMAP24XX_GPIO_SYSCONFIG		0x0010
#define OMAP24XX_GPIO_SYSSTATUS		0x0014
#define OMAP24XX_GPIO_IRQSTATUS1	0x0018
107 108
#define OMAP24XX_GPIO_IRQSTATUS2	0x0028
#define OMAP24XX_GPIO_IRQENABLE2	0x002c
109
#define OMAP24XX_GPIO_IRQENABLE1	0x001c
110
#define OMAP24XX_GPIO_WAKE_EN		0x0020
111 112 113 114 115 116 117 118
#define OMAP24XX_GPIO_CTRL		0x0030
#define OMAP24XX_GPIO_OE		0x0034
#define OMAP24XX_GPIO_DATAIN		0x0038
#define OMAP24XX_GPIO_DATAOUT		0x003c
#define OMAP24XX_GPIO_LEVELDETECT0	0x0040
#define OMAP24XX_GPIO_LEVELDETECT1	0x0044
#define OMAP24XX_GPIO_RISINGDETECT	0x0048
#define OMAP24XX_GPIO_FALLINGDETECT	0x004c
119 120
#define OMAP24XX_GPIO_DEBOUNCE_EN	0x0050
#define OMAP24XX_GPIO_DEBOUNCE_VAL	0x0054
121 122 123 124 125 126 127
#define OMAP24XX_GPIO_CLEARIRQENABLE1	0x0060
#define OMAP24XX_GPIO_SETIRQENABLE1	0x0064
#define OMAP24XX_GPIO_CLEARWKUENA	0x0080
#define OMAP24XX_GPIO_SETWKUENA		0x0084
#define OMAP24XX_GPIO_CLEARDATAOUT	0x0090
#define OMAP24XX_GPIO_SETDATAOUT	0x0094

128 129 130 131 132 133 134 135 136 137 138 139 140
#define OMAP4_GPIO_REVISION		0x0000
#define OMAP4_GPIO_SYSCONFIG		0x0010
#define OMAP4_GPIO_EOI			0x0020
#define OMAP4_GPIO_IRQSTATUSRAW0	0x0024
#define OMAP4_GPIO_IRQSTATUSRAW1	0x0028
#define OMAP4_GPIO_IRQSTATUS0		0x002c
#define OMAP4_GPIO_IRQSTATUS1		0x0030
#define OMAP4_GPIO_IRQSTATUSSET0	0x0034
#define OMAP4_GPIO_IRQSTATUSSET1	0x0038
#define OMAP4_GPIO_IRQSTATUSCLR0	0x003c
#define OMAP4_GPIO_IRQSTATUSCLR1	0x0040
#define OMAP4_GPIO_IRQWAKEN0		0x0044
#define OMAP4_GPIO_IRQWAKEN1		0x0048
141 142 143 144 145
#define OMAP4_GPIO_SYSSTATUS		0x0114
#define OMAP4_GPIO_IRQENABLE1		0x011c
#define OMAP4_GPIO_WAKE_EN		0x0120
#define OMAP4_GPIO_IRQSTATUS2		0x0128
#define OMAP4_GPIO_IRQENABLE2		0x012c
146 147 148 149 150 151 152 153 154 155
#define OMAP4_GPIO_CTRL			0x0130
#define OMAP4_GPIO_OE			0x0134
#define OMAP4_GPIO_DATAIN		0x0138
#define OMAP4_GPIO_DATAOUT		0x013c
#define OMAP4_GPIO_LEVELDETECT0		0x0140
#define OMAP4_GPIO_LEVELDETECT1		0x0144
#define OMAP4_GPIO_RISINGDETECT		0x0148
#define OMAP4_GPIO_FALLINGDETECT	0x014c
#define OMAP4_GPIO_DEBOUNCENABLE	0x0150
#define OMAP4_GPIO_DEBOUNCINGTIME	0x0154
156 157 158 159
#define OMAP4_GPIO_CLEARIRQENABLE1	0x0160
#define OMAP4_GPIO_SETIRQENABLE1	0x0164
#define OMAP4_GPIO_CLEARWKUENA		0x0180
#define OMAP4_GPIO_SETWKUENA		0x0184
160 161
#define OMAP4_GPIO_CLEARDATAOUT		0x0190
#define OMAP4_GPIO_SETDATAOUT		0x0194
162 163 164 165
/*
 * omap34xx specific GPIO registers
 */

T
Tony Lindgren 已提交
166 167 168 169 170 171
#define OMAP34XX_GPIO1_BASE		0x48310000
#define OMAP34XX_GPIO2_BASE		0x49050000
#define OMAP34XX_GPIO3_BASE		0x49052000
#define OMAP34XX_GPIO4_BASE		0x49054000
#define OMAP34XX_GPIO5_BASE		0x49056000
#define OMAP34XX_GPIO6_BASE		0x49058000
172

173 174 175
/*
 * OMAP44XX  specific GPIO registers
 */
T
Tony Lindgren 已提交
176 177 178 179 180 181
#define OMAP44XX_GPIO1_BASE             0x4a310000
#define OMAP44XX_GPIO2_BASE             0x48055000
#define OMAP44XX_GPIO3_BASE             0x48057000
#define OMAP44XX_GPIO4_BASE             0x48059000
#define OMAP44XX_GPIO5_BASE             0x4805B000
#define OMAP44XX_GPIO6_BASE             0x4805D000
182

183
struct gpio_bank {
T
Tony Lindgren 已提交
184
	unsigned long pbase;
185
	void __iomem *base;
186 187
	u16 irq;
	u16 virtual_irq_start;
188
	int method;
189
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
190 191
	u32 suspend_wakeup;
	u32 saved_wakeup;
192
#endif
193
#ifdef CONFIG_ARCH_OMAP2PLUS
194 195 196 197 198 199 200
	u32 non_wakeup_gpios;
	u32 enabled_non_wakeup_gpios;

	u32 saved_datain;
	u32 saved_fallingdetect;
	u32 saved_risingdetect;
#endif
201
	u32 level_mask;
202
	u32 toggle_mask;
203
	spinlock_t lock;
D
David Brownell 已提交
204
	struct gpio_chip chip;
205
	struct clk *dbck;
C
Charulatha V 已提交
206
	u32 mod_usage;
207
	u32 dbck_enable_mask;
208 209 210 211 212
};

#define METHOD_MPUIO		0
#define METHOD_GPIO_1510	1
#define METHOD_GPIO_1610	2
213
#define METHOD_GPIO_7XX		3
214
#define METHOD_GPIO_24XX	5
215
#define METHOD_GPIO_44XX	6
216

217
#ifdef CONFIG_ARCH_OMAP16XX
218
static struct gpio_bank gpio_bank_1610[5] = {
T
Tony Lindgren 已提交
219 220 221 222 223 224 225 226 227 228
	{ OMAP1_MPUIO_VBASE, NULL, INT_MPUIO, IH_MPUIO_BASE,
		METHOD_MPUIO },
	{ OMAP1610_GPIO1_BASE, NULL, INT_GPIO_BANK1, IH_GPIO_BASE,
		METHOD_GPIO_1610 },
	{ OMAP1610_GPIO2_BASE, NULL, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16,
		METHOD_GPIO_1610 },
	{ OMAP1610_GPIO3_BASE, NULL, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32,
		METHOD_GPIO_1610 },
	{ OMAP1610_GPIO4_BASE, NULL, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48,
		METHOD_GPIO_1610 },
229 230 231
};
#endif

232
#ifdef CONFIG_ARCH_OMAP15XX
233
static struct gpio_bank gpio_bank_1510[2] = {
T
Tony Lindgren 已提交
234 235 236 237
	{ OMAP1_MPUIO_VBASE, NULL, INT_MPUIO, IH_MPUIO_BASE,
		METHOD_MPUIO },
	{ OMAP1510_GPIO_BASE, NULL, INT_GPIO_BANK1, IH_GPIO_BASE,
		METHOD_GPIO_1510 }
238 239 240
};
#endif

241
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
242
static struct gpio_bank gpio_bank_7xx[7] = {
T
Tony Lindgren 已提交
243 244 245 246 247 248 249 250 251 252 253 254 255 256
	{ OMAP1_MPUIO_VBASE, NULL, INT_7XX_MPUIO, IH_MPUIO_BASE,
		METHOD_MPUIO },
	{ OMAP7XX_GPIO1_BASE, NULL, INT_7XX_GPIO_BANK1, IH_GPIO_BASE,
		METHOD_GPIO_7XX },
	{ OMAP7XX_GPIO2_BASE, NULL, INT_7XX_GPIO_BANK2, IH_GPIO_BASE + 32,
		METHOD_GPIO_7XX },
	{ OMAP7XX_GPIO3_BASE, NULL, INT_7XX_GPIO_BANK3, IH_GPIO_BASE + 64,
		METHOD_GPIO_7XX },
	{ OMAP7XX_GPIO4_BASE, NULL, INT_7XX_GPIO_BANK4,  IH_GPIO_BASE + 96,
		METHOD_GPIO_7XX },
	{ OMAP7XX_GPIO5_BASE, NULL, INT_7XX_GPIO_BANK5,  IH_GPIO_BASE + 128,
		METHOD_GPIO_7XX },
	{ OMAP7XX_GPIO6_BASE, NULL, INT_7XX_GPIO_BANK6,  IH_GPIO_BASE + 160,
		METHOD_GPIO_7XX },
257 258 259
};
#endif

260
#ifdef CONFIG_ARCH_OMAP2
261 262

static struct gpio_bank gpio_bank_242x[4] = {
T
Tony Lindgren 已提交
263 264 265 266 267 268 269 270
	{ OMAP242X_GPIO1_BASE, NULL, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,
		METHOD_GPIO_24XX },
	{ OMAP242X_GPIO2_BASE, NULL, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,
		METHOD_GPIO_24XX },
	{ OMAP242X_GPIO3_BASE, NULL, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,
		METHOD_GPIO_24XX },
	{ OMAP242X_GPIO4_BASE, NULL, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,
		METHOD_GPIO_24XX },
271
};
272 273

static struct gpio_bank gpio_bank_243x[5] = {
T
Tony Lindgren 已提交
274 275 276 277 278 279 280 281 282 283
	{ OMAP243X_GPIO1_BASE, NULL, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,
		METHOD_GPIO_24XX },
	{ OMAP243X_GPIO2_BASE, NULL, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,
		METHOD_GPIO_24XX },
	{ OMAP243X_GPIO3_BASE, NULL, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,
		METHOD_GPIO_24XX },
	{ OMAP243X_GPIO4_BASE, NULL, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,
		METHOD_GPIO_24XX },
	{ OMAP243X_GPIO5_BASE, NULL, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128,
		METHOD_GPIO_24XX },
284 285
};

286 287
#endif

288
#ifdef CONFIG_ARCH_OMAP3
289
static struct gpio_bank gpio_bank_34xx[6] = {
T
Tony Lindgren 已提交
290 291 292 293 294 295 296 297 298 299 300 301
	{ OMAP34XX_GPIO1_BASE, NULL, INT_34XX_GPIO_BANK1, IH_GPIO_BASE,
		METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO2_BASE, NULL, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32,
		METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO3_BASE, NULL, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64,
		METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO4_BASE, NULL, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96,
		METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO5_BASE, NULL, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128,
		METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO6_BASE, NULL, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160,
		METHOD_GPIO_24XX },
302 303
};

304 305 306 307 308 309 310 311 312 313 314 315
struct omap3_gpio_regs {
	u32 sysconfig;
	u32 irqenable1;
	u32 irqenable2;
	u32 wake_en;
	u32 ctrl;
	u32 oe;
	u32 leveldetect0;
	u32 leveldetect1;
	u32 risingdetect;
	u32 fallingdetect;
	u32 dataout;
316 317
};

318
static struct omap3_gpio_regs gpio_context[OMAP34XX_NR_GPIOS];
319 320
#endif

321 322
#ifdef CONFIG_ARCH_OMAP4
static struct gpio_bank gpio_bank_44xx[6] = {
323
	{ OMAP44XX_GPIO1_BASE, NULL, OMAP44XX_IRQ_GPIO1, IH_GPIO_BASE,
324
		METHOD_GPIO_44XX },
325
	{ OMAP44XX_GPIO2_BASE, NULL, OMAP44XX_IRQ_GPIO2, IH_GPIO_BASE + 32,
326
		METHOD_GPIO_44XX },
327
	{ OMAP44XX_GPIO3_BASE, NULL, OMAP44XX_IRQ_GPIO3, IH_GPIO_BASE + 64,
328
		METHOD_GPIO_44XX },
329
	{ OMAP44XX_GPIO4_BASE, NULL, OMAP44XX_IRQ_GPIO4, IH_GPIO_BASE + 96,
330
		METHOD_GPIO_44XX },
331
	{ OMAP44XX_GPIO5_BASE, NULL, OMAP44XX_IRQ_GPIO5, IH_GPIO_BASE + 128,
332
		METHOD_GPIO_44XX },
333
	{ OMAP44XX_GPIO6_BASE, NULL, OMAP44XX_IRQ_GPIO6, IH_GPIO_BASE + 160,
334
		METHOD_GPIO_44XX },
335 336 337 338
};

#endif

339 340 341 342 343
static struct gpio_bank *gpio_bank;
static int gpio_bank_count;

static inline struct gpio_bank *get_gpio_bank(int gpio)
{
344
	if (cpu_is_omap15xx()) {
345 346 347 348 349 350 351 352 353
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1];
	}
	if (cpu_is_omap16xx()) {
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1 + (gpio >> 4)];
	}
354
	if (cpu_is_omap7xx()) {
355 356 357 358
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1 + (gpio >> 5)];
	}
359 360
	if (cpu_is_omap24xx())
		return &gpio_bank[gpio >> 5];
361
	if (cpu_is_omap34xx() || cpu_is_omap44xx())
362
		return &gpio_bank[gpio >> 5];
D
David Brownell 已提交
363 364
	BUG();
	return NULL;
365 366 367 368
}

static inline int get_gpio_index(int gpio)
{
369
	if (cpu_is_omap7xx())
370
		return gpio & 0x1f;
371 372
	if (cpu_is_omap24xx())
		return gpio & 0x1f;
373
	if (cpu_is_omap34xx() || cpu_is_omap44xx())
374
		return gpio & 0x1f;
375
	return gpio & 0x0f;
376 377 378 379 380 381
}

static inline int gpio_valid(int gpio)
{
	if (gpio < 0)
		return -1;
382
	if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
383
		if (gpio >= OMAP_MAX_GPIO_LINES + 16)
384 385 386
			return -1;
		return 0;
	}
387
	if (cpu_is_omap15xx() && gpio < 16)
388 389 390
		return 0;
	if ((cpu_is_omap16xx()) && gpio < 64)
		return 0;
391
	if (cpu_is_omap7xx() && gpio < 192)
392
		return 0;
393 394
	if (cpu_is_omap24xx() && gpio < 128)
		return 0;
395
	if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
396
		return 0;
397 398 399 400 401
	return -1;
}

static int check_gpio(int gpio)
{
R
Roel Kluin 已提交
402
	if (unlikely(gpio_valid(gpio) < 0)) {
403 404 405 406 407 408 409 410 411
		printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
		dump_stack();
		return -1;
	}
	return 0;
}

static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
{
412
	void __iomem *reg = bank->base;
413 414 415
	u32 l;

	switch (bank->method) {
416
#ifdef CONFIG_ARCH_OMAP1
417 418 419
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_IO_CNTL;
		break;
420 421
#endif
#ifdef CONFIG_ARCH_OMAP15XX
422 423 424
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DIR_CONTROL;
		break;
425 426
#endif
#ifdef CONFIG_ARCH_OMAP16XX
427 428 429
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DIRECTION;
		break;
430
#endif
431
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
432 433
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DIR_CONTROL;
434 435
		break;
#endif
436
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
437 438 439
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_OE;
		break;
440 441
#endif
#if defined(CONFIG_ARCH_OMAP4)
442
	case METHOD_GPIO_44XX:
443 444
		reg += OMAP4_GPIO_OE;
		break;
445 446 447 448
#endif
	default:
		WARN_ON(1);
		return;
449 450 451 452 453 454 455 456 457 458 459
	}
	l = __raw_readl(reg);
	if (is_input)
		l |= 1 << gpio;
	else
		l &= ~(1 << gpio);
	__raw_writel(l, reg);
}

static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
{
460
	void __iomem *reg = bank->base;
461 462 463
	u32 l = 0;

	switch (bank->method) {
464
#ifdef CONFIG_ARCH_OMAP1
465 466 467 468 469 470 471 472
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
473 474
#endif
#ifdef CONFIG_ARCH_OMAP15XX
475 476 477 478 479 480 481 482
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
483 484
#endif
#ifdef CONFIG_ARCH_OMAP16XX
485 486 487 488 489 490 491
	case METHOD_GPIO_1610:
		if (enable)
			reg += OMAP1610_GPIO_SET_DATAOUT;
		else
			reg += OMAP1610_GPIO_CLEAR_DATAOUT;
		l = 1 << gpio;
		break;
492
#endif
493
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
494 495
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DATA_OUTPUT;
496 497 498 499 500 501 502
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
#endif
503
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
504 505 506 507 508 509 510
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP24XX_GPIO_SETDATAOUT;
		else
			reg += OMAP24XX_GPIO_CLEARDATAOUT;
		l = 1 << gpio;
		break;
511 512
#endif
#ifdef CONFIG_ARCH_OMAP4
513
	case METHOD_GPIO_44XX:
514 515 516 517 518 519
		if (enable)
			reg += OMAP4_GPIO_SETDATAOUT;
		else
			reg += OMAP4_GPIO_CLEARDATAOUT;
		l = 1 << gpio;
		break;
520
#endif
521
	default:
522
		WARN_ON(1);
523 524 525 526 527
		return;
	}
	__raw_writel(l, reg);
}

528
static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
529
{
530
	void __iomem *reg;
531 532

	if (check_gpio(gpio) < 0)
533
		return -EINVAL;
534 535
	reg = bank->base;
	switch (bank->method) {
536
#ifdef CONFIG_ARCH_OMAP1
537 538 539
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_INPUT_LATCH;
		break;
540 541
#endif
#ifdef CONFIG_ARCH_OMAP15XX
542 543 544
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_INPUT;
		break;
545 546
#endif
#ifdef CONFIG_ARCH_OMAP16XX
547 548 549
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DATAIN;
		break;
550
#endif
551
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
552 553
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DATA_INPUT;
554 555
		break;
#endif
556
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
557 558 559
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_DATAIN;
		break;
560 561
#endif
#ifdef CONFIG_ARCH_OMAP4
562
	case METHOD_GPIO_44XX:
563 564
		reg += OMAP4_GPIO_DATAIN;
		break;
565
#endif
566
	default:
567
		return -EINVAL;
568
	}
569 570
	return (__raw_readl(reg)
			& (1 << get_gpio_index(gpio))) != 0;
571 572
}

573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596
static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
{
	void __iomem *reg;

	if (check_gpio(gpio) < 0)
		return -EINVAL;
	reg = bank->base;

	switch (bank->method) {
#ifdef CONFIG_ARCH_OMAP1
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_OUTPUT;
		break;
#endif
#ifdef CONFIG_ARCH_OMAP15XX
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_OUTPUT;
		break;
#endif
#ifdef CONFIG_ARCH_OMAP16XX
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DATAOUT;
		break;
#endif
597
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
598 599
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DATA_OUTPUT;
600 601
		break;
#endif
602
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
603 604 605
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_DATAOUT;
		break;
606 607 608 609 610
#endif
#ifdef CONFIG_ARCH_OMAP4
	case METHOD_GPIO_44XX:
		reg += OMAP4_GPIO_DATAOUT;
		break;
611 612 613 614 615 616 617 618
#endif
	default:
		return -EINVAL;
	}

	return (__raw_readl(reg) & (1 << get_gpio_index(gpio))) != 0;
}

619 620 621 622 623 624 625 626
#define MOD_REG_BIT(reg, bit_mask, set)	\
do {	\
	int l = __raw_readl(base + reg); \
	if (set) l |= bit_mask; \
	else l &= ~bit_mask; \
	__raw_writel(l, base + reg); \
} while(0)

627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679
/**
 * _set_gpio_debounce - low level gpio debounce time
 * @bank: the gpio bank we're acting upon
 * @gpio: the gpio number on this @gpio
 * @debounce: debounce time to use
 *
 * OMAP's debounce time is in 31us steps so we need
 * to convert and round up to the closest unit.
 */
static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
		unsigned debounce)
{
	void __iomem		*reg = bank->base;
	u32			val;
	u32			l;

	if (debounce < 32)
		debounce = 0x01;
	else if (debounce > 7936)
		debounce = 0xff;
	else
		debounce = (debounce / 0x1f) - 1;

	l = 1 << get_gpio_index(gpio);

	if (cpu_is_omap44xx())
		reg += OMAP4_GPIO_DEBOUNCINGTIME;
	else
		reg += OMAP24XX_GPIO_DEBOUNCE_VAL;

	__raw_writel(debounce, reg);

	reg = bank->base;
	if (cpu_is_omap44xx())
		reg += OMAP4_GPIO_DEBOUNCENABLE;
	else
		reg += OMAP24XX_GPIO_DEBOUNCE_EN;

	val = __raw_readl(reg);

	if (debounce) {
		val |= l;
		if (cpu_is_omap34xx() || cpu_is_omap44xx())
			clk_enable(bank->dbck);
	} else {
		val &= ~l;
		if (cpu_is_omap34xx() || cpu_is_omap44xx())
			clk_disable(bank->dbck);
	}

	__raw_writel(val, reg);
}

680
#ifdef CONFIG_ARCH_OMAP2PLUS
681 682
static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
						int trigger)
683
{
684
	void __iomem *base = bank->base;
685
	u32 gpio_bit = 1 << gpio;
686
	u32 val;
687

688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706
	if (cpu_is_omap44xx()) {
		MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
			trigger & IRQ_TYPE_LEVEL_LOW);
		MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
			trigger & IRQ_TYPE_LEVEL_HIGH);
		MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
			trigger & IRQ_TYPE_EDGE_RISING);
		MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
			trigger & IRQ_TYPE_EDGE_FALLING);
	} else {
		MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
			trigger & IRQ_TYPE_LEVEL_LOW);
		MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
			trigger & IRQ_TYPE_LEVEL_HIGH);
		MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
			trigger & IRQ_TYPE_EDGE_RISING);
		MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
			trigger & IRQ_TYPE_EDGE_FALLING);
	}
707
	if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
708 709 710 711 712 713 714 715 716 717 718
		if (cpu_is_omap44xx()) {
			if (trigger != 0)
				__raw_writel(1 << gpio, bank->base+
						OMAP4_GPIO_IRQWAKEN0);
			else {
				val = __raw_readl(bank->base +
							OMAP4_GPIO_IRQWAKEN0);
				__raw_writel(val & (~(1 << gpio)), bank->base +
							 OMAP4_GPIO_IRQWAKEN0);
			}
		} else {
719 720 721 722 723
			/*
			 * GPIO wakeup request can only be generated on edge
			 * transitions
			 */
			if (trigger & IRQ_TYPE_EDGE_BOTH)
724
				__raw_writel(1 << gpio, bank->base
725
					+ OMAP24XX_GPIO_SETWKUENA);
726 727
			else
				__raw_writel(1 << gpio, bank->base
728
					+ OMAP24XX_GPIO_CLEARWKUENA);
729
		}
T
Tero Kristo 已提交
730 731 732
	}
	/* This part needs to be executed always for OMAP34xx */
	if (cpu_is_omap34xx() || (bank->non_wakeup_gpios & gpio_bit)) {
733 734 735 736 737 738 739
		/*
		 * Log the edge gpio and manually trigger the IRQ
		 * after resume if the input level changes
		 * to avoid irq lost during PER RET/OFF mode
		 * Applies for omap2 non-wakeup gpio and all omap3 gpios
		 */
		if (trigger & IRQ_TYPE_EDGE_BOTH)
740 741 742 743
			bank->enabled_non_wakeup_gpios |= gpio_bit;
		else
			bank->enabled_non_wakeup_gpios &= ~gpio_bit;
	}
744

745 746 747 748 749 750 751 752 753
	if (cpu_is_omap44xx()) {
		bank->level_mask =
			__raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
			__raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
	} else {
		bank->level_mask =
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
	}
754
}
755
#endif
756

757
#ifdef CONFIG_ARCH_OMAP1
758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792
/*
 * This only applies to chips that can't do both rising and falling edge
 * detection at once.  For all other chips, this function is a noop.
 */
static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
{
	void __iomem *reg = bank->base;
	u32 l = 0;

	switch (bank->method) {
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_INT_EDGE;
		break;
#ifdef CONFIG_ARCH_OMAP15XX
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_CONTROL;
		break;
#endif
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_CONTROL;
		break;
#endif
	default:
		return;
	}

	l = __raw_readl(reg);
	if ((l >> gpio) & 1)
		l &= ~(1 << gpio);
	else
		l |= 1 << gpio;

	__raw_writel(l, reg);
}
793
#endif
794

795 796 797 798
static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
{
	void __iomem *reg = bank->base;
	u32 l = 0;
799 800

	switch (bank->method) {
801
#ifdef CONFIG_ARCH_OMAP1
802 803 804
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_INT_EDGE;
		l = __raw_readl(reg);
805
		if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
806
			bank->toggle_mask |= 1 << gpio;
807
		if (trigger & IRQ_TYPE_EDGE_RISING)
808
			l |= 1 << gpio;
809
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
810
			l &= ~(1 << gpio);
811 812
		else
			goto bad;
813
		break;
814 815
#endif
#ifdef CONFIG_ARCH_OMAP15XX
816 817 818
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_CONTROL;
		l = __raw_readl(reg);
819
		if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
820
			bank->toggle_mask |= 1 << gpio;
821
		if (trigger & IRQ_TYPE_EDGE_RISING)
822
			l |= 1 << gpio;
823
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
824
			l &= ~(1 << gpio);
825 826
		else
			goto bad;
827
		break;
828
#endif
829
#ifdef CONFIG_ARCH_OMAP16XX
830 831 832 833 834 835 836 837
	case METHOD_GPIO_1610:
		if (gpio & 0x08)
			reg += OMAP1610_GPIO_EDGE_CTRL2;
		else
			reg += OMAP1610_GPIO_EDGE_CTRL1;
		gpio &= 0x07;
		l = __raw_readl(reg);
		l &= ~(3 << (gpio << 1));
838
		if (trigger & IRQ_TYPE_EDGE_RISING)
839
			l |= 2 << (gpio << 1);
840
		if (trigger & IRQ_TYPE_EDGE_FALLING)
841
			l |= 1 << (gpio << 1);
842 843 844 845 846
		if (trigger)
			/* Enable wake-up during idle for dynamic tick */
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
		else
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
847
		break;
848
#endif
849
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
850 851
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_CONTROL;
852
		l = __raw_readl(reg);
853
		if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
854
			bank->toggle_mask |= 1 << gpio;
855 856 857 858 859 860 861 862
		if (trigger & IRQ_TYPE_EDGE_RISING)
			l |= 1 << gpio;
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
			l &= ~(1 << gpio);
		else
			goto bad;
		break;
#endif
863
#ifdef CONFIG_ARCH_OMAP2PLUS
864
	case METHOD_GPIO_24XX:
865
	case METHOD_GPIO_44XX:
866
		set_24xx_gpio_triggering(bank, gpio, trigger);
867
		break;
868
#endif
869
	default:
870
		goto bad;
871
	}
872 873 874 875
	__raw_writel(l, reg);
	return 0;
bad:
	return -EINVAL;
876 877
}

878
static int gpio_irq_type(unsigned irq, unsigned type)
879 880
{
	struct gpio_bank *bank;
881 882
	unsigned gpio;
	int retval;
D
David Brownell 已提交
883
	unsigned long flags;
884

885
	if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
886 887 888
		gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
	else
		gpio = irq - IH_GPIO_BASE;
889 890

	if (check_gpio(gpio) < 0)
891 892
		return -EINVAL;

893
	if (type & ~IRQ_TYPE_SENSE_MASK)
894
		return -EINVAL;
895 896

	/* OMAP1 allows only only edge triggering */
897
	if (!cpu_class_is_omap2()
898
			&& (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
899 900
		return -EINVAL;

901
	bank = get_irq_chip_data(irq);
D
David Brownell 已提交
902
	spin_lock_irqsave(&bank->lock, flags);
903
	retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
904 905 906 907
	if (retval == 0) {
		irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
		irq_desc[irq].status |= type;
	}
D
David Brownell 已提交
908
	spin_unlock_irqrestore(&bank->lock, flags);
909 910 911 912 913 914

	if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
		__set_irq_handler_unlocked(irq, handle_level_irq);
	else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
		__set_irq_handler_unlocked(irq, handle_edge_irq);

915
	return retval;
916 917 918 919
}

static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
{
920
	void __iomem *reg = bank->base;
921 922

	switch (bank->method) {
923
#ifdef CONFIG_ARCH_OMAP1
924 925 926 927
	case METHOD_MPUIO:
		/* MPUIO irqstatus is reset by reading the status register,
		 * so do nothing here */
		return;
928 929
#endif
#ifdef CONFIG_ARCH_OMAP15XX
930 931 932
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_STATUS;
		break;
933 934
#endif
#ifdef CONFIG_ARCH_OMAP16XX
935 936 937
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_IRQSTATUS1;
		break;
938
#endif
939
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
940 941
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_STATUS;
942 943
		break;
#endif
944
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
945 946 947
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_IRQSTATUS1;
		break;
948 949
#endif
#if defined(CONFIG_ARCH_OMAP4)
950
	case METHOD_GPIO_44XX:
951 952
		reg += OMAP4_GPIO_IRQSTATUS0;
		break;
953
#endif
954
	default:
955
		WARN_ON(1);
956 957 958
		return;
	}
	__raw_writel(gpio_mask, reg);
959 960

	/* Workaround for clearing DSP GPIO interrupts to allow retention */
961 962 963 964 965
	if (cpu_is_omap24xx() || cpu_is_omap34xx())
		reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
	else if (cpu_is_omap44xx())
		reg = bank->base + OMAP4_GPIO_IRQSTATUS1;

966
	if (cpu_is_omap24xx() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
967 968 969 970
		__raw_writel(gpio_mask, reg);

	/* Flush posted write for the irq status to avoid spurious interrupts */
	__raw_readl(reg);
971
	}
972 973 974 975 976 977 978
}

static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
{
	_clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
}

979 980 981
static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
{
	void __iomem *reg = bank->base;
982 983 984
	int inv = 0;
	u32 l;
	u32 mask;
985 986

	switch (bank->method) {
987
#ifdef CONFIG_ARCH_OMAP1
988 989
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_MASKIT;
990 991
		mask = 0xffff;
		inv = 1;
992
		break;
993 994
#endif
#ifdef CONFIG_ARCH_OMAP15XX
995 996
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_MASK;
997 998
		mask = 0xffff;
		inv = 1;
999
		break;
1000 1001
#endif
#ifdef CONFIG_ARCH_OMAP16XX
1002 1003
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_IRQENABLE1;
1004
		mask = 0xffff;
1005
		break;
1006
#endif
1007
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
1008 1009
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_MASK;
1010 1011 1012 1013
		mask = 0xffffffff;
		inv = 1;
		break;
#endif
1014
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
1015 1016
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_IRQENABLE1;
1017
		mask = 0xffffffff;
1018
		break;
1019 1020
#endif
#if defined(CONFIG_ARCH_OMAP4)
1021
	case METHOD_GPIO_44XX:
1022 1023 1024
		reg += OMAP4_GPIO_IRQSTATUSSET0;
		mask = 0xffffffff;
		break;
1025
#endif
1026
	default:
1027
		WARN_ON(1);
1028 1029 1030
		return 0;
	}

1031 1032 1033 1034 1035
	l = __raw_readl(reg);
	if (inv)
		l = ~l;
	l &= mask;
	return l;
1036 1037
}

1038 1039
static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
{
1040
	void __iomem *reg = bank->base;
1041 1042 1043
	u32 l;

	switch (bank->method) {
1044
#ifdef CONFIG_ARCH_OMAP1
1045 1046 1047 1048 1049 1050 1051 1052
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_MASKIT;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
1053 1054
#endif
#ifdef CONFIG_ARCH_OMAP15XX
1055 1056 1057 1058 1059 1060 1061 1062
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_MASK;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
1063 1064
#endif
#ifdef CONFIG_ARCH_OMAP16XX
1065 1066 1067 1068 1069 1070 1071
	case METHOD_GPIO_1610:
		if (enable)
			reg += OMAP1610_GPIO_SET_IRQENABLE1;
		else
			reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
		l = gpio_mask;
		break;
1072
#endif
1073
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
1074 1075
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_MASK;
1076 1077 1078 1079 1080 1081 1082
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
#endif
1083
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
1084 1085 1086 1087 1088 1089 1090
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP24XX_GPIO_SETIRQENABLE1;
		else
			reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
		l = gpio_mask;
		break;
1091 1092
#endif
#ifdef CONFIG_ARCH_OMAP4
1093
	case METHOD_GPIO_44XX:
1094 1095 1096 1097 1098 1099
		if (enable)
			reg += OMAP4_GPIO_IRQSTATUSSET0;
		else
			reg += OMAP4_GPIO_IRQSTATUSCLR0;
		l = gpio_mask;
		break;
1100
#endif
1101
	default:
1102
		WARN_ON(1);
1103 1104 1105 1106 1107 1108 1109 1110 1111 1112
		return;
	}
	__raw_writel(l, reg);
}

static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
{
	_enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
}

1113 1114 1115 1116 1117 1118 1119 1120 1121 1122
/*
 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
 * 1510 does not seem to have a wake-up register. If JTAG is connected
 * to the target, system will wake up always on GPIO events. While
 * system is running all registered GPIO interrupts need to have wake-up
 * enabled. When system is suspended, only selected GPIO interrupts need
 * to have wake-up enabled.
 */
static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
{
1123
	unsigned long uninitialized_var(flags);
D
David Brownell 已提交
1124

1125
	switch (bank->method) {
1126
#ifdef CONFIG_ARCH_OMAP16XX
D
David Brownell 已提交
1127
	case METHOD_MPUIO:
1128
	case METHOD_GPIO_1610:
D
David Brownell 已提交
1129
		spin_lock_irqsave(&bank->lock, flags);
1130
		if (enable)
1131
			bank->suspend_wakeup |= (1 << gpio);
1132
		else
1133
			bank->suspend_wakeup &= ~(1 << gpio);
D
David Brownell 已提交
1134
		spin_unlock_irqrestore(&bank->lock, flags);
1135
		return 0;
1136
#endif
1137
#ifdef CONFIG_ARCH_OMAP2PLUS
1138
	case METHOD_GPIO_24XX:
1139
	case METHOD_GPIO_44XX:
D
David Brownell 已提交
1140 1141 1142 1143 1144 1145
		if (bank->non_wakeup_gpios & (1 << gpio)) {
			printk(KERN_ERR "Unable to modify wakeup on "
					"non-wakeup GPIO%d\n",
					(bank - gpio_bank) * 32 + gpio);
			return -EINVAL;
		}
D
David Brownell 已提交
1146
		spin_lock_irqsave(&bank->lock, flags);
1147
		if (enable)
1148
			bank->suspend_wakeup |= (1 << gpio);
1149
		else
1150
			bank->suspend_wakeup &= ~(1 << gpio);
D
David Brownell 已提交
1151
		spin_unlock_irqrestore(&bank->lock, flags);
1152 1153
		return 0;
#endif
1154 1155 1156 1157 1158 1159 1160
	default:
		printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
		       bank->method);
		return -EINVAL;
	}
}

1161 1162 1163 1164 1165
static void _reset_gpio(struct gpio_bank *bank, int gpio)
{
	_set_gpio_direction(bank, get_gpio_index(gpio), 1);
	_set_gpio_irqenable(bank, gpio, 0);
	_clear_gpio_irqstatus(bank, gpio);
1166
	_set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
1167 1168
}

1169 1170 1171 1172 1173 1174 1175 1176 1177
/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
static int gpio_wake_enable(unsigned int irq, unsigned int enable)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
	struct gpio_bank *bank;
	int retval;

	if (check_gpio(gpio) < 0)
		return -ENODEV;
1178
	bank = get_irq_chip_data(irq);
1179 1180 1181 1182 1183
	retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);

	return retval;
}

1184
static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
1185
{
1186
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
1187
	unsigned long flags;
D
David Brownell 已提交
1188

D
David Brownell 已提交
1189
	spin_lock_irqsave(&bank->lock, flags);
1190

1191 1192 1193
	/* Set trigger to none. You need to enable the desired trigger with
	 * request_irq() or set_irq_type().
	 */
1194
	_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
1195

1196
#ifdef CONFIG_ARCH_OMAP15XX
1197
	if (bank->method == METHOD_GPIO_1510) {
1198
		void __iomem *reg;
1199

1200
		/* Claim the pin for MPU */
1201
		reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
1202
		__raw_writel(__raw_readl(reg) | (1 << offset), reg);
1203 1204
	}
#endif
C
Charulatha V 已提交
1205 1206
	if (!cpu_class_is_omap1()) {
		if (!bank->mod_usage) {
1207
			void __iomem *reg = bank->base;
C
Charulatha V 已提交
1208
			u32 ctrl;
1209 1210 1211 1212 1213 1214

			if (cpu_is_omap24xx() || cpu_is_omap34xx())
				reg += OMAP24XX_GPIO_CTRL;
			else if (cpu_is_omap44xx())
				reg += OMAP4_GPIO_CTRL;
			ctrl = __raw_readl(reg);
C
Charulatha V 已提交
1215
			/* Module is enabled, clocks are not gated */
1216 1217
			ctrl &= 0xFFFFFFFE;
			__raw_writel(ctrl, reg);
C
Charulatha V 已提交
1218 1219 1220
		}
		bank->mod_usage |= 1 << offset;
	}
D
David Brownell 已提交
1221
	spin_unlock_irqrestore(&bank->lock, flags);
1222 1223 1224 1225

	return 0;
}

1226
static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
1227
{
1228
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
1229
	unsigned long flags;
1230

D
David Brownell 已提交
1231
	spin_lock_irqsave(&bank->lock, flags);
1232 1233 1234 1235
#ifdef CONFIG_ARCH_OMAP16XX
	if (bank->method == METHOD_GPIO_1610) {
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
1236
		__raw_writel(1 << offset, reg);
1237 1238
	}
#endif
1239 1240
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
	if (bank->method == METHOD_GPIO_24XX) {
1241 1242
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
1243
		__raw_writel(1 << offset, reg);
1244
	}
1245 1246 1247 1248 1249 1250 1251
#endif
#ifdef CONFIG_ARCH_OMAP4
	if (bank->method == METHOD_GPIO_44XX) {
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP4_GPIO_IRQWAKEN0;
		__raw_writel(1 << offset, reg);
	}
1252
#endif
C
Charulatha V 已提交
1253 1254 1255
	if (!cpu_class_is_omap1()) {
		bank->mod_usage &= ~(1 << offset);
		if (!bank->mod_usage) {
1256
			void __iomem *reg = bank->base;
C
Charulatha V 已提交
1257
			u32 ctrl;
1258 1259 1260 1261 1262 1263

			if (cpu_is_omap24xx() || cpu_is_omap34xx())
				reg += OMAP24XX_GPIO_CTRL;
			else if (cpu_is_omap44xx())
				reg += OMAP4_GPIO_CTRL;
			ctrl = __raw_readl(reg);
C
Charulatha V 已提交
1264 1265
			/* Module is disabled, clocks are gated */
			ctrl |= 1;
1266
			__raw_writel(ctrl, reg);
C
Charulatha V 已提交
1267 1268
		}
	}
1269
	_reset_gpio(bank, bank->chip.base + offset);
D
David Brownell 已提交
1270
	spin_unlock_irqrestore(&bank->lock, flags);
1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281
}

/*
 * We need to unmask the GPIO bank interrupt as soon as possible to
 * avoid missing GPIO interrupts for other lines in the bank.
 * Then we need to mask-read-clear-unmask the triggered GPIO lines
 * in the bank to avoid missing nested interrupts for a GPIO line.
 * If we wait to unmask individual GPIO lines in the bank after the
 * line's interrupt handler has been run, we may miss some nested
 * interrupts.
 */
1282
static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
1283
{
1284
	void __iomem *isr_reg = NULL;
1285
	u32 isr;
1286
	unsigned int gpio_irq, gpio_index;
1287
	struct gpio_bank *bank;
1288 1289
	u32 retrigger = 0;
	int unmasked = 0;
1290 1291 1292

	desc->chip->ack(irq);

1293
	bank = get_irq_data(irq);
1294
#ifdef CONFIG_ARCH_OMAP1
1295 1296
	if (bank->method == METHOD_MPUIO)
		isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
1297
#endif
1298
#ifdef CONFIG_ARCH_OMAP15XX
1299 1300 1301 1302 1303 1304 1305
	if (bank->method == METHOD_GPIO_1510)
		isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
#endif
#if defined(CONFIG_ARCH_OMAP16XX)
	if (bank->method == METHOD_GPIO_1610)
		isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
#endif
1306
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
1307 1308
	if (bank->method == METHOD_GPIO_7XX)
		isr_reg = bank->base + OMAP7XX_GPIO_INT_STATUS;
1309
#endif
1310
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
1311 1312
	if (bank->method == METHOD_GPIO_24XX)
		isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
1313 1314
#endif
#if defined(CONFIG_ARCH_OMAP4)
1315
	if (bank->method == METHOD_GPIO_44XX)
1316
		isr_reg = bank->base + OMAP4_GPIO_IRQSTATUS0;
1317 1318
#endif
	while(1) {
1319
		u32 isr_saved, level_mask = 0;
1320
		u32 enabled;
1321

1322 1323
		enabled = _get_gpio_irqbank_mask(bank);
		isr_saved = isr = __raw_readl(isr_reg) & enabled;
1324 1325 1326 1327

		if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
			isr &= 0x0000ffff;

1328
		if (cpu_class_is_omap2()) {
1329
			level_mask = bank->level_mask & enabled;
1330
		}
1331 1332 1333 1334 1335 1336 1337 1338 1339 1340

		/* clear edge sensitive interrupts before handler(s) are
		called so that we don't miss any interrupt occurred while
		executing them */
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
		_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);

		/* if there is only edge sensitive GPIO pin interrupts
		configured, we could unmask GPIO bank interrupt immediately */
1341 1342
		if (!level_mask && !unmasked) {
			unmasked = 1;
1343
			desc->chip->unmask(irq);
1344
		}
1345

1346 1347
		isr |= retrigger;
		retrigger = 0;
1348 1349 1350 1351 1352
		if (!isr)
			break;

		gpio_irq = bank->virtual_irq_start;
		for (; isr != 0; isr >>= 1, gpio_irq++) {
1353 1354
			gpio_index = get_gpio_index(irq_to_gpio(gpio_irq));

1355 1356
			if (!(isr & 1))
				continue;
1357

1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369
#ifdef CONFIG_ARCH_OMAP1
			/*
			 * Some chips can't respond to both rising and falling
			 * at the same time.  If this irq was requested with
			 * both flags, we need to flip the ICR data for the IRQ
			 * to respond to the IRQ for the opposite direction.
			 * This will be indicated in the bank toggle_mask.
			 */
			if (bank->toggle_mask & (1 << gpio_index))
				_toggle_gpio_edge_triggering(bank, gpio_index);
#endif

1370
			generic_handle_irq(gpio_irq);
1371
		}
1372
	}
1373 1374 1375 1376 1377 1378 1379
	/* if bank has any level sensitive GPIO pin interrupt
	configured, we must unmask the bank interrupt only after
	handler(s) are executed in order to avoid spurious bank
	interrupt */
	if (!unmasked)
		desc->chip->unmask(irq);

1380 1381
}

1382 1383 1384
static void gpio_irq_shutdown(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1385
	struct gpio_bank *bank = get_irq_chip_data(irq);
1386 1387 1388 1389

	_reset_gpio(bank, gpio);
}

1390 1391 1392
static void gpio_ack_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1393
	struct gpio_bank *bank = get_irq_chip_data(irq);
1394 1395 1396 1397 1398 1399 1400

	_clear_gpio_irqstatus(bank, gpio);
}

static void gpio_mask_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1401
	struct gpio_bank *bank = get_irq_chip_data(irq);
1402 1403

	_set_gpio_irqenable(bank, gpio, 0);
1404
	_set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
1405 1406 1407 1408 1409
}

static void gpio_unmask_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1410
	struct gpio_bank *bank = get_irq_chip_data(irq);
1411
	unsigned int irq_mask = 1 << get_gpio_index(gpio);
1412 1413 1414 1415 1416
	struct irq_desc *desc = irq_to_desc(irq);
	u32 trigger = desc->status & IRQ_TYPE_SENSE_MASK;

	if (trigger)
		_set_gpio_triggering(bank, get_gpio_index(gpio), trigger);
1417 1418 1419 1420 1421 1422 1423

	/* For level-triggered GPIOs, the clearing must be done after
	 * the HW source is cleared, thus after the handler has run */
	if (bank->level_mask & irq_mask) {
		_set_gpio_irqenable(bank, gpio, 0);
		_clear_gpio_irqstatus(bank, gpio);
	}
1424

K
Kevin Hilman 已提交
1425
	_set_gpio_irqenable(bank, gpio, 1);
1426 1427
}

1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443
static struct irq_chip gpio_irq_chip = {
	.name		= "GPIO",
	.shutdown	= gpio_irq_shutdown,
	.ack		= gpio_ack_irq,
	.mask		= gpio_mask_irq,
	.unmask		= gpio_unmask_irq,
	.set_type	= gpio_irq_type,
	.set_wake	= gpio_wake_enable,
};

/*---------------------------------------------------------------------*/

#ifdef CONFIG_ARCH_OMAP1

/* MPUIO uses the always-on 32k clock */

1444 1445 1446 1447 1448 1449 1450 1451
static void mpuio_ack_irq(unsigned int irq)
{
	/* The ISR is reset automatically, so do nothing here. */
}

static void mpuio_mask_irq(unsigned int irq)
{
	unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
1452
	struct gpio_bank *bank = get_irq_chip_data(irq);
1453 1454 1455 1456 1457 1458 1459

	_set_gpio_irqenable(bank, gpio, 0);
}

static void mpuio_unmask_irq(unsigned int irq)
{
	unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
1460
	struct gpio_bank *bank = get_irq_chip_data(irq);
1461 1462 1463 1464

	_set_gpio_irqenable(bank, gpio, 1);
}

1465 1466 1467 1468 1469
static struct irq_chip mpuio_irq_chip = {
	.name		= "MPUIO",
	.ack		= mpuio_ack_irq,
	.mask		= mpuio_mask_irq,
	.unmask		= mpuio_unmask_irq,
1470
	.set_type	= gpio_irq_type,
D
David Brownell 已提交
1471 1472 1473 1474
#ifdef CONFIG_ARCH_OMAP16XX
	/* REVISIT: assuming only 16xx supports MPUIO wake events */
	.set_wake	= gpio_wake_enable,
#endif
1475 1476
};

1477 1478 1479

#define bank_is_mpuio(bank)	((bank)->method == METHOD_MPUIO)

D
David Brownell 已提交
1480 1481 1482 1483 1484

#ifdef CONFIG_ARCH_OMAP16XX

#include <linux/platform_device.h>

1485
static int omap_mpuio_suspend_noirq(struct device *dev)
D
David Brownell 已提交
1486
{
1487
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
1488 1489
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
	void __iomem		*mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
D
David Brownell 已提交
1490
	unsigned long		flags;
D
David Brownell 已提交
1491

D
David Brownell 已提交
1492
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
1493 1494
	bank->saved_wakeup = __raw_readl(mask_reg);
	__raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
D
David Brownell 已提交
1495
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
1496 1497 1498 1499

	return 0;
}

1500
static int omap_mpuio_resume_noirq(struct device *dev)
D
David Brownell 已提交
1501
{
1502
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
1503 1504
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
	void __iomem		*mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
D
David Brownell 已提交
1505
	unsigned long		flags;
D
David Brownell 已提交
1506

D
David Brownell 已提交
1507
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
1508
	__raw_writel(bank->saved_wakeup, mask_reg);
D
David Brownell 已提交
1509
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
1510 1511 1512 1513

	return 0;
}

1514
static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
1515 1516 1517 1518
	.suspend_noirq = omap_mpuio_suspend_noirq,
	.resume_noirq = omap_mpuio_resume_noirq,
};

D
David Brownell 已提交
1519 1520 1521 1522 1523 1524
/* use platform_driver for this, now that there's no longer any
 * point to sys_device (other than not disturbing old code).
 */
static struct platform_driver omap_mpuio_driver = {
	.driver		= {
		.name	= "mpuio",
1525
		.pm	= &omap_mpuio_dev_pm_ops,
D
David Brownell 已提交
1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539
	},
};

static struct platform_device omap_mpuio_device = {
	.name		= "mpuio",
	.id		= -1,
	.dev = {
		.driver = &omap_mpuio_driver.driver,
	}
	/* could list the /proc/iomem resources */
};

static inline void mpuio_init(void)
{
1540 1541
	platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);

D
David Brownell 已提交
1542 1543 1544 1545 1546 1547 1548 1549
	if (platform_driver_register(&omap_mpuio_driver) == 0)
		(void) platform_device_register(&omap_mpuio_device);
}

#else
static inline void mpuio_init(void) {}
#endif	/* 16xx */

1550 1551 1552 1553 1554
#else

extern struct irq_chip mpuio_irq_chip;

#define bank_is_mpuio(bank)	0
D
David Brownell 已提交
1555
static inline void mpuio_init(void) {}
1556 1557 1558 1559

#endif

/*---------------------------------------------------------------------*/
1560

D
David Brownell 已提交
1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576
/* REVISIT these are stupid implementations!  replace by ones that
 * don't switch on METHOD_* and which mostly avoid spinlocks
 */

static int gpio_input(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_direction(bank, offset, 1);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590
static int gpio_is_input(struct gpio_bank *bank, int mask)
{
	void __iomem *reg = bank->base;

	switch (bank->method) {
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_IO_CNTL;
		break;
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DIR_CONTROL;
		break;
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DIRECTION;
		break;
1591 1592
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DIR_CONTROL;
1593 1594 1595 1596
		break;
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_OE;
		break;
1597 1598 1599 1600 1601 1602
	case METHOD_GPIO_44XX:
		reg += OMAP4_GPIO_OE;
		break;
	default:
		WARN_ONCE(1, "gpio_is_input: incorrect OMAP GPIO method");
		return -EINVAL;
1603 1604 1605 1606
	}
	return __raw_readl(reg) & mask;
}

D
David Brownell 已提交
1607 1608
static int gpio_get(struct gpio_chip *chip, unsigned offset)
{
1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622
	struct gpio_bank *bank;
	void __iomem *reg;
	int gpio;
	u32 mask;

	gpio = chip->base + offset;
	bank = get_gpio_bank(gpio);
	reg = bank->base;
	mask = 1 << get_gpio_index(gpio);

	if (gpio_is_input(bank, mask))
		return _get_gpio_datain(bank, gpio);
	else
		return _get_gpio_dataout(bank, gpio);
D
David Brownell 已提交
1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637
}

static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_dataout(bank, offset, value);
	_set_gpio_direction(bank, offset, 0);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651
static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
		unsigned debounce)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_debounce(bank, offset, debounce);
	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
}

D
David Brownell 已提交
1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662
static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_dataout(bank, offset, value);
	spin_unlock_irqrestore(&bank->lock, flags);
}

1663 1664 1665 1666 1667 1668 1669 1670
static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;

	bank = container_of(chip, struct gpio_bank, chip);
	return bank->virtual_irq_start + offset;
}

D
David Brownell 已提交
1671 1672
/*---------------------------------------------------------------------*/

1673
static int initialized;
1674
#if defined(CONFIG_ARCH_OMAP1) || defined(CONFIG_ARCH_OMAP2)
1675
static struct clk * gpio_ick;
1676 1677 1678
#endif

#if defined(CONFIG_ARCH_OMAP2)
1679
static struct clk * gpio_fck;
1680
#endif
1681

1682
#if defined(CONFIG_ARCH_OMAP2430)
1683 1684 1685 1686
static struct clk * gpio5_ick;
static struct clk * gpio5_fck;
#endif

1687
#if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
1688 1689 1690
static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
#endif

T
Tony Lindgren 已提交
1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707
static void __init omap_gpio_show_rev(void)
{
	u32 rev;

	if (cpu_is_omap16xx())
		rev = __raw_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
	else if (cpu_is_omap24xx() || cpu_is_omap34xx())
		rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
	else if (cpu_is_omap44xx())
		rev = __raw_readl(gpio_bank[0].base + OMAP4_GPIO_REVISION);
	else
		return;

	printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
		(rev >> 4) & 0x0f, rev & 0x0f);
}

1708 1709 1710 1711 1712
/* This lock class tells lockdep that GPIO irqs are in a different
 * category than their parents, so it won't report false recursion.
 */
static struct lock_class_key gpio_lock_class;

1713 1714 1715
static int __init _omap_gpio_init(void)
{
	int i;
D
David Brownell 已提交
1716
	int gpio = 0;
1717
	struct gpio_bank *bank;
T
Tony Lindgren 已提交
1718
	int bank_size = SZ_8K;	/* Module 4KB + L4 4KB except on omap1 */
1719
	char clk_name[11];
1720 1721 1722

	initialized = 1;

1723
#if defined(CONFIG_ARCH_OMAP1)
1724
	if (cpu_is_omap15xx()) {
1725 1726
		gpio_ick = clk_get(NULL, "arm_gpio_ck");
		if (IS_ERR(gpio_ick))
1727 1728
			printk("Could not get arm_gpio_ck\n");
		else
1729
			clk_enable(gpio_ick);
1730
	}
1731 1732 1733
#endif
#if defined(CONFIG_ARCH_OMAP2)
	if (cpu_class_is_omap2()) {
1734 1735 1736 1737
		gpio_ick = clk_get(NULL, "gpios_ick");
		if (IS_ERR(gpio_ick))
			printk("Could not get gpios_ick\n");
		else
1738
			clk_enable(gpio_ick);
1739
		gpio_fck = clk_get(NULL, "gpios_fck");
1740
		if (IS_ERR(gpio_fck))
1741 1742
			printk("Could not get gpios_fck\n");
		else
1743
			clk_enable(gpio_fck);
1744 1745

		/*
1746
		 * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
1747
		 */
1748
#if defined(CONFIG_ARCH_OMAP2430)
1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761
		if (cpu_is_omap2430()) {
			gpio5_ick = clk_get(NULL, "gpio5_ick");
			if (IS_ERR(gpio5_ick))
				printk("Could not get gpio5_ick\n");
			else
				clk_enable(gpio5_ick);
			gpio5_fck = clk_get(NULL, "gpio5_fck");
			if (IS_ERR(gpio5_fck))
				printk("Could not get gpio5_fck\n");
			else
				clk_enable(gpio5_fck);
		}
#endif
1762 1763 1764
	}
#endif

1765 1766
#if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
	if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777
		for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
			sprintf(clk_name, "gpio%d_ick", i + 1);
			gpio_iclks[i] = clk_get(NULL, clk_name);
			if (IS_ERR(gpio_iclks[i]))
				printk(KERN_ERR "Could not get %s\n", clk_name);
			else
				clk_enable(gpio_iclks[i]);
		}
	}
#endif

1778

1779
#ifdef CONFIG_ARCH_OMAP15XX
1780
	if (cpu_is_omap15xx()) {
1781 1782
		gpio_bank_count = 2;
		gpio_bank = gpio_bank_1510;
T
Tony Lindgren 已提交
1783
		bank_size = SZ_2K;
1784 1785 1786 1787 1788 1789
	}
#endif
#if defined(CONFIG_ARCH_OMAP16XX)
	if (cpu_is_omap16xx()) {
		gpio_bank_count = 5;
		gpio_bank = gpio_bank_1610;
T
Tony Lindgren 已提交
1790
		bank_size = SZ_2K;
1791 1792
	}
#endif
1793 1794
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
	if (cpu_is_omap7xx()) {
1795
		gpio_bank_count = 7;
1796
		gpio_bank = gpio_bank_7xx;
T
Tony Lindgren 已提交
1797
		bank_size = SZ_2K;
1798 1799
	}
#endif
1800
#ifdef CONFIG_ARCH_OMAP2
1801
	if (cpu_is_omap242x()) {
1802
		gpio_bank_count = 4;
1803 1804 1805 1806 1807
		gpio_bank = gpio_bank_242x;
	}
	if (cpu_is_omap243x()) {
		gpio_bank_count = 5;
		gpio_bank = gpio_bank_243x;
1808
	}
1809
#endif
1810
#ifdef CONFIG_ARCH_OMAP3
1811 1812 1813 1814
	if (cpu_is_omap34xx()) {
		gpio_bank_count = OMAP34XX_NR_GPIOS;
		gpio_bank = gpio_bank_34xx;
	}
1815 1816 1817 1818 1819 1820
#endif
#ifdef CONFIG_ARCH_OMAP4
	if (cpu_is_omap44xx()) {
		gpio_bank_count = OMAP34XX_NR_GPIOS;
		gpio_bank = gpio_bank_44xx;
	}
1821 1822 1823 1824 1825 1826
#endif
	for (i = 0; i < gpio_bank_count; i++) {
		int j, gpio_count = 16;

		bank = &gpio_bank[i];
		spin_lock_init(&bank->lock);
T
Tony Lindgren 已提交
1827 1828 1829 1830 1831 1832 1833 1834

		/* Static mapping, never released */
		bank->base = ioremap(bank->pbase, bank_size);
		if (!bank->base) {
			printk(KERN_ERR "Could not ioremap gpio bank%i\n", i);
			continue;
		}

1835
		if (bank_is_mpuio(bank))
1836
			__raw_writew(0xffff, bank->base + OMAP_MPUIO_GPIO_MASKIT);
1837
		if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
1838 1839 1840
			__raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
			__raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
		}
1841
		if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
1842 1843
			__raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
			__raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
1844
			__raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
1845
		}
1846 1847 1848
		if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
			__raw_writel(0xffffffff, bank->base + OMAP7XX_GPIO_INT_MASK);
			__raw_writel(0x00000000, bank->base + OMAP7XX_GPIO_INT_STATUS);
1849

1850
			gpio_count = 32; /* 7xx has 32-bit GPIOs */
1851
		}
1852

1853
#ifdef CONFIG_ARCH_OMAP2PLUS
1854 1855
		if ((bank->method == METHOD_GPIO_24XX) ||
				(bank->method == METHOD_GPIO_44XX)) {
1856 1857 1858
			static const u32 non_wakeup_gpios[] = {
				0xe203ffc0, 0x08700040
			};
1859 1860 1861

			if (cpu_is_omap44xx()) {
				__raw_writel(0xffffffff, bank->base +
1862
						OMAP4_GPIO_IRQSTATUSCLR0);
1863
				__raw_writew(0x0015, bank->base +
1864
						OMAP4_GPIO_SYSCONFIG);
1865
				__raw_writel(0x00000000, bank->base +
1866
						 OMAP4_GPIO_DEBOUNCENABLE);
1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888
				/*
				 * Initialize interface clock ungated,
				 * module enabled
				 */
				__raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
			} else {
				__raw_writel(0x00000000, bank->base +
						OMAP24XX_GPIO_IRQENABLE1);
				__raw_writel(0xffffffff, bank->base +
						OMAP24XX_GPIO_IRQSTATUS1);
				__raw_writew(0x0015, bank->base +
						OMAP24XX_GPIO_SYSCONFIG);
				__raw_writel(0x00000000, bank->base +
						OMAP24XX_GPIO_DEBOUNCE_EN);

				/*
				 * Initialize interface clock ungated,
				 * module enabled
				 */
				__raw_writel(0, bank->base +
						OMAP24XX_GPIO_CTRL);
			}
T
Tero Kristo 已提交
1889 1890
			if (cpu_is_omap24xx() &&
			    i < ARRAY_SIZE(non_wakeup_gpios))
1891
				bank->non_wakeup_gpios = non_wakeup_gpios[i];
1892 1893
			gpio_count = 32;
		}
1894
#endif
C
Charulatha V 已提交
1895 1896

		bank->mod_usage = 0;
D
David Brownell 已提交
1897 1898 1899
		/* REVISIT eventually switch from OMAP-specific gpio structs
		 * over to the generic ones
		 */
1900 1901
		bank->chip.request = omap_gpio_request;
		bank->chip.free = omap_gpio_free;
D
David Brownell 已提交
1902 1903 1904
		bank->chip.direction_input = gpio_input;
		bank->chip.get = gpio_get;
		bank->chip.direction_output = gpio_output;
1905
		bank->chip.set_debounce = gpio_debounce;
D
David Brownell 已提交
1906
		bank->chip.set = gpio_set;
1907
		bank->chip.to_irq = gpio_2irq;
D
David Brownell 已提交
1908 1909
		if (bank_is_mpuio(bank)) {
			bank->chip.label = "mpuio";
1910
#ifdef CONFIG_ARCH_OMAP16XX
D
David Brownell 已提交
1911 1912
			bank->chip.dev = &omap_mpuio_device.dev;
#endif
D
David Brownell 已提交
1913 1914 1915 1916 1917 1918 1919 1920 1921 1922
			bank->chip.base = OMAP_MPUIO(0);
		} else {
			bank->chip.label = "gpio";
			bank->chip.base = gpio;
			gpio += gpio_count;
		}
		bank->chip.ngpio = gpio_count;

		gpiochip_add(&bank->chip);

1923 1924
		for (j = bank->virtual_irq_start;
		     j < bank->virtual_irq_start + gpio_count; j++) {
1925
			lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
1926
			set_irq_chip_data(j, bank);
1927
			if (bank_is_mpuio(bank))
1928 1929 1930
				set_irq_chip(j, &mpuio_irq_chip);
			else
				set_irq_chip(j, &gpio_irq_chip);
1931
			set_irq_handler(j, handle_simple_irq);
1932 1933 1934 1935
			set_irq_flags(j, IRQF_VALID);
		}
		set_irq_chained_handler(bank->irq, gpio_irq_handler);
		set_irq_data(bank->irq, bank);
1936

1937
		if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
1938 1939 1940 1941 1942
			sprintf(clk_name, "gpio%d_dbck", i + 1);
			bank->dbck = clk_get(NULL, clk_name);
			if (IS_ERR(bank->dbck))
				printk(KERN_ERR "Could not get %s\n", clk_name);
		}
1943 1944 1945 1946
	}

	/* Enable system clock for GPIO module.
	 * The CAM_CLK_CTRL *is* really the right place. */
1947
	if (cpu_is_omap16xx())
1948 1949
		omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);

1950 1951 1952
	/* Enable autoidle for the OCP interface */
	if (cpu_is_omap24xx())
		omap_writel(1 << 0, 0x48019010);
1953 1954
	if (cpu_is_omap34xx())
		omap_writel(1 << 0, 0x48306814);
1955

T
Tony Lindgren 已提交
1956 1957
	omap_gpio_show_rev();

1958 1959 1960
	return 0;
}

1961
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
1962 1963 1964 1965
static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
{
	int i;

1966
	if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
1967 1968 1969 1970 1971 1972 1973
		return 0;

	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		void __iomem *wake_status;
		void __iomem *wake_clear;
		void __iomem *wake_set;
D
David Brownell 已提交
1974
		unsigned long flags;
1975 1976

		switch (bank->method) {
1977
#ifdef CONFIG_ARCH_OMAP16XX
1978 1979 1980 1981 1982
		case METHOD_GPIO_1610:
			wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
1983
#endif
1984
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
1985
		case METHOD_GPIO_24XX:
1986
			wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
1987 1988 1989
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
			break;
1990 1991
#endif
#ifdef CONFIG_ARCH_OMAP4
1992
		case METHOD_GPIO_44XX:
1993 1994 1995 1996
			wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
			wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
			wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
			break;
1997
#endif
1998 1999 2000 2001
		default:
			continue;
		}

D
David Brownell 已提交
2002
		spin_lock_irqsave(&bank->lock, flags);
2003 2004 2005
		bank->saved_wakeup = __raw_readl(wake_status);
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->suspend_wakeup, wake_set);
D
David Brownell 已提交
2006
		spin_unlock_irqrestore(&bank->lock, flags);
2007 2008 2009 2010 2011 2012 2013 2014 2015
	}

	return 0;
}

static int omap_gpio_resume(struct sys_device *dev)
{
	int i;

2016
	if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
2017 2018 2019 2020 2021 2022
		return 0;

	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		void __iomem *wake_clear;
		void __iomem *wake_set;
D
David Brownell 已提交
2023
		unsigned long flags;
2024 2025

		switch (bank->method) {
2026
#ifdef CONFIG_ARCH_OMAP16XX
2027 2028 2029 2030
		case METHOD_GPIO_1610:
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
2031
#endif
2032
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
2033
		case METHOD_GPIO_24XX:
2034 2035
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
2036
			break;
2037 2038
#endif
#ifdef CONFIG_ARCH_OMAP4
2039
		case METHOD_GPIO_44XX:
2040 2041 2042
			wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
			wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
			break;
2043
#endif
2044 2045 2046 2047
		default:
			continue;
		}

D
David Brownell 已提交
2048
		spin_lock_irqsave(&bank->lock, flags);
2049 2050
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->saved_wakeup, wake_set);
D
David Brownell 已提交
2051
		spin_unlock_irqrestore(&bank->lock, flags);
2052 2053 2054 2055 2056 2057
	}

	return 0;
}

static struct sysdev_class omap_gpio_sysclass = {
2058
	.name		= "gpio",
2059 2060 2061 2062 2063 2064 2065 2066
	.suspend	= omap_gpio_suspend,
	.resume		= omap_gpio_resume,
};

static struct sys_device omap_gpio_device = {
	.id		= 0,
	.cls		= &omap_gpio_sysclass,
};
2067 2068 2069

#endif

2070
#ifdef CONFIG_ARCH_OMAP2PLUS
2071 2072 2073

static int workaround_enabled;

2074
void omap2_gpio_prepare_for_idle(int power_state)
2075 2076
{
	int i, c = 0;
T
Tero Kristo 已提交
2077
	int min = 0;
2078

T
Tero Kristo 已提交
2079 2080
	if (cpu_is_omap34xx())
		min = 1;
2081

T
Tero Kristo 已提交
2082
	for (i = min; i < gpio_bank_count; i++) {
2083 2084 2085
		struct gpio_bank *bank = &gpio_bank[i];
		u32 l1, l2;

2086 2087 2088
		if (bank->dbck_enable_mask)
			clk_disable(bank->dbck);

2089 2090 2091 2092 2093 2094
		if (power_state > PWRDM_POWER_OFF)
			continue;

		/* If going to OFF, remove triggering for all
		 * non-wakeup GPIOs.  Otherwise spurious IRQs will be
		 * generated.  See OMAP2420 Errata item 1.101. */
2095 2096
		if (!(bank->enabled_non_wakeup_gpios))
			continue;
2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115

		if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
			bank->saved_datain = __raw_readl(bank->base +
					OMAP24XX_GPIO_DATAIN);
			l1 = __raw_readl(bank->base +
					OMAP24XX_GPIO_FALLINGDETECT);
			l2 = __raw_readl(bank->base +
					OMAP24XX_GPIO_RISINGDETECT);
		}

		if (cpu_is_omap44xx()) {
			bank->saved_datain = __raw_readl(bank->base +
						OMAP4_GPIO_DATAIN);
			l1 = __raw_readl(bank->base +
						OMAP4_GPIO_FALLINGDETECT);
			l2 = __raw_readl(bank->base +
						OMAP4_GPIO_RISINGDETECT);
		}

2116 2117 2118 2119
		bank->saved_fallingdetect = l1;
		bank->saved_risingdetect = l2;
		l1 &= ~bank->enabled_non_wakeup_gpios;
		l2 &= ~bank->enabled_non_wakeup_gpios;
2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132

		if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
			__raw_writel(l1, bank->base +
					OMAP24XX_GPIO_FALLINGDETECT);
			__raw_writel(l2, bank->base +
					OMAP24XX_GPIO_RISINGDETECT);
		}

		if (cpu_is_omap44xx()) {
			__raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
			__raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
		}

2133 2134 2135 2136 2137 2138 2139 2140 2141
		c++;
	}
	if (!c) {
		workaround_enabled = 0;
		return;
	}
	workaround_enabled = 1;
}

2142
void omap2_gpio_resume_after_idle(void)
2143 2144
{
	int i;
T
Tero Kristo 已提交
2145
	int min = 0;
2146

T
Tero Kristo 已提交
2147 2148 2149
	if (cpu_is_omap34xx())
		min = 1;
	for (i = min; i < gpio_bank_count; i++) {
2150
		struct gpio_bank *bank = &gpio_bank[i];
2151
		u32 l, gen, gen0, gen1;
2152

2153 2154 2155
		if (bank->dbck_enable_mask)
			clk_enable(bank->dbck);

2156 2157 2158
		if (!workaround_enabled)
			continue;

2159 2160
		if (!(bank->enabled_non_wakeup_gpios))
			continue;
2161 2162 2163

		if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
			__raw_writel(bank->saved_fallingdetect,
2164
				 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
2165
			__raw_writel(bank->saved_risingdetect,
2166
				 bank->base + OMAP24XX_GPIO_RISINGDETECT);
2167 2168 2169 2170 2171
			l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
		}

		if (cpu_is_omap44xx()) {
			__raw_writel(bank->saved_fallingdetect,
2172
				 bank->base + OMAP4_GPIO_FALLINGDETECT);
2173
			__raw_writel(bank->saved_risingdetect,
2174
				 bank->base + OMAP4_GPIO_RISINGDETECT);
2175 2176 2177
			l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
		}

2178 2179 2180 2181 2182
		/* Check if any of the non-wakeup interrupt GPIOs have changed
		 * state.  If so, generate an IRQ by software.  This is
		 * horribly racy, but it's the best we can do to work around
		 * this silicon bug. */
		l ^= bank->saved_datain;
T
Tero Kristo 已提交
2183
		l &= bank->enabled_non_wakeup_gpios;
2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201

		/*
		 * No need to generate IRQs for the rising edge for gpio IRQs
		 * configured with falling edge only; and vice versa.
		 */
		gen0 = l & bank->saved_fallingdetect;
		gen0 &= bank->saved_datain;

		gen1 = l & bank->saved_risingdetect;
		gen1 &= ~(bank->saved_datain);

		/* FIXME: Consider GPIO IRQs with level detections properly! */
		gen = l & (~(bank->saved_fallingdetect) &
				~(bank->saved_risingdetect));
		/* Consider all GPIO IRQs needed to be updated */
		gen |= gen0 | gen1;

		if (gen) {
2202
			u32 old0, old1;
2203

2204
			if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
2205 2206 2207 2208
				old0 = __raw_readl(bank->base +
					OMAP24XX_GPIO_LEVELDETECT0);
				old1 = __raw_readl(bank->base +
					OMAP24XX_GPIO_LEVELDETECT1);
2209
				__raw_writel(old0 | gen, bank->base +
2210
					OMAP24XX_GPIO_LEVELDETECT0);
2211
				__raw_writel(old1 | gen, bank->base +
2212
					OMAP24XX_GPIO_LEVELDETECT1);
2213
				__raw_writel(old0, bank->base +
2214
					OMAP24XX_GPIO_LEVELDETECT0);
2215
				__raw_writel(old1, bank->base +
2216 2217 2218 2219 2220
					OMAP24XX_GPIO_LEVELDETECT1);
			}

			if (cpu_is_omap44xx()) {
				old0 = __raw_readl(bank->base +
2221
						OMAP4_GPIO_LEVELDETECT0);
2222
				old1 = __raw_readl(bank->base +
2223
						OMAP4_GPIO_LEVELDETECT1);
2224
				__raw_writel(old0 | l, bank->base +
2225
						OMAP4_GPIO_LEVELDETECT0);
2226
				__raw_writel(old1 | l, bank->base +
2227
						OMAP4_GPIO_LEVELDETECT1);
2228
				__raw_writel(old0, bank->base +
2229
						OMAP4_GPIO_LEVELDETECT0);
2230
				__raw_writel(old1, bank->base +
2231
						OMAP4_GPIO_LEVELDETECT1);
2232
			}
2233 2234 2235 2236 2237
		}
	}

}

2238 2239
#endif

2240
#ifdef CONFIG_ARCH_OMAP3
2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306
/* save the registers of bank 2-6 */
void omap_gpio_save_context(void)
{
	int i;

	/* saving banks from 2-6 only since GPIO1 is in WKUP */
	for (i = 1; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		gpio_context[i].sysconfig =
			__raw_readl(bank->base + OMAP24XX_GPIO_SYSCONFIG);
		gpio_context[i].irqenable1 =
			__raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
		gpio_context[i].irqenable2 =
			__raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
		gpio_context[i].wake_en =
			__raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
		gpio_context[i].ctrl =
			__raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
		gpio_context[i].oe =
			__raw_readl(bank->base + OMAP24XX_GPIO_OE);
		gpio_context[i].leveldetect0 =
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
		gpio_context[i].leveldetect1 =
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
		gpio_context[i].risingdetect =
			__raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
		gpio_context[i].fallingdetect =
			__raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		gpio_context[i].dataout =
			__raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
	}
}

/* restore the required registers of bank 2-6 */
void omap_gpio_restore_context(void)
{
	int i;

	for (i = 1; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		__raw_writel(gpio_context[i].sysconfig,
				bank->base + OMAP24XX_GPIO_SYSCONFIG);
		__raw_writel(gpio_context[i].irqenable1,
				bank->base + OMAP24XX_GPIO_IRQENABLE1);
		__raw_writel(gpio_context[i].irqenable2,
				bank->base + OMAP24XX_GPIO_IRQENABLE2);
		__raw_writel(gpio_context[i].wake_en,
				bank->base + OMAP24XX_GPIO_WAKE_EN);
		__raw_writel(gpio_context[i].ctrl,
				bank->base + OMAP24XX_GPIO_CTRL);
		__raw_writel(gpio_context[i].oe,
				bank->base + OMAP24XX_GPIO_OE);
		__raw_writel(gpio_context[i].leveldetect0,
				bank->base + OMAP24XX_GPIO_LEVELDETECT0);
		__raw_writel(gpio_context[i].leveldetect1,
				bank->base + OMAP24XX_GPIO_LEVELDETECT1);
		__raw_writel(gpio_context[i].risingdetect,
				bank->base + OMAP24XX_GPIO_RISINGDETECT);
		__raw_writel(gpio_context[i].fallingdetect,
				bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		__raw_writel(gpio_context[i].dataout,
				bank->base + OMAP24XX_GPIO_DATAOUT);
	}
}
#endif

2307 2308
/*
 * This may get called early from board specific init
2309
 * for boards that have interrupts routed via FPGA.
2310
 */
2311
int __init omap_gpio_init(void)
2312 2313 2314 2315 2316 2317 2318
{
	if (!initialized)
		return _omap_gpio_init();
	else
		return 0;
}

2319 2320 2321 2322 2323 2324 2325
static int __init omap_gpio_sysinit(void)
{
	int ret = 0;

	if (!initialized)
		ret = _omap_gpio_init();

D
David Brownell 已提交
2326 2327
	mpuio_init();

2328
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
2329
	if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341
		if (ret == 0) {
			ret = sysdev_class_register(&omap_gpio_sysclass);
			if (ret == 0)
				ret = sysdev_register(&omap_gpio_device);
		}
	}
#endif

	return ret;
}

arch_initcall(omap_gpio_sysinit);