gpio.c 55.4 KB
Newer Older
1 2 3 4 5
/*
 *  linux/arch/arm/plat-omap/gpio.c
 *
 * Support functions for OMAP GPIO
 *
6
 * Copyright (C) 2003-2005 Nokia Corporation
7
 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
8
 *
9 10 11
 * Copyright (C) 2009 Texas Instruments
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
12 13 14 15 16 17 18 19
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/interrupt.h>
20 21
#include <linux/sysdev.h>
#include <linux/err.h>
22
#include <linux/clk.h>
23
#include <linux/io.h>
24

25
#include <mach/hardware.h>
26
#include <asm/irq.h>
27 28
#include <mach/irqs.h>
#include <mach/gpio.h>
29 30 31 32 33
#include <asm/mach/irq.h>

/*
 * OMAP1510 GPIO registers
 */
T
Tony Lindgren 已提交
34
#define OMAP1510_GPIO_BASE		0xfffce000
35 36 37 38 39 40 41 42 43 44 45 46 47
#define OMAP1510_GPIO_DATA_INPUT	0x00
#define OMAP1510_GPIO_DATA_OUTPUT	0x04
#define OMAP1510_GPIO_DIR_CONTROL	0x08
#define OMAP1510_GPIO_INT_CONTROL	0x0c
#define OMAP1510_GPIO_INT_MASK		0x10
#define OMAP1510_GPIO_INT_STATUS	0x14
#define OMAP1510_GPIO_PIN_CONTROL	0x18

#define OMAP1510_IH_GPIO_BASE		64

/*
 * OMAP1610 specific GPIO registers
 */
T
Tony Lindgren 已提交
48 49 50 51
#define OMAP1610_GPIO1_BASE		0xfffbe400
#define OMAP1610_GPIO2_BASE		0xfffbec00
#define OMAP1610_GPIO3_BASE		0xfffbb400
#define OMAP1610_GPIO4_BASE		0xfffbbc00
52 53 54 55 56
#define OMAP1610_GPIO_REVISION		0x0000
#define OMAP1610_GPIO_SYSCONFIG		0x0010
#define OMAP1610_GPIO_SYSSTATUS		0x0014
#define OMAP1610_GPIO_IRQSTATUS1	0x0018
#define OMAP1610_GPIO_IRQENABLE1	0x001c
57
#define OMAP1610_GPIO_WAKEUPENABLE	0x0028
58 59 60 61 62 63
#define OMAP1610_GPIO_DATAIN		0x002c
#define OMAP1610_GPIO_DATAOUT		0x0030
#define OMAP1610_GPIO_DIRECTION		0x0034
#define OMAP1610_GPIO_EDGE_CTRL1	0x0038
#define OMAP1610_GPIO_EDGE_CTRL2	0x003c
#define OMAP1610_GPIO_CLEAR_IRQENABLE1	0x009c
64
#define OMAP1610_GPIO_CLEAR_WAKEUPENA	0x00a8
65 66
#define OMAP1610_GPIO_CLEAR_DATAOUT	0x00b0
#define OMAP1610_GPIO_SET_IRQENABLE1	0x00dc
67
#define OMAP1610_GPIO_SET_WAKEUPENA	0x00e8
68 69 70
#define OMAP1610_GPIO_SET_DATAOUT	0x00f0

/*
71
 * OMAP7XX specific GPIO registers
72
 */
T
Tony Lindgren 已提交
73 74 75 76 77 78
#define OMAP7XX_GPIO1_BASE		0xfffbc000
#define OMAP7XX_GPIO2_BASE		0xfffbc800
#define OMAP7XX_GPIO3_BASE		0xfffbd000
#define OMAP7XX_GPIO4_BASE		0xfffbd800
#define OMAP7XX_GPIO5_BASE		0xfffbe000
#define OMAP7XX_GPIO6_BASE		0xfffbe800
79 80 81 82 83 84
#define OMAP7XX_GPIO_DATA_INPUT		0x00
#define OMAP7XX_GPIO_DATA_OUTPUT	0x04
#define OMAP7XX_GPIO_DIR_CONTROL	0x08
#define OMAP7XX_GPIO_INT_CONTROL	0x0c
#define OMAP7XX_GPIO_INT_MASK		0x10
#define OMAP7XX_GPIO_INT_STATUS		0x14
85

T
Tony Lindgren 已提交
86
#define OMAP1_MPUIO_VBASE		OMAP1_MPUIO_BASE
87

88 89 90
/*
 * omap24xx specific GPIO registers
 */
T
Tony Lindgren 已提交
91 92 93 94
#define OMAP242X_GPIO1_BASE		0x48018000
#define OMAP242X_GPIO2_BASE		0x4801a000
#define OMAP242X_GPIO3_BASE		0x4801c000
#define OMAP242X_GPIO4_BASE		0x4801e000
95

T
Tony Lindgren 已提交
96 97 98 99 100
#define OMAP243X_GPIO1_BASE		0x4900C000
#define OMAP243X_GPIO2_BASE		0x4900E000
#define OMAP243X_GPIO3_BASE		0x49010000
#define OMAP243X_GPIO4_BASE		0x49012000
#define OMAP243X_GPIO5_BASE		0x480B6000
101

102 103 104 105
#define OMAP24XX_GPIO_REVISION		0x0000
#define OMAP24XX_GPIO_SYSCONFIG		0x0010
#define OMAP24XX_GPIO_SYSSTATUS		0x0014
#define OMAP24XX_GPIO_IRQSTATUS1	0x0018
106 107
#define OMAP24XX_GPIO_IRQSTATUS2	0x0028
#define OMAP24XX_GPIO_IRQENABLE2	0x002c
108
#define OMAP24XX_GPIO_IRQENABLE1	0x001c
109
#define OMAP24XX_GPIO_WAKE_EN		0x0020
110 111 112 113 114 115 116 117
#define OMAP24XX_GPIO_CTRL		0x0030
#define OMAP24XX_GPIO_OE		0x0034
#define OMAP24XX_GPIO_DATAIN		0x0038
#define OMAP24XX_GPIO_DATAOUT		0x003c
#define OMAP24XX_GPIO_LEVELDETECT0	0x0040
#define OMAP24XX_GPIO_LEVELDETECT1	0x0044
#define OMAP24XX_GPIO_RISINGDETECT	0x0048
#define OMAP24XX_GPIO_FALLINGDETECT	0x004c
118 119
#define OMAP24XX_GPIO_DEBOUNCE_EN	0x0050
#define OMAP24XX_GPIO_DEBOUNCE_VAL	0x0054
120 121 122 123 124 125 126
#define OMAP24XX_GPIO_CLEARIRQENABLE1	0x0060
#define OMAP24XX_GPIO_SETIRQENABLE1	0x0064
#define OMAP24XX_GPIO_CLEARWKUENA	0x0080
#define OMAP24XX_GPIO_SETWKUENA		0x0084
#define OMAP24XX_GPIO_CLEARDATAOUT	0x0090
#define OMAP24XX_GPIO_SETDATAOUT	0x0094

127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152
#define OMAP4_GPIO_REVISION		0x0000
#define OMAP4_GPIO_SYSCONFIG		0x0010
#define OMAP4_GPIO_EOI			0x0020
#define OMAP4_GPIO_IRQSTATUSRAW0	0x0024
#define OMAP4_GPIO_IRQSTATUSRAW1	0x0028
#define OMAP4_GPIO_IRQSTATUS0		0x002c
#define OMAP4_GPIO_IRQSTATUS1		0x0030
#define OMAP4_GPIO_IRQSTATUSSET0	0x0034
#define OMAP4_GPIO_IRQSTATUSSET1	0x0038
#define OMAP4_GPIO_IRQSTATUSCLR0	0x003c
#define OMAP4_GPIO_IRQSTATUSCLR1	0x0040
#define OMAP4_GPIO_IRQWAKEN0		0x0044
#define OMAP4_GPIO_IRQWAKEN1		0x0048
#define OMAP4_GPIO_SYSSTATUS		0x0104
#define OMAP4_GPIO_CTRL			0x0130
#define OMAP4_GPIO_OE			0x0134
#define OMAP4_GPIO_DATAIN		0x0138
#define OMAP4_GPIO_DATAOUT		0x013c
#define OMAP4_GPIO_LEVELDETECT0		0x0140
#define OMAP4_GPIO_LEVELDETECT1		0x0144
#define OMAP4_GPIO_RISINGDETECT		0x0148
#define OMAP4_GPIO_FALLINGDETECT	0x014c
#define OMAP4_GPIO_DEBOUNCENABLE	0x0150
#define OMAP4_GPIO_DEBOUNCINGTIME	0x0154
#define OMAP4_GPIO_CLEARDATAOUT		0x0190
#define OMAP4_GPIO_SETDATAOUT		0x0194
153 154 155 156
/*
 * omap34xx specific GPIO registers
 */

T
Tony Lindgren 已提交
157 158 159 160 161 162
#define OMAP34XX_GPIO1_BASE		0x48310000
#define OMAP34XX_GPIO2_BASE		0x49050000
#define OMAP34XX_GPIO3_BASE		0x49052000
#define OMAP34XX_GPIO4_BASE		0x49054000
#define OMAP34XX_GPIO5_BASE		0x49056000
#define OMAP34XX_GPIO6_BASE		0x49058000
163

164 165 166
/*
 * OMAP44XX  specific GPIO registers
 */
T
Tony Lindgren 已提交
167 168 169 170 171 172
#define OMAP44XX_GPIO1_BASE             0x4a310000
#define OMAP44XX_GPIO2_BASE             0x48055000
#define OMAP44XX_GPIO3_BASE             0x48057000
#define OMAP44XX_GPIO4_BASE             0x48059000
#define OMAP44XX_GPIO5_BASE             0x4805B000
#define OMAP44XX_GPIO6_BASE             0x4805D000
173

174
struct gpio_bank {
T
Tony Lindgren 已提交
175
	unsigned long pbase;
176
	void __iomem *base;
177 178
	u16 irq;
	u16 virtual_irq_start;
179
	int method;
180 181
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) ||  \
		defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
182 183
	u32 suspend_wakeup;
	u32 saved_wakeup;
184
#endif
185 186
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
			defined(CONFIG_ARCH_OMAP4)
187 188 189 190 191 192 193
	u32 non_wakeup_gpios;
	u32 enabled_non_wakeup_gpios;

	u32 saved_datain;
	u32 saved_fallingdetect;
	u32 saved_risingdetect;
#endif
194
	u32 level_mask;
195
	spinlock_t lock;
D
David Brownell 已提交
196
	struct gpio_chip chip;
197
	struct clk *dbck;
198 199 200 201 202
};

#define METHOD_MPUIO		0
#define METHOD_GPIO_1510	1
#define METHOD_GPIO_1610	2
203
#define METHOD_GPIO_7XX		3
204
#define METHOD_GPIO_24XX	5
205

206
#ifdef CONFIG_ARCH_OMAP16XX
207
static struct gpio_bank gpio_bank_1610[5] = {
T
Tony Lindgren 已提交
208 209 210 211 212 213 214 215 216 217
	{ OMAP1_MPUIO_VBASE, NULL, INT_MPUIO, IH_MPUIO_BASE,
		METHOD_MPUIO },
	{ OMAP1610_GPIO1_BASE, NULL, INT_GPIO_BANK1, IH_GPIO_BASE,
		METHOD_GPIO_1610 },
	{ OMAP1610_GPIO2_BASE, NULL, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16,
		METHOD_GPIO_1610 },
	{ OMAP1610_GPIO3_BASE, NULL, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32,
		METHOD_GPIO_1610 },
	{ OMAP1610_GPIO4_BASE, NULL, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48,
		METHOD_GPIO_1610 },
218 219 220
};
#endif

221
#ifdef CONFIG_ARCH_OMAP15XX
222
static struct gpio_bank gpio_bank_1510[2] = {
T
Tony Lindgren 已提交
223 224 225 226
	{ OMAP1_MPUIO_VBASE, NULL, INT_MPUIO, IH_MPUIO_BASE,
		METHOD_MPUIO },
	{ OMAP1510_GPIO_BASE, NULL, INT_GPIO_BANK1, IH_GPIO_BASE,
		METHOD_GPIO_1510 }
227 228 229
};
#endif

230
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
231
static struct gpio_bank gpio_bank_7xx[7] = {
T
Tony Lindgren 已提交
232 233 234 235 236 237 238 239 240 241 242 243 244 245
	{ OMAP1_MPUIO_VBASE, NULL, INT_7XX_MPUIO, IH_MPUIO_BASE,
		METHOD_MPUIO },
	{ OMAP7XX_GPIO1_BASE, NULL, INT_7XX_GPIO_BANK1, IH_GPIO_BASE,
		METHOD_GPIO_7XX },
	{ OMAP7XX_GPIO2_BASE, NULL, INT_7XX_GPIO_BANK2, IH_GPIO_BASE + 32,
		METHOD_GPIO_7XX },
	{ OMAP7XX_GPIO3_BASE, NULL, INT_7XX_GPIO_BANK3, IH_GPIO_BASE + 64,
		METHOD_GPIO_7XX },
	{ OMAP7XX_GPIO4_BASE, NULL, INT_7XX_GPIO_BANK4,  IH_GPIO_BASE + 96,
		METHOD_GPIO_7XX },
	{ OMAP7XX_GPIO5_BASE, NULL, INT_7XX_GPIO_BANK5,  IH_GPIO_BASE + 128,
		METHOD_GPIO_7XX },
	{ OMAP7XX_GPIO6_BASE, NULL, INT_7XX_GPIO_BANK6,  IH_GPIO_BASE + 160,
		METHOD_GPIO_7XX },
246 247 248
};
#endif

249
#ifdef CONFIG_ARCH_OMAP24XX
250 251

static struct gpio_bank gpio_bank_242x[4] = {
T
Tony Lindgren 已提交
252 253 254 255 256 257 258 259
	{ OMAP242X_GPIO1_BASE, NULL, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,
		METHOD_GPIO_24XX },
	{ OMAP242X_GPIO2_BASE, NULL, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,
		METHOD_GPIO_24XX },
	{ OMAP242X_GPIO3_BASE, NULL, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,
		METHOD_GPIO_24XX },
	{ OMAP242X_GPIO4_BASE, NULL, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,
		METHOD_GPIO_24XX },
260
};
261 262

static struct gpio_bank gpio_bank_243x[5] = {
T
Tony Lindgren 已提交
263 264 265 266 267 268 269 270 271 272
	{ OMAP243X_GPIO1_BASE, NULL, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,
		METHOD_GPIO_24XX },
	{ OMAP243X_GPIO2_BASE, NULL, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,
		METHOD_GPIO_24XX },
	{ OMAP243X_GPIO3_BASE, NULL, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,
		METHOD_GPIO_24XX },
	{ OMAP243X_GPIO4_BASE, NULL, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,
		METHOD_GPIO_24XX },
	{ OMAP243X_GPIO5_BASE, NULL, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128,
		METHOD_GPIO_24XX },
273 274
};

275 276
#endif

277 278
#ifdef CONFIG_ARCH_OMAP34XX
static struct gpio_bank gpio_bank_34xx[6] = {
T
Tony Lindgren 已提交
279 280 281 282 283 284 285 286 287 288 289 290
	{ OMAP34XX_GPIO1_BASE, NULL, INT_34XX_GPIO_BANK1, IH_GPIO_BASE,
		METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO2_BASE, NULL, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32,
		METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO3_BASE, NULL, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64,
		METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO4_BASE, NULL, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96,
		METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO5_BASE, NULL, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128,
		METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO6_BASE, NULL, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160,
		METHOD_GPIO_24XX },
291 292 293 294
};

#endif

295 296
#ifdef CONFIG_ARCH_OMAP4
static struct gpio_bank gpio_bank_44xx[6] = {
T
Tony Lindgren 已提交
297
	{ OMAP44XX_GPIO1_BASE, NULL, INT_44XX_GPIO_BANK1, IH_GPIO_BASE,
298
		METHOD_GPIO_24XX },
T
Tony Lindgren 已提交
299
	{ OMAP44XX_GPIO2_BASE, NULL, INT_44XX_GPIO_BANK2, IH_GPIO_BASE + 32,
300
		METHOD_GPIO_24XX },
T
Tony Lindgren 已提交
301
	{ OMAP44XX_GPIO3_BASE, NULL, INT_44XX_GPIO_BANK3, IH_GPIO_BASE + 64,
302
		METHOD_GPIO_24XX },
T
Tony Lindgren 已提交
303
	{ OMAP44XX_GPIO4_BASE, NULL, INT_44XX_GPIO_BANK4, IH_GPIO_BASE + 96,
304
		METHOD_GPIO_24XX },
T
Tony Lindgren 已提交
305
	{ OMAP44XX_GPIO5_BASE, NULL, INT_44XX_GPIO_BANK5, IH_GPIO_BASE + 128,
306
		METHOD_GPIO_24XX },
T
Tony Lindgren 已提交
307
	{ OMAP44XX_GPIO6_BASE, NULL, INT_44XX_GPIO_BANK6, IH_GPIO_BASE + 160,
308 309 310 311 312
		METHOD_GPIO_24XX },
};

#endif

313 314 315 316 317
static struct gpio_bank *gpio_bank;
static int gpio_bank_count;

static inline struct gpio_bank *get_gpio_bank(int gpio)
{
318
	if (cpu_is_omap15xx()) {
319 320 321 322 323 324 325 326 327
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1];
	}
	if (cpu_is_omap16xx()) {
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1 + (gpio >> 4)];
	}
328
	if (cpu_is_omap7xx()) {
329 330 331 332
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1 + (gpio >> 5)];
	}
333 334
	if (cpu_is_omap24xx())
		return &gpio_bank[gpio >> 5];
335
	if (cpu_is_omap34xx() || cpu_is_omap44xx())
336
		return &gpio_bank[gpio >> 5];
D
David Brownell 已提交
337 338
	BUG();
	return NULL;
339 340 341 342
}

static inline int get_gpio_index(int gpio)
{
343
	if (cpu_is_omap7xx())
344
		return gpio & 0x1f;
345 346
	if (cpu_is_omap24xx())
		return gpio & 0x1f;
347
	if (cpu_is_omap34xx() || cpu_is_omap44xx())
348
		return gpio & 0x1f;
349
	return gpio & 0x0f;
350 351 352 353 354 355
}

static inline int gpio_valid(int gpio)
{
	if (gpio < 0)
		return -1;
356
	if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
357
		if (gpio >= OMAP_MAX_GPIO_LINES + 16)
358 359 360
			return -1;
		return 0;
	}
361
	if (cpu_is_omap15xx() && gpio < 16)
362 363 364
		return 0;
	if ((cpu_is_omap16xx()) && gpio < 64)
		return 0;
365
	if (cpu_is_omap7xx() && gpio < 192)
366
		return 0;
367 368
	if (cpu_is_omap24xx() && gpio < 128)
		return 0;
369
	if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
370
		return 0;
371 372 373 374 375 376 377 378 379 380 381 382 383 384 385
	return -1;
}

static int check_gpio(int gpio)
{
	if (unlikely(gpio_valid(gpio)) < 0) {
		printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
		dump_stack();
		return -1;
	}
	return 0;
}

static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
{
386
	void __iomem *reg = bank->base;
387 388 389
	u32 l;

	switch (bank->method) {
390
#ifdef CONFIG_ARCH_OMAP1
391 392 393
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_IO_CNTL;
		break;
394 395
#endif
#ifdef CONFIG_ARCH_OMAP15XX
396 397 398
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DIR_CONTROL;
		break;
399 400
#endif
#ifdef CONFIG_ARCH_OMAP16XX
401 402 403
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DIRECTION;
		break;
404
#endif
405
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
406 407
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DIR_CONTROL;
408
		break;
409
#endif
410
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
411 412 413
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_OE;
		break;
414 415 416 417 418
#endif
#if defined(CONFIG_ARCH_OMAP4)
	case METHOD_GPIO_24XX:
		reg += OMAP4_GPIO_OE;
		break;
419 420 421 422
#endif
	default:
		WARN_ON(1);
		return;
423 424 425 426 427 428 429 430 431 432 433
	}
	l = __raw_readl(reg);
	if (is_input)
		l |= 1 << gpio;
	else
		l &= ~(1 << gpio);
	__raw_writel(l, reg);
}

static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
{
434
	void __iomem *reg = bank->base;
435 436 437
	u32 l = 0;

	switch (bank->method) {
438
#ifdef CONFIG_ARCH_OMAP1
439 440 441 442 443 444 445 446
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
447 448
#endif
#ifdef CONFIG_ARCH_OMAP15XX
449 450 451 452 453 454 455 456
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
457 458
#endif
#ifdef CONFIG_ARCH_OMAP16XX
459 460 461 462 463 464 465
	case METHOD_GPIO_1610:
		if (enable)
			reg += OMAP1610_GPIO_SET_DATAOUT;
		else
			reg += OMAP1610_GPIO_CLEAR_DATAOUT;
		l = 1 << gpio;
		break;
466
#endif
467
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
468 469
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DATA_OUTPUT;
470 471 472 473 474 475
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
476
#endif
477
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
478 479 480 481 482 483 484
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP24XX_GPIO_SETDATAOUT;
		else
			reg += OMAP24XX_GPIO_CLEARDATAOUT;
		l = 1 << gpio;
		break;
485 486 487 488 489 490 491 492 493
#endif
#ifdef CONFIG_ARCH_OMAP4
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP4_GPIO_SETDATAOUT;
		else
			reg += OMAP4_GPIO_CLEARDATAOUT;
		l = 1 << gpio;
		break;
494
#endif
495
	default:
496
		WARN_ON(1);
497 498 499 500 501
		return;
	}
	__raw_writel(l, reg);
}

502
static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
503
{
504
	void __iomem *reg;
505 506

	if (check_gpio(gpio) < 0)
507
		return -EINVAL;
508 509
	reg = bank->base;
	switch (bank->method) {
510
#ifdef CONFIG_ARCH_OMAP1
511 512 513
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_INPUT_LATCH;
		break;
514 515
#endif
#ifdef CONFIG_ARCH_OMAP15XX
516 517 518
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_INPUT;
		break;
519 520
#endif
#ifdef CONFIG_ARCH_OMAP16XX
521 522 523
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DATAIN;
		break;
524
#endif
525
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
526 527
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DATA_INPUT;
528
		break;
529
#endif
530
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
531 532 533
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_DATAIN;
		break;
534 535 536 537 538
#endif
#ifdef CONFIG_ARCH_OMAP4
	case METHOD_GPIO_24XX:
		reg += OMAP4_GPIO_DATAIN;
		break;
539
#endif
540
	default:
541
		return -EINVAL;
542
	}
543 544
	return (__raw_readl(reg)
			& (1 << get_gpio_index(gpio))) != 0;
545 546
}

547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570
static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
{
	void __iomem *reg;

	if (check_gpio(gpio) < 0)
		return -EINVAL;
	reg = bank->base;

	switch (bank->method) {
#ifdef CONFIG_ARCH_OMAP1
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_OUTPUT;
		break;
#endif
#ifdef CONFIG_ARCH_OMAP15XX
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_OUTPUT;
		break;
#endif
#ifdef CONFIG_ARCH_OMAP16XX
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DATAOUT;
		break;
#endif
571
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
572 573
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DATA_OUTPUT;
574 575 576 577 578 579 580 581 582 583 584 585 586 587 588
		break;
#endif
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
		defined(CONFIG_ARCH_OMAP4)
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_DATAOUT;
		break;
#endif
	default:
		return -EINVAL;
	}

	return (__raw_readl(reg) & (1 << get_gpio_index(gpio))) != 0;
}

589 590 591 592 593 594 595 596
#define MOD_REG_BIT(reg, bit_mask, set)	\
do {	\
	int l = __raw_readl(base + reg); \
	if (set) l |= bit_mask; \
	else l &= ~bit_mask; \
	__raw_writel(l, base + reg); \
} while(0)

597 598 599 600
void omap_set_gpio_debounce(int gpio, int enable)
{
	struct gpio_bank *bank;
	void __iomem *reg;
D
David Brownell 已提交
601
	unsigned long flags;
602 603 604 605 606 607 608
	u32 val, l = 1 << get_gpio_index(gpio);

	if (cpu_class_is_omap1())
		return;

	bank = get_gpio_bank(gpio);
	reg = bank->base;
609 610 611
#ifdef CONFIG_ARCH_OMAP4
	reg += OMAP4_GPIO_DEBOUNCENABLE;
#else
612
	reg += OMAP24XX_GPIO_DEBOUNCE_EN;
613
#endif
D
David Brownell 已提交
614 615

	spin_lock_irqsave(&bank->lock, flags);
616 617
	val = __raw_readl(reg);

618
	if (enable && !(val & l))
619
		val |= l;
D
David Brownell 已提交
620
	else if (!enable && (val & l))
621
		val &= ~l;
622
	else
D
David Brownell 已提交
623
		goto done;
624

625
	if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
D
David Brownell 已提交
626 627 628 629 630
		if (enable)
			clk_enable(bank->dbck);
		else
			clk_disable(bank->dbck);
	}
631 632

	__raw_writel(val, reg);
D
David Brownell 已提交
633 634
done:
	spin_unlock_irqrestore(&bank->lock, flags);
635 636 637 638 639 640 641 642 643 644 645 646 647 648 649
}
EXPORT_SYMBOL(omap_set_gpio_debounce);

void omap_set_gpio_debounce_time(int gpio, int enc_time)
{
	struct gpio_bank *bank;
	void __iomem *reg;

	if (cpu_class_is_omap1())
		return;

	bank = get_gpio_bank(gpio);
	reg = bank->base;

	enc_time &= 0xff;
650 651 652
#ifdef CONFIG_ARCH_OMAP4
	reg += OMAP4_GPIO_DEBOUNCINGTIME;
#else
653
	reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
654
#endif
655 656 657 658
	__raw_writel(enc_time, reg);
}
EXPORT_SYMBOL(omap_set_gpio_debounce_time);

659 660
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
				defined(CONFIG_ARCH_OMAP4)
661 662
static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
						int trigger)
663
{
664
	void __iomem *base = bank->base;
665
	u32 gpio_bit = 1 << gpio;
666
	u32 val;
667

668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686
	if (cpu_is_omap44xx()) {
		MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
			trigger & IRQ_TYPE_LEVEL_LOW);
		MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
			trigger & IRQ_TYPE_LEVEL_HIGH);
		MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
			trigger & IRQ_TYPE_EDGE_RISING);
		MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
			trigger & IRQ_TYPE_EDGE_FALLING);
	} else {
		MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
			trigger & IRQ_TYPE_LEVEL_LOW);
		MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
			trigger & IRQ_TYPE_LEVEL_HIGH);
		MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
			trigger & IRQ_TYPE_EDGE_RISING);
		MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
			trigger & IRQ_TYPE_EDGE_FALLING);
	}
687
	if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
688 689 690 691 692 693 694 695 696 697 698 699 700
		if (cpu_is_omap44xx()) {
			if (trigger != 0)
				__raw_writel(1 << gpio, bank->base+
						OMAP4_GPIO_IRQWAKEN0);
			else {
				val = __raw_readl(bank->base +
							OMAP4_GPIO_IRQWAKEN0);
				__raw_writel(val & (~(1 << gpio)), bank->base +
							 OMAP4_GPIO_IRQWAKEN0);
			}
		} else {
			if (trigger != 0)
				__raw_writel(1 << gpio, bank->base
701
					+ OMAP24XX_GPIO_SETWKUENA);
702 703
			else
				__raw_writel(1 << gpio, bank->base
704
					+ OMAP24XX_GPIO_CLEARWKUENA);
705
		}
706 707 708 709 710 711
	} else {
		if (trigger != 0)
			bank->enabled_non_wakeup_gpios |= gpio_bit;
		else
			bank->enabled_non_wakeup_gpios &= ~gpio_bit;
	}
712

713 714 715 716 717 718 719 720 721
	if (cpu_is_omap44xx()) {
		bank->level_mask =
			__raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
			__raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
	} else {
		bank->level_mask =
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
	}
722
}
723
#endif
724 725 726 727 728

static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
{
	void __iomem *reg = bank->base;
	u32 l = 0;
729 730

	switch (bank->method) {
731
#ifdef CONFIG_ARCH_OMAP1
732 733 734
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_INT_EDGE;
		l = __raw_readl(reg);
735
		if (trigger & IRQ_TYPE_EDGE_RISING)
736
			l |= 1 << gpio;
737
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
738
			l &= ~(1 << gpio);
739 740
		else
			goto bad;
741
		break;
742 743
#endif
#ifdef CONFIG_ARCH_OMAP15XX
744 745 746
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_CONTROL;
		l = __raw_readl(reg);
747
		if (trigger & IRQ_TYPE_EDGE_RISING)
748
			l |= 1 << gpio;
749
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
750
			l &= ~(1 << gpio);
751 752
		else
			goto bad;
753
		break;
754
#endif
755
#ifdef CONFIG_ARCH_OMAP16XX
756 757 758 759 760 761 762 763
	case METHOD_GPIO_1610:
		if (gpio & 0x08)
			reg += OMAP1610_GPIO_EDGE_CTRL2;
		else
			reg += OMAP1610_GPIO_EDGE_CTRL1;
		gpio &= 0x07;
		l = __raw_readl(reg);
		l &= ~(3 << (gpio << 1));
764
		if (trigger & IRQ_TYPE_EDGE_RISING)
765
			l |= 2 << (gpio << 1);
766
		if (trigger & IRQ_TYPE_EDGE_FALLING)
767
			l |= 1 << (gpio << 1);
768 769 770 771 772
		if (trigger)
			/* Enable wake-up during idle for dynamic tick */
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
		else
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
773
		break;
774
#endif
775
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
776 777
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_CONTROL;
778
		l = __raw_readl(reg);
779
		if (trigger & IRQ_TYPE_EDGE_RISING)
780
			l |= 1 << gpio;
781
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
782
			l &= ~(1 << gpio);
783 784 785
		else
			goto bad;
		break;
786
#endif
787 788
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
				defined(CONFIG_ARCH_OMAP4)
789
	case METHOD_GPIO_24XX:
790
		set_24xx_gpio_triggering(bank, gpio, trigger);
791
		break;
792
#endif
793
	default:
794
		goto bad;
795
	}
796 797 798 799
	__raw_writel(l, reg);
	return 0;
bad:
	return -EINVAL;
800 801
}

802
static int gpio_irq_type(unsigned irq, unsigned type)
803 804
{
	struct gpio_bank *bank;
805 806
	unsigned gpio;
	int retval;
D
David Brownell 已提交
807
	unsigned long flags;
808

809
	if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
810 811 812
		gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
	else
		gpio = irq - IH_GPIO_BASE;
813 814

	if (check_gpio(gpio) < 0)
815 816
		return -EINVAL;

817
	if (type & ~IRQ_TYPE_SENSE_MASK)
818
		return -EINVAL;
819 820

	/* OMAP1 allows only only edge triggering */
821
	if (!cpu_class_is_omap2()
822
			&& (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
823 824
		return -EINVAL;

825
	bank = get_irq_chip_data(irq);
D
David Brownell 已提交
826
	spin_lock_irqsave(&bank->lock, flags);
827
	retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
828 829 830 831
	if (retval == 0) {
		irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
		irq_desc[irq].status |= type;
	}
D
David Brownell 已提交
832
	spin_unlock_irqrestore(&bank->lock, flags);
833 834 835 836 837 838

	if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
		__set_irq_handler_unlocked(irq, handle_level_irq);
	else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
		__set_irq_handler_unlocked(irq, handle_edge_irq);

839
	return retval;
840 841 842 843
}

static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
{
844
	void __iomem *reg = bank->base;
845 846

	switch (bank->method) {
847
#ifdef CONFIG_ARCH_OMAP1
848 849 850 851
	case METHOD_MPUIO:
		/* MPUIO irqstatus is reset by reading the status register,
		 * so do nothing here */
		return;
852 853
#endif
#ifdef CONFIG_ARCH_OMAP15XX
854 855 856
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_STATUS;
		break;
857 858
#endif
#ifdef CONFIG_ARCH_OMAP16XX
859 860 861
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_IRQSTATUS1;
		break;
862
#endif
863
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
864 865
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_STATUS;
866
		break;
867
#endif
868
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
869 870 871
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_IRQSTATUS1;
		break;
872 873 874 875 876
#endif
#if defined(CONFIG_ARCH_OMAP4)
	case METHOD_GPIO_24XX:
		reg += OMAP4_GPIO_IRQSTATUS0;
		break;
877
#endif
878
	default:
879
		WARN_ON(1);
880 881 882
		return;
	}
	__raw_writel(gpio_mask, reg);
883 884

	/* Workaround for clearing DSP GPIO interrupts to allow retention */
885
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
886
	reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
887 888 889 890 891
#endif
#if defined(CONFIG_ARCH_OMAP4)
	reg = bank->base + OMAP4_GPIO_IRQSTATUS1;
#endif
	if (cpu_is_omap24xx() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
892 893 894 895
		__raw_writel(gpio_mask, reg);

	/* Flush posted write for the irq status to avoid spurious interrupts */
	__raw_readl(reg);
896
	}
897 898 899 900 901 902 903
}

static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
{
	_clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
}

904 905 906
static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
{
	void __iomem *reg = bank->base;
907 908 909
	int inv = 0;
	u32 l;
	u32 mask;
910 911

	switch (bank->method) {
912
#ifdef CONFIG_ARCH_OMAP1
913 914
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_MASKIT;
915 916
		mask = 0xffff;
		inv = 1;
917
		break;
918 919
#endif
#ifdef CONFIG_ARCH_OMAP15XX
920 921
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_MASK;
922 923
		mask = 0xffff;
		inv = 1;
924
		break;
925 926
#endif
#ifdef CONFIG_ARCH_OMAP16XX
927 928
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_IRQENABLE1;
929
		mask = 0xffff;
930
		break;
931
#endif
932
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
933 934
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_MASK;
935 936
		mask = 0xffffffff;
		inv = 1;
937
		break;
938
#endif
939
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
940 941
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_IRQENABLE1;
942
		mask = 0xffffffff;
943
		break;
944 945 946 947 948 949
#endif
#if defined(CONFIG_ARCH_OMAP4)
	case METHOD_GPIO_24XX:
		reg += OMAP4_GPIO_IRQSTATUSSET0;
		mask = 0xffffffff;
		break;
950
#endif
951
	default:
952
		WARN_ON(1);
953 954 955
		return 0;
	}

956 957 958 959 960
	l = __raw_readl(reg);
	if (inv)
		l = ~l;
	l &= mask;
	return l;
961 962
}

963 964
static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
{
965
	void __iomem *reg = bank->base;
966 967 968
	u32 l;

	switch (bank->method) {
969
#ifdef CONFIG_ARCH_OMAP1
970 971 972 973 974 975 976 977
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_MASKIT;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
978 979
#endif
#ifdef CONFIG_ARCH_OMAP15XX
980 981 982 983 984 985 986 987
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_MASK;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
988 989
#endif
#ifdef CONFIG_ARCH_OMAP16XX
990 991 992 993 994 995 996
	case METHOD_GPIO_1610:
		if (enable)
			reg += OMAP1610_GPIO_SET_IRQENABLE1;
		else
			reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
		l = gpio_mask;
		break;
997
#endif
998
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
999 1000
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_MASK;
1001 1002 1003 1004 1005 1006
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
1007
#endif
1008
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1009 1010 1011 1012 1013 1014 1015
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP24XX_GPIO_SETIRQENABLE1;
		else
			reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
		l = gpio_mask;
		break;
1016 1017 1018 1019 1020 1021 1022 1023 1024
#endif
#ifdef CONFIG_ARCH_OMAP4
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP4_GPIO_IRQSTATUSSET0;
		else
			reg += OMAP4_GPIO_IRQSTATUSCLR0;
		l = gpio_mask;
		break;
1025
#endif
1026
	default:
1027
		WARN_ON(1);
1028 1029 1030 1031 1032 1033 1034 1035 1036 1037
		return;
	}
	__raw_writel(l, reg);
}

static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
{
	_enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
}

1038 1039 1040 1041 1042 1043 1044 1045 1046 1047
/*
 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
 * 1510 does not seem to have a wake-up register. If JTAG is connected
 * to the target, system will wake up always on GPIO events. While
 * system is running all registered GPIO interrupts need to have wake-up
 * enabled. When system is suspended, only selected GPIO interrupts need
 * to have wake-up enabled.
 */
static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
{
D
David Brownell 已提交
1048 1049
	unsigned long flags;

1050
	switch (bank->method) {
1051
#ifdef CONFIG_ARCH_OMAP16XX
D
David Brownell 已提交
1052
	case METHOD_MPUIO:
1053
	case METHOD_GPIO_1610:
D
David Brownell 已提交
1054
		spin_lock_irqsave(&bank->lock, flags);
1055
		if (enable)
1056
			bank->suspend_wakeup |= (1 << gpio);
1057
		else
1058
			bank->suspend_wakeup &= ~(1 << gpio);
D
David Brownell 已提交
1059
		spin_unlock_irqrestore(&bank->lock, flags);
1060
		return 0;
1061
#endif
1062 1063
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
				defined(CONFIG_ARCH_OMAP4)
1064
	case METHOD_GPIO_24XX:
D
David Brownell 已提交
1065 1066 1067 1068 1069 1070
		if (bank->non_wakeup_gpios & (1 << gpio)) {
			printk(KERN_ERR "Unable to modify wakeup on "
					"non-wakeup GPIO%d\n",
					(bank - gpio_bank) * 32 + gpio);
			return -EINVAL;
		}
D
David Brownell 已提交
1071
		spin_lock_irqsave(&bank->lock, flags);
1072
		if (enable)
1073
			bank->suspend_wakeup |= (1 << gpio);
1074
		else
1075
			bank->suspend_wakeup &= ~(1 << gpio);
D
David Brownell 已提交
1076
		spin_unlock_irqrestore(&bank->lock, flags);
1077 1078
		return 0;
#endif
1079 1080 1081 1082 1083 1084 1085
	default:
		printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
		       bank->method);
		return -EINVAL;
	}
}

1086 1087 1088 1089 1090
static void _reset_gpio(struct gpio_bank *bank, int gpio)
{
	_set_gpio_direction(bank, get_gpio_index(gpio), 1);
	_set_gpio_irqenable(bank, gpio, 0);
	_clear_gpio_irqstatus(bank, gpio);
1091
	_set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
1092 1093
}

1094 1095 1096 1097 1098 1099 1100 1101 1102
/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
static int gpio_wake_enable(unsigned int irq, unsigned int enable)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
	struct gpio_bank *bank;
	int retval;

	if (check_gpio(gpio) < 0)
		return -ENODEV;
1103
	bank = get_irq_chip_data(irq);
1104 1105 1106 1107 1108
	retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);

	return retval;
}

1109
static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
1110
{
1111
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
1112
	unsigned long flags;
D
David Brownell 已提交
1113

D
David Brownell 已提交
1114
	spin_lock_irqsave(&bank->lock, flags);
1115

1116 1117 1118
	/* Set trigger to none. You need to enable the desired trigger with
	 * request_irq() or set_irq_type().
	 */
1119
	_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
1120

1121
#ifdef CONFIG_ARCH_OMAP15XX
1122
	if (bank->method == METHOD_GPIO_1510) {
1123
		void __iomem *reg;
1124

1125
		/* Claim the pin for MPU */
1126
		reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
1127
		__raw_writel(__raw_readl(reg) | (1 << offset), reg);
1128 1129
	}
#endif
D
David Brownell 已提交
1130
	spin_unlock_irqrestore(&bank->lock, flags);
1131 1132 1133 1134

	return 0;
}

1135
static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
1136
{
1137
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
1138
	unsigned long flags;
1139

D
David Brownell 已提交
1140
	spin_lock_irqsave(&bank->lock, flags);
1141 1142 1143 1144
#ifdef CONFIG_ARCH_OMAP16XX
	if (bank->method == METHOD_GPIO_1610) {
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
1145
		__raw_writel(1 << offset, reg);
1146 1147
	}
#endif
1148 1149
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
				defined(CONFIG_ARCH_OMAP4)
1150 1151 1152
	if (bank->method == METHOD_GPIO_24XX) {
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
1153
		__raw_writel(1 << offset, reg);
1154 1155
	}
#endif
1156
	_reset_gpio(bank, bank->chip.base + offset);
D
David Brownell 已提交
1157
	spin_unlock_irqrestore(&bank->lock, flags);
1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168
}

/*
 * We need to unmask the GPIO bank interrupt as soon as possible to
 * avoid missing GPIO interrupts for other lines in the bank.
 * Then we need to mask-read-clear-unmask the triggered GPIO lines
 * in the bank to avoid missing nested interrupts for a GPIO line.
 * If we wait to unmask individual GPIO lines in the bank after the
 * line's interrupt handler has been run, we may miss some nested
 * interrupts.
 */
1169
static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
1170
{
1171
	void __iomem *isr_reg = NULL;
1172 1173 1174
	u32 isr;
	unsigned int gpio_irq;
	struct gpio_bank *bank;
1175 1176
	u32 retrigger = 0;
	int unmasked = 0;
1177 1178 1179

	desc->chip->ack(irq);

1180
	bank = get_irq_data(irq);
1181
#ifdef CONFIG_ARCH_OMAP1
1182 1183
	if (bank->method == METHOD_MPUIO)
		isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
1184
#endif
1185
#ifdef CONFIG_ARCH_OMAP15XX
1186 1187 1188 1189 1190 1191 1192
	if (bank->method == METHOD_GPIO_1510)
		isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
#endif
#if defined(CONFIG_ARCH_OMAP16XX)
	if (bank->method == METHOD_GPIO_1610)
		isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
#endif
1193
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
1194 1195
	if (bank->method == METHOD_GPIO_7XX)
		isr_reg = bank->base + OMAP7XX_GPIO_INT_STATUS;
1196
#endif
1197
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1198 1199
	if (bank->method == METHOD_GPIO_24XX)
		isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
1200 1201 1202 1203
#endif
#if defined(CONFIG_ARCH_OMAP4)
	if (bank->method == METHOD_GPIO_24XX)
		isr_reg = bank->base + OMAP4_GPIO_IRQSTATUS0;
1204 1205
#endif
	while(1) {
1206
		u32 isr_saved, level_mask = 0;
1207
		u32 enabled;
1208

1209 1210
		enabled = _get_gpio_irqbank_mask(bank);
		isr_saved = isr = __raw_readl(isr_reg) & enabled;
1211 1212 1213 1214

		if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
			isr &= 0x0000ffff;

1215
		if (cpu_class_is_omap2()) {
1216
			level_mask = bank->level_mask & enabled;
1217
		}
1218 1219 1220 1221 1222 1223 1224 1225 1226 1227

		/* clear edge sensitive interrupts before handler(s) are
		called so that we don't miss any interrupt occurred while
		executing them */
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
		_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);

		/* if there is only edge sensitive GPIO pin interrupts
		configured, we could unmask GPIO bank interrupt immediately */
1228 1229
		if (!level_mask && !unmasked) {
			unmasked = 1;
1230
			desc->chip->unmask(irq);
1231
		}
1232

1233 1234
		isr |= retrigger;
		retrigger = 0;
1235 1236 1237 1238 1239 1240 1241
		if (!isr)
			break;

		gpio_irq = bank->virtual_irq_start;
		for (; isr != 0; isr >>= 1, gpio_irq++) {
			if (!(isr & 1))
				continue;
1242

1243
			generic_handle_irq(gpio_irq);
1244
		}
1245
	}
1246 1247 1248 1249 1250 1251 1252
	/* if bank has any level sensitive GPIO pin interrupt
	configured, we must unmask the bank interrupt only after
	handler(s) are executed in order to avoid spurious bank
	interrupt */
	if (!unmasked)
		desc->chip->unmask(irq);

1253 1254
}

1255 1256 1257
static void gpio_irq_shutdown(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1258
	struct gpio_bank *bank = get_irq_chip_data(irq);
1259 1260 1261 1262

	_reset_gpio(bank, gpio);
}

1263 1264 1265
static void gpio_ack_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1266
	struct gpio_bank *bank = get_irq_chip_data(irq);
1267 1268 1269 1270 1271 1272 1273

	_clear_gpio_irqstatus(bank, gpio);
}

static void gpio_mask_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1274
	struct gpio_bank *bank = get_irq_chip_data(irq);
1275 1276

	_set_gpio_irqenable(bank, gpio, 0);
1277
	_set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
1278 1279 1280 1281 1282
}

static void gpio_unmask_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1283
	struct gpio_bank *bank = get_irq_chip_data(irq);
1284
	unsigned int irq_mask = 1 << get_gpio_index(gpio);
1285 1286 1287 1288 1289
	struct irq_desc *desc = irq_to_desc(irq);
	u32 trigger = desc->status & IRQ_TYPE_SENSE_MASK;

	if (trigger)
		_set_gpio_triggering(bank, get_gpio_index(gpio), trigger);
1290 1291 1292 1293 1294 1295 1296

	/* For level-triggered GPIOs, the clearing must be done after
	 * the HW source is cleared, thus after the handler has run */
	if (bank->level_mask & irq_mask) {
		_set_gpio_irqenable(bank, gpio, 0);
		_clear_gpio_irqstatus(bank, gpio);
	}
1297

K
Kevin Hilman 已提交
1298
	_set_gpio_irqenable(bank, gpio, 1);
1299 1300
}

1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316
static struct irq_chip gpio_irq_chip = {
	.name		= "GPIO",
	.shutdown	= gpio_irq_shutdown,
	.ack		= gpio_ack_irq,
	.mask		= gpio_mask_irq,
	.unmask		= gpio_unmask_irq,
	.set_type	= gpio_irq_type,
	.set_wake	= gpio_wake_enable,
};

/*---------------------------------------------------------------------*/

#ifdef CONFIG_ARCH_OMAP1

/* MPUIO uses the always-on 32k clock */

1317 1318 1319 1320 1321 1322 1323 1324
static void mpuio_ack_irq(unsigned int irq)
{
	/* The ISR is reset automatically, so do nothing here. */
}

static void mpuio_mask_irq(unsigned int irq)
{
	unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
1325
	struct gpio_bank *bank = get_irq_chip_data(irq);
1326 1327 1328 1329 1330 1331 1332

	_set_gpio_irqenable(bank, gpio, 0);
}

static void mpuio_unmask_irq(unsigned int irq)
{
	unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
1333
	struct gpio_bank *bank = get_irq_chip_data(irq);
1334 1335 1336 1337

	_set_gpio_irqenable(bank, gpio, 1);
}

1338 1339 1340 1341 1342
static struct irq_chip mpuio_irq_chip = {
	.name		= "MPUIO",
	.ack		= mpuio_ack_irq,
	.mask		= mpuio_mask_irq,
	.unmask		= mpuio_unmask_irq,
1343
	.set_type	= gpio_irq_type,
D
David Brownell 已提交
1344 1345 1346 1347
#ifdef CONFIG_ARCH_OMAP16XX
	/* REVISIT: assuming only 16xx supports MPUIO wake events */
	.set_wake	= gpio_wake_enable,
#endif
1348 1349
};

1350 1351 1352

#define bank_is_mpuio(bank)	((bank)->method == METHOD_MPUIO)

D
David Brownell 已提交
1353 1354 1355 1356 1357

#ifdef CONFIG_ARCH_OMAP16XX

#include <linux/platform_device.h>

1358
static int omap_mpuio_suspend_noirq(struct device *dev)
D
David Brownell 已提交
1359
{
1360
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
1361 1362
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
	void __iomem		*mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
D
David Brownell 已提交
1363
	unsigned long		flags;
D
David Brownell 已提交
1364

D
David Brownell 已提交
1365
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
1366 1367
	bank->saved_wakeup = __raw_readl(mask_reg);
	__raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
D
David Brownell 已提交
1368
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
1369 1370 1371 1372

	return 0;
}

1373
static int omap_mpuio_resume_noirq(struct device *dev)
D
David Brownell 已提交
1374
{
1375
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
1376 1377
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
	void __iomem		*mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
D
David Brownell 已提交
1378
	unsigned long		flags;
D
David Brownell 已提交
1379

D
David Brownell 已提交
1380
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
1381
	__raw_writel(bank->saved_wakeup, mask_reg);
D
David Brownell 已提交
1382
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
1383 1384 1385 1386

	return 0;
}

1387 1388 1389 1390 1391
static struct dev_pm_ops omap_mpuio_dev_pm_ops = {
	.suspend_noirq = omap_mpuio_suspend_noirq,
	.resume_noirq = omap_mpuio_resume_noirq,
};

D
David Brownell 已提交
1392 1393 1394 1395 1396 1397
/* use platform_driver for this, now that there's no longer any
 * point to sys_device (other than not disturbing old code).
 */
static struct platform_driver omap_mpuio_driver = {
	.driver		= {
		.name	= "mpuio",
1398
		.pm	= &omap_mpuio_dev_pm_ops,
D
David Brownell 已提交
1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412
	},
};

static struct platform_device omap_mpuio_device = {
	.name		= "mpuio",
	.id		= -1,
	.dev = {
		.driver = &omap_mpuio_driver.driver,
	}
	/* could list the /proc/iomem resources */
};

static inline void mpuio_init(void)
{
1413 1414
	platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);

D
David Brownell 已提交
1415 1416 1417 1418 1419 1420 1421 1422
	if (platform_driver_register(&omap_mpuio_driver) == 0)
		(void) platform_device_register(&omap_mpuio_device);
}

#else
static inline void mpuio_init(void) {}
#endif	/* 16xx */

1423 1424 1425 1426 1427
#else

extern struct irq_chip mpuio_irq_chip;

#define bank_is_mpuio(bank)	0
D
David Brownell 已提交
1428
static inline void mpuio_init(void) {}
1429 1430 1431 1432

#endif

/*---------------------------------------------------------------------*/
1433

D
David Brownell 已提交
1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449
/* REVISIT these are stupid implementations!  replace by ones that
 * don't switch on METHOD_* and which mostly avoid spinlocks
 */

static int gpio_input(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_direction(bank, offset, 1);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463
static int gpio_is_input(struct gpio_bank *bank, int mask)
{
	void __iomem *reg = bank->base;

	switch (bank->method) {
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_IO_CNTL;
		break;
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DIR_CONTROL;
		break;
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DIRECTION;
		break;
1464 1465
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DIR_CONTROL;
1466 1467 1468 1469 1470 1471 1472 1473
		break;
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_OE;
		break;
	}
	return __raw_readl(reg) & mask;
}

D
David Brownell 已提交
1474 1475
static int gpio_get(struct gpio_chip *chip, unsigned offset)
{
1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489
	struct gpio_bank *bank;
	void __iomem *reg;
	int gpio;
	u32 mask;

	gpio = chip->base + offset;
	bank = get_gpio_bank(gpio);
	reg = bank->base;
	mask = 1 << get_gpio_index(gpio);

	if (gpio_is_input(bank, mask))
		return _get_gpio_datain(bank, gpio);
	else
		return _get_gpio_dataout(bank, gpio);
D
David Brownell 已提交
1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515
}

static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_dataout(bank, offset, value);
	_set_gpio_direction(bank, offset, 0);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_dataout(bank, offset, value);
	spin_unlock_irqrestore(&bank->lock, flags);
}

1516 1517 1518 1519 1520 1521 1522 1523
static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;

	bank = container_of(chip, struct gpio_bank, chip);
	return bank->virtual_irq_start + offset;
}

D
David Brownell 已提交
1524 1525
/*---------------------------------------------------------------------*/

1526
static int initialized;
1527
#if !(defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4))
1528
static struct clk * gpio_ick;
1529 1530 1531
#endif

#if defined(CONFIG_ARCH_OMAP2)
1532
static struct clk * gpio_fck;
1533
#endif
1534

1535
#if defined(CONFIG_ARCH_OMAP2430)
1536 1537 1538 1539
static struct clk * gpio5_ick;
static struct clk * gpio5_fck;
#endif

1540
#if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
1541 1542 1543
static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
#endif

T
Tony Lindgren 已提交
1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560
static void __init omap_gpio_show_rev(void)
{
	u32 rev;

	if (cpu_is_omap16xx())
		rev = __raw_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
	else if (cpu_is_omap24xx() || cpu_is_omap34xx())
		rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
	else if (cpu_is_omap44xx())
		rev = __raw_readl(gpio_bank[0].base + OMAP4_GPIO_REVISION);
	else
		return;

	printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
		(rev >> 4) & 0x0f, rev & 0x0f);
}

1561 1562 1563 1564 1565
/* This lock class tells lockdep that GPIO irqs are in a different
 * category than their parents, so it won't report false recursion.
 */
static struct lock_class_key gpio_lock_class;

1566 1567 1568
static int __init _omap_gpio_init(void)
{
	int i;
D
David Brownell 已提交
1569
	int gpio = 0;
1570
	struct gpio_bank *bank;
T
Tony Lindgren 已提交
1571
	int bank_size = SZ_8K;	/* Module 4KB + L4 4KB except on omap1 */
1572
	char clk_name[11];
1573 1574 1575

	initialized = 1;

1576
#if defined(CONFIG_ARCH_OMAP1)
1577
	if (cpu_is_omap15xx()) {
1578 1579
		gpio_ick = clk_get(NULL, "arm_gpio_ck");
		if (IS_ERR(gpio_ick))
1580 1581
			printk("Could not get arm_gpio_ck\n");
		else
1582
			clk_enable(gpio_ick);
1583
	}
1584 1585 1586
#endif
#if defined(CONFIG_ARCH_OMAP2)
	if (cpu_class_is_omap2()) {
1587 1588 1589 1590
		gpio_ick = clk_get(NULL, "gpios_ick");
		if (IS_ERR(gpio_ick))
			printk("Could not get gpios_ick\n");
		else
1591
			clk_enable(gpio_ick);
1592
		gpio_fck = clk_get(NULL, "gpios_fck");
1593
		if (IS_ERR(gpio_fck))
1594 1595
			printk("Could not get gpios_fck\n");
		else
1596
			clk_enable(gpio_fck);
1597 1598

		/*
1599
		 * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
1600
		 */
1601
#if defined(CONFIG_ARCH_OMAP2430)
1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614
		if (cpu_is_omap2430()) {
			gpio5_ick = clk_get(NULL, "gpio5_ick");
			if (IS_ERR(gpio5_ick))
				printk("Could not get gpio5_ick\n");
			else
				clk_enable(gpio5_ick);
			gpio5_fck = clk_get(NULL, "gpio5_fck");
			if (IS_ERR(gpio5_fck))
				printk("Could not get gpio5_fck\n");
			else
				clk_enable(gpio5_fck);
		}
#endif
1615 1616 1617
	}
#endif

1618 1619
#if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
	if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630
		for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
			sprintf(clk_name, "gpio%d_ick", i + 1);
			gpio_iclks[i] = clk_get(NULL, clk_name);
			if (IS_ERR(gpio_iclks[i]))
				printk(KERN_ERR "Could not get %s\n", clk_name);
			else
				clk_enable(gpio_iclks[i]);
		}
	}
#endif

1631

1632
#ifdef CONFIG_ARCH_OMAP15XX
1633
	if (cpu_is_omap15xx()) {
1634 1635
		gpio_bank_count = 2;
		gpio_bank = gpio_bank_1510;
T
Tony Lindgren 已提交
1636
		bank_size = SZ_2K;
1637 1638 1639 1640 1641 1642
	}
#endif
#if defined(CONFIG_ARCH_OMAP16XX)
	if (cpu_is_omap16xx()) {
		gpio_bank_count = 5;
		gpio_bank = gpio_bank_1610;
T
Tony Lindgren 已提交
1643
		bank_size = SZ_2K;
1644 1645
	}
#endif
1646 1647
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
	if (cpu_is_omap7xx()) {
1648
		gpio_bank_count = 7;
1649
		gpio_bank = gpio_bank_7xx;
T
Tony Lindgren 已提交
1650
		bank_size = SZ_2K;
1651
	}
1652 1653
#endif
#ifdef CONFIG_ARCH_OMAP24XX
1654
	if (cpu_is_omap242x()) {
1655
		gpio_bank_count = 4;
1656 1657 1658 1659 1660
		gpio_bank = gpio_bank_242x;
	}
	if (cpu_is_omap243x()) {
		gpio_bank_count = 5;
		gpio_bank = gpio_bank_243x;
1661
	}
1662 1663 1664 1665 1666 1667
#endif
#ifdef CONFIG_ARCH_OMAP34XX
	if (cpu_is_omap34xx()) {
		gpio_bank_count = OMAP34XX_NR_GPIOS;
		gpio_bank = gpio_bank_34xx;
	}
1668 1669 1670 1671 1672 1673
#endif
#ifdef CONFIG_ARCH_OMAP4
	if (cpu_is_omap44xx()) {
		gpio_bank_count = OMAP34XX_NR_GPIOS;
		gpio_bank = gpio_bank_44xx;
	}
1674 1675 1676 1677 1678 1679
#endif
	for (i = 0; i < gpio_bank_count; i++) {
		int j, gpio_count = 16;

		bank = &gpio_bank[i];
		spin_lock_init(&bank->lock);
T
Tony Lindgren 已提交
1680 1681 1682 1683 1684 1685 1686 1687

		/* Static mapping, never released */
		bank->base = ioremap(bank->pbase, bank_size);
		if (!bank->base) {
			printk(KERN_ERR "Could not ioremap gpio bank%i\n", i);
			continue;
		}

1688
		if (bank_is_mpuio(bank))
1689
			__raw_writew(0xffff, bank->base + OMAP_MPUIO_GPIO_MASKIT);
1690
		if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
1691 1692 1693
			__raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
			__raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
		}
1694
		if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
1695 1696
			__raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
			__raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
1697
			__raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
1698
		}
1699 1700 1701
		if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
			__raw_writel(0xffffffff, bank->base + OMAP7XX_GPIO_INT_MASK);
			__raw_writel(0x00000000, bank->base + OMAP7XX_GPIO_INT_STATUS);
1702

1703
			gpio_count = 32; /* 7xx has 32-bit GPIOs */
1704
		}
1705

1706 1707
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
				defined(CONFIG_ARCH_OMAP4)
1708
		if (bank->method == METHOD_GPIO_24XX) {
1709 1710 1711
			static const u32 non_wakeup_gpios[] = {
				0xe203ffc0, 0x08700040
			};
1712 1713 1714 1715 1716 1717 1718 1719 1720 1721
		if (cpu_is_omap44xx()) {
			__raw_writel(0xffffffff, bank->base +
						OMAP4_GPIO_IRQSTATUSCLR0);
			__raw_writew(0x0015, bank->base +
						OMAP4_GPIO_SYSCONFIG);
			__raw_writel(0x00000000, bank->base +
						 OMAP4_GPIO_DEBOUNCENABLE);
			/* Initialize interface clock ungated, module enabled */
			__raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
		} else {
1722 1723
			__raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
			__raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
1724
			__raw_writew(0x0015, bank->base + OMAP24XX_GPIO_SYSCONFIG);
1725
			__raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_DEBOUNCE_EN);
1726 1727 1728

			/* Initialize interface clock ungated, module enabled */
			__raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
1729
		}
1730 1731
			if (i < ARRAY_SIZE(non_wakeup_gpios))
				bank->non_wakeup_gpios = non_wakeup_gpios[i];
1732 1733
			gpio_count = 32;
		}
1734
#endif
D
David Brownell 已提交
1735 1736 1737
		/* REVISIT eventually switch from OMAP-specific gpio structs
		 * over to the generic ones
		 */
1738 1739
		bank->chip.request = omap_gpio_request;
		bank->chip.free = omap_gpio_free;
D
David Brownell 已提交
1740 1741 1742 1743
		bank->chip.direction_input = gpio_input;
		bank->chip.get = gpio_get;
		bank->chip.direction_output = gpio_output;
		bank->chip.set = gpio_set;
1744
		bank->chip.to_irq = gpio_2irq;
D
David Brownell 已提交
1745 1746
		if (bank_is_mpuio(bank)) {
			bank->chip.label = "mpuio";
1747
#ifdef CONFIG_ARCH_OMAP16XX
D
David Brownell 已提交
1748 1749
			bank->chip.dev = &omap_mpuio_device.dev;
#endif
D
David Brownell 已提交
1750 1751 1752 1753 1754 1755 1756 1757 1758 1759
			bank->chip.base = OMAP_MPUIO(0);
		} else {
			bank->chip.label = "gpio";
			bank->chip.base = gpio;
			gpio += gpio_count;
		}
		bank->chip.ngpio = gpio_count;

		gpiochip_add(&bank->chip);

1760 1761
		for (j = bank->virtual_irq_start;
		     j < bank->virtual_irq_start + gpio_count; j++) {
1762
			lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
1763
			set_irq_chip_data(j, bank);
1764
			if (bank_is_mpuio(bank))
1765 1766 1767
				set_irq_chip(j, &mpuio_irq_chip);
			else
				set_irq_chip(j, &gpio_irq_chip);
1768
			set_irq_handler(j, handle_simple_irq);
1769 1770 1771 1772
			set_irq_flags(j, IRQF_VALID);
		}
		set_irq_chained_handler(bank->irq, gpio_irq_handler);
		set_irq_data(bank->irq, bank);
1773

1774
		if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
1775 1776 1777 1778 1779
			sprintf(clk_name, "gpio%d_dbck", i + 1);
			bank->dbck = clk_get(NULL, clk_name);
			if (IS_ERR(bank->dbck))
				printk(KERN_ERR "Could not get %s\n", clk_name);
		}
1780 1781 1782 1783
	}

	/* Enable system clock for GPIO module.
	 * The CAM_CLK_CTRL *is* really the right place. */
1784
	if (cpu_is_omap16xx())
1785 1786
		omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);

1787 1788 1789
	/* Enable autoidle for the OCP interface */
	if (cpu_is_omap24xx())
		omap_writel(1 << 0, 0x48019010);
1790 1791
	if (cpu_is_omap34xx())
		omap_writel(1 << 0, 0x48306814);
1792

T
Tony Lindgren 已提交
1793 1794
	omap_gpio_show_rev();

1795 1796 1797
	return 0;
}

1798 1799
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || \
		defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
1800 1801 1802 1803
static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
{
	int i;

1804
	if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
1805 1806 1807 1808 1809 1810 1811
		return 0;

	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		void __iomem *wake_status;
		void __iomem *wake_clear;
		void __iomem *wake_set;
D
David Brownell 已提交
1812
		unsigned long flags;
1813 1814

		switch (bank->method) {
1815
#ifdef CONFIG_ARCH_OMAP16XX
1816 1817 1818 1819 1820
		case METHOD_GPIO_1610:
			wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
1821
#endif
1822
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1823
		case METHOD_GPIO_24XX:
1824
			wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
1825 1826 1827
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
			break;
1828 1829 1830 1831 1832 1833 1834
#endif
#ifdef CONFIG_ARCH_OMAP4
		case METHOD_GPIO_24XX:
			wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
			wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
			wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
			break;
1835
#endif
1836 1837 1838 1839
		default:
			continue;
		}

D
David Brownell 已提交
1840
		spin_lock_irqsave(&bank->lock, flags);
1841 1842 1843
		bank->saved_wakeup = __raw_readl(wake_status);
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->suspend_wakeup, wake_set);
D
David Brownell 已提交
1844
		spin_unlock_irqrestore(&bank->lock, flags);
1845 1846 1847 1848 1849 1850 1851 1852 1853
	}

	return 0;
}

static int omap_gpio_resume(struct sys_device *dev)
{
	int i;

1854
	if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
1855 1856 1857 1858 1859 1860
		return 0;

	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		void __iomem *wake_clear;
		void __iomem *wake_set;
D
David Brownell 已提交
1861
		unsigned long flags;
1862 1863

		switch (bank->method) {
1864
#ifdef CONFIG_ARCH_OMAP16XX
1865 1866 1867 1868
		case METHOD_GPIO_1610:
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
1869
#endif
1870
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1871
		case METHOD_GPIO_24XX:
1872 1873
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
1874
			break;
1875 1876 1877 1878 1879 1880
#endif
#ifdef CONFIG_ARCH_OMAP4
		case METHOD_GPIO_24XX:
			wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
			wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
			break;
1881
#endif
1882 1883 1884 1885
		default:
			continue;
		}

D
David Brownell 已提交
1886
		spin_lock_irqsave(&bank->lock, flags);
1887 1888
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->saved_wakeup, wake_set);
D
David Brownell 已提交
1889
		spin_unlock_irqrestore(&bank->lock, flags);
1890 1891 1892 1893 1894 1895
	}

	return 0;
}

static struct sysdev_class omap_gpio_sysclass = {
1896
	.name		= "gpio",
1897 1898 1899 1900 1901 1902 1903 1904
	.suspend	= omap_gpio_suspend,
	.resume		= omap_gpio_resume,
};

static struct sys_device omap_gpio_device = {
	.id		= 0,
	.cls		= &omap_gpio_sysclass,
};
1905 1906 1907

#endif

1908 1909
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
				defined(CONFIG_ARCH_OMAP4)
1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924

static int workaround_enabled;

void omap2_gpio_prepare_for_retention(void)
{
	int i, c = 0;

	/* Remove triggering for all non-wakeup GPIOs.  Otherwise spurious
	 * IRQs will be generated.  See OMAP2420 Errata item 1.101. */
	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		u32 l1, l2;

		if (!(bank->enabled_non_wakeup_gpios))
			continue;
1925
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1926 1927 1928
		bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
		l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
1929 1930 1931 1932 1933 1934
#endif
#ifdef CONFIG_ARCH_OMAP4
		bank->saved_datain = __raw_readl(bank->base +
							OMAP4_GPIO_DATAIN);
		l1 = __raw_readl(bank->base + OMAP4_GPIO_FALLINGDETECT);
		l2 = __raw_readl(bank->base + OMAP4_GPIO_RISINGDETECT);
1935
#endif
1936 1937 1938 1939
		bank->saved_fallingdetect = l1;
		bank->saved_risingdetect = l2;
		l1 &= ~bank->enabled_non_wakeup_gpios;
		l2 &= ~bank->enabled_non_wakeup_gpios;
1940
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1941 1942
		__raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		__raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
1943 1944 1945 1946
#endif
#ifdef CONFIG_ARCH_OMAP4
		__raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
		__raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
1947
#endif
1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964
		c++;
	}
	if (!c) {
		workaround_enabled = 0;
		return;
	}
	workaround_enabled = 1;
}

void omap2_gpio_resume_after_retention(void)
{
	int i;

	if (!workaround_enabled)
		return;
	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
1965
		u32 l, gen, gen0, gen1;
1966 1967 1968

		if (!(bank->enabled_non_wakeup_gpios))
			continue;
1969
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1970 1971 1972 1973
		__raw_writel(bank->saved_fallingdetect,
				 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		__raw_writel(bank->saved_risingdetect,
				 bank->base + OMAP24XX_GPIO_RISINGDETECT);
1974 1975 1976 1977 1978 1979 1980 1981
		l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
#endif
#ifdef CONFIG_ARCH_OMAP4
		__raw_writel(bank->saved_fallingdetect,
				 bank->base + OMAP4_GPIO_FALLINGDETECT);
		__raw_writel(bank->saved_risingdetect,
				 bank->base + OMAP4_GPIO_RISINGDETECT);
		l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
1982
#endif
1983 1984 1985 1986 1987 1988
		/* Check if any of the non-wakeup interrupt GPIOs have changed
		 * state.  If so, generate an IRQ by software.  This is
		 * horribly racy, but it's the best we can do to work around
		 * this silicon bug. */
		l ^= bank->saved_datain;
		l &= bank->non_wakeup_gpios;
1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006

		/*
		 * No need to generate IRQs for the rising edge for gpio IRQs
		 * configured with falling edge only; and vice versa.
		 */
		gen0 = l & bank->saved_fallingdetect;
		gen0 &= bank->saved_datain;

		gen1 = l & bank->saved_risingdetect;
		gen1 &= ~(bank->saved_datain);

		/* FIXME: Consider GPIO IRQs with level detections properly! */
		gen = l & (~(bank->saved_fallingdetect) &
				~(bank->saved_risingdetect));
		/* Consider all GPIO IRQs needed to be updated */
		gen |= gen0 | gen1;

		if (gen) {
2007
			u32 old0, old1;
2008
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
2009 2010
			old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
			old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
2011 2012 2013 2014
			__raw_writel(old0 | gen, bank->base +
					OMAP24XX_GPIO_LEVELDETECT0);
			__raw_writel(old1 | gen, bank->base +
					OMAP24XX_GPIO_LEVELDETECT1);
2015 2016
			__raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
			__raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030
#endif
#ifdef CONFIG_ARCH_OMAP4
			old0 = __raw_readl(bank->base +
						OMAP4_GPIO_LEVELDETECT0);
			old1 = __raw_readl(bank->base +
						OMAP4_GPIO_LEVELDETECT1);
			__raw_writel(old0 | l, bank->base +
						OMAP4_GPIO_LEVELDETECT0);
			__raw_writel(old1 | l, bank->base +
						OMAP4_GPIO_LEVELDETECT1);
			__raw_writel(old0, bank->base +
						OMAP4_GPIO_LEVELDETECT0);
			__raw_writel(old1, bank->base +
						OMAP4_GPIO_LEVELDETECT1);
2031
#endif
2032 2033 2034 2035 2036
		}
	}

}

2037 2038
#endif

2039 2040
/*
 * This may get called early from board specific init
2041
 * for boards that have interrupts routed via FPGA.
2042
 */
2043
int __init omap_gpio_init(void)
2044 2045 2046 2047 2048 2049 2050
{
	if (!initialized)
		return _omap_gpio_init();
	else
		return 0;
}

2051 2052 2053 2054 2055 2056 2057
static int __init omap_gpio_sysinit(void)
{
	int ret = 0;

	if (!initialized)
		ret = _omap_gpio_init();

D
David Brownell 已提交
2058 2059
	mpuio_init();

2060 2061
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || \
		defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
2062
	if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074
		if (ret == 0) {
			ret = sysdev_class_register(&omap_gpio_sysclass);
			if (ret == 0)
				ret = sysdev_register(&omap_gpio_device);
		}
	}
#endif

	return ret;
}

arch_initcall(omap_gpio_sysinit);
2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090


#ifdef	CONFIG_DEBUG_FS

#include <linux/debugfs.h>
#include <linux/seq_file.h>

static int dbg_gpio_show(struct seq_file *s, void *unused)
{
	unsigned	i, j, gpio;

	for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
		struct gpio_bank	*bank = gpio_bank + i;
		unsigned		bankwidth = 16;
		u32			mask = 1;

2091
		if (bank_is_mpuio(bank))
2092
			gpio = OMAP_MPUIO(0);
2093
		else if (cpu_class_is_omap2() || cpu_is_omap7xx())
2094 2095 2096 2097
			bankwidth = 32;

		for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
			unsigned	irq, value, is_in, irqstat;
D
David Brownell 已提交
2098
			const char	*label;
2099

D
David Brownell 已提交
2100 2101
			label = gpiochip_is_requested(&bank->chip, j);
			if (!label)
2102 2103 2104
				continue;

			irq = bank->virtual_irq_start + j;
2105
			value = gpio_get_value(gpio);
2106 2107
			is_in = gpio_is_input(bank, mask);

2108
			if (bank_is_mpuio(bank))
D
David Brownell 已提交
2109
				seq_printf(s, "MPUIO %2d ", j);
2110
			else
D
David Brownell 已提交
2111
				seq_printf(s, "GPIO %3d ", gpio);
2112
			seq_printf(s, "(%-20.20s): %s %s",
D
David Brownell 已提交
2113
					label,
2114 2115 2116
					is_in ? "in " : "out",
					value ? "hi"  : "lo");

D
David Brownell 已提交
2117 2118
/* FIXME for at least omap2, show pullup/pulldown state */

2119
			irqstat = irq_desc[irq].status;
2120
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) ||	\
2121
		defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142
			if (is_in && ((bank->suspend_wakeup & mask)
					|| irqstat & IRQ_TYPE_SENSE_MASK)) {
				char	*trigger = NULL;

				switch (irqstat & IRQ_TYPE_SENSE_MASK) {
				case IRQ_TYPE_EDGE_FALLING:
					trigger = "falling";
					break;
				case IRQ_TYPE_EDGE_RISING:
					trigger = "rising";
					break;
				case IRQ_TYPE_EDGE_BOTH:
					trigger = "bothedge";
					break;
				case IRQ_TYPE_LEVEL_LOW:
					trigger = "low";
					break;
				case IRQ_TYPE_LEVEL_HIGH:
					trigger = "high";
					break;
				case IRQ_TYPE_NONE:
D
David Brownell 已提交
2143
					trigger = "(?)";
2144 2145
					break;
				}
D
David Brownell 已提交
2146
				seq_printf(s, ", irq-%d %-8s%s",
2147 2148 2149 2150
						irq, trigger,
						(bank->suspend_wakeup & mask)
							? " wakeup" : "");
			}
2151
#endif
2152 2153 2154
			seq_printf(s, "\n");
		}

2155
		if (bank_is_mpuio(bank)) {
2156 2157 2158 2159 2160 2161 2162 2163 2164
			seq_printf(s, "\n");
			gpio = 0;
		}
	}
	return 0;
}

static int dbg_gpio_open(struct inode *inode, struct file *file)
{
2165
	return single_open(file, dbg_gpio_show, &inode->i_private);
2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176
}

static const struct file_operations debug_fops = {
	.open		= dbg_gpio_open,
	.read		= seq_read,
	.llseek		= seq_lseek,
	.release	= single_release,
};

static int __init omap_gpio_debuginit(void)
{
2177 2178
	(void) debugfs_create_file("omap_gpio", S_IRUGO,
					NULL, NULL, &debug_fops);
2179 2180 2181 2182
	return 0;
}
late_initcall(omap_gpio_debuginit);
#endif