gpio.c 45.6 KB
Newer Older
1 2 3 4 5
/*
 *  linux/arch/arm/plat-omap/gpio.c
 *
 * Support functions for OMAP GPIO
 *
6
 * Copyright (C) 2003-2005 Nokia Corporation
7
 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
8 9 10 11 12 13 14 15 16
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/interrupt.h>
17 18
#include <linux/sysdev.h>
#include <linux/err.h>
19
#include <linux/clk.h>
20 21 22 23 24 25 26 27 28 29 30 31

#include <asm/hardware.h>
#include <asm/irq.h>
#include <asm/arch/irqs.h>
#include <asm/arch/gpio.h>
#include <asm/mach/irq.h>

#include <asm/io.h>

/*
 * OMAP1510 GPIO registers
 */
32
#define OMAP1510_GPIO_BASE		(void __iomem *)0xfffce000
33 34 35 36 37 38 39 40 41 42 43 44 45
#define OMAP1510_GPIO_DATA_INPUT	0x00
#define OMAP1510_GPIO_DATA_OUTPUT	0x04
#define OMAP1510_GPIO_DIR_CONTROL	0x08
#define OMAP1510_GPIO_INT_CONTROL	0x0c
#define OMAP1510_GPIO_INT_MASK		0x10
#define OMAP1510_GPIO_INT_STATUS	0x14
#define OMAP1510_GPIO_PIN_CONTROL	0x18

#define OMAP1510_IH_GPIO_BASE		64

/*
 * OMAP1610 specific GPIO registers
 */
46 47 48 49
#define OMAP1610_GPIO1_BASE		(void __iomem *)0xfffbe400
#define OMAP1610_GPIO2_BASE		(void __iomem *)0xfffbec00
#define OMAP1610_GPIO3_BASE		(void __iomem *)0xfffbb400
#define OMAP1610_GPIO4_BASE		(void __iomem *)0xfffbbc00
50 51 52 53 54
#define OMAP1610_GPIO_REVISION		0x0000
#define OMAP1610_GPIO_SYSCONFIG		0x0010
#define OMAP1610_GPIO_SYSSTATUS		0x0014
#define OMAP1610_GPIO_IRQSTATUS1	0x0018
#define OMAP1610_GPIO_IRQENABLE1	0x001c
55
#define OMAP1610_GPIO_WAKEUPENABLE	0x0028
56 57 58 59 60 61
#define OMAP1610_GPIO_DATAIN		0x002c
#define OMAP1610_GPIO_DATAOUT		0x0030
#define OMAP1610_GPIO_DIRECTION		0x0034
#define OMAP1610_GPIO_EDGE_CTRL1	0x0038
#define OMAP1610_GPIO_EDGE_CTRL2	0x003c
#define OMAP1610_GPIO_CLEAR_IRQENABLE1	0x009c
62
#define OMAP1610_GPIO_CLEAR_WAKEUPENA	0x00a8
63 64
#define OMAP1610_GPIO_CLEAR_DATAOUT	0x00b0
#define OMAP1610_GPIO_SET_IRQENABLE1	0x00dc
65
#define OMAP1610_GPIO_SET_WAKEUPENA	0x00e8
66 67 68 69 70
#define OMAP1610_GPIO_SET_DATAOUT	0x00f0

/*
 * OMAP730 specific GPIO registers
 */
71 72 73 74 75 76
#define OMAP730_GPIO1_BASE		(void __iomem *)0xfffbc000
#define OMAP730_GPIO2_BASE		(void __iomem *)0xfffbc800
#define OMAP730_GPIO3_BASE		(void __iomem *)0xfffbd000
#define OMAP730_GPIO4_BASE		(void __iomem *)0xfffbd800
#define OMAP730_GPIO5_BASE		(void __iomem *)0xfffbe000
#define OMAP730_GPIO6_BASE		(void __iomem *)0xfffbe800
77 78 79 80 81 82 83
#define OMAP730_GPIO_DATA_INPUT		0x00
#define OMAP730_GPIO_DATA_OUTPUT	0x04
#define OMAP730_GPIO_DIR_CONTROL	0x08
#define OMAP730_GPIO_INT_CONTROL	0x0c
#define OMAP730_GPIO_INT_MASK		0x10
#define OMAP730_GPIO_INT_STATUS		0x14

84 85 86
/*
 * omap24xx specific GPIO registers
 */
87 88 89 90 91 92 93 94 95 96 97
#define OMAP242X_GPIO1_BASE		(void __iomem *)0x48018000
#define OMAP242X_GPIO2_BASE		(void __iomem *)0x4801a000
#define OMAP242X_GPIO3_BASE		(void __iomem *)0x4801c000
#define OMAP242X_GPIO4_BASE		(void __iomem *)0x4801e000

#define OMAP243X_GPIO1_BASE		(void __iomem *)0x4900C000
#define OMAP243X_GPIO2_BASE		(void __iomem *)0x4900E000
#define OMAP243X_GPIO3_BASE		(void __iomem *)0x49010000
#define OMAP243X_GPIO4_BASE		(void __iomem *)0x49012000
#define OMAP243X_GPIO5_BASE		(void __iomem *)0x480B6000

98 99 100 101
#define OMAP24XX_GPIO_REVISION		0x0000
#define OMAP24XX_GPIO_SYSCONFIG		0x0010
#define OMAP24XX_GPIO_SYSSTATUS		0x0014
#define OMAP24XX_GPIO_IRQSTATUS1	0x0018
102 103
#define OMAP24XX_GPIO_IRQSTATUS2	0x0028
#define OMAP24XX_GPIO_IRQENABLE2	0x002c
104 105 106 107 108 109 110 111 112
#define OMAP24XX_GPIO_IRQENABLE1	0x001c
#define OMAP24XX_GPIO_CTRL		0x0030
#define OMAP24XX_GPIO_OE		0x0034
#define OMAP24XX_GPIO_DATAIN		0x0038
#define OMAP24XX_GPIO_DATAOUT		0x003c
#define OMAP24XX_GPIO_LEVELDETECT0	0x0040
#define OMAP24XX_GPIO_LEVELDETECT1	0x0044
#define OMAP24XX_GPIO_RISINGDETECT	0x0048
#define OMAP24XX_GPIO_FALLINGDETECT	0x004c
113 114
#define OMAP24XX_GPIO_DEBOUNCE_EN	0x0050
#define OMAP24XX_GPIO_DEBOUNCE_VAL	0x0054
115 116 117 118 119 120 121
#define OMAP24XX_GPIO_CLEARIRQENABLE1	0x0060
#define OMAP24XX_GPIO_SETIRQENABLE1	0x0064
#define OMAP24XX_GPIO_CLEARWKUENA	0x0080
#define OMAP24XX_GPIO_SETWKUENA		0x0084
#define OMAP24XX_GPIO_CLEARDATAOUT	0x0090
#define OMAP24XX_GPIO_SETDATAOUT	0x0094

122 123 124 125 126 127 128 129 130 131 132 133
/*
 * omap34xx specific GPIO registers
 */

#define OMAP34XX_GPIO1_BASE		(void __iomem *)0x48310000
#define OMAP34XX_GPIO2_BASE		(void __iomem *)0x49050000
#define OMAP34XX_GPIO3_BASE		(void __iomem *)0x49052000
#define OMAP34XX_GPIO4_BASE		(void __iomem *)0x49054000
#define OMAP34XX_GPIO5_BASE		(void __iomem *)0x49056000
#define OMAP34XX_GPIO6_BASE		(void __iomem *)0x49058000


134
struct gpio_bank {
135
	void __iomem *base;
136 137
	u16 irq;
	u16 virtual_irq_start;
138
	int method;
139
	u32 reserved_map;
140
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
141 142
	u32 suspend_wakeup;
	u32 saved_wakeup;
143
#endif
144
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
145 146 147 148 149 150 151
	u32 non_wakeup_gpios;
	u32 enabled_non_wakeup_gpios;

	u32 saved_datain;
	u32 saved_fallingdetect;
	u32 saved_risingdetect;
#endif
152 153 154 155 156 157 158
	spinlock_t lock;
};

#define METHOD_MPUIO		0
#define METHOD_GPIO_1510	1
#define METHOD_GPIO_1610	2
#define METHOD_GPIO_730		3
159
#define METHOD_GPIO_24XX	4
160

161
#ifdef CONFIG_ARCH_OMAP16XX
162 163 164 165 166 167 168 169 170
static struct gpio_bank gpio_bank_1610[5] = {
	{ OMAP_MPUIO_BASE,     INT_MPUIO,	    IH_MPUIO_BASE,     METHOD_MPUIO},
	{ OMAP1610_GPIO1_BASE, INT_GPIO_BANK1,	    IH_GPIO_BASE,      METHOD_GPIO_1610 },
	{ OMAP1610_GPIO2_BASE, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16, METHOD_GPIO_1610 },
	{ OMAP1610_GPIO3_BASE, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32, METHOD_GPIO_1610 },
	{ OMAP1610_GPIO4_BASE, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48, METHOD_GPIO_1610 },
};
#endif

171
#ifdef CONFIG_ARCH_OMAP15XX
172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189
static struct gpio_bank gpio_bank_1510[2] = {
	{ OMAP_MPUIO_BASE,    INT_MPUIO,      IH_MPUIO_BASE, METHOD_MPUIO },
	{ OMAP1510_GPIO_BASE, INT_GPIO_BANK1, IH_GPIO_BASE,  METHOD_GPIO_1510 }
};
#endif

#ifdef CONFIG_ARCH_OMAP730
static struct gpio_bank gpio_bank_730[7] = {
	{ OMAP_MPUIO_BASE,     INT_730_MPUIO,	    IH_MPUIO_BASE,	METHOD_MPUIO },
	{ OMAP730_GPIO1_BASE,  INT_730_GPIO_BANK1,  IH_GPIO_BASE,	METHOD_GPIO_730 },
	{ OMAP730_GPIO2_BASE,  INT_730_GPIO_BANK2,  IH_GPIO_BASE + 32,	METHOD_GPIO_730 },
	{ OMAP730_GPIO3_BASE,  INT_730_GPIO_BANK3,  IH_GPIO_BASE + 64,	METHOD_GPIO_730 },
	{ OMAP730_GPIO4_BASE,  INT_730_GPIO_BANK4,  IH_GPIO_BASE + 96,	METHOD_GPIO_730 },
	{ OMAP730_GPIO5_BASE,  INT_730_GPIO_BANK5,  IH_GPIO_BASE + 128, METHOD_GPIO_730 },
	{ OMAP730_GPIO6_BASE,  INT_730_GPIO_BANK6,  IH_GPIO_BASE + 160, METHOD_GPIO_730 },
};
#endif

190
#ifdef CONFIG_ARCH_OMAP24XX
191 192 193 194 195 196

static struct gpio_bank gpio_bank_242x[4] = {
	{ OMAP242X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,	METHOD_GPIO_24XX },
	{ OMAP242X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,	METHOD_GPIO_24XX },
	{ OMAP242X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,	METHOD_GPIO_24XX },
	{ OMAP242X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,	METHOD_GPIO_24XX },
197
};
198 199 200 201 202 203 204 205 206

static struct gpio_bank gpio_bank_243x[5] = {
	{ OMAP243X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,	METHOD_GPIO_24XX },
	{ OMAP243X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,	METHOD_GPIO_24XX },
	{ OMAP243X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,	METHOD_GPIO_24XX },
	{ OMAP243X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,	METHOD_GPIO_24XX },
	{ OMAP243X_GPIO5_BASE, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
};

207 208
#endif

209 210 211 212 213 214 215 216 217 218 219 220
#ifdef CONFIG_ARCH_OMAP34XX
static struct gpio_bank gpio_bank_34xx[6] = {
	{ OMAP34XX_GPIO1_BASE, INT_34XX_GPIO_BANK1, IH_GPIO_BASE,	METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO2_BASE, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32,	METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO3_BASE, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64,	METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO4_BASE, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96,	METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO5_BASE, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO6_BASE, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_24XX },
};

#endif

221 222 223 224 225
static struct gpio_bank *gpio_bank;
static int gpio_bank_count;

static inline struct gpio_bank *get_gpio_bank(int gpio)
{
226
	if (cpu_is_omap15xx()) {
227 228 229 230 231 232 233 234 235 236 237 238 239 240
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1];
	}
	if (cpu_is_omap16xx()) {
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1 + (gpio >> 4)];
	}
	if (cpu_is_omap730()) {
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1 + (gpio >> 5)];
	}
241 242
	if (cpu_is_omap24xx())
		return &gpio_bank[gpio >> 5];
243 244
	if (cpu_is_omap34xx())
		return &gpio_bank[gpio >> 5];
245 246 247 248 249 250
}

static inline int get_gpio_index(int gpio)
{
	if (cpu_is_omap730())
		return gpio & 0x1f;
251 252
	if (cpu_is_omap24xx())
		return gpio & 0x1f;
253 254
	if (cpu_is_omap34xx())
		return gpio & 0x1f;
255
	return gpio & 0x0f;
256 257 258 259 260 261
}

static inline int gpio_valid(int gpio)
{
	if (gpio < 0)
		return -1;
262
	if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
263
		if (gpio >= OMAP_MAX_GPIO_LINES + 16)
264 265 266
			return -1;
		return 0;
	}
267
	if (cpu_is_omap15xx() && gpio < 16)
268 269 270 271 272
		return 0;
	if ((cpu_is_omap16xx()) && gpio < 64)
		return 0;
	if (cpu_is_omap730() && gpio < 192)
		return 0;
273 274
	if (cpu_is_omap24xx() && gpio < 128)
		return 0;
275 276
	if (cpu_is_omap34xx() && gpio < 160)
		return 0;
277 278 279 280 281 282 283 284 285 286 287 288 289 290 291
	return -1;
}

static int check_gpio(int gpio)
{
	if (unlikely(gpio_valid(gpio)) < 0) {
		printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
		dump_stack();
		return -1;
	}
	return 0;
}

static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
{
292
	void __iomem *reg = bank->base;
293 294 295
	u32 l;

	switch (bank->method) {
296
#ifdef CONFIG_ARCH_OMAP1
297 298 299
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_IO_CNTL;
		break;
300 301
#endif
#ifdef CONFIG_ARCH_OMAP15XX
302 303 304
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DIR_CONTROL;
		break;
305 306
#endif
#ifdef CONFIG_ARCH_OMAP16XX
307 308 309
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DIRECTION;
		break;
310 311
#endif
#ifdef CONFIG_ARCH_OMAP730
312 313 314
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_DIR_CONTROL;
		break;
315
#endif
316
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
317 318 319
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_OE;
		break;
320 321 322 323
#endif
	default:
		WARN_ON(1);
		return;
324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346
	}
	l = __raw_readl(reg);
	if (is_input)
		l |= 1 << gpio;
	else
		l &= ~(1 << gpio);
	__raw_writel(l, reg);
}

void omap_set_gpio_direction(int gpio, int is_input)
{
	struct gpio_bank *bank;

	if (check_gpio(gpio) < 0)
		return;
	bank = get_gpio_bank(gpio);
	spin_lock(&bank->lock);
	_set_gpio_direction(bank, get_gpio_index(gpio), is_input);
	spin_unlock(&bank->lock);
}

static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
{
347
	void __iomem *reg = bank->base;
348 349 350
	u32 l = 0;

	switch (bank->method) {
351
#ifdef CONFIG_ARCH_OMAP1
352 353 354 355 356 357 358 359
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
360 361
#endif
#ifdef CONFIG_ARCH_OMAP15XX
362 363 364 365 366 367 368 369
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
370 371
#endif
#ifdef CONFIG_ARCH_OMAP16XX
372 373 374 375 376 377 378
	case METHOD_GPIO_1610:
		if (enable)
			reg += OMAP1610_GPIO_SET_DATAOUT;
		else
			reg += OMAP1610_GPIO_CLEAR_DATAOUT;
		l = 1 << gpio;
		break;
379 380
#endif
#ifdef CONFIG_ARCH_OMAP730
381 382 383 384 385 386 387 388
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_DATA_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
389
#endif
390
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
391 392 393 394 395 396 397
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP24XX_GPIO_SETDATAOUT;
		else
			reg += OMAP24XX_GPIO_CLEARDATAOUT;
		l = 1 << gpio;
		break;
398
#endif
399
	default:
400
		WARN_ON(1);
401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420
		return;
	}
	__raw_writel(l, reg);
}

void omap_set_gpio_dataout(int gpio, int enable)
{
	struct gpio_bank *bank;

	if (check_gpio(gpio) < 0)
		return;
	bank = get_gpio_bank(gpio);
	spin_lock(&bank->lock);
	_set_gpio_dataout(bank, get_gpio_index(gpio), enable);
	spin_unlock(&bank->lock);
}

int omap_get_gpio_datain(int gpio)
{
	struct gpio_bank *bank;
421
	void __iomem *reg;
422 423

	if (check_gpio(gpio) < 0)
424
		return -EINVAL;
425 426 427
	bank = get_gpio_bank(gpio);
	reg = bank->base;
	switch (bank->method) {
428
#ifdef CONFIG_ARCH_OMAP1
429 430 431
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_INPUT_LATCH;
		break;
432 433
#endif
#ifdef CONFIG_ARCH_OMAP15XX
434 435 436
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_INPUT;
		break;
437 438
#endif
#ifdef CONFIG_ARCH_OMAP16XX
439 440 441
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DATAIN;
		break;
442 443
#endif
#ifdef CONFIG_ARCH_OMAP730
444 445 446
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_DATA_INPUT;
		break;
447
#endif
448
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
449 450 451
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_DATAIN;
		break;
452
#endif
453
	default:
454
		return -EINVAL;
455
	}
456 457
	return (__raw_readl(reg)
			& (1 << get_gpio_index(gpio))) != 0;
458 459
}

460 461 462 463 464 465 466 467
#define MOD_REG_BIT(reg, bit_mask, set)	\
do {	\
	int l = __raw_readl(base + reg); \
	if (set) l |= bit_mask; \
	else l &= ~bit_mask; \
	__raw_writel(l, base + reg); \
} while(0)

468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508
void omap_set_gpio_debounce(int gpio, int enable)
{
	struct gpio_bank *bank;
	void __iomem *reg;
	u32 val, l = 1 << get_gpio_index(gpio);

	if (cpu_class_is_omap1())
		return;

	bank = get_gpio_bank(gpio);
	reg = bank->base;

	reg += OMAP24XX_GPIO_DEBOUNCE_EN;
	val = __raw_readl(reg);

	if (enable)
		val |= l;
	else
		val &= ~l;

	__raw_writel(val, reg);
}
EXPORT_SYMBOL(omap_set_gpio_debounce);

void omap_set_gpio_debounce_time(int gpio, int enc_time)
{
	struct gpio_bank *bank;
	void __iomem *reg;

	if (cpu_class_is_omap1())
		return;

	bank = get_gpio_bank(gpio);
	reg = bank->base;

	enc_time &= 0xff;
	reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
	__raw_writel(enc_time, reg);
}
EXPORT_SYMBOL(omap_set_gpio_debounce_time);

509
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
510 511
static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
						int trigger)
512
{
513
	void __iomem *base = bank->base;
514 515 516
	u32 gpio_bit = 1 << gpio;

	MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
517
		trigger & __IRQT_LOWLVL);
518
	MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
519
		trigger & __IRQT_HIGHLVL);
520
	MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
521
		trigger & __IRQT_RISEDGE);
522
	MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
523
		trigger & __IRQT_FALEDGE);
524

525 526
	if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
		if (trigger != 0)
527 528
			__raw_writel(1 << gpio, bank->base
					+ OMAP24XX_GPIO_SETWKUENA);
529
		else
530 531
			__raw_writel(1 << gpio, bank->base
					+ OMAP24XX_GPIO_CLEARWKUENA);
532 533 534 535 536 537
	} else {
		if (trigger != 0)
			bank->enabled_non_wakeup_gpios |= gpio_bit;
		else
			bank->enabled_non_wakeup_gpios &= ~gpio_bit;
	}
538 539 540 541 542

	/*
	 * FIXME: Possibly do 'set_irq_handler(j, handle_level_irq)' if only
	 * level triggering requested.
	 */
543
}
544
#endif
545 546 547 548 549

static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
{
	void __iomem *reg = bank->base;
	u32 l = 0;
550 551

	switch (bank->method) {
552
#ifdef CONFIG_ARCH_OMAP1
553 554 555
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_INT_EDGE;
		l = __raw_readl(reg);
556
		if (trigger & __IRQT_RISEDGE)
557
			l |= 1 << gpio;
558
		else if (trigger & __IRQT_FALEDGE)
559
			l &= ~(1 << gpio);
560 561
		else
			goto bad;
562
		break;
563 564
#endif
#ifdef CONFIG_ARCH_OMAP15XX
565 566 567
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_CONTROL;
		l = __raw_readl(reg);
568
		if (trigger & __IRQT_RISEDGE)
569
			l |= 1 << gpio;
570
		else if (trigger & __IRQT_FALEDGE)
571
			l &= ~(1 << gpio);
572 573
		else
			goto bad;
574
		break;
575
#endif
576
#ifdef CONFIG_ARCH_OMAP16XX
577 578 579 580 581 582 583 584
	case METHOD_GPIO_1610:
		if (gpio & 0x08)
			reg += OMAP1610_GPIO_EDGE_CTRL2;
		else
			reg += OMAP1610_GPIO_EDGE_CTRL1;
		gpio &= 0x07;
		l = __raw_readl(reg);
		l &= ~(3 << (gpio << 1));
585 586 587 588
		if (trigger & __IRQT_RISEDGE)
			l |= 2 << (gpio << 1);
		if (trigger & __IRQT_FALEDGE)
			l |= 1 << (gpio << 1);
589 590 591 592 593
		if (trigger)
			/* Enable wake-up during idle for dynamic tick */
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
		else
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
594
		break;
595 596
#endif
#ifdef CONFIG_ARCH_OMAP730
597 598 599
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_INT_CONTROL;
		l = __raw_readl(reg);
600
		if (trigger & __IRQT_RISEDGE)
601
			l |= 1 << gpio;
602
		else if (trigger & __IRQT_FALEDGE)
603
			l &= ~(1 << gpio);
604 605 606
		else
			goto bad;
		break;
607
#endif
608
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
609
	case METHOD_GPIO_24XX:
610
		set_24xx_gpio_triggering(bank, gpio, trigger);
611
		break;
612
#endif
613
	default:
614
		goto bad;
615
	}
616 617 618 619
	__raw_writel(l, reg);
	return 0;
bad:
	return -EINVAL;
620 621
}

622
static int gpio_irq_type(unsigned irq, unsigned type)
623 624
{
	struct gpio_bank *bank;
625 626 627
	unsigned gpio;
	int retval;

628
	if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
629 630 631
		gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
	else
		gpio = irq - IH_GPIO_BASE;
632 633

	if (check_gpio(gpio) < 0)
634 635
		return -EINVAL;

636
	if (type & ~IRQ_TYPE_SENSE_MASK)
637
		return -EINVAL;
638 639

	/* OMAP1 allows only only edge triggering */
640
	if (!cpu_class_is_omap2()
641
			&& (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
642 643
		return -EINVAL;

644
	bank = get_irq_chip_data(irq);
645
	spin_lock(&bank->lock);
646
	retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
647 648 649 650
	if (retval == 0) {
		irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
		irq_desc[irq].status |= type;
	}
651
	spin_unlock(&bank->lock);
652
	return retval;
653 654 655 656
}

static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
{
657
	void __iomem *reg = bank->base;
658 659

	switch (bank->method) {
660
#ifdef CONFIG_ARCH_OMAP1
661 662 663 664
	case METHOD_MPUIO:
		/* MPUIO irqstatus is reset by reading the status register,
		 * so do nothing here */
		return;
665 666
#endif
#ifdef CONFIG_ARCH_OMAP15XX
667 668 669
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_STATUS;
		break;
670 671
#endif
#ifdef CONFIG_ARCH_OMAP16XX
672 673 674
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_IRQSTATUS1;
		break;
675 676
#endif
#ifdef CONFIG_ARCH_OMAP730
677 678 679
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_INT_STATUS;
		break;
680
#endif
681
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
682 683 684
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_IRQSTATUS1;
		break;
685
#endif
686
	default:
687
		WARN_ON(1);
688 689 690
		return;
	}
	__raw_writel(gpio_mask, reg);
691 692

	/* Workaround for clearing DSP GPIO interrupts to allow retention */
693 694
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
	if (cpu_is_omap24xx() || cpu_is_omap34xx())
695
		__raw_writel(gpio_mask, bank->base + OMAP24XX_GPIO_IRQSTATUS2);
696
#endif
697 698 699 700 701 702 703
}

static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
{
	_clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
}

704 705 706
static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
{
	void __iomem *reg = bank->base;
707 708 709
	int inv = 0;
	u32 l;
	u32 mask;
710 711

	switch (bank->method) {
712
#ifdef CONFIG_ARCH_OMAP1
713 714
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_MASKIT;
715 716
		mask = 0xffff;
		inv = 1;
717
		break;
718 719
#endif
#ifdef CONFIG_ARCH_OMAP15XX
720 721
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_MASK;
722 723
		mask = 0xffff;
		inv = 1;
724
		break;
725 726
#endif
#ifdef CONFIG_ARCH_OMAP16XX
727 728
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_IRQENABLE1;
729
		mask = 0xffff;
730
		break;
731 732
#endif
#ifdef CONFIG_ARCH_OMAP730
733 734
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_INT_MASK;
735 736
		mask = 0xffffffff;
		inv = 1;
737
		break;
738
#endif
739
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
740 741
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_IRQENABLE1;
742
		mask = 0xffffffff;
743
		break;
744
#endif
745
	default:
746
		WARN_ON(1);
747 748 749
		return 0;
	}

750 751 752 753 754
	l = __raw_readl(reg);
	if (inv)
		l = ~l;
	l &= mask;
	return l;
755 756
}

757 758
static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
{
759
	void __iomem *reg = bank->base;
760 761 762
	u32 l;

	switch (bank->method) {
763
#ifdef CONFIG_ARCH_OMAP1
764 765 766 767 768 769 770 771
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_MASKIT;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
772 773
#endif
#ifdef CONFIG_ARCH_OMAP15XX
774 775 776 777 778 779 780 781
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_MASK;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
782 783
#endif
#ifdef CONFIG_ARCH_OMAP16XX
784 785 786 787 788 789 790
	case METHOD_GPIO_1610:
		if (enable)
			reg += OMAP1610_GPIO_SET_IRQENABLE1;
		else
			reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
		l = gpio_mask;
		break;
791 792
#endif
#ifdef CONFIG_ARCH_OMAP730
793 794 795 796 797 798 799 800
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_INT_MASK;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
801
#endif
802
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
803 804 805 806 807 808 809
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP24XX_GPIO_SETIRQENABLE1;
		else
			reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
		l = gpio_mask;
		break;
810
#endif
811
	default:
812
		WARN_ON(1);
813 814 815 816 817 818 819 820 821 822
		return;
	}
	__raw_writel(l, reg);
}

static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
{
	_enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
}

823 824 825 826 827 828 829 830 831 832 833
/*
 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
 * 1510 does not seem to have a wake-up register. If JTAG is connected
 * to the target, system will wake up always on GPIO events. While
 * system is running all registered GPIO interrupts need to have wake-up
 * enabled. When system is suspended, only selected GPIO interrupts need
 * to have wake-up enabled.
 */
static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
{
	switch (bank->method) {
834
#ifdef CONFIG_ARCH_OMAP16XX
D
David Brownell 已提交
835
	case METHOD_MPUIO:
836 837
	case METHOD_GPIO_1610:
		spin_lock(&bank->lock);
D
David Brownell 已提交
838
		if (enable) {
839
			bank->suspend_wakeup |= (1 << gpio);
D
David Brownell 已提交
840 841 842
			enable_irq_wake(bank->irq);
		} else {
			disable_irq_wake(bank->irq);
843
			bank->suspend_wakeup &= ~(1 << gpio);
D
David Brownell 已提交
844
		}
845 846
		spin_unlock(&bank->lock);
		return 0;
847
#endif
848
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
849
	case METHOD_GPIO_24XX:
D
David Brownell 已提交
850 851 852 853 854 855
		if (bank->non_wakeup_gpios & (1 << gpio)) {
			printk(KERN_ERR "Unable to modify wakeup on "
					"non-wakeup GPIO%d\n",
					(bank - gpio_bank) * 32 + gpio);
			return -EINVAL;
		}
856 857 858
		spin_lock(&bank->lock);
		if (enable) {
			bank->suspend_wakeup |= (1 << gpio);
D
David Brownell 已提交
859 860 861
			enable_irq_wake(bank->irq);
		} else {
			disable_irq_wake(bank->irq);
862
			bank->suspend_wakeup &= ~(1 << gpio);
D
David Brownell 已提交
863
		}
864 865 866
		spin_unlock(&bank->lock);
		return 0;
#endif
867 868 869 870 871 872 873
	default:
		printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
		       bank->method);
		return -EINVAL;
	}
}

874 875 876 877 878 879 880 881
static void _reset_gpio(struct gpio_bank *bank, int gpio)
{
	_set_gpio_direction(bank, get_gpio_index(gpio), 1);
	_set_gpio_irqenable(bank, gpio, 0);
	_clear_gpio_irqstatus(bank, gpio);
	_set_gpio_triggering(bank, get_gpio_index(gpio), IRQT_NOEDGE);
}

882 883 884 885 886 887 888 889 890
/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
static int gpio_wake_enable(unsigned int irq, unsigned int enable)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
	struct gpio_bank *bank;
	int retval;

	if (check_gpio(gpio) < 0)
		return -ENODEV;
891
	bank = get_irq_chip_data(irq);
892 893 894 895 896
	retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);

	return retval;
}

897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912
int omap_request_gpio(int gpio)
{
	struct gpio_bank *bank;

	if (check_gpio(gpio) < 0)
		return -EINVAL;

	bank = get_gpio_bank(gpio);
	spin_lock(&bank->lock);
	if (unlikely(bank->reserved_map & (1 << get_gpio_index(gpio)))) {
		printk(KERN_ERR "omap-gpio: GPIO %d is already reserved!\n", gpio);
		dump_stack();
		spin_unlock(&bank->lock);
		return -1;
	}
	bank->reserved_map |= (1 << get_gpio_index(gpio));
913

914 915 916
	/* Set trigger to none. You need to enable the desired trigger with
	 * request_irq() or set_irq_type().
	 */
917 918
	_set_gpio_triggering(bank, get_gpio_index(gpio), IRQT_NOEDGE);

919
#ifdef CONFIG_ARCH_OMAP15XX
920
	if (bank->method == METHOD_GPIO_1510) {
921
		void __iomem *reg;
922

923
		/* Claim the pin for MPU */
924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946
		reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
		__raw_writel(__raw_readl(reg) | (1 << get_gpio_index(gpio)), reg);
	}
#endif
	spin_unlock(&bank->lock);

	return 0;
}

void omap_free_gpio(int gpio)
{
	struct gpio_bank *bank;

	if (check_gpio(gpio) < 0)
		return;
	bank = get_gpio_bank(gpio);
	spin_lock(&bank->lock);
	if (unlikely(!(bank->reserved_map & (1 << get_gpio_index(gpio))))) {
		printk(KERN_ERR "omap-gpio: GPIO %d wasn't reserved!\n", gpio);
		dump_stack();
		spin_unlock(&bank->lock);
		return;
	}
947 948 949 950 951 952 953
#ifdef CONFIG_ARCH_OMAP16XX
	if (bank->method == METHOD_GPIO_1610) {
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
		__raw_writel(1 << get_gpio_index(gpio), reg);
	}
#endif
954
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
955 956 957 958 959 960
	if (bank->method == METHOD_GPIO_24XX) {
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
		__raw_writel(1 << get_gpio_index(gpio), reg);
	}
#endif
961
	bank->reserved_map &= ~(1 << get_gpio_index(gpio));
962
	_reset_gpio(bank, gpio);
963 964 965 966 967 968 969 970 971 972 973 974
	spin_unlock(&bank->lock);
}

/*
 * We need to unmask the GPIO bank interrupt as soon as possible to
 * avoid missing GPIO interrupts for other lines in the bank.
 * Then we need to mask-read-clear-unmask the triggered GPIO lines
 * in the bank to avoid missing nested interrupts for a GPIO line.
 * If we wait to unmask individual GPIO lines in the bank after the
 * line's interrupt handler has been run, we may miss some nested
 * interrupts.
 */
975
static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
976
{
977
	void __iomem *isr_reg = NULL;
978 979 980
	u32 isr;
	unsigned int gpio_irq;
	struct gpio_bank *bank;
981 982
	u32 retrigger = 0;
	int unmasked = 0;
983 984 985

	desc->chip->ack(irq);

986
	bank = get_irq_data(irq);
987
#ifdef CONFIG_ARCH_OMAP1
988 989
	if (bank->method == METHOD_MPUIO)
		isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
990
#endif
991
#ifdef CONFIG_ARCH_OMAP15XX
992 993 994 995 996 997 998 999 1000 1001 1002
	if (bank->method == METHOD_GPIO_1510)
		isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
#endif
#if defined(CONFIG_ARCH_OMAP16XX)
	if (bank->method == METHOD_GPIO_1610)
		isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
#endif
#ifdef CONFIG_ARCH_OMAP730
	if (bank->method == METHOD_GPIO_730)
		isr_reg = bank->base + OMAP730_GPIO_INT_STATUS;
#endif
1003
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1004 1005 1006 1007
	if (bank->method == METHOD_GPIO_24XX)
		isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
#endif
	while(1) {
1008
		u32 isr_saved, level_mask = 0;
1009
		u32 enabled;
1010

1011 1012
		enabled = _get_gpio_irqbank_mask(bank);
		isr_saved = isr = __raw_readl(isr_reg) & enabled;
1013 1014 1015 1016

		if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
			isr &= 0x0000ffff;

1017
		if (cpu_class_is_omap2()) {
1018 1019 1020 1021 1022
			level_mask =
				__raw_readl(bank->base +
					OMAP24XX_GPIO_LEVELDETECT0) |
				__raw_readl(bank->base +
					OMAP24XX_GPIO_LEVELDETECT1);
1023 1024
			level_mask &= enabled;
		}
1025 1026 1027 1028 1029 1030 1031 1032 1033 1034

		/* clear edge sensitive interrupts before handler(s) are
		called so that we don't miss any interrupt occurred while
		executing them */
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
		_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);

		/* if there is only edge sensitive GPIO pin interrupts
		configured, we could unmask GPIO bank interrupt immediately */
1035 1036
		if (!level_mask && !unmasked) {
			unmasked = 1;
1037
			desc->chip->unmask(irq);
1038
		}
1039

1040 1041
		isr |= retrigger;
		retrigger = 0;
1042 1043 1044 1045 1046
		if (!isr)
			break;

		gpio_irq = bank->virtual_irq_start;
		for (; isr != 0; isr >>= 1, gpio_irq++) {
1047
			struct irq_desc *d;
1048
			int irq_mask;
1049 1050 1051
			if (!(isr & 1))
				continue;
			d = irq_desc + gpio_irq;
1052 1053 1054
			/* Don't run the handler if it's already running
			 * or was disabled lazely.
			 */
1055 1056
			if (unlikely((d->depth ||
				      (d->status & IRQ_INPROGRESS)))) {
1057 1058 1059 1060 1061 1062 1063 1064
				irq_mask = 1 <<
					(gpio_irq - bank->virtual_irq_start);
				/* The unmasking will be done by
				 * enable_irq in case it is disabled or
				 * after returning from the handler if
				 * it's already running.
				 */
				_enable_gpio_irqbank(bank, irq_mask, 0);
1065
				if (!d->depth) {
1066 1067 1068 1069
					/* Level triggered interrupts
					 * won't ever be reentered
					 */
					BUG_ON(level_mask & irq_mask);
1070
					d->status |= IRQ_PENDING;
1071 1072 1073
				}
				continue;
			}
1074

1075
			desc_handle_irq(gpio_irq, d);
1076 1077

			if (unlikely((d->status & IRQ_PENDING) && !d->depth)) {
1078 1079
				irq_mask = 1 <<
					(gpio_irq - bank->virtual_irq_start);
1080
				d->status &= ~IRQ_PENDING;
1081 1082 1083
				_enable_gpio_irqbank(bank, irq_mask, 1);
				retrigger |= irq_mask;
			}
1084
		}
1085

1086
		if (cpu_class_is_omap2()) {
1087 1088 1089 1090 1091 1092
			/* clear level sensitive interrupts after handler(s) */
			_enable_gpio_irqbank(bank, isr_saved & level_mask, 0);
			_clear_gpio_irqbank(bank, isr_saved & level_mask);
			_enable_gpio_irqbank(bank, isr_saved & level_mask, 1);
		}

1093
	}
1094 1095 1096 1097 1098 1099 1100
	/* if bank has any level sensitive GPIO pin interrupt
	configured, we must unmask the bank interrupt only after
	handler(s) are executed in order to avoid spurious bank
	interrupt */
	if (!unmasked)
		desc->chip->unmask(irq);

1101 1102
}

1103 1104 1105
static void gpio_irq_shutdown(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1106
	struct gpio_bank *bank = get_irq_chip_data(irq);
1107 1108 1109 1110

	_reset_gpio(bank, gpio);
}

1111 1112 1113
static void gpio_ack_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1114
	struct gpio_bank *bank = get_irq_chip_data(irq);
1115 1116 1117 1118 1119 1120 1121

	_clear_gpio_irqstatus(bank, gpio);
}

static void gpio_mask_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1122
	struct gpio_bank *bank = get_irq_chip_data(irq);
1123 1124 1125 1126 1127 1128 1129

	_set_gpio_irqenable(bank, gpio, 0);
}

static void gpio_unmask_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1130
	unsigned int gpio_idx = get_gpio_index(gpio);
1131
	struct gpio_bank *bank = get_irq_chip_data(irq);
1132

1133
	_set_gpio_irqenable(bank, gpio_idx, 1);
1134 1135
}

1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151
static struct irq_chip gpio_irq_chip = {
	.name		= "GPIO",
	.shutdown	= gpio_irq_shutdown,
	.ack		= gpio_ack_irq,
	.mask		= gpio_mask_irq,
	.unmask		= gpio_unmask_irq,
	.set_type	= gpio_irq_type,
	.set_wake	= gpio_wake_enable,
};

/*---------------------------------------------------------------------*/

#ifdef CONFIG_ARCH_OMAP1

/* MPUIO uses the always-on 32k clock */

1152 1153 1154 1155 1156 1157 1158 1159
static void mpuio_ack_irq(unsigned int irq)
{
	/* The ISR is reset automatically, so do nothing here. */
}

static void mpuio_mask_irq(unsigned int irq)
{
	unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
1160
	struct gpio_bank *bank = get_irq_chip_data(irq);
1161 1162 1163 1164 1165 1166 1167

	_set_gpio_irqenable(bank, gpio, 0);
}

static void mpuio_unmask_irq(unsigned int irq)
{
	unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
1168
	struct gpio_bank *bank = get_irq_chip_data(irq);
1169 1170 1171 1172

	_set_gpio_irqenable(bank, gpio, 1);
}

1173 1174 1175 1176 1177
static struct irq_chip mpuio_irq_chip = {
	.name		= "MPUIO",
	.ack		= mpuio_ack_irq,
	.mask		= mpuio_mask_irq,
	.unmask		= mpuio_unmask_irq,
1178
	.set_type	= gpio_irq_type,
D
David Brownell 已提交
1179 1180 1181 1182
#ifdef CONFIG_ARCH_OMAP16XX
	/* REVISIT: assuming only 16xx supports MPUIO wake events */
	.set_wake	= gpio_wake_enable,
#endif
1183 1184
};

1185 1186 1187

#define bank_is_mpuio(bank)	((bank)->method == METHOD_MPUIO)

D
David Brownell 已提交
1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239

#ifdef CONFIG_ARCH_OMAP16XX

#include <linux/platform_device.h>

static int omap_mpuio_suspend_late(struct platform_device *pdev, pm_message_t mesg)
{
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
	void __iomem		*mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;

	spin_lock(&bank->lock);
	bank->saved_wakeup = __raw_readl(mask_reg);
	__raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
	spin_unlock(&bank->lock);

	return 0;
}

static int omap_mpuio_resume_early(struct platform_device *pdev)
{
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
	void __iomem		*mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;

	spin_lock(&bank->lock);
	__raw_writel(bank->saved_wakeup, mask_reg);
	spin_unlock(&bank->lock);

	return 0;
}

/* use platform_driver for this, now that there's no longer any
 * point to sys_device (other than not disturbing old code).
 */
static struct platform_driver omap_mpuio_driver = {
	.suspend_late	= omap_mpuio_suspend_late,
	.resume_early	= omap_mpuio_resume_early,
	.driver		= {
		.name	= "mpuio",
	},
};

static struct platform_device omap_mpuio_device = {
	.name		= "mpuio",
	.id		= -1,
	.dev = {
		.driver = &omap_mpuio_driver.driver,
	}
	/* could list the /proc/iomem resources */
};

static inline void mpuio_init(void)
{
1240 1241
	platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);

D
David Brownell 已提交
1242 1243 1244 1245 1246 1247 1248 1249
	if (platform_driver_register(&omap_mpuio_driver) == 0)
		(void) platform_device_register(&omap_mpuio_device);
}

#else
static inline void mpuio_init(void) {}
#endif	/* 16xx */

1250 1251 1252 1253 1254
#else

extern struct irq_chip mpuio_irq_chip;

#define bank_is_mpuio(bank)	0
D
David Brownell 已提交
1255
static inline void mpuio_init(void) {}
1256 1257 1258 1259

#endif

/*---------------------------------------------------------------------*/
1260

1261
static int initialized;
1262
#if !defined(CONFIG_ARCH_OMAP3)
1263
static struct clk * gpio_ick;
1264 1265 1266
#endif

#if defined(CONFIG_ARCH_OMAP2)
1267
static struct clk * gpio_fck;
1268
#endif
1269

1270
#if defined(CONFIG_ARCH_OMAP2430)
1271 1272 1273 1274
static struct clk * gpio5_ick;
static struct clk * gpio5_fck;
#endif

1275 1276 1277 1278 1279
#if defined(CONFIG_ARCH_OMAP3)
static struct clk *gpio_fclks[OMAP34XX_NR_GPIOS];
static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
#endif

1280 1281 1282 1283 1284
/* This lock class tells lockdep that GPIO irqs are in a different
 * category than their parents, so it won't report false recursion.
 */
static struct lock_class_key gpio_lock_class;

1285 1286 1287 1288
static int __init _omap_gpio_init(void)
{
	int i;
	struct gpio_bank *bank;
1289 1290 1291
#if defined(CONFIG_ARCH_OMAP3)
	char clk_name[11];
#endif
1292 1293 1294

	initialized = 1;

1295
#if defined(CONFIG_ARCH_OMAP1)
1296
	if (cpu_is_omap15xx()) {
1297 1298
		gpio_ick = clk_get(NULL, "arm_gpio_ck");
		if (IS_ERR(gpio_ick))
1299 1300
			printk("Could not get arm_gpio_ck\n");
		else
1301
			clk_enable(gpio_ick);
1302
	}
1303 1304 1305
#endif
#if defined(CONFIG_ARCH_OMAP2)
	if (cpu_class_is_omap2()) {
1306 1307 1308 1309
		gpio_ick = clk_get(NULL, "gpios_ick");
		if (IS_ERR(gpio_ick))
			printk("Could not get gpios_ick\n");
		else
1310
			clk_enable(gpio_ick);
1311
		gpio_fck = clk_get(NULL, "gpios_fck");
1312
		if (IS_ERR(gpio_fck))
1313 1314
			printk("Could not get gpios_fck\n");
		else
1315
			clk_enable(gpio_fck);
1316 1317

		/*
1318
		 * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
1319
		 */
1320
#if defined(CONFIG_ARCH_OMAP2430)
1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333
		if (cpu_is_omap2430()) {
			gpio5_ick = clk_get(NULL, "gpio5_ick");
			if (IS_ERR(gpio5_ick))
				printk("Could not get gpio5_ick\n");
			else
				clk_enable(gpio5_ick);
			gpio5_fck = clk_get(NULL, "gpio5_fck");
			if (IS_ERR(gpio5_fck))
				printk("Could not get gpio5_fck\n");
			else
				clk_enable(gpio5_fck);
		}
#endif
1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355
	}
#endif

#if defined(CONFIG_ARCH_OMAP3)
	if (cpu_is_omap34xx()) {
		for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
			sprintf(clk_name, "gpio%d_ick", i + 1);
			gpio_iclks[i] = clk_get(NULL, clk_name);
			if (IS_ERR(gpio_iclks[i]))
				printk(KERN_ERR "Could not get %s\n", clk_name);
			else
				clk_enable(gpio_iclks[i]);
			sprintf(clk_name, "gpio%d_fck", i + 1);
			gpio_fclks[i] = clk_get(NULL, clk_name);
			if (IS_ERR(gpio_fclks[i]))
				printk(KERN_ERR "Could not get %s\n", clk_name);
			else
				clk_enable(gpio_fclks[i]);
		}
	}
#endif

1356

1357
#ifdef CONFIG_ARCH_OMAP15XX
1358
	if (cpu_is_omap15xx()) {
1359 1360 1361 1362 1363 1364 1365
		printk(KERN_INFO "OMAP1510 GPIO hardware\n");
		gpio_bank_count = 2;
		gpio_bank = gpio_bank_1510;
	}
#endif
#if defined(CONFIG_ARCH_OMAP16XX)
	if (cpu_is_omap16xx()) {
1366
		u32 rev;
1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380

		gpio_bank_count = 5;
		gpio_bank = gpio_bank_1610;
		rev = omap_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
		printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
		       (rev >> 4) & 0x0f, rev & 0x0f);
	}
#endif
#ifdef CONFIG_ARCH_OMAP730
	if (cpu_is_omap730()) {
		printk(KERN_INFO "OMAP730 GPIO hardware\n");
		gpio_bank_count = 7;
		gpio_bank = gpio_bank_730;
	}
1381
#endif
1382

1383
#ifdef CONFIG_ARCH_OMAP24XX
1384
	if (cpu_is_omap242x()) {
1385 1386 1387
		int rev;

		gpio_bank_count = 4;
1388 1389 1390 1391 1392 1393 1394 1395 1396 1397
		gpio_bank = gpio_bank_242x;
		rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
		printk(KERN_INFO "OMAP242x GPIO hardware version %d.%d\n",
			(rev >> 4) & 0x0f, rev & 0x0f);
	}
	if (cpu_is_omap243x()) {
		int rev;

		gpio_bank_count = 5;
		gpio_bank = gpio_bank_243x;
1398
		rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
1399
		printk(KERN_INFO "OMAP243x GPIO hardware version %d.%d\n",
1400 1401
			(rev >> 4) & 0x0f, rev & 0x0f);
	}
1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412
#endif
#ifdef CONFIG_ARCH_OMAP34XX
	if (cpu_is_omap34xx()) {
		int rev;

		gpio_bank_count = OMAP34XX_NR_GPIOS;
		gpio_bank = gpio_bank_34xx;
		rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
		printk(KERN_INFO "OMAP34xx GPIO hardware version %d.%d\n",
			(rev >> 4) & 0x0f, rev & 0x0f);
	}
1413 1414 1415 1416 1417 1418 1419 1420
#endif
	for (i = 0; i < gpio_bank_count; i++) {
		int j, gpio_count = 16;

		bank = &gpio_bank[i];
		bank->reserved_map = 0;
		bank->base = IO_ADDRESS(bank->base);
		spin_lock_init(&bank->lock);
1421
		if (bank_is_mpuio(bank))
1422
			omap_writew(0xFFFF, OMAP_MPUIO_BASE + OMAP_MPUIO_GPIO_MASKIT);
1423
		if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
1424 1425 1426
			__raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
			__raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
		}
1427
		if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
1428 1429
			__raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
			__raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
1430
			__raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
1431
		}
1432
		if (cpu_is_omap730() && bank->method == METHOD_GPIO_730) {
1433 1434 1435 1436 1437
			__raw_writel(0xffffffff, bank->base + OMAP730_GPIO_INT_MASK);
			__raw_writel(0x00000000, bank->base + OMAP730_GPIO_INT_STATUS);

			gpio_count = 32; /* 730 has 32-bit GPIOs */
		}
1438

1439
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1440
		if (bank->method == METHOD_GPIO_24XX) {
1441 1442 1443 1444
			static const u32 non_wakeup_gpios[] = {
				0xe203ffc0, 0x08700040
			};

1445 1446
			__raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
			__raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
1447 1448 1449 1450
			__raw_writew(0x0015, bank->base + OMAP24XX_GPIO_SYSCONFIG);

			/* Initialize interface clock ungated, module enabled */
			__raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
1451 1452
			if (i < ARRAY_SIZE(non_wakeup_gpios))
				bank->non_wakeup_gpios = non_wakeup_gpios[i];
1453 1454
			gpio_count = 32;
		}
1455 1456 1457
#endif
		for (j = bank->virtual_irq_start;
		     j < bank->virtual_irq_start + gpio_count; j++) {
1458
			lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
1459
			set_irq_chip_data(j, bank);
1460
			if (bank_is_mpuio(bank))
1461 1462 1463
				set_irq_chip(j, &mpuio_irq_chip);
			else
				set_irq_chip(j, &gpio_irq_chip);
1464
			set_irq_handler(j, handle_simple_irq);
1465 1466 1467 1468 1469 1470 1471 1472
			set_irq_flags(j, IRQF_VALID);
		}
		set_irq_chained_handler(bank->irq, gpio_irq_handler);
		set_irq_data(bank->irq, bank);
	}

	/* Enable system clock for GPIO module.
	 * The CAM_CLK_CTRL *is* really the right place. */
1473
	if (cpu_is_omap16xx())
1474 1475
		omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);

1476 1477 1478
	/* Enable autoidle for the OCP interface */
	if (cpu_is_omap24xx())
		omap_writel(1 << 0, 0x48019010);
1479 1480
	if (cpu_is_omap34xx())
		omap_writel(1 << 0, 0x48306814);
1481

1482 1483 1484
	return 0;
}

1485
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1486 1487 1488 1489
static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
{
	int i;

1490
	if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
1491 1492 1493 1494 1495 1496 1497 1498 1499
		return 0;

	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		void __iomem *wake_status;
		void __iomem *wake_clear;
		void __iomem *wake_set;

		switch (bank->method) {
1500
#ifdef CONFIG_ARCH_OMAP16XX
1501 1502 1503 1504 1505
		case METHOD_GPIO_1610:
			wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
1506
#endif
1507
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1508 1509 1510 1511 1512
		case METHOD_GPIO_24XX:
			wake_status = bank->base + OMAP24XX_GPIO_SETWKUENA;
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
			break;
1513
#endif
1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540
		default:
			continue;
		}

		spin_lock(&bank->lock);
		bank->saved_wakeup = __raw_readl(wake_status);
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->suspend_wakeup, wake_set);
		spin_unlock(&bank->lock);
	}

	return 0;
}

static int omap_gpio_resume(struct sys_device *dev)
{
	int i;

	if (!cpu_is_omap24xx() && !cpu_is_omap16xx())
		return 0;

	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		void __iomem *wake_clear;
		void __iomem *wake_set;

		switch (bank->method) {
1541
#ifdef CONFIG_ARCH_OMAP16XX
1542 1543 1544 1545
		case METHOD_GPIO_1610:
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
1546
#endif
1547
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1548
		case METHOD_GPIO_24XX:
1549 1550
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
1551
			break;
1552
#endif
1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566
		default:
			continue;
		}

		spin_lock(&bank->lock);
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->saved_wakeup, wake_set);
		spin_unlock(&bank->lock);
	}

	return 0;
}

static struct sysdev_class omap_gpio_sysclass = {
1567
	.name		= "gpio",
1568 1569 1570 1571 1572 1573 1574 1575
	.suspend	= omap_gpio_suspend,
	.resume		= omap_gpio_resume,
};

static struct sys_device omap_gpio_device = {
	.id		= 0,
	.cls		= &omap_gpio_sysclass,
};
1576 1577 1578

#endif

1579
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594

static int workaround_enabled;

void omap2_gpio_prepare_for_retention(void)
{
	int i, c = 0;

	/* Remove triggering for all non-wakeup GPIOs.  Otherwise spurious
	 * IRQs will be generated.  See OMAP2420 Errata item 1.101. */
	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		u32 l1, l2;

		if (!(bank->enabled_non_wakeup_gpios))
			continue;
1595
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1596 1597 1598
		bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
		l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
1599
#endif
1600 1601 1602 1603
		bank->saved_fallingdetect = l1;
		bank->saved_risingdetect = l2;
		l1 &= ~bank->enabled_non_wakeup_gpios;
		l2 &= ~bank->enabled_non_wakeup_gpios;
1604
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1605 1606
		__raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		__raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
1607
#endif
1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628
		c++;
	}
	if (!c) {
		workaround_enabled = 0;
		return;
	}
	workaround_enabled = 1;
}

void omap2_gpio_resume_after_retention(void)
{
	int i;

	if (!workaround_enabled)
		return;
	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		u32 l;

		if (!(bank->enabled_non_wakeup_gpios))
			continue;
1629
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1630 1631 1632 1633
		__raw_writel(bank->saved_fallingdetect,
				 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		__raw_writel(bank->saved_risingdetect,
				 bank->base + OMAP24XX_GPIO_RISINGDETECT);
1634
#endif
1635 1636 1637 1638
		/* Check if any of the non-wakeup interrupt GPIOs have changed
		 * state.  If so, generate an IRQ by software.  This is
		 * horribly racy, but it's the best we can do to work around
		 * this silicon bug. */
1639
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1640
		l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
1641
#endif
1642 1643 1644 1645
		l ^= bank->saved_datain;
		l &= bank->non_wakeup_gpios;
		if (l) {
			u32 old0, old1;
1646
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1647 1648 1649 1650 1651 1652
			old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
			old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
			__raw_writel(old0 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
			__raw_writel(old1 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
			__raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
			__raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
1653
#endif
1654 1655 1656 1657 1658
		}
	}

}

1659 1660
#endif

1661 1662
/*
 * This may get called early from board specific init
1663
 * for boards that have interrupts routed via FPGA.
1664
 */
1665
int __init omap_gpio_init(void)
1666 1667 1668 1669 1670 1671 1672
{
	if (!initialized)
		return _omap_gpio_init();
	else
		return 0;
}

1673 1674 1675 1676 1677 1678 1679
static int __init omap_gpio_sysinit(void)
{
	int ret = 0;

	if (!initialized)
		ret = _omap_gpio_init();

D
David Brownell 已提交
1680 1681
	mpuio_init();

1682 1683
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
	if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694
		if (ret == 0) {
			ret = sysdev_class_register(&omap_gpio_sysclass);
			if (ret == 0)
				ret = sysdev_register(&omap_gpio_device);
		}
	}
#endif

	return ret;
}

1695 1696 1697 1698 1699 1700
EXPORT_SYMBOL(omap_request_gpio);
EXPORT_SYMBOL(omap_free_gpio);
EXPORT_SYMBOL(omap_set_gpio_direction);
EXPORT_SYMBOL(omap_set_gpio_dataout);
EXPORT_SYMBOL(omap_get_gpio_datain);

1701
arch_initcall(omap_gpio_sysinit);
1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742


#ifdef	CONFIG_DEBUG_FS

#include <linux/debugfs.h>
#include <linux/seq_file.h>

static int gpio_is_input(struct gpio_bank *bank, int mask)
{
	void __iomem *reg = bank->base;

	switch (bank->method) {
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_IO_CNTL;
		break;
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DIR_CONTROL;
		break;
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DIRECTION;
		break;
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_DIR_CONTROL;
		break;
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_OE;
		break;
	}
	return __raw_readl(reg) & mask;
}


static int dbg_gpio_show(struct seq_file *s, void *unused)
{
	unsigned	i, j, gpio;

	for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
		struct gpio_bank	*bank = gpio_bank + i;
		unsigned		bankwidth = 16;
		u32			mask = 1;

1743
		if (bank_is_mpuio(bank))
1744
			gpio = OMAP_MPUIO(0);
1745
		else if (cpu_class_is_omap2() || cpu_is_omap730())
1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757
			bankwidth = 32;

		for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
			unsigned	irq, value, is_in, irqstat;

			if (!(bank->reserved_map & mask))
				continue;

			irq = bank->virtual_irq_start + j;
			value = omap_get_gpio_datain(gpio);
			is_in = gpio_is_input(bank, mask);

1758
			if (bank_is_mpuio(bank))
1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798
				seq_printf(s, "MPUIO %2d: ", j);
			else
				seq_printf(s, "GPIO %3d: ", gpio);
			seq_printf(s, "%s %s",
					is_in ? "in " : "out",
					value ? "hi"  : "lo");

			irqstat = irq_desc[irq].status;
			if (is_in && ((bank->suspend_wakeup & mask)
					|| irqstat & IRQ_TYPE_SENSE_MASK)) {
				char	*trigger = NULL;

				switch (irqstat & IRQ_TYPE_SENSE_MASK) {
				case IRQ_TYPE_EDGE_FALLING:
					trigger = "falling";
					break;
				case IRQ_TYPE_EDGE_RISING:
					trigger = "rising";
					break;
				case IRQ_TYPE_EDGE_BOTH:
					trigger = "bothedge";
					break;
				case IRQ_TYPE_LEVEL_LOW:
					trigger = "low";
					break;
				case IRQ_TYPE_LEVEL_HIGH:
					trigger = "high";
					break;
				case IRQ_TYPE_NONE:
					trigger = "(unspecified)";
					break;
				}
				seq_printf(s, ", irq-%d %s%s",
						irq, trigger,
						(bank->suspend_wakeup & mask)
							? " wakeup" : "");
			}
			seq_printf(s, "\n");
		}

1799
		if (bank_is_mpuio(bank)) {
1800 1801 1802 1803 1804 1805 1806 1807 1808
			seq_printf(s, "\n");
			gpio = 0;
		}
	}
	return 0;
}

static int dbg_gpio_open(struct inode *inode, struct file *file)
{
1809
	return single_open(file, dbg_gpio_show, &inode->i_private);
1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820
}

static const struct file_operations debug_fops = {
	.open		= dbg_gpio_open,
	.read		= seq_read,
	.llseek		= seq_lseek,
	.release	= single_release,
};

static int __init omap_gpio_debuginit(void)
{
1821 1822
	(void) debugfs_create_file("omap_gpio", S_IRUGO,
					NULL, NULL, &debug_fops);
1823 1824 1825 1826
	return 0;
}
late_initcall(omap_gpio_debuginit);
#endif