gpio.c 44.6 KB
Newer Older
1 2 3 4 5
/*
 *  linux/arch/arm/plat-omap/gpio.c
 *
 * Support functions for OMAP GPIO
 *
6
 * Copyright (C) 2003-2005 Nokia Corporation
7
 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
8 9 10 11 12 13 14 15 16
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/interrupt.h>
17 18
#include <linux/sysdev.h>
#include <linux/err.h>
19
#include <linux/clk.h>
20 21 22 23 24 25 26 27 28 29 30 31

#include <asm/hardware.h>
#include <asm/irq.h>
#include <asm/arch/irqs.h>
#include <asm/arch/gpio.h>
#include <asm/mach/irq.h>

#include <asm/io.h>

/*
 * OMAP1510 GPIO registers
 */
32
#define OMAP1510_GPIO_BASE		(void __iomem *)0xfffce000
33 34 35 36 37 38 39 40 41 42 43 44 45
#define OMAP1510_GPIO_DATA_INPUT	0x00
#define OMAP1510_GPIO_DATA_OUTPUT	0x04
#define OMAP1510_GPIO_DIR_CONTROL	0x08
#define OMAP1510_GPIO_INT_CONTROL	0x0c
#define OMAP1510_GPIO_INT_MASK		0x10
#define OMAP1510_GPIO_INT_STATUS	0x14
#define OMAP1510_GPIO_PIN_CONTROL	0x18

#define OMAP1510_IH_GPIO_BASE		64

/*
 * OMAP1610 specific GPIO registers
 */
46 47 48 49
#define OMAP1610_GPIO1_BASE		(void __iomem *)0xfffbe400
#define OMAP1610_GPIO2_BASE		(void __iomem *)0xfffbec00
#define OMAP1610_GPIO3_BASE		(void __iomem *)0xfffbb400
#define OMAP1610_GPIO4_BASE		(void __iomem *)0xfffbbc00
50 51 52 53 54
#define OMAP1610_GPIO_REVISION		0x0000
#define OMAP1610_GPIO_SYSCONFIG		0x0010
#define OMAP1610_GPIO_SYSSTATUS		0x0014
#define OMAP1610_GPIO_IRQSTATUS1	0x0018
#define OMAP1610_GPIO_IRQENABLE1	0x001c
55
#define OMAP1610_GPIO_WAKEUPENABLE	0x0028
56 57 58 59 60 61
#define OMAP1610_GPIO_DATAIN		0x002c
#define OMAP1610_GPIO_DATAOUT		0x0030
#define OMAP1610_GPIO_DIRECTION		0x0034
#define OMAP1610_GPIO_EDGE_CTRL1	0x0038
#define OMAP1610_GPIO_EDGE_CTRL2	0x003c
#define OMAP1610_GPIO_CLEAR_IRQENABLE1	0x009c
62
#define OMAP1610_GPIO_CLEAR_WAKEUPENA	0x00a8
63 64
#define OMAP1610_GPIO_CLEAR_DATAOUT	0x00b0
#define OMAP1610_GPIO_SET_IRQENABLE1	0x00dc
65
#define OMAP1610_GPIO_SET_WAKEUPENA	0x00e8
66 67 68 69 70
#define OMAP1610_GPIO_SET_DATAOUT	0x00f0

/*
 * OMAP730 specific GPIO registers
 */
71 72 73 74 75 76
#define OMAP730_GPIO1_BASE		(void __iomem *)0xfffbc000
#define OMAP730_GPIO2_BASE		(void __iomem *)0xfffbc800
#define OMAP730_GPIO3_BASE		(void __iomem *)0xfffbd000
#define OMAP730_GPIO4_BASE		(void __iomem *)0xfffbd800
#define OMAP730_GPIO5_BASE		(void __iomem *)0xfffbe000
#define OMAP730_GPIO6_BASE		(void __iomem *)0xfffbe800
77 78 79 80 81 82 83
#define OMAP730_GPIO_DATA_INPUT		0x00
#define OMAP730_GPIO_DATA_OUTPUT	0x04
#define OMAP730_GPIO_DIR_CONTROL	0x08
#define OMAP730_GPIO_INT_CONTROL	0x0c
#define OMAP730_GPIO_INT_MASK		0x10
#define OMAP730_GPIO_INT_STATUS		0x14

84 85 86
/*
 * omap24xx specific GPIO registers
 */
87 88 89 90 91 92 93 94 95 96 97
#define OMAP242X_GPIO1_BASE		(void __iomem *)0x48018000
#define OMAP242X_GPIO2_BASE		(void __iomem *)0x4801a000
#define OMAP242X_GPIO3_BASE		(void __iomem *)0x4801c000
#define OMAP242X_GPIO4_BASE		(void __iomem *)0x4801e000

#define OMAP243X_GPIO1_BASE		(void __iomem *)0x4900C000
#define OMAP243X_GPIO2_BASE		(void __iomem *)0x4900E000
#define OMAP243X_GPIO3_BASE		(void __iomem *)0x49010000
#define OMAP243X_GPIO4_BASE		(void __iomem *)0x49012000
#define OMAP243X_GPIO5_BASE		(void __iomem *)0x480B6000

98 99 100 101
#define OMAP24XX_GPIO_REVISION		0x0000
#define OMAP24XX_GPIO_SYSCONFIG		0x0010
#define OMAP24XX_GPIO_SYSSTATUS		0x0014
#define OMAP24XX_GPIO_IRQSTATUS1	0x0018
102 103
#define OMAP24XX_GPIO_IRQSTATUS2	0x0028
#define OMAP24XX_GPIO_IRQENABLE2	0x002c
104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119
#define OMAP24XX_GPIO_IRQENABLE1	0x001c
#define OMAP24XX_GPIO_CTRL		0x0030
#define OMAP24XX_GPIO_OE		0x0034
#define OMAP24XX_GPIO_DATAIN		0x0038
#define OMAP24XX_GPIO_DATAOUT		0x003c
#define OMAP24XX_GPIO_LEVELDETECT0	0x0040
#define OMAP24XX_GPIO_LEVELDETECT1	0x0044
#define OMAP24XX_GPIO_RISINGDETECT	0x0048
#define OMAP24XX_GPIO_FALLINGDETECT	0x004c
#define OMAP24XX_GPIO_CLEARIRQENABLE1	0x0060
#define OMAP24XX_GPIO_SETIRQENABLE1	0x0064
#define OMAP24XX_GPIO_CLEARWKUENA	0x0080
#define OMAP24XX_GPIO_SETWKUENA		0x0084
#define OMAP24XX_GPIO_CLEARDATAOUT	0x0090
#define OMAP24XX_GPIO_SETDATAOUT	0x0094

120 121 122 123 124 125 126 127 128 129 130 131
/*
 * omap34xx specific GPIO registers
 */

#define OMAP34XX_GPIO1_BASE		(void __iomem *)0x48310000
#define OMAP34XX_GPIO2_BASE		(void __iomem *)0x49050000
#define OMAP34XX_GPIO3_BASE		(void __iomem *)0x49052000
#define OMAP34XX_GPIO4_BASE		(void __iomem *)0x49054000
#define OMAP34XX_GPIO5_BASE		(void __iomem *)0x49056000
#define OMAP34XX_GPIO6_BASE		(void __iomem *)0x49058000


132
struct gpio_bank {
133
	void __iomem *base;
134 135
	u16 irq;
	u16 virtual_irq_start;
136
	int method;
137
	u32 reserved_map;
138
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
139 140
	u32 suspend_wakeup;
	u32 saved_wakeup;
141
#endif
142
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
143 144 145 146 147 148 149
	u32 non_wakeup_gpios;
	u32 enabled_non_wakeup_gpios;

	u32 saved_datain;
	u32 saved_fallingdetect;
	u32 saved_risingdetect;
#endif
150 151 152 153 154 155 156
	spinlock_t lock;
};

#define METHOD_MPUIO		0
#define METHOD_GPIO_1510	1
#define METHOD_GPIO_1610	2
#define METHOD_GPIO_730		3
157
#define METHOD_GPIO_24XX	4
158

159
#ifdef CONFIG_ARCH_OMAP16XX
160 161 162 163 164 165 166 167 168
static struct gpio_bank gpio_bank_1610[5] = {
	{ OMAP_MPUIO_BASE,     INT_MPUIO,	    IH_MPUIO_BASE,     METHOD_MPUIO},
	{ OMAP1610_GPIO1_BASE, INT_GPIO_BANK1,	    IH_GPIO_BASE,      METHOD_GPIO_1610 },
	{ OMAP1610_GPIO2_BASE, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16, METHOD_GPIO_1610 },
	{ OMAP1610_GPIO3_BASE, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32, METHOD_GPIO_1610 },
	{ OMAP1610_GPIO4_BASE, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48, METHOD_GPIO_1610 },
};
#endif

169
#ifdef CONFIG_ARCH_OMAP15XX
170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187
static struct gpio_bank gpio_bank_1510[2] = {
	{ OMAP_MPUIO_BASE,    INT_MPUIO,      IH_MPUIO_BASE, METHOD_MPUIO },
	{ OMAP1510_GPIO_BASE, INT_GPIO_BANK1, IH_GPIO_BASE,  METHOD_GPIO_1510 }
};
#endif

#ifdef CONFIG_ARCH_OMAP730
static struct gpio_bank gpio_bank_730[7] = {
	{ OMAP_MPUIO_BASE,     INT_730_MPUIO,	    IH_MPUIO_BASE,	METHOD_MPUIO },
	{ OMAP730_GPIO1_BASE,  INT_730_GPIO_BANK1,  IH_GPIO_BASE,	METHOD_GPIO_730 },
	{ OMAP730_GPIO2_BASE,  INT_730_GPIO_BANK2,  IH_GPIO_BASE + 32,	METHOD_GPIO_730 },
	{ OMAP730_GPIO3_BASE,  INT_730_GPIO_BANK3,  IH_GPIO_BASE + 64,	METHOD_GPIO_730 },
	{ OMAP730_GPIO4_BASE,  INT_730_GPIO_BANK4,  IH_GPIO_BASE + 96,	METHOD_GPIO_730 },
	{ OMAP730_GPIO5_BASE,  INT_730_GPIO_BANK5,  IH_GPIO_BASE + 128, METHOD_GPIO_730 },
	{ OMAP730_GPIO6_BASE,  INT_730_GPIO_BANK6,  IH_GPIO_BASE + 160, METHOD_GPIO_730 },
};
#endif

188
#ifdef CONFIG_ARCH_OMAP24XX
189 190 191 192 193 194

static struct gpio_bank gpio_bank_242x[4] = {
	{ OMAP242X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,	METHOD_GPIO_24XX },
	{ OMAP242X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,	METHOD_GPIO_24XX },
	{ OMAP242X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,	METHOD_GPIO_24XX },
	{ OMAP242X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,	METHOD_GPIO_24XX },
195
};
196 197 198 199 200 201 202 203 204

static struct gpio_bank gpio_bank_243x[5] = {
	{ OMAP243X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,	METHOD_GPIO_24XX },
	{ OMAP243X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,	METHOD_GPIO_24XX },
	{ OMAP243X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,	METHOD_GPIO_24XX },
	{ OMAP243X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,	METHOD_GPIO_24XX },
	{ OMAP243X_GPIO5_BASE, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
};

205 206
#endif

207 208 209 210 211 212 213 214 215 216 217 218
#ifdef CONFIG_ARCH_OMAP34XX
static struct gpio_bank gpio_bank_34xx[6] = {
	{ OMAP34XX_GPIO1_BASE, INT_34XX_GPIO_BANK1, IH_GPIO_BASE,	METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO2_BASE, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32,	METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO3_BASE, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64,	METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO4_BASE, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96,	METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO5_BASE, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO6_BASE, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_24XX },
};

#endif

219 220 221 222 223
static struct gpio_bank *gpio_bank;
static int gpio_bank_count;

static inline struct gpio_bank *get_gpio_bank(int gpio)
{
224
	if (cpu_is_omap15xx()) {
225 226 227 228 229 230 231 232 233 234 235 236 237 238
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1];
	}
	if (cpu_is_omap16xx()) {
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1 + (gpio >> 4)];
	}
	if (cpu_is_omap730()) {
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1 + (gpio >> 5)];
	}
239 240
	if (cpu_is_omap24xx())
		return &gpio_bank[gpio >> 5];
241 242
	if (cpu_is_omap34xx())
		return &gpio_bank[gpio >> 5];
243 244 245 246 247 248
}

static inline int get_gpio_index(int gpio)
{
	if (cpu_is_omap730())
		return gpio & 0x1f;
249 250
	if (cpu_is_omap24xx())
		return gpio & 0x1f;
251 252
	if (cpu_is_omap34xx())
		return gpio & 0x1f;
253
	return gpio & 0x0f;
254 255 256 257 258 259
}

static inline int gpio_valid(int gpio)
{
	if (gpio < 0)
		return -1;
260
	if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
261
		if (gpio >= OMAP_MAX_GPIO_LINES + 16)
262 263 264
			return -1;
		return 0;
	}
265
	if (cpu_is_omap15xx() && gpio < 16)
266 267 268 269 270
		return 0;
	if ((cpu_is_omap16xx()) && gpio < 64)
		return 0;
	if (cpu_is_omap730() && gpio < 192)
		return 0;
271 272
	if (cpu_is_omap24xx() && gpio < 128)
		return 0;
273 274
	if (cpu_is_omap34xx() && gpio < 160)
		return 0;
275 276 277 278 279 280 281 282 283 284 285 286 287 288 289
	return -1;
}

static int check_gpio(int gpio)
{
	if (unlikely(gpio_valid(gpio)) < 0) {
		printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
		dump_stack();
		return -1;
	}
	return 0;
}

static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
{
290
	void __iomem *reg = bank->base;
291 292 293
	u32 l;

	switch (bank->method) {
294
#ifdef CONFIG_ARCH_OMAP1
295 296 297
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_IO_CNTL;
		break;
298 299
#endif
#ifdef CONFIG_ARCH_OMAP15XX
300 301 302
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DIR_CONTROL;
		break;
303 304
#endif
#ifdef CONFIG_ARCH_OMAP16XX
305 306 307
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DIRECTION;
		break;
308 309
#endif
#ifdef CONFIG_ARCH_OMAP730
310 311 312
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_DIR_CONTROL;
		break;
313
#endif
314
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
315 316 317
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_OE;
		break;
318 319 320 321
#endif
	default:
		WARN_ON(1);
		return;
322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344
	}
	l = __raw_readl(reg);
	if (is_input)
		l |= 1 << gpio;
	else
		l &= ~(1 << gpio);
	__raw_writel(l, reg);
}

void omap_set_gpio_direction(int gpio, int is_input)
{
	struct gpio_bank *bank;

	if (check_gpio(gpio) < 0)
		return;
	bank = get_gpio_bank(gpio);
	spin_lock(&bank->lock);
	_set_gpio_direction(bank, get_gpio_index(gpio), is_input);
	spin_unlock(&bank->lock);
}

static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
{
345
	void __iomem *reg = bank->base;
346 347 348
	u32 l = 0;

	switch (bank->method) {
349
#ifdef CONFIG_ARCH_OMAP1
350 351 352 353 354 355 356 357
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
358 359
#endif
#ifdef CONFIG_ARCH_OMAP15XX
360 361 362 363 364 365 366 367
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
368 369
#endif
#ifdef CONFIG_ARCH_OMAP16XX
370 371 372 373 374 375 376
	case METHOD_GPIO_1610:
		if (enable)
			reg += OMAP1610_GPIO_SET_DATAOUT;
		else
			reg += OMAP1610_GPIO_CLEAR_DATAOUT;
		l = 1 << gpio;
		break;
377 378
#endif
#ifdef CONFIG_ARCH_OMAP730
379 380 381 382 383 384 385 386
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_DATA_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
387
#endif
388
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
389 390 391 392 393 394 395
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP24XX_GPIO_SETDATAOUT;
		else
			reg += OMAP24XX_GPIO_CLEARDATAOUT;
		l = 1 << gpio;
		break;
396
#endif
397
	default:
398
		WARN_ON(1);
399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418
		return;
	}
	__raw_writel(l, reg);
}

void omap_set_gpio_dataout(int gpio, int enable)
{
	struct gpio_bank *bank;

	if (check_gpio(gpio) < 0)
		return;
	bank = get_gpio_bank(gpio);
	spin_lock(&bank->lock);
	_set_gpio_dataout(bank, get_gpio_index(gpio), enable);
	spin_unlock(&bank->lock);
}

int omap_get_gpio_datain(int gpio)
{
	struct gpio_bank *bank;
419
	void __iomem *reg;
420 421

	if (check_gpio(gpio) < 0)
422
		return -EINVAL;
423 424 425
	bank = get_gpio_bank(gpio);
	reg = bank->base;
	switch (bank->method) {
426
#ifdef CONFIG_ARCH_OMAP1
427 428 429
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_INPUT_LATCH;
		break;
430 431
#endif
#ifdef CONFIG_ARCH_OMAP15XX
432 433 434
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_INPUT;
		break;
435 436
#endif
#ifdef CONFIG_ARCH_OMAP16XX
437 438 439
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DATAIN;
		break;
440 441
#endif
#ifdef CONFIG_ARCH_OMAP730
442 443 444
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_DATA_INPUT;
		break;
445
#endif
446
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
447 448 449
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_DATAIN;
		break;
450
#endif
451
	default:
452
		return -EINVAL;
453
	}
454 455
	return (__raw_readl(reg)
			& (1 << get_gpio_index(gpio))) != 0;
456 457
}

458 459 460 461 462 463 464 465
#define MOD_REG_BIT(reg, bit_mask, set)	\
do {	\
	int l = __raw_readl(base + reg); \
	if (set) l |= bit_mask; \
	else l &= ~bit_mask; \
	__raw_writel(l, base + reg); \
} while(0)

466
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
467
static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
468
{
469
	void __iomem *base = bank->base;
470 471 472
	u32 gpio_bit = 1 << gpio;

	MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
473
		trigger & __IRQT_LOWLVL);
474
	MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
475
		trigger & __IRQT_HIGHLVL);
476
	MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
477
		trigger & __IRQT_RISEDGE);
478
	MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
479
		trigger & __IRQT_FALEDGE);
480 481 482 483 484 485 486 487 488 489 490
	if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
		if (trigger != 0)
			__raw_writel(1 << gpio, bank->base + OMAP24XX_GPIO_SETWKUENA);
		else
			__raw_writel(1 << gpio, bank->base + OMAP24XX_GPIO_CLEARWKUENA);
	} else {
		if (trigger != 0)
			bank->enabled_non_wakeup_gpios |= gpio_bit;
		else
			bank->enabled_non_wakeup_gpios &= ~gpio_bit;
	}
491
	/* FIXME: Possibly do 'set_irq_handler(j, handle_level_irq)' if only level
492 493
	 * triggering requested. */
}
494
#endif
495 496 497 498 499

static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
{
	void __iomem *reg = bank->base;
	u32 l = 0;
500 501

	switch (bank->method) {
502
#ifdef CONFIG_ARCH_OMAP1
503 504 505
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_INT_EDGE;
		l = __raw_readl(reg);
506
		if (trigger & __IRQT_RISEDGE)
507
			l |= 1 << gpio;
508
		else if (trigger & __IRQT_FALEDGE)
509
			l &= ~(1 << gpio);
510 511
		else
			goto bad;
512
		break;
513 514
#endif
#ifdef CONFIG_ARCH_OMAP15XX
515 516 517
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_CONTROL;
		l = __raw_readl(reg);
518
		if (trigger & __IRQT_RISEDGE)
519
			l |= 1 << gpio;
520
		else if (trigger & __IRQT_FALEDGE)
521
			l &= ~(1 << gpio);
522 523
		else
			goto bad;
524
		break;
525
#endif
526
#ifdef CONFIG_ARCH_OMAP16XX
527 528 529 530 531 532 533 534
	case METHOD_GPIO_1610:
		if (gpio & 0x08)
			reg += OMAP1610_GPIO_EDGE_CTRL2;
		else
			reg += OMAP1610_GPIO_EDGE_CTRL1;
		gpio &= 0x07;
		l = __raw_readl(reg);
		l &= ~(3 << (gpio << 1));
535 536 537 538
		if (trigger & __IRQT_RISEDGE)
			l |= 2 << (gpio << 1);
		if (trigger & __IRQT_FALEDGE)
			l |= 1 << (gpio << 1);
539 540 541 542 543
		if (trigger)
			/* Enable wake-up during idle for dynamic tick */
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
		else
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
544
		break;
545 546
#endif
#ifdef CONFIG_ARCH_OMAP730
547 548 549
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_INT_CONTROL;
		l = __raw_readl(reg);
550
		if (trigger & __IRQT_RISEDGE)
551
			l |= 1 << gpio;
552
		else if (trigger & __IRQT_FALEDGE)
553
			l &= ~(1 << gpio);
554 555 556
		else
			goto bad;
		break;
557
#endif
558
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
559
	case METHOD_GPIO_24XX:
560
		set_24xx_gpio_triggering(bank, gpio, trigger);
561
		break;
562
#endif
563
	default:
564
		goto bad;
565
	}
566 567 568 569
	__raw_writel(l, reg);
	return 0;
bad:
	return -EINVAL;
570 571
}

572
static int gpio_irq_type(unsigned irq, unsigned type)
573 574
{
	struct gpio_bank *bank;
575 576 577
	unsigned gpio;
	int retval;

578
	if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
579 580 581
		gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
	else
		gpio = irq - IH_GPIO_BASE;
582 583

	if (check_gpio(gpio) < 0)
584 585
		return -EINVAL;

586
	if (type & ~IRQ_TYPE_SENSE_MASK)
587
		return -EINVAL;
588 589

	/* OMAP1 allows only only edge triggering */
590
	if (!cpu_class_is_omap2()
591
			&& (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
592 593
		return -EINVAL;

594
	bank = get_irq_chip_data(irq);
595
	spin_lock(&bank->lock);
596
	retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
597 598 599 600
	if (retval == 0) {
		irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
		irq_desc[irq].status |= type;
	}
601
	spin_unlock(&bank->lock);
602
	return retval;
603 604 605 606
}

static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
{
607
	void __iomem *reg = bank->base;
608 609

	switch (bank->method) {
610
#ifdef CONFIG_ARCH_OMAP1
611 612 613 614
	case METHOD_MPUIO:
		/* MPUIO irqstatus is reset by reading the status register,
		 * so do nothing here */
		return;
615 616
#endif
#ifdef CONFIG_ARCH_OMAP15XX
617 618 619
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_STATUS;
		break;
620 621
#endif
#ifdef CONFIG_ARCH_OMAP16XX
622 623 624
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_IRQSTATUS1;
		break;
625 626
#endif
#ifdef CONFIG_ARCH_OMAP730
627 628 629
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_INT_STATUS;
		break;
630
#endif
631
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
632 633 634
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_IRQSTATUS1;
		break;
635
#endif
636
	default:
637
		WARN_ON(1);
638 639 640
		return;
	}
	__raw_writel(gpio_mask, reg);
641 642

	/* Workaround for clearing DSP GPIO interrupts to allow retention */
643 644
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
	if (cpu_is_omap24xx() || cpu_is_omap34xx())
645
		__raw_writel(gpio_mask, bank->base + OMAP24XX_GPIO_IRQSTATUS2);
646
#endif
647 648 649 650 651 652 653
}

static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
{
	_clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
}

654 655 656
static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
{
	void __iomem *reg = bank->base;
657 658 659
	int inv = 0;
	u32 l;
	u32 mask;
660 661

	switch (bank->method) {
662
#ifdef CONFIG_ARCH_OMAP1
663 664
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_MASKIT;
665 666
		mask = 0xffff;
		inv = 1;
667
		break;
668 669
#endif
#ifdef CONFIG_ARCH_OMAP15XX
670 671
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_MASK;
672 673
		mask = 0xffff;
		inv = 1;
674
		break;
675 676
#endif
#ifdef CONFIG_ARCH_OMAP16XX
677 678
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_IRQENABLE1;
679
		mask = 0xffff;
680
		break;
681 682
#endif
#ifdef CONFIG_ARCH_OMAP730
683 684
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_INT_MASK;
685 686
		mask = 0xffffffff;
		inv = 1;
687
		break;
688
#endif
689
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
690 691
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_IRQENABLE1;
692
		mask = 0xffffffff;
693
		break;
694
#endif
695
	default:
696
		WARN_ON(1);
697 698 699
		return 0;
	}

700 701 702 703 704
	l = __raw_readl(reg);
	if (inv)
		l = ~l;
	l &= mask;
	return l;
705 706
}

707 708
static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
{
709
	void __iomem *reg = bank->base;
710 711 712
	u32 l;

	switch (bank->method) {
713
#ifdef CONFIG_ARCH_OMAP1
714 715 716 717 718 719 720 721
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_MASKIT;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
722 723
#endif
#ifdef CONFIG_ARCH_OMAP15XX
724 725 726 727 728 729 730 731
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_MASK;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
732 733
#endif
#ifdef CONFIG_ARCH_OMAP16XX
734 735 736 737 738 739 740
	case METHOD_GPIO_1610:
		if (enable)
			reg += OMAP1610_GPIO_SET_IRQENABLE1;
		else
			reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
		l = gpio_mask;
		break;
741 742
#endif
#ifdef CONFIG_ARCH_OMAP730
743 744 745 746 747 748 749 750
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_INT_MASK;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
751
#endif
752
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
753 754 755 756 757 758 759
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP24XX_GPIO_SETIRQENABLE1;
		else
			reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
		l = gpio_mask;
		break;
760
#endif
761
	default:
762
		WARN_ON(1);
763 764 765 766 767 768 769 770 771 772
		return;
	}
	__raw_writel(l, reg);
}

static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
{
	_enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
}

773 774 775 776 777 778 779 780 781 782 783
/*
 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
 * 1510 does not seem to have a wake-up register. If JTAG is connected
 * to the target, system will wake up always on GPIO events. While
 * system is running all registered GPIO interrupts need to have wake-up
 * enabled. When system is suspended, only selected GPIO interrupts need
 * to have wake-up enabled.
 */
static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
{
	switch (bank->method) {
784
#ifdef CONFIG_ARCH_OMAP16XX
D
David Brownell 已提交
785
	case METHOD_MPUIO:
786 787
	case METHOD_GPIO_1610:
		spin_lock(&bank->lock);
D
David Brownell 已提交
788
		if (enable) {
789
			bank->suspend_wakeup |= (1 << gpio);
D
David Brownell 已提交
790 791 792
			enable_irq_wake(bank->irq);
		} else {
			disable_irq_wake(bank->irq);
793
			bank->suspend_wakeup &= ~(1 << gpio);
D
David Brownell 已提交
794
		}
795 796
		spin_unlock(&bank->lock);
		return 0;
797
#endif
798
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
799
	case METHOD_GPIO_24XX:
D
David Brownell 已提交
800 801 802 803 804 805
		if (bank->non_wakeup_gpios & (1 << gpio)) {
			printk(KERN_ERR "Unable to modify wakeup on "
					"non-wakeup GPIO%d\n",
					(bank - gpio_bank) * 32 + gpio);
			return -EINVAL;
		}
806 807 808
		spin_lock(&bank->lock);
		if (enable) {
			bank->suspend_wakeup |= (1 << gpio);
D
David Brownell 已提交
809 810 811
			enable_irq_wake(bank->irq);
		} else {
			disable_irq_wake(bank->irq);
812
			bank->suspend_wakeup &= ~(1 << gpio);
D
David Brownell 已提交
813
		}
814 815 816
		spin_unlock(&bank->lock);
		return 0;
#endif
817 818 819 820 821 822 823
	default:
		printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
		       bank->method);
		return -EINVAL;
	}
}

824 825 826 827 828 829 830 831
static void _reset_gpio(struct gpio_bank *bank, int gpio)
{
	_set_gpio_direction(bank, get_gpio_index(gpio), 1);
	_set_gpio_irqenable(bank, gpio, 0);
	_clear_gpio_irqstatus(bank, gpio);
	_set_gpio_triggering(bank, get_gpio_index(gpio), IRQT_NOEDGE);
}

832 833 834 835 836 837 838 839 840
/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
static int gpio_wake_enable(unsigned int irq, unsigned int enable)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
	struct gpio_bank *bank;
	int retval;

	if (check_gpio(gpio) < 0)
		return -ENODEV;
841
	bank = get_irq_chip_data(irq);
842 843 844 845 846
	retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);

	return retval;
}

847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862
int omap_request_gpio(int gpio)
{
	struct gpio_bank *bank;

	if (check_gpio(gpio) < 0)
		return -EINVAL;

	bank = get_gpio_bank(gpio);
	spin_lock(&bank->lock);
	if (unlikely(bank->reserved_map & (1 << get_gpio_index(gpio)))) {
		printk(KERN_ERR "omap-gpio: GPIO %d is already reserved!\n", gpio);
		dump_stack();
		spin_unlock(&bank->lock);
		return -1;
	}
	bank->reserved_map |= (1 << get_gpio_index(gpio));
863

864 865 866
	/* Set trigger to none. You need to enable the desired trigger with
	 * request_irq() or set_irq_type().
	 */
867 868
	_set_gpio_triggering(bank, get_gpio_index(gpio), IRQT_NOEDGE);

869
#ifdef CONFIG_ARCH_OMAP15XX
870
	if (bank->method == METHOD_GPIO_1510) {
871
		void __iomem *reg;
872

873
		/* Claim the pin for MPU */
874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896
		reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
		__raw_writel(__raw_readl(reg) | (1 << get_gpio_index(gpio)), reg);
	}
#endif
	spin_unlock(&bank->lock);

	return 0;
}

void omap_free_gpio(int gpio)
{
	struct gpio_bank *bank;

	if (check_gpio(gpio) < 0)
		return;
	bank = get_gpio_bank(gpio);
	spin_lock(&bank->lock);
	if (unlikely(!(bank->reserved_map & (1 << get_gpio_index(gpio))))) {
		printk(KERN_ERR "omap-gpio: GPIO %d wasn't reserved!\n", gpio);
		dump_stack();
		spin_unlock(&bank->lock);
		return;
	}
897 898 899 900 901 902 903
#ifdef CONFIG_ARCH_OMAP16XX
	if (bank->method == METHOD_GPIO_1610) {
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
		__raw_writel(1 << get_gpio_index(gpio), reg);
	}
#endif
904
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
905 906 907 908 909 910
	if (bank->method == METHOD_GPIO_24XX) {
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
		__raw_writel(1 << get_gpio_index(gpio), reg);
	}
#endif
911
	bank->reserved_map &= ~(1 << get_gpio_index(gpio));
912
	_reset_gpio(bank, gpio);
913 914 915 916 917 918 919 920 921 922 923 924
	spin_unlock(&bank->lock);
}

/*
 * We need to unmask the GPIO bank interrupt as soon as possible to
 * avoid missing GPIO interrupts for other lines in the bank.
 * Then we need to mask-read-clear-unmask the triggered GPIO lines
 * in the bank to avoid missing nested interrupts for a GPIO line.
 * If we wait to unmask individual GPIO lines in the bank after the
 * line's interrupt handler has been run, we may miss some nested
 * interrupts.
 */
925
static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
926
{
927
	void __iomem *isr_reg = NULL;
928 929 930
	u32 isr;
	unsigned int gpio_irq;
	struct gpio_bank *bank;
931 932
	u32 retrigger = 0;
	int unmasked = 0;
933 934 935

	desc->chip->ack(irq);

936
	bank = get_irq_data(irq);
937
#ifdef CONFIG_ARCH_OMAP1
938 939
	if (bank->method == METHOD_MPUIO)
		isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
940
#endif
941
#ifdef CONFIG_ARCH_OMAP15XX
942 943 944 945 946 947 948 949 950 951 952
	if (bank->method == METHOD_GPIO_1510)
		isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
#endif
#if defined(CONFIG_ARCH_OMAP16XX)
	if (bank->method == METHOD_GPIO_1610)
		isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
#endif
#ifdef CONFIG_ARCH_OMAP730
	if (bank->method == METHOD_GPIO_730)
		isr_reg = bank->base + OMAP730_GPIO_INT_STATUS;
#endif
953
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
954 955 956 957
	if (bank->method == METHOD_GPIO_24XX)
		isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
#endif
	while(1) {
958
		u32 isr_saved, level_mask = 0;
959
		u32 enabled;
960

961 962
		enabled = _get_gpio_irqbank_mask(bank);
		isr_saved = isr = __raw_readl(isr_reg) & enabled;
963 964 965 966

		if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
			isr &= 0x0000ffff;

967
		if (cpu_class_is_omap2()) {
968 969 970 971 972
			level_mask =
				__raw_readl(bank->base +
					OMAP24XX_GPIO_LEVELDETECT0) |
				__raw_readl(bank->base +
					OMAP24XX_GPIO_LEVELDETECT1);
973 974
			level_mask &= enabled;
		}
975 976 977 978 979 980 981 982 983 984

		/* clear edge sensitive interrupts before handler(s) are
		called so that we don't miss any interrupt occurred while
		executing them */
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
		_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);

		/* if there is only edge sensitive GPIO pin interrupts
		configured, we could unmask GPIO bank interrupt immediately */
985 986
		if (!level_mask && !unmasked) {
			unmasked = 1;
987
			desc->chip->unmask(irq);
988
		}
989

990 991
		isr |= retrigger;
		retrigger = 0;
992 993 994 995 996
		if (!isr)
			break;

		gpio_irq = bank->virtual_irq_start;
		for (; isr != 0; isr >>= 1, gpio_irq++) {
997
			struct irq_desc *d;
998
			int irq_mask;
999 1000 1001
			if (!(isr & 1))
				continue;
			d = irq_desc + gpio_irq;
1002 1003 1004
			/* Don't run the handler if it's already running
			 * or was disabled lazely.
			 */
1005 1006
			if (unlikely((d->depth ||
				      (d->status & IRQ_INPROGRESS)))) {
1007 1008 1009 1010 1011 1012 1013 1014
				irq_mask = 1 <<
					(gpio_irq - bank->virtual_irq_start);
				/* The unmasking will be done by
				 * enable_irq in case it is disabled or
				 * after returning from the handler if
				 * it's already running.
				 */
				_enable_gpio_irqbank(bank, irq_mask, 0);
1015
				if (!d->depth) {
1016 1017 1018 1019
					/* Level triggered interrupts
					 * won't ever be reentered
					 */
					BUG_ON(level_mask & irq_mask);
1020
					d->status |= IRQ_PENDING;
1021 1022 1023
				}
				continue;
			}
1024

1025
			desc_handle_irq(gpio_irq, d);
1026 1027

			if (unlikely((d->status & IRQ_PENDING) && !d->depth)) {
1028 1029
				irq_mask = 1 <<
					(gpio_irq - bank->virtual_irq_start);
1030
				d->status &= ~IRQ_PENDING;
1031 1032 1033
				_enable_gpio_irqbank(bank, irq_mask, 1);
				retrigger |= irq_mask;
			}
1034
		}
1035

1036
		if (cpu_class_is_omap2()) {
1037 1038 1039 1040 1041 1042
			/* clear level sensitive interrupts after handler(s) */
			_enable_gpio_irqbank(bank, isr_saved & level_mask, 0);
			_clear_gpio_irqbank(bank, isr_saved & level_mask);
			_enable_gpio_irqbank(bank, isr_saved & level_mask, 1);
		}

1043
	}
1044 1045 1046 1047 1048 1049 1050
	/* if bank has any level sensitive GPIO pin interrupt
	configured, we must unmask the bank interrupt only after
	handler(s) are executed in order to avoid spurious bank
	interrupt */
	if (!unmasked)
		desc->chip->unmask(irq);

1051 1052
}

1053 1054 1055
static void gpio_irq_shutdown(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1056
	struct gpio_bank *bank = get_irq_chip_data(irq);
1057 1058 1059 1060

	_reset_gpio(bank, gpio);
}

1061 1062 1063
static void gpio_ack_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1064
	struct gpio_bank *bank = get_irq_chip_data(irq);
1065 1066 1067 1068 1069 1070 1071

	_clear_gpio_irqstatus(bank, gpio);
}

static void gpio_mask_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1072
	struct gpio_bank *bank = get_irq_chip_data(irq);
1073 1074 1075 1076 1077 1078 1079

	_set_gpio_irqenable(bank, gpio, 0);
}

static void gpio_unmask_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1080
	unsigned int gpio_idx = get_gpio_index(gpio);
1081
	struct gpio_bank *bank = get_irq_chip_data(irq);
1082

1083
	_set_gpio_irqenable(bank, gpio_idx, 1);
1084 1085
}

1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101
static struct irq_chip gpio_irq_chip = {
	.name		= "GPIO",
	.shutdown	= gpio_irq_shutdown,
	.ack		= gpio_ack_irq,
	.mask		= gpio_mask_irq,
	.unmask		= gpio_unmask_irq,
	.set_type	= gpio_irq_type,
	.set_wake	= gpio_wake_enable,
};

/*---------------------------------------------------------------------*/

#ifdef CONFIG_ARCH_OMAP1

/* MPUIO uses the always-on 32k clock */

1102 1103 1104 1105 1106 1107 1108 1109
static void mpuio_ack_irq(unsigned int irq)
{
	/* The ISR is reset automatically, so do nothing here. */
}

static void mpuio_mask_irq(unsigned int irq)
{
	unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
1110
	struct gpio_bank *bank = get_irq_chip_data(irq);
1111 1112 1113 1114 1115 1116 1117

	_set_gpio_irqenable(bank, gpio, 0);
}

static void mpuio_unmask_irq(unsigned int irq)
{
	unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
1118
	struct gpio_bank *bank = get_irq_chip_data(irq);
1119 1120 1121 1122

	_set_gpio_irqenable(bank, gpio, 1);
}

1123 1124 1125 1126 1127
static struct irq_chip mpuio_irq_chip = {
	.name		= "MPUIO",
	.ack		= mpuio_ack_irq,
	.mask		= mpuio_mask_irq,
	.unmask		= mpuio_unmask_irq,
1128
	.set_type	= gpio_irq_type,
D
David Brownell 已提交
1129 1130 1131 1132
#ifdef CONFIG_ARCH_OMAP16XX
	/* REVISIT: assuming only 16xx supports MPUIO wake events */
	.set_wake	= gpio_wake_enable,
#endif
1133 1134
};

1135 1136 1137

#define bank_is_mpuio(bank)	((bank)->method == METHOD_MPUIO)

D
David Brownell 已提交
1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189

#ifdef CONFIG_ARCH_OMAP16XX

#include <linux/platform_device.h>

static int omap_mpuio_suspend_late(struct platform_device *pdev, pm_message_t mesg)
{
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
	void __iomem		*mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;

	spin_lock(&bank->lock);
	bank->saved_wakeup = __raw_readl(mask_reg);
	__raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
	spin_unlock(&bank->lock);

	return 0;
}

static int omap_mpuio_resume_early(struct platform_device *pdev)
{
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
	void __iomem		*mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;

	spin_lock(&bank->lock);
	__raw_writel(bank->saved_wakeup, mask_reg);
	spin_unlock(&bank->lock);

	return 0;
}

/* use platform_driver for this, now that there's no longer any
 * point to sys_device (other than not disturbing old code).
 */
static struct platform_driver omap_mpuio_driver = {
	.suspend_late	= omap_mpuio_suspend_late,
	.resume_early	= omap_mpuio_resume_early,
	.driver		= {
		.name	= "mpuio",
	},
};

static struct platform_device omap_mpuio_device = {
	.name		= "mpuio",
	.id		= -1,
	.dev = {
		.driver = &omap_mpuio_driver.driver,
	}
	/* could list the /proc/iomem resources */
};

static inline void mpuio_init(void)
{
1190 1191
	platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);

D
David Brownell 已提交
1192 1193 1194 1195 1196 1197 1198 1199
	if (platform_driver_register(&omap_mpuio_driver) == 0)
		(void) platform_device_register(&omap_mpuio_device);
}

#else
static inline void mpuio_init(void) {}
#endif	/* 16xx */

1200 1201 1202 1203 1204
#else

extern struct irq_chip mpuio_irq_chip;

#define bank_is_mpuio(bank)	0
D
David Brownell 已提交
1205
static inline void mpuio_init(void) {}
1206 1207 1208 1209

#endif

/*---------------------------------------------------------------------*/
1210

1211
static int initialized;
1212
#if !defined(CONFIG_ARCH_OMAP3)
1213
static struct clk * gpio_ick;
1214 1215 1216
#endif

#if defined(CONFIG_ARCH_OMAP2)
1217
static struct clk * gpio_fck;
1218
#endif
1219

1220
#if defined(CONFIG_ARCH_OMAP2430)
1221 1222 1223 1224
static struct clk * gpio5_ick;
static struct clk * gpio5_fck;
#endif

1225 1226 1227 1228 1229
#if defined(CONFIG_ARCH_OMAP3)
static struct clk *gpio_fclks[OMAP34XX_NR_GPIOS];
static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
#endif

1230 1231 1232 1233
static int __init _omap_gpio_init(void)
{
	int i;
	struct gpio_bank *bank;
1234 1235 1236
#if defined(CONFIG_ARCH_OMAP3)
	char clk_name[11];
#endif
1237 1238 1239

	initialized = 1;

1240
#if defined(CONFIG_ARCH_OMAP1)
1241
	if (cpu_is_omap15xx()) {
1242 1243
		gpio_ick = clk_get(NULL, "arm_gpio_ck");
		if (IS_ERR(gpio_ick))
1244 1245
			printk("Could not get arm_gpio_ck\n");
		else
1246
			clk_enable(gpio_ick);
1247
	}
1248 1249 1250
#endif
#if defined(CONFIG_ARCH_OMAP2)
	if (cpu_class_is_omap2()) {
1251 1252 1253 1254
		gpio_ick = clk_get(NULL, "gpios_ick");
		if (IS_ERR(gpio_ick))
			printk("Could not get gpios_ick\n");
		else
1255
			clk_enable(gpio_ick);
1256
		gpio_fck = clk_get(NULL, "gpios_fck");
1257
		if (IS_ERR(gpio_fck))
1258 1259
			printk("Could not get gpios_fck\n");
		else
1260
			clk_enable(gpio_fck);
1261 1262

		/*
1263
		 * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
1264
		 */
1265
#if defined(CONFIG_ARCH_OMAP2430)
1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278
		if (cpu_is_omap2430()) {
			gpio5_ick = clk_get(NULL, "gpio5_ick");
			if (IS_ERR(gpio5_ick))
				printk("Could not get gpio5_ick\n");
			else
				clk_enable(gpio5_ick);
			gpio5_fck = clk_get(NULL, "gpio5_fck");
			if (IS_ERR(gpio5_fck))
				printk("Could not get gpio5_fck\n");
			else
				clk_enable(gpio5_fck);
		}
#endif
1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300
	}
#endif

#if defined(CONFIG_ARCH_OMAP3)
	if (cpu_is_omap34xx()) {
		for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
			sprintf(clk_name, "gpio%d_ick", i + 1);
			gpio_iclks[i] = clk_get(NULL, clk_name);
			if (IS_ERR(gpio_iclks[i]))
				printk(KERN_ERR "Could not get %s\n", clk_name);
			else
				clk_enable(gpio_iclks[i]);
			sprintf(clk_name, "gpio%d_fck", i + 1);
			gpio_fclks[i] = clk_get(NULL, clk_name);
			if (IS_ERR(gpio_fclks[i]))
				printk(KERN_ERR "Could not get %s\n", clk_name);
			else
				clk_enable(gpio_fclks[i]);
		}
	}
#endif

1301

1302
#ifdef CONFIG_ARCH_OMAP15XX
1303
	if (cpu_is_omap15xx()) {
1304 1305 1306 1307 1308 1309 1310
		printk(KERN_INFO "OMAP1510 GPIO hardware\n");
		gpio_bank_count = 2;
		gpio_bank = gpio_bank_1510;
	}
#endif
#if defined(CONFIG_ARCH_OMAP16XX)
	if (cpu_is_omap16xx()) {
1311
		u32 rev;
1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325

		gpio_bank_count = 5;
		gpio_bank = gpio_bank_1610;
		rev = omap_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
		printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
		       (rev >> 4) & 0x0f, rev & 0x0f);
	}
#endif
#ifdef CONFIG_ARCH_OMAP730
	if (cpu_is_omap730()) {
		printk(KERN_INFO "OMAP730 GPIO hardware\n");
		gpio_bank_count = 7;
		gpio_bank = gpio_bank_730;
	}
1326
#endif
1327

1328
#ifdef CONFIG_ARCH_OMAP24XX
1329
	if (cpu_is_omap242x()) {
1330 1331 1332
		int rev;

		gpio_bank_count = 4;
1333 1334 1335 1336 1337 1338 1339 1340 1341 1342
		gpio_bank = gpio_bank_242x;
		rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
		printk(KERN_INFO "OMAP242x GPIO hardware version %d.%d\n",
			(rev >> 4) & 0x0f, rev & 0x0f);
	}
	if (cpu_is_omap243x()) {
		int rev;

		gpio_bank_count = 5;
		gpio_bank = gpio_bank_243x;
1343
		rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
1344
		printk(KERN_INFO "OMAP243x GPIO hardware version %d.%d\n",
1345 1346
			(rev >> 4) & 0x0f, rev & 0x0f);
	}
1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357
#endif
#ifdef CONFIG_ARCH_OMAP34XX
	if (cpu_is_omap34xx()) {
		int rev;

		gpio_bank_count = OMAP34XX_NR_GPIOS;
		gpio_bank = gpio_bank_34xx;
		rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
		printk(KERN_INFO "OMAP34xx GPIO hardware version %d.%d\n",
			(rev >> 4) & 0x0f, rev & 0x0f);
	}
1358 1359 1360 1361 1362 1363 1364 1365
#endif
	for (i = 0; i < gpio_bank_count; i++) {
		int j, gpio_count = 16;

		bank = &gpio_bank[i];
		bank->reserved_map = 0;
		bank->base = IO_ADDRESS(bank->base);
		spin_lock_init(&bank->lock);
1366
		if (bank_is_mpuio(bank))
1367
			omap_writew(0xFFFF, OMAP_MPUIO_BASE + OMAP_MPUIO_GPIO_MASKIT);
1368
		if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
1369 1370 1371
			__raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
			__raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
		}
1372
		if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
1373 1374
			__raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
			__raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
1375
			__raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
1376
		}
1377
		if (cpu_is_omap730() && bank->method == METHOD_GPIO_730) {
1378 1379 1380 1381 1382
			__raw_writel(0xffffffff, bank->base + OMAP730_GPIO_INT_MASK);
			__raw_writel(0x00000000, bank->base + OMAP730_GPIO_INT_STATUS);

			gpio_count = 32; /* 730 has 32-bit GPIOs */
		}
1383

1384
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1385
		if (bank->method == METHOD_GPIO_24XX) {
1386 1387 1388 1389
			static const u32 non_wakeup_gpios[] = {
				0xe203ffc0, 0x08700040
			};

1390 1391
			__raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
			__raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
1392 1393 1394 1395
			__raw_writew(0x0015, bank->base + OMAP24XX_GPIO_SYSCONFIG);

			/* Initialize interface clock ungated, module enabled */
			__raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
1396 1397
			if (i < ARRAY_SIZE(non_wakeup_gpios))
				bank->non_wakeup_gpios = non_wakeup_gpios[i];
1398 1399
			gpio_count = 32;
		}
1400 1401 1402
#endif
		for (j = bank->virtual_irq_start;
		     j < bank->virtual_irq_start + gpio_count; j++) {
1403
			set_irq_chip_data(j, bank);
1404
			if (bank_is_mpuio(bank))
1405 1406 1407
				set_irq_chip(j, &mpuio_irq_chip);
			else
				set_irq_chip(j, &gpio_irq_chip);
1408
			set_irq_handler(j, handle_simple_irq);
1409 1410 1411 1412 1413 1414 1415 1416
			set_irq_flags(j, IRQF_VALID);
		}
		set_irq_chained_handler(bank->irq, gpio_irq_handler);
		set_irq_data(bank->irq, bank);
	}

	/* Enable system clock for GPIO module.
	 * The CAM_CLK_CTRL *is* really the right place. */
1417
	if (cpu_is_omap16xx())
1418 1419
		omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);

1420 1421 1422
	/* Enable autoidle for the OCP interface */
	if (cpu_is_omap24xx())
		omap_writel(1 << 0, 0x48019010);
1423 1424
	if (cpu_is_omap34xx())
		omap_writel(1 << 0, 0x48306814);
1425

1426 1427 1428
	return 0;
}

1429
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1430 1431 1432 1433
static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
{
	int i;

1434
	if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
1435 1436 1437 1438 1439 1440 1441 1442 1443
		return 0;

	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		void __iomem *wake_status;
		void __iomem *wake_clear;
		void __iomem *wake_set;

		switch (bank->method) {
1444
#ifdef CONFIG_ARCH_OMAP16XX
1445 1446 1447 1448 1449
		case METHOD_GPIO_1610:
			wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
1450
#endif
1451
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1452 1453 1454 1455 1456
		case METHOD_GPIO_24XX:
			wake_status = bank->base + OMAP24XX_GPIO_SETWKUENA;
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
			break;
1457
#endif
1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484
		default:
			continue;
		}

		spin_lock(&bank->lock);
		bank->saved_wakeup = __raw_readl(wake_status);
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->suspend_wakeup, wake_set);
		spin_unlock(&bank->lock);
	}

	return 0;
}

static int omap_gpio_resume(struct sys_device *dev)
{
	int i;

	if (!cpu_is_omap24xx() && !cpu_is_omap16xx())
		return 0;

	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		void __iomem *wake_clear;
		void __iomem *wake_set;

		switch (bank->method) {
1485
#ifdef CONFIG_ARCH_OMAP16XX
1486 1487 1488 1489
		case METHOD_GPIO_1610:
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
1490
#endif
1491
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1492
		case METHOD_GPIO_24XX:
1493 1494
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
1495
			break;
1496
#endif
1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510
		default:
			continue;
		}

		spin_lock(&bank->lock);
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->saved_wakeup, wake_set);
		spin_unlock(&bank->lock);
	}

	return 0;
}

static struct sysdev_class omap_gpio_sysclass = {
1511
	.name		= "gpio",
1512 1513 1514 1515 1516 1517 1518 1519
	.suspend	= omap_gpio_suspend,
	.resume		= omap_gpio_resume,
};

static struct sys_device omap_gpio_device = {
	.id		= 0,
	.cls		= &omap_gpio_sysclass,
};
1520 1521 1522

#endif

1523
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538

static int workaround_enabled;

void omap2_gpio_prepare_for_retention(void)
{
	int i, c = 0;

	/* Remove triggering for all non-wakeup GPIOs.  Otherwise spurious
	 * IRQs will be generated.  See OMAP2420 Errata item 1.101. */
	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		u32 l1, l2;

		if (!(bank->enabled_non_wakeup_gpios))
			continue;
1539
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1540 1541 1542
		bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
		l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
1543
#endif
1544 1545 1546 1547
		bank->saved_fallingdetect = l1;
		bank->saved_risingdetect = l2;
		l1 &= ~bank->enabled_non_wakeup_gpios;
		l2 &= ~bank->enabled_non_wakeup_gpios;
1548
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1549 1550
		__raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		__raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
1551
#endif
1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572
		c++;
	}
	if (!c) {
		workaround_enabled = 0;
		return;
	}
	workaround_enabled = 1;
}

void omap2_gpio_resume_after_retention(void)
{
	int i;

	if (!workaround_enabled)
		return;
	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		u32 l;

		if (!(bank->enabled_non_wakeup_gpios))
			continue;
1573
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1574 1575 1576 1577
		__raw_writel(bank->saved_fallingdetect,
				 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		__raw_writel(bank->saved_risingdetect,
				 bank->base + OMAP24XX_GPIO_RISINGDETECT);
1578
#endif
1579 1580 1581 1582
		/* Check if any of the non-wakeup interrupt GPIOs have changed
		 * state.  If so, generate an IRQ by software.  This is
		 * horribly racy, but it's the best we can do to work around
		 * this silicon bug. */
1583
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1584
		l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
1585
#endif
1586 1587 1588 1589
		l ^= bank->saved_datain;
		l &= bank->non_wakeup_gpios;
		if (l) {
			u32 old0, old1;
1590
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1591 1592 1593 1594 1595 1596
			old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
			old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
			__raw_writel(old0 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
			__raw_writel(old1 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
			__raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
			__raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
1597
#endif
1598 1599 1600 1601 1602
		}
	}

}

1603 1604
#endif

1605 1606
/*
 * This may get called early from board specific init
1607
 * for boards that have interrupts routed via FPGA.
1608
 */
1609
int __init omap_gpio_init(void)
1610 1611 1612 1613 1614 1615 1616
{
	if (!initialized)
		return _omap_gpio_init();
	else
		return 0;
}

1617 1618 1619 1620 1621 1622 1623
static int __init omap_gpio_sysinit(void)
{
	int ret = 0;

	if (!initialized)
		ret = _omap_gpio_init();

D
David Brownell 已提交
1624 1625
	mpuio_init();

1626 1627
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
	if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638
		if (ret == 0) {
			ret = sysdev_class_register(&omap_gpio_sysclass);
			if (ret == 0)
				ret = sysdev_register(&omap_gpio_device);
		}
	}
#endif

	return ret;
}

1639 1640 1641 1642 1643 1644
EXPORT_SYMBOL(omap_request_gpio);
EXPORT_SYMBOL(omap_free_gpio);
EXPORT_SYMBOL(omap_set_gpio_direction);
EXPORT_SYMBOL(omap_set_gpio_dataout);
EXPORT_SYMBOL(omap_get_gpio_datain);

1645
arch_initcall(omap_gpio_sysinit);
1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686


#ifdef	CONFIG_DEBUG_FS

#include <linux/debugfs.h>
#include <linux/seq_file.h>

static int gpio_is_input(struct gpio_bank *bank, int mask)
{
	void __iomem *reg = bank->base;

	switch (bank->method) {
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_IO_CNTL;
		break;
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DIR_CONTROL;
		break;
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DIRECTION;
		break;
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_DIR_CONTROL;
		break;
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_OE;
		break;
	}
	return __raw_readl(reg) & mask;
}


static int dbg_gpio_show(struct seq_file *s, void *unused)
{
	unsigned	i, j, gpio;

	for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
		struct gpio_bank	*bank = gpio_bank + i;
		unsigned		bankwidth = 16;
		u32			mask = 1;

1687
		if (bank_is_mpuio(bank))
1688
			gpio = OMAP_MPUIO(0);
1689
		else if (cpu_class_is_omap2() || cpu_is_omap730())
1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701
			bankwidth = 32;

		for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
			unsigned	irq, value, is_in, irqstat;

			if (!(bank->reserved_map & mask))
				continue;

			irq = bank->virtual_irq_start + j;
			value = omap_get_gpio_datain(gpio);
			is_in = gpio_is_input(bank, mask);

1702
			if (bank_is_mpuio(bank))
1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742
				seq_printf(s, "MPUIO %2d: ", j);
			else
				seq_printf(s, "GPIO %3d: ", gpio);
			seq_printf(s, "%s %s",
					is_in ? "in " : "out",
					value ? "hi"  : "lo");

			irqstat = irq_desc[irq].status;
			if (is_in && ((bank->suspend_wakeup & mask)
					|| irqstat & IRQ_TYPE_SENSE_MASK)) {
				char	*trigger = NULL;

				switch (irqstat & IRQ_TYPE_SENSE_MASK) {
				case IRQ_TYPE_EDGE_FALLING:
					trigger = "falling";
					break;
				case IRQ_TYPE_EDGE_RISING:
					trigger = "rising";
					break;
				case IRQ_TYPE_EDGE_BOTH:
					trigger = "bothedge";
					break;
				case IRQ_TYPE_LEVEL_LOW:
					trigger = "low";
					break;
				case IRQ_TYPE_LEVEL_HIGH:
					trigger = "high";
					break;
				case IRQ_TYPE_NONE:
					trigger = "(unspecified)";
					break;
				}
				seq_printf(s, ", irq-%d %s%s",
						irq, trigger,
						(bank->suspend_wakeup & mask)
							? " wakeup" : "");
			}
			seq_printf(s, "\n");
		}

1743
		if (bank_is_mpuio(bank)) {
1744 1745 1746 1747 1748 1749 1750 1751 1752
			seq_printf(s, "\n");
			gpio = 0;
		}
	}
	return 0;
}

static int dbg_gpio_open(struct inode *inode, struct file *file)
{
1753
	return single_open(file, dbg_gpio_show, &inode->i_private);
1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764
}

static const struct file_operations debug_fops = {
	.open		= dbg_gpio_open,
	.read		= seq_read,
	.llseek		= seq_lseek,
	.release	= single_release,
};

static int __init omap_gpio_debuginit(void)
{
1765 1766
	(void) debugfs_create_file("omap_gpio", S_IRUGO,
					NULL, NULL, &debug_fops);
1767 1768 1769 1770
	return 0;
}
late_initcall(omap_gpio_debuginit);
#endif