i2c-sh_mobile.c 27.7 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
2 3 4
/*
 * SuperH Mobile I2C Controller
 *
W
Wolfram Sang 已提交
5 6
 * Copyright (C) 2014 Wolfram Sang <wsa@sang-engineering.com>
 *
7 8 9 10 11 12
 * Copyright (C) 2008 Magnus Damm
 *
 * Portions of the code based on out-of-tree driver i2c-sh7343.c
 * Copyright (c) 2006 Carlos Munoz <carlos@kenati.com>
 */

13 14
#include <linux/clk.h>
#include <linux/delay.h>
W
Wolfram Sang 已提交
15 16
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
17 18 19 20 21
#include <linux/err.h>
#include <linux/i2c.h>
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/io.h>
22 23
#include <linux/kernel.h>
#include <linux/module.h>
24
#include <linux/of_device.h>
25
#include <linux/platform_device.h>
26
#include <linux/pm_runtime.h>
27
#include <linux/slab.h>
28

29 30 31
/* Transmit operation:                                                      */
/*                                                                          */
/* 0 byte transmit                                                          */
32
/* BUS:     S     A8     ACK   P(*)                                         */
33 34
/* IRQ:       DTE   WAIT                                                    */
/* ICIC:                                                                    */
35
/* ICCR: 0x94       0x90                                                    */
36 37 38
/* ICDR:      A8                                                            */
/*                                                                          */
/* 1 byte transmit                                                          */
39
/* BUS:     S     A8     ACK   D8(1)   ACK   P(*)                           */
40 41
/* IRQ:       DTE   WAIT         WAIT                                       */
/* ICIC:      -DTE                                                          */
42
/* ICCR: 0x94                    0x90                                       */
43 44 45
/* ICDR:      A8    D8(1)                                                   */
/*                                                                          */
/* 2 byte transmit                                                          */
46
/* BUS:     S     A8     ACK   D8(1)   ACK   D8(2)   ACK   P(*)             */
47 48
/* IRQ:       DTE   WAIT         WAIT          WAIT                         */
/* ICIC:      -DTE                                                          */
49
/* ICCR: 0x94                                  0x90                         */
50 51 52 53 54 55 56 57 58 59
/* ICDR:      A8    D8(1)        D8(2)                                      */
/*                                                                          */
/* 3 bytes or more, +---------+ gets repeated                               */
/*                                                                          */
/*                                                                          */
/* Receive operation:                                                       */
/*                                                                          */
/* 0 byte receive - not supported since slave may hold SDA low              */
/*                                                                          */
/* 1 byte receive       [TX] | [RX]                                         */
60
/* BUS:     S     A8     ACK | D8(1)   ACK   P(*)                           */
61 62 63 64 65 66
/* IRQ:       DTE   WAIT     |   WAIT     DTE                               */
/* ICIC:      -DTE           |   +DTE                                       */
/* ICCR: 0x94       0x81     |   0xc0                                       */
/* ICDR:      A8             |            D8(1)                             */
/*                                                                          */
/* 2 byte receive        [TX]| [RX]                                         */
67
/* BUS:     S     A8     ACK | D8(1)   ACK   D8(2)   ACK   P(*)             */
68 69 70 71 72
/* IRQ:       DTE   WAIT     |   WAIT          WAIT     DTE                 */
/* ICIC:      -DTE           |                 +DTE                         */
/* ICCR: 0x94       0x81     |                 0xc0                         */
/* ICDR:      A8             |                 D8(1)    D8(2)               */
/*                                                                          */
73
/* 3 byte receive       [TX] | [RX]                                     (*) */
74 75 76 77 78 79 80 81 82 83 84 85 86 87
/* BUS:     S     A8     ACK | D8(1)   ACK   D8(2)   ACK   D8(3)   ACK    P */
/* IRQ:       DTE   WAIT     |   WAIT          WAIT         WAIT      DTE   */
/* ICIC:      -DTE           |                              +DTE            */
/* ICCR: 0x94       0x81     |                              0xc0            */
/* ICDR:      A8             |                 D8(1)        D8(2)     D8(3) */
/*                                                                          */
/* 4 bytes or more, this part is repeated    +---------+                    */
/*                                                                          */
/*                                                                          */
/* Interrupt order and BUSY flag                                            */
/*     ___                                                 _                */
/* SDA ___\___XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXAAAAAAAAA___/                 */
/* SCL      \_/1\_/2\_/3\_/4\_/5\_/6\_/7\_/8\___/9\_____/                   */
/*                                                                          */
88
/*        S   D7  D6  D5  D4  D3  D2  D1  D0              P(*)              */
89 90 91 92 93 94 95 96
/*                                           ___                            */
/* WAIT IRQ ________________________________/   \___________                */
/* TACK IRQ ____________________________________/   \_______                */
/* DTE  IRQ __________________________________________/   \_                */
/* AL   IRQ XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX                */
/*         _______________________________________________                  */
/* BUSY __/                                               \_                */
/*                                                                          */
97 98 99 100 101
/* (*) The STOP condition is only sent by the master at the end of the last */
/* I2C message or if the I2C_M_STOP flag is set. Similarly, the BUSY bit is */
/* only cleared after the STOP condition, so, between messages we have to   */
/* poll for the DTE bit.                                                    */
/*                                                                          */
102

103 104
enum sh_mobile_i2c_op {
	OP_START = 0,
105 106
	OP_TX_FIRST,
	OP_TX,
107 108
	OP_TX_STOP,
	OP_TX_TO_RX,
109
	OP_RX,
110
	OP_RX_STOP,
111
	OP_RX_STOP_DATA,
112 113 114 115 116 117
};

struct sh_mobile_i2c_data {
	struct device *dev;
	void __iomem *reg;
	struct i2c_adapter adap;
118
	unsigned long bus_speed;
119
	unsigned int clks_per_count;
120
	struct clk *clk;
121 122
	u_int8_t icic;
	u_int8_t flags;
123 124
	u_int16_t iccl;
	u_int16_t icch;
125 126 127 128 129 130

	spinlock_t lock;
	wait_queue_head_t wait;
	struct i2c_msg *msg;
	int pos;
	int sr;
131
	bool send_stop;
132
	bool stop_after_dma;
W
Wolfram Sang 已提交
133

134
	struct resource *res;
W
Wolfram Sang 已提交
135 136 137 138
	struct dma_chan *dma_tx;
	struct dma_chan *dma_rx;
	struct scatterlist sg;
	enum dma_data_direction dma_direction;
139
	u8 *dma_buf;
140 141
};

142 143
struct sh_mobile_dt_config {
	int clks_per_count;
144
	int (*setup)(struct sh_mobile_i2c_data *pd);
145 146
};

147 148
#define IIC_FLAG_HAS_ICIC67	(1 << 0)

149 150
#define STANDARD_MODE		100000
#define FAST_MODE		400000
151 152

/* Register offsets */
153 154 155 156 157 158
#define ICDR			0x00
#define ICCR			0x04
#define ICSR			0x08
#define ICIC			0x0c
#define ICCL			0x10
#define ICCH			0x14
159
#define ICSTART			0x70
160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176

/* Register bits */
#define ICCR_ICE		0x80
#define ICCR_RACK		0x40
#define ICCR_TRS		0x10
#define ICCR_BBSY		0x04
#define ICCR_SCP		0x01

#define ICSR_SCLM		0x80
#define ICSR_SDAM		0x40
#define SW_DONE			0x20
#define ICSR_BUSY		0x10
#define ICSR_AL			0x08
#define ICSR_TACK		0x04
#define ICSR_WAIT		0x02
#define ICSR_DTE		0x01

177 178
#define ICIC_ICCLB8		0x80
#define ICIC_ICCHB8		0x40
W
Wolfram Sang 已提交
179 180
#define ICIC_TDMAE		0x20
#define ICIC_RDMAE		0x10
181 182 183 184 185
#define ICIC_ALE		0x08
#define ICIC_TACKE		0x04
#define ICIC_WAITE		0x02
#define ICIC_DTEE		0x01

186 187
#define ICSTART_ICSTART		0x10

188 189
static void iic_wr(struct sh_mobile_i2c_data *pd, int offs, unsigned char data)
{
190 191 192
	if (offs == ICIC)
		data |= pd->icic;

193 194 195 196 197 198 199 200 201 202 203 204 205 206
	iowrite8(data, pd->reg + offs);
}

static unsigned char iic_rd(struct sh_mobile_i2c_data *pd, int offs)
{
	return ioread8(pd->reg + offs);
}

static void iic_set_clr(struct sh_mobile_i2c_data *pd, int offs,
			unsigned char set, unsigned char clr)
{
	iic_wr(pd, offs, (iic_rd(pd, offs) | set) & ~clr);
}

207
static u32 sh_mobile_i2c_iccl(unsigned long count_khz, u32 tLOW, u32 tf)
208 209 210 211 212 213 214 215 216 217 218
{
	/*
	 * Conditional expression:
	 *   ICCL >= COUNT_CLK * (tLOW + tf)
	 *
	 * SH-Mobile IIC hardware starts counting the LOW period of
	 * the SCL signal (tLOW) as soon as it pulls the SCL line.
	 * In order to meet the tLOW timing spec, we need to take into
	 * account the fall time of SCL signal (tf).  Default tf value
	 * should be 0.3 us, for safety.
	 */
219
	return (((count_khz * (tLOW + tf)) + 5000) / 10000);
220 221
}

222
static u32 sh_mobile_i2c_icch(unsigned long count_khz, u32 tHIGH, u32 tf)
223 224 225 226 227 228 229 230 231 232 233 234 235 236 237
{
	/*
	 * Conditional expression:
	 *   ICCH >= COUNT_CLK * (tHIGH + tf)
	 *
	 * SH-Mobile IIC hardware is aware of SCL transition period 'tr',
	 * and can ignore it.  SH-Mobile IIC controller starts counting
	 * the HIGH period of the SCL signal (tHIGH) after the SCL input
	 * voltage increases at VIH.
	 *
	 * Afterward it turned out calculating ICCH using only tHIGH spec
	 * will result in violation of the tHD;STA timing spec.  We need
	 * to take into account the fall time of SDA signal (tf) at START
	 * condition, in order to meet both tHIGH and tHD;STA specs.
	 */
238
	return (((count_khz * (tHIGH + tf)) + 5000) / 10000);
239 240
}

241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266
static int sh_mobile_i2c_check_timing(struct sh_mobile_i2c_data *pd)
{
	u16 max_val = pd->flags & IIC_FLAG_HAS_ICIC67 ? 0x1ff : 0xff;

	if (pd->iccl > max_val || pd->icch > max_val) {
		dev_err(pd->dev, "timing values out of range: L/H=0x%x/0x%x\n",
			pd->iccl, pd->icch);
		return -EINVAL;
	}

	/* one more bit of ICCL in ICIC */
	if (pd->iccl & 0x100)
		pd->icic |= ICIC_ICCLB8;
	else
		pd->icic &= ~ICIC_ICCLB8;

	/* one more bit of ICCH in ICIC */
	if (pd->icch & 0x100)
		pd->icic |= ICIC_ICCHB8;
	else
		pd->icic &= ~ICIC_ICCHB8;

	dev_dbg(pd->dev, "timing values: L/H=0x%x/0x%x\n", pd->iccl, pd->icch);
	return 0;
}

267
static int sh_mobile_i2c_init(struct sh_mobile_i2c_data *pd)
268
{
269 270
	unsigned long i2c_clk_khz;
	u32 tHIGH, tLOW, tf;
271

272
	i2c_clk_khz = clk_get_rate(pd->clk) / 1000 / pd->clks_per_count;
273 274 275 276 277 278 279 280 281 282 283 284

	if (pd->bus_speed == STANDARD_MODE) {
		tLOW	= 47;	/* tLOW = 4.7 us */
		tHIGH	= 40;	/* tHD;STA = tHIGH = 4.0 us */
		tf	= 3;	/* tf = 0.3 us */
	} else if (pd->bus_speed == FAST_MODE) {
		tLOW	= 13;	/* tLOW = 1.3 us */
		tHIGH	= 6;	/* tHD;STA = tHIGH = 0.6 us */
		tf	= 3;	/* tf = 0.3 us */
	} else {
		dev_err(pd->dev, "unrecognized bus speed %lu Hz\n",
			pd->bus_speed);
285
		return -EINVAL;
286 287
	}

288
	pd->iccl = sh_mobile_i2c_iccl(i2c_clk_khz, tLOW, tf);
289 290
	pd->icch = sh_mobile_i2c_icch(i2c_clk_khz, tHIGH, tf);

291
	return sh_mobile_i2c_check_timing(pd);
292 293
}

294 295 296 297 298 299 300 301 302 303 304 305
static int sh_mobile_i2c_v2_init(struct sh_mobile_i2c_data *pd)
{
	unsigned long clks_per_cycle;

	/* L = 5, H = 4, L + H = 9 */
	clks_per_cycle = clk_get_rate(pd->clk) / pd->bus_speed;
	pd->iccl = DIV_ROUND_UP(clks_per_cycle * 5 / 9 - 1, pd->clks_per_count);
	pd->icch = DIV_ROUND_UP(clks_per_cycle * 4 / 9 - 5, pd->clks_per_count);

	return sh_mobile_i2c_check_timing(pd);
}

306 307 308 309 310 311 312 313 314 315 316
static unsigned char i2c_op(struct sh_mobile_i2c_data *pd,
			    enum sh_mobile_i2c_op op, unsigned char data)
{
	unsigned char ret = 0;
	unsigned long flags;

	dev_dbg(pd->dev, "op %d, data in 0x%02x\n", op, data);

	spin_lock_irqsave(&pd->lock, flags);

	switch (op) {
317
	case OP_START: /* issue start and trigger DTE interrupt */
318
		iic_wr(pd, ICCR, ICCR_ICE | ICCR_TRS | ICCR_BBSY);
319
		break;
320
	case OP_TX_FIRST: /* disable DTE interrupt and write data */
321 322
		iic_wr(pd, ICIC, ICIC_WAITE | ICIC_ALE | ICIC_TACKE);
		iic_wr(pd, ICDR, data);
323
		break;
324
	case OP_TX: /* write data */
325
		iic_wr(pd, ICDR, data);
326
		break;
327
	case OP_TX_STOP: /* issue a stop (or rep_start) */
328 329
		iic_wr(pd, ICCR, pd->send_stop ? ICCR_ICE | ICCR_TRS
					       : ICCR_ICE | ICCR_TRS | ICCR_BBSY);
330 331
		break;
	case OP_TX_TO_RX: /* select read mode */
332
		iic_wr(pd, ICCR, ICCR_ICE | ICCR_SCP);
333
		break;
334
	case OP_RX: /* just read data */
335
		ret = iic_rd(pd, ICDR);
336
		break;
337
	case OP_RX_STOP: /* enable DTE interrupt, issue stop */
338 339
		iic_wr(pd, ICIC,
		       ICIC_DTEE | ICIC_WAITE | ICIC_ALE | ICIC_TACKE);
340
		iic_wr(pd, ICCR, ICCR_ICE | ICCR_RACK);
341 342
		break;
	case OP_RX_STOP_DATA: /* enable DTE interrupt, read data, issue stop */
343 344 345
		iic_wr(pd, ICIC,
		       ICIC_DTEE | ICIC_WAITE | ICIC_ALE | ICIC_TACKE);
		ret = iic_rd(pd, ICDR);
346
		iic_wr(pd, ICCR, ICCR_ICE | ICCR_RACK);
347 348 349 350 351 352 353 354 355
		break;
	}

	spin_unlock_irqrestore(&pd->lock, flags);

	dev_dbg(pd->dev, "op %d, data out 0x%02x\n", op, ret);
	return ret;
}

356
static bool sh_mobile_i2c_is_first_byte(struct sh_mobile_i2c_data *pd)
357
{
358
	return pd->pos == -1;
359 360 361 362 363 364 365
}

static void sh_mobile_i2c_get_data(struct sh_mobile_i2c_data *pd,
				   unsigned char *buf)
{
	switch (pd->pos) {
	case -1:
366
		*buf = i2c_8bit_addr_from_msg(pd->msg);
367 368 369 370 371 372 373 374 375 376
		break;
	default:
		*buf = pd->msg->buf[pd->pos];
	}
}

static int sh_mobile_i2c_isr_tx(struct sh_mobile_i2c_data *pd)
{
	unsigned char data;

W
Wolfram Sang 已提交
377
	if (pd->pos == pd->msg->len) {
378
		i2c_op(pd, OP_TX_STOP, 0);
379
		return 1;
W
Wolfram Sang 已提交
380
	}
381 382

	sh_mobile_i2c_get_data(pd, &data);
383
	i2c_op(pd, sh_mobile_i2c_is_first_byte(pd) ? OP_TX_FIRST : OP_TX, data);
384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412

	pd->pos++;
	return 0;
}

static int sh_mobile_i2c_isr_rx(struct sh_mobile_i2c_data *pd)
{
	unsigned char data;
	int real_pos;

	do {
		if (pd->pos <= -1) {
			sh_mobile_i2c_get_data(pd, &data);

			if (sh_mobile_i2c_is_first_byte(pd))
				i2c_op(pd, OP_TX_FIRST, data);
			else
				i2c_op(pd, OP_TX, data);
			break;
		}

		if (pd->pos == 0) {
			i2c_op(pd, OP_TX_TO_RX, 0);
			break;
		}

		real_pos = pd->pos - 2;

		if (pd->pos == pd->msg->len) {
413 414 415 416 417 418 419
			if (pd->stop_after_dma) {
				/* Simulate PIO end condition after DMA transfer */
				i2c_op(pd, OP_RX_STOP, 0);
				pd->pos++;
				break;
			}

420 421 422 423 424
			if (real_pos < 0) {
				i2c_op(pd, OP_RX_STOP, 0);
				break;
			}
			data = i2c_op(pd, OP_RX_STOP_DATA, 0);
425
		} else if (real_pos >= 0) {
426
			data = i2c_op(pd, OP_RX, 0);
427
		}
428

M
Magnus Damm 已提交
429 430
		if (real_pos >= 0)
			pd->msg->buf[real_pos] = data;
431 432 433 434 435 436
	} while (0);

	pd->pos++;
	return pd->pos == (pd->msg->len + 2);
}

437 438
static irqreturn_t sh_mobile_i2c_isr(int irq, void *dev_id)
{
W
Wolfram Sang 已提交
439
	struct sh_mobile_i2c_data *pd = dev_id;
440
	unsigned char sr;
W
Wolfram Sang 已提交
441
	int wakeup = 0;
442

443
	sr = iic_rd(pd, ICSR);
444
	pd->sr |= sr; /* remember state */
445 446

	dev_dbg(pd->dev, "i2c_isr 0x%02x 0x%02x %s %d %d!\n", sr, pd->sr,
447 448
	       (pd->msg->flags & I2C_M_RD) ? "read" : "write",
	       pd->pos, pd->msg->len);
449

W
Wolfram Sang 已提交
450 451 452 453
	/* Kick off TxDMA after preface was done */
	if (pd->dma_direction == DMA_TO_DEVICE && pd->pos == 0)
		iic_set_clr(pd, ICIC, ICIC_TDMAE, 0);
	else if (sr & (ICSR_AL | ICSR_TACK))
454
		/* don't interrupt transaction - continue to issue stop */
455
		iic_wr(pd, ICSR, sr & ~(ICSR_AL | ICSR_TACK));
W
Wolfram Sang 已提交
456
	else if (pd->msg->flags & I2C_M_RD)
457 458 459
		wakeup = sh_mobile_i2c_isr_rx(pd);
	else
		wakeup = sh_mobile_i2c_isr_tx(pd);
460

W
Wolfram Sang 已提交
461 462 463 464
	/* Kick off RxDMA after preface was done */
	if (pd->dma_direction == DMA_FROM_DEVICE && pd->pos == 1)
		iic_set_clr(pd, ICIC, ICIC_RDMAE, 0);

465
	if (sr & ICSR_WAIT) /* TODO: add delay here to support slow acks */
466
		iic_wr(pd, ICSR, sr & ~ICSR_WAIT);
467 468 469 470 471 472

	if (wakeup) {
		pd->sr |= SW_DONE;
		wake_up(&pd->wait);
	}

473 474 475
	/* defeat write posting to avoid spurious WAIT interrupts */
	iic_rd(pd, ICSR);

476 477 478
	return IRQ_HANDLED;
}

479 480 481 482 483 484 485 486 487 488 489
static void sh_mobile_i2c_dma_unmap(struct sh_mobile_i2c_data *pd)
{
	struct dma_chan *chan = pd->dma_direction == DMA_FROM_DEVICE
				? pd->dma_rx : pd->dma_tx;

	dma_unmap_single(chan->device->dev, sg_dma_address(&pd->sg),
			 pd->msg->len, pd->dma_direction);

	pd->dma_direction = DMA_NONE;
}

W
Wolfram Sang 已提交
490 491 492 493 494 495 496 497 498
static void sh_mobile_i2c_cleanup_dma(struct sh_mobile_i2c_data *pd)
{
	if (pd->dma_direction == DMA_NONE)
		return;
	else if (pd->dma_direction == DMA_FROM_DEVICE)
		dmaengine_terminate_all(pd->dma_rx);
	else if (pd->dma_direction == DMA_TO_DEVICE)
		dmaengine_terminate_all(pd->dma_tx);

499
	sh_mobile_i2c_dma_unmap(pd);
W
Wolfram Sang 已提交
500 501 502 503 504 505
}

static void sh_mobile_i2c_dma_callback(void *data)
{
	struct sh_mobile_i2c_data *pd = data;

506
	sh_mobile_i2c_dma_unmap(pd);
W
Wolfram Sang 已提交
507
	pd->pos = pd->msg->len;
508
	pd->stop_after_dma = true;
W
Wolfram Sang 已提交
509

510
	i2c_put_dma_safe_msg_buf(pd->dma_buf, pd->msg, true);
511

W
Wolfram Sang 已提交
512 513 514
	iic_set_clr(pd, ICIC, 0, ICIC_TDMAE | ICIC_RDMAE);
}

515 516 517 518 519 520 521 522 523 524
static struct dma_chan *sh_mobile_i2c_request_dma_chan(struct device *dev,
				enum dma_transfer_direction dir, dma_addr_t port_addr)
{
	struct dma_chan *chan;
	struct dma_slave_config cfg;
	char *chan_name = dir == DMA_MEM_TO_DEV ? "tx" : "rx";
	int ret;

	chan = dma_request_slave_channel_reason(dev, chan_name);
	if (IS_ERR(chan)) {
525 526
		dev_dbg(dev, "request_channel failed for %s (%ld)\n", chan_name,
			PTR_ERR(chan));
527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550
		return chan;
	}

	memset(&cfg, 0, sizeof(cfg));
	cfg.direction = dir;
	if (dir == DMA_MEM_TO_DEV) {
		cfg.dst_addr = port_addr;
		cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
	} else {
		cfg.src_addr = port_addr;
		cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
	}

	ret = dmaengine_slave_config(chan, &cfg);
	if (ret) {
		dev_dbg(dev, "slave_config failed for %s (%d)\n", chan_name, ret);
		dma_release_channel(chan);
		return ERR_PTR(ret);
	}

	dev_dbg(dev, "got DMA channel for %s\n", chan_name);
	return chan;
}

W
Wolfram Sang 已提交
551 552 553 554 555 556 557 558 559
static void sh_mobile_i2c_xfer_dma(struct sh_mobile_i2c_data *pd)
{
	bool read = pd->msg->flags & I2C_M_RD;
	enum dma_data_direction dir = read ? DMA_FROM_DEVICE : DMA_TO_DEVICE;
	struct dma_chan *chan = read ? pd->dma_rx : pd->dma_tx;
	struct dma_async_tx_descriptor *txdesc;
	dma_addr_t dma_addr;
	dma_cookie_t cookie;

560 561 562 563 564 565 566 567 568
	if (PTR_ERR(chan) == -EPROBE_DEFER) {
		if (read)
			chan = pd->dma_rx = sh_mobile_i2c_request_dma_chan(pd->dev, DMA_DEV_TO_MEM,
									   pd->res->start + ICDR);
		else
			chan = pd->dma_tx = sh_mobile_i2c_request_dma_chan(pd->dev, DMA_MEM_TO_DEV,
									   pd->res->start + ICDR);
	}

W
Wolfram Sang 已提交
569
	if (IS_ERR(chan))
W
Wolfram Sang 已提交
570 571
		return;

572
	dma_addr = dma_map_single(chan->device->dev, pd->dma_buf, pd->msg->len, dir);
573
	if (dma_mapping_error(chan->device->dev, dma_addr)) {
W
Wolfram Sang 已提交
574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604
		dev_dbg(pd->dev, "dma map failed, using PIO\n");
		return;
	}

	sg_dma_len(&pd->sg) = pd->msg->len;
	sg_dma_address(&pd->sg) = dma_addr;

	pd->dma_direction = dir;

	txdesc = dmaengine_prep_slave_sg(chan, &pd->sg, 1,
					 read ? DMA_DEV_TO_MEM : DMA_MEM_TO_DEV,
					 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!txdesc) {
		dev_dbg(pd->dev, "dma prep slave sg failed, using PIO\n");
		sh_mobile_i2c_cleanup_dma(pd);
		return;
	}

	txdesc->callback = sh_mobile_i2c_dma_callback;
	txdesc->callback_param = pd;

	cookie = dmaengine_submit(txdesc);
	if (dma_submit_error(cookie)) {
		dev_dbg(pd->dev, "submitting dma failed, using PIO\n");
		sh_mobile_i2c_cleanup_dma(pd);
		return;
	}

	dma_async_issue_pending(chan);
}

605 606
static int start_ch(struct sh_mobile_i2c_data *pd, struct i2c_msg *usr_msg,
		    bool do_init)
607
{
608 609
	if (do_init) {
		/* Initialize channel registers */
610
		iic_wr(pd, ICCR, ICCR_SCP);
611

612
		/* Enable channel and configure rx ack */
613
		iic_wr(pd, ICCR, ICCR_ICE | ICCR_SCP);
614

615 616 617 618
		/* Set the clock */
		iic_wr(pd, ICCL, pd->iccl & 0xff);
		iic_wr(pd, ICCH, pd->icch & 0xff);
	}
619 620 621 622 623

	pd->msg = usr_msg;
	pd->pos = -1;
	pd->sr = 0;

624 625
	pd->dma_buf = i2c_get_dma_safe_msg_buf(pd->msg, 8);
	if (pd->dma_buf)
W
Wolfram Sang 已提交
626 627
		sh_mobile_i2c_xfer_dma(pd);

628
	/* Enable all interrupts to begin with */
629
	iic_wr(pd, ICIC, ICIC_DTEE | ICIC_WAITE | ICIC_ALE | ICIC_TACKE);
630 631 632
	return 0;
}

633 634 635 636 637 638 639 640 641 642 643
static int poll_dte(struct sh_mobile_i2c_data *pd)
{
	int i;

	for (i = 1000; i; i--) {
		u_int8_t val = iic_rd(pd, ICSR);

		if (val & ICSR_DTE)
			break;

		if (val & ICSR_TACK)
644
			return -ENXIO;
645 646 647 648

		udelay(10);
	}

649
	return i ? 0 : -ETIMEDOUT;
650 651
}

652 653 654 655 656 657 658 659 660 661 662 663 664 665 666
static int poll_busy(struct sh_mobile_i2c_data *pd)
{
	int i;

	for (i = 1000; i; i--) {
		u_int8_t val = iic_rd(pd, ICSR);

		dev_dbg(pd->dev, "val 0x%02x pd->sr 0x%02x\n", val, pd->sr);

		/* the interrupt handler may wake us up before the
		 * transfer is finished, so poll the hardware
		 * until we're done.
		 */
		if (!(val & ICSR_BUSY)) {
			/* handle missing acknowledge and arbitration lost */
667 668 669 670 671
			val |= pd->sr;
			if (val & ICSR_TACK)
				return -ENXIO;
			if (val & ICSR_AL)
				return -EAGAIN;
672 673 674 675 676 677
			break;
		}

		udelay(10);
	}

678
	return i ? 0 : -ETIMEDOUT;
679 680
}

681 682 683 684 685 686 687
static int sh_mobile_i2c_xfer(struct i2c_adapter *adapter,
			      struct i2c_msg *msgs,
			      int num)
{
	struct sh_mobile_i2c_data *pd = i2c_get_adapdata(adapter);
	struct i2c_msg	*msg;
	int err = 0;
688 689
	int i;
	long timeout;
690

691 692
	/* Wake up device and enable clock */
	pm_runtime_get_sync(pd->dev);
693 694 695

	/* Process all messages */
	for (i = 0; i < num; i++) {
696
		bool do_start = pd->send_stop || !i;
697
		msg = &msgs[i];
698
		pd->send_stop = i == num - 1 || msg->flags & I2C_M_STOP;
699
		pd->stop_after_dma = false;
700

701
		err = start_ch(pd, msg, do_start);
702 703 704
		if (err)
			break;

705 706
		if (do_start)
			i2c_op(pd, OP_START, 0);
707 708

		/* The interrupt handler takes care of the rest... */
709
		timeout = wait_event_timeout(pd->wait,
710
				       pd->sr & (ICSR_TACK | SW_DONE),
711
				       adapter->timeout);
712
		if (!timeout) {
713
			dev_err(pd->dev, "Transfer request timed out\n");
W
Wolfram Sang 已提交
714 715 716
			if (pd->dma_direction != DMA_NONE)
				sh_mobile_i2c_cleanup_dma(pd);

717 718 719
			err = -ETIMEDOUT;
			break;
		}
720

721 722 723 724
		if (pd->send_stop)
			err = poll_busy(pd);
		else
			err = poll_dte(pd);
725
		if (err < 0)
726 727 728
			break;
	}

729
	/* Disable channel */
730
	iic_wr(pd, ICCR, ICCR_SCP);
731 732 733

	/* Disable clock and mark device as idle */
	pm_runtime_put_sync(pd->dev);
734

735
	return err ?: num;
736 737 738 739
}

static u32 sh_mobile_i2c_func(struct i2c_adapter *adapter)
{
740
	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL | I2C_FUNC_PROTOCOL_MANGLING;
741 742
}

743
static const struct i2c_algorithm sh_mobile_i2c_algorithm = {
744 745 746 747
	.functionality	= sh_mobile_i2c_func,
	.master_xfer	= sh_mobile_i2c_xfer,
};

748 749 750 751
static const struct i2c_adapter_quirks sh_mobile_i2c_quirks = {
	.flags = I2C_AQ_NO_ZERO_LEN_READ,
};

752 753 754 755
/*
 * r8a7740 chip has lasting errata on I2C I/O pad reset.
 * this is work-around for it.
 */
756
static int sh_mobile_i2c_r8a7740_workaround(struct sh_mobile_i2c_data *pd)
757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776
{
	iic_set_clr(pd, ICCR, ICCR_ICE, 0);
	iic_rd(pd, ICCR); /* dummy read */

	iic_set_clr(pd, ICSTART, ICSTART_ICSTART, 0);
	iic_rd(pd, ICSTART); /* dummy read */

	udelay(10);

	iic_wr(pd, ICCR, ICCR_SCP);
	iic_wr(pd, ICSTART, 0);

	udelay(10);

	iic_wr(pd, ICCR, ICCR_TRS);
	udelay(10);
	iic_wr(pd, ICCR, 0);
	udelay(10);
	iic_wr(pd, ICCR, ICCR_TRS);
	udelay(10);
777

778
	return sh_mobile_i2c_init(pd);
779 780
}

781 782
static const struct sh_mobile_dt_config default_dt_config = {
	.clks_per_count = 1,
783
	.setup = sh_mobile_i2c_init,
784 785
};

786
static const struct sh_mobile_dt_config fast_clock_dt_config = {
787
	.clks_per_count = 2,
788
	.setup = sh_mobile_i2c_init,
789 790
};

791 792 793 794 795
static const struct sh_mobile_dt_config v2_freq_calc_dt_config = {
	.clks_per_count = 2,
	.setup = sh_mobile_i2c_v2_init,
};

796 797 798 799 800
static const struct sh_mobile_dt_config r8a7740_dt_config = {
	.clks_per_count = 1,
	.setup = sh_mobile_i2c_r8a7740_workaround,
};

801
static const struct of_device_id sh_mobile_i2c_dt_ids[] = {
802
	{ .compatible = "renesas,iic-r8a73a4", .data = &fast_clock_dt_config },
803
	{ .compatible = "renesas,iic-r8a7740", .data = &r8a7740_dt_config },
804
	{ .compatible = "renesas,iic-r8a7790", .data = &v2_freq_calc_dt_config },
805 806 807 808
	{ .compatible = "renesas,iic-r8a7791", .data = &fast_clock_dt_config },
	{ .compatible = "renesas,iic-r8a7792", .data = &fast_clock_dt_config },
	{ .compatible = "renesas,iic-r8a7793", .data = &fast_clock_dt_config },
	{ .compatible = "renesas,iic-r8a7794", .data = &fast_clock_dt_config },
809
	{ .compatible = "renesas,rcar-gen2-iic", .data = &fast_clock_dt_config },
810
	{ .compatible = "renesas,iic-r8a7795", .data = &fast_clock_dt_config },
811
	{ .compatible = "renesas,rcar-gen3-iic", .data = &fast_clock_dt_config },
812
	{ .compatible = "renesas,iic-sh73a0", .data = &fast_clock_dt_config },
813
	{ .compatible = "renesas,rmobile-iic", .data = &default_dt_config },
814 815 816 817
	{},
};
MODULE_DEVICE_TABLE(of, sh_mobile_i2c_dt_ids);

W
Wolfram Sang 已提交
818 819
static void sh_mobile_i2c_release_dma(struct sh_mobile_i2c_data *pd)
{
W
Wolfram Sang 已提交
820
	if (!IS_ERR(pd->dma_tx)) {
W
Wolfram Sang 已提交
821
		dma_release_channel(pd->dma_tx);
W
Wolfram Sang 已提交
822
		pd->dma_tx = ERR_PTR(-EPROBE_DEFER);
W
Wolfram Sang 已提交
823 824
	}

W
Wolfram Sang 已提交
825
	if (!IS_ERR(pd->dma_rx)) {
W
Wolfram Sang 已提交
826
		dma_release_channel(pd->dma_rx);
W
Wolfram Sang 已提交
827
		pd->dma_rx = ERR_PTR(-EPROBE_DEFER);
W
Wolfram Sang 已提交
828 829 830
	}
}

W
Wolfram Sang 已提交
831
static int sh_mobile_i2c_hook_irqs(struct platform_device *dev, struct sh_mobile_i2c_data *pd)
832 833
{
	struct resource *res;
834 835
	resource_size_t n;
	int k = 0, ret;
836 837

	while ((res = platform_get_resource(dev, IORESOURCE_IRQ, k))) {
838 839
		for (n = res->start; n <= res->end; n++) {
			ret = devm_request_irq(&dev->dev, n, sh_mobile_i2c_isr,
W
Wolfram Sang 已提交
840
					  0, dev_name(&dev->dev), pd);
841 842 843
			if (ret) {
				dev_err(&dev->dev, "cannot request IRQ %pa\n", &n);
				return ret;
844
			}
845 846 847 848
		}
		k++;
	}

849
	return k > 0 ? 0 : -ENOENT;
850 851 852 853 854 855 856
}

static int sh_mobile_i2c_probe(struct platform_device *dev)
{
	struct sh_mobile_i2c_data *pd;
	struct i2c_adapter *adap;
	struct resource *res;
857
	const struct sh_mobile_dt_config *config;
858
	int ret;
859
	u32 bus_speed;
860

861 862
	pd = devm_kzalloc(&dev->dev, sizeof(struct sh_mobile_i2c_data), GFP_KERNEL);
	if (!pd)
863 864
		return -ENOMEM;

865
	pd->clk = devm_clk_get(&dev->dev, NULL);
866
	if (IS_ERR(pd->clk)) {
867
		dev_err(&dev->dev, "cannot get clock\n");
868
		return PTR_ERR(pd->clk);
869 870
	}

W
Wolfram Sang 已提交
871
	ret = sh_mobile_i2c_hook_irqs(dev, pd);
872
	if (ret)
873
		return ret;
874 875 876 877 878 879

	pd->dev = &dev->dev;
	platform_set_drvdata(dev, pd);

	res = platform_get_resource(dev, IORESOURCE_MEM, 0);

880
	pd->res = res;
881
	pd->reg = devm_ioremap_resource(&dev->dev, res);
882 883
	if (IS_ERR(pd->reg))
		return PTR_ERR(pd->reg);
884

885
	ret = of_property_read_u32(dev->dev.of_node, "clock-frequency", &bus_speed);
886
	pd->bus_speed = (ret || !bus_speed) ? STANDARD_MODE : bus_speed;
887
	pd->clks_per_count = 1;
888

889 890 891 892
	/* Newer variants come with two new bits in ICIC */
	if (resource_size(res) > 0x17)
		pd->flags |= IIC_FLAG_HAS_ICIC67;

893 894 895
	pm_runtime_enable(&dev->dev);
	pm_runtime_get_sync(&dev->dev);

896 897
	config = of_device_get_match_data(&dev->dev);
	if (config) {
898
		pd->clks_per_count = config->clks_per_count;
899 900 901
		ret = config->setup(pd);
	} else {
		ret = sh_mobile_i2c_init(pd);
902
	}
903 904

	pm_runtime_put_sync(&dev->dev);
905 906
	if (ret)
		return ret;
907

W
Wolfram Sang 已提交
908 909 910
	/* Init DMA */
	sg_init_table(&pd->sg, 1);
	pd->dma_direction = DMA_NONE;
911
	pd->dma_rx = pd->dma_tx = ERR_PTR(-EPROBE_DEFER);
W
Wolfram Sang 已提交
912

913 914 915 916 917 918
	/* setup the private data */
	adap = &pd->adap;
	i2c_set_adapdata(adap, pd);

	adap->owner = THIS_MODULE;
	adap->algo = &sh_mobile_i2c_algorithm;
919
	adap->quirks = &sh_mobile_i2c_quirks;
920 921 922
	adap->dev.parent = &dev->dev;
	adap->retries = 5;
	adap->nr = dev->id;
923
	adap->dev.of_node = dev->dev.of_node;
924 925 926

	strlcpy(adap->name, dev->name, sizeof(adap->name));

927 928
	spin_lock_init(&pd->lock);
	init_waitqueue_head(&pd->wait);
929 930 931

	ret = i2c_add_numbered_adapter(adap);
	if (ret < 0) {
W
Wolfram Sang 已提交
932
		sh_mobile_i2c_release_dma(pd);
933
		return ret;
934 935
	}

936
	dev_info(&dev->dev, "I2C adapter %d, bus speed %lu Hz\n", adap->nr, pd->bus_speed);
937

938 939 940 941 942 943 944 945
	return 0;
}

static int sh_mobile_i2c_remove(struct platform_device *dev)
{
	struct sh_mobile_i2c_data *pd = platform_get_drvdata(dev);

	i2c_del_adapter(&pd->adap);
W
Wolfram Sang 已提交
946
	sh_mobile_i2c_release_dma(pd);
947
	pm_runtime_disable(&dev->dev);
948 949 950
	return 0;
}

951 952 953 954 955 956 957 958 959 960 961 962
static int sh_mobile_i2c_runtime_nop(struct device *dev)
{
	/* Runtime PM callback shared between ->runtime_suspend()
	 * and ->runtime_resume(). Simply returns success.
	 *
	 * This driver re-initializes all registers after
	 * pm_runtime_get_sync() anyway so there is no need
	 * to save and restore registers here.
	 */
	return 0;
}

963
static const struct dev_pm_ops sh_mobile_i2c_dev_pm_ops = {
964 965 966 967
	.runtime_suspend = sh_mobile_i2c_runtime_nop,
	.runtime_resume = sh_mobile_i2c_runtime_nop,
};

968 969 970
static struct platform_driver sh_mobile_i2c_driver = {
	.driver		= {
		.name		= "i2c-sh_mobile",
971
		.pm		= &sh_mobile_i2c_dev_pm_ops,
972
		.of_match_table = sh_mobile_i2c_dt_ids,
973 974 975 976 977 978 979 980 981
	},
	.probe		= sh_mobile_i2c_probe,
	.remove		= sh_mobile_i2c_remove,
};

static int __init sh_mobile_i2c_adap_init(void)
{
	return platform_driver_register(&sh_mobile_i2c_driver);
}
W
Wolfram Sang 已提交
982
subsys_initcall(sh_mobile_i2c_adap_init);
983 984 985 986 987 988 989 990

static void __exit sh_mobile_i2c_adap_exit(void)
{
	platform_driver_unregister(&sh_mobile_i2c_driver);
}
module_exit(sh_mobile_i2c_adap_exit);

MODULE_DESCRIPTION("SuperH Mobile I2C Bus Controller driver");
W
Wolfram Sang 已提交
991
MODULE_AUTHOR("Magnus Damm and Wolfram Sang");
992
MODULE_LICENSE("GPL v2");
993
MODULE_ALIAS("platform:i2c-sh_mobile");