i2c-sh_mobile.c 28.1 KB
Newer Older
1 2 3
/*
 * SuperH Mobile I2C Controller
 *
W
Wolfram Sang 已提交
4 5
 * Copyright (C) 2014 Wolfram Sang <wsa@sang-engineering.com>
 *
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
 * Copyright (C) 2008 Magnus Damm
 *
 * Portions of the code based on out-of-tree driver i2c-sh7343.c
 * Copyright (c) 2006 Carlos Munoz <carlos@kenati.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 */

21 22
#include <linux/clk.h>
#include <linux/delay.h>
W
Wolfram Sang 已提交
23 24
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
25 26 27 28 29
#include <linux/err.h>
#include <linux/i2c.h>
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/io.h>
30 31
#include <linux/kernel.h>
#include <linux/module.h>
32
#include <linux/of_device.h>
33
#include <linux/platform_device.h>
34
#include <linux/pm_runtime.h>
35
#include <linux/slab.h>
36

37 38 39
/* Transmit operation:                                                      */
/*                                                                          */
/* 0 byte transmit                                                          */
40
/* BUS:     S     A8     ACK   P(*)                                         */
41 42
/* IRQ:       DTE   WAIT                                                    */
/* ICIC:                                                                    */
43
/* ICCR: 0x94       0x90                                                    */
44 45 46
/* ICDR:      A8                                                            */
/*                                                                          */
/* 1 byte transmit                                                          */
47
/* BUS:     S     A8     ACK   D8(1)   ACK   P(*)                           */
48 49
/* IRQ:       DTE   WAIT         WAIT                                       */
/* ICIC:      -DTE                                                          */
50
/* ICCR: 0x94                    0x90                                       */
51 52 53
/* ICDR:      A8    D8(1)                                                   */
/*                                                                          */
/* 2 byte transmit                                                          */
54
/* BUS:     S     A8     ACK   D8(1)   ACK   D8(2)   ACK   P(*)             */
55 56
/* IRQ:       DTE   WAIT         WAIT          WAIT                         */
/* ICIC:      -DTE                                                          */
57
/* ICCR: 0x94                                  0x90                         */
58 59 60 61 62 63 64 65 66 67
/* ICDR:      A8    D8(1)        D8(2)                                      */
/*                                                                          */
/* 3 bytes or more, +---------+ gets repeated                               */
/*                                                                          */
/*                                                                          */
/* Receive operation:                                                       */
/*                                                                          */
/* 0 byte receive - not supported since slave may hold SDA low              */
/*                                                                          */
/* 1 byte receive       [TX] | [RX]                                         */
68
/* BUS:     S     A8     ACK | D8(1)   ACK   P(*)                           */
69 70 71 72 73 74
/* IRQ:       DTE   WAIT     |   WAIT     DTE                               */
/* ICIC:      -DTE           |   +DTE                                       */
/* ICCR: 0x94       0x81     |   0xc0                                       */
/* ICDR:      A8             |            D8(1)                             */
/*                                                                          */
/* 2 byte receive        [TX]| [RX]                                         */
75
/* BUS:     S     A8     ACK | D8(1)   ACK   D8(2)   ACK   P(*)             */
76 77 78 79 80
/* IRQ:       DTE   WAIT     |   WAIT          WAIT     DTE                 */
/* ICIC:      -DTE           |                 +DTE                         */
/* ICCR: 0x94       0x81     |                 0xc0                         */
/* ICDR:      A8             |                 D8(1)    D8(2)               */
/*                                                                          */
81
/* 3 byte receive       [TX] | [RX]                                     (*) */
82 83 84 85 86 87 88 89 90 91 92 93 94 95
/* BUS:     S     A8     ACK | D8(1)   ACK   D8(2)   ACK   D8(3)   ACK    P */
/* IRQ:       DTE   WAIT     |   WAIT          WAIT         WAIT      DTE   */
/* ICIC:      -DTE           |                              +DTE            */
/* ICCR: 0x94       0x81     |                              0xc0            */
/* ICDR:      A8             |                 D8(1)        D8(2)     D8(3) */
/*                                                                          */
/* 4 bytes or more, this part is repeated    +---------+                    */
/*                                                                          */
/*                                                                          */
/* Interrupt order and BUSY flag                                            */
/*     ___                                                 _                */
/* SDA ___\___XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXAAAAAAAAA___/                 */
/* SCL      \_/1\_/2\_/3\_/4\_/5\_/6\_/7\_/8\___/9\_____/                   */
/*                                                                          */
96
/*        S   D7  D6  D5  D4  D3  D2  D1  D0              P(*)              */
97 98 99 100 101 102 103 104
/*                                           ___                            */
/* WAIT IRQ ________________________________/   \___________                */
/* TACK IRQ ____________________________________/   \_______                */
/* DTE  IRQ __________________________________________/   \_                */
/* AL   IRQ XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX                */
/*         _______________________________________________                  */
/* BUSY __/                                               \_                */
/*                                                                          */
105 106 107 108 109
/* (*) The STOP condition is only sent by the master at the end of the last */
/* I2C message or if the I2C_M_STOP flag is set. Similarly, the BUSY bit is */
/* only cleared after the STOP condition, so, between messages we have to   */
/* poll for the DTE bit.                                                    */
/*                                                                          */
110

111 112
enum sh_mobile_i2c_op {
	OP_START = 0,
113 114
	OP_TX_FIRST,
	OP_TX,
115 116
	OP_TX_STOP,
	OP_TX_TO_RX,
117
	OP_RX,
118
	OP_RX_STOP,
119
	OP_RX_STOP_DATA,
120 121 122 123 124 125
};

struct sh_mobile_i2c_data {
	struct device *dev;
	void __iomem *reg;
	struct i2c_adapter adap;
126
	unsigned long bus_speed;
127
	unsigned int clks_per_count;
128
	struct clk *clk;
129 130
	u_int8_t icic;
	u_int8_t flags;
131 132
	u_int16_t iccl;
	u_int16_t icch;
133 134 135 136 137 138

	spinlock_t lock;
	wait_queue_head_t wait;
	struct i2c_msg *msg;
	int pos;
	int sr;
139
	bool send_stop;
140
	bool stop_after_dma;
W
Wolfram Sang 已提交
141

142
	struct resource *res;
W
Wolfram Sang 已提交
143 144 145 146
	struct dma_chan *dma_tx;
	struct dma_chan *dma_rx;
	struct scatterlist sg;
	enum dma_data_direction dma_direction;
147
	u8 *dma_buf;
148 149
};

150 151
struct sh_mobile_dt_config {
	int clks_per_count;
152
	int (*setup)(struct sh_mobile_i2c_data *pd);
153 154
};

155 156
#define IIC_FLAG_HAS_ICIC67	(1 << 0)

157 158
#define STANDARD_MODE		100000
#define FAST_MODE		400000
159 160

/* Register offsets */
161 162 163 164 165 166
#define ICDR			0x00
#define ICCR			0x04
#define ICSR			0x08
#define ICIC			0x0c
#define ICCL			0x10
#define ICCH			0x14
167
#define ICSTART			0x70
168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184

/* Register bits */
#define ICCR_ICE		0x80
#define ICCR_RACK		0x40
#define ICCR_TRS		0x10
#define ICCR_BBSY		0x04
#define ICCR_SCP		0x01

#define ICSR_SCLM		0x80
#define ICSR_SDAM		0x40
#define SW_DONE			0x20
#define ICSR_BUSY		0x10
#define ICSR_AL			0x08
#define ICSR_TACK		0x04
#define ICSR_WAIT		0x02
#define ICSR_DTE		0x01

185 186
#define ICIC_ICCLB8		0x80
#define ICIC_ICCHB8		0x40
W
Wolfram Sang 已提交
187 188
#define ICIC_TDMAE		0x20
#define ICIC_RDMAE		0x10
189 190 191 192 193
#define ICIC_ALE		0x08
#define ICIC_TACKE		0x04
#define ICIC_WAITE		0x02
#define ICIC_DTEE		0x01

194 195
#define ICSTART_ICSTART		0x10

196 197
static void iic_wr(struct sh_mobile_i2c_data *pd, int offs, unsigned char data)
{
198 199 200
	if (offs == ICIC)
		data |= pd->icic;

201 202 203 204 205 206 207 208 209 210 211 212 213 214
	iowrite8(data, pd->reg + offs);
}

static unsigned char iic_rd(struct sh_mobile_i2c_data *pd, int offs)
{
	return ioread8(pd->reg + offs);
}

static void iic_set_clr(struct sh_mobile_i2c_data *pd, int offs,
			unsigned char set, unsigned char clr)
{
	iic_wr(pd, offs, (iic_rd(pd, offs) | set) & ~clr);
}

215
static u32 sh_mobile_i2c_iccl(unsigned long count_khz, u32 tLOW, u32 tf)
216 217 218 219 220 221 222 223 224 225 226
{
	/*
	 * Conditional expression:
	 *   ICCL >= COUNT_CLK * (tLOW + tf)
	 *
	 * SH-Mobile IIC hardware starts counting the LOW period of
	 * the SCL signal (tLOW) as soon as it pulls the SCL line.
	 * In order to meet the tLOW timing spec, we need to take into
	 * account the fall time of SCL signal (tf).  Default tf value
	 * should be 0.3 us, for safety.
	 */
227
	return (((count_khz * (tLOW + tf)) + 5000) / 10000);
228 229
}

230
static u32 sh_mobile_i2c_icch(unsigned long count_khz, u32 tHIGH, u32 tf)
231 232 233 234 235 236 237 238 239 240 241 242 243 244 245
{
	/*
	 * Conditional expression:
	 *   ICCH >= COUNT_CLK * (tHIGH + tf)
	 *
	 * SH-Mobile IIC hardware is aware of SCL transition period 'tr',
	 * and can ignore it.  SH-Mobile IIC controller starts counting
	 * the HIGH period of the SCL signal (tHIGH) after the SCL input
	 * voltage increases at VIH.
	 *
	 * Afterward it turned out calculating ICCH using only tHIGH spec
	 * will result in violation of the tHD;STA timing spec.  We need
	 * to take into account the fall time of SDA signal (tf) at START
	 * condition, in order to meet both tHIGH and tHD;STA specs.
	 */
246
	return (((count_khz * (tHIGH + tf)) + 5000) / 10000);
247 248
}

249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274
static int sh_mobile_i2c_check_timing(struct sh_mobile_i2c_data *pd)
{
	u16 max_val = pd->flags & IIC_FLAG_HAS_ICIC67 ? 0x1ff : 0xff;

	if (pd->iccl > max_val || pd->icch > max_val) {
		dev_err(pd->dev, "timing values out of range: L/H=0x%x/0x%x\n",
			pd->iccl, pd->icch);
		return -EINVAL;
	}

	/* one more bit of ICCL in ICIC */
	if (pd->iccl & 0x100)
		pd->icic |= ICIC_ICCLB8;
	else
		pd->icic &= ~ICIC_ICCLB8;

	/* one more bit of ICCH in ICIC */
	if (pd->icch & 0x100)
		pd->icic |= ICIC_ICCHB8;
	else
		pd->icic &= ~ICIC_ICCHB8;

	dev_dbg(pd->dev, "timing values: L/H=0x%x/0x%x\n", pd->iccl, pd->icch);
	return 0;
}

275
static int sh_mobile_i2c_init(struct sh_mobile_i2c_data *pd)
276
{
277 278
	unsigned long i2c_clk_khz;
	u32 tHIGH, tLOW, tf;
279

280
	i2c_clk_khz = clk_get_rate(pd->clk) / 1000 / pd->clks_per_count;
281 282 283 284 285 286 287 288 289 290 291 292

	if (pd->bus_speed == STANDARD_MODE) {
		tLOW	= 47;	/* tLOW = 4.7 us */
		tHIGH	= 40;	/* tHD;STA = tHIGH = 4.0 us */
		tf	= 3;	/* tf = 0.3 us */
	} else if (pd->bus_speed == FAST_MODE) {
		tLOW	= 13;	/* tLOW = 1.3 us */
		tHIGH	= 6;	/* tHD;STA = tHIGH = 0.6 us */
		tf	= 3;	/* tf = 0.3 us */
	} else {
		dev_err(pd->dev, "unrecognized bus speed %lu Hz\n",
			pd->bus_speed);
293
		return -EINVAL;
294 295
	}

296
	pd->iccl = sh_mobile_i2c_iccl(i2c_clk_khz, tLOW, tf);
297 298
	pd->icch = sh_mobile_i2c_icch(i2c_clk_khz, tHIGH, tf);

299
	return sh_mobile_i2c_check_timing(pd);
300 301
}

302 303 304 305 306 307 308 309 310 311 312 313
static int sh_mobile_i2c_v2_init(struct sh_mobile_i2c_data *pd)
{
	unsigned long clks_per_cycle;

	/* L = 5, H = 4, L + H = 9 */
	clks_per_cycle = clk_get_rate(pd->clk) / pd->bus_speed;
	pd->iccl = DIV_ROUND_UP(clks_per_cycle * 5 / 9 - 1, pd->clks_per_count);
	pd->icch = DIV_ROUND_UP(clks_per_cycle * 4 / 9 - 5, pd->clks_per_count);

	return sh_mobile_i2c_check_timing(pd);
}

314 315 316 317 318 319 320 321 322 323 324
static unsigned char i2c_op(struct sh_mobile_i2c_data *pd,
			    enum sh_mobile_i2c_op op, unsigned char data)
{
	unsigned char ret = 0;
	unsigned long flags;

	dev_dbg(pd->dev, "op %d, data in 0x%02x\n", op, data);

	spin_lock_irqsave(&pd->lock, flags);

	switch (op) {
325
	case OP_START: /* issue start and trigger DTE interrupt */
326
		iic_wr(pd, ICCR, ICCR_ICE | ICCR_TRS | ICCR_BBSY);
327
		break;
328
	case OP_TX_FIRST: /* disable DTE interrupt and write data */
329 330
		iic_wr(pd, ICIC, ICIC_WAITE | ICIC_ALE | ICIC_TACKE);
		iic_wr(pd, ICDR, data);
331
		break;
332
	case OP_TX: /* write data */
333
		iic_wr(pd, ICDR, data);
334
		break;
335
	case OP_TX_STOP: /* issue a stop (or rep_start) */
336 337
		iic_wr(pd, ICCR, pd->send_stop ? ICCR_ICE | ICCR_TRS
					       : ICCR_ICE | ICCR_TRS | ICCR_BBSY);
338 339
		break;
	case OP_TX_TO_RX: /* select read mode */
340
		iic_wr(pd, ICCR, ICCR_ICE | ICCR_SCP);
341
		break;
342
	case OP_RX: /* just read data */
343
		ret = iic_rd(pd, ICDR);
344
		break;
345
	case OP_RX_STOP: /* enable DTE interrupt, issue stop */
346 347
		iic_wr(pd, ICIC,
		       ICIC_DTEE | ICIC_WAITE | ICIC_ALE | ICIC_TACKE);
348
		iic_wr(pd, ICCR, ICCR_ICE | ICCR_RACK);
349 350
		break;
	case OP_RX_STOP_DATA: /* enable DTE interrupt, read data, issue stop */
351 352 353
		iic_wr(pd, ICIC,
		       ICIC_DTEE | ICIC_WAITE | ICIC_ALE | ICIC_TACKE);
		ret = iic_rd(pd, ICDR);
354
		iic_wr(pd, ICCR, ICCR_ICE | ICCR_RACK);
355 356 357 358 359 360 361 362 363
		break;
	}

	spin_unlock_irqrestore(&pd->lock, flags);

	dev_dbg(pd->dev, "op %d, data out 0x%02x\n", op, ret);
	return ret;
}

364
static bool sh_mobile_i2c_is_first_byte(struct sh_mobile_i2c_data *pd)
365
{
366
	return pd->pos == -1;
367 368 369 370 371 372 373
}

static void sh_mobile_i2c_get_data(struct sh_mobile_i2c_data *pd,
				   unsigned char *buf)
{
	switch (pd->pos) {
	case -1:
374
		*buf = i2c_8bit_addr_from_msg(pd->msg);
375 376 377 378 379 380 381 382 383 384
		break;
	default:
		*buf = pd->msg->buf[pd->pos];
	}
}

static int sh_mobile_i2c_isr_tx(struct sh_mobile_i2c_data *pd)
{
	unsigned char data;

W
Wolfram Sang 已提交
385
	if (pd->pos == pd->msg->len) {
386
		i2c_op(pd, OP_TX_STOP, 0);
387
		return 1;
W
Wolfram Sang 已提交
388
	}
389 390

	sh_mobile_i2c_get_data(pd, &data);
391
	i2c_op(pd, sh_mobile_i2c_is_first_byte(pd) ? OP_TX_FIRST : OP_TX, data);
392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420

	pd->pos++;
	return 0;
}

static int sh_mobile_i2c_isr_rx(struct sh_mobile_i2c_data *pd)
{
	unsigned char data;
	int real_pos;

	do {
		if (pd->pos <= -1) {
			sh_mobile_i2c_get_data(pd, &data);

			if (sh_mobile_i2c_is_first_byte(pd))
				i2c_op(pd, OP_TX_FIRST, data);
			else
				i2c_op(pd, OP_TX, data);
			break;
		}

		if (pd->pos == 0) {
			i2c_op(pd, OP_TX_TO_RX, 0);
			break;
		}

		real_pos = pd->pos - 2;

		if (pd->pos == pd->msg->len) {
421 422 423 424 425 426 427
			if (pd->stop_after_dma) {
				/* Simulate PIO end condition after DMA transfer */
				i2c_op(pd, OP_RX_STOP, 0);
				pd->pos++;
				break;
			}

428 429 430 431 432
			if (real_pos < 0) {
				i2c_op(pd, OP_RX_STOP, 0);
				break;
			}
			data = i2c_op(pd, OP_RX_STOP_DATA, 0);
433
		} else if (real_pos >= 0) {
434
			data = i2c_op(pd, OP_RX, 0);
435
		}
436

M
Magnus Damm 已提交
437 438
		if (real_pos >= 0)
			pd->msg->buf[real_pos] = data;
439 440 441 442 443 444
	} while (0);

	pd->pos++;
	return pd->pos == (pd->msg->len + 2);
}

445 446
static irqreturn_t sh_mobile_i2c_isr(int irq, void *dev_id)
{
W
Wolfram Sang 已提交
447
	struct sh_mobile_i2c_data *pd = dev_id;
448
	unsigned char sr;
W
Wolfram Sang 已提交
449
	int wakeup = 0;
450

451
	sr = iic_rd(pd, ICSR);
452
	pd->sr |= sr; /* remember state */
453 454

	dev_dbg(pd->dev, "i2c_isr 0x%02x 0x%02x %s %d %d!\n", sr, pd->sr,
455 456
	       (pd->msg->flags & I2C_M_RD) ? "read" : "write",
	       pd->pos, pd->msg->len);
457

W
Wolfram Sang 已提交
458 459 460 461
	/* Kick off TxDMA after preface was done */
	if (pd->dma_direction == DMA_TO_DEVICE && pd->pos == 0)
		iic_set_clr(pd, ICIC, ICIC_TDMAE, 0);
	else if (sr & (ICSR_AL | ICSR_TACK))
462
		/* don't interrupt transaction - continue to issue stop */
463
		iic_wr(pd, ICSR, sr & ~(ICSR_AL | ICSR_TACK));
W
Wolfram Sang 已提交
464
	else if (pd->msg->flags & I2C_M_RD)
465 466 467
		wakeup = sh_mobile_i2c_isr_rx(pd);
	else
		wakeup = sh_mobile_i2c_isr_tx(pd);
468

W
Wolfram Sang 已提交
469 470 471 472
	/* Kick off RxDMA after preface was done */
	if (pd->dma_direction == DMA_FROM_DEVICE && pd->pos == 1)
		iic_set_clr(pd, ICIC, ICIC_RDMAE, 0);

473
	if (sr & ICSR_WAIT) /* TODO: add delay here to support slow acks */
474
		iic_wr(pd, ICSR, sr & ~ICSR_WAIT);
475 476 477 478 479 480

	if (wakeup) {
		pd->sr |= SW_DONE;
		wake_up(&pd->wait);
	}

481 482 483
	/* defeat write posting to avoid spurious WAIT interrupts */
	iic_rd(pd, ICSR);

484 485 486
	return IRQ_HANDLED;
}

487 488 489 490 491 492 493 494 495 496 497
static void sh_mobile_i2c_dma_unmap(struct sh_mobile_i2c_data *pd)
{
	struct dma_chan *chan = pd->dma_direction == DMA_FROM_DEVICE
				? pd->dma_rx : pd->dma_tx;

	dma_unmap_single(chan->device->dev, sg_dma_address(&pd->sg),
			 pd->msg->len, pd->dma_direction);

	pd->dma_direction = DMA_NONE;
}

W
Wolfram Sang 已提交
498 499 500 501 502 503 504 505 506
static void sh_mobile_i2c_cleanup_dma(struct sh_mobile_i2c_data *pd)
{
	if (pd->dma_direction == DMA_NONE)
		return;
	else if (pd->dma_direction == DMA_FROM_DEVICE)
		dmaengine_terminate_all(pd->dma_rx);
	else if (pd->dma_direction == DMA_TO_DEVICE)
		dmaengine_terminate_all(pd->dma_tx);

507
	sh_mobile_i2c_dma_unmap(pd);
W
Wolfram Sang 已提交
508 509 510 511 512 513
}

static void sh_mobile_i2c_dma_callback(void *data)
{
	struct sh_mobile_i2c_data *pd = data;

514
	sh_mobile_i2c_dma_unmap(pd);
W
Wolfram Sang 已提交
515
	pd->pos = pd->msg->len;
516
	pd->stop_after_dma = true;
W
Wolfram Sang 已提交
517

518 519
	i2c_release_dma_safe_msg_buf(pd->msg, pd->dma_buf);

W
Wolfram Sang 已提交
520 521 522
	iic_set_clr(pd, ICIC, 0, ICIC_TDMAE | ICIC_RDMAE);
}

523 524 525 526 527 528 529 530 531 532
static struct dma_chan *sh_mobile_i2c_request_dma_chan(struct device *dev,
				enum dma_transfer_direction dir, dma_addr_t port_addr)
{
	struct dma_chan *chan;
	struct dma_slave_config cfg;
	char *chan_name = dir == DMA_MEM_TO_DEV ? "tx" : "rx";
	int ret;

	chan = dma_request_slave_channel_reason(dev, chan_name);
	if (IS_ERR(chan)) {
533 534
		dev_dbg(dev, "request_channel failed for %s (%ld)\n", chan_name,
			PTR_ERR(chan));
535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558
		return chan;
	}

	memset(&cfg, 0, sizeof(cfg));
	cfg.direction = dir;
	if (dir == DMA_MEM_TO_DEV) {
		cfg.dst_addr = port_addr;
		cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
	} else {
		cfg.src_addr = port_addr;
		cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
	}

	ret = dmaengine_slave_config(chan, &cfg);
	if (ret) {
		dev_dbg(dev, "slave_config failed for %s (%d)\n", chan_name, ret);
		dma_release_channel(chan);
		return ERR_PTR(ret);
	}

	dev_dbg(dev, "got DMA channel for %s\n", chan_name);
	return chan;
}

W
Wolfram Sang 已提交
559 560 561 562 563 564 565 566 567
static void sh_mobile_i2c_xfer_dma(struct sh_mobile_i2c_data *pd)
{
	bool read = pd->msg->flags & I2C_M_RD;
	enum dma_data_direction dir = read ? DMA_FROM_DEVICE : DMA_TO_DEVICE;
	struct dma_chan *chan = read ? pd->dma_rx : pd->dma_tx;
	struct dma_async_tx_descriptor *txdesc;
	dma_addr_t dma_addr;
	dma_cookie_t cookie;

568 569 570 571 572 573 574 575 576
	if (PTR_ERR(chan) == -EPROBE_DEFER) {
		if (read)
			chan = pd->dma_rx = sh_mobile_i2c_request_dma_chan(pd->dev, DMA_DEV_TO_MEM,
									   pd->res->start + ICDR);
		else
			chan = pd->dma_tx = sh_mobile_i2c_request_dma_chan(pd->dev, DMA_MEM_TO_DEV,
									   pd->res->start + ICDR);
	}

W
Wolfram Sang 已提交
577
	if (IS_ERR(chan))
W
Wolfram Sang 已提交
578 579
		return;

580
	dma_addr = dma_map_single(chan->device->dev, pd->dma_buf, pd->msg->len, dir);
581
	if (dma_mapping_error(chan->device->dev, dma_addr)) {
W
Wolfram Sang 已提交
582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612
		dev_dbg(pd->dev, "dma map failed, using PIO\n");
		return;
	}

	sg_dma_len(&pd->sg) = pd->msg->len;
	sg_dma_address(&pd->sg) = dma_addr;

	pd->dma_direction = dir;

	txdesc = dmaengine_prep_slave_sg(chan, &pd->sg, 1,
					 read ? DMA_DEV_TO_MEM : DMA_MEM_TO_DEV,
					 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!txdesc) {
		dev_dbg(pd->dev, "dma prep slave sg failed, using PIO\n");
		sh_mobile_i2c_cleanup_dma(pd);
		return;
	}

	txdesc->callback = sh_mobile_i2c_dma_callback;
	txdesc->callback_param = pd;

	cookie = dmaengine_submit(txdesc);
	if (dma_submit_error(cookie)) {
		dev_dbg(pd->dev, "submitting dma failed, using PIO\n");
		sh_mobile_i2c_cleanup_dma(pd);
		return;
	}

	dma_async_issue_pending(chan);
}

613 614
static int start_ch(struct sh_mobile_i2c_data *pd, struct i2c_msg *usr_msg,
		    bool do_init)
615
{
616 617
	if (do_init) {
		/* Initialize channel registers */
618
		iic_wr(pd, ICCR, ICCR_SCP);
619

620
		/* Enable channel and configure rx ack */
621
		iic_wr(pd, ICCR, ICCR_ICE | ICCR_SCP);
622

623 624 625 626
		/* Set the clock */
		iic_wr(pd, ICCL, pd->iccl & 0xff);
		iic_wr(pd, ICCH, pd->icch & 0xff);
	}
627 628 629 630 631

	pd->msg = usr_msg;
	pd->pos = -1;
	pd->sr = 0;

632 633
	pd->dma_buf = i2c_get_dma_safe_msg_buf(pd->msg, 8);
	if (pd->dma_buf)
W
Wolfram Sang 已提交
634 635
		sh_mobile_i2c_xfer_dma(pd);

636
	/* Enable all interrupts to begin with */
637
	iic_wr(pd, ICIC, ICIC_DTEE | ICIC_WAITE | ICIC_ALE | ICIC_TACKE);
638 639 640
	return 0;
}

641 642 643 644 645 646 647 648 649 650 651
static int poll_dte(struct sh_mobile_i2c_data *pd)
{
	int i;

	for (i = 1000; i; i--) {
		u_int8_t val = iic_rd(pd, ICSR);

		if (val & ICSR_DTE)
			break;

		if (val & ICSR_TACK)
652
			return -ENXIO;
653 654 655 656

		udelay(10);
	}

657
	return i ? 0 : -ETIMEDOUT;
658 659
}

660 661 662 663 664 665 666 667 668 669 670 671 672 673 674
static int poll_busy(struct sh_mobile_i2c_data *pd)
{
	int i;

	for (i = 1000; i; i--) {
		u_int8_t val = iic_rd(pd, ICSR);

		dev_dbg(pd->dev, "val 0x%02x pd->sr 0x%02x\n", val, pd->sr);

		/* the interrupt handler may wake us up before the
		 * transfer is finished, so poll the hardware
		 * until we're done.
		 */
		if (!(val & ICSR_BUSY)) {
			/* handle missing acknowledge and arbitration lost */
675 676 677 678 679
			val |= pd->sr;
			if (val & ICSR_TACK)
				return -ENXIO;
			if (val & ICSR_AL)
				return -EAGAIN;
680 681 682 683 684 685
			break;
		}

		udelay(10);
	}

686
	return i ? 0 : -ETIMEDOUT;
687 688
}

689 690 691 692 693 694 695
static int sh_mobile_i2c_xfer(struct i2c_adapter *adapter,
			      struct i2c_msg *msgs,
			      int num)
{
	struct sh_mobile_i2c_data *pd = i2c_get_adapdata(adapter);
	struct i2c_msg	*msg;
	int err = 0;
696 697
	int i;
	long timeout;
698

699 700
	/* Wake up device and enable clock */
	pm_runtime_get_sync(pd->dev);
701 702 703

	/* Process all messages */
	for (i = 0; i < num; i++) {
704
		bool do_start = pd->send_stop || !i;
705
		msg = &msgs[i];
706
		pd->send_stop = i == num - 1 || msg->flags & I2C_M_STOP;
707
		pd->stop_after_dma = false;
708

709
		err = start_ch(pd, msg, do_start);
710 711 712
		if (err)
			break;

713 714
		if (do_start)
			i2c_op(pd, OP_START, 0);
715 716

		/* The interrupt handler takes care of the rest... */
717
		timeout = wait_event_timeout(pd->wait,
718
				       pd->sr & (ICSR_TACK | SW_DONE),
719
				       adapter->timeout);
720
		if (!timeout) {
721
			dev_err(pd->dev, "Transfer request timed out\n");
W
Wolfram Sang 已提交
722 723 724
			if (pd->dma_direction != DMA_NONE)
				sh_mobile_i2c_cleanup_dma(pd);

725 726 727
			err = -ETIMEDOUT;
			break;
		}
728

729 730 731 732
		if (pd->send_stop)
			err = poll_busy(pd);
		else
			err = poll_dte(pd);
733
		if (err < 0)
734 735 736
			break;
	}

737
	/* Disable channel */
738
	iic_wr(pd, ICCR, ICCR_SCP);
739 740 741

	/* Disable clock and mark device as idle */
	pm_runtime_put_sync(pd->dev);
742

743
	return err ?: num;
744 745 746 747
}

static u32 sh_mobile_i2c_func(struct i2c_adapter *adapter)
{
748
	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL | I2C_FUNC_PROTOCOL_MANGLING;
749 750
}

751
static const struct i2c_algorithm sh_mobile_i2c_algorithm = {
752 753 754 755
	.functionality	= sh_mobile_i2c_func,
	.master_xfer	= sh_mobile_i2c_xfer,
};

756 757 758 759
static const struct i2c_adapter_quirks sh_mobile_i2c_quirks = {
	.flags = I2C_AQ_NO_ZERO_LEN_READ,
};

760 761 762 763
/*
 * r8a7740 chip has lasting errata on I2C I/O pad reset.
 * this is work-around for it.
 */
764
static int sh_mobile_i2c_r8a7740_workaround(struct sh_mobile_i2c_data *pd)
765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784
{
	iic_set_clr(pd, ICCR, ICCR_ICE, 0);
	iic_rd(pd, ICCR); /* dummy read */

	iic_set_clr(pd, ICSTART, ICSTART_ICSTART, 0);
	iic_rd(pd, ICSTART); /* dummy read */

	udelay(10);

	iic_wr(pd, ICCR, ICCR_SCP);
	iic_wr(pd, ICSTART, 0);

	udelay(10);

	iic_wr(pd, ICCR, ICCR_TRS);
	udelay(10);
	iic_wr(pd, ICCR, 0);
	udelay(10);
	iic_wr(pd, ICCR, ICCR_TRS);
	udelay(10);
785

786
	return sh_mobile_i2c_init(pd);
787 788
}

789 790
static const struct sh_mobile_dt_config default_dt_config = {
	.clks_per_count = 1,
791
	.setup = sh_mobile_i2c_init,
792 793
};

794
static const struct sh_mobile_dt_config fast_clock_dt_config = {
795
	.clks_per_count = 2,
796
	.setup = sh_mobile_i2c_init,
797 798
};

799 800 801 802 803
static const struct sh_mobile_dt_config v2_freq_calc_dt_config = {
	.clks_per_count = 2,
	.setup = sh_mobile_i2c_v2_init,
};

804 805 806 807 808
static const struct sh_mobile_dt_config r8a7740_dt_config = {
	.clks_per_count = 1,
	.setup = sh_mobile_i2c_r8a7740_workaround,
};

809
static const struct of_device_id sh_mobile_i2c_dt_ids[] = {
810
	{ .compatible = "renesas,iic-r8a73a4", .data = &fast_clock_dt_config },
811
	{ .compatible = "renesas,iic-r8a7740", .data = &r8a7740_dt_config },
812
	{ .compatible = "renesas,iic-r8a7790", .data = &v2_freq_calc_dt_config },
813 814 815 816
	{ .compatible = "renesas,iic-r8a7791", .data = &fast_clock_dt_config },
	{ .compatible = "renesas,iic-r8a7792", .data = &fast_clock_dt_config },
	{ .compatible = "renesas,iic-r8a7793", .data = &fast_clock_dt_config },
	{ .compatible = "renesas,iic-r8a7794", .data = &fast_clock_dt_config },
817
	{ .compatible = "renesas,rcar-gen2-iic", .data = &fast_clock_dt_config },
818
	{ .compatible = "renesas,iic-r8a7795", .data = &fast_clock_dt_config },
819
	{ .compatible = "renesas,rcar-gen3-iic", .data = &fast_clock_dt_config },
820
	{ .compatible = "renesas,iic-sh73a0", .data = &fast_clock_dt_config },
821
	{ .compatible = "renesas,rmobile-iic", .data = &default_dt_config },
822 823 824 825
	{},
};
MODULE_DEVICE_TABLE(of, sh_mobile_i2c_dt_ids);

W
Wolfram Sang 已提交
826 827
static void sh_mobile_i2c_release_dma(struct sh_mobile_i2c_data *pd)
{
W
Wolfram Sang 已提交
828
	if (!IS_ERR(pd->dma_tx)) {
W
Wolfram Sang 已提交
829
		dma_release_channel(pd->dma_tx);
W
Wolfram Sang 已提交
830
		pd->dma_tx = ERR_PTR(-EPROBE_DEFER);
W
Wolfram Sang 已提交
831 832
	}

W
Wolfram Sang 已提交
833
	if (!IS_ERR(pd->dma_rx)) {
W
Wolfram Sang 已提交
834
		dma_release_channel(pd->dma_rx);
W
Wolfram Sang 已提交
835
		pd->dma_rx = ERR_PTR(-EPROBE_DEFER);
W
Wolfram Sang 已提交
836 837 838
	}
}

W
Wolfram Sang 已提交
839
static int sh_mobile_i2c_hook_irqs(struct platform_device *dev, struct sh_mobile_i2c_data *pd)
840 841
{
	struct resource *res;
842 843
	resource_size_t n;
	int k = 0, ret;
844 845

	while ((res = platform_get_resource(dev, IORESOURCE_IRQ, k))) {
846 847
		for (n = res->start; n <= res->end; n++) {
			ret = devm_request_irq(&dev->dev, n, sh_mobile_i2c_isr,
W
Wolfram Sang 已提交
848
					  0, dev_name(&dev->dev), pd);
849 850 851
			if (ret) {
				dev_err(&dev->dev, "cannot request IRQ %pa\n", &n);
				return ret;
852
			}
853 854 855 856
		}
		k++;
	}

857
	return k > 0 ? 0 : -ENOENT;
858 859 860 861 862 863 864
}

static int sh_mobile_i2c_probe(struct platform_device *dev)
{
	struct sh_mobile_i2c_data *pd;
	struct i2c_adapter *adap;
	struct resource *res;
865
	const struct sh_mobile_dt_config *config;
866
	int ret;
867
	u32 bus_speed;
868

869 870
	pd = devm_kzalloc(&dev->dev, sizeof(struct sh_mobile_i2c_data), GFP_KERNEL);
	if (!pd)
871 872
		return -ENOMEM;

873
	pd->clk = devm_clk_get(&dev->dev, NULL);
874
	if (IS_ERR(pd->clk)) {
875
		dev_err(&dev->dev, "cannot get clock\n");
876
		return PTR_ERR(pd->clk);
877 878
	}

W
Wolfram Sang 已提交
879
	ret = sh_mobile_i2c_hook_irqs(dev, pd);
880
	if (ret)
881
		return ret;
882 883 884 885 886 887

	pd->dev = &dev->dev;
	platform_set_drvdata(dev, pd);

	res = platform_get_resource(dev, IORESOURCE_MEM, 0);

888
	pd->res = res;
889
	pd->reg = devm_ioremap_resource(&dev->dev, res);
890 891
	if (IS_ERR(pd->reg))
		return PTR_ERR(pd->reg);
892

893
	ret = of_property_read_u32(dev->dev.of_node, "clock-frequency", &bus_speed);
894
	pd->bus_speed = (ret || !bus_speed) ? STANDARD_MODE : bus_speed;
895
	pd->clks_per_count = 1;
896

897 898 899 900
	/* Newer variants come with two new bits in ICIC */
	if (resource_size(res) > 0x17)
		pd->flags |= IIC_FLAG_HAS_ICIC67;

901 902 903
	pm_runtime_enable(&dev->dev);
	pm_runtime_get_sync(&dev->dev);

904 905
	config = of_device_get_match_data(&dev->dev);
	if (config) {
906
		pd->clks_per_count = config->clks_per_count;
907 908 909
		ret = config->setup(pd);
	} else {
		ret = sh_mobile_i2c_init(pd);
910
	}
911 912

	pm_runtime_put_sync(&dev->dev);
913 914
	if (ret)
		return ret;
915

W
Wolfram Sang 已提交
916 917 918
	/* Init DMA */
	sg_init_table(&pd->sg, 1);
	pd->dma_direction = DMA_NONE;
919
	pd->dma_rx = pd->dma_tx = ERR_PTR(-EPROBE_DEFER);
W
Wolfram Sang 已提交
920

921 922 923 924 925 926
	/* setup the private data */
	adap = &pd->adap;
	i2c_set_adapdata(adap, pd);

	adap->owner = THIS_MODULE;
	adap->algo = &sh_mobile_i2c_algorithm;
927
	adap->quirks = &sh_mobile_i2c_quirks;
928 929 930
	adap->dev.parent = &dev->dev;
	adap->retries = 5;
	adap->nr = dev->id;
931
	adap->dev.of_node = dev->dev.of_node;
932 933 934

	strlcpy(adap->name, dev->name, sizeof(adap->name));

935 936
	spin_lock_init(&pd->lock);
	init_waitqueue_head(&pd->wait);
937 938 939

	ret = i2c_add_numbered_adapter(adap);
	if (ret < 0) {
W
Wolfram Sang 已提交
940
		sh_mobile_i2c_release_dma(pd);
941
		return ret;
942 943
	}

944
	dev_info(&dev->dev, "I2C adapter %d, bus speed %lu Hz\n", adap->nr, pd->bus_speed);
945

946 947 948 949 950 951 952 953
	return 0;
}

static int sh_mobile_i2c_remove(struct platform_device *dev)
{
	struct sh_mobile_i2c_data *pd = platform_get_drvdata(dev);

	i2c_del_adapter(&pd->adap);
W
Wolfram Sang 已提交
954
	sh_mobile_i2c_release_dma(pd);
955
	pm_runtime_disable(&dev->dev);
956 957 958
	return 0;
}

959 960 961 962 963 964 965 966 967 968 969 970
static int sh_mobile_i2c_runtime_nop(struct device *dev)
{
	/* Runtime PM callback shared between ->runtime_suspend()
	 * and ->runtime_resume(). Simply returns success.
	 *
	 * This driver re-initializes all registers after
	 * pm_runtime_get_sync() anyway so there is no need
	 * to save and restore registers here.
	 */
	return 0;
}

971
static const struct dev_pm_ops sh_mobile_i2c_dev_pm_ops = {
972 973 974 975
	.runtime_suspend = sh_mobile_i2c_runtime_nop,
	.runtime_resume = sh_mobile_i2c_runtime_nop,
};

976 977 978
static struct platform_driver sh_mobile_i2c_driver = {
	.driver		= {
		.name		= "i2c-sh_mobile",
979
		.pm		= &sh_mobile_i2c_dev_pm_ops,
980
		.of_match_table = sh_mobile_i2c_dt_ids,
981 982 983 984 985 986 987 988 989
	},
	.probe		= sh_mobile_i2c_probe,
	.remove		= sh_mobile_i2c_remove,
};

static int __init sh_mobile_i2c_adap_init(void)
{
	return platform_driver_register(&sh_mobile_i2c_driver);
}
W
Wolfram Sang 已提交
990
subsys_initcall(sh_mobile_i2c_adap_init);
991 992 993 994 995 996 997 998

static void __exit sh_mobile_i2c_adap_exit(void)
{
	platform_driver_unregister(&sh_mobile_i2c_driver);
}
module_exit(sh_mobile_i2c_adap_exit);

MODULE_DESCRIPTION("SuperH Mobile I2C Bus Controller driver");
W
Wolfram Sang 已提交
999
MODULE_AUTHOR("Magnus Damm and Wolfram Sang");
1000
MODULE_LICENSE("GPL v2");
1001
MODULE_ALIAS("platform:i2c-sh_mobile");