i2c-sh_mobile.c 28.2 KB
Newer Older
1 2 3
/*
 * SuperH Mobile I2C Controller
 *
W
Wolfram Sang 已提交
4 5
 * Copyright (C) 2014 Wolfram Sang <wsa@sang-engineering.com>
 *
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
 * Copyright (C) 2008 Magnus Damm
 *
 * Portions of the code based on out-of-tree driver i2c-sh7343.c
 * Copyright (c) 2006 Carlos Munoz <carlos@kenati.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 */

21 22
#include <linux/clk.h>
#include <linux/delay.h>
W
Wolfram Sang 已提交
23 24
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
25 26 27 28 29
#include <linux/err.h>
#include <linux/i2c.h>
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/io.h>
30 31
#include <linux/kernel.h>
#include <linux/module.h>
32
#include <linux/of_device.h>
33
#include <linux/platform_device.h>
34
#include <linux/pm_runtime.h>
35
#include <linux/slab.h>
36

37 38 39
/* Transmit operation:                                                      */
/*                                                                          */
/* 0 byte transmit                                                          */
40
/* BUS:     S     A8     ACK   P(*)                                         */
41 42 43 44 45 46
/* IRQ:       DTE   WAIT                                                    */
/* ICIC:                                                                    */
/* ICCR: 0x94 0x90                                                          */
/* ICDR:      A8                                                            */
/*                                                                          */
/* 1 byte transmit                                                          */
47
/* BUS:     S     A8     ACK   D8(1)   ACK   P(*)                           */
48 49 50 51 52 53
/* IRQ:       DTE   WAIT         WAIT                                       */
/* ICIC:      -DTE                                                          */
/* ICCR: 0x94       0x90                                                    */
/* ICDR:      A8    D8(1)                                                   */
/*                                                                          */
/* 2 byte transmit                                                          */
54
/* BUS:     S     A8     ACK   D8(1)   ACK   D8(2)   ACK   P(*)             */
55 56 57 58 59 60 61 62 63 64 65 66 67
/* IRQ:       DTE   WAIT         WAIT          WAIT                         */
/* ICIC:      -DTE                                                          */
/* ICCR: 0x94                    0x90                                       */
/* ICDR:      A8    D8(1)        D8(2)                                      */
/*                                                                          */
/* 3 bytes or more, +---------+ gets repeated                               */
/*                                                                          */
/*                                                                          */
/* Receive operation:                                                       */
/*                                                                          */
/* 0 byte receive - not supported since slave may hold SDA low              */
/*                                                                          */
/* 1 byte receive       [TX] | [RX]                                         */
68
/* BUS:     S     A8     ACK | D8(1)   ACK   P(*)                           */
69 70 71 72 73 74
/* IRQ:       DTE   WAIT     |   WAIT     DTE                               */
/* ICIC:      -DTE           |   +DTE                                       */
/* ICCR: 0x94       0x81     |   0xc0                                       */
/* ICDR:      A8             |            D8(1)                             */
/*                                                                          */
/* 2 byte receive        [TX]| [RX]                                         */
75
/* BUS:     S     A8     ACK | D8(1)   ACK   D8(2)   ACK   P(*)             */
76 77 78 79 80
/* IRQ:       DTE   WAIT     |   WAIT          WAIT     DTE                 */
/* ICIC:      -DTE           |                 +DTE                         */
/* ICCR: 0x94       0x81     |                 0xc0                         */
/* ICDR:      A8             |                 D8(1)    D8(2)               */
/*                                                                          */
81
/* 3 byte receive       [TX] | [RX]                                     (*) */
82 83 84 85 86 87 88 89 90 91 92 93 94 95
/* BUS:     S     A8     ACK | D8(1)   ACK   D8(2)   ACK   D8(3)   ACK    P */
/* IRQ:       DTE   WAIT     |   WAIT          WAIT         WAIT      DTE   */
/* ICIC:      -DTE           |                              +DTE            */
/* ICCR: 0x94       0x81     |                              0xc0            */
/* ICDR:      A8             |                 D8(1)        D8(2)     D8(3) */
/*                                                                          */
/* 4 bytes or more, this part is repeated    +---------+                    */
/*                                                                          */
/*                                                                          */
/* Interrupt order and BUSY flag                                            */
/*     ___                                                 _                */
/* SDA ___\___XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXAAAAAAAAA___/                 */
/* SCL      \_/1\_/2\_/3\_/4\_/5\_/6\_/7\_/8\___/9\_____/                   */
/*                                                                          */
96
/*        S   D7  D6  D5  D4  D3  D2  D1  D0              P(*)              */
97 98 99 100 101 102 103 104
/*                                           ___                            */
/* WAIT IRQ ________________________________/   \___________                */
/* TACK IRQ ____________________________________/   \_______                */
/* DTE  IRQ __________________________________________/   \_                */
/* AL   IRQ XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX                */
/*         _______________________________________________                  */
/* BUSY __/                                               \_                */
/*                                                                          */
105 106 107 108 109
/* (*) The STOP condition is only sent by the master at the end of the last */
/* I2C message or if the I2C_M_STOP flag is set. Similarly, the BUSY bit is */
/* only cleared after the STOP condition, so, between messages we have to   */
/* poll for the DTE bit.                                                    */
/*                                                                          */
110

111 112
enum sh_mobile_i2c_op {
	OP_START = 0,
113 114
	OP_TX_FIRST,
	OP_TX,
115
	OP_TX_STOP,
W
Wolfram Sang 已提交
116
	OP_TX_STOP_DATA,
117
	OP_TX_TO_RX,
118
	OP_RX,
119
	OP_RX_STOP,
120
	OP_RX_STOP_DATA,
121 122 123 124 125 126
};

struct sh_mobile_i2c_data {
	struct device *dev;
	void __iomem *reg;
	struct i2c_adapter adap;
127
	unsigned long bus_speed;
128
	unsigned int clks_per_count;
129
	struct clk *clk;
130 131
	u_int8_t icic;
	u_int8_t flags;
132 133
	u_int16_t iccl;
	u_int16_t icch;
134 135 136 137 138 139

	spinlock_t lock;
	wait_queue_head_t wait;
	struct i2c_msg *msg;
	int pos;
	int sr;
140
	bool send_stop;
141
	bool stop_after_dma;
W
Wolfram Sang 已提交
142

143
	struct resource *res;
W
Wolfram Sang 已提交
144 145 146 147
	struct dma_chan *dma_tx;
	struct dma_chan *dma_rx;
	struct scatterlist sg;
	enum dma_data_direction dma_direction;
148 149
};

150 151
struct sh_mobile_dt_config {
	int clks_per_count;
152
	void (*setup)(struct sh_mobile_i2c_data *pd);
153 154
};

155 156
#define IIC_FLAG_HAS_ICIC67	(1 << 0)

157 158
#define STANDARD_MODE		100000
#define FAST_MODE		400000
159 160

/* Register offsets */
161 162 163 164 165 166
#define ICDR			0x00
#define ICCR			0x04
#define ICSR			0x08
#define ICIC			0x0c
#define ICCL			0x10
#define ICCH			0x14
167
#define ICSTART			0x70
168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184

/* Register bits */
#define ICCR_ICE		0x80
#define ICCR_RACK		0x40
#define ICCR_TRS		0x10
#define ICCR_BBSY		0x04
#define ICCR_SCP		0x01

#define ICSR_SCLM		0x80
#define ICSR_SDAM		0x40
#define SW_DONE			0x20
#define ICSR_BUSY		0x10
#define ICSR_AL			0x08
#define ICSR_TACK		0x04
#define ICSR_WAIT		0x02
#define ICSR_DTE		0x01

185 186
#define ICIC_ICCLB8		0x80
#define ICIC_ICCHB8		0x40
W
Wolfram Sang 已提交
187 188
#define ICIC_TDMAE		0x20
#define ICIC_RDMAE		0x10
189 190 191 192 193
#define ICIC_ALE		0x08
#define ICIC_TACKE		0x04
#define ICIC_WAITE		0x02
#define ICIC_DTEE		0x01

194 195
#define ICSTART_ICSTART		0x10

196 197
static void iic_wr(struct sh_mobile_i2c_data *pd, int offs, unsigned char data)
{
198 199 200
	if (offs == ICIC)
		data |= pd->icic;

201 202 203 204 205 206 207 208 209 210 211 212 213 214
	iowrite8(data, pd->reg + offs);
}

static unsigned char iic_rd(struct sh_mobile_i2c_data *pd, int offs)
{
	return ioread8(pd->reg + offs);
}

static void iic_set_clr(struct sh_mobile_i2c_data *pd, int offs,
			unsigned char set, unsigned char clr)
{
	iic_wr(pd, offs, (iic_rd(pd, offs) | set) & ~clr);
}

215
static u32 sh_mobile_i2c_iccl(unsigned long count_khz, u32 tLOW, u32 tf)
216 217 218 219 220 221 222 223 224 225 226
{
	/*
	 * Conditional expression:
	 *   ICCL >= COUNT_CLK * (tLOW + tf)
	 *
	 * SH-Mobile IIC hardware starts counting the LOW period of
	 * the SCL signal (tLOW) as soon as it pulls the SCL line.
	 * In order to meet the tLOW timing spec, we need to take into
	 * account the fall time of SCL signal (tf).  Default tf value
	 * should be 0.3 us, for safety.
	 */
227
	return (((count_khz * (tLOW + tf)) + 5000) / 10000);
228 229
}

230
static u32 sh_mobile_i2c_icch(unsigned long count_khz, u32 tHIGH, u32 tf)
231 232 233 234 235 236 237 238 239 240 241 242 243 244 245
{
	/*
	 * Conditional expression:
	 *   ICCH >= COUNT_CLK * (tHIGH + tf)
	 *
	 * SH-Mobile IIC hardware is aware of SCL transition period 'tr',
	 * and can ignore it.  SH-Mobile IIC controller starts counting
	 * the HIGH period of the SCL signal (tHIGH) after the SCL input
	 * voltage increases at VIH.
	 *
	 * Afterward it turned out calculating ICCH using only tHIGH spec
	 * will result in violation of the tHD;STA timing spec.  We need
	 * to take into account the fall time of SDA signal (tf) at START
	 * condition, in order to meet both tHIGH and tHD;STA specs.
	 */
246
	return (((count_khz * (tHIGH + tf)) + 5000) / 10000);
247 248
}

249
static int sh_mobile_i2c_init(struct sh_mobile_i2c_data *pd)
250
{
251 252
	unsigned long i2c_clk_khz;
	u32 tHIGH, tLOW, tf;
253
	uint16_t max_val;
254 255

	/* Get clock rate after clock is enabled */
256
	clk_prepare_enable(pd->clk);
257
	i2c_clk_khz = clk_get_rate(pd->clk) / 1000;
258
	clk_disable_unprepare(pd->clk);
259
	i2c_clk_khz /= pd->clks_per_count;
260 261 262 263 264 265 266 267 268 269 270 271

	if (pd->bus_speed == STANDARD_MODE) {
		tLOW	= 47;	/* tLOW = 4.7 us */
		tHIGH	= 40;	/* tHD;STA = tHIGH = 4.0 us */
		tf	= 3;	/* tf = 0.3 us */
	} else if (pd->bus_speed == FAST_MODE) {
		tLOW	= 13;	/* tLOW = 1.3 us */
		tHIGH	= 6;	/* tHD;STA = tHIGH = 0.6 us */
		tf	= 3;	/* tf = 0.3 us */
	} else {
		dev_err(pd->dev, "unrecognized bus speed %lu Hz\n",
			pd->bus_speed);
272
		return -EINVAL;
273 274
	}

275
	pd->iccl = sh_mobile_i2c_iccl(i2c_clk_khz, tLOW, tf);
276 277 278 279 280 281 282 283 284
	pd->icch = sh_mobile_i2c_icch(i2c_clk_khz, tHIGH, tf);

	max_val = pd->flags & IIC_FLAG_HAS_ICIC67 ? 0x1ff : 0xff;
	if (pd->iccl > max_val || pd->icch > max_val) {
		dev_err(pd->dev, "timing values out of range: L/H=0x%x/0x%x\n",
			pd->iccl, pd->icch);
		return -EINVAL;
	}

285
	/* one more bit of ICCL in ICIC */
286
	if (pd->iccl & 0x100)
287
		pd->icic |= ICIC_ICCLB8;
288
	else
289
		pd->icic &= ~ICIC_ICCLB8;
290

291
	/* one more bit of ICCH in ICIC */
292
	if (pd->icch & 0x100)
293 294 295
		pd->icic |= ICIC_ICCHB8;
	else
		pd->icic &= ~ICIC_ICCHB8;
296

297
	dev_dbg(pd->dev, "timing values: L/H=0x%x/0x%x\n", pd->iccl, pd->icch);
298
	return 0;
299 300
}

301 302 303 304 305 306 307 308 309 310 311
static unsigned char i2c_op(struct sh_mobile_i2c_data *pd,
			    enum sh_mobile_i2c_op op, unsigned char data)
{
	unsigned char ret = 0;
	unsigned long flags;

	dev_dbg(pd->dev, "op %d, data in 0x%02x\n", op, data);

	spin_lock_irqsave(&pd->lock, flags);

	switch (op) {
312
	case OP_START: /* issue start and trigger DTE interrupt */
313
		iic_wr(pd, ICCR, ICCR_ICE | ICCR_TRS | ICCR_BBSY);
314
		break;
315
	case OP_TX_FIRST: /* disable DTE interrupt and write data */
316 317
		iic_wr(pd, ICIC, ICIC_WAITE | ICIC_ALE | ICIC_TACKE);
		iic_wr(pd, ICDR, data);
318
		break;
319
	case OP_TX: /* write data */
320
		iic_wr(pd, ICDR, data);
321
		break;
W
Wolfram Sang 已提交
322
	case OP_TX_STOP_DATA: /* write data and issue a stop afterwards */
323
		iic_wr(pd, ICDR, data);
W
Wolfram Sang 已提交
324 325
		/* fallthrough */
	case OP_TX_STOP: /* issue a stop */
326 327
		iic_wr(pd, ICCR, pd->send_stop ? ICCR_ICE | ICCR_TRS
					       : ICCR_ICE | ICCR_TRS | ICCR_BBSY);
328 329
		break;
	case OP_TX_TO_RX: /* select read mode */
330
		iic_wr(pd, ICCR, ICCR_ICE | ICCR_SCP);
331
		break;
332
	case OP_RX: /* just read data */
333
		ret = iic_rd(pd, ICDR);
334
		break;
335
	case OP_RX_STOP: /* enable DTE interrupt, issue stop */
336 337
		iic_wr(pd, ICIC,
		       ICIC_DTEE | ICIC_WAITE | ICIC_ALE | ICIC_TACKE);
338
		iic_wr(pd, ICCR, ICCR_ICE | ICCR_RACK);
339 340
		break;
	case OP_RX_STOP_DATA: /* enable DTE interrupt, read data, issue stop */
341 342 343
		iic_wr(pd, ICIC,
		       ICIC_DTEE | ICIC_WAITE | ICIC_ALE | ICIC_TACKE);
		ret = iic_rd(pd, ICDR);
344
		iic_wr(pd, ICCR, ICCR_ICE | ICCR_RACK);
345 346 347 348 349 350 351 352 353
		break;
	}

	spin_unlock_irqrestore(&pd->lock, flags);

	dev_dbg(pd->dev, "op %d, data out 0x%02x\n", op, ret);
	return ret;
}

354
static bool sh_mobile_i2c_is_first_byte(struct sh_mobile_i2c_data *pd)
355
{
356
	return pd->pos == -1;
357 358
}

359
static bool sh_mobile_i2c_is_last_byte(struct sh_mobile_i2c_data *pd)
360
{
361
	return pd->pos == pd->msg->len - 1;
362 363 364 365 366 367 368
}

static void sh_mobile_i2c_get_data(struct sh_mobile_i2c_data *pd,
				   unsigned char *buf)
{
	switch (pd->pos) {
	case -1:
369
		*buf = i2c_8bit_addr_from_msg(pd->msg);
370 371 372 373 374 375 376 377 378 379
		break;
	default:
		*buf = pd->msg->buf[pd->pos];
	}
}

static int sh_mobile_i2c_isr_tx(struct sh_mobile_i2c_data *pd)
{
	unsigned char data;

W
Wolfram Sang 已提交
380 381
	if (pd->pos == pd->msg->len) {
		/* Send stop if we haven't yet (DMA case) */
382
		if (pd->send_stop && pd->stop_after_dma)
W
Wolfram Sang 已提交
383
			i2c_op(pd, OP_TX_STOP, 0);
384
		return 1;
W
Wolfram Sang 已提交
385
	}
386 387 388 389

	sh_mobile_i2c_get_data(pd, &data);

	if (sh_mobile_i2c_is_last_byte(pd))
W
Wolfram Sang 已提交
390
		i2c_op(pd, OP_TX_STOP_DATA, data);
391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423
	else if (sh_mobile_i2c_is_first_byte(pd))
		i2c_op(pd, OP_TX_FIRST, data);
	else
		i2c_op(pd, OP_TX, data);

	pd->pos++;
	return 0;
}

static int sh_mobile_i2c_isr_rx(struct sh_mobile_i2c_data *pd)
{
	unsigned char data;
	int real_pos;

	do {
		if (pd->pos <= -1) {
			sh_mobile_i2c_get_data(pd, &data);

			if (sh_mobile_i2c_is_first_byte(pd))
				i2c_op(pd, OP_TX_FIRST, data);
			else
				i2c_op(pd, OP_TX, data);
			break;
		}

		if (pd->pos == 0) {
			i2c_op(pd, OP_TX_TO_RX, 0);
			break;
		}

		real_pos = pd->pos - 2;

		if (pd->pos == pd->msg->len) {
424 425 426 427 428 429 430
			if (pd->stop_after_dma) {
				/* Simulate PIO end condition after DMA transfer */
				i2c_op(pd, OP_RX_STOP, 0);
				pd->pos++;
				break;
			}

431 432 433 434 435 436 437 438
			if (real_pos < 0) {
				i2c_op(pd, OP_RX_STOP, 0);
				break;
			}
			data = i2c_op(pd, OP_RX_STOP_DATA, 0);
		} else
			data = i2c_op(pd, OP_RX, 0);

M
Magnus Damm 已提交
439 440
		if (real_pos >= 0)
			pd->msg->buf[real_pos] = data;
441 442 443 444 445 446
	} while (0);

	pd->pos++;
	return pd->pos == (pd->msg->len + 2);
}

447 448
static irqreturn_t sh_mobile_i2c_isr(int irq, void *dev_id)
{
W
Wolfram Sang 已提交
449
	struct sh_mobile_i2c_data *pd = dev_id;
450
	unsigned char sr;
W
Wolfram Sang 已提交
451
	int wakeup = 0;
452

453
	sr = iic_rd(pd, ICSR);
454
	pd->sr |= sr; /* remember state */
455 456

	dev_dbg(pd->dev, "i2c_isr 0x%02x 0x%02x %s %d %d!\n", sr, pd->sr,
457 458
	       (pd->msg->flags & I2C_M_RD) ? "read" : "write",
	       pd->pos, pd->msg->len);
459

W
Wolfram Sang 已提交
460 461 462 463
	/* Kick off TxDMA after preface was done */
	if (pd->dma_direction == DMA_TO_DEVICE && pd->pos == 0)
		iic_set_clr(pd, ICIC, ICIC_TDMAE, 0);
	else if (sr & (ICSR_AL | ICSR_TACK))
464
		/* don't interrupt transaction - continue to issue stop */
465
		iic_wr(pd, ICSR, sr & ~(ICSR_AL | ICSR_TACK));
W
Wolfram Sang 已提交
466
	else if (pd->msg->flags & I2C_M_RD)
467 468 469
		wakeup = sh_mobile_i2c_isr_rx(pd);
	else
		wakeup = sh_mobile_i2c_isr_tx(pd);
470

W
Wolfram Sang 已提交
471 472 473 474
	/* Kick off RxDMA after preface was done */
	if (pd->dma_direction == DMA_FROM_DEVICE && pd->pos == 1)
		iic_set_clr(pd, ICIC, ICIC_RDMAE, 0);

475
	if (sr & ICSR_WAIT) /* TODO: add delay here to support slow acks */
476
		iic_wr(pd, ICSR, sr & ~ICSR_WAIT);
477 478 479 480 481 482

	if (wakeup) {
		pd->sr |= SW_DONE;
		wake_up(&pd->wait);
	}

483 484 485
	/* defeat write posting to avoid spurious WAIT interrupts */
	iic_rd(pd, ICSR);

486 487 488
	return IRQ_HANDLED;
}

489 490 491 492 493 494 495 496 497 498 499
static void sh_mobile_i2c_dma_unmap(struct sh_mobile_i2c_data *pd)
{
	struct dma_chan *chan = pd->dma_direction == DMA_FROM_DEVICE
				? pd->dma_rx : pd->dma_tx;

	dma_unmap_single(chan->device->dev, sg_dma_address(&pd->sg),
			 pd->msg->len, pd->dma_direction);

	pd->dma_direction = DMA_NONE;
}

W
Wolfram Sang 已提交
500 501 502 503 504 505 506 507 508
static void sh_mobile_i2c_cleanup_dma(struct sh_mobile_i2c_data *pd)
{
	if (pd->dma_direction == DMA_NONE)
		return;
	else if (pd->dma_direction == DMA_FROM_DEVICE)
		dmaengine_terminate_all(pd->dma_rx);
	else if (pd->dma_direction == DMA_TO_DEVICE)
		dmaengine_terminate_all(pd->dma_tx);

509
	sh_mobile_i2c_dma_unmap(pd);
W
Wolfram Sang 已提交
510 511 512 513 514 515
}

static void sh_mobile_i2c_dma_callback(void *data)
{
	struct sh_mobile_i2c_data *pd = data;

516
	sh_mobile_i2c_dma_unmap(pd);
W
Wolfram Sang 已提交
517
	pd->pos = pd->msg->len;
518
	pd->stop_after_dma = true;
W
Wolfram Sang 已提交
519 520 521 522

	iic_set_clr(pd, ICIC, 0, ICIC_TDMAE | ICIC_RDMAE);
}

523 524 525 526 527 528 529 530 531 532
static struct dma_chan *sh_mobile_i2c_request_dma_chan(struct device *dev,
				enum dma_transfer_direction dir, dma_addr_t port_addr)
{
	struct dma_chan *chan;
	struct dma_slave_config cfg;
	char *chan_name = dir == DMA_MEM_TO_DEV ? "tx" : "rx";
	int ret;

	chan = dma_request_slave_channel_reason(dev, chan_name);
	if (IS_ERR(chan)) {
533 534
		dev_dbg(dev, "request_channel failed for %s (%ld)\n", chan_name,
			PTR_ERR(chan));
535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558
		return chan;
	}

	memset(&cfg, 0, sizeof(cfg));
	cfg.direction = dir;
	if (dir == DMA_MEM_TO_DEV) {
		cfg.dst_addr = port_addr;
		cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
	} else {
		cfg.src_addr = port_addr;
		cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
	}

	ret = dmaengine_slave_config(chan, &cfg);
	if (ret) {
		dev_dbg(dev, "slave_config failed for %s (%d)\n", chan_name, ret);
		dma_release_channel(chan);
		return ERR_PTR(ret);
	}

	dev_dbg(dev, "got DMA channel for %s\n", chan_name);
	return chan;
}

W
Wolfram Sang 已提交
559 560 561 562 563 564 565 566 567
static void sh_mobile_i2c_xfer_dma(struct sh_mobile_i2c_data *pd)
{
	bool read = pd->msg->flags & I2C_M_RD;
	enum dma_data_direction dir = read ? DMA_FROM_DEVICE : DMA_TO_DEVICE;
	struct dma_chan *chan = read ? pd->dma_rx : pd->dma_tx;
	struct dma_async_tx_descriptor *txdesc;
	dma_addr_t dma_addr;
	dma_cookie_t cookie;

568 569 570 571 572 573 574 575 576
	if (PTR_ERR(chan) == -EPROBE_DEFER) {
		if (read)
			chan = pd->dma_rx = sh_mobile_i2c_request_dma_chan(pd->dev, DMA_DEV_TO_MEM,
									   pd->res->start + ICDR);
		else
			chan = pd->dma_tx = sh_mobile_i2c_request_dma_chan(pd->dev, DMA_MEM_TO_DEV,
									   pd->res->start + ICDR);
	}

W
Wolfram Sang 已提交
577
	if (IS_ERR(chan))
W
Wolfram Sang 已提交
578 579
		return;

580
	dma_addr = dma_map_single(chan->device->dev, pd->msg->buf, pd->msg->len, dir);
581
	if (dma_mapping_error(chan->device->dev, dma_addr)) {
W
Wolfram Sang 已提交
582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612
		dev_dbg(pd->dev, "dma map failed, using PIO\n");
		return;
	}

	sg_dma_len(&pd->sg) = pd->msg->len;
	sg_dma_address(&pd->sg) = dma_addr;

	pd->dma_direction = dir;

	txdesc = dmaengine_prep_slave_sg(chan, &pd->sg, 1,
					 read ? DMA_DEV_TO_MEM : DMA_MEM_TO_DEV,
					 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!txdesc) {
		dev_dbg(pd->dev, "dma prep slave sg failed, using PIO\n");
		sh_mobile_i2c_cleanup_dma(pd);
		return;
	}

	txdesc->callback = sh_mobile_i2c_dma_callback;
	txdesc->callback_param = pd;

	cookie = dmaengine_submit(txdesc);
	if (dma_submit_error(cookie)) {
		dev_dbg(pd->dev, "submitting dma failed, using PIO\n");
		sh_mobile_i2c_cleanup_dma(pd);
		return;
	}

	dma_async_issue_pending(chan);
}

613 614
static int start_ch(struct sh_mobile_i2c_data *pd, struct i2c_msg *usr_msg,
		    bool do_init)
615
{
616 617
	if (usr_msg->len == 0 && (usr_msg->flags & I2C_M_RD)) {
		dev_err(pd->dev, "Unsupported zero length i2c read\n");
618
		return -EOPNOTSUPP;
619 620
	}

621 622
	if (do_init) {
		/* Initialize channel registers */
623
		iic_wr(pd, ICCR, 0);
624

625
		/* Enable channel and configure rx ack */
626
		iic_wr(pd, ICCR, ICCR_ICE);
627

628 629 630 631
		/* Set the clock */
		iic_wr(pd, ICCL, pd->iccl & 0xff);
		iic_wr(pd, ICCH, pd->icch & 0xff);
	}
632 633 634 635 636

	pd->msg = usr_msg;
	pd->pos = -1;
	pd->sr = 0;

W
Wolfram Sang 已提交
637 638 639
	if (pd->msg->len > 8)
		sh_mobile_i2c_xfer_dma(pd);

640
	/* Enable all interrupts to begin with */
641
	iic_wr(pd, ICIC, ICIC_DTEE | ICIC_WAITE | ICIC_ALE | ICIC_TACKE);
642 643 644
	return 0;
}

645 646 647 648 649 650 651 652 653 654 655
static int poll_dte(struct sh_mobile_i2c_data *pd)
{
	int i;

	for (i = 1000; i; i--) {
		u_int8_t val = iic_rd(pd, ICSR);

		if (val & ICSR_DTE)
			break;

		if (val & ICSR_TACK)
656
			return -ENXIO;
657 658 659 660

		udelay(10);
	}

661
	return i ? 0 : -ETIMEDOUT;
662 663
}

664 665 666 667 668 669 670 671 672 673 674 675 676 677 678
static int poll_busy(struct sh_mobile_i2c_data *pd)
{
	int i;

	for (i = 1000; i; i--) {
		u_int8_t val = iic_rd(pd, ICSR);

		dev_dbg(pd->dev, "val 0x%02x pd->sr 0x%02x\n", val, pd->sr);

		/* the interrupt handler may wake us up before the
		 * transfer is finished, so poll the hardware
		 * until we're done.
		 */
		if (!(val & ICSR_BUSY)) {
			/* handle missing acknowledge and arbitration lost */
679 680 681 682 683
			val |= pd->sr;
			if (val & ICSR_TACK)
				return -ENXIO;
			if (val & ICSR_AL)
				return -EAGAIN;
684 685 686 687 688 689
			break;
		}

		udelay(10);
	}

690
	return i ? 0 : -ETIMEDOUT;
691 692
}

693 694 695 696 697 698 699
static int sh_mobile_i2c_xfer(struct i2c_adapter *adapter,
			      struct i2c_msg *msgs,
			      int num)
{
	struct sh_mobile_i2c_data *pd = i2c_get_adapdata(adapter);
	struct i2c_msg	*msg;
	int err = 0;
700 701
	int i;
	long timeout;
702

703 704 705
	/* Wake up device and enable clock */
	pm_runtime_get_sync(pd->dev);
	clk_prepare_enable(pd->clk);
706 707 708

	/* Process all messages */
	for (i = 0; i < num; i++) {
709
		bool do_start = pd->send_stop || !i;
710
		msg = &msgs[i];
711
		pd->send_stop = i == num - 1 || msg->flags & I2C_M_STOP;
712
		pd->stop_after_dma = false;
713

714
		err = start_ch(pd, msg, do_start);
715 716 717
		if (err)
			break;

718 719
		if (do_start)
			i2c_op(pd, OP_START, 0);
720 721

		/* The interrupt handler takes care of the rest... */
722
		timeout = wait_event_timeout(pd->wait,
723
				       pd->sr & (ICSR_TACK | SW_DONE),
724
				       adapter->timeout);
725
		if (!timeout) {
726
			dev_err(pd->dev, "Transfer request timed out\n");
W
Wolfram Sang 已提交
727 728 729
			if (pd->dma_direction != DMA_NONE)
				sh_mobile_i2c_cleanup_dma(pd);

730 731 732
			err = -ETIMEDOUT;
			break;
		}
733

734 735 736 737
		if (pd->send_stop)
			err = poll_busy(pd);
		else
			err = poll_dte(pd);
738
		if (err < 0)
739 740 741
			break;
	}

742
	/* Disable channel */
743
	iic_wr(pd, ICCR, 0);
744 745 746 747

	/* Disable clock and mark device as idle */
	clk_disable_unprepare(pd->clk);
	pm_runtime_put_sync(pd->dev);
748 749 750 751 752 753 754 755

	if (!err)
		err = num;
	return err;
}

static u32 sh_mobile_i2c_func(struct i2c_adapter *adapter)
{
756
	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL | I2C_FUNC_PROTOCOL_MANGLING;
757 758
}

759
static const struct i2c_algorithm sh_mobile_i2c_algorithm = {
760 761 762 763
	.functionality	= sh_mobile_i2c_func,
	.master_xfer	= sh_mobile_i2c_xfer,
};

764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790
/*
 * r8a7740 chip has lasting errata on I2C I/O pad reset.
 * this is work-around for it.
 */
static void sh_mobile_i2c_r8a7740_workaround(struct sh_mobile_i2c_data *pd)
{
	iic_set_clr(pd, ICCR, ICCR_ICE, 0);
	iic_rd(pd, ICCR); /* dummy read */

	iic_set_clr(pd, ICSTART, ICSTART_ICSTART, 0);
	iic_rd(pd, ICSTART); /* dummy read */

	udelay(10);

	iic_wr(pd, ICCR, ICCR_SCP);
	iic_wr(pd, ICSTART, 0);

	udelay(10);

	iic_wr(pd, ICCR, ICCR_TRS);
	udelay(10);
	iic_wr(pd, ICCR, 0);
	udelay(10);
	iic_wr(pd, ICCR, ICCR_TRS);
	udelay(10);
}

791 792 793 794
static const struct sh_mobile_dt_config default_dt_config = {
	.clks_per_count = 1,
};

795
static const struct sh_mobile_dt_config fast_clock_dt_config = {
796 797 798
	.clks_per_count = 2,
};

799 800 801 802 803
static const struct sh_mobile_dt_config r8a7740_dt_config = {
	.clks_per_count = 1,
	.setup = sh_mobile_i2c_r8a7740_workaround,
};

804
static const struct of_device_id sh_mobile_i2c_dt_ids[] = {
805
	{ .compatible = "renesas,iic-r8a73a4", .data = &fast_clock_dt_config },
806
	{ .compatible = "renesas,iic-r8a7740", .data = &r8a7740_dt_config },
807 808 809 810 811
	{ .compatible = "renesas,iic-r8a7790", .data = &fast_clock_dt_config },
	{ .compatible = "renesas,iic-r8a7791", .data = &fast_clock_dt_config },
	{ .compatible = "renesas,iic-r8a7792", .data = &fast_clock_dt_config },
	{ .compatible = "renesas,iic-r8a7793", .data = &fast_clock_dt_config },
	{ .compatible = "renesas,iic-r8a7794", .data = &fast_clock_dt_config },
812
	{ .compatible = "renesas,rcar-gen2-iic", .data = &fast_clock_dt_config },
813
	{ .compatible = "renesas,iic-r8a7795", .data = &fast_clock_dt_config },
814
	{ .compatible = "renesas,rcar-gen3-iic", .data = &fast_clock_dt_config },
815
	{ .compatible = "renesas,iic-sh73a0", .data = &fast_clock_dt_config },
816
	{ .compatible = "renesas,rmobile-iic", .data = &default_dt_config },
817 818 819 820
	{},
};
MODULE_DEVICE_TABLE(of, sh_mobile_i2c_dt_ids);

W
Wolfram Sang 已提交
821 822
static void sh_mobile_i2c_release_dma(struct sh_mobile_i2c_data *pd)
{
W
Wolfram Sang 已提交
823
	if (!IS_ERR(pd->dma_tx)) {
W
Wolfram Sang 已提交
824
		dma_release_channel(pd->dma_tx);
W
Wolfram Sang 已提交
825
		pd->dma_tx = ERR_PTR(-EPROBE_DEFER);
W
Wolfram Sang 已提交
826 827
	}

W
Wolfram Sang 已提交
828
	if (!IS_ERR(pd->dma_rx)) {
W
Wolfram Sang 已提交
829
		dma_release_channel(pd->dma_rx);
W
Wolfram Sang 已提交
830
		pd->dma_rx = ERR_PTR(-EPROBE_DEFER);
W
Wolfram Sang 已提交
831 832 833
	}
}

W
Wolfram Sang 已提交
834
static int sh_mobile_i2c_hook_irqs(struct platform_device *dev, struct sh_mobile_i2c_data *pd)
835 836
{
	struct resource *res;
837 838
	resource_size_t n;
	int k = 0, ret;
839 840

	while ((res = platform_get_resource(dev, IORESOURCE_IRQ, k))) {
841 842
		for (n = res->start; n <= res->end; n++) {
			ret = devm_request_irq(&dev->dev, n, sh_mobile_i2c_isr,
W
Wolfram Sang 已提交
843
					  0, dev_name(&dev->dev), pd);
844 845 846
			if (ret) {
				dev_err(&dev->dev, "cannot request IRQ %pa\n", &n);
				return ret;
847
			}
848 849 850 851
		}
		k++;
	}

852
	return k > 0 ? 0 : -ENOENT;
853 854 855 856 857 858 859
}

static int sh_mobile_i2c_probe(struct platform_device *dev)
{
	struct sh_mobile_i2c_data *pd;
	struct i2c_adapter *adap;
	struct resource *res;
860
	const struct sh_mobile_dt_config *config;
861
	int ret;
862
	u32 bus_speed;
863

864 865
	pd = devm_kzalloc(&dev->dev, sizeof(struct sh_mobile_i2c_data), GFP_KERNEL);
	if (!pd)
866 867
		return -ENOMEM;

868
	pd->clk = devm_clk_get(&dev->dev, NULL);
869
	if (IS_ERR(pd->clk)) {
870
		dev_err(&dev->dev, "cannot get clock\n");
871
		return PTR_ERR(pd->clk);
872 873
	}

W
Wolfram Sang 已提交
874
	ret = sh_mobile_i2c_hook_irqs(dev, pd);
875
	if (ret)
876
		return ret;
877 878 879 880 881 882

	pd->dev = &dev->dev;
	platform_set_drvdata(dev, pd);

	res = platform_get_resource(dev, IORESOURCE_MEM, 0);

883
	pd->res = res;
884
	pd->reg = devm_ioremap_resource(&dev->dev, res);
885 886
	if (IS_ERR(pd->reg))
		return PTR_ERR(pd->reg);
887

888 889
	ret = of_property_read_u32(dev->dev.of_node, "clock-frequency", &bus_speed);
	pd->bus_speed = ret ? STANDARD_MODE : bus_speed;
890
	pd->clks_per_count = 1;
891

892 893
	config = of_device_get_match_data(&dev->dev);
	if (config) {
894
		pd->clks_per_count = config->clks_per_count;
895

896 897
		if (config->setup)
			config->setup(pd);
898
	}
899

900 901 902
	/* The IIC blocks on SH-Mobile ARM processors
	 * come with two new bits in ICIC.
	 */
903
	if (resource_size(res) > 0x17)
904 905
		pd->flags |= IIC_FLAG_HAS_ICIC67;

906 907 908
	ret = sh_mobile_i2c_init(pd);
	if (ret)
		return ret;
909

W
Wolfram Sang 已提交
910 911 912
	/* Init DMA */
	sg_init_table(&pd->sg, 1);
	pd->dma_direction = DMA_NONE;
913
	pd->dma_rx = pd->dma_tx = ERR_PTR(-EPROBE_DEFER);
W
Wolfram Sang 已提交
914

915 916 917 918 919 920 921 922 923 924 925 926 927
	/* Enable Runtime PM for this device.
	 *
	 * Also tell the Runtime PM core to ignore children
	 * for this device since it is valid for us to suspend
	 * this I2C master driver even though the slave devices
	 * on the I2C bus may not be suspended.
	 *
	 * The state of the I2C hardware bus is unaffected by
	 * the Runtime PM state.
	 */
	pm_suspend_ignore_children(&dev->dev, true);
	pm_runtime_enable(&dev->dev);

928 929 930 931 932 933 934 935 936
	/* setup the private data */
	adap = &pd->adap;
	i2c_set_adapdata(adap, pd);

	adap->owner = THIS_MODULE;
	adap->algo = &sh_mobile_i2c_algorithm;
	adap->dev.parent = &dev->dev;
	adap->retries = 5;
	adap->nr = dev->id;
937
	adap->dev.of_node = dev->dev.of_node;
938 939 940

	strlcpy(adap->name, dev->name, sizeof(adap->name));

941 942
	spin_lock_init(&pd->lock);
	init_waitqueue_head(&pd->wait);
943 944 945

	ret = i2c_add_numbered_adapter(adap);
	if (ret < 0) {
W
Wolfram Sang 已提交
946
		sh_mobile_i2c_release_dma(pd);
947
		return ret;
948 949
	}

950
	dev_info(&dev->dev, "I2C adapter %d, bus speed %lu Hz\n", adap->nr, pd->bus_speed);
951

952 953 954 955 956 957 958 959
	return 0;
}

static int sh_mobile_i2c_remove(struct platform_device *dev)
{
	struct sh_mobile_i2c_data *pd = platform_get_drvdata(dev);

	i2c_del_adapter(&pd->adap);
W
Wolfram Sang 已提交
960
	sh_mobile_i2c_release_dma(pd);
961
	pm_runtime_disable(&dev->dev);
962 963 964
	return 0;
}

965 966 967 968 969 970 971 972 973 974 975 976
static int sh_mobile_i2c_runtime_nop(struct device *dev)
{
	/* Runtime PM callback shared between ->runtime_suspend()
	 * and ->runtime_resume(). Simply returns success.
	 *
	 * This driver re-initializes all registers after
	 * pm_runtime_get_sync() anyway so there is no need
	 * to save and restore registers here.
	 */
	return 0;
}

977
static const struct dev_pm_ops sh_mobile_i2c_dev_pm_ops = {
978 979 980 981
	.runtime_suspend = sh_mobile_i2c_runtime_nop,
	.runtime_resume = sh_mobile_i2c_runtime_nop,
};

982 983 984
static struct platform_driver sh_mobile_i2c_driver = {
	.driver		= {
		.name		= "i2c-sh_mobile",
985
		.pm		= &sh_mobile_i2c_dev_pm_ops,
986
		.of_match_table = sh_mobile_i2c_dt_ids,
987 988 989 990 991 992 993 994 995
	},
	.probe		= sh_mobile_i2c_probe,
	.remove		= sh_mobile_i2c_remove,
};

static int __init sh_mobile_i2c_adap_init(void)
{
	return platform_driver_register(&sh_mobile_i2c_driver);
}
W
Wolfram Sang 已提交
996
subsys_initcall(sh_mobile_i2c_adap_init);
997 998 999 1000 1001 1002 1003 1004

static void __exit sh_mobile_i2c_adap_exit(void)
{
	platform_driver_unregister(&sh_mobile_i2c_driver);
}
module_exit(sh_mobile_i2c_adap_exit);

MODULE_DESCRIPTION("SuperH Mobile I2C Bus Controller driver");
W
Wolfram Sang 已提交
1005
MODULE_AUTHOR("Magnus Damm and Wolfram Sang");
1006
MODULE_LICENSE("GPL v2");
1007
MODULE_ALIAS("platform:i2c-sh_mobile");