i2c-sh_mobile.c 28.4 KB
Newer Older
1 2 3
/*
 * SuperH Mobile I2C Controller
 *
W
Wolfram Sang 已提交
4 5
 * Copyright (C) 2014 Wolfram Sang <wsa@sang-engineering.com>
 *
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
 * Copyright (C) 2008 Magnus Damm
 *
 * Portions of the code based on out-of-tree driver i2c-sh7343.c
 * Copyright (c) 2006 Carlos Munoz <carlos@kenati.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 */

21 22
#include <linux/clk.h>
#include <linux/delay.h>
W
Wolfram Sang 已提交
23 24
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
25 26 27 28 29
#include <linux/err.h>
#include <linux/i2c.h>
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/io.h>
30 31
#include <linux/kernel.h>
#include <linux/module.h>
32
#include <linux/of_device.h>
33
#include <linux/platform_device.h>
34
#include <linux/pm_runtime.h>
35
#include <linux/slab.h>
36

37 38 39
/* Transmit operation:                                                      */
/*                                                                          */
/* 0 byte transmit                                                          */
40
/* BUS:     S     A8     ACK   P(*)                                         */
41 42 43 44 45 46
/* IRQ:       DTE   WAIT                                                    */
/* ICIC:                                                                    */
/* ICCR: 0x94 0x90                                                          */
/* ICDR:      A8                                                            */
/*                                                                          */
/* 1 byte transmit                                                          */
47
/* BUS:     S     A8     ACK   D8(1)   ACK   P(*)                           */
48 49 50 51 52 53
/* IRQ:       DTE   WAIT         WAIT                                       */
/* ICIC:      -DTE                                                          */
/* ICCR: 0x94       0x90                                                    */
/* ICDR:      A8    D8(1)                                                   */
/*                                                                          */
/* 2 byte transmit                                                          */
54
/* BUS:     S     A8     ACK   D8(1)   ACK   D8(2)   ACK   P(*)             */
55 56 57 58 59 60 61 62 63 64 65 66 67
/* IRQ:       DTE   WAIT         WAIT          WAIT                         */
/* ICIC:      -DTE                                                          */
/* ICCR: 0x94                    0x90                                       */
/* ICDR:      A8    D8(1)        D8(2)                                      */
/*                                                                          */
/* 3 bytes or more, +---------+ gets repeated                               */
/*                                                                          */
/*                                                                          */
/* Receive operation:                                                       */
/*                                                                          */
/* 0 byte receive - not supported since slave may hold SDA low              */
/*                                                                          */
/* 1 byte receive       [TX] | [RX]                                         */
68
/* BUS:     S     A8     ACK | D8(1)   ACK   P(*)                           */
69 70 71 72 73 74
/* IRQ:       DTE   WAIT     |   WAIT     DTE                               */
/* ICIC:      -DTE           |   +DTE                                       */
/* ICCR: 0x94       0x81     |   0xc0                                       */
/* ICDR:      A8             |            D8(1)                             */
/*                                                                          */
/* 2 byte receive        [TX]| [RX]                                         */
75
/* BUS:     S     A8     ACK | D8(1)   ACK   D8(2)   ACK   P(*)             */
76 77 78 79 80
/* IRQ:       DTE   WAIT     |   WAIT          WAIT     DTE                 */
/* ICIC:      -DTE           |                 +DTE                         */
/* ICCR: 0x94       0x81     |                 0xc0                         */
/* ICDR:      A8             |                 D8(1)    D8(2)               */
/*                                                                          */
81
/* 3 byte receive       [TX] | [RX]                                     (*) */
82 83 84 85 86 87 88 89 90 91 92 93 94 95
/* BUS:     S     A8     ACK | D8(1)   ACK   D8(2)   ACK   D8(3)   ACK    P */
/* IRQ:       DTE   WAIT     |   WAIT          WAIT         WAIT      DTE   */
/* ICIC:      -DTE           |                              +DTE            */
/* ICCR: 0x94       0x81     |                              0xc0            */
/* ICDR:      A8             |                 D8(1)        D8(2)     D8(3) */
/*                                                                          */
/* 4 bytes or more, this part is repeated    +---------+                    */
/*                                                                          */
/*                                                                          */
/* Interrupt order and BUSY flag                                            */
/*     ___                                                 _                */
/* SDA ___\___XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXAAAAAAAAA___/                 */
/* SCL      \_/1\_/2\_/3\_/4\_/5\_/6\_/7\_/8\___/9\_____/                   */
/*                                                                          */
96
/*        S   D7  D6  D5  D4  D3  D2  D1  D0              P(*)              */
97 98 99 100 101 102 103 104
/*                                           ___                            */
/* WAIT IRQ ________________________________/   \___________                */
/* TACK IRQ ____________________________________/   \_______                */
/* DTE  IRQ __________________________________________/   \_                */
/* AL   IRQ XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX                */
/*         _______________________________________________                  */
/* BUSY __/                                               \_                */
/*                                                                          */
105 106 107 108 109
/* (*) The STOP condition is only sent by the master at the end of the last */
/* I2C message or if the I2C_M_STOP flag is set. Similarly, the BUSY bit is */
/* only cleared after the STOP condition, so, between messages we have to   */
/* poll for the DTE bit.                                                    */
/*                                                                          */
110

111 112
enum sh_mobile_i2c_op {
	OP_START = 0,
113 114
	OP_TX_FIRST,
	OP_TX,
115
	OP_TX_STOP,
W
Wolfram Sang 已提交
116
	OP_TX_STOP_DATA,
117
	OP_TX_TO_RX,
118
	OP_RX,
119
	OP_RX_STOP,
120
	OP_RX_STOP_DATA,
121 122 123 124 125 126
};

struct sh_mobile_i2c_data {
	struct device *dev;
	void __iomem *reg;
	struct i2c_adapter adap;
127
	unsigned long bus_speed;
128
	unsigned int clks_per_count;
129
	struct clk *clk;
130 131
	u_int8_t icic;
	u_int8_t flags;
132 133
	u_int16_t iccl;
	u_int16_t icch;
134 135 136 137 138 139

	spinlock_t lock;
	wait_queue_head_t wait;
	struct i2c_msg *msg;
	int pos;
	int sr;
140
	bool send_stop;
141
	bool stop_after_dma;
W
Wolfram Sang 已提交
142

143
	struct resource *res;
W
Wolfram Sang 已提交
144 145 146 147
	struct dma_chan *dma_tx;
	struct dma_chan *dma_rx;
	struct scatterlist sg;
	enum dma_data_direction dma_direction;
148 149
};

150 151
struct sh_mobile_dt_config {
	int clks_per_count;
152
	void (*setup)(struct sh_mobile_i2c_data *pd);
153 154
};

155 156
#define IIC_FLAG_HAS_ICIC67	(1 << 0)

157 158
#define STANDARD_MODE		100000
#define FAST_MODE		400000
159 160

/* Register offsets */
161 162 163 164 165 166
#define ICDR			0x00
#define ICCR			0x04
#define ICSR			0x08
#define ICIC			0x0c
#define ICCL			0x10
#define ICCH			0x14
167
#define ICSTART			0x70
168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184

/* Register bits */
#define ICCR_ICE		0x80
#define ICCR_RACK		0x40
#define ICCR_TRS		0x10
#define ICCR_BBSY		0x04
#define ICCR_SCP		0x01

#define ICSR_SCLM		0x80
#define ICSR_SDAM		0x40
#define SW_DONE			0x20
#define ICSR_BUSY		0x10
#define ICSR_AL			0x08
#define ICSR_TACK		0x04
#define ICSR_WAIT		0x02
#define ICSR_DTE		0x01

185 186
#define ICIC_ICCLB8		0x80
#define ICIC_ICCHB8		0x40
W
Wolfram Sang 已提交
187 188
#define ICIC_TDMAE		0x20
#define ICIC_RDMAE		0x10
189 190 191 192 193
#define ICIC_ALE		0x08
#define ICIC_TACKE		0x04
#define ICIC_WAITE		0x02
#define ICIC_DTEE		0x01

194 195
#define ICSTART_ICSTART		0x10

196 197
static void iic_wr(struct sh_mobile_i2c_data *pd, int offs, unsigned char data)
{
198 199 200
	if (offs == ICIC)
		data |= pd->icic;

201 202 203 204 205 206 207 208 209 210 211 212 213 214
	iowrite8(data, pd->reg + offs);
}

static unsigned char iic_rd(struct sh_mobile_i2c_data *pd, int offs)
{
	return ioread8(pd->reg + offs);
}

static void iic_set_clr(struct sh_mobile_i2c_data *pd, int offs,
			unsigned char set, unsigned char clr)
{
	iic_wr(pd, offs, (iic_rd(pd, offs) | set) & ~clr);
}

215
static u32 sh_mobile_i2c_iccl(unsigned long count_khz, u32 tLOW, u32 tf)
216 217 218 219 220 221 222 223 224 225 226
{
	/*
	 * Conditional expression:
	 *   ICCL >= COUNT_CLK * (tLOW + tf)
	 *
	 * SH-Mobile IIC hardware starts counting the LOW period of
	 * the SCL signal (tLOW) as soon as it pulls the SCL line.
	 * In order to meet the tLOW timing spec, we need to take into
	 * account the fall time of SCL signal (tf).  Default tf value
	 * should be 0.3 us, for safety.
	 */
227
	return (((count_khz * (tLOW + tf)) + 5000) / 10000);
228 229
}

230
static u32 sh_mobile_i2c_icch(unsigned long count_khz, u32 tHIGH, u32 tf)
231 232 233 234 235 236 237 238 239 240 241 242 243 244 245
{
	/*
	 * Conditional expression:
	 *   ICCH >= COUNT_CLK * (tHIGH + tf)
	 *
	 * SH-Mobile IIC hardware is aware of SCL transition period 'tr',
	 * and can ignore it.  SH-Mobile IIC controller starts counting
	 * the HIGH period of the SCL signal (tHIGH) after the SCL input
	 * voltage increases at VIH.
	 *
	 * Afterward it turned out calculating ICCH using only tHIGH spec
	 * will result in violation of the tHD;STA timing spec.  We need
	 * to take into account the fall time of SDA signal (tf) at START
	 * condition, in order to meet both tHIGH and tHD;STA specs.
	 */
246
	return (((count_khz * (tHIGH + tf)) + 5000) / 10000);
247 248
}

249
static int sh_mobile_i2c_init(struct sh_mobile_i2c_data *pd)
250
{
251 252
	unsigned long i2c_clk_khz;
	u32 tHIGH, tLOW, tf;
253
	uint16_t max_val;
254 255

	/* Get clock rate after clock is enabled */
256
	clk_prepare_enable(pd->clk);
257
	i2c_clk_khz = clk_get_rate(pd->clk) / 1000;
258
	clk_disable_unprepare(pd->clk);
259
	i2c_clk_khz /= pd->clks_per_count;
260 261 262 263 264 265 266 267 268 269 270 271

	if (pd->bus_speed == STANDARD_MODE) {
		tLOW	= 47;	/* tLOW = 4.7 us */
		tHIGH	= 40;	/* tHD;STA = tHIGH = 4.0 us */
		tf	= 3;	/* tf = 0.3 us */
	} else if (pd->bus_speed == FAST_MODE) {
		tLOW	= 13;	/* tLOW = 1.3 us */
		tHIGH	= 6;	/* tHD;STA = tHIGH = 0.6 us */
		tf	= 3;	/* tf = 0.3 us */
	} else {
		dev_err(pd->dev, "unrecognized bus speed %lu Hz\n",
			pd->bus_speed);
272
		return -EINVAL;
273 274
	}

275
	pd->iccl = sh_mobile_i2c_iccl(i2c_clk_khz, tLOW, tf);
276 277 278 279 280 281 282 283 284
	pd->icch = sh_mobile_i2c_icch(i2c_clk_khz, tHIGH, tf);

	max_val = pd->flags & IIC_FLAG_HAS_ICIC67 ? 0x1ff : 0xff;
	if (pd->iccl > max_val || pd->icch > max_val) {
		dev_err(pd->dev, "timing values out of range: L/H=0x%x/0x%x\n",
			pd->iccl, pd->icch);
		return -EINVAL;
	}

285
	/* one more bit of ICCL in ICIC */
286
	if (pd->iccl & 0x100)
287
		pd->icic |= ICIC_ICCLB8;
288
	else
289
		pd->icic &= ~ICIC_ICCLB8;
290

291
	/* one more bit of ICCH in ICIC */
292
	if (pd->icch & 0x100)
293 294 295
		pd->icic |= ICIC_ICCHB8;
	else
		pd->icic &= ~ICIC_ICCHB8;
296

297
	dev_dbg(pd->dev, "timing values: L/H=0x%x/0x%x\n", pd->iccl, pd->icch);
298
	return 0;
299 300 301 302 303 304
}

static void activate_ch(struct sh_mobile_i2c_data *pd)
{
	/* Wake up device and enable clock */
	pm_runtime_get_sync(pd->dev);
305
	clk_prepare_enable(pd->clk);
306 307 308 309 310
}

static void deactivate_ch(struct sh_mobile_i2c_data *pd)
{
	/* Disable channel */
311
	iic_set_clr(pd, ICCR, 0, ICCR_ICE);
312

313
	/* Disable clock and mark device as idle */
314
	clk_disable_unprepare(pd->clk);
315
	pm_runtime_put_sync(pd->dev);
316 317 318 319 320 321 322 323 324 325 326 327 328
}

static unsigned char i2c_op(struct sh_mobile_i2c_data *pd,
			    enum sh_mobile_i2c_op op, unsigned char data)
{
	unsigned char ret = 0;
	unsigned long flags;

	dev_dbg(pd->dev, "op %d, data in 0x%02x\n", op, data);

	spin_lock_irqsave(&pd->lock, flags);

	switch (op) {
329
	case OP_START: /* issue start and trigger DTE interrupt */
330
		iic_wr(pd, ICCR, ICCR_ICE | ICCR_TRS | ICCR_BBSY);
331
		break;
332
	case OP_TX_FIRST: /* disable DTE interrupt and write data */
333 334
		iic_wr(pd, ICIC, ICIC_WAITE | ICIC_ALE | ICIC_TACKE);
		iic_wr(pd, ICDR, data);
335
		break;
336
	case OP_TX: /* write data */
337
		iic_wr(pd, ICDR, data);
338
		break;
W
Wolfram Sang 已提交
339
	case OP_TX_STOP_DATA: /* write data and issue a stop afterwards */
340
		iic_wr(pd, ICDR, data);
W
Wolfram Sang 已提交
341 342
		/* fallthrough */
	case OP_TX_STOP: /* issue a stop */
343 344
		iic_wr(pd, ICCR, pd->send_stop ? ICCR_ICE | ICCR_TRS
					       : ICCR_ICE | ICCR_TRS | ICCR_BBSY);
345 346
		break;
	case OP_TX_TO_RX: /* select read mode */
347
		iic_wr(pd, ICCR, ICCR_ICE | ICCR_SCP);
348
		break;
349
	case OP_RX: /* just read data */
350
		ret = iic_rd(pd, ICDR);
351
		break;
352
	case OP_RX_STOP: /* enable DTE interrupt, issue stop */
353 354
		iic_wr(pd, ICIC,
		       ICIC_DTEE | ICIC_WAITE | ICIC_ALE | ICIC_TACKE);
355
		iic_wr(pd, ICCR, ICCR_ICE | ICCR_RACK);
356 357
		break;
	case OP_RX_STOP_DATA: /* enable DTE interrupt, read data, issue stop */
358 359 360
		iic_wr(pd, ICIC,
		       ICIC_DTEE | ICIC_WAITE | ICIC_ALE | ICIC_TACKE);
		ret = iic_rd(pd, ICDR);
361
		iic_wr(pd, ICCR, ICCR_ICE | ICCR_RACK);
362 363 364 365 366 367 368 369 370
		break;
	}

	spin_unlock_irqrestore(&pd->lock, flags);

	dev_dbg(pd->dev, "op %d, data out 0x%02x\n", op, ret);
	return ret;
}

371
static bool sh_mobile_i2c_is_first_byte(struct sh_mobile_i2c_data *pd)
372
{
373
	return pd->pos == -1;
374 375
}

376
static bool sh_mobile_i2c_is_last_byte(struct sh_mobile_i2c_data *pd)
377
{
378
	return pd->pos == pd->msg->len - 1;
379 380 381 382 383 384 385
}

static void sh_mobile_i2c_get_data(struct sh_mobile_i2c_data *pd,
				   unsigned char *buf)
{
	switch (pd->pos) {
	case -1:
386
		*buf = i2c_8bit_addr_from_msg(pd->msg);
387 388 389 390 391 392 393 394 395 396
		break;
	default:
		*buf = pd->msg->buf[pd->pos];
	}
}

static int sh_mobile_i2c_isr_tx(struct sh_mobile_i2c_data *pd)
{
	unsigned char data;

W
Wolfram Sang 已提交
397 398
	if (pd->pos == pd->msg->len) {
		/* Send stop if we haven't yet (DMA case) */
399
		if (pd->send_stop && pd->stop_after_dma)
W
Wolfram Sang 已提交
400
			i2c_op(pd, OP_TX_STOP, 0);
401
		return 1;
W
Wolfram Sang 已提交
402
	}
403 404 405 406

	sh_mobile_i2c_get_data(pd, &data);

	if (sh_mobile_i2c_is_last_byte(pd))
W
Wolfram Sang 已提交
407
		i2c_op(pd, OP_TX_STOP_DATA, data);
408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440
	else if (sh_mobile_i2c_is_first_byte(pd))
		i2c_op(pd, OP_TX_FIRST, data);
	else
		i2c_op(pd, OP_TX, data);

	pd->pos++;
	return 0;
}

static int sh_mobile_i2c_isr_rx(struct sh_mobile_i2c_data *pd)
{
	unsigned char data;
	int real_pos;

	do {
		if (pd->pos <= -1) {
			sh_mobile_i2c_get_data(pd, &data);

			if (sh_mobile_i2c_is_first_byte(pd))
				i2c_op(pd, OP_TX_FIRST, data);
			else
				i2c_op(pd, OP_TX, data);
			break;
		}

		if (pd->pos == 0) {
			i2c_op(pd, OP_TX_TO_RX, 0);
			break;
		}

		real_pos = pd->pos - 2;

		if (pd->pos == pd->msg->len) {
441 442 443 444 445 446 447
			if (pd->stop_after_dma) {
				/* Simulate PIO end condition after DMA transfer */
				i2c_op(pd, OP_RX_STOP, 0);
				pd->pos++;
				break;
			}

448 449 450 451 452 453 454 455
			if (real_pos < 0) {
				i2c_op(pd, OP_RX_STOP, 0);
				break;
			}
			data = i2c_op(pd, OP_RX_STOP_DATA, 0);
		} else
			data = i2c_op(pd, OP_RX, 0);

M
Magnus Damm 已提交
456 457
		if (real_pos >= 0)
			pd->msg->buf[real_pos] = data;
458 459 460 461 462 463
	} while (0);

	pd->pos++;
	return pd->pos == (pd->msg->len + 2);
}

464 465
static irqreturn_t sh_mobile_i2c_isr(int irq, void *dev_id)
{
W
Wolfram Sang 已提交
466
	struct sh_mobile_i2c_data *pd = dev_id;
467
	unsigned char sr;
W
Wolfram Sang 已提交
468
	int wakeup = 0;
469

470
	sr = iic_rd(pd, ICSR);
471
	pd->sr |= sr; /* remember state */
472 473

	dev_dbg(pd->dev, "i2c_isr 0x%02x 0x%02x %s %d %d!\n", sr, pd->sr,
474 475
	       (pd->msg->flags & I2C_M_RD) ? "read" : "write",
	       pd->pos, pd->msg->len);
476

W
Wolfram Sang 已提交
477 478 479 480
	/* Kick off TxDMA after preface was done */
	if (pd->dma_direction == DMA_TO_DEVICE && pd->pos == 0)
		iic_set_clr(pd, ICIC, ICIC_TDMAE, 0);
	else if (sr & (ICSR_AL | ICSR_TACK))
481
		/* don't interrupt transaction - continue to issue stop */
482
		iic_wr(pd, ICSR, sr & ~(ICSR_AL | ICSR_TACK));
W
Wolfram Sang 已提交
483
	else if (pd->msg->flags & I2C_M_RD)
484 485 486
		wakeup = sh_mobile_i2c_isr_rx(pd);
	else
		wakeup = sh_mobile_i2c_isr_tx(pd);
487

W
Wolfram Sang 已提交
488 489 490 491
	/* Kick off RxDMA after preface was done */
	if (pd->dma_direction == DMA_FROM_DEVICE && pd->pos == 1)
		iic_set_clr(pd, ICIC, ICIC_RDMAE, 0);

492
	if (sr & ICSR_WAIT) /* TODO: add delay here to support slow acks */
493
		iic_wr(pd, ICSR, sr & ~ICSR_WAIT);
494 495 496 497 498 499

	if (wakeup) {
		pd->sr |= SW_DONE;
		wake_up(&pd->wait);
	}

500 501 502
	/* defeat write posting to avoid spurious WAIT interrupts */
	iic_rd(pd, ICSR);

503 504 505
	return IRQ_HANDLED;
}

506 507 508 509 510 511 512 513 514 515 516
static void sh_mobile_i2c_dma_unmap(struct sh_mobile_i2c_data *pd)
{
	struct dma_chan *chan = pd->dma_direction == DMA_FROM_DEVICE
				? pd->dma_rx : pd->dma_tx;

	dma_unmap_single(chan->device->dev, sg_dma_address(&pd->sg),
			 pd->msg->len, pd->dma_direction);

	pd->dma_direction = DMA_NONE;
}

W
Wolfram Sang 已提交
517 518 519 520 521 522 523 524 525
static void sh_mobile_i2c_cleanup_dma(struct sh_mobile_i2c_data *pd)
{
	if (pd->dma_direction == DMA_NONE)
		return;
	else if (pd->dma_direction == DMA_FROM_DEVICE)
		dmaengine_terminate_all(pd->dma_rx);
	else if (pd->dma_direction == DMA_TO_DEVICE)
		dmaengine_terminate_all(pd->dma_tx);

526
	sh_mobile_i2c_dma_unmap(pd);
W
Wolfram Sang 已提交
527 528 529 530 531 532
}

static void sh_mobile_i2c_dma_callback(void *data)
{
	struct sh_mobile_i2c_data *pd = data;

533
	sh_mobile_i2c_dma_unmap(pd);
W
Wolfram Sang 已提交
534
	pd->pos = pd->msg->len;
535
	pd->stop_after_dma = true;
W
Wolfram Sang 已提交
536 537 538 539

	iic_set_clr(pd, ICIC, 0, ICIC_TDMAE | ICIC_RDMAE);
}

540 541 542 543 544 545 546 547 548 549
static struct dma_chan *sh_mobile_i2c_request_dma_chan(struct device *dev,
				enum dma_transfer_direction dir, dma_addr_t port_addr)
{
	struct dma_chan *chan;
	struct dma_slave_config cfg;
	char *chan_name = dir == DMA_MEM_TO_DEV ? "tx" : "rx";
	int ret;

	chan = dma_request_slave_channel_reason(dev, chan_name);
	if (IS_ERR(chan)) {
550 551
		dev_dbg(dev, "request_channel failed for %s (%ld)\n", chan_name,
			PTR_ERR(chan));
552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575
		return chan;
	}

	memset(&cfg, 0, sizeof(cfg));
	cfg.direction = dir;
	if (dir == DMA_MEM_TO_DEV) {
		cfg.dst_addr = port_addr;
		cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
	} else {
		cfg.src_addr = port_addr;
		cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
	}

	ret = dmaengine_slave_config(chan, &cfg);
	if (ret) {
		dev_dbg(dev, "slave_config failed for %s (%d)\n", chan_name, ret);
		dma_release_channel(chan);
		return ERR_PTR(ret);
	}

	dev_dbg(dev, "got DMA channel for %s\n", chan_name);
	return chan;
}

W
Wolfram Sang 已提交
576 577 578 579 580 581 582 583 584
static void sh_mobile_i2c_xfer_dma(struct sh_mobile_i2c_data *pd)
{
	bool read = pd->msg->flags & I2C_M_RD;
	enum dma_data_direction dir = read ? DMA_FROM_DEVICE : DMA_TO_DEVICE;
	struct dma_chan *chan = read ? pd->dma_rx : pd->dma_tx;
	struct dma_async_tx_descriptor *txdesc;
	dma_addr_t dma_addr;
	dma_cookie_t cookie;

585 586 587 588 589 590 591 592 593
	if (PTR_ERR(chan) == -EPROBE_DEFER) {
		if (read)
			chan = pd->dma_rx = sh_mobile_i2c_request_dma_chan(pd->dev, DMA_DEV_TO_MEM,
									   pd->res->start + ICDR);
		else
			chan = pd->dma_tx = sh_mobile_i2c_request_dma_chan(pd->dev, DMA_MEM_TO_DEV,
									   pd->res->start + ICDR);
	}

W
Wolfram Sang 已提交
594
	if (IS_ERR(chan))
W
Wolfram Sang 已提交
595 596
		return;

597
	dma_addr = dma_map_single(chan->device->dev, pd->msg->buf, pd->msg->len, dir);
598
	if (dma_mapping_error(chan->device->dev, dma_addr)) {
W
Wolfram Sang 已提交
599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629
		dev_dbg(pd->dev, "dma map failed, using PIO\n");
		return;
	}

	sg_dma_len(&pd->sg) = pd->msg->len;
	sg_dma_address(&pd->sg) = dma_addr;

	pd->dma_direction = dir;

	txdesc = dmaengine_prep_slave_sg(chan, &pd->sg, 1,
					 read ? DMA_DEV_TO_MEM : DMA_MEM_TO_DEV,
					 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!txdesc) {
		dev_dbg(pd->dev, "dma prep slave sg failed, using PIO\n");
		sh_mobile_i2c_cleanup_dma(pd);
		return;
	}

	txdesc->callback = sh_mobile_i2c_dma_callback;
	txdesc->callback_param = pd;

	cookie = dmaengine_submit(txdesc);
	if (dma_submit_error(cookie)) {
		dev_dbg(pd->dev, "submitting dma failed, using PIO\n");
		sh_mobile_i2c_cleanup_dma(pd);
		return;
	}

	dma_async_issue_pending(chan);
}

630 631
static int start_ch(struct sh_mobile_i2c_data *pd, struct i2c_msg *usr_msg,
		    bool do_init)
632
{
633 634
	if (usr_msg->len == 0 && (usr_msg->flags & I2C_M_RD)) {
		dev_err(pd->dev, "Unsupported zero length i2c read\n");
635
		return -EOPNOTSUPP;
636 637
	}

638 639 640
	if (do_init) {
		/* Initialize channel registers */
		iic_set_clr(pd, ICCR, 0, ICCR_ICE);
641

642 643
		/* Enable channel and configure rx ack */
		iic_set_clr(pd, ICCR, ICCR_ICE, 0);
644

645 646 647 648
		/* Set the clock */
		iic_wr(pd, ICCL, pd->iccl & 0xff);
		iic_wr(pd, ICCH, pd->icch & 0xff);
	}
649 650 651 652 653

	pd->msg = usr_msg;
	pd->pos = -1;
	pd->sr = 0;

W
Wolfram Sang 已提交
654 655 656
	if (pd->msg->len > 8)
		sh_mobile_i2c_xfer_dma(pd);

657
	/* Enable all interrupts to begin with */
658
	iic_wr(pd, ICIC, ICIC_DTEE | ICIC_WAITE | ICIC_ALE | ICIC_TACKE);
659 660 661
	return 0;
}

662 663 664 665 666 667 668 669 670 671 672
static int poll_dte(struct sh_mobile_i2c_data *pd)
{
	int i;

	for (i = 1000; i; i--) {
		u_int8_t val = iic_rd(pd, ICSR);

		if (val & ICSR_DTE)
			break;

		if (val & ICSR_TACK)
673
			return -ENXIO;
674 675 676 677

		udelay(10);
	}

678
	return i ? 0 : -ETIMEDOUT;
679 680
}

681 682 683 684 685 686 687 688 689 690 691 692 693 694 695
static int poll_busy(struct sh_mobile_i2c_data *pd)
{
	int i;

	for (i = 1000; i; i--) {
		u_int8_t val = iic_rd(pd, ICSR);

		dev_dbg(pd->dev, "val 0x%02x pd->sr 0x%02x\n", val, pd->sr);

		/* the interrupt handler may wake us up before the
		 * transfer is finished, so poll the hardware
		 * until we're done.
		 */
		if (!(val & ICSR_BUSY)) {
			/* handle missing acknowledge and arbitration lost */
696 697 698 699 700
			val |= pd->sr;
			if (val & ICSR_TACK)
				return -ENXIO;
			if (val & ICSR_AL)
				return -EAGAIN;
701 702 703 704 705 706
			break;
		}

		udelay(10);
	}

707
	return i ? 0 : -ETIMEDOUT;
708 709
}

710 711 712 713 714 715 716
static int sh_mobile_i2c_xfer(struct i2c_adapter *adapter,
			      struct i2c_msg *msgs,
			      int num)
{
	struct sh_mobile_i2c_data *pd = i2c_get_adapdata(adapter);
	struct i2c_msg	*msg;
	int err = 0;
717 718
	int i;
	long timeout;
719 720 721 722 723

	activate_ch(pd);

	/* Process all messages */
	for (i = 0; i < num; i++) {
724
		bool do_start = pd->send_stop || !i;
725
		msg = &msgs[i];
726
		pd->send_stop = i == num - 1 || msg->flags & I2C_M_STOP;
727
		pd->stop_after_dma = false;
728

729
		err = start_ch(pd, msg, do_start);
730 731 732
		if (err)
			break;

733 734
		if (do_start)
			i2c_op(pd, OP_START, 0);
735 736

		/* The interrupt handler takes care of the rest... */
737
		timeout = wait_event_timeout(pd->wait,
738
				       pd->sr & (ICSR_TACK | SW_DONE),
739
				       adapter->timeout);
740
		if (!timeout) {
741
			dev_err(pd->dev, "Transfer request timed out\n");
W
Wolfram Sang 已提交
742 743 744
			if (pd->dma_direction != DMA_NONE)
				sh_mobile_i2c_cleanup_dma(pd);

745 746 747
			err = -ETIMEDOUT;
			break;
		}
748

749 750 751 752
		if (pd->send_stop)
			err = poll_busy(pd);
		else
			err = poll_dte(pd);
753
		if (err < 0)
754 755 756 757 758 759 760 761 762 763 764 765
			break;
	}

	deactivate_ch(pd);

	if (!err)
		err = num;
	return err;
}

static u32 sh_mobile_i2c_func(struct i2c_adapter *adapter)
{
766
	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL | I2C_FUNC_PROTOCOL_MANGLING;
767 768
}

769
static const struct i2c_algorithm sh_mobile_i2c_algorithm = {
770 771 772 773
	.functionality	= sh_mobile_i2c_func,
	.master_xfer	= sh_mobile_i2c_xfer,
};

774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800
/*
 * r8a7740 chip has lasting errata on I2C I/O pad reset.
 * this is work-around for it.
 */
static void sh_mobile_i2c_r8a7740_workaround(struct sh_mobile_i2c_data *pd)
{
	iic_set_clr(pd, ICCR, ICCR_ICE, 0);
	iic_rd(pd, ICCR); /* dummy read */

	iic_set_clr(pd, ICSTART, ICSTART_ICSTART, 0);
	iic_rd(pd, ICSTART); /* dummy read */

	udelay(10);

	iic_wr(pd, ICCR, ICCR_SCP);
	iic_wr(pd, ICSTART, 0);

	udelay(10);

	iic_wr(pd, ICCR, ICCR_TRS);
	udelay(10);
	iic_wr(pd, ICCR, 0);
	udelay(10);
	iic_wr(pd, ICCR, ICCR_TRS);
	udelay(10);
}

801 802 803 804
static const struct sh_mobile_dt_config default_dt_config = {
	.clks_per_count = 1,
};

805
static const struct sh_mobile_dt_config fast_clock_dt_config = {
806 807 808
	.clks_per_count = 2,
};

809 810 811 812 813
static const struct sh_mobile_dt_config r8a7740_dt_config = {
	.clks_per_count = 1,
	.setup = sh_mobile_i2c_r8a7740_workaround,
};

814
static const struct of_device_id sh_mobile_i2c_dt_ids[] = {
815
	{ .compatible = "renesas,iic-r8a73a4", .data = &fast_clock_dt_config },
816
	{ .compatible = "renesas,iic-r8a7740", .data = &r8a7740_dt_config },
817 818 819 820 821
	{ .compatible = "renesas,iic-r8a7790", .data = &fast_clock_dt_config },
	{ .compatible = "renesas,iic-r8a7791", .data = &fast_clock_dt_config },
	{ .compatible = "renesas,iic-r8a7792", .data = &fast_clock_dt_config },
	{ .compatible = "renesas,iic-r8a7793", .data = &fast_clock_dt_config },
	{ .compatible = "renesas,iic-r8a7794", .data = &fast_clock_dt_config },
822
	{ .compatible = "renesas,rcar-gen2-iic", .data = &fast_clock_dt_config },
823
	{ .compatible = "renesas,iic-r8a7795", .data = &fast_clock_dt_config },
824
	{ .compatible = "renesas,rcar-gen3-iic", .data = &fast_clock_dt_config },
825
	{ .compatible = "renesas,iic-sh73a0", .data = &fast_clock_dt_config },
826
	{ .compatible = "renesas,rmobile-iic", .data = &default_dt_config },
827 828 829 830
	{},
};
MODULE_DEVICE_TABLE(of, sh_mobile_i2c_dt_ids);

W
Wolfram Sang 已提交
831 832
static void sh_mobile_i2c_release_dma(struct sh_mobile_i2c_data *pd)
{
W
Wolfram Sang 已提交
833
	if (!IS_ERR(pd->dma_tx)) {
W
Wolfram Sang 已提交
834
		dma_release_channel(pd->dma_tx);
W
Wolfram Sang 已提交
835
		pd->dma_tx = ERR_PTR(-EPROBE_DEFER);
W
Wolfram Sang 已提交
836 837
	}

W
Wolfram Sang 已提交
838
	if (!IS_ERR(pd->dma_rx)) {
W
Wolfram Sang 已提交
839
		dma_release_channel(pd->dma_rx);
W
Wolfram Sang 已提交
840
		pd->dma_rx = ERR_PTR(-EPROBE_DEFER);
W
Wolfram Sang 已提交
841 842 843
	}
}

W
Wolfram Sang 已提交
844
static int sh_mobile_i2c_hook_irqs(struct platform_device *dev, struct sh_mobile_i2c_data *pd)
845 846
{
	struct resource *res;
847 848
	resource_size_t n;
	int k = 0, ret;
849 850

	while ((res = platform_get_resource(dev, IORESOURCE_IRQ, k))) {
851 852
		for (n = res->start; n <= res->end; n++) {
			ret = devm_request_irq(&dev->dev, n, sh_mobile_i2c_isr,
W
Wolfram Sang 已提交
853
					  0, dev_name(&dev->dev), pd);
854 855 856
			if (ret) {
				dev_err(&dev->dev, "cannot request IRQ %pa\n", &n);
				return ret;
857
			}
858 859 860 861
		}
		k++;
	}

862
	return k > 0 ? 0 : -ENOENT;
863 864 865 866 867 868 869
}

static int sh_mobile_i2c_probe(struct platform_device *dev)
{
	struct sh_mobile_i2c_data *pd;
	struct i2c_adapter *adap;
	struct resource *res;
870
	const struct sh_mobile_dt_config *config;
871
	int ret;
872
	u32 bus_speed;
873

874 875
	pd = devm_kzalloc(&dev->dev, sizeof(struct sh_mobile_i2c_data), GFP_KERNEL);
	if (!pd)
876 877
		return -ENOMEM;

878
	pd->clk = devm_clk_get(&dev->dev, NULL);
879
	if (IS_ERR(pd->clk)) {
880
		dev_err(&dev->dev, "cannot get clock\n");
881
		return PTR_ERR(pd->clk);
882 883
	}

W
Wolfram Sang 已提交
884
	ret = sh_mobile_i2c_hook_irqs(dev, pd);
885
	if (ret)
886
		return ret;
887 888 889 890 891 892

	pd->dev = &dev->dev;
	platform_set_drvdata(dev, pd);

	res = platform_get_resource(dev, IORESOURCE_MEM, 0);

893
	pd->res = res;
894
	pd->reg = devm_ioremap_resource(&dev->dev, res);
895 896
	if (IS_ERR(pd->reg))
		return PTR_ERR(pd->reg);
897

898 899
	ret = of_property_read_u32(dev->dev.of_node, "clock-frequency", &bus_speed);
	pd->bus_speed = ret ? STANDARD_MODE : bus_speed;
900
	pd->clks_per_count = 1;
901

902 903
	config = of_device_get_match_data(&dev->dev);
	if (config) {
904
		pd->clks_per_count = config->clks_per_count;
905

906 907
		if (config->setup)
			config->setup(pd);
908
	}
909

910 911 912
	/* The IIC blocks on SH-Mobile ARM processors
	 * come with two new bits in ICIC.
	 */
913
	if (resource_size(res) > 0x17)
914 915
		pd->flags |= IIC_FLAG_HAS_ICIC67;

916 917 918
	ret = sh_mobile_i2c_init(pd);
	if (ret)
		return ret;
919

W
Wolfram Sang 已提交
920 921 922
	/* Init DMA */
	sg_init_table(&pd->sg, 1);
	pd->dma_direction = DMA_NONE;
923
	pd->dma_rx = pd->dma_tx = ERR_PTR(-EPROBE_DEFER);
W
Wolfram Sang 已提交
924

925 926 927 928 929 930 931 932 933 934 935 936 937
	/* Enable Runtime PM for this device.
	 *
	 * Also tell the Runtime PM core to ignore children
	 * for this device since it is valid for us to suspend
	 * this I2C master driver even though the slave devices
	 * on the I2C bus may not be suspended.
	 *
	 * The state of the I2C hardware bus is unaffected by
	 * the Runtime PM state.
	 */
	pm_suspend_ignore_children(&dev->dev, true);
	pm_runtime_enable(&dev->dev);

938 939 940 941 942 943 944 945 946
	/* setup the private data */
	adap = &pd->adap;
	i2c_set_adapdata(adap, pd);

	adap->owner = THIS_MODULE;
	adap->algo = &sh_mobile_i2c_algorithm;
	adap->dev.parent = &dev->dev;
	adap->retries = 5;
	adap->nr = dev->id;
947
	adap->dev.of_node = dev->dev.of_node;
948 949 950

	strlcpy(adap->name, dev->name, sizeof(adap->name));

951 952
	spin_lock_init(&pd->lock);
	init_waitqueue_head(&pd->wait);
953 954 955

	ret = i2c_add_numbered_adapter(adap);
	if (ret < 0) {
W
Wolfram Sang 已提交
956
		sh_mobile_i2c_release_dma(pd);
957
		return ret;
958 959
	}

960
	dev_info(&dev->dev, "I2C adapter %d, bus speed %lu Hz\n", adap->nr, pd->bus_speed);
961

962 963 964 965 966 967 968 969
	return 0;
}

static int sh_mobile_i2c_remove(struct platform_device *dev)
{
	struct sh_mobile_i2c_data *pd = platform_get_drvdata(dev);

	i2c_del_adapter(&pd->adap);
W
Wolfram Sang 已提交
970
	sh_mobile_i2c_release_dma(pd);
971
	pm_runtime_disable(&dev->dev);
972 973 974
	return 0;
}

975 976 977 978 979 980 981 982 983 984 985 986
static int sh_mobile_i2c_runtime_nop(struct device *dev)
{
	/* Runtime PM callback shared between ->runtime_suspend()
	 * and ->runtime_resume(). Simply returns success.
	 *
	 * This driver re-initializes all registers after
	 * pm_runtime_get_sync() anyway so there is no need
	 * to save and restore registers here.
	 */
	return 0;
}

987
static const struct dev_pm_ops sh_mobile_i2c_dev_pm_ops = {
988 989 990 991
	.runtime_suspend = sh_mobile_i2c_runtime_nop,
	.runtime_resume = sh_mobile_i2c_runtime_nop,
};

992 993 994
static struct platform_driver sh_mobile_i2c_driver = {
	.driver		= {
		.name		= "i2c-sh_mobile",
995
		.pm		= &sh_mobile_i2c_dev_pm_ops,
996
		.of_match_table = sh_mobile_i2c_dt_ids,
997 998 999 1000 1001 1002 1003 1004 1005
	},
	.probe		= sh_mobile_i2c_probe,
	.remove		= sh_mobile_i2c_remove,
};

static int __init sh_mobile_i2c_adap_init(void)
{
	return platform_driver_register(&sh_mobile_i2c_driver);
}
W
Wolfram Sang 已提交
1006
subsys_initcall(sh_mobile_i2c_adap_init);
1007 1008 1009 1010 1011 1012 1013 1014

static void __exit sh_mobile_i2c_adap_exit(void)
{
	platform_driver_unregister(&sh_mobile_i2c_driver);
}
module_exit(sh_mobile_i2c_adap_exit);

MODULE_DESCRIPTION("SuperH Mobile I2C Bus Controller driver");
W
Wolfram Sang 已提交
1015
MODULE_AUTHOR("Magnus Damm and Wolfram Sang");
1016
MODULE_LICENSE("GPL v2");
1017
MODULE_ALIAS("platform:i2c-sh_mobile");