gpio-omap.c 40.1 KB
Newer Older
1 2 3
/*
 * Support functions for OMAP GPIO
 *
4
 * Copyright (C) 2003-2005 Nokia Corporation
5
 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
6
 *
7 8 9
 * Copyright (C) 2009 Texas Instruments
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
10 11 12 13 14 15 16 17
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/interrupt.h>
18
#include <linux/syscore_ops.h>
19
#include <linux/err.h>
20
#include <linux/clk.h>
21
#include <linux/io.h>
22
#include <linux/device.h>
23
#include <linux/pm_runtime.h>
24
#include <linux/pm.h>
25 26 27
#include <linux/of.h>
#include <linux/of_device.h>
#include <linux/irqdomain.h>
28

29
#include <mach/hardware.h>
30
#include <asm/irq.h>
31
#include <mach/irqs.h>
32
#include <asm/gpio.h>
33 34
#include <asm/mach/irq.h>

35 36
#define OFF_MODE	1

37 38
static LIST_HEAD(omap_gpio_list);

39 40 41 42 43 44 45 46 47 48 49
struct gpio_regs {
	u32 irqenable1;
	u32 irqenable2;
	u32 wake_en;
	u32 ctrl;
	u32 oe;
	u32 leveldetect0;
	u32 leveldetect1;
	u32 risingdetect;
	u32 fallingdetect;
	u32 dataout;
50 51
	u32 debounce;
	u32 debounce_en;
52 53
};

54
struct gpio_bank {
55
	struct list_head node;
56
	void __iomem *base;
57
	u16 irq;
58 59
	int irq_base;
	struct irq_domain *domain;
60 61
	u32 suspend_wakeup;
	u32 saved_wakeup;
62 63
	u32 non_wakeup_gpios;
	u32 enabled_non_wakeup_gpios;
64
	struct gpio_regs context;
65 66 67
	u32 saved_datain;
	u32 saved_fallingdetect;
	u32 saved_risingdetect;
68
	u32 level_mask;
69
	u32 toggle_mask;
70
	spinlock_t lock;
D
David Brownell 已提交
71
	struct gpio_chip chip;
72
	struct clk *dbck;
C
Charulatha V 已提交
73
	u32 mod_usage;
74
	u32 dbck_enable_mask;
75
	bool dbck_enabled;
76
	struct device *dev;
77
	bool is_mpuio;
78
	bool dbck_flag;
79
	bool loses_context;
80
	int stride;
81
	u32 width;
82
	int context_loss_count;
83 84
	int power_mode;
	bool workaround_enabled;
85 86

	void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);
87
	int (*get_context_loss_count)(struct device *dev);
88 89

	struct omap_gpio_reg_offs *regs;
90 91
};

92 93
#define GPIO_INDEX(bank, gpio) (gpio % bank->width)
#define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio))
94
#define GPIO_MOD_CTRL_BIT	BIT(0)
95

96 97 98 99 100
static int irq_to_gpio(struct gpio_bank *bank, unsigned int gpio_irq)
{
	return gpio_irq - bank->irq_base + bank->chip.base;
}

101 102
static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
{
103
	void __iomem *reg = bank->base;
104 105
	u32 l;

106
	reg += bank->regs->direction;
107 108 109 110 111 112
	l = __raw_readl(reg);
	if (is_input)
		l |= 1 << gpio;
	else
		l &= ~(1 << gpio);
	__raw_writel(l, reg);
113
	bank->context.oe = l;
114 115
}

116 117 118

/* set data out value using dedicate set/clear register */
static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable)
119
{
120
	void __iomem *reg = bank->base;
121
	u32 l = GPIO_BIT(bank, gpio);
122

123
	if (enable) {
124
		reg += bank->regs->set_dataout;
125 126
		bank->context.dataout |= l;
	} else {
127
		reg += bank->regs->clr_dataout;
128 129
		bank->context.dataout &= ~l;
	}
130 131 132 133

	__raw_writel(l, reg);
}

134 135
/* set data out value using mask register */
static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable)
136
{
137 138 139
	void __iomem *reg = bank->base + bank->regs->dataout;
	u32 gpio_bit = GPIO_BIT(bank, gpio);
	u32 l;
140

141 142 143 144 145
	l = __raw_readl(reg);
	if (enable)
		l |= gpio_bit;
	else
		l &= ~gpio_bit;
146
	__raw_writel(l, reg);
147
	bank->context.dataout = l;
148 149
}

150
static int _get_gpio_datain(struct gpio_bank *bank, int offset)
151
{
152
	void __iomem *reg = bank->base + bank->regs->datain;
153

154
	return (__raw_readl(reg) & (1 << offset)) != 0;
155
}
156

157
static int _get_gpio_dataout(struct gpio_bank *bank, int offset)
158
{
159
	void __iomem *reg = bank->base + bank->regs->dataout;
160

161
	return (__raw_readl(reg) & (1 << offset)) != 0;
162 163
}

164 165 166 167
static inline void _gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
{
	int l = __raw_readl(base + reg);

168
	if (set)
169 170 171 172 173 174
		l |= mask;
	else
		l &= ~mask;

	__raw_writel(l, base + reg);
}
175

176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191
static inline void _gpio_dbck_enable(struct gpio_bank *bank)
{
	if (bank->dbck_enable_mask && !bank->dbck_enabled) {
		clk_enable(bank->dbck);
		bank->dbck_enabled = true;
	}
}

static inline void _gpio_dbck_disable(struct gpio_bank *bank)
{
	if (bank->dbck_enable_mask && bank->dbck_enabled) {
		clk_disable(bank->dbck);
		bank->dbck_enabled = false;
	}
}

192 193 194 195 196 197 198 199 200 201 202 203
/**
 * _set_gpio_debounce - low level gpio debounce time
 * @bank: the gpio bank we're acting upon
 * @gpio: the gpio number on this @gpio
 * @debounce: debounce time to use
 *
 * OMAP's debounce time is in 31us steps so we need
 * to convert and round up to the closest unit.
 */
static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
		unsigned debounce)
{
204
	void __iomem		*reg;
205 206 207
	u32			val;
	u32			l;

208 209 210
	if (!bank->dbck_flag)
		return;

211 212 213 214 215 216 217
	if (debounce < 32)
		debounce = 0x01;
	else if (debounce > 7936)
		debounce = 0xff;
	else
		debounce = (debounce / 0x1f) - 1;

218
	l = GPIO_BIT(bank, gpio);
219

220
	clk_enable(bank->dbck);
221
	reg = bank->base + bank->regs->debounce;
222 223
	__raw_writel(debounce, reg);

224
	reg = bank->base + bank->regs->debounce_en;
225 226
	val = __raw_readl(reg);

227
	if (debounce)
228
		val |= l;
229
	else
230
		val &= ~l;
231
	bank->dbck_enable_mask = val;
232 233

	__raw_writel(val, reg);
234 235 236 237 238 239 240 241 242 243
	clk_disable(bank->dbck);
	/*
	 * Enable debounce clock per module.
	 * This call is mandatory because in omap_gpio_request() when
	 * *_runtime_get_sync() is called,  _gpio_dbck_enable() within
	 * runtime callbck fails to turn on dbck because dbck_enable_mask
	 * used within _gpio_dbck_enable() is still not initialized at
	 * that point. Therefore we have to enable dbck here.
	 */
	_gpio_dbck_enable(bank);
244 245 246 247
	if (bank->dbck_enable_mask) {
		bank->context.debounce = debounce;
		bank->context.debounce_en = val;
	}
248 249
}

250
static inline void set_gpio_trigger(struct gpio_bank *bank, int gpio,
251
						unsigned trigger)
252
{
253
	void __iomem *base = bank->base;
254 255
	u32 gpio_bit = 1 << gpio;

256 257 258 259 260 261 262 263 264
	_gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
		  trigger & IRQ_TYPE_LEVEL_LOW);
	_gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
		  trigger & IRQ_TYPE_LEVEL_HIGH);
	_gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
		  trigger & IRQ_TYPE_EDGE_RISING);
	_gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
		  trigger & IRQ_TYPE_EDGE_FALLING);

265 266 267 268 269 270 271 272 273 274
	bank->context.leveldetect0 =
			__raw_readl(bank->base + bank->regs->leveldetect0);
	bank->context.leveldetect1 =
			__raw_readl(bank->base + bank->regs->leveldetect1);
	bank->context.risingdetect =
			__raw_readl(bank->base + bank->regs->risingdetect);
	bank->context.fallingdetect =
			__raw_readl(bank->base + bank->regs->fallingdetect);

	if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
275
		_gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
276 277 278
		bank->context.wake_en =
			__raw_readl(bank->base + bank->regs->wkup_en);
	}
279

280
	/* This part needs to be executed always for OMAP{34xx, 44xx} */
281 282 283 284 285 286 287
	if (!bank->regs->irqctrl) {
		/* On omap24xx proceed only when valid GPIO bit is set */
		if (bank->non_wakeup_gpios) {
			if (!(bank->non_wakeup_gpios & gpio_bit))
				goto exit;
		}

288 289 290 291 292 293 294
		/*
		 * Log the edge gpio and manually trigger the IRQ
		 * after resume if the input level changes
		 * to avoid irq lost during PER RET/OFF mode
		 * Applies for omap2 non-wakeup gpio and all omap3 gpios
		 */
		if (trigger & IRQ_TYPE_EDGE_BOTH)
295 296 297 298
			bank->enabled_non_wakeup_gpios |= gpio_bit;
		else
			bank->enabled_non_wakeup_gpios &= ~gpio_bit;
	}
299

300
exit:
301 302 303
	bank->level_mask =
		__raw_readl(bank->base + bank->regs->leveldetect0) |
		__raw_readl(bank->base + bank->regs->leveldetect1);
304 305
}

306
#ifdef CONFIG_ARCH_OMAP1
307 308 309 310 311 312 313 314 315
/*
 * This only applies to chips that can't do both rising and falling edge
 * detection at once.  For all other chips, this function is a noop.
 */
static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
{
	void __iomem *reg = bank->base;
	u32 l = 0;

316
	if (!bank->regs->irqctrl)
317
		return;
318 319

	reg += bank->regs->irqctrl;
320 321 322 323 324 325 326 327 328

	l = __raw_readl(reg);
	if ((l >> gpio) & 1)
		l &= ~(1 << gpio);
	else
		l |= 1 << gpio;

	__raw_writel(l, reg);
}
329 330
#else
static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
331
#endif
332

333 334
static int _set_gpio_triggering(struct gpio_bank *bank, int gpio,
							unsigned trigger)
335 336
{
	void __iomem *reg = bank->base;
337
	void __iomem *base = bank->base;
338
	u32 l = 0;
339

340 341 342 343 344
	if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
		set_gpio_trigger(bank, gpio, trigger);
	} else if (bank->regs->irqctrl) {
		reg += bank->regs->irqctrl;

345
		l = __raw_readl(reg);
346
		if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
347
			bank->toggle_mask |= 1 << gpio;
348
		if (trigger & IRQ_TYPE_EDGE_RISING)
349
			l |= 1 << gpio;
350
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
351
			l &= ~(1 << gpio);
352
		else
353 354 355 356
			return -EINVAL;

		__raw_writel(l, reg);
	} else if (bank->regs->edgectrl1) {
357
		if (gpio & 0x08)
358
			reg += bank->regs->edgectrl2;
359
		else
360 361
			reg += bank->regs->edgectrl1;

362 363 364
		gpio &= 0x07;
		l = __raw_readl(reg);
		l &= ~(3 << (gpio << 1));
365
		if (trigger & IRQ_TYPE_EDGE_RISING)
366
			l |= 2 << (gpio << 1);
367
		if (trigger & IRQ_TYPE_EDGE_FALLING)
368
			l |= 1 << (gpio << 1);
369 370 371

		/* Enable wake-up during idle for dynamic tick */
		_gpio_rmw(base, bank->regs->wkup_en, 1 << gpio, trigger);
372 373
		bank->context.wake_en =
			__raw_readl(bank->base + bank->regs->wkup_en);
374
		__raw_writel(l, reg);
375
	}
376
	return 0;
377 378
}

379
static int gpio_irq_type(struct irq_data *d, unsigned type)
380
{
381
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
382 383
	unsigned gpio;
	int retval;
D
David Brownell 已提交
384
	unsigned long flags;
385

386 387
	if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE)
		gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
388
	else
389
		gpio = irq_to_gpio(bank, d->irq);
390

391
	if (type & ~IRQ_TYPE_SENSE_MASK)
392
		return -EINVAL;
393

394 395
	if (!bank->regs->leveldetect0 &&
		(type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
396 397
		return -EINVAL;

D
David Brownell 已提交
398
	spin_lock_irqsave(&bank->lock, flags);
399
	retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type);
D
David Brownell 已提交
400
	spin_unlock_irqrestore(&bank->lock, flags);
401 402

	if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
T
Thomas Gleixner 已提交
403
		__irq_set_handler_locked(d->irq, handle_level_irq);
404
	else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
T
Thomas Gleixner 已提交
405
		__irq_set_handler_locked(d->irq, handle_edge_irq);
406

407
	return retval;
408 409 410 411
}

static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
{
412
	void __iomem *reg = bank->base;
413

414
	reg += bank->regs->irqstatus;
415
	__raw_writel(gpio_mask, reg);
416 417

	/* Workaround for clearing DSP GPIO interrupts to allow retention */
418 419
	if (bank->regs->irqstatus2) {
		reg = bank->base + bank->regs->irqstatus2;
420
		__raw_writel(gpio_mask, reg);
421
	}
422 423 424

	/* Flush posted write for the irq status to avoid spurious interrupts */
	__raw_readl(reg);
425 426 427 428
}

static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
{
429
	_clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
430 431
}

432 433 434
static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
{
	void __iomem *reg = bank->base;
435
	u32 l;
436
	u32 mask = (1 << bank->width) - 1;
437

438
	reg += bank->regs->irqenable;
439
	l = __raw_readl(reg);
440
	if (bank->regs->irqenable_inv)
441 442 443
		l = ~l;
	l &= mask;
	return l;
444 445
}

446
static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
447
{
448
	void __iomem *reg = bank->base;
449 450
	u32 l;

451 452 453
	if (bank->regs->set_irqenable) {
		reg += bank->regs->set_irqenable;
		l = gpio_mask;
454
		bank->context.irqenable1 |= gpio_mask;
455 456
	} else {
		reg += bank->regs->irqenable;
457
		l = __raw_readl(reg);
458 459
		if (bank->regs->irqenable_inv)
			l &= ~gpio_mask;
460 461
		else
			l |= gpio_mask;
462
		bank->context.irqenable1 = l;
463 464 465 466 467 468 469 470 471 472 473 474
	}

	__raw_writel(l, reg);
}

static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
{
	void __iomem *reg = bank->base;
	u32 l;

	if (bank->regs->clr_irqenable) {
		reg += bank->regs->clr_irqenable;
475
		l = gpio_mask;
476
		bank->context.irqenable1 &= ~gpio_mask;
477 478
	} else {
		reg += bank->regs->irqenable;
479
		l = __raw_readl(reg);
480
		if (bank->regs->irqenable_inv)
481
			l |= gpio_mask;
482
		else
483
			l &= ~gpio_mask;
484
		bank->context.irqenable1 = l;
485
	}
486

487 488 489 490 491
	__raw_writel(l, reg);
}

static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
{
492 493 494 495
	if (enable)
		_enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
	else
		_disable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
496 497
}

498 499 500 501 502 503 504 505 506 507
/*
 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
 * 1510 does not seem to have a wake-up register. If JTAG is connected
 * to the target, system will wake up always on GPIO events. While
 * system is running all registered GPIO interrupts need to have wake-up
 * enabled. When system is suspended, only selected GPIO interrupts need
 * to have wake-up enabled.
 */
static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
{
508 509
	u32 gpio_bit = GPIO_BIT(bank, gpio);
	unsigned long flags;
D
David Brownell 已提交
510

511
	if (bank->non_wakeup_gpios & gpio_bit) {
512
		dev_err(bank->dev,
513
			"Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
514 515
		return -EINVAL;
	}
516 517 518 519 520 521 522

	spin_lock_irqsave(&bank->lock, flags);
	if (enable)
		bank->suspend_wakeup |= gpio_bit;
	else
		bank->suspend_wakeup &= ~gpio_bit;

523
	__raw_writel(bank->suspend_wakeup, bank->base + bank->regs->wkup_en);
524 525 526
	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
527 528
}

529 530
static void _reset_gpio(struct gpio_bank *bank, int gpio)
{
531
	_set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
532 533
	_set_gpio_irqenable(bank, gpio, 0);
	_clear_gpio_irqstatus(bank, gpio);
534
	_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
535 536
}

537
/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
538
static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
539
{
540 541
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
	unsigned int gpio = irq_to_gpio(bank, d->irq);
542

543
	return _set_gpio_wakeup(bank, gpio, enable);
544 545
}

546
static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
547
{
548
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
549
	unsigned long flags;
D
David Brownell 已提交
550

551 552 553 554 555 556
	/*
	 * If this is the first gpio_request for the bank,
	 * enable the bank module.
	 */
	if (!bank->mod_usage)
		pm_runtime_get_sync(bank->dev);
557

558
	spin_lock_irqsave(&bank->lock, flags);
559 560 561
	/* Set trigger to none. You need to enable the desired trigger with
	 * request_irq() or set_irq_type().
	 */
562
	_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
563

564 565
	if (bank->regs->pinctrl) {
		void __iomem *reg = bank->base + bank->regs->pinctrl;
566

567
		/* Claim the pin for MPU */
568
		__raw_writel(__raw_readl(reg) | (1 << offset), reg);
569
	}
570

571 572 573 574 575 576 577 578
	if (bank->regs->ctrl && !bank->mod_usage) {
		void __iomem *reg = bank->base + bank->regs->ctrl;
		u32 ctrl;

		ctrl = __raw_readl(reg);
		/* Module is enabled, clocks are not gated */
		ctrl &= ~GPIO_MOD_CTRL_BIT;
		__raw_writel(ctrl, reg);
579
		bank->context.ctrl = ctrl;
C
Charulatha V 已提交
580
	}
581 582 583

	bank->mod_usage |= 1 << offset;

D
David Brownell 已提交
584
	spin_unlock_irqrestore(&bank->lock, flags);
585 586 587 588

	return 0;
}

589
static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
590
{
591
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
592
	void __iomem *base = bank->base;
D
David Brownell 已提交
593
	unsigned long flags;
594

D
David Brownell 已提交
595
	spin_lock_irqsave(&bank->lock, flags);
596

597
	if (bank->regs->wkup_en) {
598
		/* Disable wake-up during idle for dynamic tick */
599
		_gpio_rmw(base, bank->regs->wkup_en, 1 << offset, 0);
600 601 602
		bank->context.wake_en =
			__raw_readl(bank->base + bank->regs->wkup_en);
	}
603

604 605 606 607 608 609 610 611 612 613
	bank->mod_usage &= ~(1 << offset);

	if (bank->regs->ctrl && !bank->mod_usage) {
		void __iomem *reg = bank->base + bank->regs->ctrl;
		u32 ctrl;

		ctrl = __raw_readl(reg);
		/* Module is disabled, clocks are gated */
		ctrl |= GPIO_MOD_CTRL_BIT;
		__raw_writel(ctrl, reg);
614
		bank->context.ctrl = ctrl;
C
Charulatha V 已提交
615
	}
616

617
	_reset_gpio(bank, bank->chip.base + offset);
D
David Brownell 已提交
618
	spin_unlock_irqrestore(&bank->lock, flags);
619 620 621 622 623 624 625

	/*
	 * If this is the last gpio to be freed in the bank,
	 * disable the bank module.
	 */
	if (!bank->mod_usage)
		pm_runtime_put(bank->dev);
626 627 628 629 630 631 632 633 634 635 636
}

/*
 * We need to unmask the GPIO bank interrupt as soon as possible to
 * avoid missing GPIO interrupts for other lines in the bank.
 * Then we need to mask-read-clear-unmask the triggered GPIO lines
 * in the bank to avoid missing nested interrupts for a GPIO line.
 * If we wait to unmask individual GPIO lines in the bank after the
 * line's interrupt handler has been run, we may miss some nested
 * interrupts.
 */
637
static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
638
{
639
	void __iomem *isr_reg = NULL;
640
	u32 isr;
641
	unsigned int gpio_irq, gpio_index;
642
	struct gpio_bank *bank;
643 644
	u32 retrigger = 0;
	int unmasked = 0;
645
	struct irq_chip *chip = irq_desc_get_chip(desc);
646

647
	chained_irq_enter(chip, desc);
648

T
Thomas Gleixner 已提交
649
	bank = irq_get_handler_data(irq);
650
	isr_reg = bank->base + bank->regs->irqstatus;
651
	pm_runtime_get_sync(bank->dev);
652 653 654 655

	if (WARN_ON(!isr_reg))
		goto exit;

656
	while(1) {
657
		u32 isr_saved, level_mask = 0;
658
		u32 enabled;
659

660 661
		enabled = _get_gpio_irqbank_mask(bank);
		isr_saved = isr = __raw_readl(isr_reg) & enabled;
662

663
		if (bank->level_mask)
664
			level_mask = bank->level_mask & enabled;
665 666 667 668

		/* clear edge sensitive interrupts before handler(s) are
		called so that we don't miss any interrupt occurred while
		executing them */
669
		_disable_gpio_irqbank(bank, isr_saved & ~level_mask);
670
		_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
671
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask);
672 673 674

		/* if there is only edge sensitive GPIO pin interrupts
		configured, we could unmask GPIO bank interrupt immediately */
675 676
		if (!level_mask && !unmasked) {
			unmasked = 1;
677
			chained_irq_exit(chip, desc);
678
		}
679

680 681
		isr |= retrigger;
		retrigger = 0;
682 683 684
		if (!isr)
			break;

685
		gpio_irq = bank->irq_base;
686
		for (; isr != 0; isr >>= 1, gpio_irq++) {
687
			int gpio = irq_to_gpio(bank, gpio_irq);
688

689 690
			if (!(isr & 1))
				continue;
691

692 693
			gpio_index = GPIO_INDEX(bank, gpio);

694 695 696 697 698 699 700 701 702 703
			/*
			 * Some chips can't respond to both rising and falling
			 * at the same time.  If this irq was requested with
			 * both flags, we need to flip the ICR data for the IRQ
			 * to respond to the IRQ for the opposite direction.
			 * This will be indicated in the bank toggle_mask.
			 */
			if (bank->toggle_mask & (1 << gpio_index))
				_toggle_gpio_edge_triggering(bank, gpio_index);

704
			generic_handle_irq(gpio_irq);
705
		}
706
	}
707 708 709 710
	/* if bank has any level sensitive GPIO pin interrupt
	configured, we must unmask the bank interrupt only after
	handler(s) are executed in order to avoid spurious bank
	interrupt */
711
exit:
712
	if (!unmasked)
713
		chained_irq_exit(chip, desc);
714
	pm_runtime_put(bank->dev);
715 716
}

717
static void gpio_irq_shutdown(struct irq_data *d)
718
{
719
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
720
	unsigned int gpio = irq_to_gpio(bank, d->irq);
721
	unsigned long flags;
722

723
	spin_lock_irqsave(&bank->lock, flags);
724
	_reset_gpio(bank, gpio);
725
	spin_unlock_irqrestore(&bank->lock, flags);
726 727
}

728
static void gpio_ack_irq(struct irq_data *d)
729
{
730
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
731
	unsigned int gpio = irq_to_gpio(bank, d->irq);
732 733 734 735

	_clear_gpio_irqstatus(bank, gpio);
}

736
static void gpio_mask_irq(struct irq_data *d)
737
{
738
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
739
	unsigned int gpio = irq_to_gpio(bank, d->irq);
740
	unsigned long flags;
741

742
	spin_lock_irqsave(&bank->lock, flags);
743
	_set_gpio_irqenable(bank, gpio, 0);
744
	_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
745
	spin_unlock_irqrestore(&bank->lock, flags);
746 747
}

748
static void gpio_unmask_irq(struct irq_data *d)
749
{
750
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
751
	unsigned int gpio = irq_to_gpio(bank, d->irq);
752
	unsigned int irq_mask = GPIO_BIT(bank, gpio);
753
	u32 trigger = irqd_get_trigger_type(d);
754
	unsigned long flags;
755

756
	spin_lock_irqsave(&bank->lock, flags);
757
	if (trigger)
758
		_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
759 760 761 762 763 764 765

	/* For level-triggered GPIOs, the clearing must be done after
	 * the HW source is cleared, thus after the handler has run */
	if (bank->level_mask & irq_mask) {
		_set_gpio_irqenable(bank, gpio, 0);
		_clear_gpio_irqstatus(bank, gpio);
	}
766

K
Kevin Hilman 已提交
767
	_set_gpio_irqenable(bank, gpio, 1);
768
	spin_unlock_irqrestore(&bank->lock, flags);
769 770
}

771 772
static struct irq_chip gpio_irq_chip = {
	.name		= "GPIO",
773 774 775 776 777 778
	.irq_shutdown	= gpio_irq_shutdown,
	.irq_ack	= gpio_ack_irq,
	.irq_mask	= gpio_mask_irq,
	.irq_unmask	= gpio_unmask_irq,
	.irq_set_type	= gpio_irq_type,
	.irq_set_wake	= gpio_wake_enable,
779 780 781 782
};

/*---------------------------------------------------------------------*/

783
static int omap_mpuio_suspend_noirq(struct device *dev)
D
David Brownell 已提交
784
{
785
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
786
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
787 788
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
789
	unsigned long		flags;
D
David Brownell 已提交
790

D
David Brownell 已提交
791
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
792 793
	bank->saved_wakeup = __raw_readl(mask_reg);
	__raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
D
David Brownell 已提交
794
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
795 796 797 798

	return 0;
}

799
static int omap_mpuio_resume_noirq(struct device *dev)
D
David Brownell 已提交
800
{
801
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
802
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
803 804
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
805
	unsigned long		flags;
D
David Brownell 已提交
806

D
David Brownell 已提交
807
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
808
	__raw_writel(bank->saved_wakeup, mask_reg);
D
David Brownell 已提交
809
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
810 811 812 813

	return 0;
}

814
static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
815 816 817 818
	.suspend_noirq = omap_mpuio_suspend_noirq,
	.resume_noirq = omap_mpuio_resume_noirq,
};

819
/* use platform_driver for this. */
D
David Brownell 已提交
820 821 822
static struct platform_driver omap_mpuio_driver = {
	.driver		= {
		.name	= "mpuio",
823
		.pm	= &omap_mpuio_dev_pm_ops,
D
David Brownell 已提交
824 825 826 827 828 829 830 831 832 833 834 835
	},
};

static struct platform_device omap_mpuio_device = {
	.name		= "mpuio",
	.id		= -1,
	.dev = {
		.driver = &omap_mpuio_driver.driver,
	}
	/* could list the /proc/iomem resources */
};

836
static inline void mpuio_init(struct gpio_bank *bank)
D
David Brownell 已提交
837
{
838
	platform_set_drvdata(&omap_mpuio_device, bank);
839

D
David Brownell 已提交
840 841 842 843
	if (platform_driver_register(&omap_mpuio_driver) == 0)
		(void) platform_device_register(&omap_mpuio_device);
}

844
/*---------------------------------------------------------------------*/
845

D
David Brownell 已提交
846 847 848 849 850 851 852 853 854 855 856 857
static int gpio_input(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_direction(bank, offset, 1);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

858 859
static int gpio_is_input(struct gpio_bank *bank, int mask)
{
860
	void __iomem *reg = bank->base + bank->regs->direction;
861 862 863 864

	return __raw_readl(reg) & mask;
}

D
David Brownell 已提交
865 866
static int gpio_get(struct gpio_chip *chip, unsigned offset)
{
867 868 869
	struct gpio_bank *bank;
	u32 mask;

C
Charulatha V 已提交
870
	bank = container_of(chip, struct gpio_bank, chip);
871
	mask = (1 << offset);
872 873

	if (gpio_is_input(bank, mask))
874
		return _get_gpio_datain(bank, offset);
875
	else
876
		return _get_gpio_dataout(bank, offset);
D
David Brownell 已提交
877 878 879 880 881 882 883 884 885
}

static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
886
	bank->set_dataout(bank, offset, value);
D
David Brownell 已提交
887 888 889 890 891
	_set_gpio_direction(bank, offset, 0);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

892 893 894 895 896 897 898
static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
		unsigned debounce)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
899 900 901 902 903 904 905

	if (!bank->dbck) {
		bank->dbck = clk_get(bank->dev, "dbclk");
		if (IS_ERR(bank->dbck))
			dev_err(bank->dev, "Could not get gpio dbck\n");
	}

906 907 908 909 910 911 912
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_debounce(bank, offset, debounce);
	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
}

D
David Brownell 已提交
913 914 915 916 917 918 919
static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
920
	bank->set_dataout(bank, offset, value);
D
David Brownell 已提交
921 922 923
	spin_unlock_irqrestore(&bank->lock, flags);
}

924 925 926 927 928
static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;

	bank = container_of(chip, struct gpio_bank, chip);
929
	return bank->irq_base + offset;
930 931
}

D
David Brownell 已提交
932 933
/*---------------------------------------------------------------------*/

934
static void __init omap_gpio_show_rev(struct gpio_bank *bank)
T
Tony Lindgren 已提交
935
{
936
	static bool called;
T
Tony Lindgren 已提交
937 938
	u32 rev;

939
	if (called || bank->regs->revision == USHRT_MAX)
T
Tony Lindgren 已提交
940 941
		return;

942 943
	rev = __raw_readw(bank->base + bank->regs->revision);
	pr_info("OMAP GPIO hardware version %d.%d\n",
T
Tony Lindgren 已提交
944
		(rev >> 4) & 0x0f, rev & 0x0f);
945 946

	called = true;
T
Tony Lindgren 已提交
947 948
}

949 950 951 952 953
/* This lock class tells lockdep that GPIO irqs are in a different
 * category than their parents, so it won't report false recursion.
 */
static struct lock_class_key gpio_lock_class;

954
static void omap_gpio_mod_init(struct gpio_bank *bank)
955
{
956 957
	void __iomem *base = bank->base;
	u32 l = 0xffffffff;
958

959 960 961
	if (bank->width == 16)
		l = 0xffff;

962
	if (bank->is_mpuio) {
963 964
		__raw_writel(l, bank->base + bank->regs->irqenable);
		return;
965
	}
966 967 968 969 970 971 972 973 974

	_gpio_rmw(base, bank->regs->irqenable, l, bank->regs->irqenable_inv);
	_gpio_rmw(base, bank->regs->irqstatus, l,
					bank->regs->irqenable_inv == false);
	_gpio_rmw(base, bank->regs->irqenable, l, bank->regs->debounce_en != 0);
	_gpio_rmw(base, bank->regs->irqenable, l, bank->regs->ctrl != 0);
	if (bank->regs->debounce_en)
		_gpio_rmw(base, bank->regs->debounce_en, 0, 1);

975 976
	/* Save OE default value (0xffffffff) in the context */
	bank->context.oe = __raw_readl(bank->base + bank->regs->direction);
977 978 979
	 /* Initialize interface clk ungated, module enabled */
	if (bank->regs->ctrl)
		_gpio_rmw(base, bank->regs->ctrl, 0, 1);
980 981
}

982
static __devinit void
983 984 985 986 987 988 989 990
omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
		    unsigned int num)
{
	struct irq_chip_generic *gc;
	struct irq_chip_type *ct;

	gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
				    handle_simple_irq);
991 992 993 994 995
	if (!gc) {
		dev_err(bank->dev, "Memory alloc failed for gc\n");
		return;
	}

996 997 998 999 1000 1001
	ct = gc->chip_types;

	/* NOTE: No ack required, reading IRQ status clears it. */
	ct->chip.irq_mask = irq_gc_mask_set_bit;
	ct->chip.irq_unmask = irq_gc_mask_clr_bit;
	ct->chip.irq_set_type = gpio_irq_type;
1002 1003

	if (bank->regs->wkup_en)
1004 1005 1006 1007 1008 1009 1010
		ct->chip.irq_set_wake = gpio_wake_enable,

	ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
	irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
			       IRQ_NOREQUEST | IRQ_NOPROBE, 0);
}

1011
static void __devinit omap_gpio_chip_init(struct gpio_bank *bank)
1012
{
1013
	int j;
1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027
	static int gpio;

	/*
	 * REVISIT eventually switch from OMAP-specific gpio structs
	 * over to the generic ones
	 */
	bank->chip.request = omap_gpio_request;
	bank->chip.free = omap_gpio_free;
	bank->chip.direction_input = gpio_input;
	bank->chip.get = gpio_get;
	bank->chip.direction_output = gpio_output;
	bank->chip.set_debounce = gpio_debounce;
	bank->chip.set = gpio_set;
	bank->chip.to_irq = gpio_2irq;
1028
	if (bank->is_mpuio) {
1029
		bank->chip.label = "mpuio";
1030 1031
		if (bank->regs->wkup_en)
			bank->chip.dev = &omap_mpuio_device.dev;
1032 1033 1034 1035
		bank->chip.base = OMAP_MPUIO(0);
	} else {
		bank->chip.label = "gpio";
		bank->chip.base = gpio;
1036
		gpio += bank->width;
1037
	}
1038
	bank->chip.ngpio = bank->width;
1039 1040 1041

	gpiochip_add(&bank->chip);

1042
	for (j = bank->irq_base; j < bank->irq_base + bank->width; j++) {
1043
		irq_set_lockdep_class(j, &gpio_lock_class);
T
Thomas Gleixner 已提交
1044
		irq_set_chip_data(j, bank);
1045
		if (bank->is_mpuio) {
1046 1047
			omap_mpuio_alloc_gc(bank, j, bank->width);
		} else {
T
Thomas Gleixner 已提交
1048
			irq_set_chip(j, &gpio_irq_chip);
1049 1050 1051
			irq_set_handler(j, handle_simple_irq);
			set_irq_flags(j, IRQF_VALID);
		}
1052
	}
T
Thomas Gleixner 已提交
1053 1054
	irq_set_chained_handler(bank->irq, gpio_irq_handler);
	irq_set_handler_data(bank->irq, bank);
1055 1056
}

1057 1058
static const struct of_device_id omap_gpio_match[];

1059
static int __devinit omap_gpio_probe(struct platform_device *pdev)
1060
{
1061
	struct device *dev = &pdev->dev;
1062 1063
	struct device_node *node = dev->of_node;
	const struct of_device_id *match;
1064 1065
	struct omap_gpio_platform_data *pdata;
	struct resource *res;
1066
	struct gpio_bank *bank;
1067
	int ret = 0;
1068

1069 1070 1071 1072
	match = of_match_device(of_match_ptr(omap_gpio_match), dev);

	pdata = match ? match->data : dev->platform_data;
	if (!pdata)
1073
		return -EINVAL;
1074

1075
	bank = devm_kzalloc(&pdev->dev, sizeof(struct gpio_bank), GFP_KERNEL);
1076
	if (!bank) {
1077
		dev_err(dev, "Memory alloc failed\n");
1078
		return -ENOMEM;
1079
	}
1080

1081 1082
	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
	if (unlikely(!res)) {
1083
		dev_err(dev, "Invalid IRQ resource\n");
1084
		return -ENODEV;
1085
	}
1086

1087
	bank->irq = res->start;
1088
	bank->dev = dev;
1089
	bank->dbck_flag = pdata->dbck_flag;
1090
	bank->stride = pdata->bank_stride;
1091
	bank->width = pdata->bank_width;
1092
	bank->is_mpuio = pdata->is_mpuio;
1093
	bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
1094
	bank->loses_context = pdata->loses_context;
1095
	bank->get_context_loss_count = pdata->get_context_loss_count;
1096
	bank->regs = pdata->regs;
1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108
#ifdef CONFIG_OF_GPIO
	bank->chip.of_node = of_node_get(node);
#endif

	bank->irq_base = irq_alloc_descs(-1, 0, bank->width, 0);
	if (bank->irq_base < 0) {
		dev_err(dev, "Couldn't allocate IRQ numbers\n");
		return -ENODEV;
	}

	bank->domain = irq_domain_add_legacy(node, bank->width, bank->irq_base,
					     0, &irq_domain_simple_ops, NULL);
1109 1110 1111 1112 1113

	if (bank->regs->set_dataout && bank->regs->clr_dataout)
		bank->set_dataout = _set_gpio_dataout_reg;
	else
		bank->set_dataout = _set_gpio_dataout_mask;
T
Tony Lindgren 已提交
1114

1115
	spin_lock_init(&bank->lock);
T
Tony Lindgren 已提交
1116

1117 1118 1119
	/* Static mapping, never released */
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (unlikely(!res)) {
1120
		dev_err(dev, "Invalid mem resource\n");
1121 1122 1123 1124 1125 1126 1127
		return -ENODEV;
	}

	if (!devm_request_mem_region(dev, res->start, resource_size(res),
				     pdev->name)) {
		dev_err(dev, "Region already claimed\n");
		return -EBUSY;
1128
	}
1129

1130
	bank->base = devm_ioremap(dev, res->start, resource_size(res));
1131
	if (!bank->base) {
1132
		dev_err(dev, "Could not ioremap\n");
1133
		return -ENOMEM;
1134 1135
	}

1136 1137
	platform_set_drvdata(pdev, bank);

1138
	pm_runtime_enable(bank->dev);
1139
	pm_runtime_irq_safe(bank->dev);
1140 1141
	pm_runtime_get_sync(bank->dev);

1142
	if (bank->is_mpuio)
1143 1144
		mpuio_init(bank);

1145
	omap_gpio_mod_init(bank);
1146
	omap_gpio_chip_init(bank);
1147
	omap_gpio_show_rev(bank);
T
Tony Lindgren 已提交
1148

1149 1150
	pm_runtime_put(bank->dev);

1151
	list_add_tail(&bank->node, &omap_gpio_list);
1152

1153
	return ret;
1154 1155
}

1156 1157 1158 1159
#ifdef CONFIG_ARCH_OMAP2PLUS

#if defined(CONFIG_PM_SLEEP)
static int omap_gpio_suspend(struct device *dev)
1160
{
1161 1162 1163 1164 1165
	struct platform_device *pdev = to_platform_device(dev);
	struct gpio_bank *bank = platform_get_drvdata(pdev);
	void __iomem *base = bank->base;
	void __iomem *wakeup_enable;
	unsigned long flags;
1166

1167 1168
	if (!bank->mod_usage || !bank->loses_context)
		return 0;
1169

1170 1171
	if (!bank->regs->wkup_en || !bank->suspend_wakeup)
		return 0;
1172

1173
	wakeup_enable = bank->base + bank->regs->wkup_en;
1174

1175 1176 1177 1178 1179
	spin_lock_irqsave(&bank->lock, flags);
	bank->saved_wakeup = __raw_readl(wakeup_enable);
	_gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0);
	_gpio_rmw(base, bank->regs->wkup_en, bank->suspend_wakeup, 1);
	spin_unlock_irqrestore(&bank->lock, flags);
1180 1181 1182 1183

	return 0;
}

1184
static int omap_gpio_resume(struct device *dev)
1185
{
1186 1187 1188 1189
	struct platform_device *pdev = to_platform_device(dev);
	struct gpio_bank *bank = platform_get_drvdata(pdev);
	void __iomem *base = bank->base;
	unsigned long flags;
1190

1191 1192
	if (!bank->mod_usage || !bank->loses_context)
		return 0;
1193

1194 1195
	if (!bank->regs->wkup_en || !bank->saved_wakeup)
		return 0;
1196

1197 1198 1199 1200
	spin_lock_irqsave(&bank->lock, flags);
	_gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0);
	_gpio_rmw(base, bank->regs->wkup_en, bank->saved_wakeup, 1);
	spin_unlock_irqrestore(&bank->lock, flags);
1201

1202 1203 1204
	return 0;
}
#endif /* CONFIG_PM_SLEEP */
1205

1206
#if defined(CONFIG_PM_RUNTIME)
1207
static void omap_gpio_restore_context(struct gpio_bank *bank);
1208

1209
static int omap_gpio_runtime_suspend(struct device *dev)
1210
{
1211 1212 1213 1214
	struct platform_device *pdev = to_platform_device(dev);
	struct gpio_bank *bank = platform_get_drvdata(pdev);
	u32 l1 = 0, l2 = 0;
	unsigned long flags;
1215
	u32 wake_low, wake_hi;
1216

1217
	spin_lock_irqsave(&bank->lock, flags);
1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238

	/*
	 * Only edges can generate a wakeup event to the PRCM.
	 *
	 * Therefore, ensure any wake-up capable GPIOs have
	 * edge-detection enabled before going idle to ensure a wakeup
	 * to the PRCM is generated on a GPIO transition. (c.f. 34xx
	 * NDA TRM 25.5.3.1)
	 *
	 * The normal values will be restored upon ->runtime_resume()
	 * by writing back the values saved in bank->context.
	 */
	wake_low = bank->context.leveldetect0 & bank->context.wake_en;
	if (wake_low)
		__raw_writel(wake_low | bank->context.fallingdetect,
			     bank->base + bank->regs->fallingdetect);
	wake_hi = bank->context.leveldetect1 & bank->context.wake_en;
	if (wake_hi)
		__raw_writel(wake_hi | bank->context.risingdetect,
			     bank->base + bank->regs->risingdetect);

1239 1240
	if (bank->power_mode != OFF_MODE) {
		bank->power_mode = 0;
1241
		goto update_gpio_context_count;
1242 1243 1244 1245 1246 1247 1248 1249 1250 1251
	}
	/*
	 * If going to OFF, remove triggering for all
	 * non-wakeup GPIOs.  Otherwise spurious IRQs will be
	 * generated.  See OMAP2420 Errata item 1.101.
	 */
	bank->saved_datain = __raw_readl(bank->base +
						bank->regs->datain);
	l1 = __raw_readl(bank->base + bank->regs->fallingdetect);
	l2 = __raw_readl(bank->base + bank->regs->risingdetect);
1252

1253 1254 1255 1256
	bank->saved_fallingdetect = l1;
	bank->saved_risingdetect = l2;
	l1 &= ~bank->enabled_non_wakeup_gpios;
	l2 &= ~bank->enabled_non_wakeup_gpios;
1257

1258 1259
	__raw_writel(l1, bank->base + bank->regs->fallingdetect);
	__raw_writel(l2, bank->base + bank->regs->risingdetect);
1260

1261
	bank->workaround_enabled = true;
1262

1263
update_gpio_context_count:
1264 1265
	if (bank->get_context_loss_count)
		bank->context_loss_count =
1266 1267
				bank->get_context_loss_count(bank->dev);

1268
	_gpio_dbck_disable(bank);
1269
	spin_unlock_irqrestore(&bank->lock, flags);
1270

1271
	return 0;
1272 1273
}

1274
static int omap_gpio_runtime_resume(struct device *dev)
1275
{
1276 1277 1278 1279 1280
	struct platform_device *pdev = to_platform_device(dev);
	struct gpio_bank *bank = platform_get_drvdata(pdev);
	int context_lost_cnt_after;
	u32 l = 0, gen, gen0, gen1;
	unsigned long flags;
1281

1282
	spin_lock_irqsave(&bank->lock, flags);
1283
	_gpio_dbck_enable(bank);
1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295

	/*
	 * In ->runtime_suspend(), level-triggered, wakeup-enabled
	 * GPIOs were set to edge trigger also in order to be able to
	 * generate a PRCM wakeup.  Here we restore the
	 * pre-runtime_suspend() values for edge triggering.
	 */
	__raw_writel(bank->context.fallingdetect,
		     bank->base + bank->regs->fallingdetect);
	__raw_writel(bank->context.risingdetect,
		     bank->base + bank->regs->risingdetect);

1296
	if (!bank->workaround_enabled) {
1297 1298 1299
		spin_unlock_irqrestore(&bank->lock, flags);
		return 0;
	}
1300

1301 1302 1303 1304 1305 1306 1307 1308 1309
	if (bank->get_context_loss_count) {
		context_lost_cnt_after =
			bank->get_context_loss_count(bank->dev);
		if (context_lost_cnt_after != bank->context_loss_count ||
						!context_lost_cnt_after) {
			omap_gpio_restore_context(bank);
		} else {
			spin_unlock_irqrestore(&bank->lock, flags);
			return 0;
1310
		}
1311
	}
1312

1313 1314 1315 1316 1317
	__raw_writel(bank->saved_fallingdetect,
			bank->base + bank->regs->fallingdetect);
	__raw_writel(bank->saved_risingdetect,
			bank->base + bank->regs->risingdetect);
	l = __raw_readl(bank->base + bank->regs->datain);
1318

1319 1320 1321 1322 1323 1324 1325 1326
	/*
	 * Check if any of the non-wakeup interrupt GPIOs have changed
	 * state.  If so, generate an IRQ by software.  This is
	 * horribly racy, but it's the best we can do to work around
	 * this silicon bug.
	 */
	l ^= bank->saved_datain;
	l &= bank->enabled_non_wakeup_gpios;
1327

1328 1329 1330 1331 1332 1333
	/*
	 * No need to generate IRQs for the rising edge for gpio IRQs
	 * configured with falling edge only; and vice versa.
	 */
	gen0 = l & bank->saved_fallingdetect;
	gen0 &= bank->saved_datain;
1334

1335 1336
	gen1 = l & bank->saved_risingdetect;
	gen1 &= ~(bank->saved_datain);
1337

1338 1339 1340 1341
	/* FIXME: Consider GPIO IRQs with level detections properly! */
	gen = l & (~(bank->saved_fallingdetect) & ~(bank->saved_risingdetect));
	/* Consider all GPIO IRQs needed to be updated */
	gen |= gen0 | gen1;
1342

1343 1344
	if (gen) {
		u32 old0, old1;
1345

1346 1347
		old0 = __raw_readl(bank->base + bank->regs->leveldetect0);
		old1 = __raw_readl(bank->base + bank->regs->leveldetect1);
1348

1349 1350
		if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
			__raw_writel(old0 | gen, bank->base +
1351
						bank->regs->leveldetect0);
1352
			__raw_writel(old1 | gen, bank->base +
1353
						bank->regs->leveldetect1);
1354
		}
1355

1356 1357
		if (cpu_is_omap44xx()) {
			__raw_writel(old0 | l, bank->base +
1358
						bank->regs->leveldetect0);
1359
			__raw_writel(old1 | l, bank->base +
1360
						bank->regs->leveldetect1);
1361
		}
1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395
		__raw_writel(old0, bank->base + bank->regs->leveldetect0);
		__raw_writel(old1, bank->base + bank->regs->leveldetect1);
	}

	bank->workaround_enabled = false;
	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
}
#endif /* CONFIG_PM_RUNTIME */

void omap2_gpio_prepare_for_idle(int pwr_mode)
{
	struct gpio_bank *bank;

	list_for_each_entry(bank, &omap_gpio_list, node) {
		if (!bank->mod_usage || !bank->loses_context)
			continue;

		bank->power_mode = pwr_mode;

		pm_runtime_put_sync_suspend(bank->dev);
	}
}

void omap2_gpio_resume_after_idle(void)
{
	struct gpio_bank *bank;

	list_for_each_entry(bank, &omap_gpio_list, node) {
		if (!bank->mod_usage || !bank->loses_context)
			continue;

		pm_runtime_get_sync(bank->dev);
1396 1397 1398
	}
}

1399
#if defined(CONFIG_PM_RUNTIME)
1400
static void omap_gpio_restore_context(struct gpio_bank *bank)
1401
{
1402
	__raw_writel(bank->context.wake_en,
1403 1404
				bank->base + bank->regs->wkup_en);
	__raw_writel(bank->context.ctrl, bank->base + bank->regs->ctrl);
1405
	__raw_writel(bank->context.leveldetect0,
1406
				bank->base + bank->regs->leveldetect0);
1407
	__raw_writel(bank->context.leveldetect1,
1408
				bank->base + bank->regs->leveldetect1);
1409
	__raw_writel(bank->context.risingdetect,
1410
				bank->base + bank->regs->risingdetect);
1411
	__raw_writel(bank->context.fallingdetect,
1412
				bank->base + bank->regs->fallingdetect);
1413 1414 1415 1416 1417 1418
	if (bank->regs->set_dataout && bank->regs->clr_dataout)
		__raw_writel(bank->context.dataout,
				bank->base + bank->regs->set_dataout);
	else
		__raw_writel(bank->context.dataout,
				bank->base + bank->regs->dataout);
1419 1420
	__raw_writel(bank->context.oe, bank->base + bank->regs->direction);

1421 1422 1423 1424 1425 1426
	if (bank->dbck_enable_mask) {
		__raw_writel(bank->context.debounce, bank->base +
					bank->regs->debounce);
		__raw_writel(bank->context.debounce_en,
					bank->base + bank->regs->debounce_en);
	}
1427 1428 1429 1430 1431

	__raw_writel(bank->context.irqenable1,
				bank->base + bank->regs->irqenable);
	__raw_writel(bank->context.irqenable2,
				bank->base + bank->regs->irqenable2);
1432
}
1433
#endif /* CONFIG_PM_RUNTIME */
1434 1435 1436
#else
#define omap_gpio_suspend NULL
#define omap_gpio_resume NULL
1437 1438
#define omap_gpio_runtime_suspend NULL
#define omap_gpio_runtime_resume NULL
1439 1440
#endif

1441 1442
static const struct dev_pm_ops gpio_pm_ops = {
	SET_SYSTEM_SLEEP_PM_OPS(omap_gpio_suspend, omap_gpio_resume)
1443 1444
	SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
									NULL)
1445 1446
};

1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529
#if defined(CONFIG_OF)
static struct omap_gpio_reg_offs omap2_gpio_regs = {
	.revision =		OMAP24XX_GPIO_REVISION,
	.direction =		OMAP24XX_GPIO_OE,
	.datain =		OMAP24XX_GPIO_DATAIN,
	.dataout =		OMAP24XX_GPIO_DATAOUT,
	.set_dataout =		OMAP24XX_GPIO_SETDATAOUT,
	.clr_dataout =		OMAP24XX_GPIO_CLEARDATAOUT,
	.irqstatus =		OMAP24XX_GPIO_IRQSTATUS1,
	.irqstatus2 =		OMAP24XX_GPIO_IRQSTATUS2,
	.irqenable =		OMAP24XX_GPIO_IRQENABLE1,
	.irqenable2 =		OMAP24XX_GPIO_IRQENABLE2,
	.set_irqenable =	OMAP24XX_GPIO_SETIRQENABLE1,
	.clr_irqenable =	OMAP24XX_GPIO_CLEARIRQENABLE1,
	.debounce =		OMAP24XX_GPIO_DEBOUNCE_VAL,
	.debounce_en =		OMAP24XX_GPIO_DEBOUNCE_EN,
	.ctrl =			OMAP24XX_GPIO_CTRL,
	.wkup_en =		OMAP24XX_GPIO_WAKE_EN,
	.leveldetect0 =		OMAP24XX_GPIO_LEVELDETECT0,
	.leveldetect1 =		OMAP24XX_GPIO_LEVELDETECT1,
	.risingdetect =		OMAP24XX_GPIO_RISINGDETECT,
	.fallingdetect =	OMAP24XX_GPIO_FALLINGDETECT,
};

static struct omap_gpio_reg_offs omap4_gpio_regs = {
	.revision =		OMAP4_GPIO_REVISION,
	.direction =		OMAP4_GPIO_OE,
	.datain =		OMAP4_GPIO_DATAIN,
	.dataout =		OMAP4_GPIO_DATAOUT,
	.set_dataout =		OMAP4_GPIO_SETDATAOUT,
	.clr_dataout =		OMAP4_GPIO_CLEARDATAOUT,
	.irqstatus =		OMAP4_GPIO_IRQSTATUS0,
	.irqstatus2 =		OMAP4_GPIO_IRQSTATUS1,
	.irqenable =		OMAP4_GPIO_IRQSTATUSSET0,
	.irqenable2 =		OMAP4_GPIO_IRQSTATUSSET1,
	.set_irqenable =	OMAP4_GPIO_IRQSTATUSSET0,
	.clr_irqenable =	OMAP4_GPIO_IRQSTATUSCLR0,
	.debounce =		OMAP4_GPIO_DEBOUNCINGTIME,
	.debounce_en =		OMAP4_GPIO_DEBOUNCENABLE,
	.ctrl =			OMAP4_GPIO_CTRL,
	.wkup_en =		OMAP4_GPIO_IRQWAKEN0,
	.leveldetect0 =		OMAP4_GPIO_LEVELDETECT0,
	.leveldetect1 =		OMAP4_GPIO_LEVELDETECT1,
	.risingdetect =		OMAP4_GPIO_RISINGDETECT,
	.fallingdetect =	OMAP4_GPIO_FALLINGDETECT,
};

static struct omap_gpio_platform_data omap2_pdata = {
	.regs = &omap2_gpio_regs,
	.bank_width = 32,
	.dbck_flag = false,
};

static struct omap_gpio_platform_data omap3_pdata = {
	.regs = &omap2_gpio_regs,
	.bank_width = 32,
	.dbck_flag = true,
};

static struct omap_gpio_platform_data omap4_pdata = {
	.regs = &omap4_gpio_regs,
	.bank_width = 32,
	.dbck_flag = true,
};

static const struct of_device_id omap_gpio_match[] = {
	{
		.compatible = "ti,omap4-gpio",
		.data = &omap4_pdata,
	},
	{
		.compatible = "ti,omap3-gpio",
		.data = &omap3_pdata,
	},
	{
		.compatible = "ti,omap2-gpio",
		.data = &omap2_pdata,
	},
	{ },
};
MODULE_DEVICE_TABLE(of, omap_gpio_match);
#endif

1530 1531 1532 1533
static struct platform_driver omap_gpio_driver = {
	.probe		= omap_gpio_probe,
	.driver		= {
		.name	= "omap_gpio",
1534
		.pm	= &gpio_pm_ops,
1535
		.of_match_table = of_match_ptr(omap_gpio_match),
1536 1537 1538
	},
};

1539
/*
1540 1541 1542
 * gpio driver register needs to be done before
 * machine_init functions access gpio APIs.
 * Hence omap_gpio_drv_reg() is a postcore_initcall.
1543
 */
1544
static int __init omap_gpio_drv_reg(void)
1545
{
1546
	return platform_driver_register(&omap_gpio_driver);
1547
}
1548
postcore_initcall(omap_gpio_drv_reg);