irq-mips-gic.c 19.5 KB
Newer Older
1 2 3 4 5 6 7 8
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
 * Copyright (C) 2008 Ralf Baechle (ralf@linux-mips.org)
 * Copyright (C) 2012 MIPS Technologies, Inc.  All rights reserved.
 */
9
#include <linux/bitmap.h>
10
#include <linux/clocksource.h>
11
#include <linux/init.h>
12
#include <linux/interrupt.h>
13
#include <linux/irq.h>
14
#include <linux/irqchip.h>
15
#include <linux/of_address.h>
16
#include <linux/percpu.h>
17
#include <linux/sched.h>
18
#include <linux/smp.h>
19

20
#include <asm/mips-cps.h>
S
Steven J. Hill 已提交
21 22
#include <asm/setup.h>
#include <asm/traps.h>
23

24 25
#include <dt-bindings/interrupt-controller/mips-gic.h>

26
#define GIC_MAX_INTRS		256
27
#define GIC_MAX_LONGS		BITS_TO_LONGS(GIC_MAX_INTRS)
S
Steven J. Hill 已提交
28

29 30 31 32 33 34 35 36 37 38 39 40 41 42
/* Add 2 to convert GIC CPU pin to core interrupt */
#define GIC_CPU_PIN_OFFSET	2

/* Mapped interrupt to pin X, then GIC will generate the vector (X+1). */
#define GIC_PIN_TO_VEC_OFFSET	1

/* Convert between local/shared IRQ number and GIC HW IRQ number. */
#define GIC_LOCAL_HWIRQ_BASE	0
#define GIC_LOCAL_TO_HWIRQ(x)	(GIC_LOCAL_HWIRQ_BASE + (x))
#define GIC_HWIRQ_TO_LOCAL(x)	((x) - GIC_LOCAL_HWIRQ_BASE)
#define GIC_SHARED_HWIRQ_BASE	GIC_NUM_LOCAL_INTRS
#define GIC_SHARED_TO_HWIRQ(x)	(GIC_SHARED_HWIRQ_BASE + (x))
#define GIC_HWIRQ_TO_SHARED(x)	((x) - GIC_SHARED_HWIRQ_BASE)

43
void __iomem *mips_gic_base;
44

45
DEFINE_PER_CPU_READ_MOSTLY(unsigned long[GIC_MAX_LONGS], pcpu_masks);
46

47
static DEFINE_SPINLOCK(gic_lock);
48
static struct irq_domain *gic_irq_domain;
49
static struct irq_domain *gic_ipi_domain;
50
static int gic_shared_intrs;
51
static int gic_vpes;
52
static unsigned int gic_cpu_pin;
53
static unsigned int timer_cpu_pin;
54
static struct irq_chip gic_level_irq_controller, gic_edge_irq_controller;
55
DECLARE_BITMAP(ipi_resrv, GIC_MAX_INTRS);
56
DECLARE_BITMAP(ipi_available, GIC_MAX_INTRS);
57

58
static void gic_clear_pcpu_masks(unsigned int intr)
59
{
60
	unsigned int i;
61

62 63 64
	/* Clear the interrupt's bit in all pcpu_masks */
	for_each_possible_cpu(i)
		clear_bit(intr, per_cpu_ptr(pcpu_masks, i));
65 66
}

67 68 69 70 71 72 73 74
static bool gic_local_irq_is_routable(int intr)
{
	u32 vpe_ctl;

	/* All local interrupts are routable in EIC mode. */
	if (cpu_has_veic)
		return true;

75
	vpe_ctl = read_gic_vl_ctl();
76 77
	switch (intr) {
	case GIC_LOCAL_INT_TIMER:
78
		return vpe_ctl & GIC_VX_CTL_TIMER_ROUTABLE;
79
	case GIC_LOCAL_INT_PERFCTR:
80
		return vpe_ctl & GIC_VX_CTL_PERFCNT_ROUTABLE;
81
	case GIC_LOCAL_INT_FDC:
82
		return vpe_ctl & GIC_VX_CTL_FDC_ROUTABLE;
83 84
	case GIC_LOCAL_INT_SWINT0:
	case GIC_LOCAL_INT_SWINT1:
85
		return vpe_ctl & GIC_VX_CTL_SWINT_ROUTABLE;
86 87 88 89 90
	default:
		return true;
	}
}

91
static void gic_bind_eic_interrupt(int irq, int set)
S
Steven J. Hill 已提交
92 93 94 95 96
{
	/* Convert irq vector # to hw int # */
	irq -= GIC_PIN_TO_VEC_OFFSET;

	/* Set irq to use shadow set */
97
	write_gic_vl_eic_shadow_set(irq, set);
S
Steven J. Hill 已提交
98 99
}

100
static void gic_send_ipi(struct irq_data *d, unsigned int cpu)
101
{
102 103
	irq_hw_number_t hwirq = GIC_HWIRQ_TO_SHARED(irqd_to_hwirq(d));

104
	write_gic_wedge(GIC_WEDGE_RW | hwirq);
105 106
}

107 108 109 110 111 112 113 114 115 116 117
int gic_get_c0_compare_int(void)
{
	if (!gic_local_irq_is_routable(GIC_LOCAL_INT_TIMER))
		return MIPS_CPU_IRQ_BASE + cp0_compare_irq;
	return irq_create_mapping(gic_irq_domain,
				  GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_TIMER));
}

int gic_get_c0_perfcount_int(void)
{
	if (!gic_local_irq_is_routable(GIC_LOCAL_INT_PERFCTR)) {
118
		/* Is the performance counter shared with the timer? */
119 120 121 122 123 124 125 126
		if (cp0_perfcount_irq < 0)
			return -1;
		return MIPS_CPU_IRQ_BASE + cp0_perfcount_irq;
	}
	return irq_create_mapping(gic_irq_domain,
				  GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_PERFCTR));
}

127 128 129 130 131 132 133 134 135 136 137 138 139
int gic_get_c0_fdc_int(void)
{
	if (!gic_local_irq_is_routable(GIC_LOCAL_INT_FDC)) {
		/* Is the FDC IRQ even present? */
		if (cp0_fdc_irq < 0)
			return -1;
		return MIPS_CPU_IRQ_BASE + cp0_fdc_irq;
	}

	return irq_create_mapping(gic_irq_domain,
				  GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_FDC));
}

140
static void gic_handle_shared_int(bool chained)
141
{
142
	unsigned int intr, virq;
143 144
	unsigned long *pcpu_mask;
	DECLARE_BITMAP(pending, GIC_MAX_INTRS);
145 146

	/* Get per-cpu bitmaps */
147
	pcpu_mask = this_cpu_ptr(pcpu_masks);
148

149
	if (mips_cm_is64)
150 151
		__ioread64_copy(pending, addr_gic_pend(),
				DIV_ROUND_UP(gic_shared_intrs, 64));
152
	else
153 154
		__ioread32_copy(pending, addr_gic_pend(),
				DIV_ROUND_UP(gic_shared_intrs, 32));
155

156
	bitmap_and(pending, pending, pcpu_mask, gic_shared_intrs);
157

158
	for_each_set_bit(intr, pending, gic_shared_intrs) {
159 160
		virq = irq_linear_revmap(gic_irq_domain,
					 GIC_SHARED_TO_HWIRQ(intr));
161 162 163 164
		if (chained)
			generic_handle_irq(virq);
		else
			do_IRQ(virq);
165
	}
166 167
}

168
static void gic_mask_irq(struct irq_data *d)
169
{
170 171 172 173
	unsigned int intr = GIC_HWIRQ_TO_SHARED(d->hwirq);

	write_gic_rmask(BIT(intr));
	gic_clear_pcpu_masks(intr);
174 175
}

176
static void gic_unmask_irq(struct irq_data *d)
177
{
178 179 180 181 182 183 184 185 186
	struct cpumask *affinity = irq_data_get_affinity_mask(d);
	unsigned int intr = GIC_HWIRQ_TO_SHARED(d->hwirq);
	unsigned int cpu;

	write_gic_smask(BIT(intr));

	gic_clear_pcpu_masks(intr);
	cpu = cpumask_first_and(affinity, cpu_online_mask);
	set_bit(intr, per_cpu_ptr(pcpu_masks, cpu));
187 188
}

189 190
static void gic_ack_irq(struct irq_data *d)
{
191
	unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
192

193
	write_gic_wedge(irq);
194 195
}

196 197
static int gic_set_type(struct irq_data *d, unsigned int type)
{
198
	unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
199 200 201 202 203 204
	unsigned long flags;
	bool is_edge;

	spin_lock_irqsave(&gic_lock, flags);
	switch (type & IRQ_TYPE_SENSE_MASK) {
	case IRQ_TYPE_EDGE_FALLING:
205
		change_gic_pol(irq, GIC_POL_FALLING_EDGE);
206
		change_gic_trig(irq, GIC_TRIG_EDGE);
207
		change_gic_dual(irq, GIC_DUAL_SINGLE);
208 209 210
		is_edge = true;
		break;
	case IRQ_TYPE_EDGE_RISING:
211
		change_gic_pol(irq, GIC_POL_RISING_EDGE);
212
		change_gic_trig(irq, GIC_TRIG_EDGE);
213
		change_gic_dual(irq, GIC_DUAL_SINGLE);
214 215 216 217
		is_edge = true;
		break;
	case IRQ_TYPE_EDGE_BOTH:
		/* polarity is irrelevant in this case */
218
		change_gic_trig(irq, GIC_TRIG_EDGE);
219
		change_gic_dual(irq, GIC_DUAL_DUAL);
220 221 222
		is_edge = true;
		break;
	case IRQ_TYPE_LEVEL_LOW:
223
		change_gic_pol(irq, GIC_POL_ACTIVE_LOW);
224
		change_gic_trig(irq, GIC_TRIG_LEVEL);
225
		change_gic_dual(irq, GIC_DUAL_SINGLE);
226 227 228 229
		is_edge = false;
		break;
	case IRQ_TYPE_LEVEL_HIGH:
	default:
230
		change_gic_pol(irq, GIC_POL_ACTIVE_HIGH);
231
		change_gic_trig(irq, GIC_TRIG_LEVEL);
232
		change_gic_dual(irq, GIC_DUAL_SINGLE);
233 234 235 236
		is_edge = false;
		break;
	}

237 238 239 240 241 242
	if (is_edge)
		irq_set_chip_handler_name_locked(d, &gic_edge_irq_controller,
						 handle_edge_irq, NULL);
	else
		irq_set_chip_handler_name_locked(d, &gic_level_irq_controller,
						 handle_level_irq, NULL);
243
	spin_unlock_irqrestore(&gic_lock, flags);
244

245 246 247 248
	return 0;
}

#ifdef CONFIG_SMP
249 250
static int gic_set_affinity(struct irq_data *d, const struct cpumask *cpumask,
			    bool force)
251
{
252
	unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
253 254
	unsigned long flags;
	unsigned int cpu;
255

256 257
	cpu = cpumask_first_and(cpumask, cpu_online_mask);
	if (cpu >= NR_CPUS)
258
		return -EINVAL;
259 260 261 262

	/* Assumption : cpumask refers to a single CPU */
	spin_lock_irqsave(&gic_lock, flags);

263
	/* Re-route this IRQ */
264
	write_gic_map_vp(irq, BIT(mips_cm_vp_id(cpu)));
265 266

	/* Update the pcpu_masks */
267 268
	gic_clear_pcpu_masks(irq);
	if (read_gic_mask(irq))
269
		set_bit(irq, per_cpu_ptr(pcpu_masks, cpu));
270

271
	irq_data_update_effective_affinity(d, cpumask_of(cpu));
272 273
	spin_unlock_irqrestore(&gic_lock, flags);

274
	return IRQ_SET_MASK_OK;
275 276 277
}
#endif

278 279 280 281 282 283 284 285 286 287 288
static struct irq_chip gic_level_irq_controller = {
	.name			=	"MIPS GIC",
	.irq_mask		=	gic_mask_irq,
	.irq_unmask		=	gic_unmask_irq,
	.irq_set_type		=	gic_set_type,
#ifdef CONFIG_SMP
	.irq_set_affinity	=	gic_set_affinity,
#endif
};

static struct irq_chip gic_edge_irq_controller = {
289
	.name			=	"MIPS GIC",
290
	.irq_ack		=	gic_ack_irq,
291 292
	.irq_mask		=	gic_mask_irq,
	.irq_unmask		=	gic_unmask_irq,
293
	.irq_set_type		=	gic_set_type,
294
#ifdef CONFIG_SMP
295
	.irq_set_affinity	=	gic_set_affinity,
296
#endif
297
	.ipi_send_single	=	gic_send_ipi,
298 299
};

300
static void gic_handle_local_int(bool chained)
301 302
{
	unsigned long pending, masked;
303
	unsigned int intr, virq;
304

305 306
	pending = read_gic_vl_pend();
	masked = read_gic_vl_mask();
307 308 309

	bitmap_and(&pending, &pending, &masked, GIC_NUM_LOCAL_INTRS);

310
	for_each_set_bit(intr, &pending, GIC_NUM_LOCAL_INTRS) {
311 312
		virq = irq_linear_revmap(gic_irq_domain,
					 GIC_LOCAL_TO_HWIRQ(intr));
313 314 315 316
		if (chained)
			generic_handle_irq(virq);
		else
			do_IRQ(virq);
317
	}
318 319 320 321 322 323
}

static void gic_mask_local_irq(struct irq_data *d)
{
	int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);

324
	write_gic_vl_rmask(BIT(intr));
325 326 327 328 329 330
}

static void gic_unmask_local_irq(struct irq_data *d)
{
	int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);

331
	write_gic_vl_smask(BIT(intr));
332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347
}

static struct irq_chip gic_local_irq_controller = {
	.name			=	"MIPS GIC Local",
	.irq_mask		=	gic_mask_local_irq,
	.irq_unmask		=	gic_unmask_local_irq,
};

static void gic_mask_local_irq_all_vpes(struct irq_data *d)
{
	int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
	int i;
	unsigned long flags;

	spin_lock_irqsave(&gic_lock, flags);
	for (i = 0; i < gic_vpes; i++) {
348
		write_gic_vl_other(mips_cm_vp_id(i));
349
		write_gic_vo_rmask(BIT(intr));
350 351 352 353 354 355 356 357 358 359 360 361
	}
	spin_unlock_irqrestore(&gic_lock, flags);
}

static void gic_unmask_local_irq_all_vpes(struct irq_data *d)
{
	int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
	int i;
	unsigned long flags;

	spin_lock_irqsave(&gic_lock, flags);
	for (i = 0; i < gic_vpes; i++) {
362
		write_gic_vl_other(mips_cm_vp_id(i));
363
		write_gic_vo_smask(BIT(intr));
364 365 366 367 368 369 370 371 372 373
	}
	spin_unlock_irqrestore(&gic_lock, flags);
}

static struct irq_chip gic_all_vpes_local_irq_controller = {
	.name			=	"MIPS GIC Local",
	.irq_mask		=	gic_mask_local_irq_all_vpes,
	.irq_unmask		=	gic_unmask_local_irq_all_vpes,
};

374
static void __gic_irq_dispatch(void)
375
{
376 377
	gic_handle_local_int(false);
	gic_handle_shared_int(false);
378
}
379

380
static void gic_irq_dispatch(struct irq_desc *desc)
381
{
382 383
	gic_handle_local_int(true);
	gic_handle_shared_int(true);
384 385
}

386 387
static int gic_local_irq_domain_map(struct irq_domain *d, unsigned int virq,
				    irq_hw_number_t hw)
388
{
389 390 391
	int intr = GIC_HWIRQ_TO_LOCAL(hw);
	int i;
	unsigned long flags;
392
	u32 val;
393 394 395 396

	if (!gic_local_irq_is_routable(intr))
		return -EPERM;

397 398 399 400
	if (intr > GIC_LOCAL_INT_FDC) {
		pr_err("Invalid local IRQ %d\n", intr);
		return -EINVAL;
	}
401

402 403 404 405 406 407
	if (intr == GIC_LOCAL_INT_TIMER) {
		/* CONFIG_MIPS_CMP workaround (see __gic_init) */
		val = GIC_MAP_PIN_MAP_TO_PIN | timer_cpu_pin;
	} else {
		val = GIC_MAP_PIN_MAP_TO_PIN | gic_cpu_pin;
	}
408 409 410

	spin_lock_irqsave(&gic_lock, flags);
	for (i = 0; i < gic_vpes; i++) {
411 412
		write_gic_vl_other(mips_cm_vp_id(i));
		write_gic_vo_map(intr, val);
413 414 415
	}
	spin_unlock_irqrestore(&gic_lock, flags);

416
	return 0;
417 418 419
}

static int gic_shared_irq_domain_map(struct irq_domain *d, unsigned int virq,
420
				     irq_hw_number_t hw, unsigned int cpu)
421 422
{
	int intr = GIC_HWIRQ_TO_SHARED(hw);
423 424 425
	unsigned long flags;

	spin_lock_irqsave(&gic_lock, flags);
426
	write_gic_map_pin(intr, GIC_MAP_PIN_MAP_TO_PIN | gic_cpu_pin);
427 428 429
	write_gic_map_vp(intr, BIT(mips_cm_vp_id(cpu)));
	gic_clear_pcpu_masks(intr);
	set_bit(intr, per_cpu_ptr(pcpu_masks, cpu));
430 431 432 433 434
	spin_unlock_irqrestore(&gic_lock, flags);

	return 0;
}

435
static int gic_irq_domain_xlate(struct irq_domain *d, struct device_node *ctrlr,
436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453
				const u32 *intspec, unsigned int intsize,
				irq_hw_number_t *out_hwirq,
				unsigned int *out_type)
{
	if (intsize != 3)
		return -EINVAL;

	if (intspec[0] == GIC_SHARED)
		*out_hwirq = GIC_SHARED_TO_HWIRQ(intspec[1]);
	else if (intspec[0] == GIC_LOCAL)
		*out_hwirq = GIC_LOCAL_TO_HWIRQ(intspec[1]);
	else
		return -EINVAL;
	*out_type = intspec[2] & IRQ_TYPE_SENSE_MASK;

	return 0;
}

454 455
static int gic_irq_domain_map(struct irq_domain *d, unsigned int virq,
			      irq_hw_number_t hwirq)
456
{
457
	int err;
458

459
	if (hwirq >= GIC_SHARED_HWIRQ_BASE) {
460 461 462
		/* verify that shared irqs don't conflict with an IPI irq */
		if (test_bit(GIC_HWIRQ_TO_SHARED(hwirq), ipi_resrv))
			return -EBUSY;
463

464 465 466 467 468 469
		err = irq_domain_set_hwirq_and_chip(d, virq, hwirq,
						    &gic_level_irq_controller,
						    NULL);
		if (err)
			return err;

470
		irqd_set_single_target(irq_desc_get_irq_data(irq_to_desc(virq)));
471
		return gic_shared_irq_domain_map(d, virq, hwirq, 0);
472 473
	}

474 475 476 477 478 479 480 481 482 483 484 485 486 487
	switch (GIC_HWIRQ_TO_LOCAL(hwirq)) {
	case GIC_LOCAL_INT_TIMER:
	case GIC_LOCAL_INT_PERFCTR:
	case GIC_LOCAL_INT_FDC:
		/*
		 * HACK: These are all really percpu interrupts, but
		 * the rest of the MIPS kernel code does not use the
		 * percpu IRQ API for them.
		 */
		err = irq_domain_set_hwirq_and_chip(d, virq, hwirq,
						    &gic_all_vpes_local_irq_controller,
						    NULL);
		if (err)
			return err;
488

489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504
		irq_set_handler(virq, handle_percpu_irq);
		break;

	default:
		err = irq_domain_set_hwirq_and_chip(d, virq, hwirq,
						    &gic_local_irq_controller,
						    NULL);
		if (err)
			return err;

		irq_set_handler(virq, handle_percpu_devid_irq);
		irq_set_percpu_devid(virq);
		break;
	}

	return gic_local_irq_domain_map(d, virq, hwirq);
505 506
}

507 508 509 510 511 512 513 514 515 516 517 518 519 520
static int gic_irq_domain_alloc(struct irq_domain *d, unsigned int virq,
				unsigned int nr_irqs, void *arg)
{
	struct irq_fwspec *fwspec = arg;
	irq_hw_number_t hwirq;

	if (fwspec->param[0] == GIC_SHARED)
		hwirq = GIC_SHARED_TO_HWIRQ(fwspec->param[1]);
	else
		hwirq = GIC_LOCAL_TO_HWIRQ(fwspec->param[1]);

	return gic_irq_domain_map(d, virq, hwirq);
}

521 522
void gic_irq_domain_free(struct irq_domain *d, unsigned int virq,
			 unsigned int nr_irqs)
523 524 525
{
}

526 527 528 529
static const struct irq_domain_ops gic_irq_domain_ops = {
	.xlate = gic_irq_domain_xlate,
	.alloc = gic_irq_domain_alloc,
	.free = gic_irq_domain_free,
530
	.map = gic_irq_domain_map,
531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551
};

static int gic_ipi_domain_xlate(struct irq_domain *d, struct device_node *ctrlr,
				const u32 *intspec, unsigned int intsize,
				irq_hw_number_t *out_hwirq,
				unsigned int *out_type)
{
	/*
	 * There's nothing to translate here. hwirq is dynamically allocated and
	 * the irq type is always edge triggered.
	 * */
	*out_hwirq = 0;
	*out_type = IRQ_TYPE_EDGE_RISING;

	return 0;
}

static int gic_ipi_domain_alloc(struct irq_domain *d, unsigned int virq,
				unsigned int nr_irqs, void *arg)
{
	struct cpumask *ipimask = arg;
552 553
	irq_hw_number_t hwirq, base_hwirq;
	int cpu, ret, i;
554

555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575
	base_hwirq = find_first_bit(ipi_available, gic_shared_intrs);
	if (base_hwirq == gic_shared_intrs)
		return -ENOMEM;

	/* check that we have enough space */
	for (i = base_hwirq; i < nr_irqs; i++) {
		if (!test_bit(i, ipi_available))
			return -EBUSY;
	}
	bitmap_clear(ipi_available, base_hwirq, nr_irqs);

	/* map the hwirq for each cpu consecutively */
	i = 0;
	for_each_cpu(cpu, ipimask) {
		hwirq = GIC_SHARED_TO_HWIRQ(base_hwirq + i);

		ret = irq_domain_set_hwirq_and_chip(d, virq + i, hwirq,
						    &gic_edge_irq_controller,
						    NULL);
		if (ret)
			goto error;
576

577
		ret = irq_domain_set_hwirq_and_chip(d->parent, virq + i, hwirq,
578 579 580 581 582 583 584 585
						    &gic_edge_irq_controller,
						    NULL);
		if (ret)
			goto error;

		ret = irq_set_irq_type(virq + i, IRQ_TYPE_EDGE_RISING);
		if (ret)
			goto error;
586 587 588 589 590 591

		ret = gic_shared_irq_domain_map(d, virq + i, hwirq, cpu);
		if (ret)
			goto error;

		i++;
592 593 594 595
	}

	return 0;
error:
596
	bitmap_set(ipi_available, base_hwirq, nr_irqs);
597 598 599 600 601 602
	return ret;
}

void gic_ipi_domain_free(struct irq_domain *d, unsigned int virq,
			 unsigned int nr_irqs)
{
603 604 605 606 607 608 609 610 611
	irq_hw_number_t base_hwirq;
	struct irq_data *data;

	data = irq_get_irq_data(virq);
	if (!data)
		return;

	base_hwirq = GIC_HWIRQ_TO_SHARED(irqd_to_hwirq(data));
	bitmap_set(ipi_available, base_hwirq, nr_irqs);
612 613 614 615 616 617 618 619 620 621
}

int gic_ipi_domain_match(struct irq_domain *d, struct device_node *node,
			 enum irq_domain_bus_token bus_token)
{
	bool is_ipi;

	switch (bus_token) {
	case DOMAIN_BUS_IPI:
		is_ipi = d->bus_token == bus_token;
622
		return (!node || to_of_node(d->fwnode) == node) && is_ipi;
623 624 625 626 627 628
		break;
	default:
		return 0;
	}
}

629
static const struct irq_domain_ops gic_ipi_domain_ops = {
630 631 632 633
	.xlate = gic_ipi_domain_xlate,
	.alloc = gic_ipi_domain_alloc,
	.free = gic_ipi_domain_free,
	.match = gic_ipi_domain_match,
634 635
};

636 637 638

static int __init gic_of_init(struct device_node *node,
			      struct device_node *parent)
639
{
640 641
	unsigned int cpu_vec, i, j, gicconfig, cpu, v[2];
	unsigned long reserved;
642 643 644 645 646
	phys_addr_t gic_base;
	struct resource res;
	size_t gic_len;

	/* Find the first available CPU vector. */
647 648
	i = 0;
	reserved = (C_SW0 | C_SW1) >> __fls(C_SW0);
649 650 651
	while (!of_property_read_u32_index(node, "mti,reserved-cpu-vectors",
					   i++, &cpu_vec))
		reserved |= BIT(cpu_vec);
652 653 654

	cpu_vec = find_first_zero_bit(&reserved, hweight_long(ST0_IM));
	if (cpu_vec == hweight_long(ST0_IM)) {
655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675
		pr_err("No CPU vectors available for GIC\n");
		return -ENODEV;
	}

	if (of_address_to_resource(node, 0, &res)) {
		/*
		 * Probe the CM for the GIC base address if not specified
		 * in the device-tree.
		 */
		if (mips_cm_present()) {
			gic_base = read_gcr_gic_base() &
				~CM_GCR_GIC_BASE_GICEN;
			gic_len = 0x20000;
		} else {
			pr_err("Failed to get GIC memory range\n");
			return -ENODEV;
		}
	} else {
		gic_base = res.start;
		gic_len = resource_size(&res);
	}
676

677 678 679 680 681
	if (mips_cm_present()) {
		write_gcr_gic_base(gic_base | CM_GCR_GIC_BASE_GICEN);
		/* Ensure GIC region is enabled before trying to access it */
		__sync();
	}
682

683
	mips_gic_base = ioremap_nocache(gic_base, gic_len);
684

685 686 687 688
	gicconfig = read_gic_config();
	gic_shared_intrs = gicconfig & GIC_CONFIG_NUMINTERRUPTS;
	gic_shared_intrs >>= __fls(GIC_CONFIG_NUMINTERRUPTS);
	gic_shared_intrs = (gic_shared_intrs + 1) * 8;
689

690 691
	gic_vpes = gicconfig & GIC_CONFIG_PVPS;
	gic_vpes >>= __fls(GIC_CONFIG_PVPS);
692
	gic_vpes = gic_vpes + 1;
693

694
	if (cpu_has_veic) {
695 696
		/* Set EIC mode for all VPEs */
		for_each_present_cpu(cpu) {
697 698
			write_gic_vl_other(mips_cm_vp_id(cpu));
			write_gic_vo_ctl(GIC_VX_CTL_EIC);
699 700
		}

701 702
		/* Always use vector 1 in EIC mode */
		gic_cpu_pin = 0;
703
		timer_cpu_pin = gic_cpu_pin;
704 705 706 707 708 709
		set_vi_handler(gic_cpu_pin + GIC_PIN_TO_VEC_OFFSET,
			       __gic_irq_dispatch);
	} else {
		gic_cpu_pin = cpu_vec - GIC_CPU_PIN_OFFSET;
		irq_set_chained_handler(MIPS_CPU_IRQ_BASE + cpu_vec,
					gic_irq_dispatch);
710 711 712 713 714 715 716 717 718 719 720 721 722
		/*
		 * With the CMP implementation of SMP (deprecated), other CPUs
		 * are started by the bootloader and put into a timer based
		 * waiting poll loop. We must not re-route those CPU's local
		 * timer interrupts as the wait instruction will never finish,
		 * so just handle whatever CPU interrupt it is routed to by
		 * default.
		 *
		 * This workaround should be removed when CMP support is
		 * dropped.
		 */
		if (IS_ENABLED(CONFIG_MIPS_CMP) &&
		    gic_local_irq_is_routable(GIC_LOCAL_INT_TIMER)) {
723
			timer_cpu_pin = read_gic_vl_timer_map() & GIC_MAP_PIN_MAP;
724 725 726 727 728 729 730
			irq_set_chained_handler(MIPS_CPU_IRQ_BASE +
						GIC_CPU_PIN_OFFSET +
						timer_cpu_pin,
						gic_irq_dispatch);
		} else {
			timer_cpu_pin = gic_cpu_pin;
		}
731 732
	}

733
	gic_irq_domain = irq_domain_add_simple(node, GIC_NUM_LOCAL_INTRS +
734
					       gic_shared_intrs, 0,
735
					       &gic_irq_domain_ops, NULL);
736 737 738 739
	if (!gic_irq_domain) {
		pr_err("Failed to add GIC IRQ domain");
		return -ENXIO;
	}
740

741 742 743 744
	gic_ipi_domain = irq_domain_add_hierarchy(gic_irq_domain,
						  IRQ_DOMAIN_FLAG_IPI_PER_CPU,
						  GIC_NUM_LOCAL_INTRS + gic_shared_intrs,
						  node, &gic_ipi_domain_ops, NULL);
745 746 747 748
	if (!gic_ipi_domain) {
		pr_err("Failed to add GIC IPI domain");
		return -ENXIO;
	}
749

750
	irq_domain_update_bus_token(gic_ipi_domain, DOMAIN_BUS_IPI);
751

752 753 754 755 756 757 758 759 760
	if (node &&
	    !of_property_read_u32_array(node, "mti,reserved-ipi-vectors", v, 2)) {
		bitmap_set(ipi_resrv, v[0], v[1]);
	} else {
		/* Make the last 2 * gic_vpes available for IPIs */
		bitmap_set(ipi_resrv,
			   gic_shared_intrs - 2 * gic_vpes,
			   2 * gic_vpes);
	}
761

762
	bitmap_copy(ipi_available, ipi_resrv, GIC_MAX_INTRS);
763

764
	board_bind_eic_interrupt = &gic_bind_eic_interrupt;
765

766 767 768 769 770
	/* Setup defaults */
	for (i = 0; i < gic_shared_intrs; i++) {
		change_gic_pol(i, GIC_POL_ACTIVE_HIGH);
		change_gic_trig(i, GIC_TRIG_LEVEL);
		write_gic_rmask(BIT(i));
771 772
	}

773 774 775 776 777 778
	for (i = 0; i < gic_vpes; i++) {
		write_gic_vl_other(mips_cm_vp_id(i));
		for (j = 0; j < GIC_NUM_LOCAL_INTRS; j++) {
			if (!gic_local_irq_is_routable(j))
				continue;
			write_gic_vo_rmask(BIT(j));
779 780 781 782 783 784
		}
	}

	return 0;
}
IRQCHIP_DECLARE(mips_gic, "mti,gic", gic_of_init);