irq-mips-gic.c 20.8 KB
Newer Older
1 2 3 4 5 6 7 8
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
 * Copyright (C) 2008 Ralf Baechle (ralf@linux-mips.org)
 * Copyright (C) 2012 MIPS Technologies, Inc.  All rights reserved.
 */
9
#include <linux/bitmap.h>
10
#include <linux/clocksource.h>
11
#include <linux/init.h>
12
#include <linux/interrupt.h>
13
#include <linux/irq.h>
14
#include <linux/irqchip/mips-gic.h>
15
#include <linux/of_address.h>
16
#include <linux/sched.h>
17
#include <linux/smp.h>
18

19
#include <asm/mips-cm.h>
S
Steven J. Hill 已提交
20 21
#include <asm/setup.h>
#include <asm/traps.h>
22

23 24 25 26
#include <dt-bindings/interrupt-controller/mips-gic.h>

#include "irqchip.h"

27
unsigned int gic_present;
S
Steven J. Hill 已提交
28

29
struct gic_pcpu_mask {
30
	DECLARE_BITMAP(pcpu_mask, GIC_MAX_INTRS);
31 32
};

33
static void __iomem *gic_base;
34
static struct gic_pcpu_mask pcpu_masks[NR_CPUS];
35
static DEFINE_SPINLOCK(gic_lock);
36
static struct irq_domain *gic_irq_domain;
37
static int gic_shared_intrs;
38
static int gic_vpes;
39
static unsigned int gic_cpu_pin;
40
static unsigned int timer_cpu_pin;
41
static struct irq_chip gic_level_irq_controller, gic_edge_irq_controller;
42

43 44
static void __gic_irq_dispatch(void);

45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111
static inline unsigned int gic_read(unsigned int reg)
{
	return __raw_readl(gic_base + reg);
}

static inline void gic_write(unsigned int reg, unsigned int val)
{
	__raw_writel(val, gic_base + reg);
}

static inline void gic_update_bits(unsigned int reg, unsigned int mask,
				   unsigned int val)
{
	unsigned int regval;

	regval = gic_read(reg);
	regval &= ~mask;
	regval |= val;
	gic_write(reg, regval);
}

static inline void gic_reset_mask(unsigned int intr)
{
	gic_write(GIC_REG(SHARED, GIC_SH_RMASK) + GIC_INTR_OFS(intr),
		  1 << GIC_INTR_BIT(intr));
}

static inline void gic_set_mask(unsigned int intr)
{
	gic_write(GIC_REG(SHARED, GIC_SH_SMASK) + GIC_INTR_OFS(intr),
		  1 << GIC_INTR_BIT(intr));
}

static inline void gic_set_polarity(unsigned int intr, unsigned int pol)
{
	gic_update_bits(GIC_REG(SHARED, GIC_SH_SET_POLARITY) +
			GIC_INTR_OFS(intr), 1 << GIC_INTR_BIT(intr),
			pol << GIC_INTR_BIT(intr));
}

static inline void gic_set_trigger(unsigned int intr, unsigned int trig)
{
	gic_update_bits(GIC_REG(SHARED, GIC_SH_SET_TRIGGER) +
			GIC_INTR_OFS(intr), 1 << GIC_INTR_BIT(intr),
			trig << GIC_INTR_BIT(intr));
}

static inline void gic_set_dual_edge(unsigned int intr, unsigned int dual)
{
	gic_update_bits(GIC_REG(SHARED, GIC_SH_SET_DUAL) + GIC_INTR_OFS(intr),
			1 << GIC_INTR_BIT(intr),
			dual << GIC_INTR_BIT(intr));
}

static inline void gic_map_to_pin(unsigned int intr, unsigned int pin)
{
	gic_write(GIC_REG(SHARED, GIC_SH_INTR_MAP_TO_PIN_BASE) +
		  GIC_SH_MAP_TO_PIN(intr), GIC_MAP_TO_PIN_MSK | pin);
}

static inline void gic_map_to_vpe(unsigned int intr, unsigned int vpe)
{
	gic_write(GIC_REG(SHARED, GIC_SH_INTR_MAP_TO_VPE_BASE) +
		  GIC_SH_MAP_TO_VPE_REG_OFF(intr, vpe),
		  GIC_SH_MAP_TO_VPE_REG_BIT(vpe));
}

112
#ifdef CONFIG_CLKSRC_MIPS_GIC
113 114 115 116 117
cycle_t gic_read_count(void)
{
	unsigned int hi, hi2, lo;

	do {
118 119 120
		hi = gic_read(GIC_REG(SHARED, GIC_SH_COUNTER_63_32));
		lo = gic_read(GIC_REG(SHARED, GIC_SH_COUNTER_31_00));
		hi2 = gic_read(GIC_REG(SHARED, GIC_SH_COUNTER_63_32));
121 122 123 124
	} while (hi2 != hi);

	return (((cycle_t) hi) << 32) + lo;
}
125

126 127 128 129
unsigned int gic_get_count_width(void)
{
	unsigned int bits, config;

130
	config = gic_read(GIC_REG(SHARED, GIC_SH_CONFIG));
131 132 133 134 135 136
	bits = 32 + 4 * ((config & GIC_SH_CONFIG_COUNTBITS_MSK) >>
			 GIC_SH_CONFIG_COUNTBITS_SHF);

	return bits;
}

137 138
void gic_write_compare(cycle_t cnt)
{
139
	gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE_HI),
140
				(int)(cnt >> 32));
141
	gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE_LO),
142 143 144
				(int)(cnt & 0xffffffff));
}

145 146 147 148 149 150
void gic_write_cpu_compare(cycle_t cnt, int cpu)
{
	unsigned long flags;

	local_irq_save(flags);

151 152
	gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), cpu);
	gic_write(GIC_REG(VPE_OTHER, GIC_VPE_COMPARE_HI),
153
				(int)(cnt >> 32));
154
	gic_write(GIC_REG(VPE_OTHER, GIC_VPE_COMPARE_LO),
155 156 157 158 159
				(int)(cnt & 0xffffffff));

	local_irq_restore(flags);
}

160 161 162 163
cycle_t gic_read_compare(void)
{
	unsigned int hi, lo;

164 165
	hi = gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE_HI));
	lo = gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE_LO));
166 167 168

	return (((cycle_t) hi) << 32) + lo;
}
169 170
#endif

171 172 173 174 175 176 177 178
static bool gic_local_irq_is_routable(int intr)
{
	u32 vpe_ctl;

	/* All local interrupts are routable in EIC mode. */
	if (cpu_has_veic)
		return true;

179
	vpe_ctl = gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_CTL));
180 181 182 183 184 185 186 187 188 189 190 191 192 193 194
	switch (intr) {
	case GIC_LOCAL_INT_TIMER:
		return vpe_ctl & GIC_VPE_CTL_TIMER_RTBL_MSK;
	case GIC_LOCAL_INT_PERFCTR:
		return vpe_ctl & GIC_VPE_CTL_PERFCNT_RTBL_MSK;
	case GIC_LOCAL_INT_FDC:
		return vpe_ctl & GIC_VPE_CTL_FDC_RTBL_MSK;
	case GIC_LOCAL_INT_SWINT0:
	case GIC_LOCAL_INT_SWINT1:
		return vpe_ctl & GIC_VPE_CTL_SWINT_RTBL_MSK;
	default:
		return true;
	}
}

195
static void gic_bind_eic_interrupt(int irq, int set)
S
Steven J. Hill 已提交
196 197 198 199 200
{
	/* Convert irq vector # to hw int # */
	irq -= GIC_PIN_TO_VEC_OFFSET;

	/* Set irq to use shadow set */
201 202
	gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_EIC_SHADOW_SET_BASE) +
		  GIC_VPE_EIC_SS(irq), set);
S
Steven J. Hill 已提交
203 204
}

205 206
void gic_send_ipi(unsigned int intr)
{
207
	gic_write(GIC_REG(SHARED, GIC_SH_WEDGE), GIC_SH_WEDGE_SET(intr));
208 209
}

210 211 212 213 214 215 216 217 218 219 220
int gic_get_c0_compare_int(void)
{
	if (!gic_local_irq_is_routable(GIC_LOCAL_INT_TIMER))
		return MIPS_CPU_IRQ_BASE + cp0_compare_irq;
	return irq_create_mapping(gic_irq_domain,
				  GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_TIMER));
}

int gic_get_c0_perfcount_int(void)
{
	if (!gic_local_irq_is_routable(GIC_LOCAL_INT_PERFCTR)) {
221
		/* Is the performance counter shared with the timer? */
222 223 224 225 226 227 228 229
		if (cp0_perfcount_irq < 0)
			return -1;
		return MIPS_CPU_IRQ_BASE + cp0_perfcount_irq;
	}
	return irq_create_mapping(gic_irq_domain,
				  GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_PERFCTR));
}

230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252
int gic_get_c0_fdc_int(void)
{
	if (!gic_local_irq_is_routable(GIC_LOCAL_INT_FDC)) {
		/* Is the FDC IRQ even present? */
		if (cp0_fdc_irq < 0)
			return -1;
		return MIPS_CPU_IRQ_BASE + cp0_fdc_irq;
	}

	/*
	 * Some cores claim the FDC is routable but it doesn't actually seem to
	 * be connected.
	 */
	switch (current_cpu_type()) {
	case CPU_INTERAPTIV:
	case CPU_PROAPTIV:
		return -1;
	}

	return irq_create_mapping(gic_irq_domain,
				  GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_FDC));
}

253
static void gic_handle_shared_int(void)
254
{
255
	unsigned int i, intr, virq;
256
	unsigned long *pcpu_mask;
257
	unsigned long pending_reg, intrmask_reg;
258 259
	DECLARE_BITMAP(pending, GIC_MAX_INTRS);
	DECLARE_BITMAP(intrmask, GIC_MAX_INTRS);
260 261 262 263

	/* Get per-cpu bitmaps */
	pcpu_mask = pcpu_masks[smp_processor_id()].pcpu_mask;

264 265
	pending_reg = GIC_REG(SHARED, GIC_SH_PEND);
	intrmask_reg = GIC_REG(SHARED, GIC_SH_MASK);
266

267
	for (i = 0; i < BITS_TO_LONGS(gic_shared_intrs); i++) {
268 269 270 271
		pending[i] = gic_read(pending_reg);
		intrmask[i] = gic_read(intrmask_reg);
		pending_reg += 0x4;
		intrmask_reg += 0x4;
272 273
	}

274 275
	bitmap_and(pending, pending, intrmask, gic_shared_intrs);
	bitmap_and(pending, pending, pcpu_mask, gic_shared_intrs);
276

277 278 279 280 281 282 283 284 285 286
	intr = find_first_bit(pending, gic_shared_intrs);
	while (intr != gic_shared_intrs) {
		virq = irq_linear_revmap(gic_irq_domain,
					 GIC_SHARED_TO_HWIRQ(intr));
		do_IRQ(virq);

		/* go to next pending bit */
		bitmap_clear(pending, intr, 1);
		intr = find_first_bit(pending, gic_shared_intrs);
	}
287 288
}

289
static void gic_mask_irq(struct irq_data *d)
290
{
291
	gic_reset_mask(GIC_HWIRQ_TO_SHARED(d->hwirq));
292 293
}

294
static void gic_unmask_irq(struct irq_data *d)
295
{
296
	gic_set_mask(GIC_HWIRQ_TO_SHARED(d->hwirq));
297 298
}

299 300
static void gic_ack_irq(struct irq_data *d)
{
301
	unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
302

303
	gic_write(GIC_REG(SHARED, GIC_SH_WEDGE), GIC_SH_WEDGE_CLR(irq));
304 305
}

306 307
static int gic_set_type(struct irq_data *d, unsigned int type)
{
308
	unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
309 310 311 312 313 314
	unsigned long flags;
	bool is_edge;

	spin_lock_irqsave(&gic_lock, flags);
	switch (type & IRQ_TYPE_SENSE_MASK) {
	case IRQ_TYPE_EDGE_FALLING:
315 316 317
		gic_set_polarity(irq, GIC_POL_NEG);
		gic_set_trigger(irq, GIC_TRIG_EDGE);
		gic_set_dual_edge(irq, GIC_TRIG_DUAL_DISABLE);
318 319 320
		is_edge = true;
		break;
	case IRQ_TYPE_EDGE_RISING:
321 322 323
		gic_set_polarity(irq, GIC_POL_POS);
		gic_set_trigger(irq, GIC_TRIG_EDGE);
		gic_set_dual_edge(irq, GIC_TRIG_DUAL_DISABLE);
324 325 326 327
		is_edge = true;
		break;
	case IRQ_TYPE_EDGE_BOTH:
		/* polarity is irrelevant in this case */
328 329
		gic_set_trigger(irq, GIC_TRIG_EDGE);
		gic_set_dual_edge(irq, GIC_TRIG_DUAL_ENABLE);
330 331 332
		is_edge = true;
		break;
	case IRQ_TYPE_LEVEL_LOW:
333 334 335
		gic_set_polarity(irq, GIC_POL_NEG);
		gic_set_trigger(irq, GIC_TRIG_LEVEL);
		gic_set_dual_edge(irq, GIC_TRIG_DUAL_DISABLE);
336 337 338 339
		is_edge = false;
		break;
	case IRQ_TYPE_LEVEL_HIGH:
	default:
340 341 342
		gic_set_polarity(irq, GIC_POL_POS);
		gic_set_trigger(irq, GIC_TRIG_LEVEL);
		gic_set_dual_edge(irq, GIC_TRIG_DUAL_DISABLE);
343 344 345 346 347
		is_edge = false;
		break;
	}

	if (is_edge) {
348 349 350
		__irq_set_chip_handler_name_locked(d->irq,
						   &gic_edge_irq_controller,
						   handle_edge_irq, NULL);
351
	} else {
352 353 354
		__irq_set_chip_handler_name_locked(d->irq,
						   &gic_level_irq_controller,
						   handle_level_irq, NULL);
355 356
	}
	spin_unlock_irqrestore(&gic_lock, flags);
357

358 359 360 361
	return 0;
}

#ifdef CONFIG_SMP
362 363
static int gic_set_affinity(struct irq_data *d, const struct cpumask *cpumask,
			    bool force)
364
{
365
	unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
366 367 368 369
	cpumask_t	tmp = CPU_MASK_NONE;
	unsigned long	flags;
	int		i;

370
	cpumask_and(&tmp, cpumask, cpu_online_mask);
371
	if (cpus_empty(tmp))
372
		return -EINVAL;
373 374 375 376

	/* Assumption : cpumask refers to a single CPU */
	spin_lock_irqsave(&gic_lock, flags);

377
	/* Re-route this IRQ */
378
	gic_map_to_vpe(irq, first_cpu(tmp));
379 380 381 382 383

	/* Update the pcpu_masks */
	for (i = 0; i < NR_CPUS; i++)
		clear_bit(irq, pcpu_masks[i].pcpu_mask);
	set_bit(irq, pcpu_masks[first_cpu(tmp)].pcpu_mask);
384

385
	cpumask_copy(d->affinity, cpumask);
386 387
	spin_unlock_irqrestore(&gic_lock, flags);

388
	return IRQ_SET_MASK_OK_NOCOPY;
389 390 391
}
#endif

392 393 394 395 396 397 398 399 400 401 402
static struct irq_chip gic_level_irq_controller = {
	.name			=	"MIPS GIC",
	.irq_mask		=	gic_mask_irq,
	.irq_unmask		=	gic_unmask_irq,
	.irq_set_type		=	gic_set_type,
#ifdef CONFIG_SMP
	.irq_set_affinity	=	gic_set_affinity,
#endif
};

static struct irq_chip gic_edge_irq_controller = {
403
	.name			=	"MIPS GIC",
404
	.irq_ack		=	gic_ack_irq,
405 406
	.irq_mask		=	gic_mask_irq,
	.irq_unmask		=	gic_unmask_irq,
407
	.irq_set_type		=	gic_set_type,
408
#ifdef CONFIG_SMP
409
	.irq_set_affinity	=	gic_set_affinity,
410 411 412
#endif
};

413
static void gic_handle_local_int(void)
414 415
{
	unsigned long pending, masked;
416
	unsigned int intr, virq;
417

418 419
	pending = gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_PEND));
	masked = gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_MASK));
420 421 422

	bitmap_and(&pending, &pending, &masked, GIC_NUM_LOCAL_INTRS);

423 424 425 426 427 428 429 430 431 432
	intr = find_first_bit(&pending, GIC_NUM_LOCAL_INTRS);
	while (intr != GIC_NUM_LOCAL_INTRS) {
		virq = irq_linear_revmap(gic_irq_domain,
					 GIC_LOCAL_TO_HWIRQ(intr));
		do_IRQ(virq);

		/* go to next pending bit */
		bitmap_clear(&pending, intr, 1);
		intr = find_first_bit(&pending, GIC_NUM_LOCAL_INTRS);
	}
433 434 435 436 437 438
}

static void gic_mask_local_irq(struct irq_data *d)
{
	int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);

439
	gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_RMASK), 1 << intr);
440 441 442 443 444 445
}

static void gic_unmask_local_irq(struct irq_data *d)
{
	int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);

446
	gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_SMASK), 1 << intr);
447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462
}

static struct irq_chip gic_local_irq_controller = {
	.name			=	"MIPS GIC Local",
	.irq_mask		=	gic_mask_local_irq,
	.irq_unmask		=	gic_unmask_local_irq,
};

static void gic_mask_local_irq_all_vpes(struct irq_data *d)
{
	int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
	int i;
	unsigned long flags;

	spin_lock_irqsave(&gic_lock, flags);
	for (i = 0; i < gic_vpes; i++) {
463 464
		gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), i);
		gic_write(GIC_REG(VPE_OTHER, GIC_VPE_RMASK), 1 << intr);
465 466 467 468 469 470 471 472 473 474 475 476
	}
	spin_unlock_irqrestore(&gic_lock, flags);
}

static void gic_unmask_local_irq_all_vpes(struct irq_data *d)
{
	int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
	int i;
	unsigned long flags;

	spin_lock_irqsave(&gic_lock, flags);
	for (i = 0; i < gic_vpes; i++) {
477 478
		gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), i);
		gic_write(GIC_REG(VPE_OTHER, GIC_VPE_SMASK), 1 << intr);
479 480 481 482 483 484 485 486 487 488
	}
	spin_unlock_irqrestore(&gic_lock, flags);
}

static struct irq_chip gic_all_vpes_local_irq_controller = {
	.name			=	"MIPS GIC Local",
	.irq_mask		=	gic_mask_local_irq_all_vpes,
	.irq_unmask		=	gic_unmask_local_irq_all_vpes,
};

489
static void __gic_irq_dispatch(void)
490
{
491 492
	gic_handle_local_int();
	gic_handle_shared_int();
493
}
494

495 496 497 498 499 500 501 502 503 504 505 506 507
static void gic_irq_dispatch(unsigned int irq, struct irq_desc *desc)
{
	__gic_irq_dispatch();
}

#ifdef CONFIG_MIPS_GIC_IPI
static int gic_resched_int_base;
static int gic_call_int_base;

unsigned int plat_ipi_resched_int_xlate(unsigned int cpu)
{
	return gic_resched_int_base + cpu;
}
508

509 510 511 512
unsigned int plat_ipi_call_int_xlate(unsigned int cpu)
{
	return gic_call_int_base + cpu;
}
513

514 515 516 517 518 519 520 521 522 523 524 525 526
static irqreturn_t ipi_resched_interrupt(int irq, void *dev_id)
{
	scheduler_ipi();

	return IRQ_HANDLED;
}

static irqreturn_t ipi_call_interrupt(int irq, void *dev_id)
{
	smp_call_function_interrupt();

	return IRQ_HANDLED;
}
J
Jeffrey Deans 已提交
527

528 529 530 531 532 533 534 535 536 537 538 539 540 541 542
static struct irqaction irq_resched = {
	.handler	= ipi_resched_interrupt,
	.flags		= IRQF_PERCPU,
	.name		= "IPI resched"
};

static struct irqaction irq_call = {
	.handler	= ipi_call_interrupt,
	.flags		= IRQF_PERCPU,
	.name		= "IPI call"
};

static __init void gic_ipi_init_one(unsigned int intr, int cpu,
				    struct irqaction *action)
{
543 544
	int virq = irq_create_mapping(gic_irq_domain,
				      GIC_SHARED_TO_HWIRQ(intr));
545 546
	int i;

547
	gic_map_to_vpe(intr, cpu);
548 549
	for (i = 0; i < NR_CPUS; i++)
		clear_bit(intr, pcpu_masks[i].pcpu_mask);
J
Jeffrey Deans 已提交
550 551
	set_bit(intr, pcpu_masks[cpu].pcpu_mask);

552 553 554 555
	irq_set_irq_type(virq, IRQ_TYPE_EDGE_RISING);

	irq_set_handler(virq, handle_percpu_irq);
	setup_irq(virq, action);
556 557
}

558
static __init void gic_ipi_init(void)
559
{
560 561 562
	int i;

	/* Use last 2 * NR_CPUS interrupts as IPIs */
563
	gic_resched_int_base = gic_shared_intrs - nr_cpu_ids;
564 565 566 567 568 569 570 571 572 573 574 575 576
	gic_call_int_base = gic_resched_int_base - nr_cpu_ids;

	for (i = 0; i < nr_cpu_ids; i++) {
		gic_ipi_init_one(gic_call_int_base + i, i, &irq_call);
		gic_ipi_init_one(gic_resched_int_base + i, i, &irq_resched);
	}
}
#else
static inline void gic_ipi_init(void)
{
}
#endif

577
static void __init gic_basic_init(void)
578 579
{
	unsigned int i;
S
Steven J. Hill 已提交
580 581

	board_bind_eic_interrupt = &gic_bind_eic_interrupt;
582 583

	/* Setup defaults */
584
	for (i = 0; i < gic_shared_intrs; i++) {
585 586 587
		gic_set_polarity(i, GIC_POL_POS);
		gic_set_trigger(i, GIC_TRIG_LEVEL);
		gic_reset_mask(i);
588 589
	}

590 591 592
	for (i = 0; i < gic_vpes; i++) {
		unsigned int j;

593
		gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), i);
594 595 596
		for (j = 0; j < GIC_NUM_LOCAL_INTRS; j++) {
			if (!gic_local_irq_is_routable(j))
				continue;
597
			gic_write(GIC_REG(VPE_OTHER, GIC_VPE_RMASK), 1 << j);
598 599
		}
	}
600 601
}

602 603
static int gic_local_irq_domain_map(struct irq_domain *d, unsigned int virq,
				    irq_hw_number_t hw)
604
{
605 606 607 608 609 610 611 612 613 614 615 616 617
	int intr = GIC_HWIRQ_TO_LOCAL(hw);
	int ret = 0;
	int i;
	unsigned long flags;

	if (!gic_local_irq_is_routable(intr))
		return -EPERM;

	/*
	 * HACK: These are all really percpu interrupts, but the rest
	 * of the MIPS kernel code does not use the percpu IRQ API for
	 * the CP0 timer and performance counter interrupts.
	 */
618 619 620 621 622 623 624 625 626
	switch (intr) {
	case GIC_LOCAL_INT_TIMER:
	case GIC_LOCAL_INT_PERFCTR:
	case GIC_LOCAL_INT_FDC:
		irq_set_chip_and_handler(virq,
					 &gic_all_vpes_local_irq_controller,
					 handle_percpu_irq);
		break;
	default:
627 628 629 630
		irq_set_chip_and_handler(virq,
					 &gic_local_irq_controller,
					 handle_percpu_devid_irq);
		irq_set_percpu_devid(virq);
631
		break;
632 633 634 635 636 637
	}

	spin_lock_irqsave(&gic_lock, flags);
	for (i = 0; i < gic_vpes; i++) {
		u32 val = GIC_MAP_TO_PIN_MSK | gic_cpu_pin;

638
		gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), i);
639 640 641

		switch (intr) {
		case GIC_LOCAL_INT_WD:
642
			gic_write(GIC_REG(VPE_OTHER, GIC_VPE_WD_MAP), val);
643 644
			break;
		case GIC_LOCAL_INT_COMPARE:
645
			gic_write(GIC_REG(VPE_OTHER, GIC_VPE_COMPARE_MAP), val);
646 647
			break;
		case GIC_LOCAL_INT_TIMER:
648 649
			/* CONFIG_MIPS_CMP workaround (see __gic_init) */
			val = GIC_MAP_TO_PIN_MSK | timer_cpu_pin;
650
			gic_write(GIC_REG(VPE_OTHER, GIC_VPE_TIMER_MAP), val);
651 652
			break;
		case GIC_LOCAL_INT_PERFCTR:
653
			gic_write(GIC_REG(VPE_OTHER, GIC_VPE_PERFCTR_MAP), val);
654 655
			break;
		case GIC_LOCAL_INT_SWINT0:
656
			gic_write(GIC_REG(VPE_OTHER, GIC_VPE_SWINT0_MAP), val);
657 658
			break;
		case GIC_LOCAL_INT_SWINT1:
659
			gic_write(GIC_REG(VPE_OTHER, GIC_VPE_SWINT1_MAP), val);
660 661
			break;
		case GIC_LOCAL_INT_FDC:
662
			gic_write(GIC_REG(VPE_OTHER, GIC_VPE_FDC_MAP), val);
663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678
			break;
		default:
			pr_err("Invalid local IRQ %d\n", intr);
			ret = -EINVAL;
			break;
		}
	}
	spin_unlock_irqrestore(&gic_lock, flags);

	return ret;
}

static int gic_shared_irq_domain_map(struct irq_domain *d, unsigned int virq,
				     irq_hw_number_t hw)
{
	int intr = GIC_HWIRQ_TO_SHARED(hw);
679 680
	unsigned long flags;

681 682
	irq_set_chip_and_handler(virq, &gic_level_irq_controller,
				 handle_level_irq);
683 684

	spin_lock_irqsave(&gic_lock, flags);
685
	gic_map_to_pin(intr, gic_cpu_pin);
686
	/* Map to VPE 0 by default */
687
	gic_map_to_vpe(intr, 0);
688
	set_bit(intr, pcpu_masks[0].pcpu_mask);
689 690 691 692 693
	spin_unlock_irqrestore(&gic_lock, flags);

	return 0;
}

694 695 696 697 698 699 700 701
static int gic_irq_domain_map(struct irq_domain *d, unsigned int virq,
			      irq_hw_number_t hw)
{
	if (GIC_HWIRQ_TO_LOCAL(hw) < GIC_NUM_LOCAL_INTRS)
		return gic_local_irq_domain_map(d, virq, hw);
	return gic_shared_irq_domain_map(d, virq, hw);
}

702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720
static int gic_irq_domain_xlate(struct irq_domain *d, struct device_node *ctrlr,
				const u32 *intspec, unsigned int intsize,
				irq_hw_number_t *out_hwirq,
				unsigned int *out_type)
{
	if (intsize != 3)
		return -EINVAL;

	if (intspec[0] == GIC_SHARED)
		*out_hwirq = GIC_SHARED_TO_HWIRQ(intspec[1]);
	else if (intspec[0] == GIC_LOCAL)
		*out_hwirq = GIC_LOCAL_TO_HWIRQ(intspec[1]);
	else
		return -EINVAL;
	*out_type = intspec[2] & IRQ_TYPE_SENSE_MASK;

	return 0;
}

721 722
static struct irq_domain_ops gic_irq_domain_ops = {
	.map = gic_irq_domain_map,
723
	.xlate = gic_irq_domain_xlate,
724 725
};

726 727 728 729
static void __init __gic_init(unsigned long gic_base_addr,
			      unsigned long gic_addrspace_size,
			      unsigned int cpu_vec, unsigned int irqbase,
			      struct device_node *node)
730 731 732
{
	unsigned int gicconfig;

733
	gic_base = ioremap_nocache(gic_base_addr, gic_addrspace_size);
734

735
	gicconfig = gic_read(GIC_REG(SHARED, GIC_SH_CONFIG));
736
	gic_shared_intrs = (gicconfig & GIC_SH_CONFIG_NUMINTRS_MSK) >>
737
		   GIC_SH_CONFIG_NUMINTRS_SHF;
738
	gic_shared_intrs = ((gic_shared_intrs + 1) * 8);
739

740
	gic_vpes = (gicconfig & GIC_SH_CONFIG_NUMVPES_MSK) >>
741
		  GIC_SH_CONFIG_NUMVPES_SHF;
742
	gic_vpes = gic_vpes + 1;
743

744 745 746
	if (cpu_has_veic) {
		/* Always use vector 1 in EIC mode */
		gic_cpu_pin = 0;
747
		timer_cpu_pin = gic_cpu_pin;
748 749 750 751 752 753
		set_vi_handler(gic_cpu_pin + GIC_PIN_TO_VEC_OFFSET,
			       __gic_irq_dispatch);
	} else {
		gic_cpu_pin = cpu_vec - GIC_CPU_PIN_OFFSET;
		irq_set_chained_handler(MIPS_CPU_IRQ_BASE + cpu_vec,
					gic_irq_dispatch);
754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776
		/*
		 * With the CMP implementation of SMP (deprecated), other CPUs
		 * are started by the bootloader and put into a timer based
		 * waiting poll loop. We must not re-route those CPU's local
		 * timer interrupts as the wait instruction will never finish,
		 * so just handle whatever CPU interrupt it is routed to by
		 * default.
		 *
		 * This workaround should be removed when CMP support is
		 * dropped.
		 */
		if (IS_ENABLED(CONFIG_MIPS_CMP) &&
		    gic_local_irq_is_routable(GIC_LOCAL_INT_TIMER)) {
			timer_cpu_pin = gic_read(GIC_REG(VPE_LOCAL,
							 GIC_VPE_TIMER_MAP)) &
					GIC_MAP_MSK;
			irq_set_chained_handler(MIPS_CPU_IRQ_BASE +
						GIC_CPU_PIN_OFFSET +
						timer_cpu_pin,
						gic_irq_dispatch);
		} else {
			timer_cpu_pin = gic_cpu_pin;
		}
777 778
	}

779
	gic_irq_domain = irq_domain_add_simple(node, GIC_NUM_LOCAL_INTRS +
780
					       gic_shared_intrs, irqbase,
781 782 783
					       &gic_irq_domain_ops, NULL);
	if (!gic_irq_domain)
		panic("Failed to add GIC IRQ domain");
784

785
	gic_basic_init();
786 787

	gic_ipi_init();
788
}
789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844

void __init gic_init(unsigned long gic_base_addr,
		     unsigned long gic_addrspace_size,
		     unsigned int cpu_vec, unsigned int irqbase)
{
	__gic_init(gic_base_addr, gic_addrspace_size, cpu_vec, irqbase, NULL);
}

static int __init gic_of_init(struct device_node *node,
			      struct device_node *parent)
{
	struct resource res;
	unsigned int cpu_vec, i = 0, reserved = 0;
	phys_addr_t gic_base;
	size_t gic_len;

	/* Find the first available CPU vector. */
	while (!of_property_read_u32_index(node, "mti,reserved-cpu-vectors",
					   i++, &cpu_vec))
		reserved |= BIT(cpu_vec);
	for (cpu_vec = 2; cpu_vec < 8; cpu_vec++) {
		if (!(reserved & BIT(cpu_vec)))
			break;
	}
	if (cpu_vec == 8) {
		pr_err("No CPU vectors available for GIC\n");
		return -ENODEV;
	}

	if (of_address_to_resource(node, 0, &res)) {
		/*
		 * Probe the CM for the GIC base address if not specified
		 * in the device-tree.
		 */
		if (mips_cm_present()) {
			gic_base = read_gcr_gic_base() &
				~CM_GCR_GIC_BASE_GICEN_MSK;
			gic_len = 0x20000;
		} else {
			pr_err("Failed to get GIC memory range\n");
			return -ENODEV;
		}
	} else {
		gic_base = res.start;
		gic_len = resource_size(&res);
	}

	if (mips_cm_present())
		write_gcr_gic_base(gic_base | CM_GCR_GIC_BASE_GICEN_MSK);
	gic_present = true;

	__gic_init(gic_base, gic_len, cpu_vec, 0, node);

	return 0;
}
IRQCHIP_DECLARE(mips_gic, "mti,gic", gic_of_init);