internal.h 22.0 KB
Newer Older
1 2
/******************************************************************************
 *
3 4
 * Copyright(c) 2003 - 2015 Intel Corporation. All rights reserved.
 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
5
 * Copyright(c) 2016 Intel Deutschland GmbH
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Portions of this file are derived from the ipw3945 project, as well
 * as portions of the ieee80211 subsystem header files.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of version 2 of the GNU General Public License as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, write to the Free Software Foundation, Inc.,
 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
 *
 * The full GNU General Public License is included in this distribution in the
 * file called LICENSE.
 *
 * Contact Information:
27
 *  Intel Linux Wireless <linuxwifi@intel.com>
28 29 30 31 32 33
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 *
 *****************************************************************************/
#ifndef __iwl_trans_int_pcie_h__
#define __iwl_trans_int_pcie_h__

E
Emmanuel Grumbach 已提交
34 35 36
#include <linux/spinlock.h>
#include <linux/interrupt.h>
#include <linux/skbuff.h>
37
#include <linux/wait.h>
38
#include <linux/pci.h>
39
#include <linux/timer.h>
E
Emmanuel Grumbach 已提交
40

41
#include "iwl-fh.h"
E
Emmanuel Grumbach 已提交
42 43 44 45
#include "iwl-csr.h"
#include "iwl-trans.h"
#include "iwl-debug.h"
#include "iwl-io.h"
46
#include "iwl-op-mode.h"
E
Emmanuel Grumbach 已提交
47

J
Johannes Berg 已提交
48 49 50 51
/* We need 2 entries for the TX command and header, and another one might
 * be needed for potential data in the SKB's head. The remaining ones can
 * be used for frags.
 */
52
#define IWL_PCIE_MAX_FRAGS(x) (x->max_tbs - 3)
J
Johannes Berg 已提交
53

54 55 56 57 58 59
/*
 * RX related structures and functions
 */
#define RX_NUM_QUEUES 1
#define RX_POST_REQ_ALLOC 2
#define RX_CLAIM_REQ_ALLOC 8
60
#define RX_PENDING_WATERMARK 16
61

E
Emmanuel Grumbach 已提交
62
struct iwl_host_cmd;
63

64 65 66
/*This file includes the declaration that are internal to the
 * trans_pcie layer */

67 68 69 70
/**
 * struct iwl_rx_mem_buffer
 * @page_dma: bus address of rxb page
 * @page: driver's pointer to the rxb page
S
Sara Sharon 已提交
71
 * @invalid: rxb is in driver ownership - not owned by HW
72 73
 * @vid: index of this rxb in the global table
 */
74 75 76
struct iwl_rx_mem_buffer {
	dma_addr_t page_dma;
	struct page *page;
77
	u16 vid;
S
Sara Sharon 已提交
78
	bool invalid;
79 80 81
	struct list_head list;
};

82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99
/**
 * struct isr_statistics - interrupt statistics
 *
 */
struct isr_statistics {
	u32 hw;
	u32 sw;
	u32 err_code;
	u32 sch;
	u32 alive;
	u32 rfkill;
	u32 ctkill;
	u32 wakeup;
	u32 rx;
	u32 tx;
	u32 unhandled;
};

100
/**
101
 * struct iwl_rxq - Rx queue
102 103 104
 * @id: queue index
 * @bd: driver's pointer to buffer of receive buffer descriptors (rbd).
 *	Address size is 32 bit in pre-9000 devices and 64 bit in 9000 devices.
105
 * @bd_dma: bus address of buffer of receive buffer descriptors (rbd)
106 107
 * @ubd: driver's pointer to buffer of used receive buffer descriptors (rbd)
 * @ubd_dma: physical address of buffer of used receive buffer descriptors (rbd)
108 109 110
 * @read: Shared index to newest available Rx buffer
 * @write: Shared index to oldest written Rx packet
 * @free_count: Number of pre-allocated buffers in rx_free
111
 * @used_count: Number of RBDs handled to allocator to use for allocation
112
 * @write_actual:
113 114
 * @rx_free: list of RBDs with allocated RB ready for use
 * @rx_used: list of RBDs with no RB attached
115 116 117 118
 * @need_update: flag to indicate we need to update read/write index
 * @rb_stts: driver's pointer to receive buffer status
 * @rb_stts_dma: bus address of receive buffer status
 * @lock:
119
 * @queue: actual rx queue. Not used for multi-rx queue.
120 121 122
 *
 * NOTE:  rx_free and rx_used are used as a FIFO for iwl_rx_mem_buffers
 */
123
struct iwl_rxq {
124 125
	int id;
	void *bd;
126
	dma_addr_t bd_dma;
127 128
	__le32 *used_bd;
	dma_addr_t used_bd_dma;
129 130 131
	u32 read;
	u32 write;
	u32 free_count;
132
	u32 used_count;
133
	u32 write_actual;
134
	u32 queue_size;
135 136
	struct list_head rx_free;
	struct list_head rx_used;
137
	bool need_update;
138 139 140
	struct iwl_rb_status *rb_stts;
	dma_addr_t rb_stts_dma;
	spinlock_t lock;
141
	struct napi_struct napi;
142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164
	struct iwl_rx_mem_buffer *queue[RX_QUEUE_SIZE];
};

/**
 * struct iwl_rb_allocator - Rx allocator
 * @req_pending: number of requests the allcator had not processed yet
 * @req_ready: number of requests honored and ready for claiming
 * @rbd_allocated: RBDs with pages allocated and ready to be handled to
 *	the queue. This is a list of &struct iwl_rx_mem_buffer
 * @rbd_empty: RBDs with no page attached for allocator use. This is a list
 *	of &struct iwl_rx_mem_buffer
 * @lock: protects the rbd_allocated and rbd_empty lists
 * @alloc_wq: work queue for background calls
 * @rx_alloc: work struct for background calls
 */
struct iwl_rb_allocator {
	atomic_t req_pending;
	atomic_t req_ready;
	struct list_head rbd_allocated;
	struct list_head rbd_empty;
	spinlock_t lock;
	struct workqueue_struct *alloc_wq;
	struct work_struct rx_alloc;
165 166
};

E
Emmanuel Grumbach 已提交
167 168 169 170 171 172
struct iwl_dma_ptr {
	dma_addr_t dma;
	void *addr;
	size_t size;
};

173 174 175 176
/**
 * iwl_queue_inc_wrap - increment queue index, wrap back to beginning
 * @index -- current index
 */
177
static inline int iwl_queue_inc_wrap(int index)
178
{
179
	return ++index & (TFD_QUEUE_SIZE_MAX - 1);
180 181 182 183 184 185
}

/**
 * iwl_queue_dec_wrap - decrement queue index, wrap back to end
 * @index -- current index
 */
186
static inline int iwl_queue_dec_wrap(int index)
187
{
188
	return --index & (TFD_QUEUE_SIZE_MAX - 1);
189 190
}

191 192 193
struct iwl_cmd_meta {
	/* only for SYNC commands, iff the reply skb is wanted */
	struct iwl_host_cmd *source;
194
	u32 flags;
195
	u32 tbs;
196 197 198 199 200 201 202
};

/*
 * Generic queue structure
 *
 * Contains common data for Rx and Tx queues.
 *
203 204
 * Note the difference between TFD_QUEUE_SIZE_MAX and n_window: the hardware
 * always assumes 256 descriptors, so TFD_QUEUE_SIZE_MAX is always 256 (unless
205 206 207 208
 * there might be HW changes in the future). For the normal TX
 * queues, n_window, which is the size of the software queue data
 * is also 256; however, for the command queue, n_window is only
 * 32 since we don't need so many commands pending. Since the HW
209
 * still uses 256 BDs for DMA though, TFD_QUEUE_SIZE_MAX stays 256. As a result,
210
 * the software buffers (in the variables @meta, @txb in struct
211 212
 * iwl_txq) only have 32 entries, while the HW buffers (@tfds in
 * the same struct) have 256.
213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231
 * This means that we end up with the following:
 *  HW entries: | 0 | ... | N * 32 | ... | N * 32 + 31 | ... | 255 |
 *  SW entries:           | 0      | ... | 31          |
 * where N is a number between 0 and 7. This means that the SW
 * data is a window overlayed over the HW queue.
 */
struct iwl_queue {
	int write_ptr;       /* 1-st empty entry (index) host_w*/
	int read_ptr;         /* last used entry (index) host_r*/
	/* use for monitoring and recovering the stuck queue */
	dma_addr_t dma_addr;   /* physical addr for BD's */
	int n_window;	       /* safe queue window */
	u32 id;
	int low_mark;	       /* low watermark, resume queue if free
				* space more than this */
	int high_mark;         /* high watermark, stop queue if free
				* space less than this */
};

232 233 234
#define TFD_TX_CMD_SLOTS 256
#define TFD_CMD_SLOTS 32

235
/*
236 237 238 239 240 241 242
 * The FH will write back to the first TB only, so we need to copy some data
 * into the buffer regardless of whether it should be mapped or not.
 * This indicates how big the first TB must be to include the scratch buffer
 * and the assigned PN.
 * Since PN location is 16 bytes at offset 24, it's 40 now.
 * If we make it bigger then allocations will be bigger and copy slower, so
 * that's probably not useful.
243
 */
244 245
#define IWL_FIRST_TB_SIZE	40
#define IWL_FIRST_TB_SIZE_ALIGN ALIGN(IWL_FIRST_TB_SIZE, 64)
246

247
struct iwl_pcie_txq_entry {
248 249
	struct iwl_device_cmd *cmd;
	struct sk_buff *skb;
250 251
	/* buffer to free after command completes */
	const void *free_buf;
252 253 254
	struct iwl_cmd_meta meta;
};

255 256
struct iwl_pcie_first_tb_buf {
	u8 buf[IWL_FIRST_TB_SIZE_ALIGN];
257 258
};

259
/**
260
 * struct iwl_txq - Tx Queue for DMA
261
 * @q: generic Rx/Tx queue descriptor
262
 * @tfds: transmit frame descriptors (DMA memory)
263
 * @first_tb_bufs: start of command headers, including scratch buffers, for
264 265
 *	the writeback -- this is DMA memory and an array holding one buffer
 *	for each command on the queue
266
 * @first_tb_dma: DMA address for the first_tb_bufs start
267 268 269 270
 * @entries: transmit entries (driver state)
 * @lock: queue lock
 * @stuck_timer: timer that fires if queue gets stuck
 * @trans_pcie: pointer back to transport (for timer)
271
 * @need_update: indicates need to update read/write index
272
 * @active: stores if queue is active
273
 * @ampdu: true if this queue is an ampdu queue for an specific RA/TID
274
 * @wd_timeout: queue watchdog timeout (jiffies) - per queue
275 276
 * @frozen: tx stuck queue timer is frozen
 * @frozen_expiry_remainder: remember how long until the timer fires
277 278 279 280
 *
 * A Tx queue consists of circular buffer of BDs (a.k.a. TFDs, transmit frame
 * descriptors) and required locking structures.
 */
281
struct iwl_txq {
282
	struct iwl_queue q;
283
	void *tfds;
284 285
	struct iwl_pcie_first_tb_buf *first_tb_bufs;
	dma_addr_t first_tb_dma;
286
	struct iwl_pcie_txq_entry *entries;
287
	spinlock_t lock;
288
	unsigned long frozen_expiry_remainder;
289 290
	struct timer_list stuck_timer;
	struct iwl_trans_pcie *trans_pcie;
291
	bool need_update;
292
	bool frozen;
293
	u8 active;
294
	bool ampdu;
295
	bool block;
296
	unsigned long wd_timeout;
297
	struct sk_buff_head overflow_q;
298 299
};

300
static inline dma_addr_t
301
iwl_pcie_get_first_tb_dma(struct iwl_txq *txq, int idx)
302
{
303 304
	return txq->first_tb_dma +
	       sizeof(struct iwl_pcie_first_tb_buf) * idx;
305 306
}

307 308 309 310 311
struct iwl_tso_hdr_page {
	struct page *page;
	u8 *pos;
};

312 313
/**
 * struct iwl_trans_pcie - PCIe transport specific data
314
 * @rxq: all the RX queue data
315
 * @rx_pool: initial pool of iwl_rx_mem_buffer for all the queues
316
 * @global_table: table mapping received VID from hw to rxb
317
 * @rba: allocator for RX replenishing
318
 * @trans: pointer to the generic transport area
319 320
 * @scd_base_addr: scheduler sram base address in SRAM
 * @scd_bc_tbls: pointer to the byte count table of the scheduler
321
 * @kw: keep warm address
322 323
 * @pci_dev: basic pci-network driver stuff
 * @hw_base: pci hardware address support
324 325
 * @ucode_write_complete: indicates that the ucode has been copied.
 * @ucode_write_waitq: wait queue for uCode load
326
 * @cmd_queue - command queue number
327
 * @rx_buf_size: Rx buffer size
328
 * @bc_table_dword: true if the BC table expects DWORD (as opposed to bytes)
329
 * @scd_set_active: should the transport configure the SCD for HCMD queue
330
 * @wide_cmd_header: true when ucode supports wide command header format
331 332
 * @sw_csum_tx: if true, then the transport will compute the csum of the TXed
 *	frame.
333
 * @rx_page_order: page order for receive buffer size
334
 * @reg_lock: protect hw register access
335
 * @mutex: to protect stop_device / start_fw / start_hw
336
 * @cmd_in_flight: true when we have a host command in flight
337 338 339
 * @fw_mon_phys: physical address of the buffer for the firmware monitor
 * @fw_mon_page: points to the first page of the buffer for the firmware monitor
 * @fw_mon_size: size of the buffer for the firmware monitor
340 341 342 343 344 345 346 347
 * @msix_entries: array of MSI-X entries
 * @msix_enabled: true if managed to enable MSI-X
 * @allocated_vector: the number of interrupt vector allocated by the OS
 * @default_irq_num: default irq for non rx interrupt
 * @fh_init_mask: initial unmasked fh causes
 * @hw_init_mask: initial unmasked hw causes
 * @fh_mask: current unmasked fh causes
 * @hw_mask: current unmasked hw causes
348 349
 */
struct iwl_trans_pcie {
350
	struct iwl_rxq *rxq;
351
	struct iwl_rx_mem_buffer rx_pool[RX_POOL_SIZE];
352
	struct iwl_rx_mem_buffer *global_table[RX_POOL_SIZE];
353
	struct iwl_rb_allocator rba;
354
	struct iwl_trans *trans;
355

356 357
	struct net_device napi_dev;

358 359
	struct __percpu iwl_tso_hdr_page *tso_hdr_page;

360 361 362 363 364
	/* INT ICT Table */
	__le32 *ict_tbl;
	dma_addr_t ict_tbl_dma;
	int ict_index;
	bool use_ict;
365
	bool is_down;
366
	struct isr_statistics isr_stats;
367

J
Johannes Berg 已提交
368
	spinlock_t irq_lock;
369
	struct mutex mutex;
370
	u32 inta_mask;
371 372
	u32 scd_base_addr;
	struct iwl_dma_ptr scd_bc_tbls;
373
	struct iwl_dma_ptr kw;
374

375
	struct iwl_txq *txq;
376
	unsigned long queue_used[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)];
377
	unsigned long queue_stopped[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)];
378 379 380 381

	/* PCI bus related data */
	struct pci_dev *pci_dev;
	void __iomem *hw_base;
382 383 384

	bool ucode_write_complete;
	wait_queue_head_t ucode_write_waitq;
385
	wait_queue_head_t wait_command_queue;
386
	wait_queue_head_t d0i3_waitq;
387

388 389
	u8 page_offs, dev_cmd_offs;

390
	u8 cmd_queue;
391
	u8 cmd_fifo;
392
	unsigned int cmd_q_wdg_timeout;
393 394
	u8 n_no_reclaim_cmds;
	u8 no_reclaim_cmds[MAX_NO_RECLAIM_CMDS];
395
	u8 max_tbs;
396
	u16 tfd_size;
397

398
	enum iwl_amsdu_size rx_buf_size;
399
	bool bc_table_dword;
400
	bool scd_set_active;
401
	bool wide_cmd_header;
402
	bool sw_csum_tx;
403
	u32 rx_page_order;
404

405 406
	/*protect hw register */
	spinlock_t reg_lock;
407
	bool cmd_hold_nic_awake;
408 409
	bool ref_cmd_in_flight;

410 411 412
	dma_addr_t fw_mon_phys;
	struct page *fw_mon_page;
	u32 fw_mon_size;
413 414 415 416 417 418 419 420 421

	struct msix_entry msix_entries[IWL_MAX_RX_HW_QUEUES];
	bool msix_enabled;
	u32 allocated_vector;
	u32 default_irq_num;
	u32 fh_init_mask;
	u32 hw_init_mask;
	u32 fh_mask;
	u32 hw_mask;
422 423
};

424 425 426 427 428
static inline struct iwl_trans_pcie *
IWL_TRANS_GET_PCIE_TRANS(struct iwl_trans *trans)
{
	return (void *)trans->trans_specific;
}
429

430 431 432 433 434 435 436
static inline struct iwl_trans *
iwl_trans_pcie_get_trans(struct iwl_trans_pcie *trans_pcie)
{
	return container_of((void *)trans_pcie, struct iwl_trans,
			    trans_specific);
}

437 438 439 440
/*
 * Convention: trans API functions: iwl_trans_pcie_XXX
 *	Other functions: iwl_pcie_XXX
 */
441 442 443 444 445
struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
				       const struct pci_device_id *ent,
				       const struct iwl_cfg *cfg);
void iwl_trans_pcie_free(struct iwl_trans *trans);

446 447 448
/*****************************************************
* RX
******************************************************/
449
int iwl_pcie_rx_init(struct iwl_trans *trans);
450
irqreturn_t iwl_pcie_msix_isr(int irq, void *data);
451
irqreturn_t iwl_pcie_irq_handler(int irq, void *dev_id);
452 453
irqreturn_t iwl_pcie_irq_msix_handler(int irq, void *dev_id);
irqreturn_t iwl_pcie_irq_rx_msix_handler(int irq, void *dev_id);
454 455
int iwl_pcie_rx_stop(struct iwl_trans *trans);
void iwl_pcie_rx_free(struct iwl_trans *trans);
456

457
/*****************************************************
458
* ICT - interrupt handling
459
******************************************************/
460
irqreturn_t iwl_pcie_isr(int irq, void *data);
461 462 463 464
int iwl_pcie_alloc_ict(struct iwl_trans *trans);
void iwl_pcie_free_ict(struct iwl_trans *trans);
void iwl_pcie_reset_ict(struct iwl_trans *trans);
void iwl_pcie_disable_ict(struct iwl_trans *trans);
465

466 467 468
/*****************************************************
* TX / HCMD
******************************************************/
469 470 471 472
int iwl_pcie_tx_init(struct iwl_trans *trans);
void iwl_pcie_tx_start(struct iwl_trans *trans, u32 scd_base_addr);
int iwl_pcie_tx_stop(struct iwl_trans *trans);
void iwl_pcie_tx_free(struct iwl_trans *trans);
473
void iwl_trans_pcie_txq_enable(struct iwl_trans *trans, int queue, u16 ssn,
474 475
			       const struct iwl_trans_txq_scd_cfg *cfg,
			       unsigned int wdg_timeout);
476 477
void iwl_trans_pcie_txq_disable(struct iwl_trans *trans, int queue,
				bool configure_scd);
478 479
void iwl_trans_pcie_txq_set_shared_mode(struct iwl_trans *trans, u32 txq_id,
					bool shared_mode);
480
dma_addr_t iwl_trans_pcie_get_txq_byte_table(struct iwl_trans *trans, int txq);
481 482
void iwl_trans_pcie_log_scd_error(struct iwl_trans *trans,
				  struct iwl_txq *txq);
483 484
int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
		      struct iwl_device_cmd *dev_cmd, int txq_id);
485
void iwl_pcie_txq_check_wrptrs(struct iwl_trans *trans);
486
int iwl_trans_pcie_send_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd);
487
void iwl_pcie_hcmd_complete(struct iwl_trans *trans,
488
			    struct iwl_rx_cmd_buffer *rxb);
489 490
void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
			    struct sk_buff_head *skbs);
491 492
void iwl_trans_pcie_tx_reset(struct iwl_trans *trans);

493 494
static inline u16 iwl_pcie_tfd_tb_get_len(struct iwl_trans *trans, void *tfd,
					  u8 idx)
495
{
496 497 498 499 500 501 502 503 504 505 506 507
	struct iwl_tfd *tfd_fh;
	struct iwl_tfd_tb *tb;

	if (trans->cfg->use_tfh) {
		struct iwl_tfh_tfd *tfd_fh = (void *)tfd;
		struct iwl_tfh_tb *tb = &tfd_fh->tbs[idx];

		return le16_to_cpu(tb->tb_len);
	}

	tfd_fh = (void *)tfd;
	tb = &tfd_fh->tbs[idx];
508 509 510 511

	return le16_to_cpu(tb->hi_n_len) >> 4;
}

512 513 514
/*****************************************************
* Error handling
******************************************************/
515
void iwl_pcie_dump_csr(struct iwl_trans *trans);
516

517 518 519
/*****************************************************
* Helpers
******************************************************/
520
static inline void _iwl_disable_interrupts(struct iwl_trans *trans)
521
{
522
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
523

524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539
	clear_bit(STATUS_INT_ENABLED, &trans->status);
	if (!trans_pcie->msix_enabled) {
		/* disable interrupts from uCode/NIC to host */
		iwl_write32(trans, CSR_INT_MASK, 0x00000000);

		/* acknowledge/clear/reset any interrupts still pending
		 * from uCode or flow handler (Rx/Tx DMA) */
		iwl_write32(trans, CSR_INT, 0xffffffff);
		iwl_write32(trans, CSR_FH_INT_STATUS, 0xffffffff);
	} else {
		/* disable all the interrupt we might use */
		iwl_write32(trans, CSR_MSIX_FH_INT_MASK_AD,
			    trans_pcie->fh_init_mask);
		iwl_write32(trans, CSR_MSIX_HW_INT_MASK_AD,
			    trans_pcie->hw_init_mask);
	}
540 541 542
	IWL_DEBUG_ISR(trans, "Disabled interrupts\n");
}

543 544 545 546 547 548 549 550 551 552
static inline void iwl_disable_interrupts(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	spin_lock(&trans_pcie->irq_lock);
	_iwl_disable_interrupts(trans);
	spin_unlock(&trans_pcie->irq_lock);
}

static inline void _iwl_enable_interrupts(struct iwl_trans *trans)
553
{
D
Don Fry 已提交
554
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
555 556

	IWL_DEBUG_ISR(trans, "Enabling interrupts\n");
557
	set_bit(STATUS_INT_ENABLED, &trans->status);
558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574
	if (!trans_pcie->msix_enabled) {
		trans_pcie->inta_mask = CSR_INI_SET_MASK;
		iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask);
	} else {
		/*
		 * fh/hw_mask keeps all the unmasked causes.
		 * Unlike msi, in msix cause is enabled when it is unset.
		 */
		trans_pcie->hw_mask = trans_pcie->hw_init_mask;
		trans_pcie->fh_mask = trans_pcie->fh_init_mask;
		iwl_write32(trans, CSR_MSIX_FH_INT_MASK_AD,
			    ~trans_pcie->fh_mask);
		iwl_write32(trans, CSR_MSIX_HW_INT_MASK_AD,
			    ~trans_pcie->hw_mask);
	}
}

575 576 577 578 579 580 581 582
static inline void iwl_enable_interrupts(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	spin_lock(&trans_pcie->irq_lock);
	_iwl_enable_interrupts(trans);
	spin_unlock(&trans_pcie->irq_lock);
}
583 584 585 586 587 588 589 590 591 592 593 594 595 596
static inline void iwl_enable_hw_int_msk_msix(struct iwl_trans *trans, u32 msk)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	iwl_write32(trans, CSR_MSIX_HW_INT_MASK_AD, ~msk);
	trans_pcie->hw_mask = msk;
}

static inline void iwl_enable_fh_int_msk_msix(struct iwl_trans *trans, u32 msk)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	iwl_write32(trans, CSR_MSIX_FH_INT_MASK_AD, ~msk);
	trans_pcie->fh_mask = msk;
597 598
}

599 600 601 602 603
static inline void iwl_enable_fw_load_int(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	IWL_DEBUG_ISR(trans, "Enabling FW load interrupt\n");
604 605 606 607 608 609 610 611 612
	if (!trans_pcie->msix_enabled) {
		trans_pcie->inta_mask = CSR_INT_BIT_FH_TX;
		iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask);
	} else {
		iwl_write32(trans, CSR_MSIX_HW_INT_MASK_AD,
			    trans_pcie->hw_init_mask);
		iwl_enable_fh_int_msk_msix(trans,
					   MSIX_FH_INT_CAUSES_D2S_CH0_NUM);
	}
613 614
}

615 616
static inline void iwl_enable_rfkill_int(struct iwl_trans *trans)
{
617 618
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

619
	IWL_DEBUG_ISR(trans, "Enabling rfkill interrupt\n");
620 621 622 623 624 625 626 627 628
	if (!trans_pcie->msix_enabled) {
		trans_pcie->inta_mask = CSR_INT_BIT_RF_KILL;
		iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask);
	} else {
		iwl_write32(trans, CSR_MSIX_FH_INT_MASK_AD,
			    trans_pcie->fh_init_mask);
		iwl_enable_hw_int_msk_msix(trans,
					   MSIX_HW_INT_CAUSES_REG_RF_KILL);
	}
629 630
}

631
static inline void iwl_wake_queue(struct iwl_trans *trans,
632
				  struct iwl_txq *txq)
633
{
634 635 636 637 638
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	if (test_and_clear_bit(txq->q.id, trans_pcie->queue_stopped)) {
		IWL_DEBUG_TX_QUEUES(trans, "Wake hwq %d\n", txq->q.id);
		iwl_op_mode_queue_not_full(trans->op_mode, txq->q.id);
639
	}
640 641 642
}

static inline void iwl_stop_queue(struct iwl_trans *trans,
643
				  struct iwl_txq *txq)
644
{
645
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
646

647 648 649 650 651 652
	if (!test_and_set_bit(txq->q.id, trans_pcie->queue_stopped)) {
		iwl_op_mode_queue_full(trans->op_mode, txq->q.id);
		IWL_DEBUG_TX_QUEUES(trans, "Stop hwq %d\n", txq->q.id);
	} else
		IWL_DEBUG_TX_QUEUES(trans, "hwq %d already stopped\n",
				    txq->q.id);
653 654
}

655
static inline bool iwl_queue_used(const struct iwl_queue *q, int i)
656 657 658 659 660 661 662 663 664 665 666
{
	return q->write_ptr >= q->read_ptr ?
		(i >= q->read_ptr && i < q->write_ptr) :
		!(i < q->read_ptr && i >= q->write_ptr);
}

static inline u8 get_cmd_index(struct iwl_queue *q, u32 index)
{
	return index & (q->n_window - 1);
}

667 668 669 670 671 672
static inline bool iwl_is_rfkill_set(struct iwl_trans *trans)
{
	return !(iwl_read32(trans, CSR_GP_CNTRL) &
		CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
}

673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699
static inline void __iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans,
						  u32 reg, u32 mask, u32 value)
{
	u32 v;

#ifdef CONFIG_IWLWIFI_DEBUG
	WARN_ON_ONCE(value & ~mask);
#endif

	v = iwl_read32(trans, reg);
	v &= ~mask;
	v |= value;
	iwl_write32(trans, reg, v);
}

static inline void __iwl_trans_pcie_clear_bit(struct iwl_trans *trans,
					      u32 reg, u32 mask)
{
	__iwl_trans_pcie_set_bits_mask(trans, reg, mask, 0);
}

static inline void __iwl_trans_pcie_set_bit(struct iwl_trans *trans,
					    u32 reg, u32 mask)
{
	__iwl_trans_pcie_set_bits_mask(trans, reg, mask, mask);
}

700 701
void iwl_trans_pcie_rf_kill(struct iwl_trans *trans, bool state);

702 703 704 705 706 707 708 709 710
#ifdef CONFIG_IWLWIFI_DEBUGFS
int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans);
#else
static inline int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans)
{
	return 0;
}
#endif

711 712 713
int iwl_pci_fw_exit_d0i3(struct iwl_trans *trans);
int iwl_pci_fw_enter_d0i3(struct iwl_trans *trans);

714 715
void iwl_pcie_enable_rx_wake(struct iwl_trans *trans, bool enable);

716
#endif /* __iwl_trans_int_pcie_h__ */